12874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2511e6bc0Shuangdaode /*
3511e6bc0Shuangdaode * Copyright (c) 2014-2015 Hisilicon Limited.
4511e6bc0Shuangdaode */
5511e6bc0Shuangdaode
6511e6bc0Shuangdaode #ifndef __HNS_DSAF_MAIN_H
7511e6bc0Shuangdaode #define __HNS_DSAF_MAIN_H
8511e6bc0Shuangdaode #include "hnae.h"
9511e6bc0Shuangdaode
10511e6bc0Shuangdaode #include "hns_dsaf_reg.h"
11511e6bc0Shuangdaode #include "hns_dsaf_mac.h"
12511e6bc0Shuangdaode
13511e6bc0Shuangdaode struct hns_mac_cb;
14511e6bc0Shuangdaode
15511e6bc0Shuangdaode #define DSAF_DRV_NAME "hns_dsaf"
16511e6bc0Shuangdaode #define DSAF_MOD_VERSION "v1.0"
1748189d6aSyankejian #define DSAF_DEVICE_NAME "dsaf"
18511e6bc0Shuangdaode
1913ac695eSSalil #define HNS_DSAF_DEBUG_NW_REG_OFFSET 0x100000
20511e6bc0Shuangdaode
2113ac695eSSalil #define DSAF_BASE_INNER_PORT_NUM 127/* mac tbl qid*/
22511e6bc0Shuangdaode
2313ac695eSSalil #define DSAF_MAX_CHIP_NUM 2 /*max 2 chips */
24511e6bc0Shuangdaode
2513ac695eSSalil #define DSAF_DEFAUTL_QUEUE_NUM_PER_PPE 22
26511e6bc0Shuangdaode
2713ac695eSSalil #define HNS_DSAF_MAX_DESC_CNT 1024
2813ac695eSSalil #define HNS_DSAF_MIN_DESC_CNT 16
29511e6bc0Shuangdaode
3013ac695eSSalil #define DSAF_INVALID_ENTRY_IDX 0xffff
31511e6bc0Shuangdaode
3213ac695eSSalil #define DSAF_CFG_READ_CNT 30
33511e6bc0Shuangdaode
34511e6bc0Shuangdaode #define DSAF_DUMP_REGS_NUM 504
35511e6bc0Shuangdaode #define DSAF_STATIC_NUM 28
36379d3954SDaode Huang #define DSAF_V2_STATIC_NUM 44
37379d3954SDaode Huang #define DSAF_PRIO_NR 8
38379d3954SDaode Huang #define DSAF_REG_PER_ZONE 3
39511e6bc0Shuangdaode
40e0180688Soulijun #define DSAF_ROCE_CREDIT_CHN 8
41e0180688Soulijun #define DSAF_ROCE_CHAN_MODE 3
42e0180688Soulijun
4331fabbeeSPeng Li #define HNS_MAX_WAIT_CNT 10000
4431fabbeeSPeng Li
45e0180688Soulijun enum dsaf_roce_port_mode {
46e0180688Soulijun DSAF_ROCE_6PORT_MODE,
47e0180688Soulijun DSAF_ROCE_4PORT_MODE,
48e0180688Soulijun DSAF_ROCE_2PORT_MODE,
49e0180688Soulijun DSAF_ROCE_CHAN_MODE_NUM,
50e0180688Soulijun };
51e0180688Soulijun
52e0180688Soulijun enum dsaf_roce_port_num {
53e0180688Soulijun DSAF_ROCE_PORT_0,
54e0180688Soulijun DSAF_ROCE_PORT_1,
55e0180688Soulijun DSAF_ROCE_PORT_2,
56e0180688Soulijun DSAF_ROCE_PORT_3,
57e0180688Soulijun DSAF_ROCE_PORT_4,
58e0180688Soulijun DSAF_ROCE_PORT_5,
59e0180688Soulijun };
60e0180688Soulijun
61e0180688Soulijun enum dsaf_roce_qos_sl {
62e0180688Soulijun DSAF_ROCE_SL_0,
63e0180688Soulijun DSAF_ROCE_SL_1,
64e0180688Soulijun DSAF_ROCE_SL_2,
65e0180688Soulijun DSAF_ROCE_SL_3,
66e0180688Soulijun };
67e0180688Soulijun
68e4600d69Shuangdaode #define DSAF_STATS_READ(p, offset) (*((u64 *)((u8 *)(p) + (offset))))
69b4957ab0SSalil #define HNS_DSAF_IS_DEBUG(dev) ((dev)->dsaf_mode == DSAF_MODE_DISABLE_SP)
70511e6bc0Shuangdaode
71511e6bc0Shuangdaode enum hal_dsaf_mode {
72511e6bc0Shuangdaode HRD_DSAF_NO_DSAF_MODE = 0x0,
73511e6bc0Shuangdaode HRD_DSAF_MODE = 0x1,
74511e6bc0Shuangdaode };
75511e6bc0Shuangdaode
76511e6bc0Shuangdaode enum hal_dsaf_tc_mode {
77511e6bc0Shuangdaode HRD_DSAF_4TC_MODE = 0X0,
78511e6bc0Shuangdaode HRD_DSAF_8TC_MODE = 0X1,
79511e6bc0Shuangdaode };
80511e6bc0Shuangdaode
81511e6bc0Shuangdaode struct dsaf_vm_def_vlan {
82511e6bc0Shuangdaode u32 vm_def_vlan_id;
83511e6bc0Shuangdaode u32 vm_def_vlan_cfi;
84511e6bc0Shuangdaode u32 vm_def_vlan_pri;
85511e6bc0Shuangdaode };
86511e6bc0Shuangdaode
87511e6bc0Shuangdaode struct dsaf_tbl_tcam_data {
88511e6bc0Shuangdaode u32 tbl_tcam_data_high;
89511e6bc0Shuangdaode u32 tbl_tcam_data_low;
90511e6bc0Shuangdaode };
91511e6bc0Shuangdaode
92511e6bc0Shuangdaode #define DSAF_PORT_MSK_NUM \
93511e6bc0Shuangdaode ((DSAF_TOTAL_QUEUE_NUM + DSAF_SERVICE_NW_NUM - 1) / 32 + 1)
94511e6bc0Shuangdaode struct dsaf_tbl_tcam_mcast_cfg {
95511e6bc0Shuangdaode u8 tbl_mcast_old_en;
96511e6bc0Shuangdaode u8 tbl_mcast_item_vld;
97511e6bc0Shuangdaode u32 tbl_mcast_port_msk[DSAF_PORT_MSK_NUM];
98511e6bc0Shuangdaode };
99511e6bc0Shuangdaode
100511e6bc0Shuangdaode struct dsaf_tbl_tcam_ucast_cfg {
101511e6bc0Shuangdaode u32 tbl_ucast_old_en;
102511e6bc0Shuangdaode u32 tbl_ucast_item_vld;
103511e6bc0Shuangdaode u32 tbl_ucast_mac_discard;
104511e6bc0Shuangdaode u32 tbl_ucast_dvc;
105511e6bc0Shuangdaode u32 tbl_ucast_out_port;
106511e6bc0Shuangdaode };
107511e6bc0Shuangdaode
108511e6bc0Shuangdaode struct dsaf_tbl_line_cfg {
109511e6bc0Shuangdaode u32 tbl_line_mac_discard;
110511e6bc0Shuangdaode u32 tbl_line_dvc;
111511e6bc0Shuangdaode u32 tbl_line_out_port;
112511e6bc0Shuangdaode };
113511e6bc0Shuangdaode
114511e6bc0Shuangdaode enum dsaf_port_rate_mode {
115511e6bc0Shuangdaode DSAF_PORT_RATE_1000 = 0,
116511e6bc0Shuangdaode DSAF_PORT_RATE_2500,
117511e6bc0Shuangdaode DSAF_PORT_RATE_10000
118511e6bc0Shuangdaode };
119511e6bc0Shuangdaode
120511e6bc0Shuangdaode enum dsaf_stp_port_type {
121511e6bc0Shuangdaode DSAF_STP_PORT_TYPE_DISCARD = 0,
122511e6bc0Shuangdaode DSAF_STP_PORT_TYPE_BLOCK = 1,
123511e6bc0Shuangdaode DSAF_STP_PORT_TYPE_LISTEN = 2,
124511e6bc0Shuangdaode DSAF_STP_PORT_TYPE_LEARN = 3,
125511e6bc0Shuangdaode DSAF_STP_PORT_TYPE_FORWARD = 4
126511e6bc0Shuangdaode };
127511e6bc0Shuangdaode
128511e6bc0Shuangdaode enum dsaf_sw_port_type {
129511e6bc0Shuangdaode DSAF_SW_PORT_TYPE_NON_VLAN = 0,
130511e6bc0Shuangdaode DSAF_SW_PORT_TYPE_ACCESS = 1,
131511e6bc0Shuangdaode DSAF_SW_PORT_TYPE_TRUNK = 2,
132511e6bc0Shuangdaode };
133511e6bc0Shuangdaode
134511e6bc0Shuangdaode #define DSAF_SUB_BASE_SIZE (0x10000)
135511e6bc0Shuangdaode
136511e6bc0Shuangdaode /* dsaf mode define */
137511e6bc0Shuangdaode enum dsaf_mode {
138511e6bc0Shuangdaode DSAF_MODE_INVALID = 0, /**< Invalid dsaf mode */
139511e6bc0Shuangdaode DSAF_MODE_ENABLE_FIX, /**< en DSAF-mode, fixed to queue*/
140511e6bc0Shuangdaode DSAF_MODE_ENABLE_0VM, /**< en DSAF-mode, support 0 VM */
141511e6bc0Shuangdaode DSAF_MODE_ENABLE_8VM, /**< en DSAF-mode, support 8 VM */
142511e6bc0Shuangdaode DSAF_MODE_ENABLE_16VM, /**< en DSAF-mode, support 16 VM */
143511e6bc0Shuangdaode DSAF_MODE_ENABLE_32VM, /**< en DSAF-mode, support 32 VM */
144511e6bc0Shuangdaode DSAF_MODE_ENABLE_128VM, /**< en DSAF-mode, support 128 VM */
145511e6bc0Shuangdaode DSAF_MODE_ENABLE, /**< before is enable DSAF mode*/
14689a44093SYisen.Zhuang\(Zhuangyuzeng\) DSAF_MODE_DISABLE_SP, /* <non-dsaf, single port mode */
147511e6bc0Shuangdaode DSAF_MODE_DISABLE_FIX, /**< non-dasf, fixed to queue*/
148511e6bc0Shuangdaode DSAF_MODE_DISABLE_2PORT_8VM, /**< non-dasf, 2port 8VM */
149511e6bc0Shuangdaode DSAF_MODE_DISABLE_2PORT_16VM, /**< non-dasf, 2port 16VM */
150511e6bc0Shuangdaode DSAF_MODE_DISABLE_2PORT_64VM, /**< non-dasf, 2port 64VM */
151511e6bc0Shuangdaode DSAF_MODE_DISABLE_6PORT_0VM, /**< non-dasf, 6port 0VM */
152511e6bc0Shuangdaode DSAF_MODE_DISABLE_6PORT_2VM, /**< non-dasf, 6port 2VM */
153511e6bc0Shuangdaode DSAF_MODE_DISABLE_6PORT_4VM, /**< non-dasf, 6port 4VM */
154511e6bc0Shuangdaode DSAF_MODE_DISABLE_6PORT_16VM, /**< non-dasf, 6port 16VM */
155511e6bc0Shuangdaode DSAF_MODE_MAX /**< the last one, use as the num */
156511e6bc0Shuangdaode };
157511e6bc0Shuangdaode
158511e6bc0Shuangdaode #define DSAF_DEST_PORT_NUM 256 /* DSAF max port num */
159511e6bc0Shuangdaode #define DSAF_WORD_BIT_CNT 32 /* the num bit of word */
160511e6bc0Shuangdaode
161511e6bc0Shuangdaode /*mac entry, mc or uc entry*/
162511e6bc0Shuangdaode struct dsaf_drv_mac_single_dest_entry {
163511e6bc0Shuangdaode /* mac addr, match the entry*/
164153b1d48SKejian Yan u8 addr[ETH_ALEN];
165511e6bc0Shuangdaode u16 in_vlan_id; /* value of VlanId */
166511e6bc0Shuangdaode
167511e6bc0Shuangdaode /* the vld input port num, dsaf-mode fix 0, */
168511e6bc0Shuangdaode /* non-dasf is the entry whitch port vld*/
169511e6bc0Shuangdaode u8 in_port_num;
170511e6bc0Shuangdaode
171511e6bc0Shuangdaode u8 port_num; /*output port num*/
172511e6bc0Shuangdaode u8 rsv[6];
173511e6bc0Shuangdaode };
174511e6bc0Shuangdaode
175511e6bc0Shuangdaode /*only mc entry*/
176511e6bc0Shuangdaode struct dsaf_drv_mac_multi_dest_entry {
177511e6bc0Shuangdaode /* mac addr, match the entry*/
178153b1d48SKejian Yan u8 addr[ETH_ALEN];
179511e6bc0Shuangdaode u16 in_vlan_id;
180511e6bc0Shuangdaode /* this mac addr output port,*/
181511e6bc0Shuangdaode /* bit0-bit5 means Port0-Port5(1bit is vld)**/
182511e6bc0Shuangdaode u32 port_mask[DSAF_DEST_PORT_NUM / DSAF_WORD_BIT_CNT];
183511e6bc0Shuangdaode
184511e6bc0Shuangdaode /* the vld input port num, dsaf-mode fix 0,*/
185511e6bc0Shuangdaode /* non-dasf is the entry whitch port vld*/
186511e6bc0Shuangdaode u8 in_port_num;
187511e6bc0Shuangdaode u8 rsv[7];
188511e6bc0Shuangdaode };
189511e6bc0Shuangdaode
190511e6bc0Shuangdaode struct dsaf_hw_stats {
191511e6bc0Shuangdaode u64 pad_drop;
192511e6bc0Shuangdaode u64 man_pkts;
193511e6bc0Shuangdaode u64 rx_pkts;
194511e6bc0Shuangdaode u64 rx_pkt_id;
195511e6bc0Shuangdaode u64 rx_pause_frame;
196511e6bc0Shuangdaode u64 release_buf_num;
197511e6bc0Shuangdaode u64 sbm_drop;
198511e6bc0Shuangdaode u64 crc_false;
199511e6bc0Shuangdaode u64 bp_drop;
200511e6bc0Shuangdaode u64 rslt_drop;
201511e6bc0Shuangdaode u64 local_addr_false;
202511e6bc0Shuangdaode u64 vlan_drop;
203511e6bc0Shuangdaode u64 stp_drop;
204379d3954SDaode Huang u64 rx_pfc[DSAF_PRIO_NR];
205379d3954SDaode Huang u64 tx_pfc[DSAF_PRIO_NR];
206511e6bc0Shuangdaode u64 tx_pkts;
207511e6bc0Shuangdaode };
208511e6bc0Shuangdaode
209511e6bc0Shuangdaode struct hnae_vf_cb {
210511e6bc0Shuangdaode u8 port_index;
211511e6bc0Shuangdaode struct hns_mac_cb *mac_cb;
212511e6bc0Shuangdaode struct dsaf_device *dsaf_dev;
213*7bb39a39SLen Baker struct hnae_handle ae_handle; /* must be the last member */
214511e6bc0Shuangdaode };
215511e6bc0Shuangdaode
216511e6bc0Shuangdaode struct dsaf_int_xge_src {
217511e6bc0Shuangdaode u32 xid_xge_ecc_err_int_src;
218511e6bc0Shuangdaode u32 xid_xge_fsm_timout_int_src;
219511e6bc0Shuangdaode u32 sbm_xge_lnk_fsm_timout_int_src;
220511e6bc0Shuangdaode u32 sbm_xge_lnk_ecc_2bit_int_src;
221511e6bc0Shuangdaode u32 sbm_xge_mib_req_failed_int_src;
222511e6bc0Shuangdaode u32 sbm_xge_mib_req_fsm_timout_int_src;
223511e6bc0Shuangdaode u32 sbm_xge_mib_rels_fsm_timout_int_src;
224511e6bc0Shuangdaode u32 sbm_xge_sram_ecc_2bit_int_src;
225511e6bc0Shuangdaode u32 sbm_xge_mib_buf_sum_err_int_src;
226511e6bc0Shuangdaode u32 sbm_xge_mib_req_extra_int_src;
227511e6bc0Shuangdaode u32 sbm_xge_mib_rels_extra_int_src;
228511e6bc0Shuangdaode u32 voq_xge_start_to_over_0_int_src;
229511e6bc0Shuangdaode u32 voq_xge_start_to_over_1_int_src;
230511e6bc0Shuangdaode u32 voq_xge_ecc_err_int_src;
231511e6bc0Shuangdaode };
232511e6bc0Shuangdaode
233511e6bc0Shuangdaode struct dsaf_int_ppe_src {
234511e6bc0Shuangdaode u32 xid_ppe_fsm_timout_int_src;
235511e6bc0Shuangdaode u32 sbm_ppe_lnk_fsm_timout_int_src;
236511e6bc0Shuangdaode u32 sbm_ppe_lnk_ecc_2bit_int_src;
237511e6bc0Shuangdaode u32 sbm_ppe_mib_req_failed_int_src;
238511e6bc0Shuangdaode u32 sbm_ppe_mib_req_fsm_timout_int_src;
239511e6bc0Shuangdaode u32 sbm_ppe_mib_rels_fsm_timout_int_src;
240511e6bc0Shuangdaode u32 sbm_ppe_sram_ecc_2bit_int_src;
241511e6bc0Shuangdaode u32 sbm_ppe_mib_buf_sum_err_int_src;
242511e6bc0Shuangdaode u32 sbm_ppe_mib_req_extra_int_src;
243511e6bc0Shuangdaode u32 sbm_ppe_mib_rels_extra_int_src;
244511e6bc0Shuangdaode u32 voq_ppe_start_to_over_0_int_src;
245511e6bc0Shuangdaode u32 voq_ppe_ecc_err_int_src;
246511e6bc0Shuangdaode u32 xod_ppe_fifo_rd_empty_int_src;
247511e6bc0Shuangdaode u32 xod_ppe_fifo_wr_full_int_src;
248511e6bc0Shuangdaode };
249511e6bc0Shuangdaode
250511e6bc0Shuangdaode struct dsaf_int_rocee_src {
251511e6bc0Shuangdaode u32 xid_rocee_fsm_timout_int_src;
252511e6bc0Shuangdaode u32 sbm_rocee_lnk_fsm_timout_int_src;
253511e6bc0Shuangdaode u32 sbm_rocee_lnk_ecc_2bit_int_src;
254511e6bc0Shuangdaode u32 sbm_rocee_mib_req_failed_int_src;
255511e6bc0Shuangdaode u32 sbm_rocee_mib_req_fsm_timout_int_src;
256511e6bc0Shuangdaode u32 sbm_rocee_mib_rels_fsm_timout_int_src;
257511e6bc0Shuangdaode u32 sbm_rocee_sram_ecc_2bit_int_src;
258511e6bc0Shuangdaode u32 sbm_rocee_mib_buf_sum_err_int_src;
259511e6bc0Shuangdaode u32 sbm_rocee_mib_req_extra_int_src;
260511e6bc0Shuangdaode u32 sbm_rocee_mib_rels_extra_int_src;
261511e6bc0Shuangdaode u32 voq_rocee_start_to_over_0_int_src;
262511e6bc0Shuangdaode u32 voq_rocee_ecc_err_int_src;
263511e6bc0Shuangdaode };
264511e6bc0Shuangdaode
265511e6bc0Shuangdaode struct dsaf_int_tbl_src {
266511e6bc0Shuangdaode u32 tbl_da0_mis_src;
267511e6bc0Shuangdaode u32 tbl_da1_mis_src;
268511e6bc0Shuangdaode u32 tbl_da2_mis_src;
269511e6bc0Shuangdaode u32 tbl_da3_mis_src;
270511e6bc0Shuangdaode u32 tbl_da4_mis_src;
271511e6bc0Shuangdaode u32 tbl_da5_mis_src;
272511e6bc0Shuangdaode u32 tbl_da6_mis_src;
273511e6bc0Shuangdaode u32 tbl_da7_mis_src;
274511e6bc0Shuangdaode u32 tbl_sa_mis_src;
275511e6bc0Shuangdaode u32 tbl_old_sech_end_src;
276511e6bc0Shuangdaode u32 lram_ecc_err1_src;
277511e6bc0Shuangdaode u32 lram_ecc_err2_src;
278511e6bc0Shuangdaode u32 tram_ecc_err1_src;
279511e6bc0Shuangdaode u32 tram_ecc_err2_src;
280511e6bc0Shuangdaode u32 tbl_ucast_bcast_xge0_src;
281511e6bc0Shuangdaode u32 tbl_ucast_bcast_xge1_src;
282511e6bc0Shuangdaode u32 tbl_ucast_bcast_xge2_src;
283511e6bc0Shuangdaode u32 tbl_ucast_bcast_xge3_src;
284511e6bc0Shuangdaode u32 tbl_ucast_bcast_xge4_src;
285511e6bc0Shuangdaode u32 tbl_ucast_bcast_xge5_src;
286511e6bc0Shuangdaode u32 tbl_ucast_bcast_ppe_src;
287511e6bc0Shuangdaode u32 tbl_ucast_bcast_rocee_src;
288511e6bc0Shuangdaode };
289511e6bc0Shuangdaode
290511e6bc0Shuangdaode struct dsaf_int_stat {
291511e6bc0Shuangdaode struct dsaf_int_xge_src dsaf_int_xge_stat[DSAF_COMM_CHN];
292511e6bc0Shuangdaode struct dsaf_int_ppe_src dsaf_int_ppe_stat[DSAF_COMM_CHN];
293511e6bc0Shuangdaode struct dsaf_int_rocee_src dsaf_int_rocee_stat[DSAF_COMM_CHN];
294511e6bc0Shuangdaode struct dsaf_int_tbl_src dsaf_int_tbl_stat[1];
295511e6bc0Shuangdaode
296511e6bc0Shuangdaode };
297511e6bc0Shuangdaode
298a24274aaSKejian Yan struct dsaf_misc_op {
299a24274aaSKejian Yan void (*cpld_set_led)(struct hns_mac_cb *mac_cb, int link_status,
300a24274aaSKejian Yan u16 speed, int data);
301a24274aaSKejian Yan void (*cpld_reset_led)(struct hns_mac_cb *mac_cb);
302a24274aaSKejian Yan int (*cpld_set_led_id)(struct hns_mac_cb *mac_cb,
303a24274aaSKejian Yan enum hnae_led_state status);
304d605916bSSalil /* reset series function, it will be reset if the dereset is 0 */
305a24274aaSKejian Yan void (*dsaf_reset)(struct dsaf_device *dsaf_dev, bool dereset);
306a24274aaSKejian Yan void (*xge_srst)(struct dsaf_device *dsaf_dev, u32 port, bool dereset);
307a24274aaSKejian Yan void (*ge_srst)(struct dsaf_device *dsaf_dev, u32 port, bool dereset);
308a24274aaSKejian Yan void (*ppe_srst)(struct dsaf_device *dsaf_dev, u32 port, bool dereset);
309a24274aaSKejian Yan void (*ppe_comm_srst)(struct dsaf_device *dsaf_dev, bool dereset);
310d605916bSSalil void (*hns_dsaf_srst_chns)(struct dsaf_device *dsaf_dev, u32 msk,
311d605916bSSalil bool dereset);
312d605916bSSalil void (*hns_dsaf_roce_srst)(struct dsaf_device *dsaf_dev, bool dereset);
313a24274aaSKejian Yan
314a24274aaSKejian Yan phy_interface_t (*get_phy_if)(struct hns_mac_cb *mac_cb);
315a24274aaSKejian Yan int (*get_sfp_prsnt)(struct hns_mac_cb *mac_cb, int *sfp_prsnt);
316a24274aaSKejian Yan
317a24274aaSKejian Yan int (*cfg_serdes_loopback)(struct hns_mac_cb *mac_cb, bool en);
318a24274aaSKejian Yan };
319a24274aaSKejian Yan
320511e6bc0Shuangdaode /* Dsaf device struct define ,and mac -> dsaf */
321511e6bc0Shuangdaode struct dsaf_device {
322511e6bc0Shuangdaode struct device *dev;
323511e6bc0Shuangdaode struct hnae_ae_dev ae_dev;
324511e6bc0Shuangdaode
325511e6bc0Shuangdaode u8 __iomem *sc_base;
326511e6bc0Shuangdaode u8 __iomem *sds_base;
327511e6bc0Shuangdaode u8 __iomem *ppe_base;
328511e6bc0Shuangdaode u8 __iomem *io_base;
329831d828bSYisen.Zhuang\(Zhuangyuzeng\) struct regmap *sub_ctrl;
330831d828bSYisen.Zhuang\(Zhuangyuzeng\) phys_addr_t ppe_paddr;
331511e6bc0Shuangdaode
332511e6bc0Shuangdaode u32 desc_num; /* desc num per queue*/
333511e6bc0Shuangdaode u32 buf_size; /* ring buffer size */
334422c3107SYisen.Zhuang\(Zhuangyuzeng\) u32 reset_offset; /* reset field offset in sub sysctrl */
335511e6bc0Shuangdaode int buf_size_type; /* ring buffer size-type */
336511e6bc0Shuangdaode enum dsaf_mode dsaf_mode; /* dsaf mode */
337511e6bc0Shuangdaode enum hal_dsaf_mode dsaf_en;
338511e6bc0Shuangdaode enum hal_dsaf_tc_mode dsaf_tc_mode;
339511e6bc0Shuangdaode u32 dsaf_ver;
3401f5fa2ddSKejian Yan u16 tcam_max_num; /* max TCAM entry for user except promisc */
341511e6bc0Shuangdaode
342511e6bc0Shuangdaode struct ppe_common_cb *ppe_common[DSAF_COMM_DEV_NUM];
343511e6bc0Shuangdaode struct rcb_common_cb *rcb_common[DSAF_COMM_DEV_NUM];
344831d828bSYisen.Zhuang\(Zhuangyuzeng\) struct hns_mac_cb *mac_cb[DSAF_MAX_PORT_NUM];
345a24274aaSKejian Yan struct dsaf_misc_op *misc_op;
346511e6bc0Shuangdaode
347511e6bc0Shuangdaode struct dsaf_hw_stats hw_stats[DSAF_NODE_NUM];
348511e6bc0Shuangdaode struct dsaf_int_stat int_stat;
349b7623816SDaode Huang /* make sure tcam table config spinlock */
350b7623816SDaode Huang spinlock_t tcam_lock;
351511e6bc0Shuangdaode };
352511e6bc0Shuangdaode
hns_dsaf_dev_priv(const struct dsaf_device * dsaf_dev)353511e6bc0Shuangdaode static inline void *hns_dsaf_dev_priv(const struct dsaf_device *dsaf_dev)
354511e6bc0Shuangdaode {
355e4600d69Shuangdaode return (void *)((u8 *)dsaf_dev + sizeof(*dsaf_dev));
356511e6bc0Shuangdaode }
357511e6bc0Shuangdaode
3585483bfcbSQianqian Xie #define DSAF_TBL_TCAM_KEY_PORT_S 0
3595483bfcbSQianqian Xie #define DSAF_TBL_TCAM_KEY_PORT_M (((1ULL << 4) - 1) << 0)
3605483bfcbSQianqian Xie #define DSAF_TBL_TCAM_KEY_VLAN_S 4
3615483bfcbSQianqian Xie #define DSAF_TBL_TCAM_KEY_VLAN_M (((1ULL << 12) - 1) << 4)
3625483bfcbSQianqian Xie
363511e6bc0Shuangdaode struct dsaf_drv_tbl_tcam_key {
364511e6bc0Shuangdaode union {
365511e6bc0Shuangdaode struct {
366511e6bc0Shuangdaode u8 mac_3;
367511e6bc0Shuangdaode u8 mac_2;
368511e6bc0Shuangdaode u8 mac_1;
369511e6bc0Shuangdaode u8 mac_0;
370511e6bc0Shuangdaode } bits;
371511e6bc0Shuangdaode
372511e6bc0Shuangdaode u32 val;
373511e6bc0Shuangdaode } high;
374511e6bc0Shuangdaode union {
375511e6bc0Shuangdaode struct {
3765483bfcbSQianqian Xie u16 port_vlan;
3775483bfcbSQianqian Xie u8 mac_5;
3785483bfcbSQianqian Xie u8 mac_4;
379511e6bc0Shuangdaode } bits;
380511e6bc0Shuangdaode
381511e6bc0Shuangdaode u32 val;
382511e6bc0Shuangdaode } low;
383511e6bc0Shuangdaode };
384511e6bc0Shuangdaode
385511e6bc0Shuangdaode struct dsaf_drv_soft_mac_tbl {
386511e6bc0Shuangdaode struct dsaf_drv_tbl_tcam_key tcam_key;
387511e6bc0Shuangdaode u16 index; /*the entry's index in tcam tab*/
388511e6bc0Shuangdaode };
389511e6bc0Shuangdaode
390511e6bc0Shuangdaode struct dsaf_drv_priv {
391511e6bc0Shuangdaode /* soft tab Mac key, for hardware tab*/
392511e6bc0Shuangdaode struct dsaf_drv_soft_mac_tbl *soft_mac_tbl;
393511e6bc0Shuangdaode };
394511e6bc0Shuangdaode
hns_dsaf_tbl_tcam_addr_cfg(struct dsaf_device * dsaf_dev,u32 tab_tcam_addr)395511e6bc0Shuangdaode static inline void hns_dsaf_tbl_tcam_addr_cfg(struct dsaf_device *dsaf_dev,
396511e6bc0Shuangdaode u32 tab_tcam_addr)
397511e6bc0Shuangdaode {
398511e6bc0Shuangdaode dsaf_set_dev_field(dsaf_dev, DSAF_TBL_TCAM_ADDR_0_REG,
399511e6bc0Shuangdaode DSAF_TBL_TCAM_ADDR_M, DSAF_TBL_TCAM_ADDR_S,
400511e6bc0Shuangdaode tab_tcam_addr);
401511e6bc0Shuangdaode }
402511e6bc0Shuangdaode
hns_dsaf_tbl_tcam_load_pul(struct dsaf_device * dsaf_dev)403511e6bc0Shuangdaode static inline void hns_dsaf_tbl_tcam_load_pul(struct dsaf_device *dsaf_dev)
404511e6bc0Shuangdaode {
405511e6bc0Shuangdaode u32 o_tbl_pul;
406511e6bc0Shuangdaode
407511e6bc0Shuangdaode o_tbl_pul = dsaf_read_dev(dsaf_dev, DSAF_TBL_PUL_0_REG);
408511e6bc0Shuangdaode dsaf_set_bit(o_tbl_pul, DSAF_TBL_PUL_TCAM_LOAD_S, 1);
409511e6bc0Shuangdaode dsaf_write_dev(dsaf_dev, DSAF_TBL_PUL_0_REG, o_tbl_pul);
410511e6bc0Shuangdaode dsaf_set_bit(o_tbl_pul, DSAF_TBL_PUL_TCAM_LOAD_S, 0);
411511e6bc0Shuangdaode dsaf_write_dev(dsaf_dev, DSAF_TBL_PUL_0_REG, o_tbl_pul);
412511e6bc0Shuangdaode }
413511e6bc0Shuangdaode
hns_dsaf_tbl_line_addr_cfg(struct dsaf_device * dsaf_dev,u32 tab_line_addr)414511e6bc0Shuangdaode static inline void hns_dsaf_tbl_line_addr_cfg(struct dsaf_device *dsaf_dev,
415511e6bc0Shuangdaode u32 tab_line_addr)
416511e6bc0Shuangdaode {
417511e6bc0Shuangdaode dsaf_set_dev_field(dsaf_dev, DSAF_TBL_LINE_ADDR_0_REG,
418511e6bc0Shuangdaode DSAF_TBL_LINE_ADDR_M, DSAF_TBL_LINE_ADDR_S,
419511e6bc0Shuangdaode tab_line_addr);
420511e6bc0Shuangdaode }
421511e6bc0Shuangdaode
hns_ae_get_vf_cb(struct hnae_handle * handle)422511e6bc0Shuangdaode static inline struct hnae_vf_cb *hns_ae_get_vf_cb(
423511e6bc0Shuangdaode struct hnae_handle *handle)
424511e6bc0Shuangdaode {
425511e6bc0Shuangdaode return container_of(handle, struct hnae_vf_cb, ae_handle);
426511e6bc0Shuangdaode }
427511e6bc0Shuangdaode
428511e6bc0Shuangdaode int hns_dsaf_set_mac_uc_entry(struct dsaf_device *dsaf_dev,
429511e6bc0Shuangdaode struct dsaf_drv_mac_single_dest_entry *mac_entry);
430511e6bc0Shuangdaode int hns_dsaf_add_mac_mc_port(struct dsaf_device *dsaf_dev,
431511e6bc0Shuangdaode struct dsaf_drv_mac_single_dest_entry *mac_entry);
432511e6bc0Shuangdaode int hns_dsaf_del_mac_entry(struct dsaf_device *dsaf_dev, u16 vlan_id,
433511e6bc0Shuangdaode u8 in_port_num, u8 *addr);
434511e6bc0Shuangdaode int hns_dsaf_del_mac_mc_port(struct dsaf_device *dsaf_dev,
435511e6bc0Shuangdaode struct dsaf_drv_mac_single_dest_entry *mac_entry);
436511e6bc0Shuangdaode void hns_dsaf_fix_mac_mode(struct hns_mac_cb *mac_cb);
437511e6bc0Shuangdaode
438511e6bc0Shuangdaode int hns_dsaf_ae_init(struct dsaf_device *dsaf_dev);
439511e6bc0Shuangdaode void hns_dsaf_ae_uninit(struct dsaf_device *dsaf_dev);
440511e6bc0Shuangdaode
441511e6bc0Shuangdaode void hns_dsaf_update_stats(struct dsaf_device *dsaf_dev, u32 inode_num);
442511e6bc0Shuangdaode
443379d3954SDaode Huang int hns_dsaf_get_sset_count(struct dsaf_device *dsaf_dev, int stringset);
444511e6bc0Shuangdaode void hns_dsaf_get_stats(struct dsaf_device *ddev, u64 *data, int port);
445379d3954SDaode Huang void hns_dsaf_get_strings(int stringset, u8 *data, int port,
446379d3954SDaode Huang struct dsaf_device *dsaf_dev);
447511e6bc0Shuangdaode
448511e6bc0Shuangdaode void hns_dsaf_get_regs(struct dsaf_device *ddev, u32 port, void *data);
449511e6bc0Shuangdaode int hns_dsaf_get_regs_count(void);
4504568637fSyankejian void hns_dsaf_set_promisc_mode(struct dsaf_device *dsaf_dev, u32 en);
4511f5fa2ddSKejian Yan void hns_dsaf_set_promisc_tcam(struct dsaf_device *dsaf_dev,
4521f5fa2ddSKejian Yan u32 port, bool enable);
4535ada37b5SLisheng
4545ada37b5SLisheng void hns_dsaf_get_rx_mac_pause_en(struct dsaf_device *dsaf_dev, int mac_id,
4555ada37b5SLisheng u32 *en);
4565ada37b5SLisheng int hns_dsaf_set_rx_mac_pause_en(struct dsaf_device *dsaf_dev, int mac_id,
4575ada37b5SLisheng u32 en);
45866355f52SKejian Yan int hns_dsaf_rm_mac_addr(
45966355f52SKejian Yan struct dsaf_device *dsaf_dev,
46066355f52SKejian Yan struct dsaf_drv_mac_single_dest_entry *mac_entry);
46166355f52SKejian Yan
462ec2cafe6SKejian Yan int hns_dsaf_clr_mac_mc_port(struct dsaf_device *dsaf_dev,
463ec2cafe6SKejian Yan u8 mac_id, u8 port_num);
46431fabbeeSPeng Li int hns_dsaf_wait_pkt_clean(struct dsaf_device *dsaf_dev, int port);
465ec2cafe6SKejian Yan
46615400663SYonglong Liu int hns_dsaf_roce_reset(struct fwnode_handle *dsaf_fwnode, bool dereset);
46715400663SYonglong Liu
468511e6bc0Shuangdaode #endif /* __HNS_DSAF_MAIN_H__ */
469