10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c 2ec21e2ecSJeff Kirsher * 3ec21e2ecSJeff Kirsher * Gianfar Ethernet Driver 4ec21e2ecSJeff Kirsher * This driver is designed for the non-CPM ethernet controllers 5ec21e2ecSJeff Kirsher * on the 85xx and 83xx family of integrated processors 6ec21e2ecSJeff Kirsher * Based on 8260_io/fcc_enet.c 7ec21e2ecSJeff Kirsher * 8ec21e2ecSJeff Kirsher * Author: Andy Fleming 9ec21e2ecSJeff Kirsher * Maintainer: Kumar Gala 10ec21e2ecSJeff Kirsher * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com> 11ec21e2ecSJeff Kirsher * 1220862788SClaudiu Manoil * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc. 13ec21e2ecSJeff Kirsher * Copyright 2007 MontaVista Software, Inc. 14ec21e2ecSJeff Kirsher * 15ec21e2ecSJeff Kirsher * This program is free software; you can redistribute it and/or modify it 16ec21e2ecSJeff Kirsher * under the terms of the GNU General Public License as published by the 17ec21e2ecSJeff Kirsher * Free Software Foundation; either version 2 of the License, or (at your 18ec21e2ecSJeff Kirsher * option) any later version. 19ec21e2ecSJeff Kirsher * 20ec21e2ecSJeff Kirsher * Gianfar: AKA Lambda Draconis, "Dragon" 21ec21e2ecSJeff Kirsher * RA 11 31 24.2 22ec21e2ecSJeff Kirsher * Dec +69 19 52 23ec21e2ecSJeff Kirsher * V 3.84 24ec21e2ecSJeff Kirsher * B-V +1.62 25ec21e2ecSJeff Kirsher * 26ec21e2ecSJeff Kirsher * Theory of operation 27ec21e2ecSJeff Kirsher * 28ec21e2ecSJeff Kirsher * The driver is initialized through of_device. Configuration information 29ec21e2ecSJeff Kirsher * is therefore conveyed through an OF-style device tree. 30ec21e2ecSJeff Kirsher * 31ec21e2ecSJeff Kirsher * The Gianfar Ethernet Controller uses a ring of buffer 32ec21e2ecSJeff Kirsher * descriptors. The beginning is indicated by a register 33ec21e2ecSJeff Kirsher * pointing to the physical address of the start of the ring. 34ec21e2ecSJeff Kirsher * The end is determined by a "wrap" bit being set in the 35ec21e2ecSJeff Kirsher * last descriptor of the ring. 36ec21e2ecSJeff Kirsher * 37ec21e2ecSJeff Kirsher * When a packet is received, the RXF bit in the 38ec21e2ecSJeff Kirsher * IEVENT register is set, triggering an interrupt when the 39ec21e2ecSJeff Kirsher * corresponding bit in the IMASK register is also set (if 40ec21e2ecSJeff Kirsher * interrupt coalescing is active, then the interrupt may not 41ec21e2ecSJeff Kirsher * happen immediately, but will wait until either a set number 42ec21e2ecSJeff Kirsher * of frames or amount of time have passed). In NAPI, the 43ec21e2ecSJeff Kirsher * interrupt handler will signal there is work to be done, and 44ec21e2ecSJeff Kirsher * exit. This method will start at the last known empty 45ec21e2ecSJeff Kirsher * descriptor, and process every subsequent descriptor until there 46ec21e2ecSJeff Kirsher * are none left with data (NAPI will stop after a set number of 47ec21e2ecSJeff Kirsher * packets to give time to other tasks, but will eventually 48ec21e2ecSJeff Kirsher * process all the packets). The data arrives inside a 49ec21e2ecSJeff Kirsher * pre-allocated skb, and so after the skb is passed up to the 50ec21e2ecSJeff Kirsher * stack, a new skb must be allocated, and the address field in 51ec21e2ecSJeff Kirsher * the buffer descriptor must be updated to indicate this new 52ec21e2ecSJeff Kirsher * skb. 53ec21e2ecSJeff Kirsher * 54ec21e2ecSJeff Kirsher * When the kernel requests that a packet be transmitted, the 55ec21e2ecSJeff Kirsher * driver starts where it left off last time, and points the 56ec21e2ecSJeff Kirsher * descriptor at the buffer which was passed in. The driver 57ec21e2ecSJeff Kirsher * then informs the DMA engine that there are packets ready to 58ec21e2ecSJeff Kirsher * be transmitted. Once the controller is finished transmitting 59ec21e2ecSJeff Kirsher * the packet, an interrupt may be triggered (under the same 60ec21e2ecSJeff Kirsher * conditions as for reception, but depending on the TXF bit). 61ec21e2ecSJeff Kirsher * The driver then cleans up the buffer. 62ec21e2ecSJeff Kirsher */ 63ec21e2ecSJeff Kirsher 64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 65ec21e2ecSJeff Kirsher #define DEBUG 66ec21e2ecSJeff Kirsher 67ec21e2ecSJeff Kirsher #include <linux/kernel.h> 68ec21e2ecSJeff Kirsher #include <linux/string.h> 69ec21e2ecSJeff Kirsher #include <linux/errno.h> 70ec21e2ecSJeff Kirsher #include <linux/unistd.h> 71ec21e2ecSJeff Kirsher #include <linux/slab.h> 72ec21e2ecSJeff Kirsher #include <linux/interrupt.h> 73ec21e2ecSJeff Kirsher #include <linux/delay.h> 74ec21e2ecSJeff Kirsher #include <linux/netdevice.h> 75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h> 76ec21e2ecSJeff Kirsher #include <linux/skbuff.h> 77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h> 78ec21e2ecSJeff Kirsher #include <linux/spinlock.h> 79ec21e2ecSJeff Kirsher #include <linux/mm.h> 805af50730SRob Herring #include <linux/of_address.h> 815af50730SRob Herring #include <linux/of_irq.h> 82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h> 83ec21e2ecSJeff Kirsher #include <linux/of_platform.h> 84ec21e2ecSJeff Kirsher #include <linux/ip.h> 85ec21e2ecSJeff Kirsher #include <linux/tcp.h> 86ec21e2ecSJeff Kirsher #include <linux/udp.h> 87ec21e2ecSJeff Kirsher #include <linux/in.h> 88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h> 89ec21e2ecSJeff Kirsher 90ec21e2ecSJeff Kirsher #include <asm/io.h> 91ec21e2ecSJeff Kirsher #include <asm/reg.h> 922969b1f7SClaudiu Manoil #include <asm/mpc85xx.h> 93ec21e2ecSJeff Kirsher #include <asm/irq.h> 94ec21e2ecSJeff Kirsher #include <asm/uaccess.h> 95ec21e2ecSJeff Kirsher #include <linux/module.h> 96ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h> 97ec21e2ecSJeff Kirsher #include <linux/crc32.h> 98ec21e2ecSJeff Kirsher #include <linux/mii.h> 99ec21e2ecSJeff Kirsher #include <linux/phy.h> 100ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h> 101ec21e2ecSJeff Kirsher #include <linux/of.h> 102ec21e2ecSJeff Kirsher #include <linux/of_net.h> 103*fd31a952SClaudiu Manoil #include <linux/of_address.h> 104*fd31a952SClaudiu Manoil #include <linux/of_irq.h> 105ec21e2ecSJeff Kirsher 106ec21e2ecSJeff Kirsher #include "gianfar.h" 107ec21e2ecSJeff Kirsher 108ec21e2ecSJeff Kirsher #define TX_TIMEOUT (1*HZ) 109ec21e2ecSJeff Kirsher 110ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3"; 111ec21e2ecSJeff Kirsher 112ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev); 113ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev); 114ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work); 115ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev); 116ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev); 117ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev); 118ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 119ec21e2ecSJeff Kirsher struct sk_buff *skb); 120ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev); 121ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu); 122ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id); 123ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id); 124ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id); 125ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev); 1266ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv); 127ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev); 128ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev); 129ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev); 130ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv); 131ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev); 132ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr); 133ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev); 134aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget); 135aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget); 136aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget); 137aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget); 138ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 139ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev); 140ec21e2ecSJeff Kirsher #endif 141ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit); 142c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue); 14361db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 144cd754a57SWu Jiajun-B06378 int amount_pull, struct napi_struct *napi); 145c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv); 146ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev); 147ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 148ec21e2ecSJeff Kirsher const u8 *addr); 149ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd); 150ec21e2ecSJeff Kirsher 151ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc"); 152ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver"); 153ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL"); 154ec21e2ecSJeff Kirsher 155ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 156ec21e2ecSJeff Kirsher dma_addr_t buf) 157ec21e2ecSJeff Kirsher { 158ec21e2ecSJeff Kirsher u32 lstatus; 159ec21e2ecSJeff Kirsher 160ec21e2ecSJeff Kirsher bdp->bufPtr = buf; 161ec21e2ecSJeff Kirsher 162ec21e2ecSJeff Kirsher lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT); 163ec21e2ecSJeff Kirsher if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1) 164ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(RXBD_WRAP); 165ec21e2ecSJeff Kirsher 166ec21e2ecSJeff Kirsher eieio(); 167ec21e2ecSJeff Kirsher 168ec21e2ecSJeff Kirsher bdp->lstatus = lstatus; 169ec21e2ecSJeff Kirsher } 170ec21e2ecSJeff Kirsher 171ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev) 172ec21e2ecSJeff Kirsher { 173ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 174ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 175ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 176ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 177ec21e2ecSJeff Kirsher struct rxbd8 *rxbdp; 178ec21e2ecSJeff Kirsher int i, j; 179ec21e2ecSJeff Kirsher 180ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 181ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 182ec21e2ecSJeff Kirsher /* Initialize some variables in our dev structure */ 183ec21e2ecSJeff Kirsher tx_queue->num_txbdfree = tx_queue->tx_ring_size; 184ec21e2ecSJeff Kirsher tx_queue->dirty_tx = tx_queue->tx_bd_base; 185ec21e2ecSJeff Kirsher tx_queue->cur_tx = tx_queue->tx_bd_base; 186ec21e2ecSJeff Kirsher tx_queue->skb_curtx = 0; 187ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = 0; 188ec21e2ecSJeff Kirsher 189ec21e2ecSJeff Kirsher /* Initialize Transmit Descriptor Ring */ 190ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 191ec21e2ecSJeff Kirsher for (j = 0; j < tx_queue->tx_ring_size; j++) { 192ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 193ec21e2ecSJeff Kirsher txbdp->bufPtr = 0; 194ec21e2ecSJeff Kirsher txbdp++; 195ec21e2ecSJeff Kirsher } 196ec21e2ecSJeff Kirsher 197ec21e2ecSJeff Kirsher /* Set the last descriptor in the ring to indicate wrap */ 198ec21e2ecSJeff Kirsher txbdp--; 199ec21e2ecSJeff Kirsher txbdp->status |= TXBD_WRAP; 200ec21e2ecSJeff Kirsher } 201ec21e2ecSJeff Kirsher 202ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 203ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 204ec21e2ecSJeff Kirsher rx_queue->cur_rx = rx_queue->rx_bd_base; 205ec21e2ecSJeff Kirsher rx_queue->skb_currx = 0; 206ec21e2ecSJeff Kirsher rxbdp = rx_queue->rx_bd_base; 207ec21e2ecSJeff Kirsher 208ec21e2ecSJeff Kirsher for (j = 0; j < rx_queue->rx_ring_size; j++) { 209ec21e2ecSJeff Kirsher struct sk_buff *skb = rx_queue->rx_skbuff[j]; 210ec21e2ecSJeff Kirsher 211ec21e2ecSJeff Kirsher if (skb) { 212ec21e2ecSJeff Kirsher gfar_init_rxbdp(rx_queue, rxbdp, 213ec21e2ecSJeff Kirsher rxbdp->bufPtr); 214ec21e2ecSJeff Kirsher } else { 215ec21e2ecSJeff Kirsher skb = gfar_new_skb(ndev); 216ec21e2ecSJeff Kirsher if (!skb) { 217ec21e2ecSJeff Kirsher netdev_err(ndev, "Can't allocate RX buffers\n"); 2181eb8f7a7SClaudiu Manoil return -ENOMEM; 219ec21e2ecSJeff Kirsher } 220ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[j] = skb; 221ec21e2ecSJeff Kirsher 222ec21e2ecSJeff Kirsher gfar_new_rxbdp(rx_queue, rxbdp, skb); 223ec21e2ecSJeff Kirsher } 224ec21e2ecSJeff Kirsher 225ec21e2ecSJeff Kirsher rxbdp++; 226ec21e2ecSJeff Kirsher } 227ec21e2ecSJeff Kirsher 228ec21e2ecSJeff Kirsher } 229ec21e2ecSJeff Kirsher 230ec21e2ecSJeff Kirsher return 0; 231ec21e2ecSJeff Kirsher } 232ec21e2ecSJeff Kirsher 233ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev) 234ec21e2ecSJeff Kirsher { 235ec21e2ecSJeff Kirsher void *vaddr; 236ec21e2ecSJeff Kirsher dma_addr_t addr; 237ec21e2ecSJeff Kirsher int i, j, k; 238ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 239369ec162SClaudiu Manoil struct device *dev = priv->dev; 240ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 241ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 242ec21e2ecSJeff Kirsher 243ec21e2ecSJeff Kirsher priv->total_tx_ring_size = 0; 244ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 245ec21e2ecSJeff Kirsher priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size; 246ec21e2ecSJeff Kirsher 247ec21e2ecSJeff Kirsher priv->total_rx_ring_size = 0; 248ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 249ec21e2ecSJeff Kirsher priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size; 250ec21e2ecSJeff Kirsher 251ec21e2ecSJeff Kirsher /* Allocate memory for the buffer descriptors */ 252ec21e2ecSJeff Kirsher vaddr = dma_alloc_coherent(dev, 253d0320f75SJoe Perches (priv->total_tx_ring_size * 254d0320f75SJoe Perches sizeof(struct txbd8)) + 255d0320f75SJoe Perches (priv->total_rx_ring_size * 256d0320f75SJoe Perches sizeof(struct rxbd8)), 257ec21e2ecSJeff Kirsher &addr, GFP_KERNEL); 258d0320f75SJoe Perches if (!vaddr) 259ec21e2ecSJeff Kirsher return -ENOMEM; 260ec21e2ecSJeff Kirsher 261ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 262ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 263ec21e2ecSJeff Kirsher tx_queue->tx_bd_base = vaddr; 264ec21e2ecSJeff Kirsher tx_queue->tx_bd_dma_base = addr; 265ec21e2ecSJeff Kirsher tx_queue->dev = ndev; 266ec21e2ecSJeff Kirsher /* enet DMA only understands physical addresses */ 267ec21e2ecSJeff Kirsher addr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 268ec21e2ecSJeff Kirsher vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 269ec21e2ecSJeff Kirsher } 270ec21e2ecSJeff Kirsher 271ec21e2ecSJeff Kirsher /* Start the rx descriptor ring where the tx ring leaves off */ 272ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 273ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 274ec21e2ecSJeff Kirsher rx_queue->rx_bd_base = vaddr; 275ec21e2ecSJeff Kirsher rx_queue->rx_bd_dma_base = addr; 276ec21e2ecSJeff Kirsher rx_queue->dev = ndev; 277ec21e2ecSJeff Kirsher addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 278ec21e2ecSJeff Kirsher vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 279ec21e2ecSJeff Kirsher } 280ec21e2ecSJeff Kirsher 281ec21e2ecSJeff Kirsher /* Setup the skbuff rings */ 282ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 283ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 28414f8dc49SJoe Perches tx_queue->tx_skbuff = 28514f8dc49SJoe Perches kmalloc_array(tx_queue->tx_ring_size, 28614f8dc49SJoe Perches sizeof(*tx_queue->tx_skbuff), 287bc4598bcSJan Ceuleers GFP_KERNEL); 28814f8dc49SJoe Perches if (!tx_queue->tx_skbuff) 289ec21e2ecSJeff Kirsher goto cleanup; 290ec21e2ecSJeff Kirsher 291ec21e2ecSJeff Kirsher for (k = 0; k < tx_queue->tx_ring_size; k++) 292ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[k] = NULL; 293ec21e2ecSJeff Kirsher } 294ec21e2ecSJeff Kirsher 295ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 296ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 29714f8dc49SJoe Perches rx_queue->rx_skbuff = 29814f8dc49SJoe Perches kmalloc_array(rx_queue->rx_ring_size, 29914f8dc49SJoe Perches sizeof(*rx_queue->rx_skbuff), 300bc4598bcSJan Ceuleers GFP_KERNEL); 30114f8dc49SJoe Perches if (!rx_queue->rx_skbuff) 302ec21e2ecSJeff Kirsher goto cleanup; 303ec21e2ecSJeff Kirsher 304ec21e2ecSJeff Kirsher for (j = 0; j < rx_queue->rx_ring_size; j++) 305ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[j] = NULL; 306ec21e2ecSJeff Kirsher } 307ec21e2ecSJeff Kirsher 308ec21e2ecSJeff Kirsher if (gfar_init_bds(ndev)) 309ec21e2ecSJeff Kirsher goto cleanup; 310ec21e2ecSJeff Kirsher 311ec21e2ecSJeff Kirsher return 0; 312ec21e2ecSJeff Kirsher 313ec21e2ecSJeff Kirsher cleanup: 314ec21e2ecSJeff Kirsher free_skb_resources(priv); 315ec21e2ecSJeff Kirsher return -ENOMEM; 316ec21e2ecSJeff Kirsher } 317ec21e2ecSJeff Kirsher 318ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv) 319ec21e2ecSJeff Kirsher { 320ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 321ec21e2ecSJeff Kirsher u32 __iomem *baddr; 322ec21e2ecSJeff Kirsher int i; 323ec21e2ecSJeff Kirsher 324ec21e2ecSJeff Kirsher baddr = ®s->tbase0; 325ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 326ec21e2ecSJeff Kirsher gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base); 327ec21e2ecSJeff Kirsher baddr += 2; 328ec21e2ecSJeff Kirsher } 329ec21e2ecSJeff Kirsher 330ec21e2ecSJeff Kirsher baddr = ®s->rbase0; 331ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 332ec21e2ecSJeff Kirsher gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base); 333ec21e2ecSJeff Kirsher baddr += 2; 334ec21e2ecSJeff Kirsher } 335ec21e2ecSJeff Kirsher } 336ec21e2ecSJeff Kirsher 33788302648SClaudiu Manoil static void gfar_rx_buff_size_config(struct gfar_private *priv) 33888302648SClaudiu Manoil { 33988302648SClaudiu Manoil int frame_size = priv->ndev->mtu + ETH_HLEN; 34088302648SClaudiu Manoil 34188302648SClaudiu Manoil /* set this when rx hw offload (TOE) functions are being used */ 34288302648SClaudiu Manoil priv->uses_rxfcb = 0; 34388302648SClaudiu Manoil 34488302648SClaudiu Manoil if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX)) 34588302648SClaudiu Manoil priv->uses_rxfcb = 1; 34688302648SClaudiu Manoil 34788302648SClaudiu Manoil if (priv->hwts_rx_en) 34888302648SClaudiu Manoil priv->uses_rxfcb = 1; 34988302648SClaudiu Manoil 35088302648SClaudiu Manoil if (priv->uses_rxfcb) 35188302648SClaudiu Manoil frame_size += GMAC_FCB_LEN; 35288302648SClaudiu Manoil 35388302648SClaudiu Manoil frame_size += priv->padding; 35488302648SClaudiu Manoil 35588302648SClaudiu Manoil frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) + 35688302648SClaudiu Manoil INCREMENTAL_BUFFER_SIZE; 35788302648SClaudiu Manoil 35888302648SClaudiu Manoil priv->rx_buffer_size = frame_size; 35988302648SClaudiu Manoil } 36088302648SClaudiu Manoil 361a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv) 362ec21e2ecSJeff Kirsher { 363ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 364ec21e2ecSJeff Kirsher u32 rctrl = 0; 365ec21e2ecSJeff Kirsher 366ec21e2ecSJeff Kirsher if (priv->rx_filer_enable) { 367ec21e2ecSJeff Kirsher rctrl |= RCTRL_FILREN; 368ec21e2ecSJeff Kirsher /* Program the RIR0 reg with the required distribution */ 36971ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) 37071ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_2RXQ_RIR0); 37171ff9e3dSClaudiu Manoil else /* GFAR_MQ_POLLING */ 37271ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_8RXQ_RIR0); 373ec21e2ecSJeff Kirsher } 374ec21e2ecSJeff Kirsher 375f5ae6279SClaudiu Manoil /* Restore PROMISC mode */ 376a328ac92SClaudiu Manoil if (priv->ndev->flags & IFF_PROMISC) 377f5ae6279SClaudiu Manoil rctrl |= RCTRL_PROM; 378f5ae6279SClaudiu Manoil 37988302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_RXCSUM) 380ec21e2ecSJeff Kirsher rctrl |= RCTRL_CHECKSUMMING; 381ec21e2ecSJeff Kirsher 38288302648SClaudiu Manoil if (priv->extended_hash) 38388302648SClaudiu Manoil rctrl |= RCTRL_EXTHASH | RCTRL_EMEN; 384ec21e2ecSJeff Kirsher 385ec21e2ecSJeff Kirsher if (priv->padding) { 386ec21e2ecSJeff Kirsher rctrl &= ~RCTRL_PAL_MASK; 387ec21e2ecSJeff Kirsher rctrl |= RCTRL_PADDING(priv->padding); 388ec21e2ecSJeff Kirsher } 389ec21e2ecSJeff Kirsher 390ec21e2ecSJeff Kirsher /* Enable HW time stamping if requested from user space */ 39188302648SClaudiu Manoil if (priv->hwts_rx_en) 392ec21e2ecSJeff Kirsher rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE; 393ec21e2ecSJeff Kirsher 39488302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 395ec21e2ecSJeff Kirsher rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT; 396ec21e2ecSJeff Kirsher 397ec21e2ecSJeff Kirsher /* Init rctrl based on our settings */ 398ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, rctrl); 399a328ac92SClaudiu Manoil } 400ec21e2ecSJeff Kirsher 401a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv) 402a328ac92SClaudiu Manoil { 403a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 404a328ac92SClaudiu Manoil u32 tctrl = 0; 405a328ac92SClaudiu Manoil 406a328ac92SClaudiu Manoil if (priv->ndev->features & NETIF_F_IP_CSUM) 407ec21e2ecSJeff Kirsher tctrl |= TCTRL_INIT_CSUM; 408ec21e2ecSJeff Kirsher 409b98b8babSClaudiu Manoil if (priv->prio_sched_en) 410ec21e2ecSJeff Kirsher tctrl |= TCTRL_TXSCHED_PRIO; 411b98b8babSClaudiu Manoil else { 412b98b8babSClaudiu Manoil tctrl |= TCTRL_TXSCHED_WRRS; 413b98b8babSClaudiu Manoil gfar_write(®s->tr03wt, DEFAULT_WRRS_WEIGHT); 414b98b8babSClaudiu Manoil gfar_write(®s->tr47wt, DEFAULT_WRRS_WEIGHT); 415b98b8babSClaudiu Manoil } 416ec21e2ecSJeff Kirsher 41788302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 41888302648SClaudiu Manoil tctrl |= TCTRL_VLINS; 41988302648SClaudiu Manoil 420ec21e2ecSJeff Kirsher gfar_write(®s->tctrl, tctrl); 421ec21e2ecSJeff Kirsher } 422ec21e2ecSJeff Kirsher 423f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv, 424f19015baSClaudiu Manoil unsigned long tx_mask, unsigned long rx_mask) 425f19015baSClaudiu Manoil { 426f19015baSClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 427f19015baSClaudiu Manoil u32 __iomem *baddr; 428f19015baSClaudiu Manoil 429f19015baSClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 430f19015baSClaudiu Manoil int i = 0; 431f19015baSClaudiu Manoil 432f19015baSClaudiu Manoil baddr = ®s->txic0; 433f19015baSClaudiu Manoil for_each_set_bit(i, &tx_mask, priv->num_tx_queues) { 434f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 435f19015baSClaudiu Manoil if (likely(priv->tx_queue[i]->txcoalescing)) 436f19015baSClaudiu Manoil gfar_write(baddr + i, priv->tx_queue[i]->txic); 437f19015baSClaudiu Manoil } 438f19015baSClaudiu Manoil 439f19015baSClaudiu Manoil baddr = ®s->rxic0; 440f19015baSClaudiu Manoil for_each_set_bit(i, &rx_mask, priv->num_rx_queues) { 441f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 442f19015baSClaudiu Manoil if (likely(priv->rx_queue[i]->rxcoalescing)) 443f19015baSClaudiu Manoil gfar_write(baddr + i, priv->rx_queue[i]->rxic); 444f19015baSClaudiu Manoil } 445f19015baSClaudiu Manoil } else { 446f19015baSClaudiu Manoil /* Backward compatible case -- even if we enable 447f19015baSClaudiu Manoil * multiple queues, there's only single reg to program 448f19015baSClaudiu Manoil */ 449f19015baSClaudiu Manoil gfar_write(®s->txic, 0); 450f19015baSClaudiu Manoil if (likely(priv->tx_queue[0]->txcoalescing)) 451f19015baSClaudiu Manoil gfar_write(®s->txic, priv->tx_queue[0]->txic); 452f19015baSClaudiu Manoil 453f19015baSClaudiu Manoil gfar_write(®s->rxic, 0); 454f19015baSClaudiu Manoil if (unlikely(priv->rx_queue[0]->rxcoalescing)) 455f19015baSClaudiu Manoil gfar_write(®s->rxic, priv->rx_queue[0]->rxic); 456f19015baSClaudiu Manoil } 457f19015baSClaudiu Manoil } 458f19015baSClaudiu Manoil 459f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv) 460f19015baSClaudiu Manoil { 461f19015baSClaudiu Manoil gfar_configure_coalescing(priv, 0xFF, 0xFF); 462f19015baSClaudiu Manoil } 463f19015baSClaudiu Manoil 464ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev) 465ec21e2ecSJeff Kirsher { 466ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 467ec21e2ecSJeff Kirsher unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0; 468ec21e2ecSJeff Kirsher unsigned long tx_packets = 0, tx_bytes = 0; 4693a2e16c8SJan Ceuleers int i; 470ec21e2ecSJeff Kirsher 471ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 472ec21e2ecSJeff Kirsher rx_packets += priv->rx_queue[i]->stats.rx_packets; 473ec21e2ecSJeff Kirsher rx_bytes += priv->rx_queue[i]->stats.rx_bytes; 474ec21e2ecSJeff Kirsher rx_dropped += priv->rx_queue[i]->stats.rx_dropped; 475ec21e2ecSJeff Kirsher } 476ec21e2ecSJeff Kirsher 477ec21e2ecSJeff Kirsher dev->stats.rx_packets = rx_packets; 478ec21e2ecSJeff Kirsher dev->stats.rx_bytes = rx_bytes; 479ec21e2ecSJeff Kirsher dev->stats.rx_dropped = rx_dropped; 480ec21e2ecSJeff Kirsher 481ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 482ec21e2ecSJeff Kirsher tx_bytes += priv->tx_queue[i]->stats.tx_bytes; 483ec21e2ecSJeff Kirsher tx_packets += priv->tx_queue[i]->stats.tx_packets; 484ec21e2ecSJeff Kirsher } 485ec21e2ecSJeff Kirsher 486ec21e2ecSJeff Kirsher dev->stats.tx_bytes = tx_bytes; 487ec21e2ecSJeff Kirsher dev->stats.tx_packets = tx_packets; 488ec21e2ecSJeff Kirsher 489ec21e2ecSJeff Kirsher return &dev->stats; 490ec21e2ecSJeff Kirsher } 491ec21e2ecSJeff Kirsher 492ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = { 493ec21e2ecSJeff Kirsher .ndo_open = gfar_enet_open, 494ec21e2ecSJeff Kirsher .ndo_start_xmit = gfar_start_xmit, 495ec21e2ecSJeff Kirsher .ndo_stop = gfar_close, 496ec21e2ecSJeff Kirsher .ndo_change_mtu = gfar_change_mtu, 497ec21e2ecSJeff Kirsher .ndo_set_features = gfar_set_features, 498afc4b13dSJiri Pirko .ndo_set_rx_mode = gfar_set_multi, 499ec21e2ecSJeff Kirsher .ndo_tx_timeout = gfar_timeout, 500ec21e2ecSJeff Kirsher .ndo_do_ioctl = gfar_ioctl, 501ec21e2ecSJeff Kirsher .ndo_get_stats = gfar_get_stats, 502ec21e2ecSJeff Kirsher .ndo_set_mac_address = eth_mac_addr, 503ec21e2ecSJeff Kirsher .ndo_validate_addr = eth_validate_addr, 504ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 505ec21e2ecSJeff Kirsher .ndo_poll_controller = gfar_netpoll, 506ec21e2ecSJeff Kirsher #endif 507ec21e2ecSJeff Kirsher }; 508ec21e2ecSJeff Kirsher 509efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv) 510efeddce7SClaudiu Manoil { 511efeddce7SClaudiu Manoil int i; 512efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 513efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 514efeddce7SClaudiu Manoil /* Clear IEVENT */ 515efeddce7SClaudiu Manoil gfar_write(®s->ievent, IEVENT_INIT_CLEAR); 516efeddce7SClaudiu Manoil 517efeddce7SClaudiu Manoil /* Initialize IMASK */ 518efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_INIT_CLEAR); 519efeddce7SClaudiu Manoil } 520efeddce7SClaudiu Manoil } 521efeddce7SClaudiu Manoil 522efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv) 523efeddce7SClaudiu Manoil { 524efeddce7SClaudiu Manoil int i; 525efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 526efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 527efeddce7SClaudiu Manoil /* Unmask the interrupts we look for */ 528efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_DEFAULT); 529efeddce7SClaudiu Manoil } 530efeddce7SClaudiu Manoil } 531efeddce7SClaudiu Manoil 532ec21e2ecSJeff Kirsher void lock_tx_qs(struct gfar_private *priv) 533ec21e2ecSJeff Kirsher { 5343a2e16c8SJan Ceuleers int i; 535ec21e2ecSJeff Kirsher 536ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 537ec21e2ecSJeff Kirsher spin_lock(&priv->tx_queue[i]->txlock); 538ec21e2ecSJeff Kirsher } 539ec21e2ecSJeff Kirsher 540ec21e2ecSJeff Kirsher void unlock_tx_qs(struct gfar_private *priv) 541ec21e2ecSJeff Kirsher { 5423a2e16c8SJan Ceuleers int i; 543ec21e2ecSJeff Kirsher 544ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 545ec21e2ecSJeff Kirsher spin_unlock(&priv->tx_queue[i]->txlock); 546ec21e2ecSJeff Kirsher } 547ec21e2ecSJeff Kirsher 54820862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv) 54920862788SClaudiu Manoil { 55020862788SClaudiu Manoil int i; 55120862788SClaudiu Manoil 55220862788SClaudiu Manoil for (i = 0; i < priv->num_tx_queues; i++) { 55320862788SClaudiu Manoil priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q), 55420862788SClaudiu Manoil GFP_KERNEL); 55520862788SClaudiu Manoil if (!priv->tx_queue[i]) 55620862788SClaudiu Manoil return -ENOMEM; 55720862788SClaudiu Manoil 55820862788SClaudiu Manoil priv->tx_queue[i]->tx_skbuff = NULL; 55920862788SClaudiu Manoil priv->tx_queue[i]->qindex = i; 56020862788SClaudiu Manoil priv->tx_queue[i]->dev = priv->ndev; 56120862788SClaudiu Manoil spin_lock_init(&(priv->tx_queue[i]->txlock)); 56220862788SClaudiu Manoil } 56320862788SClaudiu Manoil return 0; 56420862788SClaudiu Manoil } 56520862788SClaudiu Manoil 56620862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv) 56720862788SClaudiu Manoil { 56820862788SClaudiu Manoil int i; 56920862788SClaudiu Manoil 57020862788SClaudiu Manoil for (i = 0; i < priv->num_rx_queues; i++) { 57120862788SClaudiu Manoil priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q), 57220862788SClaudiu Manoil GFP_KERNEL); 57320862788SClaudiu Manoil if (!priv->rx_queue[i]) 57420862788SClaudiu Manoil return -ENOMEM; 57520862788SClaudiu Manoil 57620862788SClaudiu Manoil priv->rx_queue[i]->rx_skbuff = NULL; 57720862788SClaudiu Manoil priv->rx_queue[i]->qindex = i; 57820862788SClaudiu Manoil priv->rx_queue[i]->dev = priv->ndev; 57920862788SClaudiu Manoil } 58020862788SClaudiu Manoil return 0; 58120862788SClaudiu Manoil } 58220862788SClaudiu Manoil 58320862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv) 584ec21e2ecSJeff Kirsher { 5853a2e16c8SJan Ceuleers int i; 586ec21e2ecSJeff Kirsher 587ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 588ec21e2ecSJeff Kirsher kfree(priv->tx_queue[i]); 589ec21e2ecSJeff Kirsher } 590ec21e2ecSJeff Kirsher 59120862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv) 592ec21e2ecSJeff Kirsher { 5933a2e16c8SJan Ceuleers int i; 594ec21e2ecSJeff Kirsher 595ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 596ec21e2ecSJeff Kirsher kfree(priv->rx_queue[i]); 597ec21e2ecSJeff Kirsher } 598ec21e2ecSJeff Kirsher 599ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv) 600ec21e2ecSJeff Kirsher { 6013a2e16c8SJan Ceuleers int i; 602ec21e2ecSJeff Kirsher 603ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 604ec21e2ecSJeff Kirsher if (priv->gfargrp[i].regs) 605ec21e2ecSJeff Kirsher iounmap(priv->gfargrp[i].regs); 606ec21e2ecSJeff Kirsher } 607ec21e2ecSJeff Kirsher 608ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv) 609ee873fdaSClaudiu Manoil { 610ee873fdaSClaudiu Manoil int i, j; 611ee873fdaSClaudiu Manoil 612ee873fdaSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 613ee873fdaSClaudiu Manoil for (j = 0; j < GFAR_NUM_IRQS; j++) { 614ee873fdaSClaudiu Manoil kfree(priv->gfargrp[i].irqinfo[j]); 615ee873fdaSClaudiu Manoil priv->gfargrp[i].irqinfo[j] = NULL; 616ee873fdaSClaudiu Manoil } 617ee873fdaSClaudiu Manoil 618ee873fdaSClaudiu Manoil free_netdev(priv->ndev); 619ee873fdaSClaudiu Manoil } 620ee873fdaSClaudiu Manoil 621ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv) 622ec21e2ecSJeff Kirsher { 6233a2e16c8SJan Ceuleers int i; 624ec21e2ecSJeff Kirsher 625aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 626aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_rx); 627aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_tx); 628aeb12c5eSClaudiu Manoil } 629ec21e2ecSJeff Kirsher } 630ec21e2ecSJeff Kirsher 631ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv) 632ec21e2ecSJeff Kirsher { 6333a2e16c8SJan Ceuleers int i; 634ec21e2ecSJeff Kirsher 635aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 636aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_rx); 637aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_tx); 638aeb12c5eSClaudiu Manoil } 639ec21e2ecSJeff Kirsher } 640ec21e2ecSJeff Kirsher 641ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np, 642ec21e2ecSJeff Kirsher struct gfar_private *priv, const char *model) 643ec21e2ecSJeff Kirsher { 6445fedcc14SClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps]; 645ee873fdaSClaudiu Manoil int i; 646ee873fdaSClaudiu Manoil 647ee873fdaSClaudiu Manoil for (i = 0; i < GFAR_NUM_IRQS; i++) { 648ee873fdaSClaudiu Manoil grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo), 649ee873fdaSClaudiu Manoil GFP_KERNEL); 650ee873fdaSClaudiu Manoil if (!grp->irqinfo[i]) 651ee873fdaSClaudiu Manoil return -ENOMEM; 652ee873fdaSClaudiu Manoil } 653ec21e2ecSJeff Kirsher 6545fedcc14SClaudiu Manoil grp->regs = of_iomap(np, 0); 6555fedcc14SClaudiu Manoil if (!grp->regs) 656ec21e2ecSJeff Kirsher return -ENOMEM; 657ec21e2ecSJeff Kirsher 658ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0); 659ec21e2ecSJeff Kirsher 660ec21e2ecSJeff Kirsher /* If we aren't the FEC we have multiple interrupts */ 661ec21e2ecSJeff Kirsher if (model && strcasecmp(model, "FEC")) { 662ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1); 663ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2); 664ee873fdaSClaudiu Manoil if (gfar_irq(grp, TX)->irq == NO_IRQ || 665ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq == NO_IRQ || 666ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq == NO_IRQ) 667ec21e2ecSJeff Kirsher return -EINVAL; 668ec21e2ecSJeff Kirsher } 669ec21e2ecSJeff Kirsher 6705fedcc14SClaudiu Manoil grp->priv = priv; 6715fedcc14SClaudiu Manoil spin_lock_init(&grp->grplock); 672ec21e2ecSJeff Kirsher if (priv->mode == MQ_MG_MODE) { 67371ff9e3dSClaudiu Manoil u32 *rxq_mask, *txq_mask; 67471ff9e3dSClaudiu Manoil rxq_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL); 67571ff9e3dSClaudiu Manoil txq_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL); 67671ff9e3dSClaudiu Manoil 67771ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 67871ff9e3dSClaudiu Manoil /* One Q per interrupt group: Q0 to G0, Q1 to G1 */ 67971ff9e3dSClaudiu Manoil grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 68071ff9e3dSClaudiu Manoil grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 68171ff9e3dSClaudiu Manoil } else { /* GFAR_MQ_POLLING */ 68271ff9e3dSClaudiu Manoil grp->rx_bit_map = rxq_mask ? 68371ff9e3dSClaudiu Manoil *rxq_mask : (DEFAULT_MAPPING >> priv->num_grps); 68471ff9e3dSClaudiu Manoil grp->tx_bit_map = txq_mask ? 68571ff9e3dSClaudiu Manoil *txq_mask : (DEFAULT_MAPPING >> priv->num_grps); 68671ff9e3dSClaudiu Manoil } 687ec21e2ecSJeff Kirsher } else { 6885fedcc14SClaudiu Manoil grp->rx_bit_map = 0xFF; 6895fedcc14SClaudiu Manoil grp->tx_bit_map = 0xFF; 690ec21e2ecSJeff Kirsher } 69120862788SClaudiu Manoil 69220862788SClaudiu Manoil /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses 69320862788SClaudiu Manoil * right to left, so we need to revert the 8 bits to get the q index 69420862788SClaudiu Manoil */ 69520862788SClaudiu Manoil grp->rx_bit_map = bitrev8(grp->rx_bit_map); 69620862788SClaudiu Manoil grp->tx_bit_map = bitrev8(grp->tx_bit_map); 69720862788SClaudiu Manoil 69820862788SClaudiu Manoil /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values, 69920862788SClaudiu Manoil * also assign queues to groups 70020862788SClaudiu Manoil */ 70120862788SClaudiu Manoil for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) { 70271ff9e3dSClaudiu Manoil if (!grp->rx_queue) 70371ff9e3dSClaudiu Manoil grp->rx_queue = priv->rx_queue[i]; 70420862788SClaudiu Manoil grp->num_rx_queues++; 70520862788SClaudiu Manoil grp->rstat |= (RSTAT_CLEAR_RHALT >> i); 70620862788SClaudiu Manoil priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i); 70720862788SClaudiu Manoil priv->rx_queue[i]->grp = grp; 70820862788SClaudiu Manoil } 70920862788SClaudiu Manoil 71020862788SClaudiu Manoil for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) { 71171ff9e3dSClaudiu Manoil if (!grp->tx_queue) 71271ff9e3dSClaudiu Manoil grp->tx_queue = priv->tx_queue[i]; 71320862788SClaudiu Manoil grp->num_tx_queues++; 71420862788SClaudiu Manoil grp->tstat |= (TSTAT_CLEAR_THALT >> i); 71520862788SClaudiu Manoil priv->tqueue |= (TQUEUE_EN0 >> i); 71620862788SClaudiu Manoil priv->tx_queue[i]->grp = grp; 71720862788SClaudiu Manoil } 71820862788SClaudiu Manoil 719ec21e2ecSJeff Kirsher priv->num_grps++; 720ec21e2ecSJeff Kirsher 721ec21e2ecSJeff Kirsher return 0; 722ec21e2ecSJeff Kirsher } 723ec21e2ecSJeff Kirsher 724ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev) 725ec21e2ecSJeff Kirsher { 726ec21e2ecSJeff Kirsher const char *model; 727ec21e2ecSJeff Kirsher const char *ctype; 728ec21e2ecSJeff Kirsher const void *mac_addr; 729ec21e2ecSJeff Kirsher int err = 0, i; 730ec21e2ecSJeff Kirsher struct net_device *dev = NULL; 731ec21e2ecSJeff Kirsher struct gfar_private *priv = NULL; 732ec21e2ecSJeff Kirsher struct device_node *np = ofdev->dev.of_node; 733ec21e2ecSJeff Kirsher struct device_node *child = NULL; 734ec21e2ecSJeff Kirsher const u32 *stash; 735ec21e2ecSJeff Kirsher const u32 *stash_len; 736ec21e2ecSJeff Kirsher const u32 *stash_idx; 737ec21e2ecSJeff Kirsher unsigned int num_tx_qs, num_rx_qs; 738ec21e2ecSJeff Kirsher u32 *tx_queues, *rx_queues; 739b338ce27SClaudiu Manoil unsigned short mode, poll_mode; 740ec21e2ecSJeff Kirsher 741ec21e2ecSJeff Kirsher if (!np || !of_device_is_available(np)) 742ec21e2ecSJeff Kirsher return -ENODEV; 743ec21e2ecSJeff Kirsher 744b338ce27SClaudiu Manoil if (of_device_is_compatible(np, "fsl,etsec2")) { 745b338ce27SClaudiu Manoil mode = MQ_MG_MODE; 746b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 747b338ce27SClaudiu Manoil } else { 748b338ce27SClaudiu Manoil mode = SQ_SG_MODE; 749b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 750b338ce27SClaudiu Manoil } 751b338ce27SClaudiu Manoil 75271ff9e3dSClaudiu Manoil /* parse the num of HW tx and rx queues */ 753ec21e2ecSJeff Kirsher tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL); 75471ff9e3dSClaudiu Manoil rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL); 75571ff9e3dSClaudiu Manoil 756b338ce27SClaudiu Manoil if (mode == SQ_SG_MODE) { 75771ff9e3dSClaudiu Manoil num_tx_qs = 1; 75871ff9e3dSClaudiu Manoil num_rx_qs = 1; 75971ff9e3dSClaudiu Manoil } else { /* MQ_MG_MODE */ 760c65d7533SClaudiu Manoil /* get the actual number of supported groups */ 761c65d7533SClaudiu Manoil unsigned int num_grps = of_get_available_child_count(np); 762c65d7533SClaudiu Manoil 763c65d7533SClaudiu Manoil if (num_grps == 0 || num_grps > MAXGROUPS) { 764c65d7533SClaudiu Manoil dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n", 765c65d7533SClaudiu Manoil num_grps); 766c65d7533SClaudiu Manoil pr_err("Cannot do alloc_etherdev, aborting\n"); 767c65d7533SClaudiu Manoil return -EINVAL; 768c65d7533SClaudiu Manoil } 769c65d7533SClaudiu Manoil 770b338ce27SClaudiu Manoil if (poll_mode == GFAR_SQ_POLLING) { 771c65d7533SClaudiu Manoil num_tx_qs = num_grps; /* one txq per int group */ 772c65d7533SClaudiu Manoil num_rx_qs = num_grps; /* one rxq per int group */ 77371ff9e3dSClaudiu Manoil } else { /* GFAR_MQ_POLLING */ 774ec21e2ecSJeff Kirsher num_tx_qs = tx_queues ? *tx_queues : 1; 77571ff9e3dSClaudiu Manoil num_rx_qs = rx_queues ? *rx_queues : 1; 77671ff9e3dSClaudiu Manoil } 77771ff9e3dSClaudiu Manoil } 778ec21e2ecSJeff Kirsher 779ec21e2ecSJeff Kirsher if (num_tx_qs > MAX_TX_QS) { 780ec21e2ecSJeff Kirsher pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n", 781ec21e2ecSJeff Kirsher num_tx_qs, MAX_TX_QS); 782ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 783ec21e2ecSJeff Kirsher return -EINVAL; 784ec21e2ecSJeff Kirsher } 785ec21e2ecSJeff Kirsher 786ec21e2ecSJeff Kirsher if (num_rx_qs > MAX_RX_QS) { 787ec21e2ecSJeff Kirsher pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n", 788ec21e2ecSJeff Kirsher num_rx_qs, MAX_RX_QS); 789ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 790ec21e2ecSJeff Kirsher return -EINVAL; 791ec21e2ecSJeff Kirsher } 792ec21e2ecSJeff Kirsher 793ec21e2ecSJeff Kirsher *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs); 794ec21e2ecSJeff Kirsher dev = *pdev; 795ec21e2ecSJeff Kirsher if (NULL == dev) 796ec21e2ecSJeff Kirsher return -ENOMEM; 797ec21e2ecSJeff Kirsher 798ec21e2ecSJeff Kirsher priv = netdev_priv(dev); 799ec21e2ecSJeff Kirsher priv->ndev = dev; 800ec21e2ecSJeff Kirsher 801b338ce27SClaudiu Manoil priv->mode = mode; 802b338ce27SClaudiu Manoil priv->poll_mode = poll_mode; 803b338ce27SClaudiu Manoil 804ec21e2ecSJeff Kirsher priv->num_tx_queues = num_tx_qs; 805ec21e2ecSJeff Kirsher netif_set_real_num_rx_queues(dev, num_rx_qs); 806ec21e2ecSJeff Kirsher priv->num_rx_queues = num_rx_qs; 80720862788SClaudiu Manoil 80820862788SClaudiu Manoil err = gfar_alloc_tx_queues(priv); 80920862788SClaudiu Manoil if (err) 81020862788SClaudiu Manoil goto tx_alloc_failed; 81120862788SClaudiu Manoil 81220862788SClaudiu Manoil err = gfar_alloc_rx_queues(priv); 81320862788SClaudiu Manoil if (err) 81420862788SClaudiu Manoil goto rx_alloc_failed; 815ec21e2ecSJeff Kirsher 816ec21e2ecSJeff Kirsher /* Init Rx queue filer rule set linked list */ 817ec21e2ecSJeff Kirsher INIT_LIST_HEAD(&priv->rx_list.list); 818ec21e2ecSJeff Kirsher priv->rx_list.count = 0; 819ec21e2ecSJeff Kirsher mutex_init(&priv->rx_queue_access); 820ec21e2ecSJeff Kirsher 821ec21e2ecSJeff Kirsher model = of_get_property(np, "model", NULL); 822ec21e2ecSJeff Kirsher 823ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 824ec21e2ecSJeff Kirsher priv->gfargrp[i].regs = NULL; 825ec21e2ecSJeff Kirsher 826ec21e2ecSJeff Kirsher /* Parse and initialize group specific information */ 827b338ce27SClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 828ec21e2ecSJeff Kirsher for_each_child_of_node(np, child) { 829ec21e2ecSJeff Kirsher err = gfar_parse_group(child, priv, model); 830ec21e2ecSJeff Kirsher if (err) 831ec21e2ecSJeff Kirsher goto err_grp_init; 832ec21e2ecSJeff Kirsher } 833b338ce27SClaudiu Manoil } else { /* SQ_SG_MODE */ 834ec21e2ecSJeff Kirsher err = gfar_parse_group(np, priv, model); 835ec21e2ecSJeff Kirsher if (err) 836ec21e2ecSJeff Kirsher goto err_grp_init; 837ec21e2ecSJeff Kirsher } 838ec21e2ecSJeff Kirsher 839ec21e2ecSJeff Kirsher stash = of_get_property(np, "bd-stash", NULL); 840ec21e2ecSJeff Kirsher 841ec21e2ecSJeff Kirsher if (stash) { 842ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING; 843ec21e2ecSJeff Kirsher priv->bd_stash_en = 1; 844ec21e2ecSJeff Kirsher } 845ec21e2ecSJeff Kirsher 846ec21e2ecSJeff Kirsher stash_len = of_get_property(np, "rx-stash-len", NULL); 847ec21e2ecSJeff Kirsher 848ec21e2ecSJeff Kirsher if (stash_len) 849ec21e2ecSJeff Kirsher priv->rx_stash_size = *stash_len; 850ec21e2ecSJeff Kirsher 851ec21e2ecSJeff Kirsher stash_idx = of_get_property(np, "rx-stash-idx", NULL); 852ec21e2ecSJeff Kirsher 853ec21e2ecSJeff Kirsher if (stash_idx) 854ec21e2ecSJeff Kirsher priv->rx_stash_index = *stash_idx; 855ec21e2ecSJeff Kirsher 856ec21e2ecSJeff Kirsher if (stash_len || stash_idx) 857ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING; 858ec21e2ecSJeff Kirsher 859ec21e2ecSJeff Kirsher mac_addr = of_get_mac_address(np); 860bc4598bcSJan Ceuleers 861ec21e2ecSJeff Kirsher if (mac_addr) 8626a3c910cSJoe Perches memcpy(dev->dev_addr, mac_addr, ETH_ALEN); 863ec21e2ecSJeff Kirsher 864ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "TSEC")) 86534018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 866ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 867ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 868ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR; 869bc4598bcSJan Ceuleers 870ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "eTSEC")) 87134018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 872ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 873ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 874ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR | 875ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_CSUM | 876ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_VLAN | 877ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MAGIC_PACKET | 878ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_EXTENDED_HASH | 879ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_TIMER; 880ec21e2ecSJeff Kirsher 881ec21e2ecSJeff Kirsher ctype = of_get_property(np, "phy-connection-type", NULL); 882ec21e2ecSJeff Kirsher 883ec21e2ecSJeff Kirsher /* We only care about rgmii-id. The rest are autodetected */ 884ec21e2ecSJeff Kirsher if (ctype && !strcmp(ctype, "rgmii-id")) 885ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_RGMII_ID; 886ec21e2ecSJeff Kirsher else 887ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_MII; 888ec21e2ecSJeff Kirsher 889ec21e2ecSJeff Kirsher if (of_get_property(np, "fsl,magic-packet", NULL)) 890ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET; 891ec21e2ecSJeff Kirsher 892ec21e2ecSJeff Kirsher priv->phy_node = of_parse_phandle(np, "phy-handle", 0); 893ec21e2ecSJeff Kirsher 894be403645SFlorian Fainelli /* In the case of a fixed PHY, the DT node associated 895be403645SFlorian Fainelli * to the PHY is the Ethernet MAC DT node. 896be403645SFlorian Fainelli */ 8976f2c9bd8SUwe Kleine-König if (!priv->phy_node && of_phy_is_fixed_link(np)) { 898be403645SFlorian Fainelli err = of_phy_register_fixed_link(np); 899be403645SFlorian Fainelli if (err) 900be403645SFlorian Fainelli goto err_grp_init; 901be403645SFlorian Fainelli 9026f2c9bd8SUwe Kleine-König priv->phy_node = of_node_get(np); 903be403645SFlorian Fainelli } 904be403645SFlorian Fainelli 905ec21e2ecSJeff Kirsher /* Find the TBI PHY. If it's not there, we don't support SGMII */ 906ec21e2ecSJeff Kirsher priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0); 907ec21e2ecSJeff Kirsher 908ec21e2ecSJeff Kirsher return 0; 909ec21e2ecSJeff Kirsher 910ec21e2ecSJeff Kirsher err_grp_init: 911ec21e2ecSJeff Kirsher unmap_group_regs(priv); 91220862788SClaudiu Manoil rx_alloc_failed: 91320862788SClaudiu Manoil gfar_free_rx_queues(priv); 91420862788SClaudiu Manoil tx_alloc_failed: 91520862788SClaudiu Manoil gfar_free_tx_queues(priv); 916ee873fdaSClaudiu Manoil free_gfar_dev(priv); 917ec21e2ecSJeff Kirsher return err; 918ec21e2ecSJeff Kirsher } 919ec21e2ecSJeff Kirsher 920ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr) 921ec21e2ecSJeff Kirsher { 922ec21e2ecSJeff Kirsher struct hwtstamp_config config; 923ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(netdev); 924ec21e2ecSJeff Kirsher 925ec21e2ecSJeff Kirsher if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 926ec21e2ecSJeff Kirsher return -EFAULT; 927ec21e2ecSJeff Kirsher 928ec21e2ecSJeff Kirsher /* reserved for future extensions */ 929ec21e2ecSJeff Kirsher if (config.flags) 930ec21e2ecSJeff Kirsher return -EINVAL; 931ec21e2ecSJeff Kirsher 932ec21e2ecSJeff Kirsher switch (config.tx_type) { 933ec21e2ecSJeff Kirsher case HWTSTAMP_TX_OFF: 934ec21e2ecSJeff Kirsher priv->hwts_tx_en = 0; 935ec21e2ecSJeff Kirsher break; 936ec21e2ecSJeff Kirsher case HWTSTAMP_TX_ON: 937ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 938ec21e2ecSJeff Kirsher return -ERANGE; 939ec21e2ecSJeff Kirsher priv->hwts_tx_en = 1; 940ec21e2ecSJeff Kirsher break; 941ec21e2ecSJeff Kirsher default: 942ec21e2ecSJeff Kirsher return -ERANGE; 943ec21e2ecSJeff Kirsher } 944ec21e2ecSJeff Kirsher 945ec21e2ecSJeff Kirsher switch (config.rx_filter) { 946ec21e2ecSJeff Kirsher case HWTSTAMP_FILTER_NONE: 947ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 948ec21e2ecSJeff Kirsher priv->hwts_rx_en = 0; 9490851133bSClaudiu Manoil reset_gfar(netdev); 950ec21e2ecSJeff Kirsher } 951ec21e2ecSJeff Kirsher break; 952ec21e2ecSJeff Kirsher default: 953ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 954ec21e2ecSJeff Kirsher return -ERANGE; 955ec21e2ecSJeff Kirsher if (!priv->hwts_rx_en) { 956ec21e2ecSJeff Kirsher priv->hwts_rx_en = 1; 9570851133bSClaudiu Manoil reset_gfar(netdev); 958ec21e2ecSJeff Kirsher } 959ec21e2ecSJeff Kirsher config.rx_filter = HWTSTAMP_FILTER_ALL; 960ec21e2ecSJeff Kirsher break; 961ec21e2ecSJeff Kirsher } 962ec21e2ecSJeff Kirsher 963ec21e2ecSJeff Kirsher return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 964ec21e2ecSJeff Kirsher -EFAULT : 0; 965ec21e2ecSJeff Kirsher } 966ec21e2ecSJeff Kirsher 967ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr) 968ca0c88c2SBen Hutchings { 969ca0c88c2SBen Hutchings struct hwtstamp_config config; 970ca0c88c2SBen Hutchings struct gfar_private *priv = netdev_priv(netdev); 971ca0c88c2SBen Hutchings 972ca0c88c2SBen Hutchings config.flags = 0; 973ca0c88c2SBen Hutchings config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF; 974ca0c88c2SBen Hutchings config.rx_filter = (priv->hwts_rx_en ? 975ca0c88c2SBen Hutchings HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE); 976ca0c88c2SBen Hutchings 977ca0c88c2SBen Hutchings return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 978ca0c88c2SBen Hutchings -EFAULT : 0; 979ca0c88c2SBen Hutchings } 980ca0c88c2SBen Hutchings 981ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) 982ec21e2ecSJeff Kirsher { 983ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 984ec21e2ecSJeff Kirsher 985ec21e2ecSJeff Kirsher if (!netif_running(dev)) 986ec21e2ecSJeff Kirsher return -EINVAL; 987ec21e2ecSJeff Kirsher 988ec21e2ecSJeff Kirsher if (cmd == SIOCSHWTSTAMP) 989ca0c88c2SBen Hutchings return gfar_hwtstamp_set(dev, rq); 990ca0c88c2SBen Hutchings if (cmd == SIOCGHWTSTAMP) 991ca0c88c2SBen Hutchings return gfar_hwtstamp_get(dev, rq); 992ec21e2ecSJeff Kirsher 993ec21e2ecSJeff Kirsher if (!priv->phydev) 994ec21e2ecSJeff Kirsher return -ENODEV; 995ec21e2ecSJeff Kirsher 996ec21e2ecSJeff Kirsher return phy_mii_ioctl(priv->phydev, rq, cmd); 997ec21e2ecSJeff Kirsher } 998ec21e2ecSJeff Kirsher 999ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar, 1000ec21e2ecSJeff Kirsher u32 class) 1001ec21e2ecSJeff Kirsher { 1002ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 1003ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 1004ec21e2ecSJeff Kirsher 1005ec21e2ecSJeff Kirsher rqfar--; 1006ec21e2ecSJeff Kirsher rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT; 1007ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1008ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1009ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1010ec21e2ecSJeff Kirsher 1011ec21e2ecSJeff Kirsher rqfar--; 1012ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 1013ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1014ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1015ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1016ec21e2ecSJeff Kirsher 1017ec21e2ecSJeff Kirsher rqfar--; 1018ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND; 1019ec21e2ecSJeff Kirsher rqfpr = class; 1020ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1021ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1022ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1023ec21e2ecSJeff Kirsher 1024ec21e2ecSJeff Kirsher rqfar--; 1025ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND; 1026ec21e2ecSJeff Kirsher rqfpr = class; 1027ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1028ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1029ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1030ec21e2ecSJeff Kirsher 1031ec21e2ecSJeff Kirsher return rqfar; 1032ec21e2ecSJeff Kirsher } 1033ec21e2ecSJeff Kirsher 1034ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv) 1035ec21e2ecSJeff Kirsher { 1036ec21e2ecSJeff Kirsher int i = 0x0; 1037ec21e2ecSJeff Kirsher u32 rqfar = MAX_FILER_IDX; 1038ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 1039ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 1040ec21e2ecSJeff Kirsher 1041ec21e2ecSJeff Kirsher /* Default rule */ 1042ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_MATCH; 1043ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1044ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1045ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1046ec21e2ecSJeff Kirsher 1047ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6); 1048ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP); 1049ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP); 1050ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4); 1051ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP); 1052ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP); 1053ec21e2ecSJeff Kirsher 1054ec21e2ecSJeff Kirsher /* cur_filer_idx indicated the first non-masked rule */ 1055ec21e2ecSJeff Kirsher priv->cur_filer_idx = rqfar; 1056ec21e2ecSJeff Kirsher 1057ec21e2ecSJeff Kirsher /* Rest are masked rules */ 1058ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 1059ec21e2ecSJeff Kirsher for (i = 0; i < rqfar; i++) { 1060ec21e2ecSJeff Kirsher priv->ftp_rqfcr[i] = rqfcr; 1061ec21e2ecSJeff Kirsher priv->ftp_rqfpr[i] = rqfpr; 1062ec21e2ecSJeff Kirsher gfar_write_filer(priv, i, rqfcr, rqfpr); 1063ec21e2ecSJeff Kirsher } 1064ec21e2ecSJeff Kirsher } 1065ec21e2ecSJeff Kirsher 10662969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv) 1067ec21e2ecSJeff Kirsher { 1068ec21e2ecSJeff Kirsher unsigned int pvr = mfspr(SPRN_PVR); 1069ec21e2ecSJeff Kirsher unsigned int svr = mfspr(SPRN_SVR); 1070ec21e2ecSJeff Kirsher unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */ 1071ec21e2ecSJeff Kirsher unsigned int rev = svr & 0xffff; 1072ec21e2ecSJeff Kirsher 1073ec21e2ecSJeff Kirsher /* MPC8313 Rev 2.0 and higher; All MPC837x */ 1074ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) || 1075ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1076ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_74; 1077ec21e2ecSJeff Kirsher 1078ec21e2ecSJeff Kirsher /* MPC8313 and MPC837x all rev */ 1079ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0) || 1080ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1081ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_76; 1082ec21e2ecSJeff Kirsher 10832969b1f7SClaudiu Manoil /* MPC8313 Rev < 2.0 */ 10842969b1f7SClaudiu Manoil if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) 1085ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_12; 10862969b1f7SClaudiu Manoil } 10872969b1f7SClaudiu Manoil 10882969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv) 10892969b1f7SClaudiu Manoil { 10902969b1f7SClaudiu Manoil unsigned int svr = mfspr(SPRN_SVR); 10912969b1f7SClaudiu Manoil 10922969b1f7SClaudiu Manoil if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20)) 10932969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_12; 109453fad773SClaudiu Manoil if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) || 109553fad773SClaudiu Manoil ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20))) 109653fad773SClaudiu Manoil priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */ 10972969b1f7SClaudiu Manoil } 10982969b1f7SClaudiu Manoil 10992969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv) 11002969b1f7SClaudiu Manoil { 11012969b1f7SClaudiu Manoil struct device *dev = &priv->ofdev->dev; 11022969b1f7SClaudiu Manoil 11032969b1f7SClaudiu Manoil /* no plans to fix */ 11042969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_A002; 11052969b1f7SClaudiu Manoil 11062969b1f7SClaudiu Manoil if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2)) 11072969b1f7SClaudiu Manoil __gfar_detect_errata_85xx(priv); 11082969b1f7SClaudiu Manoil else /* non-mpc85xx parts, i.e. e300 core based */ 11092969b1f7SClaudiu Manoil __gfar_detect_errata_83xx(priv); 1110ec21e2ecSJeff Kirsher 1111ec21e2ecSJeff Kirsher if (priv->errata) 1112ec21e2ecSJeff Kirsher dev_info(dev, "enabled errata workarounds, flags: 0x%x\n", 1113ec21e2ecSJeff Kirsher priv->errata); 1114ec21e2ecSJeff Kirsher } 1115ec21e2ecSJeff Kirsher 11160851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv) 1117ec21e2ecSJeff Kirsher { 111820862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1119a328ac92SClaudiu Manoil u32 tempval; 1120ec21e2ecSJeff Kirsher 1121ec21e2ecSJeff Kirsher /* Reset MAC layer */ 1122ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, MACCFG1_SOFT_RESET); 1123ec21e2ecSJeff Kirsher 1124ec21e2ecSJeff Kirsher /* We need to delay at least 3 TX clocks */ 1125a328ac92SClaudiu Manoil udelay(3); 1126ec21e2ecSJeff Kirsher 112723402bddSClaudiu Manoil /* the soft reset bit is not self-resetting, so we need to 112823402bddSClaudiu Manoil * clear it before resuming normal operation 112923402bddSClaudiu Manoil */ 113020862788SClaudiu Manoil gfar_write(®s->maccfg1, 0); 1131ec21e2ecSJeff Kirsher 1132a328ac92SClaudiu Manoil udelay(3); 1133a328ac92SClaudiu Manoil 113488302648SClaudiu Manoil /* Compute rx_buff_size based on config flags */ 113588302648SClaudiu Manoil gfar_rx_buff_size_config(priv); 113688302648SClaudiu Manoil 113788302648SClaudiu Manoil /* Initialize the max receive frame/buffer lengths */ 113888302648SClaudiu Manoil gfar_write(®s->maxfrm, priv->rx_buffer_size); 1139a328ac92SClaudiu Manoil gfar_write(®s->mrblr, priv->rx_buffer_size); 1140a328ac92SClaudiu Manoil 1141a328ac92SClaudiu Manoil /* Initialize the Minimum Frame Length Register */ 1142a328ac92SClaudiu Manoil gfar_write(®s->minflr, MINFLR_INIT_SETTINGS); 1143a328ac92SClaudiu Manoil 1144ec21e2ecSJeff Kirsher /* Initialize MACCFG2. */ 1145ec21e2ecSJeff Kirsher tempval = MACCFG2_INIT_SETTINGS; 114688302648SClaudiu Manoil 114788302648SClaudiu Manoil /* If the mtu is larger than the max size for standard 114888302648SClaudiu Manoil * ethernet frames (ie, a jumbo frame), then set maccfg2 114988302648SClaudiu Manoil * to allow huge frames, and to check the length 115088302648SClaudiu Manoil */ 115188302648SClaudiu Manoil if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE || 115288302648SClaudiu Manoil gfar_has_errata(priv, GFAR_ERRATA_74)) 1153ec21e2ecSJeff Kirsher tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK; 115488302648SClaudiu Manoil 1155ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1156ec21e2ecSJeff Kirsher 1157a328ac92SClaudiu Manoil /* Clear mac addr hash registers */ 1158a328ac92SClaudiu Manoil gfar_write(®s->igaddr0, 0); 1159a328ac92SClaudiu Manoil gfar_write(®s->igaddr1, 0); 1160a328ac92SClaudiu Manoil gfar_write(®s->igaddr2, 0); 1161a328ac92SClaudiu Manoil gfar_write(®s->igaddr3, 0); 1162a328ac92SClaudiu Manoil gfar_write(®s->igaddr4, 0); 1163a328ac92SClaudiu Manoil gfar_write(®s->igaddr5, 0); 1164a328ac92SClaudiu Manoil gfar_write(®s->igaddr6, 0); 1165a328ac92SClaudiu Manoil gfar_write(®s->igaddr7, 0); 1166a328ac92SClaudiu Manoil 1167a328ac92SClaudiu Manoil gfar_write(®s->gaddr0, 0); 1168a328ac92SClaudiu Manoil gfar_write(®s->gaddr1, 0); 1169a328ac92SClaudiu Manoil gfar_write(®s->gaddr2, 0); 1170a328ac92SClaudiu Manoil gfar_write(®s->gaddr3, 0); 1171a328ac92SClaudiu Manoil gfar_write(®s->gaddr4, 0); 1172a328ac92SClaudiu Manoil gfar_write(®s->gaddr5, 0); 1173a328ac92SClaudiu Manoil gfar_write(®s->gaddr6, 0); 1174a328ac92SClaudiu Manoil gfar_write(®s->gaddr7, 0); 1175a328ac92SClaudiu Manoil 1176a328ac92SClaudiu Manoil if (priv->extended_hash) 1177a328ac92SClaudiu Manoil gfar_clear_exact_match(priv->ndev); 1178a328ac92SClaudiu Manoil 1179a328ac92SClaudiu Manoil gfar_mac_rx_config(priv); 1180a328ac92SClaudiu Manoil 1181a328ac92SClaudiu Manoil gfar_mac_tx_config(priv); 1182a328ac92SClaudiu Manoil 1183a328ac92SClaudiu Manoil gfar_set_mac_address(priv->ndev); 1184a328ac92SClaudiu Manoil 1185a328ac92SClaudiu Manoil gfar_set_multi(priv->ndev); 1186a328ac92SClaudiu Manoil 1187a328ac92SClaudiu Manoil /* clear ievent and imask before configuring coalescing */ 1188a328ac92SClaudiu Manoil gfar_ints_disable(priv); 1189a328ac92SClaudiu Manoil 1190a328ac92SClaudiu Manoil /* Configure the coalescing support */ 1191a328ac92SClaudiu Manoil gfar_configure_coalescing_all(priv); 1192a328ac92SClaudiu Manoil } 1193a328ac92SClaudiu Manoil 1194a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv) 1195a328ac92SClaudiu Manoil { 1196a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1197a328ac92SClaudiu Manoil u32 attrs; 1198a328ac92SClaudiu Manoil 1199a328ac92SClaudiu Manoil /* Stop the DMA engine now, in case it was running before 1200a328ac92SClaudiu Manoil * (The firmware could have used it, and left it running). 1201a328ac92SClaudiu Manoil */ 1202a328ac92SClaudiu Manoil gfar_halt(priv); 1203a328ac92SClaudiu Manoil 1204a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1205a328ac92SClaudiu Manoil 1206a328ac92SClaudiu Manoil /* Zero out the rmon mib registers if it has them */ 1207a328ac92SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) { 1208a328ac92SClaudiu Manoil memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib)); 1209a328ac92SClaudiu Manoil 1210a328ac92SClaudiu Manoil /* Mask off the CAM interrupts */ 1211a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam1, 0xffffffff); 1212a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam2, 0xffffffff); 1213a328ac92SClaudiu Manoil } 1214a328ac92SClaudiu Manoil 1215ec21e2ecSJeff Kirsher /* Initialize ECNTRL */ 1216ec21e2ecSJeff Kirsher gfar_write(®s->ecntrl, ECNTRL_INIT_SETTINGS); 1217ec21e2ecSJeff Kirsher 121834018fd4SClaudiu Manoil /* Set the extraction length and index */ 121934018fd4SClaudiu Manoil attrs = ATTRELI_EL(priv->rx_stash_size) | 122034018fd4SClaudiu Manoil ATTRELI_EI(priv->rx_stash_index); 122134018fd4SClaudiu Manoil 122234018fd4SClaudiu Manoil gfar_write(®s->attreli, attrs); 122334018fd4SClaudiu Manoil 122434018fd4SClaudiu Manoil /* Start with defaults, and add stashing 122534018fd4SClaudiu Manoil * depending on driver parameters 122634018fd4SClaudiu Manoil */ 122734018fd4SClaudiu Manoil attrs = ATTR_INIT_SETTINGS; 122834018fd4SClaudiu Manoil 122934018fd4SClaudiu Manoil if (priv->bd_stash_en) 123034018fd4SClaudiu Manoil attrs |= ATTR_BDSTASH; 123134018fd4SClaudiu Manoil 123234018fd4SClaudiu Manoil if (priv->rx_stash_size != 0) 123334018fd4SClaudiu Manoil attrs |= ATTR_BUFSTASH; 123434018fd4SClaudiu Manoil 123534018fd4SClaudiu Manoil gfar_write(®s->attr, attrs); 123634018fd4SClaudiu Manoil 123734018fd4SClaudiu Manoil /* FIFO configs */ 123834018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_thr, DEFAULT_FIFO_TX_THR); 123934018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE); 124034018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF); 124134018fd4SClaudiu Manoil 124220862788SClaudiu Manoil /* Program the interrupt steering regs, only for MG devices */ 124320862788SClaudiu Manoil if (priv->num_grps > 1) 124420862788SClaudiu Manoil gfar_write_isrg(priv); 1245ec21e2ecSJeff Kirsher } 1246ec21e2ecSJeff Kirsher 1247898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv) 124820862788SClaudiu Manoil { 124920862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1250ec21e2ecSJeff Kirsher 1251ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) { 1252ec21e2ecSJeff Kirsher priv->extended_hash = 1; 1253ec21e2ecSJeff Kirsher priv->hash_width = 9; 1254ec21e2ecSJeff Kirsher 1255ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->igaddr0; 1256ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->igaddr1; 1257ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->igaddr2; 1258ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->igaddr3; 1259ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->igaddr4; 1260ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->igaddr5; 1261ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->igaddr6; 1262ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->igaddr7; 1263ec21e2ecSJeff Kirsher priv->hash_regs[8] = ®s->gaddr0; 1264ec21e2ecSJeff Kirsher priv->hash_regs[9] = ®s->gaddr1; 1265ec21e2ecSJeff Kirsher priv->hash_regs[10] = ®s->gaddr2; 1266ec21e2ecSJeff Kirsher priv->hash_regs[11] = ®s->gaddr3; 1267ec21e2ecSJeff Kirsher priv->hash_regs[12] = ®s->gaddr4; 1268ec21e2ecSJeff Kirsher priv->hash_regs[13] = ®s->gaddr5; 1269ec21e2ecSJeff Kirsher priv->hash_regs[14] = ®s->gaddr6; 1270ec21e2ecSJeff Kirsher priv->hash_regs[15] = ®s->gaddr7; 1271ec21e2ecSJeff Kirsher 1272ec21e2ecSJeff Kirsher } else { 1273ec21e2ecSJeff Kirsher priv->extended_hash = 0; 1274ec21e2ecSJeff Kirsher priv->hash_width = 8; 1275ec21e2ecSJeff Kirsher 1276ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->gaddr0; 1277ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->gaddr1; 1278ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->gaddr2; 1279ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->gaddr3; 1280ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->gaddr4; 1281ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->gaddr5; 1282ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->gaddr6; 1283ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->gaddr7; 1284ec21e2ecSJeff Kirsher } 128520862788SClaudiu Manoil } 128620862788SClaudiu Manoil 128720862788SClaudiu Manoil /* Set up the ethernet device structure, private data, 128820862788SClaudiu Manoil * and anything else we need before we start 128920862788SClaudiu Manoil */ 129020862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev) 129120862788SClaudiu Manoil { 129220862788SClaudiu Manoil struct net_device *dev = NULL; 129320862788SClaudiu Manoil struct gfar_private *priv = NULL; 129420862788SClaudiu Manoil int err = 0, i; 129520862788SClaudiu Manoil 129620862788SClaudiu Manoil err = gfar_of_init(ofdev, &dev); 129720862788SClaudiu Manoil 129820862788SClaudiu Manoil if (err) 129920862788SClaudiu Manoil return err; 130020862788SClaudiu Manoil 130120862788SClaudiu Manoil priv = netdev_priv(dev); 130220862788SClaudiu Manoil priv->ndev = dev; 130320862788SClaudiu Manoil priv->ofdev = ofdev; 130420862788SClaudiu Manoil priv->dev = &ofdev->dev; 130520862788SClaudiu Manoil SET_NETDEV_DEV(dev, &ofdev->dev); 130620862788SClaudiu Manoil 130720862788SClaudiu Manoil spin_lock_init(&priv->bflock); 130820862788SClaudiu Manoil INIT_WORK(&priv->reset_task, gfar_reset_task); 130920862788SClaudiu Manoil 131020862788SClaudiu Manoil platform_set_drvdata(ofdev, priv); 131120862788SClaudiu Manoil 131220862788SClaudiu Manoil gfar_detect_errata(priv); 131320862788SClaudiu Manoil 131420862788SClaudiu Manoil /* Set the dev->base_addr to the gfar reg region */ 131520862788SClaudiu Manoil dev->base_addr = (unsigned long) priv->gfargrp[0].regs; 131620862788SClaudiu Manoil 131720862788SClaudiu Manoil /* Fill in the dev structure */ 131820862788SClaudiu Manoil dev->watchdog_timeo = TX_TIMEOUT; 131920862788SClaudiu Manoil dev->mtu = 1500; 132020862788SClaudiu Manoil dev->netdev_ops = &gfar_netdev_ops; 132120862788SClaudiu Manoil dev->ethtool_ops = &gfar_ethtool_ops; 132220862788SClaudiu Manoil 132320862788SClaudiu Manoil /* Register for napi ...We are registering NAPI for each grp */ 1324aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 132571ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 132671ff9e3dSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 132771ff9e3dSClaudiu Manoil gfar_poll_rx_sq, GFAR_DEV_WEIGHT); 132871ff9e3dSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_tx, 132971ff9e3dSClaudiu Manoil gfar_poll_tx_sq, 2); 133071ff9e3dSClaudiu Manoil } else { 1331aeb12c5eSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 1332aeb12c5eSClaudiu Manoil gfar_poll_rx, GFAR_DEV_WEIGHT); 1333aeb12c5eSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_tx, 1334aeb12c5eSClaudiu Manoil gfar_poll_tx, 2); 1335aeb12c5eSClaudiu Manoil } 1336aeb12c5eSClaudiu Manoil } 133720862788SClaudiu Manoil 133820862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) { 133920862788SClaudiu Manoil dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG | 134020862788SClaudiu Manoil NETIF_F_RXCSUM; 134120862788SClaudiu Manoil dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | 134220862788SClaudiu Manoil NETIF_F_RXCSUM | NETIF_F_HIGHDMA; 134320862788SClaudiu Manoil } 134420862788SClaudiu Manoil 134520862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) { 134620862788SClaudiu Manoil dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | 134720862788SClaudiu Manoil NETIF_F_HW_VLAN_CTAG_RX; 134820862788SClaudiu Manoil dev->features |= NETIF_F_HW_VLAN_CTAG_RX; 134920862788SClaudiu Manoil } 135020862788SClaudiu Manoil 135120862788SClaudiu Manoil gfar_init_addr_hash_table(priv); 1352ec21e2ecSJeff Kirsher 1353532c37bcSClaudiu Manoil /* Insert receive time stamps into padding alignment bytes */ 1354532c37bcSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1355532c37bcSClaudiu Manoil priv->padding = 8; 1356ec21e2ecSJeff Kirsher 1357ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_IP_CSUM || 1358ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1359bee9e58cSWu Jiajun-B06378 dev->needed_headroom = GMAC_FCB_LEN; 1360ec21e2ecSJeff Kirsher 1361ec21e2ecSJeff Kirsher priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE; 1362ec21e2ecSJeff Kirsher 1363ec21e2ecSJeff Kirsher /* Initializing some of the rx/tx queue level parameters */ 1364ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1365ec21e2ecSJeff Kirsher priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE; 1366ec21e2ecSJeff Kirsher priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE; 1367ec21e2ecSJeff Kirsher priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE; 1368ec21e2ecSJeff Kirsher priv->tx_queue[i]->txic = DEFAULT_TXIC; 1369ec21e2ecSJeff Kirsher } 1370ec21e2ecSJeff Kirsher 1371ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1372ec21e2ecSJeff Kirsher priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE; 1373ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE; 1374ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxic = DEFAULT_RXIC; 1375ec21e2ecSJeff Kirsher } 1376ec21e2ecSJeff Kirsher 1377ec21e2ecSJeff Kirsher /* always enable rx filer */ 1378ec21e2ecSJeff Kirsher priv->rx_filer_enable = 1; 1379ec21e2ecSJeff Kirsher /* Enable most messages by default */ 1380ec21e2ecSJeff Kirsher priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1; 1381b98b8babSClaudiu Manoil /* use pritority h/w tx queue scheduling for single queue devices */ 1382b98b8babSClaudiu Manoil if (priv->num_tx_queues == 1) 1383b98b8babSClaudiu Manoil priv->prio_sched_en = 1; 1384ec21e2ecSJeff Kirsher 13850851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 13860851133bSClaudiu Manoil 1387a328ac92SClaudiu Manoil gfar_hw_init(priv); 1388ec21e2ecSJeff Kirsher 1389d4c642eaSFabio Estevam /* Carrier starts down, phylib will bring it up */ 1390d4c642eaSFabio Estevam netif_carrier_off(dev); 1391d4c642eaSFabio Estevam 1392ec21e2ecSJeff Kirsher err = register_netdev(dev); 1393ec21e2ecSJeff Kirsher 1394ec21e2ecSJeff Kirsher if (err) { 1395ec21e2ecSJeff Kirsher pr_err("%s: Cannot register net device, aborting\n", dev->name); 1396ec21e2ecSJeff Kirsher goto register_fail; 1397ec21e2ecSJeff Kirsher } 1398ec21e2ecSJeff Kirsher 1399ec21e2ecSJeff Kirsher device_init_wakeup(&dev->dev, 1400bc4598bcSJan Ceuleers priv->device_flags & 1401bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1402ec21e2ecSJeff Kirsher 1403ec21e2ecSJeff Kirsher /* fill out IRQ number and name fields */ 1404ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1405ee873fdaSClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[i]; 1406ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1407ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s", 14080015e551SJoe Perches dev->name, "_g", '0' + i, "_tx"); 1409ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s", 14100015e551SJoe Perches dev->name, "_g", '0' + i, "_rx"); 1411ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s", 14120015e551SJoe Perches dev->name, "_g", '0' + i, "_er"); 1413ec21e2ecSJeff Kirsher } else 1414ee873fdaSClaudiu Manoil strcpy(gfar_irq(grp, TX)->name, dev->name); 1415ec21e2ecSJeff Kirsher } 1416ec21e2ecSJeff Kirsher 1417ec21e2ecSJeff Kirsher /* Initialize the filer table */ 1418ec21e2ecSJeff Kirsher gfar_init_filer_table(priv); 1419ec21e2ecSJeff Kirsher 1420ec21e2ecSJeff Kirsher /* Print out the device info */ 1421ec21e2ecSJeff Kirsher netdev_info(dev, "mac: %pM\n", dev->dev_addr); 1422ec21e2ecSJeff Kirsher 14230977f817SJan Ceuleers /* Even more device info helps when determining which kernel 14240977f817SJan Ceuleers * provided which set of benchmarks. 14250977f817SJan Ceuleers */ 1426ec21e2ecSJeff Kirsher netdev_info(dev, "Running with NAPI enabled\n"); 1427ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 1428ec21e2ecSJeff Kirsher netdev_info(dev, "RX BD ring size for Q[%d]: %d\n", 1429ec21e2ecSJeff Kirsher i, priv->rx_queue[i]->rx_ring_size); 1430ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 1431ec21e2ecSJeff Kirsher netdev_info(dev, "TX BD ring size for Q[%d]: %d\n", 1432ec21e2ecSJeff Kirsher i, priv->tx_queue[i]->tx_ring_size); 1433ec21e2ecSJeff Kirsher 1434ec21e2ecSJeff Kirsher return 0; 1435ec21e2ecSJeff Kirsher 1436ec21e2ecSJeff Kirsher register_fail: 1437ec21e2ecSJeff Kirsher unmap_group_regs(priv); 143820862788SClaudiu Manoil gfar_free_rx_queues(priv); 143920862788SClaudiu Manoil gfar_free_tx_queues(priv); 1440ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1441ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1442ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1443ec21e2ecSJeff Kirsher return err; 1444ec21e2ecSJeff Kirsher } 1445ec21e2ecSJeff Kirsher 1446ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev) 1447ec21e2ecSJeff Kirsher { 14488513fbd8SJingoo Han struct gfar_private *priv = platform_get_drvdata(ofdev); 1449ec21e2ecSJeff Kirsher 1450ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1451ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1452ec21e2ecSJeff Kirsher 1453ec21e2ecSJeff Kirsher unregister_netdev(priv->ndev); 1454ec21e2ecSJeff Kirsher unmap_group_regs(priv); 145520862788SClaudiu Manoil gfar_free_rx_queues(priv); 145620862788SClaudiu Manoil gfar_free_tx_queues(priv); 1457ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1458ec21e2ecSJeff Kirsher 1459ec21e2ecSJeff Kirsher return 0; 1460ec21e2ecSJeff Kirsher } 1461ec21e2ecSJeff Kirsher 1462ec21e2ecSJeff Kirsher #ifdef CONFIG_PM 1463ec21e2ecSJeff Kirsher 1464ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev) 1465ec21e2ecSJeff Kirsher { 1466ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1467ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1468ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1469ec21e2ecSJeff Kirsher unsigned long flags; 1470ec21e2ecSJeff Kirsher u32 tempval; 1471ec21e2ecSJeff Kirsher 1472ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1473bc4598bcSJan Ceuleers (priv->device_flags & 1474bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1475ec21e2ecSJeff Kirsher 1476ec21e2ecSJeff Kirsher netif_device_detach(ndev); 1477ec21e2ecSJeff Kirsher 1478ec21e2ecSJeff Kirsher if (netif_running(ndev)) { 1479ec21e2ecSJeff Kirsher 1480ec21e2ecSJeff Kirsher local_irq_save(flags); 1481ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1482ec21e2ecSJeff Kirsher 1483c10650b6SClaudiu Manoil gfar_halt_nodisable(priv); 1484ec21e2ecSJeff Kirsher 1485ec21e2ecSJeff Kirsher /* Disable Tx, and Rx if wake-on-LAN is disabled. */ 1486ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1487ec21e2ecSJeff Kirsher 1488ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_TX_EN; 1489ec21e2ecSJeff Kirsher 1490ec21e2ecSJeff Kirsher if (!magic_packet) 1491ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_RX_EN; 1492ec21e2ecSJeff Kirsher 1493ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1494ec21e2ecSJeff Kirsher 1495ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1496ec21e2ecSJeff Kirsher local_irq_restore(flags); 1497ec21e2ecSJeff Kirsher 1498ec21e2ecSJeff Kirsher disable_napi(priv); 1499ec21e2ecSJeff Kirsher 1500ec21e2ecSJeff Kirsher if (magic_packet) { 1501ec21e2ecSJeff Kirsher /* Enable interrupt on Magic Packet */ 1502ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_MAG); 1503ec21e2ecSJeff Kirsher 1504ec21e2ecSJeff Kirsher /* Enable Magic Packet mode */ 1505ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1506ec21e2ecSJeff Kirsher tempval |= MACCFG2_MPEN; 1507ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1508ec21e2ecSJeff Kirsher } else { 1509ec21e2ecSJeff Kirsher phy_stop(priv->phydev); 1510ec21e2ecSJeff Kirsher } 1511ec21e2ecSJeff Kirsher } 1512ec21e2ecSJeff Kirsher 1513ec21e2ecSJeff Kirsher return 0; 1514ec21e2ecSJeff Kirsher } 1515ec21e2ecSJeff Kirsher 1516ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev) 1517ec21e2ecSJeff Kirsher { 1518ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1519ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1520ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1521ec21e2ecSJeff Kirsher unsigned long flags; 1522ec21e2ecSJeff Kirsher u32 tempval; 1523ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1524bc4598bcSJan Ceuleers (priv->device_flags & 1525bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1526ec21e2ecSJeff Kirsher 1527ec21e2ecSJeff Kirsher if (!netif_running(ndev)) { 1528ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1529ec21e2ecSJeff Kirsher return 0; 1530ec21e2ecSJeff Kirsher } 1531ec21e2ecSJeff Kirsher 1532ec21e2ecSJeff Kirsher if (!magic_packet && priv->phydev) 1533ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1534ec21e2ecSJeff Kirsher 1535ec21e2ecSJeff Kirsher /* Disable Magic Packet mode, in case something 1536ec21e2ecSJeff Kirsher * else woke us up. 1537ec21e2ecSJeff Kirsher */ 1538ec21e2ecSJeff Kirsher local_irq_save(flags); 1539ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1540ec21e2ecSJeff Kirsher 1541ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1542ec21e2ecSJeff Kirsher tempval &= ~MACCFG2_MPEN; 1543ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1544ec21e2ecSJeff Kirsher 1545c10650b6SClaudiu Manoil gfar_start(priv); 1546ec21e2ecSJeff Kirsher 1547ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1548ec21e2ecSJeff Kirsher local_irq_restore(flags); 1549ec21e2ecSJeff Kirsher 1550ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1551ec21e2ecSJeff Kirsher 1552ec21e2ecSJeff Kirsher enable_napi(priv); 1553ec21e2ecSJeff Kirsher 1554ec21e2ecSJeff Kirsher return 0; 1555ec21e2ecSJeff Kirsher } 1556ec21e2ecSJeff Kirsher 1557ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev) 1558ec21e2ecSJeff Kirsher { 1559ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1560ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1561ec21e2ecSJeff Kirsher 1562103cdd1dSWang Dongsheng if (!netif_running(ndev)) { 1563103cdd1dSWang Dongsheng netif_device_attach(ndev); 1564103cdd1dSWang Dongsheng 1565ec21e2ecSJeff Kirsher return 0; 1566103cdd1dSWang Dongsheng } 1567ec21e2ecSJeff Kirsher 15681eb8f7a7SClaudiu Manoil if (gfar_init_bds(ndev)) { 15691eb8f7a7SClaudiu Manoil free_skb_resources(priv); 15701eb8f7a7SClaudiu Manoil return -ENOMEM; 15711eb8f7a7SClaudiu Manoil } 15721eb8f7a7SClaudiu Manoil 1573a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1574a328ac92SClaudiu Manoil 1575a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 1576a328ac92SClaudiu Manoil 1577c10650b6SClaudiu Manoil gfar_start(priv); 1578ec21e2ecSJeff Kirsher 1579ec21e2ecSJeff Kirsher priv->oldlink = 0; 1580ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1581ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1582ec21e2ecSJeff Kirsher 1583ec21e2ecSJeff Kirsher if (priv->phydev) 1584ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1585ec21e2ecSJeff Kirsher 1586ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1587ec21e2ecSJeff Kirsher enable_napi(priv); 1588ec21e2ecSJeff Kirsher 1589ec21e2ecSJeff Kirsher return 0; 1590ec21e2ecSJeff Kirsher } 1591ec21e2ecSJeff Kirsher 1592ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = { 1593ec21e2ecSJeff Kirsher .suspend = gfar_suspend, 1594ec21e2ecSJeff Kirsher .resume = gfar_resume, 1595ec21e2ecSJeff Kirsher .freeze = gfar_suspend, 1596ec21e2ecSJeff Kirsher .thaw = gfar_resume, 1597ec21e2ecSJeff Kirsher .restore = gfar_restore, 1598ec21e2ecSJeff Kirsher }; 1599ec21e2ecSJeff Kirsher 1600ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops) 1601ec21e2ecSJeff Kirsher 1602ec21e2ecSJeff Kirsher #else 1603ec21e2ecSJeff Kirsher 1604ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL 1605ec21e2ecSJeff Kirsher 1606ec21e2ecSJeff Kirsher #endif 1607ec21e2ecSJeff Kirsher 1608ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface 1609ec21e2ecSJeff Kirsher * connects it to the PHY. 1610ec21e2ecSJeff Kirsher */ 1611ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev) 1612ec21e2ecSJeff Kirsher { 1613ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1614ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1615ec21e2ecSJeff Kirsher u32 ecntrl; 1616ec21e2ecSJeff Kirsher 1617ec21e2ecSJeff Kirsher ecntrl = gfar_read(®s->ecntrl); 1618ec21e2ecSJeff Kirsher 1619ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_SGMII_MODE) 1620ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_SGMII; 1621ec21e2ecSJeff Kirsher 1622ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_TBI_MODE) { 1623ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) 1624ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RTBI; 1625ec21e2ecSJeff Kirsher else 1626ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_TBI; 1627ec21e2ecSJeff Kirsher } 1628ec21e2ecSJeff Kirsher 1629ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) { 1630bc4598bcSJan Ceuleers if (ecntrl & ECNTRL_REDUCED_MII_MODE) { 1631ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RMII; 1632bc4598bcSJan Ceuleers } 1633ec21e2ecSJeff Kirsher else { 1634ec21e2ecSJeff Kirsher phy_interface_t interface = priv->interface; 1635ec21e2ecSJeff Kirsher 16360977f817SJan Ceuleers /* This isn't autodetected right now, so it must 1637ec21e2ecSJeff Kirsher * be set by the device tree or platform code. 1638ec21e2ecSJeff Kirsher */ 1639ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_RGMII_ID) 1640ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII_ID; 1641ec21e2ecSJeff Kirsher 1642ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII; 1643ec21e2ecSJeff Kirsher } 1644ec21e2ecSJeff Kirsher } 1645ec21e2ecSJeff Kirsher 1646ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT) 1647ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_GMII; 1648ec21e2ecSJeff Kirsher 1649ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_MII; 1650ec21e2ecSJeff Kirsher } 1651ec21e2ecSJeff Kirsher 1652ec21e2ecSJeff Kirsher 1653ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY. 1654ec21e2ecSJeff Kirsher * Returns 0 on success. 1655ec21e2ecSJeff Kirsher */ 1656ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev) 1657ec21e2ecSJeff Kirsher { 1658ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1659ec21e2ecSJeff Kirsher uint gigabit_support = 1660ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ? 166123402bddSClaudiu Manoil GFAR_SUPPORTED_GBIT : 0; 1662ec21e2ecSJeff Kirsher phy_interface_t interface; 1663ec21e2ecSJeff Kirsher 1664ec21e2ecSJeff Kirsher priv->oldlink = 0; 1665ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1666ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1667ec21e2ecSJeff Kirsher 1668ec21e2ecSJeff Kirsher interface = gfar_get_interface(dev); 1669ec21e2ecSJeff Kirsher 1670ec21e2ecSJeff Kirsher priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0, 1671ec21e2ecSJeff Kirsher interface); 1672ec21e2ecSJeff Kirsher if (!priv->phydev) { 1673ec21e2ecSJeff Kirsher dev_err(&dev->dev, "could not attach to PHY\n"); 1674ec21e2ecSJeff Kirsher return -ENODEV; 1675ec21e2ecSJeff Kirsher } 1676ec21e2ecSJeff Kirsher 1677ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_SGMII) 1678ec21e2ecSJeff Kirsher gfar_configure_serdes(dev); 1679ec21e2ecSJeff Kirsher 1680ec21e2ecSJeff Kirsher /* Remove any features not supported by the controller */ 1681ec21e2ecSJeff Kirsher priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support); 1682ec21e2ecSJeff Kirsher priv->phydev->advertising = priv->phydev->supported; 1683ec21e2ecSJeff Kirsher 1684ec21e2ecSJeff Kirsher return 0; 1685ec21e2ecSJeff Kirsher } 1686ec21e2ecSJeff Kirsher 16870977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the 1688ec21e2ecSJeff Kirsher * SERDES lynx PHY on the chip. We communicate with this PHY 1689ec21e2ecSJeff Kirsher * through the MDIO bus on each controller, treating it as a 1690ec21e2ecSJeff Kirsher * "normal" PHY at the address found in the TBIPA register. We assume 1691ec21e2ecSJeff Kirsher * that the TBIPA register is valid. Either the MDIO bus code will set 1692ec21e2ecSJeff Kirsher * it to a value that doesn't conflict with other PHYs on the bus, or the 1693ec21e2ecSJeff Kirsher * value doesn't matter, as there are no other PHYs on the bus. 1694ec21e2ecSJeff Kirsher */ 1695ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev) 1696ec21e2ecSJeff Kirsher { 1697ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1698ec21e2ecSJeff Kirsher struct phy_device *tbiphy; 1699ec21e2ecSJeff Kirsher 1700ec21e2ecSJeff Kirsher if (!priv->tbi_node) { 1701ec21e2ecSJeff Kirsher dev_warn(&dev->dev, "error: SGMII mode requires that the " 1702ec21e2ecSJeff Kirsher "device tree specify a tbi-handle\n"); 1703ec21e2ecSJeff Kirsher return; 1704ec21e2ecSJeff Kirsher } 1705ec21e2ecSJeff Kirsher 1706ec21e2ecSJeff Kirsher tbiphy = of_phy_find_device(priv->tbi_node); 1707ec21e2ecSJeff Kirsher if (!tbiphy) { 1708ec21e2ecSJeff Kirsher dev_err(&dev->dev, "error: Could not get TBI device\n"); 1709ec21e2ecSJeff Kirsher return; 1710ec21e2ecSJeff Kirsher } 1711ec21e2ecSJeff Kirsher 17120977f817SJan Ceuleers /* If the link is already up, we must already be ok, and don't need to 1713ec21e2ecSJeff Kirsher * configure and reset the TBI<->SerDes link. Maybe U-Boot configured 1714ec21e2ecSJeff Kirsher * everything for us? Resetting it takes the link down and requires 1715ec21e2ecSJeff Kirsher * several seconds for it to come back. 1716ec21e2ecSJeff Kirsher */ 1717ec21e2ecSJeff Kirsher if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) 1718ec21e2ecSJeff Kirsher return; 1719ec21e2ecSJeff Kirsher 1720ec21e2ecSJeff Kirsher /* Single clk mode, mii mode off(for serdes communication) */ 1721ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT); 1722ec21e2ecSJeff Kirsher 1723ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_ADVERTISE, 1724ec21e2ecSJeff Kirsher ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE | 1725ec21e2ecSJeff Kirsher ADVERTISE_1000XPSE_ASYM); 1726ec21e2ecSJeff Kirsher 1727bc4598bcSJan Ceuleers phy_write(tbiphy, MII_BMCR, 1728bc4598bcSJan Ceuleers BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX | 1729bc4598bcSJan Ceuleers BMCR_SPEED1000); 1730ec21e2ecSJeff Kirsher } 1731ec21e2ecSJeff Kirsher 1732ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv) 1733ec21e2ecSJeff Kirsher { 1734ec21e2ecSJeff Kirsher u32 res; 1735ec21e2ecSJeff Kirsher 17360977f817SJan Ceuleers /* Normaly TSEC should not hang on GRS commands, so we should 1737ec21e2ecSJeff Kirsher * actually wait for IEVENT_GRSC flag. 1738ec21e2ecSJeff Kirsher */ 1739ad3660c2SClaudiu Manoil if (!gfar_has_errata(priv, GFAR_ERRATA_A002)) 1740ec21e2ecSJeff Kirsher return 0; 1741ec21e2ecSJeff Kirsher 17420977f817SJan Ceuleers /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are 1743ec21e2ecSJeff Kirsher * the same as bits 23-30, the eTSEC Rx is assumed to be idle 1744ec21e2ecSJeff Kirsher * and the Rx can be safely reset. 1745ec21e2ecSJeff Kirsher */ 1746ec21e2ecSJeff Kirsher res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c); 1747ec21e2ecSJeff Kirsher res &= 0x7f807f80; 1748ec21e2ecSJeff Kirsher if ((res & 0xffff) == (res >> 16)) 1749ec21e2ecSJeff Kirsher return 1; 1750ec21e2ecSJeff Kirsher 1751ec21e2ecSJeff Kirsher return 0; 1752ec21e2ecSJeff Kirsher } 1753ec21e2ecSJeff Kirsher 1754ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1755c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv) 1756ec21e2ecSJeff Kirsher { 1757efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1758ec21e2ecSJeff Kirsher u32 tempval; 1759ec21e2ecSJeff Kirsher 1760efeddce7SClaudiu Manoil gfar_ints_disable(priv); 1761ec21e2ecSJeff Kirsher 1762ec21e2ecSJeff Kirsher /* Stop the DMA, and wait for it to stop */ 1763ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1764bc4598bcSJan Ceuleers if ((tempval & (DMACTRL_GRS | DMACTRL_GTS)) != 1765bc4598bcSJan Ceuleers (DMACTRL_GRS | DMACTRL_GTS)) { 1766ec21e2ecSJeff Kirsher int ret; 1767ec21e2ecSJeff Kirsher 1768ec21e2ecSJeff Kirsher tempval |= (DMACTRL_GRS | DMACTRL_GTS); 1769ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1770ec21e2ecSJeff Kirsher 1771ec21e2ecSJeff Kirsher do { 1772ec21e2ecSJeff Kirsher ret = spin_event_timeout(((gfar_read(®s->ievent) & 1773ec21e2ecSJeff Kirsher (IEVENT_GRSC | IEVENT_GTSC)) == 1774ec21e2ecSJeff Kirsher (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0); 1775ec21e2ecSJeff Kirsher if (!ret && !(gfar_read(®s->ievent) & IEVENT_GRSC)) 1776ec21e2ecSJeff Kirsher ret = __gfar_is_rx_idle(priv); 1777ec21e2ecSJeff Kirsher } while (!ret); 1778ec21e2ecSJeff Kirsher } 1779ec21e2ecSJeff Kirsher } 1780ec21e2ecSJeff Kirsher 1781ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1782c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv) 1783ec21e2ecSJeff Kirsher { 1784ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1785ec21e2ecSJeff Kirsher u32 tempval; 1786ec21e2ecSJeff Kirsher 1787c10650b6SClaudiu Manoil /* Dissable the Rx/Tx hw queues */ 1788c10650b6SClaudiu Manoil gfar_write(®s->rqueue, 0); 1789c10650b6SClaudiu Manoil gfar_write(®s->tqueue, 0); 1790ec21e2ecSJeff Kirsher 1791c10650b6SClaudiu Manoil mdelay(10); 1792c10650b6SClaudiu Manoil 1793c10650b6SClaudiu Manoil gfar_halt_nodisable(priv); 1794c10650b6SClaudiu Manoil 1795c10650b6SClaudiu Manoil /* Disable Rx/Tx DMA */ 1796ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1797ec21e2ecSJeff Kirsher tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN); 1798ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1799ec21e2ecSJeff Kirsher } 1800ec21e2ecSJeff Kirsher 1801ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev) 1802ec21e2ecSJeff Kirsher { 1803ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1804ec21e2ecSJeff Kirsher 18050851133bSClaudiu Manoil netif_tx_stop_all_queues(dev); 1806ec21e2ecSJeff Kirsher 18074e857c58SPeter Zijlstra smp_mb__before_atomic(); 18080851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 18094e857c58SPeter Zijlstra smp_mb__after_atomic(); 1810ec21e2ecSJeff Kirsher 18110851133bSClaudiu Manoil disable_napi(priv); 1812ec21e2ecSJeff Kirsher 18130851133bSClaudiu Manoil /* disable ints and gracefully shut down Rx/Tx DMA */ 1814c10650b6SClaudiu Manoil gfar_halt(priv); 1815ec21e2ecSJeff Kirsher 18160851133bSClaudiu Manoil phy_stop(priv->phydev); 1817ec21e2ecSJeff Kirsher 1818ec21e2ecSJeff Kirsher free_skb_resources(priv); 1819ec21e2ecSJeff Kirsher } 1820ec21e2ecSJeff Kirsher 1821ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue) 1822ec21e2ecSJeff Kirsher { 1823ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 1824ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(tx_queue->dev); 1825ec21e2ecSJeff Kirsher int i, j; 1826ec21e2ecSJeff Kirsher 1827ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 1828ec21e2ecSJeff Kirsher 1829ec21e2ecSJeff Kirsher for (i = 0; i < tx_queue->tx_ring_size; i++) { 1830ec21e2ecSJeff Kirsher if (!tx_queue->tx_skbuff[i]) 1831ec21e2ecSJeff Kirsher continue; 1832ec21e2ecSJeff Kirsher 1833369ec162SClaudiu Manoil dma_unmap_single(priv->dev, txbdp->bufPtr, 1834ec21e2ecSJeff Kirsher txbdp->length, DMA_TO_DEVICE); 1835ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 1836ec21e2ecSJeff Kirsher for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags; 1837ec21e2ecSJeff Kirsher j++) { 1838ec21e2ecSJeff Kirsher txbdp++; 1839369ec162SClaudiu Manoil dma_unmap_page(priv->dev, txbdp->bufPtr, 1840ec21e2ecSJeff Kirsher txbdp->length, DMA_TO_DEVICE); 1841ec21e2ecSJeff Kirsher } 1842ec21e2ecSJeff Kirsher txbdp++; 1843ec21e2ecSJeff Kirsher dev_kfree_skb_any(tx_queue->tx_skbuff[i]); 1844ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[i] = NULL; 1845ec21e2ecSJeff Kirsher } 1846ec21e2ecSJeff Kirsher kfree(tx_queue->tx_skbuff); 18471eb8f7a7SClaudiu Manoil tx_queue->tx_skbuff = NULL; 1848ec21e2ecSJeff Kirsher } 1849ec21e2ecSJeff Kirsher 1850ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue) 1851ec21e2ecSJeff Kirsher { 1852ec21e2ecSJeff Kirsher struct rxbd8 *rxbdp; 1853ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(rx_queue->dev); 1854ec21e2ecSJeff Kirsher int i; 1855ec21e2ecSJeff Kirsher 1856ec21e2ecSJeff Kirsher rxbdp = rx_queue->rx_bd_base; 1857ec21e2ecSJeff Kirsher 1858ec21e2ecSJeff Kirsher for (i = 0; i < rx_queue->rx_ring_size; i++) { 1859ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff[i]) { 1860369ec162SClaudiu Manoil dma_unmap_single(priv->dev, rxbdp->bufPtr, 1861369ec162SClaudiu Manoil priv->rx_buffer_size, 1862ec21e2ecSJeff Kirsher DMA_FROM_DEVICE); 1863ec21e2ecSJeff Kirsher dev_kfree_skb_any(rx_queue->rx_skbuff[i]); 1864ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[i] = NULL; 1865ec21e2ecSJeff Kirsher } 1866ec21e2ecSJeff Kirsher rxbdp->lstatus = 0; 1867ec21e2ecSJeff Kirsher rxbdp->bufPtr = 0; 1868ec21e2ecSJeff Kirsher rxbdp++; 1869ec21e2ecSJeff Kirsher } 1870ec21e2ecSJeff Kirsher kfree(rx_queue->rx_skbuff); 18711eb8f7a7SClaudiu Manoil rx_queue->rx_skbuff = NULL; 1872ec21e2ecSJeff Kirsher } 1873ec21e2ecSJeff Kirsher 1874ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them. 18750977f817SJan Ceuleers * Then free tx_skbuff and rx_skbuff 18760977f817SJan Ceuleers */ 1877ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv) 1878ec21e2ecSJeff Kirsher { 1879ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 1880ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 1881ec21e2ecSJeff Kirsher int i; 1882ec21e2ecSJeff Kirsher 1883ec21e2ecSJeff Kirsher /* Go through all the buffer descriptors and free their data buffers */ 1884ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1885d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 1886bc4598bcSJan Ceuleers 1887ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 1888d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex); 1889ec21e2ecSJeff Kirsher if (tx_queue->tx_skbuff) 1890ec21e2ecSJeff Kirsher free_skb_tx_queue(tx_queue); 1891d8a0f1b0SPaul Gortmaker netdev_tx_reset_queue(txq); 1892ec21e2ecSJeff Kirsher } 1893ec21e2ecSJeff Kirsher 1894ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1895ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 1896ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff) 1897ec21e2ecSJeff Kirsher free_skb_rx_queue(rx_queue); 1898ec21e2ecSJeff Kirsher } 1899ec21e2ecSJeff Kirsher 1900369ec162SClaudiu Manoil dma_free_coherent(priv->dev, 1901ec21e2ecSJeff Kirsher sizeof(struct txbd8) * priv->total_tx_ring_size + 1902ec21e2ecSJeff Kirsher sizeof(struct rxbd8) * priv->total_rx_ring_size, 1903ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_base, 1904ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_dma_base); 1905ec21e2ecSJeff Kirsher } 1906ec21e2ecSJeff Kirsher 1907c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv) 1908ec21e2ecSJeff Kirsher { 1909ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1910ec21e2ecSJeff Kirsher u32 tempval; 1911ec21e2ecSJeff Kirsher int i = 0; 1912ec21e2ecSJeff Kirsher 1913c10650b6SClaudiu Manoil /* Enable Rx/Tx hw queues */ 1914c10650b6SClaudiu Manoil gfar_write(®s->rqueue, priv->rqueue); 1915c10650b6SClaudiu Manoil gfar_write(®s->tqueue, priv->tqueue); 1916ec21e2ecSJeff Kirsher 1917ec21e2ecSJeff Kirsher /* Initialize DMACTRL to have WWR and WOP */ 1918ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1919ec21e2ecSJeff Kirsher tempval |= DMACTRL_INIT_SETTINGS; 1920ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1921ec21e2ecSJeff Kirsher 1922ec21e2ecSJeff Kirsher /* Make sure we aren't stopped */ 1923ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1924ec21e2ecSJeff Kirsher tempval &= ~(DMACTRL_GRS | DMACTRL_GTS); 1925ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1926ec21e2ecSJeff Kirsher 1927ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1928ec21e2ecSJeff Kirsher regs = priv->gfargrp[i].regs; 1929ec21e2ecSJeff Kirsher /* Clear THLT/RHLT, so that the DMA starts polling now */ 1930ec21e2ecSJeff Kirsher gfar_write(®s->tstat, priv->gfargrp[i].tstat); 1931ec21e2ecSJeff Kirsher gfar_write(®s->rstat, priv->gfargrp[i].rstat); 1932ec21e2ecSJeff Kirsher } 1933ec21e2ecSJeff Kirsher 1934c10650b6SClaudiu Manoil /* Enable Rx/Tx DMA */ 1935c10650b6SClaudiu Manoil tempval = gfar_read(®s->maccfg1); 1936c10650b6SClaudiu Manoil tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 1937c10650b6SClaudiu Manoil gfar_write(®s->maccfg1, tempval); 1938c10650b6SClaudiu Manoil 1939efeddce7SClaudiu Manoil gfar_ints_enable(priv); 1940efeddce7SClaudiu Manoil 1941c10650b6SClaudiu Manoil priv->ndev->trans_start = jiffies; /* prevent tx timeout */ 1942ec21e2ecSJeff Kirsher } 1943ec21e2ecSJeff Kirsher 194480ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp) 194580ec396cSClaudiu Manoil { 194680ec396cSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 194780ec396cSClaudiu Manoil free_irq(gfar_irq(grp, RX)->irq, grp); 194880ec396cSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 194980ec396cSClaudiu Manoil } 195080ec396cSClaudiu Manoil 1951ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp) 1952ec21e2ecSJeff Kirsher { 1953ec21e2ecSJeff Kirsher struct gfar_private *priv = grp->priv; 1954ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 1955ec21e2ecSJeff Kirsher int err; 1956ec21e2ecSJeff Kirsher 1957ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, register for 19580977f817SJan Ceuleers * them. Otherwise, only register for the one 19590977f817SJan Ceuleers */ 1960ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1961ec21e2ecSJeff Kirsher /* Install our interrupt handlers for Error, 19620977f817SJan Ceuleers * Transmit, and Receive 19630977f817SJan Ceuleers */ 1964ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0, 1965ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->name, grp); 1966ee873fdaSClaudiu Manoil if (err < 0) { 1967ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1968ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq); 1969ec21e2ecSJeff Kirsher 1970ec21e2ecSJeff Kirsher goto err_irq_fail; 1971ec21e2ecSJeff Kirsher } 1972ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0, 1973ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 1974ee873fdaSClaudiu Manoil if (err < 0) { 1975ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1976ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 1977ec21e2ecSJeff Kirsher goto tx_irq_fail; 1978ec21e2ecSJeff Kirsher } 1979ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0, 1980ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->name, grp); 1981ee873fdaSClaudiu Manoil if (err < 0) { 1982ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1983ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq); 1984ec21e2ecSJeff Kirsher goto rx_irq_fail; 1985ec21e2ecSJeff Kirsher } 1986ec21e2ecSJeff Kirsher } else { 1987ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0, 1988ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 1989ee873fdaSClaudiu Manoil if (err < 0) { 1990ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1991ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 1992ec21e2ecSJeff Kirsher goto err_irq_fail; 1993ec21e2ecSJeff Kirsher } 1994ec21e2ecSJeff Kirsher } 1995ec21e2ecSJeff Kirsher 1996ec21e2ecSJeff Kirsher return 0; 1997ec21e2ecSJeff Kirsher 1998ec21e2ecSJeff Kirsher rx_irq_fail: 1999ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 2000ec21e2ecSJeff Kirsher tx_irq_fail: 2001ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 2002ec21e2ecSJeff Kirsher err_irq_fail: 2003ec21e2ecSJeff Kirsher return err; 2004ec21e2ecSJeff Kirsher 2005ec21e2ecSJeff Kirsher } 2006ec21e2ecSJeff Kirsher 200780ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv) 200880ec396cSClaudiu Manoil { 200980ec396cSClaudiu Manoil int i; 201080ec396cSClaudiu Manoil 201180ec396cSClaudiu Manoil /* Free the IRQs */ 201280ec396cSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 201380ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 201480ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[i]); 201580ec396cSClaudiu Manoil } else { 201680ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 201780ec396cSClaudiu Manoil free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq, 201880ec396cSClaudiu Manoil &priv->gfargrp[i]); 201980ec396cSClaudiu Manoil } 202080ec396cSClaudiu Manoil } 202180ec396cSClaudiu Manoil 202280ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv) 202380ec396cSClaudiu Manoil { 202480ec396cSClaudiu Manoil int err, i, j; 202580ec396cSClaudiu Manoil 202680ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 202780ec396cSClaudiu Manoil err = register_grp_irqs(&priv->gfargrp[i]); 202880ec396cSClaudiu Manoil if (err) { 202980ec396cSClaudiu Manoil for (j = 0; j < i; j++) 203080ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[j]); 203180ec396cSClaudiu Manoil return err; 203280ec396cSClaudiu Manoil } 203380ec396cSClaudiu Manoil } 203480ec396cSClaudiu Manoil 203580ec396cSClaudiu Manoil return 0; 203680ec396cSClaudiu Manoil } 203780ec396cSClaudiu Manoil 2038ec21e2ecSJeff Kirsher /* Bring the controller up and running */ 2039ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev) 2040ec21e2ecSJeff Kirsher { 2041ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 204280ec396cSClaudiu Manoil int err; 2043ec21e2ecSJeff Kirsher 2044a328ac92SClaudiu Manoil gfar_mac_reset(priv); 2045ec21e2ecSJeff Kirsher 2046ec21e2ecSJeff Kirsher err = gfar_alloc_skb_resources(ndev); 2047ec21e2ecSJeff Kirsher if (err) 2048ec21e2ecSJeff Kirsher return err; 2049ec21e2ecSJeff Kirsher 2050a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 2051ec21e2ecSJeff Kirsher 20524e857c58SPeter Zijlstra smp_mb__before_atomic(); 20530851133bSClaudiu Manoil clear_bit(GFAR_DOWN, &priv->state); 20544e857c58SPeter Zijlstra smp_mb__after_atomic(); 20550851133bSClaudiu Manoil 20560851133bSClaudiu Manoil /* Start Rx/Tx DMA and enable the interrupts */ 2057c10650b6SClaudiu Manoil gfar_start(priv); 2058ec21e2ecSJeff Kirsher 2059ec21e2ecSJeff Kirsher phy_start(priv->phydev); 2060ec21e2ecSJeff Kirsher 20610851133bSClaudiu Manoil enable_napi(priv); 20620851133bSClaudiu Manoil 20630851133bSClaudiu Manoil netif_tx_wake_all_queues(ndev); 20640851133bSClaudiu Manoil 2065ec21e2ecSJeff Kirsher return 0; 2066ec21e2ecSJeff Kirsher } 2067ec21e2ecSJeff Kirsher 20680977f817SJan Ceuleers /* Called when something needs to use the ethernet device 20690977f817SJan Ceuleers * Returns 0 for success. 20700977f817SJan Ceuleers */ 2071ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev) 2072ec21e2ecSJeff Kirsher { 2073ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2074ec21e2ecSJeff Kirsher int err; 2075ec21e2ecSJeff Kirsher 2076ec21e2ecSJeff Kirsher err = init_phy(dev); 20770851133bSClaudiu Manoil if (err) 2078ec21e2ecSJeff Kirsher return err; 2079ec21e2ecSJeff Kirsher 208080ec396cSClaudiu Manoil err = gfar_request_irq(priv); 208180ec396cSClaudiu Manoil if (err) 208280ec396cSClaudiu Manoil return err; 208380ec396cSClaudiu Manoil 2084ec21e2ecSJeff Kirsher err = startup_gfar(dev); 20850851133bSClaudiu Manoil if (err) 2086ec21e2ecSJeff Kirsher return err; 2087ec21e2ecSJeff Kirsher 2088ec21e2ecSJeff Kirsher device_set_wakeup_enable(&dev->dev, priv->wol_en); 2089ec21e2ecSJeff Kirsher 2090ec21e2ecSJeff Kirsher return err; 2091ec21e2ecSJeff Kirsher } 2092ec21e2ecSJeff Kirsher 2093ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb) 2094ec21e2ecSJeff Kirsher { 2095ec21e2ecSJeff Kirsher struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN); 2096ec21e2ecSJeff Kirsher 2097ec21e2ecSJeff Kirsher memset(fcb, 0, GMAC_FCB_LEN); 2098ec21e2ecSJeff Kirsher 2099ec21e2ecSJeff Kirsher return fcb; 2100ec21e2ecSJeff Kirsher } 2101ec21e2ecSJeff Kirsher 21029c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb, 21039c4886e5SManfred Rudigier int fcb_length) 2104ec21e2ecSJeff Kirsher { 2105ec21e2ecSJeff Kirsher /* If we're here, it's a IP packet with a TCP or UDP 2106ec21e2ecSJeff Kirsher * payload. We set it to checksum, using a pseudo-header 2107ec21e2ecSJeff Kirsher * we provide 2108ec21e2ecSJeff Kirsher */ 21093a2e16c8SJan Ceuleers u8 flags = TXFCB_DEFAULT; 2110ec21e2ecSJeff Kirsher 21110977f817SJan Ceuleers /* Tell the controller what the protocol is 21120977f817SJan Ceuleers * And provide the already calculated phcs 21130977f817SJan Ceuleers */ 2114ec21e2ecSJeff Kirsher if (ip_hdr(skb)->protocol == IPPROTO_UDP) { 2115ec21e2ecSJeff Kirsher flags |= TXFCB_UDP; 2116ec21e2ecSJeff Kirsher fcb->phcs = udp_hdr(skb)->check; 2117ec21e2ecSJeff Kirsher } else 2118ec21e2ecSJeff Kirsher fcb->phcs = tcp_hdr(skb)->check; 2119ec21e2ecSJeff Kirsher 2120ec21e2ecSJeff Kirsher /* l3os is the distance between the start of the 2121ec21e2ecSJeff Kirsher * frame (skb->data) and the start of the IP hdr. 2122ec21e2ecSJeff Kirsher * l4os is the distance between the start of the 21230977f817SJan Ceuleers * l3 hdr and the l4 hdr 21240977f817SJan Ceuleers */ 21259c4886e5SManfred Rudigier fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length); 2126ec21e2ecSJeff Kirsher fcb->l4os = skb_network_header_len(skb); 2127ec21e2ecSJeff Kirsher 2128ec21e2ecSJeff Kirsher fcb->flags = flags; 2129ec21e2ecSJeff Kirsher } 2130ec21e2ecSJeff Kirsher 2131ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb) 2132ec21e2ecSJeff Kirsher { 2133ec21e2ecSJeff Kirsher fcb->flags |= TXFCB_VLN; 2134ec21e2ecSJeff Kirsher fcb->vlctl = vlan_tx_tag_get(skb); 2135ec21e2ecSJeff Kirsher } 2136ec21e2ecSJeff Kirsher 2137ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride, 2138ec21e2ecSJeff Kirsher struct txbd8 *base, int ring_size) 2139ec21e2ecSJeff Kirsher { 2140ec21e2ecSJeff Kirsher struct txbd8 *new_bd = bdp + stride; 2141ec21e2ecSJeff Kirsher 2142ec21e2ecSJeff Kirsher return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd; 2143ec21e2ecSJeff Kirsher } 2144ec21e2ecSJeff Kirsher 2145ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base, 2146ec21e2ecSJeff Kirsher int ring_size) 2147ec21e2ecSJeff Kirsher { 2148ec21e2ecSJeff Kirsher return skip_txbd(bdp, 1, base, ring_size); 2149ec21e2ecSJeff Kirsher } 2150ec21e2ecSJeff Kirsher 215102d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */ 215202d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv, 215302d88fb4SClaudiu Manoil unsigned long fcb_addr) 215402d88fb4SClaudiu Manoil { 215502d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_12) && 215602d88fb4SClaudiu Manoil (fcb_addr % 0x20) > 0x18); 215702d88fb4SClaudiu Manoil } 215802d88fb4SClaudiu Manoil 215902d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may 216002d88fb4SClaudiu Manoil * cause excess delays before start of transmission 216102d88fb4SClaudiu Manoil */ 216202d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv, 216302d88fb4SClaudiu Manoil unsigned int len) 216402d88fb4SClaudiu Manoil { 216502d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_76) && 216602d88fb4SClaudiu Manoil (len > 2500)); 216702d88fb4SClaudiu Manoil } 216802d88fb4SClaudiu Manoil 21690977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission. 21700977f817SJan Ceuleers * It is pointed to by the dev->hard_start_xmit function pointer 21710977f817SJan Ceuleers */ 2172ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev) 2173ec21e2ecSJeff Kirsher { 2174ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2175ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 2176ec21e2ecSJeff Kirsher struct netdev_queue *txq; 2177ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 2178ec21e2ecSJeff Kirsher struct txfcb *fcb = NULL; 2179ec21e2ecSJeff Kirsher struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL; 2180ec21e2ecSJeff Kirsher u32 lstatus; 21810d0cffdcSClaudiu Manoil int i, rq = 0; 21820d0cffdcSClaudiu Manoil int do_tstamp, do_csum, do_vlan; 2183ec21e2ecSJeff Kirsher u32 bufaddr; 2184ec21e2ecSJeff Kirsher unsigned long flags; 218550ad076bSClaudiu Manoil unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0; 2186ec21e2ecSJeff Kirsher 2187ec21e2ecSJeff Kirsher rq = skb->queue_mapping; 2188ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[rq]; 2189ec21e2ecSJeff Kirsher txq = netdev_get_tx_queue(dev, rq); 2190ec21e2ecSJeff Kirsher base = tx_queue->tx_bd_base; 2191ec21e2ecSJeff Kirsher regs = tx_queue->grp->regs; 2192ec21e2ecSJeff Kirsher 21930d0cffdcSClaudiu Manoil do_csum = (CHECKSUM_PARTIAL == skb->ip_summed); 21940d0cffdcSClaudiu Manoil do_vlan = vlan_tx_tag_present(skb); 21950d0cffdcSClaudiu Manoil do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 21960d0cffdcSClaudiu Manoil priv->hwts_tx_en; 21970d0cffdcSClaudiu Manoil 21980d0cffdcSClaudiu Manoil if (do_csum || do_vlan) 21990d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN; 22000d0cffdcSClaudiu Manoil 2201ec21e2ecSJeff Kirsher /* check if time stamp should be generated */ 22020d0cffdcSClaudiu Manoil if (unlikely(do_tstamp)) 22030d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2204ec21e2ecSJeff Kirsher 2205ec21e2ecSJeff Kirsher /* make space for additional header when fcb is needed */ 22060d0cffdcSClaudiu Manoil if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) { 2207ec21e2ecSJeff Kirsher struct sk_buff *skb_new; 2208ec21e2ecSJeff Kirsher 22090d0cffdcSClaudiu Manoil skb_new = skb_realloc_headroom(skb, fcb_len); 2210ec21e2ecSJeff Kirsher if (!skb_new) { 2211ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2212c9974ad4SEric W. Biederman dev_kfree_skb_any(skb); 2213ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 2214ec21e2ecSJeff Kirsher } 2215db83d136SManfred Rudigier 2216313b037cSEric Dumazet if (skb->sk) 2217313b037cSEric Dumazet skb_set_owner_w(skb_new, skb->sk); 2218c9974ad4SEric W. Biederman dev_consume_skb_any(skb); 2219ec21e2ecSJeff Kirsher skb = skb_new; 2220ec21e2ecSJeff Kirsher } 2221ec21e2ecSJeff Kirsher 2222ec21e2ecSJeff Kirsher /* total number of fragments in the SKB */ 2223ec21e2ecSJeff Kirsher nr_frags = skb_shinfo(skb)->nr_frags; 2224ec21e2ecSJeff Kirsher 2225ec21e2ecSJeff Kirsher /* calculate the required number of TxBDs for this skb */ 2226ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2227ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 2; 2228ec21e2ecSJeff Kirsher else 2229ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 1; 2230ec21e2ecSJeff Kirsher 2231ec21e2ecSJeff Kirsher /* check if there is space to queue this packet */ 2232ec21e2ecSJeff Kirsher if (nr_txbds > tx_queue->num_txbdfree) { 2233ec21e2ecSJeff Kirsher /* no space, stop the queue */ 2234ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2235ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2236ec21e2ecSJeff Kirsher return NETDEV_TX_BUSY; 2237ec21e2ecSJeff Kirsher } 2238ec21e2ecSJeff Kirsher 2239ec21e2ecSJeff Kirsher /* Update transmit stats */ 224050ad076bSClaudiu Manoil bytes_sent = skb->len; 224150ad076bSClaudiu Manoil tx_queue->stats.tx_bytes += bytes_sent; 224250ad076bSClaudiu Manoil /* keep Tx bytes on wire for BQL accounting */ 224350ad076bSClaudiu Manoil GFAR_CB(skb)->bytes_sent = bytes_sent; 2244ec21e2ecSJeff Kirsher tx_queue->stats.tx_packets++; 2245ec21e2ecSJeff Kirsher 2246ec21e2ecSJeff Kirsher txbdp = txbdp_start = tx_queue->cur_tx; 2247ec21e2ecSJeff Kirsher lstatus = txbdp->lstatus; 2248ec21e2ecSJeff Kirsher 2249ec21e2ecSJeff Kirsher /* Time stamp insertion requires one additional TxBD */ 2250ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2251ec21e2ecSJeff Kirsher txbdp_tstamp = txbdp = next_txbd(txbdp, base, 2252ec21e2ecSJeff Kirsher tx_queue->tx_ring_size); 2253ec21e2ecSJeff Kirsher 2254ec21e2ecSJeff Kirsher if (nr_frags == 0) { 2255ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2256ec21e2ecSJeff Kirsher txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST | 2257ec21e2ecSJeff Kirsher TXBD_INTERRUPT); 2258ec21e2ecSJeff Kirsher else 2259ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2260ec21e2ecSJeff Kirsher } else { 2261ec21e2ecSJeff Kirsher /* Place the fragment addresses and lengths into the TxBDs */ 2262ec21e2ecSJeff Kirsher for (i = 0; i < nr_frags; i++) { 226350ad076bSClaudiu Manoil unsigned int frag_len; 2264ec21e2ecSJeff Kirsher /* Point at the next BD, wrapping as needed */ 2265ec21e2ecSJeff Kirsher txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2266ec21e2ecSJeff Kirsher 226750ad076bSClaudiu Manoil frag_len = skb_shinfo(skb)->frags[i].size; 2268ec21e2ecSJeff Kirsher 226950ad076bSClaudiu Manoil lstatus = txbdp->lstatus | frag_len | 2270ec21e2ecSJeff Kirsher BD_LFLAG(TXBD_READY); 2271ec21e2ecSJeff Kirsher 2272ec21e2ecSJeff Kirsher /* Handle the last BD specially */ 2273ec21e2ecSJeff Kirsher if (i == nr_frags - 1) 2274ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2275ec21e2ecSJeff Kirsher 2276369ec162SClaudiu Manoil bufaddr = skb_frag_dma_map(priv->dev, 22772234a722SIan Campbell &skb_shinfo(skb)->frags[i], 22782234a722SIan Campbell 0, 227950ad076bSClaudiu Manoil frag_len, 2280ec21e2ecSJeff Kirsher DMA_TO_DEVICE); 2281ec21e2ecSJeff Kirsher 2282ec21e2ecSJeff Kirsher /* set the TxBD length and buffer pointer */ 2283ec21e2ecSJeff Kirsher txbdp->bufPtr = bufaddr; 2284ec21e2ecSJeff Kirsher txbdp->lstatus = lstatus; 2285ec21e2ecSJeff Kirsher } 2286ec21e2ecSJeff Kirsher 2287ec21e2ecSJeff Kirsher lstatus = txbdp_start->lstatus; 2288ec21e2ecSJeff Kirsher } 2289ec21e2ecSJeff Kirsher 22909c4886e5SManfred Rudigier /* Add TxPAL between FCB and frame if required */ 22919c4886e5SManfred Rudigier if (unlikely(do_tstamp)) { 22929c4886e5SManfred Rudigier skb_push(skb, GMAC_TXPAL_LEN); 22939c4886e5SManfred Rudigier memset(skb->data, 0, GMAC_TXPAL_LEN); 22949c4886e5SManfred Rudigier } 22959c4886e5SManfred Rudigier 22960d0cffdcSClaudiu Manoil /* Add TxFCB if required */ 22970d0cffdcSClaudiu Manoil if (fcb_len) { 2298ec21e2ecSJeff Kirsher fcb = gfar_add_fcb(skb); 2299ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_TOE); 23000d0cffdcSClaudiu Manoil } 23010d0cffdcSClaudiu Manoil 23020d0cffdcSClaudiu Manoil /* Set up checksumming */ 23030d0cffdcSClaudiu Manoil if (do_csum) { 23040d0cffdcSClaudiu Manoil gfar_tx_checksum(skb, fcb, fcb_len); 230502d88fb4SClaudiu Manoil 230602d88fb4SClaudiu Manoil if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) || 230702d88fb4SClaudiu Manoil unlikely(gfar_csum_errata_76(priv, skb->len))) { 230802d88fb4SClaudiu Manoil __skb_pull(skb, GMAC_FCB_LEN); 230902d88fb4SClaudiu Manoil skb_checksum_help(skb); 23100d0cffdcSClaudiu Manoil if (do_vlan || do_tstamp) { 23110d0cffdcSClaudiu Manoil /* put back a new fcb for vlan/tstamp TOE */ 23120d0cffdcSClaudiu Manoil fcb = gfar_add_fcb(skb); 23130d0cffdcSClaudiu Manoil } else { 23140d0cffdcSClaudiu Manoil /* Tx TOE not used */ 231502d88fb4SClaudiu Manoil lstatus &= ~(BD_LFLAG(TXBD_TOE)); 231602d88fb4SClaudiu Manoil fcb = NULL; 2317ec21e2ecSJeff Kirsher } 2318ec21e2ecSJeff Kirsher } 2319ec21e2ecSJeff Kirsher } 2320ec21e2ecSJeff Kirsher 23210d0cffdcSClaudiu Manoil if (do_vlan) 2322ec21e2ecSJeff Kirsher gfar_tx_vlan(skb, fcb); 2323ec21e2ecSJeff Kirsher 2324ec21e2ecSJeff Kirsher /* Setup tx hardware time stamping if requested */ 2325ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 2326ec21e2ecSJeff Kirsher skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 2327ec21e2ecSJeff Kirsher fcb->ptp = 1; 2328ec21e2ecSJeff Kirsher } 2329ec21e2ecSJeff Kirsher 2330369ec162SClaudiu Manoil txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data, 2331ec21e2ecSJeff Kirsher skb_headlen(skb), DMA_TO_DEVICE); 2332ec21e2ecSJeff Kirsher 23330977f817SJan Ceuleers /* If time stamping is requested one additional TxBD must be set up. The 2334ec21e2ecSJeff Kirsher * first TxBD points to the FCB and must have a data length of 2335ec21e2ecSJeff Kirsher * GMAC_FCB_LEN. The second TxBD points to the actual frame data with 2336ec21e2ecSJeff Kirsher * the full frame length. 2337ec21e2ecSJeff Kirsher */ 2338ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 23390d0cffdcSClaudiu Manoil txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len; 2340ec21e2ecSJeff Kirsher txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) | 23410d0cffdcSClaudiu Manoil (skb_headlen(skb) - fcb_len); 2342ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN; 2343ec21e2ecSJeff Kirsher } else { 2344ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb); 2345ec21e2ecSJeff Kirsher } 2346ec21e2ecSJeff Kirsher 234750ad076bSClaudiu Manoil netdev_tx_sent_queue(txq, bytes_sent); 2348d8a0f1b0SPaul Gortmaker 23490977f817SJan Ceuleers /* We can work in parallel with gfar_clean_tx_ring(), except 2350ec21e2ecSJeff Kirsher * when modifying num_txbdfree. Note that we didn't grab the lock 2351ec21e2ecSJeff Kirsher * when we were reading the num_txbdfree and checking for available 2352ec21e2ecSJeff Kirsher * space, that's because outside of this function it can only grow, 2353ec21e2ecSJeff Kirsher * and once we've got needed space, it cannot suddenly disappear. 2354ec21e2ecSJeff Kirsher * 2355ec21e2ecSJeff Kirsher * The lock also protects us from gfar_error(), which can modify 2356ec21e2ecSJeff Kirsher * regs->tstat and thus retrigger the transfers, which is why we 2357ec21e2ecSJeff Kirsher * also must grab the lock before setting ready bit for the first 2358ec21e2ecSJeff Kirsher * to be transmitted BD. 2359ec21e2ecSJeff Kirsher */ 2360ec21e2ecSJeff Kirsher spin_lock_irqsave(&tx_queue->txlock, flags); 2361ec21e2ecSJeff Kirsher 23620977f817SJan Ceuleers /* The powerpc-specific eieio() is used, as wmb() has too strong 2363ec21e2ecSJeff Kirsher * semantics (it requires synchronization between cacheable and 2364ec21e2ecSJeff Kirsher * uncacheable mappings, which eieio doesn't provide and which we 2365ec21e2ecSJeff Kirsher * don't need), thus requiring a more expensive sync instruction. At 2366ec21e2ecSJeff Kirsher * some point, the set of architecture-independent barrier functions 2367ec21e2ecSJeff Kirsher * should be expanded to include weaker barriers. 2368ec21e2ecSJeff Kirsher */ 2369ec21e2ecSJeff Kirsher eieio(); 2370ec21e2ecSJeff Kirsher 2371ec21e2ecSJeff Kirsher txbdp_start->lstatus = lstatus; 2372ec21e2ecSJeff Kirsher 2373ec21e2ecSJeff Kirsher eieio(); /* force lstatus write before tx_skbuff */ 2374ec21e2ecSJeff Kirsher 2375ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb; 2376ec21e2ecSJeff Kirsher 2377ec21e2ecSJeff Kirsher /* Update the current skb pointer to the next entry we will use 23780977f817SJan Ceuleers * (wrapping if necessary) 23790977f817SJan Ceuleers */ 2380ec21e2ecSJeff Kirsher tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) & 2381ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_queue->tx_ring_size); 2382ec21e2ecSJeff Kirsher 2383ec21e2ecSJeff Kirsher tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2384ec21e2ecSJeff Kirsher 2385ec21e2ecSJeff Kirsher /* reduce TxBD free count */ 2386ec21e2ecSJeff Kirsher tx_queue->num_txbdfree -= (nr_txbds); 2387ec21e2ecSJeff Kirsher 2388ec21e2ecSJeff Kirsher /* If the next BD still needs to be cleaned up, then the bds 23890977f817SJan Ceuleers * are full. We need to tell the kernel to stop sending us stuff. 23900977f817SJan Ceuleers */ 2391ec21e2ecSJeff Kirsher if (!tx_queue->num_txbdfree) { 2392ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2393ec21e2ecSJeff Kirsher 2394ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2395ec21e2ecSJeff Kirsher } 2396ec21e2ecSJeff Kirsher 2397ec21e2ecSJeff Kirsher /* Tell the DMA to go go go */ 2398ec21e2ecSJeff Kirsher gfar_write(®s->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex); 2399ec21e2ecSJeff Kirsher 2400ec21e2ecSJeff Kirsher /* Unlock priv */ 2401ec21e2ecSJeff Kirsher spin_unlock_irqrestore(&tx_queue->txlock, flags); 2402ec21e2ecSJeff Kirsher 2403ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 2404ec21e2ecSJeff Kirsher } 2405ec21e2ecSJeff Kirsher 2406ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */ 2407ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev) 2408ec21e2ecSJeff Kirsher { 2409ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2410ec21e2ecSJeff Kirsher 2411ec21e2ecSJeff Kirsher cancel_work_sync(&priv->reset_task); 2412ec21e2ecSJeff Kirsher stop_gfar(dev); 2413ec21e2ecSJeff Kirsher 2414ec21e2ecSJeff Kirsher /* Disconnect from the PHY */ 2415ec21e2ecSJeff Kirsher phy_disconnect(priv->phydev); 2416ec21e2ecSJeff Kirsher priv->phydev = NULL; 2417ec21e2ecSJeff Kirsher 241880ec396cSClaudiu Manoil gfar_free_irq(priv); 241980ec396cSClaudiu Manoil 2420ec21e2ecSJeff Kirsher return 0; 2421ec21e2ecSJeff Kirsher } 2422ec21e2ecSJeff Kirsher 2423ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */ 2424ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev) 2425ec21e2ecSJeff Kirsher { 2426ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, 0, dev->dev_addr); 2427ec21e2ecSJeff Kirsher 2428ec21e2ecSJeff Kirsher return 0; 2429ec21e2ecSJeff Kirsher } 2430ec21e2ecSJeff Kirsher 2431ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu) 2432ec21e2ecSJeff Kirsher { 2433ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2434ec21e2ecSJeff Kirsher int frame_size = new_mtu + ETH_HLEN; 2435ec21e2ecSJeff Kirsher 2436ec21e2ecSJeff Kirsher if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) { 2437ec21e2ecSJeff Kirsher netif_err(priv, drv, dev, "Invalid MTU setting\n"); 2438ec21e2ecSJeff Kirsher return -EINVAL; 2439ec21e2ecSJeff Kirsher } 2440ec21e2ecSJeff Kirsher 24410851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 24420851133bSClaudiu Manoil cpu_relax(); 24430851133bSClaudiu Manoil 244488302648SClaudiu Manoil if (dev->flags & IFF_UP) 2445ec21e2ecSJeff Kirsher stop_gfar(dev); 2446ec21e2ecSJeff Kirsher 2447ec21e2ecSJeff Kirsher dev->mtu = new_mtu; 2448ec21e2ecSJeff Kirsher 244988302648SClaudiu Manoil if (dev->flags & IFF_UP) 2450ec21e2ecSJeff Kirsher startup_gfar(dev); 2451ec21e2ecSJeff Kirsher 24520851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 24530851133bSClaudiu Manoil 2454ec21e2ecSJeff Kirsher return 0; 2455ec21e2ecSJeff Kirsher } 2456ec21e2ecSJeff Kirsher 24570851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev) 24580851133bSClaudiu Manoil { 24590851133bSClaudiu Manoil struct gfar_private *priv = netdev_priv(ndev); 24600851133bSClaudiu Manoil 24610851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 24620851133bSClaudiu Manoil cpu_relax(); 24630851133bSClaudiu Manoil 24640851133bSClaudiu Manoil stop_gfar(ndev); 24650851133bSClaudiu Manoil startup_gfar(ndev); 24660851133bSClaudiu Manoil 24670851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 24680851133bSClaudiu Manoil } 24690851133bSClaudiu Manoil 2470ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been 2471ec21e2ecSJeff Kirsher * transmitted after a set amount of time. 2472ec21e2ecSJeff Kirsher * For now, assume that clearing out all the structures, and 2473ec21e2ecSJeff Kirsher * starting over will fix the problem. 2474ec21e2ecSJeff Kirsher */ 2475ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work) 2476ec21e2ecSJeff Kirsher { 2477ec21e2ecSJeff Kirsher struct gfar_private *priv = container_of(work, struct gfar_private, 2478ec21e2ecSJeff Kirsher reset_task); 24790851133bSClaudiu Manoil reset_gfar(priv->ndev); 2480ec21e2ecSJeff Kirsher } 2481ec21e2ecSJeff Kirsher 2482ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev) 2483ec21e2ecSJeff Kirsher { 2484ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2485ec21e2ecSJeff Kirsher 2486ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2487ec21e2ecSJeff Kirsher schedule_work(&priv->reset_task); 2488ec21e2ecSJeff Kirsher } 2489ec21e2ecSJeff Kirsher 2490ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb) 2491ec21e2ecSJeff Kirsher { 2492ec21e2ecSJeff Kirsher /* We need the data buffer to be aligned properly. We will reserve 2493ec21e2ecSJeff Kirsher * as many bytes as needed to align the data properly 2494ec21e2ecSJeff Kirsher */ 2495ec21e2ecSJeff Kirsher skb_reserve(skb, RXBUF_ALIGNMENT - 2496ec21e2ecSJeff Kirsher (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1))); 2497ec21e2ecSJeff Kirsher } 2498ec21e2ecSJeff Kirsher 2499ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */ 2500c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue) 2501ec21e2ecSJeff Kirsher { 2502ec21e2ecSJeff Kirsher struct net_device *dev = tx_queue->dev; 2503d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 2504ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2505ec21e2ecSJeff Kirsher struct txbd8 *bdp, *next = NULL; 2506ec21e2ecSJeff Kirsher struct txbd8 *lbdp = NULL; 2507ec21e2ecSJeff Kirsher struct txbd8 *base = tx_queue->tx_bd_base; 2508ec21e2ecSJeff Kirsher struct sk_buff *skb; 2509ec21e2ecSJeff Kirsher int skb_dirtytx; 2510ec21e2ecSJeff Kirsher int tx_ring_size = tx_queue->tx_ring_size; 2511ec21e2ecSJeff Kirsher int frags = 0, nr_txbds = 0; 2512ec21e2ecSJeff Kirsher int i; 2513ec21e2ecSJeff Kirsher int howmany = 0; 2514d8a0f1b0SPaul Gortmaker int tqi = tx_queue->qindex; 2515d8a0f1b0SPaul Gortmaker unsigned int bytes_sent = 0; 2516ec21e2ecSJeff Kirsher u32 lstatus; 2517ec21e2ecSJeff Kirsher size_t buflen; 2518ec21e2ecSJeff Kirsher 2519d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(dev, tqi); 2520ec21e2ecSJeff Kirsher bdp = tx_queue->dirty_tx; 2521ec21e2ecSJeff Kirsher skb_dirtytx = tx_queue->skb_dirtytx; 2522ec21e2ecSJeff Kirsher 2523ec21e2ecSJeff Kirsher while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) { 2524ec21e2ecSJeff Kirsher unsigned long flags; 2525ec21e2ecSJeff Kirsher 2526ec21e2ecSJeff Kirsher frags = skb_shinfo(skb)->nr_frags; 2527ec21e2ecSJeff Kirsher 25280977f817SJan Ceuleers /* When time stamping, one additional TxBD must be freed. 2529ec21e2ecSJeff Kirsher * Also, we need to dma_unmap_single() the TxPAL. 2530ec21e2ecSJeff Kirsher */ 2531ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) 2532ec21e2ecSJeff Kirsher nr_txbds = frags + 2; 2533ec21e2ecSJeff Kirsher else 2534ec21e2ecSJeff Kirsher nr_txbds = frags + 1; 2535ec21e2ecSJeff Kirsher 2536ec21e2ecSJeff Kirsher lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size); 2537ec21e2ecSJeff Kirsher 2538ec21e2ecSJeff Kirsher lstatus = lbdp->lstatus; 2539ec21e2ecSJeff Kirsher 2540ec21e2ecSJeff Kirsher /* Only clean completed frames */ 2541ec21e2ecSJeff Kirsher if ((lstatus & BD_LFLAG(TXBD_READY)) && 2542ec21e2ecSJeff Kirsher (lstatus & BD_LENGTH_MASK)) 2543ec21e2ecSJeff Kirsher break; 2544ec21e2ecSJeff Kirsher 2545ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2546ec21e2ecSJeff Kirsher next = next_txbd(bdp, base, tx_ring_size); 25479c4886e5SManfred Rudigier buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2548ec21e2ecSJeff Kirsher } else 2549ec21e2ecSJeff Kirsher buflen = bdp->length; 2550ec21e2ecSJeff Kirsher 2551369ec162SClaudiu Manoil dma_unmap_single(priv->dev, bdp->bufPtr, 2552ec21e2ecSJeff Kirsher buflen, DMA_TO_DEVICE); 2553ec21e2ecSJeff Kirsher 2554ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2555ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps shhwtstamps; 2556ec21e2ecSJeff Kirsher u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7); 2557bc4598bcSJan Ceuleers 2558ec21e2ecSJeff Kirsher memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 2559ec21e2ecSJeff Kirsher shhwtstamps.hwtstamp = ns_to_ktime(*ns); 25609c4886e5SManfred Rudigier skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN); 2561ec21e2ecSJeff Kirsher skb_tstamp_tx(skb, &shhwtstamps); 2562ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2563ec21e2ecSJeff Kirsher bdp = next; 2564ec21e2ecSJeff Kirsher } 2565ec21e2ecSJeff Kirsher 2566ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2567ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2568ec21e2ecSJeff Kirsher 2569ec21e2ecSJeff Kirsher for (i = 0; i < frags; i++) { 2570369ec162SClaudiu Manoil dma_unmap_page(priv->dev, bdp->bufPtr, 2571bc4598bcSJan Ceuleers bdp->length, DMA_TO_DEVICE); 2572ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2573ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2574ec21e2ecSJeff Kirsher } 2575ec21e2ecSJeff Kirsher 257650ad076bSClaudiu Manoil bytes_sent += GFAR_CB(skb)->bytes_sent; 2577d8a0f1b0SPaul Gortmaker 2578ec21e2ecSJeff Kirsher dev_kfree_skb_any(skb); 2579ec21e2ecSJeff Kirsher 2580ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[skb_dirtytx] = NULL; 2581ec21e2ecSJeff Kirsher 2582ec21e2ecSJeff Kirsher skb_dirtytx = (skb_dirtytx + 1) & 2583ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_ring_size); 2584ec21e2ecSJeff Kirsher 2585ec21e2ecSJeff Kirsher howmany++; 2586ec21e2ecSJeff Kirsher spin_lock_irqsave(&tx_queue->txlock, flags); 2587ec21e2ecSJeff Kirsher tx_queue->num_txbdfree += nr_txbds; 2588ec21e2ecSJeff Kirsher spin_unlock_irqrestore(&tx_queue->txlock, flags); 2589ec21e2ecSJeff Kirsher } 2590ec21e2ecSJeff Kirsher 2591ec21e2ecSJeff Kirsher /* If we freed a buffer, we can restart transmission, if necessary */ 25920851133bSClaudiu Manoil if (tx_queue->num_txbdfree && 25930851133bSClaudiu Manoil netif_tx_queue_stopped(txq) && 25940851133bSClaudiu Manoil !(test_bit(GFAR_DOWN, &priv->state))) 25950851133bSClaudiu Manoil netif_wake_subqueue(priv->ndev, tqi); 2596ec21e2ecSJeff Kirsher 2597ec21e2ecSJeff Kirsher /* Update dirty indicators */ 2598ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = skb_dirtytx; 2599ec21e2ecSJeff Kirsher tx_queue->dirty_tx = bdp; 2600ec21e2ecSJeff Kirsher 2601d8a0f1b0SPaul Gortmaker netdev_tx_completed_queue(txq, howmany, bytes_sent); 2602ec21e2ecSJeff Kirsher } 2603ec21e2ecSJeff Kirsher 2604ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 2605ec21e2ecSJeff Kirsher struct sk_buff *skb) 2606ec21e2ecSJeff Kirsher { 2607ec21e2ecSJeff Kirsher struct net_device *dev = rx_queue->dev; 2608ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2609ec21e2ecSJeff Kirsher dma_addr_t buf; 2610ec21e2ecSJeff Kirsher 2611369ec162SClaudiu Manoil buf = dma_map_single(priv->dev, skb->data, 2612ec21e2ecSJeff Kirsher priv->rx_buffer_size, DMA_FROM_DEVICE); 2613ec21e2ecSJeff Kirsher gfar_init_rxbdp(rx_queue, bdp, buf); 2614ec21e2ecSJeff Kirsher } 2615ec21e2ecSJeff Kirsher 2616ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev) 2617ec21e2ecSJeff Kirsher { 2618ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2619acb600deSEric Dumazet struct sk_buff *skb; 2620ec21e2ecSJeff Kirsher 2621ec21e2ecSJeff Kirsher skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT); 2622ec21e2ecSJeff Kirsher if (!skb) 2623ec21e2ecSJeff Kirsher return NULL; 2624ec21e2ecSJeff Kirsher 2625ec21e2ecSJeff Kirsher gfar_align_skb(skb); 2626ec21e2ecSJeff Kirsher 2627ec21e2ecSJeff Kirsher return skb; 2628ec21e2ecSJeff Kirsher } 2629ec21e2ecSJeff Kirsher 2630ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev) 2631ec21e2ecSJeff Kirsher { 2632acb600deSEric Dumazet return gfar_alloc_skb(dev); 2633ec21e2ecSJeff Kirsher } 2634ec21e2ecSJeff Kirsher 2635ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev) 2636ec21e2ecSJeff Kirsher { 2637ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2638ec21e2ecSJeff Kirsher struct net_device_stats *stats = &dev->stats; 2639ec21e2ecSJeff Kirsher struct gfar_extra_stats *estats = &priv->extra_stats; 2640ec21e2ecSJeff Kirsher 26410977f817SJan Ceuleers /* If the packet was truncated, none of the other errors matter */ 2642ec21e2ecSJeff Kirsher if (status & RXBD_TRUNCATED) { 2643ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2644ec21e2ecSJeff Kirsher 2645212079dfSPaul Gortmaker atomic64_inc(&estats->rx_trunc); 2646ec21e2ecSJeff Kirsher 2647ec21e2ecSJeff Kirsher return; 2648ec21e2ecSJeff Kirsher } 2649ec21e2ecSJeff Kirsher /* Count the errors, if there were any */ 2650ec21e2ecSJeff Kirsher if (status & (RXBD_LARGE | RXBD_SHORT)) { 2651ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2652ec21e2ecSJeff Kirsher 2653ec21e2ecSJeff Kirsher if (status & RXBD_LARGE) 2654212079dfSPaul Gortmaker atomic64_inc(&estats->rx_large); 2655ec21e2ecSJeff Kirsher else 2656212079dfSPaul Gortmaker atomic64_inc(&estats->rx_short); 2657ec21e2ecSJeff Kirsher } 2658ec21e2ecSJeff Kirsher if (status & RXBD_NONOCTET) { 2659ec21e2ecSJeff Kirsher stats->rx_frame_errors++; 2660212079dfSPaul Gortmaker atomic64_inc(&estats->rx_nonoctet); 2661ec21e2ecSJeff Kirsher } 2662ec21e2ecSJeff Kirsher if (status & RXBD_CRCERR) { 2663212079dfSPaul Gortmaker atomic64_inc(&estats->rx_crcerr); 2664ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2665ec21e2ecSJeff Kirsher } 2666ec21e2ecSJeff Kirsher if (status & RXBD_OVERRUN) { 2667212079dfSPaul Gortmaker atomic64_inc(&estats->rx_overrun); 2668ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2669ec21e2ecSJeff Kirsher } 2670ec21e2ecSJeff Kirsher } 2671ec21e2ecSJeff Kirsher 2672ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id) 2673ec21e2ecSJeff Kirsher { 2674aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2675aeb12c5eSClaudiu Manoil unsigned long flags; 2676aeb12c5eSClaudiu Manoil u32 imask; 2677aeb12c5eSClaudiu Manoil 2678aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_rx))) { 2679aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2680aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2681aeb12c5eSClaudiu Manoil imask &= IMASK_RX_DISABLED; 2682aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2683aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2684aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_rx); 2685aeb12c5eSClaudiu Manoil } else { 2686aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2687aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2688aeb12c5eSClaudiu Manoil */ 2689aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_RX_MASK); 2690aeb12c5eSClaudiu Manoil } 2691aeb12c5eSClaudiu Manoil 2692aeb12c5eSClaudiu Manoil return IRQ_HANDLED; 2693aeb12c5eSClaudiu Manoil } 2694aeb12c5eSClaudiu Manoil 2695aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */ 2696aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id) 2697aeb12c5eSClaudiu Manoil { 2698aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2699aeb12c5eSClaudiu Manoil unsigned long flags; 2700aeb12c5eSClaudiu Manoil u32 imask; 2701aeb12c5eSClaudiu Manoil 2702aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_tx))) { 2703aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2704aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2705aeb12c5eSClaudiu Manoil imask &= IMASK_TX_DISABLED; 2706aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2707aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2708aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_tx); 2709aeb12c5eSClaudiu Manoil } else { 2710aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2711aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2712aeb12c5eSClaudiu Manoil */ 2713aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_TX_MASK); 2714aeb12c5eSClaudiu Manoil } 2715aeb12c5eSClaudiu Manoil 2716ec21e2ecSJeff Kirsher return IRQ_HANDLED; 2717ec21e2ecSJeff Kirsher } 2718ec21e2ecSJeff Kirsher 2719ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb) 2720ec21e2ecSJeff Kirsher { 2721ec21e2ecSJeff Kirsher /* If valid headers were found, and valid sums 2722ec21e2ecSJeff Kirsher * were verified, then we tell the kernel that no 27230977f817SJan Ceuleers * checksumming is necessary. Otherwise, it is [FIXME] 27240977f817SJan Ceuleers */ 2725ec21e2ecSJeff Kirsher if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU)) 2726ec21e2ecSJeff Kirsher skb->ip_summed = CHECKSUM_UNNECESSARY; 2727ec21e2ecSJeff Kirsher else 2728ec21e2ecSJeff Kirsher skb_checksum_none_assert(skb); 2729ec21e2ecSJeff Kirsher } 2730ec21e2ecSJeff Kirsher 2731ec21e2ecSJeff Kirsher 27320977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */ 273361db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 2734cd754a57SWu Jiajun-B06378 int amount_pull, struct napi_struct *napi) 2735ec21e2ecSJeff Kirsher { 2736ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2737ec21e2ecSJeff Kirsher struct rxfcb *fcb = NULL; 2738ec21e2ecSJeff Kirsher 2739ec21e2ecSJeff Kirsher /* fcb is at the beginning if exists */ 2740ec21e2ecSJeff Kirsher fcb = (struct rxfcb *)skb->data; 2741ec21e2ecSJeff Kirsher 27420977f817SJan Ceuleers /* Remove the FCB from the skb 27430977f817SJan Ceuleers * Remove the padded bytes, if there are any 27440977f817SJan Ceuleers */ 2745ec21e2ecSJeff Kirsher if (amount_pull) { 2746ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, fcb->rq); 2747ec21e2ecSJeff Kirsher skb_pull(skb, amount_pull); 2748ec21e2ecSJeff Kirsher } 2749ec21e2ecSJeff Kirsher 2750ec21e2ecSJeff Kirsher /* Get receive timestamp from the skb */ 2751ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 2752ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 2753ec21e2ecSJeff Kirsher u64 *ns = (u64 *) skb->data; 2754bc4598bcSJan Ceuleers 2755ec21e2ecSJeff Kirsher memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2756ec21e2ecSJeff Kirsher shhwtstamps->hwtstamp = ns_to_ktime(*ns); 2757ec21e2ecSJeff Kirsher } 2758ec21e2ecSJeff Kirsher 2759ec21e2ecSJeff Kirsher if (priv->padding) 2760ec21e2ecSJeff Kirsher skb_pull(skb, priv->padding); 2761ec21e2ecSJeff Kirsher 2762ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_RXCSUM) 2763ec21e2ecSJeff Kirsher gfar_rx_checksum(skb, fcb); 2764ec21e2ecSJeff Kirsher 2765ec21e2ecSJeff Kirsher /* Tell the skb what kind of packet this is */ 2766ec21e2ecSJeff Kirsher skb->protocol = eth_type_trans(skb, dev); 2767ec21e2ecSJeff Kirsher 2768f646968fSPatrick McHardy /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here. 2769823dcd25SDavid S. Miller * Even if vlan rx accel is disabled, on some chips 2770823dcd25SDavid S. Miller * RXFCB_VLN is pseudo randomly set. 2771823dcd25SDavid S. Miller */ 2772f646968fSPatrick McHardy if (dev->features & NETIF_F_HW_VLAN_CTAG_RX && 2773823dcd25SDavid S. Miller fcb->flags & RXFCB_VLN) 2774e5905c83SDavid S. Miller __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl); 2775ec21e2ecSJeff Kirsher 2776ec21e2ecSJeff Kirsher /* Send the packet up the stack */ 2777953d2768SClaudiu Manoil napi_gro_receive(napi, skb); 2778ec21e2ecSJeff Kirsher 2779ec21e2ecSJeff Kirsher } 2780ec21e2ecSJeff Kirsher 2781ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring 2782ec21e2ecSJeff Kirsher * until the budget/quota has been reached. Returns the number 2783ec21e2ecSJeff Kirsher * of frames handled 2784ec21e2ecSJeff Kirsher */ 2785ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit) 2786ec21e2ecSJeff Kirsher { 2787ec21e2ecSJeff Kirsher struct net_device *dev = rx_queue->dev; 2788ec21e2ecSJeff Kirsher struct rxbd8 *bdp, *base; 2789ec21e2ecSJeff Kirsher struct sk_buff *skb; 2790ec21e2ecSJeff Kirsher int pkt_len; 2791ec21e2ecSJeff Kirsher int amount_pull; 2792ec21e2ecSJeff Kirsher int howmany = 0; 2793ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2794ec21e2ecSJeff Kirsher 2795ec21e2ecSJeff Kirsher /* Get the first full descriptor */ 2796ec21e2ecSJeff Kirsher bdp = rx_queue->cur_rx; 2797ec21e2ecSJeff Kirsher base = rx_queue->rx_bd_base; 2798ec21e2ecSJeff Kirsher 2799ba779711SClaudiu Manoil amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0; 2800ec21e2ecSJeff Kirsher 2801ec21e2ecSJeff Kirsher while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) { 2802ec21e2ecSJeff Kirsher struct sk_buff *newskb; 2803bc4598bcSJan Ceuleers 2804ec21e2ecSJeff Kirsher rmb(); 2805ec21e2ecSJeff Kirsher 2806ec21e2ecSJeff Kirsher /* Add another skb for the future */ 2807ec21e2ecSJeff Kirsher newskb = gfar_new_skb(dev); 2808ec21e2ecSJeff Kirsher 2809ec21e2ecSJeff Kirsher skb = rx_queue->rx_skbuff[rx_queue->skb_currx]; 2810ec21e2ecSJeff Kirsher 2811369ec162SClaudiu Manoil dma_unmap_single(priv->dev, bdp->bufPtr, 2812ec21e2ecSJeff Kirsher priv->rx_buffer_size, DMA_FROM_DEVICE); 2813ec21e2ecSJeff Kirsher 2814ec21e2ecSJeff Kirsher if (unlikely(!(bdp->status & RXBD_ERR) && 2815ec21e2ecSJeff Kirsher bdp->length > priv->rx_buffer_size)) 2816ec21e2ecSJeff Kirsher bdp->status = RXBD_LARGE; 2817ec21e2ecSJeff Kirsher 2818ec21e2ecSJeff Kirsher /* We drop the frame if we failed to allocate a new buffer */ 2819ec21e2ecSJeff Kirsher if (unlikely(!newskb || !(bdp->status & RXBD_LAST) || 2820ec21e2ecSJeff Kirsher bdp->status & RXBD_ERR)) { 2821ec21e2ecSJeff Kirsher count_errors(bdp->status, dev); 2822ec21e2ecSJeff Kirsher 2823ec21e2ecSJeff Kirsher if (unlikely(!newskb)) 2824ec21e2ecSJeff Kirsher newskb = skb; 2825ec21e2ecSJeff Kirsher else if (skb) 2826acb600deSEric Dumazet dev_kfree_skb(skb); 2827ec21e2ecSJeff Kirsher } else { 2828ec21e2ecSJeff Kirsher /* Increment the number of packets */ 2829ec21e2ecSJeff Kirsher rx_queue->stats.rx_packets++; 2830ec21e2ecSJeff Kirsher howmany++; 2831ec21e2ecSJeff Kirsher 2832ec21e2ecSJeff Kirsher if (likely(skb)) { 2833ec21e2ecSJeff Kirsher pkt_len = bdp->length - ETH_FCS_LEN; 2834ec21e2ecSJeff Kirsher /* Remove the FCS from the packet length */ 2835ec21e2ecSJeff Kirsher skb_put(skb, pkt_len); 2836ec21e2ecSJeff Kirsher rx_queue->stats.rx_bytes += pkt_len; 2837ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, rx_queue->qindex); 2838cd754a57SWu Jiajun-B06378 gfar_process_frame(dev, skb, amount_pull, 2839aeb12c5eSClaudiu Manoil &rx_queue->grp->napi_rx); 2840ec21e2ecSJeff Kirsher 2841ec21e2ecSJeff Kirsher } else { 2842ec21e2ecSJeff Kirsher netif_warn(priv, rx_err, dev, "Missing skb!\n"); 2843ec21e2ecSJeff Kirsher rx_queue->stats.rx_dropped++; 2844212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_skbmissing); 2845ec21e2ecSJeff Kirsher } 2846ec21e2ecSJeff Kirsher 2847ec21e2ecSJeff Kirsher } 2848ec21e2ecSJeff Kirsher 2849ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb; 2850ec21e2ecSJeff Kirsher 2851ec21e2ecSJeff Kirsher /* Setup the new bdp */ 2852ec21e2ecSJeff Kirsher gfar_new_rxbdp(rx_queue, bdp, newskb); 2853ec21e2ecSJeff Kirsher 2854ec21e2ecSJeff Kirsher /* Update to the next pointer */ 2855ec21e2ecSJeff Kirsher bdp = next_bd(bdp, base, rx_queue->rx_ring_size); 2856ec21e2ecSJeff Kirsher 2857ec21e2ecSJeff Kirsher /* update to point at the next skb */ 2858bc4598bcSJan Ceuleers rx_queue->skb_currx = (rx_queue->skb_currx + 1) & 2859ec21e2ecSJeff Kirsher RX_RING_MOD_MASK(rx_queue->rx_ring_size); 2860ec21e2ecSJeff Kirsher } 2861ec21e2ecSJeff Kirsher 2862ec21e2ecSJeff Kirsher /* Update the current rxbd pointer to be the next one */ 2863ec21e2ecSJeff Kirsher rx_queue->cur_rx = bdp; 2864ec21e2ecSJeff Kirsher 2865ec21e2ecSJeff Kirsher return howmany; 2866ec21e2ecSJeff Kirsher } 2867ec21e2ecSJeff Kirsher 2868aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget) 28695eaedf31SClaudiu Manoil { 28705eaedf31SClaudiu Manoil struct gfar_priv_grp *gfargrp = 2871aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 28725eaedf31SClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 287371ff9e3dSClaudiu Manoil struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue; 28745eaedf31SClaudiu Manoil int work_done = 0; 28755eaedf31SClaudiu Manoil 28765eaedf31SClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 28775eaedf31SClaudiu Manoil * because of the packets that have already arrived 28785eaedf31SClaudiu Manoil */ 2879aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 28805eaedf31SClaudiu Manoil 28815eaedf31SClaudiu Manoil work_done = gfar_clean_rx_ring(rx_queue, budget); 28825eaedf31SClaudiu Manoil 28835eaedf31SClaudiu Manoil if (work_done < budget) { 2884aeb12c5eSClaudiu Manoil u32 imask; 28855eaedf31SClaudiu Manoil napi_complete(napi); 28865eaedf31SClaudiu Manoil /* Clear the halt bit in RSTAT */ 28875eaedf31SClaudiu Manoil gfar_write(®s->rstat, gfargrp->rstat); 28885eaedf31SClaudiu Manoil 2889aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 2890aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 2891aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 2892aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 2893aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 28945eaedf31SClaudiu Manoil } 28955eaedf31SClaudiu Manoil 28965eaedf31SClaudiu Manoil return work_done; 28975eaedf31SClaudiu Manoil } 28985eaedf31SClaudiu Manoil 2899aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget) 2900ec21e2ecSJeff Kirsher { 2901bc4598bcSJan Ceuleers struct gfar_priv_grp *gfargrp = 2902aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 2903aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 290471ff9e3dSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue; 2905aeb12c5eSClaudiu Manoil u32 imask; 2906aeb12c5eSClaudiu Manoil 2907aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2908aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 2909aeb12c5eSClaudiu Manoil */ 2910aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 2911aeb12c5eSClaudiu Manoil 2912aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 2913aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) 2914aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 2915aeb12c5eSClaudiu Manoil 2916aeb12c5eSClaudiu Manoil napi_complete(napi); 2917aeb12c5eSClaudiu Manoil 2918aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 2919aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 2920aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 2921aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 2922aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 2923aeb12c5eSClaudiu Manoil 2924aeb12c5eSClaudiu Manoil return 0; 2925aeb12c5eSClaudiu Manoil } 2926aeb12c5eSClaudiu Manoil 2927aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget) 2928aeb12c5eSClaudiu Manoil { 2929aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 2930aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 2931ec21e2ecSJeff Kirsher struct gfar_private *priv = gfargrp->priv; 2932ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 2933ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 2934c233cf40SClaudiu Manoil int work_done = 0, work_done_per_q = 0; 293539c0a0d5SClaudiu Manoil int i, budget_per_q = 0; 29366be5ed3fSClaudiu Manoil unsigned long rstat_rxf; 29376be5ed3fSClaudiu Manoil int num_act_queues; 2938ec21e2ecSJeff Kirsher 2939ec21e2ecSJeff Kirsher /* Clear IEVENT, so interrupts aren't called again 29400977f817SJan Ceuleers * because of the packets that have already arrived 29410977f817SJan Ceuleers */ 2942aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 2943ec21e2ecSJeff Kirsher 29446be5ed3fSClaudiu Manoil rstat_rxf = gfar_read(®s->rstat) & RSTAT_RXF_MASK; 29456be5ed3fSClaudiu Manoil 29466be5ed3fSClaudiu Manoil num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS); 29476be5ed3fSClaudiu Manoil if (num_act_queues) 29486be5ed3fSClaudiu Manoil budget_per_q = budget/num_act_queues; 29496be5ed3fSClaudiu Manoil 2950ec21e2ecSJeff Kirsher for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) { 29516be5ed3fSClaudiu Manoil /* skip queue if not active */ 29526be5ed3fSClaudiu Manoil if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i))) 2953ec21e2ecSJeff Kirsher continue; 2954ec21e2ecSJeff Kirsher 2955c233cf40SClaudiu Manoil rx_queue = priv->rx_queue[i]; 2956c233cf40SClaudiu Manoil work_done_per_q = 2957c233cf40SClaudiu Manoil gfar_clean_rx_ring(rx_queue, budget_per_q); 2958c233cf40SClaudiu Manoil work_done += work_done_per_q; 2959c233cf40SClaudiu Manoil 2960c233cf40SClaudiu Manoil /* finished processing this queue */ 2961c233cf40SClaudiu Manoil if (work_done_per_q < budget_per_q) { 29626be5ed3fSClaudiu Manoil /* clear active queue hw indication */ 29636be5ed3fSClaudiu Manoil gfar_write(®s->rstat, 29646be5ed3fSClaudiu Manoil RSTAT_CLEAR_RXF0 >> i); 29656be5ed3fSClaudiu Manoil num_act_queues--; 29666be5ed3fSClaudiu Manoil 29676be5ed3fSClaudiu Manoil if (!num_act_queues) 2968c233cf40SClaudiu Manoil break; 2969ec21e2ecSJeff Kirsher } 2970ec21e2ecSJeff Kirsher } 2971ec21e2ecSJeff Kirsher 2972aeb12c5eSClaudiu Manoil if (!num_act_queues) { 2973aeb12c5eSClaudiu Manoil u32 imask; 2974ec21e2ecSJeff Kirsher napi_complete(napi); 2975ec21e2ecSJeff Kirsher 2976ec21e2ecSJeff Kirsher /* Clear the halt bit in RSTAT */ 2977ec21e2ecSJeff Kirsher gfar_write(®s->rstat, gfargrp->rstat); 2978ec21e2ecSJeff Kirsher 2979aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 2980aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 2981aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 2982aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 2983aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 2984ec21e2ecSJeff Kirsher } 2985ec21e2ecSJeff Kirsher 2986c233cf40SClaudiu Manoil return work_done; 2987ec21e2ecSJeff Kirsher } 2988ec21e2ecSJeff Kirsher 2989aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget) 2990aeb12c5eSClaudiu Manoil { 2991aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 2992aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 2993aeb12c5eSClaudiu Manoil struct gfar_private *priv = gfargrp->priv; 2994aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 2995aeb12c5eSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = NULL; 2996aeb12c5eSClaudiu Manoil int has_tx_work = 0; 2997aeb12c5eSClaudiu Manoil int i; 2998aeb12c5eSClaudiu Manoil 2999aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 3000aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 3001aeb12c5eSClaudiu Manoil */ 3002aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 3003aeb12c5eSClaudiu Manoil 3004aeb12c5eSClaudiu Manoil for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) { 3005aeb12c5eSClaudiu Manoil tx_queue = priv->tx_queue[i]; 3006aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 3007aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) { 3008aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 3009aeb12c5eSClaudiu Manoil has_tx_work = 1; 3010aeb12c5eSClaudiu Manoil } 3011aeb12c5eSClaudiu Manoil } 3012aeb12c5eSClaudiu Manoil 3013aeb12c5eSClaudiu Manoil if (!has_tx_work) { 3014aeb12c5eSClaudiu Manoil u32 imask; 3015aeb12c5eSClaudiu Manoil napi_complete(napi); 3016aeb12c5eSClaudiu Manoil 3017aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3018aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3019aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 3020aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3021aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3022aeb12c5eSClaudiu Manoil } 3023aeb12c5eSClaudiu Manoil 3024aeb12c5eSClaudiu Manoil return 0; 3025aeb12c5eSClaudiu Manoil } 3026aeb12c5eSClaudiu Manoil 3027aeb12c5eSClaudiu Manoil 3028ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 30290977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs 3030ec21e2ecSJeff Kirsher * without having to re-enable interrupts. It's not called while 3031ec21e2ecSJeff Kirsher * the interrupt routine is executing. 3032ec21e2ecSJeff Kirsher */ 3033ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev) 3034ec21e2ecSJeff Kirsher { 3035ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 30363a2e16c8SJan Ceuleers int i; 3037ec21e2ecSJeff Kirsher 3038ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, run tx/rx */ 3039ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 3040ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 304162ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 304262ed839dSPaul Gortmaker 304362ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 304462ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, RX)->irq); 304562ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, ER)->irq); 304662ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 304762ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, ER)->irq); 304862ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, RX)->irq); 304962ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3050ec21e2ecSJeff Kirsher } 3051ec21e2ecSJeff Kirsher } else { 3052ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 305362ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 305462ed839dSPaul Gortmaker 305562ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 305662ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 305762ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3058ec21e2ecSJeff Kirsher } 3059ec21e2ecSJeff Kirsher } 3060ec21e2ecSJeff Kirsher } 3061ec21e2ecSJeff Kirsher #endif 3062ec21e2ecSJeff Kirsher 3063ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */ 3064ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id) 3065ec21e2ecSJeff Kirsher { 3066ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3067ec21e2ecSJeff Kirsher 3068ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3069ec21e2ecSJeff Kirsher u32 events = gfar_read(&gfargrp->regs->ievent); 3070ec21e2ecSJeff Kirsher 3071ec21e2ecSJeff Kirsher /* Check for reception */ 3072ec21e2ecSJeff Kirsher if (events & IEVENT_RX_MASK) 3073ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3074ec21e2ecSJeff Kirsher 3075ec21e2ecSJeff Kirsher /* Check for transmit completion */ 3076ec21e2ecSJeff Kirsher if (events & IEVENT_TX_MASK) 3077ec21e2ecSJeff Kirsher gfar_transmit(irq, grp_id); 3078ec21e2ecSJeff Kirsher 3079ec21e2ecSJeff Kirsher /* Check for errors */ 3080ec21e2ecSJeff Kirsher if (events & IEVENT_ERR_MASK) 3081ec21e2ecSJeff Kirsher gfar_error(irq, grp_id); 3082ec21e2ecSJeff Kirsher 3083ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3084ec21e2ecSJeff Kirsher } 3085ec21e2ecSJeff Kirsher 3086ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made 3087ec21e2ecSJeff Kirsher * aware of new link state. The PHY code conveys this 3088ec21e2ecSJeff Kirsher * information through variables in the phydev structure, and this 3089ec21e2ecSJeff Kirsher * function converts those variables into the appropriate 3090ec21e2ecSJeff Kirsher * register values, and can bring down the device if needed. 3091ec21e2ecSJeff Kirsher */ 3092ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev) 3093ec21e2ecSJeff Kirsher { 3094ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3095ec21e2ecSJeff Kirsher struct phy_device *phydev = priv->phydev; 3096ec21e2ecSJeff Kirsher 30976ce29b0eSClaudiu Manoil if (unlikely(phydev->link != priv->oldlink || 30986ce29b0eSClaudiu Manoil phydev->duplex != priv->oldduplex || 30996ce29b0eSClaudiu Manoil phydev->speed != priv->oldspeed)) 31006ce29b0eSClaudiu Manoil gfar_update_link_state(priv); 3101ec21e2ecSJeff Kirsher } 3102ec21e2ecSJeff Kirsher 3103ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast 3104ec21e2ecSJeff Kirsher * addresses we subscribe to. Also, change the promiscuity of 3105ec21e2ecSJeff Kirsher * the device based on the flags (this function is called 31060977f817SJan Ceuleers * whenever dev->flags is changed 31070977f817SJan Ceuleers */ 3108ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev) 3109ec21e2ecSJeff Kirsher { 3110ec21e2ecSJeff Kirsher struct netdev_hw_addr *ha; 3111ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3112ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3113ec21e2ecSJeff Kirsher u32 tempval; 3114ec21e2ecSJeff Kirsher 3115ec21e2ecSJeff Kirsher if (dev->flags & IFF_PROMISC) { 3116ec21e2ecSJeff Kirsher /* Set RCTRL to PROM */ 3117ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3118ec21e2ecSJeff Kirsher tempval |= RCTRL_PROM; 3119ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3120ec21e2ecSJeff Kirsher } else { 3121ec21e2ecSJeff Kirsher /* Set RCTRL to not PROM */ 3122ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3123ec21e2ecSJeff Kirsher tempval &= ~(RCTRL_PROM); 3124ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3125ec21e2ecSJeff Kirsher } 3126ec21e2ecSJeff Kirsher 3127ec21e2ecSJeff Kirsher if (dev->flags & IFF_ALLMULTI) { 3128ec21e2ecSJeff Kirsher /* Set the hash to rx all multicast frames */ 3129ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0xffffffff); 3130ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0xffffffff); 3131ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0xffffffff); 3132ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0xffffffff); 3133ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0xffffffff); 3134ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0xffffffff); 3135ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0xffffffff); 3136ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0xffffffff); 3137ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0xffffffff); 3138ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0xffffffff); 3139ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0xffffffff); 3140ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0xffffffff); 3141ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0xffffffff); 3142ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0xffffffff); 3143ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0xffffffff); 3144ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0xffffffff); 3145ec21e2ecSJeff Kirsher } else { 3146ec21e2ecSJeff Kirsher int em_num; 3147ec21e2ecSJeff Kirsher int idx; 3148ec21e2ecSJeff Kirsher 3149ec21e2ecSJeff Kirsher /* zero out the hash */ 3150ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0x0); 3151ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0x0); 3152ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0x0); 3153ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0x0); 3154ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0x0); 3155ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0x0); 3156ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0x0); 3157ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0x0); 3158ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0x0); 3159ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0x0); 3160ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0x0); 3161ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0x0); 3162ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0x0); 3163ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0x0); 3164ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0x0); 3165ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0x0); 3166ec21e2ecSJeff Kirsher 3167ec21e2ecSJeff Kirsher /* If we have extended hash tables, we need to 3168ec21e2ecSJeff Kirsher * clear the exact match registers to prepare for 31690977f817SJan Ceuleers * setting them 31700977f817SJan Ceuleers */ 3171ec21e2ecSJeff Kirsher if (priv->extended_hash) { 3172ec21e2ecSJeff Kirsher em_num = GFAR_EM_NUM + 1; 3173ec21e2ecSJeff Kirsher gfar_clear_exact_match(dev); 3174ec21e2ecSJeff Kirsher idx = 1; 3175ec21e2ecSJeff Kirsher } else { 3176ec21e2ecSJeff Kirsher idx = 0; 3177ec21e2ecSJeff Kirsher em_num = 0; 3178ec21e2ecSJeff Kirsher } 3179ec21e2ecSJeff Kirsher 3180ec21e2ecSJeff Kirsher if (netdev_mc_empty(dev)) 3181ec21e2ecSJeff Kirsher return; 3182ec21e2ecSJeff Kirsher 3183ec21e2ecSJeff Kirsher /* Parse the list, and set the appropriate bits */ 3184ec21e2ecSJeff Kirsher netdev_for_each_mc_addr(ha, dev) { 3185ec21e2ecSJeff Kirsher if (idx < em_num) { 3186ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, ha->addr); 3187ec21e2ecSJeff Kirsher idx++; 3188ec21e2ecSJeff Kirsher } else 3189ec21e2ecSJeff Kirsher gfar_set_hash_for_addr(dev, ha->addr); 3190ec21e2ecSJeff Kirsher } 3191ec21e2ecSJeff Kirsher } 3192ec21e2ecSJeff Kirsher } 3193ec21e2ecSJeff Kirsher 3194ec21e2ecSJeff Kirsher 3195ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they 31960977f817SJan Ceuleers * don't interfere with normal reception 31970977f817SJan Ceuleers */ 3198ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev) 3199ec21e2ecSJeff Kirsher { 3200ec21e2ecSJeff Kirsher int idx; 32016a3c910cSJoe Perches static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0}; 3202ec21e2ecSJeff Kirsher 3203ec21e2ecSJeff Kirsher for (idx = 1; idx < GFAR_EM_NUM + 1; idx++) 3204ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, zero_arr); 3205ec21e2ecSJeff Kirsher } 3206ec21e2ecSJeff Kirsher 3207ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */ 3208ec21e2ecSJeff Kirsher /* The algorithm works like so: 3209ec21e2ecSJeff Kirsher * 1) Take the Destination Address (ie the multicast address), and 3210ec21e2ecSJeff Kirsher * do a CRC on it (little endian), and reverse the bits of the 3211ec21e2ecSJeff Kirsher * result. 3212ec21e2ecSJeff Kirsher * 2) Use the 8 most significant bits as a hash into a 256-entry 3213ec21e2ecSJeff Kirsher * table. The table is controlled through 8 32-bit registers: 3214ec21e2ecSJeff Kirsher * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 3215ec21e2ecSJeff Kirsher * gaddr7. This means that the 3 most significant bits in the 3216ec21e2ecSJeff Kirsher * hash index which gaddr register to use, and the 5 other bits 3217ec21e2ecSJeff Kirsher * indicate which bit (assuming an IBM numbering scheme, which 3218ec21e2ecSJeff Kirsher * for PowerPC (tm) is usually the case) in the register holds 32190977f817SJan Ceuleers * the entry. 32200977f817SJan Ceuleers */ 3221ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr) 3222ec21e2ecSJeff Kirsher { 3223ec21e2ecSJeff Kirsher u32 tempval; 3224ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 32256a3c910cSJoe Perches u32 result = ether_crc(ETH_ALEN, addr); 3226ec21e2ecSJeff Kirsher int width = priv->hash_width; 3227ec21e2ecSJeff Kirsher u8 whichbit = (result >> (32 - width)) & 0x1f; 3228ec21e2ecSJeff Kirsher u8 whichreg = result >> (32 - width + 5); 3229ec21e2ecSJeff Kirsher u32 value = (1 << (31-whichbit)); 3230ec21e2ecSJeff Kirsher 3231ec21e2ecSJeff Kirsher tempval = gfar_read(priv->hash_regs[whichreg]); 3232ec21e2ecSJeff Kirsher tempval |= value; 3233ec21e2ecSJeff Kirsher gfar_write(priv->hash_regs[whichreg], tempval); 3234ec21e2ecSJeff Kirsher } 3235ec21e2ecSJeff Kirsher 3236ec21e2ecSJeff Kirsher 3237ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers 3238ec21e2ecSJeff Kirsher * This function sets the numth pair to a given address 3239ec21e2ecSJeff Kirsher */ 3240ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 3241ec21e2ecSJeff Kirsher const u8 *addr) 3242ec21e2ecSJeff Kirsher { 3243ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3244ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3245ec21e2ecSJeff Kirsher int idx; 32466a3c910cSJoe Perches char tmpbuf[ETH_ALEN]; 3247ec21e2ecSJeff Kirsher u32 tempval; 3248ec21e2ecSJeff Kirsher u32 __iomem *macptr = ®s->macstnaddr1; 3249ec21e2ecSJeff Kirsher 3250ec21e2ecSJeff Kirsher macptr += num*2; 3251ec21e2ecSJeff Kirsher 32520977f817SJan Ceuleers /* Now copy it into the mac registers backwards, cuz 32530977f817SJan Ceuleers * little endian is silly 32540977f817SJan Ceuleers */ 32556a3c910cSJoe Perches for (idx = 0; idx < ETH_ALEN; idx++) 32566a3c910cSJoe Perches tmpbuf[ETH_ALEN - 1 - idx] = addr[idx]; 3257ec21e2ecSJeff Kirsher 3258ec21e2ecSJeff Kirsher gfar_write(macptr, *((u32 *) (tmpbuf))); 3259ec21e2ecSJeff Kirsher 3260ec21e2ecSJeff Kirsher tempval = *((u32 *) (tmpbuf + 4)); 3261ec21e2ecSJeff Kirsher 3262ec21e2ecSJeff Kirsher gfar_write(macptr+1, tempval); 3263ec21e2ecSJeff Kirsher } 3264ec21e2ecSJeff Kirsher 3265ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */ 3266ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id) 3267ec21e2ecSJeff Kirsher { 3268ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3269ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 3270ec21e2ecSJeff Kirsher struct gfar_private *priv= gfargrp->priv; 3271ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 3272ec21e2ecSJeff Kirsher 3273ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3274ec21e2ecSJeff Kirsher u32 events = gfar_read(®s->ievent); 3275ec21e2ecSJeff Kirsher 3276ec21e2ecSJeff Kirsher /* Clear IEVENT */ 3277ec21e2ecSJeff Kirsher gfar_write(®s->ievent, events & IEVENT_ERR_MASK); 3278ec21e2ecSJeff Kirsher 3279ec21e2ecSJeff Kirsher /* Magic Packet is not an error. */ 3280ec21e2ecSJeff Kirsher if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) && 3281ec21e2ecSJeff Kirsher (events & IEVENT_MAG)) 3282ec21e2ecSJeff Kirsher events &= ~IEVENT_MAG; 3283ec21e2ecSJeff Kirsher 3284ec21e2ecSJeff Kirsher /* Hmm... */ 3285ec21e2ecSJeff Kirsher if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv)) 3286bc4598bcSJan Ceuleers netdev_dbg(dev, 3287bc4598bcSJan Ceuleers "error interrupt (ievent=0x%08x imask=0x%08x)\n", 3288ec21e2ecSJeff Kirsher events, gfar_read(®s->imask)); 3289ec21e2ecSJeff Kirsher 3290ec21e2ecSJeff Kirsher /* Update the error counters */ 3291ec21e2ecSJeff Kirsher if (events & IEVENT_TXE) { 3292ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 3293ec21e2ecSJeff Kirsher 3294ec21e2ecSJeff Kirsher if (events & IEVENT_LC) 3295ec21e2ecSJeff Kirsher dev->stats.tx_window_errors++; 3296ec21e2ecSJeff Kirsher if (events & IEVENT_CRL) 3297ec21e2ecSJeff Kirsher dev->stats.tx_aborted_errors++; 3298ec21e2ecSJeff Kirsher if (events & IEVENT_XFUN) { 3299ec21e2ecSJeff Kirsher unsigned long flags; 3300ec21e2ecSJeff Kirsher 3301ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, 3302ec21e2ecSJeff Kirsher "TX FIFO underrun, packet dropped\n"); 3303ec21e2ecSJeff Kirsher dev->stats.tx_dropped++; 3304212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_underrun); 3305ec21e2ecSJeff Kirsher 3306ec21e2ecSJeff Kirsher local_irq_save(flags); 3307ec21e2ecSJeff Kirsher lock_tx_qs(priv); 3308ec21e2ecSJeff Kirsher 3309ec21e2ecSJeff Kirsher /* Reactivate the Tx Queues */ 3310ec21e2ecSJeff Kirsher gfar_write(®s->tstat, gfargrp->tstat); 3311ec21e2ecSJeff Kirsher 3312ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 3313ec21e2ecSJeff Kirsher local_irq_restore(flags); 3314ec21e2ecSJeff Kirsher } 3315ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "Transmit Error\n"); 3316ec21e2ecSJeff Kirsher } 3317ec21e2ecSJeff Kirsher if (events & IEVENT_BSY) { 3318ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3319212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_bsy); 3320ec21e2ecSJeff Kirsher 3321ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3322ec21e2ecSJeff Kirsher 3323ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n", 3324ec21e2ecSJeff Kirsher gfar_read(®s->rstat)); 3325ec21e2ecSJeff Kirsher } 3326ec21e2ecSJeff Kirsher if (events & IEVENT_BABR) { 3327ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3328212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_babr); 3329ec21e2ecSJeff Kirsher 3330ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "babbling RX error\n"); 3331ec21e2ecSJeff Kirsher } 3332ec21e2ecSJeff Kirsher if (events & IEVENT_EBERR) { 3333212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.eberr); 3334ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "bus error\n"); 3335ec21e2ecSJeff Kirsher } 3336ec21e2ecSJeff Kirsher if (events & IEVENT_RXC) 3337ec21e2ecSJeff Kirsher netif_dbg(priv, rx_status, dev, "control frame\n"); 3338ec21e2ecSJeff Kirsher 3339ec21e2ecSJeff Kirsher if (events & IEVENT_BABT) { 3340212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_babt); 3341ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "babbling TX error\n"); 3342ec21e2ecSJeff Kirsher } 3343ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3344ec21e2ecSJeff Kirsher } 3345ec21e2ecSJeff Kirsher 33466ce29b0eSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv) 33476ce29b0eSClaudiu Manoil { 33486ce29b0eSClaudiu Manoil struct phy_device *phydev = priv->phydev; 33496ce29b0eSClaudiu Manoil u32 val = 0; 33506ce29b0eSClaudiu Manoil 33516ce29b0eSClaudiu Manoil if (!phydev->duplex) 33526ce29b0eSClaudiu Manoil return val; 33536ce29b0eSClaudiu Manoil 33546ce29b0eSClaudiu Manoil if (!priv->pause_aneg_en) { 33556ce29b0eSClaudiu Manoil if (priv->tx_pause_en) 33566ce29b0eSClaudiu Manoil val |= MACCFG1_TX_FLOW; 33576ce29b0eSClaudiu Manoil if (priv->rx_pause_en) 33586ce29b0eSClaudiu Manoil val |= MACCFG1_RX_FLOW; 33596ce29b0eSClaudiu Manoil } else { 33606ce29b0eSClaudiu Manoil u16 lcl_adv, rmt_adv; 33616ce29b0eSClaudiu Manoil u8 flowctrl; 33626ce29b0eSClaudiu Manoil /* get link partner capabilities */ 33636ce29b0eSClaudiu Manoil rmt_adv = 0; 33646ce29b0eSClaudiu Manoil if (phydev->pause) 33656ce29b0eSClaudiu Manoil rmt_adv = LPA_PAUSE_CAP; 33666ce29b0eSClaudiu Manoil if (phydev->asym_pause) 33676ce29b0eSClaudiu Manoil rmt_adv |= LPA_PAUSE_ASYM; 33686ce29b0eSClaudiu Manoil 33696ce29b0eSClaudiu Manoil lcl_adv = mii_advertise_flowctrl(phydev->advertising); 33706ce29b0eSClaudiu Manoil 33716ce29b0eSClaudiu Manoil flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv); 33726ce29b0eSClaudiu Manoil if (flowctrl & FLOW_CTRL_TX) 33736ce29b0eSClaudiu Manoil val |= MACCFG1_TX_FLOW; 33746ce29b0eSClaudiu Manoil if (flowctrl & FLOW_CTRL_RX) 33756ce29b0eSClaudiu Manoil val |= MACCFG1_RX_FLOW; 33766ce29b0eSClaudiu Manoil } 33776ce29b0eSClaudiu Manoil 33786ce29b0eSClaudiu Manoil return val; 33796ce29b0eSClaudiu Manoil } 33806ce29b0eSClaudiu Manoil 33816ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv) 33826ce29b0eSClaudiu Manoil { 33836ce29b0eSClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 33846ce29b0eSClaudiu Manoil struct phy_device *phydev = priv->phydev; 33856ce29b0eSClaudiu Manoil 33866ce29b0eSClaudiu Manoil if (unlikely(test_bit(GFAR_RESETTING, &priv->state))) 33876ce29b0eSClaudiu Manoil return; 33886ce29b0eSClaudiu Manoil 33896ce29b0eSClaudiu Manoil if (phydev->link) { 33906ce29b0eSClaudiu Manoil u32 tempval1 = gfar_read(®s->maccfg1); 33916ce29b0eSClaudiu Manoil u32 tempval = gfar_read(®s->maccfg2); 33926ce29b0eSClaudiu Manoil u32 ecntrl = gfar_read(®s->ecntrl); 33936ce29b0eSClaudiu Manoil 33946ce29b0eSClaudiu Manoil if (phydev->duplex != priv->oldduplex) { 33956ce29b0eSClaudiu Manoil if (!(phydev->duplex)) 33966ce29b0eSClaudiu Manoil tempval &= ~(MACCFG2_FULL_DUPLEX); 33976ce29b0eSClaudiu Manoil else 33986ce29b0eSClaudiu Manoil tempval |= MACCFG2_FULL_DUPLEX; 33996ce29b0eSClaudiu Manoil 34006ce29b0eSClaudiu Manoil priv->oldduplex = phydev->duplex; 34016ce29b0eSClaudiu Manoil } 34026ce29b0eSClaudiu Manoil 34036ce29b0eSClaudiu Manoil if (phydev->speed != priv->oldspeed) { 34046ce29b0eSClaudiu Manoil switch (phydev->speed) { 34056ce29b0eSClaudiu Manoil case 1000: 34066ce29b0eSClaudiu Manoil tempval = 34076ce29b0eSClaudiu Manoil ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII); 34086ce29b0eSClaudiu Manoil 34096ce29b0eSClaudiu Manoil ecntrl &= ~(ECNTRL_R100); 34106ce29b0eSClaudiu Manoil break; 34116ce29b0eSClaudiu Manoil case 100: 34126ce29b0eSClaudiu Manoil case 10: 34136ce29b0eSClaudiu Manoil tempval = 34146ce29b0eSClaudiu Manoil ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII); 34156ce29b0eSClaudiu Manoil 34166ce29b0eSClaudiu Manoil /* Reduced mode distinguishes 34176ce29b0eSClaudiu Manoil * between 10 and 100 34186ce29b0eSClaudiu Manoil */ 34196ce29b0eSClaudiu Manoil if (phydev->speed == SPEED_100) 34206ce29b0eSClaudiu Manoil ecntrl |= ECNTRL_R100; 34216ce29b0eSClaudiu Manoil else 34226ce29b0eSClaudiu Manoil ecntrl &= ~(ECNTRL_R100); 34236ce29b0eSClaudiu Manoil break; 34246ce29b0eSClaudiu Manoil default: 34256ce29b0eSClaudiu Manoil netif_warn(priv, link, priv->ndev, 34266ce29b0eSClaudiu Manoil "Ack! Speed (%d) is not 10/100/1000!\n", 34276ce29b0eSClaudiu Manoil phydev->speed); 34286ce29b0eSClaudiu Manoil break; 34296ce29b0eSClaudiu Manoil } 34306ce29b0eSClaudiu Manoil 34316ce29b0eSClaudiu Manoil priv->oldspeed = phydev->speed; 34326ce29b0eSClaudiu Manoil } 34336ce29b0eSClaudiu Manoil 34346ce29b0eSClaudiu Manoil tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW); 34356ce29b0eSClaudiu Manoil tempval1 |= gfar_get_flowctrl_cfg(priv); 34366ce29b0eSClaudiu Manoil 34376ce29b0eSClaudiu Manoil gfar_write(®s->maccfg1, tempval1); 34386ce29b0eSClaudiu Manoil gfar_write(®s->maccfg2, tempval); 34396ce29b0eSClaudiu Manoil gfar_write(®s->ecntrl, ecntrl); 34406ce29b0eSClaudiu Manoil 34416ce29b0eSClaudiu Manoil if (!priv->oldlink) 34426ce29b0eSClaudiu Manoil priv->oldlink = 1; 34436ce29b0eSClaudiu Manoil 34446ce29b0eSClaudiu Manoil } else if (priv->oldlink) { 34456ce29b0eSClaudiu Manoil priv->oldlink = 0; 34466ce29b0eSClaudiu Manoil priv->oldspeed = 0; 34476ce29b0eSClaudiu Manoil priv->oldduplex = -1; 34486ce29b0eSClaudiu Manoil } 34496ce29b0eSClaudiu Manoil 34506ce29b0eSClaudiu Manoil if (netif_msg_link(priv)) 34516ce29b0eSClaudiu Manoil phy_print_status(phydev); 34526ce29b0eSClaudiu Manoil } 34536ce29b0eSClaudiu Manoil 3454ec21e2ecSJeff Kirsher static struct of_device_id gfar_match[] = 3455ec21e2ecSJeff Kirsher { 3456ec21e2ecSJeff Kirsher { 3457ec21e2ecSJeff Kirsher .type = "network", 3458ec21e2ecSJeff Kirsher .compatible = "gianfar", 3459ec21e2ecSJeff Kirsher }, 3460ec21e2ecSJeff Kirsher { 3461ec21e2ecSJeff Kirsher .compatible = "fsl,etsec2", 3462ec21e2ecSJeff Kirsher }, 3463ec21e2ecSJeff Kirsher {}, 3464ec21e2ecSJeff Kirsher }; 3465ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match); 3466ec21e2ecSJeff Kirsher 3467ec21e2ecSJeff Kirsher /* Structure for a device driver */ 3468ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = { 3469ec21e2ecSJeff Kirsher .driver = { 3470ec21e2ecSJeff Kirsher .name = "fsl-gianfar", 3471ec21e2ecSJeff Kirsher .owner = THIS_MODULE, 3472ec21e2ecSJeff Kirsher .pm = GFAR_PM_OPS, 3473ec21e2ecSJeff Kirsher .of_match_table = gfar_match, 3474ec21e2ecSJeff Kirsher }, 3475ec21e2ecSJeff Kirsher .probe = gfar_probe, 3476ec21e2ecSJeff Kirsher .remove = gfar_remove, 3477ec21e2ecSJeff Kirsher }; 3478ec21e2ecSJeff Kirsher 3479db62f684SAxel Lin module_platform_driver(gfar_driver); 3480