10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c 2ec21e2ecSJeff Kirsher * 3ec21e2ecSJeff Kirsher * Gianfar Ethernet Driver 4ec21e2ecSJeff Kirsher * This driver is designed for the non-CPM ethernet controllers 5ec21e2ecSJeff Kirsher * on the 85xx and 83xx family of integrated processors 6ec21e2ecSJeff Kirsher * Based on 8260_io/fcc_enet.c 7ec21e2ecSJeff Kirsher * 8ec21e2ecSJeff Kirsher * Author: Andy Fleming 9ec21e2ecSJeff Kirsher * Maintainer: Kumar Gala 10ec21e2ecSJeff Kirsher * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com> 11ec21e2ecSJeff Kirsher * 1220862788SClaudiu Manoil * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc. 13ec21e2ecSJeff Kirsher * Copyright 2007 MontaVista Software, Inc. 14ec21e2ecSJeff Kirsher * 15ec21e2ecSJeff Kirsher * This program is free software; you can redistribute it and/or modify it 16ec21e2ecSJeff Kirsher * under the terms of the GNU General Public License as published by the 17ec21e2ecSJeff Kirsher * Free Software Foundation; either version 2 of the License, or (at your 18ec21e2ecSJeff Kirsher * option) any later version. 19ec21e2ecSJeff Kirsher * 20ec21e2ecSJeff Kirsher * Gianfar: AKA Lambda Draconis, "Dragon" 21ec21e2ecSJeff Kirsher * RA 11 31 24.2 22ec21e2ecSJeff Kirsher * Dec +69 19 52 23ec21e2ecSJeff Kirsher * V 3.84 24ec21e2ecSJeff Kirsher * B-V +1.62 25ec21e2ecSJeff Kirsher * 26ec21e2ecSJeff Kirsher * Theory of operation 27ec21e2ecSJeff Kirsher * 28ec21e2ecSJeff Kirsher * The driver is initialized through of_device. Configuration information 29ec21e2ecSJeff Kirsher * is therefore conveyed through an OF-style device tree. 30ec21e2ecSJeff Kirsher * 31ec21e2ecSJeff Kirsher * The Gianfar Ethernet Controller uses a ring of buffer 32ec21e2ecSJeff Kirsher * descriptors. The beginning is indicated by a register 33ec21e2ecSJeff Kirsher * pointing to the physical address of the start of the ring. 34ec21e2ecSJeff Kirsher * The end is determined by a "wrap" bit being set in the 35ec21e2ecSJeff Kirsher * last descriptor of the ring. 36ec21e2ecSJeff Kirsher * 37ec21e2ecSJeff Kirsher * When a packet is received, the RXF bit in the 38ec21e2ecSJeff Kirsher * IEVENT register is set, triggering an interrupt when the 39ec21e2ecSJeff Kirsher * corresponding bit in the IMASK register is also set (if 40ec21e2ecSJeff Kirsher * interrupt coalescing is active, then the interrupt may not 41ec21e2ecSJeff Kirsher * happen immediately, but will wait until either a set number 42ec21e2ecSJeff Kirsher * of frames or amount of time have passed). In NAPI, the 43ec21e2ecSJeff Kirsher * interrupt handler will signal there is work to be done, and 44ec21e2ecSJeff Kirsher * exit. This method will start at the last known empty 45ec21e2ecSJeff Kirsher * descriptor, and process every subsequent descriptor until there 46ec21e2ecSJeff Kirsher * are none left with data (NAPI will stop after a set number of 47ec21e2ecSJeff Kirsher * packets to give time to other tasks, but will eventually 48ec21e2ecSJeff Kirsher * process all the packets). The data arrives inside a 49ec21e2ecSJeff Kirsher * pre-allocated skb, and so after the skb is passed up to the 50ec21e2ecSJeff Kirsher * stack, a new skb must be allocated, and the address field in 51ec21e2ecSJeff Kirsher * the buffer descriptor must be updated to indicate this new 52ec21e2ecSJeff Kirsher * skb. 53ec21e2ecSJeff Kirsher * 54ec21e2ecSJeff Kirsher * When the kernel requests that a packet be transmitted, the 55ec21e2ecSJeff Kirsher * driver starts where it left off last time, and points the 56ec21e2ecSJeff Kirsher * descriptor at the buffer which was passed in. The driver 57ec21e2ecSJeff Kirsher * then informs the DMA engine that there are packets ready to 58ec21e2ecSJeff Kirsher * be transmitted. Once the controller is finished transmitting 59ec21e2ecSJeff Kirsher * the packet, an interrupt may be triggered (under the same 60ec21e2ecSJeff Kirsher * conditions as for reception, but depending on the TXF bit). 61ec21e2ecSJeff Kirsher * The driver then cleans up the buffer. 62ec21e2ecSJeff Kirsher */ 63ec21e2ecSJeff Kirsher 64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 65ec21e2ecSJeff Kirsher #define DEBUG 66ec21e2ecSJeff Kirsher 67ec21e2ecSJeff Kirsher #include <linux/kernel.h> 68ec21e2ecSJeff Kirsher #include <linux/string.h> 69ec21e2ecSJeff Kirsher #include <linux/errno.h> 70ec21e2ecSJeff Kirsher #include <linux/unistd.h> 71ec21e2ecSJeff Kirsher #include <linux/slab.h> 72ec21e2ecSJeff Kirsher #include <linux/interrupt.h> 73ec21e2ecSJeff Kirsher #include <linux/delay.h> 74ec21e2ecSJeff Kirsher #include <linux/netdevice.h> 75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h> 76ec21e2ecSJeff Kirsher #include <linux/skbuff.h> 77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h> 78ec21e2ecSJeff Kirsher #include <linux/spinlock.h> 79ec21e2ecSJeff Kirsher #include <linux/mm.h> 805af50730SRob Herring #include <linux/of_address.h> 815af50730SRob Herring #include <linux/of_irq.h> 82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h> 83ec21e2ecSJeff Kirsher #include <linux/of_platform.h> 84ec21e2ecSJeff Kirsher #include <linux/ip.h> 85ec21e2ecSJeff Kirsher #include <linux/tcp.h> 86ec21e2ecSJeff Kirsher #include <linux/udp.h> 87ec21e2ecSJeff Kirsher #include <linux/in.h> 88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h> 89ec21e2ecSJeff Kirsher 90ec21e2ecSJeff Kirsher #include <asm/io.h> 91d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC 92ec21e2ecSJeff Kirsher #include <asm/reg.h> 932969b1f7SClaudiu Manoil #include <asm/mpc85xx.h> 94d6ef0bccSClaudiu Manoil #endif 95ec21e2ecSJeff Kirsher #include <asm/irq.h> 96ec21e2ecSJeff Kirsher #include <asm/uaccess.h> 97ec21e2ecSJeff Kirsher #include <linux/module.h> 98ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h> 99ec21e2ecSJeff Kirsher #include <linux/crc32.h> 100ec21e2ecSJeff Kirsher #include <linux/mii.h> 101ec21e2ecSJeff Kirsher #include <linux/phy.h> 102ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h> 103ec21e2ecSJeff Kirsher #include <linux/of.h> 104ec21e2ecSJeff Kirsher #include <linux/of_net.h> 105fd31a952SClaudiu Manoil #include <linux/of_address.h> 106fd31a952SClaudiu Manoil #include <linux/of_irq.h> 107ec21e2ecSJeff Kirsher 108ec21e2ecSJeff Kirsher #include "gianfar.h" 109ec21e2ecSJeff Kirsher 110ec21e2ecSJeff Kirsher #define TX_TIMEOUT (1*HZ) 111ec21e2ecSJeff Kirsher 112ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3"; 113ec21e2ecSJeff Kirsher 114ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev); 115ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev); 116ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work); 117ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev); 118ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev); 11976f31e8bSClaudiu Manoil static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue, 12076f31e8bSClaudiu Manoil int alloc_cnt); 121ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev); 122ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu); 123ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id); 124ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id); 125ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id); 126ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev); 1276ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv); 128ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev); 129ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev); 130ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev); 131ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv); 132ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev); 133ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr); 134ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev); 135aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget); 136aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget); 137aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget); 138aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget); 139ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 140ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev); 141ec21e2ecSJeff Kirsher #endif 142ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit); 143c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue); 14461db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 14576f31e8bSClaudiu Manoil struct napi_struct *napi); 146c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv); 147ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev); 148ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 149ec21e2ecSJeff Kirsher const u8 *addr); 150ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd); 151ec21e2ecSJeff Kirsher 152ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc"); 153ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver"); 154ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL"); 155ec21e2ecSJeff Kirsher 156ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 157ec21e2ecSJeff Kirsher dma_addr_t buf) 158ec21e2ecSJeff Kirsher { 159ec21e2ecSJeff Kirsher u32 lstatus; 160ec21e2ecSJeff Kirsher 161a7312d58SClaudiu Manoil bdp->bufPtr = cpu_to_be32(buf); 162ec21e2ecSJeff Kirsher 163ec21e2ecSJeff Kirsher lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT); 164ec21e2ecSJeff Kirsher if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1) 165ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(RXBD_WRAP); 166ec21e2ecSJeff Kirsher 167d55398baSClaudiu Manoil gfar_wmb(); 168ec21e2ecSJeff Kirsher 169a7312d58SClaudiu Manoil bdp->lstatus = cpu_to_be32(lstatus); 170ec21e2ecSJeff Kirsher } 171ec21e2ecSJeff Kirsher 17276f31e8bSClaudiu Manoil static void gfar_init_bds(struct net_device *ndev) 173ec21e2ecSJeff Kirsher { 174ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 17545b679c9SMatei Pavaluca struct gfar __iomem *regs = priv->gfargrp[0].regs; 176ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 177ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 178ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 17903366a33SKevin Hao u32 __iomem *rfbptr; 180ec21e2ecSJeff Kirsher int i, j; 181ec21e2ecSJeff Kirsher 182ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 183ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 184ec21e2ecSJeff Kirsher /* Initialize some variables in our dev structure */ 185ec21e2ecSJeff Kirsher tx_queue->num_txbdfree = tx_queue->tx_ring_size; 186ec21e2ecSJeff Kirsher tx_queue->dirty_tx = tx_queue->tx_bd_base; 187ec21e2ecSJeff Kirsher tx_queue->cur_tx = tx_queue->tx_bd_base; 188ec21e2ecSJeff Kirsher tx_queue->skb_curtx = 0; 189ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = 0; 190ec21e2ecSJeff Kirsher 191ec21e2ecSJeff Kirsher /* Initialize Transmit Descriptor Ring */ 192ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 193ec21e2ecSJeff Kirsher for (j = 0; j < tx_queue->tx_ring_size; j++) { 194ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 195ec21e2ecSJeff Kirsher txbdp->bufPtr = 0; 196ec21e2ecSJeff Kirsher txbdp++; 197ec21e2ecSJeff Kirsher } 198ec21e2ecSJeff Kirsher 199ec21e2ecSJeff Kirsher /* Set the last descriptor in the ring to indicate wrap */ 200ec21e2ecSJeff Kirsher txbdp--; 201a7312d58SClaudiu Manoil txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) | 202a7312d58SClaudiu Manoil TXBD_WRAP); 203ec21e2ecSJeff Kirsher } 204ec21e2ecSJeff Kirsher 20545b679c9SMatei Pavaluca rfbptr = ®s->rfbptr0; 206ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 207ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 208ec21e2ecSJeff Kirsher 20976f31e8bSClaudiu Manoil rx_queue->next_to_clean = 0; 21076f31e8bSClaudiu Manoil rx_queue->next_to_use = 0; 211ec21e2ecSJeff Kirsher 21276f31e8bSClaudiu Manoil /* make sure next_to_clean != next_to_use after this 21376f31e8bSClaudiu Manoil * by leaving at least 1 unused descriptor 21476f31e8bSClaudiu Manoil */ 21576f31e8bSClaudiu Manoil gfar_alloc_rx_buffs(rx_queue, gfar_rxbd_unused(rx_queue)); 216ec21e2ecSJeff Kirsher 21745b679c9SMatei Pavaluca rx_queue->rfbptr = rfbptr; 21845b679c9SMatei Pavaluca rfbptr += 2; 219ec21e2ecSJeff Kirsher } 220ec21e2ecSJeff Kirsher } 221ec21e2ecSJeff Kirsher 222ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev) 223ec21e2ecSJeff Kirsher { 224ec21e2ecSJeff Kirsher void *vaddr; 225ec21e2ecSJeff Kirsher dma_addr_t addr; 226ec21e2ecSJeff Kirsher int i, j, k; 227ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 228369ec162SClaudiu Manoil struct device *dev = priv->dev; 229ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 230ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 231ec21e2ecSJeff Kirsher 232ec21e2ecSJeff Kirsher priv->total_tx_ring_size = 0; 233ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 234ec21e2ecSJeff Kirsher priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size; 235ec21e2ecSJeff Kirsher 236ec21e2ecSJeff Kirsher priv->total_rx_ring_size = 0; 237ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 238ec21e2ecSJeff Kirsher priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size; 239ec21e2ecSJeff Kirsher 240ec21e2ecSJeff Kirsher /* Allocate memory for the buffer descriptors */ 241ec21e2ecSJeff Kirsher vaddr = dma_alloc_coherent(dev, 242d0320f75SJoe Perches (priv->total_tx_ring_size * 243d0320f75SJoe Perches sizeof(struct txbd8)) + 244d0320f75SJoe Perches (priv->total_rx_ring_size * 245d0320f75SJoe Perches sizeof(struct rxbd8)), 246ec21e2ecSJeff Kirsher &addr, GFP_KERNEL); 247d0320f75SJoe Perches if (!vaddr) 248ec21e2ecSJeff Kirsher return -ENOMEM; 249ec21e2ecSJeff Kirsher 250ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 251ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 252ec21e2ecSJeff Kirsher tx_queue->tx_bd_base = vaddr; 253ec21e2ecSJeff Kirsher tx_queue->tx_bd_dma_base = addr; 254ec21e2ecSJeff Kirsher tx_queue->dev = ndev; 255ec21e2ecSJeff Kirsher /* enet DMA only understands physical addresses */ 256ec21e2ecSJeff Kirsher addr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 257ec21e2ecSJeff Kirsher vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 258ec21e2ecSJeff Kirsher } 259ec21e2ecSJeff Kirsher 260ec21e2ecSJeff Kirsher /* Start the rx descriptor ring where the tx ring leaves off */ 261ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 262ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 263ec21e2ecSJeff Kirsher rx_queue->rx_bd_base = vaddr; 264ec21e2ecSJeff Kirsher rx_queue->rx_bd_dma_base = addr; 265ec21e2ecSJeff Kirsher rx_queue->dev = ndev; 266ec21e2ecSJeff Kirsher addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 267ec21e2ecSJeff Kirsher vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 268ec21e2ecSJeff Kirsher } 269ec21e2ecSJeff Kirsher 270ec21e2ecSJeff Kirsher /* Setup the skbuff rings */ 271ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 272ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 27314f8dc49SJoe Perches tx_queue->tx_skbuff = 27414f8dc49SJoe Perches kmalloc_array(tx_queue->tx_ring_size, 27514f8dc49SJoe Perches sizeof(*tx_queue->tx_skbuff), 276bc4598bcSJan Ceuleers GFP_KERNEL); 27714f8dc49SJoe Perches if (!tx_queue->tx_skbuff) 278ec21e2ecSJeff Kirsher goto cleanup; 279ec21e2ecSJeff Kirsher 280ec21e2ecSJeff Kirsher for (k = 0; k < tx_queue->tx_ring_size; k++) 281ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[k] = NULL; 282ec21e2ecSJeff Kirsher } 283ec21e2ecSJeff Kirsher 284ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 285ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 28614f8dc49SJoe Perches rx_queue->rx_skbuff = 28714f8dc49SJoe Perches kmalloc_array(rx_queue->rx_ring_size, 28814f8dc49SJoe Perches sizeof(*rx_queue->rx_skbuff), 289bc4598bcSJan Ceuleers GFP_KERNEL); 29014f8dc49SJoe Perches if (!rx_queue->rx_skbuff) 291ec21e2ecSJeff Kirsher goto cleanup; 292ec21e2ecSJeff Kirsher 293ec21e2ecSJeff Kirsher for (j = 0; j < rx_queue->rx_ring_size; j++) 294ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[j] = NULL; 295ec21e2ecSJeff Kirsher } 296ec21e2ecSJeff Kirsher 29776f31e8bSClaudiu Manoil gfar_init_bds(ndev); 298ec21e2ecSJeff Kirsher 299ec21e2ecSJeff Kirsher return 0; 300ec21e2ecSJeff Kirsher 301ec21e2ecSJeff Kirsher cleanup: 302ec21e2ecSJeff Kirsher free_skb_resources(priv); 303ec21e2ecSJeff Kirsher return -ENOMEM; 304ec21e2ecSJeff Kirsher } 305ec21e2ecSJeff Kirsher 306ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv) 307ec21e2ecSJeff Kirsher { 308ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 309ec21e2ecSJeff Kirsher u32 __iomem *baddr; 310ec21e2ecSJeff Kirsher int i; 311ec21e2ecSJeff Kirsher 312ec21e2ecSJeff Kirsher baddr = ®s->tbase0; 313ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 314ec21e2ecSJeff Kirsher gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base); 315ec21e2ecSJeff Kirsher baddr += 2; 316ec21e2ecSJeff Kirsher } 317ec21e2ecSJeff Kirsher 318ec21e2ecSJeff Kirsher baddr = ®s->rbase0; 319ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 320ec21e2ecSJeff Kirsher gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base); 321ec21e2ecSJeff Kirsher baddr += 2; 322ec21e2ecSJeff Kirsher } 323ec21e2ecSJeff Kirsher } 324ec21e2ecSJeff Kirsher 32545b679c9SMatei Pavaluca static void gfar_init_rqprm(struct gfar_private *priv) 32645b679c9SMatei Pavaluca { 32745b679c9SMatei Pavaluca struct gfar __iomem *regs = priv->gfargrp[0].regs; 32845b679c9SMatei Pavaluca u32 __iomem *baddr; 32945b679c9SMatei Pavaluca int i; 33045b679c9SMatei Pavaluca 33145b679c9SMatei Pavaluca baddr = ®s->rqprm0; 33245b679c9SMatei Pavaluca for (i = 0; i < priv->num_rx_queues; i++) { 33345b679c9SMatei Pavaluca gfar_write(baddr, priv->rx_queue[i]->rx_ring_size | 33445b679c9SMatei Pavaluca (DEFAULT_RX_LFC_THR << FBTHR_SHIFT)); 33545b679c9SMatei Pavaluca baddr++; 33645b679c9SMatei Pavaluca } 33745b679c9SMatei Pavaluca } 33845b679c9SMatei Pavaluca 33988302648SClaudiu Manoil static void gfar_rx_buff_size_config(struct gfar_private *priv) 34088302648SClaudiu Manoil { 341f5b720b8SClaudiu Manoil int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN; 34288302648SClaudiu Manoil 34388302648SClaudiu Manoil /* set this when rx hw offload (TOE) functions are being used */ 34488302648SClaudiu Manoil priv->uses_rxfcb = 0; 34588302648SClaudiu Manoil 34688302648SClaudiu Manoil if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX)) 34788302648SClaudiu Manoil priv->uses_rxfcb = 1; 34888302648SClaudiu Manoil 34988302648SClaudiu Manoil if (priv->hwts_rx_en) 35088302648SClaudiu Manoil priv->uses_rxfcb = 1; 35188302648SClaudiu Manoil 35288302648SClaudiu Manoil if (priv->uses_rxfcb) 35388302648SClaudiu Manoil frame_size += GMAC_FCB_LEN; 35488302648SClaudiu Manoil 35588302648SClaudiu Manoil frame_size += priv->padding; 35688302648SClaudiu Manoil 35788302648SClaudiu Manoil frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) + 35888302648SClaudiu Manoil INCREMENTAL_BUFFER_SIZE; 35988302648SClaudiu Manoil 36088302648SClaudiu Manoil priv->rx_buffer_size = frame_size; 36188302648SClaudiu Manoil } 36288302648SClaudiu Manoil 363a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv) 364ec21e2ecSJeff Kirsher { 365ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 366ec21e2ecSJeff Kirsher u32 rctrl = 0; 367ec21e2ecSJeff Kirsher 368ec21e2ecSJeff Kirsher if (priv->rx_filer_enable) { 369ec21e2ecSJeff Kirsher rctrl |= RCTRL_FILREN; 370ec21e2ecSJeff Kirsher /* Program the RIR0 reg with the required distribution */ 37171ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) 37271ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_2RXQ_RIR0); 37371ff9e3dSClaudiu Manoil else /* GFAR_MQ_POLLING */ 37471ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_8RXQ_RIR0); 375ec21e2ecSJeff Kirsher } 376ec21e2ecSJeff Kirsher 377f5ae6279SClaudiu Manoil /* Restore PROMISC mode */ 378a328ac92SClaudiu Manoil if (priv->ndev->flags & IFF_PROMISC) 379f5ae6279SClaudiu Manoil rctrl |= RCTRL_PROM; 380f5ae6279SClaudiu Manoil 38188302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_RXCSUM) 382ec21e2ecSJeff Kirsher rctrl |= RCTRL_CHECKSUMMING; 383ec21e2ecSJeff Kirsher 38488302648SClaudiu Manoil if (priv->extended_hash) 38588302648SClaudiu Manoil rctrl |= RCTRL_EXTHASH | RCTRL_EMEN; 386ec21e2ecSJeff Kirsher 387ec21e2ecSJeff Kirsher if (priv->padding) { 388ec21e2ecSJeff Kirsher rctrl &= ~RCTRL_PAL_MASK; 389ec21e2ecSJeff Kirsher rctrl |= RCTRL_PADDING(priv->padding); 390ec21e2ecSJeff Kirsher } 391ec21e2ecSJeff Kirsher 392ec21e2ecSJeff Kirsher /* Enable HW time stamping if requested from user space */ 39388302648SClaudiu Manoil if (priv->hwts_rx_en) 394ec21e2ecSJeff Kirsher rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE; 395ec21e2ecSJeff Kirsher 39688302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 397ec21e2ecSJeff Kirsher rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT; 398ec21e2ecSJeff Kirsher 39945b679c9SMatei Pavaluca /* Clear the LFC bit */ 40045b679c9SMatei Pavaluca gfar_write(®s->rctrl, rctrl); 40145b679c9SMatei Pavaluca /* Init flow control threshold values */ 40245b679c9SMatei Pavaluca gfar_init_rqprm(priv); 40345b679c9SMatei Pavaluca gfar_write(®s->ptv, DEFAULT_LFC_PTVVAL); 40445b679c9SMatei Pavaluca rctrl |= RCTRL_LFC; 40545b679c9SMatei Pavaluca 406ec21e2ecSJeff Kirsher /* Init rctrl based on our settings */ 407ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, rctrl); 408a328ac92SClaudiu Manoil } 409ec21e2ecSJeff Kirsher 410a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv) 411a328ac92SClaudiu Manoil { 412a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 413a328ac92SClaudiu Manoil u32 tctrl = 0; 414a328ac92SClaudiu Manoil 415a328ac92SClaudiu Manoil if (priv->ndev->features & NETIF_F_IP_CSUM) 416ec21e2ecSJeff Kirsher tctrl |= TCTRL_INIT_CSUM; 417ec21e2ecSJeff Kirsher 418b98b8babSClaudiu Manoil if (priv->prio_sched_en) 419ec21e2ecSJeff Kirsher tctrl |= TCTRL_TXSCHED_PRIO; 420b98b8babSClaudiu Manoil else { 421b98b8babSClaudiu Manoil tctrl |= TCTRL_TXSCHED_WRRS; 422b98b8babSClaudiu Manoil gfar_write(®s->tr03wt, DEFAULT_WRRS_WEIGHT); 423b98b8babSClaudiu Manoil gfar_write(®s->tr47wt, DEFAULT_WRRS_WEIGHT); 424b98b8babSClaudiu Manoil } 425ec21e2ecSJeff Kirsher 42688302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 42788302648SClaudiu Manoil tctrl |= TCTRL_VLINS; 42888302648SClaudiu Manoil 429ec21e2ecSJeff Kirsher gfar_write(®s->tctrl, tctrl); 430ec21e2ecSJeff Kirsher } 431ec21e2ecSJeff Kirsher 432f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv, 433f19015baSClaudiu Manoil unsigned long tx_mask, unsigned long rx_mask) 434f19015baSClaudiu Manoil { 435f19015baSClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 436f19015baSClaudiu Manoil u32 __iomem *baddr; 437f19015baSClaudiu Manoil 438f19015baSClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 439f19015baSClaudiu Manoil int i = 0; 440f19015baSClaudiu Manoil 441f19015baSClaudiu Manoil baddr = ®s->txic0; 442f19015baSClaudiu Manoil for_each_set_bit(i, &tx_mask, priv->num_tx_queues) { 443f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 444f19015baSClaudiu Manoil if (likely(priv->tx_queue[i]->txcoalescing)) 445f19015baSClaudiu Manoil gfar_write(baddr + i, priv->tx_queue[i]->txic); 446f19015baSClaudiu Manoil } 447f19015baSClaudiu Manoil 448f19015baSClaudiu Manoil baddr = ®s->rxic0; 449f19015baSClaudiu Manoil for_each_set_bit(i, &rx_mask, priv->num_rx_queues) { 450f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 451f19015baSClaudiu Manoil if (likely(priv->rx_queue[i]->rxcoalescing)) 452f19015baSClaudiu Manoil gfar_write(baddr + i, priv->rx_queue[i]->rxic); 453f19015baSClaudiu Manoil } 454f19015baSClaudiu Manoil } else { 455f19015baSClaudiu Manoil /* Backward compatible case -- even if we enable 456f19015baSClaudiu Manoil * multiple queues, there's only single reg to program 457f19015baSClaudiu Manoil */ 458f19015baSClaudiu Manoil gfar_write(®s->txic, 0); 459f19015baSClaudiu Manoil if (likely(priv->tx_queue[0]->txcoalescing)) 460f19015baSClaudiu Manoil gfar_write(®s->txic, priv->tx_queue[0]->txic); 461f19015baSClaudiu Manoil 462f19015baSClaudiu Manoil gfar_write(®s->rxic, 0); 463f19015baSClaudiu Manoil if (unlikely(priv->rx_queue[0]->rxcoalescing)) 464f19015baSClaudiu Manoil gfar_write(®s->rxic, priv->rx_queue[0]->rxic); 465f19015baSClaudiu Manoil } 466f19015baSClaudiu Manoil } 467f19015baSClaudiu Manoil 468f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv) 469f19015baSClaudiu Manoil { 470f19015baSClaudiu Manoil gfar_configure_coalescing(priv, 0xFF, 0xFF); 471f19015baSClaudiu Manoil } 472f19015baSClaudiu Manoil 473ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev) 474ec21e2ecSJeff Kirsher { 475ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 476ec21e2ecSJeff Kirsher unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0; 477ec21e2ecSJeff Kirsher unsigned long tx_packets = 0, tx_bytes = 0; 4783a2e16c8SJan Ceuleers int i; 479ec21e2ecSJeff Kirsher 480ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 481ec21e2ecSJeff Kirsher rx_packets += priv->rx_queue[i]->stats.rx_packets; 482ec21e2ecSJeff Kirsher rx_bytes += priv->rx_queue[i]->stats.rx_bytes; 483ec21e2ecSJeff Kirsher rx_dropped += priv->rx_queue[i]->stats.rx_dropped; 484ec21e2ecSJeff Kirsher } 485ec21e2ecSJeff Kirsher 486ec21e2ecSJeff Kirsher dev->stats.rx_packets = rx_packets; 487ec21e2ecSJeff Kirsher dev->stats.rx_bytes = rx_bytes; 488ec21e2ecSJeff Kirsher dev->stats.rx_dropped = rx_dropped; 489ec21e2ecSJeff Kirsher 490ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 491ec21e2ecSJeff Kirsher tx_bytes += priv->tx_queue[i]->stats.tx_bytes; 492ec21e2ecSJeff Kirsher tx_packets += priv->tx_queue[i]->stats.tx_packets; 493ec21e2ecSJeff Kirsher } 494ec21e2ecSJeff Kirsher 495ec21e2ecSJeff Kirsher dev->stats.tx_bytes = tx_bytes; 496ec21e2ecSJeff Kirsher dev->stats.tx_packets = tx_packets; 497ec21e2ecSJeff Kirsher 498ec21e2ecSJeff Kirsher return &dev->stats; 499ec21e2ecSJeff Kirsher } 500ec21e2ecSJeff Kirsher 5013d23a05cSClaudiu Manoil static int gfar_set_mac_addr(struct net_device *dev, void *p) 5023d23a05cSClaudiu Manoil { 5033d23a05cSClaudiu Manoil eth_mac_addr(dev, p); 5043d23a05cSClaudiu Manoil 5053d23a05cSClaudiu Manoil gfar_set_mac_for_addr(dev, 0, dev->dev_addr); 5063d23a05cSClaudiu Manoil 5073d23a05cSClaudiu Manoil return 0; 5083d23a05cSClaudiu Manoil } 5093d23a05cSClaudiu Manoil 510ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = { 511ec21e2ecSJeff Kirsher .ndo_open = gfar_enet_open, 512ec21e2ecSJeff Kirsher .ndo_start_xmit = gfar_start_xmit, 513ec21e2ecSJeff Kirsher .ndo_stop = gfar_close, 514ec21e2ecSJeff Kirsher .ndo_change_mtu = gfar_change_mtu, 515ec21e2ecSJeff Kirsher .ndo_set_features = gfar_set_features, 516afc4b13dSJiri Pirko .ndo_set_rx_mode = gfar_set_multi, 517ec21e2ecSJeff Kirsher .ndo_tx_timeout = gfar_timeout, 518ec21e2ecSJeff Kirsher .ndo_do_ioctl = gfar_ioctl, 519ec21e2ecSJeff Kirsher .ndo_get_stats = gfar_get_stats, 5203d23a05cSClaudiu Manoil .ndo_set_mac_address = gfar_set_mac_addr, 521ec21e2ecSJeff Kirsher .ndo_validate_addr = eth_validate_addr, 522ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 523ec21e2ecSJeff Kirsher .ndo_poll_controller = gfar_netpoll, 524ec21e2ecSJeff Kirsher #endif 525ec21e2ecSJeff Kirsher }; 526ec21e2ecSJeff Kirsher 527efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv) 528efeddce7SClaudiu Manoil { 529efeddce7SClaudiu Manoil int i; 530efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 531efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 532efeddce7SClaudiu Manoil /* Clear IEVENT */ 533efeddce7SClaudiu Manoil gfar_write(®s->ievent, IEVENT_INIT_CLEAR); 534efeddce7SClaudiu Manoil 535efeddce7SClaudiu Manoil /* Initialize IMASK */ 536efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_INIT_CLEAR); 537efeddce7SClaudiu Manoil } 538efeddce7SClaudiu Manoil } 539efeddce7SClaudiu Manoil 540efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv) 541efeddce7SClaudiu Manoil { 542efeddce7SClaudiu Manoil int i; 543efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 544efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 545efeddce7SClaudiu Manoil /* Unmask the interrupts we look for */ 546efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_DEFAULT); 547efeddce7SClaudiu Manoil } 548efeddce7SClaudiu Manoil } 549efeddce7SClaudiu Manoil 55091c53f76SKevin Hao static void lock_tx_qs(struct gfar_private *priv) 551ec21e2ecSJeff Kirsher { 5523a2e16c8SJan Ceuleers int i; 553ec21e2ecSJeff Kirsher 554ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 555ec21e2ecSJeff Kirsher spin_lock(&priv->tx_queue[i]->txlock); 556ec21e2ecSJeff Kirsher } 557ec21e2ecSJeff Kirsher 55891c53f76SKevin Hao static void unlock_tx_qs(struct gfar_private *priv) 559ec21e2ecSJeff Kirsher { 5603a2e16c8SJan Ceuleers int i; 561ec21e2ecSJeff Kirsher 562ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 563ec21e2ecSJeff Kirsher spin_unlock(&priv->tx_queue[i]->txlock); 564ec21e2ecSJeff Kirsher } 565ec21e2ecSJeff Kirsher 56620862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv) 56720862788SClaudiu Manoil { 56820862788SClaudiu Manoil int i; 56920862788SClaudiu Manoil 57020862788SClaudiu Manoil for (i = 0; i < priv->num_tx_queues; i++) { 57120862788SClaudiu Manoil priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q), 57220862788SClaudiu Manoil GFP_KERNEL); 57320862788SClaudiu Manoil if (!priv->tx_queue[i]) 57420862788SClaudiu Manoil return -ENOMEM; 57520862788SClaudiu Manoil 57620862788SClaudiu Manoil priv->tx_queue[i]->tx_skbuff = NULL; 57720862788SClaudiu Manoil priv->tx_queue[i]->qindex = i; 57820862788SClaudiu Manoil priv->tx_queue[i]->dev = priv->ndev; 57920862788SClaudiu Manoil spin_lock_init(&(priv->tx_queue[i]->txlock)); 58020862788SClaudiu Manoil } 58120862788SClaudiu Manoil return 0; 58220862788SClaudiu Manoil } 58320862788SClaudiu Manoil 58420862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv) 58520862788SClaudiu Manoil { 58620862788SClaudiu Manoil int i; 58720862788SClaudiu Manoil 58820862788SClaudiu Manoil for (i = 0; i < priv->num_rx_queues; i++) { 58920862788SClaudiu Manoil priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q), 59020862788SClaudiu Manoil GFP_KERNEL); 59120862788SClaudiu Manoil if (!priv->rx_queue[i]) 59220862788SClaudiu Manoil return -ENOMEM; 59320862788SClaudiu Manoil 59420862788SClaudiu Manoil priv->rx_queue[i]->rx_skbuff = NULL; 59520862788SClaudiu Manoil priv->rx_queue[i]->qindex = i; 59620862788SClaudiu Manoil priv->rx_queue[i]->dev = priv->ndev; 59720862788SClaudiu Manoil } 59820862788SClaudiu Manoil return 0; 59920862788SClaudiu Manoil } 60020862788SClaudiu Manoil 60120862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv) 602ec21e2ecSJeff Kirsher { 6033a2e16c8SJan Ceuleers int i; 604ec21e2ecSJeff Kirsher 605ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 606ec21e2ecSJeff Kirsher kfree(priv->tx_queue[i]); 607ec21e2ecSJeff Kirsher } 608ec21e2ecSJeff Kirsher 60920862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv) 610ec21e2ecSJeff Kirsher { 6113a2e16c8SJan Ceuleers int i; 612ec21e2ecSJeff Kirsher 613ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 614ec21e2ecSJeff Kirsher kfree(priv->rx_queue[i]); 615ec21e2ecSJeff Kirsher } 616ec21e2ecSJeff Kirsher 617ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv) 618ec21e2ecSJeff Kirsher { 6193a2e16c8SJan Ceuleers int i; 620ec21e2ecSJeff Kirsher 621ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 622ec21e2ecSJeff Kirsher if (priv->gfargrp[i].regs) 623ec21e2ecSJeff Kirsher iounmap(priv->gfargrp[i].regs); 624ec21e2ecSJeff Kirsher } 625ec21e2ecSJeff Kirsher 626ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv) 627ee873fdaSClaudiu Manoil { 628ee873fdaSClaudiu Manoil int i, j; 629ee873fdaSClaudiu Manoil 630ee873fdaSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 631ee873fdaSClaudiu Manoil for (j = 0; j < GFAR_NUM_IRQS; j++) { 632ee873fdaSClaudiu Manoil kfree(priv->gfargrp[i].irqinfo[j]); 633ee873fdaSClaudiu Manoil priv->gfargrp[i].irqinfo[j] = NULL; 634ee873fdaSClaudiu Manoil } 635ee873fdaSClaudiu Manoil 636ee873fdaSClaudiu Manoil free_netdev(priv->ndev); 637ee873fdaSClaudiu Manoil } 638ee873fdaSClaudiu Manoil 639ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv) 640ec21e2ecSJeff Kirsher { 6413a2e16c8SJan Ceuleers int i; 642ec21e2ecSJeff Kirsher 643aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 644aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_rx); 645aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_tx); 646aeb12c5eSClaudiu Manoil } 647ec21e2ecSJeff Kirsher } 648ec21e2ecSJeff Kirsher 649ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv) 650ec21e2ecSJeff Kirsher { 6513a2e16c8SJan Ceuleers int i; 652ec21e2ecSJeff Kirsher 653aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 654aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_rx); 655aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_tx); 656aeb12c5eSClaudiu Manoil } 657ec21e2ecSJeff Kirsher } 658ec21e2ecSJeff Kirsher 659ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np, 660ec21e2ecSJeff Kirsher struct gfar_private *priv, const char *model) 661ec21e2ecSJeff Kirsher { 6625fedcc14SClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps]; 663ee873fdaSClaudiu Manoil int i; 664ee873fdaSClaudiu Manoil 665ee873fdaSClaudiu Manoil for (i = 0; i < GFAR_NUM_IRQS; i++) { 666ee873fdaSClaudiu Manoil grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo), 667ee873fdaSClaudiu Manoil GFP_KERNEL); 668ee873fdaSClaudiu Manoil if (!grp->irqinfo[i]) 669ee873fdaSClaudiu Manoil return -ENOMEM; 670ee873fdaSClaudiu Manoil } 671ec21e2ecSJeff Kirsher 6725fedcc14SClaudiu Manoil grp->regs = of_iomap(np, 0); 6735fedcc14SClaudiu Manoil if (!grp->regs) 674ec21e2ecSJeff Kirsher return -ENOMEM; 675ec21e2ecSJeff Kirsher 676ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0); 677ec21e2ecSJeff Kirsher 678ec21e2ecSJeff Kirsher /* If we aren't the FEC we have multiple interrupts */ 679ec21e2ecSJeff Kirsher if (model && strcasecmp(model, "FEC")) { 680ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1); 681ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2); 682ee873fdaSClaudiu Manoil if (gfar_irq(grp, TX)->irq == NO_IRQ || 683ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq == NO_IRQ || 684ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq == NO_IRQ) 685ec21e2ecSJeff Kirsher return -EINVAL; 686ec21e2ecSJeff Kirsher } 687ec21e2ecSJeff Kirsher 6885fedcc14SClaudiu Manoil grp->priv = priv; 6895fedcc14SClaudiu Manoil spin_lock_init(&grp->grplock); 690ec21e2ecSJeff Kirsher if (priv->mode == MQ_MG_MODE) { 69155917641SJingchang Lu u32 rxq_mask, txq_mask; 69255917641SJingchang Lu int ret; 69355917641SJingchang Lu 69455917641SJingchang Lu grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 69555917641SJingchang Lu grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 69655917641SJingchang Lu 69755917641SJingchang Lu ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask); 69855917641SJingchang Lu if (!ret) { 69955917641SJingchang Lu grp->rx_bit_map = rxq_mask ? 70055917641SJingchang Lu rxq_mask : (DEFAULT_MAPPING >> priv->num_grps); 70155917641SJingchang Lu } 70255917641SJingchang Lu 70355917641SJingchang Lu ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask); 70455917641SJingchang Lu if (!ret) { 70555917641SJingchang Lu grp->tx_bit_map = txq_mask ? 70655917641SJingchang Lu txq_mask : (DEFAULT_MAPPING >> priv->num_grps); 70755917641SJingchang Lu } 70871ff9e3dSClaudiu Manoil 70971ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 71071ff9e3dSClaudiu Manoil /* One Q per interrupt group: Q0 to G0, Q1 to G1 */ 71171ff9e3dSClaudiu Manoil grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 71271ff9e3dSClaudiu Manoil grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 71371ff9e3dSClaudiu Manoil } 714ec21e2ecSJeff Kirsher } else { 7155fedcc14SClaudiu Manoil grp->rx_bit_map = 0xFF; 7165fedcc14SClaudiu Manoil grp->tx_bit_map = 0xFF; 717ec21e2ecSJeff Kirsher } 71820862788SClaudiu Manoil 71920862788SClaudiu Manoil /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses 72020862788SClaudiu Manoil * right to left, so we need to revert the 8 bits to get the q index 72120862788SClaudiu Manoil */ 72220862788SClaudiu Manoil grp->rx_bit_map = bitrev8(grp->rx_bit_map); 72320862788SClaudiu Manoil grp->tx_bit_map = bitrev8(grp->tx_bit_map); 72420862788SClaudiu Manoil 72520862788SClaudiu Manoil /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values, 72620862788SClaudiu Manoil * also assign queues to groups 72720862788SClaudiu Manoil */ 72820862788SClaudiu Manoil for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) { 72971ff9e3dSClaudiu Manoil if (!grp->rx_queue) 73071ff9e3dSClaudiu Manoil grp->rx_queue = priv->rx_queue[i]; 73120862788SClaudiu Manoil grp->num_rx_queues++; 73220862788SClaudiu Manoil grp->rstat |= (RSTAT_CLEAR_RHALT >> i); 73320862788SClaudiu Manoil priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i); 73420862788SClaudiu Manoil priv->rx_queue[i]->grp = grp; 73520862788SClaudiu Manoil } 73620862788SClaudiu Manoil 73720862788SClaudiu Manoil for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) { 73871ff9e3dSClaudiu Manoil if (!grp->tx_queue) 73971ff9e3dSClaudiu Manoil grp->tx_queue = priv->tx_queue[i]; 74020862788SClaudiu Manoil grp->num_tx_queues++; 74120862788SClaudiu Manoil grp->tstat |= (TSTAT_CLEAR_THALT >> i); 74220862788SClaudiu Manoil priv->tqueue |= (TQUEUE_EN0 >> i); 74320862788SClaudiu Manoil priv->tx_queue[i]->grp = grp; 74420862788SClaudiu Manoil } 74520862788SClaudiu Manoil 746ec21e2ecSJeff Kirsher priv->num_grps++; 747ec21e2ecSJeff Kirsher 748ec21e2ecSJeff Kirsher return 0; 749ec21e2ecSJeff Kirsher } 750ec21e2ecSJeff Kirsher 751f50724cdSTobias Waldekranz static int gfar_of_group_count(struct device_node *np) 752f50724cdSTobias Waldekranz { 753f50724cdSTobias Waldekranz struct device_node *child; 754f50724cdSTobias Waldekranz int num = 0; 755f50724cdSTobias Waldekranz 756f50724cdSTobias Waldekranz for_each_available_child_of_node(np, child) 757f50724cdSTobias Waldekranz if (!of_node_cmp(child->name, "queue-group")) 758f50724cdSTobias Waldekranz num++; 759f50724cdSTobias Waldekranz 760f50724cdSTobias Waldekranz return num; 761f50724cdSTobias Waldekranz } 762f50724cdSTobias Waldekranz 763ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev) 764ec21e2ecSJeff Kirsher { 765ec21e2ecSJeff Kirsher const char *model; 766ec21e2ecSJeff Kirsher const char *ctype; 767ec21e2ecSJeff Kirsher const void *mac_addr; 768ec21e2ecSJeff Kirsher int err = 0, i; 769ec21e2ecSJeff Kirsher struct net_device *dev = NULL; 770ec21e2ecSJeff Kirsher struct gfar_private *priv = NULL; 771ec21e2ecSJeff Kirsher struct device_node *np = ofdev->dev.of_node; 772ec21e2ecSJeff Kirsher struct device_node *child = NULL; 77355917641SJingchang Lu struct property *stash; 77455917641SJingchang Lu u32 stash_len = 0; 77555917641SJingchang Lu u32 stash_idx = 0; 776ec21e2ecSJeff Kirsher unsigned int num_tx_qs, num_rx_qs; 777b338ce27SClaudiu Manoil unsigned short mode, poll_mode; 778ec21e2ecSJeff Kirsher 7794b222ca6SKevin Hao if (!np) 780ec21e2ecSJeff Kirsher return -ENODEV; 781ec21e2ecSJeff Kirsher 782b338ce27SClaudiu Manoil if (of_device_is_compatible(np, "fsl,etsec2")) { 783b338ce27SClaudiu Manoil mode = MQ_MG_MODE; 784b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 785b338ce27SClaudiu Manoil } else { 786b338ce27SClaudiu Manoil mode = SQ_SG_MODE; 787b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 788b338ce27SClaudiu Manoil } 789b338ce27SClaudiu Manoil 790b338ce27SClaudiu Manoil if (mode == SQ_SG_MODE) { 79171ff9e3dSClaudiu Manoil num_tx_qs = 1; 79271ff9e3dSClaudiu Manoil num_rx_qs = 1; 79371ff9e3dSClaudiu Manoil } else { /* MQ_MG_MODE */ 794c65d7533SClaudiu Manoil /* get the actual number of supported groups */ 795f50724cdSTobias Waldekranz unsigned int num_grps = gfar_of_group_count(np); 796c65d7533SClaudiu Manoil 797c65d7533SClaudiu Manoil if (num_grps == 0 || num_grps > MAXGROUPS) { 798c65d7533SClaudiu Manoil dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n", 799c65d7533SClaudiu Manoil num_grps); 800c65d7533SClaudiu Manoil pr_err("Cannot do alloc_etherdev, aborting\n"); 801c65d7533SClaudiu Manoil return -EINVAL; 802c65d7533SClaudiu Manoil } 803c65d7533SClaudiu Manoil 804b338ce27SClaudiu Manoil if (poll_mode == GFAR_SQ_POLLING) { 805c65d7533SClaudiu Manoil num_tx_qs = num_grps; /* one txq per int group */ 806c65d7533SClaudiu Manoil num_rx_qs = num_grps; /* one rxq per int group */ 80771ff9e3dSClaudiu Manoil } else { /* GFAR_MQ_POLLING */ 80855917641SJingchang Lu u32 tx_queues, rx_queues; 80955917641SJingchang Lu int ret; 81055917641SJingchang Lu 81155917641SJingchang Lu /* parse the num of HW tx and rx queues */ 81255917641SJingchang Lu ret = of_property_read_u32(np, "fsl,num_tx_queues", 81355917641SJingchang Lu &tx_queues); 81455917641SJingchang Lu num_tx_qs = ret ? 1 : tx_queues; 81555917641SJingchang Lu 81655917641SJingchang Lu ret = of_property_read_u32(np, "fsl,num_rx_queues", 81755917641SJingchang Lu &rx_queues); 81855917641SJingchang Lu num_rx_qs = ret ? 1 : rx_queues; 81971ff9e3dSClaudiu Manoil } 82071ff9e3dSClaudiu Manoil } 821ec21e2ecSJeff Kirsher 822ec21e2ecSJeff Kirsher if (num_tx_qs > MAX_TX_QS) { 823ec21e2ecSJeff Kirsher pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n", 824ec21e2ecSJeff Kirsher num_tx_qs, MAX_TX_QS); 825ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 826ec21e2ecSJeff Kirsher return -EINVAL; 827ec21e2ecSJeff Kirsher } 828ec21e2ecSJeff Kirsher 829ec21e2ecSJeff Kirsher if (num_rx_qs > MAX_RX_QS) { 830ec21e2ecSJeff Kirsher pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n", 831ec21e2ecSJeff Kirsher num_rx_qs, MAX_RX_QS); 832ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 833ec21e2ecSJeff Kirsher return -EINVAL; 834ec21e2ecSJeff Kirsher } 835ec21e2ecSJeff Kirsher 836ec21e2ecSJeff Kirsher *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs); 837ec21e2ecSJeff Kirsher dev = *pdev; 838ec21e2ecSJeff Kirsher if (NULL == dev) 839ec21e2ecSJeff Kirsher return -ENOMEM; 840ec21e2ecSJeff Kirsher 841ec21e2ecSJeff Kirsher priv = netdev_priv(dev); 842ec21e2ecSJeff Kirsher priv->ndev = dev; 843ec21e2ecSJeff Kirsher 844b338ce27SClaudiu Manoil priv->mode = mode; 845b338ce27SClaudiu Manoil priv->poll_mode = poll_mode; 846b338ce27SClaudiu Manoil 847ec21e2ecSJeff Kirsher priv->num_tx_queues = num_tx_qs; 848ec21e2ecSJeff Kirsher netif_set_real_num_rx_queues(dev, num_rx_qs); 849ec21e2ecSJeff Kirsher priv->num_rx_queues = num_rx_qs; 85020862788SClaudiu Manoil 85120862788SClaudiu Manoil err = gfar_alloc_tx_queues(priv); 85220862788SClaudiu Manoil if (err) 85320862788SClaudiu Manoil goto tx_alloc_failed; 85420862788SClaudiu Manoil 85520862788SClaudiu Manoil err = gfar_alloc_rx_queues(priv); 85620862788SClaudiu Manoil if (err) 85720862788SClaudiu Manoil goto rx_alloc_failed; 858ec21e2ecSJeff Kirsher 85955917641SJingchang Lu err = of_property_read_string(np, "model", &model); 86055917641SJingchang Lu if (err) { 86155917641SJingchang Lu pr_err("Device model property missing, aborting\n"); 86255917641SJingchang Lu goto rx_alloc_failed; 86355917641SJingchang Lu } 86455917641SJingchang Lu 865ec21e2ecSJeff Kirsher /* Init Rx queue filer rule set linked list */ 866ec21e2ecSJeff Kirsher INIT_LIST_HEAD(&priv->rx_list.list); 867ec21e2ecSJeff Kirsher priv->rx_list.count = 0; 868ec21e2ecSJeff Kirsher mutex_init(&priv->rx_queue_access); 869ec21e2ecSJeff Kirsher 870ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 871ec21e2ecSJeff Kirsher priv->gfargrp[i].regs = NULL; 872ec21e2ecSJeff Kirsher 873ec21e2ecSJeff Kirsher /* Parse and initialize group specific information */ 874b338ce27SClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 875f50724cdSTobias Waldekranz for_each_available_child_of_node(np, child) { 876f50724cdSTobias Waldekranz if (of_node_cmp(child->name, "queue-group")) 877f50724cdSTobias Waldekranz continue; 878f50724cdSTobias Waldekranz 879ec21e2ecSJeff Kirsher err = gfar_parse_group(child, priv, model); 880ec21e2ecSJeff Kirsher if (err) 881ec21e2ecSJeff Kirsher goto err_grp_init; 882ec21e2ecSJeff Kirsher } 883b338ce27SClaudiu Manoil } else { /* SQ_SG_MODE */ 884ec21e2ecSJeff Kirsher err = gfar_parse_group(np, priv, model); 885ec21e2ecSJeff Kirsher if (err) 886ec21e2ecSJeff Kirsher goto err_grp_init; 887ec21e2ecSJeff Kirsher } 888ec21e2ecSJeff Kirsher 88955917641SJingchang Lu stash = of_find_property(np, "bd-stash", NULL); 890ec21e2ecSJeff Kirsher 891ec21e2ecSJeff Kirsher if (stash) { 892ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING; 893ec21e2ecSJeff Kirsher priv->bd_stash_en = 1; 894ec21e2ecSJeff Kirsher } 895ec21e2ecSJeff Kirsher 89655917641SJingchang Lu err = of_property_read_u32(np, "rx-stash-len", &stash_len); 897ec21e2ecSJeff Kirsher 89855917641SJingchang Lu if (err == 0) 89955917641SJingchang Lu priv->rx_stash_size = stash_len; 900ec21e2ecSJeff Kirsher 90155917641SJingchang Lu err = of_property_read_u32(np, "rx-stash-idx", &stash_idx); 902ec21e2ecSJeff Kirsher 90355917641SJingchang Lu if (err == 0) 90455917641SJingchang Lu priv->rx_stash_index = stash_idx; 905ec21e2ecSJeff Kirsher 906ec21e2ecSJeff Kirsher if (stash_len || stash_idx) 907ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING; 908ec21e2ecSJeff Kirsher 909ec21e2ecSJeff Kirsher mac_addr = of_get_mac_address(np); 910bc4598bcSJan Ceuleers 911ec21e2ecSJeff Kirsher if (mac_addr) 9126a3c910cSJoe Perches memcpy(dev->dev_addr, mac_addr, ETH_ALEN); 913ec21e2ecSJeff Kirsher 914ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "TSEC")) 91534018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 916ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 917ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 918ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR; 919bc4598bcSJan Ceuleers 920ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "eTSEC")) 92134018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 922ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 923ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 924ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR | 925ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_CSUM | 926ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_VLAN | 927ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MAGIC_PACKET | 928ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_EXTENDED_HASH | 929ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_TIMER; 930ec21e2ecSJeff Kirsher 93155917641SJingchang Lu err = of_property_read_string(np, "phy-connection-type", &ctype); 932ec21e2ecSJeff Kirsher 933ec21e2ecSJeff Kirsher /* We only care about rgmii-id. The rest are autodetected */ 93455917641SJingchang Lu if (err == 0 && !strcmp(ctype, "rgmii-id")) 935ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_RGMII_ID; 936ec21e2ecSJeff Kirsher else 937ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_MII; 938ec21e2ecSJeff Kirsher 93955917641SJingchang Lu if (of_find_property(np, "fsl,magic-packet", NULL)) 940ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET; 941ec21e2ecSJeff Kirsher 942ec21e2ecSJeff Kirsher priv->phy_node = of_parse_phandle(np, "phy-handle", 0); 943ec21e2ecSJeff Kirsher 944be403645SFlorian Fainelli /* In the case of a fixed PHY, the DT node associated 945be403645SFlorian Fainelli * to the PHY is the Ethernet MAC DT node. 946be403645SFlorian Fainelli */ 9476f2c9bd8SUwe Kleine-König if (!priv->phy_node && of_phy_is_fixed_link(np)) { 948be403645SFlorian Fainelli err = of_phy_register_fixed_link(np); 949be403645SFlorian Fainelli if (err) 950be403645SFlorian Fainelli goto err_grp_init; 951be403645SFlorian Fainelli 9526f2c9bd8SUwe Kleine-König priv->phy_node = of_node_get(np); 953be403645SFlorian Fainelli } 954be403645SFlorian Fainelli 955ec21e2ecSJeff Kirsher /* Find the TBI PHY. If it's not there, we don't support SGMII */ 956ec21e2ecSJeff Kirsher priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0); 957ec21e2ecSJeff Kirsher 958ec21e2ecSJeff Kirsher return 0; 959ec21e2ecSJeff Kirsher 960ec21e2ecSJeff Kirsher err_grp_init: 961ec21e2ecSJeff Kirsher unmap_group_regs(priv); 96220862788SClaudiu Manoil rx_alloc_failed: 96320862788SClaudiu Manoil gfar_free_rx_queues(priv); 96420862788SClaudiu Manoil tx_alloc_failed: 96520862788SClaudiu Manoil gfar_free_tx_queues(priv); 966ee873fdaSClaudiu Manoil free_gfar_dev(priv); 967ec21e2ecSJeff Kirsher return err; 968ec21e2ecSJeff Kirsher } 969ec21e2ecSJeff Kirsher 970ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr) 971ec21e2ecSJeff Kirsher { 972ec21e2ecSJeff Kirsher struct hwtstamp_config config; 973ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(netdev); 974ec21e2ecSJeff Kirsher 975ec21e2ecSJeff Kirsher if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 976ec21e2ecSJeff Kirsher return -EFAULT; 977ec21e2ecSJeff Kirsher 978ec21e2ecSJeff Kirsher /* reserved for future extensions */ 979ec21e2ecSJeff Kirsher if (config.flags) 980ec21e2ecSJeff Kirsher return -EINVAL; 981ec21e2ecSJeff Kirsher 982ec21e2ecSJeff Kirsher switch (config.tx_type) { 983ec21e2ecSJeff Kirsher case HWTSTAMP_TX_OFF: 984ec21e2ecSJeff Kirsher priv->hwts_tx_en = 0; 985ec21e2ecSJeff Kirsher break; 986ec21e2ecSJeff Kirsher case HWTSTAMP_TX_ON: 987ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 988ec21e2ecSJeff Kirsher return -ERANGE; 989ec21e2ecSJeff Kirsher priv->hwts_tx_en = 1; 990ec21e2ecSJeff Kirsher break; 991ec21e2ecSJeff Kirsher default: 992ec21e2ecSJeff Kirsher return -ERANGE; 993ec21e2ecSJeff Kirsher } 994ec21e2ecSJeff Kirsher 995ec21e2ecSJeff Kirsher switch (config.rx_filter) { 996ec21e2ecSJeff Kirsher case HWTSTAMP_FILTER_NONE: 997ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 998ec21e2ecSJeff Kirsher priv->hwts_rx_en = 0; 9990851133bSClaudiu Manoil reset_gfar(netdev); 1000ec21e2ecSJeff Kirsher } 1001ec21e2ecSJeff Kirsher break; 1002ec21e2ecSJeff Kirsher default: 1003ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 1004ec21e2ecSJeff Kirsher return -ERANGE; 1005ec21e2ecSJeff Kirsher if (!priv->hwts_rx_en) { 1006ec21e2ecSJeff Kirsher priv->hwts_rx_en = 1; 10070851133bSClaudiu Manoil reset_gfar(netdev); 1008ec21e2ecSJeff Kirsher } 1009ec21e2ecSJeff Kirsher config.rx_filter = HWTSTAMP_FILTER_ALL; 1010ec21e2ecSJeff Kirsher break; 1011ec21e2ecSJeff Kirsher } 1012ec21e2ecSJeff Kirsher 1013ec21e2ecSJeff Kirsher return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1014ec21e2ecSJeff Kirsher -EFAULT : 0; 1015ec21e2ecSJeff Kirsher } 1016ec21e2ecSJeff Kirsher 1017ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr) 1018ca0c88c2SBen Hutchings { 1019ca0c88c2SBen Hutchings struct hwtstamp_config config; 1020ca0c88c2SBen Hutchings struct gfar_private *priv = netdev_priv(netdev); 1021ca0c88c2SBen Hutchings 1022ca0c88c2SBen Hutchings config.flags = 0; 1023ca0c88c2SBen Hutchings config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF; 1024ca0c88c2SBen Hutchings config.rx_filter = (priv->hwts_rx_en ? 1025ca0c88c2SBen Hutchings HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE); 1026ca0c88c2SBen Hutchings 1027ca0c88c2SBen Hutchings return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1028ca0c88c2SBen Hutchings -EFAULT : 0; 1029ca0c88c2SBen Hutchings } 1030ca0c88c2SBen Hutchings 1031ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) 1032ec21e2ecSJeff Kirsher { 1033ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1034ec21e2ecSJeff Kirsher 1035ec21e2ecSJeff Kirsher if (!netif_running(dev)) 1036ec21e2ecSJeff Kirsher return -EINVAL; 1037ec21e2ecSJeff Kirsher 1038ec21e2ecSJeff Kirsher if (cmd == SIOCSHWTSTAMP) 1039ca0c88c2SBen Hutchings return gfar_hwtstamp_set(dev, rq); 1040ca0c88c2SBen Hutchings if (cmd == SIOCGHWTSTAMP) 1041ca0c88c2SBen Hutchings return gfar_hwtstamp_get(dev, rq); 1042ec21e2ecSJeff Kirsher 1043ec21e2ecSJeff Kirsher if (!priv->phydev) 1044ec21e2ecSJeff Kirsher return -ENODEV; 1045ec21e2ecSJeff Kirsher 1046ec21e2ecSJeff Kirsher return phy_mii_ioctl(priv->phydev, rq, cmd); 1047ec21e2ecSJeff Kirsher } 1048ec21e2ecSJeff Kirsher 1049ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar, 1050ec21e2ecSJeff Kirsher u32 class) 1051ec21e2ecSJeff Kirsher { 1052ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 1053ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 1054ec21e2ecSJeff Kirsher 1055ec21e2ecSJeff Kirsher rqfar--; 1056ec21e2ecSJeff Kirsher rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT; 1057ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1058ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1059ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1060ec21e2ecSJeff Kirsher 1061ec21e2ecSJeff Kirsher rqfar--; 1062ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 1063ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1064ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1065ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1066ec21e2ecSJeff Kirsher 1067ec21e2ecSJeff Kirsher rqfar--; 1068ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND; 1069ec21e2ecSJeff Kirsher rqfpr = class; 1070ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1071ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1072ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1073ec21e2ecSJeff Kirsher 1074ec21e2ecSJeff Kirsher rqfar--; 1075ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND; 1076ec21e2ecSJeff Kirsher rqfpr = class; 1077ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1078ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1079ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1080ec21e2ecSJeff Kirsher 1081ec21e2ecSJeff Kirsher return rqfar; 1082ec21e2ecSJeff Kirsher } 1083ec21e2ecSJeff Kirsher 1084ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv) 1085ec21e2ecSJeff Kirsher { 1086ec21e2ecSJeff Kirsher int i = 0x0; 1087ec21e2ecSJeff Kirsher u32 rqfar = MAX_FILER_IDX; 1088ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 1089ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 1090ec21e2ecSJeff Kirsher 1091ec21e2ecSJeff Kirsher /* Default rule */ 1092ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_MATCH; 1093ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1094ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1095ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1096ec21e2ecSJeff Kirsher 1097ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6); 1098ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP); 1099ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP); 1100ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4); 1101ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP); 1102ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP); 1103ec21e2ecSJeff Kirsher 1104ec21e2ecSJeff Kirsher /* cur_filer_idx indicated the first non-masked rule */ 1105ec21e2ecSJeff Kirsher priv->cur_filer_idx = rqfar; 1106ec21e2ecSJeff Kirsher 1107ec21e2ecSJeff Kirsher /* Rest are masked rules */ 1108ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 1109ec21e2ecSJeff Kirsher for (i = 0; i < rqfar; i++) { 1110ec21e2ecSJeff Kirsher priv->ftp_rqfcr[i] = rqfcr; 1111ec21e2ecSJeff Kirsher priv->ftp_rqfpr[i] = rqfpr; 1112ec21e2ecSJeff Kirsher gfar_write_filer(priv, i, rqfcr, rqfpr); 1113ec21e2ecSJeff Kirsher } 1114ec21e2ecSJeff Kirsher } 1115ec21e2ecSJeff Kirsher 1116d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC 11172969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv) 1118ec21e2ecSJeff Kirsher { 1119ec21e2ecSJeff Kirsher unsigned int pvr = mfspr(SPRN_PVR); 1120ec21e2ecSJeff Kirsher unsigned int svr = mfspr(SPRN_SVR); 1121ec21e2ecSJeff Kirsher unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */ 1122ec21e2ecSJeff Kirsher unsigned int rev = svr & 0xffff; 1123ec21e2ecSJeff Kirsher 1124ec21e2ecSJeff Kirsher /* MPC8313 Rev 2.0 and higher; All MPC837x */ 1125ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) || 1126ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1127ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_74; 1128ec21e2ecSJeff Kirsher 1129ec21e2ecSJeff Kirsher /* MPC8313 and MPC837x all rev */ 1130ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0) || 1131ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1132ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_76; 1133ec21e2ecSJeff Kirsher 11342969b1f7SClaudiu Manoil /* MPC8313 Rev < 2.0 */ 11352969b1f7SClaudiu Manoil if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) 1136ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_12; 11372969b1f7SClaudiu Manoil } 11382969b1f7SClaudiu Manoil 11392969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv) 11402969b1f7SClaudiu Manoil { 11412969b1f7SClaudiu Manoil unsigned int svr = mfspr(SPRN_SVR); 11422969b1f7SClaudiu Manoil 11432969b1f7SClaudiu Manoil if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20)) 11442969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_12; 114553fad773SClaudiu Manoil if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) || 114653fad773SClaudiu Manoil ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20))) 114753fad773SClaudiu Manoil priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */ 11482969b1f7SClaudiu Manoil } 1149d6ef0bccSClaudiu Manoil #endif 11502969b1f7SClaudiu Manoil 11512969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv) 11522969b1f7SClaudiu Manoil { 11532969b1f7SClaudiu Manoil struct device *dev = &priv->ofdev->dev; 11542969b1f7SClaudiu Manoil 11552969b1f7SClaudiu Manoil /* no plans to fix */ 11562969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_A002; 11572969b1f7SClaudiu Manoil 1158d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC 11592969b1f7SClaudiu Manoil if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2)) 11602969b1f7SClaudiu Manoil __gfar_detect_errata_85xx(priv); 11612969b1f7SClaudiu Manoil else /* non-mpc85xx parts, i.e. e300 core based */ 11622969b1f7SClaudiu Manoil __gfar_detect_errata_83xx(priv); 1163d6ef0bccSClaudiu Manoil #endif 1164ec21e2ecSJeff Kirsher 1165ec21e2ecSJeff Kirsher if (priv->errata) 1166ec21e2ecSJeff Kirsher dev_info(dev, "enabled errata workarounds, flags: 0x%x\n", 1167ec21e2ecSJeff Kirsher priv->errata); 1168ec21e2ecSJeff Kirsher } 1169ec21e2ecSJeff Kirsher 11700851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv) 1171ec21e2ecSJeff Kirsher { 117220862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1173a328ac92SClaudiu Manoil u32 tempval; 1174ec21e2ecSJeff Kirsher 1175ec21e2ecSJeff Kirsher /* Reset MAC layer */ 1176ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, MACCFG1_SOFT_RESET); 1177ec21e2ecSJeff Kirsher 1178ec21e2ecSJeff Kirsher /* We need to delay at least 3 TX clocks */ 1179a328ac92SClaudiu Manoil udelay(3); 1180ec21e2ecSJeff Kirsher 118123402bddSClaudiu Manoil /* the soft reset bit is not self-resetting, so we need to 118223402bddSClaudiu Manoil * clear it before resuming normal operation 118323402bddSClaudiu Manoil */ 118420862788SClaudiu Manoil gfar_write(®s->maccfg1, 0); 1185ec21e2ecSJeff Kirsher 1186a328ac92SClaudiu Manoil udelay(3); 1187a328ac92SClaudiu Manoil 118888302648SClaudiu Manoil /* Compute rx_buff_size based on config flags */ 118988302648SClaudiu Manoil gfar_rx_buff_size_config(priv); 119088302648SClaudiu Manoil 119188302648SClaudiu Manoil /* Initialize the max receive frame/buffer lengths */ 119288302648SClaudiu Manoil gfar_write(®s->maxfrm, priv->rx_buffer_size); 1193a328ac92SClaudiu Manoil gfar_write(®s->mrblr, priv->rx_buffer_size); 1194a328ac92SClaudiu Manoil 1195a328ac92SClaudiu Manoil /* Initialize the Minimum Frame Length Register */ 1196a328ac92SClaudiu Manoil gfar_write(®s->minflr, MINFLR_INIT_SETTINGS); 1197a328ac92SClaudiu Manoil 1198ec21e2ecSJeff Kirsher /* Initialize MACCFG2. */ 1199ec21e2ecSJeff Kirsher tempval = MACCFG2_INIT_SETTINGS; 120088302648SClaudiu Manoil 120188302648SClaudiu Manoil /* If the mtu is larger than the max size for standard 120288302648SClaudiu Manoil * ethernet frames (ie, a jumbo frame), then set maccfg2 120388302648SClaudiu Manoil * to allow huge frames, and to check the length 120488302648SClaudiu Manoil */ 120588302648SClaudiu Manoil if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE || 120688302648SClaudiu Manoil gfar_has_errata(priv, GFAR_ERRATA_74)) 1207ec21e2ecSJeff Kirsher tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK; 120888302648SClaudiu Manoil 1209ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1210ec21e2ecSJeff Kirsher 1211a328ac92SClaudiu Manoil /* Clear mac addr hash registers */ 1212a328ac92SClaudiu Manoil gfar_write(®s->igaddr0, 0); 1213a328ac92SClaudiu Manoil gfar_write(®s->igaddr1, 0); 1214a328ac92SClaudiu Manoil gfar_write(®s->igaddr2, 0); 1215a328ac92SClaudiu Manoil gfar_write(®s->igaddr3, 0); 1216a328ac92SClaudiu Manoil gfar_write(®s->igaddr4, 0); 1217a328ac92SClaudiu Manoil gfar_write(®s->igaddr5, 0); 1218a328ac92SClaudiu Manoil gfar_write(®s->igaddr6, 0); 1219a328ac92SClaudiu Manoil gfar_write(®s->igaddr7, 0); 1220a328ac92SClaudiu Manoil 1221a328ac92SClaudiu Manoil gfar_write(®s->gaddr0, 0); 1222a328ac92SClaudiu Manoil gfar_write(®s->gaddr1, 0); 1223a328ac92SClaudiu Manoil gfar_write(®s->gaddr2, 0); 1224a328ac92SClaudiu Manoil gfar_write(®s->gaddr3, 0); 1225a328ac92SClaudiu Manoil gfar_write(®s->gaddr4, 0); 1226a328ac92SClaudiu Manoil gfar_write(®s->gaddr5, 0); 1227a328ac92SClaudiu Manoil gfar_write(®s->gaddr6, 0); 1228a328ac92SClaudiu Manoil gfar_write(®s->gaddr7, 0); 1229a328ac92SClaudiu Manoil 1230a328ac92SClaudiu Manoil if (priv->extended_hash) 1231a328ac92SClaudiu Manoil gfar_clear_exact_match(priv->ndev); 1232a328ac92SClaudiu Manoil 1233a328ac92SClaudiu Manoil gfar_mac_rx_config(priv); 1234a328ac92SClaudiu Manoil 1235a328ac92SClaudiu Manoil gfar_mac_tx_config(priv); 1236a328ac92SClaudiu Manoil 1237a328ac92SClaudiu Manoil gfar_set_mac_address(priv->ndev); 1238a328ac92SClaudiu Manoil 1239a328ac92SClaudiu Manoil gfar_set_multi(priv->ndev); 1240a328ac92SClaudiu Manoil 1241a328ac92SClaudiu Manoil /* clear ievent and imask before configuring coalescing */ 1242a328ac92SClaudiu Manoil gfar_ints_disable(priv); 1243a328ac92SClaudiu Manoil 1244a328ac92SClaudiu Manoil /* Configure the coalescing support */ 1245a328ac92SClaudiu Manoil gfar_configure_coalescing_all(priv); 1246a328ac92SClaudiu Manoil } 1247a328ac92SClaudiu Manoil 1248a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv) 1249a328ac92SClaudiu Manoil { 1250a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1251a328ac92SClaudiu Manoil u32 attrs; 1252a328ac92SClaudiu Manoil 1253a328ac92SClaudiu Manoil /* Stop the DMA engine now, in case it was running before 1254a328ac92SClaudiu Manoil * (The firmware could have used it, and left it running). 1255a328ac92SClaudiu Manoil */ 1256a328ac92SClaudiu Manoil gfar_halt(priv); 1257a328ac92SClaudiu Manoil 1258a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1259a328ac92SClaudiu Manoil 1260a328ac92SClaudiu Manoil /* Zero out the rmon mib registers if it has them */ 1261a328ac92SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) { 1262a328ac92SClaudiu Manoil memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib)); 1263a328ac92SClaudiu Manoil 1264a328ac92SClaudiu Manoil /* Mask off the CAM interrupts */ 1265a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam1, 0xffffffff); 1266a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam2, 0xffffffff); 1267a328ac92SClaudiu Manoil } 1268a328ac92SClaudiu Manoil 1269ec21e2ecSJeff Kirsher /* Initialize ECNTRL */ 1270ec21e2ecSJeff Kirsher gfar_write(®s->ecntrl, ECNTRL_INIT_SETTINGS); 1271ec21e2ecSJeff Kirsher 127234018fd4SClaudiu Manoil /* Set the extraction length and index */ 127334018fd4SClaudiu Manoil attrs = ATTRELI_EL(priv->rx_stash_size) | 127434018fd4SClaudiu Manoil ATTRELI_EI(priv->rx_stash_index); 127534018fd4SClaudiu Manoil 127634018fd4SClaudiu Manoil gfar_write(®s->attreli, attrs); 127734018fd4SClaudiu Manoil 127834018fd4SClaudiu Manoil /* Start with defaults, and add stashing 127934018fd4SClaudiu Manoil * depending on driver parameters 128034018fd4SClaudiu Manoil */ 128134018fd4SClaudiu Manoil attrs = ATTR_INIT_SETTINGS; 128234018fd4SClaudiu Manoil 128334018fd4SClaudiu Manoil if (priv->bd_stash_en) 128434018fd4SClaudiu Manoil attrs |= ATTR_BDSTASH; 128534018fd4SClaudiu Manoil 128634018fd4SClaudiu Manoil if (priv->rx_stash_size != 0) 128734018fd4SClaudiu Manoil attrs |= ATTR_BUFSTASH; 128834018fd4SClaudiu Manoil 128934018fd4SClaudiu Manoil gfar_write(®s->attr, attrs); 129034018fd4SClaudiu Manoil 129134018fd4SClaudiu Manoil /* FIFO configs */ 129234018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_thr, DEFAULT_FIFO_TX_THR); 129334018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE); 129434018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF); 129534018fd4SClaudiu Manoil 129620862788SClaudiu Manoil /* Program the interrupt steering regs, only for MG devices */ 129720862788SClaudiu Manoil if (priv->num_grps > 1) 129820862788SClaudiu Manoil gfar_write_isrg(priv); 1299ec21e2ecSJeff Kirsher } 1300ec21e2ecSJeff Kirsher 1301898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv) 130220862788SClaudiu Manoil { 130320862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1304ec21e2ecSJeff Kirsher 1305ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) { 1306ec21e2ecSJeff Kirsher priv->extended_hash = 1; 1307ec21e2ecSJeff Kirsher priv->hash_width = 9; 1308ec21e2ecSJeff Kirsher 1309ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->igaddr0; 1310ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->igaddr1; 1311ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->igaddr2; 1312ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->igaddr3; 1313ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->igaddr4; 1314ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->igaddr5; 1315ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->igaddr6; 1316ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->igaddr7; 1317ec21e2ecSJeff Kirsher priv->hash_regs[8] = ®s->gaddr0; 1318ec21e2ecSJeff Kirsher priv->hash_regs[9] = ®s->gaddr1; 1319ec21e2ecSJeff Kirsher priv->hash_regs[10] = ®s->gaddr2; 1320ec21e2ecSJeff Kirsher priv->hash_regs[11] = ®s->gaddr3; 1321ec21e2ecSJeff Kirsher priv->hash_regs[12] = ®s->gaddr4; 1322ec21e2ecSJeff Kirsher priv->hash_regs[13] = ®s->gaddr5; 1323ec21e2ecSJeff Kirsher priv->hash_regs[14] = ®s->gaddr6; 1324ec21e2ecSJeff Kirsher priv->hash_regs[15] = ®s->gaddr7; 1325ec21e2ecSJeff Kirsher 1326ec21e2ecSJeff Kirsher } else { 1327ec21e2ecSJeff Kirsher priv->extended_hash = 0; 1328ec21e2ecSJeff Kirsher priv->hash_width = 8; 1329ec21e2ecSJeff Kirsher 1330ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->gaddr0; 1331ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->gaddr1; 1332ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->gaddr2; 1333ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->gaddr3; 1334ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->gaddr4; 1335ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->gaddr5; 1336ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->gaddr6; 1337ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->gaddr7; 1338ec21e2ecSJeff Kirsher } 133920862788SClaudiu Manoil } 134020862788SClaudiu Manoil 134120862788SClaudiu Manoil /* Set up the ethernet device structure, private data, 134220862788SClaudiu Manoil * and anything else we need before we start 134320862788SClaudiu Manoil */ 134420862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev) 134520862788SClaudiu Manoil { 134620862788SClaudiu Manoil struct net_device *dev = NULL; 134720862788SClaudiu Manoil struct gfar_private *priv = NULL; 134820862788SClaudiu Manoil int err = 0, i; 134920862788SClaudiu Manoil 135020862788SClaudiu Manoil err = gfar_of_init(ofdev, &dev); 135120862788SClaudiu Manoil 135220862788SClaudiu Manoil if (err) 135320862788SClaudiu Manoil return err; 135420862788SClaudiu Manoil 135520862788SClaudiu Manoil priv = netdev_priv(dev); 135620862788SClaudiu Manoil priv->ndev = dev; 135720862788SClaudiu Manoil priv->ofdev = ofdev; 135820862788SClaudiu Manoil priv->dev = &ofdev->dev; 135920862788SClaudiu Manoil SET_NETDEV_DEV(dev, &ofdev->dev); 136020862788SClaudiu Manoil 136120862788SClaudiu Manoil spin_lock_init(&priv->bflock); 136220862788SClaudiu Manoil INIT_WORK(&priv->reset_task, gfar_reset_task); 136320862788SClaudiu Manoil 136420862788SClaudiu Manoil platform_set_drvdata(ofdev, priv); 136520862788SClaudiu Manoil 136620862788SClaudiu Manoil gfar_detect_errata(priv); 136720862788SClaudiu Manoil 136820862788SClaudiu Manoil /* Set the dev->base_addr to the gfar reg region */ 136920862788SClaudiu Manoil dev->base_addr = (unsigned long) priv->gfargrp[0].regs; 137020862788SClaudiu Manoil 137120862788SClaudiu Manoil /* Fill in the dev structure */ 137220862788SClaudiu Manoil dev->watchdog_timeo = TX_TIMEOUT; 137320862788SClaudiu Manoil dev->mtu = 1500; 137420862788SClaudiu Manoil dev->netdev_ops = &gfar_netdev_ops; 137520862788SClaudiu Manoil dev->ethtool_ops = &gfar_ethtool_ops; 137620862788SClaudiu Manoil 137720862788SClaudiu Manoil /* Register for napi ...We are registering NAPI for each grp */ 1378aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 137971ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 138071ff9e3dSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 138171ff9e3dSClaudiu Manoil gfar_poll_rx_sq, GFAR_DEV_WEIGHT); 138271ff9e3dSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_tx, 138371ff9e3dSClaudiu Manoil gfar_poll_tx_sq, 2); 138471ff9e3dSClaudiu Manoil } else { 1385aeb12c5eSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 1386aeb12c5eSClaudiu Manoil gfar_poll_rx, GFAR_DEV_WEIGHT); 1387aeb12c5eSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_tx, 1388aeb12c5eSClaudiu Manoil gfar_poll_tx, 2); 1389aeb12c5eSClaudiu Manoil } 1390aeb12c5eSClaudiu Manoil } 139120862788SClaudiu Manoil 139220862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) { 139320862788SClaudiu Manoil dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG | 139420862788SClaudiu Manoil NETIF_F_RXCSUM; 139520862788SClaudiu Manoil dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | 139620862788SClaudiu Manoil NETIF_F_RXCSUM | NETIF_F_HIGHDMA; 139720862788SClaudiu Manoil } 139820862788SClaudiu Manoil 139920862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) { 140020862788SClaudiu Manoil dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | 140120862788SClaudiu Manoil NETIF_F_HW_VLAN_CTAG_RX; 140220862788SClaudiu Manoil dev->features |= NETIF_F_HW_VLAN_CTAG_RX; 140320862788SClaudiu Manoil } 140420862788SClaudiu Manoil 14053d23a05cSClaudiu Manoil dev->priv_flags |= IFF_LIVE_ADDR_CHANGE; 14063d23a05cSClaudiu Manoil 140720862788SClaudiu Manoil gfar_init_addr_hash_table(priv); 1408ec21e2ecSJeff Kirsher 1409532c37bcSClaudiu Manoil /* Insert receive time stamps into padding alignment bytes */ 1410532c37bcSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1411532c37bcSClaudiu Manoil priv->padding = 8; 1412ec21e2ecSJeff Kirsher 1413ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_IP_CSUM || 1414ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1415bee9e58cSWu Jiajun-B06378 dev->needed_headroom = GMAC_FCB_LEN; 1416ec21e2ecSJeff Kirsher 1417ec21e2ecSJeff Kirsher priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE; 1418ec21e2ecSJeff Kirsher 1419ec21e2ecSJeff Kirsher /* Initializing some of the rx/tx queue level parameters */ 1420ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1421ec21e2ecSJeff Kirsher priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE; 1422ec21e2ecSJeff Kirsher priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE; 1423ec21e2ecSJeff Kirsher priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE; 1424ec21e2ecSJeff Kirsher priv->tx_queue[i]->txic = DEFAULT_TXIC; 1425ec21e2ecSJeff Kirsher } 1426ec21e2ecSJeff Kirsher 1427ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1428ec21e2ecSJeff Kirsher priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE; 1429ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE; 1430ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxic = DEFAULT_RXIC; 1431ec21e2ecSJeff Kirsher } 1432ec21e2ecSJeff Kirsher 1433ec21e2ecSJeff Kirsher /* always enable rx filer */ 1434ec21e2ecSJeff Kirsher priv->rx_filer_enable = 1; 1435ec21e2ecSJeff Kirsher /* Enable most messages by default */ 1436ec21e2ecSJeff Kirsher priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1; 1437b98b8babSClaudiu Manoil /* use pritority h/w tx queue scheduling for single queue devices */ 1438b98b8babSClaudiu Manoil if (priv->num_tx_queues == 1) 1439b98b8babSClaudiu Manoil priv->prio_sched_en = 1; 1440ec21e2ecSJeff Kirsher 14410851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 14420851133bSClaudiu Manoil 1443a328ac92SClaudiu Manoil gfar_hw_init(priv); 1444ec21e2ecSJeff Kirsher 1445d4c642eaSFabio Estevam /* Carrier starts down, phylib will bring it up */ 1446d4c642eaSFabio Estevam netif_carrier_off(dev); 1447d4c642eaSFabio Estevam 1448ec21e2ecSJeff Kirsher err = register_netdev(dev); 1449ec21e2ecSJeff Kirsher 1450ec21e2ecSJeff Kirsher if (err) { 1451ec21e2ecSJeff Kirsher pr_err("%s: Cannot register net device, aborting\n", dev->name); 1452ec21e2ecSJeff Kirsher goto register_fail; 1453ec21e2ecSJeff Kirsher } 1454ec21e2ecSJeff Kirsher 1455ec21e2ecSJeff Kirsher device_init_wakeup(&dev->dev, 1456bc4598bcSJan Ceuleers priv->device_flags & 1457bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1458ec21e2ecSJeff Kirsher 1459ec21e2ecSJeff Kirsher /* fill out IRQ number and name fields */ 1460ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1461ee873fdaSClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[i]; 1462ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1463ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s", 14640015e551SJoe Perches dev->name, "_g", '0' + i, "_tx"); 1465ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s", 14660015e551SJoe Perches dev->name, "_g", '0' + i, "_rx"); 1467ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s", 14680015e551SJoe Perches dev->name, "_g", '0' + i, "_er"); 1469ec21e2ecSJeff Kirsher } else 1470ee873fdaSClaudiu Manoil strcpy(gfar_irq(grp, TX)->name, dev->name); 1471ec21e2ecSJeff Kirsher } 1472ec21e2ecSJeff Kirsher 1473ec21e2ecSJeff Kirsher /* Initialize the filer table */ 1474ec21e2ecSJeff Kirsher gfar_init_filer_table(priv); 1475ec21e2ecSJeff Kirsher 1476ec21e2ecSJeff Kirsher /* Print out the device info */ 1477ec21e2ecSJeff Kirsher netdev_info(dev, "mac: %pM\n", dev->dev_addr); 1478ec21e2ecSJeff Kirsher 14790977f817SJan Ceuleers /* Even more device info helps when determining which kernel 14800977f817SJan Ceuleers * provided which set of benchmarks. 14810977f817SJan Ceuleers */ 1482ec21e2ecSJeff Kirsher netdev_info(dev, "Running with NAPI enabled\n"); 1483ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 1484ec21e2ecSJeff Kirsher netdev_info(dev, "RX BD ring size for Q[%d]: %d\n", 1485ec21e2ecSJeff Kirsher i, priv->rx_queue[i]->rx_ring_size); 1486ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 1487ec21e2ecSJeff Kirsher netdev_info(dev, "TX BD ring size for Q[%d]: %d\n", 1488ec21e2ecSJeff Kirsher i, priv->tx_queue[i]->tx_ring_size); 1489ec21e2ecSJeff Kirsher 1490ec21e2ecSJeff Kirsher return 0; 1491ec21e2ecSJeff Kirsher 1492ec21e2ecSJeff Kirsher register_fail: 1493ec21e2ecSJeff Kirsher unmap_group_regs(priv); 149420862788SClaudiu Manoil gfar_free_rx_queues(priv); 149520862788SClaudiu Manoil gfar_free_tx_queues(priv); 1496ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1497ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1498ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1499ec21e2ecSJeff Kirsher return err; 1500ec21e2ecSJeff Kirsher } 1501ec21e2ecSJeff Kirsher 1502ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev) 1503ec21e2ecSJeff Kirsher { 15048513fbd8SJingoo Han struct gfar_private *priv = platform_get_drvdata(ofdev); 1505ec21e2ecSJeff Kirsher 1506ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1507ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1508ec21e2ecSJeff Kirsher 1509ec21e2ecSJeff Kirsher unregister_netdev(priv->ndev); 1510ec21e2ecSJeff Kirsher unmap_group_regs(priv); 151120862788SClaudiu Manoil gfar_free_rx_queues(priv); 151220862788SClaudiu Manoil gfar_free_tx_queues(priv); 1513ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1514ec21e2ecSJeff Kirsher 1515ec21e2ecSJeff Kirsher return 0; 1516ec21e2ecSJeff Kirsher } 1517ec21e2ecSJeff Kirsher 1518ec21e2ecSJeff Kirsher #ifdef CONFIG_PM 1519ec21e2ecSJeff Kirsher 1520ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev) 1521ec21e2ecSJeff Kirsher { 1522ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1523ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1524ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1525ec21e2ecSJeff Kirsher unsigned long flags; 1526ec21e2ecSJeff Kirsher u32 tempval; 1527ec21e2ecSJeff Kirsher 1528ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1529bc4598bcSJan Ceuleers (priv->device_flags & 1530bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1531ec21e2ecSJeff Kirsher 1532ec21e2ecSJeff Kirsher netif_device_detach(ndev); 1533ec21e2ecSJeff Kirsher 1534ec21e2ecSJeff Kirsher if (netif_running(ndev)) { 1535ec21e2ecSJeff Kirsher 1536ec21e2ecSJeff Kirsher local_irq_save(flags); 1537ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1538ec21e2ecSJeff Kirsher 1539c10650b6SClaudiu Manoil gfar_halt_nodisable(priv); 1540ec21e2ecSJeff Kirsher 1541ec21e2ecSJeff Kirsher /* Disable Tx, and Rx if wake-on-LAN is disabled. */ 1542ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1543ec21e2ecSJeff Kirsher 1544ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_TX_EN; 1545ec21e2ecSJeff Kirsher 1546ec21e2ecSJeff Kirsher if (!magic_packet) 1547ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_RX_EN; 1548ec21e2ecSJeff Kirsher 1549ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1550ec21e2ecSJeff Kirsher 1551ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1552ec21e2ecSJeff Kirsher local_irq_restore(flags); 1553ec21e2ecSJeff Kirsher 1554ec21e2ecSJeff Kirsher disable_napi(priv); 1555ec21e2ecSJeff Kirsher 1556ec21e2ecSJeff Kirsher if (magic_packet) { 1557ec21e2ecSJeff Kirsher /* Enable interrupt on Magic Packet */ 1558ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_MAG); 1559ec21e2ecSJeff Kirsher 1560ec21e2ecSJeff Kirsher /* Enable Magic Packet mode */ 1561ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1562ec21e2ecSJeff Kirsher tempval |= MACCFG2_MPEN; 1563ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1564ec21e2ecSJeff Kirsher } else { 1565ec21e2ecSJeff Kirsher phy_stop(priv->phydev); 1566ec21e2ecSJeff Kirsher } 1567ec21e2ecSJeff Kirsher } 1568ec21e2ecSJeff Kirsher 1569ec21e2ecSJeff Kirsher return 0; 1570ec21e2ecSJeff Kirsher } 1571ec21e2ecSJeff Kirsher 1572ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev) 1573ec21e2ecSJeff Kirsher { 1574ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1575ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1576ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1577ec21e2ecSJeff Kirsher unsigned long flags; 1578ec21e2ecSJeff Kirsher u32 tempval; 1579ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1580bc4598bcSJan Ceuleers (priv->device_flags & 1581bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1582ec21e2ecSJeff Kirsher 1583ec21e2ecSJeff Kirsher if (!netif_running(ndev)) { 1584ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1585ec21e2ecSJeff Kirsher return 0; 1586ec21e2ecSJeff Kirsher } 1587ec21e2ecSJeff Kirsher 1588ec21e2ecSJeff Kirsher if (!magic_packet && priv->phydev) 1589ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1590ec21e2ecSJeff Kirsher 1591ec21e2ecSJeff Kirsher /* Disable Magic Packet mode, in case something 1592ec21e2ecSJeff Kirsher * else woke us up. 1593ec21e2ecSJeff Kirsher */ 1594ec21e2ecSJeff Kirsher local_irq_save(flags); 1595ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1596ec21e2ecSJeff Kirsher 1597ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1598ec21e2ecSJeff Kirsher tempval &= ~MACCFG2_MPEN; 1599ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1600ec21e2ecSJeff Kirsher 1601c10650b6SClaudiu Manoil gfar_start(priv); 1602ec21e2ecSJeff Kirsher 1603ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1604ec21e2ecSJeff Kirsher local_irq_restore(flags); 1605ec21e2ecSJeff Kirsher 1606ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1607ec21e2ecSJeff Kirsher 1608ec21e2ecSJeff Kirsher enable_napi(priv); 1609ec21e2ecSJeff Kirsher 1610ec21e2ecSJeff Kirsher return 0; 1611ec21e2ecSJeff Kirsher } 1612ec21e2ecSJeff Kirsher 1613ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev) 1614ec21e2ecSJeff Kirsher { 1615ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1616ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1617ec21e2ecSJeff Kirsher 1618103cdd1dSWang Dongsheng if (!netif_running(ndev)) { 1619103cdd1dSWang Dongsheng netif_device_attach(ndev); 1620103cdd1dSWang Dongsheng 1621ec21e2ecSJeff Kirsher return 0; 1622103cdd1dSWang Dongsheng } 1623ec21e2ecSJeff Kirsher 162476f31e8bSClaudiu Manoil gfar_init_bds(ndev); 16251eb8f7a7SClaudiu Manoil 1626a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1627a328ac92SClaudiu Manoil 1628a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 1629a328ac92SClaudiu Manoil 1630c10650b6SClaudiu Manoil gfar_start(priv); 1631ec21e2ecSJeff Kirsher 1632ec21e2ecSJeff Kirsher priv->oldlink = 0; 1633ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1634ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1635ec21e2ecSJeff Kirsher 1636ec21e2ecSJeff Kirsher if (priv->phydev) 1637ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1638ec21e2ecSJeff Kirsher 1639ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1640ec21e2ecSJeff Kirsher enable_napi(priv); 1641ec21e2ecSJeff Kirsher 1642ec21e2ecSJeff Kirsher return 0; 1643ec21e2ecSJeff Kirsher } 1644ec21e2ecSJeff Kirsher 1645ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = { 1646ec21e2ecSJeff Kirsher .suspend = gfar_suspend, 1647ec21e2ecSJeff Kirsher .resume = gfar_resume, 1648ec21e2ecSJeff Kirsher .freeze = gfar_suspend, 1649ec21e2ecSJeff Kirsher .thaw = gfar_resume, 1650ec21e2ecSJeff Kirsher .restore = gfar_restore, 1651ec21e2ecSJeff Kirsher }; 1652ec21e2ecSJeff Kirsher 1653ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops) 1654ec21e2ecSJeff Kirsher 1655ec21e2ecSJeff Kirsher #else 1656ec21e2ecSJeff Kirsher 1657ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL 1658ec21e2ecSJeff Kirsher 1659ec21e2ecSJeff Kirsher #endif 1660ec21e2ecSJeff Kirsher 1661ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface 1662ec21e2ecSJeff Kirsher * connects it to the PHY. 1663ec21e2ecSJeff Kirsher */ 1664ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev) 1665ec21e2ecSJeff Kirsher { 1666ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1667ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1668ec21e2ecSJeff Kirsher u32 ecntrl; 1669ec21e2ecSJeff Kirsher 1670ec21e2ecSJeff Kirsher ecntrl = gfar_read(®s->ecntrl); 1671ec21e2ecSJeff Kirsher 1672ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_SGMII_MODE) 1673ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_SGMII; 1674ec21e2ecSJeff Kirsher 1675ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_TBI_MODE) { 1676ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) 1677ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RTBI; 1678ec21e2ecSJeff Kirsher else 1679ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_TBI; 1680ec21e2ecSJeff Kirsher } 1681ec21e2ecSJeff Kirsher 1682ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) { 1683bc4598bcSJan Ceuleers if (ecntrl & ECNTRL_REDUCED_MII_MODE) { 1684ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RMII; 1685bc4598bcSJan Ceuleers } 1686ec21e2ecSJeff Kirsher else { 1687ec21e2ecSJeff Kirsher phy_interface_t interface = priv->interface; 1688ec21e2ecSJeff Kirsher 16890977f817SJan Ceuleers /* This isn't autodetected right now, so it must 1690ec21e2ecSJeff Kirsher * be set by the device tree or platform code. 1691ec21e2ecSJeff Kirsher */ 1692ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_RGMII_ID) 1693ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII_ID; 1694ec21e2ecSJeff Kirsher 1695ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII; 1696ec21e2ecSJeff Kirsher } 1697ec21e2ecSJeff Kirsher } 1698ec21e2ecSJeff Kirsher 1699ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT) 1700ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_GMII; 1701ec21e2ecSJeff Kirsher 1702ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_MII; 1703ec21e2ecSJeff Kirsher } 1704ec21e2ecSJeff Kirsher 1705ec21e2ecSJeff Kirsher 1706ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY. 1707ec21e2ecSJeff Kirsher * Returns 0 on success. 1708ec21e2ecSJeff Kirsher */ 1709ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev) 1710ec21e2ecSJeff Kirsher { 1711ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1712ec21e2ecSJeff Kirsher uint gigabit_support = 1713ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ? 171423402bddSClaudiu Manoil GFAR_SUPPORTED_GBIT : 0; 1715ec21e2ecSJeff Kirsher phy_interface_t interface; 1716ec21e2ecSJeff Kirsher 1717ec21e2ecSJeff Kirsher priv->oldlink = 0; 1718ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1719ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1720ec21e2ecSJeff Kirsher 1721ec21e2ecSJeff Kirsher interface = gfar_get_interface(dev); 1722ec21e2ecSJeff Kirsher 1723ec21e2ecSJeff Kirsher priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0, 1724ec21e2ecSJeff Kirsher interface); 1725ec21e2ecSJeff Kirsher if (!priv->phydev) { 1726ec21e2ecSJeff Kirsher dev_err(&dev->dev, "could not attach to PHY\n"); 1727ec21e2ecSJeff Kirsher return -ENODEV; 1728ec21e2ecSJeff Kirsher } 1729ec21e2ecSJeff Kirsher 1730ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_SGMII) 1731ec21e2ecSJeff Kirsher gfar_configure_serdes(dev); 1732ec21e2ecSJeff Kirsher 1733ec21e2ecSJeff Kirsher /* Remove any features not supported by the controller */ 1734ec21e2ecSJeff Kirsher priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support); 1735ec21e2ecSJeff Kirsher priv->phydev->advertising = priv->phydev->supported; 1736ec21e2ecSJeff Kirsher 1737cf987afcSPavaluca Matei-B46610 /* Add support for flow control, but don't advertise it by default */ 1738cf987afcSPavaluca Matei-B46610 priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause); 1739cf987afcSPavaluca Matei-B46610 1740ec21e2ecSJeff Kirsher return 0; 1741ec21e2ecSJeff Kirsher } 1742ec21e2ecSJeff Kirsher 17430977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the 1744ec21e2ecSJeff Kirsher * SERDES lynx PHY on the chip. We communicate with this PHY 1745ec21e2ecSJeff Kirsher * through the MDIO bus on each controller, treating it as a 1746ec21e2ecSJeff Kirsher * "normal" PHY at the address found in the TBIPA register. We assume 1747ec21e2ecSJeff Kirsher * that the TBIPA register is valid. Either the MDIO bus code will set 1748ec21e2ecSJeff Kirsher * it to a value that doesn't conflict with other PHYs on the bus, or the 1749ec21e2ecSJeff Kirsher * value doesn't matter, as there are no other PHYs on the bus. 1750ec21e2ecSJeff Kirsher */ 1751ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev) 1752ec21e2ecSJeff Kirsher { 1753ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1754ec21e2ecSJeff Kirsher struct phy_device *tbiphy; 1755ec21e2ecSJeff Kirsher 1756ec21e2ecSJeff Kirsher if (!priv->tbi_node) { 1757ec21e2ecSJeff Kirsher dev_warn(&dev->dev, "error: SGMII mode requires that the " 1758ec21e2ecSJeff Kirsher "device tree specify a tbi-handle\n"); 1759ec21e2ecSJeff Kirsher return; 1760ec21e2ecSJeff Kirsher } 1761ec21e2ecSJeff Kirsher 1762ec21e2ecSJeff Kirsher tbiphy = of_phy_find_device(priv->tbi_node); 1763ec21e2ecSJeff Kirsher if (!tbiphy) { 1764ec21e2ecSJeff Kirsher dev_err(&dev->dev, "error: Could not get TBI device\n"); 1765ec21e2ecSJeff Kirsher return; 1766ec21e2ecSJeff Kirsher } 1767ec21e2ecSJeff Kirsher 17680977f817SJan Ceuleers /* If the link is already up, we must already be ok, and don't need to 1769ec21e2ecSJeff Kirsher * configure and reset the TBI<->SerDes link. Maybe U-Boot configured 1770ec21e2ecSJeff Kirsher * everything for us? Resetting it takes the link down and requires 1771ec21e2ecSJeff Kirsher * several seconds for it to come back. 1772ec21e2ecSJeff Kirsher */ 1773ec21e2ecSJeff Kirsher if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) 1774ec21e2ecSJeff Kirsher return; 1775ec21e2ecSJeff Kirsher 1776ec21e2ecSJeff Kirsher /* Single clk mode, mii mode off(for serdes communication) */ 1777ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT); 1778ec21e2ecSJeff Kirsher 1779ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_ADVERTISE, 1780ec21e2ecSJeff Kirsher ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE | 1781ec21e2ecSJeff Kirsher ADVERTISE_1000XPSE_ASYM); 1782ec21e2ecSJeff Kirsher 1783bc4598bcSJan Ceuleers phy_write(tbiphy, MII_BMCR, 1784bc4598bcSJan Ceuleers BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX | 1785bc4598bcSJan Ceuleers BMCR_SPEED1000); 1786ec21e2ecSJeff Kirsher } 1787ec21e2ecSJeff Kirsher 1788ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv) 1789ec21e2ecSJeff Kirsher { 1790ec21e2ecSJeff Kirsher u32 res; 1791ec21e2ecSJeff Kirsher 17920977f817SJan Ceuleers /* Normaly TSEC should not hang on GRS commands, so we should 1793ec21e2ecSJeff Kirsher * actually wait for IEVENT_GRSC flag. 1794ec21e2ecSJeff Kirsher */ 1795ad3660c2SClaudiu Manoil if (!gfar_has_errata(priv, GFAR_ERRATA_A002)) 1796ec21e2ecSJeff Kirsher return 0; 1797ec21e2ecSJeff Kirsher 17980977f817SJan Ceuleers /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are 1799ec21e2ecSJeff Kirsher * the same as bits 23-30, the eTSEC Rx is assumed to be idle 1800ec21e2ecSJeff Kirsher * and the Rx can be safely reset. 1801ec21e2ecSJeff Kirsher */ 1802ec21e2ecSJeff Kirsher res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c); 1803ec21e2ecSJeff Kirsher res &= 0x7f807f80; 1804ec21e2ecSJeff Kirsher if ((res & 0xffff) == (res >> 16)) 1805ec21e2ecSJeff Kirsher return 1; 1806ec21e2ecSJeff Kirsher 1807ec21e2ecSJeff Kirsher return 0; 1808ec21e2ecSJeff Kirsher } 1809ec21e2ecSJeff Kirsher 1810ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1811c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv) 1812ec21e2ecSJeff Kirsher { 1813efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1814ec21e2ecSJeff Kirsher u32 tempval; 1815a4feee89SClaudiu Manoil unsigned int timeout; 1816a4feee89SClaudiu Manoil int stopped; 1817ec21e2ecSJeff Kirsher 1818efeddce7SClaudiu Manoil gfar_ints_disable(priv); 1819ec21e2ecSJeff Kirsher 1820a4feee89SClaudiu Manoil if (gfar_is_dma_stopped(priv)) 1821a4feee89SClaudiu Manoil return; 1822a4feee89SClaudiu Manoil 1823ec21e2ecSJeff Kirsher /* Stop the DMA, and wait for it to stop */ 1824ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1825ec21e2ecSJeff Kirsher tempval |= (DMACTRL_GRS | DMACTRL_GTS); 1826ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1827ec21e2ecSJeff Kirsher 1828a4feee89SClaudiu Manoil retry: 1829a4feee89SClaudiu Manoil timeout = 1000; 1830a4feee89SClaudiu Manoil while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) { 1831a4feee89SClaudiu Manoil cpu_relax(); 1832a4feee89SClaudiu Manoil timeout--; 1833ec21e2ecSJeff Kirsher } 1834a4feee89SClaudiu Manoil 1835a4feee89SClaudiu Manoil if (!timeout) 1836a4feee89SClaudiu Manoil stopped = gfar_is_dma_stopped(priv); 1837a4feee89SClaudiu Manoil 1838a4feee89SClaudiu Manoil if (!stopped && !gfar_is_rx_dma_stopped(priv) && 1839a4feee89SClaudiu Manoil !__gfar_is_rx_idle(priv)) 1840a4feee89SClaudiu Manoil goto retry; 1841ec21e2ecSJeff Kirsher } 1842ec21e2ecSJeff Kirsher 1843ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1844c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv) 1845ec21e2ecSJeff Kirsher { 1846ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1847ec21e2ecSJeff Kirsher u32 tempval; 1848ec21e2ecSJeff Kirsher 1849c10650b6SClaudiu Manoil /* Dissable the Rx/Tx hw queues */ 1850c10650b6SClaudiu Manoil gfar_write(®s->rqueue, 0); 1851c10650b6SClaudiu Manoil gfar_write(®s->tqueue, 0); 1852ec21e2ecSJeff Kirsher 1853c10650b6SClaudiu Manoil mdelay(10); 1854c10650b6SClaudiu Manoil 1855c10650b6SClaudiu Manoil gfar_halt_nodisable(priv); 1856c10650b6SClaudiu Manoil 1857c10650b6SClaudiu Manoil /* Disable Rx/Tx DMA */ 1858ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1859ec21e2ecSJeff Kirsher tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN); 1860ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1861ec21e2ecSJeff Kirsher } 1862ec21e2ecSJeff Kirsher 1863ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev) 1864ec21e2ecSJeff Kirsher { 1865ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1866ec21e2ecSJeff Kirsher 18670851133bSClaudiu Manoil netif_tx_stop_all_queues(dev); 1868ec21e2ecSJeff Kirsher 18694e857c58SPeter Zijlstra smp_mb__before_atomic(); 18700851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 18714e857c58SPeter Zijlstra smp_mb__after_atomic(); 1872ec21e2ecSJeff Kirsher 18730851133bSClaudiu Manoil disable_napi(priv); 1874ec21e2ecSJeff Kirsher 18750851133bSClaudiu Manoil /* disable ints and gracefully shut down Rx/Tx DMA */ 1876c10650b6SClaudiu Manoil gfar_halt(priv); 1877ec21e2ecSJeff Kirsher 18780851133bSClaudiu Manoil phy_stop(priv->phydev); 1879ec21e2ecSJeff Kirsher 1880ec21e2ecSJeff Kirsher free_skb_resources(priv); 1881ec21e2ecSJeff Kirsher } 1882ec21e2ecSJeff Kirsher 1883ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue) 1884ec21e2ecSJeff Kirsher { 1885ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 1886ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(tx_queue->dev); 1887ec21e2ecSJeff Kirsher int i, j; 1888ec21e2ecSJeff Kirsher 1889ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 1890ec21e2ecSJeff Kirsher 1891ec21e2ecSJeff Kirsher for (i = 0; i < tx_queue->tx_ring_size; i++) { 1892ec21e2ecSJeff Kirsher if (!tx_queue->tx_skbuff[i]) 1893ec21e2ecSJeff Kirsher continue; 1894ec21e2ecSJeff Kirsher 1895a7312d58SClaudiu Manoil dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr), 1896a7312d58SClaudiu Manoil be16_to_cpu(txbdp->length), DMA_TO_DEVICE); 1897ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 1898ec21e2ecSJeff Kirsher for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags; 1899ec21e2ecSJeff Kirsher j++) { 1900ec21e2ecSJeff Kirsher txbdp++; 1901a7312d58SClaudiu Manoil dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr), 1902a7312d58SClaudiu Manoil be16_to_cpu(txbdp->length), 1903a7312d58SClaudiu Manoil DMA_TO_DEVICE); 1904ec21e2ecSJeff Kirsher } 1905ec21e2ecSJeff Kirsher txbdp++; 1906ec21e2ecSJeff Kirsher dev_kfree_skb_any(tx_queue->tx_skbuff[i]); 1907ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[i] = NULL; 1908ec21e2ecSJeff Kirsher } 1909ec21e2ecSJeff Kirsher kfree(tx_queue->tx_skbuff); 19101eb8f7a7SClaudiu Manoil tx_queue->tx_skbuff = NULL; 1911ec21e2ecSJeff Kirsher } 1912ec21e2ecSJeff Kirsher 1913ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue) 1914ec21e2ecSJeff Kirsher { 1915ec21e2ecSJeff Kirsher struct rxbd8 *rxbdp; 1916ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(rx_queue->dev); 1917ec21e2ecSJeff Kirsher int i; 1918ec21e2ecSJeff Kirsher 1919ec21e2ecSJeff Kirsher rxbdp = rx_queue->rx_bd_base; 1920ec21e2ecSJeff Kirsher 1921ec21e2ecSJeff Kirsher for (i = 0; i < rx_queue->rx_ring_size; i++) { 1922ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff[i]) { 1923a7312d58SClaudiu Manoil dma_unmap_single(priv->dev, be32_to_cpu(rxbdp->bufPtr), 1924369ec162SClaudiu Manoil priv->rx_buffer_size, 1925ec21e2ecSJeff Kirsher DMA_FROM_DEVICE); 1926ec21e2ecSJeff Kirsher dev_kfree_skb_any(rx_queue->rx_skbuff[i]); 1927ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[i] = NULL; 1928ec21e2ecSJeff Kirsher } 1929ec21e2ecSJeff Kirsher rxbdp->lstatus = 0; 1930ec21e2ecSJeff Kirsher rxbdp->bufPtr = 0; 1931ec21e2ecSJeff Kirsher rxbdp++; 1932ec21e2ecSJeff Kirsher } 1933ec21e2ecSJeff Kirsher kfree(rx_queue->rx_skbuff); 19341eb8f7a7SClaudiu Manoil rx_queue->rx_skbuff = NULL; 1935ec21e2ecSJeff Kirsher } 1936ec21e2ecSJeff Kirsher 1937ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them. 19380977f817SJan Ceuleers * Then free tx_skbuff and rx_skbuff 19390977f817SJan Ceuleers */ 1940ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv) 1941ec21e2ecSJeff Kirsher { 1942ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 1943ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 1944ec21e2ecSJeff Kirsher int i; 1945ec21e2ecSJeff Kirsher 1946ec21e2ecSJeff Kirsher /* Go through all the buffer descriptors and free their data buffers */ 1947ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1948d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 1949bc4598bcSJan Ceuleers 1950ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 1951d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex); 1952ec21e2ecSJeff Kirsher if (tx_queue->tx_skbuff) 1953ec21e2ecSJeff Kirsher free_skb_tx_queue(tx_queue); 1954d8a0f1b0SPaul Gortmaker netdev_tx_reset_queue(txq); 1955ec21e2ecSJeff Kirsher } 1956ec21e2ecSJeff Kirsher 1957ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1958ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 1959ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff) 1960ec21e2ecSJeff Kirsher free_skb_rx_queue(rx_queue); 1961ec21e2ecSJeff Kirsher } 1962ec21e2ecSJeff Kirsher 1963369ec162SClaudiu Manoil dma_free_coherent(priv->dev, 1964ec21e2ecSJeff Kirsher sizeof(struct txbd8) * priv->total_tx_ring_size + 1965ec21e2ecSJeff Kirsher sizeof(struct rxbd8) * priv->total_rx_ring_size, 1966ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_base, 1967ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_dma_base); 1968ec21e2ecSJeff Kirsher } 1969ec21e2ecSJeff Kirsher 1970c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv) 1971ec21e2ecSJeff Kirsher { 1972ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1973ec21e2ecSJeff Kirsher u32 tempval; 1974ec21e2ecSJeff Kirsher int i = 0; 1975ec21e2ecSJeff Kirsher 1976c10650b6SClaudiu Manoil /* Enable Rx/Tx hw queues */ 1977c10650b6SClaudiu Manoil gfar_write(®s->rqueue, priv->rqueue); 1978c10650b6SClaudiu Manoil gfar_write(®s->tqueue, priv->tqueue); 1979ec21e2ecSJeff Kirsher 1980ec21e2ecSJeff Kirsher /* Initialize DMACTRL to have WWR and WOP */ 1981ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1982ec21e2ecSJeff Kirsher tempval |= DMACTRL_INIT_SETTINGS; 1983ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1984ec21e2ecSJeff Kirsher 1985ec21e2ecSJeff Kirsher /* Make sure we aren't stopped */ 1986ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1987ec21e2ecSJeff Kirsher tempval &= ~(DMACTRL_GRS | DMACTRL_GTS); 1988ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1989ec21e2ecSJeff Kirsher 1990ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1991ec21e2ecSJeff Kirsher regs = priv->gfargrp[i].regs; 1992ec21e2ecSJeff Kirsher /* Clear THLT/RHLT, so that the DMA starts polling now */ 1993ec21e2ecSJeff Kirsher gfar_write(®s->tstat, priv->gfargrp[i].tstat); 1994ec21e2ecSJeff Kirsher gfar_write(®s->rstat, priv->gfargrp[i].rstat); 1995ec21e2ecSJeff Kirsher } 1996ec21e2ecSJeff Kirsher 1997c10650b6SClaudiu Manoil /* Enable Rx/Tx DMA */ 1998c10650b6SClaudiu Manoil tempval = gfar_read(®s->maccfg1); 1999c10650b6SClaudiu Manoil tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 2000c10650b6SClaudiu Manoil gfar_write(®s->maccfg1, tempval); 2001c10650b6SClaudiu Manoil 2002efeddce7SClaudiu Manoil gfar_ints_enable(priv); 2003efeddce7SClaudiu Manoil 2004c10650b6SClaudiu Manoil priv->ndev->trans_start = jiffies; /* prevent tx timeout */ 2005ec21e2ecSJeff Kirsher } 2006ec21e2ecSJeff Kirsher 200780ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp) 200880ec396cSClaudiu Manoil { 200980ec396cSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 201080ec396cSClaudiu Manoil free_irq(gfar_irq(grp, RX)->irq, grp); 201180ec396cSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 201280ec396cSClaudiu Manoil } 201380ec396cSClaudiu Manoil 2014ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp) 2015ec21e2ecSJeff Kirsher { 2016ec21e2ecSJeff Kirsher struct gfar_private *priv = grp->priv; 2017ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 2018ec21e2ecSJeff Kirsher int err; 2019ec21e2ecSJeff Kirsher 2020ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, register for 20210977f817SJan Ceuleers * them. Otherwise, only register for the one 20220977f817SJan Ceuleers */ 2023ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 2024ec21e2ecSJeff Kirsher /* Install our interrupt handlers for Error, 20250977f817SJan Ceuleers * Transmit, and Receive 20260977f817SJan Ceuleers */ 2027ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0, 2028ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->name, grp); 2029ee873fdaSClaudiu Manoil if (err < 0) { 2030ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2031ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq); 2032ec21e2ecSJeff Kirsher 2033ec21e2ecSJeff Kirsher goto err_irq_fail; 2034ec21e2ecSJeff Kirsher } 2035ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0, 2036ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 2037ee873fdaSClaudiu Manoil if (err < 0) { 2038ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2039ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 2040ec21e2ecSJeff Kirsher goto tx_irq_fail; 2041ec21e2ecSJeff Kirsher } 2042ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0, 2043ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->name, grp); 2044ee873fdaSClaudiu Manoil if (err < 0) { 2045ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2046ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq); 2047ec21e2ecSJeff Kirsher goto rx_irq_fail; 2048ec21e2ecSJeff Kirsher } 2049ec21e2ecSJeff Kirsher } else { 2050ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0, 2051ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 2052ee873fdaSClaudiu Manoil if (err < 0) { 2053ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2054ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 2055ec21e2ecSJeff Kirsher goto err_irq_fail; 2056ec21e2ecSJeff Kirsher } 2057ec21e2ecSJeff Kirsher } 2058ec21e2ecSJeff Kirsher 2059ec21e2ecSJeff Kirsher return 0; 2060ec21e2ecSJeff Kirsher 2061ec21e2ecSJeff Kirsher rx_irq_fail: 2062ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 2063ec21e2ecSJeff Kirsher tx_irq_fail: 2064ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 2065ec21e2ecSJeff Kirsher err_irq_fail: 2066ec21e2ecSJeff Kirsher return err; 2067ec21e2ecSJeff Kirsher 2068ec21e2ecSJeff Kirsher } 2069ec21e2ecSJeff Kirsher 207080ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv) 207180ec396cSClaudiu Manoil { 207280ec396cSClaudiu Manoil int i; 207380ec396cSClaudiu Manoil 207480ec396cSClaudiu Manoil /* Free the IRQs */ 207580ec396cSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 207680ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 207780ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[i]); 207880ec396cSClaudiu Manoil } else { 207980ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 208080ec396cSClaudiu Manoil free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq, 208180ec396cSClaudiu Manoil &priv->gfargrp[i]); 208280ec396cSClaudiu Manoil } 208380ec396cSClaudiu Manoil } 208480ec396cSClaudiu Manoil 208580ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv) 208680ec396cSClaudiu Manoil { 208780ec396cSClaudiu Manoil int err, i, j; 208880ec396cSClaudiu Manoil 208980ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 209080ec396cSClaudiu Manoil err = register_grp_irqs(&priv->gfargrp[i]); 209180ec396cSClaudiu Manoil if (err) { 209280ec396cSClaudiu Manoil for (j = 0; j < i; j++) 209380ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[j]); 209480ec396cSClaudiu Manoil return err; 209580ec396cSClaudiu Manoil } 209680ec396cSClaudiu Manoil } 209780ec396cSClaudiu Manoil 209880ec396cSClaudiu Manoil return 0; 209980ec396cSClaudiu Manoil } 210080ec396cSClaudiu Manoil 2101ec21e2ecSJeff Kirsher /* Bring the controller up and running */ 2102ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev) 2103ec21e2ecSJeff Kirsher { 2104ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 210580ec396cSClaudiu Manoil int err; 2106ec21e2ecSJeff Kirsher 2107a328ac92SClaudiu Manoil gfar_mac_reset(priv); 2108ec21e2ecSJeff Kirsher 2109ec21e2ecSJeff Kirsher err = gfar_alloc_skb_resources(ndev); 2110ec21e2ecSJeff Kirsher if (err) 2111ec21e2ecSJeff Kirsher return err; 2112ec21e2ecSJeff Kirsher 2113a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 2114ec21e2ecSJeff Kirsher 21154e857c58SPeter Zijlstra smp_mb__before_atomic(); 21160851133bSClaudiu Manoil clear_bit(GFAR_DOWN, &priv->state); 21174e857c58SPeter Zijlstra smp_mb__after_atomic(); 21180851133bSClaudiu Manoil 21190851133bSClaudiu Manoil /* Start Rx/Tx DMA and enable the interrupts */ 2120c10650b6SClaudiu Manoil gfar_start(priv); 2121ec21e2ecSJeff Kirsher 2122ec21e2ecSJeff Kirsher phy_start(priv->phydev); 2123ec21e2ecSJeff Kirsher 21240851133bSClaudiu Manoil enable_napi(priv); 21250851133bSClaudiu Manoil 21260851133bSClaudiu Manoil netif_tx_wake_all_queues(ndev); 21270851133bSClaudiu Manoil 2128ec21e2ecSJeff Kirsher return 0; 2129ec21e2ecSJeff Kirsher } 2130ec21e2ecSJeff Kirsher 21310977f817SJan Ceuleers /* Called when something needs to use the ethernet device 21320977f817SJan Ceuleers * Returns 0 for success. 21330977f817SJan Ceuleers */ 2134ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev) 2135ec21e2ecSJeff Kirsher { 2136ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2137ec21e2ecSJeff Kirsher int err; 2138ec21e2ecSJeff Kirsher 2139ec21e2ecSJeff Kirsher err = init_phy(dev); 21400851133bSClaudiu Manoil if (err) 2141ec21e2ecSJeff Kirsher return err; 2142ec21e2ecSJeff Kirsher 214380ec396cSClaudiu Manoil err = gfar_request_irq(priv); 214480ec396cSClaudiu Manoil if (err) 214580ec396cSClaudiu Manoil return err; 214680ec396cSClaudiu Manoil 2147ec21e2ecSJeff Kirsher err = startup_gfar(dev); 21480851133bSClaudiu Manoil if (err) 2149ec21e2ecSJeff Kirsher return err; 2150ec21e2ecSJeff Kirsher 2151ec21e2ecSJeff Kirsher device_set_wakeup_enable(&dev->dev, priv->wol_en); 2152ec21e2ecSJeff Kirsher 2153ec21e2ecSJeff Kirsher return err; 2154ec21e2ecSJeff Kirsher } 2155ec21e2ecSJeff Kirsher 2156ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb) 2157ec21e2ecSJeff Kirsher { 2158ec21e2ecSJeff Kirsher struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN); 2159ec21e2ecSJeff Kirsher 2160ec21e2ecSJeff Kirsher memset(fcb, 0, GMAC_FCB_LEN); 2161ec21e2ecSJeff Kirsher 2162ec21e2ecSJeff Kirsher return fcb; 2163ec21e2ecSJeff Kirsher } 2164ec21e2ecSJeff Kirsher 21659c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb, 21669c4886e5SManfred Rudigier int fcb_length) 2167ec21e2ecSJeff Kirsher { 2168ec21e2ecSJeff Kirsher /* If we're here, it's a IP packet with a TCP or UDP 2169ec21e2ecSJeff Kirsher * payload. We set it to checksum, using a pseudo-header 2170ec21e2ecSJeff Kirsher * we provide 2171ec21e2ecSJeff Kirsher */ 21723a2e16c8SJan Ceuleers u8 flags = TXFCB_DEFAULT; 2173ec21e2ecSJeff Kirsher 21740977f817SJan Ceuleers /* Tell the controller what the protocol is 21750977f817SJan Ceuleers * And provide the already calculated phcs 21760977f817SJan Ceuleers */ 2177ec21e2ecSJeff Kirsher if (ip_hdr(skb)->protocol == IPPROTO_UDP) { 2178ec21e2ecSJeff Kirsher flags |= TXFCB_UDP; 217926eb9374SClaudiu Manoil fcb->phcs = (__force __be16)(udp_hdr(skb)->check); 2180ec21e2ecSJeff Kirsher } else 218126eb9374SClaudiu Manoil fcb->phcs = (__force __be16)(tcp_hdr(skb)->check); 2182ec21e2ecSJeff Kirsher 2183ec21e2ecSJeff Kirsher /* l3os is the distance between the start of the 2184ec21e2ecSJeff Kirsher * frame (skb->data) and the start of the IP hdr. 2185ec21e2ecSJeff Kirsher * l4os is the distance between the start of the 21860977f817SJan Ceuleers * l3 hdr and the l4 hdr 21870977f817SJan Ceuleers */ 218826eb9374SClaudiu Manoil fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length); 2189ec21e2ecSJeff Kirsher fcb->l4os = skb_network_header_len(skb); 2190ec21e2ecSJeff Kirsher 2191ec21e2ecSJeff Kirsher fcb->flags = flags; 2192ec21e2ecSJeff Kirsher } 2193ec21e2ecSJeff Kirsher 2194ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb) 2195ec21e2ecSJeff Kirsher { 2196ec21e2ecSJeff Kirsher fcb->flags |= TXFCB_VLN; 219726eb9374SClaudiu Manoil fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb)); 2198ec21e2ecSJeff Kirsher } 2199ec21e2ecSJeff Kirsher 2200ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride, 2201ec21e2ecSJeff Kirsher struct txbd8 *base, int ring_size) 2202ec21e2ecSJeff Kirsher { 2203ec21e2ecSJeff Kirsher struct txbd8 *new_bd = bdp + stride; 2204ec21e2ecSJeff Kirsher 2205ec21e2ecSJeff Kirsher return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd; 2206ec21e2ecSJeff Kirsher } 2207ec21e2ecSJeff Kirsher 2208ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base, 2209ec21e2ecSJeff Kirsher int ring_size) 2210ec21e2ecSJeff Kirsher { 2211ec21e2ecSJeff Kirsher return skip_txbd(bdp, 1, base, ring_size); 2212ec21e2ecSJeff Kirsher } 2213ec21e2ecSJeff Kirsher 221402d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */ 221502d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv, 221602d88fb4SClaudiu Manoil unsigned long fcb_addr) 221702d88fb4SClaudiu Manoil { 221802d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_12) && 221902d88fb4SClaudiu Manoil (fcb_addr % 0x20) > 0x18); 222002d88fb4SClaudiu Manoil } 222102d88fb4SClaudiu Manoil 222202d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may 222302d88fb4SClaudiu Manoil * cause excess delays before start of transmission 222402d88fb4SClaudiu Manoil */ 222502d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv, 222602d88fb4SClaudiu Manoil unsigned int len) 222702d88fb4SClaudiu Manoil { 222802d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_76) && 222902d88fb4SClaudiu Manoil (len > 2500)); 223002d88fb4SClaudiu Manoil } 223102d88fb4SClaudiu Manoil 22320977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission. 22330977f817SJan Ceuleers * It is pointed to by the dev->hard_start_xmit function pointer 22340977f817SJan Ceuleers */ 2235ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev) 2236ec21e2ecSJeff Kirsher { 2237ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2238ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 2239ec21e2ecSJeff Kirsher struct netdev_queue *txq; 2240ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 2241ec21e2ecSJeff Kirsher struct txfcb *fcb = NULL; 2242ec21e2ecSJeff Kirsher struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL; 2243ec21e2ecSJeff Kirsher u32 lstatus; 22440d0cffdcSClaudiu Manoil int i, rq = 0; 22450d0cffdcSClaudiu Manoil int do_tstamp, do_csum, do_vlan; 2246ec21e2ecSJeff Kirsher u32 bufaddr; 224750ad076bSClaudiu Manoil unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0; 2248ec21e2ecSJeff Kirsher 2249ec21e2ecSJeff Kirsher rq = skb->queue_mapping; 2250ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[rq]; 2251ec21e2ecSJeff Kirsher txq = netdev_get_tx_queue(dev, rq); 2252ec21e2ecSJeff Kirsher base = tx_queue->tx_bd_base; 2253ec21e2ecSJeff Kirsher regs = tx_queue->grp->regs; 2254ec21e2ecSJeff Kirsher 22550d0cffdcSClaudiu Manoil do_csum = (CHECKSUM_PARTIAL == skb->ip_summed); 2256df8a39deSJiri Pirko do_vlan = skb_vlan_tag_present(skb); 22570d0cffdcSClaudiu Manoil do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 22580d0cffdcSClaudiu Manoil priv->hwts_tx_en; 22590d0cffdcSClaudiu Manoil 22600d0cffdcSClaudiu Manoil if (do_csum || do_vlan) 22610d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN; 22620d0cffdcSClaudiu Manoil 2263ec21e2ecSJeff Kirsher /* check if time stamp should be generated */ 22640d0cffdcSClaudiu Manoil if (unlikely(do_tstamp)) 22650d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2266ec21e2ecSJeff Kirsher 2267ec21e2ecSJeff Kirsher /* make space for additional header when fcb is needed */ 22680d0cffdcSClaudiu Manoil if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) { 2269ec21e2ecSJeff Kirsher struct sk_buff *skb_new; 2270ec21e2ecSJeff Kirsher 22710d0cffdcSClaudiu Manoil skb_new = skb_realloc_headroom(skb, fcb_len); 2272ec21e2ecSJeff Kirsher if (!skb_new) { 2273ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2274c9974ad4SEric W. Biederman dev_kfree_skb_any(skb); 2275ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 2276ec21e2ecSJeff Kirsher } 2277db83d136SManfred Rudigier 2278313b037cSEric Dumazet if (skb->sk) 2279313b037cSEric Dumazet skb_set_owner_w(skb_new, skb->sk); 2280c9974ad4SEric W. Biederman dev_consume_skb_any(skb); 2281ec21e2ecSJeff Kirsher skb = skb_new; 2282ec21e2ecSJeff Kirsher } 2283ec21e2ecSJeff Kirsher 2284ec21e2ecSJeff Kirsher /* total number of fragments in the SKB */ 2285ec21e2ecSJeff Kirsher nr_frags = skb_shinfo(skb)->nr_frags; 2286ec21e2ecSJeff Kirsher 2287ec21e2ecSJeff Kirsher /* calculate the required number of TxBDs for this skb */ 2288ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2289ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 2; 2290ec21e2ecSJeff Kirsher else 2291ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 1; 2292ec21e2ecSJeff Kirsher 2293ec21e2ecSJeff Kirsher /* check if there is space to queue this packet */ 2294ec21e2ecSJeff Kirsher if (nr_txbds > tx_queue->num_txbdfree) { 2295ec21e2ecSJeff Kirsher /* no space, stop the queue */ 2296ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2297ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2298ec21e2ecSJeff Kirsher return NETDEV_TX_BUSY; 2299ec21e2ecSJeff Kirsher } 2300ec21e2ecSJeff Kirsher 2301ec21e2ecSJeff Kirsher /* Update transmit stats */ 230250ad076bSClaudiu Manoil bytes_sent = skb->len; 230350ad076bSClaudiu Manoil tx_queue->stats.tx_bytes += bytes_sent; 230450ad076bSClaudiu Manoil /* keep Tx bytes on wire for BQL accounting */ 230550ad076bSClaudiu Manoil GFAR_CB(skb)->bytes_sent = bytes_sent; 2306ec21e2ecSJeff Kirsher tx_queue->stats.tx_packets++; 2307ec21e2ecSJeff Kirsher 2308ec21e2ecSJeff Kirsher txbdp = txbdp_start = tx_queue->cur_tx; 2309a7312d58SClaudiu Manoil lstatus = be32_to_cpu(txbdp->lstatus); 2310ec21e2ecSJeff Kirsher 2311ec21e2ecSJeff Kirsher /* Time stamp insertion requires one additional TxBD */ 2312ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2313ec21e2ecSJeff Kirsher txbdp_tstamp = txbdp = next_txbd(txbdp, base, 2314ec21e2ecSJeff Kirsher tx_queue->tx_ring_size); 2315ec21e2ecSJeff Kirsher 2316ec21e2ecSJeff Kirsher if (nr_frags == 0) { 2317a7312d58SClaudiu Manoil if (unlikely(do_tstamp)) { 2318a7312d58SClaudiu Manoil u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus); 2319a7312d58SClaudiu Manoil 2320a7312d58SClaudiu Manoil lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2321a7312d58SClaudiu Manoil txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts); 2322a7312d58SClaudiu Manoil } else { 2323ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2324a7312d58SClaudiu Manoil } 2325ec21e2ecSJeff Kirsher } else { 2326ec21e2ecSJeff Kirsher /* Place the fragment addresses and lengths into the TxBDs */ 2327ec21e2ecSJeff Kirsher for (i = 0; i < nr_frags; i++) { 232850ad076bSClaudiu Manoil unsigned int frag_len; 2329ec21e2ecSJeff Kirsher /* Point at the next BD, wrapping as needed */ 2330ec21e2ecSJeff Kirsher txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2331ec21e2ecSJeff Kirsher 233250ad076bSClaudiu Manoil frag_len = skb_shinfo(skb)->frags[i].size; 2333ec21e2ecSJeff Kirsher 2334a7312d58SClaudiu Manoil lstatus = be32_to_cpu(txbdp->lstatus) | frag_len | 2335ec21e2ecSJeff Kirsher BD_LFLAG(TXBD_READY); 2336ec21e2ecSJeff Kirsher 2337ec21e2ecSJeff Kirsher /* Handle the last BD specially */ 2338ec21e2ecSJeff Kirsher if (i == nr_frags - 1) 2339ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2340ec21e2ecSJeff Kirsher 2341369ec162SClaudiu Manoil bufaddr = skb_frag_dma_map(priv->dev, 23422234a722SIan Campbell &skb_shinfo(skb)->frags[i], 23432234a722SIan Campbell 0, 234450ad076bSClaudiu Manoil frag_len, 2345ec21e2ecSJeff Kirsher DMA_TO_DEVICE); 23460a4b5a24SKevin Hao if (unlikely(dma_mapping_error(priv->dev, bufaddr))) 23470a4b5a24SKevin Hao goto dma_map_err; 2348ec21e2ecSJeff Kirsher 2349ec21e2ecSJeff Kirsher /* set the TxBD length and buffer pointer */ 2350a7312d58SClaudiu Manoil txbdp->bufPtr = cpu_to_be32(bufaddr); 2351a7312d58SClaudiu Manoil txbdp->lstatus = cpu_to_be32(lstatus); 2352ec21e2ecSJeff Kirsher } 2353ec21e2ecSJeff Kirsher 2354a7312d58SClaudiu Manoil lstatus = be32_to_cpu(txbdp_start->lstatus); 2355ec21e2ecSJeff Kirsher } 2356ec21e2ecSJeff Kirsher 23579c4886e5SManfred Rudigier /* Add TxPAL between FCB and frame if required */ 23589c4886e5SManfred Rudigier if (unlikely(do_tstamp)) { 23599c4886e5SManfred Rudigier skb_push(skb, GMAC_TXPAL_LEN); 23609c4886e5SManfred Rudigier memset(skb->data, 0, GMAC_TXPAL_LEN); 23619c4886e5SManfred Rudigier } 23629c4886e5SManfred Rudigier 23630d0cffdcSClaudiu Manoil /* Add TxFCB if required */ 23640d0cffdcSClaudiu Manoil if (fcb_len) { 2365ec21e2ecSJeff Kirsher fcb = gfar_add_fcb(skb); 2366ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_TOE); 23670d0cffdcSClaudiu Manoil } 23680d0cffdcSClaudiu Manoil 23690d0cffdcSClaudiu Manoil /* Set up checksumming */ 23700d0cffdcSClaudiu Manoil if (do_csum) { 23710d0cffdcSClaudiu Manoil gfar_tx_checksum(skb, fcb, fcb_len); 237202d88fb4SClaudiu Manoil 237302d88fb4SClaudiu Manoil if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) || 237402d88fb4SClaudiu Manoil unlikely(gfar_csum_errata_76(priv, skb->len))) { 237502d88fb4SClaudiu Manoil __skb_pull(skb, GMAC_FCB_LEN); 237602d88fb4SClaudiu Manoil skb_checksum_help(skb); 23770d0cffdcSClaudiu Manoil if (do_vlan || do_tstamp) { 23780d0cffdcSClaudiu Manoil /* put back a new fcb for vlan/tstamp TOE */ 23790d0cffdcSClaudiu Manoil fcb = gfar_add_fcb(skb); 23800d0cffdcSClaudiu Manoil } else { 23810d0cffdcSClaudiu Manoil /* Tx TOE not used */ 238202d88fb4SClaudiu Manoil lstatus &= ~(BD_LFLAG(TXBD_TOE)); 238302d88fb4SClaudiu Manoil fcb = NULL; 2384ec21e2ecSJeff Kirsher } 2385ec21e2ecSJeff Kirsher } 2386ec21e2ecSJeff Kirsher } 2387ec21e2ecSJeff Kirsher 23880d0cffdcSClaudiu Manoil if (do_vlan) 2389ec21e2ecSJeff Kirsher gfar_tx_vlan(skb, fcb); 2390ec21e2ecSJeff Kirsher 2391ec21e2ecSJeff Kirsher /* Setup tx hardware time stamping if requested */ 2392ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 2393ec21e2ecSJeff Kirsher skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 2394ec21e2ecSJeff Kirsher fcb->ptp = 1; 2395ec21e2ecSJeff Kirsher } 2396ec21e2ecSJeff Kirsher 23970a4b5a24SKevin Hao bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb), 23980a4b5a24SKevin Hao DMA_TO_DEVICE); 23990a4b5a24SKevin Hao if (unlikely(dma_mapping_error(priv->dev, bufaddr))) 24000a4b5a24SKevin Hao goto dma_map_err; 24010a4b5a24SKevin Hao 2402a7312d58SClaudiu Manoil txbdp_start->bufPtr = cpu_to_be32(bufaddr); 2403ec21e2ecSJeff Kirsher 24040977f817SJan Ceuleers /* If time stamping is requested one additional TxBD must be set up. The 2405ec21e2ecSJeff Kirsher * first TxBD points to the FCB and must have a data length of 2406ec21e2ecSJeff Kirsher * GMAC_FCB_LEN. The second TxBD points to the actual frame data with 2407ec21e2ecSJeff Kirsher * the full frame length. 2408ec21e2ecSJeff Kirsher */ 2409ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 2410a7312d58SClaudiu Manoil u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus); 2411a7312d58SClaudiu Manoil 2412a7312d58SClaudiu Manoil bufaddr = be32_to_cpu(txbdp_start->bufPtr); 2413a7312d58SClaudiu Manoil bufaddr += fcb_len; 2414a7312d58SClaudiu Manoil lstatus_ts |= BD_LFLAG(TXBD_READY) | 24150d0cffdcSClaudiu Manoil (skb_headlen(skb) - fcb_len); 2416a7312d58SClaudiu Manoil 2417a7312d58SClaudiu Manoil txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr); 2418a7312d58SClaudiu Manoil txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts); 2419ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN; 2420ec21e2ecSJeff Kirsher } else { 2421ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb); 2422ec21e2ecSJeff Kirsher } 2423ec21e2ecSJeff Kirsher 242450ad076bSClaudiu Manoil netdev_tx_sent_queue(txq, bytes_sent); 2425d8a0f1b0SPaul Gortmaker 2426d55398baSClaudiu Manoil gfar_wmb(); 2427ec21e2ecSJeff Kirsher 2428a7312d58SClaudiu Manoil txbdp_start->lstatus = cpu_to_be32(lstatus); 2429ec21e2ecSJeff Kirsher 2430d55398baSClaudiu Manoil gfar_wmb(); /* force lstatus write before tx_skbuff */ 2431ec21e2ecSJeff Kirsher 2432ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb; 2433ec21e2ecSJeff Kirsher 2434ec21e2ecSJeff Kirsher /* Update the current skb pointer to the next entry we will use 24350977f817SJan Ceuleers * (wrapping if necessary) 24360977f817SJan Ceuleers */ 2437ec21e2ecSJeff Kirsher tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) & 2438ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_queue->tx_ring_size); 2439ec21e2ecSJeff Kirsher 2440ec21e2ecSJeff Kirsher tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2441ec21e2ecSJeff Kirsher 2442bc602280SClaudiu Manoil /* We can work in parallel with gfar_clean_tx_ring(), except 2443bc602280SClaudiu Manoil * when modifying num_txbdfree. Note that we didn't grab the lock 2444bc602280SClaudiu Manoil * when we were reading the num_txbdfree and checking for available 2445bc602280SClaudiu Manoil * space, that's because outside of this function it can only grow. 2446bc602280SClaudiu Manoil */ 2447bc602280SClaudiu Manoil spin_lock_bh(&tx_queue->txlock); 2448ec21e2ecSJeff Kirsher /* reduce TxBD free count */ 2449ec21e2ecSJeff Kirsher tx_queue->num_txbdfree -= (nr_txbds); 2450bc602280SClaudiu Manoil spin_unlock_bh(&tx_queue->txlock); 2451ec21e2ecSJeff Kirsher 2452ec21e2ecSJeff Kirsher /* If the next BD still needs to be cleaned up, then the bds 24530977f817SJan Ceuleers * are full. We need to tell the kernel to stop sending us stuff. 24540977f817SJan Ceuleers */ 2455ec21e2ecSJeff Kirsher if (!tx_queue->num_txbdfree) { 2456ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2457ec21e2ecSJeff Kirsher 2458ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2459ec21e2ecSJeff Kirsher } 2460ec21e2ecSJeff Kirsher 2461ec21e2ecSJeff Kirsher /* Tell the DMA to go go go */ 2462ec21e2ecSJeff Kirsher gfar_write(®s->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex); 2463ec21e2ecSJeff Kirsher 2464ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 24650a4b5a24SKevin Hao 24660a4b5a24SKevin Hao dma_map_err: 24670a4b5a24SKevin Hao txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size); 24680a4b5a24SKevin Hao if (do_tstamp) 24690a4b5a24SKevin Hao txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 24700a4b5a24SKevin Hao for (i = 0; i < nr_frags; i++) { 2471a7312d58SClaudiu Manoil lstatus = be32_to_cpu(txbdp->lstatus); 24720a4b5a24SKevin Hao if (!(lstatus & BD_LFLAG(TXBD_READY))) 24730a4b5a24SKevin Hao break; 24740a4b5a24SKevin Hao 2475a7312d58SClaudiu Manoil lstatus &= ~BD_LFLAG(TXBD_READY); 2476a7312d58SClaudiu Manoil txbdp->lstatus = cpu_to_be32(lstatus); 2477a7312d58SClaudiu Manoil bufaddr = be32_to_cpu(txbdp->bufPtr); 2478a7312d58SClaudiu Manoil dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length), 24790a4b5a24SKevin Hao DMA_TO_DEVICE); 24800a4b5a24SKevin Hao txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 24810a4b5a24SKevin Hao } 24820a4b5a24SKevin Hao gfar_wmb(); 24830a4b5a24SKevin Hao dev_kfree_skb_any(skb); 24840a4b5a24SKevin Hao return NETDEV_TX_OK; 2485ec21e2ecSJeff Kirsher } 2486ec21e2ecSJeff Kirsher 2487ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */ 2488ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev) 2489ec21e2ecSJeff Kirsher { 2490ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2491ec21e2ecSJeff Kirsher 2492ec21e2ecSJeff Kirsher cancel_work_sync(&priv->reset_task); 2493ec21e2ecSJeff Kirsher stop_gfar(dev); 2494ec21e2ecSJeff Kirsher 2495ec21e2ecSJeff Kirsher /* Disconnect from the PHY */ 2496ec21e2ecSJeff Kirsher phy_disconnect(priv->phydev); 2497ec21e2ecSJeff Kirsher priv->phydev = NULL; 2498ec21e2ecSJeff Kirsher 249980ec396cSClaudiu Manoil gfar_free_irq(priv); 250080ec396cSClaudiu Manoil 2501ec21e2ecSJeff Kirsher return 0; 2502ec21e2ecSJeff Kirsher } 2503ec21e2ecSJeff Kirsher 2504ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */ 2505ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev) 2506ec21e2ecSJeff Kirsher { 2507ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, 0, dev->dev_addr); 2508ec21e2ecSJeff Kirsher 2509ec21e2ecSJeff Kirsher return 0; 2510ec21e2ecSJeff Kirsher } 2511ec21e2ecSJeff Kirsher 2512ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu) 2513ec21e2ecSJeff Kirsher { 2514ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2515ec21e2ecSJeff Kirsher int frame_size = new_mtu + ETH_HLEN; 2516ec21e2ecSJeff Kirsher 2517ec21e2ecSJeff Kirsher if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) { 2518ec21e2ecSJeff Kirsher netif_err(priv, drv, dev, "Invalid MTU setting\n"); 2519ec21e2ecSJeff Kirsher return -EINVAL; 2520ec21e2ecSJeff Kirsher } 2521ec21e2ecSJeff Kirsher 25220851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 25230851133bSClaudiu Manoil cpu_relax(); 25240851133bSClaudiu Manoil 252588302648SClaudiu Manoil if (dev->flags & IFF_UP) 2526ec21e2ecSJeff Kirsher stop_gfar(dev); 2527ec21e2ecSJeff Kirsher 2528ec21e2ecSJeff Kirsher dev->mtu = new_mtu; 2529ec21e2ecSJeff Kirsher 253088302648SClaudiu Manoil if (dev->flags & IFF_UP) 2531ec21e2ecSJeff Kirsher startup_gfar(dev); 2532ec21e2ecSJeff Kirsher 25330851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 25340851133bSClaudiu Manoil 2535ec21e2ecSJeff Kirsher return 0; 2536ec21e2ecSJeff Kirsher } 2537ec21e2ecSJeff Kirsher 25380851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev) 25390851133bSClaudiu Manoil { 25400851133bSClaudiu Manoil struct gfar_private *priv = netdev_priv(ndev); 25410851133bSClaudiu Manoil 25420851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 25430851133bSClaudiu Manoil cpu_relax(); 25440851133bSClaudiu Manoil 25450851133bSClaudiu Manoil stop_gfar(ndev); 25460851133bSClaudiu Manoil startup_gfar(ndev); 25470851133bSClaudiu Manoil 25480851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 25490851133bSClaudiu Manoil } 25500851133bSClaudiu Manoil 2551ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been 2552ec21e2ecSJeff Kirsher * transmitted after a set amount of time. 2553ec21e2ecSJeff Kirsher * For now, assume that clearing out all the structures, and 2554ec21e2ecSJeff Kirsher * starting over will fix the problem. 2555ec21e2ecSJeff Kirsher */ 2556ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work) 2557ec21e2ecSJeff Kirsher { 2558ec21e2ecSJeff Kirsher struct gfar_private *priv = container_of(work, struct gfar_private, 2559ec21e2ecSJeff Kirsher reset_task); 25600851133bSClaudiu Manoil reset_gfar(priv->ndev); 2561ec21e2ecSJeff Kirsher } 2562ec21e2ecSJeff Kirsher 2563ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev) 2564ec21e2ecSJeff Kirsher { 2565ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2566ec21e2ecSJeff Kirsher 2567ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2568ec21e2ecSJeff Kirsher schedule_work(&priv->reset_task); 2569ec21e2ecSJeff Kirsher } 2570ec21e2ecSJeff Kirsher 2571ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb) 2572ec21e2ecSJeff Kirsher { 2573ec21e2ecSJeff Kirsher /* We need the data buffer to be aligned properly. We will reserve 2574ec21e2ecSJeff Kirsher * as many bytes as needed to align the data properly 2575ec21e2ecSJeff Kirsher */ 2576ec21e2ecSJeff Kirsher skb_reserve(skb, RXBUF_ALIGNMENT - 2577ec21e2ecSJeff Kirsher (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1))); 2578ec21e2ecSJeff Kirsher } 2579ec21e2ecSJeff Kirsher 2580ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */ 2581c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue) 2582ec21e2ecSJeff Kirsher { 2583ec21e2ecSJeff Kirsher struct net_device *dev = tx_queue->dev; 2584d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 2585ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2586ec21e2ecSJeff Kirsher struct txbd8 *bdp, *next = NULL; 2587ec21e2ecSJeff Kirsher struct txbd8 *lbdp = NULL; 2588ec21e2ecSJeff Kirsher struct txbd8 *base = tx_queue->tx_bd_base; 2589ec21e2ecSJeff Kirsher struct sk_buff *skb; 2590ec21e2ecSJeff Kirsher int skb_dirtytx; 2591ec21e2ecSJeff Kirsher int tx_ring_size = tx_queue->tx_ring_size; 2592ec21e2ecSJeff Kirsher int frags = 0, nr_txbds = 0; 2593ec21e2ecSJeff Kirsher int i; 2594ec21e2ecSJeff Kirsher int howmany = 0; 2595d8a0f1b0SPaul Gortmaker int tqi = tx_queue->qindex; 2596d8a0f1b0SPaul Gortmaker unsigned int bytes_sent = 0; 2597ec21e2ecSJeff Kirsher u32 lstatus; 2598ec21e2ecSJeff Kirsher size_t buflen; 2599ec21e2ecSJeff Kirsher 2600d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(dev, tqi); 2601ec21e2ecSJeff Kirsher bdp = tx_queue->dirty_tx; 2602ec21e2ecSJeff Kirsher skb_dirtytx = tx_queue->skb_dirtytx; 2603ec21e2ecSJeff Kirsher 2604ec21e2ecSJeff Kirsher while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) { 2605ec21e2ecSJeff Kirsher 2606ec21e2ecSJeff Kirsher frags = skb_shinfo(skb)->nr_frags; 2607ec21e2ecSJeff Kirsher 26080977f817SJan Ceuleers /* When time stamping, one additional TxBD must be freed. 2609ec21e2ecSJeff Kirsher * Also, we need to dma_unmap_single() the TxPAL. 2610ec21e2ecSJeff Kirsher */ 2611ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) 2612ec21e2ecSJeff Kirsher nr_txbds = frags + 2; 2613ec21e2ecSJeff Kirsher else 2614ec21e2ecSJeff Kirsher nr_txbds = frags + 1; 2615ec21e2ecSJeff Kirsher 2616ec21e2ecSJeff Kirsher lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size); 2617ec21e2ecSJeff Kirsher 2618a7312d58SClaudiu Manoil lstatus = be32_to_cpu(lbdp->lstatus); 2619ec21e2ecSJeff Kirsher 2620ec21e2ecSJeff Kirsher /* Only clean completed frames */ 2621ec21e2ecSJeff Kirsher if ((lstatus & BD_LFLAG(TXBD_READY)) && 2622ec21e2ecSJeff Kirsher (lstatus & BD_LENGTH_MASK)) 2623ec21e2ecSJeff Kirsher break; 2624ec21e2ecSJeff Kirsher 2625ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2626ec21e2ecSJeff Kirsher next = next_txbd(bdp, base, tx_ring_size); 2627a7312d58SClaudiu Manoil buflen = be16_to_cpu(next->length) + 2628a7312d58SClaudiu Manoil GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2629ec21e2ecSJeff Kirsher } else 2630a7312d58SClaudiu Manoil buflen = be16_to_cpu(bdp->length); 2631ec21e2ecSJeff Kirsher 2632a7312d58SClaudiu Manoil dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr), 2633ec21e2ecSJeff Kirsher buflen, DMA_TO_DEVICE); 2634ec21e2ecSJeff Kirsher 2635ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2636ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps shhwtstamps; 2637ec21e2ecSJeff Kirsher u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7); 2638bc4598bcSJan Ceuleers 2639ec21e2ecSJeff Kirsher memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 2640ec21e2ecSJeff Kirsher shhwtstamps.hwtstamp = ns_to_ktime(*ns); 26419c4886e5SManfred Rudigier skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN); 2642ec21e2ecSJeff Kirsher skb_tstamp_tx(skb, &shhwtstamps); 2643a7312d58SClaudiu Manoil gfar_clear_txbd_status(bdp); 2644ec21e2ecSJeff Kirsher bdp = next; 2645ec21e2ecSJeff Kirsher } 2646ec21e2ecSJeff Kirsher 2647a7312d58SClaudiu Manoil gfar_clear_txbd_status(bdp); 2648ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2649ec21e2ecSJeff Kirsher 2650ec21e2ecSJeff Kirsher for (i = 0; i < frags; i++) { 2651a7312d58SClaudiu Manoil dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr), 2652a7312d58SClaudiu Manoil be16_to_cpu(bdp->length), 2653a7312d58SClaudiu Manoil DMA_TO_DEVICE); 2654a7312d58SClaudiu Manoil gfar_clear_txbd_status(bdp); 2655ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2656ec21e2ecSJeff Kirsher } 2657ec21e2ecSJeff Kirsher 265850ad076bSClaudiu Manoil bytes_sent += GFAR_CB(skb)->bytes_sent; 2659d8a0f1b0SPaul Gortmaker 2660ec21e2ecSJeff Kirsher dev_kfree_skb_any(skb); 2661ec21e2ecSJeff Kirsher 2662ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[skb_dirtytx] = NULL; 2663ec21e2ecSJeff Kirsher 2664ec21e2ecSJeff Kirsher skb_dirtytx = (skb_dirtytx + 1) & 2665ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_ring_size); 2666ec21e2ecSJeff Kirsher 2667ec21e2ecSJeff Kirsher howmany++; 2668bc602280SClaudiu Manoil spin_lock(&tx_queue->txlock); 2669ec21e2ecSJeff Kirsher tx_queue->num_txbdfree += nr_txbds; 2670bc602280SClaudiu Manoil spin_unlock(&tx_queue->txlock); 2671ec21e2ecSJeff Kirsher } 2672ec21e2ecSJeff Kirsher 2673ec21e2ecSJeff Kirsher /* If we freed a buffer, we can restart transmission, if necessary */ 26740851133bSClaudiu Manoil if (tx_queue->num_txbdfree && 26750851133bSClaudiu Manoil netif_tx_queue_stopped(txq) && 26760851133bSClaudiu Manoil !(test_bit(GFAR_DOWN, &priv->state))) 26770851133bSClaudiu Manoil netif_wake_subqueue(priv->ndev, tqi); 2678ec21e2ecSJeff Kirsher 2679ec21e2ecSJeff Kirsher /* Update dirty indicators */ 2680ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = skb_dirtytx; 2681ec21e2ecSJeff Kirsher tx_queue->dirty_tx = bdp; 2682ec21e2ecSJeff Kirsher 2683d8a0f1b0SPaul Gortmaker netdev_tx_completed_queue(txq, howmany, bytes_sent); 2684ec21e2ecSJeff Kirsher } 2685ec21e2ecSJeff Kirsher 268676f31e8bSClaudiu Manoil static struct sk_buff *gfar_new_skb(struct net_device *ndev, 268776f31e8bSClaudiu Manoil dma_addr_t *bufaddr) 2688ec21e2ecSJeff Kirsher { 268976f31e8bSClaudiu Manoil struct gfar_private *priv = netdev_priv(ndev); 2690acb600deSEric Dumazet struct sk_buff *skb; 269176f31e8bSClaudiu Manoil dma_addr_t addr; 2692ec21e2ecSJeff Kirsher 269376f31e8bSClaudiu Manoil skb = netdev_alloc_skb(ndev, priv->rx_buffer_size + RXBUF_ALIGNMENT); 2694ec21e2ecSJeff Kirsher if (!skb) 2695ec21e2ecSJeff Kirsher return NULL; 2696ec21e2ecSJeff Kirsher 2697ec21e2ecSJeff Kirsher gfar_align_skb(skb); 2698ec21e2ecSJeff Kirsher 26990a4b5a24SKevin Hao addr = dma_map_single(priv->dev, skb->data, 27000a4b5a24SKevin Hao priv->rx_buffer_size, DMA_FROM_DEVICE); 27010a4b5a24SKevin Hao if (unlikely(dma_mapping_error(priv->dev, addr))) { 27020a4b5a24SKevin Hao dev_kfree_skb_any(skb); 27030a4b5a24SKevin Hao return NULL; 27040a4b5a24SKevin Hao } 27050a4b5a24SKevin Hao 27060a4b5a24SKevin Hao *bufaddr = addr; 27070a4b5a24SKevin Hao return skb; 2708ec21e2ecSJeff Kirsher } 2709ec21e2ecSJeff Kirsher 271076f31e8bSClaudiu Manoil static void gfar_rx_alloc_err(struct gfar_priv_rx_q *rx_queue) 271176f31e8bSClaudiu Manoil { 271276f31e8bSClaudiu Manoil struct gfar_private *priv = netdev_priv(rx_queue->dev); 271376f31e8bSClaudiu Manoil struct gfar_extra_stats *estats = &priv->extra_stats; 271476f31e8bSClaudiu Manoil 271576f31e8bSClaudiu Manoil netdev_err(rx_queue->dev, "Can't alloc RX buffers\n"); 271676f31e8bSClaudiu Manoil atomic64_inc(&estats->rx_alloc_err); 271776f31e8bSClaudiu Manoil } 271876f31e8bSClaudiu Manoil 271976f31e8bSClaudiu Manoil static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue, 272076f31e8bSClaudiu Manoil int alloc_cnt) 272176f31e8bSClaudiu Manoil { 272276f31e8bSClaudiu Manoil struct net_device *ndev = rx_queue->dev; 272376f31e8bSClaudiu Manoil struct rxbd8 *bdp, *base; 272476f31e8bSClaudiu Manoil dma_addr_t bufaddr; 272576f31e8bSClaudiu Manoil int i; 272676f31e8bSClaudiu Manoil 272776f31e8bSClaudiu Manoil i = rx_queue->next_to_use; 272876f31e8bSClaudiu Manoil base = rx_queue->rx_bd_base; 272976f31e8bSClaudiu Manoil bdp = &rx_queue->rx_bd_base[i]; 273076f31e8bSClaudiu Manoil 273176f31e8bSClaudiu Manoil while (alloc_cnt--) { 273276f31e8bSClaudiu Manoil struct sk_buff *skb = rx_queue->rx_skbuff[i]; 273376f31e8bSClaudiu Manoil 273476f31e8bSClaudiu Manoil if (likely(!skb)) { 273576f31e8bSClaudiu Manoil skb = gfar_new_skb(ndev, &bufaddr); 273676f31e8bSClaudiu Manoil if (unlikely(!skb)) { 273776f31e8bSClaudiu Manoil gfar_rx_alloc_err(rx_queue); 273876f31e8bSClaudiu Manoil break; 273976f31e8bSClaudiu Manoil } 274076f31e8bSClaudiu Manoil } else { /* restore from sleep state */ 274176f31e8bSClaudiu Manoil bufaddr = be32_to_cpu(bdp->bufPtr); 274276f31e8bSClaudiu Manoil } 274376f31e8bSClaudiu Manoil 274476f31e8bSClaudiu Manoil rx_queue->rx_skbuff[i] = skb; 274576f31e8bSClaudiu Manoil 274676f31e8bSClaudiu Manoil /* Setup the new RxBD */ 274776f31e8bSClaudiu Manoil gfar_init_rxbdp(rx_queue, bdp, bufaddr); 274876f31e8bSClaudiu Manoil 274976f31e8bSClaudiu Manoil /* Update to the next pointer */ 275076f31e8bSClaudiu Manoil bdp = next_bd(bdp, base, rx_queue->rx_ring_size); 275176f31e8bSClaudiu Manoil 275276f31e8bSClaudiu Manoil if (unlikely(++i == rx_queue->rx_ring_size)) 275376f31e8bSClaudiu Manoil i = 0; 275476f31e8bSClaudiu Manoil } 275576f31e8bSClaudiu Manoil 275676f31e8bSClaudiu Manoil rx_queue->next_to_use = i; 275776f31e8bSClaudiu Manoil } 275876f31e8bSClaudiu Manoil 2759*f966082eSClaudiu Manoil static void count_errors(u32 lstatus, struct net_device *dev) 2760ec21e2ecSJeff Kirsher { 2761ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2762ec21e2ecSJeff Kirsher struct net_device_stats *stats = &dev->stats; 2763ec21e2ecSJeff Kirsher struct gfar_extra_stats *estats = &priv->extra_stats; 2764ec21e2ecSJeff Kirsher 27650977f817SJan Ceuleers /* If the packet was truncated, none of the other errors matter */ 2766*f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_TRUNCATED)) { 2767ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2768ec21e2ecSJeff Kirsher 2769212079dfSPaul Gortmaker atomic64_inc(&estats->rx_trunc); 2770ec21e2ecSJeff Kirsher 2771ec21e2ecSJeff Kirsher return; 2772ec21e2ecSJeff Kirsher } 2773ec21e2ecSJeff Kirsher /* Count the errors, if there were any */ 2774*f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_LARGE | RXBD_SHORT)) { 2775ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2776ec21e2ecSJeff Kirsher 2777*f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_LARGE)) 2778212079dfSPaul Gortmaker atomic64_inc(&estats->rx_large); 2779ec21e2ecSJeff Kirsher else 2780212079dfSPaul Gortmaker atomic64_inc(&estats->rx_short); 2781ec21e2ecSJeff Kirsher } 2782*f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_NONOCTET)) { 2783ec21e2ecSJeff Kirsher stats->rx_frame_errors++; 2784212079dfSPaul Gortmaker atomic64_inc(&estats->rx_nonoctet); 2785ec21e2ecSJeff Kirsher } 2786*f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_CRCERR)) { 2787212079dfSPaul Gortmaker atomic64_inc(&estats->rx_crcerr); 2788ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2789ec21e2ecSJeff Kirsher } 2790*f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_OVERRUN)) { 2791212079dfSPaul Gortmaker atomic64_inc(&estats->rx_overrun); 2792*f966082eSClaudiu Manoil stats->rx_over_errors++; 2793ec21e2ecSJeff Kirsher } 2794ec21e2ecSJeff Kirsher } 2795ec21e2ecSJeff Kirsher 2796ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id) 2797ec21e2ecSJeff Kirsher { 2798aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2799aeb12c5eSClaudiu Manoil unsigned long flags; 2800aeb12c5eSClaudiu Manoil u32 imask; 2801aeb12c5eSClaudiu Manoil 2802aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_rx))) { 2803aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2804aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2805aeb12c5eSClaudiu Manoil imask &= IMASK_RX_DISABLED; 2806aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2807aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2808aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_rx); 2809aeb12c5eSClaudiu Manoil } else { 2810aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2811aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2812aeb12c5eSClaudiu Manoil */ 2813aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_RX_MASK); 2814aeb12c5eSClaudiu Manoil } 2815aeb12c5eSClaudiu Manoil 2816aeb12c5eSClaudiu Manoil return IRQ_HANDLED; 2817aeb12c5eSClaudiu Manoil } 2818aeb12c5eSClaudiu Manoil 2819aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */ 2820aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id) 2821aeb12c5eSClaudiu Manoil { 2822aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2823aeb12c5eSClaudiu Manoil unsigned long flags; 2824aeb12c5eSClaudiu Manoil u32 imask; 2825aeb12c5eSClaudiu Manoil 2826aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_tx))) { 2827aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2828aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2829aeb12c5eSClaudiu Manoil imask &= IMASK_TX_DISABLED; 2830aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2831aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2832aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_tx); 2833aeb12c5eSClaudiu Manoil } else { 2834aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2835aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2836aeb12c5eSClaudiu Manoil */ 2837aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_TX_MASK); 2838aeb12c5eSClaudiu Manoil } 2839aeb12c5eSClaudiu Manoil 2840ec21e2ecSJeff Kirsher return IRQ_HANDLED; 2841ec21e2ecSJeff Kirsher } 2842ec21e2ecSJeff Kirsher 2843ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb) 2844ec21e2ecSJeff Kirsher { 2845ec21e2ecSJeff Kirsher /* If valid headers were found, and valid sums 2846ec21e2ecSJeff Kirsher * were verified, then we tell the kernel that no 28470977f817SJan Ceuleers * checksumming is necessary. Otherwise, it is [FIXME] 28480977f817SJan Ceuleers */ 284926eb9374SClaudiu Manoil if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) == 285026eb9374SClaudiu Manoil (RXFCB_CIP | RXFCB_CTU)) 2851ec21e2ecSJeff Kirsher skb->ip_summed = CHECKSUM_UNNECESSARY; 2852ec21e2ecSJeff Kirsher else 2853ec21e2ecSJeff Kirsher skb_checksum_none_assert(skb); 2854ec21e2ecSJeff Kirsher } 2855ec21e2ecSJeff Kirsher 28560977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */ 285761db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 285876f31e8bSClaudiu Manoil struct napi_struct *napi) 2859ec21e2ecSJeff Kirsher { 2860ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2861ec21e2ecSJeff Kirsher struct rxfcb *fcb = NULL; 2862ec21e2ecSJeff Kirsher 2863ec21e2ecSJeff Kirsher /* fcb is at the beginning if exists */ 2864ec21e2ecSJeff Kirsher fcb = (struct rxfcb *)skb->data; 2865ec21e2ecSJeff Kirsher 28660977f817SJan Ceuleers /* Remove the FCB from the skb 28670977f817SJan Ceuleers * Remove the padded bytes, if there are any 28680977f817SJan Ceuleers */ 286976f31e8bSClaudiu Manoil if (priv->uses_rxfcb) { 2870ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, fcb->rq); 287176f31e8bSClaudiu Manoil skb_pull(skb, GMAC_FCB_LEN); 2872ec21e2ecSJeff Kirsher } 2873ec21e2ecSJeff Kirsher 2874ec21e2ecSJeff Kirsher /* Get receive timestamp from the skb */ 2875ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 2876ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 2877ec21e2ecSJeff Kirsher u64 *ns = (u64 *) skb->data; 2878bc4598bcSJan Ceuleers 2879ec21e2ecSJeff Kirsher memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2880ec21e2ecSJeff Kirsher shhwtstamps->hwtstamp = ns_to_ktime(*ns); 2881ec21e2ecSJeff Kirsher } 2882ec21e2ecSJeff Kirsher 2883ec21e2ecSJeff Kirsher if (priv->padding) 2884ec21e2ecSJeff Kirsher skb_pull(skb, priv->padding); 2885ec21e2ecSJeff Kirsher 2886ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_RXCSUM) 2887ec21e2ecSJeff Kirsher gfar_rx_checksum(skb, fcb); 2888ec21e2ecSJeff Kirsher 2889ec21e2ecSJeff Kirsher /* Tell the skb what kind of packet this is */ 2890ec21e2ecSJeff Kirsher skb->protocol = eth_type_trans(skb, dev); 2891ec21e2ecSJeff Kirsher 2892f646968fSPatrick McHardy /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here. 2893823dcd25SDavid S. Miller * Even if vlan rx accel is disabled, on some chips 2894823dcd25SDavid S. Miller * RXFCB_VLN is pseudo randomly set. 2895823dcd25SDavid S. Miller */ 2896f646968fSPatrick McHardy if (dev->features & NETIF_F_HW_VLAN_CTAG_RX && 289726eb9374SClaudiu Manoil be16_to_cpu(fcb->flags) & RXFCB_VLN) 289826eb9374SClaudiu Manoil __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), 289926eb9374SClaudiu Manoil be16_to_cpu(fcb->vlctl)); 2900ec21e2ecSJeff Kirsher 2901ec21e2ecSJeff Kirsher /* Send the packet up the stack */ 2902953d2768SClaudiu Manoil napi_gro_receive(napi, skb); 2903ec21e2ecSJeff Kirsher 2904ec21e2ecSJeff Kirsher } 2905ec21e2ecSJeff Kirsher 2906ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring 2907ec21e2ecSJeff Kirsher * until the budget/quota has been reached. Returns the number 2908ec21e2ecSJeff Kirsher * of frames handled 2909ec21e2ecSJeff Kirsher */ 2910ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit) 2911ec21e2ecSJeff Kirsher { 2912ec21e2ecSJeff Kirsher struct net_device *dev = rx_queue->dev; 2913ec21e2ecSJeff Kirsher struct rxbd8 *bdp, *base; 2914ec21e2ecSJeff Kirsher struct sk_buff *skb; 291576f31e8bSClaudiu Manoil int i, howmany = 0; 291676f31e8bSClaudiu Manoil int cleaned_cnt = gfar_rxbd_unused(rx_queue); 2917ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2918ec21e2ecSJeff Kirsher 2919ec21e2ecSJeff Kirsher /* Get the first full descriptor */ 2920ec21e2ecSJeff Kirsher base = rx_queue->rx_bd_base; 292176f31e8bSClaudiu Manoil i = rx_queue->next_to_clean; 2922ec21e2ecSJeff Kirsher 292376f31e8bSClaudiu Manoil while (rx_work_limit--) { 2924*f966082eSClaudiu Manoil u32 lstatus; 2925ec21e2ecSJeff Kirsher 292676f31e8bSClaudiu Manoil if (cleaned_cnt >= GFAR_RX_BUFF_ALLOC) { 292776f31e8bSClaudiu Manoil gfar_alloc_rx_buffs(rx_queue, cleaned_cnt); 292876f31e8bSClaudiu Manoil cleaned_cnt = 0; 292976f31e8bSClaudiu Manoil } 2930bc4598bcSJan Ceuleers 293176f31e8bSClaudiu Manoil bdp = &rx_queue->rx_bd_base[i]; 2932*f966082eSClaudiu Manoil lstatus = be32_to_cpu(bdp->lstatus); 2933*f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_EMPTY)) 293476f31e8bSClaudiu Manoil break; 293576f31e8bSClaudiu Manoil 293676f31e8bSClaudiu Manoil /* order rx buffer descriptor reads */ 2937ec21e2ecSJeff Kirsher rmb(); 2938ec21e2ecSJeff Kirsher 293976f31e8bSClaudiu Manoil /* fetch next to clean buffer from the ring */ 294076f31e8bSClaudiu Manoil skb = rx_queue->rx_skbuff[i]; 2941ec21e2ecSJeff Kirsher 2942a7312d58SClaudiu Manoil dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr), 2943ec21e2ecSJeff Kirsher priv->rx_buffer_size, DMA_FROM_DEVICE); 2944ec21e2ecSJeff Kirsher 2945*f966082eSClaudiu Manoil if (unlikely(!(lstatus & BD_LFLAG(RXBD_ERR)) && 2946*f966082eSClaudiu Manoil (lstatus & BD_LENGTH_MASK) > priv->rx_buffer_size)) 2947*f966082eSClaudiu Manoil lstatus |= BD_LFLAG(RXBD_LARGE); 2948ec21e2ecSJeff Kirsher 2949*f966082eSClaudiu Manoil if (unlikely(!(lstatus & BD_LFLAG(RXBD_LAST)) || 2950*f966082eSClaudiu Manoil (lstatus & BD_LFLAG(RXBD_ERR)))) { 2951*f966082eSClaudiu Manoil count_errors(lstatus, dev); 2952ec21e2ecSJeff Kirsher 295376f31e8bSClaudiu Manoil /* discard faulty buffer */ 2954acb600deSEric Dumazet dev_kfree_skb(skb); 295576f31e8bSClaudiu Manoil 2956ec21e2ecSJeff Kirsher } else { 2957ec21e2ecSJeff Kirsher /* Increment the number of packets */ 2958ec21e2ecSJeff Kirsher rx_queue->stats.rx_packets++; 2959ec21e2ecSJeff Kirsher howmany++; 2960ec21e2ecSJeff Kirsher 2961ec21e2ecSJeff Kirsher if (likely(skb)) { 2962*f966082eSClaudiu Manoil int pkt_len = (lstatus & BD_LENGTH_MASK) - 2963a7312d58SClaudiu Manoil ETH_FCS_LEN; 2964ec21e2ecSJeff Kirsher /* Remove the FCS from the packet length */ 2965ec21e2ecSJeff Kirsher skb_put(skb, pkt_len); 2966ec21e2ecSJeff Kirsher rx_queue->stats.rx_bytes += pkt_len; 2967ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, rx_queue->qindex); 296876f31e8bSClaudiu Manoil gfar_process_frame(dev, skb, 2969aeb12c5eSClaudiu Manoil &rx_queue->grp->napi_rx); 2970ec21e2ecSJeff Kirsher 2971ec21e2ecSJeff Kirsher } else { 2972ec21e2ecSJeff Kirsher netif_warn(priv, rx_err, dev, "Missing skb!\n"); 2973ec21e2ecSJeff Kirsher rx_queue->stats.rx_dropped++; 2974212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_skbmissing); 2975ec21e2ecSJeff Kirsher } 2976ec21e2ecSJeff Kirsher 2977ec21e2ecSJeff Kirsher } 2978ec21e2ecSJeff Kirsher 297976f31e8bSClaudiu Manoil rx_queue->rx_skbuff[i] = NULL; 298076f31e8bSClaudiu Manoil cleaned_cnt++; 298176f31e8bSClaudiu Manoil if (unlikely(++i == rx_queue->rx_ring_size)) 298276f31e8bSClaudiu Manoil i = 0; 2983ec21e2ecSJeff Kirsher } 2984ec21e2ecSJeff Kirsher 298576f31e8bSClaudiu Manoil rx_queue->next_to_clean = i; 298676f31e8bSClaudiu Manoil 298776f31e8bSClaudiu Manoil if (cleaned_cnt) 298876f31e8bSClaudiu Manoil gfar_alloc_rx_buffs(rx_queue, cleaned_cnt); 298976f31e8bSClaudiu Manoil 299076f31e8bSClaudiu Manoil /* Update Last Free RxBD pointer for LFC */ 299176f31e8bSClaudiu Manoil if (unlikely(priv->tx_actual_en)) { 299276f31e8bSClaudiu Manoil bdp = gfar_rxbd_lastfree(rx_queue); 299376f31e8bSClaudiu Manoil gfar_write(rx_queue->rfbptr, (u32)bdp); 299476f31e8bSClaudiu Manoil } 2995ec21e2ecSJeff Kirsher 2996ec21e2ecSJeff Kirsher return howmany; 2997ec21e2ecSJeff Kirsher } 2998ec21e2ecSJeff Kirsher 2999aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget) 30005eaedf31SClaudiu Manoil { 30015eaedf31SClaudiu Manoil struct gfar_priv_grp *gfargrp = 3002aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 30035eaedf31SClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 300471ff9e3dSClaudiu Manoil struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue; 30055eaedf31SClaudiu Manoil int work_done = 0; 30065eaedf31SClaudiu Manoil 30075eaedf31SClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 30085eaedf31SClaudiu Manoil * because of the packets that have already arrived 30095eaedf31SClaudiu Manoil */ 3010aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 30115eaedf31SClaudiu Manoil 30125eaedf31SClaudiu Manoil work_done = gfar_clean_rx_ring(rx_queue, budget); 30135eaedf31SClaudiu Manoil 30145eaedf31SClaudiu Manoil if (work_done < budget) { 3015aeb12c5eSClaudiu Manoil u32 imask; 30165eaedf31SClaudiu Manoil napi_complete(napi); 30175eaedf31SClaudiu Manoil /* Clear the halt bit in RSTAT */ 30185eaedf31SClaudiu Manoil gfar_write(®s->rstat, gfargrp->rstat); 30195eaedf31SClaudiu Manoil 3020aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3021aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3022aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 3023aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3024aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 30255eaedf31SClaudiu Manoil } 30265eaedf31SClaudiu Manoil 30275eaedf31SClaudiu Manoil return work_done; 30285eaedf31SClaudiu Manoil } 30295eaedf31SClaudiu Manoil 3030aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget) 3031ec21e2ecSJeff Kirsher { 3032bc4598bcSJan Ceuleers struct gfar_priv_grp *gfargrp = 3033aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 3034aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 303571ff9e3dSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue; 3036aeb12c5eSClaudiu Manoil u32 imask; 3037aeb12c5eSClaudiu Manoil 3038aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 3039aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 3040aeb12c5eSClaudiu Manoil */ 3041aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 3042aeb12c5eSClaudiu Manoil 3043aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 3044aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) 3045aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 3046aeb12c5eSClaudiu Manoil 3047aeb12c5eSClaudiu Manoil napi_complete(napi); 3048aeb12c5eSClaudiu Manoil 3049aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3050aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3051aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 3052aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3053aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3054aeb12c5eSClaudiu Manoil 3055aeb12c5eSClaudiu Manoil return 0; 3056aeb12c5eSClaudiu Manoil } 3057aeb12c5eSClaudiu Manoil 3058aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget) 3059aeb12c5eSClaudiu Manoil { 3060aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 3061aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 3062ec21e2ecSJeff Kirsher struct gfar_private *priv = gfargrp->priv; 3063ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 3064ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 3065c233cf40SClaudiu Manoil int work_done = 0, work_done_per_q = 0; 306639c0a0d5SClaudiu Manoil int i, budget_per_q = 0; 30676be5ed3fSClaudiu Manoil unsigned long rstat_rxf; 30686be5ed3fSClaudiu Manoil int num_act_queues; 3069ec21e2ecSJeff Kirsher 3070ec21e2ecSJeff Kirsher /* Clear IEVENT, so interrupts aren't called again 30710977f817SJan Ceuleers * because of the packets that have already arrived 30720977f817SJan Ceuleers */ 3073aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 3074ec21e2ecSJeff Kirsher 30756be5ed3fSClaudiu Manoil rstat_rxf = gfar_read(®s->rstat) & RSTAT_RXF_MASK; 30766be5ed3fSClaudiu Manoil 30776be5ed3fSClaudiu Manoil num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS); 30786be5ed3fSClaudiu Manoil if (num_act_queues) 30796be5ed3fSClaudiu Manoil budget_per_q = budget/num_act_queues; 30806be5ed3fSClaudiu Manoil 3081ec21e2ecSJeff Kirsher for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) { 30826be5ed3fSClaudiu Manoil /* skip queue if not active */ 30836be5ed3fSClaudiu Manoil if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i))) 3084ec21e2ecSJeff Kirsher continue; 3085ec21e2ecSJeff Kirsher 3086c233cf40SClaudiu Manoil rx_queue = priv->rx_queue[i]; 3087c233cf40SClaudiu Manoil work_done_per_q = 3088c233cf40SClaudiu Manoil gfar_clean_rx_ring(rx_queue, budget_per_q); 3089c233cf40SClaudiu Manoil work_done += work_done_per_q; 3090c233cf40SClaudiu Manoil 3091c233cf40SClaudiu Manoil /* finished processing this queue */ 3092c233cf40SClaudiu Manoil if (work_done_per_q < budget_per_q) { 30936be5ed3fSClaudiu Manoil /* clear active queue hw indication */ 30946be5ed3fSClaudiu Manoil gfar_write(®s->rstat, 30956be5ed3fSClaudiu Manoil RSTAT_CLEAR_RXF0 >> i); 30966be5ed3fSClaudiu Manoil num_act_queues--; 30976be5ed3fSClaudiu Manoil 30986be5ed3fSClaudiu Manoil if (!num_act_queues) 3099c233cf40SClaudiu Manoil break; 3100ec21e2ecSJeff Kirsher } 3101ec21e2ecSJeff Kirsher } 3102ec21e2ecSJeff Kirsher 3103aeb12c5eSClaudiu Manoil if (!num_act_queues) { 3104aeb12c5eSClaudiu Manoil u32 imask; 3105ec21e2ecSJeff Kirsher napi_complete(napi); 3106ec21e2ecSJeff Kirsher 3107ec21e2ecSJeff Kirsher /* Clear the halt bit in RSTAT */ 3108ec21e2ecSJeff Kirsher gfar_write(®s->rstat, gfargrp->rstat); 3109ec21e2ecSJeff Kirsher 3110aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3111aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3112aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 3113aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3114aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3115ec21e2ecSJeff Kirsher } 3116ec21e2ecSJeff Kirsher 3117c233cf40SClaudiu Manoil return work_done; 3118ec21e2ecSJeff Kirsher } 3119ec21e2ecSJeff Kirsher 3120aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget) 3121aeb12c5eSClaudiu Manoil { 3122aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 3123aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 3124aeb12c5eSClaudiu Manoil struct gfar_private *priv = gfargrp->priv; 3125aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 3126aeb12c5eSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = NULL; 3127aeb12c5eSClaudiu Manoil int has_tx_work = 0; 3128aeb12c5eSClaudiu Manoil int i; 3129aeb12c5eSClaudiu Manoil 3130aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 3131aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 3132aeb12c5eSClaudiu Manoil */ 3133aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 3134aeb12c5eSClaudiu Manoil 3135aeb12c5eSClaudiu Manoil for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) { 3136aeb12c5eSClaudiu Manoil tx_queue = priv->tx_queue[i]; 3137aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 3138aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) { 3139aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 3140aeb12c5eSClaudiu Manoil has_tx_work = 1; 3141aeb12c5eSClaudiu Manoil } 3142aeb12c5eSClaudiu Manoil } 3143aeb12c5eSClaudiu Manoil 3144aeb12c5eSClaudiu Manoil if (!has_tx_work) { 3145aeb12c5eSClaudiu Manoil u32 imask; 3146aeb12c5eSClaudiu Manoil napi_complete(napi); 3147aeb12c5eSClaudiu Manoil 3148aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3149aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3150aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 3151aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3152aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3153aeb12c5eSClaudiu Manoil } 3154aeb12c5eSClaudiu Manoil 3155aeb12c5eSClaudiu Manoil return 0; 3156aeb12c5eSClaudiu Manoil } 3157aeb12c5eSClaudiu Manoil 3158aeb12c5eSClaudiu Manoil 3159ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 31600977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs 3161ec21e2ecSJeff Kirsher * without having to re-enable interrupts. It's not called while 3162ec21e2ecSJeff Kirsher * the interrupt routine is executing. 3163ec21e2ecSJeff Kirsher */ 3164ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev) 3165ec21e2ecSJeff Kirsher { 3166ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 31673a2e16c8SJan Ceuleers int i; 3168ec21e2ecSJeff Kirsher 3169ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, run tx/rx */ 3170ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 3171ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 317262ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 317362ed839dSPaul Gortmaker 317462ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 317562ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, RX)->irq); 317662ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, ER)->irq); 317762ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 317862ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, ER)->irq); 317962ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, RX)->irq); 318062ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3181ec21e2ecSJeff Kirsher } 3182ec21e2ecSJeff Kirsher } else { 3183ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 318462ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 318562ed839dSPaul Gortmaker 318662ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 318762ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 318862ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3189ec21e2ecSJeff Kirsher } 3190ec21e2ecSJeff Kirsher } 3191ec21e2ecSJeff Kirsher } 3192ec21e2ecSJeff Kirsher #endif 3193ec21e2ecSJeff Kirsher 3194ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */ 3195ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id) 3196ec21e2ecSJeff Kirsher { 3197ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3198ec21e2ecSJeff Kirsher 3199ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3200ec21e2ecSJeff Kirsher u32 events = gfar_read(&gfargrp->regs->ievent); 3201ec21e2ecSJeff Kirsher 3202ec21e2ecSJeff Kirsher /* Check for reception */ 3203ec21e2ecSJeff Kirsher if (events & IEVENT_RX_MASK) 3204ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3205ec21e2ecSJeff Kirsher 3206ec21e2ecSJeff Kirsher /* Check for transmit completion */ 3207ec21e2ecSJeff Kirsher if (events & IEVENT_TX_MASK) 3208ec21e2ecSJeff Kirsher gfar_transmit(irq, grp_id); 3209ec21e2ecSJeff Kirsher 3210ec21e2ecSJeff Kirsher /* Check for errors */ 3211ec21e2ecSJeff Kirsher if (events & IEVENT_ERR_MASK) 3212ec21e2ecSJeff Kirsher gfar_error(irq, grp_id); 3213ec21e2ecSJeff Kirsher 3214ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3215ec21e2ecSJeff Kirsher } 3216ec21e2ecSJeff Kirsher 3217ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made 3218ec21e2ecSJeff Kirsher * aware of new link state. The PHY code conveys this 3219ec21e2ecSJeff Kirsher * information through variables in the phydev structure, and this 3220ec21e2ecSJeff Kirsher * function converts those variables into the appropriate 3221ec21e2ecSJeff Kirsher * register values, and can bring down the device if needed. 3222ec21e2ecSJeff Kirsher */ 3223ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev) 3224ec21e2ecSJeff Kirsher { 3225ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3226ec21e2ecSJeff Kirsher struct phy_device *phydev = priv->phydev; 3227ec21e2ecSJeff Kirsher 32286ce29b0eSClaudiu Manoil if (unlikely(phydev->link != priv->oldlink || 32290ae93b2cSGuenter Roeck (phydev->link && (phydev->duplex != priv->oldduplex || 32300ae93b2cSGuenter Roeck phydev->speed != priv->oldspeed)))) 32316ce29b0eSClaudiu Manoil gfar_update_link_state(priv); 3232ec21e2ecSJeff Kirsher } 3233ec21e2ecSJeff Kirsher 3234ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast 3235ec21e2ecSJeff Kirsher * addresses we subscribe to. Also, change the promiscuity of 3236ec21e2ecSJeff Kirsher * the device based on the flags (this function is called 32370977f817SJan Ceuleers * whenever dev->flags is changed 32380977f817SJan Ceuleers */ 3239ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev) 3240ec21e2ecSJeff Kirsher { 3241ec21e2ecSJeff Kirsher struct netdev_hw_addr *ha; 3242ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3243ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3244ec21e2ecSJeff Kirsher u32 tempval; 3245ec21e2ecSJeff Kirsher 3246ec21e2ecSJeff Kirsher if (dev->flags & IFF_PROMISC) { 3247ec21e2ecSJeff Kirsher /* Set RCTRL to PROM */ 3248ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3249ec21e2ecSJeff Kirsher tempval |= RCTRL_PROM; 3250ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3251ec21e2ecSJeff Kirsher } else { 3252ec21e2ecSJeff Kirsher /* Set RCTRL to not PROM */ 3253ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3254ec21e2ecSJeff Kirsher tempval &= ~(RCTRL_PROM); 3255ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3256ec21e2ecSJeff Kirsher } 3257ec21e2ecSJeff Kirsher 3258ec21e2ecSJeff Kirsher if (dev->flags & IFF_ALLMULTI) { 3259ec21e2ecSJeff Kirsher /* Set the hash to rx all multicast frames */ 3260ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0xffffffff); 3261ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0xffffffff); 3262ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0xffffffff); 3263ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0xffffffff); 3264ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0xffffffff); 3265ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0xffffffff); 3266ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0xffffffff); 3267ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0xffffffff); 3268ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0xffffffff); 3269ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0xffffffff); 3270ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0xffffffff); 3271ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0xffffffff); 3272ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0xffffffff); 3273ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0xffffffff); 3274ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0xffffffff); 3275ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0xffffffff); 3276ec21e2ecSJeff Kirsher } else { 3277ec21e2ecSJeff Kirsher int em_num; 3278ec21e2ecSJeff Kirsher int idx; 3279ec21e2ecSJeff Kirsher 3280ec21e2ecSJeff Kirsher /* zero out the hash */ 3281ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0x0); 3282ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0x0); 3283ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0x0); 3284ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0x0); 3285ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0x0); 3286ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0x0); 3287ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0x0); 3288ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0x0); 3289ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0x0); 3290ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0x0); 3291ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0x0); 3292ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0x0); 3293ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0x0); 3294ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0x0); 3295ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0x0); 3296ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0x0); 3297ec21e2ecSJeff Kirsher 3298ec21e2ecSJeff Kirsher /* If we have extended hash tables, we need to 3299ec21e2ecSJeff Kirsher * clear the exact match registers to prepare for 33000977f817SJan Ceuleers * setting them 33010977f817SJan Ceuleers */ 3302ec21e2ecSJeff Kirsher if (priv->extended_hash) { 3303ec21e2ecSJeff Kirsher em_num = GFAR_EM_NUM + 1; 3304ec21e2ecSJeff Kirsher gfar_clear_exact_match(dev); 3305ec21e2ecSJeff Kirsher idx = 1; 3306ec21e2ecSJeff Kirsher } else { 3307ec21e2ecSJeff Kirsher idx = 0; 3308ec21e2ecSJeff Kirsher em_num = 0; 3309ec21e2ecSJeff Kirsher } 3310ec21e2ecSJeff Kirsher 3311ec21e2ecSJeff Kirsher if (netdev_mc_empty(dev)) 3312ec21e2ecSJeff Kirsher return; 3313ec21e2ecSJeff Kirsher 3314ec21e2ecSJeff Kirsher /* Parse the list, and set the appropriate bits */ 3315ec21e2ecSJeff Kirsher netdev_for_each_mc_addr(ha, dev) { 3316ec21e2ecSJeff Kirsher if (idx < em_num) { 3317ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, ha->addr); 3318ec21e2ecSJeff Kirsher idx++; 3319ec21e2ecSJeff Kirsher } else 3320ec21e2ecSJeff Kirsher gfar_set_hash_for_addr(dev, ha->addr); 3321ec21e2ecSJeff Kirsher } 3322ec21e2ecSJeff Kirsher } 3323ec21e2ecSJeff Kirsher } 3324ec21e2ecSJeff Kirsher 3325ec21e2ecSJeff Kirsher 3326ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they 33270977f817SJan Ceuleers * don't interfere with normal reception 33280977f817SJan Ceuleers */ 3329ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev) 3330ec21e2ecSJeff Kirsher { 3331ec21e2ecSJeff Kirsher int idx; 33326a3c910cSJoe Perches static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0}; 3333ec21e2ecSJeff Kirsher 3334ec21e2ecSJeff Kirsher for (idx = 1; idx < GFAR_EM_NUM + 1; idx++) 3335ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, zero_arr); 3336ec21e2ecSJeff Kirsher } 3337ec21e2ecSJeff Kirsher 3338ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */ 3339ec21e2ecSJeff Kirsher /* The algorithm works like so: 3340ec21e2ecSJeff Kirsher * 1) Take the Destination Address (ie the multicast address), and 3341ec21e2ecSJeff Kirsher * do a CRC on it (little endian), and reverse the bits of the 3342ec21e2ecSJeff Kirsher * result. 3343ec21e2ecSJeff Kirsher * 2) Use the 8 most significant bits as a hash into a 256-entry 3344ec21e2ecSJeff Kirsher * table. The table is controlled through 8 32-bit registers: 3345ec21e2ecSJeff Kirsher * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 3346ec21e2ecSJeff Kirsher * gaddr7. This means that the 3 most significant bits in the 3347ec21e2ecSJeff Kirsher * hash index which gaddr register to use, and the 5 other bits 3348ec21e2ecSJeff Kirsher * indicate which bit (assuming an IBM numbering scheme, which 3349ec21e2ecSJeff Kirsher * for PowerPC (tm) is usually the case) in the register holds 33500977f817SJan Ceuleers * the entry. 33510977f817SJan Ceuleers */ 3352ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr) 3353ec21e2ecSJeff Kirsher { 3354ec21e2ecSJeff Kirsher u32 tempval; 3355ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 33566a3c910cSJoe Perches u32 result = ether_crc(ETH_ALEN, addr); 3357ec21e2ecSJeff Kirsher int width = priv->hash_width; 3358ec21e2ecSJeff Kirsher u8 whichbit = (result >> (32 - width)) & 0x1f; 3359ec21e2ecSJeff Kirsher u8 whichreg = result >> (32 - width + 5); 3360ec21e2ecSJeff Kirsher u32 value = (1 << (31-whichbit)); 3361ec21e2ecSJeff Kirsher 3362ec21e2ecSJeff Kirsher tempval = gfar_read(priv->hash_regs[whichreg]); 3363ec21e2ecSJeff Kirsher tempval |= value; 3364ec21e2ecSJeff Kirsher gfar_write(priv->hash_regs[whichreg], tempval); 3365ec21e2ecSJeff Kirsher } 3366ec21e2ecSJeff Kirsher 3367ec21e2ecSJeff Kirsher 3368ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers 3369ec21e2ecSJeff Kirsher * This function sets the numth pair to a given address 3370ec21e2ecSJeff Kirsher */ 3371ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 3372ec21e2ecSJeff Kirsher const u8 *addr) 3373ec21e2ecSJeff Kirsher { 3374ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3375ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3376ec21e2ecSJeff Kirsher u32 tempval; 3377ec21e2ecSJeff Kirsher u32 __iomem *macptr = ®s->macstnaddr1; 3378ec21e2ecSJeff Kirsher 3379ec21e2ecSJeff Kirsher macptr += num*2; 3380ec21e2ecSJeff Kirsher 338183bfc3c4SClaudiu Manoil /* For a station address of 0x12345678ABCD in transmission 338283bfc3c4SClaudiu Manoil * order (BE), MACnADDR1 is set to 0xCDAB7856 and 338383bfc3c4SClaudiu Manoil * MACnADDR2 is set to 0x34120000. 33840977f817SJan Ceuleers */ 338583bfc3c4SClaudiu Manoil tempval = (addr[5] << 24) | (addr[4] << 16) | 338683bfc3c4SClaudiu Manoil (addr[3] << 8) | addr[2]; 3387ec21e2ecSJeff Kirsher 338883bfc3c4SClaudiu Manoil gfar_write(macptr, tempval); 3389ec21e2ecSJeff Kirsher 339083bfc3c4SClaudiu Manoil tempval = (addr[1] << 24) | (addr[0] << 16); 3391ec21e2ecSJeff Kirsher 3392ec21e2ecSJeff Kirsher gfar_write(macptr+1, tempval); 3393ec21e2ecSJeff Kirsher } 3394ec21e2ecSJeff Kirsher 3395ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */ 3396ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id) 3397ec21e2ecSJeff Kirsher { 3398ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3399ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 3400ec21e2ecSJeff Kirsher struct gfar_private *priv= gfargrp->priv; 3401ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 3402ec21e2ecSJeff Kirsher 3403ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3404ec21e2ecSJeff Kirsher u32 events = gfar_read(®s->ievent); 3405ec21e2ecSJeff Kirsher 3406ec21e2ecSJeff Kirsher /* Clear IEVENT */ 3407ec21e2ecSJeff Kirsher gfar_write(®s->ievent, events & IEVENT_ERR_MASK); 3408ec21e2ecSJeff Kirsher 3409ec21e2ecSJeff Kirsher /* Magic Packet is not an error. */ 3410ec21e2ecSJeff Kirsher if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) && 3411ec21e2ecSJeff Kirsher (events & IEVENT_MAG)) 3412ec21e2ecSJeff Kirsher events &= ~IEVENT_MAG; 3413ec21e2ecSJeff Kirsher 3414ec21e2ecSJeff Kirsher /* Hmm... */ 3415ec21e2ecSJeff Kirsher if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv)) 3416bc4598bcSJan Ceuleers netdev_dbg(dev, 3417bc4598bcSJan Ceuleers "error interrupt (ievent=0x%08x imask=0x%08x)\n", 3418ec21e2ecSJeff Kirsher events, gfar_read(®s->imask)); 3419ec21e2ecSJeff Kirsher 3420ec21e2ecSJeff Kirsher /* Update the error counters */ 3421ec21e2ecSJeff Kirsher if (events & IEVENT_TXE) { 3422ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 3423ec21e2ecSJeff Kirsher 3424ec21e2ecSJeff Kirsher if (events & IEVENT_LC) 3425ec21e2ecSJeff Kirsher dev->stats.tx_window_errors++; 3426ec21e2ecSJeff Kirsher if (events & IEVENT_CRL) 3427ec21e2ecSJeff Kirsher dev->stats.tx_aborted_errors++; 3428ec21e2ecSJeff Kirsher if (events & IEVENT_XFUN) { 3429ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, 3430ec21e2ecSJeff Kirsher "TX FIFO underrun, packet dropped\n"); 3431ec21e2ecSJeff Kirsher dev->stats.tx_dropped++; 3432212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_underrun); 3433ec21e2ecSJeff Kirsher 3434bc602280SClaudiu Manoil schedule_work(&priv->reset_task); 3435ec21e2ecSJeff Kirsher } 3436ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "Transmit Error\n"); 3437ec21e2ecSJeff Kirsher } 3438ec21e2ecSJeff Kirsher if (events & IEVENT_BSY) { 3439ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3440212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_bsy); 3441ec21e2ecSJeff Kirsher 3442ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3443ec21e2ecSJeff Kirsher 3444ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n", 3445ec21e2ecSJeff Kirsher gfar_read(®s->rstat)); 3446ec21e2ecSJeff Kirsher } 3447ec21e2ecSJeff Kirsher if (events & IEVENT_BABR) { 3448ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3449212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_babr); 3450ec21e2ecSJeff Kirsher 3451ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "babbling RX error\n"); 3452ec21e2ecSJeff Kirsher } 3453ec21e2ecSJeff Kirsher if (events & IEVENT_EBERR) { 3454212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.eberr); 3455ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "bus error\n"); 3456ec21e2ecSJeff Kirsher } 3457ec21e2ecSJeff Kirsher if (events & IEVENT_RXC) 3458ec21e2ecSJeff Kirsher netif_dbg(priv, rx_status, dev, "control frame\n"); 3459ec21e2ecSJeff Kirsher 3460ec21e2ecSJeff Kirsher if (events & IEVENT_BABT) { 3461212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_babt); 3462ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "babbling TX error\n"); 3463ec21e2ecSJeff Kirsher } 3464ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3465ec21e2ecSJeff Kirsher } 3466ec21e2ecSJeff Kirsher 34676ce29b0eSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv) 34686ce29b0eSClaudiu Manoil { 34696ce29b0eSClaudiu Manoil struct phy_device *phydev = priv->phydev; 34706ce29b0eSClaudiu Manoil u32 val = 0; 34716ce29b0eSClaudiu Manoil 34726ce29b0eSClaudiu Manoil if (!phydev->duplex) 34736ce29b0eSClaudiu Manoil return val; 34746ce29b0eSClaudiu Manoil 34756ce29b0eSClaudiu Manoil if (!priv->pause_aneg_en) { 34766ce29b0eSClaudiu Manoil if (priv->tx_pause_en) 34776ce29b0eSClaudiu Manoil val |= MACCFG1_TX_FLOW; 34786ce29b0eSClaudiu Manoil if (priv->rx_pause_en) 34796ce29b0eSClaudiu Manoil val |= MACCFG1_RX_FLOW; 34806ce29b0eSClaudiu Manoil } else { 34816ce29b0eSClaudiu Manoil u16 lcl_adv, rmt_adv; 34826ce29b0eSClaudiu Manoil u8 flowctrl; 34836ce29b0eSClaudiu Manoil /* get link partner capabilities */ 34846ce29b0eSClaudiu Manoil rmt_adv = 0; 34856ce29b0eSClaudiu Manoil if (phydev->pause) 34866ce29b0eSClaudiu Manoil rmt_adv = LPA_PAUSE_CAP; 34876ce29b0eSClaudiu Manoil if (phydev->asym_pause) 34886ce29b0eSClaudiu Manoil rmt_adv |= LPA_PAUSE_ASYM; 34896ce29b0eSClaudiu Manoil 349043ef8d29SPavaluca Matei-B46610 lcl_adv = 0; 349143ef8d29SPavaluca Matei-B46610 if (phydev->advertising & ADVERTISED_Pause) 349243ef8d29SPavaluca Matei-B46610 lcl_adv |= ADVERTISE_PAUSE_CAP; 349343ef8d29SPavaluca Matei-B46610 if (phydev->advertising & ADVERTISED_Asym_Pause) 349443ef8d29SPavaluca Matei-B46610 lcl_adv |= ADVERTISE_PAUSE_ASYM; 34956ce29b0eSClaudiu Manoil 34966ce29b0eSClaudiu Manoil flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv); 34976ce29b0eSClaudiu Manoil if (flowctrl & FLOW_CTRL_TX) 34986ce29b0eSClaudiu Manoil val |= MACCFG1_TX_FLOW; 34996ce29b0eSClaudiu Manoil if (flowctrl & FLOW_CTRL_RX) 35006ce29b0eSClaudiu Manoil val |= MACCFG1_RX_FLOW; 35016ce29b0eSClaudiu Manoil } 35026ce29b0eSClaudiu Manoil 35036ce29b0eSClaudiu Manoil return val; 35046ce29b0eSClaudiu Manoil } 35056ce29b0eSClaudiu Manoil 35066ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv) 35076ce29b0eSClaudiu Manoil { 35086ce29b0eSClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 35096ce29b0eSClaudiu Manoil struct phy_device *phydev = priv->phydev; 351045b679c9SMatei Pavaluca struct gfar_priv_rx_q *rx_queue = NULL; 351145b679c9SMatei Pavaluca int i; 351245b679c9SMatei Pavaluca struct rxbd8 *bdp; 35136ce29b0eSClaudiu Manoil 35146ce29b0eSClaudiu Manoil if (unlikely(test_bit(GFAR_RESETTING, &priv->state))) 35156ce29b0eSClaudiu Manoil return; 35166ce29b0eSClaudiu Manoil 35176ce29b0eSClaudiu Manoil if (phydev->link) { 35186ce29b0eSClaudiu Manoil u32 tempval1 = gfar_read(®s->maccfg1); 35196ce29b0eSClaudiu Manoil u32 tempval = gfar_read(®s->maccfg2); 35206ce29b0eSClaudiu Manoil u32 ecntrl = gfar_read(®s->ecntrl); 352145b679c9SMatei Pavaluca u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW); 35226ce29b0eSClaudiu Manoil 35236ce29b0eSClaudiu Manoil if (phydev->duplex != priv->oldduplex) { 35246ce29b0eSClaudiu Manoil if (!(phydev->duplex)) 35256ce29b0eSClaudiu Manoil tempval &= ~(MACCFG2_FULL_DUPLEX); 35266ce29b0eSClaudiu Manoil else 35276ce29b0eSClaudiu Manoil tempval |= MACCFG2_FULL_DUPLEX; 35286ce29b0eSClaudiu Manoil 35296ce29b0eSClaudiu Manoil priv->oldduplex = phydev->duplex; 35306ce29b0eSClaudiu Manoil } 35316ce29b0eSClaudiu Manoil 35326ce29b0eSClaudiu Manoil if (phydev->speed != priv->oldspeed) { 35336ce29b0eSClaudiu Manoil switch (phydev->speed) { 35346ce29b0eSClaudiu Manoil case 1000: 35356ce29b0eSClaudiu Manoil tempval = 35366ce29b0eSClaudiu Manoil ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII); 35376ce29b0eSClaudiu Manoil 35386ce29b0eSClaudiu Manoil ecntrl &= ~(ECNTRL_R100); 35396ce29b0eSClaudiu Manoil break; 35406ce29b0eSClaudiu Manoil case 100: 35416ce29b0eSClaudiu Manoil case 10: 35426ce29b0eSClaudiu Manoil tempval = 35436ce29b0eSClaudiu Manoil ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII); 35446ce29b0eSClaudiu Manoil 35456ce29b0eSClaudiu Manoil /* Reduced mode distinguishes 35466ce29b0eSClaudiu Manoil * between 10 and 100 35476ce29b0eSClaudiu Manoil */ 35486ce29b0eSClaudiu Manoil if (phydev->speed == SPEED_100) 35496ce29b0eSClaudiu Manoil ecntrl |= ECNTRL_R100; 35506ce29b0eSClaudiu Manoil else 35516ce29b0eSClaudiu Manoil ecntrl &= ~(ECNTRL_R100); 35526ce29b0eSClaudiu Manoil break; 35536ce29b0eSClaudiu Manoil default: 35546ce29b0eSClaudiu Manoil netif_warn(priv, link, priv->ndev, 35556ce29b0eSClaudiu Manoil "Ack! Speed (%d) is not 10/100/1000!\n", 35566ce29b0eSClaudiu Manoil phydev->speed); 35576ce29b0eSClaudiu Manoil break; 35586ce29b0eSClaudiu Manoil } 35596ce29b0eSClaudiu Manoil 35606ce29b0eSClaudiu Manoil priv->oldspeed = phydev->speed; 35616ce29b0eSClaudiu Manoil } 35626ce29b0eSClaudiu Manoil 35636ce29b0eSClaudiu Manoil tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW); 35646ce29b0eSClaudiu Manoil tempval1 |= gfar_get_flowctrl_cfg(priv); 35656ce29b0eSClaudiu Manoil 356645b679c9SMatei Pavaluca /* Turn last free buffer recording on */ 356745b679c9SMatei Pavaluca if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) { 356845b679c9SMatei Pavaluca for (i = 0; i < priv->num_rx_queues; i++) { 356945b679c9SMatei Pavaluca rx_queue = priv->rx_queue[i]; 357076f31e8bSClaudiu Manoil bdp = gfar_rxbd_lastfree(rx_queue); 357145b679c9SMatei Pavaluca gfar_write(rx_queue->rfbptr, (u32)bdp); 357245b679c9SMatei Pavaluca } 357345b679c9SMatei Pavaluca 357445b679c9SMatei Pavaluca priv->tx_actual_en = 1; 357545b679c9SMatei Pavaluca } 357645b679c9SMatei Pavaluca 357745b679c9SMatei Pavaluca if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval)) 357845b679c9SMatei Pavaluca priv->tx_actual_en = 0; 357945b679c9SMatei Pavaluca 35806ce29b0eSClaudiu Manoil gfar_write(®s->maccfg1, tempval1); 35816ce29b0eSClaudiu Manoil gfar_write(®s->maccfg2, tempval); 35826ce29b0eSClaudiu Manoil gfar_write(®s->ecntrl, ecntrl); 35836ce29b0eSClaudiu Manoil 35846ce29b0eSClaudiu Manoil if (!priv->oldlink) 35856ce29b0eSClaudiu Manoil priv->oldlink = 1; 35866ce29b0eSClaudiu Manoil 35876ce29b0eSClaudiu Manoil } else if (priv->oldlink) { 35886ce29b0eSClaudiu Manoil priv->oldlink = 0; 35896ce29b0eSClaudiu Manoil priv->oldspeed = 0; 35906ce29b0eSClaudiu Manoil priv->oldduplex = -1; 35916ce29b0eSClaudiu Manoil } 35926ce29b0eSClaudiu Manoil 35936ce29b0eSClaudiu Manoil if (netif_msg_link(priv)) 35946ce29b0eSClaudiu Manoil phy_print_status(phydev); 35956ce29b0eSClaudiu Manoil } 35966ce29b0eSClaudiu Manoil 359794e5a2a8SFabian Frederick static const struct of_device_id gfar_match[] = 3598ec21e2ecSJeff Kirsher { 3599ec21e2ecSJeff Kirsher { 3600ec21e2ecSJeff Kirsher .type = "network", 3601ec21e2ecSJeff Kirsher .compatible = "gianfar", 3602ec21e2ecSJeff Kirsher }, 3603ec21e2ecSJeff Kirsher { 3604ec21e2ecSJeff Kirsher .compatible = "fsl,etsec2", 3605ec21e2ecSJeff Kirsher }, 3606ec21e2ecSJeff Kirsher {}, 3607ec21e2ecSJeff Kirsher }; 3608ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match); 3609ec21e2ecSJeff Kirsher 3610ec21e2ecSJeff Kirsher /* Structure for a device driver */ 3611ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = { 3612ec21e2ecSJeff Kirsher .driver = { 3613ec21e2ecSJeff Kirsher .name = "fsl-gianfar", 3614ec21e2ecSJeff Kirsher .pm = GFAR_PM_OPS, 3615ec21e2ecSJeff Kirsher .of_match_table = gfar_match, 3616ec21e2ecSJeff Kirsher }, 3617ec21e2ecSJeff Kirsher .probe = gfar_probe, 3618ec21e2ecSJeff Kirsher .remove = gfar_remove, 3619ec21e2ecSJeff Kirsher }; 3620ec21e2ecSJeff Kirsher 3621db62f684SAxel Lin module_platform_driver(gfar_driver); 3622