10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c 2ec21e2ecSJeff Kirsher * 3ec21e2ecSJeff Kirsher * Gianfar Ethernet Driver 4ec21e2ecSJeff Kirsher * This driver is designed for the non-CPM ethernet controllers 5ec21e2ecSJeff Kirsher * on the 85xx and 83xx family of integrated processors 6ec21e2ecSJeff Kirsher * Based on 8260_io/fcc_enet.c 7ec21e2ecSJeff Kirsher * 8ec21e2ecSJeff Kirsher * Author: Andy Fleming 9ec21e2ecSJeff Kirsher * Maintainer: Kumar Gala 10ec21e2ecSJeff Kirsher * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com> 11ec21e2ecSJeff Kirsher * 1220862788SClaudiu Manoil * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc. 13ec21e2ecSJeff Kirsher * Copyright 2007 MontaVista Software, Inc. 14ec21e2ecSJeff Kirsher * 15ec21e2ecSJeff Kirsher * This program is free software; you can redistribute it and/or modify it 16ec21e2ecSJeff Kirsher * under the terms of the GNU General Public License as published by the 17ec21e2ecSJeff Kirsher * Free Software Foundation; either version 2 of the License, or (at your 18ec21e2ecSJeff Kirsher * option) any later version. 19ec21e2ecSJeff Kirsher * 20ec21e2ecSJeff Kirsher * Gianfar: AKA Lambda Draconis, "Dragon" 21ec21e2ecSJeff Kirsher * RA 11 31 24.2 22ec21e2ecSJeff Kirsher * Dec +69 19 52 23ec21e2ecSJeff Kirsher * V 3.84 24ec21e2ecSJeff Kirsher * B-V +1.62 25ec21e2ecSJeff Kirsher * 26ec21e2ecSJeff Kirsher * Theory of operation 27ec21e2ecSJeff Kirsher * 28ec21e2ecSJeff Kirsher * The driver is initialized through of_device. Configuration information 29ec21e2ecSJeff Kirsher * is therefore conveyed through an OF-style device tree. 30ec21e2ecSJeff Kirsher * 31ec21e2ecSJeff Kirsher * The Gianfar Ethernet Controller uses a ring of buffer 32ec21e2ecSJeff Kirsher * descriptors. The beginning is indicated by a register 33ec21e2ecSJeff Kirsher * pointing to the physical address of the start of the ring. 34ec21e2ecSJeff Kirsher * The end is determined by a "wrap" bit being set in the 35ec21e2ecSJeff Kirsher * last descriptor of the ring. 36ec21e2ecSJeff Kirsher * 37ec21e2ecSJeff Kirsher * When a packet is received, the RXF bit in the 38ec21e2ecSJeff Kirsher * IEVENT register is set, triggering an interrupt when the 39ec21e2ecSJeff Kirsher * corresponding bit in the IMASK register is also set (if 40ec21e2ecSJeff Kirsher * interrupt coalescing is active, then the interrupt may not 41ec21e2ecSJeff Kirsher * happen immediately, but will wait until either a set number 42ec21e2ecSJeff Kirsher * of frames or amount of time have passed). In NAPI, the 43ec21e2ecSJeff Kirsher * interrupt handler will signal there is work to be done, and 44ec21e2ecSJeff Kirsher * exit. This method will start at the last known empty 45ec21e2ecSJeff Kirsher * descriptor, and process every subsequent descriptor until there 46ec21e2ecSJeff Kirsher * are none left with data (NAPI will stop after a set number of 47ec21e2ecSJeff Kirsher * packets to give time to other tasks, but will eventually 48ec21e2ecSJeff Kirsher * process all the packets). The data arrives inside a 49ec21e2ecSJeff Kirsher * pre-allocated skb, and so after the skb is passed up to the 50ec21e2ecSJeff Kirsher * stack, a new skb must be allocated, and the address field in 51ec21e2ecSJeff Kirsher * the buffer descriptor must be updated to indicate this new 52ec21e2ecSJeff Kirsher * skb. 53ec21e2ecSJeff Kirsher * 54ec21e2ecSJeff Kirsher * When the kernel requests that a packet be transmitted, the 55ec21e2ecSJeff Kirsher * driver starts where it left off last time, and points the 56ec21e2ecSJeff Kirsher * descriptor at the buffer which was passed in. The driver 57ec21e2ecSJeff Kirsher * then informs the DMA engine that there are packets ready to 58ec21e2ecSJeff Kirsher * be transmitted. Once the controller is finished transmitting 59ec21e2ecSJeff Kirsher * the packet, an interrupt may be triggered (under the same 60ec21e2ecSJeff Kirsher * conditions as for reception, but depending on the TXF bit). 61ec21e2ecSJeff Kirsher * The driver then cleans up the buffer. 62ec21e2ecSJeff Kirsher */ 63ec21e2ecSJeff Kirsher 64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 65ec21e2ecSJeff Kirsher #define DEBUG 66ec21e2ecSJeff Kirsher 67ec21e2ecSJeff Kirsher #include <linux/kernel.h> 68ec21e2ecSJeff Kirsher #include <linux/string.h> 69ec21e2ecSJeff Kirsher #include <linux/errno.h> 70ec21e2ecSJeff Kirsher #include <linux/unistd.h> 71ec21e2ecSJeff Kirsher #include <linux/slab.h> 72ec21e2ecSJeff Kirsher #include <linux/interrupt.h> 73ec21e2ecSJeff Kirsher #include <linux/delay.h> 74ec21e2ecSJeff Kirsher #include <linux/netdevice.h> 75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h> 76ec21e2ecSJeff Kirsher #include <linux/skbuff.h> 77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h> 78ec21e2ecSJeff Kirsher #include <linux/spinlock.h> 79ec21e2ecSJeff Kirsher #include <linux/mm.h> 805af50730SRob Herring #include <linux/of_address.h> 815af50730SRob Herring #include <linux/of_irq.h> 82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h> 83ec21e2ecSJeff Kirsher #include <linux/of_platform.h> 84ec21e2ecSJeff Kirsher #include <linux/ip.h> 85ec21e2ecSJeff Kirsher #include <linux/tcp.h> 86ec21e2ecSJeff Kirsher #include <linux/udp.h> 87ec21e2ecSJeff Kirsher #include <linux/in.h> 88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h> 89ec21e2ecSJeff Kirsher 90ec21e2ecSJeff Kirsher #include <asm/io.h> 91d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC 92ec21e2ecSJeff Kirsher #include <asm/reg.h> 932969b1f7SClaudiu Manoil #include <asm/mpc85xx.h> 94d6ef0bccSClaudiu Manoil #endif 95ec21e2ecSJeff Kirsher #include <asm/irq.h> 96ec21e2ecSJeff Kirsher #include <asm/uaccess.h> 97ec21e2ecSJeff Kirsher #include <linux/module.h> 98ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h> 99ec21e2ecSJeff Kirsher #include <linux/crc32.h> 100ec21e2ecSJeff Kirsher #include <linux/mii.h> 101ec21e2ecSJeff Kirsher #include <linux/phy.h> 102ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h> 103ec21e2ecSJeff Kirsher #include <linux/of.h> 104ec21e2ecSJeff Kirsher #include <linux/of_net.h> 105fd31a952SClaudiu Manoil #include <linux/of_address.h> 106fd31a952SClaudiu Manoil #include <linux/of_irq.h> 107ec21e2ecSJeff Kirsher 108ec21e2ecSJeff Kirsher #include "gianfar.h" 109ec21e2ecSJeff Kirsher 110ec21e2ecSJeff Kirsher #define TX_TIMEOUT (1*HZ) 111ec21e2ecSJeff Kirsher 112ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3"; 113ec21e2ecSJeff Kirsher 114ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev); 115ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev); 116ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work); 117ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev); 118ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev); 11991c53f76SKevin Hao static struct sk_buff *gfar_new_skb(struct net_device *dev, 12091c53f76SKevin Hao dma_addr_t *bufaddr); 121ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev); 122ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu); 123ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id); 124ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id); 125ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id); 126ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev); 1276ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv); 128ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev); 129ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev); 130ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev); 131ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv); 132ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev); 133ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr); 134ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev); 135aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget); 136aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget); 137aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget); 138aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget); 139ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 140ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev); 141ec21e2ecSJeff Kirsher #endif 142ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit); 143c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue); 14461db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 145cd754a57SWu Jiajun-B06378 int amount_pull, struct napi_struct *napi); 146c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv); 147ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev); 148ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 149ec21e2ecSJeff Kirsher const u8 *addr); 150ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd); 151ec21e2ecSJeff Kirsher 152ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc"); 153ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver"); 154ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL"); 155ec21e2ecSJeff Kirsher 156ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 157ec21e2ecSJeff Kirsher dma_addr_t buf) 158ec21e2ecSJeff Kirsher { 159ec21e2ecSJeff Kirsher u32 lstatus; 160ec21e2ecSJeff Kirsher 161ec21e2ecSJeff Kirsher bdp->bufPtr = buf; 162ec21e2ecSJeff Kirsher 163ec21e2ecSJeff Kirsher lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT); 164ec21e2ecSJeff Kirsher if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1) 165ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(RXBD_WRAP); 166ec21e2ecSJeff Kirsher 167d55398baSClaudiu Manoil gfar_wmb(); 168ec21e2ecSJeff Kirsher 169ec21e2ecSJeff Kirsher bdp->lstatus = lstatus; 170ec21e2ecSJeff Kirsher } 171ec21e2ecSJeff Kirsher 172ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev) 173ec21e2ecSJeff Kirsher { 174ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 17545b679c9SMatei Pavaluca struct gfar __iomem *regs = priv->gfargrp[0].regs; 176ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 177ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 178ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 179ec21e2ecSJeff Kirsher struct rxbd8 *rxbdp; 18003366a33SKevin Hao u32 __iomem *rfbptr; 181ec21e2ecSJeff Kirsher int i, j; 1820a4b5a24SKevin Hao dma_addr_t bufaddr; 183ec21e2ecSJeff Kirsher 184ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 185ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 186ec21e2ecSJeff Kirsher /* Initialize some variables in our dev structure */ 187ec21e2ecSJeff Kirsher tx_queue->num_txbdfree = tx_queue->tx_ring_size; 188ec21e2ecSJeff Kirsher tx_queue->dirty_tx = tx_queue->tx_bd_base; 189ec21e2ecSJeff Kirsher tx_queue->cur_tx = tx_queue->tx_bd_base; 190ec21e2ecSJeff Kirsher tx_queue->skb_curtx = 0; 191ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = 0; 192ec21e2ecSJeff Kirsher 193ec21e2ecSJeff Kirsher /* Initialize Transmit Descriptor Ring */ 194ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 195ec21e2ecSJeff Kirsher for (j = 0; j < tx_queue->tx_ring_size; j++) { 196ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 197ec21e2ecSJeff Kirsher txbdp->bufPtr = 0; 198ec21e2ecSJeff Kirsher txbdp++; 199ec21e2ecSJeff Kirsher } 200ec21e2ecSJeff Kirsher 201ec21e2ecSJeff Kirsher /* Set the last descriptor in the ring to indicate wrap */ 202ec21e2ecSJeff Kirsher txbdp--; 203ec21e2ecSJeff Kirsher txbdp->status |= TXBD_WRAP; 204ec21e2ecSJeff Kirsher } 205ec21e2ecSJeff Kirsher 20645b679c9SMatei Pavaluca rfbptr = ®s->rfbptr0; 207ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 208ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 209ec21e2ecSJeff Kirsher rx_queue->cur_rx = rx_queue->rx_bd_base; 210ec21e2ecSJeff Kirsher rx_queue->skb_currx = 0; 211ec21e2ecSJeff Kirsher rxbdp = rx_queue->rx_bd_base; 212ec21e2ecSJeff Kirsher 213ec21e2ecSJeff Kirsher for (j = 0; j < rx_queue->rx_ring_size; j++) { 214ec21e2ecSJeff Kirsher struct sk_buff *skb = rx_queue->rx_skbuff[j]; 215ec21e2ecSJeff Kirsher 216ec21e2ecSJeff Kirsher if (skb) { 2170a4b5a24SKevin Hao bufaddr = rxbdp->bufPtr; 218ec21e2ecSJeff Kirsher } else { 2190a4b5a24SKevin Hao skb = gfar_new_skb(ndev, &bufaddr); 220ec21e2ecSJeff Kirsher if (!skb) { 221ec21e2ecSJeff Kirsher netdev_err(ndev, "Can't allocate RX buffers\n"); 2221eb8f7a7SClaudiu Manoil return -ENOMEM; 223ec21e2ecSJeff Kirsher } 224ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[j] = skb; 225ec21e2ecSJeff Kirsher } 226ec21e2ecSJeff Kirsher 2270a4b5a24SKevin Hao gfar_init_rxbdp(rx_queue, rxbdp, bufaddr); 228ec21e2ecSJeff Kirsher rxbdp++; 229ec21e2ecSJeff Kirsher } 230ec21e2ecSJeff Kirsher 23145b679c9SMatei Pavaluca rx_queue->rfbptr = rfbptr; 23245b679c9SMatei Pavaluca rfbptr += 2; 233ec21e2ecSJeff Kirsher } 234ec21e2ecSJeff Kirsher 235ec21e2ecSJeff Kirsher return 0; 236ec21e2ecSJeff Kirsher } 237ec21e2ecSJeff Kirsher 238ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev) 239ec21e2ecSJeff Kirsher { 240ec21e2ecSJeff Kirsher void *vaddr; 241ec21e2ecSJeff Kirsher dma_addr_t addr; 242ec21e2ecSJeff Kirsher int i, j, k; 243ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 244369ec162SClaudiu Manoil struct device *dev = priv->dev; 245ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 246ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 247ec21e2ecSJeff Kirsher 248ec21e2ecSJeff Kirsher priv->total_tx_ring_size = 0; 249ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 250ec21e2ecSJeff Kirsher priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size; 251ec21e2ecSJeff Kirsher 252ec21e2ecSJeff Kirsher priv->total_rx_ring_size = 0; 253ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 254ec21e2ecSJeff Kirsher priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size; 255ec21e2ecSJeff Kirsher 256ec21e2ecSJeff Kirsher /* Allocate memory for the buffer descriptors */ 257ec21e2ecSJeff Kirsher vaddr = dma_alloc_coherent(dev, 258d0320f75SJoe Perches (priv->total_tx_ring_size * 259d0320f75SJoe Perches sizeof(struct txbd8)) + 260d0320f75SJoe Perches (priv->total_rx_ring_size * 261d0320f75SJoe Perches sizeof(struct rxbd8)), 262ec21e2ecSJeff Kirsher &addr, GFP_KERNEL); 263d0320f75SJoe Perches if (!vaddr) 264ec21e2ecSJeff Kirsher return -ENOMEM; 265ec21e2ecSJeff Kirsher 266ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 267ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 268ec21e2ecSJeff Kirsher tx_queue->tx_bd_base = vaddr; 269ec21e2ecSJeff Kirsher tx_queue->tx_bd_dma_base = addr; 270ec21e2ecSJeff Kirsher tx_queue->dev = ndev; 271ec21e2ecSJeff Kirsher /* enet DMA only understands physical addresses */ 272ec21e2ecSJeff Kirsher addr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 273ec21e2ecSJeff Kirsher vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 274ec21e2ecSJeff Kirsher } 275ec21e2ecSJeff Kirsher 276ec21e2ecSJeff Kirsher /* Start the rx descriptor ring where the tx ring leaves off */ 277ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 278ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 279ec21e2ecSJeff Kirsher rx_queue->rx_bd_base = vaddr; 280ec21e2ecSJeff Kirsher rx_queue->rx_bd_dma_base = addr; 281ec21e2ecSJeff Kirsher rx_queue->dev = ndev; 282ec21e2ecSJeff Kirsher addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 283ec21e2ecSJeff Kirsher vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 284ec21e2ecSJeff Kirsher } 285ec21e2ecSJeff Kirsher 286ec21e2ecSJeff Kirsher /* Setup the skbuff rings */ 287ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 288ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 28914f8dc49SJoe Perches tx_queue->tx_skbuff = 29014f8dc49SJoe Perches kmalloc_array(tx_queue->tx_ring_size, 29114f8dc49SJoe Perches sizeof(*tx_queue->tx_skbuff), 292bc4598bcSJan Ceuleers GFP_KERNEL); 29314f8dc49SJoe Perches if (!tx_queue->tx_skbuff) 294ec21e2ecSJeff Kirsher goto cleanup; 295ec21e2ecSJeff Kirsher 296ec21e2ecSJeff Kirsher for (k = 0; k < tx_queue->tx_ring_size; k++) 297ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[k] = NULL; 298ec21e2ecSJeff Kirsher } 299ec21e2ecSJeff Kirsher 300ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 301ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 30214f8dc49SJoe Perches rx_queue->rx_skbuff = 30314f8dc49SJoe Perches kmalloc_array(rx_queue->rx_ring_size, 30414f8dc49SJoe Perches sizeof(*rx_queue->rx_skbuff), 305bc4598bcSJan Ceuleers GFP_KERNEL); 30614f8dc49SJoe Perches if (!rx_queue->rx_skbuff) 307ec21e2ecSJeff Kirsher goto cleanup; 308ec21e2ecSJeff Kirsher 309ec21e2ecSJeff Kirsher for (j = 0; j < rx_queue->rx_ring_size; j++) 310ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[j] = NULL; 311ec21e2ecSJeff Kirsher } 312ec21e2ecSJeff Kirsher 313ec21e2ecSJeff Kirsher if (gfar_init_bds(ndev)) 314ec21e2ecSJeff Kirsher goto cleanup; 315ec21e2ecSJeff Kirsher 316ec21e2ecSJeff Kirsher return 0; 317ec21e2ecSJeff Kirsher 318ec21e2ecSJeff Kirsher cleanup: 319ec21e2ecSJeff Kirsher free_skb_resources(priv); 320ec21e2ecSJeff Kirsher return -ENOMEM; 321ec21e2ecSJeff Kirsher } 322ec21e2ecSJeff Kirsher 323ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv) 324ec21e2ecSJeff Kirsher { 325ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 326ec21e2ecSJeff Kirsher u32 __iomem *baddr; 327ec21e2ecSJeff Kirsher int i; 328ec21e2ecSJeff Kirsher 329ec21e2ecSJeff Kirsher baddr = ®s->tbase0; 330ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 331ec21e2ecSJeff Kirsher gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base); 332ec21e2ecSJeff Kirsher baddr += 2; 333ec21e2ecSJeff Kirsher } 334ec21e2ecSJeff Kirsher 335ec21e2ecSJeff Kirsher baddr = ®s->rbase0; 336ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 337ec21e2ecSJeff Kirsher gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base); 338ec21e2ecSJeff Kirsher baddr += 2; 339ec21e2ecSJeff Kirsher } 340ec21e2ecSJeff Kirsher } 341ec21e2ecSJeff Kirsher 34245b679c9SMatei Pavaluca static void gfar_init_rqprm(struct gfar_private *priv) 34345b679c9SMatei Pavaluca { 34445b679c9SMatei Pavaluca struct gfar __iomem *regs = priv->gfargrp[0].regs; 34545b679c9SMatei Pavaluca u32 __iomem *baddr; 34645b679c9SMatei Pavaluca int i; 34745b679c9SMatei Pavaluca 34845b679c9SMatei Pavaluca baddr = ®s->rqprm0; 34945b679c9SMatei Pavaluca for (i = 0; i < priv->num_rx_queues; i++) { 35045b679c9SMatei Pavaluca gfar_write(baddr, priv->rx_queue[i]->rx_ring_size | 35145b679c9SMatei Pavaluca (DEFAULT_RX_LFC_THR << FBTHR_SHIFT)); 35245b679c9SMatei Pavaluca baddr++; 35345b679c9SMatei Pavaluca } 35445b679c9SMatei Pavaluca } 35545b679c9SMatei Pavaluca 35688302648SClaudiu Manoil static void gfar_rx_buff_size_config(struct gfar_private *priv) 35788302648SClaudiu Manoil { 358f5b720b8SClaudiu Manoil int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN; 35988302648SClaudiu Manoil 36088302648SClaudiu Manoil /* set this when rx hw offload (TOE) functions are being used */ 36188302648SClaudiu Manoil priv->uses_rxfcb = 0; 36288302648SClaudiu Manoil 36388302648SClaudiu Manoil if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX)) 36488302648SClaudiu Manoil priv->uses_rxfcb = 1; 36588302648SClaudiu Manoil 36688302648SClaudiu Manoil if (priv->hwts_rx_en) 36788302648SClaudiu Manoil priv->uses_rxfcb = 1; 36888302648SClaudiu Manoil 36988302648SClaudiu Manoil if (priv->uses_rxfcb) 37088302648SClaudiu Manoil frame_size += GMAC_FCB_LEN; 37188302648SClaudiu Manoil 37288302648SClaudiu Manoil frame_size += priv->padding; 37388302648SClaudiu Manoil 37488302648SClaudiu Manoil frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) + 37588302648SClaudiu Manoil INCREMENTAL_BUFFER_SIZE; 37688302648SClaudiu Manoil 37788302648SClaudiu Manoil priv->rx_buffer_size = frame_size; 37888302648SClaudiu Manoil } 37988302648SClaudiu Manoil 380a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv) 381ec21e2ecSJeff Kirsher { 382ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 383ec21e2ecSJeff Kirsher u32 rctrl = 0; 384ec21e2ecSJeff Kirsher 385ec21e2ecSJeff Kirsher if (priv->rx_filer_enable) { 386ec21e2ecSJeff Kirsher rctrl |= RCTRL_FILREN; 387ec21e2ecSJeff Kirsher /* Program the RIR0 reg with the required distribution */ 38871ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) 38971ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_2RXQ_RIR0); 39071ff9e3dSClaudiu Manoil else /* GFAR_MQ_POLLING */ 39171ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_8RXQ_RIR0); 392ec21e2ecSJeff Kirsher } 393ec21e2ecSJeff Kirsher 394f5ae6279SClaudiu Manoil /* Restore PROMISC mode */ 395a328ac92SClaudiu Manoil if (priv->ndev->flags & IFF_PROMISC) 396f5ae6279SClaudiu Manoil rctrl |= RCTRL_PROM; 397f5ae6279SClaudiu Manoil 39888302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_RXCSUM) 399ec21e2ecSJeff Kirsher rctrl |= RCTRL_CHECKSUMMING; 400ec21e2ecSJeff Kirsher 40188302648SClaudiu Manoil if (priv->extended_hash) 40288302648SClaudiu Manoil rctrl |= RCTRL_EXTHASH | RCTRL_EMEN; 403ec21e2ecSJeff Kirsher 404ec21e2ecSJeff Kirsher if (priv->padding) { 405ec21e2ecSJeff Kirsher rctrl &= ~RCTRL_PAL_MASK; 406ec21e2ecSJeff Kirsher rctrl |= RCTRL_PADDING(priv->padding); 407ec21e2ecSJeff Kirsher } 408ec21e2ecSJeff Kirsher 409ec21e2ecSJeff Kirsher /* Enable HW time stamping if requested from user space */ 41088302648SClaudiu Manoil if (priv->hwts_rx_en) 411ec21e2ecSJeff Kirsher rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE; 412ec21e2ecSJeff Kirsher 41388302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 414ec21e2ecSJeff Kirsher rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT; 415ec21e2ecSJeff Kirsher 41645b679c9SMatei Pavaluca /* Clear the LFC bit */ 41745b679c9SMatei Pavaluca gfar_write(®s->rctrl, rctrl); 41845b679c9SMatei Pavaluca /* Init flow control threshold values */ 41945b679c9SMatei Pavaluca gfar_init_rqprm(priv); 42045b679c9SMatei Pavaluca gfar_write(®s->ptv, DEFAULT_LFC_PTVVAL); 42145b679c9SMatei Pavaluca rctrl |= RCTRL_LFC; 42245b679c9SMatei Pavaluca 423ec21e2ecSJeff Kirsher /* Init rctrl based on our settings */ 424ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, rctrl); 425a328ac92SClaudiu Manoil } 426ec21e2ecSJeff Kirsher 427a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv) 428a328ac92SClaudiu Manoil { 429a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 430a328ac92SClaudiu Manoil u32 tctrl = 0; 431a328ac92SClaudiu Manoil 432a328ac92SClaudiu Manoil if (priv->ndev->features & NETIF_F_IP_CSUM) 433ec21e2ecSJeff Kirsher tctrl |= TCTRL_INIT_CSUM; 434ec21e2ecSJeff Kirsher 435b98b8babSClaudiu Manoil if (priv->prio_sched_en) 436ec21e2ecSJeff Kirsher tctrl |= TCTRL_TXSCHED_PRIO; 437b98b8babSClaudiu Manoil else { 438b98b8babSClaudiu Manoil tctrl |= TCTRL_TXSCHED_WRRS; 439b98b8babSClaudiu Manoil gfar_write(®s->tr03wt, DEFAULT_WRRS_WEIGHT); 440b98b8babSClaudiu Manoil gfar_write(®s->tr47wt, DEFAULT_WRRS_WEIGHT); 441b98b8babSClaudiu Manoil } 442ec21e2ecSJeff Kirsher 44388302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 44488302648SClaudiu Manoil tctrl |= TCTRL_VLINS; 44588302648SClaudiu Manoil 446ec21e2ecSJeff Kirsher gfar_write(®s->tctrl, tctrl); 447ec21e2ecSJeff Kirsher } 448ec21e2ecSJeff Kirsher 449f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv, 450f19015baSClaudiu Manoil unsigned long tx_mask, unsigned long rx_mask) 451f19015baSClaudiu Manoil { 452f19015baSClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 453f19015baSClaudiu Manoil u32 __iomem *baddr; 454f19015baSClaudiu Manoil 455f19015baSClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 456f19015baSClaudiu Manoil int i = 0; 457f19015baSClaudiu Manoil 458f19015baSClaudiu Manoil baddr = ®s->txic0; 459f19015baSClaudiu Manoil for_each_set_bit(i, &tx_mask, priv->num_tx_queues) { 460f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 461f19015baSClaudiu Manoil if (likely(priv->tx_queue[i]->txcoalescing)) 462f19015baSClaudiu Manoil gfar_write(baddr + i, priv->tx_queue[i]->txic); 463f19015baSClaudiu Manoil } 464f19015baSClaudiu Manoil 465f19015baSClaudiu Manoil baddr = ®s->rxic0; 466f19015baSClaudiu Manoil for_each_set_bit(i, &rx_mask, priv->num_rx_queues) { 467f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 468f19015baSClaudiu Manoil if (likely(priv->rx_queue[i]->rxcoalescing)) 469f19015baSClaudiu Manoil gfar_write(baddr + i, priv->rx_queue[i]->rxic); 470f19015baSClaudiu Manoil } 471f19015baSClaudiu Manoil } else { 472f19015baSClaudiu Manoil /* Backward compatible case -- even if we enable 473f19015baSClaudiu Manoil * multiple queues, there's only single reg to program 474f19015baSClaudiu Manoil */ 475f19015baSClaudiu Manoil gfar_write(®s->txic, 0); 476f19015baSClaudiu Manoil if (likely(priv->tx_queue[0]->txcoalescing)) 477f19015baSClaudiu Manoil gfar_write(®s->txic, priv->tx_queue[0]->txic); 478f19015baSClaudiu Manoil 479f19015baSClaudiu Manoil gfar_write(®s->rxic, 0); 480f19015baSClaudiu Manoil if (unlikely(priv->rx_queue[0]->rxcoalescing)) 481f19015baSClaudiu Manoil gfar_write(®s->rxic, priv->rx_queue[0]->rxic); 482f19015baSClaudiu Manoil } 483f19015baSClaudiu Manoil } 484f19015baSClaudiu Manoil 485f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv) 486f19015baSClaudiu Manoil { 487f19015baSClaudiu Manoil gfar_configure_coalescing(priv, 0xFF, 0xFF); 488f19015baSClaudiu Manoil } 489f19015baSClaudiu Manoil 490ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev) 491ec21e2ecSJeff Kirsher { 492ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 493ec21e2ecSJeff Kirsher unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0; 494ec21e2ecSJeff Kirsher unsigned long tx_packets = 0, tx_bytes = 0; 4953a2e16c8SJan Ceuleers int i; 496ec21e2ecSJeff Kirsher 497ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 498ec21e2ecSJeff Kirsher rx_packets += priv->rx_queue[i]->stats.rx_packets; 499ec21e2ecSJeff Kirsher rx_bytes += priv->rx_queue[i]->stats.rx_bytes; 500ec21e2ecSJeff Kirsher rx_dropped += priv->rx_queue[i]->stats.rx_dropped; 501ec21e2ecSJeff Kirsher } 502ec21e2ecSJeff Kirsher 503ec21e2ecSJeff Kirsher dev->stats.rx_packets = rx_packets; 504ec21e2ecSJeff Kirsher dev->stats.rx_bytes = rx_bytes; 505ec21e2ecSJeff Kirsher dev->stats.rx_dropped = rx_dropped; 506ec21e2ecSJeff Kirsher 507ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 508ec21e2ecSJeff Kirsher tx_bytes += priv->tx_queue[i]->stats.tx_bytes; 509ec21e2ecSJeff Kirsher tx_packets += priv->tx_queue[i]->stats.tx_packets; 510ec21e2ecSJeff Kirsher } 511ec21e2ecSJeff Kirsher 512ec21e2ecSJeff Kirsher dev->stats.tx_bytes = tx_bytes; 513ec21e2ecSJeff Kirsher dev->stats.tx_packets = tx_packets; 514ec21e2ecSJeff Kirsher 515ec21e2ecSJeff Kirsher return &dev->stats; 516ec21e2ecSJeff Kirsher } 517ec21e2ecSJeff Kirsher 518ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = { 519ec21e2ecSJeff Kirsher .ndo_open = gfar_enet_open, 520ec21e2ecSJeff Kirsher .ndo_start_xmit = gfar_start_xmit, 521ec21e2ecSJeff Kirsher .ndo_stop = gfar_close, 522ec21e2ecSJeff Kirsher .ndo_change_mtu = gfar_change_mtu, 523ec21e2ecSJeff Kirsher .ndo_set_features = gfar_set_features, 524afc4b13dSJiri Pirko .ndo_set_rx_mode = gfar_set_multi, 525ec21e2ecSJeff Kirsher .ndo_tx_timeout = gfar_timeout, 526ec21e2ecSJeff Kirsher .ndo_do_ioctl = gfar_ioctl, 527ec21e2ecSJeff Kirsher .ndo_get_stats = gfar_get_stats, 528ec21e2ecSJeff Kirsher .ndo_set_mac_address = eth_mac_addr, 529ec21e2ecSJeff Kirsher .ndo_validate_addr = eth_validate_addr, 530ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 531ec21e2ecSJeff Kirsher .ndo_poll_controller = gfar_netpoll, 532ec21e2ecSJeff Kirsher #endif 533ec21e2ecSJeff Kirsher }; 534ec21e2ecSJeff Kirsher 535efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv) 536efeddce7SClaudiu Manoil { 537efeddce7SClaudiu Manoil int i; 538efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 539efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 540efeddce7SClaudiu Manoil /* Clear IEVENT */ 541efeddce7SClaudiu Manoil gfar_write(®s->ievent, IEVENT_INIT_CLEAR); 542efeddce7SClaudiu Manoil 543efeddce7SClaudiu Manoil /* Initialize IMASK */ 544efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_INIT_CLEAR); 545efeddce7SClaudiu Manoil } 546efeddce7SClaudiu Manoil } 547efeddce7SClaudiu Manoil 548efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv) 549efeddce7SClaudiu Manoil { 550efeddce7SClaudiu Manoil int i; 551efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 552efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 553efeddce7SClaudiu Manoil /* Unmask the interrupts we look for */ 554efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_DEFAULT); 555efeddce7SClaudiu Manoil } 556efeddce7SClaudiu Manoil } 557efeddce7SClaudiu Manoil 55891c53f76SKevin Hao static void lock_tx_qs(struct gfar_private *priv) 559ec21e2ecSJeff Kirsher { 5603a2e16c8SJan Ceuleers int i; 561ec21e2ecSJeff Kirsher 562ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 563ec21e2ecSJeff Kirsher spin_lock(&priv->tx_queue[i]->txlock); 564ec21e2ecSJeff Kirsher } 565ec21e2ecSJeff Kirsher 56691c53f76SKevin Hao static void unlock_tx_qs(struct gfar_private *priv) 567ec21e2ecSJeff Kirsher { 5683a2e16c8SJan Ceuleers int i; 569ec21e2ecSJeff Kirsher 570ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 571ec21e2ecSJeff Kirsher spin_unlock(&priv->tx_queue[i]->txlock); 572ec21e2ecSJeff Kirsher } 573ec21e2ecSJeff Kirsher 57420862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv) 57520862788SClaudiu Manoil { 57620862788SClaudiu Manoil int i; 57720862788SClaudiu Manoil 57820862788SClaudiu Manoil for (i = 0; i < priv->num_tx_queues; i++) { 57920862788SClaudiu Manoil priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q), 58020862788SClaudiu Manoil GFP_KERNEL); 58120862788SClaudiu Manoil if (!priv->tx_queue[i]) 58220862788SClaudiu Manoil return -ENOMEM; 58320862788SClaudiu Manoil 58420862788SClaudiu Manoil priv->tx_queue[i]->tx_skbuff = NULL; 58520862788SClaudiu Manoil priv->tx_queue[i]->qindex = i; 58620862788SClaudiu Manoil priv->tx_queue[i]->dev = priv->ndev; 58720862788SClaudiu Manoil spin_lock_init(&(priv->tx_queue[i]->txlock)); 58820862788SClaudiu Manoil } 58920862788SClaudiu Manoil return 0; 59020862788SClaudiu Manoil } 59120862788SClaudiu Manoil 59220862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv) 59320862788SClaudiu Manoil { 59420862788SClaudiu Manoil int i; 59520862788SClaudiu Manoil 59620862788SClaudiu Manoil for (i = 0; i < priv->num_rx_queues; i++) { 59720862788SClaudiu Manoil priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q), 59820862788SClaudiu Manoil GFP_KERNEL); 59920862788SClaudiu Manoil if (!priv->rx_queue[i]) 60020862788SClaudiu Manoil return -ENOMEM; 60120862788SClaudiu Manoil 60220862788SClaudiu Manoil priv->rx_queue[i]->rx_skbuff = NULL; 60320862788SClaudiu Manoil priv->rx_queue[i]->qindex = i; 60420862788SClaudiu Manoil priv->rx_queue[i]->dev = priv->ndev; 60520862788SClaudiu Manoil } 60620862788SClaudiu Manoil return 0; 60720862788SClaudiu Manoil } 60820862788SClaudiu Manoil 60920862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv) 610ec21e2ecSJeff Kirsher { 6113a2e16c8SJan Ceuleers int i; 612ec21e2ecSJeff Kirsher 613ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 614ec21e2ecSJeff Kirsher kfree(priv->tx_queue[i]); 615ec21e2ecSJeff Kirsher } 616ec21e2ecSJeff Kirsher 61720862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv) 618ec21e2ecSJeff Kirsher { 6193a2e16c8SJan Ceuleers int i; 620ec21e2ecSJeff Kirsher 621ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 622ec21e2ecSJeff Kirsher kfree(priv->rx_queue[i]); 623ec21e2ecSJeff Kirsher } 624ec21e2ecSJeff Kirsher 625ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv) 626ec21e2ecSJeff Kirsher { 6273a2e16c8SJan Ceuleers int i; 628ec21e2ecSJeff Kirsher 629ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 630ec21e2ecSJeff Kirsher if (priv->gfargrp[i].regs) 631ec21e2ecSJeff Kirsher iounmap(priv->gfargrp[i].regs); 632ec21e2ecSJeff Kirsher } 633ec21e2ecSJeff Kirsher 634ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv) 635ee873fdaSClaudiu Manoil { 636ee873fdaSClaudiu Manoil int i, j; 637ee873fdaSClaudiu Manoil 638ee873fdaSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 639ee873fdaSClaudiu Manoil for (j = 0; j < GFAR_NUM_IRQS; j++) { 640ee873fdaSClaudiu Manoil kfree(priv->gfargrp[i].irqinfo[j]); 641ee873fdaSClaudiu Manoil priv->gfargrp[i].irqinfo[j] = NULL; 642ee873fdaSClaudiu Manoil } 643ee873fdaSClaudiu Manoil 644ee873fdaSClaudiu Manoil free_netdev(priv->ndev); 645ee873fdaSClaudiu Manoil } 646ee873fdaSClaudiu Manoil 647ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv) 648ec21e2ecSJeff Kirsher { 6493a2e16c8SJan Ceuleers int i; 650ec21e2ecSJeff Kirsher 651aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 652aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_rx); 653aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_tx); 654aeb12c5eSClaudiu Manoil } 655ec21e2ecSJeff Kirsher } 656ec21e2ecSJeff Kirsher 657ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv) 658ec21e2ecSJeff Kirsher { 6593a2e16c8SJan Ceuleers int i; 660ec21e2ecSJeff Kirsher 661aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 662aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_rx); 663aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_tx); 664aeb12c5eSClaudiu Manoil } 665ec21e2ecSJeff Kirsher } 666ec21e2ecSJeff Kirsher 667ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np, 668ec21e2ecSJeff Kirsher struct gfar_private *priv, const char *model) 669ec21e2ecSJeff Kirsher { 6705fedcc14SClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps]; 671ee873fdaSClaudiu Manoil int i; 672ee873fdaSClaudiu Manoil 673ee873fdaSClaudiu Manoil for (i = 0; i < GFAR_NUM_IRQS; i++) { 674ee873fdaSClaudiu Manoil grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo), 675ee873fdaSClaudiu Manoil GFP_KERNEL); 676ee873fdaSClaudiu Manoil if (!grp->irqinfo[i]) 677ee873fdaSClaudiu Manoil return -ENOMEM; 678ee873fdaSClaudiu Manoil } 679ec21e2ecSJeff Kirsher 6805fedcc14SClaudiu Manoil grp->regs = of_iomap(np, 0); 6815fedcc14SClaudiu Manoil if (!grp->regs) 682ec21e2ecSJeff Kirsher return -ENOMEM; 683ec21e2ecSJeff Kirsher 684ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0); 685ec21e2ecSJeff Kirsher 686ec21e2ecSJeff Kirsher /* If we aren't the FEC we have multiple interrupts */ 687ec21e2ecSJeff Kirsher if (model && strcasecmp(model, "FEC")) { 688ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1); 689ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2); 690ee873fdaSClaudiu Manoil if (gfar_irq(grp, TX)->irq == NO_IRQ || 691ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq == NO_IRQ || 692ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq == NO_IRQ) 693ec21e2ecSJeff Kirsher return -EINVAL; 694ec21e2ecSJeff Kirsher } 695ec21e2ecSJeff Kirsher 6965fedcc14SClaudiu Manoil grp->priv = priv; 6975fedcc14SClaudiu Manoil spin_lock_init(&grp->grplock); 698ec21e2ecSJeff Kirsher if (priv->mode == MQ_MG_MODE) { 69971ff9e3dSClaudiu Manoil u32 *rxq_mask, *txq_mask; 70071ff9e3dSClaudiu Manoil rxq_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL); 70171ff9e3dSClaudiu Manoil txq_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL); 70271ff9e3dSClaudiu Manoil 70371ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 70471ff9e3dSClaudiu Manoil /* One Q per interrupt group: Q0 to G0, Q1 to G1 */ 70571ff9e3dSClaudiu Manoil grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 70671ff9e3dSClaudiu Manoil grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 70771ff9e3dSClaudiu Manoil } else { /* GFAR_MQ_POLLING */ 70871ff9e3dSClaudiu Manoil grp->rx_bit_map = rxq_mask ? 70971ff9e3dSClaudiu Manoil *rxq_mask : (DEFAULT_MAPPING >> priv->num_grps); 71071ff9e3dSClaudiu Manoil grp->tx_bit_map = txq_mask ? 71171ff9e3dSClaudiu Manoil *txq_mask : (DEFAULT_MAPPING >> priv->num_grps); 71271ff9e3dSClaudiu Manoil } 713ec21e2ecSJeff Kirsher } else { 7145fedcc14SClaudiu Manoil grp->rx_bit_map = 0xFF; 7155fedcc14SClaudiu Manoil grp->tx_bit_map = 0xFF; 716ec21e2ecSJeff Kirsher } 71720862788SClaudiu Manoil 71820862788SClaudiu Manoil /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses 71920862788SClaudiu Manoil * right to left, so we need to revert the 8 bits to get the q index 72020862788SClaudiu Manoil */ 72120862788SClaudiu Manoil grp->rx_bit_map = bitrev8(grp->rx_bit_map); 72220862788SClaudiu Manoil grp->tx_bit_map = bitrev8(grp->tx_bit_map); 72320862788SClaudiu Manoil 72420862788SClaudiu Manoil /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values, 72520862788SClaudiu Manoil * also assign queues to groups 72620862788SClaudiu Manoil */ 72720862788SClaudiu Manoil for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) { 72871ff9e3dSClaudiu Manoil if (!grp->rx_queue) 72971ff9e3dSClaudiu Manoil grp->rx_queue = priv->rx_queue[i]; 73020862788SClaudiu Manoil grp->num_rx_queues++; 73120862788SClaudiu Manoil grp->rstat |= (RSTAT_CLEAR_RHALT >> i); 73220862788SClaudiu Manoil priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i); 73320862788SClaudiu Manoil priv->rx_queue[i]->grp = grp; 73420862788SClaudiu Manoil } 73520862788SClaudiu Manoil 73620862788SClaudiu Manoil for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) { 73771ff9e3dSClaudiu Manoil if (!grp->tx_queue) 73871ff9e3dSClaudiu Manoil grp->tx_queue = priv->tx_queue[i]; 73920862788SClaudiu Manoil grp->num_tx_queues++; 74020862788SClaudiu Manoil grp->tstat |= (TSTAT_CLEAR_THALT >> i); 74120862788SClaudiu Manoil priv->tqueue |= (TQUEUE_EN0 >> i); 74220862788SClaudiu Manoil priv->tx_queue[i]->grp = grp; 74320862788SClaudiu Manoil } 74420862788SClaudiu Manoil 745ec21e2ecSJeff Kirsher priv->num_grps++; 746ec21e2ecSJeff Kirsher 747ec21e2ecSJeff Kirsher return 0; 748ec21e2ecSJeff Kirsher } 749ec21e2ecSJeff Kirsher 750*f50724cdSTobias Waldekranz static int gfar_of_group_count(struct device_node *np) 751*f50724cdSTobias Waldekranz { 752*f50724cdSTobias Waldekranz struct device_node *child; 753*f50724cdSTobias Waldekranz int num = 0; 754*f50724cdSTobias Waldekranz 755*f50724cdSTobias Waldekranz for_each_available_child_of_node(np, child) 756*f50724cdSTobias Waldekranz if (!of_node_cmp(child->name, "queue-group")) 757*f50724cdSTobias Waldekranz num++; 758*f50724cdSTobias Waldekranz 759*f50724cdSTobias Waldekranz return num; 760*f50724cdSTobias Waldekranz } 761*f50724cdSTobias Waldekranz 762ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev) 763ec21e2ecSJeff Kirsher { 764ec21e2ecSJeff Kirsher const char *model; 765ec21e2ecSJeff Kirsher const char *ctype; 766ec21e2ecSJeff Kirsher const void *mac_addr; 767ec21e2ecSJeff Kirsher int err = 0, i; 768ec21e2ecSJeff Kirsher struct net_device *dev = NULL; 769ec21e2ecSJeff Kirsher struct gfar_private *priv = NULL; 770ec21e2ecSJeff Kirsher struct device_node *np = ofdev->dev.of_node; 771ec21e2ecSJeff Kirsher struct device_node *child = NULL; 772ec21e2ecSJeff Kirsher const u32 *stash; 773ec21e2ecSJeff Kirsher const u32 *stash_len; 774ec21e2ecSJeff Kirsher const u32 *stash_idx; 775ec21e2ecSJeff Kirsher unsigned int num_tx_qs, num_rx_qs; 776ec21e2ecSJeff Kirsher u32 *tx_queues, *rx_queues; 777b338ce27SClaudiu Manoil unsigned short mode, poll_mode; 778ec21e2ecSJeff Kirsher 7794b222ca6SKevin Hao if (!np) 780ec21e2ecSJeff Kirsher return -ENODEV; 781ec21e2ecSJeff Kirsher 782b338ce27SClaudiu Manoil if (of_device_is_compatible(np, "fsl,etsec2")) { 783b338ce27SClaudiu Manoil mode = MQ_MG_MODE; 784b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 785b338ce27SClaudiu Manoil } else { 786b338ce27SClaudiu Manoil mode = SQ_SG_MODE; 787b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 788b338ce27SClaudiu Manoil } 789b338ce27SClaudiu Manoil 79071ff9e3dSClaudiu Manoil /* parse the num of HW tx and rx queues */ 791ec21e2ecSJeff Kirsher tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL); 79271ff9e3dSClaudiu Manoil rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL); 79371ff9e3dSClaudiu Manoil 794b338ce27SClaudiu Manoil if (mode == SQ_SG_MODE) { 79571ff9e3dSClaudiu Manoil num_tx_qs = 1; 79671ff9e3dSClaudiu Manoil num_rx_qs = 1; 79771ff9e3dSClaudiu Manoil } else { /* MQ_MG_MODE */ 798c65d7533SClaudiu Manoil /* get the actual number of supported groups */ 799*f50724cdSTobias Waldekranz unsigned int num_grps = gfar_of_group_count(np); 800c65d7533SClaudiu Manoil 801c65d7533SClaudiu Manoil if (num_grps == 0 || num_grps > MAXGROUPS) { 802c65d7533SClaudiu Manoil dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n", 803c65d7533SClaudiu Manoil num_grps); 804c65d7533SClaudiu Manoil pr_err("Cannot do alloc_etherdev, aborting\n"); 805c65d7533SClaudiu Manoil return -EINVAL; 806c65d7533SClaudiu Manoil } 807c65d7533SClaudiu Manoil 808b338ce27SClaudiu Manoil if (poll_mode == GFAR_SQ_POLLING) { 809c65d7533SClaudiu Manoil num_tx_qs = num_grps; /* one txq per int group */ 810c65d7533SClaudiu Manoil num_rx_qs = num_grps; /* one rxq per int group */ 81171ff9e3dSClaudiu Manoil } else { /* GFAR_MQ_POLLING */ 812ec21e2ecSJeff Kirsher num_tx_qs = tx_queues ? *tx_queues : 1; 81371ff9e3dSClaudiu Manoil num_rx_qs = rx_queues ? *rx_queues : 1; 81471ff9e3dSClaudiu Manoil } 81571ff9e3dSClaudiu Manoil } 816ec21e2ecSJeff Kirsher 817ec21e2ecSJeff Kirsher if (num_tx_qs > MAX_TX_QS) { 818ec21e2ecSJeff Kirsher pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n", 819ec21e2ecSJeff Kirsher num_tx_qs, MAX_TX_QS); 820ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 821ec21e2ecSJeff Kirsher return -EINVAL; 822ec21e2ecSJeff Kirsher } 823ec21e2ecSJeff Kirsher 824ec21e2ecSJeff Kirsher if (num_rx_qs > MAX_RX_QS) { 825ec21e2ecSJeff Kirsher pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n", 826ec21e2ecSJeff Kirsher num_rx_qs, MAX_RX_QS); 827ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 828ec21e2ecSJeff Kirsher return -EINVAL; 829ec21e2ecSJeff Kirsher } 830ec21e2ecSJeff Kirsher 831ec21e2ecSJeff Kirsher *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs); 832ec21e2ecSJeff Kirsher dev = *pdev; 833ec21e2ecSJeff Kirsher if (NULL == dev) 834ec21e2ecSJeff Kirsher return -ENOMEM; 835ec21e2ecSJeff Kirsher 836ec21e2ecSJeff Kirsher priv = netdev_priv(dev); 837ec21e2ecSJeff Kirsher priv->ndev = dev; 838ec21e2ecSJeff Kirsher 839b338ce27SClaudiu Manoil priv->mode = mode; 840b338ce27SClaudiu Manoil priv->poll_mode = poll_mode; 841b338ce27SClaudiu Manoil 842ec21e2ecSJeff Kirsher priv->num_tx_queues = num_tx_qs; 843ec21e2ecSJeff Kirsher netif_set_real_num_rx_queues(dev, num_rx_qs); 844ec21e2ecSJeff Kirsher priv->num_rx_queues = num_rx_qs; 84520862788SClaudiu Manoil 84620862788SClaudiu Manoil err = gfar_alloc_tx_queues(priv); 84720862788SClaudiu Manoil if (err) 84820862788SClaudiu Manoil goto tx_alloc_failed; 84920862788SClaudiu Manoil 85020862788SClaudiu Manoil err = gfar_alloc_rx_queues(priv); 85120862788SClaudiu Manoil if (err) 85220862788SClaudiu Manoil goto rx_alloc_failed; 853ec21e2ecSJeff Kirsher 854ec21e2ecSJeff Kirsher /* Init Rx queue filer rule set linked list */ 855ec21e2ecSJeff Kirsher INIT_LIST_HEAD(&priv->rx_list.list); 856ec21e2ecSJeff Kirsher priv->rx_list.count = 0; 857ec21e2ecSJeff Kirsher mutex_init(&priv->rx_queue_access); 858ec21e2ecSJeff Kirsher 859ec21e2ecSJeff Kirsher model = of_get_property(np, "model", NULL); 860ec21e2ecSJeff Kirsher 861ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 862ec21e2ecSJeff Kirsher priv->gfargrp[i].regs = NULL; 863ec21e2ecSJeff Kirsher 864ec21e2ecSJeff Kirsher /* Parse and initialize group specific information */ 865b338ce27SClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 866*f50724cdSTobias Waldekranz for_each_available_child_of_node(np, child) { 867*f50724cdSTobias Waldekranz if (of_node_cmp(child->name, "queue-group")) 868*f50724cdSTobias Waldekranz continue; 869*f50724cdSTobias Waldekranz 870ec21e2ecSJeff Kirsher err = gfar_parse_group(child, priv, model); 871ec21e2ecSJeff Kirsher if (err) 872ec21e2ecSJeff Kirsher goto err_grp_init; 873ec21e2ecSJeff Kirsher } 874b338ce27SClaudiu Manoil } else { /* SQ_SG_MODE */ 875ec21e2ecSJeff Kirsher err = gfar_parse_group(np, priv, model); 876ec21e2ecSJeff Kirsher if (err) 877ec21e2ecSJeff Kirsher goto err_grp_init; 878ec21e2ecSJeff Kirsher } 879ec21e2ecSJeff Kirsher 880ec21e2ecSJeff Kirsher stash = of_get_property(np, "bd-stash", NULL); 881ec21e2ecSJeff Kirsher 882ec21e2ecSJeff Kirsher if (stash) { 883ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING; 884ec21e2ecSJeff Kirsher priv->bd_stash_en = 1; 885ec21e2ecSJeff Kirsher } 886ec21e2ecSJeff Kirsher 887ec21e2ecSJeff Kirsher stash_len = of_get_property(np, "rx-stash-len", NULL); 888ec21e2ecSJeff Kirsher 889ec21e2ecSJeff Kirsher if (stash_len) 890ec21e2ecSJeff Kirsher priv->rx_stash_size = *stash_len; 891ec21e2ecSJeff Kirsher 892ec21e2ecSJeff Kirsher stash_idx = of_get_property(np, "rx-stash-idx", NULL); 893ec21e2ecSJeff Kirsher 894ec21e2ecSJeff Kirsher if (stash_idx) 895ec21e2ecSJeff Kirsher priv->rx_stash_index = *stash_idx; 896ec21e2ecSJeff Kirsher 897ec21e2ecSJeff Kirsher if (stash_len || stash_idx) 898ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING; 899ec21e2ecSJeff Kirsher 900ec21e2ecSJeff Kirsher mac_addr = of_get_mac_address(np); 901bc4598bcSJan Ceuleers 902ec21e2ecSJeff Kirsher if (mac_addr) 9036a3c910cSJoe Perches memcpy(dev->dev_addr, mac_addr, ETH_ALEN); 904ec21e2ecSJeff Kirsher 905ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "TSEC")) 90634018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 907ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 908ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 909ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR; 910bc4598bcSJan Ceuleers 911ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "eTSEC")) 91234018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 913ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 914ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 915ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR | 916ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_CSUM | 917ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_VLAN | 918ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MAGIC_PACKET | 919ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_EXTENDED_HASH | 920ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_TIMER; 921ec21e2ecSJeff Kirsher 922ec21e2ecSJeff Kirsher ctype = of_get_property(np, "phy-connection-type", NULL); 923ec21e2ecSJeff Kirsher 924ec21e2ecSJeff Kirsher /* We only care about rgmii-id. The rest are autodetected */ 925ec21e2ecSJeff Kirsher if (ctype && !strcmp(ctype, "rgmii-id")) 926ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_RGMII_ID; 927ec21e2ecSJeff Kirsher else 928ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_MII; 929ec21e2ecSJeff Kirsher 930ec21e2ecSJeff Kirsher if (of_get_property(np, "fsl,magic-packet", NULL)) 931ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET; 932ec21e2ecSJeff Kirsher 933ec21e2ecSJeff Kirsher priv->phy_node = of_parse_phandle(np, "phy-handle", 0); 934ec21e2ecSJeff Kirsher 935be403645SFlorian Fainelli /* In the case of a fixed PHY, the DT node associated 936be403645SFlorian Fainelli * to the PHY is the Ethernet MAC DT node. 937be403645SFlorian Fainelli */ 9386f2c9bd8SUwe Kleine-König if (!priv->phy_node && of_phy_is_fixed_link(np)) { 939be403645SFlorian Fainelli err = of_phy_register_fixed_link(np); 940be403645SFlorian Fainelli if (err) 941be403645SFlorian Fainelli goto err_grp_init; 942be403645SFlorian Fainelli 9436f2c9bd8SUwe Kleine-König priv->phy_node = of_node_get(np); 944be403645SFlorian Fainelli } 945be403645SFlorian Fainelli 946ec21e2ecSJeff Kirsher /* Find the TBI PHY. If it's not there, we don't support SGMII */ 947ec21e2ecSJeff Kirsher priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0); 948ec21e2ecSJeff Kirsher 949ec21e2ecSJeff Kirsher return 0; 950ec21e2ecSJeff Kirsher 951ec21e2ecSJeff Kirsher err_grp_init: 952ec21e2ecSJeff Kirsher unmap_group_regs(priv); 95320862788SClaudiu Manoil rx_alloc_failed: 95420862788SClaudiu Manoil gfar_free_rx_queues(priv); 95520862788SClaudiu Manoil tx_alloc_failed: 95620862788SClaudiu Manoil gfar_free_tx_queues(priv); 957ee873fdaSClaudiu Manoil free_gfar_dev(priv); 958ec21e2ecSJeff Kirsher return err; 959ec21e2ecSJeff Kirsher } 960ec21e2ecSJeff Kirsher 961ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr) 962ec21e2ecSJeff Kirsher { 963ec21e2ecSJeff Kirsher struct hwtstamp_config config; 964ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(netdev); 965ec21e2ecSJeff Kirsher 966ec21e2ecSJeff Kirsher if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 967ec21e2ecSJeff Kirsher return -EFAULT; 968ec21e2ecSJeff Kirsher 969ec21e2ecSJeff Kirsher /* reserved for future extensions */ 970ec21e2ecSJeff Kirsher if (config.flags) 971ec21e2ecSJeff Kirsher return -EINVAL; 972ec21e2ecSJeff Kirsher 973ec21e2ecSJeff Kirsher switch (config.tx_type) { 974ec21e2ecSJeff Kirsher case HWTSTAMP_TX_OFF: 975ec21e2ecSJeff Kirsher priv->hwts_tx_en = 0; 976ec21e2ecSJeff Kirsher break; 977ec21e2ecSJeff Kirsher case HWTSTAMP_TX_ON: 978ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 979ec21e2ecSJeff Kirsher return -ERANGE; 980ec21e2ecSJeff Kirsher priv->hwts_tx_en = 1; 981ec21e2ecSJeff Kirsher break; 982ec21e2ecSJeff Kirsher default: 983ec21e2ecSJeff Kirsher return -ERANGE; 984ec21e2ecSJeff Kirsher } 985ec21e2ecSJeff Kirsher 986ec21e2ecSJeff Kirsher switch (config.rx_filter) { 987ec21e2ecSJeff Kirsher case HWTSTAMP_FILTER_NONE: 988ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 989ec21e2ecSJeff Kirsher priv->hwts_rx_en = 0; 9900851133bSClaudiu Manoil reset_gfar(netdev); 991ec21e2ecSJeff Kirsher } 992ec21e2ecSJeff Kirsher break; 993ec21e2ecSJeff Kirsher default: 994ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 995ec21e2ecSJeff Kirsher return -ERANGE; 996ec21e2ecSJeff Kirsher if (!priv->hwts_rx_en) { 997ec21e2ecSJeff Kirsher priv->hwts_rx_en = 1; 9980851133bSClaudiu Manoil reset_gfar(netdev); 999ec21e2ecSJeff Kirsher } 1000ec21e2ecSJeff Kirsher config.rx_filter = HWTSTAMP_FILTER_ALL; 1001ec21e2ecSJeff Kirsher break; 1002ec21e2ecSJeff Kirsher } 1003ec21e2ecSJeff Kirsher 1004ec21e2ecSJeff Kirsher return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1005ec21e2ecSJeff Kirsher -EFAULT : 0; 1006ec21e2ecSJeff Kirsher } 1007ec21e2ecSJeff Kirsher 1008ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr) 1009ca0c88c2SBen Hutchings { 1010ca0c88c2SBen Hutchings struct hwtstamp_config config; 1011ca0c88c2SBen Hutchings struct gfar_private *priv = netdev_priv(netdev); 1012ca0c88c2SBen Hutchings 1013ca0c88c2SBen Hutchings config.flags = 0; 1014ca0c88c2SBen Hutchings config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF; 1015ca0c88c2SBen Hutchings config.rx_filter = (priv->hwts_rx_en ? 1016ca0c88c2SBen Hutchings HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE); 1017ca0c88c2SBen Hutchings 1018ca0c88c2SBen Hutchings return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1019ca0c88c2SBen Hutchings -EFAULT : 0; 1020ca0c88c2SBen Hutchings } 1021ca0c88c2SBen Hutchings 1022ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) 1023ec21e2ecSJeff Kirsher { 1024ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1025ec21e2ecSJeff Kirsher 1026ec21e2ecSJeff Kirsher if (!netif_running(dev)) 1027ec21e2ecSJeff Kirsher return -EINVAL; 1028ec21e2ecSJeff Kirsher 1029ec21e2ecSJeff Kirsher if (cmd == SIOCSHWTSTAMP) 1030ca0c88c2SBen Hutchings return gfar_hwtstamp_set(dev, rq); 1031ca0c88c2SBen Hutchings if (cmd == SIOCGHWTSTAMP) 1032ca0c88c2SBen Hutchings return gfar_hwtstamp_get(dev, rq); 1033ec21e2ecSJeff Kirsher 1034ec21e2ecSJeff Kirsher if (!priv->phydev) 1035ec21e2ecSJeff Kirsher return -ENODEV; 1036ec21e2ecSJeff Kirsher 1037ec21e2ecSJeff Kirsher return phy_mii_ioctl(priv->phydev, rq, cmd); 1038ec21e2ecSJeff Kirsher } 1039ec21e2ecSJeff Kirsher 1040ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar, 1041ec21e2ecSJeff Kirsher u32 class) 1042ec21e2ecSJeff Kirsher { 1043ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 1044ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 1045ec21e2ecSJeff Kirsher 1046ec21e2ecSJeff Kirsher rqfar--; 1047ec21e2ecSJeff Kirsher rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT; 1048ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1049ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1050ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1051ec21e2ecSJeff Kirsher 1052ec21e2ecSJeff Kirsher rqfar--; 1053ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 1054ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1055ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1056ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1057ec21e2ecSJeff Kirsher 1058ec21e2ecSJeff Kirsher rqfar--; 1059ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND; 1060ec21e2ecSJeff Kirsher rqfpr = class; 1061ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1062ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1063ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1064ec21e2ecSJeff Kirsher 1065ec21e2ecSJeff Kirsher rqfar--; 1066ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND; 1067ec21e2ecSJeff Kirsher rqfpr = class; 1068ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1069ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1070ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1071ec21e2ecSJeff Kirsher 1072ec21e2ecSJeff Kirsher return rqfar; 1073ec21e2ecSJeff Kirsher } 1074ec21e2ecSJeff Kirsher 1075ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv) 1076ec21e2ecSJeff Kirsher { 1077ec21e2ecSJeff Kirsher int i = 0x0; 1078ec21e2ecSJeff Kirsher u32 rqfar = MAX_FILER_IDX; 1079ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 1080ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 1081ec21e2ecSJeff Kirsher 1082ec21e2ecSJeff Kirsher /* Default rule */ 1083ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_MATCH; 1084ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1085ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1086ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1087ec21e2ecSJeff Kirsher 1088ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6); 1089ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP); 1090ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP); 1091ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4); 1092ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP); 1093ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP); 1094ec21e2ecSJeff Kirsher 1095ec21e2ecSJeff Kirsher /* cur_filer_idx indicated the first non-masked rule */ 1096ec21e2ecSJeff Kirsher priv->cur_filer_idx = rqfar; 1097ec21e2ecSJeff Kirsher 1098ec21e2ecSJeff Kirsher /* Rest are masked rules */ 1099ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 1100ec21e2ecSJeff Kirsher for (i = 0; i < rqfar; i++) { 1101ec21e2ecSJeff Kirsher priv->ftp_rqfcr[i] = rqfcr; 1102ec21e2ecSJeff Kirsher priv->ftp_rqfpr[i] = rqfpr; 1103ec21e2ecSJeff Kirsher gfar_write_filer(priv, i, rqfcr, rqfpr); 1104ec21e2ecSJeff Kirsher } 1105ec21e2ecSJeff Kirsher } 1106ec21e2ecSJeff Kirsher 1107d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC 11082969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv) 1109ec21e2ecSJeff Kirsher { 1110ec21e2ecSJeff Kirsher unsigned int pvr = mfspr(SPRN_PVR); 1111ec21e2ecSJeff Kirsher unsigned int svr = mfspr(SPRN_SVR); 1112ec21e2ecSJeff Kirsher unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */ 1113ec21e2ecSJeff Kirsher unsigned int rev = svr & 0xffff; 1114ec21e2ecSJeff Kirsher 1115ec21e2ecSJeff Kirsher /* MPC8313 Rev 2.0 and higher; All MPC837x */ 1116ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) || 1117ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1118ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_74; 1119ec21e2ecSJeff Kirsher 1120ec21e2ecSJeff Kirsher /* MPC8313 and MPC837x all rev */ 1121ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0) || 1122ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1123ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_76; 1124ec21e2ecSJeff Kirsher 11252969b1f7SClaudiu Manoil /* MPC8313 Rev < 2.0 */ 11262969b1f7SClaudiu Manoil if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) 1127ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_12; 11282969b1f7SClaudiu Manoil } 11292969b1f7SClaudiu Manoil 11302969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv) 11312969b1f7SClaudiu Manoil { 11322969b1f7SClaudiu Manoil unsigned int svr = mfspr(SPRN_SVR); 11332969b1f7SClaudiu Manoil 11342969b1f7SClaudiu Manoil if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20)) 11352969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_12; 113653fad773SClaudiu Manoil if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) || 113753fad773SClaudiu Manoil ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20))) 113853fad773SClaudiu Manoil priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */ 11392969b1f7SClaudiu Manoil } 1140d6ef0bccSClaudiu Manoil #endif 11412969b1f7SClaudiu Manoil 11422969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv) 11432969b1f7SClaudiu Manoil { 11442969b1f7SClaudiu Manoil struct device *dev = &priv->ofdev->dev; 11452969b1f7SClaudiu Manoil 11462969b1f7SClaudiu Manoil /* no plans to fix */ 11472969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_A002; 11482969b1f7SClaudiu Manoil 1149d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC 11502969b1f7SClaudiu Manoil if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2)) 11512969b1f7SClaudiu Manoil __gfar_detect_errata_85xx(priv); 11522969b1f7SClaudiu Manoil else /* non-mpc85xx parts, i.e. e300 core based */ 11532969b1f7SClaudiu Manoil __gfar_detect_errata_83xx(priv); 1154d6ef0bccSClaudiu Manoil #endif 1155ec21e2ecSJeff Kirsher 1156ec21e2ecSJeff Kirsher if (priv->errata) 1157ec21e2ecSJeff Kirsher dev_info(dev, "enabled errata workarounds, flags: 0x%x\n", 1158ec21e2ecSJeff Kirsher priv->errata); 1159ec21e2ecSJeff Kirsher } 1160ec21e2ecSJeff Kirsher 11610851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv) 1162ec21e2ecSJeff Kirsher { 116320862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1164a328ac92SClaudiu Manoil u32 tempval; 1165ec21e2ecSJeff Kirsher 1166ec21e2ecSJeff Kirsher /* Reset MAC layer */ 1167ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, MACCFG1_SOFT_RESET); 1168ec21e2ecSJeff Kirsher 1169ec21e2ecSJeff Kirsher /* We need to delay at least 3 TX clocks */ 1170a328ac92SClaudiu Manoil udelay(3); 1171ec21e2ecSJeff Kirsher 117223402bddSClaudiu Manoil /* the soft reset bit is not self-resetting, so we need to 117323402bddSClaudiu Manoil * clear it before resuming normal operation 117423402bddSClaudiu Manoil */ 117520862788SClaudiu Manoil gfar_write(®s->maccfg1, 0); 1176ec21e2ecSJeff Kirsher 1177a328ac92SClaudiu Manoil udelay(3); 1178a328ac92SClaudiu Manoil 117988302648SClaudiu Manoil /* Compute rx_buff_size based on config flags */ 118088302648SClaudiu Manoil gfar_rx_buff_size_config(priv); 118188302648SClaudiu Manoil 118288302648SClaudiu Manoil /* Initialize the max receive frame/buffer lengths */ 118388302648SClaudiu Manoil gfar_write(®s->maxfrm, priv->rx_buffer_size); 1184a328ac92SClaudiu Manoil gfar_write(®s->mrblr, priv->rx_buffer_size); 1185a328ac92SClaudiu Manoil 1186a328ac92SClaudiu Manoil /* Initialize the Minimum Frame Length Register */ 1187a328ac92SClaudiu Manoil gfar_write(®s->minflr, MINFLR_INIT_SETTINGS); 1188a328ac92SClaudiu Manoil 1189ec21e2ecSJeff Kirsher /* Initialize MACCFG2. */ 1190ec21e2ecSJeff Kirsher tempval = MACCFG2_INIT_SETTINGS; 119188302648SClaudiu Manoil 119288302648SClaudiu Manoil /* If the mtu is larger than the max size for standard 119388302648SClaudiu Manoil * ethernet frames (ie, a jumbo frame), then set maccfg2 119488302648SClaudiu Manoil * to allow huge frames, and to check the length 119588302648SClaudiu Manoil */ 119688302648SClaudiu Manoil if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE || 119788302648SClaudiu Manoil gfar_has_errata(priv, GFAR_ERRATA_74)) 1198ec21e2ecSJeff Kirsher tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK; 119988302648SClaudiu Manoil 1200ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1201ec21e2ecSJeff Kirsher 1202a328ac92SClaudiu Manoil /* Clear mac addr hash registers */ 1203a328ac92SClaudiu Manoil gfar_write(®s->igaddr0, 0); 1204a328ac92SClaudiu Manoil gfar_write(®s->igaddr1, 0); 1205a328ac92SClaudiu Manoil gfar_write(®s->igaddr2, 0); 1206a328ac92SClaudiu Manoil gfar_write(®s->igaddr3, 0); 1207a328ac92SClaudiu Manoil gfar_write(®s->igaddr4, 0); 1208a328ac92SClaudiu Manoil gfar_write(®s->igaddr5, 0); 1209a328ac92SClaudiu Manoil gfar_write(®s->igaddr6, 0); 1210a328ac92SClaudiu Manoil gfar_write(®s->igaddr7, 0); 1211a328ac92SClaudiu Manoil 1212a328ac92SClaudiu Manoil gfar_write(®s->gaddr0, 0); 1213a328ac92SClaudiu Manoil gfar_write(®s->gaddr1, 0); 1214a328ac92SClaudiu Manoil gfar_write(®s->gaddr2, 0); 1215a328ac92SClaudiu Manoil gfar_write(®s->gaddr3, 0); 1216a328ac92SClaudiu Manoil gfar_write(®s->gaddr4, 0); 1217a328ac92SClaudiu Manoil gfar_write(®s->gaddr5, 0); 1218a328ac92SClaudiu Manoil gfar_write(®s->gaddr6, 0); 1219a328ac92SClaudiu Manoil gfar_write(®s->gaddr7, 0); 1220a328ac92SClaudiu Manoil 1221a328ac92SClaudiu Manoil if (priv->extended_hash) 1222a328ac92SClaudiu Manoil gfar_clear_exact_match(priv->ndev); 1223a328ac92SClaudiu Manoil 1224a328ac92SClaudiu Manoil gfar_mac_rx_config(priv); 1225a328ac92SClaudiu Manoil 1226a328ac92SClaudiu Manoil gfar_mac_tx_config(priv); 1227a328ac92SClaudiu Manoil 1228a328ac92SClaudiu Manoil gfar_set_mac_address(priv->ndev); 1229a328ac92SClaudiu Manoil 1230a328ac92SClaudiu Manoil gfar_set_multi(priv->ndev); 1231a328ac92SClaudiu Manoil 1232a328ac92SClaudiu Manoil /* clear ievent and imask before configuring coalescing */ 1233a328ac92SClaudiu Manoil gfar_ints_disable(priv); 1234a328ac92SClaudiu Manoil 1235a328ac92SClaudiu Manoil /* Configure the coalescing support */ 1236a328ac92SClaudiu Manoil gfar_configure_coalescing_all(priv); 1237a328ac92SClaudiu Manoil } 1238a328ac92SClaudiu Manoil 1239a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv) 1240a328ac92SClaudiu Manoil { 1241a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1242a328ac92SClaudiu Manoil u32 attrs; 1243a328ac92SClaudiu Manoil 1244a328ac92SClaudiu Manoil /* Stop the DMA engine now, in case it was running before 1245a328ac92SClaudiu Manoil * (The firmware could have used it, and left it running). 1246a328ac92SClaudiu Manoil */ 1247a328ac92SClaudiu Manoil gfar_halt(priv); 1248a328ac92SClaudiu Manoil 1249a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1250a328ac92SClaudiu Manoil 1251a328ac92SClaudiu Manoil /* Zero out the rmon mib registers if it has them */ 1252a328ac92SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) { 1253a328ac92SClaudiu Manoil memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib)); 1254a328ac92SClaudiu Manoil 1255a328ac92SClaudiu Manoil /* Mask off the CAM interrupts */ 1256a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam1, 0xffffffff); 1257a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam2, 0xffffffff); 1258a328ac92SClaudiu Manoil } 1259a328ac92SClaudiu Manoil 1260ec21e2ecSJeff Kirsher /* Initialize ECNTRL */ 1261ec21e2ecSJeff Kirsher gfar_write(®s->ecntrl, ECNTRL_INIT_SETTINGS); 1262ec21e2ecSJeff Kirsher 126334018fd4SClaudiu Manoil /* Set the extraction length and index */ 126434018fd4SClaudiu Manoil attrs = ATTRELI_EL(priv->rx_stash_size) | 126534018fd4SClaudiu Manoil ATTRELI_EI(priv->rx_stash_index); 126634018fd4SClaudiu Manoil 126734018fd4SClaudiu Manoil gfar_write(®s->attreli, attrs); 126834018fd4SClaudiu Manoil 126934018fd4SClaudiu Manoil /* Start with defaults, and add stashing 127034018fd4SClaudiu Manoil * depending on driver parameters 127134018fd4SClaudiu Manoil */ 127234018fd4SClaudiu Manoil attrs = ATTR_INIT_SETTINGS; 127334018fd4SClaudiu Manoil 127434018fd4SClaudiu Manoil if (priv->bd_stash_en) 127534018fd4SClaudiu Manoil attrs |= ATTR_BDSTASH; 127634018fd4SClaudiu Manoil 127734018fd4SClaudiu Manoil if (priv->rx_stash_size != 0) 127834018fd4SClaudiu Manoil attrs |= ATTR_BUFSTASH; 127934018fd4SClaudiu Manoil 128034018fd4SClaudiu Manoil gfar_write(®s->attr, attrs); 128134018fd4SClaudiu Manoil 128234018fd4SClaudiu Manoil /* FIFO configs */ 128334018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_thr, DEFAULT_FIFO_TX_THR); 128434018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE); 128534018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF); 128634018fd4SClaudiu Manoil 128720862788SClaudiu Manoil /* Program the interrupt steering regs, only for MG devices */ 128820862788SClaudiu Manoil if (priv->num_grps > 1) 128920862788SClaudiu Manoil gfar_write_isrg(priv); 1290ec21e2ecSJeff Kirsher } 1291ec21e2ecSJeff Kirsher 1292898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv) 129320862788SClaudiu Manoil { 129420862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1295ec21e2ecSJeff Kirsher 1296ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) { 1297ec21e2ecSJeff Kirsher priv->extended_hash = 1; 1298ec21e2ecSJeff Kirsher priv->hash_width = 9; 1299ec21e2ecSJeff Kirsher 1300ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->igaddr0; 1301ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->igaddr1; 1302ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->igaddr2; 1303ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->igaddr3; 1304ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->igaddr4; 1305ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->igaddr5; 1306ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->igaddr6; 1307ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->igaddr7; 1308ec21e2ecSJeff Kirsher priv->hash_regs[8] = ®s->gaddr0; 1309ec21e2ecSJeff Kirsher priv->hash_regs[9] = ®s->gaddr1; 1310ec21e2ecSJeff Kirsher priv->hash_regs[10] = ®s->gaddr2; 1311ec21e2ecSJeff Kirsher priv->hash_regs[11] = ®s->gaddr3; 1312ec21e2ecSJeff Kirsher priv->hash_regs[12] = ®s->gaddr4; 1313ec21e2ecSJeff Kirsher priv->hash_regs[13] = ®s->gaddr5; 1314ec21e2ecSJeff Kirsher priv->hash_regs[14] = ®s->gaddr6; 1315ec21e2ecSJeff Kirsher priv->hash_regs[15] = ®s->gaddr7; 1316ec21e2ecSJeff Kirsher 1317ec21e2ecSJeff Kirsher } else { 1318ec21e2ecSJeff Kirsher priv->extended_hash = 0; 1319ec21e2ecSJeff Kirsher priv->hash_width = 8; 1320ec21e2ecSJeff Kirsher 1321ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->gaddr0; 1322ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->gaddr1; 1323ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->gaddr2; 1324ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->gaddr3; 1325ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->gaddr4; 1326ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->gaddr5; 1327ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->gaddr6; 1328ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->gaddr7; 1329ec21e2ecSJeff Kirsher } 133020862788SClaudiu Manoil } 133120862788SClaudiu Manoil 133220862788SClaudiu Manoil /* Set up the ethernet device structure, private data, 133320862788SClaudiu Manoil * and anything else we need before we start 133420862788SClaudiu Manoil */ 133520862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev) 133620862788SClaudiu Manoil { 133720862788SClaudiu Manoil struct net_device *dev = NULL; 133820862788SClaudiu Manoil struct gfar_private *priv = NULL; 133920862788SClaudiu Manoil int err = 0, i; 134020862788SClaudiu Manoil 134120862788SClaudiu Manoil err = gfar_of_init(ofdev, &dev); 134220862788SClaudiu Manoil 134320862788SClaudiu Manoil if (err) 134420862788SClaudiu Manoil return err; 134520862788SClaudiu Manoil 134620862788SClaudiu Manoil priv = netdev_priv(dev); 134720862788SClaudiu Manoil priv->ndev = dev; 134820862788SClaudiu Manoil priv->ofdev = ofdev; 134920862788SClaudiu Manoil priv->dev = &ofdev->dev; 135020862788SClaudiu Manoil SET_NETDEV_DEV(dev, &ofdev->dev); 135120862788SClaudiu Manoil 135220862788SClaudiu Manoil spin_lock_init(&priv->bflock); 135320862788SClaudiu Manoil INIT_WORK(&priv->reset_task, gfar_reset_task); 135420862788SClaudiu Manoil 135520862788SClaudiu Manoil platform_set_drvdata(ofdev, priv); 135620862788SClaudiu Manoil 135720862788SClaudiu Manoil gfar_detect_errata(priv); 135820862788SClaudiu Manoil 135920862788SClaudiu Manoil /* Set the dev->base_addr to the gfar reg region */ 136020862788SClaudiu Manoil dev->base_addr = (unsigned long) priv->gfargrp[0].regs; 136120862788SClaudiu Manoil 136220862788SClaudiu Manoil /* Fill in the dev structure */ 136320862788SClaudiu Manoil dev->watchdog_timeo = TX_TIMEOUT; 136420862788SClaudiu Manoil dev->mtu = 1500; 136520862788SClaudiu Manoil dev->netdev_ops = &gfar_netdev_ops; 136620862788SClaudiu Manoil dev->ethtool_ops = &gfar_ethtool_ops; 136720862788SClaudiu Manoil 136820862788SClaudiu Manoil /* Register for napi ...We are registering NAPI for each grp */ 1369aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 137071ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 137171ff9e3dSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 137271ff9e3dSClaudiu Manoil gfar_poll_rx_sq, GFAR_DEV_WEIGHT); 137371ff9e3dSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_tx, 137471ff9e3dSClaudiu Manoil gfar_poll_tx_sq, 2); 137571ff9e3dSClaudiu Manoil } else { 1376aeb12c5eSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 1377aeb12c5eSClaudiu Manoil gfar_poll_rx, GFAR_DEV_WEIGHT); 1378aeb12c5eSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_tx, 1379aeb12c5eSClaudiu Manoil gfar_poll_tx, 2); 1380aeb12c5eSClaudiu Manoil } 1381aeb12c5eSClaudiu Manoil } 138220862788SClaudiu Manoil 138320862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) { 138420862788SClaudiu Manoil dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG | 138520862788SClaudiu Manoil NETIF_F_RXCSUM; 138620862788SClaudiu Manoil dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | 138720862788SClaudiu Manoil NETIF_F_RXCSUM | NETIF_F_HIGHDMA; 138820862788SClaudiu Manoil } 138920862788SClaudiu Manoil 139020862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) { 139120862788SClaudiu Manoil dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | 139220862788SClaudiu Manoil NETIF_F_HW_VLAN_CTAG_RX; 139320862788SClaudiu Manoil dev->features |= NETIF_F_HW_VLAN_CTAG_RX; 139420862788SClaudiu Manoil } 139520862788SClaudiu Manoil 139620862788SClaudiu Manoil gfar_init_addr_hash_table(priv); 1397ec21e2ecSJeff Kirsher 1398532c37bcSClaudiu Manoil /* Insert receive time stamps into padding alignment bytes */ 1399532c37bcSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1400532c37bcSClaudiu Manoil priv->padding = 8; 1401ec21e2ecSJeff Kirsher 1402ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_IP_CSUM || 1403ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1404bee9e58cSWu Jiajun-B06378 dev->needed_headroom = GMAC_FCB_LEN; 1405ec21e2ecSJeff Kirsher 1406ec21e2ecSJeff Kirsher priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE; 1407ec21e2ecSJeff Kirsher 1408ec21e2ecSJeff Kirsher /* Initializing some of the rx/tx queue level parameters */ 1409ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1410ec21e2ecSJeff Kirsher priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE; 1411ec21e2ecSJeff Kirsher priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE; 1412ec21e2ecSJeff Kirsher priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE; 1413ec21e2ecSJeff Kirsher priv->tx_queue[i]->txic = DEFAULT_TXIC; 1414ec21e2ecSJeff Kirsher } 1415ec21e2ecSJeff Kirsher 1416ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1417ec21e2ecSJeff Kirsher priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE; 1418ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE; 1419ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxic = DEFAULT_RXIC; 1420ec21e2ecSJeff Kirsher } 1421ec21e2ecSJeff Kirsher 1422ec21e2ecSJeff Kirsher /* always enable rx filer */ 1423ec21e2ecSJeff Kirsher priv->rx_filer_enable = 1; 1424ec21e2ecSJeff Kirsher /* Enable most messages by default */ 1425ec21e2ecSJeff Kirsher priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1; 1426b98b8babSClaudiu Manoil /* use pritority h/w tx queue scheduling for single queue devices */ 1427b98b8babSClaudiu Manoil if (priv->num_tx_queues == 1) 1428b98b8babSClaudiu Manoil priv->prio_sched_en = 1; 1429ec21e2ecSJeff Kirsher 14300851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 14310851133bSClaudiu Manoil 1432a328ac92SClaudiu Manoil gfar_hw_init(priv); 1433ec21e2ecSJeff Kirsher 1434d4c642eaSFabio Estevam /* Carrier starts down, phylib will bring it up */ 1435d4c642eaSFabio Estevam netif_carrier_off(dev); 1436d4c642eaSFabio Estevam 1437ec21e2ecSJeff Kirsher err = register_netdev(dev); 1438ec21e2ecSJeff Kirsher 1439ec21e2ecSJeff Kirsher if (err) { 1440ec21e2ecSJeff Kirsher pr_err("%s: Cannot register net device, aborting\n", dev->name); 1441ec21e2ecSJeff Kirsher goto register_fail; 1442ec21e2ecSJeff Kirsher } 1443ec21e2ecSJeff Kirsher 1444ec21e2ecSJeff Kirsher device_init_wakeup(&dev->dev, 1445bc4598bcSJan Ceuleers priv->device_flags & 1446bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1447ec21e2ecSJeff Kirsher 1448ec21e2ecSJeff Kirsher /* fill out IRQ number and name fields */ 1449ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1450ee873fdaSClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[i]; 1451ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1452ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s", 14530015e551SJoe Perches dev->name, "_g", '0' + i, "_tx"); 1454ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s", 14550015e551SJoe Perches dev->name, "_g", '0' + i, "_rx"); 1456ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s", 14570015e551SJoe Perches dev->name, "_g", '0' + i, "_er"); 1458ec21e2ecSJeff Kirsher } else 1459ee873fdaSClaudiu Manoil strcpy(gfar_irq(grp, TX)->name, dev->name); 1460ec21e2ecSJeff Kirsher } 1461ec21e2ecSJeff Kirsher 1462ec21e2ecSJeff Kirsher /* Initialize the filer table */ 1463ec21e2ecSJeff Kirsher gfar_init_filer_table(priv); 1464ec21e2ecSJeff Kirsher 1465ec21e2ecSJeff Kirsher /* Print out the device info */ 1466ec21e2ecSJeff Kirsher netdev_info(dev, "mac: %pM\n", dev->dev_addr); 1467ec21e2ecSJeff Kirsher 14680977f817SJan Ceuleers /* Even more device info helps when determining which kernel 14690977f817SJan Ceuleers * provided which set of benchmarks. 14700977f817SJan Ceuleers */ 1471ec21e2ecSJeff Kirsher netdev_info(dev, "Running with NAPI enabled\n"); 1472ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 1473ec21e2ecSJeff Kirsher netdev_info(dev, "RX BD ring size for Q[%d]: %d\n", 1474ec21e2ecSJeff Kirsher i, priv->rx_queue[i]->rx_ring_size); 1475ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 1476ec21e2ecSJeff Kirsher netdev_info(dev, "TX BD ring size for Q[%d]: %d\n", 1477ec21e2ecSJeff Kirsher i, priv->tx_queue[i]->tx_ring_size); 1478ec21e2ecSJeff Kirsher 1479ec21e2ecSJeff Kirsher return 0; 1480ec21e2ecSJeff Kirsher 1481ec21e2ecSJeff Kirsher register_fail: 1482ec21e2ecSJeff Kirsher unmap_group_regs(priv); 148320862788SClaudiu Manoil gfar_free_rx_queues(priv); 148420862788SClaudiu Manoil gfar_free_tx_queues(priv); 1485ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1486ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1487ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1488ec21e2ecSJeff Kirsher return err; 1489ec21e2ecSJeff Kirsher } 1490ec21e2ecSJeff Kirsher 1491ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev) 1492ec21e2ecSJeff Kirsher { 14938513fbd8SJingoo Han struct gfar_private *priv = platform_get_drvdata(ofdev); 1494ec21e2ecSJeff Kirsher 1495ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1496ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1497ec21e2ecSJeff Kirsher 1498ec21e2ecSJeff Kirsher unregister_netdev(priv->ndev); 1499ec21e2ecSJeff Kirsher unmap_group_regs(priv); 150020862788SClaudiu Manoil gfar_free_rx_queues(priv); 150120862788SClaudiu Manoil gfar_free_tx_queues(priv); 1502ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1503ec21e2ecSJeff Kirsher 1504ec21e2ecSJeff Kirsher return 0; 1505ec21e2ecSJeff Kirsher } 1506ec21e2ecSJeff Kirsher 1507ec21e2ecSJeff Kirsher #ifdef CONFIG_PM 1508ec21e2ecSJeff Kirsher 1509ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev) 1510ec21e2ecSJeff Kirsher { 1511ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1512ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1513ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1514ec21e2ecSJeff Kirsher unsigned long flags; 1515ec21e2ecSJeff Kirsher u32 tempval; 1516ec21e2ecSJeff Kirsher 1517ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1518bc4598bcSJan Ceuleers (priv->device_flags & 1519bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1520ec21e2ecSJeff Kirsher 1521ec21e2ecSJeff Kirsher netif_device_detach(ndev); 1522ec21e2ecSJeff Kirsher 1523ec21e2ecSJeff Kirsher if (netif_running(ndev)) { 1524ec21e2ecSJeff Kirsher 1525ec21e2ecSJeff Kirsher local_irq_save(flags); 1526ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1527ec21e2ecSJeff Kirsher 1528c10650b6SClaudiu Manoil gfar_halt_nodisable(priv); 1529ec21e2ecSJeff Kirsher 1530ec21e2ecSJeff Kirsher /* Disable Tx, and Rx if wake-on-LAN is disabled. */ 1531ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1532ec21e2ecSJeff Kirsher 1533ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_TX_EN; 1534ec21e2ecSJeff Kirsher 1535ec21e2ecSJeff Kirsher if (!magic_packet) 1536ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_RX_EN; 1537ec21e2ecSJeff Kirsher 1538ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1539ec21e2ecSJeff Kirsher 1540ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1541ec21e2ecSJeff Kirsher local_irq_restore(flags); 1542ec21e2ecSJeff Kirsher 1543ec21e2ecSJeff Kirsher disable_napi(priv); 1544ec21e2ecSJeff Kirsher 1545ec21e2ecSJeff Kirsher if (magic_packet) { 1546ec21e2ecSJeff Kirsher /* Enable interrupt on Magic Packet */ 1547ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_MAG); 1548ec21e2ecSJeff Kirsher 1549ec21e2ecSJeff Kirsher /* Enable Magic Packet mode */ 1550ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1551ec21e2ecSJeff Kirsher tempval |= MACCFG2_MPEN; 1552ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1553ec21e2ecSJeff Kirsher } else { 1554ec21e2ecSJeff Kirsher phy_stop(priv->phydev); 1555ec21e2ecSJeff Kirsher } 1556ec21e2ecSJeff Kirsher } 1557ec21e2ecSJeff Kirsher 1558ec21e2ecSJeff Kirsher return 0; 1559ec21e2ecSJeff Kirsher } 1560ec21e2ecSJeff Kirsher 1561ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev) 1562ec21e2ecSJeff Kirsher { 1563ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1564ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1565ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1566ec21e2ecSJeff Kirsher unsigned long flags; 1567ec21e2ecSJeff Kirsher u32 tempval; 1568ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1569bc4598bcSJan Ceuleers (priv->device_flags & 1570bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1571ec21e2ecSJeff Kirsher 1572ec21e2ecSJeff Kirsher if (!netif_running(ndev)) { 1573ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1574ec21e2ecSJeff Kirsher return 0; 1575ec21e2ecSJeff Kirsher } 1576ec21e2ecSJeff Kirsher 1577ec21e2ecSJeff Kirsher if (!magic_packet && priv->phydev) 1578ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1579ec21e2ecSJeff Kirsher 1580ec21e2ecSJeff Kirsher /* Disable Magic Packet mode, in case something 1581ec21e2ecSJeff Kirsher * else woke us up. 1582ec21e2ecSJeff Kirsher */ 1583ec21e2ecSJeff Kirsher local_irq_save(flags); 1584ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1585ec21e2ecSJeff Kirsher 1586ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1587ec21e2ecSJeff Kirsher tempval &= ~MACCFG2_MPEN; 1588ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1589ec21e2ecSJeff Kirsher 1590c10650b6SClaudiu Manoil gfar_start(priv); 1591ec21e2ecSJeff Kirsher 1592ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1593ec21e2ecSJeff Kirsher local_irq_restore(flags); 1594ec21e2ecSJeff Kirsher 1595ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1596ec21e2ecSJeff Kirsher 1597ec21e2ecSJeff Kirsher enable_napi(priv); 1598ec21e2ecSJeff Kirsher 1599ec21e2ecSJeff Kirsher return 0; 1600ec21e2ecSJeff Kirsher } 1601ec21e2ecSJeff Kirsher 1602ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev) 1603ec21e2ecSJeff Kirsher { 1604ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1605ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1606ec21e2ecSJeff Kirsher 1607103cdd1dSWang Dongsheng if (!netif_running(ndev)) { 1608103cdd1dSWang Dongsheng netif_device_attach(ndev); 1609103cdd1dSWang Dongsheng 1610ec21e2ecSJeff Kirsher return 0; 1611103cdd1dSWang Dongsheng } 1612ec21e2ecSJeff Kirsher 16131eb8f7a7SClaudiu Manoil if (gfar_init_bds(ndev)) { 16141eb8f7a7SClaudiu Manoil free_skb_resources(priv); 16151eb8f7a7SClaudiu Manoil return -ENOMEM; 16161eb8f7a7SClaudiu Manoil } 16171eb8f7a7SClaudiu Manoil 1618a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1619a328ac92SClaudiu Manoil 1620a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 1621a328ac92SClaudiu Manoil 1622c10650b6SClaudiu Manoil gfar_start(priv); 1623ec21e2ecSJeff Kirsher 1624ec21e2ecSJeff Kirsher priv->oldlink = 0; 1625ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1626ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1627ec21e2ecSJeff Kirsher 1628ec21e2ecSJeff Kirsher if (priv->phydev) 1629ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1630ec21e2ecSJeff Kirsher 1631ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1632ec21e2ecSJeff Kirsher enable_napi(priv); 1633ec21e2ecSJeff Kirsher 1634ec21e2ecSJeff Kirsher return 0; 1635ec21e2ecSJeff Kirsher } 1636ec21e2ecSJeff Kirsher 1637ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = { 1638ec21e2ecSJeff Kirsher .suspend = gfar_suspend, 1639ec21e2ecSJeff Kirsher .resume = gfar_resume, 1640ec21e2ecSJeff Kirsher .freeze = gfar_suspend, 1641ec21e2ecSJeff Kirsher .thaw = gfar_resume, 1642ec21e2ecSJeff Kirsher .restore = gfar_restore, 1643ec21e2ecSJeff Kirsher }; 1644ec21e2ecSJeff Kirsher 1645ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops) 1646ec21e2ecSJeff Kirsher 1647ec21e2ecSJeff Kirsher #else 1648ec21e2ecSJeff Kirsher 1649ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL 1650ec21e2ecSJeff Kirsher 1651ec21e2ecSJeff Kirsher #endif 1652ec21e2ecSJeff Kirsher 1653ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface 1654ec21e2ecSJeff Kirsher * connects it to the PHY. 1655ec21e2ecSJeff Kirsher */ 1656ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev) 1657ec21e2ecSJeff Kirsher { 1658ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1659ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1660ec21e2ecSJeff Kirsher u32 ecntrl; 1661ec21e2ecSJeff Kirsher 1662ec21e2ecSJeff Kirsher ecntrl = gfar_read(®s->ecntrl); 1663ec21e2ecSJeff Kirsher 1664ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_SGMII_MODE) 1665ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_SGMII; 1666ec21e2ecSJeff Kirsher 1667ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_TBI_MODE) { 1668ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) 1669ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RTBI; 1670ec21e2ecSJeff Kirsher else 1671ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_TBI; 1672ec21e2ecSJeff Kirsher } 1673ec21e2ecSJeff Kirsher 1674ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) { 1675bc4598bcSJan Ceuleers if (ecntrl & ECNTRL_REDUCED_MII_MODE) { 1676ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RMII; 1677bc4598bcSJan Ceuleers } 1678ec21e2ecSJeff Kirsher else { 1679ec21e2ecSJeff Kirsher phy_interface_t interface = priv->interface; 1680ec21e2ecSJeff Kirsher 16810977f817SJan Ceuleers /* This isn't autodetected right now, so it must 1682ec21e2ecSJeff Kirsher * be set by the device tree or platform code. 1683ec21e2ecSJeff Kirsher */ 1684ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_RGMII_ID) 1685ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII_ID; 1686ec21e2ecSJeff Kirsher 1687ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII; 1688ec21e2ecSJeff Kirsher } 1689ec21e2ecSJeff Kirsher } 1690ec21e2ecSJeff Kirsher 1691ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT) 1692ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_GMII; 1693ec21e2ecSJeff Kirsher 1694ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_MII; 1695ec21e2ecSJeff Kirsher } 1696ec21e2ecSJeff Kirsher 1697ec21e2ecSJeff Kirsher 1698ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY. 1699ec21e2ecSJeff Kirsher * Returns 0 on success. 1700ec21e2ecSJeff Kirsher */ 1701ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev) 1702ec21e2ecSJeff Kirsher { 1703ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1704ec21e2ecSJeff Kirsher uint gigabit_support = 1705ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ? 170623402bddSClaudiu Manoil GFAR_SUPPORTED_GBIT : 0; 1707ec21e2ecSJeff Kirsher phy_interface_t interface; 1708ec21e2ecSJeff Kirsher 1709ec21e2ecSJeff Kirsher priv->oldlink = 0; 1710ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1711ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1712ec21e2ecSJeff Kirsher 1713ec21e2ecSJeff Kirsher interface = gfar_get_interface(dev); 1714ec21e2ecSJeff Kirsher 1715ec21e2ecSJeff Kirsher priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0, 1716ec21e2ecSJeff Kirsher interface); 1717ec21e2ecSJeff Kirsher if (!priv->phydev) { 1718ec21e2ecSJeff Kirsher dev_err(&dev->dev, "could not attach to PHY\n"); 1719ec21e2ecSJeff Kirsher return -ENODEV; 1720ec21e2ecSJeff Kirsher } 1721ec21e2ecSJeff Kirsher 1722ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_SGMII) 1723ec21e2ecSJeff Kirsher gfar_configure_serdes(dev); 1724ec21e2ecSJeff Kirsher 1725ec21e2ecSJeff Kirsher /* Remove any features not supported by the controller */ 1726ec21e2ecSJeff Kirsher priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support); 1727ec21e2ecSJeff Kirsher priv->phydev->advertising = priv->phydev->supported; 1728ec21e2ecSJeff Kirsher 1729cf987afcSPavaluca Matei-B46610 /* Add support for flow control, but don't advertise it by default */ 1730cf987afcSPavaluca Matei-B46610 priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause); 1731cf987afcSPavaluca Matei-B46610 1732ec21e2ecSJeff Kirsher return 0; 1733ec21e2ecSJeff Kirsher } 1734ec21e2ecSJeff Kirsher 17350977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the 1736ec21e2ecSJeff Kirsher * SERDES lynx PHY on the chip. We communicate with this PHY 1737ec21e2ecSJeff Kirsher * through the MDIO bus on each controller, treating it as a 1738ec21e2ecSJeff Kirsher * "normal" PHY at the address found in the TBIPA register. We assume 1739ec21e2ecSJeff Kirsher * that the TBIPA register is valid. Either the MDIO bus code will set 1740ec21e2ecSJeff Kirsher * it to a value that doesn't conflict with other PHYs on the bus, or the 1741ec21e2ecSJeff Kirsher * value doesn't matter, as there are no other PHYs on the bus. 1742ec21e2ecSJeff Kirsher */ 1743ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev) 1744ec21e2ecSJeff Kirsher { 1745ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1746ec21e2ecSJeff Kirsher struct phy_device *tbiphy; 1747ec21e2ecSJeff Kirsher 1748ec21e2ecSJeff Kirsher if (!priv->tbi_node) { 1749ec21e2ecSJeff Kirsher dev_warn(&dev->dev, "error: SGMII mode requires that the " 1750ec21e2ecSJeff Kirsher "device tree specify a tbi-handle\n"); 1751ec21e2ecSJeff Kirsher return; 1752ec21e2ecSJeff Kirsher } 1753ec21e2ecSJeff Kirsher 1754ec21e2ecSJeff Kirsher tbiphy = of_phy_find_device(priv->tbi_node); 1755ec21e2ecSJeff Kirsher if (!tbiphy) { 1756ec21e2ecSJeff Kirsher dev_err(&dev->dev, "error: Could not get TBI device\n"); 1757ec21e2ecSJeff Kirsher return; 1758ec21e2ecSJeff Kirsher } 1759ec21e2ecSJeff Kirsher 17600977f817SJan Ceuleers /* If the link is already up, we must already be ok, and don't need to 1761ec21e2ecSJeff Kirsher * configure and reset the TBI<->SerDes link. Maybe U-Boot configured 1762ec21e2ecSJeff Kirsher * everything for us? Resetting it takes the link down and requires 1763ec21e2ecSJeff Kirsher * several seconds for it to come back. 1764ec21e2ecSJeff Kirsher */ 1765ec21e2ecSJeff Kirsher if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) 1766ec21e2ecSJeff Kirsher return; 1767ec21e2ecSJeff Kirsher 1768ec21e2ecSJeff Kirsher /* Single clk mode, mii mode off(for serdes communication) */ 1769ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT); 1770ec21e2ecSJeff Kirsher 1771ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_ADVERTISE, 1772ec21e2ecSJeff Kirsher ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE | 1773ec21e2ecSJeff Kirsher ADVERTISE_1000XPSE_ASYM); 1774ec21e2ecSJeff Kirsher 1775bc4598bcSJan Ceuleers phy_write(tbiphy, MII_BMCR, 1776bc4598bcSJan Ceuleers BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX | 1777bc4598bcSJan Ceuleers BMCR_SPEED1000); 1778ec21e2ecSJeff Kirsher } 1779ec21e2ecSJeff Kirsher 1780ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv) 1781ec21e2ecSJeff Kirsher { 1782ec21e2ecSJeff Kirsher u32 res; 1783ec21e2ecSJeff Kirsher 17840977f817SJan Ceuleers /* Normaly TSEC should not hang on GRS commands, so we should 1785ec21e2ecSJeff Kirsher * actually wait for IEVENT_GRSC flag. 1786ec21e2ecSJeff Kirsher */ 1787ad3660c2SClaudiu Manoil if (!gfar_has_errata(priv, GFAR_ERRATA_A002)) 1788ec21e2ecSJeff Kirsher return 0; 1789ec21e2ecSJeff Kirsher 17900977f817SJan Ceuleers /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are 1791ec21e2ecSJeff Kirsher * the same as bits 23-30, the eTSEC Rx is assumed to be idle 1792ec21e2ecSJeff Kirsher * and the Rx can be safely reset. 1793ec21e2ecSJeff Kirsher */ 1794ec21e2ecSJeff Kirsher res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c); 1795ec21e2ecSJeff Kirsher res &= 0x7f807f80; 1796ec21e2ecSJeff Kirsher if ((res & 0xffff) == (res >> 16)) 1797ec21e2ecSJeff Kirsher return 1; 1798ec21e2ecSJeff Kirsher 1799ec21e2ecSJeff Kirsher return 0; 1800ec21e2ecSJeff Kirsher } 1801ec21e2ecSJeff Kirsher 1802ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1803c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv) 1804ec21e2ecSJeff Kirsher { 1805efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1806ec21e2ecSJeff Kirsher u32 tempval; 1807a4feee89SClaudiu Manoil unsigned int timeout; 1808a4feee89SClaudiu Manoil int stopped; 1809ec21e2ecSJeff Kirsher 1810efeddce7SClaudiu Manoil gfar_ints_disable(priv); 1811ec21e2ecSJeff Kirsher 1812a4feee89SClaudiu Manoil if (gfar_is_dma_stopped(priv)) 1813a4feee89SClaudiu Manoil return; 1814a4feee89SClaudiu Manoil 1815ec21e2ecSJeff Kirsher /* Stop the DMA, and wait for it to stop */ 1816ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1817ec21e2ecSJeff Kirsher tempval |= (DMACTRL_GRS | DMACTRL_GTS); 1818ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1819ec21e2ecSJeff Kirsher 1820a4feee89SClaudiu Manoil retry: 1821a4feee89SClaudiu Manoil timeout = 1000; 1822a4feee89SClaudiu Manoil while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) { 1823a4feee89SClaudiu Manoil cpu_relax(); 1824a4feee89SClaudiu Manoil timeout--; 1825ec21e2ecSJeff Kirsher } 1826a4feee89SClaudiu Manoil 1827a4feee89SClaudiu Manoil if (!timeout) 1828a4feee89SClaudiu Manoil stopped = gfar_is_dma_stopped(priv); 1829a4feee89SClaudiu Manoil 1830a4feee89SClaudiu Manoil if (!stopped && !gfar_is_rx_dma_stopped(priv) && 1831a4feee89SClaudiu Manoil !__gfar_is_rx_idle(priv)) 1832a4feee89SClaudiu Manoil goto retry; 1833ec21e2ecSJeff Kirsher } 1834ec21e2ecSJeff Kirsher 1835ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1836c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv) 1837ec21e2ecSJeff Kirsher { 1838ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1839ec21e2ecSJeff Kirsher u32 tempval; 1840ec21e2ecSJeff Kirsher 1841c10650b6SClaudiu Manoil /* Dissable the Rx/Tx hw queues */ 1842c10650b6SClaudiu Manoil gfar_write(®s->rqueue, 0); 1843c10650b6SClaudiu Manoil gfar_write(®s->tqueue, 0); 1844ec21e2ecSJeff Kirsher 1845c10650b6SClaudiu Manoil mdelay(10); 1846c10650b6SClaudiu Manoil 1847c10650b6SClaudiu Manoil gfar_halt_nodisable(priv); 1848c10650b6SClaudiu Manoil 1849c10650b6SClaudiu Manoil /* Disable Rx/Tx DMA */ 1850ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1851ec21e2ecSJeff Kirsher tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN); 1852ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1853ec21e2ecSJeff Kirsher } 1854ec21e2ecSJeff Kirsher 1855ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev) 1856ec21e2ecSJeff Kirsher { 1857ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1858ec21e2ecSJeff Kirsher 18590851133bSClaudiu Manoil netif_tx_stop_all_queues(dev); 1860ec21e2ecSJeff Kirsher 18614e857c58SPeter Zijlstra smp_mb__before_atomic(); 18620851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 18634e857c58SPeter Zijlstra smp_mb__after_atomic(); 1864ec21e2ecSJeff Kirsher 18650851133bSClaudiu Manoil disable_napi(priv); 1866ec21e2ecSJeff Kirsher 18670851133bSClaudiu Manoil /* disable ints and gracefully shut down Rx/Tx DMA */ 1868c10650b6SClaudiu Manoil gfar_halt(priv); 1869ec21e2ecSJeff Kirsher 18700851133bSClaudiu Manoil phy_stop(priv->phydev); 1871ec21e2ecSJeff Kirsher 1872ec21e2ecSJeff Kirsher free_skb_resources(priv); 1873ec21e2ecSJeff Kirsher } 1874ec21e2ecSJeff Kirsher 1875ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue) 1876ec21e2ecSJeff Kirsher { 1877ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 1878ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(tx_queue->dev); 1879ec21e2ecSJeff Kirsher int i, j; 1880ec21e2ecSJeff Kirsher 1881ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 1882ec21e2ecSJeff Kirsher 1883ec21e2ecSJeff Kirsher for (i = 0; i < tx_queue->tx_ring_size; i++) { 1884ec21e2ecSJeff Kirsher if (!tx_queue->tx_skbuff[i]) 1885ec21e2ecSJeff Kirsher continue; 1886ec21e2ecSJeff Kirsher 1887369ec162SClaudiu Manoil dma_unmap_single(priv->dev, txbdp->bufPtr, 1888ec21e2ecSJeff Kirsher txbdp->length, DMA_TO_DEVICE); 1889ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 1890ec21e2ecSJeff Kirsher for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags; 1891ec21e2ecSJeff Kirsher j++) { 1892ec21e2ecSJeff Kirsher txbdp++; 1893369ec162SClaudiu Manoil dma_unmap_page(priv->dev, txbdp->bufPtr, 1894ec21e2ecSJeff Kirsher txbdp->length, DMA_TO_DEVICE); 1895ec21e2ecSJeff Kirsher } 1896ec21e2ecSJeff Kirsher txbdp++; 1897ec21e2ecSJeff Kirsher dev_kfree_skb_any(tx_queue->tx_skbuff[i]); 1898ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[i] = NULL; 1899ec21e2ecSJeff Kirsher } 1900ec21e2ecSJeff Kirsher kfree(tx_queue->tx_skbuff); 19011eb8f7a7SClaudiu Manoil tx_queue->tx_skbuff = NULL; 1902ec21e2ecSJeff Kirsher } 1903ec21e2ecSJeff Kirsher 1904ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue) 1905ec21e2ecSJeff Kirsher { 1906ec21e2ecSJeff Kirsher struct rxbd8 *rxbdp; 1907ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(rx_queue->dev); 1908ec21e2ecSJeff Kirsher int i; 1909ec21e2ecSJeff Kirsher 1910ec21e2ecSJeff Kirsher rxbdp = rx_queue->rx_bd_base; 1911ec21e2ecSJeff Kirsher 1912ec21e2ecSJeff Kirsher for (i = 0; i < rx_queue->rx_ring_size; i++) { 1913ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff[i]) { 1914369ec162SClaudiu Manoil dma_unmap_single(priv->dev, rxbdp->bufPtr, 1915369ec162SClaudiu Manoil priv->rx_buffer_size, 1916ec21e2ecSJeff Kirsher DMA_FROM_DEVICE); 1917ec21e2ecSJeff Kirsher dev_kfree_skb_any(rx_queue->rx_skbuff[i]); 1918ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[i] = NULL; 1919ec21e2ecSJeff Kirsher } 1920ec21e2ecSJeff Kirsher rxbdp->lstatus = 0; 1921ec21e2ecSJeff Kirsher rxbdp->bufPtr = 0; 1922ec21e2ecSJeff Kirsher rxbdp++; 1923ec21e2ecSJeff Kirsher } 1924ec21e2ecSJeff Kirsher kfree(rx_queue->rx_skbuff); 19251eb8f7a7SClaudiu Manoil rx_queue->rx_skbuff = NULL; 1926ec21e2ecSJeff Kirsher } 1927ec21e2ecSJeff Kirsher 1928ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them. 19290977f817SJan Ceuleers * Then free tx_skbuff and rx_skbuff 19300977f817SJan Ceuleers */ 1931ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv) 1932ec21e2ecSJeff Kirsher { 1933ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 1934ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 1935ec21e2ecSJeff Kirsher int i; 1936ec21e2ecSJeff Kirsher 1937ec21e2ecSJeff Kirsher /* Go through all the buffer descriptors and free their data buffers */ 1938ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1939d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 1940bc4598bcSJan Ceuleers 1941ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 1942d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex); 1943ec21e2ecSJeff Kirsher if (tx_queue->tx_skbuff) 1944ec21e2ecSJeff Kirsher free_skb_tx_queue(tx_queue); 1945d8a0f1b0SPaul Gortmaker netdev_tx_reset_queue(txq); 1946ec21e2ecSJeff Kirsher } 1947ec21e2ecSJeff Kirsher 1948ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1949ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 1950ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff) 1951ec21e2ecSJeff Kirsher free_skb_rx_queue(rx_queue); 1952ec21e2ecSJeff Kirsher } 1953ec21e2ecSJeff Kirsher 1954369ec162SClaudiu Manoil dma_free_coherent(priv->dev, 1955ec21e2ecSJeff Kirsher sizeof(struct txbd8) * priv->total_tx_ring_size + 1956ec21e2ecSJeff Kirsher sizeof(struct rxbd8) * priv->total_rx_ring_size, 1957ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_base, 1958ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_dma_base); 1959ec21e2ecSJeff Kirsher } 1960ec21e2ecSJeff Kirsher 1961c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv) 1962ec21e2ecSJeff Kirsher { 1963ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1964ec21e2ecSJeff Kirsher u32 tempval; 1965ec21e2ecSJeff Kirsher int i = 0; 1966ec21e2ecSJeff Kirsher 1967c10650b6SClaudiu Manoil /* Enable Rx/Tx hw queues */ 1968c10650b6SClaudiu Manoil gfar_write(®s->rqueue, priv->rqueue); 1969c10650b6SClaudiu Manoil gfar_write(®s->tqueue, priv->tqueue); 1970ec21e2ecSJeff Kirsher 1971ec21e2ecSJeff Kirsher /* Initialize DMACTRL to have WWR and WOP */ 1972ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1973ec21e2ecSJeff Kirsher tempval |= DMACTRL_INIT_SETTINGS; 1974ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1975ec21e2ecSJeff Kirsher 1976ec21e2ecSJeff Kirsher /* Make sure we aren't stopped */ 1977ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1978ec21e2ecSJeff Kirsher tempval &= ~(DMACTRL_GRS | DMACTRL_GTS); 1979ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1980ec21e2ecSJeff Kirsher 1981ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1982ec21e2ecSJeff Kirsher regs = priv->gfargrp[i].regs; 1983ec21e2ecSJeff Kirsher /* Clear THLT/RHLT, so that the DMA starts polling now */ 1984ec21e2ecSJeff Kirsher gfar_write(®s->tstat, priv->gfargrp[i].tstat); 1985ec21e2ecSJeff Kirsher gfar_write(®s->rstat, priv->gfargrp[i].rstat); 1986ec21e2ecSJeff Kirsher } 1987ec21e2ecSJeff Kirsher 1988c10650b6SClaudiu Manoil /* Enable Rx/Tx DMA */ 1989c10650b6SClaudiu Manoil tempval = gfar_read(®s->maccfg1); 1990c10650b6SClaudiu Manoil tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 1991c10650b6SClaudiu Manoil gfar_write(®s->maccfg1, tempval); 1992c10650b6SClaudiu Manoil 1993efeddce7SClaudiu Manoil gfar_ints_enable(priv); 1994efeddce7SClaudiu Manoil 1995c10650b6SClaudiu Manoil priv->ndev->trans_start = jiffies; /* prevent tx timeout */ 1996ec21e2ecSJeff Kirsher } 1997ec21e2ecSJeff Kirsher 199880ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp) 199980ec396cSClaudiu Manoil { 200080ec396cSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 200180ec396cSClaudiu Manoil free_irq(gfar_irq(grp, RX)->irq, grp); 200280ec396cSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 200380ec396cSClaudiu Manoil } 200480ec396cSClaudiu Manoil 2005ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp) 2006ec21e2ecSJeff Kirsher { 2007ec21e2ecSJeff Kirsher struct gfar_private *priv = grp->priv; 2008ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 2009ec21e2ecSJeff Kirsher int err; 2010ec21e2ecSJeff Kirsher 2011ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, register for 20120977f817SJan Ceuleers * them. Otherwise, only register for the one 20130977f817SJan Ceuleers */ 2014ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 2015ec21e2ecSJeff Kirsher /* Install our interrupt handlers for Error, 20160977f817SJan Ceuleers * Transmit, and Receive 20170977f817SJan Ceuleers */ 2018ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0, 2019ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->name, grp); 2020ee873fdaSClaudiu Manoil if (err < 0) { 2021ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2022ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq); 2023ec21e2ecSJeff Kirsher 2024ec21e2ecSJeff Kirsher goto err_irq_fail; 2025ec21e2ecSJeff Kirsher } 2026ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0, 2027ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 2028ee873fdaSClaudiu Manoil if (err < 0) { 2029ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2030ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 2031ec21e2ecSJeff Kirsher goto tx_irq_fail; 2032ec21e2ecSJeff Kirsher } 2033ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0, 2034ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->name, grp); 2035ee873fdaSClaudiu Manoil if (err < 0) { 2036ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2037ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq); 2038ec21e2ecSJeff Kirsher goto rx_irq_fail; 2039ec21e2ecSJeff Kirsher } 2040ec21e2ecSJeff Kirsher } else { 2041ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0, 2042ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 2043ee873fdaSClaudiu Manoil if (err < 0) { 2044ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2045ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 2046ec21e2ecSJeff Kirsher goto err_irq_fail; 2047ec21e2ecSJeff Kirsher } 2048ec21e2ecSJeff Kirsher } 2049ec21e2ecSJeff Kirsher 2050ec21e2ecSJeff Kirsher return 0; 2051ec21e2ecSJeff Kirsher 2052ec21e2ecSJeff Kirsher rx_irq_fail: 2053ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 2054ec21e2ecSJeff Kirsher tx_irq_fail: 2055ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 2056ec21e2ecSJeff Kirsher err_irq_fail: 2057ec21e2ecSJeff Kirsher return err; 2058ec21e2ecSJeff Kirsher 2059ec21e2ecSJeff Kirsher } 2060ec21e2ecSJeff Kirsher 206180ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv) 206280ec396cSClaudiu Manoil { 206380ec396cSClaudiu Manoil int i; 206480ec396cSClaudiu Manoil 206580ec396cSClaudiu Manoil /* Free the IRQs */ 206680ec396cSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 206780ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 206880ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[i]); 206980ec396cSClaudiu Manoil } else { 207080ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 207180ec396cSClaudiu Manoil free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq, 207280ec396cSClaudiu Manoil &priv->gfargrp[i]); 207380ec396cSClaudiu Manoil } 207480ec396cSClaudiu Manoil } 207580ec396cSClaudiu Manoil 207680ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv) 207780ec396cSClaudiu Manoil { 207880ec396cSClaudiu Manoil int err, i, j; 207980ec396cSClaudiu Manoil 208080ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 208180ec396cSClaudiu Manoil err = register_grp_irqs(&priv->gfargrp[i]); 208280ec396cSClaudiu Manoil if (err) { 208380ec396cSClaudiu Manoil for (j = 0; j < i; j++) 208480ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[j]); 208580ec396cSClaudiu Manoil return err; 208680ec396cSClaudiu Manoil } 208780ec396cSClaudiu Manoil } 208880ec396cSClaudiu Manoil 208980ec396cSClaudiu Manoil return 0; 209080ec396cSClaudiu Manoil } 209180ec396cSClaudiu Manoil 2092ec21e2ecSJeff Kirsher /* Bring the controller up and running */ 2093ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev) 2094ec21e2ecSJeff Kirsher { 2095ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 209680ec396cSClaudiu Manoil int err; 2097ec21e2ecSJeff Kirsher 2098a328ac92SClaudiu Manoil gfar_mac_reset(priv); 2099ec21e2ecSJeff Kirsher 2100ec21e2ecSJeff Kirsher err = gfar_alloc_skb_resources(ndev); 2101ec21e2ecSJeff Kirsher if (err) 2102ec21e2ecSJeff Kirsher return err; 2103ec21e2ecSJeff Kirsher 2104a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 2105ec21e2ecSJeff Kirsher 21064e857c58SPeter Zijlstra smp_mb__before_atomic(); 21070851133bSClaudiu Manoil clear_bit(GFAR_DOWN, &priv->state); 21084e857c58SPeter Zijlstra smp_mb__after_atomic(); 21090851133bSClaudiu Manoil 21100851133bSClaudiu Manoil /* Start Rx/Tx DMA and enable the interrupts */ 2111c10650b6SClaudiu Manoil gfar_start(priv); 2112ec21e2ecSJeff Kirsher 2113ec21e2ecSJeff Kirsher phy_start(priv->phydev); 2114ec21e2ecSJeff Kirsher 21150851133bSClaudiu Manoil enable_napi(priv); 21160851133bSClaudiu Manoil 21170851133bSClaudiu Manoil netif_tx_wake_all_queues(ndev); 21180851133bSClaudiu Manoil 2119ec21e2ecSJeff Kirsher return 0; 2120ec21e2ecSJeff Kirsher } 2121ec21e2ecSJeff Kirsher 21220977f817SJan Ceuleers /* Called when something needs to use the ethernet device 21230977f817SJan Ceuleers * Returns 0 for success. 21240977f817SJan Ceuleers */ 2125ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev) 2126ec21e2ecSJeff Kirsher { 2127ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2128ec21e2ecSJeff Kirsher int err; 2129ec21e2ecSJeff Kirsher 2130ec21e2ecSJeff Kirsher err = init_phy(dev); 21310851133bSClaudiu Manoil if (err) 2132ec21e2ecSJeff Kirsher return err; 2133ec21e2ecSJeff Kirsher 213480ec396cSClaudiu Manoil err = gfar_request_irq(priv); 213580ec396cSClaudiu Manoil if (err) 213680ec396cSClaudiu Manoil return err; 213780ec396cSClaudiu Manoil 2138ec21e2ecSJeff Kirsher err = startup_gfar(dev); 21390851133bSClaudiu Manoil if (err) 2140ec21e2ecSJeff Kirsher return err; 2141ec21e2ecSJeff Kirsher 2142ec21e2ecSJeff Kirsher device_set_wakeup_enable(&dev->dev, priv->wol_en); 2143ec21e2ecSJeff Kirsher 2144ec21e2ecSJeff Kirsher return err; 2145ec21e2ecSJeff Kirsher } 2146ec21e2ecSJeff Kirsher 2147ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb) 2148ec21e2ecSJeff Kirsher { 2149ec21e2ecSJeff Kirsher struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN); 2150ec21e2ecSJeff Kirsher 2151ec21e2ecSJeff Kirsher memset(fcb, 0, GMAC_FCB_LEN); 2152ec21e2ecSJeff Kirsher 2153ec21e2ecSJeff Kirsher return fcb; 2154ec21e2ecSJeff Kirsher } 2155ec21e2ecSJeff Kirsher 21569c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb, 21579c4886e5SManfred Rudigier int fcb_length) 2158ec21e2ecSJeff Kirsher { 2159ec21e2ecSJeff Kirsher /* If we're here, it's a IP packet with a TCP or UDP 2160ec21e2ecSJeff Kirsher * payload. We set it to checksum, using a pseudo-header 2161ec21e2ecSJeff Kirsher * we provide 2162ec21e2ecSJeff Kirsher */ 21633a2e16c8SJan Ceuleers u8 flags = TXFCB_DEFAULT; 2164ec21e2ecSJeff Kirsher 21650977f817SJan Ceuleers /* Tell the controller what the protocol is 21660977f817SJan Ceuleers * And provide the already calculated phcs 21670977f817SJan Ceuleers */ 2168ec21e2ecSJeff Kirsher if (ip_hdr(skb)->protocol == IPPROTO_UDP) { 2169ec21e2ecSJeff Kirsher flags |= TXFCB_UDP; 2170ec21e2ecSJeff Kirsher fcb->phcs = udp_hdr(skb)->check; 2171ec21e2ecSJeff Kirsher } else 2172ec21e2ecSJeff Kirsher fcb->phcs = tcp_hdr(skb)->check; 2173ec21e2ecSJeff Kirsher 2174ec21e2ecSJeff Kirsher /* l3os is the distance between the start of the 2175ec21e2ecSJeff Kirsher * frame (skb->data) and the start of the IP hdr. 2176ec21e2ecSJeff Kirsher * l4os is the distance between the start of the 21770977f817SJan Ceuleers * l3 hdr and the l4 hdr 21780977f817SJan Ceuleers */ 21799c4886e5SManfred Rudigier fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length); 2180ec21e2ecSJeff Kirsher fcb->l4os = skb_network_header_len(skb); 2181ec21e2ecSJeff Kirsher 2182ec21e2ecSJeff Kirsher fcb->flags = flags; 2183ec21e2ecSJeff Kirsher } 2184ec21e2ecSJeff Kirsher 2185ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb) 2186ec21e2ecSJeff Kirsher { 2187ec21e2ecSJeff Kirsher fcb->flags |= TXFCB_VLN; 2188df8a39deSJiri Pirko fcb->vlctl = skb_vlan_tag_get(skb); 2189ec21e2ecSJeff Kirsher } 2190ec21e2ecSJeff Kirsher 2191ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride, 2192ec21e2ecSJeff Kirsher struct txbd8 *base, int ring_size) 2193ec21e2ecSJeff Kirsher { 2194ec21e2ecSJeff Kirsher struct txbd8 *new_bd = bdp + stride; 2195ec21e2ecSJeff Kirsher 2196ec21e2ecSJeff Kirsher return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd; 2197ec21e2ecSJeff Kirsher } 2198ec21e2ecSJeff Kirsher 2199ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base, 2200ec21e2ecSJeff Kirsher int ring_size) 2201ec21e2ecSJeff Kirsher { 2202ec21e2ecSJeff Kirsher return skip_txbd(bdp, 1, base, ring_size); 2203ec21e2ecSJeff Kirsher } 2204ec21e2ecSJeff Kirsher 220502d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */ 220602d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv, 220702d88fb4SClaudiu Manoil unsigned long fcb_addr) 220802d88fb4SClaudiu Manoil { 220902d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_12) && 221002d88fb4SClaudiu Manoil (fcb_addr % 0x20) > 0x18); 221102d88fb4SClaudiu Manoil } 221202d88fb4SClaudiu Manoil 221302d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may 221402d88fb4SClaudiu Manoil * cause excess delays before start of transmission 221502d88fb4SClaudiu Manoil */ 221602d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv, 221702d88fb4SClaudiu Manoil unsigned int len) 221802d88fb4SClaudiu Manoil { 221902d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_76) && 222002d88fb4SClaudiu Manoil (len > 2500)); 222102d88fb4SClaudiu Manoil } 222202d88fb4SClaudiu Manoil 22230977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission. 22240977f817SJan Ceuleers * It is pointed to by the dev->hard_start_xmit function pointer 22250977f817SJan Ceuleers */ 2226ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev) 2227ec21e2ecSJeff Kirsher { 2228ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2229ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 2230ec21e2ecSJeff Kirsher struct netdev_queue *txq; 2231ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 2232ec21e2ecSJeff Kirsher struct txfcb *fcb = NULL; 2233ec21e2ecSJeff Kirsher struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL; 2234ec21e2ecSJeff Kirsher u32 lstatus; 22350d0cffdcSClaudiu Manoil int i, rq = 0; 22360d0cffdcSClaudiu Manoil int do_tstamp, do_csum, do_vlan; 2237ec21e2ecSJeff Kirsher u32 bufaddr; 2238ec21e2ecSJeff Kirsher unsigned long flags; 223950ad076bSClaudiu Manoil unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0; 2240ec21e2ecSJeff Kirsher 2241ec21e2ecSJeff Kirsher rq = skb->queue_mapping; 2242ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[rq]; 2243ec21e2ecSJeff Kirsher txq = netdev_get_tx_queue(dev, rq); 2244ec21e2ecSJeff Kirsher base = tx_queue->tx_bd_base; 2245ec21e2ecSJeff Kirsher regs = tx_queue->grp->regs; 2246ec21e2ecSJeff Kirsher 22470d0cffdcSClaudiu Manoil do_csum = (CHECKSUM_PARTIAL == skb->ip_summed); 2248df8a39deSJiri Pirko do_vlan = skb_vlan_tag_present(skb); 22490d0cffdcSClaudiu Manoil do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 22500d0cffdcSClaudiu Manoil priv->hwts_tx_en; 22510d0cffdcSClaudiu Manoil 22520d0cffdcSClaudiu Manoil if (do_csum || do_vlan) 22530d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN; 22540d0cffdcSClaudiu Manoil 2255ec21e2ecSJeff Kirsher /* check if time stamp should be generated */ 22560d0cffdcSClaudiu Manoil if (unlikely(do_tstamp)) 22570d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2258ec21e2ecSJeff Kirsher 2259ec21e2ecSJeff Kirsher /* make space for additional header when fcb is needed */ 22600d0cffdcSClaudiu Manoil if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) { 2261ec21e2ecSJeff Kirsher struct sk_buff *skb_new; 2262ec21e2ecSJeff Kirsher 22630d0cffdcSClaudiu Manoil skb_new = skb_realloc_headroom(skb, fcb_len); 2264ec21e2ecSJeff Kirsher if (!skb_new) { 2265ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2266c9974ad4SEric W. Biederman dev_kfree_skb_any(skb); 2267ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 2268ec21e2ecSJeff Kirsher } 2269db83d136SManfred Rudigier 2270313b037cSEric Dumazet if (skb->sk) 2271313b037cSEric Dumazet skb_set_owner_w(skb_new, skb->sk); 2272c9974ad4SEric W. Biederman dev_consume_skb_any(skb); 2273ec21e2ecSJeff Kirsher skb = skb_new; 2274ec21e2ecSJeff Kirsher } 2275ec21e2ecSJeff Kirsher 2276ec21e2ecSJeff Kirsher /* total number of fragments in the SKB */ 2277ec21e2ecSJeff Kirsher nr_frags = skb_shinfo(skb)->nr_frags; 2278ec21e2ecSJeff Kirsher 2279ec21e2ecSJeff Kirsher /* calculate the required number of TxBDs for this skb */ 2280ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2281ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 2; 2282ec21e2ecSJeff Kirsher else 2283ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 1; 2284ec21e2ecSJeff Kirsher 2285ec21e2ecSJeff Kirsher /* check if there is space to queue this packet */ 2286ec21e2ecSJeff Kirsher if (nr_txbds > tx_queue->num_txbdfree) { 2287ec21e2ecSJeff Kirsher /* no space, stop the queue */ 2288ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2289ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2290ec21e2ecSJeff Kirsher return NETDEV_TX_BUSY; 2291ec21e2ecSJeff Kirsher } 2292ec21e2ecSJeff Kirsher 2293ec21e2ecSJeff Kirsher /* Update transmit stats */ 229450ad076bSClaudiu Manoil bytes_sent = skb->len; 229550ad076bSClaudiu Manoil tx_queue->stats.tx_bytes += bytes_sent; 229650ad076bSClaudiu Manoil /* keep Tx bytes on wire for BQL accounting */ 229750ad076bSClaudiu Manoil GFAR_CB(skb)->bytes_sent = bytes_sent; 2298ec21e2ecSJeff Kirsher tx_queue->stats.tx_packets++; 2299ec21e2ecSJeff Kirsher 2300ec21e2ecSJeff Kirsher txbdp = txbdp_start = tx_queue->cur_tx; 2301ec21e2ecSJeff Kirsher lstatus = txbdp->lstatus; 2302ec21e2ecSJeff Kirsher 2303ec21e2ecSJeff Kirsher /* Time stamp insertion requires one additional TxBD */ 2304ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2305ec21e2ecSJeff Kirsher txbdp_tstamp = txbdp = next_txbd(txbdp, base, 2306ec21e2ecSJeff Kirsher tx_queue->tx_ring_size); 2307ec21e2ecSJeff Kirsher 2308ec21e2ecSJeff Kirsher if (nr_frags == 0) { 2309ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2310ec21e2ecSJeff Kirsher txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST | 2311ec21e2ecSJeff Kirsher TXBD_INTERRUPT); 2312ec21e2ecSJeff Kirsher else 2313ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2314ec21e2ecSJeff Kirsher } else { 2315ec21e2ecSJeff Kirsher /* Place the fragment addresses and lengths into the TxBDs */ 2316ec21e2ecSJeff Kirsher for (i = 0; i < nr_frags; i++) { 231750ad076bSClaudiu Manoil unsigned int frag_len; 2318ec21e2ecSJeff Kirsher /* Point at the next BD, wrapping as needed */ 2319ec21e2ecSJeff Kirsher txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2320ec21e2ecSJeff Kirsher 232150ad076bSClaudiu Manoil frag_len = skb_shinfo(skb)->frags[i].size; 2322ec21e2ecSJeff Kirsher 232350ad076bSClaudiu Manoil lstatus = txbdp->lstatus | frag_len | 2324ec21e2ecSJeff Kirsher BD_LFLAG(TXBD_READY); 2325ec21e2ecSJeff Kirsher 2326ec21e2ecSJeff Kirsher /* Handle the last BD specially */ 2327ec21e2ecSJeff Kirsher if (i == nr_frags - 1) 2328ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2329ec21e2ecSJeff Kirsher 2330369ec162SClaudiu Manoil bufaddr = skb_frag_dma_map(priv->dev, 23312234a722SIan Campbell &skb_shinfo(skb)->frags[i], 23322234a722SIan Campbell 0, 233350ad076bSClaudiu Manoil frag_len, 2334ec21e2ecSJeff Kirsher DMA_TO_DEVICE); 23350a4b5a24SKevin Hao if (unlikely(dma_mapping_error(priv->dev, bufaddr))) 23360a4b5a24SKevin Hao goto dma_map_err; 2337ec21e2ecSJeff Kirsher 2338ec21e2ecSJeff Kirsher /* set the TxBD length and buffer pointer */ 2339ec21e2ecSJeff Kirsher txbdp->bufPtr = bufaddr; 2340ec21e2ecSJeff Kirsher txbdp->lstatus = lstatus; 2341ec21e2ecSJeff Kirsher } 2342ec21e2ecSJeff Kirsher 2343ec21e2ecSJeff Kirsher lstatus = txbdp_start->lstatus; 2344ec21e2ecSJeff Kirsher } 2345ec21e2ecSJeff Kirsher 23469c4886e5SManfred Rudigier /* Add TxPAL between FCB and frame if required */ 23479c4886e5SManfred Rudigier if (unlikely(do_tstamp)) { 23489c4886e5SManfred Rudigier skb_push(skb, GMAC_TXPAL_LEN); 23499c4886e5SManfred Rudigier memset(skb->data, 0, GMAC_TXPAL_LEN); 23509c4886e5SManfred Rudigier } 23519c4886e5SManfred Rudigier 23520d0cffdcSClaudiu Manoil /* Add TxFCB if required */ 23530d0cffdcSClaudiu Manoil if (fcb_len) { 2354ec21e2ecSJeff Kirsher fcb = gfar_add_fcb(skb); 2355ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_TOE); 23560d0cffdcSClaudiu Manoil } 23570d0cffdcSClaudiu Manoil 23580d0cffdcSClaudiu Manoil /* Set up checksumming */ 23590d0cffdcSClaudiu Manoil if (do_csum) { 23600d0cffdcSClaudiu Manoil gfar_tx_checksum(skb, fcb, fcb_len); 236102d88fb4SClaudiu Manoil 236202d88fb4SClaudiu Manoil if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) || 236302d88fb4SClaudiu Manoil unlikely(gfar_csum_errata_76(priv, skb->len))) { 236402d88fb4SClaudiu Manoil __skb_pull(skb, GMAC_FCB_LEN); 236502d88fb4SClaudiu Manoil skb_checksum_help(skb); 23660d0cffdcSClaudiu Manoil if (do_vlan || do_tstamp) { 23670d0cffdcSClaudiu Manoil /* put back a new fcb for vlan/tstamp TOE */ 23680d0cffdcSClaudiu Manoil fcb = gfar_add_fcb(skb); 23690d0cffdcSClaudiu Manoil } else { 23700d0cffdcSClaudiu Manoil /* Tx TOE not used */ 237102d88fb4SClaudiu Manoil lstatus &= ~(BD_LFLAG(TXBD_TOE)); 237202d88fb4SClaudiu Manoil fcb = NULL; 2373ec21e2ecSJeff Kirsher } 2374ec21e2ecSJeff Kirsher } 2375ec21e2ecSJeff Kirsher } 2376ec21e2ecSJeff Kirsher 23770d0cffdcSClaudiu Manoil if (do_vlan) 2378ec21e2ecSJeff Kirsher gfar_tx_vlan(skb, fcb); 2379ec21e2ecSJeff Kirsher 2380ec21e2ecSJeff Kirsher /* Setup tx hardware time stamping if requested */ 2381ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 2382ec21e2ecSJeff Kirsher skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 2383ec21e2ecSJeff Kirsher fcb->ptp = 1; 2384ec21e2ecSJeff Kirsher } 2385ec21e2ecSJeff Kirsher 23860a4b5a24SKevin Hao bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb), 23870a4b5a24SKevin Hao DMA_TO_DEVICE); 23880a4b5a24SKevin Hao if (unlikely(dma_mapping_error(priv->dev, bufaddr))) 23890a4b5a24SKevin Hao goto dma_map_err; 23900a4b5a24SKevin Hao 23910a4b5a24SKevin Hao txbdp_start->bufPtr = bufaddr; 2392ec21e2ecSJeff Kirsher 23930977f817SJan Ceuleers /* If time stamping is requested one additional TxBD must be set up. The 2394ec21e2ecSJeff Kirsher * first TxBD points to the FCB and must have a data length of 2395ec21e2ecSJeff Kirsher * GMAC_FCB_LEN. The second TxBD points to the actual frame data with 2396ec21e2ecSJeff Kirsher * the full frame length. 2397ec21e2ecSJeff Kirsher */ 2398ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 23990d0cffdcSClaudiu Manoil txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len; 2400ec21e2ecSJeff Kirsher txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) | 24010d0cffdcSClaudiu Manoil (skb_headlen(skb) - fcb_len); 2402ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN; 2403ec21e2ecSJeff Kirsher } else { 2404ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb); 2405ec21e2ecSJeff Kirsher } 2406ec21e2ecSJeff Kirsher 240750ad076bSClaudiu Manoil netdev_tx_sent_queue(txq, bytes_sent); 2408d8a0f1b0SPaul Gortmaker 24090977f817SJan Ceuleers /* We can work in parallel with gfar_clean_tx_ring(), except 2410ec21e2ecSJeff Kirsher * when modifying num_txbdfree. Note that we didn't grab the lock 2411ec21e2ecSJeff Kirsher * when we were reading the num_txbdfree and checking for available 2412ec21e2ecSJeff Kirsher * space, that's because outside of this function it can only grow, 2413ec21e2ecSJeff Kirsher * and once we've got needed space, it cannot suddenly disappear. 2414ec21e2ecSJeff Kirsher * 2415ec21e2ecSJeff Kirsher * The lock also protects us from gfar_error(), which can modify 2416ec21e2ecSJeff Kirsher * regs->tstat and thus retrigger the transfers, which is why we 2417ec21e2ecSJeff Kirsher * also must grab the lock before setting ready bit for the first 2418ec21e2ecSJeff Kirsher * to be transmitted BD. 2419ec21e2ecSJeff Kirsher */ 2420ec21e2ecSJeff Kirsher spin_lock_irqsave(&tx_queue->txlock, flags); 2421ec21e2ecSJeff Kirsher 2422d55398baSClaudiu Manoil gfar_wmb(); 2423ec21e2ecSJeff Kirsher 2424ec21e2ecSJeff Kirsher txbdp_start->lstatus = lstatus; 2425ec21e2ecSJeff Kirsher 2426d55398baSClaudiu Manoil gfar_wmb(); /* force lstatus write before tx_skbuff */ 2427ec21e2ecSJeff Kirsher 2428ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb; 2429ec21e2ecSJeff Kirsher 2430ec21e2ecSJeff Kirsher /* Update the current skb pointer to the next entry we will use 24310977f817SJan Ceuleers * (wrapping if necessary) 24320977f817SJan Ceuleers */ 2433ec21e2ecSJeff Kirsher tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) & 2434ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_queue->tx_ring_size); 2435ec21e2ecSJeff Kirsher 2436ec21e2ecSJeff Kirsher tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2437ec21e2ecSJeff Kirsher 2438ec21e2ecSJeff Kirsher /* reduce TxBD free count */ 2439ec21e2ecSJeff Kirsher tx_queue->num_txbdfree -= (nr_txbds); 2440ec21e2ecSJeff Kirsher 2441ec21e2ecSJeff Kirsher /* If the next BD still needs to be cleaned up, then the bds 24420977f817SJan Ceuleers * are full. We need to tell the kernel to stop sending us stuff. 24430977f817SJan Ceuleers */ 2444ec21e2ecSJeff Kirsher if (!tx_queue->num_txbdfree) { 2445ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2446ec21e2ecSJeff Kirsher 2447ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2448ec21e2ecSJeff Kirsher } 2449ec21e2ecSJeff Kirsher 2450ec21e2ecSJeff Kirsher /* Tell the DMA to go go go */ 2451ec21e2ecSJeff Kirsher gfar_write(®s->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex); 2452ec21e2ecSJeff Kirsher 2453ec21e2ecSJeff Kirsher /* Unlock priv */ 2454ec21e2ecSJeff Kirsher spin_unlock_irqrestore(&tx_queue->txlock, flags); 2455ec21e2ecSJeff Kirsher 2456ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 24570a4b5a24SKevin Hao 24580a4b5a24SKevin Hao dma_map_err: 24590a4b5a24SKevin Hao txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size); 24600a4b5a24SKevin Hao if (do_tstamp) 24610a4b5a24SKevin Hao txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 24620a4b5a24SKevin Hao for (i = 0; i < nr_frags; i++) { 24630a4b5a24SKevin Hao lstatus = txbdp->lstatus; 24640a4b5a24SKevin Hao if (!(lstatus & BD_LFLAG(TXBD_READY))) 24650a4b5a24SKevin Hao break; 24660a4b5a24SKevin Hao 24670a4b5a24SKevin Hao txbdp->lstatus = lstatus & ~BD_LFLAG(TXBD_READY); 24680a4b5a24SKevin Hao bufaddr = txbdp->bufPtr; 24690a4b5a24SKevin Hao dma_unmap_page(priv->dev, bufaddr, txbdp->length, 24700a4b5a24SKevin Hao DMA_TO_DEVICE); 24710a4b5a24SKevin Hao txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 24720a4b5a24SKevin Hao } 24730a4b5a24SKevin Hao gfar_wmb(); 24740a4b5a24SKevin Hao dev_kfree_skb_any(skb); 24750a4b5a24SKevin Hao return NETDEV_TX_OK; 2476ec21e2ecSJeff Kirsher } 2477ec21e2ecSJeff Kirsher 2478ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */ 2479ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev) 2480ec21e2ecSJeff Kirsher { 2481ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2482ec21e2ecSJeff Kirsher 2483ec21e2ecSJeff Kirsher cancel_work_sync(&priv->reset_task); 2484ec21e2ecSJeff Kirsher stop_gfar(dev); 2485ec21e2ecSJeff Kirsher 2486ec21e2ecSJeff Kirsher /* Disconnect from the PHY */ 2487ec21e2ecSJeff Kirsher phy_disconnect(priv->phydev); 2488ec21e2ecSJeff Kirsher priv->phydev = NULL; 2489ec21e2ecSJeff Kirsher 249080ec396cSClaudiu Manoil gfar_free_irq(priv); 249180ec396cSClaudiu Manoil 2492ec21e2ecSJeff Kirsher return 0; 2493ec21e2ecSJeff Kirsher } 2494ec21e2ecSJeff Kirsher 2495ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */ 2496ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev) 2497ec21e2ecSJeff Kirsher { 2498ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, 0, dev->dev_addr); 2499ec21e2ecSJeff Kirsher 2500ec21e2ecSJeff Kirsher return 0; 2501ec21e2ecSJeff Kirsher } 2502ec21e2ecSJeff Kirsher 2503ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu) 2504ec21e2ecSJeff Kirsher { 2505ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2506ec21e2ecSJeff Kirsher int frame_size = new_mtu + ETH_HLEN; 2507ec21e2ecSJeff Kirsher 2508ec21e2ecSJeff Kirsher if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) { 2509ec21e2ecSJeff Kirsher netif_err(priv, drv, dev, "Invalid MTU setting\n"); 2510ec21e2ecSJeff Kirsher return -EINVAL; 2511ec21e2ecSJeff Kirsher } 2512ec21e2ecSJeff Kirsher 25130851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 25140851133bSClaudiu Manoil cpu_relax(); 25150851133bSClaudiu Manoil 251688302648SClaudiu Manoil if (dev->flags & IFF_UP) 2517ec21e2ecSJeff Kirsher stop_gfar(dev); 2518ec21e2ecSJeff Kirsher 2519ec21e2ecSJeff Kirsher dev->mtu = new_mtu; 2520ec21e2ecSJeff Kirsher 252188302648SClaudiu Manoil if (dev->flags & IFF_UP) 2522ec21e2ecSJeff Kirsher startup_gfar(dev); 2523ec21e2ecSJeff Kirsher 25240851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 25250851133bSClaudiu Manoil 2526ec21e2ecSJeff Kirsher return 0; 2527ec21e2ecSJeff Kirsher } 2528ec21e2ecSJeff Kirsher 25290851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev) 25300851133bSClaudiu Manoil { 25310851133bSClaudiu Manoil struct gfar_private *priv = netdev_priv(ndev); 25320851133bSClaudiu Manoil 25330851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 25340851133bSClaudiu Manoil cpu_relax(); 25350851133bSClaudiu Manoil 25360851133bSClaudiu Manoil stop_gfar(ndev); 25370851133bSClaudiu Manoil startup_gfar(ndev); 25380851133bSClaudiu Manoil 25390851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 25400851133bSClaudiu Manoil } 25410851133bSClaudiu Manoil 2542ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been 2543ec21e2ecSJeff Kirsher * transmitted after a set amount of time. 2544ec21e2ecSJeff Kirsher * For now, assume that clearing out all the structures, and 2545ec21e2ecSJeff Kirsher * starting over will fix the problem. 2546ec21e2ecSJeff Kirsher */ 2547ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work) 2548ec21e2ecSJeff Kirsher { 2549ec21e2ecSJeff Kirsher struct gfar_private *priv = container_of(work, struct gfar_private, 2550ec21e2ecSJeff Kirsher reset_task); 25510851133bSClaudiu Manoil reset_gfar(priv->ndev); 2552ec21e2ecSJeff Kirsher } 2553ec21e2ecSJeff Kirsher 2554ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev) 2555ec21e2ecSJeff Kirsher { 2556ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2557ec21e2ecSJeff Kirsher 2558ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2559ec21e2ecSJeff Kirsher schedule_work(&priv->reset_task); 2560ec21e2ecSJeff Kirsher } 2561ec21e2ecSJeff Kirsher 2562ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb) 2563ec21e2ecSJeff Kirsher { 2564ec21e2ecSJeff Kirsher /* We need the data buffer to be aligned properly. We will reserve 2565ec21e2ecSJeff Kirsher * as many bytes as needed to align the data properly 2566ec21e2ecSJeff Kirsher */ 2567ec21e2ecSJeff Kirsher skb_reserve(skb, RXBUF_ALIGNMENT - 2568ec21e2ecSJeff Kirsher (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1))); 2569ec21e2ecSJeff Kirsher } 2570ec21e2ecSJeff Kirsher 2571ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */ 2572c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue) 2573ec21e2ecSJeff Kirsher { 2574ec21e2ecSJeff Kirsher struct net_device *dev = tx_queue->dev; 2575d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 2576ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2577ec21e2ecSJeff Kirsher struct txbd8 *bdp, *next = NULL; 2578ec21e2ecSJeff Kirsher struct txbd8 *lbdp = NULL; 2579ec21e2ecSJeff Kirsher struct txbd8 *base = tx_queue->tx_bd_base; 2580ec21e2ecSJeff Kirsher struct sk_buff *skb; 2581ec21e2ecSJeff Kirsher int skb_dirtytx; 2582ec21e2ecSJeff Kirsher int tx_ring_size = tx_queue->tx_ring_size; 2583ec21e2ecSJeff Kirsher int frags = 0, nr_txbds = 0; 2584ec21e2ecSJeff Kirsher int i; 2585ec21e2ecSJeff Kirsher int howmany = 0; 2586d8a0f1b0SPaul Gortmaker int tqi = tx_queue->qindex; 2587d8a0f1b0SPaul Gortmaker unsigned int bytes_sent = 0; 2588ec21e2ecSJeff Kirsher u32 lstatus; 2589ec21e2ecSJeff Kirsher size_t buflen; 2590ec21e2ecSJeff Kirsher 2591d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(dev, tqi); 2592ec21e2ecSJeff Kirsher bdp = tx_queue->dirty_tx; 2593ec21e2ecSJeff Kirsher skb_dirtytx = tx_queue->skb_dirtytx; 2594ec21e2ecSJeff Kirsher 2595ec21e2ecSJeff Kirsher while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) { 2596ec21e2ecSJeff Kirsher unsigned long flags; 2597ec21e2ecSJeff Kirsher 2598ec21e2ecSJeff Kirsher frags = skb_shinfo(skb)->nr_frags; 2599ec21e2ecSJeff Kirsher 26000977f817SJan Ceuleers /* When time stamping, one additional TxBD must be freed. 2601ec21e2ecSJeff Kirsher * Also, we need to dma_unmap_single() the TxPAL. 2602ec21e2ecSJeff Kirsher */ 2603ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) 2604ec21e2ecSJeff Kirsher nr_txbds = frags + 2; 2605ec21e2ecSJeff Kirsher else 2606ec21e2ecSJeff Kirsher nr_txbds = frags + 1; 2607ec21e2ecSJeff Kirsher 2608ec21e2ecSJeff Kirsher lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size); 2609ec21e2ecSJeff Kirsher 2610ec21e2ecSJeff Kirsher lstatus = lbdp->lstatus; 2611ec21e2ecSJeff Kirsher 2612ec21e2ecSJeff Kirsher /* Only clean completed frames */ 2613ec21e2ecSJeff Kirsher if ((lstatus & BD_LFLAG(TXBD_READY)) && 2614ec21e2ecSJeff Kirsher (lstatus & BD_LENGTH_MASK)) 2615ec21e2ecSJeff Kirsher break; 2616ec21e2ecSJeff Kirsher 2617ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2618ec21e2ecSJeff Kirsher next = next_txbd(bdp, base, tx_ring_size); 26199c4886e5SManfred Rudigier buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2620ec21e2ecSJeff Kirsher } else 2621ec21e2ecSJeff Kirsher buflen = bdp->length; 2622ec21e2ecSJeff Kirsher 2623369ec162SClaudiu Manoil dma_unmap_single(priv->dev, bdp->bufPtr, 2624ec21e2ecSJeff Kirsher buflen, DMA_TO_DEVICE); 2625ec21e2ecSJeff Kirsher 2626ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2627ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps shhwtstamps; 2628ec21e2ecSJeff Kirsher u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7); 2629bc4598bcSJan Ceuleers 2630ec21e2ecSJeff Kirsher memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 2631ec21e2ecSJeff Kirsher shhwtstamps.hwtstamp = ns_to_ktime(*ns); 26329c4886e5SManfred Rudigier skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN); 2633ec21e2ecSJeff Kirsher skb_tstamp_tx(skb, &shhwtstamps); 2634ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2635ec21e2ecSJeff Kirsher bdp = next; 2636ec21e2ecSJeff Kirsher } 2637ec21e2ecSJeff Kirsher 2638ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2639ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2640ec21e2ecSJeff Kirsher 2641ec21e2ecSJeff Kirsher for (i = 0; i < frags; i++) { 2642369ec162SClaudiu Manoil dma_unmap_page(priv->dev, bdp->bufPtr, 2643bc4598bcSJan Ceuleers bdp->length, DMA_TO_DEVICE); 2644ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2645ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2646ec21e2ecSJeff Kirsher } 2647ec21e2ecSJeff Kirsher 264850ad076bSClaudiu Manoil bytes_sent += GFAR_CB(skb)->bytes_sent; 2649d8a0f1b0SPaul Gortmaker 2650ec21e2ecSJeff Kirsher dev_kfree_skb_any(skb); 2651ec21e2ecSJeff Kirsher 2652ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[skb_dirtytx] = NULL; 2653ec21e2ecSJeff Kirsher 2654ec21e2ecSJeff Kirsher skb_dirtytx = (skb_dirtytx + 1) & 2655ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_ring_size); 2656ec21e2ecSJeff Kirsher 2657ec21e2ecSJeff Kirsher howmany++; 2658ec21e2ecSJeff Kirsher spin_lock_irqsave(&tx_queue->txlock, flags); 2659ec21e2ecSJeff Kirsher tx_queue->num_txbdfree += nr_txbds; 2660ec21e2ecSJeff Kirsher spin_unlock_irqrestore(&tx_queue->txlock, flags); 2661ec21e2ecSJeff Kirsher } 2662ec21e2ecSJeff Kirsher 2663ec21e2ecSJeff Kirsher /* If we freed a buffer, we can restart transmission, if necessary */ 26640851133bSClaudiu Manoil if (tx_queue->num_txbdfree && 26650851133bSClaudiu Manoil netif_tx_queue_stopped(txq) && 26660851133bSClaudiu Manoil !(test_bit(GFAR_DOWN, &priv->state))) 26670851133bSClaudiu Manoil netif_wake_subqueue(priv->ndev, tqi); 2668ec21e2ecSJeff Kirsher 2669ec21e2ecSJeff Kirsher /* Update dirty indicators */ 2670ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = skb_dirtytx; 2671ec21e2ecSJeff Kirsher tx_queue->dirty_tx = bdp; 2672ec21e2ecSJeff Kirsher 2673d8a0f1b0SPaul Gortmaker netdev_tx_completed_queue(txq, howmany, bytes_sent); 2674ec21e2ecSJeff Kirsher } 2675ec21e2ecSJeff Kirsher 2676ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev) 2677ec21e2ecSJeff Kirsher { 2678ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2679acb600deSEric Dumazet struct sk_buff *skb; 2680ec21e2ecSJeff Kirsher 2681ec21e2ecSJeff Kirsher skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT); 2682ec21e2ecSJeff Kirsher if (!skb) 2683ec21e2ecSJeff Kirsher return NULL; 2684ec21e2ecSJeff Kirsher 2685ec21e2ecSJeff Kirsher gfar_align_skb(skb); 2686ec21e2ecSJeff Kirsher 2687ec21e2ecSJeff Kirsher return skb; 2688ec21e2ecSJeff Kirsher } 2689ec21e2ecSJeff Kirsher 269091c53f76SKevin Hao static struct sk_buff *gfar_new_skb(struct net_device *dev, dma_addr_t *bufaddr) 2691ec21e2ecSJeff Kirsher { 26920a4b5a24SKevin Hao struct gfar_private *priv = netdev_priv(dev); 26930a4b5a24SKevin Hao struct sk_buff *skb; 26940a4b5a24SKevin Hao dma_addr_t addr; 26950a4b5a24SKevin Hao 26960a4b5a24SKevin Hao skb = gfar_alloc_skb(dev); 26970a4b5a24SKevin Hao if (!skb) 26980a4b5a24SKevin Hao return NULL; 26990a4b5a24SKevin Hao 27000a4b5a24SKevin Hao addr = dma_map_single(priv->dev, skb->data, 27010a4b5a24SKevin Hao priv->rx_buffer_size, DMA_FROM_DEVICE); 27020a4b5a24SKevin Hao if (unlikely(dma_mapping_error(priv->dev, addr))) { 27030a4b5a24SKevin Hao dev_kfree_skb_any(skb); 27040a4b5a24SKevin Hao return NULL; 27050a4b5a24SKevin Hao } 27060a4b5a24SKevin Hao 27070a4b5a24SKevin Hao *bufaddr = addr; 27080a4b5a24SKevin Hao return skb; 2709ec21e2ecSJeff Kirsher } 2710ec21e2ecSJeff Kirsher 2711ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev) 2712ec21e2ecSJeff Kirsher { 2713ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2714ec21e2ecSJeff Kirsher struct net_device_stats *stats = &dev->stats; 2715ec21e2ecSJeff Kirsher struct gfar_extra_stats *estats = &priv->extra_stats; 2716ec21e2ecSJeff Kirsher 27170977f817SJan Ceuleers /* If the packet was truncated, none of the other errors matter */ 2718ec21e2ecSJeff Kirsher if (status & RXBD_TRUNCATED) { 2719ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2720ec21e2ecSJeff Kirsher 2721212079dfSPaul Gortmaker atomic64_inc(&estats->rx_trunc); 2722ec21e2ecSJeff Kirsher 2723ec21e2ecSJeff Kirsher return; 2724ec21e2ecSJeff Kirsher } 2725ec21e2ecSJeff Kirsher /* Count the errors, if there were any */ 2726ec21e2ecSJeff Kirsher if (status & (RXBD_LARGE | RXBD_SHORT)) { 2727ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2728ec21e2ecSJeff Kirsher 2729ec21e2ecSJeff Kirsher if (status & RXBD_LARGE) 2730212079dfSPaul Gortmaker atomic64_inc(&estats->rx_large); 2731ec21e2ecSJeff Kirsher else 2732212079dfSPaul Gortmaker atomic64_inc(&estats->rx_short); 2733ec21e2ecSJeff Kirsher } 2734ec21e2ecSJeff Kirsher if (status & RXBD_NONOCTET) { 2735ec21e2ecSJeff Kirsher stats->rx_frame_errors++; 2736212079dfSPaul Gortmaker atomic64_inc(&estats->rx_nonoctet); 2737ec21e2ecSJeff Kirsher } 2738ec21e2ecSJeff Kirsher if (status & RXBD_CRCERR) { 2739212079dfSPaul Gortmaker atomic64_inc(&estats->rx_crcerr); 2740ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2741ec21e2ecSJeff Kirsher } 2742ec21e2ecSJeff Kirsher if (status & RXBD_OVERRUN) { 2743212079dfSPaul Gortmaker atomic64_inc(&estats->rx_overrun); 2744ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2745ec21e2ecSJeff Kirsher } 2746ec21e2ecSJeff Kirsher } 2747ec21e2ecSJeff Kirsher 2748ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id) 2749ec21e2ecSJeff Kirsher { 2750aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2751aeb12c5eSClaudiu Manoil unsigned long flags; 2752aeb12c5eSClaudiu Manoil u32 imask; 2753aeb12c5eSClaudiu Manoil 2754aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_rx))) { 2755aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2756aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2757aeb12c5eSClaudiu Manoil imask &= IMASK_RX_DISABLED; 2758aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2759aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2760aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_rx); 2761aeb12c5eSClaudiu Manoil } else { 2762aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2763aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2764aeb12c5eSClaudiu Manoil */ 2765aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_RX_MASK); 2766aeb12c5eSClaudiu Manoil } 2767aeb12c5eSClaudiu Manoil 2768aeb12c5eSClaudiu Manoil return IRQ_HANDLED; 2769aeb12c5eSClaudiu Manoil } 2770aeb12c5eSClaudiu Manoil 2771aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */ 2772aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id) 2773aeb12c5eSClaudiu Manoil { 2774aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2775aeb12c5eSClaudiu Manoil unsigned long flags; 2776aeb12c5eSClaudiu Manoil u32 imask; 2777aeb12c5eSClaudiu Manoil 2778aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_tx))) { 2779aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2780aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2781aeb12c5eSClaudiu Manoil imask &= IMASK_TX_DISABLED; 2782aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2783aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2784aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_tx); 2785aeb12c5eSClaudiu Manoil } else { 2786aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2787aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2788aeb12c5eSClaudiu Manoil */ 2789aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_TX_MASK); 2790aeb12c5eSClaudiu Manoil } 2791aeb12c5eSClaudiu Manoil 2792ec21e2ecSJeff Kirsher return IRQ_HANDLED; 2793ec21e2ecSJeff Kirsher } 2794ec21e2ecSJeff Kirsher 2795ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb) 2796ec21e2ecSJeff Kirsher { 2797ec21e2ecSJeff Kirsher /* If valid headers were found, and valid sums 2798ec21e2ecSJeff Kirsher * were verified, then we tell the kernel that no 27990977f817SJan Ceuleers * checksumming is necessary. Otherwise, it is [FIXME] 28000977f817SJan Ceuleers */ 2801ec21e2ecSJeff Kirsher if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU)) 2802ec21e2ecSJeff Kirsher skb->ip_summed = CHECKSUM_UNNECESSARY; 2803ec21e2ecSJeff Kirsher else 2804ec21e2ecSJeff Kirsher skb_checksum_none_assert(skb); 2805ec21e2ecSJeff Kirsher } 2806ec21e2ecSJeff Kirsher 2807ec21e2ecSJeff Kirsher 28080977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */ 280961db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 2810cd754a57SWu Jiajun-B06378 int amount_pull, struct napi_struct *napi) 2811ec21e2ecSJeff Kirsher { 2812ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2813ec21e2ecSJeff Kirsher struct rxfcb *fcb = NULL; 2814ec21e2ecSJeff Kirsher 2815ec21e2ecSJeff Kirsher /* fcb is at the beginning if exists */ 2816ec21e2ecSJeff Kirsher fcb = (struct rxfcb *)skb->data; 2817ec21e2ecSJeff Kirsher 28180977f817SJan Ceuleers /* Remove the FCB from the skb 28190977f817SJan Ceuleers * Remove the padded bytes, if there are any 28200977f817SJan Ceuleers */ 2821ec21e2ecSJeff Kirsher if (amount_pull) { 2822ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, fcb->rq); 2823ec21e2ecSJeff Kirsher skb_pull(skb, amount_pull); 2824ec21e2ecSJeff Kirsher } 2825ec21e2ecSJeff Kirsher 2826ec21e2ecSJeff Kirsher /* Get receive timestamp from the skb */ 2827ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 2828ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 2829ec21e2ecSJeff Kirsher u64 *ns = (u64 *) skb->data; 2830bc4598bcSJan Ceuleers 2831ec21e2ecSJeff Kirsher memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2832ec21e2ecSJeff Kirsher shhwtstamps->hwtstamp = ns_to_ktime(*ns); 2833ec21e2ecSJeff Kirsher } 2834ec21e2ecSJeff Kirsher 2835ec21e2ecSJeff Kirsher if (priv->padding) 2836ec21e2ecSJeff Kirsher skb_pull(skb, priv->padding); 2837ec21e2ecSJeff Kirsher 2838ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_RXCSUM) 2839ec21e2ecSJeff Kirsher gfar_rx_checksum(skb, fcb); 2840ec21e2ecSJeff Kirsher 2841ec21e2ecSJeff Kirsher /* Tell the skb what kind of packet this is */ 2842ec21e2ecSJeff Kirsher skb->protocol = eth_type_trans(skb, dev); 2843ec21e2ecSJeff Kirsher 2844f646968fSPatrick McHardy /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here. 2845823dcd25SDavid S. Miller * Even if vlan rx accel is disabled, on some chips 2846823dcd25SDavid S. Miller * RXFCB_VLN is pseudo randomly set. 2847823dcd25SDavid S. Miller */ 2848f646968fSPatrick McHardy if (dev->features & NETIF_F_HW_VLAN_CTAG_RX && 2849823dcd25SDavid S. Miller fcb->flags & RXFCB_VLN) 2850e5905c83SDavid S. Miller __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl); 2851ec21e2ecSJeff Kirsher 2852ec21e2ecSJeff Kirsher /* Send the packet up the stack */ 2853953d2768SClaudiu Manoil napi_gro_receive(napi, skb); 2854ec21e2ecSJeff Kirsher 2855ec21e2ecSJeff Kirsher } 2856ec21e2ecSJeff Kirsher 2857ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring 2858ec21e2ecSJeff Kirsher * until the budget/quota has been reached. Returns the number 2859ec21e2ecSJeff Kirsher * of frames handled 2860ec21e2ecSJeff Kirsher */ 2861ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit) 2862ec21e2ecSJeff Kirsher { 2863ec21e2ecSJeff Kirsher struct net_device *dev = rx_queue->dev; 2864ec21e2ecSJeff Kirsher struct rxbd8 *bdp, *base; 2865ec21e2ecSJeff Kirsher struct sk_buff *skb; 2866ec21e2ecSJeff Kirsher int pkt_len; 2867ec21e2ecSJeff Kirsher int amount_pull; 2868ec21e2ecSJeff Kirsher int howmany = 0; 2869ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2870ec21e2ecSJeff Kirsher 2871ec21e2ecSJeff Kirsher /* Get the first full descriptor */ 2872ec21e2ecSJeff Kirsher bdp = rx_queue->cur_rx; 2873ec21e2ecSJeff Kirsher base = rx_queue->rx_bd_base; 2874ec21e2ecSJeff Kirsher 2875ba779711SClaudiu Manoil amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0; 2876ec21e2ecSJeff Kirsher 2877ec21e2ecSJeff Kirsher while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) { 2878ec21e2ecSJeff Kirsher struct sk_buff *newskb; 28790a4b5a24SKevin Hao dma_addr_t bufaddr; 2880bc4598bcSJan Ceuleers 2881ec21e2ecSJeff Kirsher rmb(); 2882ec21e2ecSJeff Kirsher 2883ec21e2ecSJeff Kirsher /* Add another skb for the future */ 28840a4b5a24SKevin Hao newskb = gfar_new_skb(dev, &bufaddr); 2885ec21e2ecSJeff Kirsher 2886ec21e2ecSJeff Kirsher skb = rx_queue->rx_skbuff[rx_queue->skb_currx]; 2887ec21e2ecSJeff Kirsher 2888369ec162SClaudiu Manoil dma_unmap_single(priv->dev, bdp->bufPtr, 2889ec21e2ecSJeff Kirsher priv->rx_buffer_size, DMA_FROM_DEVICE); 2890ec21e2ecSJeff Kirsher 2891ec21e2ecSJeff Kirsher if (unlikely(!(bdp->status & RXBD_ERR) && 2892ec21e2ecSJeff Kirsher bdp->length > priv->rx_buffer_size)) 2893ec21e2ecSJeff Kirsher bdp->status = RXBD_LARGE; 2894ec21e2ecSJeff Kirsher 2895ec21e2ecSJeff Kirsher /* We drop the frame if we failed to allocate a new buffer */ 2896ec21e2ecSJeff Kirsher if (unlikely(!newskb || !(bdp->status & RXBD_LAST) || 2897ec21e2ecSJeff Kirsher bdp->status & RXBD_ERR)) { 2898ec21e2ecSJeff Kirsher count_errors(bdp->status, dev); 2899ec21e2ecSJeff Kirsher 29000a4b5a24SKevin Hao if (unlikely(!newskb)) { 2901ec21e2ecSJeff Kirsher newskb = skb; 29020a4b5a24SKevin Hao bufaddr = bdp->bufPtr; 29030a4b5a24SKevin Hao } else if (skb) 2904acb600deSEric Dumazet dev_kfree_skb(skb); 2905ec21e2ecSJeff Kirsher } else { 2906ec21e2ecSJeff Kirsher /* Increment the number of packets */ 2907ec21e2ecSJeff Kirsher rx_queue->stats.rx_packets++; 2908ec21e2ecSJeff Kirsher howmany++; 2909ec21e2ecSJeff Kirsher 2910ec21e2ecSJeff Kirsher if (likely(skb)) { 2911ec21e2ecSJeff Kirsher pkt_len = bdp->length - ETH_FCS_LEN; 2912ec21e2ecSJeff Kirsher /* Remove the FCS from the packet length */ 2913ec21e2ecSJeff Kirsher skb_put(skb, pkt_len); 2914ec21e2ecSJeff Kirsher rx_queue->stats.rx_bytes += pkt_len; 2915ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, rx_queue->qindex); 2916cd754a57SWu Jiajun-B06378 gfar_process_frame(dev, skb, amount_pull, 2917aeb12c5eSClaudiu Manoil &rx_queue->grp->napi_rx); 2918ec21e2ecSJeff Kirsher 2919ec21e2ecSJeff Kirsher } else { 2920ec21e2ecSJeff Kirsher netif_warn(priv, rx_err, dev, "Missing skb!\n"); 2921ec21e2ecSJeff Kirsher rx_queue->stats.rx_dropped++; 2922212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_skbmissing); 2923ec21e2ecSJeff Kirsher } 2924ec21e2ecSJeff Kirsher 2925ec21e2ecSJeff Kirsher } 2926ec21e2ecSJeff Kirsher 2927ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb; 2928ec21e2ecSJeff Kirsher 2929ec21e2ecSJeff Kirsher /* Setup the new bdp */ 29300a4b5a24SKevin Hao gfar_init_rxbdp(rx_queue, bdp, bufaddr); 2931ec21e2ecSJeff Kirsher 293245b679c9SMatei Pavaluca /* Update Last Free RxBD pointer for LFC */ 293345b679c9SMatei Pavaluca if (unlikely(rx_queue->rfbptr && priv->tx_actual_en)) 293445b679c9SMatei Pavaluca gfar_write(rx_queue->rfbptr, (u32)bdp); 293545b679c9SMatei Pavaluca 2936ec21e2ecSJeff Kirsher /* Update to the next pointer */ 2937ec21e2ecSJeff Kirsher bdp = next_bd(bdp, base, rx_queue->rx_ring_size); 2938ec21e2ecSJeff Kirsher 2939ec21e2ecSJeff Kirsher /* update to point at the next skb */ 2940bc4598bcSJan Ceuleers rx_queue->skb_currx = (rx_queue->skb_currx + 1) & 2941ec21e2ecSJeff Kirsher RX_RING_MOD_MASK(rx_queue->rx_ring_size); 2942ec21e2ecSJeff Kirsher } 2943ec21e2ecSJeff Kirsher 2944ec21e2ecSJeff Kirsher /* Update the current rxbd pointer to be the next one */ 2945ec21e2ecSJeff Kirsher rx_queue->cur_rx = bdp; 2946ec21e2ecSJeff Kirsher 2947ec21e2ecSJeff Kirsher return howmany; 2948ec21e2ecSJeff Kirsher } 2949ec21e2ecSJeff Kirsher 2950aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget) 29515eaedf31SClaudiu Manoil { 29525eaedf31SClaudiu Manoil struct gfar_priv_grp *gfargrp = 2953aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 29545eaedf31SClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 295571ff9e3dSClaudiu Manoil struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue; 29565eaedf31SClaudiu Manoil int work_done = 0; 29575eaedf31SClaudiu Manoil 29585eaedf31SClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 29595eaedf31SClaudiu Manoil * because of the packets that have already arrived 29605eaedf31SClaudiu Manoil */ 2961aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 29625eaedf31SClaudiu Manoil 29635eaedf31SClaudiu Manoil work_done = gfar_clean_rx_ring(rx_queue, budget); 29645eaedf31SClaudiu Manoil 29655eaedf31SClaudiu Manoil if (work_done < budget) { 2966aeb12c5eSClaudiu Manoil u32 imask; 29675eaedf31SClaudiu Manoil napi_complete(napi); 29685eaedf31SClaudiu Manoil /* Clear the halt bit in RSTAT */ 29695eaedf31SClaudiu Manoil gfar_write(®s->rstat, gfargrp->rstat); 29705eaedf31SClaudiu Manoil 2971aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 2972aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 2973aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 2974aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 2975aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 29765eaedf31SClaudiu Manoil } 29775eaedf31SClaudiu Manoil 29785eaedf31SClaudiu Manoil return work_done; 29795eaedf31SClaudiu Manoil } 29805eaedf31SClaudiu Manoil 2981aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget) 2982ec21e2ecSJeff Kirsher { 2983bc4598bcSJan Ceuleers struct gfar_priv_grp *gfargrp = 2984aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 2985aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 298671ff9e3dSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue; 2987aeb12c5eSClaudiu Manoil u32 imask; 2988aeb12c5eSClaudiu Manoil 2989aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2990aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 2991aeb12c5eSClaudiu Manoil */ 2992aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 2993aeb12c5eSClaudiu Manoil 2994aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 2995aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) 2996aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 2997aeb12c5eSClaudiu Manoil 2998aeb12c5eSClaudiu Manoil napi_complete(napi); 2999aeb12c5eSClaudiu Manoil 3000aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3001aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3002aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 3003aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3004aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3005aeb12c5eSClaudiu Manoil 3006aeb12c5eSClaudiu Manoil return 0; 3007aeb12c5eSClaudiu Manoil } 3008aeb12c5eSClaudiu Manoil 3009aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget) 3010aeb12c5eSClaudiu Manoil { 3011aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 3012aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 3013ec21e2ecSJeff Kirsher struct gfar_private *priv = gfargrp->priv; 3014ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 3015ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 3016c233cf40SClaudiu Manoil int work_done = 0, work_done_per_q = 0; 301739c0a0d5SClaudiu Manoil int i, budget_per_q = 0; 30186be5ed3fSClaudiu Manoil unsigned long rstat_rxf; 30196be5ed3fSClaudiu Manoil int num_act_queues; 3020ec21e2ecSJeff Kirsher 3021ec21e2ecSJeff Kirsher /* Clear IEVENT, so interrupts aren't called again 30220977f817SJan Ceuleers * because of the packets that have already arrived 30230977f817SJan Ceuleers */ 3024aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 3025ec21e2ecSJeff Kirsher 30266be5ed3fSClaudiu Manoil rstat_rxf = gfar_read(®s->rstat) & RSTAT_RXF_MASK; 30276be5ed3fSClaudiu Manoil 30286be5ed3fSClaudiu Manoil num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS); 30296be5ed3fSClaudiu Manoil if (num_act_queues) 30306be5ed3fSClaudiu Manoil budget_per_q = budget/num_act_queues; 30316be5ed3fSClaudiu Manoil 3032ec21e2ecSJeff Kirsher for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) { 30336be5ed3fSClaudiu Manoil /* skip queue if not active */ 30346be5ed3fSClaudiu Manoil if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i))) 3035ec21e2ecSJeff Kirsher continue; 3036ec21e2ecSJeff Kirsher 3037c233cf40SClaudiu Manoil rx_queue = priv->rx_queue[i]; 3038c233cf40SClaudiu Manoil work_done_per_q = 3039c233cf40SClaudiu Manoil gfar_clean_rx_ring(rx_queue, budget_per_q); 3040c233cf40SClaudiu Manoil work_done += work_done_per_q; 3041c233cf40SClaudiu Manoil 3042c233cf40SClaudiu Manoil /* finished processing this queue */ 3043c233cf40SClaudiu Manoil if (work_done_per_q < budget_per_q) { 30446be5ed3fSClaudiu Manoil /* clear active queue hw indication */ 30456be5ed3fSClaudiu Manoil gfar_write(®s->rstat, 30466be5ed3fSClaudiu Manoil RSTAT_CLEAR_RXF0 >> i); 30476be5ed3fSClaudiu Manoil num_act_queues--; 30486be5ed3fSClaudiu Manoil 30496be5ed3fSClaudiu Manoil if (!num_act_queues) 3050c233cf40SClaudiu Manoil break; 3051ec21e2ecSJeff Kirsher } 3052ec21e2ecSJeff Kirsher } 3053ec21e2ecSJeff Kirsher 3054aeb12c5eSClaudiu Manoil if (!num_act_queues) { 3055aeb12c5eSClaudiu Manoil u32 imask; 3056ec21e2ecSJeff Kirsher napi_complete(napi); 3057ec21e2ecSJeff Kirsher 3058ec21e2ecSJeff Kirsher /* Clear the halt bit in RSTAT */ 3059ec21e2ecSJeff Kirsher gfar_write(®s->rstat, gfargrp->rstat); 3060ec21e2ecSJeff Kirsher 3061aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3062aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3063aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 3064aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3065aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3066ec21e2ecSJeff Kirsher } 3067ec21e2ecSJeff Kirsher 3068c233cf40SClaudiu Manoil return work_done; 3069ec21e2ecSJeff Kirsher } 3070ec21e2ecSJeff Kirsher 3071aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget) 3072aeb12c5eSClaudiu Manoil { 3073aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 3074aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 3075aeb12c5eSClaudiu Manoil struct gfar_private *priv = gfargrp->priv; 3076aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 3077aeb12c5eSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = NULL; 3078aeb12c5eSClaudiu Manoil int has_tx_work = 0; 3079aeb12c5eSClaudiu Manoil int i; 3080aeb12c5eSClaudiu Manoil 3081aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 3082aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 3083aeb12c5eSClaudiu Manoil */ 3084aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 3085aeb12c5eSClaudiu Manoil 3086aeb12c5eSClaudiu Manoil for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) { 3087aeb12c5eSClaudiu Manoil tx_queue = priv->tx_queue[i]; 3088aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 3089aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) { 3090aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 3091aeb12c5eSClaudiu Manoil has_tx_work = 1; 3092aeb12c5eSClaudiu Manoil } 3093aeb12c5eSClaudiu Manoil } 3094aeb12c5eSClaudiu Manoil 3095aeb12c5eSClaudiu Manoil if (!has_tx_work) { 3096aeb12c5eSClaudiu Manoil u32 imask; 3097aeb12c5eSClaudiu Manoil napi_complete(napi); 3098aeb12c5eSClaudiu Manoil 3099aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3100aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3101aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 3102aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3103aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3104aeb12c5eSClaudiu Manoil } 3105aeb12c5eSClaudiu Manoil 3106aeb12c5eSClaudiu Manoil return 0; 3107aeb12c5eSClaudiu Manoil } 3108aeb12c5eSClaudiu Manoil 3109aeb12c5eSClaudiu Manoil 3110ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 31110977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs 3112ec21e2ecSJeff Kirsher * without having to re-enable interrupts. It's not called while 3113ec21e2ecSJeff Kirsher * the interrupt routine is executing. 3114ec21e2ecSJeff Kirsher */ 3115ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev) 3116ec21e2ecSJeff Kirsher { 3117ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 31183a2e16c8SJan Ceuleers int i; 3119ec21e2ecSJeff Kirsher 3120ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, run tx/rx */ 3121ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 3122ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 312362ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 312462ed839dSPaul Gortmaker 312562ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 312662ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, RX)->irq); 312762ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, ER)->irq); 312862ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 312962ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, ER)->irq); 313062ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, RX)->irq); 313162ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3132ec21e2ecSJeff Kirsher } 3133ec21e2ecSJeff Kirsher } else { 3134ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 313562ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 313662ed839dSPaul Gortmaker 313762ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 313862ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 313962ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3140ec21e2ecSJeff Kirsher } 3141ec21e2ecSJeff Kirsher } 3142ec21e2ecSJeff Kirsher } 3143ec21e2ecSJeff Kirsher #endif 3144ec21e2ecSJeff Kirsher 3145ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */ 3146ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id) 3147ec21e2ecSJeff Kirsher { 3148ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3149ec21e2ecSJeff Kirsher 3150ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3151ec21e2ecSJeff Kirsher u32 events = gfar_read(&gfargrp->regs->ievent); 3152ec21e2ecSJeff Kirsher 3153ec21e2ecSJeff Kirsher /* Check for reception */ 3154ec21e2ecSJeff Kirsher if (events & IEVENT_RX_MASK) 3155ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3156ec21e2ecSJeff Kirsher 3157ec21e2ecSJeff Kirsher /* Check for transmit completion */ 3158ec21e2ecSJeff Kirsher if (events & IEVENT_TX_MASK) 3159ec21e2ecSJeff Kirsher gfar_transmit(irq, grp_id); 3160ec21e2ecSJeff Kirsher 3161ec21e2ecSJeff Kirsher /* Check for errors */ 3162ec21e2ecSJeff Kirsher if (events & IEVENT_ERR_MASK) 3163ec21e2ecSJeff Kirsher gfar_error(irq, grp_id); 3164ec21e2ecSJeff Kirsher 3165ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3166ec21e2ecSJeff Kirsher } 3167ec21e2ecSJeff Kirsher 3168ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made 3169ec21e2ecSJeff Kirsher * aware of new link state. The PHY code conveys this 3170ec21e2ecSJeff Kirsher * information through variables in the phydev structure, and this 3171ec21e2ecSJeff Kirsher * function converts those variables into the appropriate 3172ec21e2ecSJeff Kirsher * register values, and can bring down the device if needed. 3173ec21e2ecSJeff Kirsher */ 3174ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev) 3175ec21e2ecSJeff Kirsher { 3176ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3177ec21e2ecSJeff Kirsher struct phy_device *phydev = priv->phydev; 3178ec21e2ecSJeff Kirsher 31796ce29b0eSClaudiu Manoil if (unlikely(phydev->link != priv->oldlink || 31800ae93b2cSGuenter Roeck (phydev->link && (phydev->duplex != priv->oldduplex || 31810ae93b2cSGuenter Roeck phydev->speed != priv->oldspeed)))) 31826ce29b0eSClaudiu Manoil gfar_update_link_state(priv); 3183ec21e2ecSJeff Kirsher } 3184ec21e2ecSJeff Kirsher 3185ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast 3186ec21e2ecSJeff Kirsher * addresses we subscribe to. Also, change the promiscuity of 3187ec21e2ecSJeff Kirsher * the device based on the flags (this function is called 31880977f817SJan Ceuleers * whenever dev->flags is changed 31890977f817SJan Ceuleers */ 3190ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev) 3191ec21e2ecSJeff Kirsher { 3192ec21e2ecSJeff Kirsher struct netdev_hw_addr *ha; 3193ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3194ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3195ec21e2ecSJeff Kirsher u32 tempval; 3196ec21e2ecSJeff Kirsher 3197ec21e2ecSJeff Kirsher if (dev->flags & IFF_PROMISC) { 3198ec21e2ecSJeff Kirsher /* Set RCTRL to PROM */ 3199ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3200ec21e2ecSJeff Kirsher tempval |= RCTRL_PROM; 3201ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3202ec21e2ecSJeff Kirsher } else { 3203ec21e2ecSJeff Kirsher /* Set RCTRL to not PROM */ 3204ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3205ec21e2ecSJeff Kirsher tempval &= ~(RCTRL_PROM); 3206ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3207ec21e2ecSJeff Kirsher } 3208ec21e2ecSJeff Kirsher 3209ec21e2ecSJeff Kirsher if (dev->flags & IFF_ALLMULTI) { 3210ec21e2ecSJeff Kirsher /* Set the hash to rx all multicast frames */ 3211ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0xffffffff); 3212ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0xffffffff); 3213ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0xffffffff); 3214ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0xffffffff); 3215ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0xffffffff); 3216ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0xffffffff); 3217ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0xffffffff); 3218ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0xffffffff); 3219ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0xffffffff); 3220ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0xffffffff); 3221ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0xffffffff); 3222ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0xffffffff); 3223ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0xffffffff); 3224ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0xffffffff); 3225ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0xffffffff); 3226ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0xffffffff); 3227ec21e2ecSJeff Kirsher } else { 3228ec21e2ecSJeff Kirsher int em_num; 3229ec21e2ecSJeff Kirsher int idx; 3230ec21e2ecSJeff Kirsher 3231ec21e2ecSJeff Kirsher /* zero out the hash */ 3232ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0x0); 3233ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0x0); 3234ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0x0); 3235ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0x0); 3236ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0x0); 3237ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0x0); 3238ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0x0); 3239ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0x0); 3240ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0x0); 3241ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0x0); 3242ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0x0); 3243ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0x0); 3244ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0x0); 3245ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0x0); 3246ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0x0); 3247ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0x0); 3248ec21e2ecSJeff Kirsher 3249ec21e2ecSJeff Kirsher /* If we have extended hash tables, we need to 3250ec21e2ecSJeff Kirsher * clear the exact match registers to prepare for 32510977f817SJan Ceuleers * setting them 32520977f817SJan Ceuleers */ 3253ec21e2ecSJeff Kirsher if (priv->extended_hash) { 3254ec21e2ecSJeff Kirsher em_num = GFAR_EM_NUM + 1; 3255ec21e2ecSJeff Kirsher gfar_clear_exact_match(dev); 3256ec21e2ecSJeff Kirsher idx = 1; 3257ec21e2ecSJeff Kirsher } else { 3258ec21e2ecSJeff Kirsher idx = 0; 3259ec21e2ecSJeff Kirsher em_num = 0; 3260ec21e2ecSJeff Kirsher } 3261ec21e2ecSJeff Kirsher 3262ec21e2ecSJeff Kirsher if (netdev_mc_empty(dev)) 3263ec21e2ecSJeff Kirsher return; 3264ec21e2ecSJeff Kirsher 3265ec21e2ecSJeff Kirsher /* Parse the list, and set the appropriate bits */ 3266ec21e2ecSJeff Kirsher netdev_for_each_mc_addr(ha, dev) { 3267ec21e2ecSJeff Kirsher if (idx < em_num) { 3268ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, ha->addr); 3269ec21e2ecSJeff Kirsher idx++; 3270ec21e2ecSJeff Kirsher } else 3271ec21e2ecSJeff Kirsher gfar_set_hash_for_addr(dev, ha->addr); 3272ec21e2ecSJeff Kirsher } 3273ec21e2ecSJeff Kirsher } 3274ec21e2ecSJeff Kirsher } 3275ec21e2ecSJeff Kirsher 3276ec21e2ecSJeff Kirsher 3277ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they 32780977f817SJan Ceuleers * don't interfere with normal reception 32790977f817SJan Ceuleers */ 3280ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev) 3281ec21e2ecSJeff Kirsher { 3282ec21e2ecSJeff Kirsher int idx; 32836a3c910cSJoe Perches static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0}; 3284ec21e2ecSJeff Kirsher 3285ec21e2ecSJeff Kirsher for (idx = 1; idx < GFAR_EM_NUM + 1; idx++) 3286ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, zero_arr); 3287ec21e2ecSJeff Kirsher } 3288ec21e2ecSJeff Kirsher 3289ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */ 3290ec21e2ecSJeff Kirsher /* The algorithm works like so: 3291ec21e2ecSJeff Kirsher * 1) Take the Destination Address (ie the multicast address), and 3292ec21e2ecSJeff Kirsher * do a CRC on it (little endian), and reverse the bits of the 3293ec21e2ecSJeff Kirsher * result. 3294ec21e2ecSJeff Kirsher * 2) Use the 8 most significant bits as a hash into a 256-entry 3295ec21e2ecSJeff Kirsher * table. The table is controlled through 8 32-bit registers: 3296ec21e2ecSJeff Kirsher * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 3297ec21e2ecSJeff Kirsher * gaddr7. This means that the 3 most significant bits in the 3298ec21e2ecSJeff Kirsher * hash index which gaddr register to use, and the 5 other bits 3299ec21e2ecSJeff Kirsher * indicate which bit (assuming an IBM numbering scheme, which 3300ec21e2ecSJeff Kirsher * for PowerPC (tm) is usually the case) in the register holds 33010977f817SJan Ceuleers * the entry. 33020977f817SJan Ceuleers */ 3303ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr) 3304ec21e2ecSJeff Kirsher { 3305ec21e2ecSJeff Kirsher u32 tempval; 3306ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 33076a3c910cSJoe Perches u32 result = ether_crc(ETH_ALEN, addr); 3308ec21e2ecSJeff Kirsher int width = priv->hash_width; 3309ec21e2ecSJeff Kirsher u8 whichbit = (result >> (32 - width)) & 0x1f; 3310ec21e2ecSJeff Kirsher u8 whichreg = result >> (32 - width + 5); 3311ec21e2ecSJeff Kirsher u32 value = (1 << (31-whichbit)); 3312ec21e2ecSJeff Kirsher 3313ec21e2ecSJeff Kirsher tempval = gfar_read(priv->hash_regs[whichreg]); 3314ec21e2ecSJeff Kirsher tempval |= value; 3315ec21e2ecSJeff Kirsher gfar_write(priv->hash_regs[whichreg], tempval); 3316ec21e2ecSJeff Kirsher } 3317ec21e2ecSJeff Kirsher 3318ec21e2ecSJeff Kirsher 3319ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers 3320ec21e2ecSJeff Kirsher * This function sets the numth pair to a given address 3321ec21e2ecSJeff Kirsher */ 3322ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 3323ec21e2ecSJeff Kirsher const u8 *addr) 3324ec21e2ecSJeff Kirsher { 3325ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3326ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3327ec21e2ecSJeff Kirsher u32 tempval; 3328ec21e2ecSJeff Kirsher u32 __iomem *macptr = ®s->macstnaddr1; 3329ec21e2ecSJeff Kirsher 3330ec21e2ecSJeff Kirsher macptr += num*2; 3331ec21e2ecSJeff Kirsher 333283bfc3c4SClaudiu Manoil /* For a station address of 0x12345678ABCD in transmission 333383bfc3c4SClaudiu Manoil * order (BE), MACnADDR1 is set to 0xCDAB7856 and 333483bfc3c4SClaudiu Manoil * MACnADDR2 is set to 0x34120000. 33350977f817SJan Ceuleers */ 333683bfc3c4SClaudiu Manoil tempval = (addr[5] << 24) | (addr[4] << 16) | 333783bfc3c4SClaudiu Manoil (addr[3] << 8) | addr[2]; 3338ec21e2ecSJeff Kirsher 333983bfc3c4SClaudiu Manoil gfar_write(macptr, tempval); 3340ec21e2ecSJeff Kirsher 334183bfc3c4SClaudiu Manoil tempval = (addr[1] << 24) | (addr[0] << 16); 3342ec21e2ecSJeff Kirsher 3343ec21e2ecSJeff Kirsher gfar_write(macptr+1, tempval); 3344ec21e2ecSJeff Kirsher } 3345ec21e2ecSJeff Kirsher 3346ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */ 3347ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id) 3348ec21e2ecSJeff Kirsher { 3349ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3350ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 3351ec21e2ecSJeff Kirsher struct gfar_private *priv= gfargrp->priv; 3352ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 3353ec21e2ecSJeff Kirsher 3354ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3355ec21e2ecSJeff Kirsher u32 events = gfar_read(®s->ievent); 3356ec21e2ecSJeff Kirsher 3357ec21e2ecSJeff Kirsher /* Clear IEVENT */ 3358ec21e2ecSJeff Kirsher gfar_write(®s->ievent, events & IEVENT_ERR_MASK); 3359ec21e2ecSJeff Kirsher 3360ec21e2ecSJeff Kirsher /* Magic Packet is not an error. */ 3361ec21e2ecSJeff Kirsher if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) && 3362ec21e2ecSJeff Kirsher (events & IEVENT_MAG)) 3363ec21e2ecSJeff Kirsher events &= ~IEVENT_MAG; 3364ec21e2ecSJeff Kirsher 3365ec21e2ecSJeff Kirsher /* Hmm... */ 3366ec21e2ecSJeff Kirsher if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv)) 3367bc4598bcSJan Ceuleers netdev_dbg(dev, 3368bc4598bcSJan Ceuleers "error interrupt (ievent=0x%08x imask=0x%08x)\n", 3369ec21e2ecSJeff Kirsher events, gfar_read(®s->imask)); 3370ec21e2ecSJeff Kirsher 3371ec21e2ecSJeff Kirsher /* Update the error counters */ 3372ec21e2ecSJeff Kirsher if (events & IEVENT_TXE) { 3373ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 3374ec21e2ecSJeff Kirsher 3375ec21e2ecSJeff Kirsher if (events & IEVENT_LC) 3376ec21e2ecSJeff Kirsher dev->stats.tx_window_errors++; 3377ec21e2ecSJeff Kirsher if (events & IEVENT_CRL) 3378ec21e2ecSJeff Kirsher dev->stats.tx_aborted_errors++; 3379ec21e2ecSJeff Kirsher if (events & IEVENT_XFUN) { 3380ec21e2ecSJeff Kirsher unsigned long flags; 3381ec21e2ecSJeff Kirsher 3382ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, 3383ec21e2ecSJeff Kirsher "TX FIFO underrun, packet dropped\n"); 3384ec21e2ecSJeff Kirsher dev->stats.tx_dropped++; 3385212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_underrun); 3386ec21e2ecSJeff Kirsher 3387ec21e2ecSJeff Kirsher local_irq_save(flags); 3388ec21e2ecSJeff Kirsher lock_tx_qs(priv); 3389ec21e2ecSJeff Kirsher 3390ec21e2ecSJeff Kirsher /* Reactivate the Tx Queues */ 3391ec21e2ecSJeff Kirsher gfar_write(®s->tstat, gfargrp->tstat); 3392ec21e2ecSJeff Kirsher 3393ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 3394ec21e2ecSJeff Kirsher local_irq_restore(flags); 3395ec21e2ecSJeff Kirsher } 3396ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "Transmit Error\n"); 3397ec21e2ecSJeff Kirsher } 3398ec21e2ecSJeff Kirsher if (events & IEVENT_BSY) { 3399ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3400212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_bsy); 3401ec21e2ecSJeff Kirsher 3402ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3403ec21e2ecSJeff Kirsher 3404ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n", 3405ec21e2ecSJeff Kirsher gfar_read(®s->rstat)); 3406ec21e2ecSJeff Kirsher } 3407ec21e2ecSJeff Kirsher if (events & IEVENT_BABR) { 3408ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3409212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_babr); 3410ec21e2ecSJeff Kirsher 3411ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "babbling RX error\n"); 3412ec21e2ecSJeff Kirsher } 3413ec21e2ecSJeff Kirsher if (events & IEVENT_EBERR) { 3414212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.eberr); 3415ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "bus error\n"); 3416ec21e2ecSJeff Kirsher } 3417ec21e2ecSJeff Kirsher if (events & IEVENT_RXC) 3418ec21e2ecSJeff Kirsher netif_dbg(priv, rx_status, dev, "control frame\n"); 3419ec21e2ecSJeff Kirsher 3420ec21e2ecSJeff Kirsher if (events & IEVENT_BABT) { 3421212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_babt); 3422ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "babbling TX error\n"); 3423ec21e2ecSJeff Kirsher } 3424ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3425ec21e2ecSJeff Kirsher } 3426ec21e2ecSJeff Kirsher 34276ce29b0eSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv) 34286ce29b0eSClaudiu Manoil { 34296ce29b0eSClaudiu Manoil struct phy_device *phydev = priv->phydev; 34306ce29b0eSClaudiu Manoil u32 val = 0; 34316ce29b0eSClaudiu Manoil 34326ce29b0eSClaudiu Manoil if (!phydev->duplex) 34336ce29b0eSClaudiu Manoil return val; 34346ce29b0eSClaudiu Manoil 34356ce29b0eSClaudiu Manoil if (!priv->pause_aneg_en) { 34366ce29b0eSClaudiu Manoil if (priv->tx_pause_en) 34376ce29b0eSClaudiu Manoil val |= MACCFG1_TX_FLOW; 34386ce29b0eSClaudiu Manoil if (priv->rx_pause_en) 34396ce29b0eSClaudiu Manoil val |= MACCFG1_RX_FLOW; 34406ce29b0eSClaudiu Manoil } else { 34416ce29b0eSClaudiu Manoil u16 lcl_adv, rmt_adv; 34426ce29b0eSClaudiu Manoil u8 flowctrl; 34436ce29b0eSClaudiu Manoil /* get link partner capabilities */ 34446ce29b0eSClaudiu Manoil rmt_adv = 0; 34456ce29b0eSClaudiu Manoil if (phydev->pause) 34466ce29b0eSClaudiu Manoil rmt_adv = LPA_PAUSE_CAP; 34476ce29b0eSClaudiu Manoil if (phydev->asym_pause) 34486ce29b0eSClaudiu Manoil rmt_adv |= LPA_PAUSE_ASYM; 34496ce29b0eSClaudiu Manoil 345043ef8d29SPavaluca Matei-B46610 lcl_adv = 0; 345143ef8d29SPavaluca Matei-B46610 if (phydev->advertising & ADVERTISED_Pause) 345243ef8d29SPavaluca Matei-B46610 lcl_adv |= ADVERTISE_PAUSE_CAP; 345343ef8d29SPavaluca Matei-B46610 if (phydev->advertising & ADVERTISED_Asym_Pause) 345443ef8d29SPavaluca Matei-B46610 lcl_adv |= ADVERTISE_PAUSE_ASYM; 34556ce29b0eSClaudiu Manoil 34566ce29b0eSClaudiu Manoil flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv); 34576ce29b0eSClaudiu Manoil if (flowctrl & FLOW_CTRL_TX) 34586ce29b0eSClaudiu Manoil val |= MACCFG1_TX_FLOW; 34596ce29b0eSClaudiu Manoil if (flowctrl & FLOW_CTRL_RX) 34606ce29b0eSClaudiu Manoil val |= MACCFG1_RX_FLOW; 34616ce29b0eSClaudiu Manoil } 34626ce29b0eSClaudiu Manoil 34636ce29b0eSClaudiu Manoil return val; 34646ce29b0eSClaudiu Manoil } 34656ce29b0eSClaudiu Manoil 34666ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv) 34676ce29b0eSClaudiu Manoil { 34686ce29b0eSClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 34696ce29b0eSClaudiu Manoil struct phy_device *phydev = priv->phydev; 347045b679c9SMatei Pavaluca struct gfar_priv_rx_q *rx_queue = NULL; 347145b679c9SMatei Pavaluca int i; 347245b679c9SMatei Pavaluca struct rxbd8 *bdp; 34736ce29b0eSClaudiu Manoil 34746ce29b0eSClaudiu Manoil if (unlikely(test_bit(GFAR_RESETTING, &priv->state))) 34756ce29b0eSClaudiu Manoil return; 34766ce29b0eSClaudiu Manoil 34776ce29b0eSClaudiu Manoil if (phydev->link) { 34786ce29b0eSClaudiu Manoil u32 tempval1 = gfar_read(®s->maccfg1); 34796ce29b0eSClaudiu Manoil u32 tempval = gfar_read(®s->maccfg2); 34806ce29b0eSClaudiu Manoil u32 ecntrl = gfar_read(®s->ecntrl); 348145b679c9SMatei Pavaluca u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW); 34826ce29b0eSClaudiu Manoil 34836ce29b0eSClaudiu Manoil if (phydev->duplex != priv->oldduplex) { 34846ce29b0eSClaudiu Manoil if (!(phydev->duplex)) 34856ce29b0eSClaudiu Manoil tempval &= ~(MACCFG2_FULL_DUPLEX); 34866ce29b0eSClaudiu Manoil else 34876ce29b0eSClaudiu Manoil tempval |= MACCFG2_FULL_DUPLEX; 34886ce29b0eSClaudiu Manoil 34896ce29b0eSClaudiu Manoil priv->oldduplex = phydev->duplex; 34906ce29b0eSClaudiu Manoil } 34916ce29b0eSClaudiu Manoil 34926ce29b0eSClaudiu Manoil if (phydev->speed != priv->oldspeed) { 34936ce29b0eSClaudiu Manoil switch (phydev->speed) { 34946ce29b0eSClaudiu Manoil case 1000: 34956ce29b0eSClaudiu Manoil tempval = 34966ce29b0eSClaudiu Manoil ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII); 34976ce29b0eSClaudiu Manoil 34986ce29b0eSClaudiu Manoil ecntrl &= ~(ECNTRL_R100); 34996ce29b0eSClaudiu Manoil break; 35006ce29b0eSClaudiu Manoil case 100: 35016ce29b0eSClaudiu Manoil case 10: 35026ce29b0eSClaudiu Manoil tempval = 35036ce29b0eSClaudiu Manoil ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII); 35046ce29b0eSClaudiu Manoil 35056ce29b0eSClaudiu Manoil /* Reduced mode distinguishes 35066ce29b0eSClaudiu Manoil * between 10 and 100 35076ce29b0eSClaudiu Manoil */ 35086ce29b0eSClaudiu Manoil if (phydev->speed == SPEED_100) 35096ce29b0eSClaudiu Manoil ecntrl |= ECNTRL_R100; 35106ce29b0eSClaudiu Manoil else 35116ce29b0eSClaudiu Manoil ecntrl &= ~(ECNTRL_R100); 35126ce29b0eSClaudiu Manoil break; 35136ce29b0eSClaudiu Manoil default: 35146ce29b0eSClaudiu Manoil netif_warn(priv, link, priv->ndev, 35156ce29b0eSClaudiu Manoil "Ack! Speed (%d) is not 10/100/1000!\n", 35166ce29b0eSClaudiu Manoil phydev->speed); 35176ce29b0eSClaudiu Manoil break; 35186ce29b0eSClaudiu Manoil } 35196ce29b0eSClaudiu Manoil 35206ce29b0eSClaudiu Manoil priv->oldspeed = phydev->speed; 35216ce29b0eSClaudiu Manoil } 35226ce29b0eSClaudiu Manoil 35236ce29b0eSClaudiu Manoil tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW); 35246ce29b0eSClaudiu Manoil tempval1 |= gfar_get_flowctrl_cfg(priv); 35256ce29b0eSClaudiu Manoil 352645b679c9SMatei Pavaluca /* Turn last free buffer recording on */ 352745b679c9SMatei Pavaluca if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) { 352845b679c9SMatei Pavaluca for (i = 0; i < priv->num_rx_queues; i++) { 352945b679c9SMatei Pavaluca rx_queue = priv->rx_queue[i]; 353045b679c9SMatei Pavaluca bdp = rx_queue->cur_rx; 353145b679c9SMatei Pavaluca /* skip to previous bd */ 353245b679c9SMatei Pavaluca bdp = skip_bd(bdp, rx_queue->rx_ring_size - 1, 353345b679c9SMatei Pavaluca rx_queue->rx_bd_base, 353445b679c9SMatei Pavaluca rx_queue->rx_ring_size); 353545b679c9SMatei Pavaluca 353645b679c9SMatei Pavaluca if (rx_queue->rfbptr) 353745b679c9SMatei Pavaluca gfar_write(rx_queue->rfbptr, (u32)bdp); 353845b679c9SMatei Pavaluca } 353945b679c9SMatei Pavaluca 354045b679c9SMatei Pavaluca priv->tx_actual_en = 1; 354145b679c9SMatei Pavaluca } 354245b679c9SMatei Pavaluca 354345b679c9SMatei Pavaluca if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval)) 354445b679c9SMatei Pavaluca priv->tx_actual_en = 0; 354545b679c9SMatei Pavaluca 35466ce29b0eSClaudiu Manoil gfar_write(®s->maccfg1, tempval1); 35476ce29b0eSClaudiu Manoil gfar_write(®s->maccfg2, tempval); 35486ce29b0eSClaudiu Manoil gfar_write(®s->ecntrl, ecntrl); 35496ce29b0eSClaudiu Manoil 35506ce29b0eSClaudiu Manoil if (!priv->oldlink) 35516ce29b0eSClaudiu Manoil priv->oldlink = 1; 35526ce29b0eSClaudiu Manoil 35536ce29b0eSClaudiu Manoil } else if (priv->oldlink) { 35546ce29b0eSClaudiu Manoil priv->oldlink = 0; 35556ce29b0eSClaudiu Manoil priv->oldspeed = 0; 35566ce29b0eSClaudiu Manoil priv->oldduplex = -1; 35576ce29b0eSClaudiu Manoil } 35586ce29b0eSClaudiu Manoil 35596ce29b0eSClaudiu Manoil if (netif_msg_link(priv)) 35606ce29b0eSClaudiu Manoil phy_print_status(phydev); 35616ce29b0eSClaudiu Manoil } 35626ce29b0eSClaudiu Manoil 3563ec21e2ecSJeff Kirsher static struct of_device_id gfar_match[] = 3564ec21e2ecSJeff Kirsher { 3565ec21e2ecSJeff Kirsher { 3566ec21e2ecSJeff Kirsher .type = "network", 3567ec21e2ecSJeff Kirsher .compatible = "gianfar", 3568ec21e2ecSJeff Kirsher }, 3569ec21e2ecSJeff Kirsher { 3570ec21e2ecSJeff Kirsher .compatible = "fsl,etsec2", 3571ec21e2ecSJeff Kirsher }, 3572ec21e2ecSJeff Kirsher {}, 3573ec21e2ecSJeff Kirsher }; 3574ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match); 3575ec21e2ecSJeff Kirsher 3576ec21e2ecSJeff Kirsher /* Structure for a device driver */ 3577ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = { 3578ec21e2ecSJeff Kirsher .driver = { 3579ec21e2ecSJeff Kirsher .name = "fsl-gianfar", 3580ec21e2ecSJeff Kirsher .pm = GFAR_PM_OPS, 3581ec21e2ecSJeff Kirsher .of_match_table = gfar_match, 3582ec21e2ecSJeff Kirsher }, 3583ec21e2ecSJeff Kirsher .probe = gfar_probe, 3584ec21e2ecSJeff Kirsher .remove = gfar_remove, 3585ec21e2ecSJeff Kirsher }; 3586ec21e2ecSJeff Kirsher 3587db62f684SAxel Lin module_platform_driver(gfar_driver); 3588