10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c 2ec21e2ecSJeff Kirsher * 3ec21e2ecSJeff Kirsher * Gianfar Ethernet Driver 4ec21e2ecSJeff Kirsher * This driver is designed for the non-CPM ethernet controllers 5ec21e2ecSJeff Kirsher * on the 85xx and 83xx family of integrated processors 6ec21e2ecSJeff Kirsher * Based on 8260_io/fcc_enet.c 7ec21e2ecSJeff Kirsher * 8ec21e2ecSJeff Kirsher * Author: Andy Fleming 9ec21e2ecSJeff Kirsher * Maintainer: Kumar Gala 10ec21e2ecSJeff Kirsher * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com> 11ec21e2ecSJeff Kirsher * 1220862788SClaudiu Manoil * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc. 13ec21e2ecSJeff Kirsher * Copyright 2007 MontaVista Software, Inc. 14ec21e2ecSJeff Kirsher * 15ec21e2ecSJeff Kirsher * This program is free software; you can redistribute it and/or modify it 16ec21e2ecSJeff Kirsher * under the terms of the GNU General Public License as published by the 17ec21e2ecSJeff Kirsher * Free Software Foundation; either version 2 of the License, or (at your 18ec21e2ecSJeff Kirsher * option) any later version. 19ec21e2ecSJeff Kirsher * 20ec21e2ecSJeff Kirsher * Gianfar: AKA Lambda Draconis, "Dragon" 21ec21e2ecSJeff Kirsher * RA 11 31 24.2 22ec21e2ecSJeff Kirsher * Dec +69 19 52 23ec21e2ecSJeff Kirsher * V 3.84 24ec21e2ecSJeff Kirsher * B-V +1.62 25ec21e2ecSJeff Kirsher * 26ec21e2ecSJeff Kirsher * Theory of operation 27ec21e2ecSJeff Kirsher * 28ec21e2ecSJeff Kirsher * The driver is initialized through of_device. Configuration information 29ec21e2ecSJeff Kirsher * is therefore conveyed through an OF-style device tree. 30ec21e2ecSJeff Kirsher * 31ec21e2ecSJeff Kirsher * The Gianfar Ethernet Controller uses a ring of buffer 32ec21e2ecSJeff Kirsher * descriptors. The beginning is indicated by a register 33ec21e2ecSJeff Kirsher * pointing to the physical address of the start of the ring. 34ec21e2ecSJeff Kirsher * The end is determined by a "wrap" bit being set in the 35ec21e2ecSJeff Kirsher * last descriptor of the ring. 36ec21e2ecSJeff Kirsher * 37ec21e2ecSJeff Kirsher * When a packet is received, the RXF bit in the 38ec21e2ecSJeff Kirsher * IEVENT register is set, triggering an interrupt when the 39ec21e2ecSJeff Kirsher * corresponding bit in the IMASK register is also set (if 40ec21e2ecSJeff Kirsher * interrupt coalescing is active, then the interrupt may not 41ec21e2ecSJeff Kirsher * happen immediately, but will wait until either a set number 42ec21e2ecSJeff Kirsher * of frames or amount of time have passed). In NAPI, the 43ec21e2ecSJeff Kirsher * interrupt handler will signal there is work to be done, and 44ec21e2ecSJeff Kirsher * exit. This method will start at the last known empty 45ec21e2ecSJeff Kirsher * descriptor, and process every subsequent descriptor until there 46ec21e2ecSJeff Kirsher * are none left with data (NAPI will stop after a set number of 47ec21e2ecSJeff Kirsher * packets to give time to other tasks, but will eventually 48ec21e2ecSJeff Kirsher * process all the packets). The data arrives inside a 49ec21e2ecSJeff Kirsher * pre-allocated skb, and so after the skb is passed up to the 50ec21e2ecSJeff Kirsher * stack, a new skb must be allocated, and the address field in 51ec21e2ecSJeff Kirsher * the buffer descriptor must be updated to indicate this new 52ec21e2ecSJeff Kirsher * skb. 53ec21e2ecSJeff Kirsher * 54ec21e2ecSJeff Kirsher * When the kernel requests that a packet be transmitted, the 55ec21e2ecSJeff Kirsher * driver starts where it left off last time, and points the 56ec21e2ecSJeff Kirsher * descriptor at the buffer which was passed in. The driver 57ec21e2ecSJeff Kirsher * then informs the DMA engine that there are packets ready to 58ec21e2ecSJeff Kirsher * be transmitted. Once the controller is finished transmitting 59ec21e2ecSJeff Kirsher * the packet, an interrupt may be triggered (under the same 60ec21e2ecSJeff Kirsher * conditions as for reception, but depending on the TXF bit). 61ec21e2ecSJeff Kirsher * The driver then cleans up the buffer. 62ec21e2ecSJeff Kirsher */ 63ec21e2ecSJeff Kirsher 64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 65ec21e2ecSJeff Kirsher #define DEBUG 66ec21e2ecSJeff Kirsher 67ec21e2ecSJeff Kirsher #include <linux/kernel.h> 68ec21e2ecSJeff Kirsher #include <linux/string.h> 69ec21e2ecSJeff Kirsher #include <linux/errno.h> 70ec21e2ecSJeff Kirsher #include <linux/unistd.h> 71ec21e2ecSJeff Kirsher #include <linux/slab.h> 72ec21e2ecSJeff Kirsher #include <linux/interrupt.h> 73ec21e2ecSJeff Kirsher #include <linux/delay.h> 74ec21e2ecSJeff Kirsher #include <linux/netdevice.h> 75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h> 76ec21e2ecSJeff Kirsher #include <linux/skbuff.h> 77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h> 78ec21e2ecSJeff Kirsher #include <linux/spinlock.h> 79ec21e2ecSJeff Kirsher #include <linux/mm.h> 805af50730SRob Herring #include <linux/of_address.h> 815af50730SRob Herring #include <linux/of_irq.h> 82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h> 83ec21e2ecSJeff Kirsher #include <linux/of_platform.h> 84ec21e2ecSJeff Kirsher #include <linux/ip.h> 85ec21e2ecSJeff Kirsher #include <linux/tcp.h> 86ec21e2ecSJeff Kirsher #include <linux/udp.h> 87ec21e2ecSJeff Kirsher #include <linux/in.h> 88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h> 89ec21e2ecSJeff Kirsher 90ec21e2ecSJeff Kirsher #include <asm/io.h> 91ec21e2ecSJeff Kirsher #include <asm/reg.h> 922969b1f7SClaudiu Manoil #include <asm/mpc85xx.h> 93ec21e2ecSJeff Kirsher #include <asm/irq.h> 94ec21e2ecSJeff Kirsher #include <asm/uaccess.h> 95ec21e2ecSJeff Kirsher #include <linux/module.h> 96ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h> 97ec21e2ecSJeff Kirsher #include <linux/crc32.h> 98ec21e2ecSJeff Kirsher #include <linux/mii.h> 99ec21e2ecSJeff Kirsher #include <linux/phy.h> 100ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h> 101ec21e2ecSJeff Kirsher #include <linux/of.h> 102ec21e2ecSJeff Kirsher #include <linux/of_net.h> 103ec21e2ecSJeff Kirsher 104ec21e2ecSJeff Kirsher #include "gianfar.h" 105ec21e2ecSJeff Kirsher 106ec21e2ecSJeff Kirsher #define TX_TIMEOUT (1*HZ) 107ec21e2ecSJeff Kirsher 108ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3"; 109ec21e2ecSJeff Kirsher 110ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev); 111ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev); 112ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work); 113ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev); 114ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev); 115ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev); 116ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 117ec21e2ecSJeff Kirsher struct sk_buff *skb); 118ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev); 119ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu); 120ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id); 121ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id); 122ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id); 123ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev); 124ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev); 125ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev); 126ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev); 127ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv); 128ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev); 129ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr); 130ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev); 131aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget); 132aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget); 133aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget); 134aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget); 135ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 136ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev); 137ec21e2ecSJeff Kirsher #endif 138ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit); 139c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue); 14061db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 141cd754a57SWu Jiajun-B06378 int amount_pull, struct napi_struct *napi); 142c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv); 143ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev); 144ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 145ec21e2ecSJeff Kirsher const u8 *addr); 146ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd); 147ec21e2ecSJeff Kirsher 148ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc"); 149ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver"); 150ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL"); 151ec21e2ecSJeff Kirsher 152ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 153ec21e2ecSJeff Kirsher dma_addr_t buf) 154ec21e2ecSJeff Kirsher { 155ec21e2ecSJeff Kirsher u32 lstatus; 156ec21e2ecSJeff Kirsher 157ec21e2ecSJeff Kirsher bdp->bufPtr = buf; 158ec21e2ecSJeff Kirsher 159ec21e2ecSJeff Kirsher lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT); 160ec21e2ecSJeff Kirsher if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1) 161ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(RXBD_WRAP); 162ec21e2ecSJeff Kirsher 163ec21e2ecSJeff Kirsher eieio(); 164ec21e2ecSJeff Kirsher 165ec21e2ecSJeff Kirsher bdp->lstatus = lstatus; 166ec21e2ecSJeff Kirsher } 167ec21e2ecSJeff Kirsher 168ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev) 169ec21e2ecSJeff Kirsher { 170ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 171ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 172ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 173ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 174ec21e2ecSJeff Kirsher struct rxbd8 *rxbdp; 175ec21e2ecSJeff Kirsher int i, j; 176ec21e2ecSJeff Kirsher 177ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 178ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 179ec21e2ecSJeff Kirsher /* Initialize some variables in our dev structure */ 180ec21e2ecSJeff Kirsher tx_queue->num_txbdfree = tx_queue->tx_ring_size; 181ec21e2ecSJeff Kirsher tx_queue->dirty_tx = tx_queue->tx_bd_base; 182ec21e2ecSJeff Kirsher tx_queue->cur_tx = tx_queue->tx_bd_base; 183ec21e2ecSJeff Kirsher tx_queue->skb_curtx = 0; 184ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = 0; 185ec21e2ecSJeff Kirsher 186ec21e2ecSJeff Kirsher /* Initialize Transmit Descriptor Ring */ 187ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 188ec21e2ecSJeff Kirsher for (j = 0; j < tx_queue->tx_ring_size; j++) { 189ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 190ec21e2ecSJeff Kirsher txbdp->bufPtr = 0; 191ec21e2ecSJeff Kirsher txbdp++; 192ec21e2ecSJeff Kirsher } 193ec21e2ecSJeff Kirsher 194ec21e2ecSJeff Kirsher /* Set the last descriptor in the ring to indicate wrap */ 195ec21e2ecSJeff Kirsher txbdp--; 196ec21e2ecSJeff Kirsher txbdp->status |= TXBD_WRAP; 197ec21e2ecSJeff Kirsher } 198ec21e2ecSJeff Kirsher 199ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 200ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 201ec21e2ecSJeff Kirsher rx_queue->cur_rx = rx_queue->rx_bd_base; 202ec21e2ecSJeff Kirsher rx_queue->skb_currx = 0; 203ec21e2ecSJeff Kirsher rxbdp = rx_queue->rx_bd_base; 204ec21e2ecSJeff Kirsher 205ec21e2ecSJeff Kirsher for (j = 0; j < rx_queue->rx_ring_size; j++) { 206ec21e2ecSJeff Kirsher struct sk_buff *skb = rx_queue->rx_skbuff[j]; 207ec21e2ecSJeff Kirsher 208ec21e2ecSJeff Kirsher if (skb) { 209ec21e2ecSJeff Kirsher gfar_init_rxbdp(rx_queue, rxbdp, 210ec21e2ecSJeff Kirsher rxbdp->bufPtr); 211ec21e2ecSJeff Kirsher } else { 212ec21e2ecSJeff Kirsher skb = gfar_new_skb(ndev); 213ec21e2ecSJeff Kirsher if (!skb) { 214ec21e2ecSJeff Kirsher netdev_err(ndev, "Can't allocate RX buffers\n"); 2151eb8f7a7SClaudiu Manoil return -ENOMEM; 216ec21e2ecSJeff Kirsher } 217ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[j] = skb; 218ec21e2ecSJeff Kirsher 219ec21e2ecSJeff Kirsher gfar_new_rxbdp(rx_queue, rxbdp, skb); 220ec21e2ecSJeff Kirsher } 221ec21e2ecSJeff Kirsher 222ec21e2ecSJeff Kirsher rxbdp++; 223ec21e2ecSJeff Kirsher } 224ec21e2ecSJeff Kirsher 225ec21e2ecSJeff Kirsher } 226ec21e2ecSJeff Kirsher 227ec21e2ecSJeff Kirsher return 0; 228ec21e2ecSJeff Kirsher } 229ec21e2ecSJeff Kirsher 230ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev) 231ec21e2ecSJeff Kirsher { 232ec21e2ecSJeff Kirsher void *vaddr; 233ec21e2ecSJeff Kirsher dma_addr_t addr; 234ec21e2ecSJeff Kirsher int i, j, k; 235ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 236369ec162SClaudiu Manoil struct device *dev = priv->dev; 237ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 238ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 239ec21e2ecSJeff Kirsher 240ec21e2ecSJeff Kirsher priv->total_tx_ring_size = 0; 241ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 242ec21e2ecSJeff Kirsher priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size; 243ec21e2ecSJeff Kirsher 244ec21e2ecSJeff Kirsher priv->total_rx_ring_size = 0; 245ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 246ec21e2ecSJeff Kirsher priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size; 247ec21e2ecSJeff Kirsher 248ec21e2ecSJeff Kirsher /* Allocate memory for the buffer descriptors */ 249ec21e2ecSJeff Kirsher vaddr = dma_alloc_coherent(dev, 250d0320f75SJoe Perches (priv->total_tx_ring_size * 251d0320f75SJoe Perches sizeof(struct txbd8)) + 252d0320f75SJoe Perches (priv->total_rx_ring_size * 253d0320f75SJoe Perches sizeof(struct rxbd8)), 254ec21e2ecSJeff Kirsher &addr, GFP_KERNEL); 255d0320f75SJoe Perches if (!vaddr) 256ec21e2ecSJeff Kirsher return -ENOMEM; 257ec21e2ecSJeff Kirsher 258ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 259ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 260ec21e2ecSJeff Kirsher tx_queue->tx_bd_base = vaddr; 261ec21e2ecSJeff Kirsher tx_queue->tx_bd_dma_base = addr; 262ec21e2ecSJeff Kirsher tx_queue->dev = ndev; 263ec21e2ecSJeff Kirsher /* enet DMA only understands physical addresses */ 264ec21e2ecSJeff Kirsher addr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 265ec21e2ecSJeff Kirsher vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 266ec21e2ecSJeff Kirsher } 267ec21e2ecSJeff Kirsher 268ec21e2ecSJeff Kirsher /* Start the rx descriptor ring where the tx ring leaves off */ 269ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 270ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 271ec21e2ecSJeff Kirsher rx_queue->rx_bd_base = vaddr; 272ec21e2ecSJeff Kirsher rx_queue->rx_bd_dma_base = addr; 273ec21e2ecSJeff Kirsher rx_queue->dev = ndev; 274ec21e2ecSJeff Kirsher addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 275ec21e2ecSJeff Kirsher vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 276ec21e2ecSJeff Kirsher } 277ec21e2ecSJeff Kirsher 278ec21e2ecSJeff Kirsher /* Setup the skbuff rings */ 279ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 280ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 28114f8dc49SJoe Perches tx_queue->tx_skbuff = 28214f8dc49SJoe Perches kmalloc_array(tx_queue->tx_ring_size, 28314f8dc49SJoe Perches sizeof(*tx_queue->tx_skbuff), 284bc4598bcSJan Ceuleers GFP_KERNEL); 28514f8dc49SJoe Perches if (!tx_queue->tx_skbuff) 286ec21e2ecSJeff Kirsher goto cleanup; 287ec21e2ecSJeff Kirsher 288ec21e2ecSJeff Kirsher for (k = 0; k < tx_queue->tx_ring_size; k++) 289ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[k] = NULL; 290ec21e2ecSJeff Kirsher } 291ec21e2ecSJeff Kirsher 292ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 293ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 29414f8dc49SJoe Perches rx_queue->rx_skbuff = 29514f8dc49SJoe Perches kmalloc_array(rx_queue->rx_ring_size, 29614f8dc49SJoe Perches sizeof(*rx_queue->rx_skbuff), 297bc4598bcSJan Ceuleers GFP_KERNEL); 29814f8dc49SJoe Perches if (!rx_queue->rx_skbuff) 299ec21e2ecSJeff Kirsher goto cleanup; 300ec21e2ecSJeff Kirsher 301ec21e2ecSJeff Kirsher for (j = 0; j < rx_queue->rx_ring_size; j++) 302ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[j] = NULL; 303ec21e2ecSJeff Kirsher } 304ec21e2ecSJeff Kirsher 305ec21e2ecSJeff Kirsher if (gfar_init_bds(ndev)) 306ec21e2ecSJeff Kirsher goto cleanup; 307ec21e2ecSJeff Kirsher 308ec21e2ecSJeff Kirsher return 0; 309ec21e2ecSJeff Kirsher 310ec21e2ecSJeff Kirsher cleanup: 311ec21e2ecSJeff Kirsher free_skb_resources(priv); 312ec21e2ecSJeff Kirsher return -ENOMEM; 313ec21e2ecSJeff Kirsher } 314ec21e2ecSJeff Kirsher 315ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv) 316ec21e2ecSJeff Kirsher { 317ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 318ec21e2ecSJeff Kirsher u32 __iomem *baddr; 319ec21e2ecSJeff Kirsher int i; 320ec21e2ecSJeff Kirsher 321ec21e2ecSJeff Kirsher baddr = ®s->tbase0; 322ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 323ec21e2ecSJeff Kirsher gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base); 324ec21e2ecSJeff Kirsher baddr += 2; 325ec21e2ecSJeff Kirsher } 326ec21e2ecSJeff Kirsher 327ec21e2ecSJeff Kirsher baddr = ®s->rbase0; 328ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 329ec21e2ecSJeff Kirsher gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base); 330ec21e2ecSJeff Kirsher baddr += 2; 331ec21e2ecSJeff Kirsher } 332ec21e2ecSJeff Kirsher } 333ec21e2ecSJeff Kirsher 33488302648SClaudiu Manoil static void gfar_rx_buff_size_config(struct gfar_private *priv) 33588302648SClaudiu Manoil { 33688302648SClaudiu Manoil int frame_size = priv->ndev->mtu + ETH_HLEN; 33788302648SClaudiu Manoil 33888302648SClaudiu Manoil /* set this when rx hw offload (TOE) functions are being used */ 33988302648SClaudiu Manoil priv->uses_rxfcb = 0; 34088302648SClaudiu Manoil 34188302648SClaudiu Manoil if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX)) 34288302648SClaudiu Manoil priv->uses_rxfcb = 1; 34388302648SClaudiu Manoil 34488302648SClaudiu Manoil if (priv->hwts_rx_en) 34588302648SClaudiu Manoil priv->uses_rxfcb = 1; 34688302648SClaudiu Manoil 34788302648SClaudiu Manoil if (priv->uses_rxfcb) 34888302648SClaudiu Manoil frame_size += GMAC_FCB_LEN; 34988302648SClaudiu Manoil 35088302648SClaudiu Manoil frame_size += priv->padding; 35188302648SClaudiu Manoil 35288302648SClaudiu Manoil frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) + 35388302648SClaudiu Manoil INCREMENTAL_BUFFER_SIZE; 35488302648SClaudiu Manoil 35588302648SClaudiu Manoil priv->rx_buffer_size = frame_size; 35688302648SClaudiu Manoil } 35788302648SClaudiu Manoil 358a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv) 359ec21e2ecSJeff Kirsher { 360ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 361ec21e2ecSJeff Kirsher u32 rctrl = 0; 362ec21e2ecSJeff Kirsher 363ec21e2ecSJeff Kirsher if (priv->rx_filer_enable) { 364ec21e2ecSJeff Kirsher rctrl |= RCTRL_FILREN; 365ec21e2ecSJeff Kirsher /* Program the RIR0 reg with the required distribution */ 36671ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) 36771ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_2RXQ_RIR0); 36871ff9e3dSClaudiu Manoil else /* GFAR_MQ_POLLING */ 36971ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_8RXQ_RIR0); 370ec21e2ecSJeff Kirsher } 371ec21e2ecSJeff Kirsher 372f5ae6279SClaudiu Manoil /* Restore PROMISC mode */ 373a328ac92SClaudiu Manoil if (priv->ndev->flags & IFF_PROMISC) 374f5ae6279SClaudiu Manoil rctrl |= RCTRL_PROM; 375f5ae6279SClaudiu Manoil 37688302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_RXCSUM) 377ec21e2ecSJeff Kirsher rctrl |= RCTRL_CHECKSUMMING; 378ec21e2ecSJeff Kirsher 37988302648SClaudiu Manoil if (priv->extended_hash) 38088302648SClaudiu Manoil rctrl |= RCTRL_EXTHASH | RCTRL_EMEN; 381ec21e2ecSJeff Kirsher 382ec21e2ecSJeff Kirsher if (priv->padding) { 383ec21e2ecSJeff Kirsher rctrl &= ~RCTRL_PAL_MASK; 384ec21e2ecSJeff Kirsher rctrl |= RCTRL_PADDING(priv->padding); 385ec21e2ecSJeff Kirsher } 386ec21e2ecSJeff Kirsher 387ec21e2ecSJeff Kirsher /* Enable HW time stamping if requested from user space */ 38888302648SClaudiu Manoil if (priv->hwts_rx_en) 389ec21e2ecSJeff Kirsher rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE; 390ec21e2ecSJeff Kirsher 39188302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 392ec21e2ecSJeff Kirsher rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT; 393ec21e2ecSJeff Kirsher 394ec21e2ecSJeff Kirsher /* Init rctrl based on our settings */ 395ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, rctrl); 396a328ac92SClaudiu Manoil } 397ec21e2ecSJeff Kirsher 398a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv) 399a328ac92SClaudiu Manoil { 400a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 401a328ac92SClaudiu Manoil u32 tctrl = 0; 402a328ac92SClaudiu Manoil 403a328ac92SClaudiu Manoil if (priv->ndev->features & NETIF_F_IP_CSUM) 404ec21e2ecSJeff Kirsher tctrl |= TCTRL_INIT_CSUM; 405ec21e2ecSJeff Kirsher 406b98b8babSClaudiu Manoil if (priv->prio_sched_en) 407ec21e2ecSJeff Kirsher tctrl |= TCTRL_TXSCHED_PRIO; 408b98b8babSClaudiu Manoil else { 409b98b8babSClaudiu Manoil tctrl |= TCTRL_TXSCHED_WRRS; 410b98b8babSClaudiu Manoil gfar_write(®s->tr03wt, DEFAULT_WRRS_WEIGHT); 411b98b8babSClaudiu Manoil gfar_write(®s->tr47wt, DEFAULT_WRRS_WEIGHT); 412b98b8babSClaudiu Manoil } 413ec21e2ecSJeff Kirsher 41488302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 41588302648SClaudiu Manoil tctrl |= TCTRL_VLINS; 41688302648SClaudiu Manoil 417ec21e2ecSJeff Kirsher gfar_write(®s->tctrl, tctrl); 418ec21e2ecSJeff Kirsher } 419ec21e2ecSJeff Kirsher 420f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv, 421f19015baSClaudiu Manoil unsigned long tx_mask, unsigned long rx_mask) 422f19015baSClaudiu Manoil { 423f19015baSClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 424f19015baSClaudiu Manoil u32 __iomem *baddr; 425f19015baSClaudiu Manoil 426f19015baSClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 427f19015baSClaudiu Manoil int i = 0; 428f19015baSClaudiu Manoil 429f19015baSClaudiu Manoil baddr = ®s->txic0; 430f19015baSClaudiu Manoil for_each_set_bit(i, &tx_mask, priv->num_tx_queues) { 431f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 432f19015baSClaudiu Manoil if (likely(priv->tx_queue[i]->txcoalescing)) 433f19015baSClaudiu Manoil gfar_write(baddr + i, priv->tx_queue[i]->txic); 434f19015baSClaudiu Manoil } 435f19015baSClaudiu Manoil 436f19015baSClaudiu Manoil baddr = ®s->rxic0; 437f19015baSClaudiu Manoil for_each_set_bit(i, &rx_mask, priv->num_rx_queues) { 438f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 439f19015baSClaudiu Manoil if (likely(priv->rx_queue[i]->rxcoalescing)) 440f19015baSClaudiu Manoil gfar_write(baddr + i, priv->rx_queue[i]->rxic); 441f19015baSClaudiu Manoil } 442f19015baSClaudiu Manoil } else { 443f19015baSClaudiu Manoil /* Backward compatible case -- even if we enable 444f19015baSClaudiu Manoil * multiple queues, there's only single reg to program 445f19015baSClaudiu Manoil */ 446f19015baSClaudiu Manoil gfar_write(®s->txic, 0); 447f19015baSClaudiu Manoil if (likely(priv->tx_queue[0]->txcoalescing)) 448f19015baSClaudiu Manoil gfar_write(®s->txic, priv->tx_queue[0]->txic); 449f19015baSClaudiu Manoil 450f19015baSClaudiu Manoil gfar_write(®s->rxic, 0); 451f19015baSClaudiu Manoil if (unlikely(priv->rx_queue[0]->rxcoalescing)) 452f19015baSClaudiu Manoil gfar_write(®s->rxic, priv->rx_queue[0]->rxic); 453f19015baSClaudiu Manoil } 454f19015baSClaudiu Manoil } 455f19015baSClaudiu Manoil 456f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv) 457f19015baSClaudiu Manoil { 458f19015baSClaudiu Manoil gfar_configure_coalescing(priv, 0xFF, 0xFF); 459f19015baSClaudiu Manoil } 460f19015baSClaudiu Manoil 461ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev) 462ec21e2ecSJeff Kirsher { 463ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 464ec21e2ecSJeff Kirsher unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0; 465ec21e2ecSJeff Kirsher unsigned long tx_packets = 0, tx_bytes = 0; 4663a2e16c8SJan Ceuleers int i; 467ec21e2ecSJeff Kirsher 468ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 469ec21e2ecSJeff Kirsher rx_packets += priv->rx_queue[i]->stats.rx_packets; 470ec21e2ecSJeff Kirsher rx_bytes += priv->rx_queue[i]->stats.rx_bytes; 471ec21e2ecSJeff Kirsher rx_dropped += priv->rx_queue[i]->stats.rx_dropped; 472ec21e2ecSJeff Kirsher } 473ec21e2ecSJeff Kirsher 474ec21e2ecSJeff Kirsher dev->stats.rx_packets = rx_packets; 475ec21e2ecSJeff Kirsher dev->stats.rx_bytes = rx_bytes; 476ec21e2ecSJeff Kirsher dev->stats.rx_dropped = rx_dropped; 477ec21e2ecSJeff Kirsher 478ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 479ec21e2ecSJeff Kirsher tx_bytes += priv->tx_queue[i]->stats.tx_bytes; 480ec21e2ecSJeff Kirsher tx_packets += priv->tx_queue[i]->stats.tx_packets; 481ec21e2ecSJeff Kirsher } 482ec21e2ecSJeff Kirsher 483ec21e2ecSJeff Kirsher dev->stats.tx_bytes = tx_bytes; 484ec21e2ecSJeff Kirsher dev->stats.tx_packets = tx_packets; 485ec21e2ecSJeff Kirsher 486ec21e2ecSJeff Kirsher return &dev->stats; 487ec21e2ecSJeff Kirsher } 488ec21e2ecSJeff Kirsher 489ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = { 490ec21e2ecSJeff Kirsher .ndo_open = gfar_enet_open, 491ec21e2ecSJeff Kirsher .ndo_start_xmit = gfar_start_xmit, 492ec21e2ecSJeff Kirsher .ndo_stop = gfar_close, 493ec21e2ecSJeff Kirsher .ndo_change_mtu = gfar_change_mtu, 494ec21e2ecSJeff Kirsher .ndo_set_features = gfar_set_features, 495afc4b13dSJiri Pirko .ndo_set_rx_mode = gfar_set_multi, 496ec21e2ecSJeff Kirsher .ndo_tx_timeout = gfar_timeout, 497ec21e2ecSJeff Kirsher .ndo_do_ioctl = gfar_ioctl, 498ec21e2ecSJeff Kirsher .ndo_get_stats = gfar_get_stats, 499ec21e2ecSJeff Kirsher .ndo_set_mac_address = eth_mac_addr, 500ec21e2ecSJeff Kirsher .ndo_validate_addr = eth_validate_addr, 501ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 502ec21e2ecSJeff Kirsher .ndo_poll_controller = gfar_netpoll, 503ec21e2ecSJeff Kirsher #endif 504ec21e2ecSJeff Kirsher }; 505ec21e2ecSJeff Kirsher 506efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv) 507efeddce7SClaudiu Manoil { 508efeddce7SClaudiu Manoil int i; 509efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 510efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 511efeddce7SClaudiu Manoil /* Clear IEVENT */ 512efeddce7SClaudiu Manoil gfar_write(®s->ievent, IEVENT_INIT_CLEAR); 513efeddce7SClaudiu Manoil 514efeddce7SClaudiu Manoil /* Initialize IMASK */ 515efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_INIT_CLEAR); 516efeddce7SClaudiu Manoil } 517efeddce7SClaudiu Manoil } 518efeddce7SClaudiu Manoil 519efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv) 520efeddce7SClaudiu Manoil { 521efeddce7SClaudiu Manoil int i; 522efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 523efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 524efeddce7SClaudiu Manoil /* Unmask the interrupts we look for */ 525efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_DEFAULT); 526efeddce7SClaudiu Manoil } 527efeddce7SClaudiu Manoil } 528efeddce7SClaudiu Manoil 529ec21e2ecSJeff Kirsher void lock_tx_qs(struct gfar_private *priv) 530ec21e2ecSJeff Kirsher { 5313a2e16c8SJan Ceuleers int i; 532ec21e2ecSJeff Kirsher 533ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 534ec21e2ecSJeff Kirsher spin_lock(&priv->tx_queue[i]->txlock); 535ec21e2ecSJeff Kirsher } 536ec21e2ecSJeff Kirsher 537ec21e2ecSJeff Kirsher void unlock_tx_qs(struct gfar_private *priv) 538ec21e2ecSJeff Kirsher { 5393a2e16c8SJan Ceuleers int i; 540ec21e2ecSJeff Kirsher 541ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 542ec21e2ecSJeff Kirsher spin_unlock(&priv->tx_queue[i]->txlock); 543ec21e2ecSJeff Kirsher } 544ec21e2ecSJeff Kirsher 54520862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv) 54620862788SClaudiu Manoil { 54720862788SClaudiu Manoil int i; 54820862788SClaudiu Manoil 54920862788SClaudiu Manoil for (i = 0; i < priv->num_tx_queues; i++) { 55020862788SClaudiu Manoil priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q), 55120862788SClaudiu Manoil GFP_KERNEL); 55220862788SClaudiu Manoil if (!priv->tx_queue[i]) 55320862788SClaudiu Manoil return -ENOMEM; 55420862788SClaudiu Manoil 55520862788SClaudiu Manoil priv->tx_queue[i]->tx_skbuff = NULL; 55620862788SClaudiu Manoil priv->tx_queue[i]->qindex = i; 55720862788SClaudiu Manoil priv->tx_queue[i]->dev = priv->ndev; 55820862788SClaudiu Manoil spin_lock_init(&(priv->tx_queue[i]->txlock)); 55920862788SClaudiu Manoil } 56020862788SClaudiu Manoil return 0; 56120862788SClaudiu Manoil } 56220862788SClaudiu Manoil 56320862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv) 56420862788SClaudiu Manoil { 56520862788SClaudiu Manoil int i; 56620862788SClaudiu Manoil 56720862788SClaudiu Manoil for (i = 0; i < priv->num_rx_queues; i++) { 56820862788SClaudiu Manoil priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q), 56920862788SClaudiu Manoil GFP_KERNEL); 57020862788SClaudiu Manoil if (!priv->rx_queue[i]) 57120862788SClaudiu Manoil return -ENOMEM; 57220862788SClaudiu Manoil 57320862788SClaudiu Manoil priv->rx_queue[i]->rx_skbuff = NULL; 57420862788SClaudiu Manoil priv->rx_queue[i]->qindex = i; 57520862788SClaudiu Manoil priv->rx_queue[i]->dev = priv->ndev; 57620862788SClaudiu Manoil } 57720862788SClaudiu Manoil return 0; 57820862788SClaudiu Manoil } 57920862788SClaudiu Manoil 58020862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv) 581ec21e2ecSJeff Kirsher { 5823a2e16c8SJan Ceuleers int i; 583ec21e2ecSJeff Kirsher 584ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 585ec21e2ecSJeff Kirsher kfree(priv->tx_queue[i]); 586ec21e2ecSJeff Kirsher } 587ec21e2ecSJeff Kirsher 58820862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv) 589ec21e2ecSJeff Kirsher { 5903a2e16c8SJan Ceuleers int i; 591ec21e2ecSJeff Kirsher 592ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 593ec21e2ecSJeff Kirsher kfree(priv->rx_queue[i]); 594ec21e2ecSJeff Kirsher } 595ec21e2ecSJeff Kirsher 596ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv) 597ec21e2ecSJeff Kirsher { 5983a2e16c8SJan Ceuleers int i; 599ec21e2ecSJeff Kirsher 600ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 601ec21e2ecSJeff Kirsher if (priv->gfargrp[i].regs) 602ec21e2ecSJeff Kirsher iounmap(priv->gfargrp[i].regs); 603ec21e2ecSJeff Kirsher } 604ec21e2ecSJeff Kirsher 605ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv) 606ee873fdaSClaudiu Manoil { 607ee873fdaSClaudiu Manoil int i, j; 608ee873fdaSClaudiu Manoil 609ee873fdaSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 610ee873fdaSClaudiu Manoil for (j = 0; j < GFAR_NUM_IRQS; j++) { 611ee873fdaSClaudiu Manoil kfree(priv->gfargrp[i].irqinfo[j]); 612ee873fdaSClaudiu Manoil priv->gfargrp[i].irqinfo[j] = NULL; 613ee873fdaSClaudiu Manoil } 614ee873fdaSClaudiu Manoil 615ee873fdaSClaudiu Manoil free_netdev(priv->ndev); 616ee873fdaSClaudiu Manoil } 617ee873fdaSClaudiu Manoil 618ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv) 619ec21e2ecSJeff Kirsher { 6203a2e16c8SJan Ceuleers int i; 621ec21e2ecSJeff Kirsher 622aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 623aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_rx); 624aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_tx); 625aeb12c5eSClaudiu Manoil } 626ec21e2ecSJeff Kirsher } 627ec21e2ecSJeff Kirsher 628ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv) 629ec21e2ecSJeff Kirsher { 6303a2e16c8SJan Ceuleers int i; 631ec21e2ecSJeff Kirsher 632aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 633aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_rx); 634aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_tx); 635aeb12c5eSClaudiu Manoil } 636ec21e2ecSJeff Kirsher } 637ec21e2ecSJeff Kirsher 638ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np, 639ec21e2ecSJeff Kirsher struct gfar_private *priv, const char *model) 640ec21e2ecSJeff Kirsher { 6415fedcc14SClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps]; 642ee873fdaSClaudiu Manoil int i; 643ee873fdaSClaudiu Manoil 644ee873fdaSClaudiu Manoil for (i = 0; i < GFAR_NUM_IRQS; i++) { 645ee873fdaSClaudiu Manoil grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo), 646ee873fdaSClaudiu Manoil GFP_KERNEL); 647ee873fdaSClaudiu Manoil if (!grp->irqinfo[i]) 648ee873fdaSClaudiu Manoil return -ENOMEM; 649ee873fdaSClaudiu Manoil } 650ec21e2ecSJeff Kirsher 6515fedcc14SClaudiu Manoil grp->regs = of_iomap(np, 0); 6525fedcc14SClaudiu Manoil if (!grp->regs) 653ec21e2ecSJeff Kirsher return -ENOMEM; 654ec21e2ecSJeff Kirsher 655ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0); 656ec21e2ecSJeff Kirsher 657ec21e2ecSJeff Kirsher /* If we aren't the FEC we have multiple interrupts */ 658ec21e2ecSJeff Kirsher if (model && strcasecmp(model, "FEC")) { 659ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1); 660ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2); 661ee873fdaSClaudiu Manoil if (gfar_irq(grp, TX)->irq == NO_IRQ || 662ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq == NO_IRQ || 663ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq == NO_IRQ) 664ec21e2ecSJeff Kirsher return -EINVAL; 665ec21e2ecSJeff Kirsher } 666ec21e2ecSJeff Kirsher 6675fedcc14SClaudiu Manoil grp->priv = priv; 6685fedcc14SClaudiu Manoil spin_lock_init(&grp->grplock); 669ec21e2ecSJeff Kirsher if (priv->mode == MQ_MG_MODE) { 67071ff9e3dSClaudiu Manoil u32 *rxq_mask, *txq_mask; 67171ff9e3dSClaudiu Manoil rxq_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL); 67271ff9e3dSClaudiu Manoil txq_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL); 67371ff9e3dSClaudiu Manoil 67471ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 67571ff9e3dSClaudiu Manoil /* One Q per interrupt group: Q0 to G0, Q1 to G1 */ 67671ff9e3dSClaudiu Manoil grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 67771ff9e3dSClaudiu Manoil grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 67871ff9e3dSClaudiu Manoil } else { /* GFAR_MQ_POLLING */ 67971ff9e3dSClaudiu Manoil grp->rx_bit_map = rxq_mask ? 68071ff9e3dSClaudiu Manoil *rxq_mask : (DEFAULT_MAPPING >> priv->num_grps); 68171ff9e3dSClaudiu Manoil grp->tx_bit_map = txq_mask ? 68271ff9e3dSClaudiu Manoil *txq_mask : (DEFAULT_MAPPING >> priv->num_grps); 68371ff9e3dSClaudiu Manoil } 684ec21e2ecSJeff Kirsher } else { 6855fedcc14SClaudiu Manoil grp->rx_bit_map = 0xFF; 6865fedcc14SClaudiu Manoil grp->tx_bit_map = 0xFF; 687ec21e2ecSJeff Kirsher } 68820862788SClaudiu Manoil 68920862788SClaudiu Manoil /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses 69020862788SClaudiu Manoil * right to left, so we need to revert the 8 bits to get the q index 69120862788SClaudiu Manoil */ 69220862788SClaudiu Manoil grp->rx_bit_map = bitrev8(grp->rx_bit_map); 69320862788SClaudiu Manoil grp->tx_bit_map = bitrev8(grp->tx_bit_map); 69420862788SClaudiu Manoil 69520862788SClaudiu Manoil /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values, 69620862788SClaudiu Manoil * also assign queues to groups 69720862788SClaudiu Manoil */ 69820862788SClaudiu Manoil for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) { 69971ff9e3dSClaudiu Manoil if (!grp->rx_queue) 70071ff9e3dSClaudiu Manoil grp->rx_queue = priv->rx_queue[i]; 70120862788SClaudiu Manoil grp->num_rx_queues++; 70220862788SClaudiu Manoil grp->rstat |= (RSTAT_CLEAR_RHALT >> i); 70320862788SClaudiu Manoil priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i); 70420862788SClaudiu Manoil priv->rx_queue[i]->grp = grp; 70520862788SClaudiu Manoil } 70620862788SClaudiu Manoil 70720862788SClaudiu Manoil for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) { 70871ff9e3dSClaudiu Manoil if (!grp->tx_queue) 70971ff9e3dSClaudiu Manoil grp->tx_queue = priv->tx_queue[i]; 71020862788SClaudiu Manoil grp->num_tx_queues++; 71120862788SClaudiu Manoil grp->tstat |= (TSTAT_CLEAR_THALT >> i); 71220862788SClaudiu Manoil priv->tqueue |= (TQUEUE_EN0 >> i); 71320862788SClaudiu Manoil priv->tx_queue[i]->grp = grp; 71420862788SClaudiu Manoil } 71520862788SClaudiu Manoil 716ec21e2ecSJeff Kirsher priv->num_grps++; 717ec21e2ecSJeff Kirsher 718ec21e2ecSJeff Kirsher return 0; 719ec21e2ecSJeff Kirsher } 720ec21e2ecSJeff Kirsher 721ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev) 722ec21e2ecSJeff Kirsher { 723ec21e2ecSJeff Kirsher const char *model; 724ec21e2ecSJeff Kirsher const char *ctype; 725ec21e2ecSJeff Kirsher const void *mac_addr; 726ec21e2ecSJeff Kirsher int err = 0, i; 727ec21e2ecSJeff Kirsher struct net_device *dev = NULL; 728ec21e2ecSJeff Kirsher struct gfar_private *priv = NULL; 729ec21e2ecSJeff Kirsher struct device_node *np = ofdev->dev.of_node; 730ec21e2ecSJeff Kirsher struct device_node *child = NULL; 731ec21e2ecSJeff Kirsher const u32 *stash; 732ec21e2ecSJeff Kirsher const u32 *stash_len; 733ec21e2ecSJeff Kirsher const u32 *stash_idx; 734ec21e2ecSJeff Kirsher unsigned int num_tx_qs, num_rx_qs; 735ec21e2ecSJeff Kirsher u32 *tx_queues, *rx_queues; 736b338ce27SClaudiu Manoil unsigned short mode, poll_mode; 737ec21e2ecSJeff Kirsher 738ec21e2ecSJeff Kirsher if (!np || !of_device_is_available(np)) 739ec21e2ecSJeff Kirsher return -ENODEV; 740ec21e2ecSJeff Kirsher 741b338ce27SClaudiu Manoil if (of_device_is_compatible(np, "fsl,etsec2")) { 742b338ce27SClaudiu Manoil mode = MQ_MG_MODE; 743b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 744b338ce27SClaudiu Manoil } else { 745b338ce27SClaudiu Manoil mode = SQ_SG_MODE; 746b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 747b338ce27SClaudiu Manoil } 748b338ce27SClaudiu Manoil 74971ff9e3dSClaudiu Manoil /* parse the num of HW tx and rx queues */ 750ec21e2ecSJeff Kirsher tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL); 75171ff9e3dSClaudiu Manoil rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL); 75271ff9e3dSClaudiu Manoil 753b338ce27SClaudiu Manoil if (mode == SQ_SG_MODE) { 75471ff9e3dSClaudiu Manoil num_tx_qs = 1; 75571ff9e3dSClaudiu Manoil num_rx_qs = 1; 75671ff9e3dSClaudiu Manoil } else { /* MQ_MG_MODE */ 757b338ce27SClaudiu Manoil if (poll_mode == GFAR_SQ_POLLING) { 758b338ce27SClaudiu Manoil num_tx_qs = 2; /* one txq per int group */ 759b338ce27SClaudiu Manoil num_rx_qs = 2; /* one rxq per int group */ 76071ff9e3dSClaudiu Manoil } else { /* GFAR_MQ_POLLING */ 761ec21e2ecSJeff Kirsher num_tx_qs = tx_queues ? *tx_queues : 1; 76271ff9e3dSClaudiu Manoil num_rx_qs = rx_queues ? *rx_queues : 1; 76371ff9e3dSClaudiu Manoil } 76471ff9e3dSClaudiu Manoil } 765ec21e2ecSJeff Kirsher 766ec21e2ecSJeff Kirsher if (num_tx_qs > MAX_TX_QS) { 767ec21e2ecSJeff Kirsher pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n", 768ec21e2ecSJeff Kirsher num_tx_qs, MAX_TX_QS); 769ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 770ec21e2ecSJeff Kirsher return -EINVAL; 771ec21e2ecSJeff Kirsher } 772ec21e2ecSJeff Kirsher 773ec21e2ecSJeff Kirsher if (num_rx_qs > MAX_RX_QS) { 774ec21e2ecSJeff Kirsher pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n", 775ec21e2ecSJeff Kirsher num_rx_qs, MAX_RX_QS); 776ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 777ec21e2ecSJeff Kirsher return -EINVAL; 778ec21e2ecSJeff Kirsher } 779ec21e2ecSJeff Kirsher 780ec21e2ecSJeff Kirsher *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs); 781ec21e2ecSJeff Kirsher dev = *pdev; 782ec21e2ecSJeff Kirsher if (NULL == dev) 783ec21e2ecSJeff Kirsher return -ENOMEM; 784ec21e2ecSJeff Kirsher 785ec21e2ecSJeff Kirsher priv = netdev_priv(dev); 786ec21e2ecSJeff Kirsher priv->ndev = dev; 787ec21e2ecSJeff Kirsher 788b338ce27SClaudiu Manoil priv->mode = mode; 789b338ce27SClaudiu Manoil priv->poll_mode = poll_mode; 790b338ce27SClaudiu Manoil 791ec21e2ecSJeff Kirsher priv->num_tx_queues = num_tx_qs; 792ec21e2ecSJeff Kirsher netif_set_real_num_rx_queues(dev, num_rx_qs); 793ec21e2ecSJeff Kirsher priv->num_rx_queues = num_rx_qs; 79420862788SClaudiu Manoil 79520862788SClaudiu Manoil err = gfar_alloc_tx_queues(priv); 79620862788SClaudiu Manoil if (err) 79720862788SClaudiu Manoil goto tx_alloc_failed; 79820862788SClaudiu Manoil 79920862788SClaudiu Manoil err = gfar_alloc_rx_queues(priv); 80020862788SClaudiu Manoil if (err) 80120862788SClaudiu Manoil goto rx_alloc_failed; 802ec21e2ecSJeff Kirsher 803ec21e2ecSJeff Kirsher /* Init Rx queue filer rule set linked list */ 804ec21e2ecSJeff Kirsher INIT_LIST_HEAD(&priv->rx_list.list); 805ec21e2ecSJeff Kirsher priv->rx_list.count = 0; 806ec21e2ecSJeff Kirsher mutex_init(&priv->rx_queue_access); 807ec21e2ecSJeff Kirsher 808ec21e2ecSJeff Kirsher model = of_get_property(np, "model", NULL); 809ec21e2ecSJeff Kirsher 810ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 811ec21e2ecSJeff Kirsher priv->gfargrp[i].regs = NULL; 812ec21e2ecSJeff Kirsher 813ec21e2ecSJeff Kirsher /* Parse and initialize group specific information */ 814b338ce27SClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 815ec21e2ecSJeff Kirsher for_each_child_of_node(np, child) { 816ec21e2ecSJeff Kirsher err = gfar_parse_group(child, priv, model); 817ec21e2ecSJeff Kirsher if (err) 818ec21e2ecSJeff Kirsher goto err_grp_init; 819ec21e2ecSJeff Kirsher } 820b338ce27SClaudiu Manoil } else { /* SQ_SG_MODE */ 821ec21e2ecSJeff Kirsher err = gfar_parse_group(np, priv, model); 822ec21e2ecSJeff Kirsher if (err) 823ec21e2ecSJeff Kirsher goto err_grp_init; 824ec21e2ecSJeff Kirsher } 825ec21e2ecSJeff Kirsher 826ec21e2ecSJeff Kirsher stash = of_get_property(np, "bd-stash", NULL); 827ec21e2ecSJeff Kirsher 828ec21e2ecSJeff Kirsher if (stash) { 829ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING; 830ec21e2ecSJeff Kirsher priv->bd_stash_en = 1; 831ec21e2ecSJeff Kirsher } 832ec21e2ecSJeff Kirsher 833ec21e2ecSJeff Kirsher stash_len = of_get_property(np, "rx-stash-len", NULL); 834ec21e2ecSJeff Kirsher 835ec21e2ecSJeff Kirsher if (stash_len) 836ec21e2ecSJeff Kirsher priv->rx_stash_size = *stash_len; 837ec21e2ecSJeff Kirsher 838ec21e2ecSJeff Kirsher stash_idx = of_get_property(np, "rx-stash-idx", NULL); 839ec21e2ecSJeff Kirsher 840ec21e2ecSJeff Kirsher if (stash_idx) 841ec21e2ecSJeff Kirsher priv->rx_stash_index = *stash_idx; 842ec21e2ecSJeff Kirsher 843ec21e2ecSJeff Kirsher if (stash_len || stash_idx) 844ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING; 845ec21e2ecSJeff Kirsher 846ec21e2ecSJeff Kirsher mac_addr = of_get_mac_address(np); 847bc4598bcSJan Ceuleers 848ec21e2ecSJeff Kirsher if (mac_addr) 8496a3c910cSJoe Perches memcpy(dev->dev_addr, mac_addr, ETH_ALEN); 850ec21e2ecSJeff Kirsher 851ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "TSEC")) 85234018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 853ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 854ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 855ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR; 856bc4598bcSJan Ceuleers 857ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "eTSEC")) 85834018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 859ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 860ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 861ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR | 862ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_CSUM | 863ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_VLAN | 864ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MAGIC_PACKET | 865ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_EXTENDED_HASH | 866ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_TIMER; 867ec21e2ecSJeff Kirsher 868ec21e2ecSJeff Kirsher ctype = of_get_property(np, "phy-connection-type", NULL); 869ec21e2ecSJeff Kirsher 870ec21e2ecSJeff Kirsher /* We only care about rgmii-id. The rest are autodetected */ 871ec21e2ecSJeff Kirsher if (ctype && !strcmp(ctype, "rgmii-id")) 872ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_RGMII_ID; 873ec21e2ecSJeff Kirsher else 874ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_MII; 875ec21e2ecSJeff Kirsher 876ec21e2ecSJeff Kirsher if (of_get_property(np, "fsl,magic-packet", NULL)) 877ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET; 878ec21e2ecSJeff Kirsher 879ec21e2ecSJeff Kirsher priv->phy_node = of_parse_phandle(np, "phy-handle", 0); 880ec21e2ecSJeff Kirsher 881ec21e2ecSJeff Kirsher /* Find the TBI PHY. If it's not there, we don't support SGMII */ 882ec21e2ecSJeff Kirsher priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0); 883ec21e2ecSJeff Kirsher 884ec21e2ecSJeff Kirsher return 0; 885ec21e2ecSJeff Kirsher 886ec21e2ecSJeff Kirsher err_grp_init: 887ec21e2ecSJeff Kirsher unmap_group_regs(priv); 88820862788SClaudiu Manoil rx_alloc_failed: 88920862788SClaudiu Manoil gfar_free_rx_queues(priv); 89020862788SClaudiu Manoil tx_alloc_failed: 89120862788SClaudiu Manoil gfar_free_tx_queues(priv); 892ee873fdaSClaudiu Manoil free_gfar_dev(priv); 893ec21e2ecSJeff Kirsher return err; 894ec21e2ecSJeff Kirsher } 895ec21e2ecSJeff Kirsher 896ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr) 897ec21e2ecSJeff Kirsher { 898ec21e2ecSJeff Kirsher struct hwtstamp_config config; 899ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(netdev); 900ec21e2ecSJeff Kirsher 901ec21e2ecSJeff Kirsher if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 902ec21e2ecSJeff Kirsher return -EFAULT; 903ec21e2ecSJeff Kirsher 904ec21e2ecSJeff Kirsher /* reserved for future extensions */ 905ec21e2ecSJeff Kirsher if (config.flags) 906ec21e2ecSJeff Kirsher return -EINVAL; 907ec21e2ecSJeff Kirsher 908ec21e2ecSJeff Kirsher switch (config.tx_type) { 909ec21e2ecSJeff Kirsher case HWTSTAMP_TX_OFF: 910ec21e2ecSJeff Kirsher priv->hwts_tx_en = 0; 911ec21e2ecSJeff Kirsher break; 912ec21e2ecSJeff Kirsher case HWTSTAMP_TX_ON: 913ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 914ec21e2ecSJeff Kirsher return -ERANGE; 915ec21e2ecSJeff Kirsher priv->hwts_tx_en = 1; 916ec21e2ecSJeff Kirsher break; 917ec21e2ecSJeff Kirsher default: 918ec21e2ecSJeff Kirsher return -ERANGE; 919ec21e2ecSJeff Kirsher } 920ec21e2ecSJeff Kirsher 921ec21e2ecSJeff Kirsher switch (config.rx_filter) { 922ec21e2ecSJeff Kirsher case HWTSTAMP_FILTER_NONE: 923ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 924ec21e2ecSJeff Kirsher priv->hwts_rx_en = 0; 9250851133bSClaudiu Manoil reset_gfar(netdev); 926ec21e2ecSJeff Kirsher } 927ec21e2ecSJeff Kirsher break; 928ec21e2ecSJeff Kirsher default: 929ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 930ec21e2ecSJeff Kirsher return -ERANGE; 931ec21e2ecSJeff Kirsher if (!priv->hwts_rx_en) { 932ec21e2ecSJeff Kirsher priv->hwts_rx_en = 1; 9330851133bSClaudiu Manoil reset_gfar(netdev); 934ec21e2ecSJeff Kirsher } 935ec21e2ecSJeff Kirsher config.rx_filter = HWTSTAMP_FILTER_ALL; 936ec21e2ecSJeff Kirsher break; 937ec21e2ecSJeff Kirsher } 938ec21e2ecSJeff Kirsher 939ec21e2ecSJeff Kirsher return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 940ec21e2ecSJeff Kirsher -EFAULT : 0; 941ec21e2ecSJeff Kirsher } 942ec21e2ecSJeff Kirsher 943ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr) 944ca0c88c2SBen Hutchings { 945ca0c88c2SBen Hutchings struct hwtstamp_config config; 946ca0c88c2SBen Hutchings struct gfar_private *priv = netdev_priv(netdev); 947ca0c88c2SBen Hutchings 948ca0c88c2SBen Hutchings config.flags = 0; 949ca0c88c2SBen Hutchings config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF; 950ca0c88c2SBen Hutchings config.rx_filter = (priv->hwts_rx_en ? 951ca0c88c2SBen Hutchings HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE); 952ca0c88c2SBen Hutchings 953ca0c88c2SBen Hutchings return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 954ca0c88c2SBen Hutchings -EFAULT : 0; 955ca0c88c2SBen Hutchings } 956ca0c88c2SBen Hutchings 957ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) 958ec21e2ecSJeff Kirsher { 959ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 960ec21e2ecSJeff Kirsher 961ec21e2ecSJeff Kirsher if (!netif_running(dev)) 962ec21e2ecSJeff Kirsher return -EINVAL; 963ec21e2ecSJeff Kirsher 964ec21e2ecSJeff Kirsher if (cmd == SIOCSHWTSTAMP) 965ca0c88c2SBen Hutchings return gfar_hwtstamp_set(dev, rq); 966ca0c88c2SBen Hutchings if (cmd == SIOCGHWTSTAMP) 967ca0c88c2SBen Hutchings return gfar_hwtstamp_get(dev, rq); 968ec21e2ecSJeff Kirsher 969ec21e2ecSJeff Kirsher if (!priv->phydev) 970ec21e2ecSJeff Kirsher return -ENODEV; 971ec21e2ecSJeff Kirsher 972ec21e2ecSJeff Kirsher return phy_mii_ioctl(priv->phydev, rq, cmd); 973ec21e2ecSJeff Kirsher } 974ec21e2ecSJeff Kirsher 975ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar, 976ec21e2ecSJeff Kirsher u32 class) 977ec21e2ecSJeff Kirsher { 978ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 979ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 980ec21e2ecSJeff Kirsher 981ec21e2ecSJeff Kirsher rqfar--; 982ec21e2ecSJeff Kirsher rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT; 983ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 984ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 985ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 986ec21e2ecSJeff Kirsher 987ec21e2ecSJeff Kirsher rqfar--; 988ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 989ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 990ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 991ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 992ec21e2ecSJeff Kirsher 993ec21e2ecSJeff Kirsher rqfar--; 994ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND; 995ec21e2ecSJeff Kirsher rqfpr = class; 996ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 997ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 998ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 999ec21e2ecSJeff Kirsher 1000ec21e2ecSJeff Kirsher rqfar--; 1001ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND; 1002ec21e2ecSJeff Kirsher rqfpr = class; 1003ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1004ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1005ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1006ec21e2ecSJeff Kirsher 1007ec21e2ecSJeff Kirsher return rqfar; 1008ec21e2ecSJeff Kirsher } 1009ec21e2ecSJeff Kirsher 1010ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv) 1011ec21e2ecSJeff Kirsher { 1012ec21e2ecSJeff Kirsher int i = 0x0; 1013ec21e2ecSJeff Kirsher u32 rqfar = MAX_FILER_IDX; 1014ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 1015ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 1016ec21e2ecSJeff Kirsher 1017ec21e2ecSJeff Kirsher /* Default rule */ 1018ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_MATCH; 1019ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1020ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1021ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1022ec21e2ecSJeff Kirsher 1023ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6); 1024ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP); 1025ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP); 1026ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4); 1027ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP); 1028ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP); 1029ec21e2ecSJeff Kirsher 1030ec21e2ecSJeff Kirsher /* cur_filer_idx indicated the first non-masked rule */ 1031ec21e2ecSJeff Kirsher priv->cur_filer_idx = rqfar; 1032ec21e2ecSJeff Kirsher 1033ec21e2ecSJeff Kirsher /* Rest are masked rules */ 1034ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 1035ec21e2ecSJeff Kirsher for (i = 0; i < rqfar; i++) { 1036ec21e2ecSJeff Kirsher priv->ftp_rqfcr[i] = rqfcr; 1037ec21e2ecSJeff Kirsher priv->ftp_rqfpr[i] = rqfpr; 1038ec21e2ecSJeff Kirsher gfar_write_filer(priv, i, rqfcr, rqfpr); 1039ec21e2ecSJeff Kirsher } 1040ec21e2ecSJeff Kirsher } 1041ec21e2ecSJeff Kirsher 10422969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv) 1043ec21e2ecSJeff Kirsher { 1044ec21e2ecSJeff Kirsher unsigned int pvr = mfspr(SPRN_PVR); 1045ec21e2ecSJeff Kirsher unsigned int svr = mfspr(SPRN_SVR); 1046ec21e2ecSJeff Kirsher unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */ 1047ec21e2ecSJeff Kirsher unsigned int rev = svr & 0xffff; 1048ec21e2ecSJeff Kirsher 1049ec21e2ecSJeff Kirsher /* MPC8313 Rev 2.0 and higher; All MPC837x */ 1050ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) || 1051ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1052ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_74; 1053ec21e2ecSJeff Kirsher 1054ec21e2ecSJeff Kirsher /* MPC8313 and MPC837x all rev */ 1055ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0) || 1056ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1057ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_76; 1058ec21e2ecSJeff Kirsher 10592969b1f7SClaudiu Manoil /* MPC8313 Rev < 2.0 */ 10602969b1f7SClaudiu Manoil if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) 1061ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_12; 10622969b1f7SClaudiu Manoil } 10632969b1f7SClaudiu Manoil 10642969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv) 10652969b1f7SClaudiu Manoil { 10662969b1f7SClaudiu Manoil unsigned int svr = mfspr(SPRN_SVR); 10672969b1f7SClaudiu Manoil 10682969b1f7SClaudiu Manoil if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20)) 10692969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_12; 107053fad773SClaudiu Manoil if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) || 107153fad773SClaudiu Manoil ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20))) 107253fad773SClaudiu Manoil priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */ 10732969b1f7SClaudiu Manoil } 10742969b1f7SClaudiu Manoil 10752969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv) 10762969b1f7SClaudiu Manoil { 10772969b1f7SClaudiu Manoil struct device *dev = &priv->ofdev->dev; 10782969b1f7SClaudiu Manoil 10792969b1f7SClaudiu Manoil /* no plans to fix */ 10802969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_A002; 10812969b1f7SClaudiu Manoil 10822969b1f7SClaudiu Manoil if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2)) 10832969b1f7SClaudiu Manoil __gfar_detect_errata_85xx(priv); 10842969b1f7SClaudiu Manoil else /* non-mpc85xx parts, i.e. e300 core based */ 10852969b1f7SClaudiu Manoil __gfar_detect_errata_83xx(priv); 1086ec21e2ecSJeff Kirsher 1087ec21e2ecSJeff Kirsher if (priv->errata) 1088ec21e2ecSJeff Kirsher dev_info(dev, "enabled errata workarounds, flags: 0x%x\n", 1089ec21e2ecSJeff Kirsher priv->errata); 1090ec21e2ecSJeff Kirsher } 1091ec21e2ecSJeff Kirsher 10920851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv) 1093ec21e2ecSJeff Kirsher { 109420862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1095a328ac92SClaudiu Manoil u32 tempval; 1096ec21e2ecSJeff Kirsher 1097ec21e2ecSJeff Kirsher /* Reset MAC layer */ 1098ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, MACCFG1_SOFT_RESET); 1099ec21e2ecSJeff Kirsher 1100ec21e2ecSJeff Kirsher /* We need to delay at least 3 TX clocks */ 1101a328ac92SClaudiu Manoil udelay(3); 1102ec21e2ecSJeff Kirsher 110323402bddSClaudiu Manoil /* the soft reset bit is not self-resetting, so we need to 110423402bddSClaudiu Manoil * clear it before resuming normal operation 110523402bddSClaudiu Manoil */ 110620862788SClaudiu Manoil gfar_write(®s->maccfg1, 0); 1107ec21e2ecSJeff Kirsher 1108a328ac92SClaudiu Manoil udelay(3); 1109a328ac92SClaudiu Manoil 111088302648SClaudiu Manoil /* Compute rx_buff_size based on config flags */ 111188302648SClaudiu Manoil gfar_rx_buff_size_config(priv); 111288302648SClaudiu Manoil 111388302648SClaudiu Manoil /* Initialize the max receive frame/buffer lengths */ 111488302648SClaudiu Manoil gfar_write(®s->maxfrm, priv->rx_buffer_size); 1115a328ac92SClaudiu Manoil gfar_write(®s->mrblr, priv->rx_buffer_size); 1116a328ac92SClaudiu Manoil 1117a328ac92SClaudiu Manoil /* Initialize the Minimum Frame Length Register */ 1118a328ac92SClaudiu Manoil gfar_write(®s->minflr, MINFLR_INIT_SETTINGS); 1119a328ac92SClaudiu Manoil 1120ec21e2ecSJeff Kirsher /* Initialize MACCFG2. */ 1121ec21e2ecSJeff Kirsher tempval = MACCFG2_INIT_SETTINGS; 112288302648SClaudiu Manoil 112388302648SClaudiu Manoil /* If the mtu is larger than the max size for standard 112488302648SClaudiu Manoil * ethernet frames (ie, a jumbo frame), then set maccfg2 112588302648SClaudiu Manoil * to allow huge frames, and to check the length 112688302648SClaudiu Manoil */ 112788302648SClaudiu Manoil if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE || 112888302648SClaudiu Manoil gfar_has_errata(priv, GFAR_ERRATA_74)) 1129ec21e2ecSJeff Kirsher tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK; 113088302648SClaudiu Manoil 1131ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1132ec21e2ecSJeff Kirsher 1133a328ac92SClaudiu Manoil /* Clear mac addr hash registers */ 1134a328ac92SClaudiu Manoil gfar_write(®s->igaddr0, 0); 1135a328ac92SClaudiu Manoil gfar_write(®s->igaddr1, 0); 1136a328ac92SClaudiu Manoil gfar_write(®s->igaddr2, 0); 1137a328ac92SClaudiu Manoil gfar_write(®s->igaddr3, 0); 1138a328ac92SClaudiu Manoil gfar_write(®s->igaddr4, 0); 1139a328ac92SClaudiu Manoil gfar_write(®s->igaddr5, 0); 1140a328ac92SClaudiu Manoil gfar_write(®s->igaddr6, 0); 1141a328ac92SClaudiu Manoil gfar_write(®s->igaddr7, 0); 1142a328ac92SClaudiu Manoil 1143a328ac92SClaudiu Manoil gfar_write(®s->gaddr0, 0); 1144a328ac92SClaudiu Manoil gfar_write(®s->gaddr1, 0); 1145a328ac92SClaudiu Manoil gfar_write(®s->gaddr2, 0); 1146a328ac92SClaudiu Manoil gfar_write(®s->gaddr3, 0); 1147a328ac92SClaudiu Manoil gfar_write(®s->gaddr4, 0); 1148a328ac92SClaudiu Manoil gfar_write(®s->gaddr5, 0); 1149a328ac92SClaudiu Manoil gfar_write(®s->gaddr6, 0); 1150a328ac92SClaudiu Manoil gfar_write(®s->gaddr7, 0); 1151a328ac92SClaudiu Manoil 1152a328ac92SClaudiu Manoil if (priv->extended_hash) 1153a328ac92SClaudiu Manoil gfar_clear_exact_match(priv->ndev); 1154a328ac92SClaudiu Manoil 1155a328ac92SClaudiu Manoil gfar_mac_rx_config(priv); 1156a328ac92SClaudiu Manoil 1157a328ac92SClaudiu Manoil gfar_mac_tx_config(priv); 1158a328ac92SClaudiu Manoil 1159a328ac92SClaudiu Manoil gfar_set_mac_address(priv->ndev); 1160a328ac92SClaudiu Manoil 1161a328ac92SClaudiu Manoil gfar_set_multi(priv->ndev); 1162a328ac92SClaudiu Manoil 1163a328ac92SClaudiu Manoil /* clear ievent and imask before configuring coalescing */ 1164a328ac92SClaudiu Manoil gfar_ints_disable(priv); 1165a328ac92SClaudiu Manoil 1166a328ac92SClaudiu Manoil /* Configure the coalescing support */ 1167a328ac92SClaudiu Manoil gfar_configure_coalescing_all(priv); 1168a328ac92SClaudiu Manoil } 1169a328ac92SClaudiu Manoil 1170a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv) 1171a328ac92SClaudiu Manoil { 1172a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1173a328ac92SClaudiu Manoil u32 attrs; 1174a328ac92SClaudiu Manoil 1175a328ac92SClaudiu Manoil /* Stop the DMA engine now, in case it was running before 1176a328ac92SClaudiu Manoil * (The firmware could have used it, and left it running). 1177a328ac92SClaudiu Manoil */ 1178a328ac92SClaudiu Manoil gfar_halt(priv); 1179a328ac92SClaudiu Manoil 1180a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1181a328ac92SClaudiu Manoil 1182a328ac92SClaudiu Manoil /* Zero out the rmon mib registers if it has them */ 1183a328ac92SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) { 1184a328ac92SClaudiu Manoil memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib)); 1185a328ac92SClaudiu Manoil 1186a328ac92SClaudiu Manoil /* Mask off the CAM interrupts */ 1187a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam1, 0xffffffff); 1188a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam2, 0xffffffff); 1189a328ac92SClaudiu Manoil } 1190a328ac92SClaudiu Manoil 1191ec21e2ecSJeff Kirsher /* Initialize ECNTRL */ 1192ec21e2ecSJeff Kirsher gfar_write(®s->ecntrl, ECNTRL_INIT_SETTINGS); 1193ec21e2ecSJeff Kirsher 119434018fd4SClaudiu Manoil /* Set the extraction length and index */ 119534018fd4SClaudiu Manoil attrs = ATTRELI_EL(priv->rx_stash_size) | 119634018fd4SClaudiu Manoil ATTRELI_EI(priv->rx_stash_index); 119734018fd4SClaudiu Manoil 119834018fd4SClaudiu Manoil gfar_write(®s->attreli, attrs); 119934018fd4SClaudiu Manoil 120034018fd4SClaudiu Manoil /* Start with defaults, and add stashing 120134018fd4SClaudiu Manoil * depending on driver parameters 120234018fd4SClaudiu Manoil */ 120334018fd4SClaudiu Manoil attrs = ATTR_INIT_SETTINGS; 120434018fd4SClaudiu Manoil 120534018fd4SClaudiu Manoil if (priv->bd_stash_en) 120634018fd4SClaudiu Manoil attrs |= ATTR_BDSTASH; 120734018fd4SClaudiu Manoil 120834018fd4SClaudiu Manoil if (priv->rx_stash_size != 0) 120934018fd4SClaudiu Manoil attrs |= ATTR_BUFSTASH; 121034018fd4SClaudiu Manoil 121134018fd4SClaudiu Manoil gfar_write(®s->attr, attrs); 121234018fd4SClaudiu Manoil 121334018fd4SClaudiu Manoil /* FIFO configs */ 121434018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_thr, DEFAULT_FIFO_TX_THR); 121534018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE); 121634018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF); 121734018fd4SClaudiu Manoil 121820862788SClaudiu Manoil /* Program the interrupt steering regs, only for MG devices */ 121920862788SClaudiu Manoil if (priv->num_grps > 1) 122020862788SClaudiu Manoil gfar_write_isrg(priv); 1221ec21e2ecSJeff Kirsher } 1222ec21e2ecSJeff Kirsher 122320862788SClaudiu Manoil static void __init gfar_init_addr_hash_table(struct gfar_private *priv) 122420862788SClaudiu Manoil { 122520862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1226ec21e2ecSJeff Kirsher 1227ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) { 1228ec21e2ecSJeff Kirsher priv->extended_hash = 1; 1229ec21e2ecSJeff Kirsher priv->hash_width = 9; 1230ec21e2ecSJeff Kirsher 1231ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->igaddr0; 1232ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->igaddr1; 1233ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->igaddr2; 1234ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->igaddr3; 1235ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->igaddr4; 1236ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->igaddr5; 1237ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->igaddr6; 1238ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->igaddr7; 1239ec21e2ecSJeff Kirsher priv->hash_regs[8] = ®s->gaddr0; 1240ec21e2ecSJeff Kirsher priv->hash_regs[9] = ®s->gaddr1; 1241ec21e2ecSJeff Kirsher priv->hash_regs[10] = ®s->gaddr2; 1242ec21e2ecSJeff Kirsher priv->hash_regs[11] = ®s->gaddr3; 1243ec21e2ecSJeff Kirsher priv->hash_regs[12] = ®s->gaddr4; 1244ec21e2ecSJeff Kirsher priv->hash_regs[13] = ®s->gaddr5; 1245ec21e2ecSJeff Kirsher priv->hash_regs[14] = ®s->gaddr6; 1246ec21e2ecSJeff Kirsher priv->hash_regs[15] = ®s->gaddr7; 1247ec21e2ecSJeff Kirsher 1248ec21e2ecSJeff Kirsher } else { 1249ec21e2ecSJeff Kirsher priv->extended_hash = 0; 1250ec21e2ecSJeff Kirsher priv->hash_width = 8; 1251ec21e2ecSJeff Kirsher 1252ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->gaddr0; 1253ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->gaddr1; 1254ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->gaddr2; 1255ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->gaddr3; 1256ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->gaddr4; 1257ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->gaddr5; 1258ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->gaddr6; 1259ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->gaddr7; 1260ec21e2ecSJeff Kirsher } 126120862788SClaudiu Manoil } 126220862788SClaudiu Manoil 126320862788SClaudiu Manoil /* Set up the ethernet device structure, private data, 126420862788SClaudiu Manoil * and anything else we need before we start 126520862788SClaudiu Manoil */ 126620862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev) 126720862788SClaudiu Manoil { 126820862788SClaudiu Manoil struct net_device *dev = NULL; 126920862788SClaudiu Manoil struct gfar_private *priv = NULL; 127020862788SClaudiu Manoil int err = 0, i; 127120862788SClaudiu Manoil 127220862788SClaudiu Manoil err = gfar_of_init(ofdev, &dev); 127320862788SClaudiu Manoil 127420862788SClaudiu Manoil if (err) 127520862788SClaudiu Manoil return err; 127620862788SClaudiu Manoil 127720862788SClaudiu Manoil priv = netdev_priv(dev); 127820862788SClaudiu Manoil priv->ndev = dev; 127920862788SClaudiu Manoil priv->ofdev = ofdev; 128020862788SClaudiu Manoil priv->dev = &ofdev->dev; 128120862788SClaudiu Manoil SET_NETDEV_DEV(dev, &ofdev->dev); 128220862788SClaudiu Manoil 128320862788SClaudiu Manoil spin_lock_init(&priv->bflock); 128420862788SClaudiu Manoil INIT_WORK(&priv->reset_task, gfar_reset_task); 128520862788SClaudiu Manoil 128620862788SClaudiu Manoil platform_set_drvdata(ofdev, priv); 128720862788SClaudiu Manoil 128820862788SClaudiu Manoil gfar_detect_errata(priv); 128920862788SClaudiu Manoil 129020862788SClaudiu Manoil /* Set the dev->base_addr to the gfar reg region */ 129120862788SClaudiu Manoil dev->base_addr = (unsigned long) priv->gfargrp[0].regs; 129220862788SClaudiu Manoil 129320862788SClaudiu Manoil /* Fill in the dev structure */ 129420862788SClaudiu Manoil dev->watchdog_timeo = TX_TIMEOUT; 129520862788SClaudiu Manoil dev->mtu = 1500; 129620862788SClaudiu Manoil dev->netdev_ops = &gfar_netdev_ops; 129720862788SClaudiu Manoil dev->ethtool_ops = &gfar_ethtool_ops; 129820862788SClaudiu Manoil 129920862788SClaudiu Manoil /* Register for napi ...We are registering NAPI for each grp */ 1300aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 130171ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 130271ff9e3dSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 130371ff9e3dSClaudiu Manoil gfar_poll_rx_sq, GFAR_DEV_WEIGHT); 130471ff9e3dSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_tx, 130571ff9e3dSClaudiu Manoil gfar_poll_tx_sq, 2); 130671ff9e3dSClaudiu Manoil } else { 1307aeb12c5eSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 1308aeb12c5eSClaudiu Manoil gfar_poll_rx, GFAR_DEV_WEIGHT); 1309aeb12c5eSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_tx, 1310aeb12c5eSClaudiu Manoil gfar_poll_tx, 2); 1311aeb12c5eSClaudiu Manoil } 1312aeb12c5eSClaudiu Manoil } 131320862788SClaudiu Manoil 131420862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) { 131520862788SClaudiu Manoil dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG | 131620862788SClaudiu Manoil NETIF_F_RXCSUM; 131720862788SClaudiu Manoil dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | 131820862788SClaudiu Manoil NETIF_F_RXCSUM | NETIF_F_HIGHDMA; 131920862788SClaudiu Manoil } 132020862788SClaudiu Manoil 132120862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) { 132220862788SClaudiu Manoil dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | 132320862788SClaudiu Manoil NETIF_F_HW_VLAN_CTAG_RX; 132420862788SClaudiu Manoil dev->features |= NETIF_F_HW_VLAN_CTAG_RX; 132520862788SClaudiu Manoil } 132620862788SClaudiu Manoil 132720862788SClaudiu Manoil gfar_init_addr_hash_table(priv); 1328ec21e2ecSJeff Kirsher 1329532c37bcSClaudiu Manoil /* Insert receive time stamps into padding alignment bytes */ 1330532c37bcSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1331532c37bcSClaudiu Manoil priv->padding = 8; 1332ec21e2ecSJeff Kirsher 1333ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_IP_CSUM || 1334ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1335bee9e58cSWu Jiajun-B06378 dev->needed_headroom = GMAC_FCB_LEN; 1336ec21e2ecSJeff Kirsher 1337ec21e2ecSJeff Kirsher priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE; 1338ec21e2ecSJeff Kirsher 1339ec21e2ecSJeff Kirsher /* Initializing some of the rx/tx queue level parameters */ 1340ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1341ec21e2ecSJeff Kirsher priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE; 1342ec21e2ecSJeff Kirsher priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE; 1343ec21e2ecSJeff Kirsher priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE; 1344ec21e2ecSJeff Kirsher priv->tx_queue[i]->txic = DEFAULT_TXIC; 1345ec21e2ecSJeff Kirsher } 1346ec21e2ecSJeff Kirsher 1347ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1348ec21e2ecSJeff Kirsher priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE; 1349ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE; 1350ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxic = DEFAULT_RXIC; 1351ec21e2ecSJeff Kirsher } 1352ec21e2ecSJeff Kirsher 1353ec21e2ecSJeff Kirsher /* always enable rx filer */ 1354ec21e2ecSJeff Kirsher priv->rx_filer_enable = 1; 1355ec21e2ecSJeff Kirsher /* Enable most messages by default */ 1356ec21e2ecSJeff Kirsher priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1; 1357b98b8babSClaudiu Manoil /* use pritority h/w tx queue scheduling for single queue devices */ 1358b98b8babSClaudiu Manoil if (priv->num_tx_queues == 1) 1359b98b8babSClaudiu Manoil priv->prio_sched_en = 1; 1360ec21e2ecSJeff Kirsher 13610851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 13620851133bSClaudiu Manoil 1363a328ac92SClaudiu Manoil gfar_hw_init(priv); 1364ec21e2ecSJeff Kirsher 1365ec21e2ecSJeff Kirsher err = register_netdev(dev); 1366ec21e2ecSJeff Kirsher 1367ec21e2ecSJeff Kirsher if (err) { 1368ec21e2ecSJeff Kirsher pr_err("%s: Cannot register net device, aborting\n", dev->name); 1369ec21e2ecSJeff Kirsher goto register_fail; 1370ec21e2ecSJeff Kirsher } 1371ec21e2ecSJeff Kirsher 1372a328ac92SClaudiu Manoil /* Carrier starts down, phylib will bring it up */ 1373a328ac92SClaudiu Manoil netif_carrier_off(dev); 1374a328ac92SClaudiu Manoil 1375ec21e2ecSJeff Kirsher device_init_wakeup(&dev->dev, 1376bc4598bcSJan Ceuleers priv->device_flags & 1377bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1378ec21e2ecSJeff Kirsher 1379ec21e2ecSJeff Kirsher /* fill out IRQ number and name fields */ 1380ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1381ee873fdaSClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[i]; 1382ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1383ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s", 13840015e551SJoe Perches dev->name, "_g", '0' + i, "_tx"); 1385ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s", 13860015e551SJoe Perches dev->name, "_g", '0' + i, "_rx"); 1387ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s", 13880015e551SJoe Perches dev->name, "_g", '0' + i, "_er"); 1389ec21e2ecSJeff Kirsher } else 1390ee873fdaSClaudiu Manoil strcpy(gfar_irq(grp, TX)->name, dev->name); 1391ec21e2ecSJeff Kirsher } 1392ec21e2ecSJeff Kirsher 1393ec21e2ecSJeff Kirsher /* Initialize the filer table */ 1394ec21e2ecSJeff Kirsher gfar_init_filer_table(priv); 1395ec21e2ecSJeff Kirsher 1396ec21e2ecSJeff Kirsher /* Print out the device info */ 1397ec21e2ecSJeff Kirsher netdev_info(dev, "mac: %pM\n", dev->dev_addr); 1398ec21e2ecSJeff Kirsher 13990977f817SJan Ceuleers /* Even more device info helps when determining which kernel 14000977f817SJan Ceuleers * provided which set of benchmarks. 14010977f817SJan Ceuleers */ 1402ec21e2ecSJeff Kirsher netdev_info(dev, "Running with NAPI enabled\n"); 1403ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 1404ec21e2ecSJeff Kirsher netdev_info(dev, "RX BD ring size for Q[%d]: %d\n", 1405ec21e2ecSJeff Kirsher i, priv->rx_queue[i]->rx_ring_size); 1406ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 1407ec21e2ecSJeff Kirsher netdev_info(dev, "TX BD ring size for Q[%d]: %d\n", 1408ec21e2ecSJeff Kirsher i, priv->tx_queue[i]->tx_ring_size); 1409ec21e2ecSJeff Kirsher 1410ec21e2ecSJeff Kirsher return 0; 1411ec21e2ecSJeff Kirsher 1412ec21e2ecSJeff Kirsher register_fail: 1413ec21e2ecSJeff Kirsher unmap_group_regs(priv); 141420862788SClaudiu Manoil gfar_free_rx_queues(priv); 141520862788SClaudiu Manoil gfar_free_tx_queues(priv); 1416ec21e2ecSJeff Kirsher if (priv->phy_node) 1417ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1418ec21e2ecSJeff Kirsher if (priv->tbi_node) 1419ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1420ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1421ec21e2ecSJeff Kirsher return err; 1422ec21e2ecSJeff Kirsher } 1423ec21e2ecSJeff Kirsher 1424ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev) 1425ec21e2ecSJeff Kirsher { 14268513fbd8SJingoo Han struct gfar_private *priv = platform_get_drvdata(ofdev); 1427ec21e2ecSJeff Kirsher 1428ec21e2ecSJeff Kirsher if (priv->phy_node) 1429ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1430ec21e2ecSJeff Kirsher if (priv->tbi_node) 1431ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1432ec21e2ecSJeff Kirsher 1433ec21e2ecSJeff Kirsher unregister_netdev(priv->ndev); 1434ec21e2ecSJeff Kirsher unmap_group_regs(priv); 143520862788SClaudiu Manoil gfar_free_rx_queues(priv); 143620862788SClaudiu Manoil gfar_free_tx_queues(priv); 1437ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1438ec21e2ecSJeff Kirsher 1439ec21e2ecSJeff Kirsher return 0; 1440ec21e2ecSJeff Kirsher } 1441ec21e2ecSJeff Kirsher 1442ec21e2ecSJeff Kirsher #ifdef CONFIG_PM 1443ec21e2ecSJeff Kirsher 1444ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev) 1445ec21e2ecSJeff Kirsher { 1446ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1447ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1448ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1449ec21e2ecSJeff Kirsher unsigned long flags; 1450ec21e2ecSJeff Kirsher u32 tempval; 1451ec21e2ecSJeff Kirsher 1452ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1453bc4598bcSJan Ceuleers (priv->device_flags & 1454bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1455ec21e2ecSJeff Kirsher 1456ec21e2ecSJeff Kirsher netif_device_detach(ndev); 1457ec21e2ecSJeff Kirsher 1458ec21e2ecSJeff Kirsher if (netif_running(ndev)) { 1459ec21e2ecSJeff Kirsher 1460ec21e2ecSJeff Kirsher local_irq_save(flags); 1461ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1462ec21e2ecSJeff Kirsher 1463c10650b6SClaudiu Manoil gfar_halt_nodisable(priv); 1464ec21e2ecSJeff Kirsher 1465ec21e2ecSJeff Kirsher /* Disable Tx, and Rx if wake-on-LAN is disabled. */ 1466ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1467ec21e2ecSJeff Kirsher 1468ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_TX_EN; 1469ec21e2ecSJeff Kirsher 1470ec21e2ecSJeff Kirsher if (!magic_packet) 1471ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_RX_EN; 1472ec21e2ecSJeff Kirsher 1473ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1474ec21e2ecSJeff Kirsher 1475ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1476ec21e2ecSJeff Kirsher local_irq_restore(flags); 1477ec21e2ecSJeff Kirsher 1478ec21e2ecSJeff Kirsher disable_napi(priv); 1479ec21e2ecSJeff Kirsher 1480ec21e2ecSJeff Kirsher if (magic_packet) { 1481ec21e2ecSJeff Kirsher /* Enable interrupt on Magic Packet */ 1482ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_MAG); 1483ec21e2ecSJeff Kirsher 1484ec21e2ecSJeff Kirsher /* Enable Magic Packet mode */ 1485ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1486ec21e2ecSJeff Kirsher tempval |= MACCFG2_MPEN; 1487ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1488ec21e2ecSJeff Kirsher } else { 1489ec21e2ecSJeff Kirsher phy_stop(priv->phydev); 1490ec21e2ecSJeff Kirsher } 1491ec21e2ecSJeff Kirsher } 1492ec21e2ecSJeff Kirsher 1493ec21e2ecSJeff Kirsher return 0; 1494ec21e2ecSJeff Kirsher } 1495ec21e2ecSJeff Kirsher 1496ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev) 1497ec21e2ecSJeff Kirsher { 1498ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1499ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1500ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1501ec21e2ecSJeff Kirsher unsigned long flags; 1502ec21e2ecSJeff Kirsher u32 tempval; 1503ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1504bc4598bcSJan Ceuleers (priv->device_flags & 1505bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1506ec21e2ecSJeff Kirsher 1507ec21e2ecSJeff Kirsher if (!netif_running(ndev)) { 1508ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1509ec21e2ecSJeff Kirsher return 0; 1510ec21e2ecSJeff Kirsher } 1511ec21e2ecSJeff Kirsher 1512ec21e2ecSJeff Kirsher if (!magic_packet && priv->phydev) 1513ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1514ec21e2ecSJeff Kirsher 1515ec21e2ecSJeff Kirsher /* Disable Magic Packet mode, in case something 1516ec21e2ecSJeff Kirsher * else woke us up. 1517ec21e2ecSJeff Kirsher */ 1518ec21e2ecSJeff Kirsher local_irq_save(flags); 1519ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1520ec21e2ecSJeff Kirsher 1521ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1522ec21e2ecSJeff Kirsher tempval &= ~MACCFG2_MPEN; 1523ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1524ec21e2ecSJeff Kirsher 1525c10650b6SClaudiu Manoil gfar_start(priv); 1526ec21e2ecSJeff Kirsher 1527ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1528ec21e2ecSJeff Kirsher local_irq_restore(flags); 1529ec21e2ecSJeff Kirsher 1530ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1531ec21e2ecSJeff Kirsher 1532ec21e2ecSJeff Kirsher enable_napi(priv); 1533ec21e2ecSJeff Kirsher 1534ec21e2ecSJeff Kirsher return 0; 1535ec21e2ecSJeff Kirsher } 1536ec21e2ecSJeff Kirsher 1537ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev) 1538ec21e2ecSJeff Kirsher { 1539ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1540ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1541ec21e2ecSJeff Kirsher 1542103cdd1dSWang Dongsheng if (!netif_running(ndev)) { 1543103cdd1dSWang Dongsheng netif_device_attach(ndev); 1544103cdd1dSWang Dongsheng 1545ec21e2ecSJeff Kirsher return 0; 1546103cdd1dSWang Dongsheng } 1547ec21e2ecSJeff Kirsher 15481eb8f7a7SClaudiu Manoil if (gfar_init_bds(ndev)) { 15491eb8f7a7SClaudiu Manoil free_skb_resources(priv); 15501eb8f7a7SClaudiu Manoil return -ENOMEM; 15511eb8f7a7SClaudiu Manoil } 15521eb8f7a7SClaudiu Manoil 1553a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1554a328ac92SClaudiu Manoil 1555a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 1556a328ac92SClaudiu Manoil 1557c10650b6SClaudiu Manoil gfar_start(priv); 1558ec21e2ecSJeff Kirsher 1559ec21e2ecSJeff Kirsher priv->oldlink = 0; 1560ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1561ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1562ec21e2ecSJeff Kirsher 1563ec21e2ecSJeff Kirsher if (priv->phydev) 1564ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1565ec21e2ecSJeff Kirsher 1566ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1567ec21e2ecSJeff Kirsher enable_napi(priv); 1568ec21e2ecSJeff Kirsher 1569ec21e2ecSJeff Kirsher return 0; 1570ec21e2ecSJeff Kirsher } 1571ec21e2ecSJeff Kirsher 1572ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = { 1573ec21e2ecSJeff Kirsher .suspend = gfar_suspend, 1574ec21e2ecSJeff Kirsher .resume = gfar_resume, 1575ec21e2ecSJeff Kirsher .freeze = gfar_suspend, 1576ec21e2ecSJeff Kirsher .thaw = gfar_resume, 1577ec21e2ecSJeff Kirsher .restore = gfar_restore, 1578ec21e2ecSJeff Kirsher }; 1579ec21e2ecSJeff Kirsher 1580ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops) 1581ec21e2ecSJeff Kirsher 1582ec21e2ecSJeff Kirsher #else 1583ec21e2ecSJeff Kirsher 1584ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL 1585ec21e2ecSJeff Kirsher 1586ec21e2ecSJeff Kirsher #endif 1587ec21e2ecSJeff Kirsher 1588ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface 1589ec21e2ecSJeff Kirsher * connects it to the PHY. 1590ec21e2ecSJeff Kirsher */ 1591ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev) 1592ec21e2ecSJeff Kirsher { 1593ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1594ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1595ec21e2ecSJeff Kirsher u32 ecntrl; 1596ec21e2ecSJeff Kirsher 1597ec21e2ecSJeff Kirsher ecntrl = gfar_read(®s->ecntrl); 1598ec21e2ecSJeff Kirsher 1599ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_SGMII_MODE) 1600ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_SGMII; 1601ec21e2ecSJeff Kirsher 1602ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_TBI_MODE) { 1603ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) 1604ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RTBI; 1605ec21e2ecSJeff Kirsher else 1606ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_TBI; 1607ec21e2ecSJeff Kirsher } 1608ec21e2ecSJeff Kirsher 1609ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) { 1610bc4598bcSJan Ceuleers if (ecntrl & ECNTRL_REDUCED_MII_MODE) { 1611ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RMII; 1612bc4598bcSJan Ceuleers } 1613ec21e2ecSJeff Kirsher else { 1614ec21e2ecSJeff Kirsher phy_interface_t interface = priv->interface; 1615ec21e2ecSJeff Kirsher 16160977f817SJan Ceuleers /* This isn't autodetected right now, so it must 1617ec21e2ecSJeff Kirsher * be set by the device tree or platform code. 1618ec21e2ecSJeff Kirsher */ 1619ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_RGMII_ID) 1620ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII_ID; 1621ec21e2ecSJeff Kirsher 1622ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII; 1623ec21e2ecSJeff Kirsher } 1624ec21e2ecSJeff Kirsher } 1625ec21e2ecSJeff Kirsher 1626ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT) 1627ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_GMII; 1628ec21e2ecSJeff Kirsher 1629ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_MII; 1630ec21e2ecSJeff Kirsher } 1631ec21e2ecSJeff Kirsher 1632ec21e2ecSJeff Kirsher 1633ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY. 1634ec21e2ecSJeff Kirsher * Returns 0 on success. 1635ec21e2ecSJeff Kirsher */ 1636ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev) 1637ec21e2ecSJeff Kirsher { 1638ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1639ec21e2ecSJeff Kirsher uint gigabit_support = 1640ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ? 164123402bddSClaudiu Manoil GFAR_SUPPORTED_GBIT : 0; 1642ec21e2ecSJeff Kirsher phy_interface_t interface; 1643ec21e2ecSJeff Kirsher 1644ec21e2ecSJeff Kirsher priv->oldlink = 0; 1645ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1646ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1647ec21e2ecSJeff Kirsher 1648ec21e2ecSJeff Kirsher interface = gfar_get_interface(dev); 1649ec21e2ecSJeff Kirsher 1650ec21e2ecSJeff Kirsher priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0, 1651ec21e2ecSJeff Kirsher interface); 1652ec21e2ecSJeff Kirsher if (!priv->phydev) 1653ec21e2ecSJeff Kirsher priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link, 1654ec21e2ecSJeff Kirsher interface); 1655ec21e2ecSJeff Kirsher if (!priv->phydev) { 1656ec21e2ecSJeff Kirsher dev_err(&dev->dev, "could not attach to PHY\n"); 1657ec21e2ecSJeff Kirsher return -ENODEV; 1658ec21e2ecSJeff Kirsher } 1659ec21e2ecSJeff Kirsher 1660ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_SGMII) 1661ec21e2ecSJeff Kirsher gfar_configure_serdes(dev); 1662ec21e2ecSJeff Kirsher 1663ec21e2ecSJeff Kirsher /* Remove any features not supported by the controller */ 1664ec21e2ecSJeff Kirsher priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support); 1665ec21e2ecSJeff Kirsher priv->phydev->advertising = priv->phydev->supported; 1666ec21e2ecSJeff Kirsher 1667ec21e2ecSJeff Kirsher return 0; 1668ec21e2ecSJeff Kirsher } 1669ec21e2ecSJeff Kirsher 16700977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the 1671ec21e2ecSJeff Kirsher * SERDES lynx PHY on the chip. We communicate with this PHY 1672ec21e2ecSJeff Kirsher * through the MDIO bus on each controller, treating it as a 1673ec21e2ecSJeff Kirsher * "normal" PHY at the address found in the TBIPA register. We assume 1674ec21e2ecSJeff Kirsher * that the TBIPA register is valid. Either the MDIO bus code will set 1675ec21e2ecSJeff Kirsher * it to a value that doesn't conflict with other PHYs on the bus, or the 1676ec21e2ecSJeff Kirsher * value doesn't matter, as there are no other PHYs on the bus. 1677ec21e2ecSJeff Kirsher */ 1678ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev) 1679ec21e2ecSJeff Kirsher { 1680ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1681ec21e2ecSJeff Kirsher struct phy_device *tbiphy; 1682ec21e2ecSJeff Kirsher 1683ec21e2ecSJeff Kirsher if (!priv->tbi_node) { 1684ec21e2ecSJeff Kirsher dev_warn(&dev->dev, "error: SGMII mode requires that the " 1685ec21e2ecSJeff Kirsher "device tree specify a tbi-handle\n"); 1686ec21e2ecSJeff Kirsher return; 1687ec21e2ecSJeff Kirsher } 1688ec21e2ecSJeff Kirsher 1689ec21e2ecSJeff Kirsher tbiphy = of_phy_find_device(priv->tbi_node); 1690ec21e2ecSJeff Kirsher if (!tbiphy) { 1691ec21e2ecSJeff Kirsher dev_err(&dev->dev, "error: Could not get TBI device\n"); 1692ec21e2ecSJeff Kirsher return; 1693ec21e2ecSJeff Kirsher } 1694ec21e2ecSJeff Kirsher 16950977f817SJan Ceuleers /* If the link is already up, we must already be ok, and don't need to 1696ec21e2ecSJeff Kirsher * configure and reset the TBI<->SerDes link. Maybe U-Boot configured 1697ec21e2ecSJeff Kirsher * everything for us? Resetting it takes the link down and requires 1698ec21e2ecSJeff Kirsher * several seconds for it to come back. 1699ec21e2ecSJeff Kirsher */ 1700ec21e2ecSJeff Kirsher if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) 1701ec21e2ecSJeff Kirsher return; 1702ec21e2ecSJeff Kirsher 1703ec21e2ecSJeff Kirsher /* Single clk mode, mii mode off(for serdes communication) */ 1704ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT); 1705ec21e2ecSJeff Kirsher 1706ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_ADVERTISE, 1707ec21e2ecSJeff Kirsher ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE | 1708ec21e2ecSJeff Kirsher ADVERTISE_1000XPSE_ASYM); 1709ec21e2ecSJeff Kirsher 1710bc4598bcSJan Ceuleers phy_write(tbiphy, MII_BMCR, 1711bc4598bcSJan Ceuleers BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX | 1712bc4598bcSJan Ceuleers BMCR_SPEED1000); 1713ec21e2ecSJeff Kirsher } 1714ec21e2ecSJeff Kirsher 1715ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv) 1716ec21e2ecSJeff Kirsher { 1717ec21e2ecSJeff Kirsher u32 res; 1718ec21e2ecSJeff Kirsher 17190977f817SJan Ceuleers /* Normaly TSEC should not hang on GRS commands, so we should 1720ec21e2ecSJeff Kirsher * actually wait for IEVENT_GRSC flag. 1721ec21e2ecSJeff Kirsher */ 1722ad3660c2SClaudiu Manoil if (!gfar_has_errata(priv, GFAR_ERRATA_A002)) 1723ec21e2ecSJeff Kirsher return 0; 1724ec21e2ecSJeff Kirsher 17250977f817SJan Ceuleers /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are 1726ec21e2ecSJeff Kirsher * the same as bits 23-30, the eTSEC Rx is assumed to be idle 1727ec21e2ecSJeff Kirsher * and the Rx can be safely reset. 1728ec21e2ecSJeff Kirsher */ 1729ec21e2ecSJeff Kirsher res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c); 1730ec21e2ecSJeff Kirsher res &= 0x7f807f80; 1731ec21e2ecSJeff Kirsher if ((res & 0xffff) == (res >> 16)) 1732ec21e2ecSJeff Kirsher return 1; 1733ec21e2ecSJeff Kirsher 1734ec21e2ecSJeff Kirsher return 0; 1735ec21e2ecSJeff Kirsher } 1736ec21e2ecSJeff Kirsher 1737ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1738c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv) 1739ec21e2ecSJeff Kirsher { 1740efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1741ec21e2ecSJeff Kirsher u32 tempval; 1742ec21e2ecSJeff Kirsher 1743efeddce7SClaudiu Manoil gfar_ints_disable(priv); 1744ec21e2ecSJeff Kirsher 1745ec21e2ecSJeff Kirsher /* Stop the DMA, and wait for it to stop */ 1746ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1747bc4598bcSJan Ceuleers if ((tempval & (DMACTRL_GRS | DMACTRL_GTS)) != 1748bc4598bcSJan Ceuleers (DMACTRL_GRS | DMACTRL_GTS)) { 1749ec21e2ecSJeff Kirsher int ret; 1750ec21e2ecSJeff Kirsher 1751ec21e2ecSJeff Kirsher tempval |= (DMACTRL_GRS | DMACTRL_GTS); 1752ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1753ec21e2ecSJeff Kirsher 1754ec21e2ecSJeff Kirsher do { 1755ec21e2ecSJeff Kirsher ret = spin_event_timeout(((gfar_read(®s->ievent) & 1756ec21e2ecSJeff Kirsher (IEVENT_GRSC | IEVENT_GTSC)) == 1757ec21e2ecSJeff Kirsher (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0); 1758ec21e2ecSJeff Kirsher if (!ret && !(gfar_read(®s->ievent) & IEVENT_GRSC)) 1759ec21e2ecSJeff Kirsher ret = __gfar_is_rx_idle(priv); 1760ec21e2ecSJeff Kirsher } while (!ret); 1761ec21e2ecSJeff Kirsher } 1762ec21e2ecSJeff Kirsher } 1763ec21e2ecSJeff Kirsher 1764ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1765c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv) 1766ec21e2ecSJeff Kirsher { 1767ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1768ec21e2ecSJeff Kirsher u32 tempval; 1769ec21e2ecSJeff Kirsher 1770c10650b6SClaudiu Manoil /* Dissable the Rx/Tx hw queues */ 1771c10650b6SClaudiu Manoil gfar_write(®s->rqueue, 0); 1772c10650b6SClaudiu Manoil gfar_write(®s->tqueue, 0); 1773ec21e2ecSJeff Kirsher 1774c10650b6SClaudiu Manoil mdelay(10); 1775c10650b6SClaudiu Manoil 1776c10650b6SClaudiu Manoil gfar_halt_nodisable(priv); 1777c10650b6SClaudiu Manoil 1778c10650b6SClaudiu Manoil /* Disable Rx/Tx DMA */ 1779ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1780ec21e2ecSJeff Kirsher tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN); 1781ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1782ec21e2ecSJeff Kirsher } 1783ec21e2ecSJeff Kirsher 1784ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev) 1785ec21e2ecSJeff Kirsher { 1786ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1787ec21e2ecSJeff Kirsher 17880851133bSClaudiu Manoil netif_tx_stop_all_queues(dev); 1789ec21e2ecSJeff Kirsher 17900851133bSClaudiu Manoil smp_mb__before_clear_bit(); 17910851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 17920851133bSClaudiu Manoil smp_mb__after_clear_bit(); 1793ec21e2ecSJeff Kirsher 17940851133bSClaudiu Manoil disable_napi(priv); 1795ec21e2ecSJeff Kirsher 17960851133bSClaudiu Manoil /* disable ints and gracefully shut down Rx/Tx DMA */ 1797c10650b6SClaudiu Manoil gfar_halt(priv); 1798ec21e2ecSJeff Kirsher 17990851133bSClaudiu Manoil phy_stop(priv->phydev); 1800ec21e2ecSJeff Kirsher 1801ec21e2ecSJeff Kirsher free_skb_resources(priv); 1802ec21e2ecSJeff Kirsher } 1803ec21e2ecSJeff Kirsher 1804ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue) 1805ec21e2ecSJeff Kirsher { 1806ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 1807ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(tx_queue->dev); 1808ec21e2ecSJeff Kirsher int i, j; 1809ec21e2ecSJeff Kirsher 1810ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 1811ec21e2ecSJeff Kirsher 1812ec21e2ecSJeff Kirsher for (i = 0; i < tx_queue->tx_ring_size; i++) { 1813ec21e2ecSJeff Kirsher if (!tx_queue->tx_skbuff[i]) 1814ec21e2ecSJeff Kirsher continue; 1815ec21e2ecSJeff Kirsher 1816369ec162SClaudiu Manoil dma_unmap_single(priv->dev, txbdp->bufPtr, 1817ec21e2ecSJeff Kirsher txbdp->length, DMA_TO_DEVICE); 1818ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 1819ec21e2ecSJeff Kirsher for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags; 1820ec21e2ecSJeff Kirsher j++) { 1821ec21e2ecSJeff Kirsher txbdp++; 1822369ec162SClaudiu Manoil dma_unmap_page(priv->dev, txbdp->bufPtr, 1823ec21e2ecSJeff Kirsher txbdp->length, DMA_TO_DEVICE); 1824ec21e2ecSJeff Kirsher } 1825ec21e2ecSJeff Kirsher txbdp++; 1826ec21e2ecSJeff Kirsher dev_kfree_skb_any(tx_queue->tx_skbuff[i]); 1827ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[i] = NULL; 1828ec21e2ecSJeff Kirsher } 1829ec21e2ecSJeff Kirsher kfree(tx_queue->tx_skbuff); 18301eb8f7a7SClaudiu Manoil tx_queue->tx_skbuff = NULL; 1831ec21e2ecSJeff Kirsher } 1832ec21e2ecSJeff Kirsher 1833ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue) 1834ec21e2ecSJeff Kirsher { 1835ec21e2ecSJeff Kirsher struct rxbd8 *rxbdp; 1836ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(rx_queue->dev); 1837ec21e2ecSJeff Kirsher int i; 1838ec21e2ecSJeff Kirsher 1839ec21e2ecSJeff Kirsher rxbdp = rx_queue->rx_bd_base; 1840ec21e2ecSJeff Kirsher 1841ec21e2ecSJeff Kirsher for (i = 0; i < rx_queue->rx_ring_size; i++) { 1842ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff[i]) { 1843369ec162SClaudiu Manoil dma_unmap_single(priv->dev, rxbdp->bufPtr, 1844369ec162SClaudiu Manoil priv->rx_buffer_size, 1845ec21e2ecSJeff Kirsher DMA_FROM_DEVICE); 1846ec21e2ecSJeff Kirsher dev_kfree_skb_any(rx_queue->rx_skbuff[i]); 1847ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[i] = NULL; 1848ec21e2ecSJeff Kirsher } 1849ec21e2ecSJeff Kirsher rxbdp->lstatus = 0; 1850ec21e2ecSJeff Kirsher rxbdp->bufPtr = 0; 1851ec21e2ecSJeff Kirsher rxbdp++; 1852ec21e2ecSJeff Kirsher } 1853ec21e2ecSJeff Kirsher kfree(rx_queue->rx_skbuff); 18541eb8f7a7SClaudiu Manoil rx_queue->rx_skbuff = NULL; 1855ec21e2ecSJeff Kirsher } 1856ec21e2ecSJeff Kirsher 1857ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them. 18580977f817SJan Ceuleers * Then free tx_skbuff and rx_skbuff 18590977f817SJan Ceuleers */ 1860ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv) 1861ec21e2ecSJeff Kirsher { 1862ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 1863ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 1864ec21e2ecSJeff Kirsher int i; 1865ec21e2ecSJeff Kirsher 1866ec21e2ecSJeff Kirsher /* Go through all the buffer descriptors and free their data buffers */ 1867ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1868d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 1869bc4598bcSJan Ceuleers 1870ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 1871d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex); 1872ec21e2ecSJeff Kirsher if (tx_queue->tx_skbuff) 1873ec21e2ecSJeff Kirsher free_skb_tx_queue(tx_queue); 1874d8a0f1b0SPaul Gortmaker netdev_tx_reset_queue(txq); 1875ec21e2ecSJeff Kirsher } 1876ec21e2ecSJeff Kirsher 1877ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1878ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 1879ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff) 1880ec21e2ecSJeff Kirsher free_skb_rx_queue(rx_queue); 1881ec21e2ecSJeff Kirsher } 1882ec21e2ecSJeff Kirsher 1883369ec162SClaudiu Manoil dma_free_coherent(priv->dev, 1884ec21e2ecSJeff Kirsher sizeof(struct txbd8) * priv->total_tx_ring_size + 1885ec21e2ecSJeff Kirsher sizeof(struct rxbd8) * priv->total_rx_ring_size, 1886ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_base, 1887ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_dma_base); 1888ec21e2ecSJeff Kirsher } 1889ec21e2ecSJeff Kirsher 1890c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv) 1891ec21e2ecSJeff Kirsher { 1892ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1893ec21e2ecSJeff Kirsher u32 tempval; 1894ec21e2ecSJeff Kirsher int i = 0; 1895ec21e2ecSJeff Kirsher 1896c10650b6SClaudiu Manoil /* Enable Rx/Tx hw queues */ 1897c10650b6SClaudiu Manoil gfar_write(®s->rqueue, priv->rqueue); 1898c10650b6SClaudiu Manoil gfar_write(®s->tqueue, priv->tqueue); 1899ec21e2ecSJeff Kirsher 1900ec21e2ecSJeff Kirsher /* Initialize DMACTRL to have WWR and WOP */ 1901ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1902ec21e2ecSJeff Kirsher tempval |= DMACTRL_INIT_SETTINGS; 1903ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1904ec21e2ecSJeff Kirsher 1905ec21e2ecSJeff Kirsher /* Make sure we aren't stopped */ 1906ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1907ec21e2ecSJeff Kirsher tempval &= ~(DMACTRL_GRS | DMACTRL_GTS); 1908ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1909ec21e2ecSJeff Kirsher 1910ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1911ec21e2ecSJeff Kirsher regs = priv->gfargrp[i].regs; 1912ec21e2ecSJeff Kirsher /* Clear THLT/RHLT, so that the DMA starts polling now */ 1913ec21e2ecSJeff Kirsher gfar_write(®s->tstat, priv->gfargrp[i].tstat); 1914ec21e2ecSJeff Kirsher gfar_write(®s->rstat, priv->gfargrp[i].rstat); 1915ec21e2ecSJeff Kirsher } 1916ec21e2ecSJeff Kirsher 1917c10650b6SClaudiu Manoil /* Enable Rx/Tx DMA */ 1918c10650b6SClaudiu Manoil tempval = gfar_read(®s->maccfg1); 1919c10650b6SClaudiu Manoil tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 1920c10650b6SClaudiu Manoil gfar_write(®s->maccfg1, tempval); 1921c10650b6SClaudiu Manoil 1922efeddce7SClaudiu Manoil gfar_ints_enable(priv); 1923efeddce7SClaudiu Manoil 1924c10650b6SClaudiu Manoil priv->ndev->trans_start = jiffies; /* prevent tx timeout */ 1925ec21e2ecSJeff Kirsher } 1926ec21e2ecSJeff Kirsher 192780ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp) 192880ec396cSClaudiu Manoil { 192980ec396cSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 193080ec396cSClaudiu Manoil free_irq(gfar_irq(grp, RX)->irq, grp); 193180ec396cSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 193280ec396cSClaudiu Manoil } 193380ec396cSClaudiu Manoil 1934ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp) 1935ec21e2ecSJeff Kirsher { 1936ec21e2ecSJeff Kirsher struct gfar_private *priv = grp->priv; 1937ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 1938ec21e2ecSJeff Kirsher int err; 1939ec21e2ecSJeff Kirsher 1940ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, register for 19410977f817SJan Ceuleers * them. Otherwise, only register for the one 19420977f817SJan Ceuleers */ 1943ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1944ec21e2ecSJeff Kirsher /* Install our interrupt handlers for Error, 19450977f817SJan Ceuleers * Transmit, and Receive 19460977f817SJan Ceuleers */ 1947ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0, 1948ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->name, grp); 1949ee873fdaSClaudiu Manoil if (err < 0) { 1950ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1951ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq); 1952ec21e2ecSJeff Kirsher 1953ec21e2ecSJeff Kirsher goto err_irq_fail; 1954ec21e2ecSJeff Kirsher } 1955ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0, 1956ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 1957ee873fdaSClaudiu Manoil if (err < 0) { 1958ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1959ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 1960ec21e2ecSJeff Kirsher goto tx_irq_fail; 1961ec21e2ecSJeff Kirsher } 1962ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0, 1963ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->name, grp); 1964ee873fdaSClaudiu Manoil if (err < 0) { 1965ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1966ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq); 1967ec21e2ecSJeff Kirsher goto rx_irq_fail; 1968ec21e2ecSJeff Kirsher } 1969ec21e2ecSJeff Kirsher } else { 1970ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0, 1971ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 1972ee873fdaSClaudiu Manoil if (err < 0) { 1973ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1974ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 1975ec21e2ecSJeff Kirsher goto err_irq_fail; 1976ec21e2ecSJeff Kirsher } 1977ec21e2ecSJeff Kirsher } 1978ec21e2ecSJeff Kirsher 1979ec21e2ecSJeff Kirsher return 0; 1980ec21e2ecSJeff Kirsher 1981ec21e2ecSJeff Kirsher rx_irq_fail: 1982ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 1983ec21e2ecSJeff Kirsher tx_irq_fail: 1984ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 1985ec21e2ecSJeff Kirsher err_irq_fail: 1986ec21e2ecSJeff Kirsher return err; 1987ec21e2ecSJeff Kirsher 1988ec21e2ecSJeff Kirsher } 1989ec21e2ecSJeff Kirsher 199080ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv) 199180ec396cSClaudiu Manoil { 199280ec396cSClaudiu Manoil int i; 199380ec396cSClaudiu Manoil 199480ec396cSClaudiu Manoil /* Free the IRQs */ 199580ec396cSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 199680ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 199780ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[i]); 199880ec396cSClaudiu Manoil } else { 199980ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 200080ec396cSClaudiu Manoil free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq, 200180ec396cSClaudiu Manoil &priv->gfargrp[i]); 200280ec396cSClaudiu Manoil } 200380ec396cSClaudiu Manoil } 200480ec396cSClaudiu Manoil 200580ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv) 200680ec396cSClaudiu Manoil { 200780ec396cSClaudiu Manoil int err, i, j; 200880ec396cSClaudiu Manoil 200980ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 201080ec396cSClaudiu Manoil err = register_grp_irqs(&priv->gfargrp[i]); 201180ec396cSClaudiu Manoil if (err) { 201280ec396cSClaudiu Manoil for (j = 0; j < i; j++) 201380ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[j]); 201480ec396cSClaudiu Manoil return err; 201580ec396cSClaudiu Manoil } 201680ec396cSClaudiu Manoil } 201780ec396cSClaudiu Manoil 201880ec396cSClaudiu Manoil return 0; 201980ec396cSClaudiu Manoil } 202080ec396cSClaudiu Manoil 2021ec21e2ecSJeff Kirsher /* Bring the controller up and running */ 2022ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev) 2023ec21e2ecSJeff Kirsher { 2024ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 202580ec396cSClaudiu Manoil int err; 2026ec21e2ecSJeff Kirsher 2027a328ac92SClaudiu Manoil gfar_mac_reset(priv); 2028ec21e2ecSJeff Kirsher 2029ec21e2ecSJeff Kirsher err = gfar_alloc_skb_resources(ndev); 2030ec21e2ecSJeff Kirsher if (err) 2031ec21e2ecSJeff Kirsher return err; 2032ec21e2ecSJeff Kirsher 2033a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 2034ec21e2ecSJeff Kirsher 20350851133bSClaudiu Manoil smp_mb__before_clear_bit(); 20360851133bSClaudiu Manoil clear_bit(GFAR_DOWN, &priv->state); 20370851133bSClaudiu Manoil smp_mb__after_clear_bit(); 20380851133bSClaudiu Manoil 20390851133bSClaudiu Manoil /* Start Rx/Tx DMA and enable the interrupts */ 2040c10650b6SClaudiu Manoil gfar_start(priv); 2041ec21e2ecSJeff Kirsher 2042ec21e2ecSJeff Kirsher phy_start(priv->phydev); 2043ec21e2ecSJeff Kirsher 20440851133bSClaudiu Manoil enable_napi(priv); 20450851133bSClaudiu Manoil 20460851133bSClaudiu Manoil netif_tx_wake_all_queues(ndev); 20470851133bSClaudiu Manoil 2048ec21e2ecSJeff Kirsher return 0; 2049ec21e2ecSJeff Kirsher } 2050ec21e2ecSJeff Kirsher 20510977f817SJan Ceuleers /* Called when something needs to use the ethernet device 20520977f817SJan Ceuleers * Returns 0 for success. 20530977f817SJan Ceuleers */ 2054ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev) 2055ec21e2ecSJeff Kirsher { 2056ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2057ec21e2ecSJeff Kirsher int err; 2058ec21e2ecSJeff Kirsher 2059ec21e2ecSJeff Kirsher err = init_phy(dev); 20600851133bSClaudiu Manoil if (err) 2061ec21e2ecSJeff Kirsher return err; 2062ec21e2ecSJeff Kirsher 206380ec396cSClaudiu Manoil err = gfar_request_irq(priv); 206480ec396cSClaudiu Manoil if (err) 206580ec396cSClaudiu Manoil return err; 206680ec396cSClaudiu Manoil 2067ec21e2ecSJeff Kirsher err = startup_gfar(dev); 20680851133bSClaudiu Manoil if (err) 2069ec21e2ecSJeff Kirsher return err; 2070ec21e2ecSJeff Kirsher 2071ec21e2ecSJeff Kirsher device_set_wakeup_enable(&dev->dev, priv->wol_en); 2072ec21e2ecSJeff Kirsher 2073ec21e2ecSJeff Kirsher return err; 2074ec21e2ecSJeff Kirsher } 2075ec21e2ecSJeff Kirsher 2076ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb) 2077ec21e2ecSJeff Kirsher { 2078ec21e2ecSJeff Kirsher struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN); 2079ec21e2ecSJeff Kirsher 2080ec21e2ecSJeff Kirsher memset(fcb, 0, GMAC_FCB_LEN); 2081ec21e2ecSJeff Kirsher 2082ec21e2ecSJeff Kirsher return fcb; 2083ec21e2ecSJeff Kirsher } 2084ec21e2ecSJeff Kirsher 20859c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb, 20869c4886e5SManfred Rudigier int fcb_length) 2087ec21e2ecSJeff Kirsher { 2088ec21e2ecSJeff Kirsher /* If we're here, it's a IP packet with a TCP or UDP 2089ec21e2ecSJeff Kirsher * payload. We set it to checksum, using a pseudo-header 2090ec21e2ecSJeff Kirsher * we provide 2091ec21e2ecSJeff Kirsher */ 20923a2e16c8SJan Ceuleers u8 flags = TXFCB_DEFAULT; 2093ec21e2ecSJeff Kirsher 20940977f817SJan Ceuleers /* Tell the controller what the protocol is 20950977f817SJan Ceuleers * And provide the already calculated phcs 20960977f817SJan Ceuleers */ 2097ec21e2ecSJeff Kirsher if (ip_hdr(skb)->protocol == IPPROTO_UDP) { 2098ec21e2ecSJeff Kirsher flags |= TXFCB_UDP; 2099ec21e2ecSJeff Kirsher fcb->phcs = udp_hdr(skb)->check; 2100ec21e2ecSJeff Kirsher } else 2101ec21e2ecSJeff Kirsher fcb->phcs = tcp_hdr(skb)->check; 2102ec21e2ecSJeff Kirsher 2103ec21e2ecSJeff Kirsher /* l3os is the distance between the start of the 2104ec21e2ecSJeff Kirsher * frame (skb->data) and the start of the IP hdr. 2105ec21e2ecSJeff Kirsher * l4os is the distance between the start of the 21060977f817SJan Ceuleers * l3 hdr and the l4 hdr 21070977f817SJan Ceuleers */ 21089c4886e5SManfred Rudigier fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length); 2109ec21e2ecSJeff Kirsher fcb->l4os = skb_network_header_len(skb); 2110ec21e2ecSJeff Kirsher 2111ec21e2ecSJeff Kirsher fcb->flags = flags; 2112ec21e2ecSJeff Kirsher } 2113ec21e2ecSJeff Kirsher 2114ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb) 2115ec21e2ecSJeff Kirsher { 2116ec21e2ecSJeff Kirsher fcb->flags |= TXFCB_VLN; 2117ec21e2ecSJeff Kirsher fcb->vlctl = vlan_tx_tag_get(skb); 2118ec21e2ecSJeff Kirsher } 2119ec21e2ecSJeff Kirsher 2120ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride, 2121ec21e2ecSJeff Kirsher struct txbd8 *base, int ring_size) 2122ec21e2ecSJeff Kirsher { 2123ec21e2ecSJeff Kirsher struct txbd8 *new_bd = bdp + stride; 2124ec21e2ecSJeff Kirsher 2125ec21e2ecSJeff Kirsher return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd; 2126ec21e2ecSJeff Kirsher } 2127ec21e2ecSJeff Kirsher 2128ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base, 2129ec21e2ecSJeff Kirsher int ring_size) 2130ec21e2ecSJeff Kirsher { 2131ec21e2ecSJeff Kirsher return skip_txbd(bdp, 1, base, ring_size); 2132ec21e2ecSJeff Kirsher } 2133ec21e2ecSJeff Kirsher 213402d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */ 213502d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv, 213602d88fb4SClaudiu Manoil unsigned long fcb_addr) 213702d88fb4SClaudiu Manoil { 213802d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_12) && 213902d88fb4SClaudiu Manoil (fcb_addr % 0x20) > 0x18); 214002d88fb4SClaudiu Manoil } 214102d88fb4SClaudiu Manoil 214202d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may 214302d88fb4SClaudiu Manoil * cause excess delays before start of transmission 214402d88fb4SClaudiu Manoil */ 214502d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv, 214602d88fb4SClaudiu Manoil unsigned int len) 214702d88fb4SClaudiu Manoil { 214802d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_76) && 214902d88fb4SClaudiu Manoil (len > 2500)); 215002d88fb4SClaudiu Manoil } 215102d88fb4SClaudiu Manoil 21520977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission. 21530977f817SJan Ceuleers * It is pointed to by the dev->hard_start_xmit function pointer 21540977f817SJan Ceuleers */ 2155ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev) 2156ec21e2ecSJeff Kirsher { 2157ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2158ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 2159ec21e2ecSJeff Kirsher struct netdev_queue *txq; 2160ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 2161ec21e2ecSJeff Kirsher struct txfcb *fcb = NULL; 2162ec21e2ecSJeff Kirsher struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL; 2163ec21e2ecSJeff Kirsher u32 lstatus; 21640d0cffdcSClaudiu Manoil int i, rq = 0; 21650d0cffdcSClaudiu Manoil int do_tstamp, do_csum, do_vlan; 2166ec21e2ecSJeff Kirsher u32 bufaddr; 2167ec21e2ecSJeff Kirsher unsigned long flags; 216850ad076bSClaudiu Manoil unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0; 2169ec21e2ecSJeff Kirsher 2170ec21e2ecSJeff Kirsher rq = skb->queue_mapping; 2171ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[rq]; 2172ec21e2ecSJeff Kirsher txq = netdev_get_tx_queue(dev, rq); 2173ec21e2ecSJeff Kirsher base = tx_queue->tx_bd_base; 2174ec21e2ecSJeff Kirsher regs = tx_queue->grp->regs; 2175ec21e2ecSJeff Kirsher 21760d0cffdcSClaudiu Manoil do_csum = (CHECKSUM_PARTIAL == skb->ip_summed); 21770d0cffdcSClaudiu Manoil do_vlan = vlan_tx_tag_present(skb); 21780d0cffdcSClaudiu Manoil do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 21790d0cffdcSClaudiu Manoil priv->hwts_tx_en; 21800d0cffdcSClaudiu Manoil 21810d0cffdcSClaudiu Manoil if (do_csum || do_vlan) 21820d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN; 21830d0cffdcSClaudiu Manoil 2184ec21e2ecSJeff Kirsher /* check if time stamp should be generated */ 21850d0cffdcSClaudiu Manoil if (unlikely(do_tstamp)) 21860d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2187ec21e2ecSJeff Kirsher 2188ec21e2ecSJeff Kirsher /* make space for additional header when fcb is needed */ 21890d0cffdcSClaudiu Manoil if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) { 2190ec21e2ecSJeff Kirsher struct sk_buff *skb_new; 2191ec21e2ecSJeff Kirsher 21920d0cffdcSClaudiu Manoil skb_new = skb_realloc_headroom(skb, fcb_len); 2193ec21e2ecSJeff Kirsher if (!skb_new) { 2194ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2195*c9974ad4SEric W. Biederman dev_kfree_skb_any(skb); 2196ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 2197ec21e2ecSJeff Kirsher } 2198db83d136SManfred Rudigier 2199313b037cSEric Dumazet if (skb->sk) 2200313b037cSEric Dumazet skb_set_owner_w(skb_new, skb->sk); 2201*c9974ad4SEric W. Biederman dev_consume_skb_any(skb); 2202ec21e2ecSJeff Kirsher skb = skb_new; 2203ec21e2ecSJeff Kirsher } 2204ec21e2ecSJeff Kirsher 2205ec21e2ecSJeff Kirsher /* total number of fragments in the SKB */ 2206ec21e2ecSJeff Kirsher nr_frags = skb_shinfo(skb)->nr_frags; 2207ec21e2ecSJeff Kirsher 2208ec21e2ecSJeff Kirsher /* calculate the required number of TxBDs for this skb */ 2209ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2210ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 2; 2211ec21e2ecSJeff Kirsher else 2212ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 1; 2213ec21e2ecSJeff Kirsher 2214ec21e2ecSJeff Kirsher /* check if there is space to queue this packet */ 2215ec21e2ecSJeff Kirsher if (nr_txbds > tx_queue->num_txbdfree) { 2216ec21e2ecSJeff Kirsher /* no space, stop the queue */ 2217ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2218ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2219ec21e2ecSJeff Kirsher return NETDEV_TX_BUSY; 2220ec21e2ecSJeff Kirsher } 2221ec21e2ecSJeff Kirsher 2222ec21e2ecSJeff Kirsher /* Update transmit stats */ 222350ad076bSClaudiu Manoil bytes_sent = skb->len; 222450ad076bSClaudiu Manoil tx_queue->stats.tx_bytes += bytes_sent; 222550ad076bSClaudiu Manoil /* keep Tx bytes on wire for BQL accounting */ 222650ad076bSClaudiu Manoil GFAR_CB(skb)->bytes_sent = bytes_sent; 2227ec21e2ecSJeff Kirsher tx_queue->stats.tx_packets++; 2228ec21e2ecSJeff Kirsher 2229ec21e2ecSJeff Kirsher txbdp = txbdp_start = tx_queue->cur_tx; 2230ec21e2ecSJeff Kirsher lstatus = txbdp->lstatus; 2231ec21e2ecSJeff Kirsher 2232ec21e2ecSJeff Kirsher /* Time stamp insertion requires one additional TxBD */ 2233ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2234ec21e2ecSJeff Kirsher txbdp_tstamp = txbdp = next_txbd(txbdp, base, 2235ec21e2ecSJeff Kirsher tx_queue->tx_ring_size); 2236ec21e2ecSJeff Kirsher 2237ec21e2ecSJeff Kirsher if (nr_frags == 0) { 2238ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2239ec21e2ecSJeff Kirsher txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST | 2240ec21e2ecSJeff Kirsher TXBD_INTERRUPT); 2241ec21e2ecSJeff Kirsher else 2242ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2243ec21e2ecSJeff Kirsher } else { 2244ec21e2ecSJeff Kirsher /* Place the fragment addresses and lengths into the TxBDs */ 2245ec21e2ecSJeff Kirsher for (i = 0; i < nr_frags; i++) { 224650ad076bSClaudiu Manoil unsigned int frag_len; 2247ec21e2ecSJeff Kirsher /* Point at the next BD, wrapping as needed */ 2248ec21e2ecSJeff Kirsher txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2249ec21e2ecSJeff Kirsher 225050ad076bSClaudiu Manoil frag_len = skb_shinfo(skb)->frags[i].size; 2251ec21e2ecSJeff Kirsher 225250ad076bSClaudiu Manoil lstatus = txbdp->lstatus | frag_len | 2253ec21e2ecSJeff Kirsher BD_LFLAG(TXBD_READY); 2254ec21e2ecSJeff Kirsher 2255ec21e2ecSJeff Kirsher /* Handle the last BD specially */ 2256ec21e2ecSJeff Kirsher if (i == nr_frags - 1) 2257ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2258ec21e2ecSJeff Kirsher 2259369ec162SClaudiu Manoil bufaddr = skb_frag_dma_map(priv->dev, 22602234a722SIan Campbell &skb_shinfo(skb)->frags[i], 22612234a722SIan Campbell 0, 226250ad076bSClaudiu Manoil frag_len, 2263ec21e2ecSJeff Kirsher DMA_TO_DEVICE); 2264ec21e2ecSJeff Kirsher 2265ec21e2ecSJeff Kirsher /* set the TxBD length and buffer pointer */ 2266ec21e2ecSJeff Kirsher txbdp->bufPtr = bufaddr; 2267ec21e2ecSJeff Kirsher txbdp->lstatus = lstatus; 2268ec21e2ecSJeff Kirsher } 2269ec21e2ecSJeff Kirsher 2270ec21e2ecSJeff Kirsher lstatus = txbdp_start->lstatus; 2271ec21e2ecSJeff Kirsher } 2272ec21e2ecSJeff Kirsher 22739c4886e5SManfred Rudigier /* Add TxPAL between FCB and frame if required */ 22749c4886e5SManfred Rudigier if (unlikely(do_tstamp)) { 22759c4886e5SManfred Rudigier skb_push(skb, GMAC_TXPAL_LEN); 22769c4886e5SManfred Rudigier memset(skb->data, 0, GMAC_TXPAL_LEN); 22779c4886e5SManfred Rudigier } 22789c4886e5SManfred Rudigier 22790d0cffdcSClaudiu Manoil /* Add TxFCB if required */ 22800d0cffdcSClaudiu Manoil if (fcb_len) { 2281ec21e2ecSJeff Kirsher fcb = gfar_add_fcb(skb); 2282ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_TOE); 22830d0cffdcSClaudiu Manoil } 22840d0cffdcSClaudiu Manoil 22850d0cffdcSClaudiu Manoil /* Set up checksumming */ 22860d0cffdcSClaudiu Manoil if (do_csum) { 22870d0cffdcSClaudiu Manoil gfar_tx_checksum(skb, fcb, fcb_len); 228802d88fb4SClaudiu Manoil 228902d88fb4SClaudiu Manoil if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) || 229002d88fb4SClaudiu Manoil unlikely(gfar_csum_errata_76(priv, skb->len))) { 229102d88fb4SClaudiu Manoil __skb_pull(skb, GMAC_FCB_LEN); 229202d88fb4SClaudiu Manoil skb_checksum_help(skb); 22930d0cffdcSClaudiu Manoil if (do_vlan || do_tstamp) { 22940d0cffdcSClaudiu Manoil /* put back a new fcb for vlan/tstamp TOE */ 22950d0cffdcSClaudiu Manoil fcb = gfar_add_fcb(skb); 22960d0cffdcSClaudiu Manoil } else { 22970d0cffdcSClaudiu Manoil /* Tx TOE not used */ 229802d88fb4SClaudiu Manoil lstatus &= ~(BD_LFLAG(TXBD_TOE)); 229902d88fb4SClaudiu Manoil fcb = NULL; 2300ec21e2ecSJeff Kirsher } 2301ec21e2ecSJeff Kirsher } 2302ec21e2ecSJeff Kirsher } 2303ec21e2ecSJeff Kirsher 23040d0cffdcSClaudiu Manoil if (do_vlan) 2305ec21e2ecSJeff Kirsher gfar_tx_vlan(skb, fcb); 2306ec21e2ecSJeff Kirsher 2307ec21e2ecSJeff Kirsher /* Setup tx hardware time stamping if requested */ 2308ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 2309ec21e2ecSJeff Kirsher skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 2310ec21e2ecSJeff Kirsher fcb->ptp = 1; 2311ec21e2ecSJeff Kirsher } 2312ec21e2ecSJeff Kirsher 2313369ec162SClaudiu Manoil txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data, 2314ec21e2ecSJeff Kirsher skb_headlen(skb), DMA_TO_DEVICE); 2315ec21e2ecSJeff Kirsher 23160977f817SJan Ceuleers /* If time stamping is requested one additional TxBD must be set up. The 2317ec21e2ecSJeff Kirsher * first TxBD points to the FCB and must have a data length of 2318ec21e2ecSJeff Kirsher * GMAC_FCB_LEN. The second TxBD points to the actual frame data with 2319ec21e2ecSJeff Kirsher * the full frame length. 2320ec21e2ecSJeff Kirsher */ 2321ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 23220d0cffdcSClaudiu Manoil txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len; 2323ec21e2ecSJeff Kirsher txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) | 23240d0cffdcSClaudiu Manoil (skb_headlen(skb) - fcb_len); 2325ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN; 2326ec21e2ecSJeff Kirsher } else { 2327ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb); 2328ec21e2ecSJeff Kirsher } 2329ec21e2ecSJeff Kirsher 233050ad076bSClaudiu Manoil netdev_tx_sent_queue(txq, bytes_sent); 2331d8a0f1b0SPaul Gortmaker 23320977f817SJan Ceuleers /* We can work in parallel with gfar_clean_tx_ring(), except 2333ec21e2ecSJeff Kirsher * when modifying num_txbdfree. Note that we didn't grab the lock 2334ec21e2ecSJeff Kirsher * when we were reading the num_txbdfree and checking for available 2335ec21e2ecSJeff Kirsher * space, that's because outside of this function it can only grow, 2336ec21e2ecSJeff Kirsher * and once we've got needed space, it cannot suddenly disappear. 2337ec21e2ecSJeff Kirsher * 2338ec21e2ecSJeff Kirsher * The lock also protects us from gfar_error(), which can modify 2339ec21e2ecSJeff Kirsher * regs->tstat and thus retrigger the transfers, which is why we 2340ec21e2ecSJeff Kirsher * also must grab the lock before setting ready bit for the first 2341ec21e2ecSJeff Kirsher * to be transmitted BD. 2342ec21e2ecSJeff Kirsher */ 2343ec21e2ecSJeff Kirsher spin_lock_irqsave(&tx_queue->txlock, flags); 2344ec21e2ecSJeff Kirsher 23450977f817SJan Ceuleers /* The powerpc-specific eieio() is used, as wmb() has too strong 2346ec21e2ecSJeff Kirsher * semantics (it requires synchronization between cacheable and 2347ec21e2ecSJeff Kirsher * uncacheable mappings, which eieio doesn't provide and which we 2348ec21e2ecSJeff Kirsher * don't need), thus requiring a more expensive sync instruction. At 2349ec21e2ecSJeff Kirsher * some point, the set of architecture-independent barrier functions 2350ec21e2ecSJeff Kirsher * should be expanded to include weaker barriers. 2351ec21e2ecSJeff Kirsher */ 2352ec21e2ecSJeff Kirsher eieio(); 2353ec21e2ecSJeff Kirsher 2354ec21e2ecSJeff Kirsher txbdp_start->lstatus = lstatus; 2355ec21e2ecSJeff Kirsher 2356ec21e2ecSJeff Kirsher eieio(); /* force lstatus write before tx_skbuff */ 2357ec21e2ecSJeff Kirsher 2358ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb; 2359ec21e2ecSJeff Kirsher 2360ec21e2ecSJeff Kirsher /* Update the current skb pointer to the next entry we will use 23610977f817SJan Ceuleers * (wrapping if necessary) 23620977f817SJan Ceuleers */ 2363ec21e2ecSJeff Kirsher tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) & 2364ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_queue->tx_ring_size); 2365ec21e2ecSJeff Kirsher 2366ec21e2ecSJeff Kirsher tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2367ec21e2ecSJeff Kirsher 2368ec21e2ecSJeff Kirsher /* reduce TxBD free count */ 2369ec21e2ecSJeff Kirsher tx_queue->num_txbdfree -= (nr_txbds); 2370ec21e2ecSJeff Kirsher 2371ec21e2ecSJeff Kirsher /* If the next BD still needs to be cleaned up, then the bds 23720977f817SJan Ceuleers * are full. We need to tell the kernel to stop sending us stuff. 23730977f817SJan Ceuleers */ 2374ec21e2ecSJeff Kirsher if (!tx_queue->num_txbdfree) { 2375ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2376ec21e2ecSJeff Kirsher 2377ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2378ec21e2ecSJeff Kirsher } 2379ec21e2ecSJeff Kirsher 2380ec21e2ecSJeff Kirsher /* Tell the DMA to go go go */ 2381ec21e2ecSJeff Kirsher gfar_write(®s->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex); 2382ec21e2ecSJeff Kirsher 2383ec21e2ecSJeff Kirsher /* Unlock priv */ 2384ec21e2ecSJeff Kirsher spin_unlock_irqrestore(&tx_queue->txlock, flags); 2385ec21e2ecSJeff Kirsher 2386ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 2387ec21e2ecSJeff Kirsher } 2388ec21e2ecSJeff Kirsher 2389ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */ 2390ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev) 2391ec21e2ecSJeff Kirsher { 2392ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2393ec21e2ecSJeff Kirsher 2394ec21e2ecSJeff Kirsher cancel_work_sync(&priv->reset_task); 2395ec21e2ecSJeff Kirsher stop_gfar(dev); 2396ec21e2ecSJeff Kirsher 2397ec21e2ecSJeff Kirsher /* Disconnect from the PHY */ 2398ec21e2ecSJeff Kirsher phy_disconnect(priv->phydev); 2399ec21e2ecSJeff Kirsher priv->phydev = NULL; 2400ec21e2ecSJeff Kirsher 240180ec396cSClaudiu Manoil gfar_free_irq(priv); 240280ec396cSClaudiu Manoil 2403ec21e2ecSJeff Kirsher return 0; 2404ec21e2ecSJeff Kirsher } 2405ec21e2ecSJeff Kirsher 2406ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */ 2407ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev) 2408ec21e2ecSJeff Kirsher { 2409ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, 0, dev->dev_addr); 2410ec21e2ecSJeff Kirsher 2411ec21e2ecSJeff Kirsher return 0; 2412ec21e2ecSJeff Kirsher } 2413ec21e2ecSJeff Kirsher 2414ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu) 2415ec21e2ecSJeff Kirsher { 2416ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2417ec21e2ecSJeff Kirsher int frame_size = new_mtu + ETH_HLEN; 2418ec21e2ecSJeff Kirsher 2419ec21e2ecSJeff Kirsher if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) { 2420ec21e2ecSJeff Kirsher netif_err(priv, drv, dev, "Invalid MTU setting\n"); 2421ec21e2ecSJeff Kirsher return -EINVAL; 2422ec21e2ecSJeff Kirsher } 2423ec21e2ecSJeff Kirsher 24240851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 24250851133bSClaudiu Manoil cpu_relax(); 24260851133bSClaudiu Manoil 242788302648SClaudiu Manoil if (dev->flags & IFF_UP) 2428ec21e2ecSJeff Kirsher stop_gfar(dev); 2429ec21e2ecSJeff Kirsher 2430ec21e2ecSJeff Kirsher dev->mtu = new_mtu; 2431ec21e2ecSJeff Kirsher 243288302648SClaudiu Manoil if (dev->flags & IFF_UP) 2433ec21e2ecSJeff Kirsher startup_gfar(dev); 2434ec21e2ecSJeff Kirsher 24350851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 24360851133bSClaudiu Manoil 2437ec21e2ecSJeff Kirsher return 0; 2438ec21e2ecSJeff Kirsher } 2439ec21e2ecSJeff Kirsher 24400851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev) 24410851133bSClaudiu Manoil { 24420851133bSClaudiu Manoil struct gfar_private *priv = netdev_priv(ndev); 24430851133bSClaudiu Manoil 24440851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 24450851133bSClaudiu Manoil cpu_relax(); 24460851133bSClaudiu Manoil 24470851133bSClaudiu Manoil stop_gfar(ndev); 24480851133bSClaudiu Manoil startup_gfar(ndev); 24490851133bSClaudiu Manoil 24500851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 24510851133bSClaudiu Manoil } 24520851133bSClaudiu Manoil 2453ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been 2454ec21e2ecSJeff Kirsher * transmitted after a set amount of time. 2455ec21e2ecSJeff Kirsher * For now, assume that clearing out all the structures, and 2456ec21e2ecSJeff Kirsher * starting over will fix the problem. 2457ec21e2ecSJeff Kirsher */ 2458ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work) 2459ec21e2ecSJeff Kirsher { 2460ec21e2ecSJeff Kirsher struct gfar_private *priv = container_of(work, struct gfar_private, 2461ec21e2ecSJeff Kirsher reset_task); 24620851133bSClaudiu Manoil reset_gfar(priv->ndev); 2463ec21e2ecSJeff Kirsher } 2464ec21e2ecSJeff Kirsher 2465ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev) 2466ec21e2ecSJeff Kirsher { 2467ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2468ec21e2ecSJeff Kirsher 2469ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2470ec21e2ecSJeff Kirsher schedule_work(&priv->reset_task); 2471ec21e2ecSJeff Kirsher } 2472ec21e2ecSJeff Kirsher 2473ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb) 2474ec21e2ecSJeff Kirsher { 2475ec21e2ecSJeff Kirsher /* We need the data buffer to be aligned properly. We will reserve 2476ec21e2ecSJeff Kirsher * as many bytes as needed to align the data properly 2477ec21e2ecSJeff Kirsher */ 2478ec21e2ecSJeff Kirsher skb_reserve(skb, RXBUF_ALIGNMENT - 2479ec21e2ecSJeff Kirsher (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1))); 2480ec21e2ecSJeff Kirsher } 2481ec21e2ecSJeff Kirsher 2482ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */ 2483c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue) 2484ec21e2ecSJeff Kirsher { 2485ec21e2ecSJeff Kirsher struct net_device *dev = tx_queue->dev; 2486d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 2487ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2488ec21e2ecSJeff Kirsher struct txbd8 *bdp, *next = NULL; 2489ec21e2ecSJeff Kirsher struct txbd8 *lbdp = NULL; 2490ec21e2ecSJeff Kirsher struct txbd8 *base = tx_queue->tx_bd_base; 2491ec21e2ecSJeff Kirsher struct sk_buff *skb; 2492ec21e2ecSJeff Kirsher int skb_dirtytx; 2493ec21e2ecSJeff Kirsher int tx_ring_size = tx_queue->tx_ring_size; 2494ec21e2ecSJeff Kirsher int frags = 0, nr_txbds = 0; 2495ec21e2ecSJeff Kirsher int i; 2496ec21e2ecSJeff Kirsher int howmany = 0; 2497d8a0f1b0SPaul Gortmaker int tqi = tx_queue->qindex; 2498d8a0f1b0SPaul Gortmaker unsigned int bytes_sent = 0; 2499ec21e2ecSJeff Kirsher u32 lstatus; 2500ec21e2ecSJeff Kirsher size_t buflen; 2501ec21e2ecSJeff Kirsher 2502d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(dev, tqi); 2503ec21e2ecSJeff Kirsher bdp = tx_queue->dirty_tx; 2504ec21e2ecSJeff Kirsher skb_dirtytx = tx_queue->skb_dirtytx; 2505ec21e2ecSJeff Kirsher 2506ec21e2ecSJeff Kirsher while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) { 2507ec21e2ecSJeff Kirsher unsigned long flags; 2508ec21e2ecSJeff Kirsher 2509ec21e2ecSJeff Kirsher frags = skb_shinfo(skb)->nr_frags; 2510ec21e2ecSJeff Kirsher 25110977f817SJan Ceuleers /* When time stamping, one additional TxBD must be freed. 2512ec21e2ecSJeff Kirsher * Also, we need to dma_unmap_single() the TxPAL. 2513ec21e2ecSJeff Kirsher */ 2514ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) 2515ec21e2ecSJeff Kirsher nr_txbds = frags + 2; 2516ec21e2ecSJeff Kirsher else 2517ec21e2ecSJeff Kirsher nr_txbds = frags + 1; 2518ec21e2ecSJeff Kirsher 2519ec21e2ecSJeff Kirsher lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size); 2520ec21e2ecSJeff Kirsher 2521ec21e2ecSJeff Kirsher lstatus = lbdp->lstatus; 2522ec21e2ecSJeff Kirsher 2523ec21e2ecSJeff Kirsher /* Only clean completed frames */ 2524ec21e2ecSJeff Kirsher if ((lstatus & BD_LFLAG(TXBD_READY)) && 2525ec21e2ecSJeff Kirsher (lstatus & BD_LENGTH_MASK)) 2526ec21e2ecSJeff Kirsher break; 2527ec21e2ecSJeff Kirsher 2528ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2529ec21e2ecSJeff Kirsher next = next_txbd(bdp, base, tx_ring_size); 25309c4886e5SManfred Rudigier buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2531ec21e2ecSJeff Kirsher } else 2532ec21e2ecSJeff Kirsher buflen = bdp->length; 2533ec21e2ecSJeff Kirsher 2534369ec162SClaudiu Manoil dma_unmap_single(priv->dev, bdp->bufPtr, 2535ec21e2ecSJeff Kirsher buflen, DMA_TO_DEVICE); 2536ec21e2ecSJeff Kirsher 2537ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2538ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps shhwtstamps; 2539ec21e2ecSJeff Kirsher u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7); 2540bc4598bcSJan Ceuleers 2541ec21e2ecSJeff Kirsher memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 2542ec21e2ecSJeff Kirsher shhwtstamps.hwtstamp = ns_to_ktime(*ns); 25439c4886e5SManfred Rudigier skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN); 2544ec21e2ecSJeff Kirsher skb_tstamp_tx(skb, &shhwtstamps); 2545ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2546ec21e2ecSJeff Kirsher bdp = next; 2547ec21e2ecSJeff Kirsher } 2548ec21e2ecSJeff Kirsher 2549ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2550ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2551ec21e2ecSJeff Kirsher 2552ec21e2ecSJeff Kirsher for (i = 0; i < frags; i++) { 2553369ec162SClaudiu Manoil dma_unmap_page(priv->dev, bdp->bufPtr, 2554bc4598bcSJan Ceuleers bdp->length, DMA_TO_DEVICE); 2555ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2556ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2557ec21e2ecSJeff Kirsher } 2558ec21e2ecSJeff Kirsher 255950ad076bSClaudiu Manoil bytes_sent += GFAR_CB(skb)->bytes_sent; 2560d8a0f1b0SPaul Gortmaker 2561ec21e2ecSJeff Kirsher dev_kfree_skb_any(skb); 2562ec21e2ecSJeff Kirsher 2563ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[skb_dirtytx] = NULL; 2564ec21e2ecSJeff Kirsher 2565ec21e2ecSJeff Kirsher skb_dirtytx = (skb_dirtytx + 1) & 2566ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_ring_size); 2567ec21e2ecSJeff Kirsher 2568ec21e2ecSJeff Kirsher howmany++; 2569ec21e2ecSJeff Kirsher spin_lock_irqsave(&tx_queue->txlock, flags); 2570ec21e2ecSJeff Kirsher tx_queue->num_txbdfree += nr_txbds; 2571ec21e2ecSJeff Kirsher spin_unlock_irqrestore(&tx_queue->txlock, flags); 2572ec21e2ecSJeff Kirsher } 2573ec21e2ecSJeff Kirsher 2574ec21e2ecSJeff Kirsher /* If we freed a buffer, we can restart transmission, if necessary */ 25750851133bSClaudiu Manoil if (tx_queue->num_txbdfree && 25760851133bSClaudiu Manoil netif_tx_queue_stopped(txq) && 25770851133bSClaudiu Manoil !(test_bit(GFAR_DOWN, &priv->state))) 25780851133bSClaudiu Manoil netif_wake_subqueue(priv->ndev, tqi); 2579ec21e2ecSJeff Kirsher 2580ec21e2ecSJeff Kirsher /* Update dirty indicators */ 2581ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = skb_dirtytx; 2582ec21e2ecSJeff Kirsher tx_queue->dirty_tx = bdp; 2583ec21e2ecSJeff Kirsher 2584d8a0f1b0SPaul Gortmaker netdev_tx_completed_queue(txq, howmany, bytes_sent); 2585ec21e2ecSJeff Kirsher } 2586ec21e2ecSJeff Kirsher 2587ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 2588ec21e2ecSJeff Kirsher struct sk_buff *skb) 2589ec21e2ecSJeff Kirsher { 2590ec21e2ecSJeff Kirsher struct net_device *dev = rx_queue->dev; 2591ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2592ec21e2ecSJeff Kirsher dma_addr_t buf; 2593ec21e2ecSJeff Kirsher 2594369ec162SClaudiu Manoil buf = dma_map_single(priv->dev, skb->data, 2595ec21e2ecSJeff Kirsher priv->rx_buffer_size, DMA_FROM_DEVICE); 2596ec21e2ecSJeff Kirsher gfar_init_rxbdp(rx_queue, bdp, buf); 2597ec21e2ecSJeff Kirsher } 2598ec21e2ecSJeff Kirsher 2599ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev) 2600ec21e2ecSJeff Kirsher { 2601ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2602acb600deSEric Dumazet struct sk_buff *skb; 2603ec21e2ecSJeff Kirsher 2604ec21e2ecSJeff Kirsher skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT); 2605ec21e2ecSJeff Kirsher if (!skb) 2606ec21e2ecSJeff Kirsher return NULL; 2607ec21e2ecSJeff Kirsher 2608ec21e2ecSJeff Kirsher gfar_align_skb(skb); 2609ec21e2ecSJeff Kirsher 2610ec21e2ecSJeff Kirsher return skb; 2611ec21e2ecSJeff Kirsher } 2612ec21e2ecSJeff Kirsher 2613ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev) 2614ec21e2ecSJeff Kirsher { 2615acb600deSEric Dumazet return gfar_alloc_skb(dev); 2616ec21e2ecSJeff Kirsher } 2617ec21e2ecSJeff Kirsher 2618ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev) 2619ec21e2ecSJeff Kirsher { 2620ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2621ec21e2ecSJeff Kirsher struct net_device_stats *stats = &dev->stats; 2622ec21e2ecSJeff Kirsher struct gfar_extra_stats *estats = &priv->extra_stats; 2623ec21e2ecSJeff Kirsher 26240977f817SJan Ceuleers /* If the packet was truncated, none of the other errors matter */ 2625ec21e2ecSJeff Kirsher if (status & RXBD_TRUNCATED) { 2626ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2627ec21e2ecSJeff Kirsher 2628212079dfSPaul Gortmaker atomic64_inc(&estats->rx_trunc); 2629ec21e2ecSJeff Kirsher 2630ec21e2ecSJeff Kirsher return; 2631ec21e2ecSJeff Kirsher } 2632ec21e2ecSJeff Kirsher /* Count the errors, if there were any */ 2633ec21e2ecSJeff Kirsher if (status & (RXBD_LARGE | RXBD_SHORT)) { 2634ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2635ec21e2ecSJeff Kirsher 2636ec21e2ecSJeff Kirsher if (status & RXBD_LARGE) 2637212079dfSPaul Gortmaker atomic64_inc(&estats->rx_large); 2638ec21e2ecSJeff Kirsher else 2639212079dfSPaul Gortmaker atomic64_inc(&estats->rx_short); 2640ec21e2ecSJeff Kirsher } 2641ec21e2ecSJeff Kirsher if (status & RXBD_NONOCTET) { 2642ec21e2ecSJeff Kirsher stats->rx_frame_errors++; 2643212079dfSPaul Gortmaker atomic64_inc(&estats->rx_nonoctet); 2644ec21e2ecSJeff Kirsher } 2645ec21e2ecSJeff Kirsher if (status & RXBD_CRCERR) { 2646212079dfSPaul Gortmaker atomic64_inc(&estats->rx_crcerr); 2647ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2648ec21e2ecSJeff Kirsher } 2649ec21e2ecSJeff Kirsher if (status & RXBD_OVERRUN) { 2650212079dfSPaul Gortmaker atomic64_inc(&estats->rx_overrun); 2651ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2652ec21e2ecSJeff Kirsher } 2653ec21e2ecSJeff Kirsher } 2654ec21e2ecSJeff Kirsher 2655ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id) 2656ec21e2ecSJeff Kirsher { 2657aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2658aeb12c5eSClaudiu Manoil unsigned long flags; 2659aeb12c5eSClaudiu Manoil u32 imask; 2660aeb12c5eSClaudiu Manoil 2661aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_rx))) { 2662aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2663aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2664aeb12c5eSClaudiu Manoil imask &= IMASK_RX_DISABLED; 2665aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2666aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2667aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_rx); 2668aeb12c5eSClaudiu Manoil } else { 2669aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2670aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2671aeb12c5eSClaudiu Manoil */ 2672aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_RX_MASK); 2673aeb12c5eSClaudiu Manoil } 2674aeb12c5eSClaudiu Manoil 2675aeb12c5eSClaudiu Manoil return IRQ_HANDLED; 2676aeb12c5eSClaudiu Manoil } 2677aeb12c5eSClaudiu Manoil 2678aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */ 2679aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id) 2680aeb12c5eSClaudiu Manoil { 2681aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2682aeb12c5eSClaudiu Manoil unsigned long flags; 2683aeb12c5eSClaudiu Manoil u32 imask; 2684aeb12c5eSClaudiu Manoil 2685aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_tx))) { 2686aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2687aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2688aeb12c5eSClaudiu Manoil imask &= IMASK_TX_DISABLED; 2689aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2690aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2691aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_tx); 2692aeb12c5eSClaudiu Manoil } else { 2693aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2694aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2695aeb12c5eSClaudiu Manoil */ 2696aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_TX_MASK); 2697aeb12c5eSClaudiu Manoil } 2698aeb12c5eSClaudiu Manoil 2699ec21e2ecSJeff Kirsher return IRQ_HANDLED; 2700ec21e2ecSJeff Kirsher } 2701ec21e2ecSJeff Kirsher 2702ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb) 2703ec21e2ecSJeff Kirsher { 2704ec21e2ecSJeff Kirsher /* If valid headers were found, and valid sums 2705ec21e2ecSJeff Kirsher * were verified, then we tell the kernel that no 27060977f817SJan Ceuleers * checksumming is necessary. Otherwise, it is [FIXME] 27070977f817SJan Ceuleers */ 2708ec21e2ecSJeff Kirsher if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU)) 2709ec21e2ecSJeff Kirsher skb->ip_summed = CHECKSUM_UNNECESSARY; 2710ec21e2ecSJeff Kirsher else 2711ec21e2ecSJeff Kirsher skb_checksum_none_assert(skb); 2712ec21e2ecSJeff Kirsher } 2713ec21e2ecSJeff Kirsher 2714ec21e2ecSJeff Kirsher 27150977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */ 271661db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 2717cd754a57SWu Jiajun-B06378 int amount_pull, struct napi_struct *napi) 2718ec21e2ecSJeff Kirsher { 2719ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2720ec21e2ecSJeff Kirsher struct rxfcb *fcb = NULL; 2721ec21e2ecSJeff Kirsher 2722ec21e2ecSJeff Kirsher /* fcb is at the beginning if exists */ 2723ec21e2ecSJeff Kirsher fcb = (struct rxfcb *)skb->data; 2724ec21e2ecSJeff Kirsher 27250977f817SJan Ceuleers /* Remove the FCB from the skb 27260977f817SJan Ceuleers * Remove the padded bytes, if there are any 27270977f817SJan Ceuleers */ 2728ec21e2ecSJeff Kirsher if (amount_pull) { 2729ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, fcb->rq); 2730ec21e2ecSJeff Kirsher skb_pull(skb, amount_pull); 2731ec21e2ecSJeff Kirsher } 2732ec21e2ecSJeff Kirsher 2733ec21e2ecSJeff Kirsher /* Get receive timestamp from the skb */ 2734ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 2735ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 2736ec21e2ecSJeff Kirsher u64 *ns = (u64 *) skb->data; 2737bc4598bcSJan Ceuleers 2738ec21e2ecSJeff Kirsher memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2739ec21e2ecSJeff Kirsher shhwtstamps->hwtstamp = ns_to_ktime(*ns); 2740ec21e2ecSJeff Kirsher } 2741ec21e2ecSJeff Kirsher 2742ec21e2ecSJeff Kirsher if (priv->padding) 2743ec21e2ecSJeff Kirsher skb_pull(skb, priv->padding); 2744ec21e2ecSJeff Kirsher 2745ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_RXCSUM) 2746ec21e2ecSJeff Kirsher gfar_rx_checksum(skb, fcb); 2747ec21e2ecSJeff Kirsher 2748ec21e2ecSJeff Kirsher /* Tell the skb what kind of packet this is */ 2749ec21e2ecSJeff Kirsher skb->protocol = eth_type_trans(skb, dev); 2750ec21e2ecSJeff Kirsher 2751f646968fSPatrick McHardy /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here. 2752823dcd25SDavid S. Miller * Even if vlan rx accel is disabled, on some chips 2753823dcd25SDavid S. Miller * RXFCB_VLN is pseudo randomly set. 2754823dcd25SDavid S. Miller */ 2755f646968fSPatrick McHardy if (dev->features & NETIF_F_HW_VLAN_CTAG_RX && 2756823dcd25SDavid S. Miller fcb->flags & RXFCB_VLN) 2757e5905c83SDavid S. Miller __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl); 2758ec21e2ecSJeff Kirsher 2759ec21e2ecSJeff Kirsher /* Send the packet up the stack */ 2760953d2768SClaudiu Manoil napi_gro_receive(napi, skb); 2761ec21e2ecSJeff Kirsher 2762ec21e2ecSJeff Kirsher } 2763ec21e2ecSJeff Kirsher 2764ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring 2765ec21e2ecSJeff Kirsher * until the budget/quota has been reached. Returns the number 2766ec21e2ecSJeff Kirsher * of frames handled 2767ec21e2ecSJeff Kirsher */ 2768ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit) 2769ec21e2ecSJeff Kirsher { 2770ec21e2ecSJeff Kirsher struct net_device *dev = rx_queue->dev; 2771ec21e2ecSJeff Kirsher struct rxbd8 *bdp, *base; 2772ec21e2ecSJeff Kirsher struct sk_buff *skb; 2773ec21e2ecSJeff Kirsher int pkt_len; 2774ec21e2ecSJeff Kirsher int amount_pull; 2775ec21e2ecSJeff Kirsher int howmany = 0; 2776ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2777ec21e2ecSJeff Kirsher 2778ec21e2ecSJeff Kirsher /* Get the first full descriptor */ 2779ec21e2ecSJeff Kirsher bdp = rx_queue->cur_rx; 2780ec21e2ecSJeff Kirsher base = rx_queue->rx_bd_base; 2781ec21e2ecSJeff Kirsher 2782ba779711SClaudiu Manoil amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0; 2783ec21e2ecSJeff Kirsher 2784ec21e2ecSJeff Kirsher while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) { 2785ec21e2ecSJeff Kirsher struct sk_buff *newskb; 2786bc4598bcSJan Ceuleers 2787ec21e2ecSJeff Kirsher rmb(); 2788ec21e2ecSJeff Kirsher 2789ec21e2ecSJeff Kirsher /* Add another skb for the future */ 2790ec21e2ecSJeff Kirsher newskb = gfar_new_skb(dev); 2791ec21e2ecSJeff Kirsher 2792ec21e2ecSJeff Kirsher skb = rx_queue->rx_skbuff[rx_queue->skb_currx]; 2793ec21e2ecSJeff Kirsher 2794369ec162SClaudiu Manoil dma_unmap_single(priv->dev, bdp->bufPtr, 2795ec21e2ecSJeff Kirsher priv->rx_buffer_size, DMA_FROM_DEVICE); 2796ec21e2ecSJeff Kirsher 2797ec21e2ecSJeff Kirsher if (unlikely(!(bdp->status & RXBD_ERR) && 2798ec21e2ecSJeff Kirsher bdp->length > priv->rx_buffer_size)) 2799ec21e2ecSJeff Kirsher bdp->status = RXBD_LARGE; 2800ec21e2ecSJeff Kirsher 2801ec21e2ecSJeff Kirsher /* We drop the frame if we failed to allocate a new buffer */ 2802ec21e2ecSJeff Kirsher if (unlikely(!newskb || !(bdp->status & RXBD_LAST) || 2803ec21e2ecSJeff Kirsher bdp->status & RXBD_ERR)) { 2804ec21e2ecSJeff Kirsher count_errors(bdp->status, dev); 2805ec21e2ecSJeff Kirsher 2806ec21e2ecSJeff Kirsher if (unlikely(!newskb)) 2807ec21e2ecSJeff Kirsher newskb = skb; 2808ec21e2ecSJeff Kirsher else if (skb) 2809acb600deSEric Dumazet dev_kfree_skb(skb); 2810ec21e2ecSJeff Kirsher } else { 2811ec21e2ecSJeff Kirsher /* Increment the number of packets */ 2812ec21e2ecSJeff Kirsher rx_queue->stats.rx_packets++; 2813ec21e2ecSJeff Kirsher howmany++; 2814ec21e2ecSJeff Kirsher 2815ec21e2ecSJeff Kirsher if (likely(skb)) { 2816ec21e2ecSJeff Kirsher pkt_len = bdp->length - ETH_FCS_LEN; 2817ec21e2ecSJeff Kirsher /* Remove the FCS from the packet length */ 2818ec21e2ecSJeff Kirsher skb_put(skb, pkt_len); 2819ec21e2ecSJeff Kirsher rx_queue->stats.rx_bytes += pkt_len; 2820ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, rx_queue->qindex); 2821cd754a57SWu Jiajun-B06378 gfar_process_frame(dev, skb, amount_pull, 2822aeb12c5eSClaudiu Manoil &rx_queue->grp->napi_rx); 2823ec21e2ecSJeff Kirsher 2824ec21e2ecSJeff Kirsher } else { 2825ec21e2ecSJeff Kirsher netif_warn(priv, rx_err, dev, "Missing skb!\n"); 2826ec21e2ecSJeff Kirsher rx_queue->stats.rx_dropped++; 2827212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_skbmissing); 2828ec21e2ecSJeff Kirsher } 2829ec21e2ecSJeff Kirsher 2830ec21e2ecSJeff Kirsher } 2831ec21e2ecSJeff Kirsher 2832ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb; 2833ec21e2ecSJeff Kirsher 2834ec21e2ecSJeff Kirsher /* Setup the new bdp */ 2835ec21e2ecSJeff Kirsher gfar_new_rxbdp(rx_queue, bdp, newskb); 2836ec21e2ecSJeff Kirsher 2837ec21e2ecSJeff Kirsher /* Update to the next pointer */ 2838ec21e2ecSJeff Kirsher bdp = next_bd(bdp, base, rx_queue->rx_ring_size); 2839ec21e2ecSJeff Kirsher 2840ec21e2ecSJeff Kirsher /* update to point at the next skb */ 2841bc4598bcSJan Ceuleers rx_queue->skb_currx = (rx_queue->skb_currx + 1) & 2842ec21e2ecSJeff Kirsher RX_RING_MOD_MASK(rx_queue->rx_ring_size); 2843ec21e2ecSJeff Kirsher } 2844ec21e2ecSJeff Kirsher 2845ec21e2ecSJeff Kirsher /* Update the current rxbd pointer to be the next one */ 2846ec21e2ecSJeff Kirsher rx_queue->cur_rx = bdp; 2847ec21e2ecSJeff Kirsher 2848ec21e2ecSJeff Kirsher return howmany; 2849ec21e2ecSJeff Kirsher } 2850ec21e2ecSJeff Kirsher 2851aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget) 28525eaedf31SClaudiu Manoil { 28535eaedf31SClaudiu Manoil struct gfar_priv_grp *gfargrp = 2854aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 28555eaedf31SClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 285671ff9e3dSClaudiu Manoil struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue; 28575eaedf31SClaudiu Manoil int work_done = 0; 28585eaedf31SClaudiu Manoil 28595eaedf31SClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 28605eaedf31SClaudiu Manoil * because of the packets that have already arrived 28615eaedf31SClaudiu Manoil */ 2862aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 28635eaedf31SClaudiu Manoil 28645eaedf31SClaudiu Manoil work_done = gfar_clean_rx_ring(rx_queue, budget); 28655eaedf31SClaudiu Manoil 28665eaedf31SClaudiu Manoil if (work_done < budget) { 2867aeb12c5eSClaudiu Manoil u32 imask; 28685eaedf31SClaudiu Manoil napi_complete(napi); 28695eaedf31SClaudiu Manoil /* Clear the halt bit in RSTAT */ 28705eaedf31SClaudiu Manoil gfar_write(®s->rstat, gfargrp->rstat); 28715eaedf31SClaudiu Manoil 2872aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 2873aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 2874aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 2875aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 2876aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 28775eaedf31SClaudiu Manoil } 28785eaedf31SClaudiu Manoil 28795eaedf31SClaudiu Manoil return work_done; 28805eaedf31SClaudiu Manoil } 28815eaedf31SClaudiu Manoil 2882aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget) 2883ec21e2ecSJeff Kirsher { 2884bc4598bcSJan Ceuleers struct gfar_priv_grp *gfargrp = 2885aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 2886aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 288771ff9e3dSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue; 2888aeb12c5eSClaudiu Manoil u32 imask; 2889aeb12c5eSClaudiu Manoil 2890aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2891aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 2892aeb12c5eSClaudiu Manoil */ 2893aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 2894aeb12c5eSClaudiu Manoil 2895aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 2896aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) 2897aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 2898aeb12c5eSClaudiu Manoil 2899aeb12c5eSClaudiu Manoil napi_complete(napi); 2900aeb12c5eSClaudiu Manoil 2901aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 2902aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 2903aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 2904aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 2905aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 2906aeb12c5eSClaudiu Manoil 2907aeb12c5eSClaudiu Manoil return 0; 2908aeb12c5eSClaudiu Manoil } 2909aeb12c5eSClaudiu Manoil 2910aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget) 2911aeb12c5eSClaudiu Manoil { 2912aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 2913aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 2914ec21e2ecSJeff Kirsher struct gfar_private *priv = gfargrp->priv; 2915ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 2916ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 2917c233cf40SClaudiu Manoil int work_done = 0, work_done_per_q = 0; 291839c0a0d5SClaudiu Manoil int i, budget_per_q = 0; 29196be5ed3fSClaudiu Manoil unsigned long rstat_rxf; 29206be5ed3fSClaudiu Manoil int num_act_queues; 2921ec21e2ecSJeff Kirsher 2922ec21e2ecSJeff Kirsher /* Clear IEVENT, so interrupts aren't called again 29230977f817SJan Ceuleers * because of the packets that have already arrived 29240977f817SJan Ceuleers */ 2925aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 2926ec21e2ecSJeff Kirsher 29276be5ed3fSClaudiu Manoil rstat_rxf = gfar_read(®s->rstat) & RSTAT_RXF_MASK; 29286be5ed3fSClaudiu Manoil 29296be5ed3fSClaudiu Manoil num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS); 29306be5ed3fSClaudiu Manoil if (num_act_queues) 29316be5ed3fSClaudiu Manoil budget_per_q = budget/num_act_queues; 29326be5ed3fSClaudiu Manoil 2933ec21e2ecSJeff Kirsher for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) { 29346be5ed3fSClaudiu Manoil /* skip queue if not active */ 29356be5ed3fSClaudiu Manoil if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i))) 2936ec21e2ecSJeff Kirsher continue; 2937ec21e2ecSJeff Kirsher 2938c233cf40SClaudiu Manoil rx_queue = priv->rx_queue[i]; 2939c233cf40SClaudiu Manoil work_done_per_q = 2940c233cf40SClaudiu Manoil gfar_clean_rx_ring(rx_queue, budget_per_q); 2941c233cf40SClaudiu Manoil work_done += work_done_per_q; 2942c233cf40SClaudiu Manoil 2943c233cf40SClaudiu Manoil /* finished processing this queue */ 2944c233cf40SClaudiu Manoil if (work_done_per_q < budget_per_q) { 29456be5ed3fSClaudiu Manoil /* clear active queue hw indication */ 29466be5ed3fSClaudiu Manoil gfar_write(®s->rstat, 29476be5ed3fSClaudiu Manoil RSTAT_CLEAR_RXF0 >> i); 29486be5ed3fSClaudiu Manoil num_act_queues--; 29496be5ed3fSClaudiu Manoil 29506be5ed3fSClaudiu Manoil if (!num_act_queues) 2951c233cf40SClaudiu Manoil break; 2952ec21e2ecSJeff Kirsher } 2953ec21e2ecSJeff Kirsher } 2954ec21e2ecSJeff Kirsher 2955aeb12c5eSClaudiu Manoil if (!num_act_queues) { 2956aeb12c5eSClaudiu Manoil u32 imask; 2957ec21e2ecSJeff Kirsher napi_complete(napi); 2958ec21e2ecSJeff Kirsher 2959ec21e2ecSJeff Kirsher /* Clear the halt bit in RSTAT */ 2960ec21e2ecSJeff Kirsher gfar_write(®s->rstat, gfargrp->rstat); 2961ec21e2ecSJeff Kirsher 2962aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 2963aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 2964aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 2965aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 2966aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 2967ec21e2ecSJeff Kirsher } 2968ec21e2ecSJeff Kirsher 2969c233cf40SClaudiu Manoil return work_done; 2970ec21e2ecSJeff Kirsher } 2971ec21e2ecSJeff Kirsher 2972aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget) 2973aeb12c5eSClaudiu Manoil { 2974aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 2975aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 2976aeb12c5eSClaudiu Manoil struct gfar_private *priv = gfargrp->priv; 2977aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 2978aeb12c5eSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = NULL; 2979aeb12c5eSClaudiu Manoil int has_tx_work = 0; 2980aeb12c5eSClaudiu Manoil int i; 2981aeb12c5eSClaudiu Manoil 2982aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2983aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 2984aeb12c5eSClaudiu Manoil */ 2985aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 2986aeb12c5eSClaudiu Manoil 2987aeb12c5eSClaudiu Manoil for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) { 2988aeb12c5eSClaudiu Manoil tx_queue = priv->tx_queue[i]; 2989aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 2990aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) { 2991aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 2992aeb12c5eSClaudiu Manoil has_tx_work = 1; 2993aeb12c5eSClaudiu Manoil } 2994aeb12c5eSClaudiu Manoil } 2995aeb12c5eSClaudiu Manoil 2996aeb12c5eSClaudiu Manoil if (!has_tx_work) { 2997aeb12c5eSClaudiu Manoil u32 imask; 2998aeb12c5eSClaudiu Manoil napi_complete(napi); 2999aeb12c5eSClaudiu Manoil 3000aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3001aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3002aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 3003aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3004aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3005aeb12c5eSClaudiu Manoil } 3006aeb12c5eSClaudiu Manoil 3007aeb12c5eSClaudiu Manoil return 0; 3008aeb12c5eSClaudiu Manoil } 3009aeb12c5eSClaudiu Manoil 3010aeb12c5eSClaudiu Manoil 3011ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 30120977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs 3013ec21e2ecSJeff Kirsher * without having to re-enable interrupts. It's not called while 3014ec21e2ecSJeff Kirsher * the interrupt routine is executing. 3015ec21e2ecSJeff Kirsher */ 3016ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev) 3017ec21e2ecSJeff Kirsher { 3018ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 30193a2e16c8SJan Ceuleers int i; 3020ec21e2ecSJeff Kirsher 3021ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, run tx/rx */ 3022ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 3023ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 302462ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 302562ed839dSPaul Gortmaker 302662ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 302762ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, RX)->irq); 302862ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, ER)->irq); 302962ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 303062ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, ER)->irq); 303162ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, RX)->irq); 303262ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3033ec21e2ecSJeff Kirsher } 3034ec21e2ecSJeff Kirsher } else { 3035ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 303662ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 303762ed839dSPaul Gortmaker 303862ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 303962ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 304062ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3041ec21e2ecSJeff Kirsher } 3042ec21e2ecSJeff Kirsher } 3043ec21e2ecSJeff Kirsher } 3044ec21e2ecSJeff Kirsher #endif 3045ec21e2ecSJeff Kirsher 3046ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */ 3047ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id) 3048ec21e2ecSJeff Kirsher { 3049ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3050ec21e2ecSJeff Kirsher 3051ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3052ec21e2ecSJeff Kirsher u32 events = gfar_read(&gfargrp->regs->ievent); 3053ec21e2ecSJeff Kirsher 3054ec21e2ecSJeff Kirsher /* Check for reception */ 3055ec21e2ecSJeff Kirsher if (events & IEVENT_RX_MASK) 3056ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3057ec21e2ecSJeff Kirsher 3058ec21e2ecSJeff Kirsher /* Check for transmit completion */ 3059ec21e2ecSJeff Kirsher if (events & IEVENT_TX_MASK) 3060ec21e2ecSJeff Kirsher gfar_transmit(irq, grp_id); 3061ec21e2ecSJeff Kirsher 3062ec21e2ecSJeff Kirsher /* Check for errors */ 3063ec21e2ecSJeff Kirsher if (events & IEVENT_ERR_MASK) 3064ec21e2ecSJeff Kirsher gfar_error(irq, grp_id); 3065ec21e2ecSJeff Kirsher 3066ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3067ec21e2ecSJeff Kirsher } 3068ec21e2ecSJeff Kirsher 306923402bddSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv) 307023402bddSClaudiu Manoil { 307123402bddSClaudiu Manoil struct phy_device *phydev = priv->phydev; 307223402bddSClaudiu Manoil u32 val = 0; 307323402bddSClaudiu Manoil 307423402bddSClaudiu Manoil if (!phydev->duplex) 307523402bddSClaudiu Manoil return val; 307623402bddSClaudiu Manoil 307723402bddSClaudiu Manoil if (!priv->pause_aneg_en) { 307823402bddSClaudiu Manoil if (priv->tx_pause_en) 307923402bddSClaudiu Manoil val |= MACCFG1_TX_FLOW; 308023402bddSClaudiu Manoil if (priv->rx_pause_en) 308123402bddSClaudiu Manoil val |= MACCFG1_RX_FLOW; 308223402bddSClaudiu Manoil } else { 308323402bddSClaudiu Manoil u16 lcl_adv, rmt_adv; 308423402bddSClaudiu Manoil u8 flowctrl; 308523402bddSClaudiu Manoil /* get link partner capabilities */ 308623402bddSClaudiu Manoil rmt_adv = 0; 308723402bddSClaudiu Manoil if (phydev->pause) 308823402bddSClaudiu Manoil rmt_adv = LPA_PAUSE_CAP; 308923402bddSClaudiu Manoil if (phydev->asym_pause) 309023402bddSClaudiu Manoil rmt_adv |= LPA_PAUSE_ASYM; 309123402bddSClaudiu Manoil 309223402bddSClaudiu Manoil lcl_adv = mii_advertise_flowctrl(phydev->advertising); 309323402bddSClaudiu Manoil 309423402bddSClaudiu Manoil flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv); 309523402bddSClaudiu Manoil if (flowctrl & FLOW_CTRL_TX) 309623402bddSClaudiu Manoil val |= MACCFG1_TX_FLOW; 309723402bddSClaudiu Manoil if (flowctrl & FLOW_CTRL_RX) 309823402bddSClaudiu Manoil val |= MACCFG1_RX_FLOW; 309923402bddSClaudiu Manoil } 310023402bddSClaudiu Manoil 310123402bddSClaudiu Manoil return val; 310223402bddSClaudiu Manoil } 310323402bddSClaudiu Manoil 3104ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made 3105ec21e2ecSJeff Kirsher * aware of new link state. The PHY code conveys this 3106ec21e2ecSJeff Kirsher * information through variables in the phydev structure, and this 3107ec21e2ecSJeff Kirsher * function converts those variables into the appropriate 3108ec21e2ecSJeff Kirsher * register values, and can bring down the device if needed. 3109ec21e2ecSJeff Kirsher */ 3110ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev) 3111ec21e2ecSJeff Kirsher { 3112ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3113ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3114ec21e2ecSJeff Kirsher struct phy_device *phydev = priv->phydev; 3115ec21e2ecSJeff Kirsher int new_state = 0; 3116ec21e2ecSJeff Kirsher 31170851133bSClaudiu Manoil if (test_bit(GFAR_RESETTING, &priv->state)) 31180851133bSClaudiu Manoil return; 3119ec21e2ecSJeff Kirsher 3120ec21e2ecSJeff Kirsher if (phydev->link) { 312123402bddSClaudiu Manoil u32 tempval1 = gfar_read(®s->maccfg1); 3122ec21e2ecSJeff Kirsher u32 tempval = gfar_read(®s->maccfg2); 3123ec21e2ecSJeff Kirsher u32 ecntrl = gfar_read(®s->ecntrl); 3124ec21e2ecSJeff Kirsher 3125ec21e2ecSJeff Kirsher /* Now we make sure that we can be in full duplex mode. 31260977f817SJan Ceuleers * If not, we operate in half-duplex mode. 31270977f817SJan Ceuleers */ 3128ec21e2ecSJeff Kirsher if (phydev->duplex != priv->oldduplex) { 3129ec21e2ecSJeff Kirsher new_state = 1; 3130ec21e2ecSJeff Kirsher if (!(phydev->duplex)) 3131ec21e2ecSJeff Kirsher tempval &= ~(MACCFG2_FULL_DUPLEX); 3132ec21e2ecSJeff Kirsher else 3133ec21e2ecSJeff Kirsher tempval |= MACCFG2_FULL_DUPLEX; 3134ec21e2ecSJeff Kirsher 3135ec21e2ecSJeff Kirsher priv->oldduplex = phydev->duplex; 3136ec21e2ecSJeff Kirsher } 3137ec21e2ecSJeff Kirsher 3138ec21e2ecSJeff Kirsher if (phydev->speed != priv->oldspeed) { 3139ec21e2ecSJeff Kirsher new_state = 1; 3140ec21e2ecSJeff Kirsher switch (phydev->speed) { 3141ec21e2ecSJeff Kirsher case 1000: 3142ec21e2ecSJeff Kirsher tempval = 3143ec21e2ecSJeff Kirsher ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII); 3144ec21e2ecSJeff Kirsher 3145ec21e2ecSJeff Kirsher ecntrl &= ~(ECNTRL_R100); 3146ec21e2ecSJeff Kirsher break; 3147ec21e2ecSJeff Kirsher case 100: 3148ec21e2ecSJeff Kirsher case 10: 3149ec21e2ecSJeff Kirsher tempval = 3150ec21e2ecSJeff Kirsher ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII); 3151ec21e2ecSJeff Kirsher 3152ec21e2ecSJeff Kirsher /* Reduced mode distinguishes 31530977f817SJan Ceuleers * between 10 and 100 31540977f817SJan Ceuleers */ 3155ec21e2ecSJeff Kirsher if (phydev->speed == SPEED_100) 3156ec21e2ecSJeff Kirsher ecntrl |= ECNTRL_R100; 3157ec21e2ecSJeff Kirsher else 3158ec21e2ecSJeff Kirsher ecntrl &= ~(ECNTRL_R100); 3159ec21e2ecSJeff Kirsher break; 3160ec21e2ecSJeff Kirsher default: 3161ec21e2ecSJeff Kirsher netif_warn(priv, link, dev, 3162ec21e2ecSJeff Kirsher "Ack! Speed (%d) is not 10/100/1000!\n", 3163ec21e2ecSJeff Kirsher phydev->speed); 3164ec21e2ecSJeff Kirsher break; 3165ec21e2ecSJeff Kirsher } 3166ec21e2ecSJeff Kirsher 3167ec21e2ecSJeff Kirsher priv->oldspeed = phydev->speed; 3168ec21e2ecSJeff Kirsher } 3169ec21e2ecSJeff Kirsher 317023402bddSClaudiu Manoil tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW); 317123402bddSClaudiu Manoil tempval1 |= gfar_get_flowctrl_cfg(priv); 317223402bddSClaudiu Manoil 317323402bddSClaudiu Manoil gfar_write(®s->maccfg1, tempval1); 3174ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 3175ec21e2ecSJeff Kirsher gfar_write(®s->ecntrl, ecntrl); 3176ec21e2ecSJeff Kirsher 3177ec21e2ecSJeff Kirsher if (!priv->oldlink) { 3178ec21e2ecSJeff Kirsher new_state = 1; 3179ec21e2ecSJeff Kirsher priv->oldlink = 1; 3180ec21e2ecSJeff Kirsher } 3181ec21e2ecSJeff Kirsher } else if (priv->oldlink) { 3182ec21e2ecSJeff Kirsher new_state = 1; 3183ec21e2ecSJeff Kirsher priv->oldlink = 0; 3184ec21e2ecSJeff Kirsher priv->oldspeed = 0; 3185ec21e2ecSJeff Kirsher priv->oldduplex = -1; 3186ec21e2ecSJeff Kirsher } 3187ec21e2ecSJeff Kirsher 3188ec21e2ecSJeff Kirsher if (new_state && netif_msg_link(priv)) 3189ec21e2ecSJeff Kirsher phy_print_status(phydev); 3190ec21e2ecSJeff Kirsher } 3191ec21e2ecSJeff Kirsher 3192ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast 3193ec21e2ecSJeff Kirsher * addresses we subscribe to. Also, change the promiscuity of 3194ec21e2ecSJeff Kirsher * the device based on the flags (this function is called 31950977f817SJan Ceuleers * whenever dev->flags is changed 31960977f817SJan Ceuleers */ 3197ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev) 3198ec21e2ecSJeff Kirsher { 3199ec21e2ecSJeff Kirsher struct netdev_hw_addr *ha; 3200ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3201ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3202ec21e2ecSJeff Kirsher u32 tempval; 3203ec21e2ecSJeff Kirsher 3204ec21e2ecSJeff Kirsher if (dev->flags & IFF_PROMISC) { 3205ec21e2ecSJeff Kirsher /* Set RCTRL to PROM */ 3206ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3207ec21e2ecSJeff Kirsher tempval |= RCTRL_PROM; 3208ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3209ec21e2ecSJeff Kirsher } else { 3210ec21e2ecSJeff Kirsher /* Set RCTRL to not PROM */ 3211ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3212ec21e2ecSJeff Kirsher tempval &= ~(RCTRL_PROM); 3213ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3214ec21e2ecSJeff Kirsher } 3215ec21e2ecSJeff Kirsher 3216ec21e2ecSJeff Kirsher if (dev->flags & IFF_ALLMULTI) { 3217ec21e2ecSJeff Kirsher /* Set the hash to rx all multicast frames */ 3218ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0xffffffff); 3219ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0xffffffff); 3220ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0xffffffff); 3221ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0xffffffff); 3222ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0xffffffff); 3223ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0xffffffff); 3224ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0xffffffff); 3225ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0xffffffff); 3226ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0xffffffff); 3227ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0xffffffff); 3228ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0xffffffff); 3229ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0xffffffff); 3230ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0xffffffff); 3231ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0xffffffff); 3232ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0xffffffff); 3233ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0xffffffff); 3234ec21e2ecSJeff Kirsher } else { 3235ec21e2ecSJeff Kirsher int em_num; 3236ec21e2ecSJeff Kirsher int idx; 3237ec21e2ecSJeff Kirsher 3238ec21e2ecSJeff Kirsher /* zero out the hash */ 3239ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0x0); 3240ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0x0); 3241ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0x0); 3242ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0x0); 3243ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0x0); 3244ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0x0); 3245ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0x0); 3246ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0x0); 3247ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0x0); 3248ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0x0); 3249ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0x0); 3250ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0x0); 3251ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0x0); 3252ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0x0); 3253ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0x0); 3254ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0x0); 3255ec21e2ecSJeff Kirsher 3256ec21e2ecSJeff Kirsher /* If we have extended hash tables, we need to 3257ec21e2ecSJeff Kirsher * clear the exact match registers to prepare for 32580977f817SJan Ceuleers * setting them 32590977f817SJan Ceuleers */ 3260ec21e2ecSJeff Kirsher if (priv->extended_hash) { 3261ec21e2ecSJeff Kirsher em_num = GFAR_EM_NUM + 1; 3262ec21e2ecSJeff Kirsher gfar_clear_exact_match(dev); 3263ec21e2ecSJeff Kirsher idx = 1; 3264ec21e2ecSJeff Kirsher } else { 3265ec21e2ecSJeff Kirsher idx = 0; 3266ec21e2ecSJeff Kirsher em_num = 0; 3267ec21e2ecSJeff Kirsher } 3268ec21e2ecSJeff Kirsher 3269ec21e2ecSJeff Kirsher if (netdev_mc_empty(dev)) 3270ec21e2ecSJeff Kirsher return; 3271ec21e2ecSJeff Kirsher 3272ec21e2ecSJeff Kirsher /* Parse the list, and set the appropriate bits */ 3273ec21e2ecSJeff Kirsher netdev_for_each_mc_addr(ha, dev) { 3274ec21e2ecSJeff Kirsher if (idx < em_num) { 3275ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, ha->addr); 3276ec21e2ecSJeff Kirsher idx++; 3277ec21e2ecSJeff Kirsher } else 3278ec21e2ecSJeff Kirsher gfar_set_hash_for_addr(dev, ha->addr); 3279ec21e2ecSJeff Kirsher } 3280ec21e2ecSJeff Kirsher } 3281ec21e2ecSJeff Kirsher } 3282ec21e2ecSJeff Kirsher 3283ec21e2ecSJeff Kirsher 3284ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they 32850977f817SJan Ceuleers * don't interfere with normal reception 32860977f817SJan Ceuleers */ 3287ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev) 3288ec21e2ecSJeff Kirsher { 3289ec21e2ecSJeff Kirsher int idx; 32906a3c910cSJoe Perches static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0}; 3291ec21e2ecSJeff Kirsher 3292ec21e2ecSJeff Kirsher for (idx = 1; idx < GFAR_EM_NUM + 1; idx++) 3293ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, zero_arr); 3294ec21e2ecSJeff Kirsher } 3295ec21e2ecSJeff Kirsher 3296ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */ 3297ec21e2ecSJeff Kirsher /* The algorithm works like so: 3298ec21e2ecSJeff Kirsher * 1) Take the Destination Address (ie the multicast address), and 3299ec21e2ecSJeff Kirsher * do a CRC on it (little endian), and reverse the bits of the 3300ec21e2ecSJeff Kirsher * result. 3301ec21e2ecSJeff Kirsher * 2) Use the 8 most significant bits as a hash into a 256-entry 3302ec21e2ecSJeff Kirsher * table. The table is controlled through 8 32-bit registers: 3303ec21e2ecSJeff Kirsher * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 3304ec21e2ecSJeff Kirsher * gaddr7. This means that the 3 most significant bits in the 3305ec21e2ecSJeff Kirsher * hash index which gaddr register to use, and the 5 other bits 3306ec21e2ecSJeff Kirsher * indicate which bit (assuming an IBM numbering scheme, which 3307ec21e2ecSJeff Kirsher * for PowerPC (tm) is usually the case) in the register holds 33080977f817SJan Ceuleers * the entry. 33090977f817SJan Ceuleers */ 3310ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr) 3311ec21e2ecSJeff Kirsher { 3312ec21e2ecSJeff Kirsher u32 tempval; 3313ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 33146a3c910cSJoe Perches u32 result = ether_crc(ETH_ALEN, addr); 3315ec21e2ecSJeff Kirsher int width = priv->hash_width; 3316ec21e2ecSJeff Kirsher u8 whichbit = (result >> (32 - width)) & 0x1f; 3317ec21e2ecSJeff Kirsher u8 whichreg = result >> (32 - width + 5); 3318ec21e2ecSJeff Kirsher u32 value = (1 << (31-whichbit)); 3319ec21e2ecSJeff Kirsher 3320ec21e2ecSJeff Kirsher tempval = gfar_read(priv->hash_regs[whichreg]); 3321ec21e2ecSJeff Kirsher tempval |= value; 3322ec21e2ecSJeff Kirsher gfar_write(priv->hash_regs[whichreg], tempval); 3323ec21e2ecSJeff Kirsher } 3324ec21e2ecSJeff Kirsher 3325ec21e2ecSJeff Kirsher 3326ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers 3327ec21e2ecSJeff Kirsher * This function sets the numth pair to a given address 3328ec21e2ecSJeff Kirsher */ 3329ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 3330ec21e2ecSJeff Kirsher const u8 *addr) 3331ec21e2ecSJeff Kirsher { 3332ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3333ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3334ec21e2ecSJeff Kirsher int idx; 33356a3c910cSJoe Perches char tmpbuf[ETH_ALEN]; 3336ec21e2ecSJeff Kirsher u32 tempval; 3337ec21e2ecSJeff Kirsher u32 __iomem *macptr = ®s->macstnaddr1; 3338ec21e2ecSJeff Kirsher 3339ec21e2ecSJeff Kirsher macptr += num*2; 3340ec21e2ecSJeff Kirsher 33410977f817SJan Ceuleers /* Now copy it into the mac registers backwards, cuz 33420977f817SJan Ceuleers * little endian is silly 33430977f817SJan Ceuleers */ 33446a3c910cSJoe Perches for (idx = 0; idx < ETH_ALEN; idx++) 33456a3c910cSJoe Perches tmpbuf[ETH_ALEN - 1 - idx] = addr[idx]; 3346ec21e2ecSJeff Kirsher 3347ec21e2ecSJeff Kirsher gfar_write(macptr, *((u32 *) (tmpbuf))); 3348ec21e2ecSJeff Kirsher 3349ec21e2ecSJeff Kirsher tempval = *((u32 *) (tmpbuf + 4)); 3350ec21e2ecSJeff Kirsher 3351ec21e2ecSJeff Kirsher gfar_write(macptr+1, tempval); 3352ec21e2ecSJeff Kirsher } 3353ec21e2ecSJeff Kirsher 3354ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */ 3355ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id) 3356ec21e2ecSJeff Kirsher { 3357ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3358ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 3359ec21e2ecSJeff Kirsher struct gfar_private *priv= gfargrp->priv; 3360ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 3361ec21e2ecSJeff Kirsher 3362ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3363ec21e2ecSJeff Kirsher u32 events = gfar_read(®s->ievent); 3364ec21e2ecSJeff Kirsher 3365ec21e2ecSJeff Kirsher /* Clear IEVENT */ 3366ec21e2ecSJeff Kirsher gfar_write(®s->ievent, events & IEVENT_ERR_MASK); 3367ec21e2ecSJeff Kirsher 3368ec21e2ecSJeff Kirsher /* Magic Packet is not an error. */ 3369ec21e2ecSJeff Kirsher if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) && 3370ec21e2ecSJeff Kirsher (events & IEVENT_MAG)) 3371ec21e2ecSJeff Kirsher events &= ~IEVENT_MAG; 3372ec21e2ecSJeff Kirsher 3373ec21e2ecSJeff Kirsher /* Hmm... */ 3374ec21e2ecSJeff Kirsher if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv)) 3375bc4598bcSJan Ceuleers netdev_dbg(dev, 3376bc4598bcSJan Ceuleers "error interrupt (ievent=0x%08x imask=0x%08x)\n", 3377ec21e2ecSJeff Kirsher events, gfar_read(®s->imask)); 3378ec21e2ecSJeff Kirsher 3379ec21e2ecSJeff Kirsher /* Update the error counters */ 3380ec21e2ecSJeff Kirsher if (events & IEVENT_TXE) { 3381ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 3382ec21e2ecSJeff Kirsher 3383ec21e2ecSJeff Kirsher if (events & IEVENT_LC) 3384ec21e2ecSJeff Kirsher dev->stats.tx_window_errors++; 3385ec21e2ecSJeff Kirsher if (events & IEVENT_CRL) 3386ec21e2ecSJeff Kirsher dev->stats.tx_aborted_errors++; 3387ec21e2ecSJeff Kirsher if (events & IEVENT_XFUN) { 3388ec21e2ecSJeff Kirsher unsigned long flags; 3389ec21e2ecSJeff Kirsher 3390ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, 3391ec21e2ecSJeff Kirsher "TX FIFO underrun, packet dropped\n"); 3392ec21e2ecSJeff Kirsher dev->stats.tx_dropped++; 3393212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_underrun); 3394ec21e2ecSJeff Kirsher 3395ec21e2ecSJeff Kirsher local_irq_save(flags); 3396ec21e2ecSJeff Kirsher lock_tx_qs(priv); 3397ec21e2ecSJeff Kirsher 3398ec21e2ecSJeff Kirsher /* Reactivate the Tx Queues */ 3399ec21e2ecSJeff Kirsher gfar_write(®s->tstat, gfargrp->tstat); 3400ec21e2ecSJeff Kirsher 3401ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 3402ec21e2ecSJeff Kirsher local_irq_restore(flags); 3403ec21e2ecSJeff Kirsher } 3404ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "Transmit Error\n"); 3405ec21e2ecSJeff Kirsher } 3406ec21e2ecSJeff Kirsher if (events & IEVENT_BSY) { 3407ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3408212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_bsy); 3409ec21e2ecSJeff Kirsher 3410ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3411ec21e2ecSJeff Kirsher 3412ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n", 3413ec21e2ecSJeff Kirsher gfar_read(®s->rstat)); 3414ec21e2ecSJeff Kirsher } 3415ec21e2ecSJeff Kirsher if (events & IEVENT_BABR) { 3416ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3417212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_babr); 3418ec21e2ecSJeff Kirsher 3419ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "babbling RX error\n"); 3420ec21e2ecSJeff Kirsher } 3421ec21e2ecSJeff Kirsher if (events & IEVENT_EBERR) { 3422212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.eberr); 3423ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "bus error\n"); 3424ec21e2ecSJeff Kirsher } 3425ec21e2ecSJeff Kirsher if (events & IEVENT_RXC) 3426ec21e2ecSJeff Kirsher netif_dbg(priv, rx_status, dev, "control frame\n"); 3427ec21e2ecSJeff Kirsher 3428ec21e2ecSJeff Kirsher if (events & IEVENT_BABT) { 3429212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_babt); 3430ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "babbling TX error\n"); 3431ec21e2ecSJeff Kirsher } 3432ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3433ec21e2ecSJeff Kirsher } 3434ec21e2ecSJeff Kirsher 3435ec21e2ecSJeff Kirsher static struct of_device_id gfar_match[] = 3436ec21e2ecSJeff Kirsher { 3437ec21e2ecSJeff Kirsher { 3438ec21e2ecSJeff Kirsher .type = "network", 3439ec21e2ecSJeff Kirsher .compatible = "gianfar", 3440ec21e2ecSJeff Kirsher }, 3441ec21e2ecSJeff Kirsher { 3442ec21e2ecSJeff Kirsher .compatible = "fsl,etsec2", 3443ec21e2ecSJeff Kirsher }, 3444ec21e2ecSJeff Kirsher {}, 3445ec21e2ecSJeff Kirsher }; 3446ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match); 3447ec21e2ecSJeff Kirsher 3448ec21e2ecSJeff Kirsher /* Structure for a device driver */ 3449ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = { 3450ec21e2ecSJeff Kirsher .driver = { 3451ec21e2ecSJeff Kirsher .name = "fsl-gianfar", 3452ec21e2ecSJeff Kirsher .owner = THIS_MODULE, 3453ec21e2ecSJeff Kirsher .pm = GFAR_PM_OPS, 3454ec21e2ecSJeff Kirsher .of_match_table = gfar_match, 3455ec21e2ecSJeff Kirsher }, 3456ec21e2ecSJeff Kirsher .probe = gfar_probe, 3457ec21e2ecSJeff Kirsher .remove = gfar_remove, 3458ec21e2ecSJeff Kirsher }; 3459ec21e2ecSJeff Kirsher 3460db62f684SAxel Lin module_platform_driver(gfar_driver); 3461