xref: /openbmc/linux/drivers/net/ethernet/freescale/gianfar.c (revision bc602280871cdedc906f622b036f5799f16c13c2)
10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c
2ec21e2ecSJeff Kirsher  *
3ec21e2ecSJeff Kirsher  * Gianfar Ethernet Driver
4ec21e2ecSJeff Kirsher  * This driver is designed for the non-CPM ethernet controllers
5ec21e2ecSJeff Kirsher  * on the 85xx and 83xx family of integrated processors
6ec21e2ecSJeff Kirsher  * Based on 8260_io/fcc_enet.c
7ec21e2ecSJeff Kirsher  *
8ec21e2ecSJeff Kirsher  * Author: Andy Fleming
9ec21e2ecSJeff Kirsher  * Maintainer: Kumar Gala
10ec21e2ecSJeff Kirsher  * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
11ec21e2ecSJeff Kirsher  *
1220862788SClaudiu Manoil  * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13ec21e2ecSJeff Kirsher  * Copyright 2007 MontaVista Software, Inc.
14ec21e2ecSJeff Kirsher  *
15ec21e2ecSJeff Kirsher  * This program is free software; you can redistribute  it and/or modify it
16ec21e2ecSJeff Kirsher  * under  the terms of  the GNU General  Public License as published by the
17ec21e2ecSJeff Kirsher  * Free Software Foundation;  either version 2 of the  License, or (at your
18ec21e2ecSJeff Kirsher  * option) any later version.
19ec21e2ecSJeff Kirsher  *
20ec21e2ecSJeff Kirsher  *  Gianfar:  AKA Lambda Draconis, "Dragon"
21ec21e2ecSJeff Kirsher  *  RA 11 31 24.2
22ec21e2ecSJeff Kirsher  *  Dec +69 19 52
23ec21e2ecSJeff Kirsher  *  V 3.84
24ec21e2ecSJeff Kirsher  *  B-V +1.62
25ec21e2ecSJeff Kirsher  *
26ec21e2ecSJeff Kirsher  *  Theory of operation
27ec21e2ecSJeff Kirsher  *
28ec21e2ecSJeff Kirsher  *  The driver is initialized through of_device. Configuration information
29ec21e2ecSJeff Kirsher  *  is therefore conveyed through an OF-style device tree.
30ec21e2ecSJeff Kirsher  *
31ec21e2ecSJeff Kirsher  *  The Gianfar Ethernet Controller uses a ring of buffer
32ec21e2ecSJeff Kirsher  *  descriptors.  The beginning is indicated by a register
33ec21e2ecSJeff Kirsher  *  pointing to the physical address of the start of the ring.
34ec21e2ecSJeff Kirsher  *  The end is determined by a "wrap" bit being set in the
35ec21e2ecSJeff Kirsher  *  last descriptor of the ring.
36ec21e2ecSJeff Kirsher  *
37ec21e2ecSJeff Kirsher  *  When a packet is received, the RXF bit in the
38ec21e2ecSJeff Kirsher  *  IEVENT register is set, triggering an interrupt when the
39ec21e2ecSJeff Kirsher  *  corresponding bit in the IMASK register is also set (if
40ec21e2ecSJeff Kirsher  *  interrupt coalescing is active, then the interrupt may not
41ec21e2ecSJeff Kirsher  *  happen immediately, but will wait until either a set number
42ec21e2ecSJeff Kirsher  *  of frames or amount of time have passed).  In NAPI, the
43ec21e2ecSJeff Kirsher  *  interrupt handler will signal there is work to be done, and
44ec21e2ecSJeff Kirsher  *  exit. This method will start at the last known empty
45ec21e2ecSJeff Kirsher  *  descriptor, and process every subsequent descriptor until there
46ec21e2ecSJeff Kirsher  *  are none left with data (NAPI will stop after a set number of
47ec21e2ecSJeff Kirsher  *  packets to give time to other tasks, but will eventually
48ec21e2ecSJeff Kirsher  *  process all the packets).  The data arrives inside a
49ec21e2ecSJeff Kirsher  *  pre-allocated skb, and so after the skb is passed up to the
50ec21e2ecSJeff Kirsher  *  stack, a new skb must be allocated, and the address field in
51ec21e2ecSJeff Kirsher  *  the buffer descriptor must be updated to indicate this new
52ec21e2ecSJeff Kirsher  *  skb.
53ec21e2ecSJeff Kirsher  *
54ec21e2ecSJeff Kirsher  *  When the kernel requests that a packet be transmitted, the
55ec21e2ecSJeff Kirsher  *  driver starts where it left off last time, and points the
56ec21e2ecSJeff Kirsher  *  descriptor at the buffer which was passed in.  The driver
57ec21e2ecSJeff Kirsher  *  then informs the DMA engine that there are packets ready to
58ec21e2ecSJeff Kirsher  *  be transmitted.  Once the controller is finished transmitting
59ec21e2ecSJeff Kirsher  *  the packet, an interrupt may be triggered (under the same
60ec21e2ecSJeff Kirsher  *  conditions as for reception, but depending on the TXF bit).
61ec21e2ecSJeff Kirsher  *  The driver then cleans up the buffer.
62ec21e2ecSJeff Kirsher  */
63ec21e2ecSJeff Kirsher 
64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65ec21e2ecSJeff Kirsher #define DEBUG
66ec21e2ecSJeff Kirsher 
67ec21e2ecSJeff Kirsher #include <linux/kernel.h>
68ec21e2ecSJeff Kirsher #include <linux/string.h>
69ec21e2ecSJeff Kirsher #include <linux/errno.h>
70ec21e2ecSJeff Kirsher #include <linux/unistd.h>
71ec21e2ecSJeff Kirsher #include <linux/slab.h>
72ec21e2ecSJeff Kirsher #include <linux/interrupt.h>
73ec21e2ecSJeff Kirsher #include <linux/delay.h>
74ec21e2ecSJeff Kirsher #include <linux/netdevice.h>
75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h>
76ec21e2ecSJeff Kirsher #include <linux/skbuff.h>
77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h>
78ec21e2ecSJeff Kirsher #include <linux/spinlock.h>
79ec21e2ecSJeff Kirsher #include <linux/mm.h>
805af50730SRob Herring #include <linux/of_address.h>
815af50730SRob Herring #include <linux/of_irq.h>
82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h>
83ec21e2ecSJeff Kirsher #include <linux/of_platform.h>
84ec21e2ecSJeff Kirsher #include <linux/ip.h>
85ec21e2ecSJeff Kirsher #include <linux/tcp.h>
86ec21e2ecSJeff Kirsher #include <linux/udp.h>
87ec21e2ecSJeff Kirsher #include <linux/in.h>
88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h>
89ec21e2ecSJeff Kirsher 
90ec21e2ecSJeff Kirsher #include <asm/io.h>
91d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
92ec21e2ecSJeff Kirsher #include <asm/reg.h>
932969b1f7SClaudiu Manoil #include <asm/mpc85xx.h>
94d6ef0bccSClaudiu Manoil #endif
95ec21e2ecSJeff Kirsher #include <asm/irq.h>
96ec21e2ecSJeff Kirsher #include <asm/uaccess.h>
97ec21e2ecSJeff Kirsher #include <linux/module.h>
98ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h>
99ec21e2ecSJeff Kirsher #include <linux/crc32.h>
100ec21e2ecSJeff Kirsher #include <linux/mii.h>
101ec21e2ecSJeff Kirsher #include <linux/phy.h>
102ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h>
103ec21e2ecSJeff Kirsher #include <linux/of.h>
104ec21e2ecSJeff Kirsher #include <linux/of_net.h>
105fd31a952SClaudiu Manoil #include <linux/of_address.h>
106fd31a952SClaudiu Manoil #include <linux/of_irq.h>
107ec21e2ecSJeff Kirsher 
108ec21e2ecSJeff Kirsher #include "gianfar.h"
109ec21e2ecSJeff Kirsher 
110ec21e2ecSJeff Kirsher #define TX_TIMEOUT      (1*HZ)
111ec21e2ecSJeff Kirsher 
112ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3";
113ec21e2ecSJeff Kirsher 
114ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev);
115ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work);
117ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev);
118ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev);
11991c53f76SKevin Hao static struct sk_buff *gfar_new_skb(struct net_device *dev,
12091c53f76SKevin Hao 				    dma_addr_t *bufaddr);
121ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev);
122ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu);
123ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id);
124ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id);
125ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id);
126ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev);
1276ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv);
128ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev);
129ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev);
130ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev);
131ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv);
132ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev);
133ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
134ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev);
135aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget);
136aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget);
137aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
138aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
139ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
140ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev);
141ec21e2ecSJeff Kirsher #endif
142ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
143c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
14461db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
145cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi);
146c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv);
147ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev);
148ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
149ec21e2ecSJeff Kirsher 				  const u8 *addr);
150ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
151ec21e2ecSJeff Kirsher 
152ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc");
153ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver");
154ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL");
155ec21e2ecSJeff Kirsher 
156ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
157ec21e2ecSJeff Kirsher 			    dma_addr_t buf)
158ec21e2ecSJeff Kirsher {
159ec21e2ecSJeff Kirsher 	u32 lstatus;
160ec21e2ecSJeff Kirsher 
161a7312d58SClaudiu Manoil 	bdp->bufPtr = cpu_to_be32(buf);
162ec21e2ecSJeff Kirsher 
163ec21e2ecSJeff Kirsher 	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
164ec21e2ecSJeff Kirsher 	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
165ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(RXBD_WRAP);
166ec21e2ecSJeff Kirsher 
167d55398baSClaudiu Manoil 	gfar_wmb();
168ec21e2ecSJeff Kirsher 
169a7312d58SClaudiu Manoil 	bdp->lstatus = cpu_to_be32(lstatus);
170ec21e2ecSJeff Kirsher }
171ec21e2ecSJeff Kirsher 
172ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev)
173ec21e2ecSJeff Kirsher {
174ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
17545b679c9SMatei Pavaluca 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
176ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
177ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
178ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
179ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
18003366a33SKevin Hao 	u32 __iomem *rfbptr;
181ec21e2ecSJeff Kirsher 	int i, j;
1820a4b5a24SKevin Hao 	dma_addr_t bufaddr;
183ec21e2ecSJeff Kirsher 
184ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
185ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
186ec21e2ecSJeff Kirsher 		/* Initialize some variables in our dev structure */
187ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
188ec21e2ecSJeff Kirsher 		tx_queue->dirty_tx = tx_queue->tx_bd_base;
189ec21e2ecSJeff Kirsher 		tx_queue->cur_tx = tx_queue->tx_bd_base;
190ec21e2ecSJeff Kirsher 		tx_queue->skb_curtx = 0;
191ec21e2ecSJeff Kirsher 		tx_queue->skb_dirtytx = 0;
192ec21e2ecSJeff Kirsher 
193ec21e2ecSJeff Kirsher 		/* Initialize Transmit Descriptor Ring */
194ec21e2ecSJeff Kirsher 		txbdp = tx_queue->tx_bd_base;
195ec21e2ecSJeff Kirsher 		for (j = 0; j < tx_queue->tx_ring_size; j++) {
196ec21e2ecSJeff Kirsher 			txbdp->lstatus = 0;
197ec21e2ecSJeff Kirsher 			txbdp->bufPtr = 0;
198ec21e2ecSJeff Kirsher 			txbdp++;
199ec21e2ecSJeff Kirsher 		}
200ec21e2ecSJeff Kirsher 
201ec21e2ecSJeff Kirsher 		/* Set the last descriptor in the ring to indicate wrap */
202ec21e2ecSJeff Kirsher 		txbdp--;
203a7312d58SClaudiu Manoil 		txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
204a7312d58SClaudiu Manoil 					    TXBD_WRAP);
205ec21e2ecSJeff Kirsher 	}
206ec21e2ecSJeff Kirsher 
20745b679c9SMatei Pavaluca 	rfbptr = &regs->rfbptr0;
208ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
209ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
210ec21e2ecSJeff Kirsher 		rx_queue->cur_rx = rx_queue->rx_bd_base;
211ec21e2ecSJeff Kirsher 		rx_queue->skb_currx = 0;
212ec21e2ecSJeff Kirsher 		rxbdp = rx_queue->rx_bd_base;
213ec21e2ecSJeff Kirsher 
214ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++) {
215ec21e2ecSJeff Kirsher 			struct sk_buff *skb = rx_queue->rx_skbuff[j];
216ec21e2ecSJeff Kirsher 
217ec21e2ecSJeff Kirsher 			if (skb) {
218a7312d58SClaudiu Manoil 				bufaddr = be32_to_cpu(rxbdp->bufPtr);
219ec21e2ecSJeff Kirsher 			} else {
2200a4b5a24SKevin Hao 				skb = gfar_new_skb(ndev, &bufaddr);
221ec21e2ecSJeff Kirsher 				if (!skb) {
222ec21e2ecSJeff Kirsher 					netdev_err(ndev, "Can't allocate RX buffers\n");
2231eb8f7a7SClaudiu Manoil 					return -ENOMEM;
224ec21e2ecSJeff Kirsher 				}
225ec21e2ecSJeff Kirsher 				rx_queue->rx_skbuff[j] = skb;
226ec21e2ecSJeff Kirsher 			}
227ec21e2ecSJeff Kirsher 
2280a4b5a24SKevin Hao 			gfar_init_rxbdp(rx_queue, rxbdp, bufaddr);
229ec21e2ecSJeff Kirsher 			rxbdp++;
230ec21e2ecSJeff Kirsher 		}
231ec21e2ecSJeff Kirsher 
23245b679c9SMatei Pavaluca 		rx_queue->rfbptr = rfbptr;
23345b679c9SMatei Pavaluca 		rfbptr += 2;
234ec21e2ecSJeff Kirsher 	}
235ec21e2ecSJeff Kirsher 
236ec21e2ecSJeff Kirsher 	return 0;
237ec21e2ecSJeff Kirsher }
238ec21e2ecSJeff Kirsher 
239ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev)
240ec21e2ecSJeff Kirsher {
241ec21e2ecSJeff Kirsher 	void *vaddr;
242ec21e2ecSJeff Kirsher 	dma_addr_t addr;
243ec21e2ecSJeff Kirsher 	int i, j, k;
244ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
245369ec162SClaudiu Manoil 	struct device *dev = priv->dev;
246ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
247ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
248ec21e2ecSJeff Kirsher 
249ec21e2ecSJeff Kirsher 	priv->total_tx_ring_size = 0;
250ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
251ec21e2ecSJeff Kirsher 		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
252ec21e2ecSJeff Kirsher 
253ec21e2ecSJeff Kirsher 	priv->total_rx_ring_size = 0;
254ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
255ec21e2ecSJeff Kirsher 		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
256ec21e2ecSJeff Kirsher 
257ec21e2ecSJeff Kirsher 	/* Allocate memory for the buffer descriptors */
258ec21e2ecSJeff Kirsher 	vaddr = dma_alloc_coherent(dev,
259d0320f75SJoe Perches 				   (priv->total_tx_ring_size *
260d0320f75SJoe Perches 				    sizeof(struct txbd8)) +
261d0320f75SJoe Perches 				   (priv->total_rx_ring_size *
262d0320f75SJoe Perches 				    sizeof(struct rxbd8)),
263ec21e2ecSJeff Kirsher 				   &addr, GFP_KERNEL);
264d0320f75SJoe Perches 	if (!vaddr)
265ec21e2ecSJeff Kirsher 		return -ENOMEM;
266ec21e2ecSJeff Kirsher 
267ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
268ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
269ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_base = vaddr;
270ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_dma_base = addr;
271ec21e2ecSJeff Kirsher 		tx_queue->dev = ndev;
272ec21e2ecSJeff Kirsher 		/* enet DMA only understands physical addresses */
273ec21e2ecSJeff Kirsher 		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
274ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
275ec21e2ecSJeff Kirsher 	}
276ec21e2ecSJeff Kirsher 
277ec21e2ecSJeff Kirsher 	/* Start the rx descriptor ring where the tx ring leaves off */
278ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
279ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
280ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_base = vaddr;
281ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_dma_base = addr;
282ec21e2ecSJeff Kirsher 		rx_queue->dev = ndev;
283ec21e2ecSJeff Kirsher 		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
284ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
285ec21e2ecSJeff Kirsher 	}
286ec21e2ecSJeff Kirsher 
287ec21e2ecSJeff Kirsher 	/* Setup the skbuff rings */
288ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
289ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
29014f8dc49SJoe Perches 		tx_queue->tx_skbuff =
29114f8dc49SJoe Perches 			kmalloc_array(tx_queue->tx_ring_size,
29214f8dc49SJoe Perches 				      sizeof(*tx_queue->tx_skbuff),
293bc4598bcSJan Ceuleers 				      GFP_KERNEL);
29414f8dc49SJoe Perches 		if (!tx_queue->tx_skbuff)
295ec21e2ecSJeff Kirsher 			goto cleanup;
296ec21e2ecSJeff Kirsher 
297ec21e2ecSJeff Kirsher 		for (k = 0; k < tx_queue->tx_ring_size; k++)
298ec21e2ecSJeff Kirsher 			tx_queue->tx_skbuff[k] = NULL;
299ec21e2ecSJeff Kirsher 	}
300ec21e2ecSJeff Kirsher 
301ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
302ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
30314f8dc49SJoe Perches 		rx_queue->rx_skbuff =
30414f8dc49SJoe Perches 			kmalloc_array(rx_queue->rx_ring_size,
30514f8dc49SJoe Perches 				      sizeof(*rx_queue->rx_skbuff),
306bc4598bcSJan Ceuleers 				      GFP_KERNEL);
30714f8dc49SJoe Perches 		if (!rx_queue->rx_skbuff)
308ec21e2ecSJeff Kirsher 			goto cleanup;
309ec21e2ecSJeff Kirsher 
310ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++)
311ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[j] = NULL;
312ec21e2ecSJeff Kirsher 	}
313ec21e2ecSJeff Kirsher 
314ec21e2ecSJeff Kirsher 	if (gfar_init_bds(ndev))
315ec21e2ecSJeff Kirsher 		goto cleanup;
316ec21e2ecSJeff Kirsher 
317ec21e2ecSJeff Kirsher 	return 0;
318ec21e2ecSJeff Kirsher 
319ec21e2ecSJeff Kirsher cleanup:
320ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
321ec21e2ecSJeff Kirsher 	return -ENOMEM;
322ec21e2ecSJeff Kirsher }
323ec21e2ecSJeff Kirsher 
324ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv)
325ec21e2ecSJeff Kirsher {
326ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
327ec21e2ecSJeff Kirsher 	u32 __iomem *baddr;
328ec21e2ecSJeff Kirsher 	int i;
329ec21e2ecSJeff Kirsher 
330ec21e2ecSJeff Kirsher 	baddr = &regs->tbase0;
331ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
332ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
333ec21e2ecSJeff Kirsher 		baddr += 2;
334ec21e2ecSJeff Kirsher 	}
335ec21e2ecSJeff Kirsher 
336ec21e2ecSJeff Kirsher 	baddr = &regs->rbase0;
337ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
338ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
339ec21e2ecSJeff Kirsher 		baddr += 2;
340ec21e2ecSJeff Kirsher 	}
341ec21e2ecSJeff Kirsher }
342ec21e2ecSJeff Kirsher 
34345b679c9SMatei Pavaluca static void gfar_init_rqprm(struct gfar_private *priv)
34445b679c9SMatei Pavaluca {
34545b679c9SMatei Pavaluca 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
34645b679c9SMatei Pavaluca 	u32 __iomem *baddr;
34745b679c9SMatei Pavaluca 	int i;
34845b679c9SMatei Pavaluca 
34945b679c9SMatei Pavaluca 	baddr = &regs->rqprm0;
35045b679c9SMatei Pavaluca 	for (i = 0; i < priv->num_rx_queues; i++) {
35145b679c9SMatei Pavaluca 		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
35245b679c9SMatei Pavaluca 			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
35345b679c9SMatei Pavaluca 		baddr++;
35445b679c9SMatei Pavaluca 	}
35545b679c9SMatei Pavaluca }
35645b679c9SMatei Pavaluca 
35788302648SClaudiu Manoil static void gfar_rx_buff_size_config(struct gfar_private *priv)
35888302648SClaudiu Manoil {
359f5b720b8SClaudiu Manoil 	int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
36088302648SClaudiu Manoil 
36188302648SClaudiu Manoil 	/* set this when rx hw offload (TOE) functions are being used */
36288302648SClaudiu Manoil 	priv->uses_rxfcb = 0;
36388302648SClaudiu Manoil 
36488302648SClaudiu Manoil 	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
36588302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
36688302648SClaudiu Manoil 
36788302648SClaudiu Manoil 	if (priv->hwts_rx_en)
36888302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
36988302648SClaudiu Manoil 
37088302648SClaudiu Manoil 	if (priv->uses_rxfcb)
37188302648SClaudiu Manoil 		frame_size += GMAC_FCB_LEN;
37288302648SClaudiu Manoil 
37388302648SClaudiu Manoil 	frame_size += priv->padding;
37488302648SClaudiu Manoil 
37588302648SClaudiu Manoil 	frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
37688302648SClaudiu Manoil 		     INCREMENTAL_BUFFER_SIZE;
37788302648SClaudiu Manoil 
37888302648SClaudiu Manoil 	priv->rx_buffer_size = frame_size;
37988302648SClaudiu Manoil }
38088302648SClaudiu Manoil 
381a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv)
382ec21e2ecSJeff Kirsher {
383ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
384ec21e2ecSJeff Kirsher 	u32 rctrl = 0;
385ec21e2ecSJeff Kirsher 
386ec21e2ecSJeff Kirsher 	if (priv->rx_filer_enable) {
387ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_FILREN;
388ec21e2ecSJeff Kirsher 		/* Program the RIR0 reg with the required distribution */
38971ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING)
39071ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
39171ff9e3dSClaudiu Manoil 		else /* GFAR_MQ_POLLING */
39271ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
393ec21e2ecSJeff Kirsher 	}
394ec21e2ecSJeff Kirsher 
395f5ae6279SClaudiu Manoil 	/* Restore PROMISC mode */
396a328ac92SClaudiu Manoil 	if (priv->ndev->flags & IFF_PROMISC)
397f5ae6279SClaudiu Manoil 		rctrl |= RCTRL_PROM;
398f5ae6279SClaudiu Manoil 
39988302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_RXCSUM)
400ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_CHECKSUMMING;
401ec21e2ecSJeff Kirsher 
40288302648SClaudiu Manoil 	if (priv->extended_hash)
40388302648SClaudiu Manoil 		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
404ec21e2ecSJeff Kirsher 
405ec21e2ecSJeff Kirsher 	if (priv->padding) {
406ec21e2ecSJeff Kirsher 		rctrl &= ~RCTRL_PAL_MASK;
407ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PADDING(priv->padding);
408ec21e2ecSJeff Kirsher 	}
409ec21e2ecSJeff Kirsher 
410ec21e2ecSJeff Kirsher 	/* Enable HW time stamping if requested from user space */
41188302648SClaudiu Manoil 	if (priv->hwts_rx_en)
412ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
413ec21e2ecSJeff Kirsher 
41488302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
415ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
416ec21e2ecSJeff Kirsher 
41745b679c9SMatei Pavaluca 	/* Clear the LFC bit */
41845b679c9SMatei Pavaluca 	gfar_write(&regs->rctrl, rctrl);
41945b679c9SMatei Pavaluca 	/* Init flow control threshold values */
42045b679c9SMatei Pavaluca 	gfar_init_rqprm(priv);
42145b679c9SMatei Pavaluca 	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
42245b679c9SMatei Pavaluca 	rctrl |= RCTRL_LFC;
42345b679c9SMatei Pavaluca 
424ec21e2ecSJeff Kirsher 	/* Init rctrl based on our settings */
425ec21e2ecSJeff Kirsher 	gfar_write(&regs->rctrl, rctrl);
426a328ac92SClaudiu Manoil }
427ec21e2ecSJeff Kirsher 
428a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv)
429a328ac92SClaudiu Manoil {
430a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
431a328ac92SClaudiu Manoil 	u32 tctrl = 0;
432a328ac92SClaudiu Manoil 
433a328ac92SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_IP_CSUM)
434ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_INIT_CSUM;
435ec21e2ecSJeff Kirsher 
436b98b8babSClaudiu Manoil 	if (priv->prio_sched_en)
437ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_TXSCHED_PRIO;
438b98b8babSClaudiu Manoil 	else {
439b98b8babSClaudiu Manoil 		tctrl |= TCTRL_TXSCHED_WRRS;
440b98b8babSClaudiu Manoil 		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
441b98b8babSClaudiu Manoil 		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
442b98b8babSClaudiu Manoil 	}
443ec21e2ecSJeff Kirsher 
44488302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
44588302648SClaudiu Manoil 		tctrl |= TCTRL_VLINS;
44688302648SClaudiu Manoil 
447ec21e2ecSJeff Kirsher 	gfar_write(&regs->tctrl, tctrl);
448ec21e2ecSJeff Kirsher }
449ec21e2ecSJeff Kirsher 
450f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv,
451f19015baSClaudiu Manoil 			       unsigned long tx_mask, unsigned long rx_mask)
452f19015baSClaudiu Manoil {
453f19015baSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
454f19015baSClaudiu Manoil 	u32 __iomem *baddr;
455f19015baSClaudiu Manoil 
456f19015baSClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
457f19015baSClaudiu Manoil 		int i = 0;
458f19015baSClaudiu Manoil 
459f19015baSClaudiu Manoil 		baddr = &regs->txic0;
460f19015baSClaudiu Manoil 		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
461f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
462f19015baSClaudiu Manoil 			if (likely(priv->tx_queue[i]->txcoalescing))
463f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->tx_queue[i]->txic);
464f19015baSClaudiu Manoil 		}
465f19015baSClaudiu Manoil 
466f19015baSClaudiu Manoil 		baddr = &regs->rxic0;
467f19015baSClaudiu Manoil 		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
468f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
469f19015baSClaudiu Manoil 			if (likely(priv->rx_queue[i]->rxcoalescing))
470f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
471f19015baSClaudiu Manoil 		}
472f19015baSClaudiu Manoil 	} else {
473f19015baSClaudiu Manoil 		/* Backward compatible case -- even if we enable
474f19015baSClaudiu Manoil 		 * multiple queues, there's only single reg to program
475f19015baSClaudiu Manoil 		 */
476f19015baSClaudiu Manoil 		gfar_write(&regs->txic, 0);
477f19015baSClaudiu Manoil 		if (likely(priv->tx_queue[0]->txcoalescing))
478f19015baSClaudiu Manoil 			gfar_write(&regs->txic, priv->tx_queue[0]->txic);
479f19015baSClaudiu Manoil 
480f19015baSClaudiu Manoil 		gfar_write(&regs->rxic, 0);
481f19015baSClaudiu Manoil 		if (unlikely(priv->rx_queue[0]->rxcoalescing))
482f19015baSClaudiu Manoil 			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
483f19015baSClaudiu Manoil 	}
484f19015baSClaudiu Manoil }
485f19015baSClaudiu Manoil 
486f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv)
487f19015baSClaudiu Manoil {
488f19015baSClaudiu Manoil 	gfar_configure_coalescing(priv, 0xFF, 0xFF);
489f19015baSClaudiu Manoil }
490f19015baSClaudiu Manoil 
491ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev)
492ec21e2ecSJeff Kirsher {
493ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
494ec21e2ecSJeff Kirsher 	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
495ec21e2ecSJeff Kirsher 	unsigned long tx_packets = 0, tx_bytes = 0;
4963a2e16c8SJan Ceuleers 	int i;
497ec21e2ecSJeff Kirsher 
498ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
499ec21e2ecSJeff Kirsher 		rx_packets += priv->rx_queue[i]->stats.rx_packets;
500ec21e2ecSJeff Kirsher 		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
501ec21e2ecSJeff Kirsher 		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
502ec21e2ecSJeff Kirsher 	}
503ec21e2ecSJeff Kirsher 
504ec21e2ecSJeff Kirsher 	dev->stats.rx_packets = rx_packets;
505ec21e2ecSJeff Kirsher 	dev->stats.rx_bytes   = rx_bytes;
506ec21e2ecSJeff Kirsher 	dev->stats.rx_dropped = rx_dropped;
507ec21e2ecSJeff Kirsher 
508ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
509ec21e2ecSJeff Kirsher 		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
510ec21e2ecSJeff Kirsher 		tx_packets += priv->tx_queue[i]->stats.tx_packets;
511ec21e2ecSJeff Kirsher 	}
512ec21e2ecSJeff Kirsher 
513ec21e2ecSJeff Kirsher 	dev->stats.tx_bytes   = tx_bytes;
514ec21e2ecSJeff Kirsher 	dev->stats.tx_packets = tx_packets;
515ec21e2ecSJeff Kirsher 
516ec21e2ecSJeff Kirsher 	return &dev->stats;
517ec21e2ecSJeff Kirsher }
518ec21e2ecSJeff Kirsher 
519ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = {
520ec21e2ecSJeff Kirsher 	.ndo_open = gfar_enet_open,
521ec21e2ecSJeff Kirsher 	.ndo_start_xmit = gfar_start_xmit,
522ec21e2ecSJeff Kirsher 	.ndo_stop = gfar_close,
523ec21e2ecSJeff Kirsher 	.ndo_change_mtu = gfar_change_mtu,
524ec21e2ecSJeff Kirsher 	.ndo_set_features = gfar_set_features,
525afc4b13dSJiri Pirko 	.ndo_set_rx_mode = gfar_set_multi,
526ec21e2ecSJeff Kirsher 	.ndo_tx_timeout = gfar_timeout,
527ec21e2ecSJeff Kirsher 	.ndo_do_ioctl = gfar_ioctl,
528ec21e2ecSJeff Kirsher 	.ndo_get_stats = gfar_get_stats,
529ec21e2ecSJeff Kirsher 	.ndo_set_mac_address = eth_mac_addr,
530ec21e2ecSJeff Kirsher 	.ndo_validate_addr = eth_validate_addr,
531ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
532ec21e2ecSJeff Kirsher 	.ndo_poll_controller = gfar_netpoll,
533ec21e2ecSJeff Kirsher #endif
534ec21e2ecSJeff Kirsher };
535ec21e2ecSJeff Kirsher 
536efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv)
537efeddce7SClaudiu Manoil {
538efeddce7SClaudiu Manoil 	int i;
539efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
540efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
541efeddce7SClaudiu Manoil 		/* Clear IEVENT */
542efeddce7SClaudiu Manoil 		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
543efeddce7SClaudiu Manoil 
544efeddce7SClaudiu Manoil 		/* Initialize IMASK */
545efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
546efeddce7SClaudiu Manoil 	}
547efeddce7SClaudiu Manoil }
548efeddce7SClaudiu Manoil 
549efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv)
550efeddce7SClaudiu Manoil {
551efeddce7SClaudiu Manoil 	int i;
552efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
553efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
554efeddce7SClaudiu Manoil 		/* Unmask the interrupts we look for */
555efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_DEFAULT);
556efeddce7SClaudiu Manoil 	}
557efeddce7SClaudiu Manoil }
558efeddce7SClaudiu Manoil 
55991c53f76SKevin Hao static void lock_tx_qs(struct gfar_private *priv)
560ec21e2ecSJeff Kirsher {
5613a2e16c8SJan Ceuleers 	int i;
562ec21e2ecSJeff Kirsher 
563ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
564ec21e2ecSJeff Kirsher 		spin_lock(&priv->tx_queue[i]->txlock);
565ec21e2ecSJeff Kirsher }
566ec21e2ecSJeff Kirsher 
56791c53f76SKevin Hao static void unlock_tx_qs(struct gfar_private *priv)
568ec21e2ecSJeff Kirsher {
5693a2e16c8SJan Ceuleers 	int i;
570ec21e2ecSJeff Kirsher 
571ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
572ec21e2ecSJeff Kirsher 		spin_unlock(&priv->tx_queue[i]->txlock);
573ec21e2ecSJeff Kirsher }
574ec21e2ecSJeff Kirsher 
57520862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv)
57620862788SClaudiu Manoil {
57720862788SClaudiu Manoil 	int i;
57820862788SClaudiu Manoil 
57920862788SClaudiu Manoil 	for (i = 0; i < priv->num_tx_queues; i++) {
58020862788SClaudiu Manoil 		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
58120862788SClaudiu Manoil 					    GFP_KERNEL);
58220862788SClaudiu Manoil 		if (!priv->tx_queue[i])
58320862788SClaudiu Manoil 			return -ENOMEM;
58420862788SClaudiu Manoil 
58520862788SClaudiu Manoil 		priv->tx_queue[i]->tx_skbuff = NULL;
58620862788SClaudiu Manoil 		priv->tx_queue[i]->qindex = i;
58720862788SClaudiu Manoil 		priv->tx_queue[i]->dev = priv->ndev;
58820862788SClaudiu Manoil 		spin_lock_init(&(priv->tx_queue[i]->txlock));
58920862788SClaudiu Manoil 	}
59020862788SClaudiu Manoil 	return 0;
59120862788SClaudiu Manoil }
59220862788SClaudiu Manoil 
59320862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv)
59420862788SClaudiu Manoil {
59520862788SClaudiu Manoil 	int i;
59620862788SClaudiu Manoil 
59720862788SClaudiu Manoil 	for (i = 0; i < priv->num_rx_queues; i++) {
59820862788SClaudiu Manoil 		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
59920862788SClaudiu Manoil 					    GFP_KERNEL);
60020862788SClaudiu Manoil 		if (!priv->rx_queue[i])
60120862788SClaudiu Manoil 			return -ENOMEM;
60220862788SClaudiu Manoil 
60320862788SClaudiu Manoil 		priv->rx_queue[i]->rx_skbuff = NULL;
60420862788SClaudiu Manoil 		priv->rx_queue[i]->qindex = i;
60520862788SClaudiu Manoil 		priv->rx_queue[i]->dev = priv->ndev;
60620862788SClaudiu Manoil 	}
60720862788SClaudiu Manoil 	return 0;
60820862788SClaudiu Manoil }
60920862788SClaudiu Manoil 
61020862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv)
611ec21e2ecSJeff Kirsher {
6123a2e16c8SJan Ceuleers 	int i;
613ec21e2ecSJeff Kirsher 
614ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
615ec21e2ecSJeff Kirsher 		kfree(priv->tx_queue[i]);
616ec21e2ecSJeff Kirsher }
617ec21e2ecSJeff Kirsher 
61820862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv)
619ec21e2ecSJeff Kirsher {
6203a2e16c8SJan Ceuleers 	int i;
621ec21e2ecSJeff Kirsher 
622ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
623ec21e2ecSJeff Kirsher 		kfree(priv->rx_queue[i]);
624ec21e2ecSJeff Kirsher }
625ec21e2ecSJeff Kirsher 
626ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv)
627ec21e2ecSJeff Kirsher {
6283a2e16c8SJan Ceuleers 	int i;
629ec21e2ecSJeff Kirsher 
630ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
631ec21e2ecSJeff Kirsher 		if (priv->gfargrp[i].regs)
632ec21e2ecSJeff Kirsher 			iounmap(priv->gfargrp[i].regs);
633ec21e2ecSJeff Kirsher }
634ec21e2ecSJeff Kirsher 
635ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv)
636ee873fdaSClaudiu Manoil {
637ee873fdaSClaudiu Manoil 	int i, j;
638ee873fdaSClaudiu Manoil 
639ee873fdaSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++)
640ee873fdaSClaudiu Manoil 		for (j = 0; j < GFAR_NUM_IRQS; j++) {
641ee873fdaSClaudiu Manoil 			kfree(priv->gfargrp[i].irqinfo[j]);
642ee873fdaSClaudiu Manoil 			priv->gfargrp[i].irqinfo[j] = NULL;
643ee873fdaSClaudiu Manoil 		}
644ee873fdaSClaudiu Manoil 
645ee873fdaSClaudiu Manoil 	free_netdev(priv->ndev);
646ee873fdaSClaudiu Manoil }
647ee873fdaSClaudiu Manoil 
648ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv)
649ec21e2ecSJeff Kirsher {
6503a2e16c8SJan Ceuleers 	int i;
651ec21e2ecSJeff Kirsher 
652aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
653aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_rx);
654aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_tx);
655aeb12c5eSClaudiu Manoil 	}
656ec21e2ecSJeff Kirsher }
657ec21e2ecSJeff Kirsher 
658ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv)
659ec21e2ecSJeff Kirsher {
6603a2e16c8SJan Ceuleers 	int i;
661ec21e2ecSJeff Kirsher 
662aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
663aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_rx);
664aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_tx);
665aeb12c5eSClaudiu Manoil 	}
666ec21e2ecSJeff Kirsher }
667ec21e2ecSJeff Kirsher 
668ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np,
669ec21e2ecSJeff Kirsher 			    struct gfar_private *priv, const char *model)
670ec21e2ecSJeff Kirsher {
6715fedcc14SClaudiu Manoil 	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
672ee873fdaSClaudiu Manoil 	int i;
673ee873fdaSClaudiu Manoil 
674ee873fdaSClaudiu Manoil 	for (i = 0; i < GFAR_NUM_IRQS; i++) {
675ee873fdaSClaudiu Manoil 		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
676ee873fdaSClaudiu Manoil 					  GFP_KERNEL);
677ee873fdaSClaudiu Manoil 		if (!grp->irqinfo[i])
678ee873fdaSClaudiu Manoil 			return -ENOMEM;
679ee873fdaSClaudiu Manoil 	}
680ec21e2ecSJeff Kirsher 
6815fedcc14SClaudiu Manoil 	grp->regs = of_iomap(np, 0);
6825fedcc14SClaudiu Manoil 	if (!grp->regs)
683ec21e2ecSJeff Kirsher 		return -ENOMEM;
684ec21e2ecSJeff Kirsher 
685ee873fdaSClaudiu Manoil 	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
686ec21e2ecSJeff Kirsher 
687ec21e2ecSJeff Kirsher 	/* If we aren't the FEC we have multiple interrupts */
688ec21e2ecSJeff Kirsher 	if (model && strcasecmp(model, "FEC")) {
689ee873fdaSClaudiu Manoil 		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
690ee873fdaSClaudiu Manoil 		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
691ee873fdaSClaudiu Manoil 		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
692ee873fdaSClaudiu Manoil 		    gfar_irq(grp, RX)->irq == NO_IRQ ||
693ee873fdaSClaudiu Manoil 		    gfar_irq(grp, ER)->irq == NO_IRQ)
694ec21e2ecSJeff Kirsher 			return -EINVAL;
695ec21e2ecSJeff Kirsher 	}
696ec21e2ecSJeff Kirsher 
6975fedcc14SClaudiu Manoil 	grp->priv = priv;
6985fedcc14SClaudiu Manoil 	spin_lock_init(&grp->grplock);
699ec21e2ecSJeff Kirsher 	if (priv->mode == MQ_MG_MODE) {
70055917641SJingchang Lu 		u32 rxq_mask, txq_mask;
70155917641SJingchang Lu 		int ret;
70255917641SJingchang Lu 
70355917641SJingchang Lu 		grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
70455917641SJingchang Lu 		grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
70555917641SJingchang Lu 
70655917641SJingchang Lu 		ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
70755917641SJingchang Lu 		if (!ret) {
70855917641SJingchang Lu 			grp->rx_bit_map = rxq_mask ?
70955917641SJingchang Lu 			rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
71055917641SJingchang Lu 		}
71155917641SJingchang Lu 
71255917641SJingchang Lu 		ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
71355917641SJingchang Lu 		if (!ret) {
71455917641SJingchang Lu 			grp->tx_bit_map = txq_mask ?
71555917641SJingchang Lu 			txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
71655917641SJingchang Lu 		}
71771ff9e3dSClaudiu Manoil 
71871ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
71971ff9e3dSClaudiu Manoil 			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
72071ff9e3dSClaudiu Manoil 			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
72171ff9e3dSClaudiu Manoil 			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
72271ff9e3dSClaudiu Manoil 		}
723ec21e2ecSJeff Kirsher 	} else {
7245fedcc14SClaudiu Manoil 		grp->rx_bit_map = 0xFF;
7255fedcc14SClaudiu Manoil 		grp->tx_bit_map = 0xFF;
726ec21e2ecSJeff Kirsher 	}
72720862788SClaudiu Manoil 
72820862788SClaudiu Manoil 	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
72920862788SClaudiu Manoil 	 * right to left, so we need to revert the 8 bits to get the q index
73020862788SClaudiu Manoil 	 */
73120862788SClaudiu Manoil 	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
73220862788SClaudiu Manoil 	grp->tx_bit_map = bitrev8(grp->tx_bit_map);
73320862788SClaudiu Manoil 
73420862788SClaudiu Manoil 	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
73520862788SClaudiu Manoil 	 * also assign queues to groups
73620862788SClaudiu Manoil 	 */
73720862788SClaudiu Manoil 	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
73871ff9e3dSClaudiu Manoil 		if (!grp->rx_queue)
73971ff9e3dSClaudiu Manoil 			grp->rx_queue = priv->rx_queue[i];
74020862788SClaudiu Manoil 		grp->num_rx_queues++;
74120862788SClaudiu Manoil 		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
74220862788SClaudiu Manoil 		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
74320862788SClaudiu Manoil 		priv->rx_queue[i]->grp = grp;
74420862788SClaudiu Manoil 	}
74520862788SClaudiu Manoil 
74620862788SClaudiu Manoil 	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
74771ff9e3dSClaudiu Manoil 		if (!grp->tx_queue)
74871ff9e3dSClaudiu Manoil 			grp->tx_queue = priv->tx_queue[i];
74920862788SClaudiu Manoil 		grp->num_tx_queues++;
75020862788SClaudiu Manoil 		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
75120862788SClaudiu Manoil 		priv->tqueue |= (TQUEUE_EN0 >> i);
75220862788SClaudiu Manoil 		priv->tx_queue[i]->grp = grp;
75320862788SClaudiu Manoil 	}
75420862788SClaudiu Manoil 
755ec21e2ecSJeff Kirsher 	priv->num_grps++;
756ec21e2ecSJeff Kirsher 
757ec21e2ecSJeff Kirsher 	return 0;
758ec21e2ecSJeff Kirsher }
759ec21e2ecSJeff Kirsher 
760f50724cdSTobias Waldekranz static int gfar_of_group_count(struct device_node *np)
761f50724cdSTobias Waldekranz {
762f50724cdSTobias Waldekranz 	struct device_node *child;
763f50724cdSTobias Waldekranz 	int num = 0;
764f50724cdSTobias Waldekranz 
765f50724cdSTobias Waldekranz 	for_each_available_child_of_node(np, child)
766f50724cdSTobias Waldekranz 		if (!of_node_cmp(child->name, "queue-group"))
767f50724cdSTobias Waldekranz 			num++;
768f50724cdSTobias Waldekranz 
769f50724cdSTobias Waldekranz 	return num;
770f50724cdSTobias Waldekranz }
771f50724cdSTobias Waldekranz 
772ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
773ec21e2ecSJeff Kirsher {
774ec21e2ecSJeff Kirsher 	const char *model;
775ec21e2ecSJeff Kirsher 	const char *ctype;
776ec21e2ecSJeff Kirsher 	const void *mac_addr;
777ec21e2ecSJeff Kirsher 	int err = 0, i;
778ec21e2ecSJeff Kirsher 	struct net_device *dev = NULL;
779ec21e2ecSJeff Kirsher 	struct gfar_private *priv = NULL;
780ec21e2ecSJeff Kirsher 	struct device_node *np = ofdev->dev.of_node;
781ec21e2ecSJeff Kirsher 	struct device_node *child = NULL;
78255917641SJingchang Lu 	struct property *stash;
78355917641SJingchang Lu 	u32 stash_len = 0;
78455917641SJingchang Lu 	u32 stash_idx = 0;
785ec21e2ecSJeff Kirsher 	unsigned int num_tx_qs, num_rx_qs;
786b338ce27SClaudiu Manoil 	unsigned short mode, poll_mode;
787ec21e2ecSJeff Kirsher 
7884b222ca6SKevin Hao 	if (!np)
789ec21e2ecSJeff Kirsher 		return -ENODEV;
790ec21e2ecSJeff Kirsher 
791b338ce27SClaudiu Manoil 	if (of_device_is_compatible(np, "fsl,etsec2")) {
792b338ce27SClaudiu Manoil 		mode = MQ_MG_MODE;
793b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
794b338ce27SClaudiu Manoil 	} else {
795b338ce27SClaudiu Manoil 		mode = SQ_SG_MODE;
796b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
797b338ce27SClaudiu Manoil 	}
798b338ce27SClaudiu Manoil 
799b338ce27SClaudiu Manoil 	if (mode == SQ_SG_MODE) {
80071ff9e3dSClaudiu Manoil 		num_tx_qs = 1;
80171ff9e3dSClaudiu Manoil 		num_rx_qs = 1;
80271ff9e3dSClaudiu Manoil 	} else { /* MQ_MG_MODE */
803c65d7533SClaudiu Manoil 		/* get the actual number of supported groups */
804f50724cdSTobias Waldekranz 		unsigned int num_grps = gfar_of_group_count(np);
805c65d7533SClaudiu Manoil 
806c65d7533SClaudiu Manoil 		if (num_grps == 0 || num_grps > MAXGROUPS) {
807c65d7533SClaudiu Manoil 			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
808c65d7533SClaudiu Manoil 				num_grps);
809c65d7533SClaudiu Manoil 			pr_err("Cannot do alloc_etherdev, aborting\n");
810c65d7533SClaudiu Manoil 			return -EINVAL;
811c65d7533SClaudiu Manoil 		}
812c65d7533SClaudiu Manoil 
813b338ce27SClaudiu Manoil 		if (poll_mode == GFAR_SQ_POLLING) {
814c65d7533SClaudiu Manoil 			num_tx_qs = num_grps; /* one txq per int group */
815c65d7533SClaudiu Manoil 			num_rx_qs = num_grps; /* one rxq per int group */
81671ff9e3dSClaudiu Manoil 		} else { /* GFAR_MQ_POLLING */
81755917641SJingchang Lu 			u32 tx_queues, rx_queues;
81855917641SJingchang Lu 			int ret;
81955917641SJingchang Lu 
82055917641SJingchang Lu 			/* parse the num of HW tx and rx queues */
82155917641SJingchang Lu 			ret = of_property_read_u32(np, "fsl,num_tx_queues",
82255917641SJingchang Lu 						   &tx_queues);
82355917641SJingchang Lu 			num_tx_qs = ret ? 1 : tx_queues;
82455917641SJingchang Lu 
82555917641SJingchang Lu 			ret = of_property_read_u32(np, "fsl,num_rx_queues",
82655917641SJingchang Lu 						   &rx_queues);
82755917641SJingchang Lu 			num_rx_qs = ret ? 1 : rx_queues;
82871ff9e3dSClaudiu Manoil 		}
82971ff9e3dSClaudiu Manoil 	}
830ec21e2ecSJeff Kirsher 
831ec21e2ecSJeff Kirsher 	if (num_tx_qs > MAX_TX_QS) {
832ec21e2ecSJeff Kirsher 		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
833ec21e2ecSJeff Kirsher 		       num_tx_qs, MAX_TX_QS);
834ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
835ec21e2ecSJeff Kirsher 		return -EINVAL;
836ec21e2ecSJeff Kirsher 	}
837ec21e2ecSJeff Kirsher 
838ec21e2ecSJeff Kirsher 	if (num_rx_qs > MAX_RX_QS) {
839ec21e2ecSJeff Kirsher 		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
840ec21e2ecSJeff Kirsher 		       num_rx_qs, MAX_RX_QS);
841ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
842ec21e2ecSJeff Kirsher 		return -EINVAL;
843ec21e2ecSJeff Kirsher 	}
844ec21e2ecSJeff Kirsher 
845ec21e2ecSJeff Kirsher 	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
846ec21e2ecSJeff Kirsher 	dev = *pdev;
847ec21e2ecSJeff Kirsher 	if (NULL == dev)
848ec21e2ecSJeff Kirsher 		return -ENOMEM;
849ec21e2ecSJeff Kirsher 
850ec21e2ecSJeff Kirsher 	priv = netdev_priv(dev);
851ec21e2ecSJeff Kirsher 	priv->ndev = dev;
852ec21e2ecSJeff Kirsher 
853b338ce27SClaudiu Manoil 	priv->mode = mode;
854b338ce27SClaudiu Manoil 	priv->poll_mode = poll_mode;
855b338ce27SClaudiu Manoil 
856ec21e2ecSJeff Kirsher 	priv->num_tx_queues = num_tx_qs;
857ec21e2ecSJeff Kirsher 	netif_set_real_num_rx_queues(dev, num_rx_qs);
858ec21e2ecSJeff Kirsher 	priv->num_rx_queues = num_rx_qs;
85920862788SClaudiu Manoil 
86020862788SClaudiu Manoil 	err = gfar_alloc_tx_queues(priv);
86120862788SClaudiu Manoil 	if (err)
86220862788SClaudiu Manoil 		goto tx_alloc_failed;
86320862788SClaudiu Manoil 
86420862788SClaudiu Manoil 	err = gfar_alloc_rx_queues(priv);
86520862788SClaudiu Manoil 	if (err)
86620862788SClaudiu Manoil 		goto rx_alloc_failed;
867ec21e2ecSJeff Kirsher 
86855917641SJingchang Lu 	err = of_property_read_string(np, "model", &model);
86955917641SJingchang Lu 	if (err) {
87055917641SJingchang Lu 		pr_err("Device model property missing, aborting\n");
87155917641SJingchang Lu 		goto rx_alloc_failed;
87255917641SJingchang Lu 	}
87355917641SJingchang Lu 
874ec21e2ecSJeff Kirsher 	/* Init Rx queue filer rule set linked list */
875ec21e2ecSJeff Kirsher 	INIT_LIST_HEAD(&priv->rx_list.list);
876ec21e2ecSJeff Kirsher 	priv->rx_list.count = 0;
877ec21e2ecSJeff Kirsher 	mutex_init(&priv->rx_queue_access);
878ec21e2ecSJeff Kirsher 
879ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
880ec21e2ecSJeff Kirsher 		priv->gfargrp[i].regs = NULL;
881ec21e2ecSJeff Kirsher 
882ec21e2ecSJeff Kirsher 	/* Parse and initialize group specific information */
883b338ce27SClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
884f50724cdSTobias Waldekranz 		for_each_available_child_of_node(np, child) {
885f50724cdSTobias Waldekranz 			if (of_node_cmp(child->name, "queue-group"))
886f50724cdSTobias Waldekranz 				continue;
887f50724cdSTobias Waldekranz 
888ec21e2ecSJeff Kirsher 			err = gfar_parse_group(child, priv, model);
889ec21e2ecSJeff Kirsher 			if (err)
890ec21e2ecSJeff Kirsher 				goto err_grp_init;
891ec21e2ecSJeff Kirsher 		}
892b338ce27SClaudiu Manoil 	} else { /* SQ_SG_MODE */
893ec21e2ecSJeff Kirsher 		err = gfar_parse_group(np, priv, model);
894ec21e2ecSJeff Kirsher 		if (err)
895ec21e2ecSJeff Kirsher 			goto err_grp_init;
896ec21e2ecSJeff Kirsher 	}
897ec21e2ecSJeff Kirsher 
89855917641SJingchang Lu 	stash = of_find_property(np, "bd-stash", NULL);
899ec21e2ecSJeff Kirsher 
900ec21e2ecSJeff Kirsher 	if (stash) {
901ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
902ec21e2ecSJeff Kirsher 		priv->bd_stash_en = 1;
903ec21e2ecSJeff Kirsher 	}
904ec21e2ecSJeff Kirsher 
90555917641SJingchang Lu 	err = of_property_read_u32(np, "rx-stash-len", &stash_len);
906ec21e2ecSJeff Kirsher 
90755917641SJingchang Lu 	if (err == 0)
90855917641SJingchang Lu 		priv->rx_stash_size = stash_len;
909ec21e2ecSJeff Kirsher 
91055917641SJingchang Lu 	err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
911ec21e2ecSJeff Kirsher 
91255917641SJingchang Lu 	if (err == 0)
91355917641SJingchang Lu 		priv->rx_stash_index = stash_idx;
914ec21e2ecSJeff Kirsher 
915ec21e2ecSJeff Kirsher 	if (stash_len || stash_idx)
916ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
917ec21e2ecSJeff Kirsher 
918ec21e2ecSJeff Kirsher 	mac_addr = of_get_mac_address(np);
919bc4598bcSJan Ceuleers 
920ec21e2ecSJeff Kirsher 	if (mac_addr)
9216a3c910cSJoe Perches 		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
922ec21e2ecSJeff Kirsher 
923ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "TSEC"))
92434018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
925ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
926ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
927ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;
928bc4598bcSJan Ceuleers 
929ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "eTSEC"))
93034018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
931ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
932ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
933ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
934ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_CSUM |
935ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_VLAN |
936ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
937ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
938ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_TIMER;
939ec21e2ecSJeff Kirsher 
94055917641SJingchang Lu 	err = of_property_read_string(np, "phy-connection-type", &ctype);
941ec21e2ecSJeff Kirsher 
942ec21e2ecSJeff Kirsher 	/* We only care about rgmii-id.  The rest are autodetected */
94355917641SJingchang Lu 	if (err == 0 && !strcmp(ctype, "rgmii-id"))
944ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
945ec21e2ecSJeff Kirsher 	else
946ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_MII;
947ec21e2ecSJeff Kirsher 
94855917641SJingchang Lu 	if (of_find_property(np, "fsl,magic-packet", NULL))
949ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
950ec21e2ecSJeff Kirsher 
951ec21e2ecSJeff Kirsher 	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
952ec21e2ecSJeff Kirsher 
953be403645SFlorian Fainelli 	/* In the case of a fixed PHY, the DT node associated
954be403645SFlorian Fainelli 	 * to the PHY is the Ethernet MAC DT node.
955be403645SFlorian Fainelli 	 */
9566f2c9bd8SUwe Kleine-König 	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
957be403645SFlorian Fainelli 		err = of_phy_register_fixed_link(np);
958be403645SFlorian Fainelli 		if (err)
959be403645SFlorian Fainelli 			goto err_grp_init;
960be403645SFlorian Fainelli 
9616f2c9bd8SUwe Kleine-König 		priv->phy_node = of_node_get(np);
962be403645SFlorian Fainelli 	}
963be403645SFlorian Fainelli 
964ec21e2ecSJeff Kirsher 	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
965ec21e2ecSJeff Kirsher 	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
966ec21e2ecSJeff Kirsher 
967ec21e2ecSJeff Kirsher 	return 0;
968ec21e2ecSJeff Kirsher 
969ec21e2ecSJeff Kirsher err_grp_init:
970ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
97120862788SClaudiu Manoil rx_alloc_failed:
97220862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
97320862788SClaudiu Manoil tx_alloc_failed:
97420862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
975ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
976ec21e2ecSJeff Kirsher 	return err;
977ec21e2ecSJeff Kirsher }
978ec21e2ecSJeff Kirsher 
979ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
980ec21e2ecSJeff Kirsher {
981ec21e2ecSJeff Kirsher 	struct hwtstamp_config config;
982ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(netdev);
983ec21e2ecSJeff Kirsher 
984ec21e2ecSJeff Kirsher 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
985ec21e2ecSJeff Kirsher 		return -EFAULT;
986ec21e2ecSJeff Kirsher 
987ec21e2ecSJeff Kirsher 	/* reserved for future extensions */
988ec21e2ecSJeff Kirsher 	if (config.flags)
989ec21e2ecSJeff Kirsher 		return -EINVAL;
990ec21e2ecSJeff Kirsher 
991ec21e2ecSJeff Kirsher 	switch (config.tx_type) {
992ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_OFF:
993ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 0;
994ec21e2ecSJeff Kirsher 		break;
995ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_ON:
996ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
997ec21e2ecSJeff Kirsher 			return -ERANGE;
998ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 1;
999ec21e2ecSJeff Kirsher 		break;
1000ec21e2ecSJeff Kirsher 	default:
1001ec21e2ecSJeff Kirsher 		return -ERANGE;
1002ec21e2ecSJeff Kirsher 	}
1003ec21e2ecSJeff Kirsher 
1004ec21e2ecSJeff Kirsher 	switch (config.rx_filter) {
1005ec21e2ecSJeff Kirsher 	case HWTSTAMP_FILTER_NONE:
1006ec21e2ecSJeff Kirsher 		if (priv->hwts_rx_en) {
1007ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 0;
10080851133bSClaudiu Manoil 			reset_gfar(netdev);
1009ec21e2ecSJeff Kirsher 		}
1010ec21e2ecSJeff Kirsher 		break;
1011ec21e2ecSJeff Kirsher 	default:
1012ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
1013ec21e2ecSJeff Kirsher 			return -ERANGE;
1014ec21e2ecSJeff Kirsher 		if (!priv->hwts_rx_en) {
1015ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 1;
10160851133bSClaudiu Manoil 			reset_gfar(netdev);
1017ec21e2ecSJeff Kirsher 		}
1018ec21e2ecSJeff Kirsher 		config.rx_filter = HWTSTAMP_FILTER_ALL;
1019ec21e2ecSJeff Kirsher 		break;
1020ec21e2ecSJeff Kirsher 	}
1021ec21e2ecSJeff Kirsher 
1022ec21e2ecSJeff Kirsher 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1023ec21e2ecSJeff Kirsher 		-EFAULT : 0;
1024ec21e2ecSJeff Kirsher }
1025ec21e2ecSJeff Kirsher 
1026ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
1027ca0c88c2SBen Hutchings {
1028ca0c88c2SBen Hutchings 	struct hwtstamp_config config;
1029ca0c88c2SBen Hutchings 	struct gfar_private *priv = netdev_priv(netdev);
1030ca0c88c2SBen Hutchings 
1031ca0c88c2SBen Hutchings 	config.flags = 0;
1032ca0c88c2SBen Hutchings 	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1033ca0c88c2SBen Hutchings 	config.rx_filter = (priv->hwts_rx_en ?
1034ca0c88c2SBen Hutchings 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
1035ca0c88c2SBen Hutchings 
1036ca0c88c2SBen Hutchings 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1037ca0c88c2SBen Hutchings 		-EFAULT : 0;
1038ca0c88c2SBen Hutchings }
1039ca0c88c2SBen Hutchings 
1040ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1041ec21e2ecSJeff Kirsher {
1042ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1043ec21e2ecSJeff Kirsher 
1044ec21e2ecSJeff Kirsher 	if (!netif_running(dev))
1045ec21e2ecSJeff Kirsher 		return -EINVAL;
1046ec21e2ecSJeff Kirsher 
1047ec21e2ecSJeff Kirsher 	if (cmd == SIOCSHWTSTAMP)
1048ca0c88c2SBen Hutchings 		return gfar_hwtstamp_set(dev, rq);
1049ca0c88c2SBen Hutchings 	if (cmd == SIOCGHWTSTAMP)
1050ca0c88c2SBen Hutchings 		return gfar_hwtstamp_get(dev, rq);
1051ec21e2ecSJeff Kirsher 
1052ec21e2ecSJeff Kirsher 	if (!priv->phydev)
1053ec21e2ecSJeff Kirsher 		return -ENODEV;
1054ec21e2ecSJeff Kirsher 
1055ec21e2ecSJeff Kirsher 	return phy_mii_ioctl(priv->phydev, rq, cmd);
1056ec21e2ecSJeff Kirsher }
1057ec21e2ecSJeff Kirsher 
1058ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
1059ec21e2ecSJeff Kirsher 				   u32 class)
1060ec21e2ecSJeff Kirsher {
1061ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1062ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1063ec21e2ecSJeff Kirsher 
1064ec21e2ecSJeff Kirsher 	rqfar--;
1065ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
1066ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1067ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1068ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1069ec21e2ecSJeff Kirsher 
1070ec21e2ecSJeff Kirsher 	rqfar--;
1071ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1072ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1073ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1074ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1075ec21e2ecSJeff Kirsher 
1076ec21e2ecSJeff Kirsher 	rqfar--;
1077ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1078ec21e2ecSJeff Kirsher 	rqfpr = class;
1079ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1080ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1081ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1082ec21e2ecSJeff Kirsher 
1083ec21e2ecSJeff Kirsher 	rqfar--;
1084ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1085ec21e2ecSJeff Kirsher 	rqfpr = class;
1086ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1087ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1088ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1089ec21e2ecSJeff Kirsher 
1090ec21e2ecSJeff Kirsher 	return rqfar;
1091ec21e2ecSJeff Kirsher }
1092ec21e2ecSJeff Kirsher 
1093ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv)
1094ec21e2ecSJeff Kirsher {
1095ec21e2ecSJeff Kirsher 	int i = 0x0;
1096ec21e2ecSJeff Kirsher 	u32 rqfar = MAX_FILER_IDX;
1097ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1098ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1099ec21e2ecSJeff Kirsher 
1100ec21e2ecSJeff Kirsher 	/* Default rule */
1101ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_MATCH;
1102ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1103ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1104ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1105ec21e2ecSJeff Kirsher 
1106ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1107ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1108ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1109ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1110ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1111ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1112ec21e2ecSJeff Kirsher 
1113ec21e2ecSJeff Kirsher 	/* cur_filer_idx indicated the first non-masked rule */
1114ec21e2ecSJeff Kirsher 	priv->cur_filer_idx = rqfar;
1115ec21e2ecSJeff Kirsher 
1116ec21e2ecSJeff Kirsher 	/* Rest are masked rules */
1117ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1118ec21e2ecSJeff Kirsher 	for (i = 0; i < rqfar; i++) {
1119ec21e2ecSJeff Kirsher 		priv->ftp_rqfcr[i] = rqfcr;
1120ec21e2ecSJeff Kirsher 		priv->ftp_rqfpr[i] = rqfpr;
1121ec21e2ecSJeff Kirsher 		gfar_write_filer(priv, i, rqfcr, rqfpr);
1122ec21e2ecSJeff Kirsher 	}
1123ec21e2ecSJeff Kirsher }
1124ec21e2ecSJeff Kirsher 
1125d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
11262969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1127ec21e2ecSJeff Kirsher {
1128ec21e2ecSJeff Kirsher 	unsigned int pvr = mfspr(SPRN_PVR);
1129ec21e2ecSJeff Kirsher 	unsigned int svr = mfspr(SPRN_SVR);
1130ec21e2ecSJeff Kirsher 	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1131ec21e2ecSJeff Kirsher 	unsigned int rev = svr & 0xffff;
1132ec21e2ecSJeff Kirsher 
1133ec21e2ecSJeff Kirsher 	/* MPC8313 Rev 2.0 and higher; All MPC837x */
1134ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1135ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1136ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_74;
1137ec21e2ecSJeff Kirsher 
1138ec21e2ecSJeff Kirsher 	/* MPC8313 and MPC837x all rev */
1139ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1140ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1141ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_76;
1142ec21e2ecSJeff Kirsher 
11432969b1f7SClaudiu Manoil 	/* MPC8313 Rev < 2.0 */
11442969b1f7SClaudiu Manoil 	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
1145ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_12;
11462969b1f7SClaudiu Manoil }
11472969b1f7SClaudiu Manoil 
11482969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv)
11492969b1f7SClaudiu Manoil {
11502969b1f7SClaudiu Manoil 	unsigned int svr = mfspr(SPRN_SVR);
11512969b1f7SClaudiu Manoil 
11522969b1f7SClaudiu Manoil 	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
11532969b1f7SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_12;
115453fad773SClaudiu Manoil 	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
115553fad773SClaudiu Manoil 	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
115653fad773SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
11572969b1f7SClaudiu Manoil }
1158d6ef0bccSClaudiu Manoil #endif
11592969b1f7SClaudiu Manoil 
11602969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv)
11612969b1f7SClaudiu Manoil {
11622969b1f7SClaudiu Manoil 	struct device *dev = &priv->ofdev->dev;
11632969b1f7SClaudiu Manoil 
11642969b1f7SClaudiu Manoil 	/* no plans to fix */
11652969b1f7SClaudiu Manoil 	priv->errata |= GFAR_ERRATA_A002;
11662969b1f7SClaudiu Manoil 
1167d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
11682969b1f7SClaudiu Manoil 	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
11692969b1f7SClaudiu Manoil 		__gfar_detect_errata_85xx(priv);
11702969b1f7SClaudiu Manoil 	else /* non-mpc85xx parts, i.e. e300 core based */
11712969b1f7SClaudiu Manoil 		__gfar_detect_errata_83xx(priv);
1172d6ef0bccSClaudiu Manoil #endif
1173ec21e2ecSJeff Kirsher 
1174ec21e2ecSJeff Kirsher 	if (priv->errata)
1175ec21e2ecSJeff Kirsher 		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1176ec21e2ecSJeff Kirsher 			 priv->errata);
1177ec21e2ecSJeff Kirsher }
1178ec21e2ecSJeff Kirsher 
11790851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv)
1180ec21e2ecSJeff Kirsher {
118120862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1182a328ac92SClaudiu Manoil 	u32 tempval;
1183ec21e2ecSJeff Kirsher 
1184ec21e2ecSJeff Kirsher 	/* Reset MAC layer */
1185ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1186ec21e2ecSJeff Kirsher 
1187ec21e2ecSJeff Kirsher 	/* We need to delay at least 3 TX clocks */
1188a328ac92SClaudiu Manoil 	udelay(3);
1189ec21e2ecSJeff Kirsher 
119023402bddSClaudiu Manoil 	/* the soft reset bit is not self-resetting, so we need to
119123402bddSClaudiu Manoil 	 * clear it before resuming normal operation
119223402bddSClaudiu Manoil 	 */
119320862788SClaudiu Manoil 	gfar_write(&regs->maccfg1, 0);
1194ec21e2ecSJeff Kirsher 
1195a328ac92SClaudiu Manoil 	udelay(3);
1196a328ac92SClaudiu Manoil 
119788302648SClaudiu Manoil 	/* Compute rx_buff_size based on config flags */
119888302648SClaudiu Manoil 	gfar_rx_buff_size_config(priv);
119988302648SClaudiu Manoil 
120088302648SClaudiu Manoil 	/* Initialize the max receive frame/buffer lengths */
120188302648SClaudiu Manoil 	gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1202a328ac92SClaudiu Manoil 	gfar_write(&regs->mrblr, priv->rx_buffer_size);
1203a328ac92SClaudiu Manoil 
1204a328ac92SClaudiu Manoil 	/* Initialize the Minimum Frame Length Register */
1205a328ac92SClaudiu Manoil 	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1206a328ac92SClaudiu Manoil 
1207ec21e2ecSJeff Kirsher 	/* Initialize MACCFG2. */
1208ec21e2ecSJeff Kirsher 	tempval = MACCFG2_INIT_SETTINGS;
120988302648SClaudiu Manoil 
121088302648SClaudiu Manoil 	/* If the mtu is larger than the max size for standard
121188302648SClaudiu Manoil 	 * ethernet frames (ie, a jumbo frame), then set maccfg2
121288302648SClaudiu Manoil 	 * to allow huge frames, and to check the length
121388302648SClaudiu Manoil 	 */
121488302648SClaudiu Manoil 	if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
121588302648SClaudiu Manoil 	    gfar_has_errata(priv, GFAR_ERRATA_74))
1216ec21e2ecSJeff Kirsher 		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
121788302648SClaudiu Manoil 
1218ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1219ec21e2ecSJeff Kirsher 
1220a328ac92SClaudiu Manoil 	/* Clear mac addr hash registers */
1221a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr0, 0);
1222a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr1, 0);
1223a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr2, 0);
1224a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr3, 0);
1225a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr4, 0);
1226a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr5, 0);
1227a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr6, 0);
1228a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr7, 0);
1229a328ac92SClaudiu Manoil 
1230a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr0, 0);
1231a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr1, 0);
1232a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr2, 0);
1233a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr3, 0);
1234a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr4, 0);
1235a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr5, 0);
1236a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr6, 0);
1237a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr7, 0);
1238a328ac92SClaudiu Manoil 
1239a328ac92SClaudiu Manoil 	if (priv->extended_hash)
1240a328ac92SClaudiu Manoil 		gfar_clear_exact_match(priv->ndev);
1241a328ac92SClaudiu Manoil 
1242a328ac92SClaudiu Manoil 	gfar_mac_rx_config(priv);
1243a328ac92SClaudiu Manoil 
1244a328ac92SClaudiu Manoil 	gfar_mac_tx_config(priv);
1245a328ac92SClaudiu Manoil 
1246a328ac92SClaudiu Manoil 	gfar_set_mac_address(priv->ndev);
1247a328ac92SClaudiu Manoil 
1248a328ac92SClaudiu Manoil 	gfar_set_multi(priv->ndev);
1249a328ac92SClaudiu Manoil 
1250a328ac92SClaudiu Manoil 	/* clear ievent and imask before configuring coalescing */
1251a328ac92SClaudiu Manoil 	gfar_ints_disable(priv);
1252a328ac92SClaudiu Manoil 
1253a328ac92SClaudiu Manoil 	/* Configure the coalescing support */
1254a328ac92SClaudiu Manoil 	gfar_configure_coalescing_all(priv);
1255a328ac92SClaudiu Manoil }
1256a328ac92SClaudiu Manoil 
1257a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv)
1258a328ac92SClaudiu Manoil {
1259a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1260a328ac92SClaudiu Manoil 	u32 attrs;
1261a328ac92SClaudiu Manoil 
1262a328ac92SClaudiu Manoil 	/* Stop the DMA engine now, in case it was running before
1263a328ac92SClaudiu Manoil 	 * (The firmware could have used it, and left it running).
1264a328ac92SClaudiu Manoil 	 */
1265a328ac92SClaudiu Manoil 	gfar_halt(priv);
1266a328ac92SClaudiu Manoil 
1267a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1268a328ac92SClaudiu Manoil 
1269a328ac92SClaudiu Manoil 	/* Zero out the rmon mib registers if it has them */
1270a328ac92SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1271a328ac92SClaudiu Manoil 		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1272a328ac92SClaudiu Manoil 
1273a328ac92SClaudiu Manoil 		/* Mask off the CAM interrupts */
1274a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam1, 0xffffffff);
1275a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam2, 0xffffffff);
1276a328ac92SClaudiu Manoil 	}
1277a328ac92SClaudiu Manoil 
1278ec21e2ecSJeff Kirsher 	/* Initialize ECNTRL */
1279ec21e2ecSJeff Kirsher 	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1280ec21e2ecSJeff Kirsher 
128134018fd4SClaudiu Manoil 	/* Set the extraction length and index */
128234018fd4SClaudiu Manoil 	attrs = ATTRELI_EL(priv->rx_stash_size) |
128334018fd4SClaudiu Manoil 		ATTRELI_EI(priv->rx_stash_index);
128434018fd4SClaudiu Manoil 
128534018fd4SClaudiu Manoil 	gfar_write(&regs->attreli, attrs);
128634018fd4SClaudiu Manoil 
128734018fd4SClaudiu Manoil 	/* Start with defaults, and add stashing
128834018fd4SClaudiu Manoil 	 * depending on driver parameters
128934018fd4SClaudiu Manoil 	 */
129034018fd4SClaudiu Manoil 	attrs = ATTR_INIT_SETTINGS;
129134018fd4SClaudiu Manoil 
129234018fd4SClaudiu Manoil 	if (priv->bd_stash_en)
129334018fd4SClaudiu Manoil 		attrs |= ATTR_BDSTASH;
129434018fd4SClaudiu Manoil 
129534018fd4SClaudiu Manoil 	if (priv->rx_stash_size != 0)
129634018fd4SClaudiu Manoil 		attrs |= ATTR_BUFSTASH;
129734018fd4SClaudiu Manoil 
129834018fd4SClaudiu Manoil 	gfar_write(&regs->attr, attrs);
129934018fd4SClaudiu Manoil 
130034018fd4SClaudiu Manoil 	/* FIFO configs */
130134018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
130234018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
130334018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
130434018fd4SClaudiu Manoil 
130520862788SClaudiu Manoil 	/* Program the interrupt steering regs, only for MG devices */
130620862788SClaudiu Manoil 	if (priv->num_grps > 1)
130720862788SClaudiu Manoil 		gfar_write_isrg(priv);
1308ec21e2ecSJeff Kirsher }
1309ec21e2ecSJeff Kirsher 
1310898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv)
131120862788SClaudiu Manoil {
131220862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1313ec21e2ecSJeff Kirsher 
1314ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
1315ec21e2ecSJeff Kirsher 		priv->extended_hash = 1;
1316ec21e2ecSJeff Kirsher 		priv->hash_width = 9;
1317ec21e2ecSJeff Kirsher 
1318ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->igaddr0;
1319ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->igaddr1;
1320ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->igaddr2;
1321ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->igaddr3;
1322ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->igaddr4;
1323ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->igaddr5;
1324ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->igaddr6;
1325ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->igaddr7;
1326ec21e2ecSJeff Kirsher 		priv->hash_regs[8] = &regs->gaddr0;
1327ec21e2ecSJeff Kirsher 		priv->hash_regs[9] = &regs->gaddr1;
1328ec21e2ecSJeff Kirsher 		priv->hash_regs[10] = &regs->gaddr2;
1329ec21e2ecSJeff Kirsher 		priv->hash_regs[11] = &regs->gaddr3;
1330ec21e2ecSJeff Kirsher 		priv->hash_regs[12] = &regs->gaddr4;
1331ec21e2ecSJeff Kirsher 		priv->hash_regs[13] = &regs->gaddr5;
1332ec21e2ecSJeff Kirsher 		priv->hash_regs[14] = &regs->gaddr6;
1333ec21e2ecSJeff Kirsher 		priv->hash_regs[15] = &regs->gaddr7;
1334ec21e2ecSJeff Kirsher 
1335ec21e2ecSJeff Kirsher 	} else {
1336ec21e2ecSJeff Kirsher 		priv->extended_hash = 0;
1337ec21e2ecSJeff Kirsher 		priv->hash_width = 8;
1338ec21e2ecSJeff Kirsher 
1339ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->gaddr0;
1340ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->gaddr1;
1341ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->gaddr2;
1342ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->gaddr3;
1343ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->gaddr4;
1344ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->gaddr5;
1345ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->gaddr6;
1346ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->gaddr7;
1347ec21e2ecSJeff Kirsher 	}
134820862788SClaudiu Manoil }
134920862788SClaudiu Manoil 
135020862788SClaudiu Manoil /* Set up the ethernet device structure, private data,
135120862788SClaudiu Manoil  * and anything else we need before we start
135220862788SClaudiu Manoil  */
135320862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev)
135420862788SClaudiu Manoil {
135520862788SClaudiu Manoil 	struct net_device *dev = NULL;
135620862788SClaudiu Manoil 	struct gfar_private *priv = NULL;
135720862788SClaudiu Manoil 	int err = 0, i;
135820862788SClaudiu Manoil 
135920862788SClaudiu Manoil 	err = gfar_of_init(ofdev, &dev);
136020862788SClaudiu Manoil 
136120862788SClaudiu Manoil 	if (err)
136220862788SClaudiu Manoil 		return err;
136320862788SClaudiu Manoil 
136420862788SClaudiu Manoil 	priv = netdev_priv(dev);
136520862788SClaudiu Manoil 	priv->ndev = dev;
136620862788SClaudiu Manoil 	priv->ofdev = ofdev;
136720862788SClaudiu Manoil 	priv->dev = &ofdev->dev;
136820862788SClaudiu Manoil 	SET_NETDEV_DEV(dev, &ofdev->dev);
136920862788SClaudiu Manoil 
137020862788SClaudiu Manoil 	spin_lock_init(&priv->bflock);
137120862788SClaudiu Manoil 	INIT_WORK(&priv->reset_task, gfar_reset_task);
137220862788SClaudiu Manoil 
137320862788SClaudiu Manoil 	platform_set_drvdata(ofdev, priv);
137420862788SClaudiu Manoil 
137520862788SClaudiu Manoil 	gfar_detect_errata(priv);
137620862788SClaudiu Manoil 
137720862788SClaudiu Manoil 	/* Set the dev->base_addr to the gfar reg region */
137820862788SClaudiu Manoil 	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
137920862788SClaudiu Manoil 
138020862788SClaudiu Manoil 	/* Fill in the dev structure */
138120862788SClaudiu Manoil 	dev->watchdog_timeo = TX_TIMEOUT;
138220862788SClaudiu Manoil 	dev->mtu = 1500;
138320862788SClaudiu Manoil 	dev->netdev_ops = &gfar_netdev_ops;
138420862788SClaudiu Manoil 	dev->ethtool_ops = &gfar_ethtool_ops;
138520862788SClaudiu Manoil 
138620862788SClaudiu Manoil 	/* Register for napi ...We are registering NAPI for each grp */
1387aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
138871ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
138971ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
139071ff9e3dSClaudiu Manoil 				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
139171ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
139271ff9e3dSClaudiu Manoil 				       gfar_poll_tx_sq, 2);
139371ff9e3dSClaudiu Manoil 		} else {
1394aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1395aeb12c5eSClaudiu Manoil 				       gfar_poll_rx, GFAR_DEV_WEIGHT);
1396aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1397aeb12c5eSClaudiu Manoil 				       gfar_poll_tx, 2);
1398aeb12c5eSClaudiu Manoil 		}
1399aeb12c5eSClaudiu Manoil 	}
140020862788SClaudiu Manoil 
140120862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
140220862788SClaudiu Manoil 		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
140320862788SClaudiu Manoil 				   NETIF_F_RXCSUM;
140420862788SClaudiu Manoil 		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
140520862788SClaudiu Manoil 				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
140620862788SClaudiu Manoil 	}
140720862788SClaudiu Manoil 
140820862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
140920862788SClaudiu Manoil 		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
141020862788SClaudiu Manoil 				    NETIF_F_HW_VLAN_CTAG_RX;
141120862788SClaudiu Manoil 		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
141220862788SClaudiu Manoil 	}
141320862788SClaudiu Manoil 
141420862788SClaudiu Manoil 	gfar_init_addr_hash_table(priv);
1415ec21e2ecSJeff Kirsher 
1416532c37bcSClaudiu Manoil 	/* Insert receive time stamps into padding alignment bytes */
1417532c37bcSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1418532c37bcSClaudiu Manoil 		priv->padding = 8;
1419ec21e2ecSJeff Kirsher 
1420ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_IP_CSUM ||
1421ec21e2ecSJeff Kirsher 	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1422bee9e58cSWu Jiajun-B06378 		dev->needed_headroom = GMAC_FCB_LEN;
1423ec21e2ecSJeff Kirsher 
1424ec21e2ecSJeff Kirsher 	priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1425ec21e2ecSJeff Kirsher 
1426ec21e2ecSJeff Kirsher 	/* Initializing some of the rx/tx queue level parameters */
1427ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1428ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1429ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1430ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1431ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txic = DEFAULT_TXIC;
1432ec21e2ecSJeff Kirsher 	}
1433ec21e2ecSJeff Kirsher 
1434ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1435ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1436ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1437ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1438ec21e2ecSJeff Kirsher 	}
1439ec21e2ecSJeff Kirsher 
1440ec21e2ecSJeff Kirsher 	/* always enable rx filer */
1441ec21e2ecSJeff Kirsher 	priv->rx_filer_enable = 1;
1442ec21e2ecSJeff Kirsher 	/* Enable most messages by default */
1443ec21e2ecSJeff Kirsher 	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1444b98b8babSClaudiu Manoil 	/* use pritority h/w tx queue scheduling for single queue devices */
1445b98b8babSClaudiu Manoil 	if (priv->num_tx_queues == 1)
1446b98b8babSClaudiu Manoil 		priv->prio_sched_en = 1;
1447ec21e2ecSJeff Kirsher 
14480851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
14490851133bSClaudiu Manoil 
1450a328ac92SClaudiu Manoil 	gfar_hw_init(priv);
1451ec21e2ecSJeff Kirsher 
1452d4c642eaSFabio Estevam 	/* Carrier starts down, phylib will bring it up */
1453d4c642eaSFabio Estevam 	netif_carrier_off(dev);
1454d4c642eaSFabio Estevam 
1455ec21e2ecSJeff Kirsher 	err = register_netdev(dev);
1456ec21e2ecSJeff Kirsher 
1457ec21e2ecSJeff Kirsher 	if (err) {
1458ec21e2ecSJeff Kirsher 		pr_err("%s: Cannot register net device, aborting\n", dev->name);
1459ec21e2ecSJeff Kirsher 		goto register_fail;
1460ec21e2ecSJeff Kirsher 	}
1461ec21e2ecSJeff Kirsher 
1462ec21e2ecSJeff Kirsher 	device_init_wakeup(&dev->dev,
1463bc4598bcSJan Ceuleers 			   priv->device_flags &
1464bc4598bcSJan Ceuleers 			   FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1465ec21e2ecSJeff Kirsher 
1466ec21e2ecSJeff Kirsher 	/* fill out IRQ number and name fields */
1467ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1468ee873fdaSClaudiu Manoil 		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1469ec21e2ecSJeff Kirsher 		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1470ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
14710015e551SJoe Perches 				dev->name, "_g", '0' + i, "_tx");
1472ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
14730015e551SJoe Perches 				dev->name, "_g", '0' + i, "_rx");
1474ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
14750015e551SJoe Perches 				dev->name, "_g", '0' + i, "_er");
1476ec21e2ecSJeff Kirsher 		} else
1477ee873fdaSClaudiu Manoil 			strcpy(gfar_irq(grp, TX)->name, dev->name);
1478ec21e2ecSJeff Kirsher 	}
1479ec21e2ecSJeff Kirsher 
1480ec21e2ecSJeff Kirsher 	/* Initialize the filer table */
1481ec21e2ecSJeff Kirsher 	gfar_init_filer_table(priv);
1482ec21e2ecSJeff Kirsher 
1483ec21e2ecSJeff Kirsher 	/* Print out the device info */
1484ec21e2ecSJeff Kirsher 	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
1485ec21e2ecSJeff Kirsher 
14860977f817SJan Ceuleers 	/* Even more device info helps when determining which kernel
14870977f817SJan Ceuleers 	 * provided which set of benchmarks.
14880977f817SJan Ceuleers 	 */
1489ec21e2ecSJeff Kirsher 	netdev_info(dev, "Running with NAPI enabled\n");
1490ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
1491ec21e2ecSJeff Kirsher 		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1492ec21e2ecSJeff Kirsher 			    i, priv->rx_queue[i]->rx_ring_size);
1493ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
1494ec21e2ecSJeff Kirsher 		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1495ec21e2ecSJeff Kirsher 			    i, priv->tx_queue[i]->tx_ring_size);
1496ec21e2ecSJeff Kirsher 
1497ec21e2ecSJeff Kirsher 	return 0;
1498ec21e2ecSJeff Kirsher 
1499ec21e2ecSJeff Kirsher register_fail:
1500ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
150120862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
150220862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1503ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1504ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1505ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1506ec21e2ecSJeff Kirsher 	return err;
1507ec21e2ecSJeff Kirsher }
1508ec21e2ecSJeff Kirsher 
1509ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev)
1510ec21e2ecSJeff Kirsher {
15118513fbd8SJingoo Han 	struct gfar_private *priv = platform_get_drvdata(ofdev);
1512ec21e2ecSJeff Kirsher 
1513ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1514ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1515ec21e2ecSJeff Kirsher 
1516ec21e2ecSJeff Kirsher 	unregister_netdev(priv->ndev);
1517ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
151820862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
151920862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1520ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1521ec21e2ecSJeff Kirsher 
1522ec21e2ecSJeff Kirsher 	return 0;
1523ec21e2ecSJeff Kirsher }
1524ec21e2ecSJeff Kirsher 
1525ec21e2ecSJeff Kirsher #ifdef CONFIG_PM
1526ec21e2ecSJeff Kirsher 
1527ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev)
1528ec21e2ecSJeff Kirsher {
1529ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1530ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1531ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1532ec21e2ecSJeff Kirsher 	unsigned long flags;
1533ec21e2ecSJeff Kirsher 	u32 tempval;
1534ec21e2ecSJeff Kirsher 
1535ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1536bc4598bcSJan Ceuleers 			   (priv->device_flags &
1537bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1538ec21e2ecSJeff Kirsher 
1539ec21e2ecSJeff Kirsher 	netif_device_detach(ndev);
1540ec21e2ecSJeff Kirsher 
1541ec21e2ecSJeff Kirsher 	if (netif_running(ndev)) {
1542ec21e2ecSJeff Kirsher 
1543ec21e2ecSJeff Kirsher 		local_irq_save(flags);
1544ec21e2ecSJeff Kirsher 		lock_tx_qs(priv);
1545ec21e2ecSJeff Kirsher 
1546c10650b6SClaudiu Manoil 		gfar_halt_nodisable(priv);
1547ec21e2ecSJeff Kirsher 
1548ec21e2ecSJeff Kirsher 		/* Disable Tx, and Rx if wake-on-LAN is disabled. */
1549ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->maccfg1);
1550ec21e2ecSJeff Kirsher 
1551ec21e2ecSJeff Kirsher 		tempval &= ~MACCFG1_TX_EN;
1552ec21e2ecSJeff Kirsher 
1553ec21e2ecSJeff Kirsher 		if (!magic_packet)
1554ec21e2ecSJeff Kirsher 			tempval &= ~MACCFG1_RX_EN;
1555ec21e2ecSJeff Kirsher 
1556ec21e2ecSJeff Kirsher 		gfar_write(&regs->maccfg1, tempval);
1557ec21e2ecSJeff Kirsher 
1558ec21e2ecSJeff Kirsher 		unlock_tx_qs(priv);
1559ec21e2ecSJeff Kirsher 		local_irq_restore(flags);
1560ec21e2ecSJeff Kirsher 
1561ec21e2ecSJeff Kirsher 		disable_napi(priv);
1562ec21e2ecSJeff Kirsher 
1563ec21e2ecSJeff Kirsher 		if (magic_packet) {
1564ec21e2ecSJeff Kirsher 			/* Enable interrupt on Magic Packet */
1565ec21e2ecSJeff Kirsher 			gfar_write(&regs->imask, IMASK_MAG);
1566ec21e2ecSJeff Kirsher 
1567ec21e2ecSJeff Kirsher 			/* Enable Magic Packet mode */
1568ec21e2ecSJeff Kirsher 			tempval = gfar_read(&regs->maccfg2);
1569ec21e2ecSJeff Kirsher 			tempval |= MACCFG2_MPEN;
1570ec21e2ecSJeff Kirsher 			gfar_write(&regs->maccfg2, tempval);
1571ec21e2ecSJeff Kirsher 		} else {
1572ec21e2ecSJeff Kirsher 			phy_stop(priv->phydev);
1573ec21e2ecSJeff Kirsher 		}
1574ec21e2ecSJeff Kirsher 	}
1575ec21e2ecSJeff Kirsher 
1576ec21e2ecSJeff Kirsher 	return 0;
1577ec21e2ecSJeff Kirsher }
1578ec21e2ecSJeff Kirsher 
1579ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev)
1580ec21e2ecSJeff Kirsher {
1581ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1582ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1583ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1584ec21e2ecSJeff Kirsher 	unsigned long flags;
1585ec21e2ecSJeff Kirsher 	u32 tempval;
1586ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1587bc4598bcSJan Ceuleers 			   (priv->device_flags &
1588bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1589ec21e2ecSJeff Kirsher 
1590ec21e2ecSJeff Kirsher 	if (!netif_running(ndev)) {
1591ec21e2ecSJeff Kirsher 		netif_device_attach(ndev);
1592ec21e2ecSJeff Kirsher 		return 0;
1593ec21e2ecSJeff Kirsher 	}
1594ec21e2ecSJeff Kirsher 
1595ec21e2ecSJeff Kirsher 	if (!magic_packet && priv->phydev)
1596ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1597ec21e2ecSJeff Kirsher 
1598ec21e2ecSJeff Kirsher 	/* Disable Magic Packet mode, in case something
1599ec21e2ecSJeff Kirsher 	 * else woke us up.
1600ec21e2ecSJeff Kirsher 	 */
1601ec21e2ecSJeff Kirsher 	local_irq_save(flags);
1602ec21e2ecSJeff Kirsher 	lock_tx_qs(priv);
1603ec21e2ecSJeff Kirsher 
1604ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg2);
1605ec21e2ecSJeff Kirsher 	tempval &= ~MACCFG2_MPEN;
1606ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1607ec21e2ecSJeff Kirsher 
1608c10650b6SClaudiu Manoil 	gfar_start(priv);
1609ec21e2ecSJeff Kirsher 
1610ec21e2ecSJeff Kirsher 	unlock_tx_qs(priv);
1611ec21e2ecSJeff Kirsher 	local_irq_restore(flags);
1612ec21e2ecSJeff Kirsher 
1613ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1614ec21e2ecSJeff Kirsher 
1615ec21e2ecSJeff Kirsher 	enable_napi(priv);
1616ec21e2ecSJeff Kirsher 
1617ec21e2ecSJeff Kirsher 	return 0;
1618ec21e2ecSJeff Kirsher }
1619ec21e2ecSJeff Kirsher 
1620ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev)
1621ec21e2ecSJeff Kirsher {
1622ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1623ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1624ec21e2ecSJeff Kirsher 
1625103cdd1dSWang Dongsheng 	if (!netif_running(ndev)) {
1626103cdd1dSWang Dongsheng 		netif_device_attach(ndev);
1627103cdd1dSWang Dongsheng 
1628ec21e2ecSJeff Kirsher 		return 0;
1629103cdd1dSWang Dongsheng 	}
1630ec21e2ecSJeff Kirsher 
16311eb8f7a7SClaudiu Manoil 	if (gfar_init_bds(ndev)) {
16321eb8f7a7SClaudiu Manoil 		free_skb_resources(priv);
16331eb8f7a7SClaudiu Manoil 		return -ENOMEM;
16341eb8f7a7SClaudiu Manoil 	}
16351eb8f7a7SClaudiu Manoil 
1636a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1637a328ac92SClaudiu Manoil 
1638a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
1639a328ac92SClaudiu Manoil 
1640c10650b6SClaudiu Manoil 	gfar_start(priv);
1641ec21e2ecSJeff Kirsher 
1642ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1643ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1644ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1645ec21e2ecSJeff Kirsher 
1646ec21e2ecSJeff Kirsher 	if (priv->phydev)
1647ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1648ec21e2ecSJeff Kirsher 
1649ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1650ec21e2ecSJeff Kirsher 	enable_napi(priv);
1651ec21e2ecSJeff Kirsher 
1652ec21e2ecSJeff Kirsher 	return 0;
1653ec21e2ecSJeff Kirsher }
1654ec21e2ecSJeff Kirsher 
1655ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = {
1656ec21e2ecSJeff Kirsher 	.suspend = gfar_suspend,
1657ec21e2ecSJeff Kirsher 	.resume = gfar_resume,
1658ec21e2ecSJeff Kirsher 	.freeze = gfar_suspend,
1659ec21e2ecSJeff Kirsher 	.thaw = gfar_resume,
1660ec21e2ecSJeff Kirsher 	.restore = gfar_restore,
1661ec21e2ecSJeff Kirsher };
1662ec21e2ecSJeff Kirsher 
1663ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops)
1664ec21e2ecSJeff Kirsher 
1665ec21e2ecSJeff Kirsher #else
1666ec21e2ecSJeff Kirsher 
1667ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL
1668ec21e2ecSJeff Kirsher 
1669ec21e2ecSJeff Kirsher #endif
1670ec21e2ecSJeff Kirsher 
1671ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface
1672ec21e2ecSJeff Kirsher  * connects it to the PHY.
1673ec21e2ecSJeff Kirsher  */
1674ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev)
1675ec21e2ecSJeff Kirsher {
1676ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1677ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1678ec21e2ecSJeff Kirsher 	u32 ecntrl;
1679ec21e2ecSJeff Kirsher 
1680ec21e2ecSJeff Kirsher 	ecntrl = gfar_read(&regs->ecntrl);
1681ec21e2ecSJeff Kirsher 
1682ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_SGMII_MODE)
1683ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_SGMII;
1684ec21e2ecSJeff Kirsher 
1685ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_TBI_MODE) {
1686ec21e2ecSJeff Kirsher 		if (ecntrl & ECNTRL_REDUCED_MODE)
1687ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RTBI;
1688ec21e2ecSJeff Kirsher 		else
1689ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_TBI;
1690ec21e2ecSJeff Kirsher 	}
1691ec21e2ecSJeff Kirsher 
1692ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_REDUCED_MODE) {
1693bc4598bcSJan Ceuleers 		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1694ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RMII;
1695bc4598bcSJan Ceuleers 		}
1696ec21e2ecSJeff Kirsher 		else {
1697ec21e2ecSJeff Kirsher 			phy_interface_t interface = priv->interface;
1698ec21e2ecSJeff Kirsher 
16990977f817SJan Ceuleers 			/* This isn't autodetected right now, so it must
1700ec21e2ecSJeff Kirsher 			 * be set by the device tree or platform code.
1701ec21e2ecSJeff Kirsher 			 */
1702ec21e2ecSJeff Kirsher 			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1703ec21e2ecSJeff Kirsher 				return PHY_INTERFACE_MODE_RGMII_ID;
1704ec21e2ecSJeff Kirsher 
1705ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RGMII;
1706ec21e2ecSJeff Kirsher 		}
1707ec21e2ecSJeff Kirsher 	}
1708ec21e2ecSJeff Kirsher 
1709ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1710ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_GMII;
1711ec21e2ecSJeff Kirsher 
1712ec21e2ecSJeff Kirsher 	return PHY_INTERFACE_MODE_MII;
1713ec21e2ecSJeff Kirsher }
1714ec21e2ecSJeff Kirsher 
1715ec21e2ecSJeff Kirsher 
1716ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY.
1717ec21e2ecSJeff Kirsher  * Returns 0 on success.
1718ec21e2ecSJeff Kirsher  */
1719ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev)
1720ec21e2ecSJeff Kirsher {
1721ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1722ec21e2ecSJeff Kirsher 	uint gigabit_support =
1723ec21e2ecSJeff Kirsher 		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
172423402bddSClaudiu Manoil 		GFAR_SUPPORTED_GBIT : 0;
1725ec21e2ecSJeff Kirsher 	phy_interface_t interface;
1726ec21e2ecSJeff Kirsher 
1727ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1728ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1729ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1730ec21e2ecSJeff Kirsher 
1731ec21e2ecSJeff Kirsher 	interface = gfar_get_interface(dev);
1732ec21e2ecSJeff Kirsher 
1733ec21e2ecSJeff Kirsher 	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1734ec21e2ecSJeff Kirsher 				      interface);
1735ec21e2ecSJeff Kirsher 	if (!priv->phydev) {
1736ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "could not attach to PHY\n");
1737ec21e2ecSJeff Kirsher 		return -ENODEV;
1738ec21e2ecSJeff Kirsher 	}
1739ec21e2ecSJeff Kirsher 
1740ec21e2ecSJeff Kirsher 	if (interface == PHY_INTERFACE_MODE_SGMII)
1741ec21e2ecSJeff Kirsher 		gfar_configure_serdes(dev);
1742ec21e2ecSJeff Kirsher 
1743ec21e2ecSJeff Kirsher 	/* Remove any features not supported by the controller */
1744ec21e2ecSJeff Kirsher 	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1745ec21e2ecSJeff Kirsher 	priv->phydev->advertising = priv->phydev->supported;
1746ec21e2ecSJeff Kirsher 
1747cf987afcSPavaluca Matei-B46610 	/* Add support for flow control, but don't advertise it by default */
1748cf987afcSPavaluca Matei-B46610 	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);
1749cf987afcSPavaluca Matei-B46610 
1750ec21e2ecSJeff Kirsher 	return 0;
1751ec21e2ecSJeff Kirsher }
1752ec21e2ecSJeff Kirsher 
17530977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the
1754ec21e2ecSJeff Kirsher  * SERDES lynx PHY on the chip.  We communicate with this PHY
1755ec21e2ecSJeff Kirsher  * through the MDIO bus on each controller, treating it as a
1756ec21e2ecSJeff Kirsher  * "normal" PHY at the address found in the TBIPA register.  We assume
1757ec21e2ecSJeff Kirsher  * that the TBIPA register is valid.  Either the MDIO bus code will set
1758ec21e2ecSJeff Kirsher  * it to a value that doesn't conflict with other PHYs on the bus, or the
1759ec21e2ecSJeff Kirsher  * value doesn't matter, as there are no other PHYs on the bus.
1760ec21e2ecSJeff Kirsher  */
1761ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev)
1762ec21e2ecSJeff Kirsher {
1763ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1764ec21e2ecSJeff Kirsher 	struct phy_device *tbiphy;
1765ec21e2ecSJeff Kirsher 
1766ec21e2ecSJeff Kirsher 	if (!priv->tbi_node) {
1767ec21e2ecSJeff Kirsher 		dev_warn(&dev->dev, "error: SGMII mode requires that the "
1768ec21e2ecSJeff Kirsher 				    "device tree specify a tbi-handle\n");
1769ec21e2ecSJeff Kirsher 		return;
1770ec21e2ecSJeff Kirsher 	}
1771ec21e2ecSJeff Kirsher 
1772ec21e2ecSJeff Kirsher 	tbiphy = of_phy_find_device(priv->tbi_node);
1773ec21e2ecSJeff Kirsher 	if (!tbiphy) {
1774ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "error: Could not get TBI device\n");
1775ec21e2ecSJeff Kirsher 		return;
1776ec21e2ecSJeff Kirsher 	}
1777ec21e2ecSJeff Kirsher 
17780977f817SJan Ceuleers 	/* If the link is already up, we must already be ok, and don't need to
1779ec21e2ecSJeff Kirsher 	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
1780ec21e2ecSJeff Kirsher 	 * everything for us?  Resetting it takes the link down and requires
1781ec21e2ecSJeff Kirsher 	 * several seconds for it to come back.
1782ec21e2ecSJeff Kirsher 	 */
1783ec21e2ecSJeff Kirsher 	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
1784ec21e2ecSJeff Kirsher 		return;
1785ec21e2ecSJeff Kirsher 
1786ec21e2ecSJeff Kirsher 	/* Single clk mode, mii mode off(for serdes communication) */
1787ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
1788ec21e2ecSJeff Kirsher 
1789ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_ADVERTISE,
1790ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1791ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XPSE_ASYM);
1792ec21e2ecSJeff Kirsher 
1793bc4598bcSJan Ceuleers 	phy_write(tbiphy, MII_BMCR,
1794bc4598bcSJan Ceuleers 		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1795bc4598bcSJan Ceuleers 		  BMCR_SPEED1000);
1796ec21e2ecSJeff Kirsher }
1797ec21e2ecSJeff Kirsher 
1798ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv)
1799ec21e2ecSJeff Kirsher {
1800ec21e2ecSJeff Kirsher 	u32 res;
1801ec21e2ecSJeff Kirsher 
18020977f817SJan Ceuleers 	/* Normaly TSEC should not hang on GRS commands, so we should
1803ec21e2ecSJeff Kirsher 	 * actually wait for IEVENT_GRSC flag.
1804ec21e2ecSJeff Kirsher 	 */
1805ad3660c2SClaudiu Manoil 	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1806ec21e2ecSJeff Kirsher 		return 0;
1807ec21e2ecSJeff Kirsher 
18080977f817SJan Ceuleers 	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1809ec21e2ecSJeff Kirsher 	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1810ec21e2ecSJeff Kirsher 	 * and the Rx can be safely reset.
1811ec21e2ecSJeff Kirsher 	 */
1812ec21e2ecSJeff Kirsher 	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1813ec21e2ecSJeff Kirsher 	res &= 0x7f807f80;
1814ec21e2ecSJeff Kirsher 	if ((res & 0xffff) == (res >> 16))
1815ec21e2ecSJeff Kirsher 		return 1;
1816ec21e2ecSJeff Kirsher 
1817ec21e2ecSJeff Kirsher 	return 0;
1818ec21e2ecSJeff Kirsher }
1819ec21e2ecSJeff Kirsher 
1820ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1821c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv)
1822ec21e2ecSJeff Kirsher {
1823efeddce7SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1824ec21e2ecSJeff Kirsher 	u32 tempval;
1825a4feee89SClaudiu Manoil 	unsigned int timeout;
1826a4feee89SClaudiu Manoil 	int stopped;
1827ec21e2ecSJeff Kirsher 
1828efeddce7SClaudiu Manoil 	gfar_ints_disable(priv);
1829ec21e2ecSJeff Kirsher 
1830a4feee89SClaudiu Manoil 	if (gfar_is_dma_stopped(priv))
1831a4feee89SClaudiu Manoil 		return;
1832a4feee89SClaudiu Manoil 
1833ec21e2ecSJeff Kirsher 	/* Stop the DMA, and wait for it to stop */
1834ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1835ec21e2ecSJeff Kirsher 	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1836ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1837ec21e2ecSJeff Kirsher 
1838a4feee89SClaudiu Manoil retry:
1839a4feee89SClaudiu Manoil 	timeout = 1000;
1840a4feee89SClaudiu Manoil 	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1841a4feee89SClaudiu Manoil 		cpu_relax();
1842a4feee89SClaudiu Manoil 		timeout--;
1843ec21e2ecSJeff Kirsher 	}
1844a4feee89SClaudiu Manoil 
1845a4feee89SClaudiu Manoil 	if (!timeout)
1846a4feee89SClaudiu Manoil 		stopped = gfar_is_dma_stopped(priv);
1847a4feee89SClaudiu Manoil 
1848a4feee89SClaudiu Manoil 	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1849a4feee89SClaudiu Manoil 	    !__gfar_is_rx_idle(priv))
1850a4feee89SClaudiu Manoil 		goto retry;
1851ec21e2ecSJeff Kirsher }
1852ec21e2ecSJeff Kirsher 
1853ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1854c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv)
1855ec21e2ecSJeff Kirsher {
1856ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1857ec21e2ecSJeff Kirsher 	u32 tempval;
1858ec21e2ecSJeff Kirsher 
1859c10650b6SClaudiu Manoil 	/* Dissable the Rx/Tx hw queues */
1860c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, 0);
1861c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, 0);
1862ec21e2ecSJeff Kirsher 
1863c10650b6SClaudiu Manoil 	mdelay(10);
1864c10650b6SClaudiu Manoil 
1865c10650b6SClaudiu Manoil 	gfar_halt_nodisable(priv);
1866c10650b6SClaudiu Manoil 
1867c10650b6SClaudiu Manoil 	/* Disable Rx/Tx DMA */
1868ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg1);
1869ec21e2ecSJeff Kirsher 	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1870ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, tempval);
1871ec21e2ecSJeff Kirsher }
1872ec21e2ecSJeff Kirsher 
1873ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev)
1874ec21e2ecSJeff Kirsher {
1875ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1876ec21e2ecSJeff Kirsher 
18770851133bSClaudiu Manoil 	netif_tx_stop_all_queues(dev);
1878ec21e2ecSJeff Kirsher 
18794e857c58SPeter Zijlstra 	smp_mb__before_atomic();
18800851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
18814e857c58SPeter Zijlstra 	smp_mb__after_atomic();
1882ec21e2ecSJeff Kirsher 
18830851133bSClaudiu Manoil 	disable_napi(priv);
1884ec21e2ecSJeff Kirsher 
18850851133bSClaudiu Manoil 	/* disable ints and gracefully shut down Rx/Tx DMA */
1886c10650b6SClaudiu Manoil 	gfar_halt(priv);
1887ec21e2ecSJeff Kirsher 
18880851133bSClaudiu Manoil 	phy_stop(priv->phydev);
1889ec21e2ecSJeff Kirsher 
1890ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
1891ec21e2ecSJeff Kirsher }
1892ec21e2ecSJeff Kirsher 
1893ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1894ec21e2ecSJeff Kirsher {
1895ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
1896ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(tx_queue->dev);
1897ec21e2ecSJeff Kirsher 	int i, j;
1898ec21e2ecSJeff Kirsher 
1899ec21e2ecSJeff Kirsher 	txbdp = tx_queue->tx_bd_base;
1900ec21e2ecSJeff Kirsher 
1901ec21e2ecSJeff Kirsher 	for (i = 0; i < tx_queue->tx_ring_size; i++) {
1902ec21e2ecSJeff Kirsher 		if (!tx_queue->tx_skbuff[i])
1903ec21e2ecSJeff Kirsher 			continue;
1904ec21e2ecSJeff Kirsher 
1905a7312d58SClaudiu Manoil 		dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
1906a7312d58SClaudiu Manoil 				 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
1907ec21e2ecSJeff Kirsher 		txbdp->lstatus = 0;
1908ec21e2ecSJeff Kirsher 		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1909ec21e2ecSJeff Kirsher 		     j++) {
1910ec21e2ecSJeff Kirsher 			txbdp++;
1911a7312d58SClaudiu Manoil 			dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
1912a7312d58SClaudiu Manoil 				       be16_to_cpu(txbdp->length),
1913a7312d58SClaudiu Manoil 				       DMA_TO_DEVICE);
1914ec21e2ecSJeff Kirsher 		}
1915ec21e2ecSJeff Kirsher 		txbdp++;
1916ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1917ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[i] = NULL;
1918ec21e2ecSJeff Kirsher 	}
1919ec21e2ecSJeff Kirsher 	kfree(tx_queue->tx_skbuff);
19201eb8f7a7SClaudiu Manoil 	tx_queue->tx_skbuff = NULL;
1921ec21e2ecSJeff Kirsher }
1922ec21e2ecSJeff Kirsher 
1923ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1924ec21e2ecSJeff Kirsher {
1925ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
1926ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(rx_queue->dev);
1927ec21e2ecSJeff Kirsher 	int i;
1928ec21e2ecSJeff Kirsher 
1929ec21e2ecSJeff Kirsher 	rxbdp = rx_queue->rx_bd_base;
1930ec21e2ecSJeff Kirsher 
1931ec21e2ecSJeff Kirsher 	for (i = 0; i < rx_queue->rx_ring_size; i++) {
1932ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff[i]) {
1933a7312d58SClaudiu Manoil 			dma_unmap_single(priv->dev, be32_to_cpu(rxbdp->bufPtr),
1934369ec162SClaudiu Manoil 					 priv->rx_buffer_size,
1935ec21e2ecSJeff Kirsher 					 DMA_FROM_DEVICE);
1936ec21e2ecSJeff Kirsher 			dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1937ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[i] = NULL;
1938ec21e2ecSJeff Kirsher 		}
1939ec21e2ecSJeff Kirsher 		rxbdp->lstatus = 0;
1940ec21e2ecSJeff Kirsher 		rxbdp->bufPtr = 0;
1941ec21e2ecSJeff Kirsher 		rxbdp++;
1942ec21e2ecSJeff Kirsher 	}
1943ec21e2ecSJeff Kirsher 	kfree(rx_queue->rx_skbuff);
19441eb8f7a7SClaudiu Manoil 	rx_queue->rx_skbuff = NULL;
1945ec21e2ecSJeff Kirsher }
1946ec21e2ecSJeff Kirsher 
1947ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them.
19480977f817SJan Ceuleers  * Then free tx_skbuff and rx_skbuff
19490977f817SJan Ceuleers  */
1950ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv)
1951ec21e2ecSJeff Kirsher {
1952ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
1953ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
1954ec21e2ecSJeff Kirsher 	int i;
1955ec21e2ecSJeff Kirsher 
1956ec21e2ecSJeff Kirsher 	/* Go through all the buffer descriptors and free their data buffers */
1957ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1958d8a0f1b0SPaul Gortmaker 		struct netdev_queue *txq;
1959bc4598bcSJan Ceuleers 
1960ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
1961d8a0f1b0SPaul Gortmaker 		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1962ec21e2ecSJeff Kirsher 		if (tx_queue->tx_skbuff)
1963ec21e2ecSJeff Kirsher 			free_skb_tx_queue(tx_queue);
1964d8a0f1b0SPaul Gortmaker 		netdev_tx_reset_queue(txq);
1965ec21e2ecSJeff Kirsher 	}
1966ec21e2ecSJeff Kirsher 
1967ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1968ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
1969ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff)
1970ec21e2ecSJeff Kirsher 			free_skb_rx_queue(rx_queue);
1971ec21e2ecSJeff Kirsher 	}
1972ec21e2ecSJeff Kirsher 
1973369ec162SClaudiu Manoil 	dma_free_coherent(priv->dev,
1974ec21e2ecSJeff Kirsher 			  sizeof(struct txbd8) * priv->total_tx_ring_size +
1975ec21e2ecSJeff Kirsher 			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
1976ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_base,
1977ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_dma_base);
1978ec21e2ecSJeff Kirsher }
1979ec21e2ecSJeff Kirsher 
1980c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv)
1981ec21e2ecSJeff Kirsher {
1982ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1983ec21e2ecSJeff Kirsher 	u32 tempval;
1984ec21e2ecSJeff Kirsher 	int i = 0;
1985ec21e2ecSJeff Kirsher 
1986c10650b6SClaudiu Manoil 	/* Enable Rx/Tx hw queues */
1987c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, priv->rqueue);
1988c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, priv->tqueue);
1989ec21e2ecSJeff Kirsher 
1990ec21e2ecSJeff Kirsher 	/* Initialize DMACTRL to have WWR and WOP */
1991ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1992ec21e2ecSJeff Kirsher 	tempval |= DMACTRL_INIT_SETTINGS;
1993ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1994ec21e2ecSJeff Kirsher 
1995ec21e2ecSJeff Kirsher 	/* Make sure we aren't stopped */
1996ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1997ec21e2ecSJeff Kirsher 	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1998ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1999ec21e2ecSJeff Kirsher 
2000ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
2001ec21e2ecSJeff Kirsher 		regs = priv->gfargrp[i].regs;
2002ec21e2ecSJeff Kirsher 		/* Clear THLT/RHLT, so that the DMA starts polling now */
2003ec21e2ecSJeff Kirsher 		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
2004ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
2005ec21e2ecSJeff Kirsher 	}
2006ec21e2ecSJeff Kirsher 
2007c10650b6SClaudiu Manoil 	/* Enable Rx/Tx DMA */
2008c10650b6SClaudiu Manoil 	tempval = gfar_read(&regs->maccfg1);
2009c10650b6SClaudiu Manoil 	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
2010c10650b6SClaudiu Manoil 	gfar_write(&regs->maccfg1, tempval);
2011c10650b6SClaudiu Manoil 
2012efeddce7SClaudiu Manoil 	gfar_ints_enable(priv);
2013efeddce7SClaudiu Manoil 
2014c10650b6SClaudiu Manoil 	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
2015ec21e2ecSJeff Kirsher }
2016ec21e2ecSJeff Kirsher 
201780ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp)
201880ec396cSClaudiu Manoil {
201980ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
202080ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, RX)->irq, grp);
202180ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
202280ec396cSClaudiu Manoil }
202380ec396cSClaudiu Manoil 
2024ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp)
2025ec21e2ecSJeff Kirsher {
2026ec21e2ecSJeff Kirsher 	struct gfar_private *priv = grp->priv;
2027ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
2028ec21e2ecSJeff Kirsher 	int err;
2029ec21e2ecSJeff Kirsher 
2030ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, register for
20310977f817SJan Ceuleers 	 * them.  Otherwise, only register for the one
20320977f817SJan Ceuleers 	 */
2033ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2034ec21e2ecSJeff Kirsher 		/* Install our interrupt handlers for Error,
20350977f817SJan Ceuleers 		 * Transmit, and Receive
20360977f817SJan Ceuleers 		 */
2037ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
2038ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->name, grp);
2039ee873fdaSClaudiu Manoil 		if (err < 0) {
2040ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2041ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->irq);
2042ec21e2ecSJeff Kirsher 
2043ec21e2ecSJeff Kirsher 			goto err_irq_fail;
2044ec21e2ecSJeff Kirsher 		}
2045ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
2046ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
2047ee873fdaSClaudiu Manoil 		if (err < 0) {
2048ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2049ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
2050ec21e2ecSJeff Kirsher 			goto tx_irq_fail;
2051ec21e2ecSJeff Kirsher 		}
2052ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
2053ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->name, grp);
2054ee873fdaSClaudiu Manoil 		if (err < 0) {
2055ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2056ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->irq);
2057ec21e2ecSJeff Kirsher 			goto rx_irq_fail;
2058ec21e2ecSJeff Kirsher 		}
2059ec21e2ecSJeff Kirsher 	} else {
2060ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
2061ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
2062ee873fdaSClaudiu Manoil 		if (err < 0) {
2063ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2064ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
2065ec21e2ecSJeff Kirsher 			goto err_irq_fail;
2066ec21e2ecSJeff Kirsher 		}
2067ec21e2ecSJeff Kirsher 	}
2068ec21e2ecSJeff Kirsher 
2069ec21e2ecSJeff Kirsher 	return 0;
2070ec21e2ecSJeff Kirsher 
2071ec21e2ecSJeff Kirsher rx_irq_fail:
2072ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
2073ec21e2ecSJeff Kirsher tx_irq_fail:
2074ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
2075ec21e2ecSJeff Kirsher err_irq_fail:
2076ec21e2ecSJeff Kirsher 	return err;
2077ec21e2ecSJeff Kirsher 
2078ec21e2ecSJeff Kirsher }
2079ec21e2ecSJeff Kirsher 
208080ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv)
208180ec396cSClaudiu Manoil {
208280ec396cSClaudiu Manoil 	int i;
208380ec396cSClaudiu Manoil 
208480ec396cSClaudiu Manoil 	/* Free the IRQs */
208580ec396cSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
208680ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
208780ec396cSClaudiu Manoil 			free_grp_irqs(&priv->gfargrp[i]);
208880ec396cSClaudiu Manoil 	} else {
208980ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
209080ec396cSClaudiu Manoil 			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
209180ec396cSClaudiu Manoil 				 &priv->gfargrp[i]);
209280ec396cSClaudiu Manoil 	}
209380ec396cSClaudiu Manoil }
209480ec396cSClaudiu Manoil 
209580ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv)
209680ec396cSClaudiu Manoil {
209780ec396cSClaudiu Manoil 	int err, i, j;
209880ec396cSClaudiu Manoil 
209980ec396cSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
210080ec396cSClaudiu Manoil 		err = register_grp_irqs(&priv->gfargrp[i]);
210180ec396cSClaudiu Manoil 		if (err) {
210280ec396cSClaudiu Manoil 			for (j = 0; j < i; j++)
210380ec396cSClaudiu Manoil 				free_grp_irqs(&priv->gfargrp[j]);
210480ec396cSClaudiu Manoil 			return err;
210580ec396cSClaudiu Manoil 		}
210680ec396cSClaudiu Manoil 	}
210780ec396cSClaudiu Manoil 
210880ec396cSClaudiu Manoil 	return 0;
210980ec396cSClaudiu Manoil }
211080ec396cSClaudiu Manoil 
2111ec21e2ecSJeff Kirsher /* Bring the controller up and running */
2112ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev)
2113ec21e2ecSJeff Kirsher {
2114ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
211580ec396cSClaudiu Manoil 	int err;
2116ec21e2ecSJeff Kirsher 
2117a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
2118ec21e2ecSJeff Kirsher 
2119ec21e2ecSJeff Kirsher 	err = gfar_alloc_skb_resources(ndev);
2120ec21e2ecSJeff Kirsher 	if (err)
2121ec21e2ecSJeff Kirsher 		return err;
2122ec21e2ecSJeff Kirsher 
2123a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
2124ec21e2ecSJeff Kirsher 
21254e857c58SPeter Zijlstra 	smp_mb__before_atomic();
21260851133bSClaudiu Manoil 	clear_bit(GFAR_DOWN, &priv->state);
21274e857c58SPeter Zijlstra 	smp_mb__after_atomic();
21280851133bSClaudiu Manoil 
21290851133bSClaudiu Manoil 	/* Start Rx/Tx DMA and enable the interrupts */
2130c10650b6SClaudiu Manoil 	gfar_start(priv);
2131ec21e2ecSJeff Kirsher 
2132ec21e2ecSJeff Kirsher 	phy_start(priv->phydev);
2133ec21e2ecSJeff Kirsher 
21340851133bSClaudiu Manoil 	enable_napi(priv);
21350851133bSClaudiu Manoil 
21360851133bSClaudiu Manoil 	netif_tx_wake_all_queues(ndev);
21370851133bSClaudiu Manoil 
2138ec21e2ecSJeff Kirsher 	return 0;
2139ec21e2ecSJeff Kirsher }
2140ec21e2ecSJeff Kirsher 
21410977f817SJan Ceuleers /* Called when something needs to use the ethernet device
21420977f817SJan Ceuleers  * Returns 0 for success.
21430977f817SJan Ceuleers  */
2144ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev)
2145ec21e2ecSJeff Kirsher {
2146ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2147ec21e2ecSJeff Kirsher 	int err;
2148ec21e2ecSJeff Kirsher 
2149ec21e2ecSJeff Kirsher 	err = init_phy(dev);
21500851133bSClaudiu Manoil 	if (err)
2151ec21e2ecSJeff Kirsher 		return err;
2152ec21e2ecSJeff Kirsher 
215380ec396cSClaudiu Manoil 	err = gfar_request_irq(priv);
215480ec396cSClaudiu Manoil 	if (err)
215580ec396cSClaudiu Manoil 		return err;
215680ec396cSClaudiu Manoil 
2157ec21e2ecSJeff Kirsher 	err = startup_gfar(dev);
21580851133bSClaudiu Manoil 	if (err)
2159ec21e2ecSJeff Kirsher 		return err;
2160ec21e2ecSJeff Kirsher 
2161ec21e2ecSJeff Kirsher 	device_set_wakeup_enable(&dev->dev, priv->wol_en);
2162ec21e2ecSJeff Kirsher 
2163ec21e2ecSJeff Kirsher 	return err;
2164ec21e2ecSJeff Kirsher }
2165ec21e2ecSJeff Kirsher 
2166ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2167ec21e2ecSJeff Kirsher {
2168ec21e2ecSJeff Kirsher 	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2169ec21e2ecSJeff Kirsher 
2170ec21e2ecSJeff Kirsher 	memset(fcb, 0, GMAC_FCB_LEN);
2171ec21e2ecSJeff Kirsher 
2172ec21e2ecSJeff Kirsher 	return fcb;
2173ec21e2ecSJeff Kirsher }
2174ec21e2ecSJeff Kirsher 
21759c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
21769c4886e5SManfred Rudigier 				    int fcb_length)
2177ec21e2ecSJeff Kirsher {
2178ec21e2ecSJeff Kirsher 	/* If we're here, it's a IP packet with a TCP or UDP
2179ec21e2ecSJeff Kirsher 	 * payload.  We set it to checksum, using a pseudo-header
2180ec21e2ecSJeff Kirsher 	 * we provide
2181ec21e2ecSJeff Kirsher 	 */
21823a2e16c8SJan Ceuleers 	u8 flags = TXFCB_DEFAULT;
2183ec21e2ecSJeff Kirsher 
21840977f817SJan Ceuleers 	/* Tell the controller what the protocol is
21850977f817SJan Ceuleers 	 * And provide the already calculated phcs
21860977f817SJan Ceuleers 	 */
2187ec21e2ecSJeff Kirsher 	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2188ec21e2ecSJeff Kirsher 		flags |= TXFCB_UDP;
218926eb9374SClaudiu Manoil 		fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
2190ec21e2ecSJeff Kirsher 	} else
219126eb9374SClaudiu Manoil 		fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
2192ec21e2ecSJeff Kirsher 
2193ec21e2ecSJeff Kirsher 	/* l3os is the distance between the start of the
2194ec21e2ecSJeff Kirsher 	 * frame (skb->data) and the start of the IP hdr.
2195ec21e2ecSJeff Kirsher 	 * l4os is the distance between the start of the
21960977f817SJan Ceuleers 	 * l3 hdr and the l4 hdr
21970977f817SJan Ceuleers 	 */
219826eb9374SClaudiu Manoil 	fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
2199ec21e2ecSJeff Kirsher 	fcb->l4os = skb_network_header_len(skb);
2200ec21e2ecSJeff Kirsher 
2201ec21e2ecSJeff Kirsher 	fcb->flags = flags;
2202ec21e2ecSJeff Kirsher }
2203ec21e2ecSJeff Kirsher 
2204ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2205ec21e2ecSJeff Kirsher {
2206ec21e2ecSJeff Kirsher 	fcb->flags |= TXFCB_VLN;
220726eb9374SClaudiu Manoil 	fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
2208ec21e2ecSJeff Kirsher }
2209ec21e2ecSJeff Kirsher 
2210ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2211ec21e2ecSJeff Kirsher 				      struct txbd8 *base, int ring_size)
2212ec21e2ecSJeff Kirsher {
2213ec21e2ecSJeff Kirsher 	struct txbd8 *new_bd = bdp + stride;
2214ec21e2ecSJeff Kirsher 
2215ec21e2ecSJeff Kirsher 	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2216ec21e2ecSJeff Kirsher }
2217ec21e2ecSJeff Kirsher 
2218ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2219ec21e2ecSJeff Kirsher 				      int ring_size)
2220ec21e2ecSJeff Kirsher {
2221ec21e2ecSJeff Kirsher 	return skip_txbd(bdp, 1, base, ring_size);
2222ec21e2ecSJeff Kirsher }
2223ec21e2ecSJeff Kirsher 
222402d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */
222502d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv,
222602d88fb4SClaudiu Manoil 				       unsigned long fcb_addr)
222702d88fb4SClaudiu Manoil {
222802d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
222902d88fb4SClaudiu Manoil 	       (fcb_addr % 0x20) > 0x18);
223002d88fb4SClaudiu Manoil }
223102d88fb4SClaudiu Manoil 
223202d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may
223302d88fb4SClaudiu Manoil  * cause excess delays before start of transmission
223402d88fb4SClaudiu Manoil  */
223502d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv,
223602d88fb4SClaudiu Manoil 				       unsigned int len)
223702d88fb4SClaudiu Manoil {
223802d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
223902d88fb4SClaudiu Manoil 	       (len > 2500));
224002d88fb4SClaudiu Manoil }
224102d88fb4SClaudiu Manoil 
22420977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission.
22430977f817SJan Ceuleers  * It is pointed to by the dev->hard_start_xmit function pointer
22440977f817SJan Ceuleers  */
2245ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2246ec21e2ecSJeff Kirsher {
2247ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2248ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
2249ec21e2ecSJeff Kirsher 	struct netdev_queue *txq;
2250ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
2251ec21e2ecSJeff Kirsher 	struct txfcb *fcb = NULL;
2252ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2253ec21e2ecSJeff Kirsher 	u32 lstatus;
22540d0cffdcSClaudiu Manoil 	int i, rq = 0;
22550d0cffdcSClaudiu Manoil 	int do_tstamp, do_csum, do_vlan;
2256ec21e2ecSJeff Kirsher 	u32 bufaddr;
225750ad076bSClaudiu Manoil 	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2258ec21e2ecSJeff Kirsher 
2259ec21e2ecSJeff Kirsher 	rq = skb->queue_mapping;
2260ec21e2ecSJeff Kirsher 	tx_queue = priv->tx_queue[rq];
2261ec21e2ecSJeff Kirsher 	txq = netdev_get_tx_queue(dev, rq);
2262ec21e2ecSJeff Kirsher 	base = tx_queue->tx_bd_base;
2263ec21e2ecSJeff Kirsher 	regs = tx_queue->grp->regs;
2264ec21e2ecSJeff Kirsher 
22650d0cffdcSClaudiu Manoil 	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2266df8a39deSJiri Pirko 	do_vlan = skb_vlan_tag_present(skb);
22670d0cffdcSClaudiu Manoil 	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
22680d0cffdcSClaudiu Manoil 		    priv->hwts_tx_en;
22690d0cffdcSClaudiu Manoil 
22700d0cffdcSClaudiu Manoil 	if (do_csum || do_vlan)
22710d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN;
22720d0cffdcSClaudiu Manoil 
2273ec21e2ecSJeff Kirsher 	/* check if time stamp should be generated */
22740d0cffdcSClaudiu Manoil 	if (unlikely(do_tstamp))
22750d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2276ec21e2ecSJeff Kirsher 
2277ec21e2ecSJeff Kirsher 	/* make space for additional header when fcb is needed */
22780d0cffdcSClaudiu Manoil 	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2279ec21e2ecSJeff Kirsher 		struct sk_buff *skb_new;
2280ec21e2ecSJeff Kirsher 
22810d0cffdcSClaudiu Manoil 		skb_new = skb_realloc_headroom(skb, fcb_len);
2282ec21e2ecSJeff Kirsher 		if (!skb_new) {
2283ec21e2ecSJeff Kirsher 			dev->stats.tx_errors++;
2284c9974ad4SEric W. Biederman 			dev_kfree_skb_any(skb);
2285ec21e2ecSJeff Kirsher 			return NETDEV_TX_OK;
2286ec21e2ecSJeff Kirsher 		}
2287db83d136SManfred Rudigier 
2288313b037cSEric Dumazet 		if (skb->sk)
2289313b037cSEric Dumazet 			skb_set_owner_w(skb_new, skb->sk);
2290c9974ad4SEric W. Biederman 		dev_consume_skb_any(skb);
2291ec21e2ecSJeff Kirsher 		skb = skb_new;
2292ec21e2ecSJeff Kirsher 	}
2293ec21e2ecSJeff Kirsher 
2294ec21e2ecSJeff Kirsher 	/* total number of fragments in the SKB */
2295ec21e2ecSJeff Kirsher 	nr_frags = skb_shinfo(skb)->nr_frags;
2296ec21e2ecSJeff Kirsher 
2297ec21e2ecSJeff Kirsher 	/* calculate the required number of TxBDs for this skb */
2298ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2299ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 2;
2300ec21e2ecSJeff Kirsher 	else
2301ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 1;
2302ec21e2ecSJeff Kirsher 
2303ec21e2ecSJeff Kirsher 	/* check if there is space to queue this packet */
2304ec21e2ecSJeff Kirsher 	if (nr_txbds > tx_queue->num_txbdfree) {
2305ec21e2ecSJeff Kirsher 		/* no space, stop the queue */
2306ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2307ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2308ec21e2ecSJeff Kirsher 		return NETDEV_TX_BUSY;
2309ec21e2ecSJeff Kirsher 	}
2310ec21e2ecSJeff Kirsher 
2311ec21e2ecSJeff Kirsher 	/* Update transmit stats */
231250ad076bSClaudiu Manoil 	bytes_sent = skb->len;
231350ad076bSClaudiu Manoil 	tx_queue->stats.tx_bytes += bytes_sent;
231450ad076bSClaudiu Manoil 	/* keep Tx bytes on wire for BQL accounting */
231550ad076bSClaudiu Manoil 	GFAR_CB(skb)->bytes_sent = bytes_sent;
2316ec21e2ecSJeff Kirsher 	tx_queue->stats.tx_packets++;
2317ec21e2ecSJeff Kirsher 
2318ec21e2ecSJeff Kirsher 	txbdp = txbdp_start = tx_queue->cur_tx;
2319a7312d58SClaudiu Manoil 	lstatus = be32_to_cpu(txbdp->lstatus);
2320ec21e2ecSJeff Kirsher 
2321ec21e2ecSJeff Kirsher 	/* Time stamp insertion requires one additional TxBD */
2322ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2323ec21e2ecSJeff Kirsher 		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2324ec21e2ecSJeff Kirsher 						 tx_queue->tx_ring_size);
2325ec21e2ecSJeff Kirsher 
2326ec21e2ecSJeff Kirsher 	if (nr_frags == 0) {
2327a7312d58SClaudiu Manoil 		if (unlikely(do_tstamp)) {
2328a7312d58SClaudiu Manoil 			u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2329a7312d58SClaudiu Manoil 
2330a7312d58SClaudiu Manoil 			lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2331a7312d58SClaudiu Manoil 			txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2332a7312d58SClaudiu Manoil 		} else {
2333ec21e2ecSJeff Kirsher 			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2334a7312d58SClaudiu Manoil 		}
2335ec21e2ecSJeff Kirsher 	} else {
2336ec21e2ecSJeff Kirsher 		/* Place the fragment addresses and lengths into the TxBDs */
2337ec21e2ecSJeff Kirsher 		for (i = 0; i < nr_frags; i++) {
233850ad076bSClaudiu Manoil 			unsigned int frag_len;
2339ec21e2ecSJeff Kirsher 			/* Point at the next BD, wrapping as needed */
2340ec21e2ecSJeff Kirsher 			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2341ec21e2ecSJeff Kirsher 
234250ad076bSClaudiu Manoil 			frag_len = skb_shinfo(skb)->frags[i].size;
2343ec21e2ecSJeff Kirsher 
2344a7312d58SClaudiu Manoil 			lstatus = be32_to_cpu(txbdp->lstatus) | frag_len |
2345ec21e2ecSJeff Kirsher 				  BD_LFLAG(TXBD_READY);
2346ec21e2ecSJeff Kirsher 
2347ec21e2ecSJeff Kirsher 			/* Handle the last BD specially */
2348ec21e2ecSJeff Kirsher 			if (i == nr_frags - 1)
2349ec21e2ecSJeff Kirsher 				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2350ec21e2ecSJeff Kirsher 
2351369ec162SClaudiu Manoil 			bufaddr = skb_frag_dma_map(priv->dev,
23522234a722SIan Campbell 						   &skb_shinfo(skb)->frags[i],
23532234a722SIan Campbell 						   0,
235450ad076bSClaudiu Manoil 						   frag_len,
2355ec21e2ecSJeff Kirsher 						   DMA_TO_DEVICE);
23560a4b5a24SKevin Hao 			if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
23570a4b5a24SKevin Hao 				goto dma_map_err;
2358ec21e2ecSJeff Kirsher 
2359ec21e2ecSJeff Kirsher 			/* set the TxBD length and buffer pointer */
2360a7312d58SClaudiu Manoil 			txbdp->bufPtr = cpu_to_be32(bufaddr);
2361a7312d58SClaudiu Manoil 			txbdp->lstatus = cpu_to_be32(lstatus);
2362ec21e2ecSJeff Kirsher 		}
2363ec21e2ecSJeff Kirsher 
2364a7312d58SClaudiu Manoil 		lstatus = be32_to_cpu(txbdp_start->lstatus);
2365ec21e2ecSJeff Kirsher 	}
2366ec21e2ecSJeff Kirsher 
23679c4886e5SManfred Rudigier 	/* Add TxPAL between FCB and frame if required */
23689c4886e5SManfred Rudigier 	if (unlikely(do_tstamp)) {
23699c4886e5SManfred Rudigier 		skb_push(skb, GMAC_TXPAL_LEN);
23709c4886e5SManfred Rudigier 		memset(skb->data, 0, GMAC_TXPAL_LEN);
23719c4886e5SManfred Rudigier 	}
23729c4886e5SManfred Rudigier 
23730d0cffdcSClaudiu Manoil 	/* Add TxFCB if required */
23740d0cffdcSClaudiu Manoil 	if (fcb_len) {
2375ec21e2ecSJeff Kirsher 		fcb = gfar_add_fcb(skb);
2376ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_TOE);
23770d0cffdcSClaudiu Manoil 	}
23780d0cffdcSClaudiu Manoil 
23790d0cffdcSClaudiu Manoil 	/* Set up checksumming */
23800d0cffdcSClaudiu Manoil 	if (do_csum) {
23810d0cffdcSClaudiu Manoil 		gfar_tx_checksum(skb, fcb, fcb_len);
238202d88fb4SClaudiu Manoil 
238302d88fb4SClaudiu Manoil 		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
238402d88fb4SClaudiu Manoil 		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
238502d88fb4SClaudiu Manoil 			__skb_pull(skb, GMAC_FCB_LEN);
238602d88fb4SClaudiu Manoil 			skb_checksum_help(skb);
23870d0cffdcSClaudiu Manoil 			if (do_vlan || do_tstamp) {
23880d0cffdcSClaudiu Manoil 				/* put back a new fcb for vlan/tstamp TOE */
23890d0cffdcSClaudiu Manoil 				fcb = gfar_add_fcb(skb);
23900d0cffdcSClaudiu Manoil 			} else {
23910d0cffdcSClaudiu Manoil 				/* Tx TOE not used */
239202d88fb4SClaudiu Manoil 				lstatus &= ~(BD_LFLAG(TXBD_TOE));
239302d88fb4SClaudiu Manoil 				fcb = NULL;
2394ec21e2ecSJeff Kirsher 			}
2395ec21e2ecSJeff Kirsher 		}
2396ec21e2ecSJeff Kirsher 	}
2397ec21e2ecSJeff Kirsher 
23980d0cffdcSClaudiu Manoil 	if (do_vlan)
2399ec21e2ecSJeff Kirsher 		gfar_tx_vlan(skb, fcb);
2400ec21e2ecSJeff Kirsher 
2401ec21e2ecSJeff Kirsher 	/* Setup tx hardware time stamping if requested */
2402ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
2403ec21e2ecSJeff Kirsher 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2404ec21e2ecSJeff Kirsher 		fcb->ptp = 1;
2405ec21e2ecSJeff Kirsher 	}
2406ec21e2ecSJeff Kirsher 
24070a4b5a24SKevin Hao 	bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
24080a4b5a24SKevin Hao 				 DMA_TO_DEVICE);
24090a4b5a24SKevin Hao 	if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
24100a4b5a24SKevin Hao 		goto dma_map_err;
24110a4b5a24SKevin Hao 
2412a7312d58SClaudiu Manoil 	txbdp_start->bufPtr = cpu_to_be32(bufaddr);
2413ec21e2ecSJeff Kirsher 
24140977f817SJan Ceuleers 	/* If time stamping is requested one additional TxBD must be set up. The
2415ec21e2ecSJeff Kirsher 	 * first TxBD points to the FCB and must have a data length of
2416ec21e2ecSJeff Kirsher 	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2417ec21e2ecSJeff Kirsher 	 * the full frame length.
2418ec21e2ecSJeff Kirsher 	 */
2419ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
2420a7312d58SClaudiu Manoil 		u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2421a7312d58SClaudiu Manoil 
2422a7312d58SClaudiu Manoil 		bufaddr = be32_to_cpu(txbdp_start->bufPtr);
2423a7312d58SClaudiu Manoil 		bufaddr += fcb_len;
2424a7312d58SClaudiu Manoil 		lstatus_ts |= BD_LFLAG(TXBD_READY) |
24250d0cffdcSClaudiu Manoil 			      (skb_headlen(skb) - fcb_len);
2426a7312d58SClaudiu Manoil 
2427a7312d58SClaudiu Manoil 		txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
2428a7312d58SClaudiu Manoil 		txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2429ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2430ec21e2ecSJeff Kirsher 	} else {
2431ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2432ec21e2ecSJeff Kirsher 	}
2433ec21e2ecSJeff Kirsher 
243450ad076bSClaudiu Manoil 	netdev_tx_sent_queue(txq, bytes_sent);
2435d8a0f1b0SPaul Gortmaker 
2436d55398baSClaudiu Manoil 	gfar_wmb();
2437ec21e2ecSJeff Kirsher 
2438a7312d58SClaudiu Manoil 	txbdp_start->lstatus = cpu_to_be32(lstatus);
2439ec21e2ecSJeff Kirsher 
2440d55398baSClaudiu Manoil 	gfar_wmb(); /* force lstatus write before tx_skbuff */
2441ec21e2ecSJeff Kirsher 
2442ec21e2ecSJeff Kirsher 	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2443ec21e2ecSJeff Kirsher 
2444ec21e2ecSJeff Kirsher 	/* Update the current skb pointer to the next entry we will use
24450977f817SJan Ceuleers 	 * (wrapping if necessary)
24460977f817SJan Ceuleers 	 */
2447ec21e2ecSJeff Kirsher 	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2448ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
2449ec21e2ecSJeff Kirsher 
2450ec21e2ecSJeff Kirsher 	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2451ec21e2ecSJeff Kirsher 
2452*bc602280SClaudiu Manoil 	/* We can work in parallel with gfar_clean_tx_ring(), except
2453*bc602280SClaudiu Manoil 	 * when modifying num_txbdfree. Note that we didn't grab the lock
2454*bc602280SClaudiu Manoil 	 * when we were reading the num_txbdfree and checking for available
2455*bc602280SClaudiu Manoil 	 * space, that's because outside of this function it can only grow.
2456*bc602280SClaudiu Manoil 	 */
2457*bc602280SClaudiu Manoil 	spin_lock_bh(&tx_queue->txlock);
2458ec21e2ecSJeff Kirsher 	/* reduce TxBD free count */
2459ec21e2ecSJeff Kirsher 	tx_queue->num_txbdfree -= (nr_txbds);
2460*bc602280SClaudiu Manoil 	spin_unlock_bh(&tx_queue->txlock);
2461ec21e2ecSJeff Kirsher 
2462ec21e2ecSJeff Kirsher 	/* If the next BD still needs to be cleaned up, then the bds
24630977f817SJan Ceuleers 	 * are full.  We need to tell the kernel to stop sending us stuff.
24640977f817SJan Ceuleers 	 */
2465ec21e2ecSJeff Kirsher 	if (!tx_queue->num_txbdfree) {
2466ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2467ec21e2ecSJeff Kirsher 
2468ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2469ec21e2ecSJeff Kirsher 	}
2470ec21e2ecSJeff Kirsher 
2471ec21e2ecSJeff Kirsher 	/* Tell the DMA to go go go */
2472ec21e2ecSJeff Kirsher 	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
2473ec21e2ecSJeff Kirsher 
2474ec21e2ecSJeff Kirsher 	return NETDEV_TX_OK;
24750a4b5a24SKevin Hao 
24760a4b5a24SKevin Hao dma_map_err:
24770a4b5a24SKevin Hao 	txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
24780a4b5a24SKevin Hao 	if (do_tstamp)
24790a4b5a24SKevin Hao 		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
24800a4b5a24SKevin Hao 	for (i = 0; i < nr_frags; i++) {
2481a7312d58SClaudiu Manoil 		lstatus = be32_to_cpu(txbdp->lstatus);
24820a4b5a24SKevin Hao 		if (!(lstatus & BD_LFLAG(TXBD_READY)))
24830a4b5a24SKevin Hao 			break;
24840a4b5a24SKevin Hao 
2485a7312d58SClaudiu Manoil 		lstatus &= ~BD_LFLAG(TXBD_READY);
2486a7312d58SClaudiu Manoil 		txbdp->lstatus = cpu_to_be32(lstatus);
2487a7312d58SClaudiu Manoil 		bufaddr = be32_to_cpu(txbdp->bufPtr);
2488a7312d58SClaudiu Manoil 		dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
24890a4b5a24SKevin Hao 			       DMA_TO_DEVICE);
24900a4b5a24SKevin Hao 		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
24910a4b5a24SKevin Hao 	}
24920a4b5a24SKevin Hao 	gfar_wmb();
24930a4b5a24SKevin Hao 	dev_kfree_skb_any(skb);
24940a4b5a24SKevin Hao 	return NETDEV_TX_OK;
2495ec21e2ecSJeff Kirsher }
2496ec21e2ecSJeff Kirsher 
2497ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */
2498ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev)
2499ec21e2ecSJeff Kirsher {
2500ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2501ec21e2ecSJeff Kirsher 
2502ec21e2ecSJeff Kirsher 	cancel_work_sync(&priv->reset_task);
2503ec21e2ecSJeff Kirsher 	stop_gfar(dev);
2504ec21e2ecSJeff Kirsher 
2505ec21e2ecSJeff Kirsher 	/* Disconnect from the PHY */
2506ec21e2ecSJeff Kirsher 	phy_disconnect(priv->phydev);
2507ec21e2ecSJeff Kirsher 	priv->phydev = NULL;
2508ec21e2ecSJeff Kirsher 
250980ec396cSClaudiu Manoil 	gfar_free_irq(priv);
251080ec396cSClaudiu Manoil 
2511ec21e2ecSJeff Kirsher 	return 0;
2512ec21e2ecSJeff Kirsher }
2513ec21e2ecSJeff Kirsher 
2514ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */
2515ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev)
2516ec21e2ecSJeff Kirsher {
2517ec21e2ecSJeff Kirsher 	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
2518ec21e2ecSJeff Kirsher 
2519ec21e2ecSJeff Kirsher 	return 0;
2520ec21e2ecSJeff Kirsher }
2521ec21e2ecSJeff Kirsher 
2522ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2523ec21e2ecSJeff Kirsher {
2524ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2525ec21e2ecSJeff Kirsher 	int frame_size = new_mtu + ETH_HLEN;
2526ec21e2ecSJeff Kirsher 
2527ec21e2ecSJeff Kirsher 	if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
2528ec21e2ecSJeff Kirsher 		netif_err(priv, drv, dev, "Invalid MTU setting\n");
2529ec21e2ecSJeff Kirsher 		return -EINVAL;
2530ec21e2ecSJeff Kirsher 	}
2531ec21e2ecSJeff Kirsher 
25320851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
25330851133bSClaudiu Manoil 		cpu_relax();
25340851133bSClaudiu Manoil 
253588302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2536ec21e2ecSJeff Kirsher 		stop_gfar(dev);
2537ec21e2ecSJeff Kirsher 
2538ec21e2ecSJeff Kirsher 	dev->mtu = new_mtu;
2539ec21e2ecSJeff Kirsher 
254088302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2541ec21e2ecSJeff Kirsher 		startup_gfar(dev);
2542ec21e2ecSJeff Kirsher 
25430851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
25440851133bSClaudiu Manoil 
2545ec21e2ecSJeff Kirsher 	return 0;
2546ec21e2ecSJeff Kirsher }
2547ec21e2ecSJeff Kirsher 
25480851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev)
25490851133bSClaudiu Manoil {
25500851133bSClaudiu Manoil 	struct gfar_private *priv = netdev_priv(ndev);
25510851133bSClaudiu Manoil 
25520851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
25530851133bSClaudiu Manoil 		cpu_relax();
25540851133bSClaudiu Manoil 
25550851133bSClaudiu Manoil 	stop_gfar(ndev);
25560851133bSClaudiu Manoil 	startup_gfar(ndev);
25570851133bSClaudiu Manoil 
25580851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
25590851133bSClaudiu Manoil }
25600851133bSClaudiu Manoil 
2561ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been
2562ec21e2ecSJeff Kirsher  * transmitted after a set amount of time.
2563ec21e2ecSJeff Kirsher  * For now, assume that clearing out all the structures, and
2564ec21e2ecSJeff Kirsher  * starting over will fix the problem.
2565ec21e2ecSJeff Kirsher  */
2566ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work)
2567ec21e2ecSJeff Kirsher {
2568ec21e2ecSJeff Kirsher 	struct gfar_private *priv = container_of(work, struct gfar_private,
2569ec21e2ecSJeff Kirsher 						 reset_task);
25700851133bSClaudiu Manoil 	reset_gfar(priv->ndev);
2571ec21e2ecSJeff Kirsher }
2572ec21e2ecSJeff Kirsher 
2573ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev)
2574ec21e2ecSJeff Kirsher {
2575ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2576ec21e2ecSJeff Kirsher 
2577ec21e2ecSJeff Kirsher 	dev->stats.tx_errors++;
2578ec21e2ecSJeff Kirsher 	schedule_work(&priv->reset_task);
2579ec21e2ecSJeff Kirsher }
2580ec21e2ecSJeff Kirsher 
2581ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb)
2582ec21e2ecSJeff Kirsher {
2583ec21e2ecSJeff Kirsher 	/* We need the data buffer to be aligned properly.  We will reserve
2584ec21e2ecSJeff Kirsher 	 * as many bytes as needed to align the data properly
2585ec21e2ecSJeff Kirsher 	 */
2586ec21e2ecSJeff Kirsher 	skb_reserve(skb, RXBUF_ALIGNMENT -
2587ec21e2ecSJeff Kirsher 		    (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2588ec21e2ecSJeff Kirsher }
2589ec21e2ecSJeff Kirsher 
2590ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */
2591c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
2592ec21e2ecSJeff Kirsher {
2593ec21e2ecSJeff Kirsher 	struct net_device *dev = tx_queue->dev;
2594d8a0f1b0SPaul Gortmaker 	struct netdev_queue *txq;
2595ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2596ec21e2ecSJeff Kirsher 	struct txbd8 *bdp, *next = NULL;
2597ec21e2ecSJeff Kirsher 	struct txbd8 *lbdp = NULL;
2598ec21e2ecSJeff Kirsher 	struct txbd8 *base = tx_queue->tx_bd_base;
2599ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2600ec21e2ecSJeff Kirsher 	int skb_dirtytx;
2601ec21e2ecSJeff Kirsher 	int tx_ring_size = tx_queue->tx_ring_size;
2602ec21e2ecSJeff Kirsher 	int frags = 0, nr_txbds = 0;
2603ec21e2ecSJeff Kirsher 	int i;
2604ec21e2ecSJeff Kirsher 	int howmany = 0;
2605d8a0f1b0SPaul Gortmaker 	int tqi = tx_queue->qindex;
2606d8a0f1b0SPaul Gortmaker 	unsigned int bytes_sent = 0;
2607ec21e2ecSJeff Kirsher 	u32 lstatus;
2608ec21e2ecSJeff Kirsher 	size_t buflen;
2609ec21e2ecSJeff Kirsher 
2610d8a0f1b0SPaul Gortmaker 	txq = netdev_get_tx_queue(dev, tqi);
2611ec21e2ecSJeff Kirsher 	bdp = tx_queue->dirty_tx;
2612ec21e2ecSJeff Kirsher 	skb_dirtytx = tx_queue->skb_dirtytx;
2613ec21e2ecSJeff Kirsher 
2614ec21e2ecSJeff Kirsher 	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
2615ec21e2ecSJeff Kirsher 
2616ec21e2ecSJeff Kirsher 		frags = skb_shinfo(skb)->nr_frags;
2617ec21e2ecSJeff Kirsher 
26180977f817SJan Ceuleers 		/* When time stamping, one additional TxBD must be freed.
2619ec21e2ecSJeff Kirsher 		 * Also, we need to dma_unmap_single() the TxPAL.
2620ec21e2ecSJeff Kirsher 		 */
2621ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2622ec21e2ecSJeff Kirsher 			nr_txbds = frags + 2;
2623ec21e2ecSJeff Kirsher 		else
2624ec21e2ecSJeff Kirsher 			nr_txbds = frags + 1;
2625ec21e2ecSJeff Kirsher 
2626ec21e2ecSJeff Kirsher 		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
2627ec21e2ecSJeff Kirsher 
2628a7312d58SClaudiu Manoil 		lstatus = be32_to_cpu(lbdp->lstatus);
2629ec21e2ecSJeff Kirsher 
2630ec21e2ecSJeff Kirsher 		/* Only clean completed frames */
2631ec21e2ecSJeff Kirsher 		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2632ec21e2ecSJeff Kirsher 		    (lstatus & BD_LENGTH_MASK))
2633ec21e2ecSJeff Kirsher 			break;
2634ec21e2ecSJeff Kirsher 
2635ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2636ec21e2ecSJeff Kirsher 			next = next_txbd(bdp, base, tx_ring_size);
2637a7312d58SClaudiu Manoil 			buflen = be16_to_cpu(next->length) +
2638a7312d58SClaudiu Manoil 				 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2639ec21e2ecSJeff Kirsher 		} else
2640a7312d58SClaudiu Manoil 			buflen = be16_to_cpu(bdp->length);
2641ec21e2ecSJeff Kirsher 
2642a7312d58SClaudiu Manoil 		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2643ec21e2ecSJeff Kirsher 				 buflen, DMA_TO_DEVICE);
2644ec21e2ecSJeff Kirsher 
2645ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2646ec21e2ecSJeff Kirsher 			struct skb_shared_hwtstamps shhwtstamps;
2647ec21e2ecSJeff Kirsher 			u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2648bc4598bcSJan Ceuleers 
2649ec21e2ecSJeff Kirsher 			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2650ec21e2ecSJeff Kirsher 			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
26519c4886e5SManfred Rudigier 			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2652ec21e2ecSJeff Kirsher 			skb_tstamp_tx(skb, &shhwtstamps);
2653a7312d58SClaudiu Manoil 			gfar_clear_txbd_status(bdp);
2654ec21e2ecSJeff Kirsher 			bdp = next;
2655ec21e2ecSJeff Kirsher 		}
2656ec21e2ecSJeff Kirsher 
2657a7312d58SClaudiu Manoil 		gfar_clear_txbd_status(bdp);
2658ec21e2ecSJeff Kirsher 		bdp = next_txbd(bdp, base, tx_ring_size);
2659ec21e2ecSJeff Kirsher 
2660ec21e2ecSJeff Kirsher 		for (i = 0; i < frags; i++) {
2661a7312d58SClaudiu Manoil 			dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
2662a7312d58SClaudiu Manoil 				       be16_to_cpu(bdp->length),
2663a7312d58SClaudiu Manoil 				       DMA_TO_DEVICE);
2664a7312d58SClaudiu Manoil 			gfar_clear_txbd_status(bdp);
2665ec21e2ecSJeff Kirsher 			bdp = next_txbd(bdp, base, tx_ring_size);
2666ec21e2ecSJeff Kirsher 		}
2667ec21e2ecSJeff Kirsher 
266850ad076bSClaudiu Manoil 		bytes_sent += GFAR_CB(skb)->bytes_sent;
2669d8a0f1b0SPaul Gortmaker 
2670ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(skb);
2671ec21e2ecSJeff Kirsher 
2672ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
2673ec21e2ecSJeff Kirsher 
2674ec21e2ecSJeff Kirsher 		skb_dirtytx = (skb_dirtytx + 1) &
2675ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_ring_size);
2676ec21e2ecSJeff Kirsher 
2677ec21e2ecSJeff Kirsher 		howmany++;
2678*bc602280SClaudiu Manoil 		spin_lock(&tx_queue->txlock);
2679ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree += nr_txbds;
2680*bc602280SClaudiu Manoil 		spin_unlock(&tx_queue->txlock);
2681ec21e2ecSJeff Kirsher 	}
2682ec21e2ecSJeff Kirsher 
2683ec21e2ecSJeff Kirsher 	/* If we freed a buffer, we can restart transmission, if necessary */
26840851133bSClaudiu Manoil 	if (tx_queue->num_txbdfree &&
26850851133bSClaudiu Manoil 	    netif_tx_queue_stopped(txq) &&
26860851133bSClaudiu Manoil 	    !(test_bit(GFAR_DOWN, &priv->state)))
26870851133bSClaudiu Manoil 		netif_wake_subqueue(priv->ndev, tqi);
2688ec21e2ecSJeff Kirsher 
2689ec21e2ecSJeff Kirsher 	/* Update dirty indicators */
2690ec21e2ecSJeff Kirsher 	tx_queue->skb_dirtytx = skb_dirtytx;
2691ec21e2ecSJeff Kirsher 	tx_queue->dirty_tx = bdp;
2692ec21e2ecSJeff Kirsher 
2693d8a0f1b0SPaul Gortmaker 	netdev_tx_completed_queue(txq, howmany, bytes_sent);
2694ec21e2ecSJeff Kirsher }
2695ec21e2ecSJeff Kirsher 
2696ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
2697ec21e2ecSJeff Kirsher {
2698ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2699acb600deSEric Dumazet 	struct sk_buff *skb;
2700ec21e2ecSJeff Kirsher 
2701ec21e2ecSJeff Kirsher 	skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2702ec21e2ecSJeff Kirsher 	if (!skb)
2703ec21e2ecSJeff Kirsher 		return NULL;
2704ec21e2ecSJeff Kirsher 
2705ec21e2ecSJeff Kirsher 	gfar_align_skb(skb);
2706ec21e2ecSJeff Kirsher 
2707ec21e2ecSJeff Kirsher 	return skb;
2708ec21e2ecSJeff Kirsher }
2709ec21e2ecSJeff Kirsher 
271091c53f76SKevin Hao static struct sk_buff *gfar_new_skb(struct net_device *dev, dma_addr_t *bufaddr)
2711ec21e2ecSJeff Kirsher {
27120a4b5a24SKevin Hao 	struct gfar_private *priv = netdev_priv(dev);
27130a4b5a24SKevin Hao 	struct sk_buff *skb;
27140a4b5a24SKevin Hao 	dma_addr_t addr;
27150a4b5a24SKevin Hao 
27160a4b5a24SKevin Hao 	skb = gfar_alloc_skb(dev);
27170a4b5a24SKevin Hao 	if (!skb)
27180a4b5a24SKevin Hao 		return NULL;
27190a4b5a24SKevin Hao 
27200a4b5a24SKevin Hao 	addr = dma_map_single(priv->dev, skb->data,
27210a4b5a24SKevin Hao 			      priv->rx_buffer_size, DMA_FROM_DEVICE);
27220a4b5a24SKevin Hao 	if (unlikely(dma_mapping_error(priv->dev, addr))) {
27230a4b5a24SKevin Hao 		dev_kfree_skb_any(skb);
27240a4b5a24SKevin Hao 		return NULL;
27250a4b5a24SKevin Hao 	}
27260a4b5a24SKevin Hao 
27270a4b5a24SKevin Hao 	*bufaddr = addr;
27280a4b5a24SKevin Hao 	return skb;
2729ec21e2ecSJeff Kirsher }
2730ec21e2ecSJeff Kirsher 
2731ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev)
2732ec21e2ecSJeff Kirsher {
2733ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2734ec21e2ecSJeff Kirsher 	struct net_device_stats *stats = &dev->stats;
2735ec21e2ecSJeff Kirsher 	struct gfar_extra_stats *estats = &priv->extra_stats;
2736ec21e2ecSJeff Kirsher 
27370977f817SJan Ceuleers 	/* If the packet was truncated, none of the other errors matter */
2738ec21e2ecSJeff Kirsher 	if (status & RXBD_TRUNCATED) {
2739ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2740ec21e2ecSJeff Kirsher 
2741212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_trunc);
2742ec21e2ecSJeff Kirsher 
2743ec21e2ecSJeff Kirsher 		return;
2744ec21e2ecSJeff Kirsher 	}
2745ec21e2ecSJeff Kirsher 	/* Count the errors, if there were any */
2746ec21e2ecSJeff Kirsher 	if (status & (RXBD_LARGE | RXBD_SHORT)) {
2747ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2748ec21e2ecSJeff Kirsher 
2749ec21e2ecSJeff Kirsher 		if (status & RXBD_LARGE)
2750212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_large);
2751ec21e2ecSJeff Kirsher 		else
2752212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_short);
2753ec21e2ecSJeff Kirsher 	}
2754ec21e2ecSJeff Kirsher 	if (status & RXBD_NONOCTET) {
2755ec21e2ecSJeff Kirsher 		stats->rx_frame_errors++;
2756212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_nonoctet);
2757ec21e2ecSJeff Kirsher 	}
2758ec21e2ecSJeff Kirsher 	if (status & RXBD_CRCERR) {
2759212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_crcerr);
2760ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2761ec21e2ecSJeff Kirsher 	}
2762ec21e2ecSJeff Kirsher 	if (status & RXBD_OVERRUN) {
2763212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_overrun);
2764ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2765ec21e2ecSJeff Kirsher 	}
2766ec21e2ecSJeff Kirsher }
2767ec21e2ecSJeff Kirsher 
2768ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id)
2769ec21e2ecSJeff Kirsher {
2770aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2771aeb12c5eSClaudiu Manoil 	unsigned long flags;
2772aeb12c5eSClaudiu Manoil 	u32 imask;
2773aeb12c5eSClaudiu Manoil 
2774aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_rx))) {
2775aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2776aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2777aeb12c5eSClaudiu Manoil 		imask &= IMASK_RX_DISABLED;
2778aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2779aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2780aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_rx);
2781aeb12c5eSClaudiu Manoil 	} else {
2782aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2783aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2784aeb12c5eSClaudiu Manoil 		 */
2785aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2786aeb12c5eSClaudiu Manoil 	}
2787aeb12c5eSClaudiu Manoil 
2788aeb12c5eSClaudiu Manoil 	return IRQ_HANDLED;
2789aeb12c5eSClaudiu Manoil }
2790aeb12c5eSClaudiu Manoil 
2791aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */
2792aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id)
2793aeb12c5eSClaudiu Manoil {
2794aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2795aeb12c5eSClaudiu Manoil 	unsigned long flags;
2796aeb12c5eSClaudiu Manoil 	u32 imask;
2797aeb12c5eSClaudiu Manoil 
2798aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_tx))) {
2799aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2800aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2801aeb12c5eSClaudiu Manoil 		imask &= IMASK_TX_DISABLED;
2802aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2803aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2804aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_tx);
2805aeb12c5eSClaudiu Manoil 	} else {
2806aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2807aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2808aeb12c5eSClaudiu Manoil 		 */
2809aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2810aeb12c5eSClaudiu Manoil 	}
2811aeb12c5eSClaudiu Manoil 
2812ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
2813ec21e2ecSJeff Kirsher }
2814ec21e2ecSJeff Kirsher 
2815ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2816ec21e2ecSJeff Kirsher {
2817ec21e2ecSJeff Kirsher 	/* If valid headers were found, and valid sums
2818ec21e2ecSJeff Kirsher 	 * were verified, then we tell the kernel that no
28190977f817SJan Ceuleers 	 * checksumming is necessary.  Otherwise, it is [FIXME]
28200977f817SJan Ceuleers 	 */
282126eb9374SClaudiu Manoil 	if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
282226eb9374SClaudiu Manoil 	    (RXFCB_CIP | RXFCB_CTU))
2823ec21e2ecSJeff Kirsher 		skb->ip_summed = CHECKSUM_UNNECESSARY;
2824ec21e2ecSJeff Kirsher 	else
2825ec21e2ecSJeff Kirsher 		skb_checksum_none_assert(skb);
2826ec21e2ecSJeff Kirsher }
2827ec21e2ecSJeff Kirsher 
28280977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
282961db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2830cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi)
2831ec21e2ecSJeff Kirsher {
2832ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2833ec21e2ecSJeff Kirsher 	struct rxfcb *fcb = NULL;
2834ec21e2ecSJeff Kirsher 
2835ec21e2ecSJeff Kirsher 	/* fcb is at the beginning if exists */
2836ec21e2ecSJeff Kirsher 	fcb = (struct rxfcb *)skb->data;
2837ec21e2ecSJeff Kirsher 
28380977f817SJan Ceuleers 	/* Remove the FCB from the skb
28390977f817SJan Ceuleers 	 * Remove the padded bytes, if there are any
28400977f817SJan Ceuleers 	 */
2841ec21e2ecSJeff Kirsher 	if (amount_pull) {
2842ec21e2ecSJeff Kirsher 		skb_record_rx_queue(skb, fcb->rq);
2843ec21e2ecSJeff Kirsher 		skb_pull(skb, amount_pull);
2844ec21e2ecSJeff Kirsher 	}
2845ec21e2ecSJeff Kirsher 
2846ec21e2ecSJeff Kirsher 	/* Get receive timestamp from the skb */
2847ec21e2ecSJeff Kirsher 	if (priv->hwts_rx_en) {
2848ec21e2ecSJeff Kirsher 		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2849ec21e2ecSJeff Kirsher 		u64 *ns = (u64 *) skb->data;
2850bc4598bcSJan Ceuleers 
2851ec21e2ecSJeff Kirsher 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2852ec21e2ecSJeff Kirsher 		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2853ec21e2ecSJeff Kirsher 	}
2854ec21e2ecSJeff Kirsher 
2855ec21e2ecSJeff Kirsher 	if (priv->padding)
2856ec21e2ecSJeff Kirsher 		skb_pull(skb, priv->padding);
2857ec21e2ecSJeff Kirsher 
2858ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_RXCSUM)
2859ec21e2ecSJeff Kirsher 		gfar_rx_checksum(skb, fcb);
2860ec21e2ecSJeff Kirsher 
2861ec21e2ecSJeff Kirsher 	/* Tell the skb what kind of packet this is */
2862ec21e2ecSJeff Kirsher 	skb->protocol = eth_type_trans(skb, dev);
2863ec21e2ecSJeff Kirsher 
2864f646968fSPatrick McHardy 	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2865823dcd25SDavid S. Miller 	 * Even if vlan rx accel is disabled, on some chips
2866823dcd25SDavid S. Miller 	 * RXFCB_VLN is pseudo randomly set.
2867823dcd25SDavid S. Miller 	 */
2868f646968fSPatrick McHardy 	if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
286926eb9374SClaudiu Manoil 	    be16_to_cpu(fcb->flags) & RXFCB_VLN)
287026eb9374SClaudiu Manoil 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
287126eb9374SClaudiu Manoil 				       be16_to_cpu(fcb->vlctl));
2872ec21e2ecSJeff Kirsher 
2873ec21e2ecSJeff Kirsher 	/* Send the packet up the stack */
2874953d2768SClaudiu Manoil 	napi_gro_receive(napi, skb);
2875ec21e2ecSJeff Kirsher 
2876ec21e2ecSJeff Kirsher }
2877ec21e2ecSJeff Kirsher 
2878ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2879ec21e2ecSJeff Kirsher  * until the budget/quota has been reached. Returns the number
2880ec21e2ecSJeff Kirsher  * of frames handled
2881ec21e2ecSJeff Kirsher  */
2882ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
2883ec21e2ecSJeff Kirsher {
2884ec21e2ecSJeff Kirsher 	struct net_device *dev = rx_queue->dev;
2885ec21e2ecSJeff Kirsher 	struct rxbd8 *bdp, *base;
2886ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2887ec21e2ecSJeff Kirsher 	int pkt_len;
2888ec21e2ecSJeff Kirsher 	int amount_pull;
2889ec21e2ecSJeff Kirsher 	int howmany = 0;
2890ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2891ec21e2ecSJeff Kirsher 
2892ec21e2ecSJeff Kirsher 	/* Get the first full descriptor */
2893ec21e2ecSJeff Kirsher 	bdp = rx_queue->cur_rx;
2894ec21e2ecSJeff Kirsher 	base = rx_queue->rx_bd_base;
2895ec21e2ecSJeff Kirsher 
2896ba779711SClaudiu Manoil 	amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
2897ec21e2ecSJeff Kirsher 
2898a7312d58SClaudiu Manoil 	while (!(be16_to_cpu(bdp->status) & RXBD_EMPTY) && rx_work_limit--) {
2899ec21e2ecSJeff Kirsher 		struct sk_buff *newskb;
29000a4b5a24SKevin Hao 		dma_addr_t bufaddr;
2901bc4598bcSJan Ceuleers 
2902ec21e2ecSJeff Kirsher 		rmb();
2903ec21e2ecSJeff Kirsher 
2904ec21e2ecSJeff Kirsher 		/* Add another skb for the future */
29050a4b5a24SKevin Hao 		newskb = gfar_new_skb(dev, &bufaddr);
2906ec21e2ecSJeff Kirsher 
2907ec21e2ecSJeff Kirsher 		skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
2908ec21e2ecSJeff Kirsher 
2909a7312d58SClaudiu Manoil 		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2910ec21e2ecSJeff Kirsher 				 priv->rx_buffer_size, DMA_FROM_DEVICE);
2911ec21e2ecSJeff Kirsher 
2912a7312d58SClaudiu Manoil 		if (unlikely(!(be16_to_cpu(bdp->status) & RXBD_ERR) &&
2913a7312d58SClaudiu Manoil 			     be16_to_cpu(bdp->length) > priv->rx_buffer_size))
2914a7312d58SClaudiu Manoil 			bdp->status = cpu_to_be16(RXBD_LARGE);
2915ec21e2ecSJeff Kirsher 
2916ec21e2ecSJeff Kirsher 		/* We drop the frame if we failed to allocate a new buffer */
2917a7312d58SClaudiu Manoil 		if (unlikely(!newskb ||
2918a7312d58SClaudiu Manoil 			     !(be16_to_cpu(bdp->status) & RXBD_LAST) ||
2919a7312d58SClaudiu Manoil 			     be16_to_cpu(bdp->status) & RXBD_ERR)) {
2920a7312d58SClaudiu Manoil 			count_errors(be16_to_cpu(bdp->status), dev);
2921ec21e2ecSJeff Kirsher 
29220a4b5a24SKevin Hao 			if (unlikely(!newskb)) {
2923ec21e2ecSJeff Kirsher 				newskb = skb;
2924a7312d58SClaudiu Manoil 				bufaddr = be32_to_cpu(bdp->bufPtr);
29250a4b5a24SKevin Hao 			} else if (skb)
2926acb600deSEric Dumazet 				dev_kfree_skb(skb);
2927ec21e2ecSJeff Kirsher 		} else {
2928ec21e2ecSJeff Kirsher 			/* Increment the number of packets */
2929ec21e2ecSJeff Kirsher 			rx_queue->stats.rx_packets++;
2930ec21e2ecSJeff Kirsher 			howmany++;
2931ec21e2ecSJeff Kirsher 
2932ec21e2ecSJeff Kirsher 			if (likely(skb)) {
2933a7312d58SClaudiu Manoil 				pkt_len = be16_to_cpu(bdp->length) -
2934a7312d58SClaudiu Manoil 					  ETH_FCS_LEN;
2935ec21e2ecSJeff Kirsher 				/* Remove the FCS from the packet length */
2936ec21e2ecSJeff Kirsher 				skb_put(skb, pkt_len);
2937ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_bytes += pkt_len;
2938ec21e2ecSJeff Kirsher 				skb_record_rx_queue(skb, rx_queue->qindex);
2939cd754a57SWu Jiajun-B06378 				gfar_process_frame(dev, skb, amount_pull,
2940aeb12c5eSClaudiu Manoil 						   &rx_queue->grp->napi_rx);
2941ec21e2ecSJeff Kirsher 
2942ec21e2ecSJeff Kirsher 			} else {
2943ec21e2ecSJeff Kirsher 				netif_warn(priv, rx_err, dev, "Missing skb!\n");
2944ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_dropped++;
2945212079dfSPaul Gortmaker 				atomic64_inc(&priv->extra_stats.rx_skbmissing);
2946ec21e2ecSJeff Kirsher 			}
2947ec21e2ecSJeff Kirsher 
2948ec21e2ecSJeff Kirsher 		}
2949ec21e2ecSJeff Kirsher 
2950ec21e2ecSJeff Kirsher 		rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
2951ec21e2ecSJeff Kirsher 
2952ec21e2ecSJeff Kirsher 		/* Setup the new bdp */
29530a4b5a24SKevin Hao 		gfar_init_rxbdp(rx_queue, bdp, bufaddr);
2954ec21e2ecSJeff Kirsher 
295545b679c9SMatei Pavaluca 		/* Update Last Free RxBD pointer for LFC */
295645b679c9SMatei Pavaluca 		if (unlikely(rx_queue->rfbptr && priv->tx_actual_en))
295745b679c9SMatei Pavaluca 			gfar_write(rx_queue->rfbptr, (u32)bdp);
295845b679c9SMatei Pavaluca 
2959ec21e2ecSJeff Kirsher 		/* Update to the next pointer */
2960ec21e2ecSJeff Kirsher 		bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
2961ec21e2ecSJeff Kirsher 
2962ec21e2ecSJeff Kirsher 		/* update to point at the next skb */
2963bc4598bcSJan Ceuleers 		rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2964ec21e2ecSJeff Kirsher 				      RX_RING_MOD_MASK(rx_queue->rx_ring_size);
2965ec21e2ecSJeff Kirsher 	}
2966ec21e2ecSJeff Kirsher 
2967ec21e2ecSJeff Kirsher 	/* Update the current rxbd pointer to be the next one */
2968ec21e2ecSJeff Kirsher 	rx_queue->cur_rx = bdp;
2969ec21e2ecSJeff Kirsher 
2970ec21e2ecSJeff Kirsher 	return howmany;
2971ec21e2ecSJeff Kirsher }
2972ec21e2ecSJeff Kirsher 
2973aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
29745eaedf31SClaudiu Manoil {
29755eaedf31SClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2976aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
29775eaedf31SClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
297871ff9e3dSClaudiu Manoil 	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
29795eaedf31SClaudiu Manoil 	int work_done = 0;
29805eaedf31SClaudiu Manoil 
29815eaedf31SClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
29825eaedf31SClaudiu Manoil 	 * because of the packets that have already arrived
29835eaedf31SClaudiu Manoil 	 */
2984aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
29855eaedf31SClaudiu Manoil 
29865eaedf31SClaudiu Manoil 	work_done = gfar_clean_rx_ring(rx_queue, budget);
29875eaedf31SClaudiu Manoil 
29885eaedf31SClaudiu Manoil 	if (work_done < budget) {
2989aeb12c5eSClaudiu Manoil 		u32 imask;
29905eaedf31SClaudiu Manoil 		napi_complete(napi);
29915eaedf31SClaudiu Manoil 		/* Clear the halt bit in RSTAT */
29925eaedf31SClaudiu Manoil 		gfar_write(&regs->rstat, gfargrp->rstat);
29935eaedf31SClaudiu Manoil 
2994aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
2995aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
2996aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
2997aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
2998aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
29995eaedf31SClaudiu Manoil 	}
30005eaedf31SClaudiu Manoil 
30015eaedf31SClaudiu Manoil 	return work_done;
30025eaedf31SClaudiu Manoil }
30035eaedf31SClaudiu Manoil 
3004aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
3005ec21e2ecSJeff Kirsher {
3006bc4598bcSJan Ceuleers 	struct gfar_priv_grp *gfargrp =
3007aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
3008aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
300971ff9e3dSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
3010aeb12c5eSClaudiu Manoil 	u32 imask;
3011aeb12c5eSClaudiu Manoil 
3012aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
3013aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
3014aeb12c5eSClaudiu Manoil 	 */
3015aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
3016aeb12c5eSClaudiu Manoil 
3017aeb12c5eSClaudiu Manoil 	/* run Tx cleanup to completion */
3018aeb12c5eSClaudiu Manoil 	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
3019aeb12c5eSClaudiu Manoil 		gfar_clean_tx_ring(tx_queue);
3020aeb12c5eSClaudiu Manoil 
3021aeb12c5eSClaudiu Manoil 	napi_complete(napi);
3022aeb12c5eSClaudiu Manoil 
3023aeb12c5eSClaudiu Manoil 	spin_lock_irq(&gfargrp->grplock);
3024aeb12c5eSClaudiu Manoil 	imask = gfar_read(&regs->imask);
3025aeb12c5eSClaudiu Manoil 	imask |= IMASK_TX_DEFAULT;
3026aeb12c5eSClaudiu Manoil 	gfar_write(&regs->imask, imask);
3027aeb12c5eSClaudiu Manoil 	spin_unlock_irq(&gfargrp->grplock);
3028aeb12c5eSClaudiu Manoil 
3029aeb12c5eSClaudiu Manoil 	return 0;
3030aeb12c5eSClaudiu Manoil }
3031aeb12c5eSClaudiu Manoil 
3032aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget)
3033aeb12c5eSClaudiu Manoil {
3034aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
3035aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
3036ec21e2ecSJeff Kirsher 	struct gfar_private *priv = gfargrp->priv;
3037ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
3038ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
3039c233cf40SClaudiu Manoil 	int work_done = 0, work_done_per_q = 0;
304039c0a0d5SClaudiu Manoil 	int i, budget_per_q = 0;
30416be5ed3fSClaudiu Manoil 	unsigned long rstat_rxf;
30426be5ed3fSClaudiu Manoil 	int num_act_queues;
3043ec21e2ecSJeff Kirsher 
3044ec21e2ecSJeff Kirsher 	/* Clear IEVENT, so interrupts aren't called again
30450977f817SJan Ceuleers 	 * because of the packets that have already arrived
30460977f817SJan Ceuleers 	 */
3047aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3048ec21e2ecSJeff Kirsher 
30496be5ed3fSClaudiu Manoil 	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
30506be5ed3fSClaudiu Manoil 
30516be5ed3fSClaudiu Manoil 	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
30526be5ed3fSClaudiu Manoil 	if (num_act_queues)
30536be5ed3fSClaudiu Manoil 		budget_per_q = budget/num_act_queues;
30546be5ed3fSClaudiu Manoil 
3055ec21e2ecSJeff Kirsher 	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
30566be5ed3fSClaudiu Manoil 		/* skip queue if not active */
30576be5ed3fSClaudiu Manoil 		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
3058ec21e2ecSJeff Kirsher 			continue;
3059ec21e2ecSJeff Kirsher 
3060c233cf40SClaudiu Manoil 		rx_queue = priv->rx_queue[i];
3061c233cf40SClaudiu Manoil 		work_done_per_q =
3062c233cf40SClaudiu Manoil 			gfar_clean_rx_ring(rx_queue, budget_per_q);
3063c233cf40SClaudiu Manoil 		work_done += work_done_per_q;
3064c233cf40SClaudiu Manoil 
3065c233cf40SClaudiu Manoil 		/* finished processing this queue */
3066c233cf40SClaudiu Manoil 		if (work_done_per_q < budget_per_q) {
30676be5ed3fSClaudiu Manoil 			/* clear active queue hw indication */
30686be5ed3fSClaudiu Manoil 			gfar_write(&regs->rstat,
30696be5ed3fSClaudiu Manoil 				   RSTAT_CLEAR_RXF0 >> i);
30706be5ed3fSClaudiu Manoil 			num_act_queues--;
30716be5ed3fSClaudiu Manoil 
30726be5ed3fSClaudiu Manoil 			if (!num_act_queues)
3073c233cf40SClaudiu Manoil 				break;
3074ec21e2ecSJeff Kirsher 		}
3075ec21e2ecSJeff Kirsher 	}
3076ec21e2ecSJeff Kirsher 
3077aeb12c5eSClaudiu Manoil 	if (!num_act_queues) {
3078aeb12c5eSClaudiu Manoil 		u32 imask;
3079ec21e2ecSJeff Kirsher 		napi_complete(napi);
3080ec21e2ecSJeff Kirsher 
3081ec21e2ecSJeff Kirsher 		/* Clear the halt bit in RSTAT */
3082ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, gfargrp->rstat);
3083ec21e2ecSJeff Kirsher 
3084aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
3085aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
3086aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
3087aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
3088aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
3089ec21e2ecSJeff Kirsher 	}
3090ec21e2ecSJeff Kirsher 
3091c233cf40SClaudiu Manoil 	return work_done;
3092ec21e2ecSJeff Kirsher }
3093ec21e2ecSJeff Kirsher 
3094aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget)
3095aeb12c5eSClaudiu Manoil {
3096aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
3097aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
3098aeb12c5eSClaudiu Manoil 	struct gfar_private *priv = gfargrp->priv;
3099aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
3100aeb12c5eSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = NULL;
3101aeb12c5eSClaudiu Manoil 	int has_tx_work = 0;
3102aeb12c5eSClaudiu Manoil 	int i;
3103aeb12c5eSClaudiu Manoil 
3104aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
3105aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
3106aeb12c5eSClaudiu Manoil 	 */
3107aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
3108aeb12c5eSClaudiu Manoil 
3109aeb12c5eSClaudiu Manoil 	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3110aeb12c5eSClaudiu Manoil 		tx_queue = priv->tx_queue[i];
3111aeb12c5eSClaudiu Manoil 		/* run Tx cleanup to completion */
3112aeb12c5eSClaudiu Manoil 		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3113aeb12c5eSClaudiu Manoil 			gfar_clean_tx_ring(tx_queue);
3114aeb12c5eSClaudiu Manoil 			has_tx_work = 1;
3115aeb12c5eSClaudiu Manoil 		}
3116aeb12c5eSClaudiu Manoil 	}
3117aeb12c5eSClaudiu Manoil 
3118aeb12c5eSClaudiu Manoil 	if (!has_tx_work) {
3119aeb12c5eSClaudiu Manoil 		u32 imask;
3120aeb12c5eSClaudiu Manoil 		napi_complete(napi);
3121aeb12c5eSClaudiu Manoil 
3122aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
3123aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
3124aeb12c5eSClaudiu Manoil 		imask |= IMASK_TX_DEFAULT;
3125aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
3126aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
3127aeb12c5eSClaudiu Manoil 	}
3128aeb12c5eSClaudiu Manoil 
3129aeb12c5eSClaudiu Manoil 	return 0;
3130aeb12c5eSClaudiu Manoil }
3131aeb12c5eSClaudiu Manoil 
3132aeb12c5eSClaudiu Manoil 
3133ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
31340977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs
3135ec21e2ecSJeff Kirsher  * without having to re-enable interrupts. It's not called while
3136ec21e2ecSJeff Kirsher  * the interrupt routine is executing.
3137ec21e2ecSJeff Kirsher  */
3138ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev)
3139ec21e2ecSJeff Kirsher {
3140ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
31413a2e16c8SJan Ceuleers 	int i;
3142ec21e2ecSJeff Kirsher 
3143ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, run tx/rx */
3144ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3145ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
314662ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
314762ed839dSPaul Gortmaker 
314862ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
314962ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, RX)->irq);
315062ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, ER)->irq);
315162ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
315262ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, ER)->irq);
315362ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, RX)->irq);
315462ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3155ec21e2ecSJeff Kirsher 		}
3156ec21e2ecSJeff Kirsher 	} else {
3157ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
315862ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
315962ed839dSPaul Gortmaker 
316062ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
316162ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
316262ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3163ec21e2ecSJeff Kirsher 		}
3164ec21e2ecSJeff Kirsher 	}
3165ec21e2ecSJeff Kirsher }
3166ec21e2ecSJeff Kirsher #endif
3167ec21e2ecSJeff Kirsher 
3168ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */
3169ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id)
3170ec21e2ecSJeff Kirsher {
3171ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3172ec21e2ecSJeff Kirsher 
3173ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3174ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&gfargrp->regs->ievent);
3175ec21e2ecSJeff Kirsher 
3176ec21e2ecSJeff Kirsher 	/* Check for reception */
3177ec21e2ecSJeff Kirsher 	if (events & IEVENT_RX_MASK)
3178ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3179ec21e2ecSJeff Kirsher 
3180ec21e2ecSJeff Kirsher 	/* Check for transmit completion */
3181ec21e2ecSJeff Kirsher 	if (events & IEVENT_TX_MASK)
3182ec21e2ecSJeff Kirsher 		gfar_transmit(irq, grp_id);
3183ec21e2ecSJeff Kirsher 
3184ec21e2ecSJeff Kirsher 	/* Check for errors */
3185ec21e2ecSJeff Kirsher 	if (events & IEVENT_ERR_MASK)
3186ec21e2ecSJeff Kirsher 		gfar_error(irq, grp_id);
3187ec21e2ecSJeff Kirsher 
3188ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3189ec21e2ecSJeff Kirsher }
3190ec21e2ecSJeff Kirsher 
3191ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made
3192ec21e2ecSJeff Kirsher  * aware of new link state.  The PHY code conveys this
3193ec21e2ecSJeff Kirsher  * information through variables in the phydev structure, and this
3194ec21e2ecSJeff Kirsher  * function converts those variables into the appropriate
3195ec21e2ecSJeff Kirsher  * register values, and can bring down the device if needed.
3196ec21e2ecSJeff Kirsher  */
3197ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev)
3198ec21e2ecSJeff Kirsher {
3199ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3200ec21e2ecSJeff Kirsher 	struct phy_device *phydev = priv->phydev;
3201ec21e2ecSJeff Kirsher 
32026ce29b0eSClaudiu Manoil 	if (unlikely(phydev->link != priv->oldlink ||
32030ae93b2cSGuenter Roeck 		     (phydev->link && (phydev->duplex != priv->oldduplex ||
32040ae93b2cSGuenter Roeck 				       phydev->speed != priv->oldspeed))))
32056ce29b0eSClaudiu Manoil 		gfar_update_link_state(priv);
3206ec21e2ecSJeff Kirsher }
3207ec21e2ecSJeff Kirsher 
3208ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast
3209ec21e2ecSJeff Kirsher  * addresses we subscribe to.  Also, change the promiscuity of
3210ec21e2ecSJeff Kirsher  * the device based on the flags (this function is called
32110977f817SJan Ceuleers  * whenever dev->flags is changed
32120977f817SJan Ceuleers  */
3213ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev)
3214ec21e2ecSJeff Kirsher {
3215ec21e2ecSJeff Kirsher 	struct netdev_hw_addr *ha;
3216ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3217ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3218ec21e2ecSJeff Kirsher 	u32 tempval;
3219ec21e2ecSJeff Kirsher 
3220ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_PROMISC) {
3221ec21e2ecSJeff Kirsher 		/* Set RCTRL to PROM */
3222ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3223ec21e2ecSJeff Kirsher 		tempval |= RCTRL_PROM;
3224ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3225ec21e2ecSJeff Kirsher 	} else {
3226ec21e2ecSJeff Kirsher 		/* Set RCTRL to not PROM */
3227ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3228ec21e2ecSJeff Kirsher 		tempval &= ~(RCTRL_PROM);
3229ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3230ec21e2ecSJeff Kirsher 	}
3231ec21e2ecSJeff Kirsher 
3232ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_ALLMULTI) {
3233ec21e2ecSJeff Kirsher 		/* Set the hash to rx all multicast frames */
3234ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0xffffffff);
3235ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0xffffffff);
3236ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0xffffffff);
3237ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0xffffffff);
3238ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0xffffffff);
3239ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0xffffffff);
3240ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0xffffffff);
3241ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0xffffffff);
3242ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0xffffffff);
3243ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0xffffffff);
3244ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0xffffffff);
3245ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0xffffffff);
3246ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0xffffffff);
3247ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0xffffffff);
3248ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0xffffffff);
3249ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0xffffffff);
3250ec21e2ecSJeff Kirsher 	} else {
3251ec21e2ecSJeff Kirsher 		int em_num;
3252ec21e2ecSJeff Kirsher 		int idx;
3253ec21e2ecSJeff Kirsher 
3254ec21e2ecSJeff Kirsher 		/* zero out the hash */
3255ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0x0);
3256ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0x0);
3257ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0x0);
3258ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0x0);
3259ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0x0);
3260ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0x0);
3261ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0x0);
3262ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0x0);
3263ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0x0);
3264ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0x0);
3265ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0x0);
3266ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0x0);
3267ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0x0);
3268ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0x0);
3269ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0x0);
3270ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0x0);
3271ec21e2ecSJeff Kirsher 
3272ec21e2ecSJeff Kirsher 		/* If we have extended hash tables, we need to
3273ec21e2ecSJeff Kirsher 		 * clear the exact match registers to prepare for
32740977f817SJan Ceuleers 		 * setting them
32750977f817SJan Ceuleers 		 */
3276ec21e2ecSJeff Kirsher 		if (priv->extended_hash) {
3277ec21e2ecSJeff Kirsher 			em_num = GFAR_EM_NUM + 1;
3278ec21e2ecSJeff Kirsher 			gfar_clear_exact_match(dev);
3279ec21e2ecSJeff Kirsher 			idx = 1;
3280ec21e2ecSJeff Kirsher 		} else {
3281ec21e2ecSJeff Kirsher 			idx = 0;
3282ec21e2ecSJeff Kirsher 			em_num = 0;
3283ec21e2ecSJeff Kirsher 		}
3284ec21e2ecSJeff Kirsher 
3285ec21e2ecSJeff Kirsher 		if (netdev_mc_empty(dev))
3286ec21e2ecSJeff Kirsher 			return;
3287ec21e2ecSJeff Kirsher 
3288ec21e2ecSJeff Kirsher 		/* Parse the list, and set the appropriate bits */
3289ec21e2ecSJeff Kirsher 		netdev_for_each_mc_addr(ha, dev) {
3290ec21e2ecSJeff Kirsher 			if (idx < em_num) {
3291ec21e2ecSJeff Kirsher 				gfar_set_mac_for_addr(dev, idx, ha->addr);
3292ec21e2ecSJeff Kirsher 				idx++;
3293ec21e2ecSJeff Kirsher 			} else
3294ec21e2ecSJeff Kirsher 				gfar_set_hash_for_addr(dev, ha->addr);
3295ec21e2ecSJeff Kirsher 		}
3296ec21e2ecSJeff Kirsher 	}
3297ec21e2ecSJeff Kirsher }
3298ec21e2ecSJeff Kirsher 
3299ec21e2ecSJeff Kirsher 
3300ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they
33010977f817SJan Ceuleers  * don't interfere with normal reception
33020977f817SJan Ceuleers  */
3303ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev)
3304ec21e2ecSJeff Kirsher {
3305ec21e2ecSJeff Kirsher 	int idx;
33066a3c910cSJoe Perches 	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3307ec21e2ecSJeff Kirsher 
3308ec21e2ecSJeff Kirsher 	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
3309ec21e2ecSJeff Kirsher 		gfar_set_mac_for_addr(dev, idx, zero_arr);
3310ec21e2ecSJeff Kirsher }
3311ec21e2ecSJeff Kirsher 
3312ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */
3313ec21e2ecSJeff Kirsher /* The algorithm works like so:
3314ec21e2ecSJeff Kirsher  * 1) Take the Destination Address (ie the multicast address), and
3315ec21e2ecSJeff Kirsher  * do a CRC on it (little endian), and reverse the bits of the
3316ec21e2ecSJeff Kirsher  * result.
3317ec21e2ecSJeff Kirsher  * 2) Use the 8 most significant bits as a hash into a 256-entry
3318ec21e2ecSJeff Kirsher  * table.  The table is controlled through 8 32-bit registers:
3319ec21e2ecSJeff Kirsher  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
3320ec21e2ecSJeff Kirsher  * gaddr7.  This means that the 3 most significant bits in the
3321ec21e2ecSJeff Kirsher  * hash index which gaddr register to use, and the 5 other bits
3322ec21e2ecSJeff Kirsher  * indicate which bit (assuming an IBM numbering scheme, which
3323ec21e2ecSJeff Kirsher  * for PowerPC (tm) is usually the case) in the register holds
33240977f817SJan Ceuleers  * the entry.
33250977f817SJan Ceuleers  */
3326ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3327ec21e2ecSJeff Kirsher {
3328ec21e2ecSJeff Kirsher 	u32 tempval;
3329ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
33306a3c910cSJoe Perches 	u32 result = ether_crc(ETH_ALEN, addr);
3331ec21e2ecSJeff Kirsher 	int width = priv->hash_width;
3332ec21e2ecSJeff Kirsher 	u8 whichbit = (result >> (32 - width)) & 0x1f;
3333ec21e2ecSJeff Kirsher 	u8 whichreg = result >> (32 - width + 5);
3334ec21e2ecSJeff Kirsher 	u32 value = (1 << (31-whichbit));
3335ec21e2ecSJeff Kirsher 
3336ec21e2ecSJeff Kirsher 	tempval = gfar_read(priv->hash_regs[whichreg]);
3337ec21e2ecSJeff Kirsher 	tempval |= value;
3338ec21e2ecSJeff Kirsher 	gfar_write(priv->hash_regs[whichreg], tempval);
3339ec21e2ecSJeff Kirsher }
3340ec21e2ecSJeff Kirsher 
3341ec21e2ecSJeff Kirsher 
3342ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers
3343ec21e2ecSJeff Kirsher  * This function sets the numth pair to a given address
3344ec21e2ecSJeff Kirsher  */
3345ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3346ec21e2ecSJeff Kirsher 				  const u8 *addr)
3347ec21e2ecSJeff Kirsher {
3348ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3349ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3350ec21e2ecSJeff Kirsher 	u32 tempval;
3351ec21e2ecSJeff Kirsher 	u32 __iomem *macptr = &regs->macstnaddr1;
3352ec21e2ecSJeff Kirsher 
3353ec21e2ecSJeff Kirsher 	macptr += num*2;
3354ec21e2ecSJeff Kirsher 
335583bfc3c4SClaudiu Manoil 	/* For a station address of 0x12345678ABCD in transmission
335683bfc3c4SClaudiu Manoil 	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
335783bfc3c4SClaudiu Manoil 	 * MACnADDR2 is set to 0x34120000.
33580977f817SJan Ceuleers 	 */
335983bfc3c4SClaudiu Manoil 	tempval = (addr[5] << 24) | (addr[4] << 16) |
336083bfc3c4SClaudiu Manoil 		  (addr[3] << 8)  |  addr[2];
3361ec21e2ecSJeff Kirsher 
336283bfc3c4SClaudiu Manoil 	gfar_write(macptr, tempval);
3363ec21e2ecSJeff Kirsher 
336483bfc3c4SClaudiu Manoil 	tempval = (addr[1] << 24) | (addr[0] << 16);
3365ec21e2ecSJeff Kirsher 
3366ec21e2ecSJeff Kirsher 	gfar_write(macptr+1, tempval);
3367ec21e2ecSJeff Kirsher }
3368ec21e2ecSJeff Kirsher 
3369ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */
3370ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id)
3371ec21e2ecSJeff Kirsher {
3372ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3373ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
3374ec21e2ecSJeff Kirsher 	struct gfar_private *priv= gfargrp->priv;
3375ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
3376ec21e2ecSJeff Kirsher 
3377ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3378ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&regs->ievent);
3379ec21e2ecSJeff Kirsher 
3380ec21e2ecSJeff Kirsher 	/* Clear IEVENT */
3381ec21e2ecSJeff Kirsher 	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3382ec21e2ecSJeff Kirsher 
3383ec21e2ecSJeff Kirsher 	/* Magic Packet is not an error. */
3384ec21e2ecSJeff Kirsher 	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3385ec21e2ecSJeff Kirsher 	    (events & IEVENT_MAG))
3386ec21e2ecSJeff Kirsher 		events &= ~IEVENT_MAG;
3387ec21e2ecSJeff Kirsher 
3388ec21e2ecSJeff Kirsher 	/* Hmm... */
3389ec21e2ecSJeff Kirsher 	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3390bc4598bcSJan Ceuleers 		netdev_dbg(dev,
3391bc4598bcSJan Ceuleers 			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3392ec21e2ecSJeff Kirsher 			   events, gfar_read(&regs->imask));
3393ec21e2ecSJeff Kirsher 
3394ec21e2ecSJeff Kirsher 	/* Update the error counters */
3395ec21e2ecSJeff Kirsher 	if (events & IEVENT_TXE) {
3396ec21e2ecSJeff Kirsher 		dev->stats.tx_errors++;
3397ec21e2ecSJeff Kirsher 
3398ec21e2ecSJeff Kirsher 		if (events & IEVENT_LC)
3399ec21e2ecSJeff Kirsher 			dev->stats.tx_window_errors++;
3400ec21e2ecSJeff Kirsher 		if (events & IEVENT_CRL)
3401ec21e2ecSJeff Kirsher 			dev->stats.tx_aborted_errors++;
3402ec21e2ecSJeff Kirsher 		if (events & IEVENT_XFUN) {
3403ec21e2ecSJeff Kirsher 			netif_dbg(priv, tx_err, dev,
3404ec21e2ecSJeff Kirsher 				  "TX FIFO underrun, packet dropped\n");
3405ec21e2ecSJeff Kirsher 			dev->stats.tx_dropped++;
3406212079dfSPaul Gortmaker 			atomic64_inc(&priv->extra_stats.tx_underrun);
3407ec21e2ecSJeff Kirsher 
3408*bc602280SClaudiu Manoil 			schedule_work(&priv->reset_task);
3409ec21e2ecSJeff Kirsher 		}
3410ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
3411ec21e2ecSJeff Kirsher 	}
3412ec21e2ecSJeff Kirsher 	if (events & IEVENT_BSY) {
3413ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3414212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_bsy);
3415ec21e2ecSJeff Kirsher 
3416ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3417ec21e2ecSJeff Kirsher 
3418ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3419ec21e2ecSJeff Kirsher 			  gfar_read(&regs->rstat));
3420ec21e2ecSJeff Kirsher 	}
3421ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABR) {
3422ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3423212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_babr);
3424ec21e2ecSJeff Kirsher 
3425ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
3426ec21e2ecSJeff Kirsher 	}
3427ec21e2ecSJeff Kirsher 	if (events & IEVENT_EBERR) {
3428212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.eberr);
3429ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "bus error\n");
3430ec21e2ecSJeff Kirsher 	}
3431ec21e2ecSJeff Kirsher 	if (events & IEVENT_RXC)
3432ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_status, dev, "control frame\n");
3433ec21e2ecSJeff Kirsher 
3434ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABT) {
3435212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.tx_babt);
3436ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
3437ec21e2ecSJeff Kirsher 	}
3438ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3439ec21e2ecSJeff Kirsher }
3440ec21e2ecSJeff Kirsher 
34416ce29b0eSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
34426ce29b0eSClaudiu Manoil {
34436ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
34446ce29b0eSClaudiu Manoil 	u32 val = 0;
34456ce29b0eSClaudiu Manoil 
34466ce29b0eSClaudiu Manoil 	if (!phydev->duplex)
34476ce29b0eSClaudiu Manoil 		return val;
34486ce29b0eSClaudiu Manoil 
34496ce29b0eSClaudiu Manoil 	if (!priv->pause_aneg_en) {
34506ce29b0eSClaudiu Manoil 		if (priv->tx_pause_en)
34516ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
34526ce29b0eSClaudiu Manoil 		if (priv->rx_pause_en)
34536ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
34546ce29b0eSClaudiu Manoil 	} else {
34556ce29b0eSClaudiu Manoil 		u16 lcl_adv, rmt_adv;
34566ce29b0eSClaudiu Manoil 		u8 flowctrl;
34576ce29b0eSClaudiu Manoil 		/* get link partner capabilities */
34586ce29b0eSClaudiu Manoil 		rmt_adv = 0;
34596ce29b0eSClaudiu Manoil 		if (phydev->pause)
34606ce29b0eSClaudiu Manoil 			rmt_adv = LPA_PAUSE_CAP;
34616ce29b0eSClaudiu Manoil 		if (phydev->asym_pause)
34626ce29b0eSClaudiu Manoil 			rmt_adv |= LPA_PAUSE_ASYM;
34636ce29b0eSClaudiu Manoil 
346443ef8d29SPavaluca Matei-B46610 		lcl_adv = 0;
346543ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Pause)
346643ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_CAP;
346743ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Asym_Pause)
346843ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_ASYM;
34696ce29b0eSClaudiu Manoil 
34706ce29b0eSClaudiu Manoil 		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
34716ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_TX)
34726ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
34736ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_RX)
34746ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
34756ce29b0eSClaudiu Manoil 	}
34766ce29b0eSClaudiu Manoil 
34776ce29b0eSClaudiu Manoil 	return val;
34786ce29b0eSClaudiu Manoil }
34796ce29b0eSClaudiu Manoil 
34806ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv)
34816ce29b0eSClaudiu Manoil {
34826ce29b0eSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
34836ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
348445b679c9SMatei Pavaluca 	struct gfar_priv_rx_q *rx_queue = NULL;
348545b679c9SMatei Pavaluca 	int i;
348645b679c9SMatei Pavaluca 	struct rxbd8 *bdp;
34876ce29b0eSClaudiu Manoil 
34886ce29b0eSClaudiu Manoil 	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
34896ce29b0eSClaudiu Manoil 		return;
34906ce29b0eSClaudiu Manoil 
34916ce29b0eSClaudiu Manoil 	if (phydev->link) {
34926ce29b0eSClaudiu Manoil 		u32 tempval1 = gfar_read(&regs->maccfg1);
34936ce29b0eSClaudiu Manoil 		u32 tempval = gfar_read(&regs->maccfg2);
34946ce29b0eSClaudiu Manoil 		u32 ecntrl = gfar_read(&regs->ecntrl);
349545b679c9SMatei Pavaluca 		u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
34966ce29b0eSClaudiu Manoil 
34976ce29b0eSClaudiu Manoil 		if (phydev->duplex != priv->oldduplex) {
34986ce29b0eSClaudiu Manoil 			if (!(phydev->duplex))
34996ce29b0eSClaudiu Manoil 				tempval &= ~(MACCFG2_FULL_DUPLEX);
35006ce29b0eSClaudiu Manoil 			else
35016ce29b0eSClaudiu Manoil 				tempval |= MACCFG2_FULL_DUPLEX;
35026ce29b0eSClaudiu Manoil 
35036ce29b0eSClaudiu Manoil 			priv->oldduplex = phydev->duplex;
35046ce29b0eSClaudiu Manoil 		}
35056ce29b0eSClaudiu Manoil 
35066ce29b0eSClaudiu Manoil 		if (phydev->speed != priv->oldspeed) {
35076ce29b0eSClaudiu Manoil 			switch (phydev->speed) {
35086ce29b0eSClaudiu Manoil 			case 1000:
35096ce29b0eSClaudiu Manoil 				tempval =
35106ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
35116ce29b0eSClaudiu Manoil 
35126ce29b0eSClaudiu Manoil 				ecntrl &= ~(ECNTRL_R100);
35136ce29b0eSClaudiu Manoil 				break;
35146ce29b0eSClaudiu Manoil 			case 100:
35156ce29b0eSClaudiu Manoil 			case 10:
35166ce29b0eSClaudiu Manoil 				tempval =
35176ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
35186ce29b0eSClaudiu Manoil 
35196ce29b0eSClaudiu Manoil 				/* Reduced mode distinguishes
35206ce29b0eSClaudiu Manoil 				 * between 10 and 100
35216ce29b0eSClaudiu Manoil 				 */
35226ce29b0eSClaudiu Manoil 				if (phydev->speed == SPEED_100)
35236ce29b0eSClaudiu Manoil 					ecntrl |= ECNTRL_R100;
35246ce29b0eSClaudiu Manoil 				else
35256ce29b0eSClaudiu Manoil 					ecntrl &= ~(ECNTRL_R100);
35266ce29b0eSClaudiu Manoil 				break;
35276ce29b0eSClaudiu Manoil 			default:
35286ce29b0eSClaudiu Manoil 				netif_warn(priv, link, priv->ndev,
35296ce29b0eSClaudiu Manoil 					   "Ack!  Speed (%d) is not 10/100/1000!\n",
35306ce29b0eSClaudiu Manoil 					   phydev->speed);
35316ce29b0eSClaudiu Manoil 				break;
35326ce29b0eSClaudiu Manoil 			}
35336ce29b0eSClaudiu Manoil 
35346ce29b0eSClaudiu Manoil 			priv->oldspeed = phydev->speed;
35356ce29b0eSClaudiu Manoil 		}
35366ce29b0eSClaudiu Manoil 
35376ce29b0eSClaudiu Manoil 		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
35386ce29b0eSClaudiu Manoil 		tempval1 |= gfar_get_flowctrl_cfg(priv);
35396ce29b0eSClaudiu Manoil 
354045b679c9SMatei Pavaluca 		/* Turn last free buffer recording on */
354145b679c9SMatei Pavaluca 		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
354245b679c9SMatei Pavaluca 			for (i = 0; i < priv->num_rx_queues; i++) {
354345b679c9SMatei Pavaluca 				rx_queue = priv->rx_queue[i];
354445b679c9SMatei Pavaluca 				bdp = rx_queue->cur_rx;
354545b679c9SMatei Pavaluca 				/* skip to previous bd */
354645b679c9SMatei Pavaluca 				bdp = skip_bd(bdp, rx_queue->rx_ring_size - 1,
354745b679c9SMatei Pavaluca 					      rx_queue->rx_bd_base,
354845b679c9SMatei Pavaluca 					      rx_queue->rx_ring_size);
354945b679c9SMatei Pavaluca 
355045b679c9SMatei Pavaluca 				if (rx_queue->rfbptr)
355145b679c9SMatei Pavaluca 					gfar_write(rx_queue->rfbptr, (u32)bdp);
355245b679c9SMatei Pavaluca 			}
355345b679c9SMatei Pavaluca 
355445b679c9SMatei Pavaluca 			priv->tx_actual_en = 1;
355545b679c9SMatei Pavaluca 		}
355645b679c9SMatei Pavaluca 
355745b679c9SMatei Pavaluca 		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
355845b679c9SMatei Pavaluca 			priv->tx_actual_en = 0;
355945b679c9SMatei Pavaluca 
35606ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg1, tempval1);
35616ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg2, tempval);
35626ce29b0eSClaudiu Manoil 		gfar_write(&regs->ecntrl, ecntrl);
35636ce29b0eSClaudiu Manoil 
35646ce29b0eSClaudiu Manoil 		if (!priv->oldlink)
35656ce29b0eSClaudiu Manoil 			priv->oldlink = 1;
35666ce29b0eSClaudiu Manoil 
35676ce29b0eSClaudiu Manoil 	} else if (priv->oldlink) {
35686ce29b0eSClaudiu Manoil 		priv->oldlink = 0;
35696ce29b0eSClaudiu Manoil 		priv->oldspeed = 0;
35706ce29b0eSClaudiu Manoil 		priv->oldduplex = -1;
35716ce29b0eSClaudiu Manoil 	}
35726ce29b0eSClaudiu Manoil 
35736ce29b0eSClaudiu Manoil 	if (netif_msg_link(priv))
35746ce29b0eSClaudiu Manoil 		phy_print_status(phydev);
35756ce29b0eSClaudiu Manoil }
35766ce29b0eSClaudiu Manoil 
357794e5a2a8SFabian Frederick static const struct of_device_id gfar_match[] =
3578ec21e2ecSJeff Kirsher {
3579ec21e2ecSJeff Kirsher 	{
3580ec21e2ecSJeff Kirsher 		.type = "network",
3581ec21e2ecSJeff Kirsher 		.compatible = "gianfar",
3582ec21e2ecSJeff Kirsher 	},
3583ec21e2ecSJeff Kirsher 	{
3584ec21e2ecSJeff Kirsher 		.compatible = "fsl,etsec2",
3585ec21e2ecSJeff Kirsher 	},
3586ec21e2ecSJeff Kirsher 	{},
3587ec21e2ecSJeff Kirsher };
3588ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match);
3589ec21e2ecSJeff Kirsher 
3590ec21e2ecSJeff Kirsher /* Structure for a device driver */
3591ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = {
3592ec21e2ecSJeff Kirsher 	.driver = {
3593ec21e2ecSJeff Kirsher 		.name = "fsl-gianfar",
3594ec21e2ecSJeff Kirsher 		.pm = GFAR_PM_OPS,
3595ec21e2ecSJeff Kirsher 		.of_match_table = gfar_match,
3596ec21e2ecSJeff Kirsher 	},
3597ec21e2ecSJeff Kirsher 	.probe = gfar_probe,
3598ec21e2ecSJeff Kirsher 	.remove = gfar_remove,
3599ec21e2ecSJeff Kirsher };
3600ec21e2ecSJeff Kirsher 
3601db62f684SAxel Lin module_platform_driver(gfar_driver);
3602