xref: /openbmc/linux/drivers/net/ethernet/freescale/gianfar.c (revision 7d993c5f86aa308b00c2fd420fe5208da18125e2)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
20977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c
3ec21e2ecSJeff Kirsher  *
4ec21e2ecSJeff Kirsher  * Gianfar Ethernet Driver
5ec21e2ecSJeff Kirsher  * This driver is designed for the non-CPM ethernet controllers
6ec21e2ecSJeff Kirsher  * on the 85xx and 83xx family of integrated processors
7ec21e2ecSJeff Kirsher  * Based on 8260_io/fcc_enet.c
8ec21e2ecSJeff Kirsher  *
9ec21e2ecSJeff Kirsher  * Author: Andy Fleming
10ec21e2ecSJeff Kirsher  * Maintainer: Kumar Gala
11ec21e2ecSJeff Kirsher  * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
12ec21e2ecSJeff Kirsher  *
1320862788SClaudiu Manoil  * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
14ec21e2ecSJeff Kirsher  * Copyright 2007 MontaVista Software, Inc.
15ec21e2ecSJeff Kirsher  *
16ec21e2ecSJeff Kirsher  *  Gianfar:  AKA Lambda Draconis, "Dragon"
17ec21e2ecSJeff Kirsher  *  RA 11 31 24.2
18ec21e2ecSJeff Kirsher  *  Dec +69 19 52
19ec21e2ecSJeff Kirsher  *  V 3.84
20ec21e2ecSJeff Kirsher  *  B-V +1.62
21ec21e2ecSJeff Kirsher  *
22ec21e2ecSJeff Kirsher  *  Theory of operation
23ec21e2ecSJeff Kirsher  *
24ec21e2ecSJeff Kirsher  *  The driver is initialized through of_device. Configuration information
25ec21e2ecSJeff Kirsher  *  is therefore conveyed through an OF-style device tree.
26ec21e2ecSJeff Kirsher  *
27ec21e2ecSJeff Kirsher  *  The Gianfar Ethernet Controller uses a ring of buffer
28ec21e2ecSJeff Kirsher  *  descriptors.  The beginning is indicated by a register
29ec21e2ecSJeff Kirsher  *  pointing to the physical address of the start of the ring.
30ec21e2ecSJeff Kirsher  *  The end is determined by a "wrap" bit being set in the
31ec21e2ecSJeff Kirsher  *  last descriptor of the ring.
32ec21e2ecSJeff Kirsher  *
33ec21e2ecSJeff Kirsher  *  When a packet is received, the RXF bit in the
34ec21e2ecSJeff Kirsher  *  IEVENT register is set, triggering an interrupt when the
35ec21e2ecSJeff Kirsher  *  corresponding bit in the IMASK register is also set (if
36ec21e2ecSJeff Kirsher  *  interrupt coalescing is active, then the interrupt may not
37ec21e2ecSJeff Kirsher  *  happen immediately, but will wait until either a set number
38ec21e2ecSJeff Kirsher  *  of frames or amount of time have passed).  In NAPI, the
39ec21e2ecSJeff Kirsher  *  interrupt handler will signal there is work to be done, and
40ec21e2ecSJeff Kirsher  *  exit. This method will start at the last known empty
41ec21e2ecSJeff Kirsher  *  descriptor, and process every subsequent descriptor until there
42ec21e2ecSJeff Kirsher  *  are none left with data (NAPI will stop after a set number of
43ec21e2ecSJeff Kirsher  *  packets to give time to other tasks, but will eventually
44ec21e2ecSJeff Kirsher  *  process all the packets).  The data arrives inside a
45ec21e2ecSJeff Kirsher  *  pre-allocated skb, and so after the skb is passed up to the
46ec21e2ecSJeff Kirsher  *  stack, a new skb must be allocated, and the address field in
47ec21e2ecSJeff Kirsher  *  the buffer descriptor must be updated to indicate this new
48ec21e2ecSJeff Kirsher  *  skb.
49ec21e2ecSJeff Kirsher  *
50ec21e2ecSJeff Kirsher  *  When the kernel requests that a packet be transmitted, the
51ec21e2ecSJeff Kirsher  *  driver starts where it left off last time, and points the
52ec21e2ecSJeff Kirsher  *  descriptor at the buffer which was passed in.  The driver
53ec21e2ecSJeff Kirsher  *  then informs the DMA engine that there are packets ready to
54ec21e2ecSJeff Kirsher  *  be transmitted.  Once the controller is finished transmitting
55ec21e2ecSJeff Kirsher  *  the packet, an interrupt may be triggered (under the same
56ec21e2ecSJeff Kirsher  *  conditions as for reception, but depending on the TXF bit).
57ec21e2ecSJeff Kirsher  *  The driver then cleans up the buffer.
58ec21e2ecSJeff Kirsher  */
59ec21e2ecSJeff Kirsher 
60ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
61ec21e2ecSJeff Kirsher #define DEBUG
62ec21e2ecSJeff Kirsher 
63ec21e2ecSJeff Kirsher #include <linux/kernel.h>
64ec21e2ecSJeff Kirsher #include <linux/string.h>
65ec21e2ecSJeff Kirsher #include <linux/errno.h>
66ec21e2ecSJeff Kirsher #include <linux/unistd.h>
67ec21e2ecSJeff Kirsher #include <linux/slab.h>
68ec21e2ecSJeff Kirsher #include <linux/interrupt.h>
69ec21e2ecSJeff Kirsher #include <linux/delay.h>
70ec21e2ecSJeff Kirsher #include <linux/netdevice.h>
71ec21e2ecSJeff Kirsher #include <linux/etherdevice.h>
72ec21e2ecSJeff Kirsher #include <linux/skbuff.h>
73ec21e2ecSJeff Kirsher #include <linux/if_vlan.h>
74ec21e2ecSJeff Kirsher #include <linux/spinlock.h>
75ec21e2ecSJeff Kirsher #include <linux/mm.h>
765af50730SRob Herring #include <linux/of_address.h>
775af50730SRob Herring #include <linux/of_irq.h>
78ec21e2ecSJeff Kirsher #include <linux/of_mdio.h>
79ec21e2ecSJeff Kirsher #include <linux/of_platform.h>
80ec21e2ecSJeff Kirsher #include <linux/ip.h>
81ec21e2ecSJeff Kirsher #include <linux/tcp.h>
82ec21e2ecSJeff Kirsher #include <linux/udp.h>
83ec21e2ecSJeff Kirsher #include <linux/in.h>
84ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h>
85ec21e2ecSJeff Kirsher 
86ec21e2ecSJeff Kirsher #include <asm/io.h>
87d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
88ec21e2ecSJeff Kirsher #include <asm/reg.h>
892969b1f7SClaudiu Manoil #include <asm/mpc85xx.h>
90d6ef0bccSClaudiu Manoil #endif
91ec21e2ecSJeff Kirsher #include <asm/irq.h>
927c0f6ba6SLinus Torvalds #include <linux/uaccess.h>
93ec21e2ecSJeff Kirsher #include <linux/module.h>
94ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h>
95ec21e2ecSJeff Kirsher #include <linux/crc32.h>
96ec21e2ecSJeff Kirsher #include <linux/mii.h>
97ec21e2ecSJeff Kirsher #include <linux/phy.h>
98ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h>
99ec21e2ecSJeff Kirsher #include <linux/of.h>
100ec21e2ecSJeff Kirsher #include <linux/of_net.h>
101ec21e2ecSJeff Kirsher 
102ec21e2ecSJeff Kirsher #include "gianfar.h"
103ec21e2ecSJeff Kirsher 
1048fcc6033SAbhimanyu #define TX_TIMEOUT      (5*HZ)
105ec21e2ecSJeff Kirsher 
10675354148SClaudiu Manoil const char gfar_driver_version[] = "2.0";
107ec21e2ecSJeff Kirsher 
108ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc");
109ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver");
110ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL");
111ec21e2ecSJeff Kirsher 
112ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
113ec21e2ecSJeff Kirsher 			    dma_addr_t buf)
114ec21e2ecSJeff Kirsher {
115ec21e2ecSJeff Kirsher 	u32 lstatus;
116ec21e2ecSJeff Kirsher 
117a7312d58SClaudiu Manoil 	bdp->bufPtr = cpu_to_be32(buf);
118ec21e2ecSJeff Kirsher 
119ec21e2ecSJeff Kirsher 	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
120ec21e2ecSJeff Kirsher 	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
121ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(RXBD_WRAP);
122ec21e2ecSJeff Kirsher 
123d55398baSClaudiu Manoil 	gfar_wmb();
124ec21e2ecSJeff Kirsher 
125a7312d58SClaudiu Manoil 	bdp->lstatus = cpu_to_be32(lstatus);
126ec21e2ecSJeff Kirsher }
127ec21e2ecSJeff Kirsher 
128ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv)
129ec21e2ecSJeff Kirsher {
130ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
131ec21e2ecSJeff Kirsher 	u32 __iomem *baddr;
132ec21e2ecSJeff Kirsher 	int i;
133ec21e2ecSJeff Kirsher 
134ec21e2ecSJeff Kirsher 	baddr = &regs->tbase0;
135ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
136ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
137ec21e2ecSJeff Kirsher 		baddr += 2;
138ec21e2ecSJeff Kirsher 	}
139ec21e2ecSJeff Kirsher 
140ec21e2ecSJeff Kirsher 	baddr = &regs->rbase0;
141ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
142ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
143ec21e2ecSJeff Kirsher 		baddr += 2;
144ec21e2ecSJeff Kirsher 	}
145ec21e2ecSJeff Kirsher }
146ec21e2ecSJeff Kirsher 
14745b679c9SMatei Pavaluca static void gfar_init_rqprm(struct gfar_private *priv)
14845b679c9SMatei Pavaluca {
14945b679c9SMatei Pavaluca 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
15045b679c9SMatei Pavaluca 	u32 __iomem *baddr;
15145b679c9SMatei Pavaluca 	int i;
15245b679c9SMatei Pavaluca 
15345b679c9SMatei Pavaluca 	baddr = &regs->rqprm0;
15445b679c9SMatei Pavaluca 	for (i = 0; i < priv->num_rx_queues; i++) {
15545b679c9SMatei Pavaluca 		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
15645b679c9SMatei Pavaluca 			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
15745b679c9SMatei Pavaluca 		baddr++;
15845b679c9SMatei Pavaluca 	}
15945b679c9SMatei Pavaluca }
16045b679c9SMatei Pavaluca 
16175354148SClaudiu Manoil static void gfar_rx_offload_en(struct gfar_private *priv)
16288302648SClaudiu Manoil {
16388302648SClaudiu Manoil 	/* set this when rx hw offload (TOE) functions are being used */
16488302648SClaudiu Manoil 	priv->uses_rxfcb = 0;
16588302648SClaudiu Manoil 
16688302648SClaudiu Manoil 	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
16788302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
16888302648SClaudiu Manoil 
16915bf176dSClaudiu Manoil 	if (priv->hwts_rx_en || priv->rx_filer_enable)
17088302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
17188302648SClaudiu Manoil }
17288302648SClaudiu Manoil 
173a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv)
174ec21e2ecSJeff Kirsher {
175ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
176ec21e2ecSJeff Kirsher 	u32 rctrl = 0;
177ec21e2ecSJeff Kirsher 
178ec21e2ecSJeff Kirsher 	if (priv->rx_filer_enable) {
17915bf176dSClaudiu Manoil 		rctrl |= RCTRL_FILREN | RCTRL_PRSDEP_INIT;
180ec21e2ecSJeff Kirsher 		/* Program the RIR0 reg with the required distribution */
18171ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING)
18271ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
18371ff9e3dSClaudiu Manoil 		else /* GFAR_MQ_POLLING */
18471ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
185ec21e2ecSJeff Kirsher 	}
186ec21e2ecSJeff Kirsher 
187f5ae6279SClaudiu Manoil 	/* Restore PROMISC mode */
188a328ac92SClaudiu Manoil 	if (priv->ndev->flags & IFF_PROMISC)
189f5ae6279SClaudiu Manoil 		rctrl |= RCTRL_PROM;
190f5ae6279SClaudiu Manoil 
19188302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_RXCSUM)
192ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_CHECKSUMMING;
193ec21e2ecSJeff Kirsher 
19488302648SClaudiu Manoil 	if (priv->extended_hash)
19588302648SClaudiu Manoil 		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
196ec21e2ecSJeff Kirsher 
197ec21e2ecSJeff Kirsher 	if (priv->padding) {
198ec21e2ecSJeff Kirsher 		rctrl &= ~RCTRL_PAL_MASK;
199ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PADDING(priv->padding);
200ec21e2ecSJeff Kirsher 	}
201ec21e2ecSJeff Kirsher 
202ec21e2ecSJeff Kirsher 	/* Enable HW time stamping if requested from user space */
20388302648SClaudiu Manoil 	if (priv->hwts_rx_en)
204ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
205ec21e2ecSJeff Kirsher 
20688302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
207ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
208ec21e2ecSJeff Kirsher 
20945b679c9SMatei Pavaluca 	/* Clear the LFC bit */
21045b679c9SMatei Pavaluca 	gfar_write(&regs->rctrl, rctrl);
21145b679c9SMatei Pavaluca 	/* Init flow control threshold values */
21245b679c9SMatei Pavaluca 	gfar_init_rqprm(priv);
21345b679c9SMatei Pavaluca 	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
21445b679c9SMatei Pavaluca 	rctrl |= RCTRL_LFC;
21545b679c9SMatei Pavaluca 
216ec21e2ecSJeff Kirsher 	/* Init rctrl based on our settings */
217ec21e2ecSJeff Kirsher 	gfar_write(&regs->rctrl, rctrl);
218a328ac92SClaudiu Manoil }
219ec21e2ecSJeff Kirsher 
220a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv)
221a328ac92SClaudiu Manoil {
222a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
223a328ac92SClaudiu Manoil 	u32 tctrl = 0;
224a328ac92SClaudiu Manoil 
225a328ac92SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_IP_CSUM)
226ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_INIT_CSUM;
227ec21e2ecSJeff Kirsher 
228b98b8babSClaudiu Manoil 	if (priv->prio_sched_en)
229ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_TXSCHED_PRIO;
230b98b8babSClaudiu Manoil 	else {
231b98b8babSClaudiu Manoil 		tctrl |= TCTRL_TXSCHED_WRRS;
232b98b8babSClaudiu Manoil 		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
233b98b8babSClaudiu Manoil 		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
234b98b8babSClaudiu Manoil 	}
235ec21e2ecSJeff Kirsher 
23688302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
23788302648SClaudiu Manoil 		tctrl |= TCTRL_VLINS;
23888302648SClaudiu Manoil 
239ec21e2ecSJeff Kirsher 	gfar_write(&regs->tctrl, tctrl);
240ec21e2ecSJeff Kirsher }
241ec21e2ecSJeff Kirsher 
242f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv,
243f19015baSClaudiu Manoil 			       unsigned long tx_mask, unsigned long rx_mask)
244f19015baSClaudiu Manoil {
245f19015baSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
246f19015baSClaudiu Manoil 	u32 __iomem *baddr;
247f19015baSClaudiu Manoil 
248f19015baSClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
249f19015baSClaudiu Manoil 		int i = 0;
250f19015baSClaudiu Manoil 
251f19015baSClaudiu Manoil 		baddr = &regs->txic0;
252f19015baSClaudiu Manoil 		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
253f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
254f19015baSClaudiu Manoil 			if (likely(priv->tx_queue[i]->txcoalescing))
255f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->tx_queue[i]->txic);
256f19015baSClaudiu Manoil 		}
257f19015baSClaudiu Manoil 
258f19015baSClaudiu Manoil 		baddr = &regs->rxic0;
259f19015baSClaudiu Manoil 		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
260f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
261f19015baSClaudiu Manoil 			if (likely(priv->rx_queue[i]->rxcoalescing))
262f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
263f19015baSClaudiu Manoil 		}
264f19015baSClaudiu Manoil 	} else {
265f19015baSClaudiu Manoil 		/* Backward compatible case -- even if we enable
266f19015baSClaudiu Manoil 		 * multiple queues, there's only single reg to program
267f19015baSClaudiu Manoil 		 */
268f19015baSClaudiu Manoil 		gfar_write(&regs->txic, 0);
269f19015baSClaudiu Manoil 		if (likely(priv->tx_queue[0]->txcoalescing))
270f19015baSClaudiu Manoil 			gfar_write(&regs->txic, priv->tx_queue[0]->txic);
271f19015baSClaudiu Manoil 
272f19015baSClaudiu Manoil 		gfar_write(&regs->rxic, 0);
273f19015baSClaudiu Manoil 		if (unlikely(priv->rx_queue[0]->rxcoalescing))
274f19015baSClaudiu Manoil 			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
275f19015baSClaudiu Manoil 	}
276f19015baSClaudiu Manoil }
277f19015baSClaudiu Manoil 
278f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv)
279f19015baSClaudiu Manoil {
280f19015baSClaudiu Manoil 	gfar_configure_coalescing(priv, 0xFF, 0xFF);
281f19015baSClaudiu Manoil }
282f19015baSClaudiu Manoil 
283ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev)
284ec21e2ecSJeff Kirsher {
285ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
286ec21e2ecSJeff Kirsher 	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
287ec21e2ecSJeff Kirsher 	unsigned long tx_packets = 0, tx_bytes = 0;
2883a2e16c8SJan Ceuleers 	int i;
289ec21e2ecSJeff Kirsher 
290ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
291ec21e2ecSJeff Kirsher 		rx_packets += priv->rx_queue[i]->stats.rx_packets;
292ec21e2ecSJeff Kirsher 		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
293ec21e2ecSJeff Kirsher 		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
294ec21e2ecSJeff Kirsher 	}
295ec21e2ecSJeff Kirsher 
296ec21e2ecSJeff Kirsher 	dev->stats.rx_packets = rx_packets;
297ec21e2ecSJeff Kirsher 	dev->stats.rx_bytes   = rx_bytes;
298ec21e2ecSJeff Kirsher 	dev->stats.rx_dropped = rx_dropped;
299ec21e2ecSJeff Kirsher 
300ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
301ec21e2ecSJeff Kirsher 		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
302ec21e2ecSJeff Kirsher 		tx_packets += priv->tx_queue[i]->stats.tx_packets;
303ec21e2ecSJeff Kirsher 	}
304ec21e2ecSJeff Kirsher 
305ec21e2ecSJeff Kirsher 	dev->stats.tx_bytes   = tx_bytes;
306ec21e2ecSJeff Kirsher 	dev->stats.tx_packets = tx_packets;
307ec21e2ecSJeff Kirsher 
308ec21e2ecSJeff Kirsher 	return &dev->stats;
309ec21e2ecSJeff Kirsher }
310ec21e2ecSJeff Kirsher 
311*7d993c5fSArseny Solokha /* Set the appropriate hash bit for the given addr */
312*7d993c5fSArseny Solokha /* The algorithm works like so:
313*7d993c5fSArseny Solokha  * 1) Take the Destination Address (ie the multicast address), and
314*7d993c5fSArseny Solokha  * do a CRC on it (little endian), and reverse the bits of the
315*7d993c5fSArseny Solokha  * result.
316*7d993c5fSArseny Solokha  * 2) Use the 8 most significant bits as a hash into a 256-entry
317*7d993c5fSArseny Solokha  * table.  The table is controlled through 8 32-bit registers:
318*7d993c5fSArseny Solokha  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
319*7d993c5fSArseny Solokha  * gaddr7.  This means that the 3 most significant bits in the
320*7d993c5fSArseny Solokha  * hash index which gaddr register to use, and the 5 other bits
321*7d993c5fSArseny Solokha  * indicate which bit (assuming an IBM numbering scheme, which
322*7d993c5fSArseny Solokha  * for PowerPC (tm) is usually the case) in the register holds
323*7d993c5fSArseny Solokha  * the entry.
324*7d993c5fSArseny Solokha  */
325*7d993c5fSArseny Solokha static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
326*7d993c5fSArseny Solokha {
327*7d993c5fSArseny Solokha 	u32 tempval;
328*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(dev);
329*7d993c5fSArseny Solokha 	u32 result = ether_crc(ETH_ALEN, addr);
330*7d993c5fSArseny Solokha 	int width = priv->hash_width;
331*7d993c5fSArseny Solokha 	u8 whichbit = (result >> (32 - width)) & 0x1f;
332*7d993c5fSArseny Solokha 	u8 whichreg = result >> (32 - width + 5);
333*7d993c5fSArseny Solokha 	u32 value = (1 << (31-whichbit));
334*7d993c5fSArseny Solokha 
335*7d993c5fSArseny Solokha 	tempval = gfar_read(priv->hash_regs[whichreg]);
336*7d993c5fSArseny Solokha 	tempval |= value;
337*7d993c5fSArseny Solokha 	gfar_write(priv->hash_regs[whichreg], tempval);
338*7d993c5fSArseny Solokha }
339*7d993c5fSArseny Solokha 
340*7d993c5fSArseny Solokha /* There are multiple MAC Address register pairs on some controllers
341*7d993c5fSArseny Solokha  * This function sets the numth pair to a given address
342*7d993c5fSArseny Solokha  */
343*7d993c5fSArseny Solokha static void gfar_set_mac_for_addr(struct net_device *dev, int num,
344*7d993c5fSArseny Solokha 				  const u8 *addr)
345*7d993c5fSArseny Solokha {
346*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(dev);
347*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
348*7d993c5fSArseny Solokha 	u32 tempval;
349*7d993c5fSArseny Solokha 	u32 __iomem *macptr = &regs->macstnaddr1;
350*7d993c5fSArseny Solokha 
351*7d993c5fSArseny Solokha 	macptr += num*2;
352*7d993c5fSArseny Solokha 
353*7d993c5fSArseny Solokha 	/* For a station address of 0x12345678ABCD in transmission
354*7d993c5fSArseny Solokha 	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
355*7d993c5fSArseny Solokha 	 * MACnADDR2 is set to 0x34120000.
356*7d993c5fSArseny Solokha 	 */
357*7d993c5fSArseny Solokha 	tempval = (addr[5] << 24) | (addr[4] << 16) |
358*7d993c5fSArseny Solokha 		  (addr[3] << 8)  |  addr[2];
359*7d993c5fSArseny Solokha 
360*7d993c5fSArseny Solokha 	gfar_write(macptr, tempval);
361*7d993c5fSArseny Solokha 
362*7d993c5fSArseny Solokha 	tempval = (addr[1] << 24) | (addr[0] << 16);
363*7d993c5fSArseny Solokha 
364*7d993c5fSArseny Solokha 	gfar_write(macptr+1, tempval);
365*7d993c5fSArseny Solokha }
366*7d993c5fSArseny Solokha 
3673d23a05cSClaudiu Manoil static int gfar_set_mac_addr(struct net_device *dev, void *p)
3683d23a05cSClaudiu Manoil {
3693d23a05cSClaudiu Manoil 	eth_mac_addr(dev, p);
3703d23a05cSClaudiu Manoil 
3713d23a05cSClaudiu Manoil 	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
3723d23a05cSClaudiu Manoil 
3733d23a05cSClaudiu Manoil 	return 0;
3743d23a05cSClaudiu Manoil }
3753d23a05cSClaudiu Manoil 
376efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv)
377efeddce7SClaudiu Manoil {
378efeddce7SClaudiu Manoil 	int i;
379efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
380efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
381efeddce7SClaudiu Manoil 		/* Clear IEVENT */
382efeddce7SClaudiu Manoil 		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
383efeddce7SClaudiu Manoil 
384efeddce7SClaudiu Manoil 		/* Initialize IMASK */
385efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
386efeddce7SClaudiu Manoil 	}
387efeddce7SClaudiu Manoil }
388efeddce7SClaudiu Manoil 
389efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv)
390efeddce7SClaudiu Manoil {
391efeddce7SClaudiu Manoil 	int i;
392efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
393efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
394efeddce7SClaudiu Manoil 		/* Unmask the interrupts we look for */
395efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_DEFAULT);
396efeddce7SClaudiu Manoil 	}
397efeddce7SClaudiu Manoil }
398efeddce7SClaudiu Manoil 
39920862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv)
40020862788SClaudiu Manoil {
40120862788SClaudiu Manoil 	int i;
40220862788SClaudiu Manoil 
40320862788SClaudiu Manoil 	for (i = 0; i < priv->num_tx_queues; i++) {
40420862788SClaudiu Manoil 		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
40520862788SClaudiu Manoil 					    GFP_KERNEL);
40620862788SClaudiu Manoil 		if (!priv->tx_queue[i])
40720862788SClaudiu Manoil 			return -ENOMEM;
40820862788SClaudiu Manoil 
40920862788SClaudiu Manoil 		priv->tx_queue[i]->tx_skbuff = NULL;
41020862788SClaudiu Manoil 		priv->tx_queue[i]->qindex = i;
41120862788SClaudiu Manoil 		priv->tx_queue[i]->dev = priv->ndev;
41220862788SClaudiu Manoil 		spin_lock_init(&(priv->tx_queue[i]->txlock));
41320862788SClaudiu Manoil 	}
41420862788SClaudiu Manoil 	return 0;
41520862788SClaudiu Manoil }
41620862788SClaudiu Manoil 
41720862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv)
41820862788SClaudiu Manoil {
41920862788SClaudiu Manoil 	int i;
42020862788SClaudiu Manoil 
42120862788SClaudiu Manoil 	for (i = 0; i < priv->num_rx_queues; i++) {
42220862788SClaudiu Manoil 		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
42320862788SClaudiu Manoil 					    GFP_KERNEL);
42420862788SClaudiu Manoil 		if (!priv->rx_queue[i])
42520862788SClaudiu Manoil 			return -ENOMEM;
42620862788SClaudiu Manoil 
42720862788SClaudiu Manoil 		priv->rx_queue[i]->qindex = i;
428f23223f1SClaudiu Manoil 		priv->rx_queue[i]->ndev = priv->ndev;
42920862788SClaudiu Manoil 	}
43020862788SClaudiu Manoil 	return 0;
43120862788SClaudiu Manoil }
43220862788SClaudiu Manoil 
43320862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv)
434ec21e2ecSJeff Kirsher {
4353a2e16c8SJan Ceuleers 	int i;
436ec21e2ecSJeff Kirsher 
437ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
438ec21e2ecSJeff Kirsher 		kfree(priv->tx_queue[i]);
439ec21e2ecSJeff Kirsher }
440ec21e2ecSJeff Kirsher 
44120862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv)
442ec21e2ecSJeff Kirsher {
4433a2e16c8SJan Ceuleers 	int i;
444ec21e2ecSJeff Kirsher 
445ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
446ec21e2ecSJeff Kirsher 		kfree(priv->rx_queue[i]);
447ec21e2ecSJeff Kirsher }
448ec21e2ecSJeff Kirsher 
449ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv)
450ec21e2ecSJeff Kirsher {
4513a2e16c8SJan Ceuleers 	int i;
452ec21e2ecSJeff Kirsher 
453ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
454ec21e2ecSJeff Kirsher 		if (priv->gfargrp[i].regs)
455ec21e2ecSJeff Kirsher 			iounmap(priv->gfargrp[i].regs);
456ec21e2ecSJeff Kirsher }
457ec21e2ecSJeff Kirsher 
458ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv)
459ee873fdaSClaudiu Manoil {
460ee873fdaSClaudiu Manoil 	int i, j;
461ee873fdaSClaudiu Manoil 
462ee873fdaSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++)
463ee873fdaSClaudiu Manoil 		for (j = 0; j < GFAR_NUM_IRQS; j++) {
464ee873fdaSClaudiu Manoil 			kfree(priv->gfargrp[i].irqinfo[j]);
465ee873fdaSClaudiu Manoil 			priv->gfargrp[i].irqinfo[j] = NULL;
466ee873fdaSClaudiu Manoil 		}
467ee873fdaSClaudiu Manoil 
468ee873fdaSClaudiu Manoil 	free_netdev(priv->ndev);
469ee873fdaSClaudiu Manoil }
470ee873fdaSClaudiu Manoil 
471ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv)
472ec21e2ecSJeff Kirsher {
4733a2e16c8SJan Ceuleers 	int i;
474ec21e2ecSJeff Kirsher 
475aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
476aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_rx);
477aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_tx);
478aeb12c5eSClaudiu Manoil 	}
479ec21e2ecSJeff Kirsher }
480ec21e2ecSJeff Kirsher 
481ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv)
482ec21e2ecSJeff Kirsher {
4833a2e16c8SJan Ceuleers 	int i;
484ec21e2ecSJeff Kirsher 
485aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
486aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_rx);
487aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_tx);
488aeb12c5eSClaudiu Manoil 	}
489ec21e2ecSJeff Kirsher }
490ec21e2ecSJeff Kirsher 
491ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np,
492ec21e2ecSJeff Kirsher 			    struct gfar_private *priv, const char *model)
493ec21e2ecSJeff Kirsher {
4945fedcc14SClaudiu Manoil 	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
495ee873fdaSClaudiu Manoil 	int i;
496ee873fdaSClaudiu Manoil 
497ee873fdaSClaudiu Manoil 	for (i = 0; i < GFAR_NUM_IRQS; i++) {
498ee873fdaSClaudiu Manoil 		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
499ee873fdaSClaudiu Manoil 					  GFP_KERNEL);
500ee873fdaSClaudiu Manoil 		if (!grp->irqinfo[i])
501ee873fdaSClaudiu Manoil 			return -ENOMEM;
502ee873fdaSClaudiu Manoil 	}
503ec21e2ecSJeff Kirsher 
5045fedcc14SClaudiu Manoil 	grp->regs = of_iomap(np, 0);
5055fedcc14SClaudiu Manoil 	if (!grp->regs)
506ec21e2ecSJeff Kirsher 		return -ENOMEM;
507ec21e2ecSJeff Kirsher 
508ee873fdaSClaudiu Manoil 	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
509ec21e2ecSJeff Kirsher 
510ec21e2ecSJeff Kirsher 	/* If we aren't the FEC we have multiple interrupts */
511ec21e2ecSJeff Kirsher 	if (model && strcasecmp(model, "FEC")) {
512ee873fdaSClaudiu Manoil 		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
513ee873fdaSClaudiu Manoil 		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
514fea0f665SMark Brown 		if (!gfar_irq(grp, TX)->irq ||
515fea0f665SMark Brown 		    !gfar_irq(grp, RX)->irq ||
516fea0f665SMark Brown 		    !gfar_irq(grp, ER)->irq)
517ec21e2ecSJeff Kirsher 			return -EINVAL;
518ec21e2ecSJeff Kirsher 	}
519ec21e2ecSJeff Kirsher 
5205fedcc14SClaudiu Manoil 	grp->priv = priv;
5215fedcc14SClaudiu Manoil 	spin_lock_init(&grp->grplock);
522ec21e2ecSJeff Kirsher 	if (priv->mode == MQ_MG_MODE) {
52355917641SJingchang Lu 		u32 rxq_mask, txq_mask;
52455917641SJingchang Lu 		int ret;
52555917641SJingchang Lu 
52655917641SJingchang Lu 		grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
52755917641SJingchang Lu 		grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
52855917641SJingchang Lu 
52955917641SJingchang Lu 		ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
53055917641SJingchang Lu 		if (!ret) {
53155917641SJingchang Lu 			grp->rx_bit_map = rxq_mask ?
53255917641SJingchang Lu 			rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
53355917641SJingchang Lu 		}
53455917641SJingchang Lu 
53555917641SJingchang Lu 		ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
53655917641SJingchang Lu 		if (!ret) {
53755917641SJingchang Lu 			grp->tx_bit_map = txq_mask ?
53855917641SJingchang Lu 			txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
53955917641SJingchang Lu 		}
54071ff9e3dSClaudiu Manoil 
54171ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
54271ff9e3dSClaudiu Manoil 			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
54371ff9e3dSClaudiu Manoil 			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
54471ff9e3dSClaudiu Manoil 			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
54571ff9e3dSClaudiu Manoil 		}
546ec21e2ecSJeff Kirsher 	} else {
5475fedcc14SClaudiu Manoil 		grp->rx_bit_map = 0xFF;
5485fedcc14SClaudiu Manoil 		grp->tx_bit_map = 0xFF;
549ec21e2ecSJeff Kirsher 	}
55020862788SClaudiu Manoil 
55120862788SClaudiu Manoil 	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
55220862788SClaudiu Manoil 	 * right to left, so we need to revert the 8 bits to get the q index
55320862788SClaudiu Manoil 	 */
55420862788SClaudiu Manoil 	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
55520862788SClaudiu Manoil 	grp->tx_bit_map = bitrev8(grp->tx_bit_map);
55620862788SClaudiu Manoil 
55720862788SClaudiu Manoil 	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
55820862788SClaudiu Manoil 	 * also assign queues to groups
55920862788SClaudiu Manoil 	 */
56020862788SClaudiu Manoil 	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
56171ff9e3dSClaudiu Manoil 		if (!grp->rx_queue)
56271ff9e3dSClaudiu Manoil 			grp->rx_queue = priv->rx_queue[i];
56320862788SClaudiu Manoil 		grp->num_rx_queues++;
56420862788SClaudiu Manoil 		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
56520862788SClaudiu Manoil 		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
56620862788SClaudiu Manoil 		priv->rx_queue[i]->grp = grp;
56720862788SClaudiu Manoil 	}
56820862788SClaudiu Manoil 
56920862788SClaudiu Manoil 	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
57071ff9e3dSClaudiu Manoil 		if (!grp->tx_queue)
57171ff9e3dSClaudiu Manoil 			grp->tx_queue = priv->tx_queue[i];
57220862788SClaudiu Manoil 		grp->num_tx_queues++;
57320862788SClaudiu Manoil 		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
57420862788SClaudiu Manoil 		priv->tqueue |= (TQUEUE_EN0 >> i);
57520862788SClaudiu Manoil 		priv->tx_queue[i]->grp = grp;
57620862788SClaudiu Manoil 	}
57720862788SClaudiu Manoil 
578ec21e2ecSJeff Kirsher 	priv->num_grps++;
579ec21e2ecSJeff Kirsher 
580ec21e2ecSJeff Kirsher 	return 0;
581ec21e2ecSJeff Kirsher }
582ec21e2ecSJeff Kirsher 
583f50724cdSTobias Waldekranz static int gfar_of_group_count(struct device_node *np)
584f50724cdSTobias Waldekranz {
585f50724cdSTobias Waldekranz 	struct device_node *child;
586f50724cdSTobias Waldekranz 	int num = 0;
587f50724cdSTobias Waldekranz 
588f50724cdSTobias Waldekranz 	for_each_available_child_of_node(np, child)
589bf5849f1SRob Herring 		if (of_node_name_eq(child, "queue-group"))
590f50724cdSTobias Waldekranz 			num++;
591f50724cdSTobias Waldekranz 
592f50724cdSTobias Waldekranz 	return num;
593f50724cdSTobias Waldekranz }
594f50724cdSTobias Waldekranz 
595*7d993c5fSArseny Solokha /* Reads the controller's registers to determine what interface
596*7d993c5fSArseny Solokha  * connects it to the PHY.
597*7d993c5fSArseny Solokha  */
598*7d993c5fSArseny Solokha static phy_interface_t gfar_get_interface(struct net_device *dev)
599*7d993c5fSArseny Solokha {
600*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(dev);
601*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
602*7d993c5fSArseny Solokha 	u32 ecntrl;
603*7d993c5fSArseny Solokha 
604*7d993c5fSArseny Solokha 	ecntrl = gfar_read(&regs->ecntrl);
605*7d993c5fSArseny Solokha 
606*7d993c5fSArseny Solokha 	if (ecntrl & ECNTRL_SGMII_MODE)
607*7d993c5fSArseny Solokha 		return PHY_INTERFACE_MODE_SGMII;
608*7d993c5fSArseny Solokha 
609*7d993c5fSArseny Solokha 	if (ecntrl & ECNTRL_TBI_MODE) {
610*7d993c5fSArseny Solokha 		if (ecntrl & ECNTRL_REDUCED_MODE)
611*7d993c5fSArseny Solokha 			return PHY_INTERFACE_MODE_RTBI;
612*7d993c5fSArseny Solokha 		else
613*7d993c5fSArseny Solokha 			return PHY_INTERFACE_MODE_TBI;
614*7d993c5fSArseny Solokha 	}
615*7d993c5fSArseny Solokha 
616*7d993c5fSArseny Solokha 	if (ecntrl & ECNTRL_REDUCED_MODE) {
617*7d993c5fSArseny Solokha 		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
618*7d993c5fSArseny Solokha 			return PHY_INTERFACE_MODE_RMII;
619*7d993c5fSArseny Solokha 		}
620*7d993c5fSArseny Solokha 		else {
621*7d993c5fSArseny Solokha 			phy_interface_t interface = priv->interface;
622*7d993c5fSArseny Solokha 
623*7d993c5fSArseny Solokha 			/* This isn't autodetected right now, so it must
624*7d993c5fSArseny Solokha 			 * be set by the device tree or platform code.
625*7d993c5fSArseny Solokha 			 */
626*7d993c5fSArseny Solokha 			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
627*7d993c5fSArseny Solokha 				return PHY_INTERFACE_MODE_RGMII_ID;
628*7d993c5fSArseny Solokha 
629*7d993c5fSArseny Solokha 			return PHY_INTERFACE_MODE_RGMII;
630*7d993c5fSArseny Solokha 		}
631*7d993c5fSArseny Solokha 	}
632*7d993c5fSArseny Solokha 
633*7d993c5fSArseny Solokha 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
634*7d993c5fSArseny Solokha 		return PHY_INTERFACE_MODE_GMII;
635*7d993c5fSArseny Solokha 
636*7d993c5fSArseny Solokha 	return PHY_INTERFACE_MODE_MII;
637*7d993c5fSArseny Solokha }
638*7d993c5fSArseny Solokha 
639ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
640ec21e2ecSJeff Kirsher {
641ec21e2ecSJeff Kirsher 	const char *model;
642ec21e2ecSJeff Kirsher 	const char *ctype;
643ec21e2ecSJeff Kirsher 	const void *mac_addr;
644ec21e2ecSJeff Kirsher 	int err = 0, i;
645ec21e2ecSJeff Kirsher 	struct net_device *dev = NULL;
646ec21e2ecSJeff Kirsher 	struct gfar_private *priv = NULL;
647ec21e2ecSJeff Kirsher 	struct device_node *np = ofdev->dev.of_node;
648ec21e2ecSJeff Kirsher 	struct device_node *child = NULL;
64955917641SJingchang Lu 	u32 stash_len = 0;
65055917641SJingchang Lu 	u32 stash_idx = 0;
651ec21e2ecSJeff Kirsher 	unsigned int num_tx_qs, num_rx_qs;
652b338ce27SClaudiu Manoil 	unsigned short mode, poll_mode;
653ec21e2ecSJeff Kirsher 
6544b222ca6SKevin Hao 	if (!np)
655ec21e2ecSJeff Kirsher 		return -ENODEV;
656ec21e2ecSJeff Kirsher 
657b338ce27SClaudiu Manoil 	if (of_device_is_compatible(np, "fsl,etsec2")) {
658b338ce27SClaudiu Manoil 		mode = MQ_MG_MODE;
659b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
660b338ce27SClaudiu Manoil 	} else {
661b338ce27SClaudiu Manoil 		mode = SQ_SG_MODE;
662b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
663b338ce27SClaudiu Manoil 	}
664b338ce27SClaudiu Manoil 
665b338ce27SClaudiu Manoil 	if (mode == SQ_SG_MODE) {
66671ff9e3dSClaudiu Manoil 		num_tx_qs = 1;
66771ff9e3dSClaudiu Manoil 		num_rx_qs = 1;
66871ff9e3dSClaudiu Manoil 	} else { /* MQ_MG_MODE */
669c65d7533SClaudiu Manoil 		/* get the actual number of supported groups */
670f50724cdSTobias Waldekranz 		unsigned int num_grps = gfar_of_group_count(np);
671c65d7533SClaudiu Manoil 
672c65d7533SClaudiu Manoil 		if (num_grps == 0 || num_grps > MAXGROUPS) {
673c65d7533SClaudiu Manoil 			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
674c65d7533SClaudiu Manoil 				num_grps);
675c65d7533SClaudiu Manoil 			pr_err("Cannot do alloc_etherdev, aborting\n");
676c65d7533SClaudiu Manoil 			return -EINVAL;
677c65d7533SClaudiu Manoil 		}
678c65d7533SClaudiu Manoil 
679b338ce27SClaudiu Manoil 		if (poll_mode == GFAR_SQ_POLLING) {
680c65d7533SClaudiu Manoil 			num_tx_qs = num_grps; /* one txq per int group */
681c65d7533SClaudiu Manoil 			num_rx_qs = num_grps; /* one rxq per int group */
68271ff9e3dSClaudiu Manoil 		} else { /* GFAR_MQ_POLLING */
68355917641SJingchang Lu 			u32 tx_queues, rx_queues;
68455917641SJingchang Lu 			int ret;
68555917641SJingchang Lu 
68655917641SJingchang Lu 			/* parse the num of HW tx and rx queues */
68755917641SJingchang Lu 			ret = of_property_read_u32(np, "fsl,num_tx_queues",
68855917641SJingchang Lu 						   &tx_queues);
68955917641SJingchang Lu 			num_tx_qs = ret ? 1 : tx_queues;
69055917641SJingchang Lu 
69155917641SJingchang Lu 			ret = of_property_read_u32(np, "fsl,num_rx_queues",
69255917641SJingchang Lu 						   &rx_queues);
69355917641SJingchang Lu 			num_rx_qs = ret ? 1 : rx_queues;
69471ff9e3dSClaudiu Manoil 		}
69571ff9e3dSClaudiu Manoil 	}
696ec21e2ecSJeff Kirsher 
697ec21e2ecSJeff Kirsher 	if (num_tx_qs > MAX_TX_QS) {
698ec21e2ecSJeff Kirsher 		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
699ec21e2ecSJeff Kirsher 		       num_tx_qs, MAX_TX_QS);
700ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
701ec21e2ecSJeff Kirsher 		return -EINVAL;
702ec21e2ecSJeff Kirsher 	}
703ec21e2ecSJeff Kirsher 
704ec21e2ecSJeff Kirsher 	if (num_rx_qs > MAX_RX_QS) {
705ec21e2ecSJeff Kirsher 		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
706ec21e2ecSJeff Kirsher 		       num_rx_qs, MAX_RX_QS);
707ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
708ec21e2ecSJeff Kirsher 		return -EINVAL;
709ec21e2ecSJeff Kirsher 	}
710ec21e2ecSJeff Kirsher 
711ec21e2ecSJeff Kirsher 	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
712ec21e2ecSJeff Kirsher 	dev = *pdev;
713ec21e2ecSJeff Kirsher 	if (NULL == dev)
714ec21e2ecSJeff Kirsher 		return -ENOMEM;
715ec21e2ecSJeff Kirsher 
716ec21e2ecSJeff Kirsher 	priv = netdev_priv(dev);
717ec21e2ecSJeff Kirsher 	priv->ndev = dev;
718ec21e2ecSJeff Kirsher 
719b338ce27SClaudiu Manoil 	priv->mode = mode;
720b338ce27SClaudiu Manoil 	priv->poll_mode = poll_mode;
721b338ce27SClaudiu Manoil 
722ec21e2ecSJeff Kirsher 	priv->num_tx_queues = num_tx_qs;
723ec21e2ecSJeff Kirsher 	netif_set_real_num_rx_queues(dev, num_rx_qs);
724ec21e2ecSJeff Kirsher 	priv->num_rx_queues = num_rx_qs;
72520862788SClaudiu Manoil 
72620862788SClaudiu Manoil 	err = gfar_alloc_tx_queues(priv);
72720862788SClaudiu Manoil 	if (err)
72820862788SClaudiu Manoil 		goto tx_alloc_failed;
72920862788SClaudiu Manoil 
73020862788SClaudiu Manoil 	err = gfar_alloc_rx_queues(priv);
73120862788SClaudiu Manoil 	if (err)
73220862788SClaudiu Manoil 		goto rx_alloc_failed;
733ec21e2ecSJeff Kirsher 
73455917641SJingchang Lu 	err = of_property_read_string(np, "model", &model);
73555917641SJingchang Lu 	if (err) {
73655917641SJingchang Lu 		pr_err("Device model property missing, aborting\n");
73755917641SJingchang Lu 		goto rx_alloc_failed;
73855917641SJingchang Lu 	}
73955917641SJingchang Lu 
740ec21e2ecSJeff Kirsher 	/* Init Rx queue filer rule set linked list */
741ec21e2ecSJeff Kirsher 	INIT_LIST_HEAD(&priv->rx_list.list);
742ec21e2ecSJeff Kirsher 	priv->rx_list.count = 0;
743ec21e2ecSJeff Kirsher 	mutex_init(&priv->rx_queue_access);
744ec21e2ecSJeff Kirsher 
745ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
746ec21e2ecSJeff Kirsher 		priv->gfargrp[i].regs = NULL;
747ec21e2ecSJeff Kirsher 
748ec21e2ecSJeff Kirsher 	/* Parse and initialize group specific information */
749b338ce27SClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
750f50724cdSTobias Waldekranz 		for_each_available_child_of_node(np, child) {
751bf5849f1SRob Herring 			if (!of_node_name_eq(child, "queue-group"))
752f50724cdSTobias Waldekranz 				continue;
753f50724cdSTobias Waldekranz 
754ec21e2ecSJeff Kirsher 			err = gfar_parse_group(child, priv, model);
755ec21e2ecSJeff Kirsher 			if (err)
756ec21e2ecSJeff Kirsher 				goto err_grp_init;
757ec21e2ecSJeff Kirsher 		}
758b338ce27SClaudiu Manoil 	} else { /* SQ_SG_MODE */
759ec21e2ecSJeff Kirsher 		err = gfar_parse_group(np, priv, model);
760ec21e2ecSJeff Kirsher 		if (err)
761ec21e2ecSJeff Kirsher 			goto err_grp_init;
762ec21e2ecSJeff Kirsher 	}
763ec21e2ecSJeff Kirsher 
7643f8c0f7eSSaurabh Sengar 	if (of_property_read_bool(np, "bd-stash")) {
765ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
766ec21e2ecSJeff Kirsher 		priv->bd_stash_en = 1;
767ec21e2ecSJeff Kirsher 	}
768ec21e2ecSJeff Kirsher 
76955917641SJingchang Lu 	err = of_property_read_u32(np, "rx-stash-len", &stash_len);
770ec21e2ecSJeff Kirsher 
77155917641SJingchang Lu 	if (err == 0)
77255917641SJingchang Lu 		priv->rx_stash_size = stash_len;
773ec21e2ecSJeff Kirsher 
77455917641SJingchang Lu 	err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
775ec21e2ecSJeff Kirsher 
77655917641SJingchang Lu 	if (err == 0)
77755917641SJingchang Lu 		priv->rx_stash_index = stash_idx;
778ec21e2ecSJeff Kirsher 
779ec21e2ecSJeff Kirsher 	if (stash_len || stash_idx)
780ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
781ec21e2ecSJeff Kirsher 
782ec21e2ecSJeff Kirsher 	mac_addr = of_get_mac_address(np);
783bc4598bcSJan Ceuleers 
784a51645f7SPetr Štetiar 	if (!IS_ERR(mac_addr))
7852d2924afSPetr Štetiar 		ether_addr_copy(dev->dev_addr, mac_addr);
786ec21e2ecSJeff Kirsher 
787ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "TSEC"))
78834018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
789ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
790ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
791ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;
792bc4598bcSJan Ceuleers 
793ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "eTSEC"))
79434018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
795ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
796ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
797ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
798ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_CSUM |
799ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_VLAN |
800ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
801ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
8027bff47daSHamish Martin 				     FSL_GIANFAR_DEV_HAS_TIMER |
8037bff47daSHamish Martin 				     FSL_GIANFAR_DEV_HAS_RX_FILER;
804ec21e2ecSJeff Kirsher 
80555917641SJingchang Lu 	err = of_property_read_string(np, "phy-connection-type", &ctype);
806ec21e2ecSJeff Kirsher 
807ec21e2ecSJeff Kirsher 	/* We only care about rgmii-id.  The rest are autodetected */
80855917641SJingchang Lu 	if (err == 0 && !strcmp(ctype, "rgmii-id"))
809ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
810ec21e2ecSJeff Kirsher 	else
811ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_MII;
812ec21e2ecSJeff Kirsher 
81355917641SJingchang Lu 	if (of_find_property(np, "fsl,magic-packet", NULL))
814ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
815ec21e2ecSJeff Kirsher 
8163e905b80SClaudiu Manoil 	if (of_get_property(np, "fsl,wake-on-filer", NULL))
8173e905b80SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER;
8183e905b80SClaudiu Manoil 
819ec21e2ecSJeff Kirsher 	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
820ec21e2ecSJeff Kirsher 
821be403645SFlorian Fainelli 	/* In the case of a fixed PHY, the DT node associated
822be403645SFlorian Fainelli 	 * to the PHY is the Ethernet MAC DT node.
823be403645SFlorian Fainelli 	 */
8246f2c9bd8SUwe Kleine-König 	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
825be403645SFlorian Fainelli 		err = of_phy_register_fixed_link(np);
826be403645SFlorian Fainelli 		if (err)
827be403645SFlorian Fainelli 			goto err_grp_init;
828be403645SFlorian Fainelli 
8296f2c9bd8SUwe Kleine-König 		priv->phy_node = of_node_get(np);
830be403645SFlorian Fainelli 	}
831be403645SFlorian Fainelli 
832ec21e2ecSJeff Kirsher 	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
833ec21e2ecSJeff Kirsher 	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
834ec21e2ecSJeff Kirsher 
835ec21e2ecSJeff Kirsher 	return 0;
836ec21e2ecSJeff Kirsher 
837ec21e2ecSJeff Kirsher err_grp_init:
838ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
83920862788SClaudiu Manoil rx_alloc_failed:
84020862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
84120862788SClaudiu Manoil tx_alloc_failed:
84220862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
843ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
844ec21e2ecSJeff Kirsher 	return err;
845ec21e2ecSJeff Kirsher }
846ec21e2ecSJeff Kirsher 
847ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
848ec21e2ecSJeff Kirsher 				   u32 class)
849ec21e2ecSJeff Kirsher {
850ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
851ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
852ec21e2ecSJeff Kirsher 
853ec21e2ecSJeff Kirsher 	rqfar--;
854ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
855ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
856ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
857ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
858ec21e2ecSJeff Kirsher 
859ec21e2ecSJeff Kirsher 	rqfar--;
860ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
861ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
862ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
863ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
864ec21e2ecSJeff Kirsher 
865ec21e2ecSJeff Kirsher 	rqfar--;
866ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
867ec21e2ecSJeff Kirsher 	rqfpr = class;
868ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
869ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
870ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
871ec21e2ecSJeff Kirsher 
872ec21e2ecSJeff Kirsher 	rqfar--;
873ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
874ec21e2ecSJeff Kirsher 	rqfpr = class;
875ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
876ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
877ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
878ec21e2ecSJeff Kirsher 
879ec21e2ecSJeff Kirsher 	return rqfar;
880ec21e2ecSJeff Kirsher }
881ec21e2ecSJeff Kirsher 
882ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv)
883ec21e2ecSJeff Kirsher {
884ec21e2ecSJeff Kirsher 	int i = 0x0;
885ec21e2ecSJeff Kirsher 	u32 rqfar = MAX_FILER_IDX;
886ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
887ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
888ec21e2ecSJeff Kirsher 
889ec21e2ecSJeff Kirsher 	/* Default rule */
890ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_MATCH;
891ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
892ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
893ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
894ec21e2ecSJeff Kirsher 
895ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
896ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
897ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
898ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
899ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
900ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
901ec21e2ecSJeff Kirsher 
902ec21e2ecSJeff Kirsher 	/* cur_filer_idx indicated the first non-masked rule */
903ec21e2ecSJeff Kirsher 	priv->cur_filer_idx = rqfar;
904ec21e2ecSJeff Kirsher 
905ec21e2ecSJeff Kirsher 	/* Rest are masked rules */
906ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
907ec21e2ecSJeff Kirsher 	for (i = 0; i < rqfar; i++) {
908ec21e2ecSJeff Kirsher 		priv->ftp_rqfcr[i] = rqfcr;
909ec21e2ecSJeff Kirsher 		priv->ftp_rqfpr[i] = rqfpr;
910ec21e2ecSJeff Kirsher 		gfar_write_filer(priv, i, rqfcr, rqfpr);
911ec21e2ecSJeff Kirsher 	}
912ec21e2ecSJeff Kirsher }
913ec21e2ecSJeff Kirsher 
914d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
9152969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv)
916ec21e2ecSJeff Kirsher {
917ec21e2ecSJeff Kirsher 	unsigned int pvr = mfspr(SPRN_PVR);
918ec21e2ecSJeff Kirsher 	unsigned int svr = mfspr(SPRN_SVR);
919ec21e2ecSJeff Kirsher 	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
920ec21e2ecSJeff Kirsher 	unsigned int rev = svr & 0xffff;
921ec21e2ecSJeff Kirsher 
922ec21e2ecSJeff Kirsher 	/* MPC8313 Rev 2.0 and higher; All MPC837x */
923ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
924ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
925ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_74;
926ec21e2ecSJeff Kirsher 
927ec21e2ecSJeff Kirsher 	/* MPC8313 and MPC837x all rev */
928ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0) ||
929ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
930ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_76;
931ec21e2ecSJeff Kirsher 
9322969b1f7SClaudiu Manoil 	/* MPC8313 Rev < 2.0 */
9332969b1f7SClaudiu Manoil 	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
934ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_12;
9352969b1f7SClaudiu Manoil }
9362969b1f7SClaudiu Manoil 
9372969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv)
9382969b1f7SClaudiu Manoil {
9392969b1f7SClaudiu Manoil 	unsigned int svr = mfspr(SPRN_SVR);
9402969b1f7SClaudiu Manoil 
9412969b1f7SClaudiu Manoil 	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
9422969b1f7SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_12;
9437bfc6082SAtsushi Nemoto 	/* P2020/P1010 Rev 1; MPC8548 Rev 2 */
94453fad773SClaudiu Manoil 	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
9457bfc6082SAtsushi Nemoto 	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)) ||
9467bfc6082SAtsushi Nemoto 	    ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) < 0x31)))
94753fad773SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
9482969b1f7SClaudiu Manoil }
949d6ef0bccSClaudiu Manoil #endif
9502969b1f7SClaudiu Manoil 
9512969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv)
9522969b1f7SClaudiu Manoil {
9532969b1f7SClaudiu Manoil 	struct device *dev = &priv->ofdev->dev;
9542969b1f7SClaudiu Manoil 
9552969b1f7SClaudiu Manoil 	/* no plans to fix */
9562969b1f7SClaudiu Manoil 	priv->errata |= GFAR_ERRATA_A002;
9572969b1f7SClaudiu Manoil 
958d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
9592969b1f7SClaudiu Manoil 	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
9602969b1f7SClaudiu Manoil 		__gfar_detect_errata_85xx(priv);
9612969b1f7SClaudiu Manoil 	else /* non-mpc85xx parts, i.e. e300 core based */
9622969b1f7SClaudiu Manoil 		__gfar_detect_errata_83xx(priv);
963d6ef0bccSClaudiu Manoil #endif
964ec21e2ecSJeff Kirsher 
965ec21e2ecSJeff Kirsher 	if (priv->errata)
966ec21e2ecSJeff Kirsher 		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
967ec21e2ecSJeff Kirsher 			 priv->errata);
968ec21e2ecSJeff Kirsher }
969ec21e2ecSJeff Kirsher 
970898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv)
97120862788SClaudiu Manoil {
97220862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
973ec21e2ecSJeff Kirsher 
974ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
975ec21e2ecSJeff Kirsher 		priv->extended_hash = 1;
976ec21e2ecSJeff Kirsher 		priv->hash_width = 9;
977ec21e2ecSJeff Kirsher 
978ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->igaddr0;
979ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->igaddr1;
980ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->igaddr2;
981ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->igaddr3;
982ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->igaddr4;
983ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->igaddr5;
984ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->igaddr6;
985ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->igaddr7;
986ec21e2ecSJeff Kirsher 		priv->hash_regs[8] = &regs->gaddr0;
987ec21e2ecSJeff Kirsher 		priv->hash_regs[9] = &regs->gaddr1;
988ec21e2ecSJeff Kirsher 		priv->hash_regs[10] = &regs->gaddr2;
989ec21e2ecSJeff Kirsher 		priv->hash_regs[11] = &regs->gaddr3;
990ec21e2ecSJeff Kirsher 		priv->hash_regs[12] = &regs->gaddr4;
991ec21e2ecSJeff Kirsher 		priv->hash_regs[13] = &regs->gaddr5;
992ec21e2ecSJeff Kirsher 		priv->hash_regs[14] = &regs->gaddr6;
993ec21e2ecSJeff Kirsher 		priv->hash_regs[15] = &regs->gaddr7;
994ec21e2ecSJeff Kirsher 
995ec21e2ecSJeff Kirsher 	} else {
996ec21e2ecSJeff Kirsher 		priv->extended_hash = 0;
997ec21e2ecSJeff Kirsher 		priv->hash_width = 8;
998ec21e2ecSJeff Kirsher 
999ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->gaddr0;
1000ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->gaddr1;
1001ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->gaddr2;
1002ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->gaddr3;
1003ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->gaddr4;
1004ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->gaddr5;
1005ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->gaddr6;
1006ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->gaddr7;
1007ec21e2ecSJeff Kirsher 	}
100820862788SClaudiu Manoil }
100920862788SClaudiu Manoil 
1010ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv)
1011ec21e2ecSJeff Kirsher {
1012ec21e2ecSJeff Kirsher 	u32 res;
1013ec21e2ecSJeff Kirsher 
10140977f817SJan Ceuleers 	/* Normaly TSEC should not hang on GRS commands, so we should
1015ec21e2ecSJeff Kirsher 	 * actually wait for IEVENT_GRSC flag.
1016ec21e2ecSJeff Kirsher 	 */
1017ad3660c2SClaudiu Manoil 	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1018ec21e2ecSJeff Kirsher 		return 0;
1019ec21e2ecSJeff Kirsher 
10200977f817SJan Ceuleers 	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1021ec21e2ecSJeff Kirsher 	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1022ec21e2ecSJeff Kirsher 	 * and the Rx can be safely reset.
1023ec21e2ecSJeff Kirsher 	 */
1024ec21e2ecSJeff Kirsher 	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1025ec21e2ecSJeff Kirsher 	res &= 0x7f807f80;
1026ec21e2ecSJeff Kirsher 	if ((res & 0xffff) == (res >> 16))
1027ec21e2ecSJeff Kirsher 		return 1;
1028ec21e2ecSJeff Kirsher 
1029ec21e2ecSJeff Kirsher 	return 0;
1030ec21e2ecSJeff Kirsher }
1031ec21e2ecSJeff Kirsher 
1032ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1033c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv)
1034ec21e2ecSJeff Kirsher {
1035efeddce7SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1036ec21e2ecSJeff Kirsher 	u32 tempval;
1037a4feee89SClaudiu Manoil 	unsigned int timeout;
1038a4feee89SClaudiu Manoil 	int stopped;
1039ec21e2ecSJeff Kirsher 
1040efeddce7SClaudiu Manoil 	gfar_ints_disable(priv);
1041ec21e2ecSJeff Kirsher 
1042a4feee89SClaudiu Manoil 	if (gfar_is_dma_stopped(priv))
1043a4feee89SClaudiu Manoil 		return;
1044a4feee89SClaudiu Manoil 
1045ec21e2ecSJeff Kirsher 	/* Stop the DMA, and wait for it to stop */
1046ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1047ec21e2ecSJeff Kirsher 	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1048ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1049ec21e2ecSJeff Kirsher 
1050a4feee89SClaudiu Manoil retry:
1051a4feee89SClaudiu Manoil 	timeout = 1000;
1052a4feee89SClaudiu Manoil 	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1053a4feee89SClaudiu Manoil 		cpu_relax();
1054a4feee89SClaudiu Manoil 		timeout--;
1055ec21e2ecSJeff Kirsher 	}
1056a4feee89SClaudiu Manoil 
1057a4feee89SClaudiu Manoil 	if (!timeout)
1058a4feee89SClaudiu Manoil 		stopped = gfar_is_dma_stopped(priv);
1059a4feee89SClaudiu Manoil 
1060a4feee89SClaudiu Manoil 	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1061a4feee89SClaudiu Manoil 	    !__gfar_is_rx_idle(priv))
1062a4feee89SClaudiu Manoil 		goto retry;
1063ec21e2ecSJeff Kirsher }
1064ec21e2ecSJeff Kirsher 
1065ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1066c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv)
1067ec21e2ecSJeff Kirsher {
1068ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1069ec21e2ecSJeff Kirsher 	u32 tempval;
1070ec21e2ecSJeff Kirsher 
1071c10650b6SClaudiu Manoil 	/* Dissable the Rx/Tx hw queues */
1072c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, 0);
1073c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, 0);
1074ec21e2ecSJeff Kirsher 
1075c10650b6SClaudiu Manoil 	mdelay(10);
1076c10650b6SClaudiu Manoil 
1077c10650b6SClaudiu Manoil 	gfar_halt_nodisable(priv);
1078c10650b6SClaudiu Manoil 
1079c10650b6SClaudiu Manoil 	/* Disable Rx/Tx DMA */
1080ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg1);
1081ec21e2ecSJeff Kirsher 	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1082ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, tempval);
1083ec21e2ecSJeff Kirsher }
1084ec21e2ecSJeff Kirsher 
1085ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1086ec21e2ecSJeff Kirsher {
1087ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
1088ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(tx_queue->dev);
1089ec21e2ecSJeff Kirsher 	int i, j;
1090ec21e2ecSJeff Kirsher 
1091ec21e2ecSJeff Kirsher 	txbdp = tx_queue->tx_bd_base;
1092ec21e2ecSJeff Kirsher 
1093ec21e2ecSJeff Kirsher 	for (i = 0; i < tx_queue->tx_ring_size; i++) {
1094ec21e2ecSJeff Kirsher 		if (!tx_queue->tx_skbuff[i])
1095ec21e2ecSJeff Kirsher 			continue;
1096ec21e2ecSJeff Kirsher 
1097a7312d58SClaudiu Manoil 		dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
1098a7312d58SClaudiu Manoil 				 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
1099ec21e2ecSJeff Kirsher 		txbdp->lstatus = 0;
1100ec21e2ecSJeff Kirsher 		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1101ec21e2ecSJeff Kirsher 		     j++) {
1102ec21e2ecSJeff Kirsher 			txbdp++;
1103a7312d58SClaudiu Manoil 			dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
1104a7312d58SClaudiu Manoil 				       be16_to_cpu(txbdp->length),
1105a7312d58SClaudiu Manoil 				       DMA_TO_DEVICE);
1106ec21e2ecSJeff Kirsher 		}
1107ec21e2ecSJeff Kirsher 		txbdp++;
1108ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1109ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[i] = NULL;
1110ec21e2ecSJeff Kirsher 	}
1111ec21e2ecSJeff Kirsher 	kfree(tx_queue->tx_skbuff);
11121eb8f7a7SClaudiu Manoil 	tx_queue->tx_skbuff = NULL;
1113ec21e2ecSJeff Kirsher }
1114ec21e2ecSJeff Kirsher 
1115ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1116ec21e2ecSJeff Kirsher {
1117ec21e2ecSJeff Kirsher 	int i;
1118ec21e2ecSJeff Kirsher 
111975354148SClaudiu Manoil 	struct rxbd8 *rxbdp = rx_queue->rx_bd_base;
112075354148SClaudiu Manoil 
112175354148SClaudiu Manoil 	dev_kfree_skb(rx_queue->skb);
1122ec21e2ecSJeff Kirsher 
1123ec21e2ecSJeff Kirsher 	for (i = 0; i < rx_queue->rx_ring_size; i++) {
112475354148SClaudiu Manoil 		struct	gfar_rx_buff *rxb = &rx_queue->rx_buff[i];
112575354148SClaudiu Manoil 
1126ec21e2ecSJeff Kirsher 		rxbdp->lstatus = 0;
1127ec21e2ecSJeff Kirsher 		rxbdp->bufPtr = 0;
1128ec21e2ecSJeff Kirsher 		rxbdp++;
112975354148SClaudiu Manoil 
113075354148SClaudiu Manoil 		if (!rxb->page)
113175354148SClaudiu Manoil 			continue;
113275354148SClaudiu Manoil 
11334af0e5bbSArseny Solokha 		dma_unmap_page(rx_queue->dev, rxb->dma,
113475354148SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
113575354148SClaudiu Manoil 		__free_page(rxb->page);
113675354148SClaudiu Manoil 
113775354148SClaudiu Manoil 		rxb->page = NULL;
1138ec21e2ecSJeff Kirsher 	}
113975354148SClaudiu Manoil 
114075354148SClaudiu Manoil 	kfree(rx_queue->rx_buff);
114175354148SClaudiu Manoil 	rx_queue->rx_buff = NULL;
1142ec21e2ecSJeff Kirsher }
1143ec21e2ecSJeff Kirsher 
1144ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them.
11450977f817SJan Ceuleers  * Then free tx_skbuff and rx_skbuff
11460977f817SJan Ceuleers  */
1147ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv)
1148ec21e2ecSJeff Kirsher {
1149ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
1150ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
1151ec21e2ecSJeff Kirsher 	int i;
1152ec21e2ecSJeff Kirsher 
1153ec21e2ecSJeff Kirsher 	/* Go through all the buffer descriptors and free their data buffers */
1154ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1155d8a0f1b0SPaul Gortmaker 		struct netdev_queue *txq;
1156bc4598bcSJan Ceuleers 
1157ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
1158d8a0f1b0SPaul Gortmaker 		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1159ec21e2ecSJeff Kirsher 		if (tx_queue->tx_skbuff)
1160ec21e2ecSJeff Kirsher 			free_skb_tx_queue(tx_queue);
1161d8a0f1b0SPaul Gortmaker 		netdev_tx_reset_queue(txq);
1162ec21e2ecSJeff Kirsher 	}
1163ec21e2ecSJeff Kirsher 
1164ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1165ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
116675354148SClaudiu Manoil 		if (rx_queue->rx_buff)
1167ec21e2ecSJeff Kirsher 			free_skb_rx_queue(rx_queue);
1168ec21e2ecSJeff Kirsher 	}
1169ec21e2ecSJeff Kirsher 
1170369ec162SClaudiu Manoil 	dma_free_coherent(priv->dev,
1171ec21e2ecSJeff Kirsher 			  sizeof(struct txbd8) * priv->total_tx_ring_size +
1172ec21e2ecSJeff Kirsher 			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
1173ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_base,
1174ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_dma_base);
1175ec21e2ecSJeff Kirsher }
1176ec21e2ecSJeff Kirsher 
1177*7d993c5fSArseny Solokha void stop_gfar(struct net_device *dev)
1178*7d993c5fSArseny Solokha {
1179*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(dev);
1180*7d993c5fSArseny Solokha 
1181*7d993c5fSArseny Solokha 	netif_tx_stop_all_queues(dev);
1182*7d993c5fSArseny Solokha 
1183*7d993c5fSArseny Solokha 	smp_mb__before_atomic();
1184*7d993c5fSArseny Solokha 	set_bit(GFAR_DOWN, &priv->state);
1185*7d993c5fSArseny Solokha 	smp_mb__after_atomic();
1186*7d993c5fSArseny Solokha 
1187*7d993c5fSArseny Solokha 	disable_napi(priv);
1188*7d993c5fSArseny Solokha 
1189*7d993c5fSArseny Solokha 	/* disable ints and gracefully shut down Rx/Tx DMA */
1190*7d993c5fSArseny Solokha 	gfar_halt(priv);
1191*7d993c5fSArseny Solokha 
1192*7d993c5fSArseny Solokha 	phy_stop(dev->phydev);
1193*7d993c5fSArseny Solokha 
1194*7d993c5fSArseny Solokha 	free_skb_resources(priv);
1195*7d993c5fSArseny Solokha }
1196*7d993c5fSArseny Solokha 
1197c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv)
1198ec21e2ecSJeff Kirsher {
1199ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1200ec21e2ecSJeff Kirsher 	u32 tempval;
1201ec21e2ecSJeff Kirsher 	int i = 0;
1202ec21e2ecSJeff Kirsher 
1203c10650b6SClaudiu Manoil 	/* Enable Rx/Tx hw queues */
1204c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, priv->rqueue);
1205c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, priv->tqueue);
1206ec21e2ecSJeff Kirsher 
1207ec21e2ecSJeff Kirsher 	/* Initialize DMACTRL to have WWR and WOP */
1208ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1209ec21e2ecSJeff Kirsher 	tempval |= DMACTRL_INIT_SETTINGS;
1210ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1211ec21e2ecSJeff Kirsher 
1212ec21e2ecSJeff Kirsher 	/* Make sure we aren't stopped */
1213ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1214ec21e2ecSJeff Kirsher 	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1215ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1216ec21e2ecSJeff Kirsher 
1217ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1218ec21e2ecSJeff Kirsher 		regs = priv->gfargrp[i].regs;
1219ec21e2ecSJeff Kirsher 		/* Clear THLT/RHLT, so that the DMA starts polling now */
1220ec21e2ecSJeff Kirsher 		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1221ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1222ec21e2ecSJeff Kirsher 	}
1223ec21e2ecSJeff Kirsher 
1224c10650b6SClaudiu Manoil 	/* Enable Rx/Tx DMA */
1225c10650b6SClaudiu Manoil 	tempval = gfar_read(&regs->maccfg1);
1226c10650b6SClaudiu Manoil 	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1227c10650b6SClaudiu Manoil 	gfar_write(&regs->maccfg1, tempval);
1228c10650b6SClaudiu Manoil 
1229efeddce7SClaudiu Manoil 	gfar_ints_enable(priv);
1230efeddce7SClaudiu Manoil 
1231860e9538SFlorian Westphal 	netif_trans_update(priv->ndev); /* prevent tx timeout */
1232ec21e2ecSJeff Kirsher }
1233ec21e2ecSJeff Kirsher 
1234*7d993c5fSArseny Solokha static bool gfar_new_page(struct gfar_priv_rx_q *rxq, struct gfar_rx_buff *rxb)
123580ec396cSClaudiu Manoil {
1236*7d993c5fSArseny Solokha 	struct page *page;
1237*7d993c5fSArseny Solokha 	dma_addr_t addr;
1238*7d993c5fSArseny Solokha 
1239*7d993c5fSArseny Solokha 	page = dev_alloc_page();
1240*7d993c5fSArseny Solokha 	if (unlikely(!page))
1241*7d993c5fSArseny Solokha 		return false;
1242*7d993c5fSArseny Solokha 
1243*7d993c5fSArseny Solokha 	addr = dma_map_page(rxq->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
1244*7d993c5fSArseny Solokha 	if (unlikely(dma_mapping_error(rxq->dev, addr))) {
1245*7d993c5fSArseny Solokha 		__free_page(page);
1246*7d993c5fSArseny Solokha 
1247*7d993c5fSArseny Solokha 		return false;
124880ec396cSClaudiu Manoil 	}
124980ec396cSClaudiu Manoil 
1250*7d993c5fSArseny Solokha 	rxb->dma = addr;
1251*7d993c5fSArseny Solokha 	rxb->page = page;
1252*7d993c5fSArseny Solokha 	rxb->page_offset = 0;
1253*7d993c5fSArseny Solokha 
1254*7d993c5fSArseny Solokha 	return true;
1255*7d993c5fSArseny Solokha }
1256*7d993c5fSArseny Solokha 
1257*7d993c5fSArseny Solokha static void gfar_rx_alloc_err(struct gfar_priv_rx_q *rx_queue)
1258ec21e2ecSJeff Kirsher {
1259*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(rx_queue->ndev);
1260*7d993c5fSArseny Solokha 	struct gfar_extra_stats *estats = &priv->extra_stats;
1261ec21e2ecSJeff Kirsher 
1262*7d993c5fSArseny Solokha 	netdev_err(rx_queue->ndev, "Can't alloc RX buffers\n");
1263*7d993c5fSArseny Solokha 	atomic64_inc(&estats->rx_alloc_err);
1264ec21e2ecSJeff Kirsher }
1265ec21e2ecSJeff Kirsher 
1266*7d993c5fSArseny Solokha static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue,
1267*7d993c5fSArseny Solokha 				int alloc_cnt)
126880ec396cSClaudiu Manoil {
1269*7d993c5fSArseny Solokha 	struct rxbd8 *bdp;
1270*7d993c5fSArseny Solokha 	struct gfar_rx_buff *rxb;
127180ec396cSClaudiu Manoil 	int i;
127280ec396cSClaudiu Manoil 
1273*7d993c5fSArseny Solokha 	i = rx_queue->next_to_use;
1274*7d993c5fSArseny Solokha 	bdp = &rx_queue->rx_bd_base[i];
1275*7d993c5fSArseny Solokha 	rxb = &rx_queue->rx_buff[i];
1276*7d993c5fSArseny Solokha 
1277*7d993c5fSArseny Solokha 	while (alloc_cnt--) {
1278*7d993c5fSArseny Solokha 		/* try reuse page */
1279*7d993c5fSArseny Solokha 		if (unlikely(!rxb->page)) {
1280*7d993c5fSArseny Solokha 			if (unlikely(!gfar_new_page(rx_queue, rxb))) {
1281*7d993c5fSArseny Solokha 				gfar_rx_alloc_err(rx_queue);
1282*7d993c5fSArseny Solokha 				break;
128380ec396cSClaudiu Manoil 			}
128480ec396cSClaudiu Manoil 		}
128580ec396cSClaudiu Manoil 
1286*7d993c5fSArseny Solokha 		/* Setup the new RxBD */
1287*7d993c5fSArseny Solokha 		gfar_init_rxbdp(rx_queue, bdp,
1288*7d993c5fSArseny Solokha 				rxb->dma + rxb->page_offset + RXBUF_ALIGNMENT);
1289*7d993c5fSArseny Solokha 
1290*7d993c5fSArseny Solokha 		/* Update to the next pointer */
1291*7d993c5fSArseny Solokha 		bdp++;
1292*7d993c5fSArseny Solokha 		rxb++;
1293*7d993c5fSArseny Solokha 
1294*7d993c5fSArseny Solokha 		if (unlikely(++i == rx_queue->rx_ring_size)) {
1295*7d993c5fSArseny Solokha 			i = 0;
1296*7d993c5fSArseny Solokha 			bdp = rx_queue->rx_bd_base;
1297*7d993c5fSArseny Solokha 			rxb = rx_queue->rx_buff;
1298*7d993c5fSArseny Solokha 		}
1299*7d993c5fSArseny Solokha 	}
1300*7d993c5fSArseny Solokha 
1301*7d993c5fSArseny Solokha 	rx_queue->next_to_use = i;
1302*7d993c5fSArseny Solokha 	rx_queue->next_to_alloc = i;
1303*7d993c5fSArseny Solokha }
1304*7d993c5fSArseny Solokha 
1305*7d993c5fSArseny Solokha static void gfar_init_bds(struct net_device *ndev)
130680ec396cSClaudiu Manoil {
1307*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(ndev);
1308*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1309*7d993c5fSArseny Solokha 	struct gfar_priv_tx_q *tx_queue = NULL;
1310*7d993c5fSArseny Solokha 	struct gfar_priv_rx_q *rx_queue = NULL;
1311*7d993c5fSArseny Solokha 	struct txbd8 *txbdp;
1312*7d993c5fSArseny Solokha 	u32 __iomem *rfbptr;
1313*7d993c5fSArseny Solokha 	int i, j;
131480ec396cSClaudiu Manoil 
1315*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_tx_queues; i++) {
1316*7d993c5fSArseny Solokha 		tx_queue = priv->tx_queue[i];
1317*7d993c5fSArseny Solokha 		/* Initialize some variables in our dev structure */
1318*7d993c5fSArseny Solokha 		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
1319*7d993c5fSArseny Solokha 		tx_queue->dirty_tx = tx_queue->tx_bd_base;
1320*7d993c5fSArseny Solokha 		tx_queue->cur_tx = tx_queue->tx_bd_base;
1321*7d993c5fSArseny Solokha 		tx_queue->skb_curtx = 0;
1322*7d993c5fSArseny Solokha 		tx_queue->skb_dirtytx = 0;
1323*7d993c5fSArseny Solokha 
1324*7d993c5fSArseny Solokha 		/* Initialize Transmit Descriptor Ring */
1325*7d993c5fSArseny Solokha 		txbdp = tx_queue->tx_bd_base;
1326*7d993c5fSArseny Solokha 		for (j = 0; j < tx_queue->tx_ring_size; j++) {
1327*7d993c5fSArseny Solokha 			txbdp->lstatus = 0;
1328*7d993c5fSArseny Solokha 			txbdp->bufPtr = 0;
1329*7d993c5fSArseny Solokha 			txbdp++;
1330*7d993c5fSArseny Solokha 		}
1331*7d993c5fSArseny Solokha 
1332*7d993c5fSArseny Solokha 		/* Set the last descriptor in the ring to indicate wrap */
1333*7d993c5fSArseny Solokha 		txbdp--;
1334*7d993c5fSArseny Solokha 		txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
1335*7d993c5fSArseny Solokha 					    TXBD_WRAP);
1336*7d993c5fSArseny Solokha 	}
1337*7d993c5fSArseny Solokha 
1338*7d993c5fSArseny Solokha 	rfbptr = &regs->rfbptr0;
1339*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_rx_queues; i++) {
1340*7d993c5fSArseny Solokha 		rx_queue = priv->rx_queue[i];
1341*7d993c5fSArseny Solokha 
1342*7d993c5fSArseny Solokha 		rx_queue->next_to_clean = 0;
1343*7d993c5fSArseny Solokha 		rx_queue->next_to_use = 0;
1344*7d993c5fSArseny Solokha 		rx_queue->next_to_alloc = 0;
1345*7d993c5fSArseny Solokha 
1346*7d993c5fSArseny Solokha 		/* make sure next_to_clean != next_to_use after this
1347*7d993c5fSArseny Solokha 		 * by leaving at least 1 unused descriptor
1348*7d993c5fSArseny Solokha 		 */
1349*7d993c5fSArseny Solokha 		gfar_alloc_rx_buffs(rx_queue, gfar_rxbd_unused(rx_queue));
1350*7d993c5fSArseny Solokha 
1351*7d993c5fSArseny Solokha 		rx_queue->rfbptr = rfbptr;
1352*7d993c5fSArseny Solokha 		rfbptr += 2;
135380ec396cSClaudiu Manoil 	}
135480ec396cSClaudiu Manoil }
135580ec396cSClaudiu Manoil 
1356*7d993c5fSArseny Solokha static int gfar_alloc_skb_resources(struct net_device *ndev)
1357*7d993c5fSArseny Solokha {
1358*7d993c5fSArseny Solokha 	void *vaddr;
1359*7d993c5fSArseny Solokha 	dma_addr_t addr;
1360*7d993c5fSArseny Solokha 	int i, j;
1361*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(ndev);
1362*7d993c5fSArseny Solokha 	struct device *dev = priv->dev;
1363*7d993c5fSArseny Solokha 	struct gfar_priv_tx_q *tx_queue = NULL;
1364*7d993c5fSArseny Solokha 	struct gfar_priv_rx_q *rx_queue = NULL;
1365*7d993c5fSArseny Solokha 
1366*7d993c5fSArseny Solokha 	priv->total_tx_ring_size = 0;
1367*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_tx_queues; i++)
1368*7d993c5fSArseny Solokha 		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
1369*7d993c5fSArseny Solokha 
1370*7d993c5fSArseny Solokha 	priv->total_rx_ring_size = 0;
1371*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_rx_queues; i++)
1372*7d993c5fSArseny Solokha 		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
1373*7d993c5fSArseny Solokha 
1374*7d993c5fSArseny Solokha 	/* Allocate memory for the buffer descriptors */
1375*7d993c5fSArseny Solokha 	vaddr = dma_alloc_coherent(dev,
1376*7d993c5fSArseny Solokha 				   (priv->total_tx_ring_size *
1377*7d993c5fSArseny Solokha 				    sizeof(struct txbd8)) +
1378*7d993c5fSArseny Solokha 				   (priv->total_rx_ring_size *
1379*7d993c5fSArseny Solokha 				    sizeof(struct rxbd8)),
1380*7d993c5fSArseny Solokha 				   &addr, GFP_KERNEL);
1381*7d993c5fSArseny Solokha 	if (!vaddr)
1382*7d993c5fSArseny Solokha 		return -ENOMEM;
1383*7d993c5fSArseny Solokha 
1384*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_tx_queues; i++) {
1385*7d993c5fSArseny Solokha 		tx_queue = priv->tx_queue[i];
1386*7d993c5fSArseny Solokha 		tx_queue->tx_bd_base = vaddr;
1387*7d993c5fSArseny Solokha 		tx_queue->tx_bd_dma_base = addr;
1388*7d993c5fSArseny Solokha 		tx_queue->dev = ndev;
1389*7d993c5fSArseny Solokha 		/* enet DMA only understands physical addresses */
1390*7d993c5fSArseny Solokha 		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
1391*7d993c5fSArseny Solokha 		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
1392*7d993c5fSArseny Solokha 	}
1393*7d993c5fSArseny Solokha 
1394*7d993c5fSArseny Solokha 	/* Start the rx descriptor ring where the tx ring leaves off */
1395*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_rx_queues; i++) {
1396*7d993c5fSArseny Solokha 		rx_queue = priv->rx_queue[i];
1397*7d993c5fSArseny Solokha 		rx_queue->rx_bd_base = vaddr;
1398*7d993c5fSArseny Solokha 		rx_queue->rx_bd_dma_base = addr;
1399*7d993c5fSArseny Solokha 		rx_queue->ndev = ndev;
1400*7d993c5fSArseny Solokha 		rx_queue->dev = dev;
1401*7d993c5fSArseny Solokha 		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
1402*7d993c5fSArseny Solokha 		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
1403*7d993c5fSArseny Solokha 	}
1404*7d993c5fSArseny Solokha 
1405*7d993c5fSArseny Solokha 	/* Setup the skbuff rings */
1406*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_tx_queues; i++) {
1407*7d993c5fSArseny Solokha 		tx_queue = priv->tx_queue[i];
1408*7d993c5fSArseny Solokha 		tx_queue->tx_skbuff =
1409*7d993c5fSArseny Solokha 			kmalloc_array(tx_queue->tx_ring_size,
1410*7d993c5fSArseny Solokha 				      sizeof(*tx_queue->tx_skbuff),
1411*7d993c5fSArseny Solokha 				      GFP_KERNEL);
1412*7d993c5fSArseny Solokha 		if (!tx_queue->tx_skbuff)
1413*7d993c5fSArseny Solokha 			goto cleanup;
1414*7d993c5fSArseny Solokha 
1415*7d993c5fSArseny Solokha 		for (j = 0; j < tx_queue->tx_ring_size; j++)
1416*7d993c5fSArseny Solokha 			tx_queue->tx_skbuff[j] = NULL;
1417*7d993c5fSArseny Solokha 	}
1418*7d993c5fSArseny Solokha 
1419*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_rx_queues; i++) {
1420*7d993c5fSArseny Solokha 		rx_queue = priv->rx_queue[i];
1421*7d993c5fSArseny Solokha 		rx_queue->rx_buff = kcalloc(rx_queue->rx_ring_size,
1422*7d993c5fSArseny Solokha 					    sizeof(*rx_queue->rx_buff),
1423*7d993c5fSArseny Solokha 					    GFP_KERNEL);
1424*7d993c5fSArseny Solokha 		if (!rx_queue->rx_buff)
1425*7d993c5fSArseny Solokha 			goto cleanup;
1426*7d993c5fSArseny Solokha 	}
1427*7d993c5fSArseny Solokha 
1428*7d993c5fSArseny Solokha 	gfar_init_bds(ndev);
1429*7d993c5fSArseny Solokha 
143080ec396cSClaudiu Manoil 	return 0;
1431*7d993c5fSArseny Solokha 
1432*7d993c5fSArseny Solokha cleanup:
1433*7d993c5fSArseny Solokha 	free_skb_resources(priv);
1434*7d993c5fSArseny Solokha 	return -ENOMEM;
143580ec396cSClaudiu Manoil }
143680ec396cSClaudiu Manoil 
1437ec21e2ecSJeff Kirsher /* Bring the controller up and running */
1438ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev)
1439ec21e2ecSJeff Kirsher {
1440ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
144180ec396cSClaudiu Manoil 	int err;
1442ec21e2ecSJeff Kirsher 
1443a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1444ec21e2ecSJeff Kirsher 
1445ec21e2ecSJeff Kirsher 	err = gfar_alloc_skb_resources(ndev);
1446ec21e2ecSJeff Kirsher 	if (err)
1447ec21e2ecSJeff Kirsher 		return err;
1448ec21e2ecSJeff Kirsher 
1449a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
1450ec21e2ecSJeff Kirsher 
14514e857c58SPeter Zijlstra 	smp_mb__before_atomic();
14520851133bSClaudiu Manoil 	clear_bit(GFAR_DOWN, &priv->state);
14534e857c58SPeter Zijlstra 	smp_mb__after_atomic();
14540851133bSClaudiu Manoil 
14550851133bSClaudiu Manoil 	/* Start Rx/Tx DMA and enable the interrupts */
1456c10650b6SClaudiu Manoil 	gfar_start(priv);
1457ec21e2ecSJeff Kirsher 
14582a4eebf0SClaudiu Manoil 	/* force link state update after mac reset */
14592a4eebf0SClaudiu Manoil 	priv->oldlink = 0;
14602a4eebf0SClaudiu Manoil 	priv->oldspeed = 0;
14612a4eebf0SClaudiu Manoil 	priv->oldduplex = -1;
14622a4eebf0SClaudiu Manoil 
14634c4a6b0eSPhilippe Reynes 	phy_start(ndev->phydev);
1464ec21e2ecSJeff Kirsher 
14650851133bSClaudiu Manoil 	enable_napi(priv);
14660851133bSClaudiu Manoil 
14670851133bSClaudiu Manoil 	netif_tx_wake_all_queues(ndev);
14680851133bSClaudiu Manoil 
1469ec21e2ecSJeff Kirsher 	return 0;
1470ec21e2ecSJeff Kirsher }
1471ec21e2ecSJeff Kirsher 
1472*7d993c5fSArseny Solokha static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
1473*7d993c5fSArseny Solokha {
1474*7d993c5fSArseny Solokha 	struct net_device *ndev = priv->ndev;
1475*7d993c5fSArseny Solokha 	struct phy_device *phydev = ndev->phydev;
1476*7d993c5fSArseny Solokha 	u32 val = 0;
1477*7d993c5fSArseny Solokha 
1478*7d993c5fSArseny Solokha 	if (!phydev->duplex)
1479*7d993c5fSArseny Solokha 		return val;
1480*7d993c5fSArseny Solokha 
1481*7d993c5fSArseny Solokha 	if (!priv->pause_aneg_en) {
1482*7d993c5fSArseny Solokha 		if (priv->tx_pause_en)
1483*7d993c5fSArseny Solokha 			val |= MACCFG1_TX_FLOW;
1484*7d993c5fSArseny Solokha 		if (priv->rx_pause_en)
1485*7d993c5fSArseny Solokha 			val |= MACCFG1_RX_FLOW;
1486*7d993c5fSArseny Solokha 	} else {
1487*7d993c5fSArseny Solokha 		u16 lcl_adv, rmt_adv;
1488*7d993c5fSArseny Solokha 		u8 flowctrl;
1489*7d993c5fSArseny Solokha 		/* get link partner capabilities */
1490*7d993c5fSArseny Solokha 		rmt_adv = 0;
1491*7d993c5fSArseny Solokha 		if (phydev->pause)
1492*7d993c5fSArseny Solokha 			rmt_adv = LPA_PAUSE_CAP;
1493*7d993c5fSArseny Solokha 		if (phydev->asym_pause)
1494*7d993c5fSArseny Solokha 			rmt_adv |= LPA_PAUSE_ASYM;
1495*7d993c5fSArseny Solokha 
1496*7d993c5fSArseny Solokha 		lcl_adv = linkmode_adv_to_lcl_adv_t(phydev->advertising);
1497*7d993c5fSArseny Solokha 		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
1498*7d993c5fSArseny Solokha 		if (flowctrl & FLOW_CTRL_TX)
1499*7d993c5fSArseny Solokha 			val |= MACCFG1_TX_FLOW;
1500*7d993c5fSArseny Solokha 		if (flowctrl & FLOW_CTRL_RX)
1501*7d993c5fSArseny Solokha 			val |= MACCFG1_RX_FLOW;
1502*7d993c5fSArseny Solokha 	}
1503*7d993c5fSArseny Solokha 
1504*7d993c5fSArseny Solokha 	return val;
1505*7d993c5fSArseny Solokha }
1506*7d993c5fSArseny Solokha 
1507*7d993c5fSArseny Solokha static noinline void gfar_update_link_state(struct gfar_private *priv)
1508*7d993c5fSArseny Solokha {
1509*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1510*7d993c5fSArseny Solokha 	struct net_device *ndev = priv->ndev;
1511*7d993c5fSArseny Solokha 	struct phy_device *phydev = ndev->phydev;
1512*7d993c5fSArseny Solokha 	struct gfar_priv_rx_q *rx_queue = NULL;
1513*7d993c5fSArseny Solokha 	int i;
1514*7d993c5fSArseny Solokha 
1515*7d993c5fSArseny Solokha 	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
1516*7d993c5fSArseny Solokha 		return;
1517*7d993c5fSArseny Solokha 
1518*7d993c5fSArseny Solokha 	if (phydev->link) {
1519*7d993c5fSArseny Solokha 		u32 tempval1 = gfar_read(&regs->maccfg1);
1520*7d993c5fSArseny Solokha 		u32 tempval = gfar_read(&regs->maccfg2);
1521*7d993c5fSArseny Solokha 		u32 ecntrl = gfar_read(&regs->ecntrl);
1522*7d993c5fSArseny Solokha 		u32 tx_flow_oldval = (tempval1 & MACCFG1_TX_FLOW);
1523*7d993c5fSArseny Solokha 
1524*7d993c5fSArseny Solokha 		if (phydev->duplex != priv->oldduplex) {
1525*7d993c5fSArseny Solokha 			if (!(phydev->duplex))
1526*7d993c5fSArseny Solokha 				tempval &= ~(MACCFG2_FULL_DUPLEX);
1527*7d993c5fSArseny Solokha 			else
1528*7d993c5fSArseny Solokha 				tempval |= MACCFG2_FULL_DUPLEX;
1529*7d993c5fSArseny Solokha 
1530*7d993c5fSArseny Solokha 			priv->oldduplex = phydev->duplex;
1531*7d993c5fSArseny Solokha 		}
1532*7d993c5fSArseny Solokha 
1533*7d993c5fSArseny Solokha 		if (phydev->speed != priv->oldspeed) {
1534*7d993c5fSArseny Solokha 			switch (phydev->speed) {
1535*7d993c5fSArseny Solokha 			case 1000:
1536*7d993c5fSArseny Solokha 				tempval =
1537*7d993c5fSArseny Solokha 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
1538*7d993c5fSArseny Solokha 
1539*7d993c5fSArseny Solokha 				ecntrl &= ~(ECNTRL_R100);
1540*7d993c5fSArseny Solokha 				break;
1541*7d993c5fSArseny Solokha 			case 100:
1542*7d993c5fSArseny Solokha 			case 10:
1543*7d993c5fSArseny Solokha 				tempval =
1544*7d993c5fSArseny Solokha 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
1545*7d993c5fSArseny Solokha 
1546*7d993c5fSArseny Solokha 				/* Reduced mode distinguishes
1547*7d993c5fSArseny Solokha 				 * between 10 and 100
15480977f817SJan Ceuleers 				 */
1549*7d993c5fSArseny Solokha 				if (phydev->speed == SPEED_100)
1550*7d993c5fSArseny Solokha 					ecntrl |= ECNTRL_R100;
1551*7d993c5fSArseny Solokha 				else
1552*7d993c5fSArseny Solokha 					ecntrl &= ~(ECNTRL_R100);
1553*7d993c5fSArseny Solokha 				break;
1554*7d993c5fSArseny Solokha 			default:
1555*7d993c5fSArseny Solokha 				netif_warn(priv, link, priv->ndev,
1556*7d993c5fSArseny Solokha 					   "Ack!  Speed (%d) is not 10/100/1000!\n",
1557*7d993c5fSArseny Solokha 					   phydev->speed);
1558*7d993c5fSArseny Solokha 				break;
1559*7d993c5fSArseny Solokha 			}
1560*7d993c5fSArseny Solokha 
1561*7d993c5fSArseny Solokha 			priv->oldspeed = phydev->speed;
1562*7d993c5fSArseny Solokha 		}
1563*7d993c5fSArseny Solokha 
1564*7d993c5fSArseny Solokha 		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
1565*7d993c5fSArseny Solokha 		tempval1 |= gfar_get_flowctrl_cfg(priv);
1566*7d993c5fSArseny Solokha 
1567*7d993c5fSArseny Solokha 		/* Turn last free buffer recording on */
1568*7d993c5fSArseny Solokha 		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
1569*7d993c5fSArseny Solokha 			for (i = 0; i < priv->num_rx_queues; i++) {
1570*7d993c5fSArseny Solokha 				u32 bdp_dma;
1571*7d993c5fSArseny Solokha 
1572*7d993c5fSArseny Solokha 				rx_queue = priv->rx_queue[i];
1573*7d993c5fSArseny Solokha 				bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);
1574*7d993c5fSArseny Solokha 				gfar_write(rx_queue->rfbptr, bdp_dma);
1575*7d993c5fSArseny Solokha 			}
1576*7d993c5fSArseny Solokha 
1577*7d993c5fSArseny Solokha 			priv->tx_actual_en = 1;
1578*7d993c5fSArseny Solokha 		}
1579*7d993c5fSArseny Solokha 
1580*7d993c5fSArseny Solokha 		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
1581*7d993c5fSArseny Solokha 			priv->tx_actual_en = 0;
1582*7d993c5fSArseny Solokha 
1583*7d993c5fSArseny Solokha 		gfar_write(&regs->maccfg1, tempval1);
1584*7d993c5fSArseny Solokha 		gfar_write(&regs->maccfg2, tempval);
1585*7d993c5fSArseny Solokha 		gfar_write(&regs->ecntrl, ecntrl);
1586*7d993c5fSArseny Solokha 
1587*7d993c5fSArseny Solokha 		if (!priv->oldlink)
1588*7d993c5fSArseny Solokha 			priv->oldlink = 1;
1589*7d993c5fSArseny Solokha 
1590*7d993c5fSArseny Solokha 	} else if (priv->oldlink) {
1591*7d993c5fSArseny Solokha 		priv->oldlink = 0;
1592*7d993c5fSArseny Solokha 		priv->oldspeed = 0;
1593*7d993c5fSArseny Solokha 		priv->oldduplex = -1;
1594*7d993c5fSArseny Solokha 	}
1595*7d993c5fSArseny Solokha 
1596*7d993c5fSArseny Solokha 	if (netif_msg_link(priv))
1597*7d993c5fSArseny Solokha 		phy_print_status(phydev);
1598*7d993c5fSArseny Solokha }
1599*7d993c5fSArseny Solokha 
1600*7d993c5fSArseny Solokha /* Called every time the controller might need to be made
1601*7d993c5fSArseny Solokha  * aware of new link state.  The PHY code conveys this
1602*7d993c5fSArseny Solokha  * information through variables in the phydev structure, and this
1603*7d993c5fSArseny Solokha  * function converts those variables into the appropriate
1604*7d993c5fSArseny Solokha  * register values, and can bring down the device if needed.
1605*7d993c5fSArseny Solokha  */
1606*7d993c5fSArseny Solokha static void adjust_link(struct net_device *dev)
1607ec21e2ecSJeff Kirsher {
1608ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1609*7d993c5fSArseny Solokha 	struct phy_device *phydev = dev->phydev;
1610ec21e2ecSJeff Kirsher 
1611*7d993c5fSArseny Solokha 	if (unlikely(phydev->link != priv->oldlink ||
1612*7d993c5fSArseny Solokha 		     (phydev->link && (phydev->duplex != priv->oldduplex ||
1613*7d993c5fSArseny Solokha 				       phydev->speed != priv->oldspeed))))
1614*7d993c5fSArseny Solokha 		gfar_update_link_state(priv);
1615*7d993c5fSArseny Solokha }
1616ec21e2ecSJeff Kirsher 
1617*7d993c5fSArseny Solokha /* Initialize TBI PHY interface for communicating with the
1618*7d993c5fSArseny Solokha  * SERDES lynx PHY on the chip.  We communicate with this PHY
1619*7d993c5fSArseny Solokha  * through the MDIO bus on each controller, treating it as a
1620*7d993c5fSArseny Solokha  * "normal" PHY at the address found in the TBIPA register.  We assume
1621*7d993c5fSArseny Solokha  * that the TBIPA register is valid.  Either the MDIO bus code will set
1622*7d993c5fSArseny Solokha  * it to a value that doesn't conflict with other PHYs on the bus, or the
1623*7d993c5fSArseny Solokha  * value doesn't matter, as there are no other PHYs on the bus.
1624*7d993c5fSArseny Solokha  */
1625*7d993c5fSArseny Solokha static void gfar_configure_serdes(struct net_device *dev)
1626*7d993c5fSArseny Solokha {
1627*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(dev);
1628*7d993c5fSArseny Solokha 	struct phy_device *tbiphy;
162980ec396cSClaudiu Manoil 
1630*7d993c5fSArseny Solokha 	if (!priv->tbi_node) {
1631*7d993c5fSArseny Solokha 		dev_warn(&dev->dev, "error: SGMII mode requires that the "
1632*7d993c5fSArseny Solokha 				    "device tree specify a tbi-handle\n");
1633*7d993c5fSArseny Solokha 		return;
1634*7d993c5fSArseny Solokha 	}
1635ec21e2ecSJeff Kirsher 
1636*7d993c5fSArseny Solokha 	tbiphy = of_phy_find_device(priv->tbi_node);
1637*7d993c5fSArseny Solokha 	if (!tbiphy) {
1638*7d993c5fSArseny Solokha 		dev_err(&dev->dev, "error: Could not get TBI device\n");
1639*7d993c5fSArseny Solokha 		return;
1640*7d993c5fSArseny Solokha 	}
1641*7d993c5fSArseny Solokha 
1642*7d993c5fSArseny Solokha 	/* If the link is already up, we must already be ok, and don't need to
1643*7d993c5fSArseny Solokha 	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
1644*7d993c5fSArseny Solokha 	 * everything for us?  Resetting it takes the link down and requires
1645*7d993c5fSArseny Solokha 	 * several seconds for it to come back.
1646*7d993c5fSArseny Solokha 	 */
1647*7d993c5fSArseny Solokha 	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) {
1648*7d993c5fSArseny Solokha 		put_device(&tbiphy->mdio.dev);
1649*7d993c5fSArseny Solokha 		return;
1650*7d993c5fSArseny Solokha 	}
1651*7d993c5fSArseny Solokha 
1652*7d993c5fSArseny Solokha 	/* Single clk mode, mii mode off(for serdes communication) */
1653*7d993c5fSArseny Solokha 	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
1654*7d993c5fSArseny Solokha 
1655*7d993c5fSArseny Solokha 	phy_write(tbiphy, MII_ADVERTISE,
1656*7d993c5fSArseny Solokha 		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1657*7d993c5fSArseny Solokha 		  ADVERTISE_1000XPSE_ASYM);
1658*7d993c5fSArseny Solokha 
1659*7d993c5fSArseny Solokha 	phy_write(tbiphy, MII_BMCR,
1660*7d993c5fSArseny Solokha 		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1661*7d993c5fSArseny Solokha 		  BMCR_SPEED1000);
1662*7d993c5fSArseny Solokha 
1663*7d993c5fSArseny Solokha 	put_device(&tbiphy->mdio.dev);
1664*7d993c5fSArseny Solokha }
1665*7d993c5fSArseny Solokha 
1666*7d993c5fSArseny Solokha /* Initializes driver's PHY state, and attaches to the PHY.
1667*7d993c5fSArseny Solokha  * Returns 0 on success.
1668*7d993c5fSArseny Solokha  */
1669*7d993c5fSArseny Solokha static int init_phy(struct net_device *dev)
1670*7d993c5fSArseny Solokha {
1671*7d993c5fSArseny Solokha 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1672*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(dev);
1673*7d993c5fSArseny Solokha 	phy_interface_t interface;
1674*7d993c5fSArseny Solokha 	struct phy_device *phydev;
1675*7d993c5fSArseny Solokha 	struct ethtool_eee edata;
1676*7d993c5fSArseny Solokha 
1677*7d993c5fSArseny Solokha 	linkmode_set_bit_array(phy_10_100_features_array,
1678*7d993c5fSArseny Solokha 			       ARRAY_SIZE(phy_10_100_features_array),
1679*7d993c5fSArseny Solokha 			       mask);
1680*7d993c5fSArseny Solokha 	linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, mask);
1681*7d993c5fSArseny Solokha 	linkmode_set_bit(ETHTOOL_LINK_MODE_MII_BIT, mask);
1682*7d993c5fSArseny Solokha 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1683*7d993c5fSArseny Solokha 		linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT, mask);
1684*7d993c5fSArseny Solokha 
1685*7d993c5fSArseny Solokha 	priv->oldlink = 0;
1686*7d993c5fSArseny Solokha 	priv->oldspeed = 0;
1687*7d993c5fSArseny Solokha 	priv->oldduplex = -1;
1688*7d993c5fSArseny Solokha 
1689*7d993c5fSArseny Solokha 	interface = gfar_get_interface(dev);
1690*7d993c5fSArseny Solokha 
1691*7d993c5fSArseny Solokha 	phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1692*7d993c5fSArseny Solokha 				interface);
1693*7d993c5fSArseny Solokha 	if (!phydev) {
1694*7d993c5fSArseny Solokha 		dev_err(&dev->dev, "could not attach to PHY\n");
1695*7d993c5fSArseny Solokha 		return -ENODEV;
1696*7d993c5fSArseny Solokha 	}
1697*7d993c5fSArseny Solokha 
1698*7d993c5fSArseny Solokha 	if (interface == PHY_INTERFACE_MODE_SGMII)
1699*7d993c5fSArseny Solokha 		gfar_configure_serdes(dev);
1700*7d993c5fSArseny Solokha 
1701*7d993c5fSArseny Solokha 	/* Remove any features not supported by the controller */
1702*7d993c5fSArseny Solokha 	linkmode_and(phydev->supported, phydev->supported, mask);
1703*7d993c5fSArseny Solokha 	linkmode_copy(phydev->advertising, phydev->supported);
1704*7d993c5fSArseny Solokha 
1705*7d993c5fSArseny Solokha 	/* Add support for flow control */
1706*7d993c5fSArseny Solokha 	phy_support_asym_pause(phydev);
1707*7d993c5fSArseny Solokha 
1708*7d993c5fSArseny Solokha 	/* disable EEE autoneg, EEE not supported by eTSEC */
1709*7d993c5fSArseny Solokha 	memset(&edata, 0, sizeof(struct ethtool_eee));
1710*7d993c5fSArseny Solokha 	phy_ethtool_set_eee(phydev, &edata);
1711*7d993c5fSArseny Solokha 
1712*7d993c5fSArseny Solokha 	return 0;
1713ec21e2ecSJeff Kirsher }
1714ec21e2ecSJeff Kirsher 
1715ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
1716ec21e2ecSJeff Kirsher {
1717d58ff351SJohannes Berg 	struct txfcb *fcb = skb_push(skb, GMAC_FCB_LEN);
1718ec21e2ecSJeff Kirsher 
1719ec21e2ecSJeff Kirsher 	memset(fcb, 0, GMAC_FCB_LEN);
1720ec21e2ecSJeff Kirsher 
1721ec21e2ecSJeff Kirsher 	return fcb;
1722ec21e2ecSJeff Kirsher }
1723ec21e2ecSJeff Kirsher 
17249c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
17259c4886e5SManfred Rudigier 				    int fcb_length)
1726ec21e2ecSJeff Kirsher {
1727ec21e2ecSJeff Kirsher 	/* If we're here, it's a IP packet with a TCP or UDP
1728ec21e2ecSJeff Kirsher 	 * payload.  We set it to checksum, using a pseudo-header
1729ec21e2ecSJeff Kirsher 	 * we provide
1730ec21e2ecSJeff Kirsher 	 */
17313a2e16c8SJan Ceuleers 	u8 flags = TXFCB_DEFAULT;
1732ec21e2ecSJeff Kirsher 
17330977f817SJan Ceuleers 	/* Tell the controller what the protocol is
17340977f817SJan Ceuleers 	 * And provide the already calculated phcs
17350977f817SJan Ceuleers 	 */
1736ec21e2ecSJeff Kirsher 	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
1737ec21e2ecSJeff Kirsher 		flags |= TXFCB_UDP;
173826eb9374SClaudiu Manoil 		fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
1739ec21e2ecSJeff Kirsher 	} else
174026eb9374SClaudiu Manoil 		fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
1741ec21e2ecSJeff Kirsher 
1742ec21e2ecSJeff Kirsher 	/* l3os is the distance between the start of the
1743ec21e2ecSJeff Kirsher 	 * frame (skb->data) and the start of the IP hdr.
1744ec21e2ecSJeff Kirsher 	 * l4os is the distance between the start of the
17450977f817SJan Ceuleers 	 * l3 hdr and the l4 hdr
17460977f817SJan Ceuleers 	 */
174726eb9374SClaudiu Manoil 	fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
1748ec21e2ecSJeff Kirsher 	fcb->l4os = skb_network_header_len(skb);
1749ec21e2ecSJeff Kirsher 
1750ec21e2ecSJeff Kirsher 	fcb->flags = flags;
1751ec21e2ecSJeff Kirsher }
1752ec21e2ecSJeff Kirsher 
1753278af574SArnd Bergmann static inline void gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
1754ec21e2ecSJeff Kirsher {
1755ec21e2ecSJeff Kirsher 	fcb->flags |= TXFCB_VLN;
175626eb9374SClaudiu Manoil 	fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
1757ec21e2ecSJeff Kirsher }
1758ec21e2ecSJeff Kirsher 
1759ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
1760ec21e2ecSJeff Kirsher 				      struct txbd8 *base, int ring_size)
1761ec21e2ecSJeff Kirsher {
1762ec21e2ecSJeff Kirsher 	struct txbd8 *new_bd = bdp + stride;
1763ec21e2ecSJeff Kirsher 
1764ec21e2ecSJeff Kirsher 	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
1765ec21e2ecSJeff Kirsher }
1766ec21e2ecSJeff Kirsher 
1767ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
1768ec21e2ecSJeff Kirsher 				      int ring_size)
1769ec21e2ecSJeff Kirsher {
1770ec21e2ecSJeff Kirsher 	return skip_txbd(bdp, 1, base, ring_size);
1771ec21e2ecSJeff Kirsher }
1772ec21e2ecSJeff Kirsher 
177302d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */
177402d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv,
177502d88fb4SClaudiu Manoil 				       unsigned long fcb_addr)
177602d88fb4SClaudiu Manoil {
177702d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
177802d88fb4SClaudiu Manoil 	       (fcb_addr % 0x20) > 0x18);
177902d88fb4SClaudiu Manoil }
178002d88fb4SClaudiu Manoil 
178102d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may
178202d88fb4SClaudiu Manoil  * cause excess delays before start of transmission
178302d88fb4SClaudiu Manoil  */
178402d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv,
178502d88fb4SClaudiu Manoil 				       unsigned int len)
178602d88fb4SClaudiu Manoil {
178702d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
178802d88fb4SClaudiu Manoil 	       (len > 2500));
178902d88fb4SClaudiu Manoil }
179002d88fb4SClaudiu Manoil 
17910977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission.
17920977f817SJan Ceuleers  * It is pointed to by the dev->hard_start_xmit function pointer
17930977f817SJan Ceuleers  */
179406983aa5SYueHaibing static netdev_tx_t gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
1795ec21e2ecSJeff Kirsher {
1796ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1797ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
1798ec21e2ecSJeff Kirsher 	struct netdev_queue *txq;
1799ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
1800ec21e2ecSJeff Kirsher 	struct txfcb *fcb = NULL;
1801ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
1802ec21e2ecSJeff Kirsher 	u32 lstatus;
180342f397adSClaudiu Manoil 	skb_frag_t *frag;
18040d0cffdcSClaudiu Manoil 	int i, rq = 0;
18050d0cffdcSClaudiu Manoil 	int do_tstamp, do_csum, do_vlan;
1806ec21e2ecSJeff Kirsher 	u32 bufaddr;
180750ad076bSClaudiu Manoil 	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
1808ec21e2ecSJeff Kirsher 
1809ec21e2ecSJeff Kirsher 	rq = skb->queue_mapping;
1810ec21e2ecSJeff Kirsher 	tx_queue = priv->tx_queue[rq];
1811ec21e2ecSJeff Kirsher 	txq = netdev_get_tx_queue(dev, rq);
1812ec21e2ecSJeff Kirsher 	base = tx_queue->tx_bd_base;
1813ec21e2ecSJeff Kirsher 	regs = tx_queue->grp->regs;
1814ec21e2ecSJeff Kirsher 
18150d0cffdcSClaudiu Manoil 	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
1816df8a39deSJiri Pirko 	do_vlan = skb_vlan_tag_present(skb);
18170d0cffdcSClaudiu Manoil 	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
18180d0cffdcSClaudiu Manoil 		    priv->hwts_tx_en;
18190d0cffdcSClaudiu Manoil 
18200d0cffdcSClaudiu Manoil 	if (do_csum || do_vlan)
18210d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN;
18220d0cffdcSClaudiu Manoil 
1823ec21e2ecSJeff Kirsher 	/* check if time stamp should be generated */
18240d0cffdcSClaudiu Manoil 	if (unlikely(do_tstamp))
18250d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
1826ec21e2ecSJeff Kirsher 
1827ec21e2ecSJeff Kirsher 	/* make space for additional header when fcb is needed */
18280d0cffdcSClaudiu Manoil 	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
1829ec21e2ecSJeff Kirsher 		struct sk_buff *skb_new;
1830ec21e2ecSJeff Kirsher 
18310d0cffdcSClaudiu Manoil 		skb_new = skb_realloc_headroom(skb, fcb_len);
1832ec21e2ecSJeff Kirsher 		if (!skb_new) {
1833ec21e2ecSJeff Kirsher 			dev->stats.tx_errors++;
1834c9974ad4SEric W. Biederman 			dev_kfree_skb_any(skb);
1835ec21e2ecSJeff Kirsher 			return NETDEV_TX_OK;
1836ec21e2ecSJeff Kirsher 		}
1837db83d136SManfred Rudigier 
1838313b037cSEric Dumazet 		if (skb->sk)
1839313b037cSEric Dumazet 			skb_set_owner_w(skb_new, skb->sk);
1840c9974ad4SEric W. Biederman 		dev_consume_skb_any(skb);
1841ec21e2ecSJeff Kirsher 		skb = skb_new;
1842ec21e2ecSJeff Kirsher 	}
1843ec21e2ecSJeff Kirsher 
1844ec21e2ecSJeff Kirsher 	/* total number of fragments in the SKB */
1845ec21e2ecSJeff Kirsher 	nr_frags = skb_shinfo(skb)->nr_frags;
1846ec21e2ecSJeff Kirsher 
1847ec21e2ecSJeff Kirsher 	/* calculate the required number of TxBDs for this skb */
1848ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
1849ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 2;
1850ec21e2ecSJeff Kirsher 	else
1851ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 1;
1852ec21e2ecSJeff Kirsher 
1853ec21e2ecSJeff Kirsher 	/* check if there is space to queue this packet */
1854ec21e2ecSJeff Kirsher 	if (nr_txbds > tx_queue->num_txbdfree) {
1855ec21e2ecSJeff Kirsher 		/* no space, stop the queue */
1856ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
1857ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
1858ec21e2ecSJeff Kirsher 		return NETDEV_TX_BUSY;
1859ec21e2ecSJeff Kirsher 	}
1860ec21e2ecSJeff Kirsher 
1861ec21e2ecSJeff Kirsher 	/* Update transmit stats */
186250ad076bSClaudiu Manoil 	bytes_sent = skb->len;
186350ad076bSClaudiu Manoil 	tx_queue->stats.tx_bytes += bytes_sent;
186450ad076bSClaudiu Manoil 	/* keep Tx bytes on wire for BQL accounting */
186550ad076bSClaudiu Manoil 	GFAR_CB(skb)->bytes_sent = bytes_sent;
1866ec21e2ecSJeff Kirsher 	tx_queue->stats.tx_packets++;
1867ec21e2ecSJeff Kirsher 
1868ec21e2ecSJeff Kirsher 	txbdp = txbdp_start = tx_queue->cur_tx;
1869a7312d58SClaudiu Manoil 	lstatus = be32_to_cpu(txbdp->lstatus);
1870ec21e2ecSJeff Kirsher 
18719c4886e5SManfred Rudigier 	/* Add TxPAL between FCB and frame if required */
18729c4886e5SManfred Rudigier 	if (unlikely(do_tstamp)) {
18739c4886e5SManfred Rudigier 		skb_push(skb, GMAC_TXPAL_LEN);
18749c4886e5SManfred Rudigier 		memset(skb->data, 0, GMAC_TXPAL_LEN);
18759c4886e5SManfred Rudigier 	}
18769c4886e5SManfred Rudigier 
18770d0cffdcSClaudiu Manoil 	/* Add TxFCB if required */
18780d0cffdcSClaudiu Manoil 	if (fcb_len) {
1879ec21e2ecSJeff Kirsher 		fcb = gfar_add_fcb(skb);
1880ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_TOE);
18810d0cffdcSClaudiu Manoil 	}
18820d0cffdcSClaudiu Manoil 
18830d0cffdcSClaudiu Manoil 	/* Set up checksumming */
18840d0cffdcSClaudiu Manoil 	if (do_csum) {
18850d0cffdcSClaudiu Manoil 		gfar_tx_checksum(skb, fcb, fcb_len);
188602d88fb4SClaudiu Manoil 
188702d88fb4SClaudiu Manoil 		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
188802d88fb4SClaudiu Manoil 		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
188902d88fb4SClaudiu Manoil 			__skb_pull(skb, GMAC_FCB_LEN);
189002d88fb4SClaudiu Manoil 			skb_checksum_help(skb);
18910d0cffdcSClaudiu Manoil 			if (do_vlan || do_tstamp) {
18920d0cffdcSClaudiu Manoil 				/* put back a new fcb for vlan/tstamp TOE */
18930d0cffdcSClaudiu Manoil 				fcb = gfar_add_fcb(skb);
18940d0cffdcSClaudiu Manoil 			} else {
18950d0cffdcSClaudiu Manoil 				/* Tx TOE not used */
189602d88fb4SClaudiu Manoil 				lstatus &= ~(BD_LFLAG(TXBD_TOE));
189702d88fb4SClaudiu Manoil 				fcb = NULL;
1898ec21e2ecSJeff Kirsher 			}
1899ec21e2ecSJeff Kirsher 		}
1900ec21e2ecSJeff Kirsher 	}
1901ec21e2ecSJeff Kirsher 
19020d0cffdcSClaudiu Manoil 	if (do_vlan)
1903ec21e2ecSJeff Kirsher 		gfar_tx_vlan(skb, fcb);
1904ec21e2ecSJeff Kirsher 
19050a4b5a24SKevin Hao 	bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
19060a4b5a24SKevin Hao 				 DMA_TO_DEVICE);
19070a4b5a24SKevin Hao 	if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
19080a4b5a24SKevin Hao 		goto dma_map_err;
19090a4b5a24SKevin Hao 
1910a7312d58SClaudiu Manoil 	txbdp_start->bufPtr = cpu_to_be32(bufaddr);
1911ec21e2ecSJeff Kirsher 
1912e19d0839SClaudiu Manoil 	/* Time stamp insertion requires one additional TxBD */
1913e19d0839SClaudiu Manoil 	if (unlikely(do_tstamp))
1914e19d0839SClaudiu Manoil 		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
1915e19d0839SClaudiu Manoil 						 tx_queue->tx_ring_size);
1916e19d0839SClaudiu Manoil 
191748963b44SClaudiu Manoil 	if (likely(!nr_frags)) {
19189c8b0778SYangbo Lu 		if (likely(!do_tstamp))
1919e19d0839SClaudiu Manoil 			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
1920e19d0839SClaudiu Manoil 	} else {
1921e19d0839SClaudiu Manoil 		u32 lstatus_start = lstatus;
1922e19d0839SClaudiu Manoil 
1923e19d0839SClaudiu Manoil 		/* Place the fragment addresses and lengths into the TxBDs */
192442f397adSClaudiu Manoil 		frag = &skb_shinfo(skb)->frags[0];
192542f397adSClaudiu Manoil 		for (i = 0; i < nr_frags; i++, frag++) {
192642f397adSClaudiu Manoil 			unsigned int size;
192742f397adSClaudiu Manoil 
1928e19d0839SClaudiu Manoil 			/* Point at the next BD, wrapping as needed */
1929e19d0839SClaudiu Manoil 			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
1930e19d0839SClaudiu Manoil 
193142f397adSClaudiu Manoil 			size = skb_frag_size(frag);
1932e19d0839SClaudiu Manoil 
193342f397adSClaudiu Manoil 			lstatus = be32_to_cpu(txbdp->lstatus) | size |
1934e19d0839SClaudiu Manoil 				  BD_LFLAG(TXBD_READY);
1935e19d0839SClaudiu Manoil 
1936e19d0839SClaudiu Manoil 			/* Handle the last BD specially */
1937e19d0839SClaudiu Manoil 			if (i == nr_frags - 1)
1938e19d0839SClaudiu Manoil 				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
1939e19d0839SClaudiu Manoil 
194042f397adSClaudiu Manoil 			bufaddr = skb_frag_dma_map(priv->dev, frag, 0,
194142f397adSClaudiu Manoil 						   size, DMA_TO_DEVICE);
1942e19d0839SClaudiu Manoil 			if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
1943e19d0839SClaudiu Manoil 				goto dma_map_err;
1944e19d0839SClaudiu Manoil 
1945e19d0839SClaudiu Manoil 			/* set the TxBD length and buffer pointer */
1946e19d0839SClaudiu Manoil 			txbdp->bufPtr = cpu_to_be32(bufaddr);
1947e19d0839SClaudiu Manoil 			txbdp->lstatus = cpu_to_be32(lstatus);
1948e19d0839SClaudiu Manoil 		}
1949e19d0839SClaudiu Manoil 
1950e19d0839SClaudiu Manoil 		lstatus = lstatus_start;
1951e19d0839SClaudiu Manoil 	}
1952e19d0839SClaudiu Manoil 
19530977f817SJan Ceuleers 	/* If time stamping is requested one additional TxBD must be set up. The
1954ec21e2ecSJeff Kirsher 	 * first TxBD points to the FCB and must have a data length of
1955ec21e2ecSJeff Kirsher 	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
1956ec21e2ecSJeff Kirsher 	 * the full frame length.
1957ec21e2ecSJeff Kirsher 	 */
1958ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
1959a7312d58SClaudiu Manoil 		u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
1960a7312d58SClaudiu Manoil 
1961a7312d58SClaudiu Manoil 		bufaddr = be32_to_cpu(txbdp_start->bufPtr);
1962a7312d58SClaudiu Manoil 		bufaddr += fcb_len;
196348963b44SClaudiu Manoil 
1964a7312d58SClaudiu Manoil 		lstatus_ts |= BD_LFLAG(TXBD_READY) |
19650d0cffdcSClaudiu Manoil 			      (skb_headlen(skb) - fcb_len);
196648963b44SClaudiu Manoil 		if (!nr_frags)
196748963b44SClaudiu Manoil 			lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
1968a7312d58SClaudiu Manoil 
1969a7312d58SClaudiu Manoil 		txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
1970a7312d58SClaudiu Manoil 		txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
1971ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
1972e19d0839SClaudiu Manoil 
1973e19d0839SClaudiu Manoil 		/* Setup tx hardware time stamping */
1974e19d0839SClaudiu Manoil 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1975e19d0839SClaudiu Manoil 		fcb->ptp = 1;
1976ec21e2ecSJeff Kirsher 	} else {
1977ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
1978ec21e2ecSJeff Kirsher 	}
1979ec21e2ecSJeff Kirsher 
198050ad076bSClaudiu Manoil 	netdev_tx_sent_queue(txq, bytes_sent);
1981d8a0f1b0SPaul Gortmaker 
1982d55398baSClaudiu Manoil 	gfar_wmb();
1983ec21e2ecSJeff Kirsher 
1984a7312d58SClaudiu Manoil 	txbdp_start->lstatus = cpu_to_be32(lstatus);
1985ec21e2ecSJeff Kirsher 
1986d55398baSClaudiu Manoil 	gfar_wmb(); /* force lstatus write before tx_skbuff */
1987ec21e2ecSJeff Kirsher 
1988ec21e2ecSJeff Kirsher 	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
1989ec21e2ecSJeff Kirsher 
1990ec21e2ecSJeff Kirsher 	/* Update the current skb pointer to the next entry we will use
19910977f817SJan Ceuleers 	 * (wrapping if necessary)
19920977f817SJan Ceuleers 	 */
1993ec21e2ecSJeff Kirsher 	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
1994ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
1995ec21e2ecSJeff Kirsher 
1996ec21e2ecSJeff Kirsher 	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
1997ec21e2ecSJeff Kirsher 
1998bc602280SClaudiu Manoil 	/* We can work in parallel with gfar_clean_tx_ring(), except
1999bc602280SClaudiu Manoil 	 * when modifying num_txbdfree. Note that we didn't grab the lock
2000bc602280SClaudiu Manoil 	 * when we were reading the num_txbdfree and checking for available
2001bc602280SClaudiu Manoil 	 * space, that's because outside of this function it can only grow.
2002bc602280SClaudiu Manoil 	 */
2003bc602280SClaudiu Manoil 	spin_lock_bh(&tx_queue->txlock);
2004ec21e2ecSJeff Kirsher 	/* reduce TxBD free count */
2005ec21e2ecSJeff Kirsher 	tx_queue->num_txbdfree -= (nr_txbds);
2006bc602280SClaudiu Manoil 	spin_unlock_bh(&tx_queue->txlock);
2007ec21e2ecSJeff Kirsher 
2008ec21e2ecSJeff Kirsher 	/* If the next BD still needs to be cleaned up, then the bds
20090977f817SJan Ceuleers 	 * are full.  We need to tell the kernel to stop sending us stuff.
20100977f817SJan Ceuleers 	 */
2011ec21e2ecSJeff Kirsher 	if (!tx_queue->num_txbdfree) {
2012ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2013ec21e2ecSJeff Kirsher 
2014ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2015ec21e2ecSJeff Kirsher 	}
2016ec21e2ecSJeff Kirsher 
2017ec21e2ecSJeff Kirsher 	/* Tell the DMA to go go go */
2018ec21e2ecSJeff Kirsher 	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
2019ec21e2ecSJeff Kirsher 
2020ec21e2ecSJeff Kirsher 	return NETDEV_TX_OK;
20210a4b5a24SKevin Hao 
20220a4b5a24SKevin Hao dma_map_err:
20230a4b5a24SKevin Hao 	txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
20240a4b5a24SKevin Hao 	if (do_tstamp)
20250a4b5a24SKevin Hao 		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
20260a4b5a24SKevin Hao 	for (i = 0; i < nr_frags; i++) {
2027a7312d58SClaudiu Manoil 		lstatus = be32_to_cpu(txbdp->lstatus);
20280a4b5a24SKevin Hao 		if (!(lstatus & BD_LFLAG(TXBD_READY)))
20290a4b5a24SKevin Hao 			break;
20300a4b5a24SKevin Hao 
2031a7312d58SClaudiu Manoil 		lstatus &= ~BD_LFLAG(TXBD_READY);
2032a7312d58SClaudiu Manoil 		txbdp->lstatus = cpu_to_be32(lstatus);
2033a7312d58SClaudiu Manoil 		bufaddr = be32_to_cpu(txbdp->bufPtr);
2034a7312d58SClaudiu Manoil 		dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
20350a4b5a24SKevin Hao 			       DMA_TO_DEVICE);
20360a4b5a24SKevin Hao 		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
20370a4b5a24SKevin Hao 	}
20380a4b5a24SKevin Hao 	gfar_wmb();
20390a4b5a24SKevin Hao 	dev_kfree_skb_any(skb);
20400a4b5a24SKevin Hao 	return NETDEV_TX_OK;
2041ec21e2ecSJeff Kirsher }
2042ec21e2ecSJeff Kirsher 
2043ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */
2044ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev)
2045ec21e2ecSJeff Kirsher {
2046ec21e2ecSJeff Kirsher 	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
2047ec21e2ecSJeff Kirsher 
2048ec21e2ecSJeff Kirsher 	return 0;
2049ec21e2ecSJeff Kirsher }
2050ec21e2ecSJeff Kirsher 
2051ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2052ec21e2ecSJeff Kirsher {
2053ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2054ec21e2ecSJeff Kirsher 
20550851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
20560851133bSClaudiu Manoil 		cpu_relax();
20570851133bSClaudiu Manoil 
205888302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2059ec21e2ecSJeff Kirsher 		stop_gfar(dev);
2060ec21e2ecSJeff Kirsher 
2061ec21e2ecSJeff Kirsher 	dev->mtu = new_mtu;
2062ec21e2ecSJeff Kirsher 
206388302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2064ec21e2ecSJeff Kirsher 		startup_gfar(dev);
2065ec21e2ecSJeff Kirsher 
20660851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
20670851133bSClaudiu Manoil 
2068ec21e2ecSJeff Kirsher 	return 0;
2069ec21e2ecSJeff Kirsher }
2070ec21e2ecSJeff Kirsher 
20710851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev)
20720851133bSClaudiu Manoil {
20730851133bSClaudiu Manoil 	struct gfar_private *priv = netdev_priv(ndev);
20740851133bSClaudiu Manoil 
20750851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
20760851133bSClaudiu Manoil 		cpu_relax();
20770851133bSClaudiu Manoil 
20780851133bSClaudiu Manoil 	stop_gfar(ndev);
20790851133bSClaudiu Manoil 	startup_gfar(ndev);
20800851133bSClaudiu Manoil 
20810851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
20820851133bSClaudiu Manoil }
20830851133bSClaudiu Manoil 
2084ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been
2085ec21e2ecSJeff Kirsher  * transmitted after a set amount of time.
2086ec21e2ecSJeff Kirsher  * For now, assume that clearing out all the structures, and
2087ec21e2ecSJeff Kirsher  * starting over will fix the problem.
2088ec21e2ecSJeff Kirsher  */
2089ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work)
2090ec21e2ecSJeff Kirsher {
2091ec21e2ecSJeff Kirsher 	struct gfar_private *priv = container_of(work, struct gfar_private,
2092ec21e2ecSJeff Kirsher 						 reset_task);
20930851133bSClaudiu Manoil 	reset_gfar(priv->ndev);
2094ec21e2ecSJeff Kirsher }
2095ec21e2ecSJeff Kirsher 
2096ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev)
2097ec21e2ecSJeff Kirsher {
2098ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2099ec21e2ecSJeff Kirsher 
2100ec21e2ecSJeff Kirsher 	dev->stats.tx_errors++;
2101ec21e2ecSJeff Kirsher 	schedule_work(&priv->reset_task);
2102ec21e2ecSJeff Kirsher }
2103ec21e2ecSJeff Kirsher 
2104*7d993c5fSArseny Solokha static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
2105*7d993c5fSArseny Solokha {
2106*7d993c5fSArseny Solokha 	struct hwtstamp_config config;
2107*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(netdev);
2108*7d993c5fSArseny Solokha 
2109*7d993c5fSArseny Solokha 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
2110*7d993c5fSArseny Solokha 		return -EFAULT;
2111*7d993c5fSArseny Solokha 
2112*7d993c5fSArseny Solokha 	/* reserved for future extensions */
2113*7d993c5fSArseny Solokha 	if (config.flags)
2114*7d993c5fSArseny Solokha 		return -EINVAL;
2115*7d993c5fSArseny Solokha 
2116*7d993c5fSArseny Solokha 	switch (config.tx_type) {
2117*7d993c5fSArseny Solokha 	case HWTSTAMP_TX_OFF:
2118*7d993c5fSArseny Solokha 		priv->hwts_tx_en = 0;
2119*7d993c5fSArseny Solokha 		break;
2120*7d993c5fSArseny Solokha 	case HWTSTAMP_TX_ON:
2121*7d993c5fSArseny Solokha 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
2122*7d993c5fSArseny Solokha 			return -ERANGE;
2123*7d993c5fSArseny Solokha 		priv->hwts_tx_en = 1;
2124*7d993c5fSArseny Solokha 		break;
2125*7d993c5fSArseny Solokha 	default:
2126*7d993c5fSArseny Solokha 		return -ERANGE;
2127*7d993c5fSArseny Solokha 	}
2128*7d993c5fSArseny Solokha 
2129*7d993c5fSArseny Solokha 	switch (config.rx_filter) {
2130*7d993c5fSArseny Solokha 	case HWTSTAMP_FILTER_NONE:
2131*7d993c5fSArseny Solokha 		if (priv->hwts_rx_en) {
2132*7d993c5fSArseny Solokha 			priv->hwts_rx_en = 0;
2133*7d993c5fSArseny Solokha 			reset_gfar(netdev);
2134*7d993c5fSArseny Solokha 		}
2135*7d993c5fSArseny Solokha 		break;
2136*7d993c5fSArseny Solokha 	default:
2137*7d993c5fSArseny Solokha 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
2138*7d993c5fSArseny Solokha 			return -ERANGE;
2139*7d993c5fSArseny Solokha 		if (!priv->hwts_rx_en) {
2140*7d993c5fSArseny Solokha 			priv->hwts_rx_en = 1;
2141*7d993c5fSArseny Solokha 			reset_gfar(netdev);
2142*7d993c5fSArseny Solokha 		}
2143*7d993c5fSArseny Solokha 		config.rx_filter = HWTSTAMP_FILTER_ALL;
2144*7d993c5fSArseny Solokha 		break;
2145*7d993c5fSArseny Solokha 	}
2146*7d993c5fSArseny Solokha 
2147*7d993c5fSArseny Solokha 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
2148*7d993c5fSArseny Solokha 		-EFAULT : 0;
2149*7d993c5fSArseny Solokha }
2150*7d993c5fSArseny Solokha 
2151*7d993c5fSArseny Solokha static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
2152*7d993c5fSArseny Solokha {
2153*7d993c5fSArseny Solokha 	struct hwtstamp_config config;
2154*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(netdev);
2155*7d993c5fSArseny Solokha 
2156*7d993c5fSArseny Solokha 	config.flags = 0;
2157*7d993c5fSArseny Solokha 	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
2158*7d993c5fSArseny Solokha 	config.rx_filter = (priv->hwts_rx_en ?
2159*7d993c5fSArseny Solokha 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
2160*7d993c5fSArseny Solokha 
2161*7d993c5fSArseny Solokha 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
2162*7d993c5fSArseny Solokha 		-EFAULT : 0;
2163*7d993c5fSArseny Solokha }
2164*7d993c5fSArseny Solokha 
2165*7d993c5fSArseny Solokha static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2166*7d993c5fSArseny Solokha {
2167*7d993c5fSArseny Solokha 	struct phy_device *phydev = dev->phydev;
2168*7d993c5fSArseny Solokha 
2169*7d993c5fSArseny Solokha 	if (!netif_running(dev))
2170*7d993c5fSArseny Solokha 		return -EINVAL;
2171*7d993c5fSArseny Solokha 
2172*7d993c5fSArseny Solokha 	if (cmd == SIOCSHWTSTAMP)
2173*7d993c5fSArseny Solokha 		return gfar_hwtstamp_set(dev, rq);
2174*7d993c5fSArseny Solokha 	if (cmd == SIOCGHWTSTAMP)
2175*7d993c5fSArseny Solokha 		return gfar_hwtstamp_get(dev, rq);
2176*7d993c5fSArseny Solokha 
2177*7d993c5fSArseny Solokha 	if (!phydev)
2178*7d993c5fSArseny Solokha 		return -ENODEV;
2179*7d993c5fSArseny Solokha 
2180*7d993c5fSArseny Solokha 	return phy_mii_ioctl(phydev, rq, cmd);
2181*7d993c5fSArseny Solokha }
2182*7d993c5fSArseny Solokha 
2183ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */
2184c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
2185ec21e2ecSJeff Kirsher {
2186ec21e2ecSJeff Kirsher 	struct net_device *dev = tx_queue->dev;
2187d8a0f1b0SPaul Gortmaker 	struct netdev_queue *txq;
2188ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2189ec21e2ecSJeff Kirsher 	struct txbd8 *bdp, *next = NULL;
2190ec21e2ecSJeff Kirsher 	struct txbd8 *lbdp = NULL;
2191ec21e2ecSJeff Kirsher 	struct txbd8 *base = tx_queue->tx_bd_base;
2192ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2193ec21e2ecSJeff Kirsher 	int skb_dirtytx;
2194ec21e2ecSJeff Kirsher 	int tx_ring_size = tx_queue->tx_ring_size;
2195ec21e2ecSJeff Kirsher 	int frags = 0, nr_txbds = 0;
2196ec21e2ecSJeff Kirsher 	int i;
2197ec21e2ecSJeff Kirsher 	int howmany = 0;
2198d8a0f1b0SPaul Gortmaker 	int tqi = tx_queue->qindex;
2199d8a0f1b0SPaul Gortmaker 	unsigned int bytes_sent = 0;
2200ec21e2ecSJeff Kirsher 	u32 lstatus;
2201ec21e2ecSJeff Kirsher 	size_t buflen;
2202ec21e2ecSJeff Kirsher 
2203d8a0f1b0SPaul Gortmaker 	txq = netdev_get_tx_queue(dev, tqi);
2204ec21e2ecSJeff Kirsher 	bdp = tx_queue->dirty_tx;
2205ec21e2ecSJeff Kirsher 	skb_dirtytx = tx_queue->skb_dirtytx;
2206ec21e2ecSJeff Kirsher 
2207ec21e2ecSJeff Kirsher 	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
2208ec21e2ecSJeff Kirsher 
2209ec21e2ecSJeff Kirsher 		frags = skb_shinfo(skb)->nr_frags;
2210ec21e2ecSJeff Kirsher 
22110977f817SJan Ceuleers 		/* When time stamping, one additional TxBD must be freed.
2212ec21e2ecSJeff Kirsher 		 * Also, we need to dma_unmap_single() the TxPAL.
2213ec21e2ecSJeff Kirsher 		 */
2214ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2215ec21e2ecSJeff Kirsher 			nr_txbds = frags + 2;
2216ec21e2ecSJeff Kirsher 		else
2217ec21e2ecSJeff Kirsher 			nr_txbds = frags + 1;
2218ec21e2ecSJeff Kirsher 
2219ec21e2ecSJeff Kirsher 		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
2220ec21e2ecSJeff Kirsher 
2221a7312d58SClaudiu Manoil 		lstatus = be32_to_cpu(lbdp->lstatus);
2222ec21e2ecSJeff Kirsher 
2223ec21e2ecSJeff Kirsher 		/* Only clean completed frames */
2224ec21e2ecSJeff Kirsher 		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2225ec21e2ecSJeff Kirsher 		    (lstatus & BD_LENGTH_MASK))
2226ec21e2ecSJeff Kirsher 			break;
2227ec21e2ecSJeff Kirsher 
2228ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2229ec21e2ecSJeff Kirsher 			next = next_txbd(bdp, base, tx_ring_size);
2230a7312d58SClaudiu Manoil 			buflen = be16_to_cpu(next->length) +
2231a7312d58SClaudiu Manoil 				 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2232ec21e2ecSJeff Kirsher 		} else
2233a7312d58SClaudiu Manoil 			buflen = be16_to_cpu(bdp->length);
2234ec21e2ecSJeff Kirsher 
2235a7312d58SClaudiu Manoil 		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2236ec21e2ecSJeff Kirsher 				 buflen, DMA_TO_DEVICE);
2237ec21e2ecSJeff Kirsher 
2238ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2239ec21e2ecSJeff Kirsher 			struct skb_shared_hwtstamps shhwtstamps;
2240b4b67f26SScott Wood 			u64 *ns = (u64 *)(((uintptr_t)skb->data + 0x10) &
2241b4b67f26SScott Wood 					  ~0x7UL);
2242bc4598bcSJan Ceuleers 
2243ec21e2ecSJeff Kirsher 			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2244f54af12fSYangbo Lu 			shhwtstamps.hwtstamp = ns_to_ktime(be64_to_cpu(*ns));
22459c4886e5SManfred Rudigier 			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2246ec21e2ecSJeff Kirsher 			skb_tstamp_tx(skb, &shhwtstamps);
2247a7312d58SClaudiu Manoil 			gfar_clear_txbd_status(bdp);
2248ec21e2ecSJeff Kirsher 			bdp = next;
2249ec21e2ecSJeff Kirsher 		}
2250ec21e2ecSJeff Kirsher 
2251a7312d58SClaudiu Manoil 		gfar_clear_txbd_status(bdp);
2252ec21e2ecSJeff Kirsher 		bdp = next_txbd(bdp, base, tx_ring_size);
2253ec21e2ecSJeff Kirsher 
2254ec21e2ecSJeff Kirsher 		for (i = 0; i < frags; i++) {
2255a7312d58SClaudiu Manoil 			dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
2256a7312d58SClaudiu Manoil 				       be16_to_cpu(bdp->length),
2257a7312d58SClaudiu Manoil 				       DMA_TO_DEVICE);
2258a7312d58SClaudiu Manoil 			gfar_clear_txbd_status(bdp);
2259ec21e2ecSJeff Kirsher 			bdp = next_txbd(bdp, base, tx_ring_size);
2260ec21e2ecSJeff Kirsher 		}
2261ec21e2ecSJeff Kirsher 
226250ad076bSClaudiu Manoil 		bytes_sent += GFAR_CB(skb)->bytes_sent;
2263d8a0f1b0SPaul Gortmaker 
2264ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(skb);
2265ec21e2ecSJeff Kirsher 
2266ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
2267ec21e2ecSJeff Kirsher 
2268ec21e2ecSJeff Kirsher 		skb_dirtytx = (skb_dirtytx + 1) &
2269ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_ring_size);
2270ec21e2ecSJeff Kirsher 
2271ec21e2ecSJeff Kirsher 		howmany++;
2272bc602280SClaudiu Manoil 		spin_lock(&tx_queue->txlock);
2273ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree += nr_txbds;
2274bc602280SClaudiu Manoil 		spin_unlock(&tx_queue->txlock);
2275ec21e2ecSJeff Kirsher 	}
2276ec21e2ecSJeff Kirsher 
2277ec21e2ecSJeff Kirsher 	/* If we freed a buffer, we can restart transmission, if necessary */
22780851133bSClaudiu Manoil 	if (tx_queue->num_txbdfree &&
22790851133bSClaudiu Manoil 	    netif_tx_queue_stopped(txq) &&
22800851133bSClaudiu Manoil 	    !(test_bit(GFAR_DOWN, &priv->state)))
22810851133bSClaudiu Manoil 		netif_wake_subqueue(priv->ndev, tqi);
2282ec21e2ecSJeff Kirsher 
2283ec21e2ecSJeff Kirsher 	/* Update dirty indicators */
2284ec21e2ecSJeff Kirsher 	tx_queue->skb_dirtytx = skb_dirtytx;
2285ec21e2ecSJeff Kirsher 	tx_queue->dirty_tx = bdp;
2286ec21e2ecSJeff Kirsher 
2287d8a0f1b0SPaul Gortmaker 	netdev_tx_completed_queue(txq, howmany, bytes_sent);
2288ec21e2ecSJeff Kirsher }
2289ec21e2ecSJeff Kirsher 
2290f23223f1SClaudiu Manoil static void count_errors(u32 lstatus, struct net_device *ndev)
2291ec21e2ecSJeff Kirsher {
2292f23223f1SClaudiu Manoil 	struct gfar_private *priv = netdev_priv(ndev);
2293f23223f1SClaudiu Manoil 	struct net_device_stats *stats = &ndev->stats;
2294ec21e2ecSJeff Kirsher 	struct gfar_extra_stats *estats = &priv->extra_stats;
2295ec21e2ecSJeff Kirsher 
22960977f817SJan Ceuleers 	/* If the packet was truncated, none of the other errors matter */
2297f966082eSClaudiu Manoil 	if (lstatus & BD_LFLAG(RXBD_TRUNCATED)) {
2298ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2299ec21e2ecSJeff Kirsher 
2300212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_trunc);
2301ec21e2ecSJeff Kirsher 
2302ec21e2ecSJeff Kirsher 		return;
2303ec21e2ecSJeff Kirsher 	}
2304ec21e2ecSJeff Kirsher 	/* Count the errors, if there were any */
2305f966082eSClaudiu Manoil 	if (lstatus & BD_LFLAG(RXBD_LARGE | RXBD_SHORT)) {
2306ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2307ec21e2ecSJeff Kirsher 
2308f966082eSClaudiu Manoil 		if (lstatus & BD_LFLAG(RXBD_LARGE))
2309212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_large);
2310ec21e2ecSJeff Kirsher 		else
2311212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_short);
2312ec21e2ecSJeff Kirsher 	}
2313f966082eSClaudiu Manoil 	if (lstatus & BD_LFLAG(RXBD_NONOCTET)) {
2314ec21e2ecSJeff Kirsher 		stats->rx_frame_errors++;
2315212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_nonoctet);
2316ec21e2ecSJeff Kirsher 	}
2317f966082eSClaudiu Manoil 	if (lstatus & BD_LFLAG(RXBD_CRCERR)) {
2318212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_crcerr);
2319ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2320ec21e2ecSJeff Kirsher 	}
2321f966082eSClaudiu Manoil 	if (lstatus & BD_LFLAG(RXBD_OVERRUN)) {
2322212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_overrun);
2323f966082eSClaudiu Manoil 		stats->rx_over_errors++;
2324ec21e2ecSJeff Kirsher 	}
2325ec21e2ecSJeff Kirsher }
2326ec21e2ecSJeff Kirsher 
2327ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id)
2328ec21e2ecSJeff Kirsher {
2329aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2330aeb12c5eSClaudiu Manoil 	unsigned long flags;
23313e905b80SClaudiu Manoil 	u32 imask, ievent;
23323e905b80SClaudiu Manoil 
23333e905b80SClaudiu Manoil 	ievent = gfar_read(&grp->regs->ievent);
23343e905b80SClaudiu Manoil 
23353e905b80SClaudiu Manoil 	if (unlikely(ievent & IEVENT_FGPI)) {
23363e905b80SClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_FGPI);
23373e905b80SClaudiu Manoil 		return IRQ_HANDLED;
23383e905b80SClaudiu Manoil 	}
2339aeb12c5eSClaudiu Manoil 
2340aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_rx))) {
2341aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2342aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2343aeb12c5eSClaudiu Manoil 		imask &= IMASK_RX_DISABLED;
2344aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2345aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2346aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_rx);
2347aeb12c5eSClaudiu Manoil 	} else {
2348aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2349aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2350aeb12c5eSClaudiu Manoil 		 */
2351aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2352aeb12c5eSClaudiu Manoil 	}
2353aeb12c5eSClaudiu Manoil 
2354aeb12c5eSClaudiu Manoil 	return IRQ_HANDLED;
2355aeb12c5eSClaudiu Manoil }
2356aeb12c5eSClaudiu Manoil 
2357aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */
2358aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id)
2359aeb12c5eSClaudiu Manoil {
2360aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2361aeb12c5eSClaudiu Manoil 	unsigned long flags;
2362aeb12c5eSClaudiu Manoil 	u32 imask;
2363aeb12c5eSClaudiu Manoil 
2364aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_tx))) {
2365aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2366aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2367aeb12c5eSClaudiu Manoil 		imask &= IMASK_TX_DISABLED;
2368aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2369aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2370aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_tx);
2371aeb12c5eSClaudiu Manoil 	} else {
2372aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2373aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2374aeb12c5eSClaudiu Manoil 		 */
2375aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2376aeb12c5eSClaudiu Manoil 	}
2377aeb12c5eSClaudiu Manoil 
2378ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
2379ec21e2ecSJeff Kirsher }
2380ec21e2ecSJeff Kirsher 
238175354148SClaudiu Manoil static bool gfar_add_rx_frag(struct gfar_rx_buff *rxb, u32 lstatus,
238275354148SClaudiu Manoil 			     struct sk_buff *skb, bool first)
238375354148SClaudiu Manoil {
2384202a0a70SAndy Spencer 	int size = lstatus & BD_LENGTH_MASK;
238575354148SClaudiu Manoil 	struct page *page = rxb->page;
238675354148SClaudiu Manoil 
23876c389fc9SZefir Kurtisi 	if (likely(first)) {
238875354148SClaudiu Manoil 		skb_put(skb, size);
23896c389fc9SZefir Kurtisi 	} else {
23906c389fc9SZefir Kurtisi 		/* the last fragments' length contains the full frame length */
2391d903ec77SAndy Spencer 		if (lstatus & BD_LFLAG(RXBD_LAST))
23926c389fc9SZefir Kurtisi 			size -= skb->len;
23936c389fc9SZefir Kurtisi 
239475354148SClaudiu Manoil 		skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
239575354148SClaudiu Manoil 				rxb->page_offset + RXBUF_ALIGNMENT,
239675354148SClaudiu Manoil 				size, GFAR_RXB_TRUESIZE);
23976c389fc9SZefir Kurtisi 	}
239875354148SClaudiu Manoil 
239975354148SClaudiu Manoil 	/* try reuse page */
240069fed99bSEric Dumazet 	if (unlikely(page_count(page) != 1 || page_is_pfmemalloc(page)))
240175354148SClaudiu Manoil 		return false;
240275354148SClaudiu Manoil 
240375354148SClaudiu Manoil 	/* change offset to the other half */
240475354148SClaudiu Manoil 	rxb->page_offset ^= GFAR_RXB_TRUESIZE;
240575354148SClaudiu Manoil 
2406fe896d18SJoonsoo Kim 	page_ref_inc(page);
240775354148SClaudiu Manoil 
240875354148SClaudiu Manoil 	return true;
240975354148SClaudiu Manoil }
241075354148SClaudiu Manoil 
241175354148SClaudiu Manoil static void gfar_reuse_rx_page(struct gfar_priv_rx_q *rxq,
241275354148SClaudiu Manoil 			       struct gfar_rx_buff *old_rxb)
241375354148SClaudiu Manoil {
241475354148SClaudiu Manoil 	struct gfar_rx_buff *new_rxb;
241575354148SClaudiu Manoil 	u16 nta = rxq->next_to_alloc;
241675354148SClaudiu Manoil 
241775354148SClaudiu Manoil 	new_rxb = &rxq->rx_buff[nta];
241875354148SClaudiu Manoil 
241975354148SClaudiu Manoil 	/* find next buf that can reuse a page */
242075354148SClaudiu Manoil 	nta++;
242175354148SClaudiu Manoil 	rxq->next_to_alloc = (nta < rxq->rx_ring_size) ? nta : 0;
242275354148SClaudiu Manoil 
242375354148SClaudiu Manoil 	/* copy page reference */
242475354148SClaudiu Manoil 	*new_rxb = *old_rxb;
242575354148SClaudiu Manoil 
242675354148SClaudiu Manoil 	/* sync for use by the device */
242775354148SClaudiu Manoil 	dma_sync_single_range_for_device(rxq->dev, old_rxb->dma,
242875354148SClaudiu Manoil 					 old_rxb->page_offset,
242975354148SClaudiu Manoil 					 GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);
243075354148SClaudiu Manoil }
243175354148SClaudiu Manoil 
243275354148SClaudiu Manoil static struct sk_buff *gfar_get_next_rxbuff(struct gfar_priv_rx_q *rx_queue,
243375354148SClaudiu Manoil 					    u32 lstatus, struct sk_buff *skb)
243475354148SClaudiu Manoil {
243575354148SClaudiu Manoil 	struct gfar_rx_buff *rxb = &rx_queue->rx_buff[rx_queue->next_to_clean];
243675354148SClaudiu Manoil 	struct page *page = rxb->page;
243775354148SClaudiu Manoil 	bool first = false;
243875354148SClaudiu Manoil 
243975354148SClaudiu Manoil 	if (likely(!skb)) {
244075354148SClaudiu Manoil 		void *buff_addr = page_address(page) + rxb->page_offset;
244175354148SClaudiu Manoil 
244275354148SClaudiu Manoil 		skb = build_skb(buff_addr, GFAR_SKBFRAG_SIZE);
244375354148SClaudiu Manoil 		if (unlikely(!skb)) {
244475354148SClaudiu Manoil 			gfar_rx_alloc_err(rx_queue);
244575354148SClaudiu Manoil 			return NULL;
244675354148SClaudiu Manoil 		}
244775354148SClaudiu Manoil 		skb_reserve(skb, RXBUF_ALIGNMENT);
244875354148SClaudiu Manoil 		first = true;
244975354148SClaudiu Manoil 	}
245075354148SClaudiu Manoil 
245175354148SClaudiu Manoil 	dma_sync_single_range_for_cpu(rx_queue->dev, rxb->dma, rxb->page_offset,
245275354148SClaudiu Manoil 				      GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE);
245375354148SClaudiu Manoil 
245475354148SClaudiu Manoil 	if (gfar_add_rx_frag(rxb, lstatus, skb, first)) {
245575354148SClaudiu Manoil 		/* reuse the free half of the page */
245675354148SClaudiu Manoil 		gfar_reuse_rx_page(rx_queue, rxb);
245775354148SClaudiu Manoil 	} else {
245875354148SClaudiu Manoil 		/* page cannot be reused, unmap it */
245975354148SClaudiu Manoil 		dma_unmap_page(rx_queue->dev, rxb->dma,
246075354148SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
246175354148SClaudiu Manoil 	}
246275354148SClaudiu Manoil 
246375354148SClaudiu Manoil 	/* clear rxb content */
246475354148SClaudiu Manoil 	rxb->page = NULL;
246575354148SClaudiu Manoil 
246675354148SClaudiu Manoil 	return skb;
246775354148SClaudiu Manoil }
246875354148SClaudiu Manoil 
2469ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2470ec21e2ecSJeff Kirsher {
2471ec21e2ecSJeff Kirsher 	/* If valid headers were found, and valid sums
2472ec21e2ecSJeff Kirsher 	 * were verified, then we tell the kernel that no
24730977f817SJan Ceuleers 	 * checksumming is necessary.  Otherwise, it is [FIXME]
24740977f817SJan Ceuleers 	 */
247526eb9374SClaudiu Manoil 	if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
247626eb9374SClaudiu Manoil 	    (RXFCB_CIP | RXFCB_CTU))
2477ec21e2ecSJeff Kirsher 		skb->ip_summed = CHECKSUM_UNNECESSARY;
2478ec21e2ecSJeff Kirsher 	else
2479ec21e2ecSJeff Kirsher 		skb_checksum_none_assert(skb);
2480ec21e2ecSJeff Kirsher }
2481ec21e2ecSJeff Kirsher 
24820977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
2483f23223f1SClaudiu Manoil static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb)
2484ec21e2ecSJeff Kirsher {
2485f23223f1SClaudiu Manoil 	struct gfar_private *priv = netdev_priv(ndev);
2486ec21e2ecSJeff Kirsher 	struct rxfcb *fcb = NULL;
2487ec21e2ecSJeff Kirsher 
2488ec21e2ecSJeff Kirsher 	/* fcb is at the beginning if exists */
2489ec21e2ecSJeff Kirsher 	fcb = (struct rxfcb *)skb->data;
2490ec21e2ecSJeff Kirsher 
24910977f817SJan Ceuleers 	/* Remove the FCB from the skb
24920977f817SJan Ceuleers 	 * Remove the padded bytes, if there are any
24930977f817SJan Ceuleers 	 */
2494f23223f1SClaudiu Manoil 	if (priv->uses_rxfcb)
249576f31e8bSClaudiu Manoil 		skb_pull(skb, GMAC_FCB_LEN);
2496ec21e2ecSJeff Kirsher 
2497ec21e2ecSJeff Kirsher 	/* Get receive timestamp from the skb */
2498ec21e2ecSJeff Kirsher 	if (priv->hwts_rx_en) {
2499ec21e2ecSJeff Kirsher 		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2500ec21e2ecSJeff Kirsher 		u64 *ns = (u64 *) skb->data;
2501bc4598bcSJan Ceuleers 
2502ec21e2ecSJeff Kirsher 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2503f54af12fSYangbo Lu 		shhwtstamps->hwtstamp = ns_to_ktime(be64_to_cpu(*ns));
2504ec21e2ecSJeff Kirsher 	}
2505ec21e2ecSJeff Kirsher 
2506ec21e2ecSJeff Kirsher 	if (priv->padding)
2507ec21e2ecSJeff Kirsher 		skb_pull(skb, priv->padding);
2508ec21e2ecSJeff Kirsher 
2509d903ec77SAndy Spencer 	/* Trim off the FCS */
2510d903ec77SAndy Spencer 	pskb_trim(skb, skb->len - ETH_FCS_LEN);
2511d903ec77SAndy Spencer 
2512f23223f1SClaudiu Manoil 	if (ndev->features & NETIF_F_RXCSUM)
2513ec21e2ecSJeff Kirsher 		gfar_rx_checksum(skb, fcb);
2514ec21e2ecSJeff Kirsher 
2515f646968fSPatrick McHardy 	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2516823dcd25SDavid S. Miller 	 * Even if vlan rx accel is disabled, on some chips
2517823dcd25SDavid S. Miller 	 * RXFCB_VLN is pseudo randomly set.
2518823dcd25SDavid S. Miller 	 */
2519f23223f1SClaudiu Manoil 	if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX &&
252026eb9374SClaudiu Manoil 	    be16_to_cpu(fcb->flags) & RXFCB_VLN)
252126eb9374SClaudiu Manoil 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
252226eb9374SClaudiu Manoil 				       be16_to_cpu(fcb->vlctl));
2523ec21e2ecSJeff Kirsher }
2524ec21e2ecSJeff Kirsher 
2525ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2526ec21e2ecSJeff Kirsher  * until the budget/quota has been reached. Returns the number
2527ec21e2ecSJeff Kirsher  * of frames handled
2528ec21e2ecSJeff Kirsher  */
2529ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
2530ec21e2ecSJeff Kirsher {
2531f23223f1SClaudiu Manoil 	struct net_device *ndev = rx_queue->ndev;
2532f23223f1SClaudiu Manoil 	struct gfar_private *priv = netdev_priv(ndev);
253375354148SClaudiu Manoil 	struct rxbd8 *bdp;
253475354148SClaudiu Manoil 	int i, howmany = 0;
253575354148SClaudiu Manoil 	struct sk_buff *skb = rx_queue->skb;
253675354148SClaudiu Manoil 	int cleaned_cnt = gfar_rxbd_unused(rx_queue);
253775354148SClaudiu Manoil 	unsigned int total_bytes = 0, total_pkts = 0;
2538ec21e2ecSJeff Kirsher 
2539ec21e2ecSJeff Kirsher 	/* Get the first full descriptor */
254076f31e8bSClaudiu Manoil 	i = rx_queue->next_to_clean;
2541ec21e2ecSJeff Kirsher 
254276f31e8bSClaudiu Manoil 	while (rx_work_limit--) {
2543f966082eSClaudiu Manoil 		u32 lstatus;
2544ec21e2ecSJeff Kirsher 
254576f31e8bSClaudiu Manoil 		if (cleaned_cnt >= GFAR_RX_BUFF_ALLOC) {
254676f31e8bSClaudiu Manoil 			gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
254776f31e8bSClaudiu Manoil 			cleaned_cnt = 0;
254876f31e8bSClaudiu Manoil 		}
2549bc4598bcSJan Ceuleers 
255076f31e8bSClaudiu Manoil 		bdp = &rx_queue->rx_bd_base[i];
2551f966082eSClaudiu Manoil 		lstatus = be32_to_cpu(bdp->lstatus);
2552f966082eSClaudiu Manoil 		if (lstatus & BD_LFLAG(RXBD_EMPTY))
255376f31e8bSClaudiu Manoil 			break;
255476f31e8bSClaudiu Manoil 
255576f31e8bSClaudiu Manoil 		/* order rx buffer descriptor reads */
2556ec21e2ecSJeff Kirsher 		rmb();
2557ec21e2ecSJeff Kirsher 
255876f31e8bSClaudiu Manoil 		/* fetch next to clean buffer from the ring */
255975354148SClaudiu Manoil 		skb = gfar_get_next_rxbuff(rx_queue, lstatus, skb);
256075354148SClaudiu Manoil 		if (unlikely(!skb))
256175354148SClaudiu Manoil 			break;
2562ec21e2ecSJeff Kirsher 
256375354148SClaudiu Manoil 		cleaned_cnt++;
256475354148SClaudiu Manoil 		howmany++;
2565ec21e2ecSJeff Kirsher 
256675354148SClaudiu Manoil 		if (unlikely(++i == rx_queue->rx_ring_size))
256775354148SClaudiu Manoil 			i = 0;
2568ec21e2ecSJeff Kirsher 
256975354148SClaudiu Manoil 		rx_queue->next_to_clean = i;
257075354148SClaudiu Manoil 
257175354148SClaudiu Manoil 		/* fetch next buffer if not the last in frame */
257275354148SClaudiu Manoil 		if (!(lstatus & BD_LFLAG(RXBD_LAST)))
257375354148SClaudiu Manoil 			continue;
257475354148SClaudiu Manoil 
257575354148SClaudiu Manoil 		if (unlikely(lstatus & BD_LFLAG(RXBD_ERR))) {
2576f23223f1SClaudiu Manoil 			count_errors(lstatus, ndev);
2577ec21e2ecSJeff Kirsher 
257876f31e8bSClaudiu Manoil 			/* discard faulty buffer */
2579acb600deSEric Dumazet 			dev_kfree_skb(skb);
258075354148SClaudiu Manoil 			skb = NULL;
258175354148SClaudiu Manoil 			rx_queue->stats.rx_dropped++;
258275354148SClaudiu Manoil 			continue;
258375354148SClaudiu Manoil 		}
258476f31e8bSClaudiu Manoil 
2585590399ddSClaudiu Manoil 		gfar_process_frame(ndev, skb);
2586590399ddSClaudiu Manoil 
2587ec21e2ecSJeff Kirsher 		/* Increment the number of packets */
258875354148SClaudiu Manoil 		total_pkts++;
258975354148SClaudiu Manoil 		total_bytes += skb->len;
2590ec21e2ecSJeff Kirsher 
2591ec21e2ecSJeff Kirsher 		skb_record_rx_queue(skb, rx_queue->qindex);
259275354148SClaudiu Manoil 
2593590399ddSClaudiu Manoil 		skb->protocol = eth_type_trans(skb, ndev);
2594f23223f1SClaudiu Manoil 
2595f23223f1SClaudiu Manoil 		/* Send the packet up the stack */
2596f23223f1SClaudiu Manoil 		napi_gro_receive(&rx_queue->grp->napi_rx, skb);
2597ec21e2ecSJeff Kirsher 
259875354148SClaudiu Manoil 		skb = NULL;
2599ec21e2ecSJeff Kirsher 	}
2600ec21e2ecSJeff Kirsher 
260175354148SClaudiu Manoil 	/* Store incomplete frames for completion */
260275354148SClaudiu Manoil 	rx_queue->skb = skb;
2603ec21e2ecSJeff Kirsher 
260475354148SClaudiu Manoil 	rx_queue->stats.rx_packets += total_pkts;
260575354148SClaudiu Manoil 	rx_queue->stats.rx_bytes += total_bytes;
260676f31e8bSClaudiu Manoil 
260776f31e8bSClaudiu Manoil 	if (cleaned_cnt)
260876f31e8bSClaudiu Manoil 		gfar_alloc_rx_buffs(rx_queue, cleaned_cnt);
260976f31e8bSClaudiu Manoil 
261076f31e8bSClaudiu Manoil 	/* Update Last Free RxBD pointer for LFC */
261176f31e8bSClaudiu Manoil 	if (unlikely(priv->tx_actual_en)) {
2612b4b67f26SScott Wood 		u32 bdp_dma = gfar_rxbd_dma_lastfree(rx_queue);
2613b4b67f26SScott Wood 
2614b4b67f26SScott Wood 		gfar_write(rx_queue->rfbptr, bdp_dma);
261576f31e8bSClaudiu Manoil 	}
2616ec21e2ecSJeff Kirsher 
2617ec21e2ecSJeff Kirsher 	return howmany;
2618ec21e2ecSJeff Kirsher }
2619ec21e2ecSJeff Kirsher 
2620aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
26215eaedf31SClaudiu Manoil {
26225eaedf31SClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2623aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
26245eaedf31SClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
262571ff9e3dSClaudiu Manoil 	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
26265eaedf31SClaudiu Manoil 	int work_done = 0;
26275eaedf31SClaudiu Manoil 
26285eaedf31SClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
26295eaedf31SClaudiu Manoil 	 * because of the packets that have already arrived
26305eaedf31SClaudiu Manoil 	 */
2631aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
26325eaedf31SClaudiu Manoil 
26335eaedf31SClaudiu Manoil 	work_done = gfar_clean_rx_ring(rx_queue, budget);
26345eaedf31SClaudiu Manoil 
26355eaedf31SClaudiu Manoil 	if (work_done < budget) {
2636aeb12c5eSClaudiu Manoil 		u32 imask;
26376ad20165SEric Dumazet 		napi_complete_done(napi, work_done);
26385eaedf31SClaudiu Manoil 		/* Clear the halt bit in RSTAT */
26395eaedf31SClaudiu Manoil 		gfar_write(&regs->rstat, gfargrp->rstat);
26405eaedf31SClaudiu Manoil 
2641aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
2642aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
2643aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
2644aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
2645aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
26465eaedf31SClaudiu Manoil 	}
26475eaedf31SClaudiu Manoil 
26485eaedf31SClaudiu Manoil 	return work_done;
26495eaedf31SClaudiu Manoil }
26505eaedf31SClaudiu Manoil 
2651aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
2652ec21e2ecSJeff Kirsher {
2653bc4598bcSJan Ceuleers 	struct gfar_priv_grp *gfargrp =
2654aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
2655aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
265671ff9e3dSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
2657aeb12c5eSClaudiu Manoil 	u32 imask;
2658aeb12c5eSClaudiu Manoil 
2659aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
2660aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
2661aeb12c5eSClaudiu Manoil 	 */
2662aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
2663aeb12c5eSClaudiu Manoil 
2664aeb12c5eSClaudiu Manoil 	/* run Tx cleanup to completion */
2665aeb12c5eSClaudiu Manoil 	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2666aeb12c5eSClaudiu Manoil 		gfar_clean_tx_ring(tx_queue);
2667aeb12c5eSClaudiu Manoil 
2668aeb12c5eSClaudiu Manoil 	napi_complete(napi);
2669aeb12c5eSClaudiu Manoil 
2670aeb12c5eSClaudiu Manoil 	spin_lock_irq(&gfargrp->grplock);
2671aeb12c5eSClaudiu Manoil 	imask = gfar_read(&regs->imask);
2672aeb12c5eSClaudiu Manoil 	imask |= IMASK_TX_DEFAULT;
2673aeb12c5eSClaudiu Manoil 	gfar_write(&regs->imask, imask);
2674aeb12c5eSClaudiu Manoil 	spin_unlock_irq(&gfargrp->grplock);
2675aeb12c5eSClaudiu Manoil 
2676aeb12c5eSClaudiu Manoil 	return 0;
2677aeb12c5eSClaudiu Manoil }
2678aeb12c5eSClaudiu Manoil 
2679aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget)
2680aeb12c5eSClaudiu Manoil {
2681aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2682aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
2683ec21e2ecSJeff Kirsher 	struct gfar_private *priv = gfargrp->priv;
2684ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
2685ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
2686c233cf40SClaudiu Manoil 	int work_done = 0, work_done_per_q = 0;
268739c0a0d5SClaudiu Manoil 	int i, budget_per_q = 0;
26886be5ed3fSClaudiu Manoil 	unsigned long rstat_rxf;
26896be5ed3fSClaudiu Manoil 	int num_act_queues;
2690ec21e2ecSJeff Kirsher 
2691ec21e2ecSJeff Kirsher 	/* Clear IEVENT, so interrupts aren't called again
26920977f817SJan Ceuleers 	 * because of the packets that have already arrived
26930977f817SJan Ceuleers 	 */
2694aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
2695ec21e2ecSJeff Kirsher 
26966be5ed3fSClaudiu Manoil 	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
26976be5ed3fSClaudiu Manoil 
26986be5ed3fSClaudiu Manoil 	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
26996be5ed3fSClaudiu Manoil 	if (num_act_queues)
27006be5ed3fSClaudiu Manoil 		budget_per_q = budget/num_act_queues;
27016be5ed3fSClaudiu Manoil 
2702ec21e2ecSJeff Kirsher 	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
27036be5ed3fSClaudiu Manoil 		/* skip queue if not active */
27046be5ed3fSClaudiu Manoil 		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
2705ec21e2ecSJeff Kirsher 			continue;
2706ec21e2ecSJeff Kirsher 
2707c233cf40SClaudiu Manoil 		rx_queue = priv->rx_queue[i];
2708c233cf40SClaudiu Manoil 		work_done_per_q =
2709c233cf40SClaudiu Manoil 			gfar_clean_rx_ring(rx_queue, budget_per_q);
2710c233cf40SClaudiu Manoil 		work_done += work_done_per_q;
2711c233cf40SClaudiu Manoil 
2712c233cf40SClaudiu Manoil 		/* finished processing this queue */
2713c233cf40SClaudiu Manoil 		if (work_done_per_q < budget_per_q) {
27146be5ed3fSClaudiu Manoil 			/* clear active queue hw indication */
27156be5ed3fSClaudiu Manoil 			gfar_write(&regs->rstat,
27166be5ed3fSClaudiu Manoil 				   RSTAT_CLEAR_RXF0 >> i);
27176be5ed3fSClaudiu Manoil 			num_act_queues--;
27186be5ed3fSClaudiu Manoil 
27196be5ed3fSClaudiu Manoil 			if (!num_act_queues)
2720c233cf40SClaudiu Manoil 				break;
2721ec21e2ecSJeff Kirsher 		}
2722ec21e2ecSJeff Kirsher 	}
2723ec21e2ecSJeff Kirsher 
2724aeb12c5eSClaudiu Manoil 	if (!num_act_queues) {
2725aeb12c5eSClaudiu Manoil 		u32 imask;
27266ad20165SEric Dumazet 		napi_complete_done(napi, work_done);
2727ec21e2ecSJeff Kirsher 
2728ec21e2ecSJeff Kirsher 		/* Clear the halt bit in RSTAT */
2729ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, gfargrp->rstat);
2730ec21e2ecSJeff Kirsher 
2731aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
2732aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
2733aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
2734aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
2735aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
2736ec21e2ecSJeff Kirsher 	}
2737ec21e2ecSJeff Kirsher 
2738c233cf40SClaudiu Manoil 	return work_done;
2739ec21e2ecSJeff Kirsher }
2740ec21e2ecSJeff Kirsher 
2741aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget)
2742aeb12c5eSClaudiu Manoil {
2743aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2744aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
2745aeb12c5eSClaudiu Manoil 	struct gfar_private *priv = gfargrp->priv;
2746aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
2747aeb12c5eSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = NULL;
2748aeb12c5eSClaudiu Manoil 	int has_tx_work = 0;
2749aeb12c5eSClaudiu Manoil 	int i;
2750aeb12c5eSClaudiu Manoil 
2751aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
2752aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
2753aeb12c5eSClaudiu Manoil 	 */
2754aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
2755aeb12c5eSClaudiu Manoil 
2756aeb12c5eSClaudiu Manoil 	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
2757aeb12c5eSClaudiu Manoil 		tx_queue = priv->tx_queue[i];
2758aeb12c5eSClaudiu Manoil 		/* run Tx cleanup to completion */
2759aeb12c5eSClaudiu Manoil 		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
2760aeb12c5eSClaudiu Manoil 			gfar_clean_tx_ring(tx_queue);
2761aeb12c5eSClaudiu Manoil 			has_tx_work = 1;
2762aeb12c5eSClaudiu Manoil 		}
2763aeb12c5eSClaudiu Manoil 	}
2764aeb12c5eSClaudiu Manoil 
2765aeb12c5eSClaudiu Manoil 	if (!has_tx_work) {
2766aeb12c5eSClaudiu Manoil 		u32 imask;
2767aeb12c5eSClaudiu Manoil 		napi_complete(napi);
2768aeb12c5eSClaudiu Manoil 
2769aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
2770aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
2771aeb12c5eSClaudiu Manoil 		imask |= IMASK_TX_DEFAULT;
2772aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
2773aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
2774aeb12c5eSClaudiu Manoil 	}
2775aeb12c5eSClaudiu Manoil 
2776aeb12c5eSClaudiu Manoil 	return 0;
2777aeb12c5eSClaudiu Manoil }
2778aeb12c5eSClaudiu Manoil 
2779*7d993c5fSArseny Solokha /* GFAR error interrupt handler */
2780*7d993c5fSArseny Solokha static irqreturn_t gfar_error(int irq, void *grp_id)
2781*7d993c5fSArseny Solokha {
2782*7d993c5fSArseny Solokha 	struct gfar_priv_grp *gfargrp = grp_id;
2783*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = gfargrp->regs;
2784*7d993c5fSArseny Solokha 	struct gfar_private *priv= gfargrp->priv;
2785*7d993c5fSArseny Solokha 	struct net_device *dev = priv->ndev;
2786*7d993c5fSArseny Solokha 
2787*7d993c5fSArseny Solokha 	/* Save ievent for future reference */
2788*7d993c5fSArseny Solokha 	u32 events = gfar_read(&regs->ievent);
2789*7d993c5fSArseny Solokha 
2790*7d993c5fSArseny Solokha 	/* Clear IEVENT */
2791*7d993c5fSArseny Solokha 	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
2792*7d993c5fSArseny Solokha 
2793*7d993c5fSArseny Solokha 	/* Magic Packet is not an error. */
2794*7d993c5fSArseny Solokha 	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
2795*7d993c5fSArseny Solokha 	    (events & IEVENT_MAG))
2796*7d993c5fSArseny Solokha 		events &= ~IEVENT_MAG;
2797*7d993c5fSArseny Solokha 
2798*7d993c5fSArseny Solokha 	/* Hmm... */
2799*7d993c5fSArseny Solokha 	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
2800*7d993c5fSArseny Solokha 		netdev_dbg(dev,
2801*7d993c5fSArseny Solokha 			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
2802*7d993c5fSArseny Solokha 			   events, gfar_read(&regs->imask));
2803*7d993c5fSArseny Solokha 
2804*7d993c5fSArseny Solokha 	/* Update the error counters */
2805*7d993c5fSArseny Solokha 	if (events & IEVENT_TXE) {
2806*7d993c5fSArseny Solokha 		dev->stats.tx_errors++;
2807*7d993c5fSArseny Solokha 
2808*7d993c5fSArseny Solokha 		if (events & IEVENT_LC)
2809*7d993c5fSArseny Solokha 			dev->stats.tx_window_errors++;
2810*7d993c5fSArseny Solokha 		if (events & IEVENT_CRL)
2811*7d993c5fSArseny Solokha 			dev->stats.tx_aborted_errors++;
2812*7d993c5fSArseny Solokha 		if (events & IEVENT_XFUN) {
2813*7d993c5fSArseny Solokha 			netif_dbg(priv, tx_err, dev,
2814*7d993c5fSArseny Solokha 				  "TX FIFO underrun, packet dropped\n");
2815*7d993c5fSArseny Solokha 			dev->stats.tx_dropped++;
2816*7d993c5fSArseny Solokha 			atomic64_inc(&priv->extra_stats.tx_underrun);
2817*7d993c5fSArseny Solokha 
2818*7d993c5fSArseny Solokha 			schedule_work(&priv->reset_task);
2819*7d993c5fSArseny Solokha 		}
2820*7d993c5fSArseny Solokha 		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
2821*7d993c5fSArseny Solokha 	}
2822*7d993c5fSArseny Solokha 	if (events & IEVENT_BSY) {
2823*7d993c5fSArseny Solokha 		dev->stats.rx_over_errors++;
2824*7d993c5fSArseny Solokha 		atomic64_inc(&priv->extra_stats.rx_bsy);
2825*7d993c5fSArseny Solokha 
2826*7d993c5fSArseny Solokha 		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
2827*7d993c5fSArseny Solokha 			  gfar_read(&regs->rstat));
2828*7d993c5fSArseny Solokha 	}
2829*7d993c5fSArseny Solokha 	if (events & IEVENT_BABR) {
2830*7d993c5fSArseny Solokha 		dev->stats.rx_errors++;
2831*7d993c5fSArseny Solokha 		atomic64_inc(&priv->extra_stats.rx_babr);
2832*7d993c5fSArseny Solokha 
2833*7d993c5fSArseny Solokha 		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
2834*7d993c5fSArseny Solokha 	}
2835*7d993c5fSArseny Solokha 	if (events & IEVENT_EBERR) {
2836*7d993c5fSArseny Solokha 		atomic64_inc(&priv->extra_stats.eberr);
2837*7d993c5fSArseny Solokha 		netif_dbg(priv, rx_err, dev, "bus error\n");
2838*7d993c5fSArseny Solokha 	}
2839*7d993c5fSArseny Solokha 	if (events & IEVENT_RXC)
2840*7d993c5fSArseny Solokha 		netif_dbg(priv, rx_status, dev, "control frame\n");
2841*7d993c5fSArseny Solokha 
2842*7d993c5fSArseny Solokha 	if (events & IEVENT_BABT) {
2843*7d993c5fSArseny Solokha 		atomic64_inc(&priv->extra_stats.tx_babt);
2844*7d993c5fSArseny Solokha 		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
2845*7d993c5fSArseny Solokha 	}
2846*7d993c5fSArseny Solokha 	return IRQ_HANDLED;
2847*7d993c5fSArseny Solokha }
2848*7d993c5fSArseny Solokha 
2849*7d993c5fSArseny Solokha /* The interrupt handler for devices with one interrupt */
2850*7d993c5fSArseny Solokha static irqreturn_t gfar_interrupt(int irq, void *grp_id)
2851*7d993c5fSArseny Solokha {
2852*7d993c5fSArseny Solokha 	struct gfar_priv_grp *gfargrp = grp_id;
2853*7d993c5fSArseny Solokha 
2854*7d993c5fSArseny Solokha 	/* Save ievent for future reference */
2855*7d993c5fSArseny Solokha 	u32 events = gfar_read(&gfargrp->regs->ievent);
2856*7d993c5fSArseny Solokha 
2857*7d993c5fSArseny Solokha 	/* Check for reception */
2858*7d993c5fSArseny Solokha 	if (events & IEVENT_RX_MASK)
2859*7d993c5fSArseny Solokha 		gfar_receive(irq, grp_id);
2860*7d993c5fSArseny Solokha 
2861*7d993c5fSArseny Solokha 	/* Check for transmit completion */
2862*7d993c5fSArseny Solokha 	if (events & IEVENT_TX_MASK)
2863*7d993c5fSArseny Solokha 		gfar_transmit(irq, grp_id);
2864*7d993c5fSArseny Solokha 
2865*7d993c5fSArseny Solokha 	/* Check for errors */
2866*7d993c5fSArseny Solokha 	if (events & IEVENT_ERR_MASK)
2867*7d993c5fSArseny Solokha 		gfar_error(irq, grp_id);
2868*7d993c5fSArseny Solokha 
2869*7d993c5fSArseny Solokha 	return IRQ_HANDLED;
2870*7d993c5fSArseny Solokha }
2871aeb12c5eSClaudiu Manoil 
2872ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
28730977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs
2874ec21e2ecSJeff Kirsher  * without having to re-enable interrupts. It's not called while
2875ec21e2ecSJeff Kirsher  * the interrupt routine is executing.
2876ec21e2ecSJeff Kirsher  */
2877ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev)
2878ec21e2ecSJeff Kirsher {
2879ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
28803a2e16c8SJan Ceuleers 	int i;
2881ec21e2ecSJeff Kirsher 
2882ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, run tx/rx */
2883ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2884ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
288562ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
288662ed839dSPaul Gortmaker 
288762ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
288862ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, RX)->irq);
288962ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, ER)->irq);
289062ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
289162ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, ER)->irq);
289262ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, RX)->irq);
289362ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
2894ec21e2ecSJeff Kirsher 		}
2895ec21e2ecSJeff Kirsher 	} else {
2896ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
289762ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
289862ed839dSPaul Gortmaker 
289962ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
290062ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
290162ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
2902ec21e2ecSJeff Kirsher 		}
2903ec21e2ecSJeff Kirsher 	}
2904ec21e2ecSJeff Kirsher }
2905ec21e2ecSJeff Kirsher #endif
2906ec21e2ecSJeff Kirsher 
2907*7d993c5fSArseny Solokha static void free_grp_irqs(struct gfar_priv_grp *grp)
2908ec21e2ecSJeff Kirsher {
2909*7d993c5fSArseny Solokha 	free_irq(gfar_irq(grp, TX)->irq, grp);
2910*7d993c5fSArseny Solokha 	free_irq(gfar_irq(grp, RX)->irq, grp);
2911*7d993c5fSArseny Solokha 	free_irq(gfar_irq(grp, ER)->irq, grp);
2912ec21e2ecSJeff Kirsher }
2913ec21e2ecSJeff Kirsher 
2914*7d993c5fSArseny Solokha static int register_grp_irqs(struct gfar_priv_grp *grp)
2915*7d993c5fSArseny Solokha {
2916*7d993c5fSArseny Solokha 	struct gfar_private *priv = grp->priv;
2917*7d993c5fSArseny Solokha 	struct net_device *dev = priv->ndev;
2918*7d993c5fSArseny Solokha 	int err;
2919*7d993c5fSArseny Solokha 
2920*7d993c5fSArseny Solokha 	/* If the device has multiple interrupts, register for
2921*7d993c5fSArseny Solokha 	 * them.  Otherwise, only register for the one
2922ec21e2ecSJeff Kirsher 	 */
2923*7d993c5fSArseny Solokha 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2924*7d993c5fSArseny Solokha 		/* Install our interrupt handlers for Error,
2925*7d993c5fSArseny Solokha 		 * Transmit, and Receive
2926*7d993c5fSArseny Solokha 		 */
2927*7d993c5fSArseny Solokha 		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
2928*7d993c5fSArseny Solokha 				  gfar_irq(grp, ER)->name, grp);
2929*7d993c5fSArseny Solokha 		if (err < 0) {
2930*7d993c5fSArseny Solokha 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2931*7d993c5fSArseny Solokha 				  gfar_irq(grp, ER)->irq);
2932*7d993c5fSArseny Solokha 
2933*7d993c5fSArseny Solokha 			goto err_irq_fail;
2934*7d993c5fSArseny Solokha 		}
2935*7d993c5fSArseny Solokha 		enable_irq_wake(gfar_irq(grp, ER)->irq);
2936*7d993c5fSArseny Solokha 
2937*7d993c5fSArseny Solokha 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
2938*7d993c5fSArseny Solokha 				  gfar_irq(grp, TX)->name, grp);
2939*7d993c5fSArseny Solokha 		if (err < 0) {
2940*7d993c5fSArseny Solokha 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2941*7d993c5fSArseny Solokha 				  gfar_irq(grp, TX)->irq);
2942*7d993c5fSArseny Solokha 			goto tx_irq_fail;
2943*7d993c5fSArseny Solokha 		}
2944*7d993c5fSArseny Solokha 		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
2945*7d993c5fSArseny Solokha 				  gfar_irq(grp, RX)->name, grp);
2946*7d993c5fSArseny Solokha 		if (err < 0) {
2947*7d993c5fSArseny Solokha 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2948*7d993c5fSArseny Solokha 				  gfar_irq(grp, RX)->irq);
2949*7d993c5fSArseny Solokha 			goto rx_irq_fail;
2950*7d993c5fSArseny Solokha 		}
2951*7d993c5fSArseny Solokha 		enable_irq_wake(gfar_irq(grp, RX)->irq);
2952*7d993c5fSArseny Solokha 
2953*7d993c5fSArseny Solokha 	} else {
2954*7d993c5fSArseny Solokha 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
2955*7d993c5fSArseny Solokha 				  gfar_irq(grp, TX)->name, grp);
2956*7d993c5fSArseny Solokha 		if (err < 0) {
2957*7d993c5fSArseny Solokha 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2958*7d993c5fSArseny Solokha 				  gfar_irq(grp, TX)->irq);
2959*7d993c5fSArseny Solokha 			goto err_irq_fail;
2960*7d993c5fSArseny Solokha 		}
2961*7d993c5fSArseny Solokha 		enable_irq_wake(gfar_irq(grp, TX)->irq);
2962*7d993c5fSArseny Solokha 	}
2963*7d993c5fSArseny Solokha 
2964*7d993c5fSArseny Solokha 	return 0;
2965*7d993c5fSArseny Solokha 
2966*7d993c5fSArseny Solokha rx_irq_fail:
2967*7d993c5fSArseny Solokha 	free_irq(gfar_irq(grp, TX)->irq, grp);
2968*7d993c5fSArseny Solokha tx_irq_fail:
2969*7d993c5fSArseny Solokha 	free_irq(gfar_irq(grp, ER)->irq, grp);
2970*7d993c5fSArseny Solokha err_irq_fail:
2971*7d993c5fSArseny Solokha 	return err;
2972*7d993c5fSArseny Solokha 
2973*7d993c5fSArseny Solokha }
2974*7d993c5fSArseny Solokha 
2975*7d993c5fSArseny Solokha static void gfar_free_irq(struct gfar_private *priv)
2976*7d993c5fSArseny Solokha {
2977*7d993c5fSArseny Solokha 	int i;
2978*7d993c5fSArseny Solokha 
2979*7d993c5fSArseny Solokha 	/* Free the IRQs */
2980*7d993c5fSArseny Solokha 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2981*7d993c5fSArseny Solokha 		for (i = 0; i < priv->num_grps; i++)
2982*7d993c5fSArseny Solokha 			free_grp_irqs(&priv->gfargrp[i]);
2983*7d993c5fSArseny Solokha 	} else {
2984*7d993c5fSArseny Solokha 		for (i = 0; i < priv->num_grps; i++)
2985*7d993c5fSArseny Solokha 			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
2986*7d993c5fSArseny Solokha 				 &priv->gfargrp[i]);
2987*7d993c5fSArseny Solokha 	}
2988*7d993c5fSArseny Solokha }
2989*7d993c5fSArseny Solokha 
2990*7d993c5fSArseny Solokha static int gfar_request_irq(struct gfar_private *priv)
2991*7d993c5fSArseny Solokha {
2992*7d993c5fSArseny Solokha 	int err, i, j;
2993*7d993c5fSArseny Solokha 
2994*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_grps; i++) {
2995*7d993c5fSArseny Solokha 		err = register_grp_irqs(&priv->gfargrp[i]);
2996*7d993c5fSArseny Solokha 		if (err) {
2997*7d993c5fSArseny Solokha 			for (j = 0; j < i; j++)
2998*7d993c5fSArseny Solokha 				free_grp_irqs(&priv->gfargrp[j]);
2999*7d993c5fSArseny Solokha 			return err;
3000*7d993c5fSArseny Solokha 		}
3001*7d993c5fSArseny Solokha 	}
3002*7d993c5fSArseny Solokha 
3003*7d993c5fSArseny Solokha 	return 0;
3004*7d993c5fSArseny Solokha }
3005*7d993c5fSArseny Solokha 
3006*7d993c5fSArseny Solokha /* Called when something needs to use the ethernet device
3007*7d993c5fSArseny Solokha  * Returns 0 for success.
3008*7d993c5fSArseny Solokha  */
3009*7d993c5fSArseny Solokha static int gfar_enet_open(struct net_device *dev)
3010ec21e2ecSJeff Kirsher {
3011ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3012*7d993c5fSArseny Solokha 	int err;
3013ec21e2ecSJeff Kirsher 
3014*7d993c5fSArseny Solokha 	err = init_phy(dev);
3015*7d993c5fSArseny Solokha 	if (err)
3016*7d993c5fSArseny Solokha 		return err;
3017*7d993c5fSArseny Solokha 
3018*7d993c5fSArseny Solokha 	err = gfar_request_irq(priv);
3019*7d993c5fSArseny Solokha 	if (err)
3020*7d993c5fSArseny Solokha 		return err;
3021*7d993c5fSArseny Solokha 
3022*7d993c5fSArseny Solokha 	err = startup_gfar(dev);
3023*7d993c5fSArseny Solokha 	if (err)
3024*7d993c5fSArseny Solokha 		return err;
3025*7d993c5fSArseny Solokha 
3026*7d993c5fSArseny Solokha 	return err;
3027*7d993c5fSArseny Solokha }
3028*7d993c5fSArseny Solokha 
3029*7d993c5fSArseny Solokha /* Stops the kernel queue, and halts the controller */
3030*7d993c5fSArseny Solokha static int gfar_close(struct net_device *dev)
3031*7d993c5fSArseny Solokha {
3032*7d993c5fSArseny Solokha 	struct gfar_private *priv = netdev_priv(dev);
3033*7d993c5fSArseny Solokha 
3034*7d993c5fSArseny Solokha 	cancel_work_sync(&priv->reset_task);
3035*7d993c5fSArseny Solokha 	stop_gfar(dev);
3036*7d993c5fSArseny Solokha 
3037*7d993c5fSArseny Solokha 	/* Disconnect from the PHY */
3038*7d993c5fSArseny Solokha 	phy_disconnect(dev->phydev);
3039*7d993c5fSArseny Solokha 
3040*7d993c5fSArseny Solokha 	gfar_free_irq(priv);
3041*7d993c5fSArseny Solokha 
3042*7d993c5fSArseny Solokha 	return 0;
3043*7d993c5fSArseny Solokha }
3044*7d993c5fSArseny Solokha 
3045*7d993c5fSArseny Solokha /* Clears each of the exact match registers to zero, so they
3046*7d993c5fSArseny Solokha  * don't interfere with normal reception
3047*7d993c5fSArseny Solokha  */
3048*7d993c5fSArseny Solokha static void gfar_clear_exact_match(struct net_device *dev)
3049*7d993c5fSArseny Solokha {
3050*7d993c5fSArseny Solokha 	int idx;
3051*7d993c5fSArseny Solokha 	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3052*7d993c5fSArseny Solokha 
3053*7d993c5fSArseny Solokha 	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
3054*7d993c5fSArseny Solokha 		gfar_set_mac_for_addr(dev, idx, zero_arr);
3055ec21e2ecSJeff Kirsher }
3056ec21e2ecSJeff Kirsher 
3057ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast
3058ec21e2ecSJeff Kirsher  * addresses we subscribe to.  Also, change the promiscuity of
3059ec21e2ecSJeff Kirsher  * the device based on the flags (this function is called
30600977f817SJan Ceuleers  * whenever dev->flags is changed
30610977f817SJan Ceuleers  */
3062ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev)
3063ec21e2ecSJeff Kirsher {
3064ec21e2ecSJeff Kirsher 	struct netdev_hw_addr *ha;
3065ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3066ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3067ec21e2ecSJeff Kirsher 	u32 tempval;
3068ec21e2ecSJeff Kirsher 
3069ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_PROMISC) {
3070ec21e2ecSJeff Kirsher 		/* Set RCTRL to PROM */
3071ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3072ec21e2ecSJeff Kirsher 		tempval |= RCTRL_PROM;
3073ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3074ec21e2ecSJeff Kirsher 	} else {
3075ec21e2ecSJeff Kirsher 		/* Set RCTRL to not PROM */
3076ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3077ec21e2ecSJeff Kirsher 		tempval &= ~(RCTRL_PROM);
3078ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3079ec21e2ecSJeff Kirsher 	}
3080ec21e2ecSJeff Kirsher 
3081ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_ALLMULTI) {
3082ec21e2ecSJeff Kirsher 		/* Set the hash to rx all multicast frames */
3083ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0xffffffff);
3084ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0xffffffff);
3085ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0xffffffff);
3086ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0xffffffff);
3087ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0xffffffff);
3088ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0xffffffff);
3089ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0xffffffff);
3090ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0xffffffff);
3091ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0xffffffff);
3092ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0xffffffff);
3093ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0xffffffff);
3094ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0xffffffff);
3095ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0xffffffff);
3096ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0xffffffff);
3097ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0xffffffff);
3098ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0xffffffff);
3099ec21e2ecSJeff Kirsher 	} else {
3100ec21e2ecSJeff Kirsher 		int em_num;
3101ec21e2ecSJeff Kirsher 		int idx;
3102ec21e2ecSJeff Kirsher 
3103ec21e2ecSJeff Kirsher 		/* zero out the hash */
3104ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0x0);
3105ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0x0);
3106ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0x0);
3107ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0x0);
3108ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0x0);
3109ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0x0);
3110ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0x0);
3111ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0x0);
3112ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0x0);
3113ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0x0);
3114ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0x0);
3115ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0x0);
3116ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0x0);
3117ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0x0);
3118ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0x0);
3119ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0x0);
3120ec21e2ecSJeff Kirsher 
3121ec21e2ecSJeff Kirsher 		/* If we have extended hash tables, we need to
3122ec21e2ecSJeff Kirsher 		 * clear the exact match registers to prepare for
31230977f817SJan Ceuleers 		 * setting them
31240977f817SJan Ceuleers 		 */
3125ec21e2ecSJeff Kirsher 		if (priv->extended_hash) {
3126ec21e2ecSJeff Kirsher 			em_num = GFAR_EM_NUM + 1;
3127ec21e2ecSJeff Kirsher 			gfar_clear_exact_match(dev);
3128ec21e2ecSJeff Kirsher 			idx = 1;
3129ec21e2ecSJeff Kirsher 		} else {
3130ec21e2ecSJeff Kirsher 			idx = 0;
3131ec21e2ecSJeff Kirsher 			em_num = 0;
3132ec21e2ecSJeff Kirsher 		}
3133ec21e2ecSJeff Kirsher 
3134ec21e2ecSJeff Kirsher 		if (netdev_mc_empty(dev))
3135ec21e2ecSJeff Kirsher 			return;
3136ec21e2ecSJeff Kirsher 
3137ec21e2ecSJeff Kirsher 		/* Parse the list, and set the appropriate bits */
3138ec21e2ecSJeff Kirsher 		netdev_for_each_mc_addr(ha, dev) {
3139ec21e2ecSJeff Kirsher 			if (idx < em_num) {
3140ec21e2ecSJeff Kirsher 				gfar_set_mac_for_addr(dev, idx, ha->addr);
3141ec21e2ecSJeff Kirsher 				idx++;
3142ec21e2ecSJeff Kirsher 			} else
3143ec21e2ecSJeff Kirsher 				gfar_set_hash_for_addr(dev, ha->addr);
3144ec21e2ecSJeff Kirsher 		}
3145ec21e2ecSJeff Kirsher 	}
3146ec21e2ecSJeff Kirsher }
3147ec21e2ecSJeff Kirsher 
3148*7d993c5fSArseny Solokha void gfar_mac_reset(struct gfar_private *priv)
31496ce29b0eSClaudiu Manoil {
31506ce29b0eSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3151*7d993c5fSArseny Solokha 	u32 tempval;
31526ce29b0eSClaudiu Manoil 
3153*7d993c5fSArseny Solokha 	/* Reset MAC layer */
3154*7d993c5fSArseny Solokha 	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
31556ce29b0eSClaudiu Manoil 
3156*7d993c5fSArseny Solokha 	/* We need to delay at least 3 TX clocks */
3157*7d993c5fSArseny Solokha 	udelay(3);
31586ce29b0eSClaudiu Manoil 
3159*7d993c5fSArseny Solokha 	/* the soft reset bit is not self-resetting, so we need to
3160*7d993c5fSArseny Solokha 	 * clear it before resuming normal operation
31616ce29b0eSClaudiu Manoil 	 */
3162*7d993c5fSArseny Solokha 	gfar_write(&regs->maccfg1, 0);
31636ce29b0eSClaudiu Manoil 
3164*7d993c5fSArseny Solokha 	udelay(3);
31656ce29b0eSClaudiu Manoil 
3166*7d993c5fSArseny Solokha 	gfar_rx_offload_en(priv);
31676ce29b0eSClaudiu Manoil 
3168*7d993c5fSArseny Solokha 	/* Initialize the max receive frame/buffer lengths */
3169*7d993c5fSArseny Solokha 	gfar_write(&regs->maxfrm, GFAR_JUMBO_FRAME_SIZE);
3170*7d993c5fSArseny Solokha 	gfar_write(&regs->mrblr, GFAR_RXB_SIZE);
3171b4b67f26SScott Wood 
3172*7d993c5fSArseny Solokha 	/* Initialize the Minimum Frame Length Register */
3173*7d993c5fSArseny Solokha 	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
317445b679c9SMatei Pavaluca 
3175*7d993c5fSArseny Solokha 	/* Initialize MACCFG2. */
3176*7d993c5fSArseny Solokha 	tempval = MACCFG2_INIT_SETTINGS;
317745b679c9SMatei Pavaluca 
3178*7d993c5fSArseny Solokha 	/* eTSEC74 erratum: Rx frames of length MAXFRM or MAXFRM-1
3179*7d993c5fSArseny Solokha 	 * are marked as truncated.  Avoid this by MACCFG2[Huge Frame]=1,
3180*7d993c5fSArseny Solokha 	 * and by checking RxBD[LG] and discarding larger than MAXFRM.
3181*7d993c5fSArseny Solokha 	 */
3182*7d993c5fSArseny Solokha 	if (gfar_has_errata(priv, GFAR_ERRATA_74))
3183*7d993c5fSArseny Solokha 		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
318445b679c9SMatei Pavaluca 
31856ce29b0eSClaudiu Manoil 	gfar_write(&regs->maccfg2, tempval);
31866ce29b0eSClaudiu Manoil 
3187*7d993c5fSArseny Solokha 	/* Clear mac addr hash registers */
3188*7d993c5fSArseny Solokha 	gfar_write(&regs->igaddr0, 0);
3189*7d993c5fSArseny Solokha 	gfar_write(&regs->igaddr1, 0);
3190*7d993c5fSArseny Solokha 	gfar_write(&regs->igaddr2, 0);
3191*7d993c5fSArseny Solokha 	gfar_write(&regs->igaddr3, 0);
3192*7d993c5fSArseny Solokha 	gfar_write(&regs->igaddr4, 0);
3193*7d993c5fSArseny Solokha 	gfar_write(&regs->igaddr5, 0);
3194*7d993c5fSArseny Solokha 	gfar_write(&regs->igaddr6, 0);
3195*7d993c5fSArseny Solokha 	gfar_write(&regs->igaddr7, 0);
31966ce29b0eSClaudiu Manoil 
3197*7d993c5fSArseny Solokha 	gfar_write(&regs->gaddr0, 0);
3198*7d993c5fSArseny Solokha 	gfar_write(&regs->gaddr1, 0);
3199*7d993c5fSArseny Solokha 	gfar_write(&regs->gaddr2, 0);
3200*7d993c5fSArseny Solokha 	gfar_write(&regs->gaddr3, 0);
3201*7d993c5fSArseny Solokha 	gfar_write(&regs->gaddr4, 0);
3202*7d993c5fSArseny Solokha 	gfar_write(&regs->gaddr5, 0);
3203*7d993c5fSArseny Solokha 	gfar_write(&regs->gaddr6, 0);
3204*7d993c5fSArseny Solokha 	gfar_write(&regs->gaddr7, 0);
3205*7d993c5fSArseny Solokha 
3206*7d993c5fSArseny Solokha 	if (priv->extended_hash)
3207*7d993c5fSArseny Solokha 		gfar_clear_exact_match(priv->ndev);
3208*7d993c5fSArseny Solokha 
3209*7d993c5fSArseny Solokha 	gfar_mac_rx_config(priv);
3210*7d993c5fSArseny Solokha 
3211*7d993c5fSArseny Solokha 	gfar_mac_tx_config(priv);
3212*7d993c5fSArseny Solokha 
3213*7d993c5fSArseny Solokha 	gfar_set_mac_address(priv->ndev);
3214*7d993c5fSArseny Solokha 
3215*7d993c5fSArseny Solokha 	gfar_set_multi(priv->ndev);
3216*7d993c5fSArseny Solokha 
3217*7d993c5fSArseny Solokha 	/* clear ievent and imask before configuring coalescing */
3218*7d993c5fSArseny Solokha 	gfar_ints_disable(priv);
3219*7d993c5fSArseny Solokha 
3220*7d993c5fSArseny Solokha 	/* Configure the coalescing support */
3221*7d993c5fSArseny Solokha 	gfar_configure_coalescing_all(priv);
3222*7d993c5fSArseny Solokha }
3223*7d993c5fSArseny Solokha 
3224*7d993c5fSArseny Solokha static void gfar_hw_init(struct gfar_private *priv)
3225*7d993c5fSArseny Solokha {
3226*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3227*7d993c5fSArseny Solokha 	u32 attrs;
3228*7d993c5fSArseny Solokha 
3229*7d993c5fSArseny Solokha 	/* Stop the DMA engine now, in case it was running before
3230*7d993c5fSArseny Solokha 	 * (The firmware could have used it, and left it running).
3231*7d993c5fSArseny Solokha 	 */
3232*7d993c5fSArseny Solokha 	gfar_halt(priv);
3233*7d993c5fSArseny Solokha 
3234*7d993c5fSArseny Solokha 	gfar_mac_reset(priv);
3235*7d993c5fSArseny Solokha 
3236*7d993c5fSArseny Solokha 	/* Zero out the rmon mib registers if it has them */
3237*7d993c5fSArseny Solokha 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
3238*7d993c5fSArseny Solokha 		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
3239*7d993c5fSArseny Solokha 
3240*7d993c5fSArseny Solokha 		/* Mask off the CAM interrupts */
3241*7d993c5fSArseny Solokha 		gfar_write(&regs->rmon.cam1, 0xffffffff);
3242*7d993c5fSArseny Solokha 		gfar_write(&regs->rmon.cam2, 0xffffffff);
3243*7d993c5fSArseny Solokha 	}
3244*7d993c5fSArseny Solokha 
3245*7d993c5fSArseny Solokha 	/* Initialize ECNTRL */
3246*7d993c5fSArseny Solokha 	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
3247*7d993c5fSArseny Solokha 
3248*7d993c5fSArseny Solokha 	/* Set the extraction length and index */
3249*7d993c5fSArseny Solokha 	attrs = ATTRELI_EL(priv->rx_stash_size) |
3250*7d993c5fSArseny Solokha 		ATTRELI_EI(priv->rx_stash_index);
3251*7d993c5fSArseny Solokha 
3252*7d993c5fSArseny Solokha 	gfar_write(&regs->attreli, attrs);
3253*7d993c5fSArseny Solokha 
3254*7d993c5fSArseny Solokha 	/* Start with defaults, and add stashing
3255*7d993c5fSArseny Solokha 	 * depending on driver parameters
3256*7d993c5fSArseny Solokha 	 */
3257*7d993c5fSArseny Solokha 	attrs = ATTR_INIT_SETTINGS;
3258*7d993c5fSArseny Solokha 
3259*7d993c5fSArseny Solokha 	if (priv->bd_stash_en)
3260*7d993c5fSArseny Solokha 		attrs |= ATTR_BDSTASH;
3261*7d993c5fSArseny Solokha 
3262*7d993c5fSArseny Solokha 	if (priv->rx_stash_size != 0)
3263*7d993c5fSArseny Solokha 		attrs |= ATTR_BUFSTASH;
3264*7d993c5fSArseny Solokha 
3265*7d993c5fSArseny Solokha 	gfar_write(&regs->attr, attrs);
3266*7d993c5fSArseny Solokha 
3267*7d993c5fSArseny Solokha 	/* FIFO configs */
3268*7d993c5fSArseny Solokha 	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
3269*7d993c5fSArseny Solokha 	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
3270*7d993c5fSArseny Solokha 	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
3271*7d993c5fSArseny Solokha 
3272*7d993c5fSArseny Solokha 	/* Program the interrupt steering regs, only for MG devices */
3273*7d993c5fSArseny Solokha 	if (priv->num_grps > 1)
3274*7d993c5fSArseny Solokha 		gfar_write_isrg(priv);
3275*7d993c5fSArseny Solokha }
3276*7d993c5fSArseny Solokha 
3277*7d993c5fSArseny Solokha static const struct net_device_ops gfar_netdev_ops = {
3278*7d993c5fSArseny Solokha 	.ndo_open = gfar_enet_open,
3279*7d993c5fSArseny Solokha 	.ndo_start_xmit = gfar_start_xmit,
3280*7d993c5fSArseny Solokha 	.ndo_stop = gfar_close,
3281*7d993c5fSArseny Solokha 	.ndo_change_mtu = gfar_change_mtu,
3282*7d993c5fSArseny Solokha 	.ndo_set_features = gfar_set_features,
3283*7d993c5fSArseny Solokha 	.ndo_set_rx_mode = gfar_set_multi,
3284*7d993c5fSArseny Solokha 	.ndo_tx_timeout = gfar_timeout,
3285*7d993c5fSArseny Solokha 	.ndo_do_ioctl = gfar_ioctl,
3286*7d993c5fSArseny Solokha 	.ndo_get_stats = gfar_get_stats,
3287*7d993c5fSArseny Solokha 	.ndo_change_carrier = fixed_phy_change_carrier,
3288*7d993c5fSArseny Solokha 	.ndo_set_mac_address = gfar_set_mac_addr,
3289*7d993c5fSArseny Solokha 	.ndo_validate_addr = eth_validate_addr,
3290*7d993c5fSArseny Solokha #ifdef CONFIG_NET_POLL_CONTROLLER
3291*7d993c5fSArseny Solokha 	.ndo_poll_controller = gfar_netpoll,
3292*7d993c5fSArseny Solokha #endif
3293*7d993c5fSArseny Solokha };
3294*7d993c5fSArseny Solokha 
3295*7d993c5fSArseny Solokha /* Set up the ethernet device structure, private data,
3296*7d993c5fSArseny Solokha  * and anything else we need before we start
3297*7d993c5fSArseny Solokha  */
3298*7d993c5fSArseny Solokha static int gfar_probe(struct platform_device *ofdev)
3299*7d993c5fSArseny Solokha {
3300*7d993c5fSArseny Solokha 	struct device_node *np = ofdev->dev.of_node;
3301*7d993c5fSArseny Solokha 	struct net_device *dev = NULL;
3302*7d993c5fSArseny Solokha 	struct gfar_private *priv = NULL;
3303*7d993c5fSArseny Solokha 	int err = 0, i;
3304*7d993c5fSArseny Solokha 
3305*7d993c5fSArseny Solokha 	err = gfar_of_init(ofdev, &dev);
3306*7d993c5fSArseny Solokha 
3307*7d993c5fSArseny Solokha 	if (err)
3308*7d993c5fSArseny Solokha 		return err;
3309*7d993c5fSArseny Solokha 
3310*7d993c5fSArseny Solokha 	priv = netdev_priv(dev);
3311*7d993c5fSArseny Solokha 	priv->ndev = dev;
3312*7d993c5fSArseny Solokha 	priv->ofdev = ofdev;
3313*7d993c5fSArseny Solokha 	priv->dev = &ofdev->dev;
3314*7d993c5fSArseny Solokha 	SET_NETDEV_DEV(dev, &ofdev->dev);
3315*7d993c5fSArseny Solokha 
3316*7d993c5fSArseny Solokha 	INIT_WORK(&priv->reset_task, gfar_reset_task);
3317*7d993c5fSArseny Solokha 
3318*7d993c5fSArseny Solokha 	platform_set_drvdata(ofdev, priv);
3319*7d993c5fSArseny Solokha 
3320*7d993c5fSArseny Solokha 	gfar_detect_errata(priv);
3321*7d993c5fSArseny Solokha 
3322*7d993c5fSArseny Solokha 	/* Set the dev->base_addr to the gfar reg region */
3323*7d993c5fSArseny Solokha 	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
3324*7d993c5fSArseny Solokha 
3325*7d993c5fSArseny Solokha 	/* Fill in the dev structure */
3326*7d993c5fSArseny Solokha 	dev->watchdog_timeo = TX_TIMEOUT;
3327*7d993c5fSArseny Solokha 	/* MTU range: 50 - 9586 */
3328*7d993c5fSArseny Solokha 	dev->mtu = 1500;
3329*7d993c5fSArseny Solokha 	dev->min_mtu = 50;
3330*7d993c5fSArseny Solokha 	dev->max_mtu = GFAR_JUMBO_FRAME_SIZE - ETH_HLEN;
3331*7d993c5fSArseny Solokha 	dev->netdev_ops = &gfar_netdev_ops;
3332*7d993c5fSArseny Solokha 	dev->ethtool_ops = &gfar_ethtool_ops;
3333*7d993c5fSArseny Solokha 
3334*7d993c5fSArseny Solokha 	/* Register for napi ...We are registering NAPI for each grp */
3335*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_grps; i++) {
3336*7d993c5fSArseny Solokha 		if (priv->poll_mode == GFAR_SQ_POLLING) {
3337*7d993c5fSArseny Solokha 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
3338*7d993c5fSArseny Solokha 				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
3339*7d993c5fSArseny Solokha 			netif_tx_napi_add(dev, &priv->gfargrp[i].napi_tx,
3340*7d993c5fSArseny Solokha 				       gfar_poll_tx_sq, 2);
3341*7d993c5fSArseny Solokha 		} else {
3342*7d993c5fSArseny Solokha 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
3343*7d993c5fSArseny Solokha 				       gfar_poll_rx, GFAR_DEV_WEIGHT);
3344*7d993c5fSArseny Solokha 			netif_tx_napi_add(dev, &priv->gfargrp[i].napi_tx,
3345*7d993c5fSArseny Solokha 				       gfar_poll_tx, 2);
3346*7d993c5fSArseny Solokha 		}
3347*7d993c5fSArseny Solokha 	}
3348*7d993c5fSArseny Solokha 
3349*7d993c5fSArseny Solokha 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
3350*7d993c5fSArseny Solokha 		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
3351*7d993c5fSArseny Solokha 				   NETIF_F_RXCSUM;
3352*7d993c5fSArseny Solokha 		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
3353*7d993c5fSArseny Solokha 				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
3354*7d993c5fSArseny Solokha 	}
3355*7d993c5fSArseny Solokha 
3356*7d993c5fSArseny Solokha 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
3357*7d993c5fSArseny Solokha 		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
3358*7d993c5fSArseny Solokha 				    NETIF_F_HW_VLAN_CTAG_RX;
3359*7d993c5fSArseny Solokha 		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
3360*7d993c5fSArseny Solokha 	}
3361*7d993c5fSArseny Solokha 
3362*7d993c5fSArseny Solokha 	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
3363*7d993c5fSArseny Solokha 
3364*7d993c5fSArseny Solokha 	gfar_init_addr_hash_table(priv);
3365*7d993c5fSArseny Solokha 
3366*7d993c5fSArseny Solokha 	/* Insert receive time stamps into padding alignment bytes, and
3367*7d993c5fSArseny Solokha 	 * plus 2 bytes padding to ensure the cpu alignment.
3368*7d993c5fSArseny Solokha 	 */
3369*7d993c5fSArseny Solokha 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
3370*7d993c5fSArseny Solokha 		priv->padding = 8 + DEFAULT_PADDING;
3371*7d993c5fSArseny Solokha 
3372*7d993c5fSArseny Solokha 	if (dev->features & NETIF_F_IP_CSUM ||
3373*7d993c5fSArseny Solokha 	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
3374*7d993c5fSArseny Solokha 		dev->needed_headroom = GMAC_FCB_LEN;
3375*7d993c5fSArseny Solokha 
3376*7d993c5fSArseny Solokha 	/* Initializing some of the rx/tx queue level parameters */
3377*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_tx_queues; i++) {
3378*7d993c5fSArseny Solokha 		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
3379*7d993c5fSArseny Solokha 		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
3380*7d993c5fSArseny Solokha 		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
3381*7d993c5fSArseny Solokha 		priv->tx_queue[i]->txic = DEFAULT_TXIC;
3382*7d993c5fSArseny Solokha 	}
3383*7d993c5fSArseny Solokha 
3384*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_rx_queues; i++) {
3385*7d993c5fSArseny Solokha 		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
3386*7d993c5fSArseny Solokha 		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
3387*7d993c5fSArseny Solokha 		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
3388*7d993c5fSArseny Solokha 	}
3389*7d993c5fSArseny Solokha 
3390*7d993c5fSArseny Solokha 	/* Always enable rx filer if available */
3391*7d993c5fSArseny Solokha 	priv->rx_filer_enable =
3392*7d993c5fSArseny Solokha 	    (priv->device_flags & FSL_GIANFAR_DEV_HAS_RX_FILER) ? 1 : 0;
3393*7d993c5fSArseny Solokha 	/* Enable most messages by default */
3394*7d993c5fSArseny Solokha 	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
3395*7d993c5fSArseny Solokha 	/* use pritority h/w tx queue scheduling for single queue devices */
3396*7d993c5fSArseny Solokha 	if (priv->num_tx_queues == 1)
3397*7d993c5fSArseny Solokha 		priv->prio_sched_en = 1;
3398*7d993c5fSArseny Solokha 
3399*7d993c5fSArseny Solokha 	set_bit(GFAR_DOWN, &priv->state);
3400*7d993c5fSArseny Solokha 
3401*7d993c5fSArseny Solokha 	gfar_hw_init(priv);
3402*7d993c5fSArseny Solokha 
3403*7d993c5fSArseny Solokha 	/* Carrier starts down, phylib will bring it up */
3404*7d993c5fSArseny Solokha 	netif_carrier_off(dev);
3405*7d993c5fSArseny Solokha 
3406*7d993c5fSArseny Solokha 	err = register_netdev(dev);
3407*7d993c5fSArseny Solokha 
3408*7d993c5fSArseny Solokha 	if (err) {
3409*7d993c5fSArseny Solokha 		pr_err("%s: Cannot register net device, aborting\n", dev->name);
3410*7d993c5fSArseny Solokha 		goto register_fail;
3411*7d993c5fSArseny Solokha 	}
3412*7d993c5fSArseny Solokha 
3413*7d993c5fSArseny Solokha 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET)
3414*7d993c5fSArseny Solokha 		priv->wol_supported |= GFAR_WOL_MAGIC;
3415*7d993c5fSArseny Solokha 
3416*7d993c5fSArseny Solokha 	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER) &&
3417*7d993c5fSArseny Solokha 	    priv->rx_filer_enable)
3418*7d993c5fSArseny Solokha 		priv->wol_supported |= GFAR_WOL_FILER_UCAST;
3419*7d993c5fSArseny Solokha 
3420*7d993c5fSArseny Solokha 	device_set_wakeup_capable(&ofdev->dev, priv->wol_supported);
3421*7d993c5fSArseny Solokha 
3422*7d993c5fSArseny Solokha 	/* fill out IRQ number and name fields */
3423*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_grps; i++) {
3424*7d993c5fSArseny Solokha 		struct gfar_priv_grp *grp = &priv->gfargrp[i];
3425*7d993c5fSArseny Solokha 		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3426*7d993c5fSArseny Solokha 			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
3427*7d993c5fSArseny Solokha 				dev->name, "_g", '0' + i, "_tx");
3428*7d993c5fSArseny Solokha 			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
3429*7d993c5fSArseny Solokha 				dev->name, "_g", '0' + i, "_rx");
3430*7d993c5fSArseny Solokha 			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
3431*7d993c5fSArseny Solokha 				dev->name, "_g", '0' + i, "_er");
3432*7d993c5fSArseny Solokha 		} else
3433*7d993c5fSArseny Solokha 			strcpy(gfar_irq(grp, TX)->name, dev->name);
3434*7d993c5fSArseny Solokha 	}
3435*7d993c5fSArseny Solokha 
3436*7d993c5fSArseny Solokha 	/* Initialize the filer table */
3437*7d993c5fSArseny Solokha 	gfar_init_filer_table(priv);
3438*7d993c5fSArseny Solokha 
3439*7d993c5fSArseny Solokha 	/* Print out the device info */
3440*7d993c5fSArseny Solokha 	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
3441*7d993c5fSArseny Solokha 
3442*7d993c5fSArseny Solokha 	/* Even more device info helps when determining which kernel
3443*7d993c5fSArseny Solokha 	 * provided which set of benchmarks.
3444*7d993c5fSArseny Solokha 	 */
3445*7d993c5fSArseny Solokha 	netdev_info(dev, "Running with NAPI enabled\n");
3446*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_rx_queues; i++)
3447*7d993c5fSArseny Solokha 		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
3448*7d993c5fSArseny Solokha 			    i, priv->rx_queue[i]->rx_ring_size);
3449*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_tx_queues; i++)
3450*7d993c5fSArseny Solokha 		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
3451*7d993c5fSArseny Solokha 			    i, priv->tx_queue[i]->tx_ring_size);
3452*7d993c5fSArseny Solokha 
3453*7d993c5fSArseny Solokha 	return 0;
3454*7d993c5fSArseny Solokha 
3455*7d993c5fSArseny Solokha register_fail:
3456*7d993c5fSArseny Solokha 	if (of_phy_is_fixed_link(np))
3457*7d993c5fSArseny Solokha 		of_phy_deregister_fixed_link(np);
3458*7d993c5fSArseny Solokha 	unmap_group_regs(priv);
3459*7d993c5fSArseny Solokha 	gfar_free_rx_queues(priv);
3460*7d993c5fSArseny Solokha 	gfar_free_tx_queues(priv);
3461*7d993c5fSArseny Solokha 	of_node_put(priv->phy_node);
3462*7d993c5fSArseny Solokha 	of_node_put(priv->tbi_node);
3463*7d993c5fSArseny Solokha 	free_gfar_dev(priv);
3464*7d993c5fSArseny Solokha 	return err;
3465*7d993c5fSArseny Solokha }
3466*7d993c5fSArseny Solokha 
3467*7d993c5fSArseny Solokha static int gfar_remove(struct platform_device *ofdev)
3468*7d993c5fSArseny Solokha {
3469*7d993c5fSArseny Solokha 	struct gfar_private *priv = platform_get_drvdata(ofdev);
3470*7d993c5fSArseny Solokha 	struct device_node *np = ofdev->dev.of_node;
3471*7d993c5fSArseny Solokha 
3472*7d993c5fSArseny Solokha 	of_node_put(priv->phy_node);
3473*7d993c5fSArseny Solokha 	of_node_put(priv->tbi_node);
3474*7d993c5fSArseny Solokha 
3475*7d993c5fSArseny Solokha 	unregister_netdev(priv->ndev);
3476*7d993c5fSArseny Solokha 
3477*7d993c5fSArseny Solokha 	if (of_phy_is_fixed_link(np))
3478*7d993c5fSArseny Solokha 		of_phy_deregister_fixed_link(np);
3479*7d993c5fSArseny Solokha 
3480*7d993c5fSArseny Solokha 	unmap_group_regs(priv);
3481*7d993c5fSArseny Solokha 	gfar_free_rx_queues(priv);
3482*7d993c5fSArseny Solokha 	gfar_free_tx_queues(priv);
3483*7d993c5fSArseny Solokha 	free_gfar_dev(priv);
3484*7d993c5fSArseny Solokha 
3485*7d993c5fSArseny Solokha 	return 0;
3486*7d993c5fSArseny Solokha }
3487*7d993c5fSArseny Solokha 
3488*7d993c5fSArseny Solokha #ifdef CONFIG_PM
3489*7d993c5fSArseny Solokha 
3490*7d993c5fSArseny Solokha static void __gfar_filer_disable(struct gfar_private *priv)
3491*7d993c5fSArseny Solokha {
3492*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3493*7d993c5fSArseny Solokha 	u32 temp;
3494*7d993c5fSArseny Solokha 
3495*7d993c5fSArseny Solokha 	temp = gfar_read(&regs->rctrl);
3496*7d993c5fSArseny Solokha 	temp &= ~(RCTRL_FILREN | RCTRL_PRSDEP_INIT);
3497*7d993c5fSArseny Solokha 	gfar_write(&regs->rctrl, temp);
3498*7d993c5fSArseny Solokha }
3499*7d993c5fSArseny Solokha 
3500*7d993c5fSArseny Solokha static void __gfar_filer_enable(struct gfar_private *priv)
3501*7d993c5fSArseny Solokha {
3502*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3503*7d993c5fSArseny Solokha 	u32 temp;
3504*7d993c5fSArseny Solokha 
3505*7d993c5fSArseny Solokha 	temp = gfar_read(&regs->rctrl);
3506*7d993c5fSArseny Solokha 	temp |= RCTRL_FILREN | RCTRL_PRSDEP_INIT;
3507*7d993c5fSArseny Solokha 	gfar_write(&regs->rctrl, temp);
3508*7d993c5fSArseny Solokha }
3509*7d993c5fSArseny Solokha 
3510*7d993c5fSArseny Solokha /* Filer rules implementing wol capabilities */
3511*7d993c5fSArseny Solokha static void gfar_filer_config_wol(struct gfar_private *priv)
3512*7d993c5fSArseny Solokha {
3513*7d993c5fSArseny Solokha 	unsigned int i;
3514*7d993c5fSArseny Solokha 	u32 rqfcr;
3515*7d993c5fSArseny Solokha 
3516*7d993c5fSArseny Solokha 	__gfar_filer_disable(priv);
3517*7d993c5fSArseny Solokha 
3518*7d993c5fSArseny Solokha 	/* clear the filer table, reject any packet by default */
3519*7d993c5fSArseny Solokha 	rqfcr = RQFCR_RJE | RQFCR_CMP_MATCH;
3520*7d993c5fSArseny Solokha 	for (i = 0; i <= MAX_FILER_IDX; i++)
3521*7d993c5fSArseny Solokha 		gfar_write_filer(priv, i, rqfcr, 0);
3522*7d993c5fSArseny Solokha 
3523*7d993c5fSArseny Solokha 	i = 0;
3524*7d993c5fSArseny Solokha 	if (priv->wol_opts & GFAR_WOL_FILER_UCAST) {
3525*7d993c5fSArseny Solokha 		/* unicast packet, accept it */
3526*7d993c5fSArseny Solokha 		struct net_device *ndev = priv->ndev;
3527*7d993c5fSArseny Solokha 		/* get the default rx queue index */
3528*7d993c5fSArseny Solokha 		u8 qindex = (u8)priv->gfargrp[0].rx_queue->qindex;
3529*7d993c5fSArseny Solokha 		u32 dest_mac_addr = (ndev->dev_addr[0] << 16) |
3530*7d993c5fSArseny Solokha 				    (ndev->dev_addr[1] << 8) |
3531*7d993c5fSArseny Solokha 				     ndev->dev_addr[2];
3532*7d993c5fSArseny Solokha 
3533*7d993c5fSArseny Solokha 		rqfcr = (qindex << 10) | RQFCR_AND |
3534*7d993c5fSArseny Solokha 			RQFCR_CMP_EXACT | RQFCR_PID_DAH;
3535*7d993c5fSArseny Solokha 
3536*7d993c5fSArseny Solokha 		gfar_write_filer(priv, i++, rqfcr, dest_mac_addr);
3537*7d993c5fSArseny Solokha 
3538*7d993c5fSArseny Solokha 		dest_mac_addr = (ndev->dev_addr[3] << 16) |
3539*7d993c5fSArseny Solokha 				(ndev->dev_addr[4] << 8) |
3540*7d993c5fSArseny Solokha 				 ndev->dev_addr[5];
3541*7d993c5fSArseny Solokha 		rqfcr = (qindex << 10) | RQFCR_GPI |
3542*7d993c5fSArseny Solokha 			RQFCR_CMP_EXACT | RQFCR_PID_DAL;
3543*7d993c5fSArseny Solokha 		gfar_write_filer(priv, i++, rqfcr, dest_mac_addr);
3544*7d993c5fSArseny Solokha 	}
3545*7d993c5fSArseny Solokha 
3546*7d993c5fSArseny Solokha 	__gfar_filer_enable(priv);
3547*7d993c5fSArseny Solokha }
3548*7d993c5fSArseny Solokha 
3549*7d993c5fSArseny Solokha static void gfar_filer_restore_table(struct gfar_private *priv)
3550*7d993c5fSArseny Solokha {
3551*7d993c5fSArseny Solokha 	u32 rqfcr, rqfpr;
3552*7d993c5fSArseny Solokha 	unsigned int i;
3553*7d993c5fSArseny Solokha 
3554*7d993c5fSArseny Solokha 	__gfar_filer_disable(priv);
3555*7d993c5fSArseny Solokha 
3556*7d993c5fSArseny Solokha 	for (i = 0; i <= MAX_FILER_IDX; i++) {
3557*7d993c5fSArseny Solokha 		rqfcr = priv->ftp_rqfcr[i];
3558*7d993c5fSArseny Solokha 		rqfpr = priv->ftp_rqfpr[i];
3559*7d993c5fSArseny Solokha 		gfar_write_filer(priv, i, rqfcr, rqfpr);
3560*7d993c5fSArseny Solokha 	}
3561*7d993c5fSArseny Solokha 
3562*7d993c5fSArseny Solokha 	__gfar_filer_enable(priv);
3563*7d993c5fSArseny Solokha }
3564*7d993c5fSArseny Solokha 
3565*7d993c5fSArseny Solokha /* gfar_start() for Rx only and with the FGPI filer interrupt enabled */
3566*7d993c5fSArseny Solokha static void gfar_start_wol_filer(struct gfar_private *priv)
3567*7d993c5fSArseny Solokha {
3568*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3569*7d993c5fSArseny Solokha 	u32 tempval;
3570*7d993c5fSArseny Solokha 	int i = 0;
3571*7d993c5fSArseny Solokha 
3572*7d993c5fSArseny Solokha 	/* Enable Rx hw queues */
3573*7d993c5fSArseny Solokha 	gfar_write(&regs->rqueue, priv->rqueue);
3574*7d993c5fSArseny Solokha 
3575*7d993c5fSArseny Solokha 	/* Initialize DMACTRL to have WWR and WOP */
3576*7d993c5fSArseny Solokha 	tempval = gfar_read(&regs->dmactrl);
3577*7d993c5fSArseny Solokha 	tempval |= DMACTRL_INIT_SETTINGS;
3578*7d993c5fSArseny Solokha 	gfar_write(&regs->dmactrl, tempval);
3579*7d993c5fSArseny Solokha 
3580*7d993c5fSArseny Solokha 	/* Make sure we aren't stopped */
3581*7d993c5fSArseny Solokha 	tempval = gfar_read(&regs->dmactrl);
3582*7d993c5fSArseny Solokha 	tempval &= ~DMACTRL_GRS;
3583*7d993c5fSArseny Solokha 	gfar_write(&regs->dmactrl, tempval);
3584*7d993c5fSArseny Solokha 
3585*7d993c5fSArseny Solokha 	for (i = 0; i < priv->num_grps; i++) {
3586*7d993c5fSArseny Solokha 		regs = priv->gfargrp[i].regs;
3587*7d993c5fSArseny Solokha 		/* Clear RHLT, so that the DMA starts polling now */
3588*7d993c5fSArseny Solokha 		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
3589*7d993c5fSArseny Solokha 		/* enable the Filer General Purpose Interrupt */
3590*7d993c5fSArseny Solokha 		gfar_write(&regs->imask, IMASK_FGPI);
3591*7d993c5fSArseny Solokha 	}
3592*7d993c5fSArseny Solokha 
3593*7d993c5fSArseny Solokha 	/* Enable Rx DMA */
3594*7d993c5fSArseny Solokha 	tempval = gfar_read(&regs->maccfg1);
3595*7d993c5fSArseny Solokha 	tempval |= MACCFG1_RX_EN;
3596*7d993c5fSArseny Solokha 	gfar_write(&regs->maccfg1, tempval);
3597*7d993c5fSArseny Solokha }
3598*7d993c5fSArseny Solokha 
3599*7d993c5fSArseny Solokha static int gfar_suspend(struct device *dev)
3600*7d993c5fSArseny Solokha {
3601*7d993c5fSArseny Solokha 	struct gfar_private *priv = dev_get_drvdata(dev);
3602*7d993c5fSArseny Solokha 	struct net_device *ndev = priv->ndev;
3603*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3604*7d993c5fSArseny Solokha 	u32 tempval;
3605*7d993c5fSArseny Solokha 	u16 wol = priv->wol_opts;
3606*7d993c5fSArseny Solokha 
3607*7d993c5fSArseny Solokha 	if (!netif_running(ndev))
3608*7d993c5fSArseny Solokha 		return 0;
3609*7d993c5fSArseny Solokha 
3610*7d993c5fSArseny Solokha 	disable_napi(priv);
3611*7d993c5fSArseny Solokha 	netif_tx_lock(ndev);
3612*7d993c5fSArseny Solokha 	netif_device_detach(ndev);
3613*7d993c5fSArseny Solokha 	netif_tx_unlock(ndev);
3614*7d993c5fSArseny Solokha 
3615*7d993c5fSArseny Solokha 	gfar_halt(priv);
3616*7d993c5fSArseny Solokha 
3617*7d993c5fSArseny Solokha 	if (wol & GFAR_WOL_MAGIC) {
3618*7d993c5fSArseny Solokha 		/* Enable interrupt on Magic Packet */
3619*7d993c5fSArseny Solokha 		gfar_write(&regs->imask, IMASK_MAG);
3620*7d993c5fSArseny Solokha 
3621*7d993c5fSArseny Solokha 		/* Enable Magic Packet mode */
3622*7d993c5fSArseny Solokha 		tempval = gfar_read(&regs->maccfg2);
3623*7d993c5fSArseny Solokha 		tempval |= MACCFG2_MPEN;
3624*7d993c5fSArseny Solokha 		gfar_write(&regs->maccfg2, tempval);
3625*7d993c5fSArseny Solokha 
3626*7d993c5fSArseny Solokha 		/* re-enable the Rx block */
3627*7d993c5fSArseny Solokha 		tempval = gfar_read(&regs->maccfg1);
3628*7d993c5fSArseny Solokha 		tempval |= MACCFG1_RX_EN;
3629*7d993c5fSArseny Solokha 		gfar_write(&regs->maccfg1, tempval);
3630*7d993c5fSArseny Solokha 
3631*7d993c5fSArseny Solokha 	} else if (wol & GFAR_WOL_FILER_UCAST) {
3632*7d993c5fSArseny Solokha 		gfar_filer_config_wol(priv);
3633*7d993c5fSArseny Solokha 		gfar_start_wol_filer(priv);
3634*7d993c5fSArseny Solokha 
3635*7d993c5fSArseny Solokha 	} else {
3636*7d993c5fSArseny Solokha 		phy_stop(ndev->phydev);
3637*7d993c5fSArseny Solokha 	}
3638*7d993c5fSArseny Solokha 
3639*7d993c5fSArseny Solokha 	return 0;
3640*7d993c5fSArseny Solokha }
3641*7d993c5fSArseny Solokha 
3642*7d993c5fSArseny Solokha static int gfar_resume(struct device *dev)
3643*7d993c5fSArseny Solokha {
3644*7d993c5fSArseny Solokha 	struct gfar_private *priv = dev_get_drvdata(dev);
3645*7d993c5fSArseny Solokha 	struct net_device *ndev = priv->ndev;
3646*7d993c5fSArseny Solokha 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3647*7d993c5fSArseny Solokha 	u32 tempval;
3648*7d993c5fSArseny Solokha 	u16 wol = priv->wol_opts;
3649*7d993c5fSArseny Solokha 
3650*7d993c5fSArseny Solokha 	if (!netif_running(ndev))
3651*7d993c5fSArseny Solokha 		return 0;
3652*7d993c5fSArseny Solokha 
3653*7d993c5fSArseny Solokha 	if (wol & GFAR_WOL_MAGIC) {
3654*7d993c5fSArseny Solokha 		/* Disable Magic Packet mode */
3655*7d993c5fSArseny Solokha 		tempval = gfar_read(&regs->maccfg2);
3656*7d993c5fSArseny Solokha 		tempval &= ~MACCFG2_MPEN;
3657*7d993c5fSArseny Solokha 		gfar_write(&regs->maccfg2, tempval);
3658*7d993c5fSArseny Solokha 
3659*7d993c5fSArseny Solokha 	} else if (wol & GFAR_WOL_FILER_UCAST) {
3660*7d993c5fSArseny Solokha 		/* need to stop rx only, tx is already down */
3661*7d993c5fSArseny Solokha 		gfar_halt(priv);
3662*7d993c5fSArseny Solokha 		gfar_filer_restore_table(priv);
3663*7d993c5fSArseny Solokha 
3664*7d993c5fSArseny Solokha 	} else {
3665*7d993c5fSArseny Solokha 		phy_start(ndev->phydev);
3666*7d993c5fSArseny Solokha 	}
3667*7d993c5fSArseny Solokha 
3668*7d993c5fSArseny Solokha 	gfar_start(priv);
3669*7d993c5fSArseny Solokha 
3670*7d993c5fSArseny Solokha 	netif_device_attach(ndev);
3671*7d993c5fSArseny Solokha 	enable_napi(priv);
3672*7d993c5fSArseny Solokha 
3673*7d993c5fSArseny Solokha 	return 0;
3674*7d993c5fSArseny Solokha }
3675*7d993c5fSArseny Solokha 
3676*7d993c5fSArseny Solokha static int gfar_restore(struct device *dev)
3677*7d993c5fSArseny Solokha {
3678*7d993c5fSArseny Solokha 	struct gfar_private *priv = dev_get_drvdata(dev);
3679*7d993c5fSArseny Solokha 	struct net_device *ndev = priv->ndev;
3680*7d993c5fSArseny Solokha 
3681*7d993c5fSArseny Solokha 	if (!netif_running(ndev)) {
3682*7d993c5fSArseny Solokha 		netif_device_attach(ndev);
3683*7d993c5fSArseny Solokha 
3684*7d993c5fSArseny Solokha 		return 0;
3685*7d993c5fSArseny Solokha 	}
3686*7d993c5fSArseny Solokha 
3687*7d993c5fSArseny Solokha 	gfar_init_bds(ndev);
3688*7d993c5fSArseny Solokha 
3689*7d993c5fSArseny Solokha 	gfar_mac_reset(priv);
3690*7d993c5fSArseny Solokha 
3691*7d993c5fSArseny Solokha 	gfar_init_tx_rx_base(priv);
3692*7d993c5fSArseny Solokha 
3693*7d993c5fSArseny Solokha 	gfar_start(priv);
3694*7d993c5fSArseny Solokha 
36956ce29b0eSClaudiu Manoil 	priv->oldlink = 0;
36966ce29b0eSClaudiu Manoil 	priv->oldspeed = 0;
36976ce29b0eSClaudiu Manoil 	priv->oldduplex = -1;
3698*7d993c5fSArseny Solokha 
3699*7d993c5fSArseny Solokha 	if (ndev->phydev)
3700*7d993c5fSArseny Solokha 		phy_start(ndev->phydev);
3701*7d993c5fSArseny Solokha 
3702*7d993c5fSArseny Solokha 	netif_device_attach(ndev);
3703*7d993c5fSArseny Solokha 	enable_napi(priv);
3704*7d993c5fSArseny Solokha 
3705*7d993c5fSArseny Solokha 	return 0;
37066ce29b0eSClaudiu Manoil }
37076ce29b0eSClaudiu Manoil 
3708*7d993c5fSArseny Solokha static const struct dev_pm_ops gfar_pm_ops = {
3709*7d993c5fSArseny Solokha 	.suspend = gfar_suspend,
3710*7d993c5fSArseny Solokha 	.resume = gfar_resume,
3711*7d993c5fSArseny Solokha 	.freeze = gfar_suspend,
3712*7d993c5fSArseny Solokha 	.thaw = gfar_resume,
3713*7d993c5fSArseny Solokha 	.restore = gfar_restore,
3714*7d993c5fSArseny Solokha };
3715*7d993c5fSArseny Solokha 
3716*7d993c5fSArseny Solokha #define GFAR_PM_OPS (&gfar_pm_ops)
3717*7d993c5fSArseny Solokha 
3718*7d993c5fSArseny Solokha #else
3719*7d993c5fSArseny Solokha 
3720*7d993c5fSArseny Solokha #define GFAR_PM_OPS NULL
3721*7d993c5fSArseny Solokha 
3722*7d993c5fSArseny Solokha #endif
37236ce29b0eSClaudiu Manoil 
372494e5a2a8SFabian Frederick static const struct of_device_id gfar_match[] =
3725ec21e2ecSJeff Kirsher {
3726ec21e2ecSJeff Kirsher 	{
3727ec21e2ecSJeff Kirsher 		.type = "network",
3728ec21e2ecSJeff Kirsher 		.compatible = "gianfar",
3729ec21e2ecSJeff Kirsher 	},
3730ec21e2ecSJeff Kirsher 	{
3731ec21e2ecSJeff Kirsher 		.compatible = "fsl,etsec2",
3732ec21e2ecSJeff Kirsher 	},
3733ec21e2ecSJeff Kirsher 	{},
3734ec21e2ecSJeff Kirsher };
3735ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match);
3736ec21e2ecSJeff Kirsher 
3737ec21e2ecSJeff Kirsher /* Structure for a device driver */
3738ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = {
3739ec21e2ecSJeff Kirsher 	.driver = {
3740ec21e2ecSJeff Kirsher 		.name = "fsl-gianfar",
3741ec21e2ecSJeff Kirsher 		.pm = GFAR_PM_OPS,
3742ec21e2ecSJeff Kirsher 		.of_match_table = gfar_match,
3743ec21e2ecSJeff Kirsher 	},
3744ec21e2ecSJeff Kirsher 	.probe = gfar_probe,
3745ec21e2ecSJeff Kirsher 	.remove = gfar_remove,
3746ec21e2ecSJeff Kirsher };
3747ec21e2ecSJeff Kirsher 
3748db62f684SAxel Lin module_platform_driver(gfar_driver);
3749