xref: /openbmc/linux/drivers/net/ethernet/freescale/gianfar.c (revision 614b42426cc3483e8d5bc68a158c2dd47dc831d0)
10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c
2ec21e2ecSJeff Kirsher  *
3ec21e2ecSJeff Kirsher  * Gianfar Ethernet Driver
4ec21e2ecSJeff Kirsher  * This driver is designed for the non-CPM ethernet controllers
5ec21e2ecSJeff Kirsher  * on the 85xx and 83xx family of integrated processors
6ec21e2ecSJeff Kirsher  * Based on 8260_io/fcc_enet.c
7ec21e2ecSJeff Kirsher  *
8ec21e2ecSJeff Kirsher  * Author: Andy Fleming
9ec21e2ecSJeff Kirsher  * Maintainer: Kumar Gala
10ec21e2ecSJeff Kirsher  * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
11ec21e2ecSJeff Kirsher  *
1220862788SClaudiu Manoil  * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13ec21e2ecSJeff Kirsher  * Copyright 2007 MontaVista Software, Inc.
14ec21e2ecSJeff Kirsher  *
15ec21e2ecSJeff Kirsher  * This program is free software; you can redistribute  it and/or modify it
16ec21e2ecSJeff Kirsher  * under  the terms of  the GNU General  Public License as published by the
17ec21e2ecSJeff Kirsher  * Free Software Foundation;  either version 2 of the  License, or (at your
18ec21e2ecSJeff Kirsher  * option) any later version.
19ec21e2ecSJeff Kirsher  *
20ec21e2ecSJeff Kirsher  *  Gianfar:  AKA Lambda Draconis, "Dragon"
21ec21e2ecSJeff Kirsher  *  RA 11 31 24.2
22ec21e2ecSJeff Kirsher  *  Dec +69 19 52
23ec21e2ecSJeff Kirsher  *  V 3.84
24ec21e2ecSJeff Kirsher  *  B-V +1.62
25ec21e2ecSJeff Kirsher  *
26ec21e2ecSJeff Kirsher  *  Theory of operation
27ec21e2ecSJeff Kirsher  *
28ec21e2ecSJeff Kirsher  *  The driver is initialized through of_device. Configuration information
29ec21e2ecSJeff Kirsher  *  is therefore conveyed through an OF-style device tree.
30ec21e2ecSJeff Kirsher  *
31ec21e2ecSJeff Kirsher  *  The Gianfar Ethernet Controller uses a ring of buffer
32ec21e2ecSJeff Kirsher  *  descriptors.  The beginning is indicated by a register
33ec21e2ecSJeff Kirsher  *  pointing to the physical address of the start of the ring.
34ec21e2ecSJeff Kirsher  *  The end is determined by a "wrap" bit being set in the
35ec21e2ecSJeff Kirsher  *  last descriptor of the ring.
36ec21e2ecSJeff Kirsher  *
37ec21e2ecSJeff Kirsher  *  When a packet is received, the RXF bit in the
38ec21e2ecSJeff Kirsher  *  IEVENT register is set, triggering an interrupt when the
39ec21e2ecSJeff Kirsher  *  corresponding bit in the IMASK register is also set (if
40ec21e2ecSJeff Kirsher  *  interrupt coalescing is active, then the interrupt may not
41ec21e2ecSJeff Kirsher  *  happen immediately, but will wait until either a set number
42ec21e2ecSJeff Kirsher  *  of frames or amount of time have passed).  In NAPI, the
43ec21e2ecSJeff Kirsher  *  interrupt handler will signal there is work to be done, and
44ec21e2ecSJeff Kirsher  *  exit. This method will start at the last known empty
45ec21e2ecSJeff Kirsher  *  descriptor, and process every subsequent descriptor until there
46ec21e2ecSJeff Kirsher  *  are none left with data (NAPI will stop after a set number of
47ec21e2ecSJeff Kirsher  *  packets to give time to other tasks, but will eventually
48ec21e2ecSJeff Kirsher  *  process all the packets).  The data arrives inside a
49ec21e2ecSJeff Kirsher  *  pre-allocated skb, and so after the skb is passed up to the
50ec21e2ecSJeff Kirsher  *  stack, a new skb must be allocated, and the address field in
51ec21e2ecSJeff Kirsher  *  the buffer descriptor must be updated to indicate this new
52ec21e2ecSJeff Kirsher  *  skb.
53ec21e2ecSJeff Kirsher  *
54ec21e2ecSJeff Kirsher  *  When the kernel requests that a packet be transmitted, the
55ec21e2ecSJeff Kirsher  *  driver starts where it left off last time, and points the
56ec21e2ecSJeff Kirsher  *  descriptor at the buffer which was passed in.  The driver
57ec21e2ecSJeff Kirsher  *  then informs the DMA engine that there are packets ready to
58ec21e2ecSJeff Kirsher  *  be transmitted.  Once the controller is finished transmitting
59ec21e2ecSJeff Kirsher  *  the packet, an interrupt may be triggered (under the same
60ec21e2ecSJeff Kirsher  *  conditions as for reception, but depending on the TXF bit).
61ec21e2ecSJeff Kirsher  *  The driver then cleans up the buffer.
62ec21e2ecSJeff Kirsher  */
63ec21e2ecSJeff Kirsher 
64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65ec21e2ecSJeff Kirsher #define DEBUG
66ec21e2ecSJeff Kirsher 
67ec21e2ecSJeff Kirsher #include <linux/kernel.h>
68ec21e2ecSJeff Kirsher #include <linux/string.h>
69ec21e2ecSJeff Kirsher #include <linux/errno.h>
70ec21e2ecSJeff Kirsher #include <linux/unistd.h>
71ec21e2ecSJeff Kirsher #include <linux/slab.h>
72ec21e2ecSJeff Kirsher #include <linux/interrupt.h>
73ec21e2ecSJeff Kirsher #include <linux/delay.h>
74ec21e2ecSJeff Kirsher #include <linux/netdevice.h>
75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h>
76ec21e2ecSJeff Kirsher #include <linux/skbuff.h>
77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h>
78ec21e2ecSJeff Kirsher #include <linux/spinlock.h>
79ec21e2ecSJeff Kirsher #include <linux/mm.h>
805af50730SRob Herring #include <linux/of_address.h>
815af50730SRob Herring #include <linux/of_irq.h>
82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h>
83ec21e2ecSJeff Kirsher #include <linux/of_platform.h>
84ec21e2ecSJeff Kirsher #include <linux/ip.h>
85ec21e2ecSJeff Kirsher #include <linux/tcp.h>
86ec21e2ecSJeff Kirsher #include <linux/udp.h>
87ec21e2ecSJeff Kirsher #include <linux/in.h>
88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h>
89ec21e2ecSJeff Kirsher 
90ec21e2ecSJeff Kirsher #include <asm/io.h>
91d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
92ec21e2ecSJeff Kirsher #include <asm/reg.h>
932969b1f7SClaudiu Manoil #include <asm/mpc85xx.h>
94d6ef0bccSClaudiu Manoil #endif
95ec21e2ecSJeff Kirsher #include <asm/irq.h>
96ec21e2ecSJeff Kirsher #include <asm/uaccess.h>
97ec21e2ecSJeff Kirsher #include <linux/module.h>
98ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h>
99ec21e2ecSJeff Kirsher #include <linux/crc32.h>
100ec21e2ecSJeff Kirsher #include <linux/mii.h>
101ec21e2ecSJeff Kirsher #include <linux/phy.h>
102ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h>
103ec21e2ecSJeff Kirsher #include <linux/of.h>
104ec21e2ecSJeff Kirsher #include <linux/of_net.h>
105fd31a952SClaudiu Manoil #include <linux/of_address.h>
106fd31a952SClaudiu Manoil #include <linux/of_irq.h>
107ec21e2ecSJeff Kirsher 
108ec21e2ecSJeff Kirsher #include "gianfar.h"
109ec21e2ecSJeff Kirsher 
110ec21e2ecSJeff Kirsher #define TX_TIMEOUT      (1*HZ)
111ec21e2ecSJeff Kirsher 
112ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3";
113ec21e2ecSJeff Kirsher 
114ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev);
115ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work);
117ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev);
118ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev);
11991c53f76SKevin Hao static struct sk_buff *gfar_new_skb(struct net_device *dev,
12091c53f76SKevin Hao 				    dma_addr_t *bufaddr);
121ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev);
122ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu);
123ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id);
124ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id);
125ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id);
126ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev);
1276ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv);
128ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev);
129ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev);
130ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev);
131ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv);
132ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev);
133ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
134ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev);
135aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget);
136aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget);
137aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
138aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
139ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
140ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev);
141ec21e2ecSJeff Kirsher #endif
142ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
143c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
14461db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
145cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi);
146c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv);
147ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev);
148ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
149ec21e2ecSJeff Kirsher 				  const u8 *addr);
150ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
151ec21e2ecSJeff Kirsher 
152ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc");
153ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver");
154ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL");
155ec21e2ecSJeff Kirsher 
156ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
157ec21e2ecSJeff Kirsher 			    dma_addr_t buf)
158ec21e2ecSJeff Kirsher {
159ec21e2ecSJeff Kirsher 	u32 lstatus;
160ec21e2ecSJeff Kirsher 
161a7312d58SClaudiu Manoil 	bdp->bufPtr = cpu_to_be32(buf);
162ec21e2ecSJeff Kirsher 
163ec21e2ecSJeff Kirsher 	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
164ec21e2ecSJeff Kirsher 	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
165ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(RXBD_WRAP);
166ec21e2ecSJeff Kirsher 
167d55398baSClaudiu Manoil 	gfar_wmb();
168ec21e2ecSJeff Kirsher 
169a7312d58SClaudiu Manoil 	bdp->lstatus = cpu_to_be32(lstatus);
170ec21e2ecSJeff Kirsher }
171ec21e2ecSJeff Kirsher 
172ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev)
173ec21e2ecSJeff Kirsher {
174ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
17545b679c9SMatei Pavaluca 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
176ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
177ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
178ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
179ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
18003366a33SKevin Hao 	u32 __iomem *rfbptr;
181ec21e2ecSJeff Kirsher 	int i, j;
1820a4b5a24SKevin Hao 	dma_addr_t bufaddr;
183ec21e2ecSJeff Kirsher 
184ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
185ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
186ec21e2ecSJeff Kirsher 		/* Initialize some variables in our dev structure */
187ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
188ec21e2ecSJeff Kirsher 		tx_queue->dirty_tx = tx_queue->tx_bd_base;
189ec21e2ecSJeff Kirsher 		tx_queue->cur_tx = tx_queue->tx_bd_base;
190ec21e2ecSJeff Kirsher 		tx_queue->skb_curtx = 0;
191ec21e2ecSJeff Kirsher 		tx_queue->skb_dirtytx = 0;
192ec21e2ecSJeff Kirsher 
193ec21e2ecSJeff Kirsher 		/* Initialize Transmit Descriptor Ring */
194ec21e2ecSJeff Kirsher 		txbdp = tx_queue->tx_bd_base;
195ec21e2ecSJeff Kirsher 		for (j = 0; j < tx_queue->tx_ring_size; j++) {
196ec21e2ecSJeff Kirsher 			txbdp->lstatus = 0;
197ec21e2ecSJeff Kirsher 			txbdp->bufPtr = 0;
198ec21e2ecSJeff Kirsher 			txbdp++;
199ec21e2ecSJeff Kirsher 		}
200ec21e2ecSJeff Kirsher 
201ec21e2ecSJeff Kirsher 		/* Set the last descriptor in the ring to indicate wrap */
202ec21e2ecSJeff Kirsher 		txbdp--;
203a7312d58SClaudiu Manoil 		txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
204a7312d58SClaudiu Manoil 					    TXBD_WRAP);
205ec21e2ecSJeff Kirsher 	}
206ec21e2ecSJeff Kirsher 
20745b679c9SMatei Pavaluca 	rfbptr = &regs->rfbptr0;
208ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
209ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
210ec21e2ecSJeff Kirsher 		rx_queue->cur_rx = rx_queue->rx_bd_base;
211ec21e2ecSJeff Kirsher 		rx_queue->skb_currx = 0;
212ec21e2ecSJeff Kirsher 		rxbdp = rx_queue->rx_bd_base;
213ec21e2ecSJeff Kirsher 
214ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++) {
215ec21e2ecSJeff Kirsher 			struct sk_buff *skb = rx_queue->rx_skbuff[j];
216ec21e2ecSJeff Kirsher 
217ec21e2ecSJeff Kirsher 			if (skb) {
218a7312d58SClaudiu Manoil 				bufaddr = be32_to_cpu(rxbdp->bufPtr);
219ec21e2ecSJeff Kirsher 			} else {
2200a4b5a24SKevin Hao 				skb = gfar_new_skb(ndev, &bufaddr);
221ec21e2ecSJeff Kirsher 				if (!skb) {
222ec21e2ecSJeff Kirsher 					netdev_err(ndev, "Can't allocate RX buffers\n");
2231eb8f7a7SClaudiu Manoil 					return -ENOMEM;
224ec21e2ecSJeff Kirsher 				}
225ec21e2ecSJeff Kirsher 				rx_queue->rx_skbuff[j] = skb;
226ec21e2ecSJeff Kirsher 			}
227ec21e2ecSJeff Kirsher 
2280a4b5a24SKevin Hao 			gfar_init_rxbdp(rx_queue, rxbdp, bufaddr);
229ec21e2ecSJeff Kirsher 			rxbdp++;
230ec21e2ecSJeff Kirsher 		}
231ec21e2ecSJeff Kirsher 
23245b679c9SMatei Pavaluca 		rx_queue->rfbptr = rfbptr;
23345b679c9SMatei Pavaluca 		rfbptr += 2;
234ec21e2ecSJeff Kirsher 	}
235ec21e2ecSJeff Kirsher 
236ec21e2ecSJeff Kirsher 	return 0;
237ec21e2ecSJeff Kirsher }
238ec21e2ecSJeff Kirsher 
239ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev)
240ec21e2ecSJeff Kirsher {
241ec21e2ecSJeff Kirsher 	void *vaddr;
242ec21e2ecSJeff Kirsher 	dma_addr_t addr;
243ec21e2ecSJeff Kirsher 	int i, j, k;
244ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
245369ec162SClaudiu Manoil 	struct device *dev = priv->dev;
246ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
247ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
248ec21e2ecSJeff Kirsher 
249ec21e2ecSJeff Kirsher 	priv->total_tx_ring_size = 0;
250ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
251ec21e2ecSJeff Kirsher 		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
252ec21e2ecSJeff Kirsher 
253ec21e2ecSJeff Kirsher 	priv->total_rx_ring_size = 0;
254ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
255ec21e2ecSJeff Kirsher 		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
256ec21e2ecSJeff Kirsher 
257ec21e2ecSJeff Kirsher 	/* Allocate memory for the buffer descriptors */
258ec21e2ecSJeff Kirsher 	vaddr = dma_alloc_coherent(dev,
259d0320f75SJoe Perches 				   (priv->total_tx_ring_size *
260d0320f75SJoe Perches 				    sizeof(struct txbd8)) +
261d0320f75SJoe Perches 				   (priv->total_rx_ring_size *
262d0320f75SJoe Perches 				    sizeof(struct rxbd8)),
263ec21e2ecSJeff Kirsher 				   &addr, GFP_KERNEL);
264d0320f75SJoe Perches 	if (!vaddr)
265ec21e2ecSJeff Kirsher 		return -ENOMEM;
266ec21e2ecSJeff Kirsher 
267ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
268ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
269ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_base = vaddr;
270ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_dma_base = addr;
271ec21e2ecSJeff Kirsher 		tx_queue->dev = ndev;
272ec21e2ecSJeff Kirsher 		/* enet DMA only understands physical addresses */
273ec21e2ecSJeff Kirsher 		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
274ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
275ec21e2ecSJeff Kirsher 	}
276ec21e2ecSJeff Kirsher 
277ec21e2ecSJeff Kirsher 	/* Start the rx descriptor ring where the tx ring leaves off */
278ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
279ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
280ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_base = vaddr;
281ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_dma_base = addr;
282ec21e2ecSJeff Kirsher 		rx_queue->dev = ndev;
283ec21e2ecSJeff Kirsher 		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
284ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
285ec21e2ecSJeff Kirsher 	}
286ec21e2ecSJeff Kirsher 
287ec21e2ecSJeff Kirsher 	/* Setup the skbuff rings */
288ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
289ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
29014f8dc49SJoe Perches 		tx_queue->tx_skbuff =
29114f8dc49SJoe Perches 			kmalloc_array(tx_queue->tx_ring_size,
29214f8dc49SJoe Perches 				      sizeof(*tx_queue->tx_skbuff),
293bc4598bcSJan Ceuleers 				      GFP_KERNEL);
29414f8dc49SJoe Perches 		if (!tx_queue->tx_skbuff)
295ec21e2ecSJeff Kirsher 			goto cleanup;
296ec21e2ecSJeff Kirsher 
297ec21e2ecSJeff Kirsher 		for (k = 0; k < tx_queue->tx_ring_size; k++)
298ec21e2ecSJeff Kirsher 			tx_queue->tx_skbuff[k] = NULL;
299ec21e2ecSJeff Kirsher 	}
300ec21e2ecSJeff Kirsher 
301ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
302ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
30314f8dc49SJoe Perches 		rx_queue->rx_skbuff =
30414f8dc49SJoe Perches 			kmalloc_array(rx_queue->rx_ring_size,
30514f8dc49SJoe Perches 				      sizeof(*rx_queue->rx_skbuff),
306bc4598bcSJan Ceuleers 				      GFP_KERNEL);
30714f8dc49SJoe Perches 		if (!rx_queue->rx_skbuff)
308ec21e2ecSJeff Kirsher 			goto cleanup;
309ec21e2ecSJeff Kirsher 
310ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++)
311ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[j] = NULL;
312ec21e2ecSJeff Kirsher 	}
313ec21e2ecSJeff Kirsher 
314ec21e2ecSJeff Kirsher 	if (gfar_init_bds(ndev))
315ec21e2ecSJeff Kirsher 		goto cleanup;
316ec21e2ecSJeff Kirsher 
317ec21e2ecSJeff Kirsher 	return 0;
318ec21e2ecSJeff Kirsher 
319ec21e2ecSJeff Kirsher cleanup:
320ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
321ec21e2ecSJeff Kirsher 	return -ENOMEM;
322ec21e2ecSJeff Kirsher }
323ec21e2ecSJeff Kirsher 
324ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv)
325ec21e2ecSJeff Kirsher {
326ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
327ec21e2ecSJeff Kirsher 	u32 __iomem *baddr;
328ec21e2ecSJeff Kirsher 	int i;
329ec21e2ecSJeff Kirsher 
330ec21e2ecSJeff Kirsher 	baddr = &regs->tbase0;
331ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
332ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
333ec21e2ecSJeff Kirsher 		baddr += 2;
334ec21e2ecSJeff Kirsher 	}
335ec21e2ecSJeff Kirsher 
336ec21e2ecSJeff Kirsher 	baddr = &regs->rbase0;
337ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
338ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
339ec21e2ecSJeff Kirsher 		baddr += 2;
340ec21e2ecSJeff Kirsher 	}
341ec21e2ecSJeff Kirsher }
342ec21e2ecSJeff Kirsher 
34345b679c9SMatei Pavaluca static void gfar_init_rqprm(struct gfar_private *priv)
34445b679c9SMatei Pavaluca {
34545b679c9SMatei Pavaluca 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
34645b679c9SMatei Pavaluca 	u32 __iomem *baddr;
34745b679c9SMatei Pavaluca 	int i;
34845b679c9SMatei Pavaluca 
34945b679c9SMatei Pavaluca 	baddr = &regs->rqprm0;
35045b679c9SMatei Pavaluca 	for (i = 0; i < priv->num_rx_queues; i++) {
35145b679c9SMatei Pavaluca 		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
35245b679c9SMatei Pavaluca 			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
35345b679c9SMatei Pavaluca 		baddr++;
35445b679c9SMatei Pavaluca 	}
35545b679c9SMatei Pavaluca }
35645b679c9SMatei Pavaluca 
35788302648SClaudiu Manoil static void gfar_rx_buff_size_config(struct gfar_private *priv)
35888302648SClaudiu Manoil {
359f5b720b8SClaudiu Manoil 	int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
36088302648SClaudiu Manoil 
36188302648SClaudiu Manoil 	/* set this when rx hw offload (TOE) functions are being used */
36288302648SClaudiu Manoil 	priv->uses_rxfcb = 0;
36388302648SClaudiu Manoil 
36488302648SClaudiu Manoil 	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
36588302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
36688302648SClaudiu Manoil 
36788302648SClaudiu Manoil 	if (priv->hwts_rx_en)
36888302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
36988302648SClaudiu Manoil 
37088302648SClaudiu Manoil 	if (priv->uses_rxfcb)
37188302648SClaudiu Manoil 		frame_size += GMAC_FCB_LEN;
37288302648SClaudiu Manoil 
37388302648SClaudiu Manoil 	frame_size += priv->padding;
37488302648SClaudiu Manoil 
37588302648SClaudiu Manoil 	frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
37688302648SClaudiu Manoil 		     INCREMENTAL_BUFFER_SIZE;
37788302648SClaudiu Manoil 
37888302648SClaudiu Manoil 	priv->rx_buffer_size = frame_size;
37988302648SClaudiu Manoil }
38088302648SClaudiu Manoil 
381a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv)
382ec21e2ecSJeff Kirsher {
383ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
384ec21e2ecSJeff Kirsher 	u32 rctrl = 0;
385ec21e2ecSJeff Kirsher 
386ec21e2ecSJeff Kirsher 	if (priv->rx_filer_enable) {
387ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_FILREN;
388ec21e2ecSJeff Kirsher 		/* Program the RIR0 reg with the required distribution */
38971ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING)
39071ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
39171ff9e3dSClaudiu Manoil 		else /* GFAR_MQ_POLLING */
39271ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
393ec21e2ecSJeff Kirsher 	}
394ec21e2ecSJeff Kirsher 
395f5ae6279SClaudiu Manoil 	/* Restore PROMISC mode */
396a328ac92SClaudiu Manoil 	if (priv->ndev->flags & IFF_PROMISC)
397f5ae6279SClaudiu Manoil 		rctrl |= RCTRL_PROM;
398f5ae6279SClaudiu Manoil 
39988302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_RXCSUM)
400ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_CHECKSUMMING;
401ec21e2ecSJeff Kirsher 
40288302648SClaudiu Manoil 	if (priv->extended_hash)
40388302648SClaudiu Manoil 		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
404ec21e2ecSJeff Kirsher 
405ec21e2ecSJeff Kirsher 	if (priv->padding) {
406ec21e2ecSJeff Kirsher 		rctrl &= ~RCTRL_PAL_MASK;
407ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PADDING(priv->padding);
408ec21e2ecSJeff Kirsher 	}
409ec21e2ecSJeff Kirsher 
410ec21e2ecSJeff Kirsher 	/* Enable HW time stamping if requested from user space */
41188302648SClaudiu Manoil 	if (priv->hwts_rx_en)
412ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
413ec21e2ecSJeff Kirsher 
41488302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
415ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
416ec21e2ecSJeff Kirsher 
41745b679c9SMatei Pavaluca 	/* Clear the LFC bit */
41845b679c9SMatei Pavaluca 	gfar_write(&regs->rctrl, rctrl);
41945b679c9SMatei Pavaluca 	/* Init flow control threshold values */
42045b679c9SMatei Pavaluca 	gfar_init_rqprm(priv);
42145b679c9SMatei Pavaluca 	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
42245b679c9SMatei Pavaluca 	rctrl |= RCTRL_LFC;
42345b679c9SMatei Pavaluca 
424ec21e2ecSJeff Kirsher 	/* Init rctrl based on our settings */
425ec21e2ecSJeff Kirsher 	gfar_write(&regs->rctrl, rctrl);
426a328ac92SClaudiu Manoil }
427ec21e2ecSJeff Kirsher 
428a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv)
429a328ac92SClaudiu Manoil {
430a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
431a328ac92SClaudiu Manoil 	u32 tctrl = 0;
432a328ac92SClaudiu Manoil 
433a328ac92SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_IP_CSUM)
434ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_INIT_CSUM;
435ec21e2ecSJeff Kirsher 
436b98b8babSClaudiu Manoil 	if (priv->prio_sched_en)
437ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_TXSCHED_PRIO;
438b98b8babSClaudiu Manoil 	else {
439b98b8babSClaudiu Manoil 		tctrl |= TCTRL_TXSCHED_WRRS;
440b98b8babSClaudiu Manoil 		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
441b98b8babSClaudiu Manoil 		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
442b98b8babSClaudiu Manoil 	}
443ec21e2ecSJeff Kirsher 
44488302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
44588302648SClaudiu Manoil 		tctrl |= TCTRL_VLINS;
44688302648SClaudiu Manoil 
447ec21e2ecSJeff Kirsher 	gfar_write(&regs->tctrl, tctrl);
448ec21e2ecSJeff Kirsher }
449ec21e2ecSJeff Kirsher 
450f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv,
451f19015baSClaudiu Manoil 			       unsigned long tx_mask, unsigned long rx_mask)
452f19015baSClaudiu Manoil {
453f19015baSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
454f19015baSClaudiu Manoil 	u32 __iomem *baddr;
455f19015baSClaudiu Manoil 
456f19015baSClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
457f19015baSClaudiu Manoil 		int i = 0;
458f19015baSClaudiu Manoil 
459f19015baSClaudiu Manoil 		baddr = &regs->txic0;
460f19015baSClaudiu Manoil 		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
461f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
462f19015baSClaudiu Manoil 			if (likely(priv->tx_queue[i]->txcoalescing))
463f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->tx_queue[i]->txic);
464f19015baSClaudiu Manoil 		}
465f19015baSClaudiu Manoil 
466f19015baSClaudiu Manoil 		baddr = &regs->rxic0;
467f19015baSClaudiu Manoil 		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
468f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
469f19015baSClaudiu Manoil 			if (likely(priv->rx_queue[i]->rxcoalescing))
470f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
471f19015baSClaudiu Manoil 		}
472f19015baSClaudiu Manoil 	} else {
473f19015baSClaudiu Manoil 		/* Backward compatible case -- even if we enable
474f19015baSClaudiu Manoil 		 * multiple queues, there's only single reg to program
475f19015baSClaudiu Manoil 		 */
476f19015baSClaudiu Manoil 		gfar_write(&regs->txic, 0);
477f19015baSClaudiu Manoil 		if (likely(priv->tx_queue[0]->txcoalescing))
478f19015baSClaudiu Manoil 			gfar_write(&regs->txic, priv->tx_queue[0]->txic);
479f19015baSClaudiu Manoil 
480f19015baSClaudiu Manoil 		gfar_write(&regs->rxic, 0);
481f19015baSClaudiu Manoil 		if (unlikely(priv->rx_queue[0]->rxcoalescing))
482f19015baSClaudiu Manoil 			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
483f19015baSClaudiu Manoil 	}
484f19015baSClaudiu Manoil }
485f19015baSClaudiu Manoil 
486f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv)
487f19015baSClaudiu Manoil {
488f19015baSClaudiu Manoil 	gfar_configure_coalescing(priv, 0xFF, 0xFF);
489f19015baSClaudiu Manoil }
490f19015baSClaudiu Manoil 
491ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev)
492ec21e2ecSJeff Kirsher {
493ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
494ec21e2ecSJeff Kirsher 	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
495ec21e2ecSJeff Kirsher 	unsigned long tx_packets = 0, tx_bytes = 0;
4963a2e16c8SJan Ceuleers 	int i;
497ec21e2ecSJeff Kirsher 
498ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
499ec21e2ecSJeff Kirsher 		rx_packets += priv->rx_queue[i]->stats.rx_packets;
500ec21e2ecSJeff Kirsher 		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
501ec21e2ecSJeff Kirsher 		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
502ec21e2ecSJeff Kirsher 	}
503ec21e2ecSJeff Kirsher 
504ec21e2ecSJeff Kirsher 	dev->stats.rx_packets = rx_packets;
505ec21e2ecSJeff Kirsher 	dev->stats.rx_bytes   = rx_bytes;
506ec21e2ecSJeff Kirsher 	dev->stats.rx_dropped = rx_dropped;
507ec21e2ecSJeff Kirsher 
508ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
509ec21e2ecSJeff Kirsher 		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
510ec21e2ecSJeff Kirsher 		tx_packets += priv->tx_queue[i]->stats.tx_packets;
511ec21e2ecSJeff Kirsher 	}
512ec21e2ecSJeff Kirsher 
513ec21e2ecSJeff Kirsher 	dev->stats.tx_bytes   = tx_bytes;
514ec21e2ecSJeff Kirsher 	dev->stats.tx_packets = tx_packets;
515ec21e2ecSJeff Kirsher 
516ec21e2ecSJeff Kirsher 	return &dev->stats;
517ec21e2ecSJeff Kirsher }
518ec21e2ecSJeff Kirsher 
5193d23a05cSClaudiu Manoil static int gfar_set_mac_addr(struct net_device *dev, void *p)
5203d23a05cSClaudiu Manoil {
5213d23a05cSClaudiu Manoil 	eth_mac_addr(dev, p);
5223d23a05cSClaudiu Manoil 
5233d23a05cSClaudiu Manoil 	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
5243d23a05cSClaudiu Manoil 
5253d23a05cSClaudiu Manoil 	return 0;
5263d23a05cSClaudiu Manoil }
5273d23a05cSClaudiu Manoil 
528ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = {
529ec21e2ecSJeff Kirsher 	.ndo_open = gfar_enet_open,
530ec21e2ecSJeff Kirsher 	.ndo_start_xmit = gfar_start_xmit,
531ec21e2ecSJeff Kirsher 	.ndo_stop = gfar_close,
532ec21e2ecSJeff Kirsher 	.ndo_change_mtu = gfar_change_mtu,
533ec21e2ecSJeff Kirsher 	.ndo_set_features = gfar_set_features,
534afc4b13dSJiri Pirko 	.ndo_set_rx_mode = gfar_set_multi,
535ec21e2ecSJeff Kirsher 	.ndo_tx_timeout = gfar_timeout,
536ec21e2ecSJeff Kirsher 	.ndo_do_ioctl = gfar_ioctl,
537ec21e2ecSJeff Kirsher 	.ndo_get_stats = gfar_get_stats,
5383d23a05cSClaudiu Manoil 	.ndo_set_mac_address = gfar_set_mac_addr,
539ec21e2ecSJeff Kirsher 	.ndo_validate_addr = eth_validate_addr,
540ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
541ec21e2ecSJeff Kirsher 	.ndo_poll_controller = gfar_netpoll,
542ec21e2ecSJeff Kirsher #endif
543ec21e2ecSJeff Kirsher };
544ec21e2ecSJeff Kirsher 
545efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv)
546efeddce7SClaudiu Manoil {
547efeddce7SClaudiu Manoil 	int i;
548efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
549efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
550efeddce7SClaudiu Manoil 		/* Clear IEVENT */
551efeddce7SClaudiu Manoil 		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
552efeddce7SClaudiu Manoil 
553efeddce7SClaudiu Manoil 		/* Initialize IMASK */
554efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
555efeddce7SClaudiu Manoil 	}
556efeddce7SClaudiu Manoil }
557efeddce7SClaudiu Manoil 
558efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv)
559efeddce7SClaudiu Manoil {
560efeddce7SClaudiu Manoil 	int i;
561efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
562efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
563efeddce7SClaudiu Manoil 		/* Unmask the interrupts we look for */
564efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_DEFAULT);
565efeddce7SClaudiu Manoil 	}
566efeddce7SClaudiu Manoil }
567efeddce7SClaudiu Manoil 
56820862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv)
56920862788SClaudiu Manoil {
57020862788SClaudiu Manoil 	int i;
57120862788SClaudiu Manoil 
57220862788SClaudiu Manoil 	for (i = 0; i < priv->num_tx_queues; i++) {
57320862788SClaudiu Manoil 		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
57420862788SClaudiu Manoil 					    GFP_KERNEL);
57520862788SClaudiu Manoil 		if (!priv->tx_queue[i])
57620862788SClaudiu Manoil 			return -ENOMEM;
57720862788SClaudiu Manoil 
57820862788SClaudiu Manoil 		priv->tx_queue[i]->tx_skbuff = NULL;
57920862788SClaudiu Manoil 		priv->tx_queue[i]->qindex = i;
58020862788SClaudiu Manoil 		priv->tx_queue[i]->dev = priv->ndev;
58120862788SClaudiu Manoil 		spin_lock_init(&(priv->tx_queue[i]->txlock));
58220862788SClaudiu Manoil 	}
58320862788SClaudiu Manoil 	return 0;
58420862788SClaudiu Manoil }
58520862788SClaudiu Manoil 
58620862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv)
58720862788SClaudiu Manoil {
58820862788SClaudiu Manoil 	int i;
58920862788SClaudiu Manoil 
59020862788SClaudiu Manoil 	for (i = 0; i < priv->num_rx_queues; i++) {
59120862788SClaudiu Manoil 		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
59220862788SClaudiu Manoil 					    GFP_KERNEL);
59320862788SClaudiu Manoil 		if (!priv->rx_queue[i])
59420862788SClaudiu Manoil 			return -ENOMEM;
59520862788SClaudiu Manoil 
59620862788SClaudiu Manoil 		priv->rx_queue[i]->rx_skbuff = NULL;
59720862788SClaudiu Manoil 		priv->rx_queue[i]->qindex = i;
59820862788SClaudiu Manoil 		priv->rx_queue[i]->dev = priv->ndev;
59920862788SClaudiu Manoil 	}
60020862788SClaudiu Manoil 	return 0;
60120862788SClaudiu Manoil }
60220862788SClaudiu Manoil 
60320862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv)
604ec21e2ecSJeff Kirsher {
6053a2e16c8SJan Ceuleers 	int i;
606ec21e2ecSJeff Kirsher 
607ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
608ec21e2ecSJeff Kirsher 		kfree(priv->tx_queue[i]);
609ec21e2ecSJeff Kirsher }
610ec21e2ecSJeff Kirsher 
61120862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv)
612ec21e2ecSJeff Kirsher {
6133a2e16c8SJan Ceuleers 	int i;
614ec21e2ecSJeff Kirsher 
615ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
616ec21e2ecSJeff Kirsher 		kfree(priv->rx_queue[i]);
617ec21e2ecSJeff Kirsher }
618ec21e2ecSJeff Kirsher 
619ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv)
620ec21e2ecSJeff Kirsher {
6213a2e16c8SJan Ceuleers 	int i;
622ec21e2ecSJeff Kirsher 
623ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
624ec21e2ecSJeff Kirsher 		if (priv->gfargrp[i].regs)
625ec21e2ecSJeff Kirsher 			iounmap(priv->gfargrp[i].regs);
626ec21e2ecSJeff Kirsher }
627ec21e2ecSJeff Kirsher 
628ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv)
629ee873fdaSClaudiu Manoil {
630ee873fdaSClaudiu Manoil 	int i, j;
631ee873fdaSClaudiu Manoil 
632ee873fdaSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++)
633ee873fdaSClaudiu Manoil 		for (j = 0; j < GFAR_NUM_IRQS; j++) {
634ee873fdaSClaudiu Manoil 			kfree(priv->gfargrp[i].irqinfo[j]);
635ee873fdaSClaudiu Manoil 			priv->gfargrp[i].irqinfo[j] = NULL;
636ee873fdaSClaudiu Manoil 		}
637ee873fdaSClaudiu Manoil 
638ee873fdaSClaudiu Manoil 	free_netdev(priv->ndev);
639ee873fdaSClaudiu Manoil }
640ee873fdaSClaudiu Manoil 
641ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv)
642ec21e2ecSJeff Kirsher {
6433a2e16c8SJan Ceuleers 	int i;
644ec21e2ecSJeff Kirsher 
645aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
646aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_rx);
647aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_tx);
648aeb12c5eSClaudiu Manoil 	}
649ec21e2ecSJeff Kirsher }
650ec21e2ecSJeff Kirsher 
651ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv)
652ec21e2ecSJeff Kirsher {
6533a2e16c8SJan Ceuleers 	int i;
654ec21e2ecSJeff Kirsher 
655aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
656aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_rx);
657aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_tx);
658aeb12c5eSClaudiu Manoil 	}
659ec21e2ecSJeff Kirsher }
660ec21e2ecSJeff Kirsher 
661ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np,
662ec21e2ecSJeff Kirsher 			    struct gfar_private *priv, const char *model)
663ec21e2ecSJeff Kirsher {
6645fedcc14SClaudiu Manoil 	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
665ee873fdaSClaudiu Manoil 	int i;
666ee873fdaSClaudiu Manoil 
667ee873fdaSClaudiu Manoil 	for (i = 0; i < GFAR_NUM_IRQS; i++) {
668ee873fdaSClaudiu Manoil 		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
669ee873fdaSClaudiu Manoil 					  GFP_KERNEL);
670ee873fdaSClaudiu Manoil 		if (!grp->irqinfo[i])
671ee873fdaSClaudiu Manoil 			return -ENOMEM;
672ee873fdaSClaudiu Manoil 	}
673ec21e2ecSJeff Kirsher 
6745fedcc14SClaudiu Manoil 	grp->regs = of_iomap(np, 0);
6755fedcc14SClaudiu Manoil 	if (!grp->regs)
676ec21e2ecSJeff Kirsher 		return -ENOMEM;
677ec21e2ecSJeff Kirsher 
678ee873fdaSClaudiu Manoil 	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
679ec21e2ecSJeff Kirsher 
680ec21e2ecSJeff Kirsher 	/* If we aren't the FEC we have multiple interrupts */
681ec21e2ecSJeff Kirsher 	if (model && strcasecmp(model, "FEC")) {
682ee873fdaSClaudiu Manoil 		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
683ee873fdaSClaudiu Manoil 		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
684ee873fdaSClaudiu Manoil 		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
685ee873fdaSClaudiu Manoil 		    gfar_irq(grp, RX)->irq == NO_IRQ ||
686ee873fdaSClaudiu Manoil 		    gfar_irq(grp, ER)->irq == NO_IRQ)
687ec21e2ecSJeff Kirsher 			return -EINVAL;
688ec21e2ecSJeff Kirsher 	}
689ec21e2ecSJeff Kirsher 
6905fedcc14SClaudiu Manoil 	grp->priv = priv;
6915fedcc14SClaudiu Manoil 	spin_lock_init(&grp->grplock);
692ec21e2ecSJeff Kirsher 	if (priv->mode == MQ_MG_MODE) {
69355917641SJingchang Lu 		u32 rxq_mask, txq_mask;
69455917641SJingchang Lu 		int ret;
69555917641SJingchang Lu 
69655917641SJingchang Lu 		grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
69755917641SJingchang Lu 		grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
69855917641SJingchang Lu 
69955917641SJingchang Lu 		ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
70055917641SJingchang Lu 		if (!ret) {
70155917641SJingchang Lu 			grp->rx_bit_map = rxq_mask ?
70255917641SJingchang Lu 			rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
70355917641SJingchang Lu 		}
70455917641SJingchang Lu 
70555917641SJingchang Lu 		ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
70655917641SJingchang Lu 		if (!ret) {
70755917641SJingchang Lu 			grp->tx_bit_map = txq_mask ?
70855917641SJingchang Lu 			txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
70955917641SJingchang Lu 		}
71071ff9e3dSClaudiu Manoil 
71171ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
71271ff9e3dSClaudiu Manoil 			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
71371ff9e3dSClaudiu Manoil 			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
71471ff9e3dSClaudiu Manoil 			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
71571ff9e3dSClaudiu Manoil 		}
716ec21e2ecSJeff Kirsher 	} else {
7175fedcc14SClaudiu Manoil 		grp->rx_bit_map = 0xFF;
7185fedcc14SClaudiu Manoil 		grp->tx_bit_map = 0xFF;
719ec21e2ecSJeff Kirsher 	}
72020862788SClaudiu Manoil 
72120862788SClaudiu Manoil 	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
72220862788SClaudiu Manoil 	 * right to left, so we need to revert the 8 bits to get the q index
72320862788SClaudiu Manoil 	 */
72420862788SClaudiu Manoil 	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
72520862788SClaudiu Manoil 	grp->tx_bit_map = bitrev8(grp->tx_bit_map);
72620862788SClaudiu Manoil 
72720862788SClaudiu Manoil 	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
72820862788SClaudiu Manoil 	 * also assign queues to groups
72920862788SClaudiu Manoil 	 */
73020862788SClaudiu Manoil 	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
73171ff9e3dSClaudiu Manoil 		if (!grp->rx_queue)
73271ff9e3dSClaudiu Manoil 			grp->rx_queue = priv->rx_queue[i];
73320862788SClaudiu Manoil 		grp->num_rx_queues++;
73420862788SClaudiu Manoil 		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
73520862788SClaudiu Manoil 		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
73620862788SClaudiu Manoil 		priv->rx_queue[i]->grp = grp;
73720862788SClaudiu Manoil 	}
73820862788SClaudiu Manoil 
73920862788SClaudiu Manoil 	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
74071ff9e3dSClaudiu Manoil 		if (!grp->tx_queue)
74171ff9e3dSClaudiu Manoil 			grp->tx_queue = priv->tx_queue[i];
74220862788SClaudiu Manoil 		grp->num_tx_queues++;
74320862788SClaudiu Manoil 		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
74420862788SClaudiu Manoil 		priv->tqueue |= (TQUEUE_EN0 >> i);
74520862788SClaudiu Manoil 		priv->tx_queue[i]->grp = grp;
74620862788SClaudiu Manoil 	}
74720862788SClaudiu Manoil 
748ec21e2ecSJeff Kirsher 	priv->num_grps++;
749ec21e2ecSJeff Kirsher 
750ec21e2ecSJeff Kirsher 	return 0;
751ec21e2ecSJeff Kirsher }
752ec21e2ecSJeff Kirsher 
753f50724cdSTobias Waldekranz static int gfar_of_group_count(struct device_node *np)
754f50724cdSTobias Waldekranz {
755f50724cdSTobias Waldekranz 	struct device_node *child;
756f50724cdSTobias Waldekranz 	int num = 0;
757f50724cdSTobias Waldekranz 
758f50724cdSTobias Waldekranz 	for_each_available_child_of_node(np, child)
759f50724cdSTobias Waldekranz 		if (!of_node_cmp(child->name, "queue-group"))
760f50724cdSTobias Waldekranz 			num++;
761f50724cdSTobias Waldekranz 
762f50724cdSTobias Waldekranz 	return num;
763f50724cdSTobias Waldekranz }
764f50724cdSTobias Waldekranz 
765ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
766ec21e2ecSJeff Kirsher {
767ec21e2ecSJeff Kirsher 	const char *model;
768ec21e2ecSJeff Kirsher 	const char *ctype;
769ec21e2ecSJeff Kirsher 	const void *mac_addr;
770ec21e2ecSJeff Kirsher 	int err = 0, i;
771ec21e2ecSJeff Kirsher 	struct net_device *dev = NULL;
772ec21e2ecSJeff Kirsher 	struct gfar_private *priv = NULL;
773ec21e2ecSJeff Kirsher 	struct device_node *np = ofdev->dev.of_node;
774ec21e2ecSJeff Kirsher 	struct device_node *child = NULL;
77555917641SJingchang Lu 	struct property *stash;
77655917641SJingchang Lu 	u32 stash_len = 0;
77755917641SJingchang Lu 	u32 stash_idx = 0;
778ec21e2ecSJeff Kirsher 	unsigned int num_tx_qs, num_rx_qs;
779b338ce27SClaudiu Manoil 	unsigned short mode, poll_mode;
780ec21e2ecSJeff Kirsher 
7814b222ca6SKevin Hao 	if (!np)
782ec21e2ecSJeff Kirsher 		return -ENODEV;
783ec21e2ecSJeff Kirsher 
784b338ce27SClaudiu Manoil 	if (of_device_is_compatible(np, "fsl,etsec2")) {
785b338ce27SClaudiu Manoil 		mode = MQ_MG_MODE;
786b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
787b338ce27SClaudiu Manoil 	} else {
788b338ce27SClaudiu Manoil 		mode = SQ_SG_MODE;
789b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
790b338ce27SClaudiu Manoil 	}
791b338ce27SClaudiu Manoil 
792b338ce27SClaudiu Manoil 	if (mode == SQ_SG_MODE) {
79371ff9e3dSClaudiu Manoil 		num_tx_qs = 1;
79471ff9e3dSClaudiu Manoil 		num_rx_qs = 1;
79571ff9e3dSClaudiu Manoil 	} else { /* MQ_MG_MODE */
796c65d7533SClaudiu Manoil 		/* get the actual number of supported groups */
797f50724cdSTobias Waldekranz 		unsigned int num_grps = gfar_of_group_count(np);
798c65d7533SClaudiu Manoil 
799c65d7533SClaudiu Manoil 		if (num_grps == 0 || num_grps > MAXGROUPS) {
800c65d7533SClaudiu Manoil 			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
801c65d7533SClaudiu Manoil 				num_grps);
802c65d7533SClaudiu Manoil 			pr_err("Cannot do alloc_etherdev, aborting\n");
803c65d7533SClaudiu Manoil 			return -EINVAL;
804c65d7533SClaudiu Manoil 		}
805c65d7533SClaudiu Manoil 
806b338ce27SClaudiu Manoil 		if (poll_mode == GFAR_SQ_POLLING) {
807c65d7533SClaudiu Manoil 			num_tx_qs = num_grps; /* one txq per int group */
808c65d7533SClaudiu Manoil 			num_rx_qs = num_grps; /* one rxq per int group */
80971ff9e3dSClaudiu Manoil 		} else { /* GFAR_MQ_POLLING */
81055917641SJingchang Lu 			u32 tx_queues, rx_queues;
81155917641SJingchang Lu 			int ret;
81255917641SJingchang Lu 
81355917641SJingchang Lu 			/* parse the num of HW tx and rx queues */
81455917641SJingchang Lu 			ret = of_property_read_u32(np, "fsl,num_tx_queues",
81555917641SJingchang Lu 						   &tx_queues);
81655917641SJingchang Lu 			num_tx_qs = ret ? 1 : tx_queues;
81755917641SJingchang Lu 
81855917641SJingchang Lu 			ret = of_property_read_u32(np, "fsl,num_rx_queues",
81955917641SJingchang Lu 						   &rx_queues);
82055917641SJingchang Lu 			num_rx_qs = ret ? 1 : rx_queues;
82171ff9e3dSClaudiu Manoil 		}
82271ff9e3dSClaudiu Manoil 	}
823ec21e2ecSJeff Kirsher 
824ec21e2ecSJeff Kirsher 	if (num_tx_qs > MAX_TX_QS) {
825ec21e2ecSJeff Kirsher 		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
826ec21e2ecSJeff Kirsher 		       num_tx_qs, MAX_TX_QS);
827ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
828ec21e2ecSJeff Kirsher 		return -EINVAL;
829ec21e2ecSJeff Kirsher 	}
830ec21e2ecSJeff Kirsher 
831ec21e2ecSJeff Kirsher 	if (num_rx_qs > MAX_RX_QS) {
832ec21e2ecSJeff Kirsher 		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
833ec21e2ecSJeff Kirsher 		       num_rx_qs, MAX_RX_QS);
834ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
835ec21e2ecSJeff Kirsher 		return -EINVAL;
836ec21e2ecSJeff Kirsher 	}
837ec21e2ecSJeff Kirsher 
838ec21e2ecSJeff Kirsher 	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
839ec21e2ecSJeff Kirsher 	dev = *pdev;
840ec21e2ecSJeff Kirsher 	if (NULL == dev)
841ec21e2ecSJeff Kirsher 		return -ENOMEM;
842ec21e2ecSJeff Kirsher 
843ec21e2ecSJeff Kirsher 	priv = netdev_priv(dev);
844ec21e2ecSJeff Kirsher 	priv->ndev = dev;
845ec21e2ecSJeff Kirsher 
846b338ce27SClaudiu Manoil 	priv->mode = mode;
847b338ce27SClaudiu Manoil 	priv->poll_mode = poll_mode;
848b338ce27SClaudiu Manoil 
849ec21e2ecSJeff Kirsher 	priv->num_tx_queues = num_tx_qs;
850ec21e2ecSJeff Kirsher 	netif_set_real_num_rx_queues(dev, num_rx_qs);
851ec21e2ecSJeff Kirsher 	priv->num_rx_queues = num_rx_qs;
85220862788SClaudiu Manoil 
85320862788SClaudiu Manoil 	err = gfar_alloc_tx_queues(priv);
85420862788SClaudiu Manoil 	if (err)
85520862788SClaudiu Manoil 		goto tx_alloc_failed;
85620862788SClaudiu Manoil 
85720862788SClaudiu Manoil 	err = gfar_alloc_rx_queues(priv);
85820862788SClaudiu Manoil 	if (err)
85920862788SClaudiu Manoil 		goto rx_alloc_failed;
860ec21e2ecSJeff Kirsher 
86155917641SJingchang Lu 	err = of_property_read_string(np, "model", &model);
86255917641SJingchang Lu 	if (err) {
86355917641SJingchang Lu 		pr_err("Device model property missing, aborting\n");
86455917641SJingchang Lu 		goto rx_alloc_failed;
86555917641SJingchang Lu 	}
86655917641SJingchang Lu 
867ec21e2ecSJeff Kirsher 	/* Init Rx queue filer rule set linked list */
868ec21e2ecSJeff Kirsher 	INIT_LIST_HEAD(&priv->rx_list.list);
869ec21e2ecSJeff Kirsher 	priv->rx_list.count = 0;
870ec21e2ecSJeff Kirsher 	mutex_init(&priv->rx_queue_access);
871ec21e2ecSJeff Kirsher 
872ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
873ec21e2ecSJeff Kirsher 		priv->gfargrp[i].regs = NULL;
874ec21e2ecSJeff Kirsher 
875ec21e2ecSJeff Kirsher 	/* Parse and initialize group specific information */
876b338ce27SClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
877f50724cdSTobias Waldekranz 		for_each_available_child_of_node(np, child) {
878f50724cdSTobias Waldekranz 			if (of_node_cmp(child->name, "queue-group"))
879f50724cdSTobias Waldekranz 				continue;
880f50724cdSTobias Waldekranz 
881ec21e2ecSJeff Kirsher 			err = gfar_parse_group(child, priv, model);
882ec21e2ecSJeff Kirsher 			if (err)
883ec21e2ecSJeff Kirsher 				goto err_grp_init;
884ec21e2ecSJeff Kirsher 		}
885b338ce27SClaudiu Manoil 	} else { /* SQ_SG_MODE */
886ec21e2ecSJeff Kirsher 		err = gfar_parse_group(np, priv, model);
887ec21e2ecSJeff Kirsher 		if (err)
888ec21e2ecSJeff Kirsher 			goto err_grp_init;
889ec21e2ecSJeff Kirsher 	}
890ec21e2ecSJeff Kirsher 
89155917641SJingchang Lu 	stash = of_find_property(np, "bd-stash", NULL);
892ec21e2ecSJeff Kirsher 
893ec21e2ecSJeff Kirsher 	if (stash) {
894ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
895ec21e2ecSJeff Kirsher 		priv->bd_stash_en = 1;
896ec21e2ecSJeff Kirsher 	}
897ec21e2ecSJeff Kirsher 
89855917641SJingchang Lu 	err = of_property_read_u32(np, "rx-stash-len", &stash_len);
899ec21e2ecSJeff Kirsher 
90055917641SJingchang Lu 	if (err == 0)
90155917641SJingchang Lu 		priv->rx_stash_size = stash_len;
902ec21e2ecSJeff Kirsher 
90355917641SJingchang Lu 	err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
904ec21e2ecSJeff Kirsher 
90555917641SJingchang Lu 	if (err == 0)
90655917641SJingchang Lu 		priv->rx_stash_index = stash_idx;
907ec21e2ecSJeff Kirsher 
908ec21e2ecSJeff Kirsher 	if (stash_len || stash_idx)
909ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
910ec21e2ecSJeff Kirsher 
911ec21e2ecSJeff Kirsher 	mac_addr = of_get_mac_address(np);
912bc4598bcSJan Ceuleers 
913ec21e2ecSJeff Kirsher 	if (mac_addr)
9146a3c910cSJoe Perches 		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
915ec21e2ecSJeff Kirsher 
916ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "TSEC"))
91734018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
918ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
919ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
920ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;
921bc4598bcSJan Ceuleers 
922ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "eTSEC"))
92334018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
924ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
925ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
926ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
927ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_CSUM |
928ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_VLAN |
929ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
930ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
931ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_TIMER;
932ec21e2ecSJeff Kirsher 
93355917641SJingchang Lu 	err = of_property_read_string(np, "phy-connection-type", &ctype);
934ec21e2ecSJeff Kirsher 
935ec21e2ecSJeff Kirsher 	/* We only care about rgmii-id.  The rest are autodetected */
93655917641SJingchang Lu 	if (err == 0 && !strcmp(ctype, "rgmii-id"))
937ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
938ec21e2ecSJeff Kirsher 	else
939ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_MII;
940ec21e2ecSJeff Kirsher 
94155917641SJingchang Lu 	if (of_find_property(np, "fsl,magic-packet", NULL))
942ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
943ec21e2ecSJeff Kirsher 
944ec21e2ecSJeff Kirsher 	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
945ec21e2ecSJeff Kirsher 
946be403645SFlorian Fainelli 	/* In the case of a fixed PHY, the DT node associated
947be403645SFlorian Fainelli 	 * to the PHY is the Ethernet MAC DT node.
948be403645SFlorian Fainelli 	 */
9496f2c9bd8SUwe Kleine-König 	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
950be403645SFlorian Fainelli 		err = of_phy_register_fixed_link(np);
951be403645SFlorian Fainelli 		if (err)
952be403645SFlorian Fainelli 			goto err_grp_init;
953be403645SFlorian Fainelli 
9546f2c9bd8SUwe Kleine-König 		priv->phy_node = of_node_get(np);
955be403645SFlorian Fainelli 	}
956be403645SFlorian Fainelli 
957ec21e2ecSJeff Kirsher 	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
958ec21e2ecSJeff Kirsher 	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
959ec21e2ecSJeff Kirsher 
960ec21e2ecSJeff Kirsher 	return 0;
961ec21e2ecSJeff Kirsher 
962ec21e2ecSJeff Kirsher err_grp_init:
963ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
96420862788SClaudiu Manoil rx_alloc_failed:
96520862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
96620862788SClaudiu Manoil tx_alloc_failed:
96720862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
968ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
969ec21e2ecSJeff Kirsher 	return err;
970ec21e2ecSJeff Kirsher }
971ec21e2ecSJeff Kirsher 
972ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
973ec21e2ecSJeff Kirsher {
974ec21e2ecSJeff Kirsher 	struct hwtstamp_config config;
975ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(netdev);
976ec21e2ecSJeff Kirsher 
977ec21e2ecSJeff Kirsher 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
978ec21e2ecSJeff Kirsher 		return -EFAULT;
979ec21e2ecSJeff Kirsher 
980ec21e2ecSJeff Kirsher 	/* reserved for future extensions */
981ec21e2ecSJeff Kirsher 	if (config.flags)
982ec21e2ecSJeff Kirsher 		return -EINVAL;
983ec21e2ecSJeff Kirsher 
984ec21e2ecSJeff Kirsher 	switch (config.tx_type) {
985ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_OFF:
986ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 0;
987ec21e2ecSJeff Kirsher 		break;
988ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_ON:
989ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
990ec21e2ecSJeff Kirsher 			return -ERANGE;
991ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 1;
992ec21e2ecSJeff Kirsher 		break;
993ec21e2ecSJeff Kirsher 	default:
994ec21e2ecSJeff Kirsher 		return -ERANGE;
995ec21e2ecSJeff Kirsher 	}
996ec21e2ecSJeff Kirsher 
997ec21e2ecSJeff Kirsher 	switch (config.rx_filter) {
998ec21e2ecSJeff Kirsher 	case HWTSTAMP_FILTER_NONE:
999ec21e2ecSJeff Kirsher 		if (priv->hwts_rx_en) {
1000ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 0;
10010851133bSClaudiu Manoil 			reset_gfar(netdev);
1002ec21e2ecSJeff Kirsher 		}
1003ec21e2ecSJeff Kirsher 		break;
1004ec21e2ecSJeff Kirsher 	default:
1005ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
1006ec21e2ecSJeff Kirsher 			return -ERANGE;
1007ec21e2ecSJeff Kirsher 		if (!priv->hwts_rx_en) {
1008ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 1;
10090851133bSClaudiu Manoil 			reset_gfar(netdev);
1010ec21e2ecSJeff Kirsher 		}
1011ec21e2ecSJeff Kirsher 		config.rx_filter = HWTSTAMP_FILTER_ALL;
1012ec21e2ecSJeff Kirsher 		break;
1013ec21e2ecSJeff Kirsher 	}
1014ec21e2ecSJeff Kirsher 
1015ec21e2ecSJeff Kirsher 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1016ec21e2ecSJeff Kirsher 		-EFAULT : 0;
1017ec21e2ecSJeff Kirsher }
1018ec21e2ecSJeff Kirsher 
1019ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
1020ca0c88c2SBen Hutchings {
1021ca0c88c2SBen Hutchings 	struct hwtstamp_config config;
1022ca0c88c2SBen Hutchings 	struct gfar_private *priv = netdev_priv(netdev);
1023ca0c88c2SBen Hutchings 
1024ca0c88c2SBen Hutchings 	config.flags = 0;
1025ca0c88c2SBen Hutchings 	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1026ca0c88c2SBen Hutchings 	config.rx_filter = (priv->hwts_rx_en ?
1027ca0c88c2SBen Hutchings 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
1028ca0c88c2SBen Hutchings 
1029ca0c88c2SBen Hutchings 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1030ca0c88c2SBen Hutchings 		-EFAULT : 0;
1031ca0c88c2SBen Hutchings }
1032ca0c88c2SBen Hutchings 
1033ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1034ec21e2ecSJeff Kirsher {
1035ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1036ec21e2ecSJeff Kirsher 
1037ec21e2ecSJeff Kirsher 	if (!netif_running(dev))
1038ec21e2ecSJeff Kirsher 		return -EINVAL;
1039ec21e2ecSJeff Kirsher 
1040ec21e2ecSJeff Kirsher 	if (cmd == SIOCSHWTSTAMP)
1041ca0c88c2SBen Hutchings 		return gfar_hwtstamp_set(dev, rq);
1042ca0c88c2SBen Hutchings 	if (cmd == SIOCGHWTSTAMP)
1043ca0c88c2SBen Hutchings 		return gfar_hwtstamp_get(dev, rq);
1044ec21e2ecSJeff Kirsher 
1045ec21e2ecSJeff Kirsher 	if (!priv->phydev)
1046ec21e2ecSJeff Kirsher 		return -ENODEV;
1047ec21e2ecSJeff Kirsher 
1048ec21e2ecSJeff Kirsher 	return phy_mii_ioctl(priv->phydev, rq, cmd);
1049ec21e2ecSJeff Kirsher }
1050ec21e2ecSJeff Kirsher 
1051ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
1052ec21e2ecSJeff Kirsher 				   u32 class)
1053ec21e2ecSJeff Kirsher {
1054ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1055ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1056ec21e2ecSJeff Kirsher 
1057ec21e2ecSJeff Kirsher 	rqfar--;
1058ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
1059ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1060ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1061ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1062ec21e2ecSJeff Kirsher 
1063ec21e2ecSJeff Kirsher 	rqfar--;
1064ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1065ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1066ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1067ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1068ec21e2ecSJeff Kirsher 
1069ec21e2ecSJeff Kirsher 	rqfar--;
1070ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1071ec21e2ecSJeff Kirsher 	rqfpr = class;
1072ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1073ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1074ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1075ec21e2ecSJeff Kirsher 
1076ec21e2ecSJeff Kirsher 	rqfar--;
1077ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1078ec21e2ecSJeff Kirsher 	rqfpr = class;
1079ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1080ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1081ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1082ec21e2ecSJeff Kirsher 
1083ec21e2ecSJeff Kirsher 	return rqfar;
1084ec21e2ecSJeff Kirsher }
1085ec21e2ecSJeff Kirsher 
1086ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv)
1087ec21e2ecSJeff Kirsher {
1088ec21e2ecSJeff Kirsher 	int i = 0x0;
1089ec21e2ecSJeff Kirsher 	u32 rqfar = MAX_FILER_IDX;
1090ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1091ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1092ec21e2ecSJeff Kirsher 
1093ec21e2ecSJeff Kirsher 	/* Default rule */
1094ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_MATCH;
1095ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1096ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1097ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1098ec21e2ecSJeff Kirsher 
1099ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1100ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1101ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1102ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1103ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1104ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1105ec21e2ecSJeff Kirsher 
1106ec21e2ecSJeff Kirsher 	/* cur_filer_idx indicated the first non-masked rule */
1107ec21e2ecSJeff Kirsher 	priv->cur_filer_idx = rqfar;
1108ec21e2ecSJeff Kirsher 
1109ec21e2ecSJeff Kirsher 	/* Rest are masked rules */
1110ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1111ec21e2ecSJeff Kirsher 	for (i = 0; i < rqfar; i++) {
1112ec21e2ecSJeff Kirsher 		priv->ftp_rqfcr[i] = rqfcr;
1113ec21e2ecSJeff Kirsher 		priv->ftp_rqfpr[i] = rqfpr;
1114ec21e2ecSJeff Kirsher 		gfar_write_filer(priv, i, rqfcr, rqfpr);
1115ec21e2ecSJeff Kirsher 	}
1116ec21e2ecSJeff Kirsher }
1117ec21e2ecSJeff Kirsher 
1118d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
11192969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1120ec21e2ecSJeff Kirsher {
1121ec21e2ecSJeff Kirsher 	unsigned int pvr = mfspr(SPRN_PVR);
1122ec21e2ecSJeff Kirsher 	unsigned int svr = mfspr(SPRN_SVR);
1123ec21e2ecSJeff Kirsher 	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1124ec21e2ecSJeff Kirsher 	unsigned int rev = svr & 0xffff;
1125ec21e2ecSJeff Kirsher 
1126ec21e2ecSJeff Kirsher 	/* MPC8313 Rev 2.0 and higher; All MPC837x */
1127ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1128ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1129ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_74;
1130ec21e2ecSJeff Kirsher 
1131ec21e2ecSJeff Kirsher 	/* MPC8313 and MPC837x all rev */
1132ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1133ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1134ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_76;
1135ec21e2ecSJeff Kirsher 
11362969b1f7SClaudiu Manoil 	/* MPC8313 Rev < 2.0 */
11372969b1f7SClaudiu Manoil 	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
1138ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_12;
11392969b1f7SClaudiu Manoil }
11402969b1f7SClaudiu Manoil 
11412969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv)
11422969b1f7SClaudiu Manoil {
11432969b1f7SClaudiu Manoil 	unsigned int svr = mfspr(SPRN_SVR);
11442969b1f7SClaudiu Manoil 
11452969b1f7SClaudiu Manoil 	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
11462969b1f7SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_12;
114753fad773SClaudiu Manoil 	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
114853fad773SClaudiu Manoil 	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
114953fad773SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
11502969b1f7SClaudiu Manoil }
1151d6ef0bccSClaudiu Manoil #endif
11522969b1f7SClaudiu Manoil 
11532969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv)
11542969b1f7SClaudiu Manoil {
11552969b1f7SClaudiu Manoil 	struct device *dev = &priv->ofdev->dev;
11562969b1f7SClaudiu Manoil 
11572969b1f7SClaudiu Manoil 	/* no plans to fix */
11582969b1f7SClaudiu Manoil 	priv->errata |= GFAR_ERRATA_A002;
11592969b1f7SClaudiu Manoil 
1160d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
11612969b1f7SClaudiu Manoil 	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
11622969b1f7SClaudiu Manoil 		__gfar_detect_errata_85xx(priv);
11632969b1f7SClaudiu Manoil 	else /* non-mpc85xx parts, i.e. e300 core based */
11642969b1f7SClaudiu Manoil 		__gfar_detect_errata_83xx(priv);
1165d6ef0bccSClaudiu Manoil #endif
1166ec21e2ecSJeff Kirsher 
1167ec21e2ecSJeff Kirsher 	if (priv->errata)
1168ec21e2ecSJeff Kirsher 		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1169ec21e2ecSJeff Kirsher 			 priv->errata);
1170ec21e2ecSJeff Kirsher }
1171ec21e2ecSJeff Kirsher 
11720851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv)
1173ec21e2ecSJeff Kirsher {
117420862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1175a328ac92SClaudiu Manoil 	u32 tempval;
1176ec21e2ecSJeff Kirsher 
1177ec21e2ecSJeff Kirsher 	/* Reset MAC layer */
1178ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1179ec21e2ecSJeff Kirsher 
1180ec21e2ecSJeff Kirsher 	/* We need to delay at least 3 TX clocks */
1181a328ac92SClaudiu Manoil 	udelay(3);
1182ec21e2ecSJeff Kirsher 
118323402bddSClaudiu Manoil 	/* the soft reset bit is not self-resetting, so we need to
118423402bddSClaudiu Manoil 	 * clear it before resuming normal operation
118523402bddSClaudiu Manoil 	 */
118620862788SClaudiu Manoil 	gfar_write(&regs->maccfg1, 0);
1187ec21e2ecSJeff Kirsher 
1188a328ac92SClaudiu Manoil 	udelay(3);
1189a328ac92SClaudiu Manoil 
119088302648SClaudiu Manoil 	/* Compute rx_buff_size based on config flags */
119188302648SClaudiu Manoil 	gfar_rx_buff_size_config(priv);
119288302648SClaudiu Manoil 
119388302648SClaudiu Manoil 	/* Initialize the max receive frame/buffer lengths */
119488302648SClaudiu Manoil 	gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1195a328ac92SClaudiu Manoil 	gfar_write(&regs->mrblr, priv->rx_buffer_size);
1196a328ac92SClaudiu Manoil 
1197a328ac92SClaudiu Manoil 	/* Initialize the Minimum Frame Length Register */
1198a328ac92SClaudiu Manoil 	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1199a328ac92SClaudiu Manoil 
1200ec21e2ecSJeff Kirsher 	/* Initialize MACCFG2. */
1201ec21e2ecSJeff Kirsher 	tempval = MACCFG2_INIT_SETTINGS;
120288302648SClaudiu Manoil 
120388302648SClaudiu Manoil 	/* If the mtu is larger than the max size for standard
120488302648SClaudiu Manoil 	 * ethernet frames (ie, a jumbo frame), then set maccfg2
120588302648SClaudiu Manoil 	 * to allow huge frames, and to check the length
120688302648SClaudiu Manoil 	 */
120788302648SClaudiu Manoil 	if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
120888302648SClaudiu Manoil 	    gfar_has_errata(priv, GFAR_ERRATA_74))
1209ec21e2ecSJeff Kirsher 		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
121088302648SClaudiu Manoil 
1211ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1212ec21e2ecSJeff Kirsher 
1213a328ac92SClaudiu Manoil 	/* Clear mac addr hash registers */
1214a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr0, 0);
1215a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr1, 0);
1216a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr2, 0);
1217a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr3, 0);
1218a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr4, 0);
1219a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr5, 0);
1220a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr6, 0);
1221a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr7, 0);
1222a328ac92SClaudiu Manoil 
1223a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr0, 0);
1224a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr1, 0);
1225a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr2, 0);
1226a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr3, 0);
1227a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr4, 0);
1228a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr5, 0);
1229a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr6, 0);
1230a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr7, 0);
1231a328ac92SClaudiu Manoil 
1232a328ac92SClaudiu Manoil 	if (priv->extended_hash)
1233a328ac92SClaudiu Manoil 		gfar_clear_exact_match(priv->ndev);
1234a328ac92SClaudiu Manoil 
1235a328ac92SClaudiu Manoil 	gfar_mac_rx_config(priv);
1236a328ac92SClaudiu Manoil 
1237a328ac92SClaudiu Manoil 	gfar_mac_tx_config(priv);
1238a328ac92SClaudiu Manoil 
1239a328ac92SClaudiu Manoil 	gfar_set_mac_address(priv->ndev);
1240a328ac92SClaudiu Manoil 
1241a328ac92SClaudiu Manoil 	gfar_set_multi(priv->ndev);
1242a328ac92SClaudiu Manoil 
1243a328ac92SClaudiu Manoil 	/* clear ievent and imask before configuring coalescing */
1244a328ac92SClaudiu Manoil 	gfar_ints_disable(priv);
1245a328ac92SClaudiu Manoil 
1246a328ac92SClaudiu Manoil 	/* Configure the coalescing support */
1247a328ac92SClaudiu Manoil 	gfar_configure_coalescing_all(priv);
1248a328ac92SClaudiu Manoil }
1249a328ac92SClaudiu Manoil 
1250a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv)
1251a328ac92SClaudiu Manoil {
1252a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1253a328ac92SClaudiu Manoil 	u32 attrs;
1254a328ac92SClaudiu Manoil 
1255a328ac92SClaudiu Manoil 	/* Stop the DMA engine now, in case it was running before
1256a328ac92SClaudiu Manoil 	 * (The firmware could have used it, and left it running).
1257a328ac92SClaudiu Manoil 	 */
1258a328ac92SClaudiu Manoil 	gfar_halt(priv);
1259a328ac92SClaudiu Manoil 
1260a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1261a328ac92SClaudiu Manoil 
1262a328ac92SClaudiu Manoil 	/* Zero out the rmon mib registers if it has them */
1263a328ac92SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1264a328ac92SClaudiu Manoil 		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1265a328ac92SClaudiu Manoil 
1266a328ac92SClaudiu Manoil 		/* Mask off the CAM interrupts */
1267a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam1, 0xffffffff);
1268a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam2, 0xffffffff);
1269a328ac92SClaudiu Manoil 	}
1270a328ac92SClaudiu Manoil 
1271ec21e2ecSJeff Kirsher 	/* Initialize ECNTRL */
1272ec21e2ecSJeff Kirsher 	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1273ec21e2ecSJeff Kirsher 
127434018fd4SClaudiu Manoil 	/* Set the extraction length and index */
127534018fd4SClaudiu Manoil 	attrs = ATTRELI_EL(priv->rx_stash_size) |
127634018fd4SClaudiu Manoil 		ATTRELI_EI(priv->rx_stash_index);
127734018fd4SClaudiu Manoil 
127834018fd4SClaudiu Manoil 	gfar_write(&regs->attreli, attrs);
127934018fd4SClaudiu Manoil 
128034018fd4SClaudiu Manoil 	/* Start with defaults, and add stashing
128134018fd4SClaudiu Manoil 	 * depending on driver parameters
128234018fd4SClaudiu Manoil 	 */
128334018fd4SClaudiu Manoil 	attrs = ATTR_INIT_SETTINGS;
128434018fd4SClaudiu Manoil 
128534018fd4SClaudiu Manoil 	if (priv->bd_stash_en)
128634018fd4SClaudiu Manoil 		attrs |= ATTR_BDSTASH;
128734018fd4SClaudiu Manoil 
128834018fd4SClaudiu Manoil 	if (priv->rx_stash_size != 0)
128934018fd4SClaudiu Manoil 		attrs |= ATTR_BUFSTASH;
129034018fd4SClaudiu Manoil 
129134018fd4SClaudiu Manoil 	gfar_write(&regs->attr, attrs);
129234018fd4SClaudiu Manoil 
129334018fd4SClaudiu Manoil 	/* FIFO configs */
129434018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
129534018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
129634018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
129734018fd4SClaudiu Manoil 
129820862788SClaudiu Manoil 	/* Program the interrupt steering regs, only for MG devices */
129920862788SClaudiu Manoil 	if (priv->num_grps > 1)
130020862788SClaudiu Manoil 		gfar_write_isrg(priv);
1301ec21e2ecSJeff Kirsher }
1302ec21e2ecSJeff Kirsher 
1303898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv)
130420862788SClaudiu Manoil {
130520862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1306ec21e2ecSJeff Kirsher 
1307ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
1308ec21e2ecSJeff Kirsher 		priv->extended_hash = 1;
1309ec21e2ecSJeff Kirsher 		priv->hash_width = 9;
1310ec21e2ecSJeff Kirsher 
1311ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->igaddr0;
1312ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->igaddr1;
1313ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->igaddr2;
1314ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->igaddr3;
1315ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->igaddr4;
1316ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->igaddr5;
1317ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->igaddr6;
1318ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->igaddr7;
1319ec21e2ecSJeff Kirsher 		priv->hash_regs[8] = &regs->gaddr0;
1320ec21e2ecSJeff Kirsher 		priv->hash_regs[9] = &regs->gaddr1;
1321ec21e2ecSJeff Kirsher 		priv->hash_regs[10] = &regs->gaddr2;
1322ec21e2ecSJeff Kirsher 		priv->hash_regs[11] = &regs->gaddr3;
1323ec21e2ecSJeff Kirsher 		priv->hash_regs[12] = &regs->gaddr4;
1324ec21e2ecSJeff Kirsher 		priv->hash_regs[13] = &regs->gaddr5;
1325ec21e2ecSJeff Kirsher 		priv->hash_regs[14] = &regs->gaddr6;
1326ec21e2ecSJeff Kirsher 		priv->hash_regs[15] = &regs->gaddr7;
1327ec21e2ecSJeff Kirsher 
1328ec21e2ecSJeff Kirsher 	} else {
1329ec21e2ecSJeff Kirsher 		priv->extended_hash = 0;
1330ec21e2ecSJeff Kirsher 		priv->hash_width = 8;
1331ec21e2ecSJeff Kirsher 
1332ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->gaddr0;
1333ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->gaddr1;
1334ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->gaddr2;
1335ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->gaddr3;
1336ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->gaddr4;
1337ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->gaddr5;
1338ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->gaddr6;
1339ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->gaddr7;
1340ec21e2ecSJeff Kirsher 	}
134120862788SClaudiu Manoil }
134220862788SClaudiu Manoil 
134320862788SClaudiu Manoil /* Set up the ethernet device structure, private data,
134420862788SClaudiu Manoil  * and anything else we need before we start
134520862788SClaudiu Manoil  */
134620862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev)
134720862788SClaudiu Manoil {
134820862788SClaudiu Manoil 	struct net_device *dev = NULL;
134920862788SClaudiu Manoil 	struct gfar_private *priv = NULL;
135020862788SClaudiu Manoil 	int err = 0, i;
135120862788SClaudiu Manoil 
135220862788SClaudiu Manoil 	err = gfar_of_init(ofdev, &dev);
135320862788SClaudiu Manoil 
135420862788SClaudiu Manoil 	if (err)
135520862788SClaudiu Manoil 		return err;
135620862788SClaudiu Manoil 
135720862788SClaudiu Manoil 	priv = netdev_priv(dev);
135820862788SClaudiu Manoil 	priv->ndev = dev;
135920862788SClaudiu Manoil 	priv->ofdev = ofdev;
136020862788SClaudiu Manoil 	priv->dev = &ofdev->dev;
136120862788SClaudiu Manoil 	SET_NETDEV_DEV(dev, &ofdev->dev);
136220862788SClaudiu Manoil 
136320862788SClaudiu Manoil 	spin_lock_init(&priv->bflock);
136420862788SClaudiu Manoil 	INIT_WORK(&priv->reset_task, gfar_reset_task);
136520862788SClaudiu Manoil 
136620862788SClaudiu Manoil 	platform_set_drvdata(ofdev, priv);
136720862788SClaudiu Manoil 
136820862788SClaudiu Manoil 	gfar_detect_errata(priv);
136920862788SClaudiu Manoil 
137020862788SClaudiu Manoil 	/* Set the dev->base_addr to the gfar reg region */
137120862788SClaudiu Manoil 	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
137220862788SClaudiu Manoil 
137320862788SClaudiu Manoil 	/* Fill in the dev structure */
137420862788SClaudiu Manoil 	dev->watchdog_timeo = TX_TIMEOUT;
137520862788SClaudiu Manoil 	dev->mtu = 1500;
137620862788SClaudiu Manoil 	dev->netdev_ops = &gfar_netdev_ops;
137720862788SClaudiu Manoil 	dev->ethtool_ops = &gfar_ethtool_ops;
137820862788SClaudiu Manoil 
137920862788SClaudiu Manoil 	/* Register for napi ...We are registering NAPI for each grp */
1380aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
138171ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
138271ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
138371ff9e3dSClaudiu Manoil 				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
138471ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
138571ff9e3dSClaudiu Manoil 				       gfar_poll_tx_sq, 2);
138671ff9e3dSClaudiu Manoil 		} else {
1387aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1388aeb12c5eSClaudiu Manoil 				       gfar_poll_rx, GFAR_DEV_WEIGHT);
1389aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1390aeb12c5eSClaudiu Manoil 				       gfar_poll_tx, 2);
1391aeb12c5eSClaudiu Manoil 		}
1392aeb12c5eSClaudiu Manoil 	}
139320862788SClaudiu Manoil 
139420862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
139520862788SClaudiu Manoil 		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
139620862788SClaudiu Manoil 				   NETIF_F_RXCSUM;
139720862788SClaudiu Manoil 		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
139820862788SClaudiu Manoil 				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
139920862788SClaudiu Manoil 	}
140020862788SClaudiu Manoil 
140120862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
140220862788SClaudiu Manoil 		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
140320862788SClaudiu Manoil 				    NETIF_F_HW_VLAN_CTAG_RX;
140420862788SClaudiu Manoil 		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
140520862788SClaudiu Manoil 	}
140620862788SClaudiu Manoil 
14073d23a05cSClaudiu Manoil 	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
14083d23a05cSClaudiu Manoil 
140920862788SClaudiu Manoil 	gfar_init_addr_hash_table(priv);
1410ec21e2ecSJeff Kirsher 
1411532c37bcSClaudiu Manoil 	/* Insert receive time stamps into padding alignment bytes */
1412532c37bcSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1413532c37bcSClaudiu Manoil 		priv->padding = 8;
1414ec21e2ecSJeff Kirsher 
1415ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_IP_CSUM ||
1416ec21e2ecSJeff Kirsher 	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1417bee9e58cSWu Jiajun-B06378 		dev->needed_headroom = GMAC_FCB_LEN;
1418ec21e2ecSJeff Kirsher 
1419ec21e2ecSJeff Kirsher 	priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1420ec21e2ecSJeff Kirsher 
1421ec21e2ecSJeff Kirsher 	/* Initializing some of the rx/tx queue level parameters */
1422ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1423ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1424ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1425ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1426ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txic = DEFAULT_TXIC;
1427ec21e2ecSJeff Kirsher 	}
1428ec21e2ecSJeff Kirsher 
1429ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1430ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1431ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1432ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1433ec21e2ecSJeff Kirsher 	}
1434ec21e2ecSJeff Kirsher 
1435ec21e2ecSJeff Kirsher 	/* always enable rx filer */
1436ec21e2ecSJeff Kirsher 	priv->rx_filer_enable = 1;
1437ec21e2ecSJeff Kirsher 	/* Enable most messages by default */
1438ec21e2ecSJeff Kirsher 	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1439b98b8babSClaudiu Manoil 	/* use pritority h/w tx queue scheduling for single queue devices */
1440b98b8babSClaudiu Manoil 	if (priv->num_tx_queues == 1)
1441b98b8babSClaudiu Manoil 		priv->prio_sched_en = 1;
1442ec21e2ecSJeff Kirsher 
14430851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
14440851133bSClaudiu Manoil 
1445a328ac92SClaudiu Manoil 	gfar_hw_init(priv);
1446ec21e2ecSJeff Kirsher 
1447d4c642eaSFabio Estevam 	/* Carrier starts down, phylib will bring it up */
1448d4c642eaSFabio Estevam 	netif_carrier_off(dev);
1449d4c642eaSFabio Estevam 
1450ec21e2ecSJeff Kirsher 	err = register_netdev(dev);
1451ec21e2ecSJeff Kirsher 
1452ec21e2ecSJeff Kirsher 	if (err) {
1453ec21e2ecSJeff Kirsher 		pr_err("%s: Cannot register net device, aborting\n", dev->name);
1454ec21e2ecSJeff Kirsher 		goto register_fail;
1455ec21e2ecSJeff Kirsher 	}
1456ec21e2ecSJeff Kirsher 
1457ec21e2ecSJeff Kirsher 	device_init_wakeup(&dev->dev,
1458bc4598bcSJan Ceuleers 			   priv->device_flags &
1459bc4598bcSJan Ceuleers 			   FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1460ec21e2ecSJeff Kirsher 
1461ec21e2ecSJeff Kirsher 	/* fill out IRQ number and name fields */
1462ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1463ee873fdaSClaudiu Manoil 		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1464ec21e2ecSJeff Kirsher 		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1465ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
14660015e551SJoe Perches 				dev->name, "_g", '0' + i, "_tx");
1467ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
14680015e551SJoe Perches 				dev->name, "_g", '0' + i, "_rx");
1469ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
14700015e551SJoe Perches 				dev->name, "_g", '0' + i, "_er");
1471ec21e2ecSJeff Kirsher 		} else
1472ee873fdaSClaudiu Manoil 			strcpy(gfar_irq(grp, TX)->name, dev->name);
1473ec21e2ecSJeff Kirsher 	}
1474ec21e2ecSJeff Kirsher 
1475ec21e2ecSJeff Kirsher 	/* Initialize the filer table */
1476ec21e2ecSJeff Kirsher 	gfar_init_filer_table(priv);
1477ec21e2ecSJeff Kirsher 
1478ec21e2ecSJeff Kirsher 	/* Print out the device info */
1479ec21e2ecSJeff Kirsher 	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
1480ec21e2ecSJeff Kirsher 
14810977f817SJan Ceuleers 	/* Even more device info helps when determining which kernel
14820977f817SJan Ceuleers 	 * provided which set of benchmarks.
14830977f817SJan Ceuleers 	 */
1484ec21e2ecSJeff Kirsher 	netdev_info(dev, "Running with NAPI enabled\n");
1485ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
1486ec21e2ecSJeff Kirsher 		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1487ec21e2ecSJeff Kirsher 			    i, priv->rx_queue[i]->rx_ring_size);
1488ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
1489ec21e2ecSJeff Kirsher 		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1490ec21e2ecSJeff Kirsher 			    i, priv->tx_queue[i]->tx_ring_size);
1491ec21e2ecSJeff Kirsher 
1492ec21e2ecSJeff Kirsher 	return 0;
1493ec21e2ecSJeff Kirsher 
1494ec21e2ecSJeff Kirsher register_fail:
1495ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
149620862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
149720862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1498ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1499ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1500ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1501ec21e2ecSJeff Kirsher 	return err;
1502ec21e2ecSJeff Kirsher }
1503ec21e2ecSJeff Kirsher 
1504ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev)
1505ec21e2ecSJeff Kirsher {
15068513fbd8SJingoo Han 	struct gfar_private *priv = platform_get_drvdata(ofdev);
1507ec21e2ecSJeff Kirsher 
1508ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1509ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1510ec21e2ecSJeff Kirsher 
1511ec21e2ecSJeff Kirsher 	unregister_netdev(priv->ndev);
1512ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
151320862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
151420862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1515ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1516ec21e2ecSJeff Kirsher 
1517ec21e2ecSJeff Kirsher 	return 0;
1518ec21e2ecSJeff Kirsher }
1519ec21e2ecSJeff Kirsher 
1520ec21e2ecSJeff Kirsher #ifdef CONFIG_PM
1521ec21e2ecSJeff Kirsher 
1522ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev)
1523ec21e2ecSJeff Kirsher {
1524ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1525ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1526ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1527ec21e2ecSJeff Kirsher 	u32 tempval;
1528ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1529bc4598bcSJan Ceuleers 			   (priv->device_flags &
1530bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1531ec21e2ecSJeff Kirsher 
1532*614b4242SClaudiu Manoil 	if (!netif_running(ndev))
1533*614b4242SClaudiu Manoil 		return 0;
1534ec21e2ecSJeff Kirsher 
1535ec21e2ecSJeff Kirsher 	disable_napi(priv);
1536*614b4242SClaudiu Manoil 	netif_tx_lock(ndev);
1537*614b4242SClaudiu Manoil 	netif_device_detach(ndev);
1538*614b4242SClaudiu Manoil 	netif_tx_unlock(ndev);
1539*614b4242SClaudiu Manoil 
1540*614b4242SClaudiu Manoil 	gfar_halt(priv);
1541ec21e2ecSJeff Kirsher 
1542ec21e2ecSJeff Kirsher 	if (magic_packet) {
1543ec21e2ecSJeff Kirsher 		/* Enable interrupt on Magic Packet */
1544ec21e2ecSJeff Kirsher 		gfar_write(&regs->imask, IMASK_MAG);
1545ec21e2ecSJeff Kirsher 
1546ec21e2ecSJeff Kirsher 		/* Enable Magic Packet mode */
1547ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->maccfg2);
1548ec21e2ecSJeff Kirsher 		tempval |= MACCFG2_MPEN;
1549ec21e2ecSJeff Kirsher 		gfar_write(&regs->maccfg2, tempval);
1550*614b4242SClaudiu Manoil 
1551*614b4242SClaudiu Manoil 		/* re-enable the Rx block */
1552*614b4242SClaudiu Manoil 		tempval = gfar_read(&regs->maccfg1);
1553*614b4242SClaudiu Manoil 		tempval |= MACCFG1_RX_EN;
1554*614b4242SClaudiu Manoil 		gfar_write(&regs->maccfg1, tempval);
1555*614b4242SClaudiu Manoil 
1556ec21e2ecSJeff Kirsher 	} else {
1557ec21e2ecSJeff Kirsher 		phy_stop(priv->phydev);
1558ec21e2ecSJeff Kirsher 	}
1559ec21e2ecSJeff Kirsher 
1560ec21e2ecSJeff Kirsher 	return 0;
1561ec21e2ecSJeff Kirsher }
1562ec21e2ecSJeff Kirsher 
1563ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev)
1564ec21e2ecSJeff Kirsher {
1565ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1566ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1567ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1568ec21e2ecSJeff Kirsher 	u32 tempval;
1569ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1570bc4598bcSJan Ceuleers 			   (priv->device_flags &
1571bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1572ec21e2ecSJeff Kirsher 
1573*614b4242SClaudiu Manoil 	if (!netif_running(ndev))
1574ec21e2ecSJeff Kirsher 		return 0;
1575ec21e2ecSJeff Kirsher 
1576*614b4242SClaudiu Manoil 	if (magic_packet) {
1577*614b4242SClaudiu Manoil 		/* Disable Magic Packet mode */
1578ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->maccfg2);
1579ec21e2ecSJeff Kirsher 		tempval &= ~MACCFG2_MPEN;
1580ec21e2ecSJeff Kirsher 		gfar_write(&regs->maccfg2, tempval);
1581*614b4242SClaudiu Manoil 	} else {
1582*614b4242SClaudiu Manoil 		phy_start(priv->phydev);
1583*614b4242SClaudiu Manoil 	}
1584ec21e2ecSJeff Kirsher 
1585c10650b6SClaudiu Manoil 	gfar_start(priv);
1586ec21e2ecSJeff Kirsher 
1587ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1588ec21e2ecSJeff Kirsher 	enable_napi(priv);
1589ec21e2ecSJeff Kirsher 
1590ec21e2ecSJeff Kirsher 	return 0;
1591ec21e2ecSJeff Kirsher }
1592ec21e2ecSJeff Kirsher 
1593ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev)
1594ec21e2ecSJeff Kirsher {
1595ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1596ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1597ec21e2ecSJeff Kirsher 
1598103cdd1dSWang Dongsheng 	if (!netif_running(ndev)) {
1599103cdd1dSWang Dongsheng 		netif_device_attach(ndev);
1600103cdd1dSWang Dongsheng 
1601ec21e2ecSJeff Kirsher 		return 0;
1602103cdd1dSWang Dongsheng 	}
1603ec21e2ecSJeff Kirsher 
16041eb8f7a7SClaudiu Manoil 	if (gfar_init_bds(ndev)) {
16051eb8f7a7SClaudiu Manoil 		free_skb_resources(priv);
16061eb8f7a7SClaudiu Manoil 		return -ENOMEM;
16071eb8f7a7SClaudiu Manoil 	}
16081eb8f7a7SClaudiu Manoil 
1609a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1610a328ac92SClaudiu Manoil 
1611a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
1612a328ac92SClaudiu Manoil 
1613c10650b6SClaudiu Manoil 	gfar_start(priv);
1614ec21e2ecSJeff Kirsher 
1615ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1616ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1617ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1618ec21e2ecSJeff Kirsher 
1619ec21e2ecSJeff Kirsher 	if (priv->phydev)
1620ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1621ec21e2ecSJeff Kirsher 
1622ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1623ec21e2ecSJeff Kirsher 	enable_napi(priv);
1624ec21e2ecSJeff Kirsher 
1625ec21e2ecSJeff Kirsher 	return 0;
1626ec21e2ecSJeff Kirsher }
1627ec21e2ecSJeff Kirsher 
1628ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = {
1629ec21e2ecSJeff Kirsher 	.suspend = gfar_suspend,
1630ec21e2ecSJeff Kirsher 	.resume = gfar_resume,
1631ec21e2ecSJeff Kirsher 	.freeze = gfar_suspend,
1632ec21e2ecSJeff Kirsher 	.thaw = gfar_resume,
1633ec21e2ecSJeff Kirsher 	.restore = gfar_restore,
1634ec21e2ecSJeff Kirsher };
1635ec21e2ecSJeff Kirsher 
1636ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops)
1637ec21e2ecSJeff Kirsher 
1638ec21e2ecSJeff Kirsher #else
1639ec21e2ecSJeff Kirsher 
1640ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL
1641ec21e2ecSJeff Kirsher 
1642ec21e2ecSJeff Kirsher #endif
1643ec21e2ecSJeff Kirsher 
1644ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface
1645ec21e2ecSJeff Kirsher  * connects it to the PHY.
1646ec21e2ecSJeff Kirsher  */
1647ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev)
1648ec21e2ecSJeff Kirsher {
1649ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1650ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1651ec21e2ecSJeff Kirsher 	u32 ecntrl;
1652ec21e2ecSJeff Kirsher 
1653ec21e2ecSJeff Kirsher 	ecntrl = gfar_read(&regs->ecntrl);
1654ec21e2ecSJeff Kirsher 
1655ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_SGMII_MODE)
1656ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_SGMII;
1657ec21e2ecSJeff Kirsher 
1658ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_TBI_MODE) {
1659ec21e2ecSJeff Kirsher 		if (ecntrl & ECNTRL_REDUCED_MODE)
1660ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RTBI;
1661ec21e2ecSJeff Kirsher 		else
1662ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_TBI;
1663ec21e2ecSJeff Kirsher 	}
1664ec21e2ecSJeff Kirsher 
1665ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_REDUCED_MODE) {
1666bc4598bcSJan Ceuleers 		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1667ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RMII;
1668bc4598bcSJan Ceuleers 		}
1669ec21e2ecSJeff Kirsher 		else {
1670ec21e2ecSJeff Kirsher 			phy_interface_t interface = priv->interface;
1671ec21e2ecSJeff Kirsher 
16720977f817SJan Ceuleers 			/* This isn't autodetected right now, so it must
1673ec21e2ecSJeff Kirsher 			 * be set by the device tree or platform code.
1674ec21e2ecSJeff Kirsher 			 */
1675ec21e2ecSJeff Kirsher 			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1676ec21e2ecSJeff Kirsher 				return PHY_INTERFACE_MODE_RGMII_ID;
1677ec21e2ecSJeff Kirsher 
1678ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RGMII;
1679ec21e2ecSJeff Kirsher 		}
1680ec21e2ecSJeff Kirsher 	}
1681ec21e2ecSJeff Kirsher 
1682ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1683ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_GMII;
1684ec21e2ecSJeff Kirsher 
1685ec21e2ecSJeff Kirsher 	return PHY_INTERFACE_MODE_MII;
1686ec21e2ecSJeff Kirsher }
1687ec21e2ecSJeff Kirsher 
1688ec21e2ecSJeff Kirsher 
1689ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY.
1690ec21e2ecSJeff Kirsher  * Returns 0 on success.
1691ec21e2ecSJeff Kirsher  */
1692ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev)
1693ec21e2ecSJeff Kirsher {
1694ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1695ec21e2ecSJeff Kirsher 	uint gigabit_support =
1696ec21e2ecSJeff Kirsher 		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
169723402bddSClaudiu Manoil 		GFAR_SUPPORTED_GBIT : 0;
1698ec21e2ecSJeff Kirsher 	phy_interface_t interface;
1699ec21e2ecSJeff Kirsher 
1700ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1701ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1702ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1703ec21e2ecSJeff Kirsher 
1704ec21e2ecSJeff Kirsher 	interface = gfar_get_interface(dev);
1705ec21e2ecSJeff Kirsher 
1706ec21e2ecSJeff Kirsher 	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1707ec21e2ecSJeff Kirsher 				      interface);
1708ec21e2ecSJeff Kirsher 	if (!priv->phydev) {
1709ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "could not attach to PHY\n");
1710ec21e2ecSJeff Kirsher 		return -ENODEV;
1711ec21e2ecSJeff Kirsher 	}
1712ec21e2ecSJeff Kirsher 
1713ec21e2ecSJeff Kirsher 	if (interface == PHY_INTERFACE_MODE_SGMII)
1714ec21e2ecSJeff Kirsher 		gfar_configure_serdes(dev);
1715ec21e2ecSJeff Kirsher 
1716ec21e2ecSJeff Kirsher 	/* Remove any features not supported by the controller */
1717ec21e2ecSJeff Kirsher 	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1718ec21e2ecSJeff Kirsher 	priv->phydev->advertising = priv->phydev->supported;
1719ec21e2ecSJeff Kirsher 
1720cf987afcSPavaluca Matei-B46610 	/* Add support for flow control, but don't advertise it by default */
1721cf987afcSPavaluca Matei-B46610 	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);
1722cf987afcSPavaluca Matei-B46610 
1723ec21e2ecSJeff Kirsher 	return 0;
1724ec21e2ecSJeff Kirsher }
1725ec21e2ecSJeff Kirsher 
17260977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the
1727ec21e2ecSJeff Kirsher  * SERDES lynx PHY on the chip.  We communicate with this PHY
1728ec21e2ecSJeff Kirsher  * through the MDIO bus on each controller, treating it as a
1729ec21e2ecSJeff Kirsher  * "normal" PHY at the address found in the TBIPA register.  We assume
1730ec21e2ecSJeff Kirsher  * that the TBIPA register is valid.  Either the MDIO bus code will set
1731ec21e2ecSJeff Kirsher  * it to a value that doesn't conflict with other PHYs on the bus, or the
1732ec21e2ecSJeff Kirsher  * value doesn't matter, as there are no other PHYs on the bus.
1733ec21e2ecSJeff Kirsher  */
1734ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev)
1735ec21e2ecSJeff Kirsher {
1736ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1737ec21e2ecSJeff Kirsher 	struct phy_device *tbiphy;
1738ec21e2ecSJeff Kirsher 
1739ec21e2ecSJeff Kirsher 	if (!priv->tbi_node) {
1740ec21e2ecSJeff Kirsher 		dev_warn(&dev->dev, "error: SGMII mode requires that the "
1741ec21e2ecSJeff Kirsher 				    "device tree specify a tbi-handle\n");
1742ec21e2ecSJeff Kirsher 		return;
1743ec21e2ecSJeff Kirsher 	}
1744ec21e2ecSJeff Kirsher 
1745ec21e2ecSJeff Kirsher 	tbiphy = of_phy_find_device(priv->tbi_node);
1746ec21e2ecSJeff Kirsher 	if (!tbiphy) {
1747ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "error: Could not get TBI device\n");
1748ec21e2ecSJeff Kirsher 		return;
1749ec21e2ecSJeff Kirsher 	}
1750ec21e2ecSJeff Kirsher 
17510977f817SJan Ceuleers 	/* If the link is already up, we must already be ok, and don't need to
1752ec21e2ecSJeff Kirsher 	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
1753ec21e2ecSJeff Kirsher 	 * everything for us?  Resetting it takes the link down and requires
1754ec21e2ecSJeff Kirsher 	 * several seconds for it to come back.
1755ec21e2ecSJeff Kirsher 	 */
1756ec21e2ecSJeff Kirsher 	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
1757ec21e2ecSJeff Kirsher 		return;
1758ec21e2ecSJeff Kirsher 
1759ec21e2ecSJeff Kirsher 	/* Single clk mode, mii mode off(for serdes communication) */
1760ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
1761ec21e2ecSJeff Kirsher 
1762ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_ADVERTISE,
1763ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1764ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XPSE_ASYM);
1765ec21e2ecSJeff Kirsher 
1766bc4598bcSJan Ceuleers 	phy_write(tbiphy, MII_BMCR,
1767bc4598bcSJan Ceuleers 		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1768bc4598bcSJan Ceuleers 		  BMCR_SPEED1000);
1769ec21e2ecSJeff Kirsher }
1770ec21e2ecSJeff Kirsher 
1771ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv)
1772ec21e2ecSJeff Kirsher {
1773ec21e2ecSJeff Kirsher 	u32 res;
1774ec21e2ecSJeff Kirsher 
17750977f817SJan Ceuleers 	/* Normaly TSEC should not hang on GRS commands, so we should
1776ec21e2ecSJeff Kirsher 	 * actually wait for IEVENT_GRSC flag.
1777ec21e2ecSJeff Kirsher 	 */
1778ad3660c2SClaudiu Manoil 	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1779ec21e2ecSJeff Kirsher 		return 0;
1780ec21e2ecSJeff Kirsher 
17810977f817SJan Ceuleers 	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1782ec21e2ecSJeff Kirsher 	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1783ec21e2ecSJeff Kirsher 	 * and the Rx can be safely reset.
1784ec21e2ecSJeff Kirsher 	 */
1785ec21e2ecSJeff Kirsher 	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1786ec21e2ecSJeff Kirsher 	res &= 0x7f807f80;
1787ec21e2ecSJeff Kirsher 	if ((res & 0xffff) == (res >> 16))
1788ec21e2ecSJeff Kirsher 		return 1;
1789ec21e2ecSJeff Kirsher 
1790ec21e2ecSJeff Kirsher 	return 0;
1791ec21e2ecSJeff Kirsher }
1792ec21e2ecSJeff Kirsher 
1793ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1794c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv)
1795ec21e2ecSJeff Kirsher {
1796efeddce7SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1797ec21e2ecSJeff Kirsher 	u32 tempval;
1798a4feee89SClaudiu Manoil 	unsigned int timeout;
1799a4feee89SClaudiu Manoil 	int stopped;
1800ec21e2ecSJeff Kirsher 
1801efeddce7SClaudiu Manoil 	gfar_ints_disable(priv);
1802ec21e2ecSJeff Kirsher 
1803a4feee89SClaudiu Manoil 	if (gfar_is_dma_stopped(priv))
1804a4feee89SClaudiu Manoil 		return;
1805a4feee89SClaudiu Manoil 
1806ec21e2ecSJeff Kirsher 	/* Stop the DMA, and wait for it to stop */
1807ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1808ec21e2ecSJeff Kirsher 	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1809ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1810ec21e2ecSJeff Kirsher 
1811a4feee89SClaudiu Manoil retry:
1812a4feee89SClaudiu Manoil 	timeout = 1000;
1813a4feee89SClaudiu Manoil 	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1814a4feee89SClaudiu Manoil 		cpu_relax();
1815a4feee89SClaudiu Manoil 		timeout--;
1816ec21e2ecSJeff Kirsher 	}
1817a4feee89SClaudiu Manoil 
1818a4feee89SClaudiu Manoil 	if (!timeout)
1819a4feee89SClaudiu Manoil 		stopped = gfar_is_dma_stopped(priv);
1820a4feee89SClaudiu Manoil 
1821a4feee89SClaudiu Manoil 	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1822a4feee89SClaudiu Manoil 	    !__gfar_is_rx_idle(priv))
1823a4feee89SClaudiu Manoil 		goto retry;
1824ec21e2ecSJeff Kirsher }
1825ec21e2ecSJeff Kirsher 
1826ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1827c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv)
1828ec21e2ecSJeff Kirsher {
1829ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1830ec21e2ecSJeff Kirsher 	u32 tempval;
1831ec21e2ecSJeff Kirsher 
1832c10650b6SClaudiu Manoil 	/* Dissable the Rx/Tx hw queues */
1833c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, 0);
1834c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, 0);
1835ec21e2ecSJeff Kirsher 
1836c10650b6SClaudiu Manoil 	mdelay(10);
1837c10650b6SClaudiu Manoil 
1838c10650b6SClaudiu Manoil 	gfar_halt_nodisable(priv);
1839c10650b6SClaudiu Manoil 
1840c10650b6SClaudiu Manoil 	/* Disable Rx/Tx DMA */
1841ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg1);
1842ec21e2ecSJeff Kirsher 	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1843ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, tempval);
1844ec21e2ecSJeff Kirsher }
1845ec21e2ecSJeff Kirsher 
1846ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev)
1847ec21e2ecSJeff Kirsher {
1848ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1849ec21e2ecSJeff Kirsher 
18500851133bSClaudiu Manoil 	netif_tx_stop_all_queues(dev);
1851ec21e2ecSJeff Kirsher 
18524e857c58SPeter Zijlstra 	smp_mb__before_atomic();
18530851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
18544e857c58SPeter Zijlstra 	smp_mb__after_atomic();
1855ec21e2ecSJeff Kirsher 
18560851133bSClaudiu Manoil 	disable_napi(priv);
1857ec21e2ecSJeff Kirsher 
18580851133bSClaudiu Manoil 	/* disable ints and gracefully shut down Rx/Tx DMA */
1859c10650b6SClaudiu Manoil 	gfar_halt(priv);
1860ec21e2ecSJeff Kirsher 
18610851133bSClaudiu Manoil 	phy_stop(priv->phydev);
1862ec21e2ecSJeff Kirsher 
1863ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
1864ec21e2ecSJeff Kirsher }
1865ec21e2ecSJeff Kirsher 
1866ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1867ec21e2ecSJeff Kirsher {
1868ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
1869ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(tx_queue->dev);
1870ec21e2ecSJeff Kirsher 	int i, j;
1871ec21e2ecSJeff Kirsher 
1872ec21e2ecSJeff Kirsher 	txbdp = tx_queue->tx_bd_base;
1873ec21e2ecSJeff Kirsher 
1874ec21e2ecSJeff Kirsher 	for (i = 0; i < tx_queue->tx_ring_size; i++) {
1875ec21e2ecSJeff Kirsher 		if (!tx_queue->tx_skbuff[i])
1876ec21e2ecSJeff Kirsher 			continue;
1877ec21e2ecSJeff Kirsher 
1878a7312d58SClaudiu Manoil 		dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
1879a7312d58SClaudiu Manoil 				 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
1880ec21e2ecSJeff Kirsher 		txbdp->lstatus = 0;
1881ec21e2ecSJeff Kirsher 		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1882ec21e2ecSJeff Kirsher 		     j++) {
1883ec21e2ecSJeff Kirsher 			txbdp++;
1884a7312d58SClaudiu Manoil 			dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
1885a7312d58SClaudiu Manoil 				       be16_to_cpu(txbdp->length),
1886a7312d58SClaudiu Manoil 				       DMA_TO_DEVICE);
1887ec21e2ecSJeff Kirsher 		}
1888ec21e2ecSJeff Kirsher 		txbdp++;
1889ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1890ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[i] = NULL;
1891ec21e2ecSJeff Kirsher 	}
1892ec21e2ecSJeff Kirsher 	kfree(tx_queue->tx_skbuff);
18931eb8f7a7SClaudiu Manoil 	tx_queue->tx_skbuff = NULL;
1894ec21e2ecSJeff Kirsher }
1895ec21e2ecSJeff Kirsher 
1896ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1897ec21e2ecSJeff Kirsher {
1898ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
1899ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(rx_queue->dev);
1900ec21e2ecSJeff Kirsher 	int i;
1901ec21e2ecSJeff Kirsher 
1902ec21e2ecSJeff Kirsher 	rxbdp = rx_queue->rx_bd_base;
1903ec21e2ecSJeff Kirsher 
1904ec21e2ecSJeff Kirsher 	for (i = 0; i < rx_queue->rx_ring_size; i++) {
1905ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff[i]) {
1906a7312d58SClaudiu Manoil 			dma_unmap_single(priv->dev, be32_to_cpu(rxbdp->bufPtr),
1907369ec162SClaudiu Manoil 					 priv->rx_buffer_size,
1908ec21e2ecSJeff Kirsher 					 DMA_FROM_DEVICE);
1909ec21e2ecSJeff Kirsher 			dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1910ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[i] = NULL;
1911ec21e2ecSJeff Kirsher 		}
1912ec21e2ecSJeff Kirsher 		rxbdp->lstatus = 0;
1913ec21e2ecSJeff Kirsher 		rxbdp->bufPtr = 0;
1914ec21e2ecSJeff Kirsher 		rxbdp++;
1915ec21e2ecSJeff Kirsher 	}
1916ec21e2ecSJeff Kirsher 	kfree(rx_queue->rx_skbuff);
19171eb8f7a7SClaudiu Manoil 	rx_queue->rx_skbuff = NULL;
1918ec21e2ecSJeff Kirsher }
1919ec21e2ecSJeff Kirsher 
1920ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them.
19210977f817SJan Ceuleers  * Then free tx_skbuff and rx_skbuff
19220977f817SJan Ceuleers  */
1923ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv)
1924ec21e2ecSJeff Kirsher {
1925ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
1926ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
1927ec21e2ecSJeff Kirsher 	int i;
1928ec21e2ecSJeff Kirsher 
1929ec21e2ecSJeff Kirsher 	/* Go through all the buffer descriptors and free their data buffers */
1930ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1931d8a0f1b0SPaul Gortmaker 		struct netdev_queue *txq;
1932bc4598bcSJan Ceuleers 
1933ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
1934d8a0f1b0SPaul Gortmaker 		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1935ec21e2ecSJeff Kirsher 		if (tx_queue->tx_skbuff)
1936ec21e2ecSJeff Kirsher 			free_skb_tx_queue(tx_queue);
1937d8a0f1b0SPaul Gortmaker 		netdev_tx_reset_queue(txq);
1938ec21e2ecSJeff Kirsher 	}
1939ec21e2ecSJeff Kirsher 
1940ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1941ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
1942ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff)
1943ec21e2ecSJeff Kirsher 			free_skb_rx_queue(rx_queue);
1944ec21e2ecSJeff Kirsher 	}
1945ec21e2ecSJeff Kirsher 
1946369ec162SClaudiu Manoil 	dma_free_coherent(priv->dev,
1947ec21e2ecSJeff Kirsher 			  sizeof(struct txbd8) * priv->total_tx_ring_size +
1948ec21e2ecSJeff Kirsher 			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
1949ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_base,
1950ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_dma_base);
1951ec21e2ecSJeff Kirsher }
1952ec21e2ecSJeff Kirsher 
1953c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv)
1954ec21e2ecSJeff Kirsher {
1955ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1956ec21e2ecSJeff Kirsher 	u32 tempval;
1957ec21e2ecSJeff Kirsher 	int i = 0;
1958ec21e2ecSJeff Kirsher 
1959c10650b6SClaudiu Manoil 	/* Enable Rx/Tx hw queues */
1960c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, priv->rqueue);
1961c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, priv->tqueue);
1962ec21e2ecSJeff Kirsher 
1963ec21e2ecSJeff Kirsher 	/* Initialize DMACTRL to have WWR and WOP */
1964ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1965ec21e2ecSJeff Kirsher 	tempval |= DMACTRL_INIT_SETTINGS;
1966ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1967ec21e2ecSJeff Kirsher 
1968ec21e2ecSJeff Kirsher 	/* Make sure we aren't stopped */
1969ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1970ec21e2ecSJeff Kirsher 	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1971ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1972ec21e2ecSJeff Kirsher 
1973ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1974ec21e2ecSJeff Kirsher 		regs = priv->gfargrp[i].regs;
1975ec21e2ecSJeff Kirsher 		/* Clear THLT/RHLT, so that the DMA starts polling now */
1976ec21e2ecSJeff Kirsher 		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1977ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1978ec21e2ecSJeff Kirsher 	}
1979ec21e2ecSJeff Kirsher 
1980c10650b6SClaudiu Manoil 	/* Enable Rx/Tx DMA */
1981c10650b6SClaudiu Manoil 	tempval = gfar_read(&regs->maccfg1);
1982c10650b6SClaudiu Manoil 	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1983c10650b6SClaudiu Manoil 	gfar_write(&regs->maccfg1, tempval);
1984c10650b6SClaudiu Manoil 
1985efeddce7SClaudiu Manoil 	gfar_ints_enable(priv);
1986efeddce7SClaudiu Manoil 
1987c10650b6SClaudiu Manoil 	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
1988ec21e2ecSJeff Kirsher }
1989ec21e2ecSJeff Kirsher 
199080ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp)
199180ec396cSClaudiu Manoil {
199280ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
199380ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, RX)->irq, grp);
199480ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
199580ec396cSClaudiu Manoil }
199680ec396cSClaudiu Manoil 
1997ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp)
1998ec21e2ecSJeff Kirsher {
1999ec21e2ecSJeff Kirsher 	struct gfar_private *priv = grp->priv;
2000ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
2001ec21e2ecSJeff Kirsher 	int err;
2002ec21e2ecSJeff Kirsher 
2003ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, register for
20040977f817SJan Ceuleers 	 * them.  Otherwise, only register for the one
20050977f817SJan Ceuleers 	 */
2006ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2007ec21e2ecSJeff Kirsher 		/* Install our interrupt handlers for Error,
20080977f817SJan Ceuleers 		 * Transmit, and Receive
20090977f817SJan Ceuleers 		 */
2010*614b4242SClaudiu Manoil 		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error,
2011*614b4242SClaudiu Manoil 				  IRQF_NO_SUSPEND,
2012ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->name, grp);
2013ee873fdaSClaudiu Manoil 		if (err < 0) {
2014ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2015ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->irq);
2016ec21e2ecSJeff Kirsher 
2017ec21e2ecSJeff Kirsher 			goto err_irq_fail;
2018ec21e2ecSJeff Kirsher 		}
2019ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
2020ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
2021ee873fdaSClaudiu Manoil 		if (err < 0) {
2022ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2023ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
2024ec21e2ecSJeff Kirsher 			goto tx_irq_fail;
2025ec21e2ecSJeff Kirsher 		}
2026ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
2027ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->name, grp);
2028ee873fdaSClaudiu Manoil 		if (err < 0) {
2029ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2030ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->irq);
2031ec21e2ecSJeff Kirsher 			goto rx_irq_fail;
2032ec21e2ecSJeff Kirsher 		}
2033ec21e2ecSJeff Kirsher 	} else {
2034*614b4242SClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt,
2035*614b4242SClaudiu Manoil 				  IRQF_NO_SUSPEND,
2036ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
2037ee873fdaSClaudiu Manoil 		if (err < 0) {
2038ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2039ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
2040ec21e2ecSJeff Kirsher 			goto err_irq_fail;
2041ec21e2ecSJeff Kirsher 		}
2042ec21e2ecSJeff Kirsher 	}
2043ec21e2ecSJeff Kirsher 
2044ec21e2ecSJeff Kirsher 	return 0;
2045ec21e2ecSJeff Kirsher 
2046ec21e2ecSJeff Kirsher rx_irq_fail:
2047ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
2048ec21e2ecSJeff Kirsher tx_irq_fail:
2049ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
2050ec21e2ecSJeff Kirsher err_irq_fail:
2051ec21e2ecSJeff Kirsher 	return err;
2052ec21e2ecSJeff Kirsher 
2053ec21e2ecSJeff Kirsher }
2054ec21e2ecSJeff Kirsher 
205580ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv)
205680ec396cSClaudiu Manoil {
205780ec396cSClaudiu Manoil 	int i;
205880ec396cSClaudiu Manoil 
205980ec396cSClaudiu Manoil 	/* Free the IRQs */
206080ec396cSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
206180ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
206280ec396cSClaudiu Manoil 			free_grp_irqs(&priv->gfargrp[i]);
206380ec396cSClaudiu Manoil 	} else {
206480ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
206580ec396cSClaudiu Manoil 			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
206680ec396cSClaudiu Manoil 				 &priv->gfargrp[i]);
206780ec396cSClaudiu Manoil 	}
206880ec396cSClaudiu Manoil }
206980ec396cSClaudiu Manoil 
207080ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv)
207180ec396cSClaudiu Manoil {
207280ec396cSClaudiu Manoil 	int err, i, j;
207380ec396cSClaudiu Manoil 
207480ec396cSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
207580ec396cSClaudiu Manoil 		err = register_grp_irqs(&priv->gfargrp[i]);
207680ec396cSClaudiu Manoil 		if (err) {
207780ec396cSClaudiu Manoil 			for (j = 0; j < i; j++)
207880ec396cSClaudiu Manoil 				free_grp_irqs(&priv->gfargrp[j]);
207980ec396cSClaudiu Manoil 			return err;
208080ec396cSClaudiu Manoil 		}
208180ec396cSClaudiu Manoil 	}
208280ec396cSClaudiu Manoil 
208380ec396cSClaudiu Manoil 	return 0;
208480ec396cSClaudiu Manoil }
208580ec396cSClaudiu Manoil 
2086ec21e2ecSJeff Kirsher /* Bring the controller up and running */
2087ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev)
2088ec21e2ecSJeff Kirsher {
2089ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
209080ec396cSClaudiu Manoil 	int err;
2091ec21e2ecSJeff Kirsher 
2092a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
2093ec21e2ecSJeff Kirsher 
2094ec21e2ecSJeff Kirsher 	err = gfar_alloc_skb_resources(ndev);
2095ec21e2ecSJeff Kirsher 	if (err)
2096ec21e2ecSJeff Kirsher 		return err;
2097ec21e2ecSJeff Kirsher 
2098a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
2099ec21e2ecSJeff Kirsher 
21004e857c58SPeter Zijlstra 	smp_mb__before_atomic();
21010851133bSClaudiu Manoil 	clear_bit(GFAR_DOWN, &priv->state);
21024e857c58SPeter Zijlstra 	smp_mb__after_atomic();
21030851133bSClaudiu Manoil 
21040851133bSClaudiu Manoil 	/* Start Rx/Tx DMA and enable the interrupts */
2105c10650b6SClaudiu Manoil 	gfar_start(priv);
2106ec21e2ecSJeff Kirsher 
2107ec21e2ecSJeff Kirsher 	phy_start(priv->phydev);
2108ec21e2ecSJeff Kirsher 
21090851133bSClaudiu Manoil 	enable_napi(priv);
21100851133bSClaudiu Manoil 
21110851133bSClaudiu Manoil 	netif_tx_wake_all_queues(ndev);
21120851133bSClaudiu Manoil 
2113ec21e2ecSJeff Kirsher 	return 0;
2114ec21e2ecSJeff Kirsher }
2115ec21e2ecSJeff Kirsher 
21160977f817SJan Ceuleers /* Called when something needs to use the ethernet device
21170977f817SJan Ceuleers  * Returns 0 for success.
21180977f817SJan Ceuleers  */
2119ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev)
2120ec21e2ecSJeff Kirsher {
2121ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2122ec21e2ecSJeff Kirsher 	int err;
2123ec21e2ecSJeff Kirsher 
2124ec21e2ecSJeff Kirsher 	err = init_phy(dev);
21250851133bSClaudiu Manoil 	if (err)
2126ec21e2ecSJeff Kirsher 		return err;
2127ec21e2ecSJeff Kirsher 
212880ec396cSClaudiu Manoil 	err = gfar_request_irq(priv);
212980ec396cSClaudiu Manoil 	if (err)
213080ec396cSClaudiu Manoil 		return err;
213180ec396cSClaudiu Manoil 
2132ec21e2ecSJeff Kirsher 	err = startup_gfar(dev);
21330851133bSClaudiu Manoil 	if (err)
2134ec21e2ecSJeff Kirsher 		return err;
2135ec21e2ecSJeff Kirsher 
2136ec21e2ecSJeff Kirsher 	device_set_wakeup_enable(&dev->dev, priv->wol_en);
2137ec21e2ecSJeff Kirsher 
2138ec21e2ecSJeff Kirsher 	return err;
2139ec21e2ecSJeff Kirsher }
2140ec21e2ecSJeff Kirsher 
2141ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2142ec21e2ecSJeff Kirsher {
2143ec21e2ecSJeff Kirsher 	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2144ec21e2ecSJeff Kirsher 
2145ec21e2ecSJeff Kirsher 	memset(fcb, 0, GMAC_FCB_LEN);
2146ec21e2ecSJeff Kirsher 
2147ec21e2ecSJeff Kirsher 	return fcb;
2148ec21e2ecSJeff Kirsher }
2149ec21e2ecSJeff Kirsher 
21509c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
21519c4886e5SManfred Rudigier 				    int fcb_length)
2152ec21e2ecSJeff Kirsher {
2153ec21e2ecSJeff Kirsher 	/* If we're here, it's a IP packet with a TCP or UDP
2154ec21e2ecSJeff Kirsher 	 * payload.  We set it to checksum, using a pseudo-header
2155ec21e2ecSJeff Kirsher 	 * we provide
2156ec21e2ecSJeff Kirsher 	 */
21573a2e16c8SJan Ceuleers 	u8 flags = TXFCB_DEFAULT;
2158ec21e2ecSJeff Kirsher 
21590977f817SJan Ceuleers 	/* Tell the controller what the protocol is
21600977f817SJan Ceuleers 	 * And provide the already calculated phcs
21610977f817SJan Ceuleers 	 */
2162ec21e2ecSJeff Kirsher 	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2163ec21e2ecSJeff Kirsher 		flags |= TXFCB_UDP;
216426eb9374SClaudiu Manoil 		fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
2165ec21e2ecSJeff Kirsher 	} else
216626eb9374SClaudiu Manoil 		fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
2167ec21e2ecSJeff Kirsher 
2168ec21e2ecSJeff Kirsher 	/* l3os is the distance between the start of the
2169ec21e2ecSJeff Kirsher 	 * frame (skb->data) and the start of the IP hdr.
2170ec21e2ecSJeff Kirsher 	 * l4os is the distance between the start of the
21710977f817SJan Ceuleers 	 * l3 hdr and the l4 hdr
21720977f817SJan Ceuleers 	 */
217326eb9374SClaudiu Manoil 	fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
2174ec21e2ecSJeff Kirsher 	fcb->l4os = skb_network_header_len(skb);
2175ec21e2ecSJeff Kirsher 
2176ec21e2ecSJeff Kirsher 	fcb->flags = flags;
2177ec21e2ecSJeff Kirsher }
2178ec21e2ecSJeff Kirsher 
2179ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2180ec21e2ecSJeff Kirsher {
2181ec21e2ecSJeff Kirsher 	fcb->flags |= TXFCB_VLN;
218226eb9374SClaudiu Manoil 	fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
2183ec21e2ecSJeff Kirsher }
2184ec21e2ecSJeff Kirsher 
2185ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2186ec21e2ecSJeff Kirsher 				      struct txbd8 *base, int ring_size)
2187ec21e2ecSJeff Kirsher {
2188ec21e2ecSJeff Kirsher 	struct txbd8 *new_bd = bdp + stride;
2189ec21e2ecSJeff Kirsher 
2190ec21e2ecSJeff Kirsher 	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2191ec21e2ecSJeff Kirsher }
2192ec21e2ecSJeff Kirsher 
2193ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2194ec21e2ecSJeff Kirsher 				      int ring_size)
2195ec21e2ecSJeff Kirsher {
2196ec21e2ecSJeff Kirsher 	return skip_txbd(bdp, 1, base, ring_size);
2197ec21e2ecSJeff Kirsher }
2198ec21e2ecSJeff Kirsher 
219902d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */
220002d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv,
220102d88fb4SClaudiu Manoil 				       unsigned long fcb_addr)
220202d88fb4SClaudiu Manoil {
220302d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
220402d88fb4SClaudiu Manoil 	       (fcb_addr % 0x20) > 0x18);
220502d88fb4SClaudiu Manoil }
220602d88fb4SClaudiu Manoil 
220702d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may
220802d88fb4SClaudiu Manoil  * cause excess delays before start of transmission
220902d88fb4SClaudiu Manoil  */
221002d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv,
221102d88fb4SClaudiu Manoil 				       unsigned int len)
221202d88fb4SClaudiu Manoil {
221302d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
221402d88fb4SClaudiu Manoil 	       (len > 2500));
221502d88fb4SClaudiu Manoil }
221602d88fb4SClaudiu Manoil 
22170977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission.
22180977f817SJan Ceuleers  * It is pointed to by the dev->hard_start_xmit function pointer
22190977f817SJan Ceuleers  */
2220ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2221ec21e2ecSJeff Kirsher {
2222ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2223ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
2224ec21e2ecSJeff Kirsher 	struct netdev_queue *txq;
2225ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
2226ec21e2ecSJeff Kirsher 	struct txfcb *fcb = NULL;
2227ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2228ec21e2ecSJeff Kirsher 	u32 lstatus;
22290d0cffdcSClaudiu Manoil 	int i, rq = 0;
22300d0cffdcSClaudiu Manoil 	int do_tstamp, do_csum, do_vlan;
2231ec21e2ecSJeff Kirsher 	u32 bufaddr;
223250ad076bSClaudiu Manoil 	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2233ec21e2ecSJeff Kirsher 
2234ec21e2ecSJeff Kirsher 	rq = skb->queue_mapping;
2235ec21e2ecSJeff Kirsher 	tx_queue = priv->tx_queue[rq];
2236ec21e2ecSJeff Kirsher 	txq = netdev_get_tx_queue(dev, rq);
2237ec21e2ecSJeff Kirsher 	base = tx_queue->tx_bd_base;
2238ec21e2ecSJeff Kirsher 	regs = tx_queue->grp->regs;
2239ec21e2ecSJeff Kirsher 
22400d0cffdcSClaudiu Manoil 	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2241df8a39deSJiri Pirko 	do_vlan = skb_vlan_tag_present(skb);
22420d0cffdcSClaudiu Manoil 	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
22430d0cffdcSClaudiu Manoil 		    priv->hwts_tx_en;
22440d0cffdcSClaudiu Manoil 
22450d0cffdcSClaudiu Manoil 	if (do_csum || do_vlan)
22460d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN;
22470d0cffdcSClaudiu Manoil 
2248ec21e2ecSJeff Kirsher 	/* check if time stamp should be generated */
22490d0cffdcSClaudiu Manoil 	if (unlikely(do_tstamp))
22500d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2251ec21e2ecSJeff Kirsher 
2252ec21e2ecSJeff Kirsher 	/* make space for additional header when fcb is needed */
22530d0cffdcSClaudiu Manoil 	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2254ec21e2ecSJeff Kirsher 		struct sk_buff *skb_new;
2255ec21e2ecSJeff Kirsher 
22560d0cffdcSClaudiu Manoil 		skb_new = skb_realloc_headroom(skb, fcb_len);
2257ec21e2ecSJeff Kirsher 		if (!skb_new) {
2258ec21e2ecSJeff Kirsher 			dev->stats.tx_errors++;
2259c9974ad4SEric W. Biederman 			dev_kfree_skb_any(skb);
2260ec21e2ecSJeff Kirsher 			return NETDEV_TX_OK;
2261ec21e2ecSJeff Kirsher 		}
2262db83d136SManfred Rudigier 
2263313b037cSEric Dumazet 		if (skb->sk)
2264313b037cSEric Dumazet 			skb_set_owner_w(skb_new, skb->sk);
2265c9974ad4SEric W. Biederman 		dev_consume_skb_any(skb);
2266ec21e2ecSJeff Kirsher 		skb = skb_new;
2267ec21e2ecSJeff Kirsher 	}
2268ec21e2ecSJeff Kirsher 
2269ec21e2ecSJeff Kirsher 	/* total number of fragments in the SKB */
2270ec21e2ecSJeff Kirsher 	nr_frags = skb_shinfo(skb)->nr_frags;
2271ec21e2ecSJeff Kirsher 
2272ec21e2ecSJeff Kirsher 	/* calculate the required number of TxBDs for this skb */
2273ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2274ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 2;
2275ec21e2ecSJeff Kirsher 	else
2276ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 1;
2277ec21e2ecSJeff Kirsher 
2278ec21e2ecSJeff Kirsher 	/* check if there is space to queue this packet */
2279ec21e2ecSJeff Kirsher 	if (nr_txbds > tx_queue->num_txbdfree) {
2280ec21e2ecSJeff Kirsher 		/* no space, stop the queue */
2281ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2282ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2283ec21e2ecSJeff Kirsher 		return NETDEV_TX_BUSY;
2284ec21e2ecSJeff Kirsher 	}
2285ec21e2ecSJeff Kirsher 
2286ec21e2ecSJeff Kirsher 	/* Update transmit stats */
228750ad076bSClaudiu Manoil 	bytes_sent = skb->len;
228850ad076bSClaudiu Manoil 	tx_queue->stats.tx_bytes += bytes_sent;
228950ad076bSClaudiu Manoil 	/* keep Tx bytes on wire for BQL accounting */
229050ad076bSClaudiu Manoil 	GFAR_CB(skb)->bytes_sent = bytes_sent;
2291ec21e2ecSJeff Kirsher 	tx_queue->stats.tx_packets++;
2292ec21e2ecSJeff Kirsher 
2293ec21e2ecSJeff Kirsher 	txbdp = txbdp_start = tx_queue->cur_tx;
2294a7312d58SClaudiu Manoil 	lstatus = be32_to_cpu(txbdp->lstatus);
2295ec21e2ecSJeff Kirsher 
2296ec21e2ecSJeff Kirsher 	/* Time stamp insertion requires one additional TxBD */
2297ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2298ec21e2ecSJeff Kirsher 		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2299ec21e2ecSJeff Kirsher 						 tx_queue->tx_ring_size);
2300ec21e2ecSJeff Kirsher 
2301ec21e2ecSJeff Kirsher 	if (nr_frags == 0) {
2302a7312d58SClaudiu Manoil 		if (unlikely(do_tstamp)) {
2303a7312d58SClaudiu Manoil 			u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2304a7312d58SClaudiu Manoil 
2305a7312d58SClaudiu Manoil 			lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2306a7312d58SClaudiu Manoil 			txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2307a7312d58SClaudiu Manoil 		} else {
2308ec21e2ecSJeff Kirsher 			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2309a7312d58SClaudiu Manoil 		}
2310ec21e2ecSJeff Kirsher 	} else {
2311ec21e2ecSJeff Kirsher 		/* Place the fragment addresses and lengths into the TxBDs */
2312ec21e2ecSJeff Kirsher 		for (i = 0; i < nr_frags; i++) {
231350ad076bSClaudiu Manoil 			unsigned int frag_len;
2314ec21e2ecSJeff Kirsher 			/* Point at the next BD, wrapping as needed */
2315ec21e2ecSJeff Kirsher 			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2316ec21e2ecSJeff Kirsher 
231750ad076bSClaudiu Manoil 			frag_len = skb_shinfo(skb)->frags[i].size;
2318ec21e2ecSJeff Kirsher 
2319a7312d58SClaudiu Manoil 			lstatus = be32_to_cpu(txbdp->lstatus) | frag_len |
2320ec21e2ecSJeff Kirsher 				  BD_LFLAG(TXBD_READY);
2321ec21e2ecSJeff Kirsher 
2322ec21e2ecSJeff Kirsher 			/* Handle the last BD specially */
2323ec21e2ecSJeff Kirsher 			if (i == nr_frags - 1)
2324ec21e2ecSJeff Kirsher 				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2325ec21e2ecSJeff Kirsher 
2326369ec162SClaudiu Manoil 			bufaddr = skb_frag_dma_map(priv->dev,
23272234a722SIan Campbell 						   &skb_shinfo(skb)->frags[i],
23282234a722SIan Campbell 						   0,
232950ad076bSClaudiu Manoil 						   frag_len,
2330ec21e2ecSJeff Kirsher 						   DMA_TO_DEVICE);
23310a4b5a24SKevin Hao 			if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
23320a4b5a24SKevin Hao 				goto dma_map_err;
2333ec21e2ecSJeff Kirsher 
2334ec21e2ecSJeff Kirsher 			/* set the TxBD length and buffer pointer */
2335a7312d58SClaudiu Manoil 			txbdp->bufPtr = cpu_to_be32(bufaddr);
2336a7312d58SClaudiu Manoil 			txbdp->lstatus = cpu_to_be32(lstatus);
2337ec21e2ecSJeff Kirsher 		}
2338ec21e2ecSJeff Kirsher 
2339a7312d58SClaudiu Manoil 		lstatus = be32_to_cpu(txbdp_start->lstatus);
2340ec21e2ecSJeff Kirsher 	}
2341ec21e2ecSJeff Kirsher 
23429c4886e5SManfred Rudigier 	/* Add TxPAL between FCB and frame if required */
23439c4886e5SManfred Rudigier 	if (unlikely(do_tstamp)) {
23449c4886e5SManfred Rudigier 		skb_push(skb, GMAC_TXPAL_LEN);
23459c4886e5SManfred Rudigier 		memset(skb->data, 0, GMAC_TXPAL_LEN);
23469c4886e5SManfred Rudigier 	}
23479c4886e5SManfred Rudigier 
23480d0cffdcSClaudiu Manoil 	/* Add TxFCB if required */
23490d0cffdcSClaudiu Manoil 	if (fcb_len) {
2350ec21e2ecSJeff Kirsher 		fcb = gfar_add_fcb(skb);
2351ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_TOE);
23520d0cffdcSClaudiu Manoil 	}
23530d0cffdcSClaudiu Manoil 
23540d0cffdcSClaudiu Manoil 	/* Set up checksumming */
23550d0cffdcSClaudiu Manoil 	if (do_csum) {
23560d0cffdcSClaudiu Manoil 		gfar_tx_checksum(skb, fcb, fcb_len);
235702d88fb4SClaudiu Manoil 
235802d88fb4SClaudiu Manoil 		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
235902d88fb4SClaudiu Manoil 		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
236002d88fb4SClaudiu Manoil 			__skb_pull(skb, GMAC_FCB_LEN);
236102d88fb4SClaudiu Manoil 			skb_checksum_help(skb);
23620d0cffdcSClaudiu Manoil 			if (do_vlan || do_tstamp) {
23630d0cffdcSClaudiu Manoil 				/* put back a new fcb for vlan/tstamp TOE */
23640d0cffdcSClaudiu Manoil 				fcb = gfar_add_fcb(skb);
23650d0cffdcSClaudiu Manoil 			} else {
23660d0cffdcSClaudiu Manoil 				/* Tx TOE not used */
236702d88fb4SClaudiu Manoil 				lstatus &= ~(BD_LFLAG(TXBD_TOE));
236802d88fb4SClaudiu Manoil 				fcb = NULL;
2369ec21e2ecSJeff Kirsher 			}
2370ec21e2ecSJeff Kirsher 		}
2371ec21e2ecSJeff Kirsher 	}
2372ec21e2ecSJeff Kirsher 
23730d0cffdcSClaudiu Manoil 	if (do_vlan)
2374ec21e2ecSJeff Kirsher 		gfar_tx_vlan(skb, fcb);
2375ec21e2ecSJeff Kirsher 
2376ec21e2ecSJeff Kirsher 	/* Setup tx hardware time stamping if requested */
2377ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
2378ec21e2ecSJeff Kirsher 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2379ec21e2ecSJeff Kirsher 		fcb->ptp = 1;
2380ec21e2ecSJeff Kirsher 	}
2381ec21e2ecSJeff Kirsher 
23820a4b5a24SKevin Hao 	bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
23830a4b5a24SKevin Hao 				 DMA_TO_DEVICE);
23840a4b5a24SKevin Hao 	if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
23850a4b5a24SKevin Hao 		goto dma_map_err;
23860a4b5a24SKevin Hao 
2387a7312d58SClaudiu Manoil 	txbdp_start->bufPtr = cpu_to_be32(bufaddr);
2388ec21e2ecSJeff Kirsher 
23890977f817SJan Ceuleers 	/* If time stamping is requested one additional TxBD must be set up. The
2390ec21e2ecSJeff Kirsher 	 * first TxBD points to the FCB and must have a data length of
2391ec21e2ecSJeff Kirsher 	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2392ec21e2ecSJeff Kirsher 	 * the full frame length.
2393ec21e2ecSJeff Kirsher 	 */
2394ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
2395a7312d58SClaudiu Manoil 		u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2396a7312d58SClaudiu Manoil 
2397a7312d58SClaudiu Manoil 		bufaddr = be32_to_cpu(txbdp_start->bufPtr);
2398a7312d58SClaudiu Manoil 		bufaddr += fcb_len;
2399a7312d58SClaudiu Manoil 		lstatus_ts |= BD_LFLAG(TXBD_READY) |
24000d0cffdcSClaudiu Manoil 			      (skb_headlen(skb) - fcb_len);
2401a7312d58SClaudiu Manoil 
2402a7312d58SClaudiu Manoil 		txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
2403a7312d58SClaudiu Manoil 		txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2404ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2405ec21e2ecSJeff Kirsher 	} else {
2406ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2407ec21e2ecSJeff Kirsher 	}
2408ec21e2ecSJeff Kirsher 
240950ad076bSClaudiu Manoil 	netdev_tx_sent_queue(txq, bytes_sent);
2410d8a0f1b0SPaul Gortmaker 
2411d55398baSClaudiu Manoil 	gfar_wmb();
2412ec21e2ecSJeff Kirsher 
2413a7312d58SClaudiu Manoil 	txbdp_start->lstatus = cpu_to_be32(lstatus);
2414ec21e2ecSJeff Kirsher 
2415d55398baSClaudiu Manoil 	gfar_wmb(); /* force lstatus write before tx_skbuff */
2416ec21e2ecSJeff Kirsher 
2417ec21e2ecSJeff Kirsher 	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2418ec21e2ecSJeff Kirsher 
2419ec21e2ecSJeff Kirsher 	/* Update the current skb pointer to the next entry we will use
24200977f817SJan Ceuleers 	 * (wrapping if necessary)
24210977f817SJan Ceuleers 	 */
2422ec21e2ecSJeff Kirsher 	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2423ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
2424ec21e2ecSJeff Kirsher 
2425ec21e2ecSJeff Kirsher 	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2426ec21e2ecSJeff Kirsher 
2427bc602280SClaudiu Manoil 	/* We can work in parallel with gfar_clean_tx_ring(), except
2428bc602280SClaudiu Manoil 	 * when modifying num_txbdfree. Note that we didn't grab the lock
2429bc602280SClaudiu Manoil 	 * when we were reading the num_txbdfree and checking for available
2430bc602280SClaudiu Manoil 	 * space, that's because outside of this function it can only grow.
2431bc602280SClaudiu Manoil 	 */
2432bc602280SClaudiu Manoil 	spin_lock_bh(&tx_queue->txlock);
2433ec21e2ecSJeff Kirsher 	/* reduce TxBD free count */
2434ec21e2ecSJeff Kirsher 	tx_queue->num_txbdfree -= (nr_txbds);
2435bc602280SClaudiu Manoil 	spin_unlock_bh(&tx_queue->txlock);
2436ec21e2ecSJeff Kirsher 
2437ec21e2ecSJeff Kirsher 	/* If the next BD still needs to be cleaned up, then the bds
24380977f817SJan Ceuleers 	 * are full.  We need to tell the kernel to stop sending us stuff.
24390977f817SJan Ceuleers 	 */
2440ec21e2ecSJeff Kirsher 	if (!tx_queue->num_txbdfree) {
2441ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2442ec21e2ecSJeff Kirsher 
2443ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2444ec21e2ecSJeff Kirsher 	}
2445ec21e2ecSJeff Kirsher 
2446ec21e2ecSJeff Kirsher 	/* Tell the DMA to go go go */
2447ec21e2ecSJeff Kirsher 	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
2448ec21e2ecSJeff Kirsher 
2449ec21e2ecSJeff Kirsher 	return NETDEV_TX_OK;
24500a4b5a24SKevin Hao 
24510a4b5a24SKevin Hao dma_map_err:
24520a4b5a24SKevin Hao 	txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
24530a4b5a24SKevin Hao 	if (do_tstamp)
24540a4b5a24SKevin Hao 		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
24550a4b5a24SKevin Hao 	for (i = 0; i < nr_frags; i++) {
2456a7312d58SClaudiu Manoil 		lstatus = be32_to_cpu(txbdp->lstatus);
24570a4b5a24SKevin Hao 		if (!(lstatus & BD_LFLAG(TXBD_READY)))
24580a4b5a24SKevin Hao 			break;
24590a4b5a24SKevin Hao 
2460a7312d58SClaudiu Manoil 		lstatus &= ~BD_LFLAG(TXBD_READY);
2461a7312d58SClaudiu Manoil 		txbdp->lstatus = cpu_to_be32(lstatus);
2462a7312d58SClaudiu Manoil 		bufaddr = be32_to_cpu(txbdp->bufPtr);
2463a7312d58SClaudiu Manoil 		dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
24640a4b5a24SKevin Hao 			       DMA_TO_DEVICE);
24650a4b5a24SKevin Hao 		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
24660a4b5a24SKevin Hao 	}
24670a4b5a24SKevin Hao 	gfar_wmb();
24680a4b5a24SKevin Hao 	dev_kfree_skb_any(skb);
24690a4b5a24SKevin Hao 	return NETDEV_TX_OK;
2470ec21e2ecSJeff Kirsher }
2471ec21e2ecSJeff Kirsher 
2472ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */
2473ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev)
2474ec21e2ecSJeff Kirsher {
2475ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2476ec21e2ecSJeff Kirsher 
2477ec21e2ecSJeff Kirsher 	cancel_work_sync(&priv->reset_task);
2478ec21e2ecSJeff Kirsher 	stop_gfar(dev);
2479ec21e2ecSJeff Kirsher 
2480ec21e2ecSJeff Kirsher 	/* Disconnect from the PHY */
2481ec21e2ecSJeff Kirsher 	phy_disconnect(priv->phydev);
2482ec21e2ecSJeff Kirsher 	priv->phydev = NULL;
2483ec21e2ecSJeff Kirsher 
248480ec396cSClaudiu Manoil 	gfar_free_irq(priv);
248580ec396cSClaudiu Manoil 
2486ec21e2ecSJeff Kirsher 	return 0;
2487ec21e2ecSJeff Kirsher }
2488ec21e2ecSJeff Kirsher 
2489ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */
2490ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev)
2491ec21e2ecSJeff Kirsher {
2492ec21e2ecSJeff Kirsher 	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
2493ec21e2ecSJeff Kirsher 
2494ec21e2ecSJeff Kirsher 	return 0;
2495ec21e2ecSJeff Kirsher }
2496ec21e2ecSJeff Kirsher 
2497ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2498ec21e2ecSJeff Kirsher {
2499ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2500ec21e2ecSJeff Kirsher 	int frame_size = new_mtu + ETH_HLEN;
2501ec21e2ecSJeff Kirsher 
2502ec21e2ecSJeff Kirsher 	if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
2503ec21e2ecSJeff Kirsher 		netif_err(priv, drv, dev, "Invalid MTU setting\n");
2504ec21e2ecSJeff Kirsher 		return -EINVAL;
2505ec21e2ecSJeff Kirsher 	}
2506ec21e2ecSJeff Kirsher 
25070851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
25080851133bSClaudiu Manoil 		cpu_relax();
25090851133bSClaudiu Manoil 
251088302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2511ec21e2ecSJeff Kirsher 		stop_gfar(dev);
2512ec21e2ecSJeff Kirsher 
2513ec21e2ecSJeff Kirsher 	dev->mtu = new_mtu;
2514ec21e2ecSJeff Kirsher 
251588302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2516ec21e2ecSJeff Kirsher 		startup_gfar(dev);
2517ec21e2ecSJeff Kirsher 
25180851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
25190851133bSClaudiu Manoil 
2520ec21e2ecSJeff Kirsher 	return 0;
2521ec21e2ecSJeff Kirsher }
2522ec21e2ecSJeff Kirsher 
25230851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev)
25240851133bSClaudiu Manoil {
25250851133bSClaudiu Manoil 	struct gfar_private *priv = netdev_priv(ndev);
25260851133bSClaudiu Manoil 
25270851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
25280851133bSClaudiu Manoil 		cpu_relax();
25290851133bSClaudiu Manoil 
25300851133bSClaudiu Manoil 	stop_gfar(ndev);
25310851133bSClaudiu Manoil 	startup_gfar(ndev);
25320851133bSClaudiu Manoil 
25330851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
25340851133bSClaudiu Manoil }
25350851133bSClaudiu Manoil 
2536ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been
2537ec21e2ecSJeff Kirsher  * transmitted after a set amount of time.
2538ec21e2ecSJeff Kirsher  * For now, assume that clearing out all the structures, and
2539ec21e2ecSJeff Kirsher  * starting over will fix the problem.
2540ec21e2ecSJeff Kirsher  */
2541ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work)
2542ec21e2ecSJeff Kirsher {
2543ec21e2ecSJeff Kirsher 	struct gfar_private *priv = container_of(work, struct gfar_private,
2544ec21e2ecSJeff Kirsher 						 reset_task);
25450851133bSClaudiu Manoil 	reset_gfar(priv->ndev);
2546ec21e2ecSJeff Kirsher }
2547ec21e2ecSJeff Kirsher 
2548ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev)
2549ec21e2ecSJeff Kirsher {
2550ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2551ec21e2ecSJeff Kirsher 
2552ec21e2ecSJeff Kirsher 	dev->stats.tx_errors++;
2553ec21e2ecSJeff Kirsher 	schedule_work(&priv->reset_task);
2554ec21e2ecSJeff Kirsher }
2555ec21e2ecSJeff Kirsher 
2556ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb)
2557ec21e2ecSJeff Kirsher {
2558ec21e2ecSJeff Kirsher 	/* We need the data buffer to be aligned properly.  We will reserve
2559ec21e2ecSJeff Kirsher 	 * as many bytes as needed to align the data properly
2560ec21e2ecSJeff Kirsher 	 */
2561ec21e2ecSJeff Kirsher 	skb_reserve(skb, RXBUF_ALIGNMENT -
2562ec21e2ecSJeff Kirsher 		    (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2563ec21e2ecSJeff Kirsher }
2564ec21e2ecSJeff Kirsher 
2565ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */
2566c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
2567ec21e2ecSJeff Kirsher {
2568ec21e2ecSJeff Kirsher 	struct net_device *dev = tx_queue->dev;
2569d8a0f1b0SPaul Gortmaker 	struct netdev_queue *txq;
2570ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2571ec21e2ecSJeff Kirsher 	struct txbd8 *bdp, *next = NULL;
2572ec21e2ecSJeff Kirsher 	struct txbd8 *lbdp = NULL;
2573ec21e2ecSJeff Kirsher 	struct txbd8 *base = tx_queue->tx_bd_base;
2574ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2575ec21e2ecSJeff Kirsher 	int skb_dirtytx;
2576ec21e2ecSJeff Kirsher 	int tx_ring_size = tx_queue->tx_ring_size;
2577ec21e2ecSJeff Kirsher 	int frags = 0, nr_txbds = 0;
2578ec21e2ecSJeff Kirsher 	int i;
2579ec21e2ecSJeff Kirsher 	int howmany = 0;
2580d8a0f1b0SPaul Gortmaker 	int tqi = tx_queue->qindex;
2581d8a0f1b0SPaul Gortmaker 	unsigned int bytes_sent = 0;
2582ec21e2ecSJeff Kirsher 	u32 lstatus;
2583ec21e2ecSJeff Kirsher 	size_t buflen;
2584ec21e2ecSJeff Kirsher 
2585d8a0f1b0SPaul Gortmaker 	txq = netdev_get_tx_queue(dev, tqi);
2586ec21e2ecSJeff Kirsher 	bdp = tx_queue->dirty_tx;
2587ec21e2ecSJeff Kirsher 	skb_dirtytx = tx_queue->skb_dirtytx;
2588ec21e2ecSJeff Kirsher 
2589ec21e2ecSJeff Kirsher 	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
2590ec21e2ecSJeff Kirsher 
2591ec21e2ecSJeff Kirsher 		frags = skb_shinfo(skb)->nr_frags;
2592ec21e2ecSJeff Kirsher 
25930977f817SJan Ceuleers 		/* When time stamping, one additional TxBD must be freed.
2594ec21e2ecSJeff Kirsher 		 * Also, we need to dma_unmap_single() the TxPAL.
2595ec21e2ecSJeff Kirsher 		 */
2596ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2597ec21e2ecSJeff Kirsher 			nr_txbds = frags + 2;
2598ec21e2ecSJeff Kirsher 		else
2599ec21e2ecSJeff Kirsher 			nr_txbds = frags + 1;
2600ec21e2ecSJeff Kirsher 
2601ec21e2ecSJeff Kirsher 		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
2602ec21e2ecSJeff Kirsher 
2603a7312d58SClaudiu Manoil 		lstatus = be32_to_cpu(lbdp->lstatus);
2604ec21e2ecSJeff Kirsher 
2605ec21e2ecSJeff Kirsher 		/* Only clean completed frames */
2606ec21e2ecSJeff Kirsher 		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2607ec21e2ecSJeff Kirsher 		    (lstatus & BD_LENGTH_MASK))
2608ec21e2ecSJeff Kirsher 			break;
2609ec21e2ecSJeff Kirsher 
2610ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2611ec21e2ecSJeff Kirsher 			next = next_txbd(bdp, base, tx_ring_size);
2612a7312d58SClaudiu Manoil 			buflen = be16_to_cpu(next->length) +
2613a7312d58SClaudiu Manoil 				 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2614ec21e2ecSJeff Kirsher 		} else
2615a7312d58SClaudiu Manoil 			buflen = be16_to_cpu(bdp->length);
2616ec21e2ecSJeff Kirsher 
2617a7312d58SClaudiu Manoil 		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2618ec21e2ecSJeff Kirsher 				 buflen, DMA_TO_DEVICE);
2619ec21e2ecSJeff Kirsher 
2620ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2621ec21e2ecSJeff Kirsher 			struct skb_shared_hwtstamps shhwtstamps;
2622ec21e2ecSJeff Kirsher 			u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2623bc4598bcSJan Ceuleers 
2624ec21e2ecSJeff Kirsher 			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2625ec21e2ecSJeff Kirsher 			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
26269c4886e5SManfred Rudigier 			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2627ec21e2ecSJeff Kirsher 			skb_tstamp_tx(skb, &shhwtstamps);
2628a7312d58SClaudiu Manoil 			gfar_clear_txbd_status(bdp);
2629ec21e2ecSJeff Kirsher 			bdp = next;
2630ec21e2ecSJeff Kirsher 		}
2631ec21e2ecSJeff Kirsher 
2632a7312d58SClaudiu Manoil 		gfar_clear_txbd_status(bdp);
2633ec21e2ecSJeff Kirsher 		bdp = next_txbd(bdp, base, tx_ring_size);
2634ec21e2ecSJeff Kirsher 
2635ec21e2ecSJeff Kirsher 		for (i = 0; i < frags; i++) {
2636a7312d58SClaudiu Manoil 			dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
2637a7312d58SClaudiu Manoil 				       be16_to_cpu(bdp->length),
2638a7312d58SClaudiu Manoil 				       DMA_TO_DEVICE);
2639a7312d58SClaudiu Manoil 			gfar_clear_txbd_status(bdp);
2640ec21e2ecSJeff Kirsher 			bdp = next_txbd(bdp, base, tx_ring_size);
2641ec21e2ecSJeff Kirsher 		}
2642ec21e2ecSJeff Kirsher 
264350ad076bSClaudiu Manoil 		bytes_sent += GFAR_CB(skb)->bytes_sent;
2644d8a0f1b0SPaul Gortmaker 
2645ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(skb);
2646ec21e2ecSJeff Kirsher 
2647ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
2648ec21e2ecSJeff Kirsher 
2649ec21e2ecSJeff Kirsher 		skb_dirtytx = (skb_dirtytx + 1) &
2650ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_ring_size);
2651ec21e2ecSJeff Kirsher 
2652ec21e2ecSJeff Kirsher 		howmany++;
2653bc602280SClaudiu Manoil 		spin_lock(&tx_queue->txlock);
2654ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree += nr_txbds;
2655bc602280SClaudiu Manoil 		spin_unlock(&tx_queue->txlock);
2656ec21e2ecSJeff Kirsher 	}
2657ec21e2ecSJeff Kirsher 
2658ec21e2ecSJeff Kirsher 	/* If we freed a buffer, we can restart transmission, if necessary */
26590851133bSClaudiu Manoil 	if (tx_queue->num_txbdfree &&
26600851133bSClaudiu Manoil 	    netif_tx_queue_stopped(txq) &&
26610851133bSClaudiu Manoil 	    !(test_bit(GFAR_DOWN, &priv->state)))
26620851133bSClaudiu Manoil 		netif_wake_subqueue(priv->ndev, tqi);
2663ec21e2ecSJeff Kirsher 
2664ec21e2ecSJeff Kirsher 	/* Update dirty indicators */
2665ec21e2ecSJeff Kirsher 	tx_queue->skb_dirtytx = skb_dirtytx;
2666ec21e2ecSJeff Kirsher 	tx_queue->dirty_tx = bdp;
2667ec21e2ecSJeff Kirsher 
2668d8a0f1b0SPaul Gortmaker 	netdev_tx_completed_queue(txq, howmany, bytes_sent);
2669ec21e2ecSJeff Kirsher }
2670ec21e2ecSJeff Kirsher 
2671ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
2672ec21e2ecSJeff Kirsher {
2673ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2674acb600deSEric Dumazet 	struct sk_buff *skb;
2675ec21e2ecSJeff Kirsher 
2676ec21e2ecSJeff Kirsher 	skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2677ec21e2ecSJeff Kirsher 	if (!skb)
2678ec21e2ecSJeff Kirsher 		return NULL;
2679ec21e2ecSJeff Kirsher 
2680ec21e2ecSJeff Kirsher 	gfar_align_skb(skb);
2681ec21e2ecSJeff Kirsher 
2682ec21e2ecSJeff Kirsher 	return skb;
2683ec21e2ecSJeff Kirsher }
2684ec21e2ecSJeff Kirsher 
268591c53f76SKevin Hao static struct sk_buff *gfar_new_skb(struct net_device *dev, dma_addr_t *bufaddr)
2686ec21e2ecSJeff Kirsher {
26870a4b5a24SKevin Hao 	struct gfar_private *priv = netdev_priv(dev);
26880a4b5a24SKevin Hao 	struct sk_buff *skb;
26890a4b5a24SKevin Hao 	dma_addr_t addr;
26900a4b5a24SKevin Hao 
26910a4b5a24SKevin Hao 	skb = gfar_alloc_skb(dev);
26920a4b5a24SKevin Hao 	if (!skb)
26930a4b5a24SKevin Hao 		return NULL;
26940a4b5a24SKevin Hao 
26950a4b5a24SKevin Hao 	addr = dma_map_single(priv->dev, skb->data,
26960a4b5a24SKevin Hao 			      priv->rx_buffer_size, DMA_FROM_DEVICE);
26970a4b5a24SKevin Hao 	if (unlikely(dma_mapping_error(priv->dev, addr))) {
26980a4b5a24SKevin Hao 		dev_kfree_skb_any(skb);
26990a4b5a24SKevin Hao 		return NULL;
27000a4b5a24SKevin Hao 	}
27010a4b5a24SKevin Hao 
27020a4b5a24SKevin Hao 	*bufaddr = addr;
27030a4b5a24SKevin Hao 	return skb;
2704ec21e2ecSJeff Kirsher }
2705ec21e2ecSJeff Kirsher 
2706ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev)
2707ec21e2ecSJeff Kirsher {
2708ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2709ec21e2ecSJeff Kirsher 	struct net_device_stats *stats = &dev->stats;
2710ec21e2ecSJeff Kirsher 	struct gfar_extra_stats *estats = &priv->extra_stats;
2711ec21e2ecSJeff Kirsher 
27120977f817SJan Ceuleers 	/* If the packet was truncated, none of the other errors matter */
2713ec21e2ecSJeff Kirsher 	if (status & RXBD_TRUNCATED) {
2714ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2715ec21e2ecSJeff Kirsher 
2716212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_trunc);
2717ec21e2ecSJeff Kirsher 
2718ec21e2ecSJeff Kirsher 		return;
2719ec21e2ecSJeff Kirsher 	}
2720ec21e2ecSJeff Kirsher 	/* Count the errors, if there were any */
2721ec21e2ecSJeff Kirsher 	if (status & (RXBD_LARGE | RXBD_SHORT)) {
2722ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2723ec21e2ecSJeff Kirsher 
2724ec21e2ecSJeff Kirsher 		if (status & RXBD_LARGE)
2725212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_large);
2726ec21e2ecSJeff Kirsher 		else
2727212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_short);
2728ec21e2ecSJeff Kirsher 	}
2729ec21e2ecSJeff Kirsher 	if (status & RXBD_NONOCTET) {
2730ec21e2ecSJeff Kirsher 		stats->rx_frame_errors++;
2731212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_nonoctet);
2732ec21e2ecSJeff Kirsher 	}
2733ec21e2ecSJeff Kirsher 	if (status & RXBD_CRCERR) {
2734212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_crcerr);
2735ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2736ec21e2ecSJeff Kirsher 	}
2737ec21e2ecSJeff Kirsher 	if (status & RXBD_OVERRUN) {
2738212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_overrun);
2739ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2740ec21e2ecSJeff Kirsher 	}
2741ec21e2ecSJeff Kirsher }
2742ec21e2ecSJeff Kirsher 
2743ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id)
2744ec21e2ecSJeff Kirsher {
2745aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2746aeb12c5eSClaudiu Manoil 	unsigned long flags;
2747aeb12c5eSClaudiu Manoil 	u32 imask;
2748aeb12c5eSClaudiu Manoil 
2749aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_rx))) {
2750aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2751aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2752aeb12c5eSClaudiu Manoil 		imask &= IMASK_RX_DISABLED;
2753aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2754aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2755aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_rx);
2756aeb12c5eSClaudiu Manoil 	} else {
2757aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2758aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2759aeb12c5eSClaudiu Manoil 		 */
2760aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2761aeb12c5eSClaudiu Manoil 	}
2762aeb12c5eSClaudiu Manoil 
2763aeb12c5eSClaudiu Manoil 	return IRQ_HANDLED;
2764aeb12c5eSClaudiu Manoil }
2765aeb12c5eSClaudiu Manoil 
2766aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */
2767aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id)
2768aeb12c5eSClaudiu Manoil {
2769aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2770aeb12c5eSClaudiu Manoil 	unsigned long flags;
2771aeb12c5eSClaudiu Manoil 	u32 imask;
2772aeb12c5eSClaudiu Manoil 
2773aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_tx))) {
2774aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2775aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2776aeb12c5eSClaudiu Manoil 		imask &= IMASK_TX_DISABLED;
2777aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2778aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2779aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_tx);
2780aeb12c5eSClaudiu Manoil 	} else {
2781aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2782aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2783aeb12c5eSClaudiu Manoil 		 */
2784aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2785aeb12c5eSClaudiu Manoil 	}
2786aeb12c5eSClaudiu Manoil 
2787ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
2788ec21e2ecSJeff Kirsher }
2789ec21e2ecSJeff Kirsher 
2790ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2791ec21e2ecSJeff Kirsher {
2792ec21e2ecSJeff Kirsher 	/* If valid headers were found, and valid sums
2793ec21e2ecSJeff Kirsher 	 * were verified, then we tell the kernel that no
27940977f817SJan Ceuleers 	 * checksumming is necessary.  Otherwise, it is [FIXME]
27950977f817SJan Ceuleers 	 */
279626eb9374SClaudiu Manoil 	if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
279726eb9374SClaudiu Manoil 	    (RXFCB_CIP | RXFCB_CTU))
2798ec21e2ecSJeff Kirsher 		skb->ip_summed = CHECKSUM_UNNECESSARY;
2799ec21e2ecSJeff Kirsher 	else
2800ec21e2ecSJeff Kirsher 		skb_checksum_none_assert(skb);
2801ec21e2ecSJeff Kirsher }
2802ec21e2ecSJeff Kirsher 
28030977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
280461db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2805cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi)
2806ec21e2ecSJeff Kirsher {
2807ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2808ec21e2ecSJeff Kirsher 	struct rxfcb *fcb = NULL;
2809ec21e2ecSJeff Kirsher 
2810ec21e2ecSJeff Kirsher 	/* fcb is at the beginning if exists */
2811ec21e2ecSJeff Kirsher 	fcb = (struct rxfcb *)skb->data;
2812ec21e2ecSJeff Kirsher 
28130977f817SJan Ceuleers 	/* Remove the FCB from the skb
28140977f817SJan Ceuleers 	 * Remove the padded bytes, if there are any
28150977f817SJan Ceuleers 	 */
2816ec21e2ecSJeff Kirsher 	if (amount_pull) {
2817ec21e2ecSJeff Kirsher 		skb_record_rx_queue(skb, fcb->rq);
2818ec21e2ecSJeff Kirsher 		skb_pull(skb, amount_pull);
2819ec21e2ecSJeff Kirsher 	}
2820ec21e2ecSJeff Kirsher 
2821ec21e2ecSJeff Kirsher 	/* Get receive timestamp from the skb */
2822ec21e2ecSJeff Kirsher 	if (priv->hwts_rx_en) {
2823ec21e2ecSJeff Kirsher 		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2824ec21e2ecSJeff Kirsher 		u64 *ns = (u64 *) skb->data;
2825bc4598bcSJan Ceuleers 
2826ec21e2ecSJeff Kirsher 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2827ec21e2ecSJeff Kirsher 		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2828ec21e2ecSJeff Kirsher 	}
2829ec21e2ecSJeff Kirsher 
2830ec21e2ecSJeff Kirsher 	if (priv->padding)
2831ec21e2ecSJeff Kirsher 		skb_pull(skb, priv->padding);
2832ec21e2ecSJeff Kirsher 
2833ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_RXCSUM)
2834ec21e2ecSJeff Kirsher 		gfar_rx_checksum(skb, fcb);
2835ec21e2ecSJeff Kirsher 
2836ec21e2ecSJeff Kirsher 	/* Tell the skb what kind of packet this is */
2837ec21e2ecSJeff Kirsher 	skb->protocol = eth_type_trans(skb, dev);
2838ec21e2ecSJeff Kirsher 
2839f646968fSPatrick McHardy 	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2840823dcd25SDavid S. Miller 	 * Even if vlan rx accel is disabled, on some chips
2841823dcd25SDavid S. Miller 	 * RXFCB_VLN is pseudo randomly set.
2842823dcd25SDavid S. Miller 	 */
2843f646968fSPatrick McHardy 	if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
284426eb9374SClaudiu Manoil 	    be16_to_cpu(fcb->flags) & RXFCB_VLN)
284526eb9374SClaudiu Manoil 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
284626eb9374SClaudiu Manoil 				       be16_to_cpu(fcb->vlctl));
2847ec21e2ecSJeff Kirsher 
2848ec21e2ecSJeff Kirsher 	/* Send the packet up the stack */
2849953d2768SClaudiu Manoil 	napi_gro_receive(napi, skb);
2850ec21e2ecSJeff Kirsher 
2851ec21e2ecSJeff Kirsher }
2852ec21e2ecSJeff Kirsher 
2853ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2854ec21e2ecSJeff Kirsher  * until the budget/quota has been reached. Returns the number
2855ec21e2ecSJeff Kirsher  * of frames handled
2856ec21e2ecSJeff Kirsher  */
2857ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
2858ec21e2ecSJeff Kirsher {
2859ec21e2ecSJeff Kirsher 	struct net_device *dev = rx_queue->dev;
2860ec21e2ecSJeff Kirsher 	struct rxbd8 *bdp, *base;
2861ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2862ec21e2ecSJeff Kirsher 	int pkt_len;
2863ec21e2ecSJeff Kirsher 	int amount_pull;
2864ec21e2ecSJeff Kirsher 	int howmany = 0;
2865ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2866ec21e2ecSJeff Kirsher 
2867ec21e2ecSJeff Kirsher 	/* Get the first full descriptor */
2868ec21e2ecSJeff Kirsher 	bdp = rx_queue->cur_rx;
2869ec21e2ecSJeff Kirsher 	base = rx_queue->rx_bd_base;
2870ec21e2ecSJeff Kirsher 
2871ba779711SClaudiu Manoil 	amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
2872ec21e2ecSJeff Kirsher 
2873a7312d58SClaudiu Manoil 	while (!(be16_to_cpu(bdp->status) & RXBD_EMPTY) && rx_work_limit--) {
2874ec21e2ecSJeff Kirsher 		struct sk_buff *newskb;
28750a4b5a24SKevin Hao 		dma_addr_t bufaddr;
2876bc4598bcSJan Ceuleers 
2877ec21e2ecSJeff Kirsher 		rmb();
2878ec21e2ecSJeff Kirsher 
2879ec21e2ecSJeff Kirsher 		/* Add another skb for the future */
28800a4b5a24SKevin Hao 		newskb = gfar_new_skb(dev, &bufaddr);
2881ec21e2ecSJeff Kirsher 
2882ec21e2ecSJeff Kirsher 		skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
2883ec21e2ecSJeff Kirsher 
2884a7312d58SClaudiu Manoil 		dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
2885ec21e2ecSJeff Kirsher 				 priv->rx_buffer_size, DMA_FROM_DEVICE);
2886ec21e2ecSJeff Kirsher 
2887a7312d58SClaudiu Manoil 		if (unlikely(!(be16_to_cpu(bdp->status) & RXBD_ERR) &&
2888a7312d58SClaudiu Manoil 			     be16_to_cpu(bdp->length) > priv->rx_buffer_size))
2889a7312d58SClaudiu Manoil 			bdp->status = cpu_to_be16(RXBD_LARGE);
2890ec21e2ecSJeff Kirsher 
2891ec21e2ecSJeff Kirsher 		/* We drop the frame if we failed to allocate a new buffer */
2892a7312d58SClaudiu Manoil 		if (unlikely(!newskb ||
2893a7312d58SClaudiu Manoil 			     !(be16_to_cpu(bdp->status) & RXBD_LAST) ||
2894a7312d58SClaudiu Manoil 			     be16_to_cpu(bdp->status) & RXBD_ERR)) {
2895a7312d58SClaudiu Manoil 			count_errors(be16_to_cpu(bdp->status), dev);
2896ec21e2ecSJeff Kirsher 
28970a4b5a24SKevin Hao 			if (unlikely(!newskb)) {
2898ec21e2ecSJeff Kirsher 				newskb = skb;
2899a7312d58SClaudiu Manoil 				bufaddr = be32_to_cpu(bdp->bufPtr);
29000a4b5a24SKevin Hao 			} else if (skb)
2901acb600deSEric Dumazet 				dev_kfree_skb(skb);
2902ec21e2ecSJeff Kirsher 		} else {
2903ec21e2ecSJeff Kirsher 			/* Increment the number of packets */
2904ec21e2ecSJeff Kirsher 			rx_queue->stats.rx_packets++;
2905ec21e2ecSJeff Kirsher 			howmany++;
2906ec21e2ecSJeff Kirsher 
2907ec21e2ecSJeff Kirsher 			if (likely(skb)) {
2908a7312d58SClaudiu Manoil 				pkt_len = be16_to_cpu(bdp->length) -
2909a7312d58SClaudiu Manoil 					  ETH_FCS_LEN;
2910ec21e2ecSJeff Kirsher 				/* Remove the FCS from the packet length */
2911ec21e2ecSJeff Kirsher 				skb_put(skb, pkt_len);
2912ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_bytes += pkt_len;
2913ec21e2ecSJeff Kirsher 				skb_record_rx_queue(skb, rx_queue->qindex);
2914cd754a57SWu Jiajun-B06378 				gfar_process_frame(dev, skb, amount_pull,
2915aeb12c5eSClaudiu Manoil 						   &rx_queue->grp->napi_rx);
2916ec21e2ecSJeff Kirsher 
2917ec21e2ecSJeff Kirsher 			} else {
2918ec21e2ecSJeff Kirsher 				netif_warn(priv, rx_err, dev, "Missing skb!\n");
2919ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_dropped++;
2920212079dfSPaul Gortmaker 				atomic64_inc(&priv->extra_stats.rx_skbmissing);
2921ec21e2ecSJeff Kirsher 			}
2922ec21e2ecSJeff Kirsher 
2923ec21e2ecSJeff Kirsher 		}
2924ec21e2ecSJeff Kirsher 
2925ec21e2ecSJeff Kirsher 		rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
2926ec21e2ecSJeff Kirsher 
2927ec21e2ecSJeff Kirsher 		/* Setup the new bdp */
29280a4b5a24SKevin Hao 		gfar_init_rxbdp(rx_queue, bdp, bufaddr);
2929ec21e2ecSJeff Kirsher 
293045b679c9SMatei Pavaluca 		/* Update Last Free RxBD pointer for LFC */
293145b679c9SMatei Pavaluca 		if (unlikely(rx_queue->rfbptr && priv->tx_actual_en))
293245b679c9SMatei Pavaluca 			gfar_write(rx_queue->rfbptr, (u32)bdp);
293345b679c9SMatei Pavaluca 
2934ec21e2ecSJeff Kirsher 		/* Update to the next pointer */
2935ec21e2ecSJeff Kirsher 		bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
2936ec21e2ecSJeff Kirsher 
2937ec21e2ecSJeff Kirsher 		/* update to point at the next skb */
2938bc4598bcSJan Ceuleers 		rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2939ec21e2ecSJeff Kirsher 				      RX_RING_MOD_MASK(rx_queue->rx_ring_size);
2940ec21e2ecSJeff Kirsher 	}
2941ec21e2ecSJeff Kirsher 
2942ec21e2ecSJeff Kirsher 	/* Update the current rxbd pointer to be the next one */
2943ec21e2ecSJeff Kirsher 	rx_queue->cur_rx = bdp;
2944ec21e2ecSJeff Kirsher 
2945ec21e2ecSJeff Kirsher 	return howmany;
2946ec21e2ecSJeff Kirsher }
2947ec21e2ecSJeff Kirsher 
2948aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
29495eaedf31SClaudiu Manoil {
29505eaedf31SClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2951aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
29525eaedf31SClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
295371ff9e3dSClaudiu Manoil 	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
29545eaedf31SClaudiu Manoil 	int work_done = 0;
29555eaedf31SClaudiu Manoil 
29565eaedf31SClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
29575eaedf31SClaudiu Manoil 	 * because of the packets that have already arrived
29585eaedf31SClaudiu Manoil 	 */
2959aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
29605eaedf31SClaudiu Manoil 
29615eaedf31SClaudiu Manoil 	work_done = gfar_clean_rx_ring(rx_queue, budget);
29625eaedf31SClaudiu Manoil 
29635eaedf31SClaudiu Manoil 	if (work_done < budget) {
2964aeb12c5eSClaudiu Manoil 		u32 imask;
29655eaedf31SClaudiu Manoil 		napi_complete(napi);
29665eaedf31SClaudiu Manoil 		/* Clear the halt bit in RSTAT */
29675eaedf31SClaudiu Manoil 		gfar_write(&regs->rstat, gfargrp->rstat);
29685eaedf31SClaudiu Manoil 
2969aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
2970aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
2971aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
2972aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
2973aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
29745eaedf31SClaudiu Manoil 	}
29755eaedf31SClaudiu Manoil 
29765eaedf31SClaudiu Manoil 	return work_done;
29775eaedf31SClaudiu Manoil }
29785eaedf31SClaudiu Manoil 
2979aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
2980ec21e2ecSJeff Kirsher {
2981bc4598bcSJan Ceuleers 	struct gfar_priv_grp *gfargrp =
2982aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
2983aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
298471ff9e3dSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
2985aeb12c5eSClaudiu Manoil 	u32 imask;
2986aeb12c5eSClaudiu Manoil 
2987aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
2988aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
2989aeb12c5eSClaudiu Manoil 	 */
2990aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
2991aeb12c5eSClaudiu Manoil 
2992aeb12c5eSClaudiu Manoil 	/* run Tx cleanup to completion */
2993aeb12c5eSClaudiu Manoil 	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2994aeb12c5eSClaudiu Manoil 		gfar_clean_tx_ring(tx_queue);
2995aeb12c5eSClaudiu Manoil 
2996aeb12c5eSClaudiu Manoil 	napi_complete(napi);
2997aeb12c5eSClaudiu Manoil 
2998aeb12c5eSClaudiu Manoil 	spin_lock_irq(&gfargrp->grplock);
2999aeb12c5eSClaudiu Manoil 	imask = gfar_read(&regs->imask);
3000aeb12c5eSClaudiu Manoil 	imask |= IMASK_TX_DEFAULT;
3001aeb12c5eSClaudiu Manoil 	gfar_write(&regs->imask, imask);
3002aeb12c5eSClaudiu Manoil 	spin_unlock_irq(&gfargrp->grplock);
3003aeb12c5eSClaudiu Manoil 
3004aeb12c5eSClaudiu Manoil 	return 0;
3005aeb12c5eSClaudiu Manoil }
3006aeb12c5eSClaudiu Manoil 
3007aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget)
3008aeb12c5eSClaudiu Manoil {
3009aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
3010aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
3011ec21e2ecSJeff Kirsher 	struct gfar_private *priv = gfargrp->priv;
3012ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
3013ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
3014c233cf40SClaudiu Manoil 	int work_done = 0, work_done_per_q = 0;
301539c0a0d5SClaudiu Manoil 	int i, budget_per_q = 0;
30166be5ed3fSClaudiu Manoil 	unsigned long rstat_rxf;
30176be5ed3fSClaudiu Manoil 	int num_act_queues;
3018ec21e2ecSJeff Kirsher 
3019ec21e2ecSJeff Kirsher 	/* Clear IEVENT, so interrupts aren't called again
30200977f817SJan Ceuleers 	 * because of the packets that have already arrived
30210977f817SJan Ceuleers 	 */
3022aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3023ec21e2ecSJeff Kirsher 
30246be5ed3fSClaudiu Manoil 	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
30256be5ed3fSClaudiu Manoil 
30266be5ed3fSClaudiu Manoil 	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
30276be5ed3fSClaudiu Manoil 	if (num_act_queues)
30286be5ed3fSClaudiu Manoil 		budget_per_q = budget/num_act_queues;
30296be5ed3fSClaudiu Manoil 
3030ec21e2ecSJeff Kirsher 	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
30316be5ed3fSClaudiu Manoil 		/* skip queue if not active */
30326be5ed3fSClaudiu Manoil 		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
3033ec21e2ecSJeff Kirsher 			continue;
3034ec21e2ecSJeff Kirsher 
3035c233cf40SClaudiu Manoil 		rx_queue = priv->rx_queue[i];
3036c233cf40SClaudiu Manoil 		work_done_per_q =
3037c233cf40SClaudiu Manoil 			gfar_clean_rx_ring(rx_queue, budget_per_q);
3038c233cf40SClaudiu Manoil 		work_done += work_done_per_q;
3039c233cf40SClaudiu Manoil 
3040c233cf40SClaudiu Manoil 		/* finished processing this queue */
3041c233cf40SClaudiu Manoil 		if (work_done_per_q < budget_per_q) {
30426be5ed3fSClaudiu Manoil 			/* clear active queue hw indication */
30436be5ed3fSClaudiu Manoil 			gfar_write(&regs->rstat,
30446be5ed3fSClaudiu Manoil 				   RSTAT_CLEAR_RXF0 >> i);
30456be5ed3fSClaudiu Manoil 			num_act_queues--;
30466be5ed3fSClaudiu Manoil 
30476be5ed3fSClaudiu Manoil 			if (!num_act_queues)
3048c233cf40SClaudiu Manoil 				break;
3049ec21e2ecSJeff Kirsher 		}
3050ec21e2ecSJeff Kirsher 	}
3051ec21e2ecSJeff Kirsher 
3052aeb12c5eSClaudiu Manoil 	if (!num_act_queues) {
3053aeb12c5eSClaudiu Manoil 		u32 imask;
3054ec21e2ecSJeff Kirsher 		napi_complete(napi);
3055ec21e2ecSJeff Kirsher 
3056ec21e2ecSJeff Kirsher 		/* Clear the halt bit in RSTAT */
3057ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, gfargrp->rstat);
3058ec21e2ecSJeff Kirsher 
3059aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
3060aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
3061aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
3062aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
3063aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
3064ec21e2ecSJeff Kirsher 	}
3065ec21e2ecSJeff Kirsher 
3066c233cf40SClaudiu Manoil 	return work_done;
3067ec21e2ecSJeff Kirsher }
3068ec21e2ecSJeff Kirsher 
3069aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget)
3070aeb12c5eSClaudiu Manoil {
3071aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
3072aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
3073aeb12c5eSClaudiu Manoil 	struct gfar_private *priv = gfargrp->priv;
3074aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
3075aeb12c5eSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = NULL;
3076aeb12c5eSClaudiu Manoil 	int has_tx_work = 0;
3077aeb12c5eSClaudiu Manoil 	int i;
3078aeb12c5eSClaudiu Manoil 
3079aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
3080aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
3081aeb12c5eSClaudiu Manoil 	 */
3082aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
3083aeb12c5eSClaudiu Manoil 
3084aeb12c5eSClaudiu Manoil 	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3085aeb12c5eSClaudiu Manoil 		tx_queue = priv->tx_queue[i];
3086aeb12c5eSClaudiu Manoil 		/* run Tx cleanup to completion */
3087aeb12c5eSClaudiu Manoil 		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3088aeb12c5eSClaudiu Manoil 			gfar_clean_tx_ring(tx_queue);
3089aeb12c5eSClaudiu Manoil 			has_tx_work = 1;
3090aeb12c5eSClaudiu Manoil 		}
3091aeb12c5eSClaudiu Manoil 	}
3092aeb12c5eSClaudiu Manoil 
3093aeb12c5eSClaudiu Manoil 	if (!has_tx_work) {
3094aeb12c5eSClaudiu Manoil 		u32 imask;
3095aeb12c5eSClaudiu Manoil 		napi_complete(napi);
3096aeb12c5eSClaudiu Manoil 
3097aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
3098aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
3099aeb12c5eSClaudiu Manoil 		imask |= IMASK_TX_DEFAULT;
3100aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
3101aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
3102aeb12c5eSClaudiu Manoil 	}
3103aeb12c5eSClaudiu Manoil 
3104aeb12c5eSClaudiu Manoil 	return 0;
3105aeb12c5eSClaudiu Manoil }
3106aeb12c5eSClaudiu Manoil 
3107aeb12c5eSClaudiu Manoil 
3108ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
31090977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs
3110ec21e2ecSJeff Kirsher  * without having to re-enable interrupts. It's not called while
3111ec21e2ecSJeff Kirsher  * the interrupt routine is executing.
3112ec21e2ecSJeff Kirsher  */
3113ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev)
3114ec21e2ecSJeff Kirsher {
3115ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
31163a2e16c8SJan Ceuleers 	int i;
3117ec21e2ecSJeff Kirsher 
3118ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, run tx/rx */
3119ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3120ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
312162ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
312262ed839dSPaul Gortmaker 
312362ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
312462ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, RX)->irq);
312562ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, ER)->irq);
312662ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
312762ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, ER)->irq);
312862ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, RX)->irq);
312962ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3130ec21e2ecSJeff Kirsher 		}
3131ec21e2ecSJeff Kirsher 	} else {
3132ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
313362ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
313462ed839dSPaul Gortmaker 
313562ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
313662ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
313762ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3138ec21e2ecSJeff Kirsher 		}
3139ec21e2ecSJeff Kirsher 	}
3140ec21e2ecSJeff Kirsher }
3141ec21e2ecSJeff Kirsher #endif
3142ec21e2ecSJeff Kirsher 
3143ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */
3144ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id)
3145ec21e2ecSJeff Kirsher {
3146ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3147ec21e2ecSJeff Kirsher 
3148ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3149ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&gfargrp->regs->ievent);
3150ec21e2ecSJeff Kirsher 
3151ec21e2ecSJeff Kirsher 	/* Check for reception */
3152ec21e2ecSJeff Kirsher 	if (events & IEVENT_RX_MASK)
3153ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3154ec21e2ecSJeff Kirsher 
3155ec21e2ecSJeff Kirsher 	/* Check for transmit completion */
3156ec21e2ecSJeff Kirsher 	if (events & IEVENT_TX_MASK)
3157ec21e2ecSJeff Kirsher 		gfar_transmit(irq, grp_id);
3158ec21e2ecSJeff Kirsher 
3159ec21e2ecSJeff Kirsher 	/* Check for errors */
3160ec21e2ecSJeff Kirsher 	if (events & IEVENT_ERR_MASK)
3161ec21e2ecSJeff Kirsher 		gfar_error(irq, grp_id);
3162ec21e2ecSJeff Kirsher 
3163ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3164ec21e2ecSJeff Kirsher }
3165ec21e2ecSJeff Kirsher 
3166ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made
3167ec21e2ecSJeff Kirsher  * aware of new link state.  The PHY code conveys this
3168ec21e2ecSJeff Kirsher  * information through variables in the phydev structure, and this
3169ec21e2ecSJeff Kirsher  * function converts those variables into the appropriate
3170ec21e2ecSJeff Kirsher  * register values, and can bring down the device if needed.
3171ec21e2ecSJeff Kirsher  */
3172ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev)
3173ec21e2ecSJeff Kirsher {
3174ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3175ec21e2ecSJeff Kirsher 	struct phy_device *phydev = priv->phydev;
3176ec21e2ecSJeff Kirsher 
31776ce29b0eSClaudiu Manoil 	if (unlikely(phydev->link != priv->oldlink ||
31780ae93b2cSGuenter Roeck 		     (phydev->link && (phydev->duplex != priv->oldduplex ||
31790ae93b2cSGuenter Roeck 				       phydev->speed != priv->oldspeed))))
31806ce29b0eSClaudiu Manoil 		gfar_update_link_state(priv);
3181ec21e2ecSJeff Kirsher }
3182ec21e2ecSJeff Kirsher 
3183ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast
3184ec21e2ecSJeff Kirsher  * addresses we subscribe to.  Also, change the promiscuity of
3185ec21e2ecSJeff Kirsher  * the device based on the flags (this function is called
31860977f817SJan Ceuleers  * whenever dev->flags is changed
31870977f817SJan Ceuleers  */
3188ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev)
3189ec21e2ecSJeff Kirsher {
3190ec21e2ecSJeff Kirsher 	struct netdev_hw_addr *ha;
3191ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3192ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3193ec21e2ecSJeff Kirsher 	u32 tempval;
3194ec21e2ecSJeff Kirsher 
3195ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_PROMISC) {
3196ec21e2ecSJeff Kirsher 		/* Set RCTRL to PROM */
3197ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3198ec21e2ecSJeff Kirsher 		tempval |= RCTRL_PROM;
3199ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3200ec21e2ecSJeff Kirsher 	} else {
3201ec21e2ecSJeff Kirsher 		/* Set RCTRL to not PROM */
3202ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3203ec21e2ecSJeff Kirsher 		tempval &= ~(RCTRL_PROM);
3204ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3205ec21e2ecSJeff Kirsher 	}
3206ec21e2ecSJeff Kirsher 
3207ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_ALLMULTI) {
3208ec21e2ecSJeff Kirsher 		/* Set the hash to rx all multicast frames */
3209ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0xffffffff);
3210ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0xffffffff);
3211ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0xffffffff);
3212ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0xffffffff);
3213ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0xffffffff);
3214ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0xffffffff);
3215ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0xffffffff);
3216ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0xffffffff);
3217ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0xffffffff);
3218ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0xffffffff);
3219ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0xffffffff);
3220ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0xffffffff);
3221ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0xffffffff);
3222ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0xffffffff);
3223ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0xffffffff);
3224ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0xffffffff);
3225ec21e2ecSJeff Kirsher 	} else {
3226ec21e2ecSJeff Kirsher 		int em_num;
3227ec21e2ecSJeff Kirsher 		int idx;
3228ec21e2ecSJeff Kirsher 
3229ec21e2ecSJeff Kirsher 		/* zero out the hash */
3230ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0x0);
3231ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0x0);
3232ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0x0);
3233ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0x0);
3234ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0x0);
3235ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0x0);
3236ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0x0);
3237ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0x0);
3238ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0x0);
3239ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0x0);
3240ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0x0);
3241ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0x0);
3242ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0x0);
3243ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0x0);
3244ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0x0);
3245ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0x0);
3246ec21e2ecSJeff Kirsher 
3247ec21e2ecSJeff Kirsher 		/* If we have extended hash tables, we need to
3248ec21e2ecSJeff Kirsher 		 * clear the exact match registers to prepare for
32490977f817SJan Ceuleers 		 * setting them
32500977f817SJan Ceuleers 		 */
3251ec21e2ecSJeff Kirsher 		if (priv->extended_hash) {
3252ec21e2ecSJeff Kirsher 			em_num = GFAR_EM_NUM + 1;
3253ec21e2ecSJeff Kirsher 			gfar_clear_exact_match(dev);
3254ec21e2ecSJeff Kirsher 			idx = 1;
3255ec21e2ecSJeff Kirsher 		} else {
3256ec21e2ecSJeff Kirsher 			idx = 0;
3257ec21e2ecSJeff Kirsher 			em_num = 0;
3258ec21e2ecSJeff Kirsher 		}
3259ec21e2ecSJeff Kirsher 
3260ec21e2ecSJeff Kirsher 		if (netdev_mc_empty(dev))
3261ec21e2ecSJeff Kirsher 			return;
3262ec21e2ecSJeff Kirsher 
3263ec21e2ecSJeff Kirsher 		/* Parse the list, and set the appropriate bits */
3264ec21e2ecSJeff Kirsher 		netdev_for_each_mc_addr(ha, dev) {
3265ec21e2ecSJeff Kirsher 			if (idx < em_num) {
3266ec21e2ecSJeff Kirsher 				gfar_set_mac_for_addr(dev, idx, ha->addr);
3267ec21e2ecSJeff Kirsher 				idx++;
3268ec21e2ecSJeff Kirsher 			} else
3269ec21e2ecSJeff Kirsher 				gfar_set_hash_for_addr(dev, ha->addr);
3270ec21e2ecSJeff Kirsher 		}
3271ec21e2ecSJeff Kirsher 	}
3272ec21e2ecSJeff Kirsher }
3273ec21e2ecSJeff Kirsher 
3274ec21e2ecSJeff Kirsher 
3275ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they
32760977f817SJan Ceuleers  * don't interfere with normal reception
32770977f817SJan Ceuleers  */
3278ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev)
3279ec21e2ecSJeff Kirsher {
3280ec21e2ecSJeff Kirsher 	int idx;
32816a3c910cSJoe Perches 	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3282ec21e2ecSJeff Kirsher 
3283ec21e2ecSJeff Kirsher 	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
3284ec21e2ecSJeff Kirsher 		gfar_set_mac_for_addr(dev, idx, zero_arr);
3285ec21e2ecSJeff Kirsher }
3286ec21e2ecSJeff Kirsher 
3287ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */
3288ec21e2ecSJeff Kirsher /* The algorithm works like so:
3289ec21e2ecSJeff Kirsher  * 1) Take the Destination Address (ie the multicast address), and
3290ec21e2ecSJeff Kirsher  * do a CRC on it (little endian), and reverse the bits of the
3291ec21e2ecSJeff Kirsher  * result.
3292ec21e2ecSJeff Kirsher  * 2) Use the 8 most significant bits as a hash into a 256-entry
3293ec21e2ecSJeff Kirsher  * table.  The table is controlled through 8 32-bit registers:
3294ec21e2ecSJeff Kirsher  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
3295ec21e2ecSJeff Kirsher  * gaddr7.  This means that the 3 most significant bits in the
3296ec21e2ecSJeff Kirsher  * hash index which gaddr register to use, and the 5 other bits
3297ec21e2ecSJeff Kirsher  * indicate which bit (assuming an IBM numbering scheme, which
3298ec21e2ecSJeff Kirsher  * for PowerPC (tm) is usually the case) in the register holds
32990977f817SJan Ceuleers  * the entry.
33000977f817SJan Ceuleers  */
3301ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3302ec21e2ecSJeff Kirsher {
3303ec21e2ecSJeff Kirsher 	u32 tempval;
3304ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
33056a3c910cSJoe Perches 	u32 result = ether_crc(ETH_ALEN, addr);
3306ec21e2ecSJeff Kirsher 	int width = priv->hash_width;
3307ec21e2ecSJeff Kirsher 	u8 whichbit = (result >> (32 - width)) & 0x1f;
3308ec21e2ecSJeff Kirsher 	u8 whichreg = result >> (32 - width + 5);
3309ec21e2ecSJeff Kirsher 	u32 value = (1 << (31-whichbit));
3310ec21e2ecSJeff Kirsher 
3311ec21e2ecSJeff Kirsher 	tempval = gfar_read(priv->hash_regs[whichreg]);
3312ec21e2ecSJeff Kirsher 	tempval |= value;
3313ec21e2ecSJeff Kirsher 	gfar_write(priv->hash_regs[whichreg], tempval);
3314ec21e2ecSJeff Kirsher }
3315ec21e2ecSJeff Kirsher 
3316ec21e2ecSJeff Kirsher 
3317ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers
3318ec21e2ecSJeff Kirsher  * This function sets the numth pair to a given address
3319ec21e2ecSJeff Kirsher  */
3320ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3321ec21e2ecSJeff Kirsher 				  const u8 *addr)
3322ec21e2ecSJeff Kirsher {
3323ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3324ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3325ec21e2ecSJeff Kirsher 	u32 tempval;
3326ec21e2ecSJeff Kirsher 	u32 __iomem *macptr = &regs->macstnaddr1;
3327ec21e2ecSJeff Kirsher 
3328ec21e2ecSJeff Kirsher 	macptr += num*2;
3329ec21e2ecSJeff Kirsher 
333083bfc3c4SClaudiu Manoil 	/* For a station address of 0x12345678ABCD in transmission
333183bfc3c4SClaudiu Manoil 	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
333283bfc3c4SClaudiu Manoil 	 * MACnADDR2 is set to 0x34120000.
33330977f817SJan Ceuleers 	 */
333483bfc3c4SClaudiu Manoil 	tempval = (addr[5] << 24) | (addr[4] << 16) |
333583bfc3c4SClaudiu Manoil 		  (addr[3] << 8)  |  addr[2];
3336ec21e2ecSJeff Kirsher 
333783bfc3c4SClaudiu Manoil 	gfar_write(macptr, tempval);
3338ec21e2ecSJeff Kirsher 
333983bfc3c4SClaudiu Manoil 	tempval = (addr[1] << 24) | (addr[0] << 16);
3340ec21e2ecSJeff Kirsher 
3341ec21e2ecSJeff Kirsher 	gfar_write(macptr+1, tempval);
3342ec21e2ecSJeff Kirsher }
3343ec21e2ecSJeff Kirsher 
3344ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */
3345ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id)
3346ec21e2ecSJeff Kirsher {
3347ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3348ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
3349ec21e2ecSJeff Kirsher 	struct gfar_private *priv= gfargrp->priv;
3350ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
3351ec21e2ecSJeff Kirsher 
3352ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3353ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&regs->ievent);
3354ec21e2ecSJeff Kirsher 
3355ec21e2ecSJeff Kirsher 	/* Clear IEVENT */
3356ec21e2ecSJeff Kirsher 	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3357ec21e2ecSJeff Kirsher 
3358ec21e2ecSJeff Kirsher 	/* Magic Packet is not an error. */
3359ec21e2ecSJeff Kirsher 	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3360ec21e2ecSJeff Kirsher 	    (events & IEVENT_MAG))
3361ec21e2ecSJeff Kirsher 		events &= ~IEVENT_MAG;
3362ec21e2ecSJeff Kirsher 
3363ec21e2ecSJeff Kirsher 	/* Hmm... */
3364ec21e2ecSJeff Kirsher 	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3365bc4598bcSJan Ceuleers 		netdev_dbg(dev,
3366bc4598bcSJan Ceuleers 			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3367ec21e2ecSJeff Kirsher 			   events, gfar_read(&regs->imask));
3368ec21e2ecSJeff Kirsher 
3369ec21e2ecSJeff Kirsher 	/* Update the error counters */
3370ec21e2ecSJeff Kirsher 	if (events & IEVENT_TXE) {
3371ec21e2ecSJeff Kirsher 		dev->stats.tx_errors++;
3372ec21e2ecSJeff Kirsher 
3373ec21e2ecSJeff Kirsher 		if (events & IEVENT_LC)
3374ec21e2ecSJeff Kirsher 			dev->stats.tx_window_errors++;
3375ec21e2ecSJeff Kirsher 		if (events & IEVENT_CRL)
3376ec21e2ecSJeff Kirsher 			dev->stats.tx_aborted_errors++;
3377ec21e2ecSJeff Kirsher 		if (events & IEVENT_XFUN) {
3378ec21e2ecSJeff Kirsher 			netif_dbg(priv, tx_err, dev,
3379ec21e2ecSJeff Kirsher 				  "TX FIFO underrun, packet dropped\n");
3380ec21e2ecSJeff Kirsher 			dev->stats.tx_dropped++;
3381212079dfSPaul Gortmaker 			atomic64_inc(&priv->extra_stats.tx_underrun);
3382ec21e2ecSJeff Kirsher 
3383bc602280SClaudiu Manoil 			schedule_work(&priv->reset_task);
3384ec21e2ecSJeff Kirsher 		}
3385ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
3386ec21e2ecSJeff Kirsher 	}
3387ec21e2ecSJeff Kirsher 	if (events & IEVENT_BSY) {
3388ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3389212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_bsy);
3390ec21e2ecSJeff Kirsher 
3391ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3392ec21e2ecSJeff Kirsher 
3393ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3394ec21e2ecSJeff Kirsher 			  gfar_read(&regs->rstat));
3395ec21e2ecSJeff Kirsher 	}
3396ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABR) {
3397ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3398212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_babr);
3399ec21e2ecSJeff Kirsher 
3400ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
3401ec21e2ecSJeff Kirsher 	}
3402ec21e2ecSJeff Kirsher 	if (events & IEVENT_EBERR) {
3403212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.eberr);
3404ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "bus error\n");
3405ec21e2ecSJeff Kirsher 	}
3406ec21e2ecSJeff Kirsher 	if (events & IEVENT_RXC)
3407ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_status, dev, "control frame\n");
3408ec21e2ecSJeff Kirsher 
3409ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABT) {
3410212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.tx_babt);
3411ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
3412ec21e2ecSJeff Kirsher 	}
3413ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3414ec21e2ecSJeff Kirsher }
3415ec21e2ecSJeff Kirsher 
34166ce29b0eSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
34176ce29b0eSClaudiu Manoil {
34186ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
34196ce29b0eSClaudiu Manoil 	u32 val = 0;
34206ce29b0eSClaudiu Manoil 
34216ce29b0eSClaudiu Manoil 	if (!phydev->duplex)
34226ce29b0eSClaudiu Manoil 		return val;
34236ce29b0eSClaudiu Manoil 
34246ce29b0eSClaudiu Manoil 	if (!priv->pause_aneg_en) {
34256ce29b0eSClaudiu Manoil 		if (priv->tx_pause_en)
34266ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
34276ce29b0eSClaudiu Manoil 		if (priv->rx_pause_en)
34286ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
34296ce29b0eSClaudiu Manoil 	} else {
34306ce29b0eSClaudiu Manoil 		u16 lcl_adv, rmt_adv;
34316ce29b0eSClaudiu Manoil 		u8 flowctrl;
34326ce29b0eSClaudiu Manoil 		/* get link partner capabilities */
34336ce29b0eSClaudiu Manoil 		rmt_adv = 0;
34346ce29b0eSClaudiu Manoil 		if (phydev->pause)
34356ce29b0eSClaudiu Manoil 			rmt_adv = LPA_PAUSE_CAP;
34366ce29b0eSClaudiu Manoil 		if (phydev->asym_pause)
34376ce29b0eSClaudiu Manoil 			rmt_adv |= LPA_PAUSE_ASYM;
34386ce29b0eSClaudiu Manoil 
343943ef8d29SPavaluca Matei-B46610 		lcl_adv = 0;
344043ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Pause)
344143ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_CAP;
344243ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Asym_Pause)
344343ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_ASYM;
34446ce29b0eSClaudiu Manoil 
34456ce29b0eSClaudiu Manoil 		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
34466ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_TX)
34476ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
34486ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_RX)
34496ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
34506ce29b0eSClaudiu Manoil 	}
34516ce29b0eSClaudiu Manoil 
34526ce29b0eSClaudiu Manoil 	return val;
34536ce29b0eSClaudiu Manoil }
34546ce29b0eSClaudiu Manoil 
34556ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv)
34566ce29b0eSClaudiu Manoil {
34576ce29b0eSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
34586ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
345945b679c9SMatei Pavaluca 	struct gfar_priv_rx_q *rx_queue = NULL;
346045b679c9SMatei Pavaluca 	int i;
346145b679c9SMatei Pavaluca 	struct rxbd8 *bdp;
34626ce29b0eSClaudiu Manoil 
34636ce29b0eSClaudiu Manoil 	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
34646ce29b0eSClaudiu Manoil 		return;
34656ce29b0eSClaudiu Manoil 
34666ce29b0eSClaudiu Manoil 	if (phydev->link) {
34676ce29b0eSClaudiu Manoil 		u32 tempval1 = gfar_read(&regs->maccfg1);
34686ce29b0eSClaudiu Manoil 		u32 tempval = gfar_read(&regs->maccfg2);
34696ce29b0eSClaudiu Manoil 		u32 ecntrl = gfar_read(&regs->ecntrl);
347045b679c9SMatei Pavaluca 		u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
34716ce29b0eSClaudiu Manoil 
34726ce29b0eSClaudiu Manoil 		if (phydev->duplex != priv->oldduplex) {
34736ce29b0eSClaudiu Manoil 			if (!(phydev->duplex))
34746ce29b0eSClaudiu Manoil 				tempval &= ~(MACCFG2_FULL_DUPLEX);
34756ce29b0eSClaudiu Manoil 			else
34766ce29b0eSClaudiu Manoil 				tempval |= MACCFG2_FULL_DUPLEX;
34776ce29b0eSClaudiu Manoil 
34786ce29b0eSClaudiu Manoil 			priv->oldduplex = phydev->duplex;
34796ce29b0eSClaudiu Manoil 		}
34806ce29b0eSClaudiu Manoil 
34816ce29b0eSClaudiu Manoil 		if (phydev->speed != priv->oldspeed) {
34826ce29b0eSClaudiu Manoil 			switch (phydev->speed) {
34836ce29b0eSClaudiu Manoil 			case 1000:
34846ce29b0eSClaudiu Manoil 				tempval =
34856ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
34866ce29b0eSClaudiu Manoil 
34876ce29b0eSClaudiu Manoil 				ecntrl &= ~(ECNTRL_R100);
34886ce29b0eSClaudiu Manoil 				break;
34896ce29b0eSClaudiu Manoil 			case 100:
34906ce29b0eSClaudiu Manoil 			case 10:
34916ce29b0eSClaudiu Manoil 				tempval =
34926ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
34936ce29b0eSClaudiu Manoil 
34946ce29b0eSClaudiu Manoil 				/* Reduced mode distinguishes
34956ce29b0eSClaudiu Manoil 				 * between 10 and 100
34966ce29b0eSClaudiu Manoil 				 */
34976ce29b0eSClaudiu Manoil 				if (phydev->speed == SPEED_100)
34986ce29b0eSClaudiu Manoil 					ecntrl |= ECNTRL_R100;
34996ce29b0eSClaudiu Manoil 				else
35006ce29b0eSClaudiu Manoil 					ecntrl &= ~(ECNTRL_R100);
35016ce29b0eSClaudiu Manoil 				break;
35026ce29b0eSClaudiu Manoil 			default:
35036ce29b0eSClaudiu Manoil 				netif_warn(priv, link, priv->ndev,
35046ce29b0eSClaudiu Manoil 					   "Ack!  Speed (%d) is not 10/100/1000!\n",
35056ce29b0eSClaudiu Manoil 					   phydev->speed);
35066ce29b0eSClaudiu Manoil 				break;
35076ce29b0eSClaudiu Manoil 			}
35086ce29b0eSClaudiu Manoil 
35096ce29b0eSClaudiu Manoil 			priv->oldspeed = phydev->speed;
35106ce29b0eSClaudiu Manoil 		}
35116ce29b0eSClaudiu Manoil 
35126ce29b0eSClaudiu Manoil 		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
35136ce29b0eSClaudiu Manoil 		tempval1 |= gfar_get_flowctrl_cfg(priv);
35146ce29b0eSClaudiu Manoil 
351545b679c9SMatei Pavaluca 		/* Turn last free buffer recording on */
351645b679c9SMatei Pavaluca 		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
351745b679c9SMatei Pavaluca 			for (i = 0; i < priv->num_rx_queues; i++) {
351845b679c9SMatei Pavaluca 				rx_queue = priv->rx_queue[i];
351945b679c9SMatei Pavaluca 				bdp = rx_queue->cur_rx;
352045b679c9SMatei Pavaluca 				/* skip to previous bd */
352145b679c9SMatei Pavaluca 				bdp = skip_bd(bdp, rx_queue->rx_ring_size - 1,
352245b679c9SMatei Pavaluca 					      rx_queue->rx_bd_base,
352345b679c9SMatei Pavaluca 					      rx_queue->rx_ring_size);
352445b679c9SMatei Pavaluca 
352545b679c9SMatei Pavaluca 				if (rx_queue->rfbptr)
352645b679c9SMatei Pavaluca 					gfar_write(rx_queue->rfbptr, (u32)bdp);
352745b679c9SMatei Pavaluca 			}
352845b679c9SMatei Pavaluca 
352945b679c9SMatei Pavaluca 			priv->tx_actual_en = 1;
353045b679c9SMatei Pavaluca 		}
353145b679c9SMatei Pavaluca 
353245b679c9SMatei Pavaluca 		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
353345b679c9SMatei Pavaluca 			priv->tx_actual_en = 0;
353445b679c9SMatei Pavaluca 
35356ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg1, tempval1);
35366ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg2, tempval);
35376ce29b0eSClaudiu Manoil 		gfar_write(&regs->ecntrl, ecntrl);
35386ce29b0eSClaudiu Manoil 
35396ce29b0eSClaudiu Manoil 		if (!priv->oldlink)
35406ce29b0eSClaudiu Manoil 			priv->oldlink = 1;
35416ce29b0eSClaudiu Manoil 
35426ce29b0eSClaudiu Manoil 	} else if (priv->oldlink) {
35436ce29b0eSClaudiu Manoil 		priv->oldlink = 0;
35446ce29b0eSClaudiu Manoil 		priv->oldspeed = 0;
35456ce29b0eSClaudiu Manoil 		priv->oldduplex = -1;
35466ce29b0eSClaudiu Manoil 	}
35476ce29b0eSClaudiu Manoil 
35486ce29b0eSClaudiu Manoil 	if (netif_msg_link(priv))
35496ce29b0eSClaudiu Manoil 		phy_print_status(phydev);
35506ce29b0eSClaudiu Manoil }
35516ce29b0eSClaudiu Manoil 
355294e5a2a8SFabian Frederick static const struct of_device_id gfar_match[] =
3553ec21e2ecSJeff Kirsher {
3554ec21e2ecSJeff Kirsher 	{
3555ec21e2ecSJeff Kirsher 		.type = "network",
3556ec21e2ecSJeff Kirsher 		.compatible = "gianfar",
3557ec21e2ecSJeff Kirsher 	},
3558ec21e2ecSJeff Kirsher 	{
3559ec21e2ecSJeff Kirsher 		.compatible = "fsl,etsec2",
3560ec21e2ecSJeff Kirsher 	},
3561ec21e2ecSJeff Kirsher 	{},
3562ec21e2ecSJeff Kirsher };
3563ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match);
3564ec21e2ecSJeff Kirsher 
3565ec21e2ecSJeff Kirsher /* Structure for a device driver */
3566ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = {
3567ec21e2ecSJeff Kirsher 	.driver = {
3568ec21e2ecSJeff Kirsher 		.name = "fsl-gianfar",
3569ec21e2ecSJeff Kirsher 		.pm = GFAR_PM_OPS,
3570ec21e2ecSJeff Kirsher 		.of_match_table = gfar_match,
3571ec21e2ecSJeff Kirsher 	},
3572ec21e2ecSJeff Kirsher 	.probe = gfar_probe,
3573ec21e2ecSJeff Kirsher 	.remove = gfar_remove,
3574ec21e2ecSJeff Kirsher };
3575ec21e2ecSJeff Kirsher 
3576db62f684SAxel Lin module_platform_driver(gfar_driver);
3577