xref: /openbmc/linux/drivers/net/ethernet/freescale/gianfar.c (revision 532c37bcb7007f5140b7251152e7a9433a65d520)
10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c
2ec21e2ecSJeff Kirsher  *
3ec21e2ecSJeff Kirsher  * Gianfar Ethernet Driver
4ec21e2ecSJeff Kirsher  * This driver is designed for the non-CPM ethernet controllers
5ec21e2ecSJeff Kirsher  * on the 85xx and 83xx family of integrated processors
6ec21e2ecSJeff Kirsher  * Based on 8260_io/fcc_enet.c
7ec21e2ecSJeff Kirsher  *
8ec21e2ecSJeff Kirsher  * Author: Andy Fleming
9ec21e2ecSJeff Kirsher  * Maintainer: Kumar Gala
10ec21e2ecSJeff Kirsher  * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
11ec21e2ecSJeff Kirsher  *
1220862788SClaudiu Manoil  * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13ec21e2ecSJeff Kirsher  * Copyright 2007 MontaVista Software, Inc.
14ec21e2ecSJeff Kirsher  *
15ec21e2ecSJeff Kirsher  * This program is free software; you can redistribute  it and/or modify it
16ec21e2ecSJeff Kirsher  * under  the terms of  the GNU General  Public License as published by the
17ec21e2ecSJeff Kirsher  * Free Software Foundation;  either version 2 of the  License, or (at your
18ec21e2ecSJeff Kirsher  * option) any later version.
19ec21e2ecSJeff Kirsher  *
20ec21e2ecSJeff Kirsher  *  Gianfar:  AKA Lambda Draconis, "Dragon"
21ec21e2ecSJeff Kirsher  *  RA 11 31 24.2
22ec21e2ecSJeff Kirsher  *  Dec +69 19 52
23ec21e2ecSJeff Kirsher  *  V 3.84
24ec21e2ecSJeff Kirsher  *  B-V +1.62
25ec21e2ecSJeff Kirsher  *
26ec21e2ecSJeff Kirsher  *  Theory of operation
27ec21e2ecSJeff Kirsher  *
28ec21e2ecSJeff Kirsher  *  The driver is initialized through of_device. Configuration information
29ec21e2ecSJeff Kirsher  *  is therefore conveyed through an OF-style device tree.
30ec21e2ecSJeff Kirsher  *
31ec21e2ecSJeff Kirsher  *  The Gianfar Ethernet Controller uses a ring of buffer
32ec21e2ecSJeff Kirsher  *  descriptors.  The beginning is indicated by a register
33ec21e2ecSJeff Kirsher  *  pointing to the physical address of the start of the ring.
34ec21e2ecSJeff Kirsher  *  The end is determined by a "wrap" bit being set in the
35ec21e2ecSJeff Kirsher  *  last descriptor of the ring.
36ec21e2ecSJeff Kirsher  *
37ec21e2ecSJeff Kirsher  *  When a packet is received, the RXF bit in the
38ec21e2ecSJeff Kirsher  *  IEVENT register is set, triggering an interrupt when the
39ec21e2ecSJeff Kirsher  *  corresponding bit in the IMASK register is also set (if
40ec21e2ecSJeff Kirsher  *  interrupt coalescing is active, then the interrupt may not
41ec21e2ecSJeff Kirsher  *  happen immediately, but will wait until either a set number
42ec21e2ecSJeff Kirsher  *  of frames or amount of time have passed).  In NAPI, the
43ec21e2ecSJeff Kirsher  *  interrupt handler will signal there is work to be done, and
44ec21e2ecSJeff Kirsher  *  exit. This method will start at the last known empty
45ec21e2ecSJeff Kirsher  *  descriptor, and process every subsequent descriptor until there
46ec21e2ecSJeff Kirsher  *  are none left with data (NAPI will stop after a set number of
47ec21e2ecSJeff Kirsher  *  packets to give time to other tasks, but will eventually
48ec21e2ecSJeff Kirsher  *  process all the packets).  The data arrives inside a
49ec21e2ecSJeff Kirsher  *  pre-allocated skb, and so after the skb is passed up to the
50ec21e2ecSJeff Kirsher  *  stack, a new skb must be allocated, and the address field in
51ec21e2ecSJeff Kirsher  *  the buffer descriptor must be updated to indicate this new
52ec21e2ecSJeff Kirsher  *  skb.
53ec21e2ecSJeff Kirsher  *
54ec21e2ecSJeff Kirsher  *  When the kernel requests that a packet be transmitted, the
55ec21e2ecSJeff Kirsher  *  driver starts where it left off last time, and points the
56ec21e2ecSJeff Kirsher  *  descriptor at the buffer which was passed in.  The driver
57ec21e2ecSJeff Kirsher  *  then informs the DMA engine that there are packets ready to
58ec21e2ecSJeff Kirsher  *  be transmitted.  Once the controller is finished transmitting
59ec21e2ecSJeff Kirsher  *  the packet, an interrupt may be triggered (under the same
60ec21e2ecSJeff Kirsher  *  conditions as for reception, but depending on the TXF bit).
61ec21e2ecSJeff Kirsher  *  The driver then cleans up the buffer.
62ec21e2ecSJeff Kirsher  */
63ec21e2ecSJeff Kirsher 
64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65ec21e2ecSJeff Kirsher #define DEBUG
66ec21e2ecSJeff Kirsher 
67ec21e2ecSJeff Kirsher #include <linux/kernel.h>
68ec21e2ecSJeff Kirsher #include <linux/string.h>
69ec21e2ecSJeff Kirsher #include <linux/errno.h>
70ec21e2ecSJeff Kirsher #include <linux/unistd.h>
71ec21e2ecSJeff Kirsher #include <linux/slab.h>
72ec21e2ecSJeff Kirsher #include <linux/interrupt.h>
73ec21e2ecSJeff Kirsher #include <linux/delay.h>
74ec21e2ecSJeff Kirsher #include <linux/netdevice.h>
75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h>
76ec21e2ecSJeff Kirsher #include <linux/skbuff.h>
77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h>
78ec21e2ecSJeff Kirsher #include <linux/spinlock.h>
79ec21e2ecSJeff Kirsher #include <linux/mm.h>
805af50730SRob Herring #include <linux/of_address.h>
815af50730SRob Herring #include <linux/of_irq.h>
82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h>
83ec21e2ecSJeff Kirsher #include <linux/of_platform.h>
84ec21e2ecSJeff Kirsher #include <linux/ip.h>
85ec21e2ecSJeff Kirsher #include <linux/tcp.h>
86ec21e2ecSJeff Kirsher #include <linux/udp.h>
87ec21e2ecSJeff Kirsher #include <linux/in.h>
88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h>
89ec21e2ecSJeff Kirsher 
90ec21e2ecSJeff Kirsher #include <asm/io.h>
91ec21e2ecSJeff Kirsher #include <asm/reg.h>
922969b1f7SClaudiu Manoil #include <asm/mpc85xx.h>
93ec21e2ecSJeff Kirsher #include <asm/irq.h>
94ec21e2ecSJeff Kirsher #include <asm/uaccess.h>
95ec21e2ecSJeff Kirsher #include <linux/module.h>
96ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h>
97ec21e2ecSJeff Kirsher #include <linux/crc32.h>
98ec21e2ecSJeff Kirsher #include <linux/mii.h>
99ec21e2ecSJeff Kirsher #include <linux/phy.h>
100ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h>
101ec21e2ecSJeff Kirsher #include <linux/of.h>
102ec21e2ecSJeff Kirsher #include <linux/of_net.h>
103ec21e2ecSJeff Kirsher 
104ec21e2ecSJeff Kirsher #include "gianfar.h"
105ec21e2ecSJeff Kirsher 
106ec21e2ecSJeff Kirsher #define TX_TIMEOUT      (1*HZ)
107ec21e2ecSJeff Kirsher 
108ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3";
109ec21e2ecSJeff Kirsher 
110ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev);
111ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
112ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work);
113ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev);
114ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev);
115ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev);
116ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
117ec21e2ecSJeff Kirsher 			   struct sk_buff *skb);
118ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev);
119ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu);
120ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id);
121ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id);
122ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id);
123ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev);
124ec21e2ecSJeff Kirsher static void init_registers(struct net_device *dev);
125ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev);
126ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev);
127ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev);
128ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv);
129ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev);
130ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
131ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev);
132ec21e2ecSJeff Kirsher static int gfar_poll(struct napi_struct *napi, int budget);
1335eaedf31SClaudiu Manoil static int gfar_poll_sq(struct napi_struct *napi, int budget);
134ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
135ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev);
136ec21e2ecSJeff Kirsher #endif
137ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
138c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
13961db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
140cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi);
141ec21e2ecSJeff Kirsher void gfar_halt(struct net_device *dev);
142ec21e2ecSJeff Kirsher static void gfar_halt_nodisable(struct net_device *dev);
143ec21e2ecSJeff Kirsher void gfar_start(struct net_device *dev);
144ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev);
145ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
146ec21e2ecSJeff Kirsher 				  const u8 *addr);
147ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
148ec21e2ecSJeff Kirsher 
149ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc");
150ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver");
151ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL");
152ec21e2ecSJeff Kirsher 
153ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
154ec21e2ecSJeff Kirsher 			    dma_addr_t buf)
155ec21e2ecSJeff Kirsher {
156ec21e2ecSJeff Kirsher 	u32 lstatus;
157ec21e2ecSJeff Kirsher 
158ec21e2ecSJeff Kirsher 	bdp->bufPtr = buf;
159ec21e2ecSJeff Kirsher 
160ec21e2ecSJeff Kirsher 	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
161ec21e2ecSJeff Kirsher 	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
162ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(RXBD_WRAP);
163ec21e2ecSJeff Kirsher 
164ec21e2ecSJeff Kirsher 	eieio();
165ec21e2ecSJeff Kirsher 
166ec21e2ecSJeff Kirsher 	bdp->lstatus = lstatus;
167ec21e2ecSJeff Kirsher }
168ec21e2ecSJeff Kirsher 
169ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev)
170ec21e2ecSJeff Kirsher {
171ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
172ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
173ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
174ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
175ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
176ec21e2ecSJeff Kirsher 	int i, j;
177ec21e2ecSJeff Kirsher 
178ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
179ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
180ec21e2ecSJeff Kirsher 		/* Initialize some variables in our dev structure */
181ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
182ec21e2ecSJeff Kirsher 		tx_queue->dirty_tx = tx_queue->tx_bd_base;
183ec21e2ecSJeff Kirsher 		tx_queue->cur_tx = tx_queue->tx_bd_base;
184ec21e2ecSJeff Kirsher 		tx_queue->skb_curtx = 0;
185ec21e2ecSJeff Kirsher 		tx_queue->skb_dirtytx = 0;
186ec21e2ecSJeff Kirsher 
187ec21e2ecSJeff Kirsher 		/* Initialize Transmit Descriptor Ring */
188ec21e2ecSJeff Kirsher 		txbdp = tx_queue->tx_bd_base;
189ec21e2ecSJeff Kirsher 		for (j = 0; j < tx_queue->tx_ring_size; j++) {
190ec21e2ecSJeff Kirsher 			txbdp->lstatus = 0;
191ec21e2ecSJeff Kirsher 			txbdp->bufPtr = 0;
192ec21e2ecSJeff Kirsher 			txbdp++;
193ec21e2ecSJeff Kirsher 		}
194ec21e2ecSJeff Kirsher 
195ec21e2ecSJeff Kirsher 		/* Set the last descriptor in the ring to indicate wrap */
196ec21e2ecSJeff Kirsher 		txbdp--;
197ec21e2ecSJeff Kirsher 		txbdp->status |= TXBD_WRAP;
198ec21e2ecSJeff Kirsher 	}
199ec21e2ecSJeff Kirsher 
200ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
201ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
202ec21e2ecSJeff Kirsher 		rx_queue->cur_rx = rx_queue->rx_bd_base;
203ec21e2ecSJeff Kirsher 		rx_queue->skb_currx = 0;
204ec21e2ecSJeff Kirsher 		rxbdp = rx_queue->rx_bd_base;
205ec21e2ecSJeff Kirsher 
206ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++) {
207ec21e2ecSJeff Kirsher 			struct sk_buff *skb = rx_queue->rx_skbuff[j];
208ec21e2ecSJeff Kirsher 
209ec21e2ecSJeff Kirsher 			if (skb) {
210ec21e2ecSJeff Kirsher 				gfar_init_rxbdp(rx_queue, rxbdp,
211ec21e2ecSJeff Kirsher 						rxbdp->bufPtr);
212ec21e2ecSJeff Kirsher 			} else {
213ec21e2ecSJeff Kirsher 				skb = gfar_new_skb(ndev);
214ec21e2ecSJeff Kirsher 				if (!skb) {
215ec21e2ecSJeff Kirsher 					netdev_err(ndev, "Can't allocate RX buffers\n");
2161eb8f7a7SClaudiu Manoil 					return -ENOMEM;
217ec21e2ecSJeff Kirsher 				}
218ec21e2ecSJeff Kirsher 				rx_queue->rx_skbuff[j] = skb;
219ec21e2ecSJeff Kirsher 
220ec21e2ecSJeff Kirsher 				gfar_new_rxbdp(rx_queue, rxbdp, skb);
221ec21e2ecSJeff Kirsher 			}
222ec21e2ecSJeff Kirsher 
223ec21e2ecSJeff Kirsher 			rxbdp++;
224ec21e2ecSJeff Kirsher 		}
225ec21e2ecSJeff Kirsher 
226ec21e2ecSJeff Kirsher 	}
227ec21e2ecSJeff Kirsher 
228ec21e2ecSJeff Kirsher 	return 0;
229ec21e2ecSJeff Kirsher }
230ec21e2ecSJeff Kirsher 
231ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev)
232ec21e2ecSJeff Kirsher {
233ec21e2ecSJeff Kirsher 	void *vaddr;
234ec21e2ecSJeff Kirsher 	dma_addr_t addr;
235ec21e2ecSJeff Kirsher 	int i, j, k;
236ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
237369ec162SClaudiu Manoil 	struct device *dev = priv->dev;
238ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
239ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
240ec21e2ecSJeff Kirsher 
241ec21e2ecSJeff Kirsher 	priv->total_tx_ring_size = 0;
242ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
243ec21e2ecSJeff Kirsher 		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
244ec21e2ecSJeff Kirsher 
245ec21e2ecSJeff Kirsher 	priv->total_rx_ring_size = 0;
246ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
247ec21e2ecSJeff Kirsher 		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
248ec21e2ecSJeff Kirsher 
249ec21e2ecSJeff Kirsher 	/* Allocate memory for the buffer descriptors */
250ec21e2ecSJeff Kirsher 	vaddr = dma_alloc_coherent(dev,
251d0320f75SJoe Perches 				   (priv->total_tx_ring_size *
252d0320f75SJoe Perches 				    sizeof(struct txbd8)) +
253d0320f75SJoe Perches 				   (priv->total_rx_ring_size *
254d0320f75SJoe Perches 				    sizeof(struct rxbd8)),
255ec21e2ecSJeff Kirsher 				   &addr, GFP_KERNEL);
256d0320f75SJoe Perches 	if (!vaddr)
257ec21e2ecSJeff Kirsher 		return -ENOMEM;
258ec21e2ecSJeff Kirsher 
259ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
260ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
261ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_base = vaddr;
262ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_dma_base = addr;
263ec21e2ecSJeff Kirsher 		tx_queue->dev = ndev;
264ec21e2ecSJeff Kirsher 		/* enet DMA only understands physical addresses */
265ec21e2ecSJeff Kirsher 		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
266ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
267ec21e2ecSJeff Kirsher 	}
268ec21e2ecSJeff Kirsher 
269ec21e2ecSJeff Kirsher 	/* Start the rx descriptor ring where the tx ring leaves off */
270ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
271ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
272ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_base = vaddr;
273ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_dma_base = addr;
274ec21e2ecSJeff Kirsher 		rx_queue->dev = ndev;
275ec21e2ecSJeff Kirsher 		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
276ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
277ec21e2ecSJeff Kirsher 	}
278ec21e2ecSJeff Kirsher 
279ec21e2ecSJeff Kirsher 	/* Setup the skbuff rings */
280ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
281ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
28214f8dc49SJoe Perches 		tx_queue->tx_skbuff =
28314f8dc49SJoe Perches 			kmalloc_array(tx_queue->tx_ring_size,
28414f8dc49SJoe Perches 				      sizeof(*tx_queue->tx_skbuff),
285bc4598bcSJan Ceuleers 				      GFP_KERNEL);
28614f8dc49SJoe Perches 		if (!tx_queue->tx_skbuff)
287ec21e2ecSJeff Kirsher 			goto cleanup;
288ec21e2ecSJeff Kirsher 
289ec21e2ecSJeff Kirsher 		for (k = 0; k < tx_queue->tx_ring_size; k++)
290ec21e2ecSJeff Kirsher 			tx_queue->tx_skbuff[k] = NULL;
291ec21e2ecSJeff Kirsher 	}
292ec21e2ecSJeff Kirsher 
293ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
294ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
29514f8dc49SJoe Perches 		rx_queue->rx_skbuff =
29614f8dc49SJoe Perches 			kmalloc_array(rx_queue->rx_ring_size,
29714f8dc49SJoe Perches 				      sizeof(*rx_queue->rx_skbuff),
298bc4598bcSJan Ceuleers 				      GFP_KERNEL);
29914f8dc49SJoe Perches 		if (!rx_queue->rx_skbuff)
300ec21e2ecSJeff Kirsher 			goto cleanup;
301ec21e2ecSJeff Kirsher 
302ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++)
303ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[j] = NULL;
304ec21e2ecSJeff Kirsher 	}
305ec21e2ecSJeff Kirsher 
306ec21e2ecSJeff Kirsher 	if (gfar_init_bds(ndev))
307ec21e2ecSJeff Kirsher 		goto cleanup;
308ec21e2ecSJeff Kirsher 
309ec21e2ecSJeff Kirsher 	return 0;
310ec21e2ecSJeff Kirsher 
311ec21e2ecSJeff Kirsher cleanup:
312ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
313ec21e2ecSJeff Kirsher 	return -ENOMEM;
314ec21e2ecSJeff Kirsher }
315ec21e2ecSJeff Kirsher 
316ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv)
317ec21e2ecSJeff Kirsher {
318ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
319ec21e2ecSJeff Kirsher 	u32 __iomem *baddr;
320ec21e2ecSJeff Kirsher 	int i;
321ec21e2ecSJeff Kirsher 
322ec21e2ecSJeff Kirsher 	baddr = &regs->tbase0;
323ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
324ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
325ec21e2ecSJeff Kirsher 		baddr += 2;
326ec21e2ecSJeff Kirsher 	}
327ec21e2ecSJeff Kirsher 
328ec21e2ecSJeff Kirsher 	baddr = &regs->rbase0;
329ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
330ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
331ec21e2ecSJeff Kirsher 		baddr += 2;
332ec21e2ecSJeff Kirsher 	}
333ec21e2ecSJeff Kirsher }
334ec21e2ecSJeff Kirsher 
335ec21e2ecSJeff Kirsher static void gfar_init_mac(struct net_device *ndev)
336ec21e2ecSJeff Kirsher {
337ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
338ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
339ec21e2ecSJeff Kirsher 	u32 rctrl = 0;
340ec21e2ecSJeff Kirsher 	u32 tctrl = 0;
341ec21e2ecSJeff Kirsher 
342ec21e2ecSJeff Kirsher 	/* write the tx/rx base registers */
343ec21e2ecSJeff Kirsher 	gfar_init_tx_rx_base(priv);
344ec21e2ecSJeff Kirsher 
345ec21e2ecSJeff Kirsher 	/* Configure the coalescing support */
346800c644bSClaudiu Manoil 	gfar_configure_coalescing_all(priv);
347ec21e2ecSJeff Kirsher 
348ba779711SClaudiu Manoil 	/* set this when rx hw offload (TOE) functions are being used */
349ba779711SClaudiu Manoil 	priv->uses_rxfcb = 0;
350ba779711SClaudiu Manoil 
351ec21e2ecSJeff Kirsher 	if (priv->rx_filer_enable) {
352ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_FILREN;
353ec21e2ecSJeff Kirsher 		/* Program the RIR0 reg with the required distribution */
354ec21e2ecSJeff Kirsher 		gfar_write(&regs->rir0, DEFAULT_RIR0);
355ec21e2ecSJeff Kirsher 	}
356ec21e2ecSJeff Kirsher 
357f5ae6279SClaudiu Manoil 	/* Restore PROMISC mode */
358f5ae6279SClaudiu Manoil 	if (ndev->flags & IFF_PROMISC)
359f5ae6279SClaudiu Manoil 		rctrl |= RCTRL_PROM;
360f5ae6279SClaudiu Manoil 
361ba779711SClaudiu Manoil 	if (ndev->features & NETIF_F_RXCSUM) {
362ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_CHECKSUMMING;
363ba779711SClaudiu Manoil 		priv->uses_rxfcb = 1;
364ba779711SClaudiu Manoil 	}
365ec21e2ecSJeff Kirsher 
366ec21e2ecSJeff Kirsher 	if (priv->extended_hash) {
367ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_EXTHASH;
368ec21e2ecSJeff Kirsher 
369ec21e2ecSJeff Kirsher 		gfar_clear_exact_match(ndev);
370ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_EMEN;
371ec21e2ecSJeff Kirsher 	}
372ec21e2ecSJeff Kirsher 
373ec21e2ecSJeff Kirsher 	if (priv->padding) {
374ec21e2ecSJeff Kirsher 		rctrl &= ~RCTRL_PAL_MASK;
375ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PADDING(priv->padding);
376ec21e2ecSJeff Kirsher 	}
377ec21e2ecSJeff Kirsher 
378ec21e2ecSJeff Kirsher 	/* Enable HW time stamping if requested from user space */
379ba779711SClaudiu Manoil 	if (priv->hwts_rx_en) {
380ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
381ba779711SClaudiu Manoil 		priv->uses_rxfcb = 1;
382ba779711SClaudiu Manoil 	}
383ec21e2ecSJeff Kirsher 
384f646968fSPatrick McHardy 	if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX) {
385ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
386ba779711SClaudiu Manoil 		priv->uses_rxfcb = 1;
387ba779711SClaudiu Manoil 	}
388ec21e2ecSJeff Kirsher 
389ec21e2ecSJeff Kirsher 	/* Init rctrl based on our settings */
390ec21e2ecSJeff Kirsher 	gfar_write(&regs->rctrl, rctrl);
391ec21e2ecSJeff Kirsher 
392ec21e2ecSJeff Kirsher 	if (ndev->features & NETIF_F_IP_CSUM)
393ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_INIT_CSUM;
394ec21e2ecSJeff Kirsher 
395b98b8babSClaudiu Manoil 	if (priv->prio_sched_en)
396ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_TXSCHED_PRIO;
397b98b8babSClaudiu Manoil 	else {
398b98b8babSClaudiu Manoil 		tctrl |= TCTRL_TXSCHED_WRRS;
399b98b8babSClaudiu Manoil 		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
400b98b8babSClaudiu Manoil 		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
401b98b8babSClaudiu Manoil 	}
402ec21e2ecSJeff Kirsher 
403ec21e2ecSJeff Kirsher 	gfar_write(&regs->tctrl, tctrl);
404ec21e2ecSJeff Kirsher }
405ec21e2ecSJeff Kirsher 
406ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev)
407ec21e2ecSJeff Kirsher {
408ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
409ec21e2ecSJeff Kirsher 	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
410ec21e2ecSJeff Kirsher 	unsigned long tx_packets = 0, tx_bytes = 0;
4113a2e16c8SJan Ceuleers 	int i;
412ec21e2ecSJeff Kirsher 
413ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
414ec21e2ecSJeff Kirsher 		rx_packets += priv->rx_queue[i]->stats.rx_packets;
415ec21e2ecSJeff Kirsher 		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
416ec21e2ecSJeff Kirsher 		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
417ec21e2ecSJeff Kirsher 	}
418ec21e2ecSJeff Kirsher 
419ec21e2ecSJeff Kirsher 	dev->stats.rx_packets = rx_packets;
420ec21e2ecSJeff Kirsher 	dev->stats.rx_bytes   = rx_bytes;
421ec21e2ecSJeff Kirsher 	dev->stats.rx_dropped = rx_dropped;
422ec21e2ecSJeff Kirsher 
423ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
424ec21e2ecSJeff Kirsher 		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
425ec21e2ecSJeff Kirsher 		tx_packets += priv->tx_queue[i]->stats.tx_packets;
426ec21e2ecSJeff Kirsher 	}
427ec21e2ecSJeff Kirsher 
428ec21e2ecSJeff Kirsher 	dev->stats.tx_bytes   = tx_bytes;
429ec21e2ecSJeff Kirsher 	dev->stats.tx_packets = tx_packets;
430ec21e2ecSJeff Kirsher 
431ec21e2ecSJeff Kirsher 	return &dev->stats;
432ec21e2ecSJeff Kirsher }
433ec21e2ecSJeff Kirsher 
434ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = {
435ec21e2ecSJeff Kirsher 	.ndo_open = gfar_enet_open,
436ec21e2ecSJeff Kirsher 	.ndo_start_xmit = gfar_start_xmit,
437ec21e2ecSJeff Kirsher 	.ndo_stop = gfar_close,
438ec21e2ecSJeff Kirsher 	.ndo_change_mtu = gfar_change_mtu,
439ec21e2ecSJeff Kirsher 	.ndo_set_features = gfar_set_features,
440afc4b13dSJiri Pirko 	.ndo_set_rx_mode = gfar_set_multi,
441ec21e2ecSJeff Kirsher 	.ndo_tx_timeout = gfar_timeout,
442ec21e2ecSJeff Kirsher 	.ndo_do_ioctl = gfar_ioctl,
443ec21e2ecSJeff Kirsher 	.ndo_get_stats = gfar_get_stats,
444ec21e2ecSJeff Kirsher 	.ndo_set_mac_address = eth_mac_addr,
445ec21e2ecSJeff Kirsher 	.ndo_validate_addr = eth_validate_addr,
446ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
447ec21e2ecSJeff Kirsher 	.ndo_poll_controller = gfar_netpoll,
448ec21e2ecSJeff Kirsher #endif
449ec21e2ecSJeff Kirsher };
450ec21e2ecSJeff Kirsher 
451ec21e2ecSJeff Kirsher void lock_rx_qs(struct gfar_private *priv)
452ec21e2ecSJeff Kirsher {
4533a2e16c8SJan Ceuleers 	int i;
454ec21e2ecSJeff Kirsher 
455ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
456ec21e2ecSJeff Kirsher 		spin_lock(&priv->rx_queue[i]->rxlock);
457ec21e2ecSJeff Kirsher }
458ec21e2ecSJeff Kirsher 
459ec21e2ecSJeff Kirsher void lock_tx_qs(struct gfar_private *priv)
460ec21e2ecSJeff Kirsher {
4613a2e16c8SJan Ceuleers 	int i;
462ec21e2ecSJeff Kirsher 
463ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
464ec21e2ecSJeff Kirsher 		spin_lock(&priv->tx_queue[i]->txlock);
465ec21e2ecSJeff Kirsher }
466ec21e2ecSJeff Kirsher 
467ec21e2ecSJeff Kirsher void unlock_rx_qs(struct gfar_private *priv)
468ec21e2ecSJeff Kirsher {
4693a2e16c8SJan Ceuleers 	int i;
470ec21e2ecSJeff Kirsher 
471ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
472ec21e2ecSJeff Kirsher 		spin_unlock(&priv->rx_queue[i]->rxlock);
473ec21e2ecSJeff Kirsher }
474ec21e2ecSJeff Kirsher 
475ec21e2ecSJeff Kirsher void unlock_tx_qs(struct gfar_private *priv)
476ec21e2ecSJeff Kirsher {
4773a2e16c8SJan Ceuleers 	int i;
478ec21e2ecSJeff Kirsher 
479ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
480ec21e2ecSJeff Kirsher 		spin_unlock(&priv->tx_queue[i]->txlock);
481ec21e2ecSJeff Kirsher }
482ec21e2ecSJeff Kirsher 
48320862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv)
48420862788SClaudiu Manoil {
48520862788SClaudiu Manoil 	int i;
48620862788SClaudiu Manoil 
48720862788SClaudiu Manoil 	for (i = 0; i < priv->num_tx_queues; i++) {
48820862788SClaudiu Manoil 		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
48920862788SClaudiu Manoil 					    GFP_KERNEL);
49020862788SClaudiu Manoil 		if (!priv->tx_queue[i])
49120862788SClaudiu Manoil 			return -ENOMEM;
49220862788SClaudiu Manoil 
49320862788SClaudiu Manoil 		priv->tx_queue[i]->tx_skbuff = NULL;
49420862788SClaudiu Manoil 		priv->tx_queue[i]->qindex = i;
49520862788SClaudiu Manoil 		priv->tx_queue[i]->dev = priv->ndev;
49620862788SClaudiu Manoil 		spin_lock_init(&(priv->tx_queue[i]->txlock));
49720862788SClaudiu Manoil 	}
49820862788SClaudiu Manoil 	return 0;
49920862788SClaudiu Manoil }
50020862788SClaudiu Manoil 
50120862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv)
50220862788SClaudiu Manoil {
50320862788SClaudiu Manoil 	int i;
50420862788SClaudiu Manoil 
50520862788SClaudiu Manoil 	for (i = 0; i < priv->num_rx_queues; i++) {
50620862788SClaudiu Manoil 		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
50720862788SClaudiu Manoil 					    GFP_KERNEL);
50820862788SClaudiu Manoil 		if (!priv->rx_queue[i])
50920862788SClaudiu Manoil 			return -ENOMEM;
51020862788SClaudiu Manoil 
51120862788SClaudiu Manoil 		priv->rx_queue[i]->rx_skbuff = NULL;
51220862788SClaudiu Manoil 		priv->rx_queue[i]->qindex = i;
51320862788SClaudiu Manoil 		priv->rx_queue[i]->dev = priv->ndev;
51420862788SClaudiu Manoil 		spin_lock_init(&(priv->rx_queue[i]->rxlock));
51520862788SClaudiu Manoil 	}
51620862788SClaudiu Manoil 	return 0;
51720862788SClaudiu Manoil }
51820862788SClaudiu Manoil 
51920862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv)
520ec21e2ecSJeff Kirsher {
5213a2e16c8SJan Ceuleers 	int i;
522ec21e2ecSJeff Kirsher 
523ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
524ec21e2ecSJeff Kirsher 		kfree(priv->tx_queue[i]);
525ec21e2ecSJeff Kirsher }
526ec21e2ecSJeff Kirsher 
52720862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv)
528ec21e2ecSJeff Kirsher {
5293a2e16c8SJan Ceuleers 	int i;
530ec21e2ecSJeff Kirsher 
531ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
532ec21e2ecSJeff Kirsher 		kfree(priv->rx_queue[i]);
533ec21e2ecSJeff Kirsher }
534ec21e2ecSJeff Kirsher 
535ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv)
536ec21e2ecSJeff Kirsher {
5373a2e16c8SJan Ceuleers 	int i;
538ec21e2ecSJeff Kirsher 
539ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
540ec21e2ecSJeff Kirsher 		if (priv->gfargrp[i].regs)
541ec21e2ecSJeff Kirsher 			iounmap(priv->gfargrp[i].regs);
542ec21e2ecSJeff Kirsher }
543ec21e2ecSJeff Kirsher 
544ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv)
545ee873fdaSClaudiu Manoil {
546ee873fdaSClaudiu Manoil 	int i, j;
547ee873fdaSClaudiu Manoil 
548ee873fdaSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++)
549ee873fdaSClaudiu Manoil 		for (j = 0; j < GFAR_NUM_IRQS; j++) {
550ee873fdaSClaudiu Manoil 			kfree(priv->gfargrp[i].irqinfo[j]);
551ee873fdaSClaudiu Manoil 			priv->gfargrp[i].irqinfo[j] = NULL;
552ee873fdaSClaudiu Manoil 		}
553ee873fdaSClaudiu Manoil 
554ee873fdaSClaudiu Manoil 	free_netdev(priv->ndev);
555ee873fdaSClaudiu Manoil }
556ee873fdaSClaudiu Manoil 
557ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv)
558ec21e2ecSJeff Kirsher {
5593a2e16c8SJan Ceuleers 	int i;
560ec21e2ecSJeff Kirsher 
561ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++)
562ec21e2ecSJeff Kirsher 		napi_disable(&priv->gfargrp[i].napi);
563ec21e2ecSJeff Kirsher }
564ec21e2ecSJeff Kirsher 
565ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv)
566ec21e2ecSJeff Kirsher {
5673a2e16c8SJan Ceuleers 	int i;
568ec21e2ecSJeff Kirsher 
569ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++)
570ec21e2ecSJeff Kirsher 		napi_enable(&priv->gfargrp[i].napi);
571ec21e2ecSJeff Kirsher }
572ec21e2ecSJeff Kirsher 
573ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np,
574ec21e2ecSJeff Kirsher 			    struct gfar_private *priv, const char *model)
575ec21e2ecSJeff Kirsher {
5765fedcc14SClaudiu Manoil 	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
577ec21e2ecSJeff Kirsher 	u32 *queue_mask;
578ee873fdaSClaudiu Manoil 	int i;
579ee873fdaSClaudiu Manoil 
580ee873fdaSClaudiu Manoil 	for (i = 0; i < GFAR_NUM_IRQS; i++) {
581ee873fdaSClaudiu Manoil 		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
582ee873fdaSClaudiu Manoil 					  GFP_KERNEL);
583ee873fdaSClaudiu Manoil 		if (!grp->irqinfo[i])
584ee873fdaSClaudiu Manoil 			return -ENOMEM;
585ee873fdaSClaudiu Manoil 	}
586ec21e2ecSJeff Kirsher 
5875fedcc14SClaudiu Manoil 	grp->regs = of_iomap(np, 0);
5885fedcc14SClaudiu Manoil 	if (!grp->regs)
589ec21e2ecSJeff Kirsher 		return -ENOMEM;
590ec21e2ecSJeff Kirsher 
591ee873fdaSClaudiu Manoil 	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
592ec21e2ecSJeff Kirsher 
593ec21e2ecSJeff Kirsher 	/* If we aren't the FEC we have multiple interrupts */
594ec21e2ecSJeff Kirsher 	if (model && strcasecmp(model, "FEC")) {
595ee873fdaSClaudiu Manoil 		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
596ee873fdaSClaudiu Manoil 		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
597ee873fdaSClaudiu Manoil 		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
598ee873fdaSClaudiu Manoil 		    gfar_irq(grp, RX)->irq == NO_IRQ ||
599ee873fdaSClaudiu Manoil 		    gfar_irq(grp, ER)->irq == NO_IRQ)
600ec21e2ecSJeff Kirsher 			return -EINVAL;
601ec21e2ecSJeff Kirsher 	}
602ec21e2ecSJeff Kirsher 
6035fedcc14SClaudiu Manoil 	grp->priv = priv;
6045fedcc14SClaudiu Manoil 	spin_lock_init(&grp->grplock);
605ec21e2ecSJeff Kirsher 	if (priv->mode == MQ_MG_MODE) {
606bc4598bcSJan Ceuleers 		queue_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL);
6075fedcc14SClaudiu Manoil 		grp->rx_bit_map = queue_mask ?
608bc4598bcSJan Ceuleers 			*queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
609bc4598bcSJan Ceuleers 		queue_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL);
6105fedcc14SClaudiu Manoil 		grp->tx_bit_map = queue_mask ?
611bc4598bcSJan Ceuleers 			*queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
612ec21e2ecSJeff Kirsher 	} else {
6135fedcc14SClaudiu Manoil 		grp->rx_bit_map = 0xFF;
6145fedcc14SClaudiu Manoil 		grp->tx_bit_map = 0xFF;
615ec21e2ecSJeff Kirsher 	}
61620862788SClaudiu Manoil 
61720862788SClaudiu Manoil 	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
61820862788SClaudiu Manoil 	 * right to left, so we need to revert the 8 bits to get the q index
61920862788SClaudiu Manoil 	 */
62020862788SClaudiu Manoil 	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
62120862788SClaudiu Manoil 	grp->tx_bit_map = bitrev8(grp->tx_bit_map);
62220862788SClaudiu Manoil 
62320862788SClaudiu Manoil 	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
62420862788SClaudiu Manoil 	 * also assign queues to groups
62520862788SClaudiu Manoil 	 */
62620862788SClaudiu Manoil 	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
62720862788SClaudiu Manoil 		grp->num_rx_queues++;
62820862788SClaudiu Manoil 		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
62920862788SClaudiu Manoil 		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
63020862788SClaudiu Manoil 		priv->rx_queue[i]->grp = grp;
63120862788SClaudiu Manoil 	}
63220862788SClaudiu Manoil 
63320862788SClaudiu Manoil 	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
63420862788SClaudiu Manoil 		grp->num_tx_queues++;
63520862788SClaudiu Manoil 		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
63620862788SClaudiu Manoil 		priv->tqueue |= (TQUEUE_EN0 >> i);
63720862788SClaudiu Manoil 		priv->tx_queue[i]->grp = grp;
63820862788SClaudiu Manoil 	}
63920862788SClaudiu Manoil 
640ec21e2ecSJeff Kirsher 	priv->num_grps++;
641ec21e2ecSJeff Kirsher 
642ec21e2ecSJeff Kirsher 	return 0;
643ec21e2ecSJeff Kirsher }
644ec21e2ecSJeff Kirsher 
645ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
646ec21e2ecSJeff Kirsher {
647ec21e2ecSJeff Kirsher 	const char *model;
648ec21e2ecSJeff Kirsher 	const char *ctype;
649ec21e2ecSJeff Kirsher 	const void *mac_addr;
650ec21e2ecSJeff Kirsher 	int err = 0, i;
651ec21e2ecSJeff Kirsher 	struct net_device *dev = NULL;
652ec21e2ecSJeff Kirsher 	struct gfar_private *priv = NULL;
653ec21e2ecSJeff Kirsher 	struct device_node *np = ofdev->dev.of_node;
654ec21e2ecSJeff Kirsher 	struct device_node *child = NULL;
655ec21e2ecSJeff Kirsher 	const u32 *stash;
656ec21e2ecSJeff Kirsher 	const u32 *stash_len;
657ec21e2ecSJeff Kirsher 	const u32 *stash_idx;
658ec21e2ecSJeff Kirsher 	unsigned int num_tx_qs, num_rx_qs;
659ec21e2ecSJeff Kirsher 	u32 *tx_queues, *rx_queues;
660ec21e2ecSJeff Kirsher 
661ec21e2ecSJeff Kirsher 	if (!np || !of_device_is_available(np))
662ec21e2ecSJeff Kirsher 		return -ENODEV;
663ec21e2ecSJeff Kirsher 
664ec21e2ecSJeff Kirsher 	/* parse the num of tx and rx queues */
665ec21e2ecSJeff Kirsher 	tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
666ec21e2ecSJeff Kirsher 	num_tx_qs = tx_queues ? *tx_queues : 1;
667ec21e2ecSJeff Kirsher 
668ec21e2ecSJeff Kirsher 	if (num_tx_qs > MAX_TX_QS) {
669ec21e2ecSJeff Kirsher 		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
670ec21e2ecSJeff Kirsher 		       num_tx_qs, MAX_TX_QS);
671ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
672ec21e2ecSJeff Kirsher 		return -EINVAL;
673ec21e2ecSJeff Kirsher 	}
674ec21e2ecSJeff Kirsher 
675ec21e2ecSJeff Kirsher 	rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
676ec21e2ecSJeff Kirsher 	num_rx_qs = rx_queues ? *rx_queues : 1;
677ec21e2ecSJeff Kirsher 
678ec21e2ecSJeff Kirsher 	if (num_rx_qs > MAX_RX_QS) {
679ec21e2ecSJeff Kirsher 		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
680ec21e2ecSJeff Kirsher 		       num_rx_qs, MAX_RX_QS);
681ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
682ec21e2ecSJeff Kirsher 		return -EINVAL;
683ec21e2ecSJeff Kirsher 	}
684ec21e2ecSJeff Kirsher 
685ec21e2ecSJeff Kirsher 	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
686ec21e2ecSJeff Kirsher 	dev = *pdev;
687ec21e2ecSJeff Kirsher 	if (NULL == dev)
688ec21e2ecSJeff Kirsher 		return -ENOMEM;
689ec21e2ecSJeff Kirsher 
690ec21e2ecSJeff Kirsher 	priv = netdev_priv(dev);
691ec21e2ecSJeff Kirsher 	priv->ndev = dev;
692ec21e2ecSJeff Kirsher 
693ec21e2ecSJeff Kirsher 	priv->num_tx_queues = num_tx_qs;
694ec21e2ecSJeff Kirsher 	netif_set_real_num_rx_queues(dev, num_rx_qs);
695ec21e2ecSJeff Kirsher 	priv->num_rx_queues = num_rx_qs;
69620862788SClaudiu Manoil 
69720862788SClaudiu Manoil 	err = gfar_alloc_tx_queues(priv);
69820862788SClaudiu Manoil 	if (err)
69920862788SClaudiu Manoil 		goto tx_alloc_failed;
70020862788SClaudiu Manoil 
70120862788SClaudiu Manoil 	err = gfar_alloc_rx_queues(priv);
70220862788SClaudiu Manoil 	if (err)
70320862788SClaudiu Manoil 		goto rx_alloc_failed;
704ec21e2ecSJeff Kirsher 
705ec21e2ecSJeff Kirsher 	/* Init Rx queue filer rule set linked list */
706ec21e2ecSJeff Kirsher 	INIT_LIST_HEAD(&priv->rx_list.list);
707ec21e2ecSJeff Kirsher 	priv->rx_list.count = 0;
708ec21e2ecSJeff Kirsher 	mutex_init(&priv->rx_queue_access);
709ec21e2ecSJeff Kirsher 
710ec21e2ecSJeff Kirsher 	model = of_get_property(np, "model", NULL);
711ec21e2ecSJeff Kirsher 
712ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
713ec21e2ecSJeff Kirsher 		priv->gfargrp[i].regs = NULL;
714ec21e2ecSJeff Kirsher 
715ec21e2ecSJeff Kirsher 	/* Parse and initialize group specific information */
716ec21e2ecSJeff Kirsher 	if (of_device_is_compatible(np, "fsl,etsec2")) {
717ec21e2ecSJeff Kirsher 		priv->mode = MQ_MG_MODE;
718ec21e2ecSJeff Kirsher 		for_each_child_of_node(np, child) {
719ec21e2ecSJeff Kirsher 			err = gfar_parse_group(child, priv, model);
720ec21e2ecSJeff Kirsher 			if (err)
721ec21e2ecSJeff Kirsher 				goto err_grp_init;
722ec21e2ecSJeff Kirsher 		}
723ec21e2ecSJeff Kirsher 	} else {
724ec21e2ecSJeff Kirsher 		priv->mode = SQ_SG_MODE;
725ec21e2ecSJeff Kirsher 		err = gfar_parse_group(np, priv, model);
726ec21e2ecSJeff Kirsher 		if (err)
727ec21e2ecSJeff Kirsher 			goto err_grp_init;
728ec21e2ecSJeff Kirsher 	}
729ec21e2ecSJeff Kirsher 
730ec21e2ecSJeff Kirsher 	stash = of_get_property(np, "bd-stash", NULL);
731ec21e2ecSJeff Kirsher 
732ec21e2ecSJeff Kirsher 	if (stash) {
733ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
734ec21e2ecSJeff Kirsher 		priv->bd_stash_en = 1;
735ec21e2ecSJeff Kirsher 	}
736ec21e2ecSJeff Kirsher 
737ec21e2ecSJeff Kirsher 	stash_len = of_get_property(np, "rx-stash-len", NULL);
738ec21e2ecSJeff Kirsher 
739ec21e2ecSJeff Kirsher 	if (stash_len)
740ec21e2ecSJeff Kirsher 		priv->rx_stash_size = *stash_len;
741ec21e2ecSJeff Kirsher 
742ec21e2ecSJeff Kirsher 	stash_idx = of_get_property(np, "rx-stash-idx", NULL);
743ec21e2ecSJeff Kirsher 
744ec21e2ecSJeff Kirsher 	if (stash_idx)
745ec21e2ecSJeff Kirsher 		priv->rx_stash_index = *stash_idx;
746ec21e2ecSJeff Kirsher 
747ec21e2ecSJeff Kirsher 	if (stash_len || stash_idx)
748ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
749ec21e2ecSJeff Kirsher 
750ec21e2ecSJeff Kirsher 	mac_addr = of_get_mac_address(np);
751bc4598bcSJan Ceuleers 
752ec21e2ecSJeff Kirsher 	if (mac_addr)
7536a3c910cSJoe Perches 		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
754ec21e2ecSJeff Kirsher 
755ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "TSEC"))
75634018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
757ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
758ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
759ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;
760bc4598bcSJan Ceuleers 
761ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "eTSEC"))
76234018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
763ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
764ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
765ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
766ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_CSUM |
767ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_VLAN |
768ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
769ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
770ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_TIMER;
771ec21e2ecSJeff Kirsher 
772ec21e2ecSJeff Kirsher 	ctype = of_get_property(np, "phy-connection-type", NULL);
773ec21e2ecSJeff Kirsher 
774ec21e2ecSJeff Kirsher 	/* We only care about rgmii-id.  The rest are autodetected */
775ec21e2ecSJeff Kirsher 	if (ctype && !strcmp(ctype, "rgmii-id"))
776ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
777ec21e2ecSJeff Kirsher 	else
778ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_MII;
779ec21e2ecSJeff Kirsher 
780ec21e2ecSJeff Kirsher 	if (of_get_property(np, "fsl,magic-packet", NULL))
781ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
782ec21e2ecSJeff Kirsher 
783ec21e2ecSJeff Kirsher 	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
784ec21e2ecSJeff Kirsher 
785ec21e2ecSJeff Kirsher 	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
786ec21e2ecSJeff Kirsher 	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
787ec21e2ecSJeff Kirsher 
788ec21e2ecSJeff Kirsher 	return 0;
789ec21e2ecSJeff Kirsher 
790ec21e2ecSJeff Kirsher err_grp_init:
791ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
79220862788SClaudiu Manoil rx_alloc_failed:
79320862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
79420862788SClaudiu Manoil tx_alloc_failed:
79520862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
796ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
797ec21e2ecSJeff Kirsher 	return err;
798ec21e2ecSJeff Kirsher }
799ec21e2ecSJeff Kirsher 
800ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
801ec21e2ecSJeff Kirsher {
802ec21e2ecSJeff Kirsher 	struct hwtstamp_config config;
803ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(netdev);
804ec21e2ecSJeff Kirsher 
805ec21e2ecSJeff Kirsher 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
806ec21e2ecSJeff Kirsher 		return -EFAULT;
807ec21e2ecSJeff Kirsher 
808ec21e2ecSJeff Kirsher 	/* reserved for future extensions */
809ec21e2ecSJeff Kirsher 	if (config.flags)
810ec21e2ecSJeff Kirsher 		return -EINVAL;
811ec21e2ecSJeff Kirsher 
812ec21e2ecSJeff Kirsher 	switch (config.tx_type) {
813ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_OFF:
814ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 0;
815ec21e2ecSJeff Kirsher 		break;
816ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_ON:
817ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
818ec21e2ecSJeff Kirsher 			return -ERANGE;
819ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 1;
820ec21e2ecSJeff Kirsher 		break;
821ec21e2ecSJeff Kirsher 	default:
822ec21e2ecSJeff Kirsher 		return -ERANGE;
823ec21e2ecSJeff Kirsher 	}
824ec21e2ecSJeff Kirsher 
825ec21e2ecSJeff Kirsher 	switch (config.rx_filter) {
826ec21e2ecSJeff Kirsher 	case HWTSTAMP_FILTER_NONE:
827ec21e2ecSJeff Kirsher 		if (priv->hwts_rx_en) {
828ec21e2ecSJeff Kirsher 			stop_gfar(netdev);
829ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 0;
830ec21e2ecSJeff Kirsher 			startup_gfar(netdev);
831ec21e2ecSJeff Kirsher 		}
832ec21e2ecSJeff Kirsher 		break;
833ec21e2ecSJeff Kirsher 	default:
834ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
835ec21e2ecSJeff Kirsher 			return -ERANGE;
836ec21e2ecSJeff Kirsher 		if (!priv->hwts_rx_en) {
837ec21e2ecSJeff Kirsher 			stop_gfar(netdev);
838ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 1;
839ec21e2ecSJeff Kirsher 			startup_gfar(netdev);
840ec21e2ecSJeff Kirsher 		}
841ec21e2ecSJeff Kirsher 		config.rx_filter = HWTSTAMP_FILTER_ALL;
842ec21e2ecSJeff Kirsher 		break;
843ec21e2ecSJeff Kirsher 	}
844ec21e2ecSJeff Kirsher 
845ec21e2ecSJeff Kirsher 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
846ec21e2ecSJeff Kirsher 		-EFAULT : 0;
847ec21e2ecSJeff Kirsher }
848ec21e2ecSJeff Kirsher 
849ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
850ca0c88c2SBen Hutchings {
851ca0c88c2SBen Hutchings 	struct hwtstamp_config config;
852ca0c88c2SBen Hutchings 	struct gfar_private *priv = netdev_priv(netdev);
853ca0c88c2SBen Hutchings 
854ca0c88c2SBen Hutchings 	config.flags = 0;
855ca0c88c2SBen Hutchings 	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
856ca0c88c2SBen Hutchings 	config.rx_filter = (priv->hwts_rx_en ?
857ca0c88c2SBen Hutchings 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
858ca0c88c2SBen Hutchings 
859ca0c88c2SBen Hutchings 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
860ca0c88c2SBen Hutchings 		-EFAULT : 0;
861ca0c88c2SBen Hutchings }
862ca0c88c2SBen Hutchings 
863ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
864ec21e2ecSJeff Kirsher {
865ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
866ec21e2ecSJeff Kirsher 
867ec21e2ecSJeff Kirsher 	if (!netif_running(dev))
868ec21e2ecSJeff Kirsher 		return -EINVAL;
869ec21e2ecSJeff Kirsher 
870ec21e2ecSJeff Kirsher 	if (cmd == SIOCSHWTSTAMP)
871ca0c88c2SBen Hutchings 		return gfar_hwtstamp_set(dev, rq);
872ca0c88c2SBen Hutchings 	if (cmd == SIOCGHWTSTAMP)
873ca0c88c2SBen Hutchings 		return gfar_hwtstamp_get(dev, rq);
874ec21e2ecSJeff Kirsher 
875ec21e2ecSJeff Kirsher 	if (!priv->phydev)
876ec21e2ecSJeff Kirsher 		return -ENODEV;
877ec21e2ecSJeff Kirsher 
878ec21e2ecSJeff Kirsher 	return phy_mii_ioctl(priv->phydev, rq, cmd);
879ec21e2ecSJeff Kirsher }
880ec21e2ecSJeff Kirsher 
881ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
882ec21e2ecSJeff Kirsher 				   u32 class)
883ec21e2ecSJeff Kirsher {
884ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
885ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
886ec21e2ecSJeff Kirsher 
887ec21e2ecSJeff Kirsher 	rqfar--;
888ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
889ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
890ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
891ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
892ec21e2ecSJeff Kirsher 
893ec21e2ecSJeff Kirsher 	rqfar--;
894ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
895ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
896ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
897ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
898ec21e2ecSJeff Kirsher 
899ec21e2ecSJeff Kirsher 	rqfar--;
900ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
901ec21e2ecSJeff Kirsher 	rqfpr = class;
902ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
903ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
904ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
905ec21e2ecSJeff Kirsher 
906ec21e2ecSJeff Kirsher 	rqfar--;
907ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
908ec21e2ecSJeff Kirsher 	rqfpr = class;
909ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
910ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
911ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
912ec21e2ecSJeff Kirsher 
913ec21e2ecSJeff Kirsher 	return rqfar;
914ec21e2ecSJeff Kirsher }
915ec21e2ecSJeff Kirsher 
916ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv)
917ec21e2ecSJeff Kirsher {
918ec21e2ecSJeff Kirsher 	int i = 0x0;
919ec21e2ecSJeff Kirsher 	u32 rqfar = MAX_FILER_IDX;
920ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
921ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
922ec21e2ecSJeff Kirsher 
923ec21e2ecSJeff Kirsher 	/* Default rule */
924ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_MATCH;
925ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
926ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
927ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
928ec21e2ecSJeff Kirsher 
929ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
930ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
931ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
932ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
933ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
934ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
935ec21e2ecSJeff Kirsher 
936ec21e2ecSJeff Kirsher 	/* cur_filer_idx indicated the first non-masked rule */
937ec21e2ecSJeff Kirsher 	priv->cur_filer_idx = rqfar;
938ec21e2ecSJeff Kirsher 
939ec21e2ecSJeff Kirsher 	/* Rest are masked rules */
940ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
941ec21e2ecSJeff Kirsher 	for (i = 0; i < rqfar; i++) {
942ec21e2ecSJeff Kirsher 		priv->ftp_rqfcr[i] = rqfcr;
943ec21e2ecSJeff Kirsher 		priv->ftp_rqfpr[i] = rqfpr;
944ec21e2ecSJeff Kirsher 		gfar_write_filer(priv, i, rqfcr, rqfpr);
945ec21e2ecSJeff Kirsher 	}
946ec21e2ecSJeff Kirsher }
947ec21e2ecSJeff Kirsher 
9482969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv)
949ec21e2ecSJeff Kirsher {
950ec21e2ecSJeff Kirsher 	unsigned int pvr = mfspr(SPRN_PVR);
951ec21e2ecSJeff Kirsher 	unsigned int svr = mfspr(SPRN_SVR);
952ec21e2ecSJeff Kirsher 	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
953ec21e2ecSJeff Kirsher 	unsigned int rev = svr & 0xffff;
954ec21e2ecSJeff Kirsher 
955ec21e2ecSJeff Kirsher 	/* MPC8313 Rev 2.0 and higher; All MPC837x */
956ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
957ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
958ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_74;
959ec21e2ecSJeff Kirsher 
960ec21e2ecSJeff Kirsher 	/* MPC8313 and MPC837x all rev */
961ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0) ||
962ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
963ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_76;
964ec21e2ecSJeff Kirsher 
9652969b1f7SClaudiu Manoil 	/* MPC8313 Rev < 2.0 */
9662969b1f7SClaudiu Manoil 	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
967ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_12;
9682969b1f7SClaudiu Manoil }
9692969b1f7SClaudiu Manoil 
9702969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv)
9712969b1f7SClaudiu Manoil {
9722969b1f7SClaudiu Manoil 	unsigned int svr = mfspr(SPRN_SVR);
9732969b1f7SClaudiu Manoil 
9742969b1f7SClaudiu Manoil 	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
9752969b1f7SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_12;
97653fad773SClaudiu Manoil 	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
97753fad773SClaudiu Manoil 	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
97853fad773SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
9792969b1f7SClaudiu Manoil }
9802969b1f7SClaudiu Manoil 
9812969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv)
9822969b1f7SClaudiu Manoil {
9832969b1f7SClaudiu Manoil 	struct device *dev = &priv->ofdev->dev;
9842969b1f7SClaudiu Manoil 
9852969b1f7SClaudiu Manoil 	/* no plans to fix */
9862969b1f7SClaudiu Manoil 	priv->errata |= GFAR_ERRATA_A002;
9872969b1f7SClaudiu Manoil 
9882969b1f7SClaudiu Manoil 	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
9892969b1f7SClaudiu Manoil 		__gfar_detect_errata_85xx(priv);
9902969b1f7SClaudiu Manoil 	else /* non-mpc85xx parts, i.e. e300 core based */
9912969b1f7SClaudiu Manoil 		__gfar_detect_errata_83xx(priv);
992ec21e2ecSJeff Kirsher 
993ec21e2ecSJeff Kirsher 	if (priv->errata)
994ec21e2ecSJeff Kirsher 		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
995ec21e2ecSJeff Kirsher 			 priv->errata);
996ec21e2ecSJeff Kirsher }
997ec21e2ecSJeff Kirsher 
99820862788SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv)
999ec21e2ecSJeff Kirsher {
100020862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
100134018fd4SClaudiu Manoil 	u32 tempval, attrs;
1002ec21e2ecSJeff Kirsher 
1003ec21e2ecSJeff Kirsher 	/* Reset MAC layer */
1004ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1005ec21e2ecSJeff Kirsher 
1006ec21e2ecSJeff Kirsher 	/* We need to delay at least 3 TX clocks */
1007ec21e2ecSJeff Kirsher 	udelay(2);
1008ec21e2ecSJeff Kirsher 
100923402bddSClaudiu Manoil 	/* the soft reset bit is not self-resetting, so we need to
101023402bddSClaudiu Manoil 	 * clear it before resuming normal operation
101123402bddSClaudiu Manoil 	 */
101220862788SClaudiu Manoil 	gfar_write(&regs->maccfg1, 0);
1013ec21e2ecSJeff Kirsher 
1014ec21e2ecSJeff Kirsher 	/* Initialize MACCFG2. */
1015ec21e2ecSJeff Kirsher 	tempval = MACCFG2_INIT_SETTINGS;
1016ec21e2ecSJeff Kirsher 	if (gfar_has_errata(priv, GFAR_ERRATA_74))
1017ec21e2ecSJeff Kirsher 		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1018ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1019ec21e2ecSJeff Kirsher 
1020ec21e2ecSJeff Kirsher 	/* Initialize ECNTRL */
1021ec21e2ecSJeff Kirsher 	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1022ec21e2ecSJeff Kirsher 
102334018fd4SClaudiu Manoil 	/* Set the extraction length and index */
102434018fd4SClaudiu Manoil 	attrs = ATTRELI_EL(priv->rx_stash_size) |
102534018fd4SClaudiu Manoil 		ATTRELI_EI(priv->rx_stash_index);
102634018fd4SClaudiu Manoil 
102734018fd4SClaudiu Manoil 	gfar_write(&regs->attreli, attrs);
102834018fd4SClaudiu Manoil 
102934018fd4SClaudiu Manoil 	/* Start with defaults, and add stashing
103034018fd4SClaudiu Manoil 	 * depending on driver parameters
103134018fd4SClaudiu Manoil 	 */
103234018fd4SClaudiu Manoil 	attrs = ATTR_INIT_SETTINGS;
103334018fd4SClaudiu Manoil 
103434018fd4SClaudiu Manoil 	if (priv->bd_stash_en)
103534018fd4SClaudiu Manoil 		attrs |= ATTR_BDSTASH;
103634018fd4SClaudiu Manoil 
103734018fd4SClaudiu Manoil 	if (priv->rx_stash_size != 0)
103834018fd4SClaudiu Manoil 		attrs |= ATTR_BUFSTASH;
103934018fd4SClaudiu Manoil 
104034018fd4SClaudiu Manoil 	gfar_write(&regs->attr, attrs);
104134018fd4SClaudiu Manoil 
104234018fd4SClaudiu Manoil 	/* FIFO configs */
104334018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
104434018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
104534018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
104634018fd4SClaudiu Manoil 
104720862788SClaudiu Manoil 	/* Program the interrupt steering regs, only for MG devices */
104820862788SClaudiu Manoil 	if (priv->num_grps > 1)
104920862788SClaudiu Manoil 		gfar_write_isrg(priv);
1050ec21e2ecSJeff Kirsher 
105120862788SClaudiu Manoil 	/* Enable all Rx/Tx queues after MAC reset */
105220862788SClaudiu Manoil 	gfar_write(&regs->rqueue, priv->rqueue);
105320862788SClaudiu Manoil 	gfar_write(&regs->tqueue, priv->tqueue);
1054ec21e2ecSJeff Kirsher }
1055ec21e2ecSJeff Kirsher 
105620862788SClaudiu Manoil static void __init gfar_init_addr_hash_table(struct gfar_private *priv)
105720862788SClaudiu Manoil {
105820862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1059ec21e2ecSJeff Kirsher 
1060ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
1061ec21e2ecSJeff Kirsher 		priv->extended_hash = 1;
1062ec21e2ecSJeff Kirsher 		priv->hash_width = 9;
1063ec21e2ecSJeff Kirsher 
1064ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->igaddr0;
1065ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->igaddr1;
1066ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->igaddr2;
1067ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->igaddr3;
1068ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->igaddr4;
1069ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->igaddr5;
1070ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->igaddr6;
1071ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->igaddr7;
1072ec21e2ecSJeff Kirsher 		priv->hash_regs[8] = &regs->gaddr0;
1073ec21e2ecSJeff Kirsher 		priv->hash_regs[9] = &regs->gaddr1;
1074ec21e2ecSJeff Kirsher 		priv->hash_regs[10] = &regs->gaddr2;
1075ec21e2ecSJeff Kirsher 		priv->hash_regs[11] = &regs->gaddr3;
1076ec21e2ecSJeff Kirsher 		priv->hash_regs[12] = &regs->gaddr4;
1077ec21e2ecSJeff Kirsher 		priv->hash_regs[13] = &regs->gaddr5;
1078ec21e2ecSJeff Kirsher 		priv->hash_regs[14] = &regs->gaddr6;
1079ec21e2ecSJeff Kirsher 		priv->hash_regs[15] = &regs->gaddr7;
1080ec21e2ecSJeff Kirsher 
1081ec21e2ecSJeff Kirsher 	} else {
1082ec21e2ecSJeff Kirsher 		priv->extended_hash = 0;
1083ec21e2ecSJeff Kirsher 		priv->hash_width = 8;
1084ec21e2ecSJeff Kirsher 
1085ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->gaddr0;
1086ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->gaddr1;
1087ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->gaddr2;
1088ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->gaddr3;
1089ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->gaddr4;
1090ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->gaddr5;
1091ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->gaddr6;
1092ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->gaddr7;
1093ec21e2ecSJeff Kirsher 	}
109420862788SClaudiu Manoil }
109520862788SClaudiu Manoil 
109620862788SClaudiu Manoil /* Set up the ethernet device structure, private data,
109720862788SClaudiu Manoil  * and anything else we need before we start
109820862788SClaudiu Manoil  */
109920862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev)
110020862788SClaudiu Manoil {
110120862788SClaudiu Manoil 	struct net_device *dev = NULL;
110220862788SClaudiu Manoil 	struct gfar_private *priv = NULL;
110320862788SClaudiu Manoil 	int err = 0, i;
110420862788SClaudiu Manoil 
110520862788SClaudiu Manoil 	err = gfar_of_init(ofdev, &dev);
110620862788SClaudiu Manoil 
110720862788SClaudiu Manoil 	if (err)
110820862788SClaudiu Manoil 		return err;
110920862788SClaudiu Manoil 
111020862788SClaudiu Manoil 	priv = netdev_priv(dev);
111120862788SClaudiu Manoil 	priv->ndev = dev;
111220862788SClaudiu Manoil 	priv->ofdev = ofdev;
111320862788SClaudiu Manoil 	priv->dev = &ofdev->dev;
111420862788SClaudiu Manoil 	SET_NETDEV_DEV(dev, &ofdev->dev);
111520862788SClaudiu Manoil 
111620862788SClaudiu Manoil 	spin_lock_init(&priv->bflock);
111720862788SClaudiu Manoil 	INIT_WORK(&priv->reset_task, gfar_reset_task);
111820862788SClaudiu Manoil 
111920862788SClaudiu Manoil 	platform_set_drvdata(ofdev, priv);
112020862788SClaudiu Manoil 
112120862788SClaudiu Manoil 	gfar_detect_errata(priv);
112220862788SClaudiu Manoil 
112320862788SClaudiu Manoil 	/* Stop the DMA engine now, in case it was running before
112420862788SClaudiu Manoil 	 * (The firmware could have used it, and left it running).
112520862788SClaudiu Manoil 	 */
112620862788SClaudiu Manoil 	gfar_halt(dev);
112720862788SClaudiu Manoil 
112820862788SClaudiu Manoil 	gfar_hw_init(priv);
112920862788SClaudiu Manoil 
113020862788SClaudiu Manoil 	/* Set the dev->base_addr to the gfar reg region */
113120862788SClaudiu Manoil 	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
113220862788SClaudiu Manoil 
113320862788SClaudiu Manoil 	/* Fill in the dev structure */
113420862788SClaudiu Manoil 	dev->watchdog_timeo = TX_TIMEOUT;
113520862788SClaudiu Manoil 	dev->mtu = 1500;
113620862788SClaudiu Manoil 	dev->netdev_ops = &gfar_netdev_ops;
113720862788SClaudiu Manoil 	dev->ethtool_ops = &gfar_ethtool_ops;
113820862788SClaudiu Manoil 
113920862788SClaudiu Manoil 	/* Register for napi ...We are registering NAPI for each grp */
114020862788SClaudiu Manoil 	if (priv->mode == SQ_SG_MODE)
114120862788SClaudiu Manoil 		netif_napi_add(dev, &priv->gfargrp[0].napi, gfar_poll_sq,
114220862788SClaudiu Manoil 			       GFAR_DEV_WEIGHT);
114320862788SClaudiu Manoil 	else
114420862788SClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
114520862788SClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi, gfar_poll,
114620862788SClaudiu Manoil 				       GFAR_DEV_WEIGHT);
114720862788SClaudiu Manoil 
114820862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
114920862788SClaudiu Manoil 		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
115020862788SClaudiu Manoil 				   NETIF_F_RXCSUM;
115120862788SClaudiu Manoil 		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
115220862788SClaudiu Manoil 				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
115320862788SClaudiu Manoil 	}
115420862788SClaudiu Manoil 
115520862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
115620862788SClaudiu Manoil 		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
115720862788SClaudiu Manoil 				    NETIF_F_HW_VLAN_CTAG_RX;
115820862788SClaudiu Manoil 		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
115920862788SClaudiu Manoil 	}
116020862788SClaudiu Manoil 
116120862788SClaudiu Manoil 	gfar_init_addr_hash_table(priv);
1162ec21e2ecSJeff Kirsher 
1163*532c37bcSClaudiu Manoil 	/* Insert receive time stamps into padding alignment bytes */
1164*532c37bcSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1165*532c37bcSClaudiu Manoil 		priv->padding = 8;
1166ec21e2ecSJeff Kirsher 
1167ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_IP_CSUM ||
1168ec21e2ecSJeff Kirsher 	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1169bee9e58cSWu Jiajun-B06378 		dev->needed_headroom = GMAC_FCB_LEN;
1170ec21e2ecSJeff Kirsher 
1171ec21e2ecSJeff Kirsher 	priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1172ec21e2ecSJeff Kirsher 
1173ec21e2ecSJeff Kirsher 	/* Initializing some of the rx/tx queue level parameters */
1174ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1175ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1176ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1177ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1178ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txic = DEFAULT_TXIC;
1179ec21e2ecSJeff Kirsher 	}
1180ec21e2ecSJeff Kirsher 
1181ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1182ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1183ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1184ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1185ec21e2ecSJeff Kirsher 	}
1186ec21e2ecSJeff Kirsher 
1187ec21e2ecSJeff Kirsher 	/* always enable rx filer */
1188ec21e2ecSJeff Kirsher 	priv->rx_filer_enable = 1;
1189ec21e2ecSJeff Kirsher 	/* Enable most messages by default */
1190ec21e2ecSJeff Kirsher 	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1191b98b8babSClaudiu Manoil 	/* use pritority h/w tx queue scheduling for single queue devices */
1192b98b8babSClaudiu Manoil 	if (priv->num_tx_queues == 1)
1193b98b8babSClaudiu Manoil 		priv->prio_sched_en = 1;
1194ec21e2ecSJeff Kirsher 
1195ec21e2ecSJeff Kirsher 	/* Carrier starts down, phylib will bring it up */
1196ec21e2ecSJeff Kirsher 	netif_carrier_off(dev);
1197ec21e2ecSJeff Kirsher 
1198ec21e2ecSJeff Kirsher 	err = register_netdev(dev);
1199ec21e2ecSJeff Kirsher 
1200ec21e2ecSJeff Kirsher 	if (err) {
1201ec21e2ecSJeff Kirsher 		pr_err("%s: Cannot register net device, aborting\n", dev->name);
1202ec21e2ecSJeff Kirsher 		goto register_fail;
1203ec21e2ecSJeff Kirsher 	}
1204ec21e2ecSJeff Kirsher 
1205ec21e2ecSJeff Kirsher 	device_init_wakeup(&dev->dev,
1206bc4598bcSJan Ceuleers 			   priv->device_flags &
1207bc4598bcSJan Ceuleers 			   FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1208ec21e2ecSJeff Kirsher 
1209ec21e2ecSJeff Kirsher 	/* fill out IRQ number and name fields */
1210ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1211ee873fdaSClaudiu Manoil 		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1212ec21e2ecSJeff Kirsher 		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1213ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
12140015e551SJoe Perches 				dev->name, "_g", '0' + i, "_tx");
1215ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
12160015e551SJoe Perches 				dev->name, "_g", '0' + i, "_rx");
1217ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
12180015e551SJoe Perches 				dev->name, "_g", '0' + i, "_er");
1219ec21e2ecSJeff Kirsher 		} else
1220ee873fdaSClaudiu Manoil 			strcpy(gfar_irq(grp, TX)->name, dev->name);
1221ec21e2ecSJeff Kirsher 	}
1222ec21e2ecSJeff Kirsher 
1223ec21e2ecSJeff Kirsher 	/* Initialize the filer table */
1224ec21e2ecSJeff Kirsher 	gfar_init_filer_table(priv);
1225ec21e2ecSJeff Kirsher 
1226ec21e2ecSJeff Kirsher 	/* Print out the device info */
1227ec21e2ecSJeff Kirsher 	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
1228ec21e2ecSJeff Kirsher 
12290977f817SJan Ceuleers 	/* Even more device info helps when determining which kernel
12300977f817SJan Ceuleers 	 * provided which set of benchmarks.
12310977f817SJan Ceuleers 	 */
1232ec21e2ecSJeff Kirsher 	netdev_info(dev, "Running with NAPI enabled\n");
1233ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
1234ec21e2ecSJeff Kirsher 		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1235ec21e2ecSJeff Kirsher 			    i, priv->rx_queue[i]->rx_ring_size);
1236ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
1237ec21e2ecSJeff Kirsher 		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1238ec21e2ecSJeff Kirsher 			    i, priv->tx_queue[i]->tx_ring_size);
1239ec21e2ecSJeff Kirsher 
1240ec21e2ecSJeff Kirsher 	return 0;
1241ec21e2ecSJeff Kirsher 
1242ec21e2ecSJeff Kirsher register_fail:
1243ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
124420862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
124520862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1246ec21e2ecSJeff Kirsher 	if (priv->phy_node)
1247ec21e2ecSJeff Kirsher 		of_node_put(priv->phy_node);
1248ec21e2ecSJeff Kirsher 	if (priv->tbi_node)
1249ec21e2ecSJeff Kirsher 		of_node_put(priv->tbi_node);
1250ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1251ec21e2ecSJeff Kirsher 	return err;
1252ec21e2ecSJeff Kirsher }
1253ec21e2ecSJeff Kirsher 
1254ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev)
1255ec21e2ecSJeff Kirsher {
12568513fbd8SJingoo Han 	struct gfar_private *priv = platform_get_drvdata(ofdev);
1257ec21e2ecSJeff Kirsher 
1258ec21e2ecSJeff Kirsher 	if (priv->phy_node)
1259ec21e2ecSJeff Kirsher 		of_node_put(priv->phy_node);
1260ec21e2ecSJeff Kirsher 	if (priv->tbi_node)
1261ec21e2ecSJeff Kirsher 		of_node_put(priv->tbi_node);
1262ec21e2ecSJeff Kirsher 
1263ec21e2ecSJeff Kirsher 	unregister_netdev(priv->ndev);
1264ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
126520862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
126620862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1267ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1268ec21e2ecSJeff Kirsher 
1269ec21e2ecSJeff Kirsher 	return 0;
1270ec21e2ecSJeff Kirsher }
1271ec21e2ecSJeff Kirsher 
1272ec21e2ecSJeff Kirsher #ifdef CONFIG_PM
1273ec21e2ecSJeff Kirsher 
1274ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev)
1275ec21e2ecSJeff Kirsher {
1276ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1277ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1278ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1279ec21e2ecSJeff Kirsher 	unsigned long flags;
1280ec21e2ecSJeff Kirsher 	u32 tempval;
1281ec21e2ecSJeff Kirsher 
1282ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1283bc4598bcSJan Ceuleers 			   (priv->device_flags &
1284bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1285ec21e2ecSJeff Kirsher 
1286ec21e2ecSJeff Kirsher 	netif_device_detach(ndev);
1287ec21e2ecSJeff Kirsher 
1288ec21e2ecSJeff Kirsher 	if (netif_running(ndev)) {
1289ec21e2ecSJeff Kirsher 
1290ec21e2ecSJeff Kirsher 		local_irq_save(flags);
1291ec21e2ecSJeff Kirsher 		lock_tx_qs(priv);
1292ec21e2ecSJeff Kirsher 		lock_rx_qs(priv);
1293ec21e2ecSJeff Kirsher 
1294ec21e2ecSJeff Kirsher 		gfar_halt_nodisable(ndev);
1295ec21e2ecSJeff Kirsher 
1296ec21e2ecSJeff Kirsher 		/* Disable Tx, and Rx if wake-on-LAN is disabled. */
1297ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->maccfg1);
1298ec21e2ecSJeff Kirsher 
1299ec21e2ecSJeff Kirsher 		tempval &= ~MACCFG1_TX_EN;
1300ec21e2ecSJeff Kirsher 
1301ec21e2ecSJeff Kirsher 		if (!magic_packet)
1302ec21e2ecSJeff Kirsher 			tempval &= ~MACCFG1_RX_EN;
1303ec21e2ecSJeff Kirsher 
1304ec21e2ecSJeff Kirsher 		gfar_write(&regs->maccfg1, tempval);
1305ec21e2ecSJeff Kirsher 
1306ec21e2ecSJeff Kirsher 		unlock_rx_qs(priv);
1307ec21e2ecSJeff Kirsher 		unlock_tx_qs(priv);
1308ec21e2ecSJeff Kirsher 		local_irq_restore(flags);
1309ec21e2ecSJeff Kirsher 
1310ec21e2ecSJeff Kirsher 		disable_napi(priv);
1311ec21e2ecSJeff Kirsher 
1312ec21e2ecSJeff Kirsher 		if (magic_packet) {
1313ec21e2ecSJeff Kirsher 			/* Enable interrupt on Magic Packet */
1314ec21e2ecSJeff Kirsher 			gfar_write(&regs->imask, IMASK_MAG);
1315ec21e2ecSJeff Kirsher 
1316ec21e2ecSJeff Kirsher 			/* Enable Magic Packet mode */
1317ec21e2ecSJeff Kirsher 			tempval = gfar_read(&regs->maccfg2);
1318ec21e2ecSJeff Kirsher 			tempval |= MACCFG2_MPEN;
1319ec21e2ecSJeff Kirsher 			gfar_write(&regs->maccfg2, tempval);
1320ec21e2ecSJeff Kirsher 		} else {
1321ec21e2ecSJeff Kirsher 			phy_stop(priv->phydev);
1322ec21e2ecSJeff Kirsher 		}
1323ec21e2ecSJeff Kirsher 	}
1324ec21e2ecSJeff Kirsher 
1325ec21e2ecSJeff Kirsher 	return 0;
1326ec21e2ecSJeff Kirsher }
1327ec21e2ecSJeff Kirsher 
1328ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev)
1329ec21e2ecSJeff Kirsher {
1330ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1331ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1332ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1333ec21e2ecSJeff Kirsher 	unsigned long flags;
1334ec21e2ecSJeff Kirsher 	u32 tempval;
1335ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1336bc4598bcSJan Ceuleers 			   (priv->device_flags &
1337bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1338ec21e2ecSJeff Kirsher 
1339ec21e2ecSJeff Kirsher 	if (!netif_running(ndev)) {
1340ec21e2ecSJeff Kirsher 		netif_device_attach(ndev);
1341ec21e2ecSJeff Kirsher 		return 0;
1342ec21e2ecSJeff Kirsher 	}
1343ec21e2ecSJeff Kirsher 
1344ec21e2ecSJeff Kirsher 	if (!magic_packet && priv->phydev)
1345ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1346ec21e2ecSJeff Kirsher 
1347ec21e2ecSJeff Kirsher 	/* Disable Magic Packet mode, in case something
1348ec21e2ecSJeff Kirsher 	 * else woke us up.
1349ec21e2ecSJeff Kirsher 	 */
1350ec21e2ecSJeff Kirsher 	local_irq_save(flags);
1351ec21e2ecSJeff Kirsher 	lock_tx_qs(priv);
1352ec21e2ecSJeff Kirsher 	lock_rx_qs(priv);
1353ec21e2ecSJeff Kirsher 
1354ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg2);
1355ec21e2ecSJeff Kirsher 	tempval &= ~MACCFG2_MPEN;
1356ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1357ec21e2ecSJeff Kirsher 
1358ec21e2ecSJeff Kirsher 	gfar_start(ndev);
1359ec21e2ecSJeff Kirsher 
1360ec21e2ecSJeff Kirsher 	unlock_rx_qs(priv);
1361ec21e2ecSJeff Kirsher 	unlock_tx_qs(priv);
1362ec21e2ecSJeff Kirsher 	local_irq_restore(flags);
1363ec21e2ecSJeff Kirsher 
1364ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1365ec21e2ecSJeff Kirsher 
1366ec21e2ecSJeff Kirsher 	enable_napi(priv);
1367ec21e2ecSJeff Kirsher 
1368ec21e2ecSJeff Kirsher 	return 0;
1369ec21e2ecSJeff Kirsher }
1370ec21e2ecSJeff Kirsher 
1371ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev)
1372ec21e2ecSJeff Kirsher {
1373ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1374ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1375ec21e2ecSJeff Kirsher 
1376103cdd1dSWang Dongsheng 	if (!netif_running(ndev)) {
1377103cdd1dSWang Dongsheng 		netif_device_attach(ndev);
1378103cdd1dSWang Dongsheng 
1379ec21e2ecSJeff Kirsher 		return 0;
1380103cdd1dSWang Dongsheng 	}
1381ec21e2ecSJeff Kirsher 
13821eb8f7a7SClaudiu Manoil 	if (gfar_init_bds(ndev)) {
13831eb8f7a7SClaudiu Manoil 		free_skb_resources(priv);
13841eb8f7a7SClaudiu Manoil 		return -ENOMEM;
13851eb8f7a7SClaudiu Manoil 	}
13861eb8f7a7SClaudiu Manoil 
1387ec21e2ecSJeff Kirsher 	init_registers(ndev);
1388ec21e2ecSJeff Kirsher 	gfar_set_mac_address(ndev);
1389ec21e2ecSJeff Kirsher 	gfar_init_mac(ndev);
1390ec21e2ecSJeff Kirsher 	gfar_start(ndev);
1391ec21e2ecSJeff Kirsher 
1392ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1393ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1394ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1395ec21e2ecSJeff Kirsher 
1396ec21e2ecSJeff Kirsher 	if (priv->phydev)
1397ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1398ec21e2ecSJeff Kirsher 
1399ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1400ec21e2ecSJeff Kirsher 	enable_napi(priv);
1401ec21e2ecSJeff Kirsher 
1402ec21e2ecSJeff Kirsher 	return 0;
1403ec21e2ecSJeff Kirsher }
1404ec21e2ecSJeff Kirsher 
1405ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = {
1406ec21e2ecSJeff Kirsher 	.suspend = gfar_suspend,
1407ec21e2ecSJeff Kirsher 	.resume = gfar_resume,
1408ec21e2ecSJeff Kirsher 	.freeze = gfar_suspend,
1409ec21e2ecSJeff Kirsher 	.thaw = gfar_resume,
1410ec21e2ecSJeff Kirsher 	.restore = gfar_restore,
1411ec21e2ecSJeff Kirsher };
1412ec21e2ecSJeff Kirsher 
1413ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops)
1414ec21e2ecSJeff Kirsher 
1415ec21e2ecSJeff Kirsher #else
1416ec21e2ecSJeff Kirsher 
1417ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL
1418ec21e2ecSJeff Kirsher 
1419ec21e2ecSJeff Kirsher #endif
1420ec21e2ecSJeff Kirsher 
1421ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface
1422ec21e2ecSJeff Kirsher  * connects it to the PHY.
1423ec21e2ecSJeff Kirsher  */
1424ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev)
1425ec21e2ecSJeff Kirsher {
1426ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1427ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1428ec21e2ecSJeff Kirsher 	u32 ecntrl;
1429ec21e2ecSJeff Kirsher 
1430ec21e2ecSJeff Kirsher 	ecntrl = gfar_read(&regs->ecntrl);
1431ec21e2ecSJeff Kirsher 
1432ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_SGMII_MODE)
1433ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_SGMII;
1434ec21e2ecSJeff Kirsher 
1435ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_TBI_MODE) {
1436ec21e2ecSJeff Kirsher 		if (ecntrl & ECNTRL_REDUCED_MODE)
1437ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RTBI;
1438ec21e2ecSJeff Kirsher 		else
1439ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_TBI;
1440ec21e2ecSJeff Kirsher 	}
1441ec21e2ecSJeff Kirsher 
1442ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_REDUCED_MODE) {
1443bc4598bcSJan Ceuleers 		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1444ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RMII;
1445bc4598bcSJan Ceuleers 		}
1446ec21e2ecSJeff Kirsher 		else {
1447ec21e2ecSJeff Kirsher 			phy_interface_t interface = priv->interface;
1448ec21e2ecSJeff Kirsher 
14490977f817SJan Ceuleers 			/* This isn't autodetected right now, so it must
1450ec21e2ecSJeff Kirsher 			 * be set by the device tree or platform code.
1451ec21e2ecSJeff Kirsher 			 */
1452ec21e2ecSJeff Kirsher 			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1453ec21e2ecSJeff Kirsher 				return PHY_INTERFACE_MODE_RGMII_ID;
1454ec21e2ecSJeff Kirsher 
1455ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RGMII;
1456ec21e2ecSJeff Kirsher 		}
1457ec21e2ecSJeff Kirsher 	}
1458ec21e2ecSJeff Kirsher 
1459ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1460ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_GMII;
1461ec21e2ecSJeff Kirsher 
1462ec21e2ecSJeff Kirsher 	return PHY_INTERFACE_MODE_MII;
1463ec21e2ecSJeff Kirsher }
1464ec21e2ecSJeff Kirsher 
1465ec21e2ecSJeff Kirsher 
1466ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY.
1467ec21e2ecSJeff Kirsher  * Returns 0 on success.
1468ec21e2ecSJeff Kirsher  */
1469ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev)
1470ec21e2ecSJeff Kirsher {
1471ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1472ec21e2ecSJeff Kirsher 	uint gigabit_support =
1473ec21e2ecSJeff Kirsher 		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
147423402bddSClaudiu Manoil 		GFAR_SUPPORTED_GBIT : 0;
1475ec21e2ecSJeff Kirsher 	phy_interface_t interface;
1476ec21e2ecSJeff Kirsher 
1477ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1478ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1479ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1480ec21e2ecSJeff Kirsher 
1481ec21e2ecSJeff Kirsher 	interface = gfar_get_interface(dev);
1482ec21e2ecSJeff Kirsher 
1483ec21e2ecSJeff Kirsher 	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1484ec21e2ecSJeff Kirsher 				      interface);
1485ec21e2ecSJeff Kirsher 	if (!priv->phydev)
1486ec21e2ecSJeff Kirsher 		priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link,
1487ec21e2ecSJeff Kirsher 							 interface);
1488ec21e2ecSJeff Kirsher 	if (!priv->phydev) {
1489ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "could not attach to PHY\n");
1490ec21e2ecSJeff Kirsher 		return -ENODEV;
1491ec21e2ecSJeff Kirsher 	}
1492ec21e2ecSJeff Kirsher 
1493ec21e2ecSJeff Kirsher 	if (interface == PHY_INTERFACE_MODE_SGMII)
1494ec21e2ecSJeff Kirsher 		gfar_configure_serdes(dev);
1495ec21e2ecSJeff Kirsher 
1496ec21e2ecSJeff Kirsher 	/* Remove any features not supported by the controller */
1497ec21e2ecSJeff Kirsher 	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1498ec21e2ecSJeff Kirsher 	priv->phydev->advertising = priv->phydev->supported;
1499ec21e2ecSJeff Kirsher 
1500ec21e2ecSJeff Kirsher 	return 0;
1501ec21e2ecSJeff Kirsher }
1502ec21e2ecSJeff Kirsher 
15030977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the
1504ec21e2ecSJeff Kirsher  * SERDES lynx PHY on the chip.  We communicate with this PHY
1505ec21e2ecSJeff Kirsher  * through the MDIO bus on each controller, treating it as a
1506ec21e2ecSJeff Kirsher  * "normal" PHY at the address found in the TBIPA register.  We assume
1507ec21e2ecSJeff Kirsher  * that the TBIPA register is valid.  Either the MDIO bus code will set
1508ec21e2ecSJeff Kirsher  * it to a value that doesn't conflict with other PHYs on the bus, or the
1509ec21e2ecSJeff Kirsher  * value doesn't matter, as there are no other PHYs on the bus.
1510ec21e2ecSJeff Kirsher  */
1511ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev)
1512ec21e2ecSJeff Kirsher {
1513ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1514ec21e2ecSJeff Kirsher 	struct phy_device *tbiphy;
1515ec21e2ecSJeff Kirsher 
1516ec21e2ecSJeff Kirsher 	if (!priv->tbi_node) {
1517ec21e2ecSJeff Kirsher 		dev_warn(&dev->dev, "error: SGMII mode requires that the "
1518ec21e2ecSJeff Kirsher 				    "device tree specify a tbi-handle\n");
1519ec21e2ecSJeff Kirsher 		return;
1520ec21e2ecSJeff Kirsher 	}
1521ec21e2ecSJeff Kirsher 
1522ec21e2ecSJeff Kirsher 	tbiphy = of_phy_find_device(priv->tbi_node);
1523ec21e2ecSJeff Kirsher 	if (!tbiphy) {
1524ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "error: Could not get TBI device\n");
1525ec21e2ecSJeff Kirsher 		return;
1526ec21e2ecSJeff Kirsher 	}
1527ec21e2ecSJeff Kirsher 
15280977f817SJan Ceuleers 	/* If the link is already up, we must already be ok, and don't need to
1529ec21e2ecSJeff Kirsher 	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
1530ec21e2ecSJeff Kirsher 	 * everything for us?  Resetting it takes the link down and requires
1531ec21e2ecSJeff Kirsher 	 * several seconds for it to come back.
1532ec21e2ecSJeff Kirsher 	 */
1533ec21e2ecSJeff Kirsher 	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
1534ec21e2ecSJeff Kirsher 		return;
1535ec21e2ecSJeff Kirsher 
1536ec21e2ecSJeff Kirsher 	/* Single clk mode, mii mode off(for serdes communication) */
1537ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
1538ec21e2ecSJeff Kirsher 
1539ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_ADVERTISE,
1540ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1541ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XPSE_ASYM);
1542ec21e2ecSJeff Kirsher 
1543bc4598bcSJan Ceuleers 	phy_write(tbiphy, MII_BMCR,
1544bc4598bcSJan Ceuleers 		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1545bc4598bcSJan Ceuleers 		  BMCR_SPEED1000);
1546ec21e2ecSJeff Kirsher }
1547ec21e2ecSJeff Kirsher 
1548ec21e2ecSJeff Kirsher static void init_registers(struct net_device *dev)
1549ec21e2ecSJeff Kirsher {
1550ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1551ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
15523a2e16c8SJan Ceuleers 	int i;
1553ec21e2ecSJeff Kirsher 
1554ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1555ec21e2ecSJeff Kirsher 		regs = priv->gfargrp[i].regs;
1556ec21e2ecSJeff Kirsher 		/* Clear IEVENT */
1557ec21e2ecSJeff Kirsher 		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1558ec21e2ecSJeff Kirsher 
1559ec21e2ecSJeff Kirsher 		/* Initialize IMASK */
1560ec21e2ecSJeff Kirsher 		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1561ec21e2ecSJeff Kirsher 	}
1562ec21e2ecSJeff Kirsher 
1563ec21e2ecSJeff Kirsher 	regs = priv->gfargrp[0].regs;
1564ec21e2ecSJeff Kirsher 	/* Init hash registers to zero */
1565ec21e2ecSJeff Kirsher 	gfar_write(&regs->igaddr0, 0);
1566ec21e2ecSJeff Kirsher 	gfar_write(&regs->igaddr1, 0);
1567ec21e2ecSJeff Kirsher 	gfar_write(&regs->igaddr2, 0);
1568ec21e2ecSJeff Kirsher 	gfar_write(&regs->igaddr3, 0);
1569ec21e2ecSJeff Kirsher 	gfar_write(&regs->igaddr4, 0);
1570ec21e2ecSJeff Kirsher 	gfar_write(&regs->igaddr5, 0);
1571ec21e2ecSJeff Kirsher 	gfar_write(&regs->igaddr6, 0);
1572ec21e2ecSJeff Kirsher 	gfar_write(&regs->igaddr7, 0);
1573ec21e2ecSJeff Kirsher 
1574ec21e2ecSJeff Kirsher 	gfar_write(&regs->gaddr0, 0);
1575ec21e2ecSJeff Kirsher 	gfar_write(&regs->gaddr1, 0);
1576ec21e2ecSJeff Kirsher 	gfar_write(&regs->gaddr2, 0);
1577ec21e2ecSJeff Kirsher 	gfar_write(&regs->gaddr3, 0);
1578ec21e2ecSJeff Kirsher 	gfar_write(&regs->gaddr4, 0);
1579ec21e2ecSJeff Kirsher 	gfar_write(&regs->gaddr5, 0);
1580ec21e2ecSJeff Kirsher 	gfar_write(&regs->gaddr6, 0);
1581ec21e2ecSJeff Kirsher 	gfar_write(&regs->gaddr7, 0);
1582ec21e2ecSJeff Kirsher 
1583ec21e2ecSJeff Kirsher 	/* Zero out the rmon mib registers if it has them */
1584ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1585ec21e2ecSJeff Kirsher 		memset_io(&(regs->rmon), 0, sizeof (struct rmon_mib));
1586ec21e2ecSJeff Kirsher 
1587ec21e2ecSJeff Kirsher 		/* Mask off the CAM interrupts */
1588ec21e2ecSJeff Kirsher 		gfar_write(&regs->rmon.cam1, 0xffffffff);
1589ec21e2ecSJeff Kirsher 		gfar_write(&regs->rmon.cam2, 0xffffffff);
1590ec21e2ecSJeff Kirsher 	}
1591ec21e2ecSJeff Kirsher 
1592ec21e2ecSJeff Kirsher 	/* Initialize the max receive buffer length */
1593ec21e2ecSJeff Kirsher 	gfar_write(&regs->mrblr, priv->rx_buffer_size);
1594ec21e2ecSJeff Kirsher 
1595ec21e2ecSJeff Kirsher 	/* Initialize the Minimum Frame Length Register */
1596ec21e2ecSJeff Kirsher 	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1597ec21e2ecSJeff Kirsher }
1598ec21e2ecSJeff Kirsher 
1599ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv)
1600ec21e2ecSJeff Kirsher {
1601ec21e2ecSJeff Kirsher 	u32 res;
1602ec21e2ecSJeff Kirsher 
16030977f817SJan Ceuleers 	/* Normaly TSEC should not hang on GRS commands, so we should
1604ec21e2ecSJeff Kirsher 	 * actually wait for IEVENT_GRSC flag.
1605ec21e2ecSJeff Kirsher 	 */
1606ad3660c2SClaudiu Manoil 	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1607ec21e2ecSJeff Kirsher 		return 0;
1608ec21e2ecSJeff Kirsher 
16090977f817SJan Ceuleers 	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1610ec21e2ecSJeff Kirsher 	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1611ec21e2ecSJeff Kirsher 	 * and the Rx can be safely reset.
1612ec21e2ecSJeff Kirsher 	 */
1613ec21e2ecSJeff Kirsher 	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1614ec21e2ecSJeff Kirsher 	res &= 0x7f807f80;
1615ec21e2ecSJeff Kirsher 	if ((res & 0xffff) == (res >> 16))
1616ec21e2ecSJeff Kirsher 		return 1;
1617ec21e2ecSJeff Kirsher 
1618ec21e2ecSJeff Kirsher 	return 0;
1619ec21e2ecSJeff Kirsher }
1620ec21e2ecSJeff Kirsher 
1621ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1622ec21e2ecSJeff Kirsher static void gfar_halt_nodisable(struct net_device *dev)
1623ec21e2ecSJeff Kirsher {
1624ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1625ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
1626ec21e2ecSJeff Kirsher 	u32 tempval;
16273a2e16c8SJan Ceuleers 	int i;
1628ec21e2ecSJeff Kirsher 
1629ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1630ec21e2ecSJeff Kirsher 		regs = priv->gfargrp[i].regs;
1631ec21e2ecSJeff Kirsher 		/* Mask all interrupts */
1632ec21e2ecSJeff Kirsher 		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1633ec21e2ecSJeff Kirsher 
1634ec21e2ecSJeff Kirsher 		/* Clear all interrupts */
1635ec21e2ecSJeff Kirsher 		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1636ec21e2ecSJeff Kirsher 	}
1637ec21e2ecSJeff Kirsher 
1638ec21e2ecSJeff Kirsher 	regs = priv->gfargrp[0].regs;
1639ec21e2ecSJeff Kirsher 	/* Stop the DMA, and wait for it to stop */
1640ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1641bc4598bcSJan Ceuleers 	if ((tempval & (DMACTRL_GRS | DMACTRL_GTS)) !=
1642bc4598bcSJan Ceuleers 	    (DMACTRL_GRS | DMACTRL_GTS)) {
1643ec21e2ecSJeff Kirsher 		int ret;
1644ec21e2ecSJeff Kirsher 
1645ec21e2ecSJeff Kirsher 		tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1646ec21e2ecSJeff Kirsher 		gfar_write(&regs->dmactrl, tempval);
1647ec21e2ecSJeff Kirsher 
1648ec21e2ecSJeff Kirsher 		do {
1649ec21e2ecSJeff Kirsher 			ret = spin_event_timeout(((gfar_read(&regs->ievent) &
1650ec21e2ecSJeff Kirsher 				 (IEVENT_GRSC | IEVENT_GTSC)) ==
1651ec21e2ecSJeff Kirsher 				 (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0);
1652ec21e2ecSJeff Kirsher 			if (!ret && !(gfar_read(&regs->ievent) & IEVENT_GRSC))
1653ec21e2ecSJeff Kirsher 				ret = __gfar_is_rx_idle(priv);
1654ec21e2ecSJeff Kirsher 		} while (!ret);
1655ec21e2ecSJeff Kirsher 	}
1656ec21e2ecSJeff Kirsher }
1657ec21e2ecSJeff Kirsher 
1658ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1659ec21e2ecSJeff Kirsher void gfar_halt(struct net_device *dev)
1660ec21e2ecSJeff Kirsher {
1661ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1662ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1663ec21e2ecSJeff Kirsher 	u32 tempval;
1664ec21e2ecSJeff Kirsher 
1665ec21e2ecSJeff Kirsher 	gfar_halt_nodisable(dev);
1666ec21e2ecSJeff Kirsher 
1667ec21e2ecSJeff Kirsher 	/* Disable Rx and Tx */
1668ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg1);
1669ec21e2ecSJeff Kirsher 	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1670ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, tempval);
1671ec21e2ecSJeff Kirsher }
1672ec21e2ecSJeff Kirsher 
1673ec21e2ecSJeff Kirsher static void free_grp_irqs(struct gfar_priv_grp *grp)
1674ec21e2ecSJeff Kirsher {
1675ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
1676ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, RX)->irq, grp);
1677ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
1678ec21e2ecSJeff Kirsher }
1679ec21e2ecSJeff Kirsher 
1680ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev)
1681ec21e2ecSJeff Kirsher {
1682ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1683ec21e2ecSJeff Kirsher 	unsigned long flags;
1684ec21e2ecSJeff Kirsher 	int i;
1685ec21e2ecSJeff Kirsher 
1686ec21e2ecSJeff Kirsher 	phy_stop(priv->phydev);
1687ec21e2ecSJeff Kirsher 
1688ec21e2ecSJeff Kirsher 
1689ec21e2ecSJeff Kirsher 	/* Lock it down */
1690ec21e2ecSJeff Kirsher 	local_irq_save(flags);
1691ec21e2ecSJeff Kirsher 	lock_tx_qs(priv);
1692ec21e2ecSJeff Kirsher 	lock_rx_qs(priv);
1693ec21e2ecSJeff Kirsher 
1694ec21e2ecSJeff Kirsher 	gfar_halt(dev);
1695ec21e2ecSJeff Kirsher 
1696ec21e2ecSJeff Kirsher 	unlock_rx_qs(priv);
1697ec21e2ecSJeff Kirsher 	unlock_tx_qs(priv);
1698ec21e2ecSJeff Kirsher 	local_irq_restore(flags);
1699ec21e2ecSJeff Kirsher 
1700ec21e2ecSJeff Kirsher 	/* Free the IRQs */
1701ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1702ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++)
1703ec21e2ecSJeff Kirsher 			free_grp_irqs(&priv->gfargrp[i]);
1704ec21e2ecSJeff Kirsher 	} else {
1705ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++)
1706ee873fdaSClaudiu Manoil 			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
1707ec21e2ecSJeff Kirsher 				 &priv->gfargrp[i]);
1708ec21e2ecSJeff Kirsher 	}
1709ec21e2ecSJeff Kirsher 
1710ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
1711ec21e2ecSJeff Kirsher }
1712ec21e2ecSJeff Kirsher 
1713ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1714ec21e2ecSJeff Kirsher {
1715ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
1716ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(tx_queue->dev);
1717ec21e2ecSJeff Kirsher 	int i, j;
1718ec21e2ecSJeff Kirsher 
1719ec21e2ecSJeff Kirsher 	txbdp = tx_queue->tx_bd_base;
1720ec21e2ecSJeff Kirsher 
1721ec21e2ecSJeff Kirsher 	for (i = 0; i < tx_queue->tx_ring_size; i++) {
1722ec21e2ecSJeff Kirsher 		if (!tx_queue->tx_skbuff[i])
1723ec21e2ecSJeff Kirsher 			continue;
1724ec21e2ecSJeff Kirsher 
1725369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, txbdp->bufPtr,
1726ec21e2ecSJeff Kirsher 				 txbdp->length, DMA_TO_DEVICE);
1727ec21e2ecSJeff Kirsher 		txbdp->lstatus = 0;
1728ec21e2ecSJeff Kirsher 		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1729ec21e2ecSJeff Kirsher 		     j++) {
1730ec21e2ecSJeff Kirsher 			txbdp++;
1731369ec162SClaudiu Manoil 			dma_unmap_page(priv->dev, txbdp->bufPtr,
1732ec21e2ecSJeff Kirsher 				       txbdp->length, DMA_TO_DEVICE);
1733ec21e2ecSJeff Kirsher 		}
1734ec21e2ecSJeff Kirsher 		txbdp++;
1735ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1736ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[i] = NULL;
1737ec21e2ecSJeff Kirsher 	}
1738ec21e2ecSJeff Kirsher 	kfree(tx_queue->tx_skbuff);
17391eb8f7a7SClaudiu Manoil 	tx_queue->tx_skbuff = NULL;
1740ec21e2ecSJeff Kirsher }
1741ec21e2ecSJeff Kirsher 
1742ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1743ec21e2ecSJeff Kirsher {
1744ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
1745ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(rx_queue->dev);
1746ec21e2ecSJeff Kirsher 	int i;
1747ec21e2ecSJeff Kirsher 
1748ec21e2ecSJeff Kirsher 	rxbdp = rx_queue->rx_bd_base;
1749ec21e2ecSJeff Kirsher 
1750ec21e2ecSJeff Kirsher 	for (i = 0; i < rx_queue->rx_ring_size; i++) {
1751ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff[i]) {
1752369ec162SClaudiu Manoil 			dma_unmap_single(priv->dev, rxbdp->bufPtr,
1753369ec162SClaudiu Manoil 					 priv->rx_buffer_size,
1754ec21e2ecSJeff Kirsher 					 DMA_FROM_DEVICE);
1755ec21e2ecSJeff Kirsher 			dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1756ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[i] = NULL;
1757ec21e2ecSJeff Kirsher 		}
1758ec21e2ecSJeff Kirsher 		rxbdp->lstatus = 0;
1759ec21e2ecSJeff Kirsher 		rxbdp->bufPtr = 0;
1760ec21e2ecSJeff Kirsher 		rxbdp++;
1761ec21e2ecSJeff Kirsher 	}
1762ec21e2ecSJeff Kirsher 	kfree(rx_queue->rx_skbuff);
17631eb8f7a7SClaudiu Manoil 	rx_queue->rx_skbuff = NULL;
1764ec21e2ecSJeff Kirsher }
1765ec21e2ecSJeff Kirsher 
1766ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them.
17670977f817SJan Ceuleers  * Then free tx_skbuff and rx_skbuff
17680977f817SJan Ceuleers  */
1769ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv)
1770ec21e2ecSJeff Kirsher {
1771ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
1772ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
1773ec21e2ecSJeff Kirsher 	int i;
1774ec21e2ecSJeff Kirsher 
1775ec21e2ecSJeff Kirsher 	/* Go through all the buffer descriptors and free their data buffers */
1776ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1777d8a0f1b0SPaul Gortmaker 		struct netdev_queue *txq;
1778bc4598bcSJan Ceuleers 
1779ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
1780d8a0f1b0SPaul Gortmaker 		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1781ec21e2ecSJeff Kirsher 		if (tx_queue->tx_skbuff)
1782ec21e2ecSJeff Kirsher 			free_skb_tx_queue(tx_queue);
1783d8a0f1b0SPaul Gortmaker 		netdev_tx_reset_queue(txq);
1784ec21e2ecSJeff Kirsher 	}
1785ec21e2ecSJeff Kirsher 
1786ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1787ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
1788ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff)
1789ec21e2ecSJeff Kirsher 			free_skb_rx_queue(rx_queue);
1790ec21e2ecSJeff Kirsher 	}
1791ec21e2ecSJeff Kirsher 
1792369ec162SClaudiu Manoil 	dma_free_coherent(priv->dev,
1793ec21e2ecSJeff Kirsher 			  sizeof(struct txbd8) * priv->total_tx_ring_size +
1794ec21e2ecSJeff Kirsher 			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
1795ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_base,
1796ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_dma_base);
1797ec21e2ecSJeff Kirsher }
1798ec21e2ecSJeff Kirsher 
1799ec21e2ecSJeff Kirsher void gfar_start(struct net_device *dev)
1800ec21e2ecSJeff Kirsher {
1801ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1802ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1803ec21e2ecSJeff Kirsher 	u32 tempval;
1804ec21e2ecSJeff Kirsher 	int i = 0;
1805ec21e2ecSJeff Kirsher 
1806ec21e2ecSJeff Kirsher 	/* Enable Rx and Tx in MACCFG1 */
1807ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg1);
1808ec21e2ecSJeff Kirsher 	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1809ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, tempval);
1810ec21e2ecSJeff Kirsher 
1811ec21e2ecSJeff Kirsher 	/* Initialize DMACTRL to have WWR and WOP */
1812ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1813ec21e2ecSJeff Kirsher 	tempval |= DMACTRL_INIT_SETTINGS;
1814ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1815ec21e2ecSJeff Kirsher 
1816ec21e2ecSJeff Kirsher 	/* Make sure we aren't stopped */
1817ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1818ec21e2ecSJeff Kirsher 	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1819ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1820ec21e2ecSJeff Kirsher 
1821ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1822ec21e2ecSJeff Kirsher 		regs = priv->gfargrp[i].regs;
1823ec21e2ecSJeff Kirsher 		/* Clear THLT/RHLT, so that the DMA starts polling now */
1824ec21e2ecSJeff Kirsher 		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1825ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1826ec21e2ecSJeff Kirsher 		/* Unmask the interrupts we look for */
1827ec21e2ecSJeff Kirsher 		gfar_write(&regs->imask, IMASK_DEFAULT);
1828ec21e2ecSJeff Kirsher 	}
1829ec21e2ecSJeff Kirsher 
1830ec21e2ecSJeff Kirsher 	dev->trans_start = jiffies; /* prevent tx timeout */
1831ec21e2ecSJeff Kirsher }
1832ec21e2ecSJeff Kirsher 
1833800c644bSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv,
1834ec21e2ecSJeff Kirsher 			       unsigned long tx_mask, unsigned long rx_mask)
1835ec21e2ecSJeff Kirsher {
1836ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1837ec21e2ecSJeff Kirsher 	u32 __iomem *baddr;
1838ec21e2ecSJeff Kirsher 
1839ec21e2ecSJeff Kirsher 	if (priv->mode == MQ_MG_MODE) {
18405d9657d8SClaudiu Manoil 		int i = 0;
1841c6e1160eSClaudiu Manoil 
1842ec21e2ecSJeff Kirsher 		baddr = &regs->txic0;
1843ec21e2ecSJeff Kirsher 		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
1844ec21e2ecSJeff Kirsher 			gfar_write(baddr + i, 0);
18459740e001SClaudiu Manoil 			if (likely(priv->tx_queue[i]->txcoalescing))
1846ec21e2ecSJeff Kirsher 				gfar_write(baddr + i, priv->tx_queue[i]->txic);
1847ec21e2ecSJeff Kirsher 		}
1848ec21e2ecSJeff Kirsher 
1849ec21e2ecSJeff Kirsher 		baddr = &regs->rxic0;
1850ec21e2ecSJeff Kirsher 		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
1851ec21e2ecSJeff Kirsher 			gfar_write(baddr + i, 0);
18529740e001SClaudiu Manoil 			if (likely(priv->rx_queue[i]->rxcoalescing))
1853ec21e2ecSJeff Kirsher 				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
1854ec21e2ecSJeff Kirsher 		}
18555d9657d8SClaudiu Manoil 	} else {
1856c6e1160eSClaudiu Manoil 		/* Backward compatible case -- even if we enable
18575d9657d8SClaudiu Manoil 		 * multiple queues, there's only single reg to program
18585d9657d8SClaudiu Manoil 		 */
18595d9657d8SClaudiu Manoil 		gfar_write(&regs->txic, 0);
18605d9657d8SClaudiu Manoil 		if (likely(priv->tx_queue[0]->txcoalescing))
18615d9657d8SClaudiu Manoil 			gfar_write(&regs->txic, priv->tx_queue[0]->txic);
18625d9657d8SClaudiu Manoil 
18635d9657d8SClaudiu Manoil 		gfar_write(&regs->rxic, 0);
18645d9657d8SClaudiu Manoil 		if (unlikely(priv->rx_queue[0]->rxcoalescing))
18655d9657d8SClaudiu Manoil 			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
1866ec21e2ecSJeff Kirsher 	}
1867ec21e2ecSJeff Kirsher }
1868ec21e2ecSJeff Kirsher 
1869800c644bSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv)
1870800c644bSClaudiu Manoil {
1871800c644bSClaudiu Manoil 	gfar_configure_coalescing(priv, 0xFF, 0xFF);
1872800c644bSClaudiu Manoil }
1873800c644bSClaudiu Manoil 
1874ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp)
1875ec21e2ecSJeff Kirsher {
1876ec21e2ecSJeff Kirsher 	struct gfar_private *priv = grp->priv;
1877ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
1878ec21e2ecSJeff Kirsher 	int err;
1879ec21e2ecSJeff Kirsher 
1880ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, register for
18810977f817SJan Ceuleers 	 * them.  Otherwise, only register for the one
18820977f817SJan Ceuleers 	 */
1883ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1884ec21e2ecSJeff Kirsher 		/* Install our interrupt handlers for Error,
18850977f817SJan Ceuleers 		 * Transmit, and Receive
18860977f817SJan Ceuleers 		 */
1887ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
1888ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->name, grp);
1889ee873fdaSClaudiu Manoil 		if (err < 0) {
1890ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1891ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->irq);
1892ec21e2ecSJeff Kirsher 
1893ec21e2ecSJeff Kirsher 			goto err_irq_fail;
1894ec21e2ecSJeff Kirsher 		}
1895ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
1896ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
1897ee873fdaSClaudiu Manoil 		if (err < 0) {
1898ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1899ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
1900ec21e2ecSJeff Kirsher 			goto tx_irq_fail;
1901ec21e2ecSJeff Kirsher 		}
1902ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
1903ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->name, grp);
1904ee873fdaSClaudiu Manoil 		if (err < 0) {
1905ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1906ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->irq);
1907ec21e2ecSJeff Kirsher 			goto rx_irq_fail;
1908ec21e2ecSJeff Kirsher 		}
1909ec21e2ecSJeff Kirsher 	} else {
1910ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
1911ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
1912ee873fdaSClaudiu Manoil 		if (err < 0) {
1913ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1914ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
1915ec21e2ecSJeff Kirsher 			goto err_irq_fail;
1916ec21e2ecSJeff Kirsher 		}
1917ec21e2ecSJeff Kirsher 	}
1918ec21e2ecSJeff Kirsher 
1919ec21e2ecSJeff Kirsher 	return 0;
1920ec21e2ecSJeff Kirsher 
1921ec21e2ecSJeff Kirsher rx_irq_fail:
1922ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
1923ec21e2ecSJeff Kirsher tx_irq_fail:
1924ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
1925ec21e2ecSJeff Kirsher err_irq_fail:
1926ec21e2ecSJeff Kirsher 	return err;
1927ec21e2ecSJeff Kirsher 
1928ec21e2ecSJeff Kirsher }
1929ec21e2ecSJeff Kirsher 
1930ec21e2ecSJeff Kirsher /* Bring the controller up and running */
1931ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev)
1932ec21e2ecSJeff Kirsher {
1933ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
1934ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
1935ec21e2ecSJeff Kirsher 	int err, i, j;
1936ec21e2ecSJeff Kirsher 
1937ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1938ec21e2ecSJeff Kirsher 		regs= priv->gfargrp[i].regs;
1939ec21e2ecSJeff Kirsher 		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1940ec21e2ecSJeff Kirsher 	}
1941ec21e2ecSJeff Kirsher 
1942ec21e2ecSJeff Kirsher 	regs= priv->gfargrp[0].regs;
1943ec21e2ecSJeff Kirsher 	err = gfar_alloc_skb_resources(ndev);
1944ec21e2ecSJeff Kirsher 	if (err)
1945ec21e2ecSJeff Kirsher 		return err;
1946ec21e2ecSJeff Kirsher 
1947ec21e2ecSJeff Kirsher 	gfar_init_mac(ndev);
1948ec21e2ecSJeff Kirsher 
1949ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1950ec21e2ecSJeff Kirsher 		err = register_grp_irqs(&priv->gfargrp[i]);
1951ec21e2ecSJeff Kirsher 		if (err) {
1952ec21e2ecSJeff Kirsher 			for (j = 0; j < i; j++)
1953ec21e2ecSJeff Kirsher 				free_grp_irqs(&priv->gfargrp[j]);
1954ec21e2ecSJeff Kirsher 			goto irq_fail;
1955ec21e2ecSJeff Kirsher 		}
1956ec21e2ecSJeff Kirsher 	}
1957ec21e2ecSJeff Kirsher 
1958ec21e2ecSJeff Kirsher 	/* Start the controller */
1959ec21e2ecSJeff Kirsher 	gfar_start(ndev);
1960ec21e2ecSJeff Kirsher 
1961ec21e2ecSJeff Kirsher 	phy_start(priv->phydev);
1962ec21e2ecSJeff Kirsher 
1963800c644bSClaudiu Manoil 	gfar_configure_coalescing_all(priv);
1964ec21e2ecSJeff Kirsher 
1965ec21e2ecSJeff Kirsher 	return 0;
1966ec21e2ecSJeff Kirsher 
1967ec21e2ecSJeff Kirsher irq_fail:
1968ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
1969ec21e2ecSJeff Kirsher 	return err;
1970ec21e2ecSJeff Kirsher }
1971ec21e2ecSJeff Kirsher 
19720977f817SJan Ceuleers /* Called when something needs to use the ethernet device
19730977f817SJan Ceuleers  * Returns 0 for success.
19740977f817SJan Ceuleers  */
1975ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev)
1976ec21e2ecSJeff Kirsher {
1977ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1978ec21e2ecSJeff Kirsher 	int err;
1979ec21e2ecSJeff Kirsher 
1980ec21e2ecSJeff Kirsher 	enable_napi(priv);
1981ec21e2ecSJeff Kirsher 
1982ec21e2ecSJeff Kirsher 	/* Initialize a bunch of registers */
1983ec21e2ecSJeff Kirsher 	init_registers(dev);
1984ec21e2ecSJeff Kirsher 
1985ec21e2ecSJeff Kirsher 	gfar_set_mac_address(dev);
1986ec21e2ecSJeff Kirsher 
1987ec21e2ecSJeff Kirsher 	err = init_phy(dev);
1988ec21e2ecSJeff Kirsher 
1989ec21e2ecSJeff Kirsher 	if (err) {
1990ec21e2ecSJeff Kirsher 		disable_napi(priv);
1991ec21e2ecSJeff Kirsher 		return err;
1992ec21e2ecSJeff Kirsher 	}
1993ec21e2ecSJeff Kirsher 
1994ec21e2ecSJeff Kirsher 	err = startup_gfar(dev);
1995ec21e2ecSJeff Kirsher 	if (err) {
1996ec21e2ecSJeff Kirsher 		disable_napi(priv);
1997ec21e2ecSJeff Kirsher 		return err;
1998ec21e2ecSJeff Kirsher 	}
1999ec21e2ecSJeff Kirsher 
2000ec21e2ecSJeff Kirsher 	netif_tx_start_all_queues(dev);
2001ec21e2ecSJeff Kirsher 
2002ec21e2ecSJeff Kirsher 	device_set_wakeup_enable(&dev->dev, priv->wol_en);
2003ec21e2ecSJeff Kirsher 
2004ec21e2ecSJeff Kirsher 	return err;
2005ec21e2ecSJeff Kirsher }
2006ec21e2ecSJeff Kirsher 
2007ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2008ec21e2ecSJeff Kirsher {
2009ec21e2ecSJeff Kirsher 	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2010ec21e2ecSJeff Kirsher 
2011ec21e2ecSJeff Kirsher 	memset(fcb, 0, GMAC_FCB_LEN);
2012ec21e2ecSJeff Kirsher 
2013ec21e2ecSJeff Kirsher 	return fcb;
2014ec21e2ecSJeff Kirsher }
2015ec21e2ecSJeff Kirsher 
20169c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
20179c4886e5SManfred Rudigier 				    int fcb_length)
2018ec21e2ecSJeff Kirsher {
2019ec21e2ecSJeff Kirsher 	/* If we're here, it's a IP packet with a TCP or UDP
2020ec21e2ecSJeff Kirsher 	 * payload.  We set it to checksum, using a pseudo-header
2021ec21e2ecSJeff Kirsher 	 * we provide
2022ec21e2ecSJeff Kirsher 	 */
20233a2e16c8SJan Ceuleers 	u8 flags = TXFCB_DEFAULT;
2024ec21e2ecSJeff Kirsher 
20250977f817SJan Ceuleers 	/* Tell the controller what the protocol is
20260977f817SJan Ceuleers 	 * And provide the already calculated phcs
20270977f817SJan Ceuleers 	 */
2028ec21e2ecSJeff Kirsher 	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2029ec21e2ecSJeff Kirsher 		flags |= TXFCB_UDP;
2030ec21e2ecSJeff Kirsher 		fcb->phcs = udp_hdr(skb)->check;
2031ec21e2ecSJeff Kirsher 	} else
2032ec21e2ecSJeff Kirsher 		fcb->phcs = tcp_hdr(skb)->check;
2033ec21e2ecSJeff Kirsher 
2034ec21e2ecSJeff Kirsher 	/* l3os is the distance between the start of the
2035ec21e2ecSJeff Kirsher 	 * frame (skb->data) and the start of the IP hdr.
2036ec21e2ecSJeff Kirsher 	 * l4os is the distance between the start of the
20370977f817SJan Ceuleers 	 * l3 hdr and the l4 hdr
20380977f817SJan Ceuleers 	 */
20399c4886e5SManfred Rudigier 	fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
2040ec21e2ecSJeff Kirsher 	fcb->l4os = skb_network_header_len(skb);
2041ec21e2ecSJeff Kirsher 
2042ec21e2ecSJeff Kirsher 	fcb->flags = flags;
2043ec21e2ecSJeff Kirsher }
2044ec21e2ecSJeff Kirsher 
2045ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2046ec21e2ecSJeff Kirsher {
2047ec21e2ecSJeff Kirsher 	fcb->flags |= TXFCB_VLN;
2048ec21e2ecSJeff Kirsher 	fcb->vlctl = vlan_tx_tag_get(skb);
2049ec21e2ecSJeff Kirsher }
2050ec21e2ecSJeff Kirsher 
2051ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2052ec21e2ecSJeff Kirsher 				      struct txbd8 *base, int ring_size)
2053ec21e2ecSJeff Kirsher {
2054ec21e2ecSJeff Kirsher 	struct txbd8 *new_bd = bdp + stride;
2055ec21e2ecSJeff Kirsher 
2056ec21e2ecSJeff Kirsher 	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2057ec21e2ecSJeff Kirsher }
2058ec21e2ecSJeff Kirsher 
2059ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2060ec21e2ecSJeff Kirsher 				      int ring_size)
2061ec21e2ecSJeff Kirsher {
2062ec21e2ecSJeff Kirsher 	return skip_txbd(bdp, 1, base, ring_size);
2063ec21e2ecSJeff Kirsher }
2064ec21e2ecSJeff Kirsher 
206502d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */
206602d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv,
206702d88fb4SClaudiu Manoil 				       unsigned long fcb_addr)
206802d88fb4SClaudiu Manoil {
206902d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
207002d88fb4SClaudiu Manoil 	       (fcb_addr % 0x20) > 0x18);
207102d88fb4SClaudiu Manoil }
207202d88fb4SClaudiu Manoil 
207302d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may
207402d88fb4SClaudiu Manoil  * cause excess delays before start of transmission
207502d88fb4SClaudiu Manoil  */
207602d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv,
207702d88fb4SClaudiu Manoil 				       unsigned int len)
207802d88fb4SClaudiu Manoil {
207902d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
208002d88fb4SClaudiu Manoil 	       (len > 2500));
208102d88fb4SClaudiu Manoil }
208202d88fb4SClaudiu Manoil 
20830977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission.
20840977f817SJan Ceuleers  * It is pointed to by the dev->hard_start_xmit function pointer
20850977f817SJan Ceuleers  */
2086ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2087ec21e2ecSJeff Kirsher {
2088ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2089ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
2090ec21e2ecSJeff Kirsher 	struct netdev_queue *txq;
2091ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
2092ec21e2ecSJeff Kirsher 	struct txfcb *fcb = NULL;
2093ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2094ec21e2ecSJeff Kirsher 	u32 lstatus;
20950d0cffdcSClaudiu Manoil 	int i, rq = 0;
20960d0cffdcSClaudiu Manoil 	int do_tstamp, do_csum, do_vlan;
2097ec21e2ecSJeff Kirsher 	u32 bufaddr;
2098ec21e2ecSJeff Kirsher 	unsigned long flags;
209950ad076bSClaudiu Manoil 	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2100ec21e2ecSJeff Kirsher 
2101ec21e2ecSJeff Kirsher 	rq = skb->queue_mapping;
2102ec21e2ecSJeff Kirsher 	tx_queue = priv->tx_queue[rq];
2103ec21e2ecSJeff Kirsher 	txq = netdev_get_tx_queue(dev, rq);
2104ec21e2ecSJeff Kirsher 	base = tx_queue->tx_bd_base;
2105ec21e2ecSJeff Kirsher 	regs = tx_queue->grp->regs;
2106ec21e2ecSJeff Kirsher 
21070d0cffdcSClaudiu Manoil 	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
21080d0cffdcSClaudiu Manoil 	do_vlan = vlan_tx_tag_present(skb);
21090d0cffdcSClaudiu Manoil 	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
21100d0cffdcSClaudiu Manoil 		    priv->hwts_tx_en;
21110d0cffdcSClaudiu Manoil 
21120d0cffdcSClaudiu Manoil 	if (do_csum || do_vlan)
21130d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN;
21140d0cffdcSClaudiu Manoil 
2115ec21e2ecSJeff Kirsher 	/* check if time stamp should be generated */
21160d0cffdcSClaudiu Manoil 	if (unlikely(do_tstamp))
21170d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2118ec21e2ecSJeff Kirsher 
2119ec21e2ecSJeff Kirsher 	/* make space for additional header when fcb is needed */
21200d0cffdcSClaudiu Manoil 	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2121ec21e2ecSJeff Kirsher 		struct sk_buff *skb_new;
2122ec21e2ecSJeff Kirsher 
21230d0cffdcSClaudiu Manoil 		skb_new = skb_realloc_headroom(skb, fcb_len);
2124ec21e2ecSJeff Kirsher 		if (!skb_new) {
2125ec21e2ecSJeff Kirsher 			dev->stats.tx_errors++;
2126ec21e2ecSJeff Kirsher 			kfree_skb(skb);
2127ec21e2ecSJeff Kirsher 			return NETDEV_TX_OK;
2128ec21e2ecSJeff Kirsher 		}
2129db83d136SManfred Rudigier 
2130313b037cSEric Dumazet 		if (skb->sk)
2131313b037cSEric Dumazet 			skb_set_owner_w(skb_new, skb->sk);
2132313b037cSEric Dumazet 		consume_skb(skb);
2133ec21e2ecSJeff Kirsher 		skb = skb_new;
2134ec21e2ecSJeff Kirsher 	}
2135ec21e2ecSJeff Kirsher 
2136ec21e2ecSJeff Kirsher 	/* total number of fragments in the SKB */
2137ec21e2ecSJeff Kirsher 	nr_frags = skb_shinfo(skb)->nr_frags;
2138ec21e2ecSJeff Kirsher 
2139ec21e2ecSJeff Kirsher 	/* calculate the required number of TxBDs for this skb */
2140ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2141ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 2;
2142ec21e2ecSJeff Kirsher 	else
2143ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 1;
2144ec21e2ecSJeff Kirsher 
2145ec21e2ecSJeff Kirsher 	/* check if there is space to queue this packet */
2146ec21e2ecSJeff Kirsher 	if (nr_txbds > tx_queue->num_txbdfree) {
2147ec21e2ecSJeff Kirsher 		/* no space, stop the queue */
2148ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2149ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2150ec21e2ecSJeff Kirsher 		return NETDEV_TX_BUSY;
2151ec21e2ecSJeff Kirsher 	}
2152ec21e2ecSJeff Kirsher 
2153ec21e2ecSJeff Kirsher 	/* Update transmit stats */
215450ad076bSClaudiu Manoil 	bytes_sent = skb->len;
215550ad076bSClaudiu Manoil 	tx_queue->stats.tx_bytes += bytes_sent;
215650ad076bSClaudiu Manoil 	/* keep Tx bytes on wire for BQL accounting */
215750ad076bSClaudiu Manoil 	GFAR_CB(skb)->bytes_sent = bytes_sent;
2158ec21e2ecSJeff Kirsher 	tx_queue->stats.tx_packets++;
2159ec21e2ecSJeff Kirsher 
2160ec21e2ecSJeff Kirsher 	txbdp = txbdp_start = tx_queue->cur_tx;
2161ec21e2ecSJeff Kirsher 	lstatus = txbdp->lstatus;
2162ec21e2ecSJeff Kirsher 
2163ec21e2ecSJeff Kirsher 	/* Time stamp insertion requires one additional TxBD */
2164ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2165ec21e2ecSJeff Kirsher 		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2166ec21e2ecSJeff Kirsher 						 tx_queue->tx_ring_size);
2167ec21e2ecSJeff Kirsher 
2168ec21e2ecSJeff Kirsher 	if (nr_frags == 0) {
2169ec21e2ecSJeff Kirsher 		if (unlikely(do_tstamp))
2170ec21e2ecSJeff Kirsher 			txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
2171ec21e2ecSJeff Kirsher 							  TXBD_INTERRUPT);
2172ec21e2ecSJeff Kirsher 		else
2173ec21e2ecSJeff Kirsher 			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2174ec21e2ecSJeff Kirsher 	} else {
2175ec21e2ecSJeff Kirsher 		/* Place the fragment addresses and lengths into the TxBDs */
2176ec21e2ecSJeff Kirsher 		for (i = 0; i < nr_frags; i++) {
217750ad076bSClaudiu Manoil 			unsigned int frag_len;
2178ec21e2ecSJeff Kirsher 			/* Point at the next BD, wrapping as needed */
2179ec21e2ecSJeff Kirsher 			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2180ec21e2ecSJeff Kirsher 
218150ad076bSClaudiu Manoil 			frag_len = skb_shinfo(skb)->frags[i].size;
2182ec21e2ecSJeff Kirsher 
218350ad076bSClaudiu Manoil 			lstatus = txbdp->lstatus | frag_len |
2184ec21e2ecSJeff Kirsher 				  BD_LFLAG(TXBD_READY);
2185ec21e2ecSJeff Kirsher 
2186ec21e2ecSJeff Kirsher 			/* Handle the last BD specially */
2187ec21e2ecSJeff Kirsher 			if (i == nr_frags - 1)
2188ec21e2ecSJeff Kirsher 				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2189ec21e2ecSJeff Kirsher 
2190369ec162SClaudiu Manoil 			bufaddr = skb_frag_dma_map(priv->dev,
21912234a722SIan Campbell 						   &skb_shinfo(skb)->frags[i],
21922234a722SIan Campbell 						   0,
219350ad076bSClaudiu Manoil 						   frag_len,
2194ec21e2ecSJeff Kirsher 						   DMA_TO_DEVICE);
2195ec21e2ecSJeff Kirsher 
2196ec21e2ecSJeff Kirsher 			/* set the TxBD length and buffer pointer */
2197ec21e2ecSJeff Kirsher 			txbdp->bufPtr = bufaddr;
2198ec21e2ecSJeff Kirsher 			txbdp->lstatus = lstatus;
2199ec21e2ecSJeff Kirsher 		}
2200ec21e2ecSJeff Kirsher 
2201ec21e2ecSJeff Kirsher 		lstatus = txbdp_start->lstatus;
2202ec21e2ecSJeff Kirsher 	}
2203ec21e2ecSJeff Kirsher 
22049c4886e5SManfred Rudigier 	/* Add TxPAL between FCB and frame if required */
22059c4886e5SManfred Rudigier 	if (unlikely(do_tstamp)) {
22069c4886e5SManfred Rudigier 		skb_push(skb, GMAC_TXPAL_LEN);
22079c4886e5SManfred Rudigier 		memset(skb->data, 0, GMAC_TXPAL_LEN);
22089c4886e5SManfred Rudigier 	}
22099c4886e5SManfred Rudigier 
22100d0cffdcSClaudiu Manoil 	/* Add TxFCB if required */
22110d0cffdcSClaudiu Manoil 	if (fcb_len) {
2212ec21e2ecSJeff Kirsher 		fcb = gfar_add_fcb(skb);
2213ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_TOE);
22140d0cffdcSClaudiu Manoil 	}
22150d0cffdcSClaudiu Manoil 
22160d0cffdcSClaudiu Manoil 	/* Set up checksumming */
22170d0cffdcSClaudiu Manoil 	if (do_csum) {
22180d0cffdcSClaudiu Manoil 		gfar_tx_checksum(skb, fcb, fcb_len);
221902d88fb4SClaudiu Manoil 
222002d88fb4SClaudiu Manoil 		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
222102d88fb4SClaudiu Manoil 		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
222202d88fb4SClaudiu Manoil 			__skb_pull(skb, GMAC_FCB_LEN);
222302d88fb4SClaudiu Manoil 			skb_checksum_help(skb);
22240d0cffdcSClaudiu Manoil 			if (do_vlan || do_tstamp) {
22250d0cffdcSClaudiu Manoil 				/* put back a new fcb for vlan/tstamp TOE */
22260d0cffdcSClaudiu Manoil 				fcb = gfar_add_fcb(skb);
22270d0cffdcSClaudiu Manoil 			} else {
22280d0cffdcSClaudiu Manoil 				/* Tx TOE not used */
222902d88fb4SClaudiu Manoil 				lstatus &= ~(BD_LFLAG(TXBD_TOE));
223002d88fb4SClaudiu Manoil 				fcb = NULL;
2231ec21e2ecSJeff Kirsher 			}
2232ec21e2ecSJeff Kirsher 		}
2233ec21e2ecSJeff Kirsher 	}
2234ec21e2ecSJeff Kirsher 
22350d0cffdcSClaudiu Manoil 	if (do_vlan)
2236ec21e2ecSJeff Kirsher 		gfar_tx_vlan(skb, fcb);
2237ec21e2ecSJeff Kirsher 
2238ec21e2ecSJeff Kirsher 	/* Setup tx hardware time stamping if requested */
2239ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
2240ec21e2ecSJeff Kirsher 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2241ec21e2ecSJeff Kirsher 		fcb->ptp = 1;
2242ec21e2ecSJeff Kirsher 	}
2243ec21e2ecSJeff Kirsher 
2244369ec162SClaudiu Manoil 	txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data,
2245ec21e2ecSJeff Kirsher 					     skb_headlen(skb), DMA_TO_DEVICE);
2246ec21e2ecSJeff Kirsher 
22470977f817SJan Ceuleers 	/* If time stamping is requested one additional TxBD must be set up. The
2248ec21e2ecSJeff Kirsher 	 * first TxBD points to the FCB and must have a data length of
2249ec21e2ecSJeff Kirsher 	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2250ec21e2ecSJeff Kirsher 	 * the full frame length.
2251ec21e2ecSJeff Kirsher 	 */
2252ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
22530d0cffdcSClaudiu Manoil 		txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len;
2254ec21e2ecSJeff Kirsher 		txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
22550d0cffdcSClaudiu Manoil 					 (skb_headlen(skb) - fcb_len);
2256ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2257ec21e2ecSJeff Kirsher 	} else {
2258ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2259ec21e2ecSJeff Kirsher 	}
2260ec21e2ecSJeff Kirsher 
226150ad076bSClaudiu Manoil 	netdev_tx_sent_queue(txq, bytes_sent);
2262d8a0f1b0SPaul Gortmaker 
22630977f817SJan Ceuleers 	/* We can work in parallel with gfar_clean_tx_ring(), except
2264ec21e2ecSJeff Kirsher 	 * when modifying num_txbdfree. Note that we didn't grab the lock
2265ec21e2ecSJeff Kirsher 	 * when we were reading the num_txbdfree and checking for available
2266ec21e2ecSJeff Kirsher 	 * space, that's because outside of this function it can only grow,
2267ec21e2ecSJeff Kirsher 	 * and once we've got needed space, it cannot suddenly disappear.
2268ec21e2ecSJeff Kirsher 	 *
2269ec21e2ecSJeff Kirsher 	 * The lock also protects us from gfar_error(), which can modify
2270ec21e2ecSJeff Kirsher 	 * regs->tstat and thus retrigger the transfers, which is why we
2271ec21e2ecSJeff Kirsher 	 * also must grab the lock before setting ready bit for the first
2272ec21e2ecSJeff Kirsher 	 * to be transmitted BD.
2273ec21e2ecSJeff Kirsher 	 */
2274ec21e2ecSJeff Kirsher 	spin_lock_irqsave(&tx_queue->txlock, flags);
2275ec21e2ecSJeff Kirsher 
22760977f817SJan Ceuleers 	/* The powerpc-specific eieio() is used, as wmb() has too strong
2277ec21e2ecSJeff Kirsher 	 * semantics (it requires synchronization between cacheable and
2278ec21e2ecSJeff Kirsher 	 * uncacheable mappings, which eieio doesn't provide and which we
2279ec21e2ecSJeff Kirsher 	 * don't need), thus requiring a more expensive sync instruction.  At
2280ec21e2ecSJeff Kirsher 	 * some point, the set of architecture-independent barrier functions
2281ec21e2ecSJeff Kirsher 	 * should be expanded to include weaker barriers.
2282ec21e2ecSJeff Kirsher 	 */
2283ec21e2ecSJeff Kirsher 	eieio();
2284ec21e2ecSJeff Kirsher 
2285ec21e2ecSJeff Kirsher 	txbdp_start->lstatus = lstatus;
2286ec21e2ecSJeff Kirsher 
2287ec21e2ecSJeff Kirsher 	eieio(); /* force lstatus write before tx_skbuff */
2288ec21e2ecSJeff Kirsher 
2289ec21e2ecSJeff Kirsher 	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2290ec21e2ecSJeff Kirsher 
2291ec21e2ecSJeff Kirsher 	/* Update the current skb pointer to the next entry we will use
22920977f817SJan Ceuleers 	 * (wrapping if necessary)
22930977f817SJan Ceuleers 	 */
2294ec21e2ecSJeff Kirsher 	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2295ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
2296ec21e2ecSJeff Kirsher 
2297ec21e2ecSJeff Kirsher 	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2298ec21e2ecSJeff Kirsher 
2299ec21e2ecSJeff Kirsher 	/* reduce TxBD free count */
2300ec21e2ecSJeff Kirsher 	tx_queue->num_txbdfree -= (nr_txbds);
2301ec21e2ecSJeff Kirsher 
2302ec21e2ecSJeff Kirsher 	/* If the next BD still needs to be cleaned up, then the bds
23030977f817SJan Ceuleers 	 * are full.  We need to tell the kernel to stop sending us stuff.
23040977f817SJan Ceuleers 	 */
2305ec21e2ecSJeff Kirsher 	if (!tx_queue->num_txbdfree) {
2306ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2307ec21e2ecSJeff Kirsher 
2308ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2309ec21e2ecSJeff Kirsher 	}
2310ec21e2ecSJeff Kirsher 
2311ec21e2ecSJeff Kirsher 	/* Tell the DMA to go go go */
2312ec21e2ecSJeff Kirsher 	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
2313ec21e2ecSJeff Kirsher 
2314ec21e2ecSJeff Kirsher 	/* Unlock priv */
2315ec21e2ecSJeff Kirsher 	spin_unlock_irqrestore(&tx_queue->txlock, flags);
2316ec21e2ecSJeff Kirsher 
2317ec21e2ecSJeff Kirsher 	return NETDEV_TX_OK;
2318ec21e2ecSJeff Kirsher }
2319ec21e2ecSJeff Kirsher 
2320ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */
2321ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev)
2322ec21e2ecSJeff Kirsher {
2323ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2324ec21e2ecSJeff Kirsher 
2325ec21e2ecSJeff Kirsher 	disable_napi(priv);
2326ec21e2ecSJeff Kirsher 
2327ec21e2ecSJeff Kirsher 	cancel_work_sync(&priv->reset_task);
2328ec21e2ecSJeff Kirsher 	stop_gfar(dev);
2329ec21e2ecSJeff Kirsher 
2330ec21e2ecSJeff Kirsher 	/* Disconnect from the PHY */
2331ec21e2ecSJeff Kirsher 	phy_disconnect(priv->phydev);
2332ec21e2ecSJeff Kirsher 	priv->phydev = NULL;
2333ec21e2ecSJeff Kirsher 
2334ec21e2ecSJeff Kirsher 	netif_tx_stop_all_queues(dev);
2335ec21e2ecSJeff Kirsher 
2336ec21e2ecSJeff Kirsher 	return 0;
2337ec21e2ecSJeff Kirsher }
2338ec21e2ecSJeff Kirsher 
2339ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */
2340ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev)
2341ec21e2ecSJeff Kirsher {
2342ec21e2ecSJeff Kirsher 	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
2343ec21e2ecSJeff Kirsher 
2344ec21e2ecSJeff Kirsher 	return 0;
2345ec21e2ecSJeff Kirsher }
2346ec21e2ecSJeff Kirsher 
2347ec21e2ecSJeff Kirsher /* Check if rx parser should be activated */
2348ec21e2ecSJeff Kirsher void gfar_check_rx_parser_mode(struct gfar_private *priv)
2349ec21e2ecSJeff Kirsher {
2350ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs;
2351ec21e2ecSJeff Kirsher 	u32 tempval;
2352ec21e2ecSJeff Kirsher 
2353ec21e2ecSJeff Kirsher 	regs = priv->gfargrp[0].regs;
2354ec21e2ecSJeff Kirsher 
2355ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->rctrl);
2356ec21e2ecSJeff Kirsher 	/* If parse is no longer required, then disable parser */
2357ba779711SClaudiu Manoil 	if (tempval & RCTRL_REQ_PARSER) {
2358ec21e2ecSJeff Kirsher 		tempval |= RCTRL_PRSDEP_INIT;
2359ba779711SClaudiu Manoil 		priv->uses_rxfcb = 1;
2360ba779711SClaudiu Manoil 	} else {
2361ec21e2ecSJeff Kirsher 		tempval &= ~RCTRL_PRSDEP_INIT;
2362ba779711SClaudiu Manoil 		priv->uses_rxfcb = 0;
2363ba779711SClaudiu Manoil 	}
2364ec21e2ecSJeff Kirsher 	gfar_write(&regs->rctrl, tempval);
2365ec21e2ecSJeff Kirsher }
2366ec21e2ecSJeff Kirsher 
2367ec21e2ecSJeff Kirsher /* Enables and disables VLAN insertion/extraction */
2368c8f44affSMichał Mirosław void gfar_vlan_mode(struct net_device *dev, netdev_features_t features)
2369ec21e2ecSJeff Kirsher {
2370ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2371ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
2372ec21e2ecSJeff Kirsher 	unsigned long flags;
2373ec21e2ecSJeff Kirsher 	u32 tempval;
2374ec21e2ecSJeff Kirsher 
2375ec21e2ecSJeff Kirsher 	regs = priv->gfargrp[0].regs;
2376ec21e2ecSJeff Kirsher 	local_irq_save(flags);
2377ec21e2ecSJeff Kirsher 	lock_rx_qs(priv);
2378ec21e2ecSJeff Kirsher 
2379f646968fSPatrick McHardy 	if (features & NETIF_F_HW_VLAN_CTAG_TX) {
2380ec21e2ecSJeff Kirsher 		/* Enable VLAN tag insertion */
2381ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->tctrl);
2382ec21e2ecSJeff Kirsher 		tempval |= TCTRL_VLINS;
2383ec21e2ecSJeff Kirsher 		gfar_write(&regs->tctrl, tempval);
2384ec21e2ecSJeff Kirsher 	} else {
2385ec21e2ecSJeff Kirsher 		/* Disable VLAN tag insertion */
2386ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->tctrl);
2387ec21e2ecSJeff Kirsher 		tempval &= ~TCTRL_VLINS;
2388ec21e2ecSJeff Kirsher 		gfar_write(&regs->tctrl, tempval);
2389ec21e2ecSJeff Kirsher 	}
2390ec21e2ecSJeff Kirsher 
2391f646968fSPatrick McHardy 	if (features & NETIF_F_HW_VLAN_CTAG_RX) {
2392ec21e2ecSJeff Kirsher 		/* Enable VLAN tag extraction */
2393ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
2394ec21e2ecSJeff Kirsher 		tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT);
2395ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
2396ba779711SClaudiu Manoil 		priv->uses_rxfcb = 1;
2397ec21e2ecSJeff Kirsher 	} else {
2398ec21e2ecSJeff Kirsher 		/* Disable VLAN tag extraction */
2399ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
2400ec21e2ecSJeff Kirsher 		tempval &= ~RCTRL_VLEX;
2401ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
2402ec21e2ecSJeff Kirsher 
2403ec21e2ecSJeff Kirsher 		gfar_check_rx_parser_mode(priv);
2404ec21e2ecSJeff Kirsher 	}
2405ec21e2ecSJeff Kirsher 
2406ec21e2ecSJeff Kirsher 	gfar_change_mtu(dev, dev->mtu);
2407ec21e2ecSJeff Kirsher 
2408ec21e2ecSJeff Kirsher 	unlock_rx_qs(priv);
2409ec21e2ecSJeff Kirsher 	local_irq_restore(flags);
2410ec21e2ecSJeff Kirsher }
2411ec21e2ecSJeff Kirsher 
2412ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2413ec21e2ecSJeff Kirsher {
2414ec21e2ecSJeff Kirsher 	int tempsize, tempval;
2415ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2416ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
2417ec21e2ecSJeff Kirsher 	int oldsize = priv->rx_buffer_size;
2418ec21e2ecSJeff Kirsher 	int frame_size = new_mtu + ETH_HLEN;
2419ec21e2ecSJeff Kirsher 
2420ec21e2ecSJeff Kirsher 	if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
2421ec21e2ecSJeff Kirsher 		netif_err(priv, drv, dev, "Invalid MTU setting\n");
2422ec21e2ecSJeff Kirsher 		return -EINVAL;
2423ec21e2ecSJeff Kirsher 	}
2424ec21e2ecSJeff Kirsher 
2425ba779711SClaudiu Manoil 	if (priv->uses_rxfcb)
2426ec21e2ecSJeff Kirsher 		frame_size += GMAC_FCB_LEN;
2427ec21e2ecSJeff Kirsher 
2428ec21e2ecSJeff Kirsher 	frame_size += priv->padding;
2429ec21e2ecSJeff Kirsher 
2430bc4598bcSJan Ceuleers 	tempsize = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
2431ec21e2ecSJeff Kirsher 		   INCREMENTAL_BUFFER_SIZE;
2432ec21e2ecSJeff Kirsher 
2433ec21e2ecSJeff Kirsher 	/* Only stop and start the controller if it isn't already
24340977f817SJan Ceuleers 	 * stopped, and we changed something
24350977f817SJan Ceuleers 	 */
2436ec21e2ecSJeff Kirsher 	if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2437ec21e2ecSJeff Kirsher 		stop_gfar(dev);
2438ec21e2ecSJeff Kirsher 
2439ec21e2ecSJeff Kirsher 	priv->rx_buffer_size = tempsize;
2440ec21e2ecSJeff Kirsher 
2441ec21e2ecSJeff Kirsher 	dev->mtu = new_mtu;
2442ec21e2ecSJeff Kirsher 
2443ec21e2ecSJeff Kirsher 	gfar_write(&regs->mrblr, priv->rx_buffer_size);
2444ec21e2ecSJeff Kirsher 	gfar_write(&regs->maxfrm, priv->rx_buffer_size);
2445ec21e2ecSJeff Kirsher 
2446ec21e2ecSJeff Kirsher 	/* If the mtu is larger than the max size for standard
2447ec21e2ecSJeff Kirsher 	 * ethernet frames (ie, a jumbo frame), then set maccfg2
24480977f817SJan Ceuleers 	 * to allow huge frames, and to check the length
24490977f817SJan Ceuleers 	 */
2450ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg2);
2451ec21e2ecSJeff Kirsher 
2452ec21e2ecSJeff Kirsher 	if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
2453ec21e2ecSJeff Kirsher 	    gfar_has_errata(priv, GFAR_ERRATA_74))
2454ec21e2ecSJeff Kirsher 		tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2455ec21e2ecSJeff Kirsher 	else
2456ec21e2ecSJeff Kirsher 		tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2457ec21e2ecSJeff Kirsher 
2458ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
2459ec21e2ecSJeff Kirsher 
2460ec21e2ecSJeff Kirsher 	if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2461ec21e2ecSJeff Kirsher 		startup_gfar(dev);
2462ec21e2ecSJeff Kirsher 
2463ec21e2ecSJeff Kirsher 	return 0;
2464ec21e2ecSJeff Kirsher }
2465ec21e2ecSJeff Kirsher 
2466ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been
2467ec21e2ecSJeff Kirsher  * transmitted after a set amount of time.
2468ec21e2ecSJeff Kirsher  * For now, assume that clearing out all the structures, and
2469ec21e2ecSJeff Kirsher  * starting over will fix the problem.
2470ec21e2ecSJeff Kirsher  */
2471ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work)
2472ec21e2ecSJeff Kirsher {
2473ec21e2ecSJeff Kirsher 	struct gfar_private *priv = container_of(work, struct gfar_private,
2474ec21e2ecSJeff Kirsher 						 reset_task);
2475ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
2476ec21e2ecSJeff Kirsher 
2477ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_UP) {
2478ec21e2ecSJeff Kirsher 		netif_tx_stop_all_queues(dev);
2479ec21e2ecSJeff Kirsher 		stop_gfar(dev);
2480ec21e2ecSJeff Kirsher 		startup_gfar(dev);
2481ec21e2ecSJeff Kirsher 		netif_tx_start_all_queues(dev);
2482ec21e2ecSJeff Kirsher 	}
2483ec21e2ecSJeff Kirsher 
2484ec21e2ecSJeff Kirsher 	netif_tx_schedule_all(dev);
2485ec21e2ecSJeff Kirsher }
2486ec21e2ecSJeff Kirsher 
2487ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev)
2488ec21e2ecSJeff Kirsher {
2489ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2490ec21e2ecSJeff Kirsher 
2491ec21e2ecSJeff Kirsher 	dev->stats.tx_errors++;
2492ec21e2ecSJeff Kirsher 	schedule_work(&priv->reset_task);
2493ec21e2ecSJeff Kirsher }
2494ec21e2ecSJeff Kirsher 
2495ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb)
2496ec21e2ecSJeff Kirsher {
2497ec21e2ecSJeff Kirsher 	/* We need the data buffer to be aligned properly.  We will reserve
2498ec21e2ecSJeff Kirsher 	 * as many bytes as needed to align the data properly
2499ec21e2ecSJeff Kirsher 	 */
2500ec21e2ecSJeff Kirsher 	skb_reserve(skb, RXBUF_ALIGNMENT -
2501ec21e2ecSJeff Kirsher 		    (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2502ec21e2ecSJeff Kirsher }
2503ec21e2ecSJeff Kirsher 
2504ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */
2505c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
2506ec21e2ecSJeff Kirsher {
2507ec21e2ecSJeff Kirsher 	struct net_device *dev = tx_queue->dev;
2508d8a0f1b0SPaul Gortmaker 	struct netdev_queue *txq;
2509ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2510ec21e2ecSJeff Kirsher 	struct txbd8 *bdp, *next = NULL;
2511ec21e2ecSJeff Kirsher 	struct txbd8 *lbdp = NULL;
2512ec21e2ecSJeff Kirsher 	struct txbd8 *base = tx_queue->tx_bd_base;
2513ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2514ec21e2ecSJeff Kirsher 	int skb_dirtytx;
2515ec21e2ecSJeff Kirsher 	int tx_ring_size = tx_queue->tx_ring_size;
2516ec21e2ecSJeff Kirsher 	int frags = 0, nr_txbds = 0;
2517ec21e2ecSJeff Kirsher 	int i;
2518ec21e2ecSJeff Kirsher 	int howmany = 0;
2519d8a0f1b0SPaul Gortmaker 	int tqi = tx_queue->qindex;
2520d8a0f1b0SPaul Gortmaker 	unsigned int bytes_sent = 0;
2521ec21e2ecSJeff Kirsher 	u32 lstatus;
2522ec21e2ecSJeff Kirsher 	size_t buflen;
2523ec21e2ecSJeff Kirsher 
2524d8a0f1b0SPaul Gortmaker 	txq = netdev_get_tx_queue(dev, tqi);
2525ec21e2ecSJeff Kirsher 	bdp = tx_queue->dirty_tx;
2526ec21e2ecSJeff Kirsher 	skb_dirtytx = tx_queue->skb_dirtytx;
2527ec21e2ecSJeff Kirsher 
2528ec21e2ecSJeff Kirsher 	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
2529ec21e2ecSJeff Kirsher 		unsigned long flags;
2530ec21e2ecSJeff Kirsher 
2531ec21e2ecSJeff Kirsher 		frags = skb_shinfo(skb)->nr_frags;
2532ec21e2ecSJeff Kirsher 
25330977f817SJan Ceuleers 		/* When time stamping, one additional TxBD must be freed.
2534ec21e2ecSJeff Kirsher 		 * Also, we need to dma_unmap_single() the TxPAL.
2535ec21e2ecSJeff Kirsher 		 */
2536ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2537ec21e2ecSJeff Kirsher 			nr_txbds = frags + 2;
2538ec21e2ecSJeff Kirsher 		else
2539ec21e2ecSJeff Kirsher 			nr_txbds = frags + 1;
2540ec21e2ecSJeff Kirsher 
2541ec21e2ecSJeff Kirsher 		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
2542ec21e2ecSJeff Kirsher 
2543ec21e2ecSJeff Kirsher 		lstatus = lbdp->lstatus;
2544ec21e2ecSJeff Kirsher 
2545ec21e2ecSJeff Kirsher 		/* Only clean completed frames */
2546ec21e2ecSJeff Kirsher 		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2547ec21e2ecSJeff Kirsher 		    (lstatus & BD_LENGTH_MASK))
2548ec21e2ecSJeff Kirsher 			break;
2549ec21e2ecSJeff Kirsher 
2550ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2551ec21e2ecSJeff Kirsher 			next = next_txbd(bdp, base, tx_ring_size);
25529c4886e5SManfred Rudigier 			buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2553ec21e2ecSJeff Kirsher 		} else
2554ec21e2ecSJeff Kirsher 			buflen = bdp->length;
2555ec21e2ecSJeff Kirsher 
2556369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, bdp->bufPtr,
2557ec21e2ecSJeff Kirsher 				 buflen, DMA_TO_DEVICE);
2558ec21e2ecSJeff Kirsher 
2559ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2560ec21e2ecSJeff Kirsher 			struct skb_shared_hwtstamps shhwtstamps;
2561ec21e2ecSJeff Kirsher 			u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2562bc4598bcSJan Ceuleers 
2563ec21e2ecSJeff Kirsher 			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2564ec21e2ecSJeff Kirsher 			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
25659c4886e5SManfred Rudigier 			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2566ec21e2ecSJeff Kirsher 			skb_tstamp_tx(skb, &shhwtstamps);
2567ec21e2ecSJeff Kirsher 			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2568ec21e2ecSJeff Kirsher 			bdp = next;
2569ec21e2ecSJeff Kirsher 		}
2570ec21e2ecSJeff Kirsher 
2571ec21e2ecSJeff Kirsher 		bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2572ec21e2ecSJeff Kirsher 		bdp = next_txbd(bdp, base, tx_ring_size);
2573ec21e2ecSJeff Kirsher 
2574ec21e2ecSJeff Kirsher 		for (i = 0; i < frags; i++) {
2575369ec162SClaudiu Manoil 			dma_unmap_page(priv->dev, bdp->bufPtr,
2576bc4598bcSJan Ceuleers 				       bdp->length, DMA_TO_DEVICE);
2577ec21e2ecSJeff Kirsher 			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2578ec21e2ecSJeff Kirsher 			bdp = next_txbd(bdp, base, tx_ring_size);
2579ec21e2ecSJeff Kirsher 		}
2580ec21e2ecSJeff Kirsher 
258150ad076bSClaudiu Manoil 		bytes_sent += GFAR_CB(skb)->bytes_sent;
2582d8a0f1b0SPaul Gortmaker 
2583ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(skb);
2584ec21e2ecSJeff Kirsher 
2585ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
2586ec21e2ecSJeff Kirsher 
2587ec21e2ecSJeff Kirsher 		skb_dirtytx = (skb_dirtytx + 1) &
2588ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_ring_size);
2589ec21e2ecSJeff Kirsher 
2590ec21e2ecSJeff Kirsher 		howmany++;
2591ec21e2ecSJeff Kirsher 		spin_lock_irqsave(&tx_queue->txlock, flags);
2592ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree += nr_txbds;
2593ec21e2ecSJeff Kirsher 		spin_unlock_irqrestore(&tx_queue->txlock, flags);
2594ec21e2ecSJeff Kirsher 	}
2595ec21e2ecSJeff Kirsher 
2596ec21e2ecSJeff Kirsher 	/* If we freed a buffer, we can restart transmission, if necessary */
25975407b14cSPaul Gortmaker 	if (netif_tx_queue_stopped(txq) && tx_queue->num_txbdfree)
2598d8a0f1b0SPaul Gortmaker 		netif_wake_subqueue(dev, tqi);
2599ec21e2ecSJeff Kirsher 
2600ec21e2ecSJeff Kirsher 	/* Update dirty indicators */
2601ec21e2ecSJeff Kirsher 	tx_queue->skb_dirtytx = skb_dirtytx;
2602ec21e2ecSJeff Kirsher 	tx_queue->dirty_tx = bdp;
2603ec21e2ecSJeff Kirsher 
2604d8a0f1b0SPaul Gortmaker 	netdev_tx_completed_queue(txq, howmany, bytes_sent);
2605ec21e2ecSJeff Kirsher }
2606ec21e2ecSJeff Kirsher 
2607ec21e2ecSJeff Kirsher static void gfar_schedule_cleanup(struct gfar_priv_grp *gfargrp)
2608ec21e2ecSJeff Kirsher {
2609ec21e2ecSJeff Kirsher 	unsigned long flags;
2610ec21e2ecSJeff Kirsher 
2611ec21e2ecSJeff Kirsher 	spin_lock_irqsave(&gfargrp->grplock, flags);
2612ec21e2ecSJeff Kirsher 	if (napi_schedule_prep(&gfargrp->napi)) {
2613ec21e2ecSJeff Kirsher 		gfar_write(&gfargrp->regs->imask, IMASK_RTX_DISABLED);
2614ec21e2ecSJeff Kirsher 		__napi_schedule(&gfargrp->napi);
2615ec21e2ecSJeff Kirsher 	} else {
26160977f817SJan Ceuleers 		/* Clear IEVENT, so interrupts aren't called again
2617ec21e2ecSJeff Kirsher 		 * because of the packets that have already arrived.
2618ec21e2ecSJeff Kirsher 		 */
2619ec21e2ecSJeff Kirsher 		gfar_write(&gfargrp->regs->ievent, IEVENT_RTX_MASK);
2620ec21e2ecSJeff Kirsher 	}
2621ec21e2ecSJeff Kirsher 	spin_unlock_irqrestore(&gfargrp->grplock, flags);
2622ec21e2ecSJeff Kirsher 
2623ec21e2ecSJeff Kirsher }
2624ec21e2ecSJeff Kirsher 
2625ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */
2626ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *grp_id)
2627ec21e2ecSJeff Kirsher {
2628ec21e2ecSJeff Kirsher 	gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
2629ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
2630ec21e2ecSJeff Kirsher }
2631ec21e2ecSJeff Kirsher 
2632ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
2633ec21e2ecSJeff Kirsher 			   struct sk_buff *skb)
2634ec21e2ecSJeff Kirsher {
2635ec21e2ecSJeff Kirsher 	struct net_device *dev = rx_queue->dev;
2636ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2637ec21e2ecSJeff Kirsher 	dma_addr_t buf;
2638ec21e2ecSJeff Kirsher 
2639369ec162SClaudiu Manoil 	buf = dma_map_single(priv->dev, skb->data,
2640ec21e2ecSJeff Kirsher 			     priv->rx_buffer_size, DMA_FROM_DEVICE);
2641ec21e2ecSJeff Kirsher 	gfar_init_rxbdp(rx_queue, bdp, buf);
2642ec21e2ecSJeff Kirsher }
2643ec21e2ecSJeff Kirsher 
2644ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
2645ec21e2ecSJeff Kirsher {
2646ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2647acb600deSEric Dumazet 	struct sk_buff *skb;
2648ec21e2ecSJeff Kirsher 
2649ec21e2ecSJeff Kirsher 	skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2650ec21e2ecSJeff Kirsher 	if (!skb)
2651ec21e2ecSJeff Kirsher 		return NULL;
2652ec21e2ecSJeff Kirsher 
2653ec21e2ecSJeff Kirsher 	gfar_align_skb(skb);
2654ec21e2ecSJeff Kirsher 
2655ec21e2ecSJeff Kirsher 	return skb;
2656ec21e2ecSJeff Kirsher }
2657ec21e2ecSJeff Kirsher 
2658ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev)
2659ec21e2ecSJeff Kirsher {
2660acb600deSEric Dumazet 	return gfar_alloc_skb(dev);
2661ec21e2ecSJeff Kirsher }
2662ec21e2ecSJeff Kirsher 
2663ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev)
2664ec21e2ecSJeff Kirsher {
2665ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2666ec21e2ecSJeff Kirsher 	struct net_device_stats *stats = &dev->stats;
2667ec21e2ecSJeff Kirsher 	struct gfar_extra_stats *estats = &priv->extra_stats;
2668ec21e2ecSJeff Kirsher 
26690977f817SJan Ceuleers 	/* If the packet was truncated, none of the other errors matter */
2670ec21e2ecSJeff Kirsher 	if (status & RXBD_TRUNCATED) {
2671ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2672ec21e2ecSJeff Kirsher 
2673212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_trunc);
2674ec21e2ecSJeff Kirsher 
2675ec21e2ecSJeff Kirsher 		return;
2676ec21e2ecSJeff Kirsher 	}
2677ec21e2ecSJeff Kirsher 	/* Count the errors, if there were any */
2678ec21e2ecSJeff Kirsher 	if (status & (RXBD_LARGE | RXBD_SHORT)) {
2679ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2680ec21e2ecSJeff Kirsher 
2681ec21e2ecSJeff Kirsher 		if (status & RXBD_LARGE)
2682212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_large);
2683ec21e2ecSJeff Kirsher 		else
2684212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_short);
2685ec21e2ecSJeff Kirsher 	}
2686ec21e2ecSJeff Kirsher 	if (status & RXBD_NONOCTET) {
2687ec21e2ecSJeff Kirsher 		stats->rx_frame_errors++;
2688212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_nonoctet);
2689ec21e2ecSJeff Kirsher 	}
2690ec21e2ecSJeff Kirsher 	if (status & RXBD_CRCERR) {
2691212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_crcerr);
2692ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2693ec21e2ecSJeff Kirsher 	}
2694ec21e2ecSJeff Kirsher 	if (status & RXBD_OVERRUN) {
2695212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_overrun);
2696ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2697ec21e2ecSJeff Kirsher 	}
2698ec21e2ecSJeff Kirsher }
2699ec21e2ecSJeff Kirsher 
2700ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id)
2701ec21e2ecSJeff Kirsher {
2702ec21e2ecSJeff Kirsher 	gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
2703ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
2704ec21e2ecSJeff Kirsher }
2705ec21e2ecSJeff Kirsher 
2706ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2707ec21e2ecSJeff Kirsher {
2708ec21e2ecSJeff Kirsher 	/* If valid headers were found, and valid sums
2709ec21e2ecSJeff Kirsher 	 * were verified, then we tell the kernel that no
27100977f817SJan Ceuleers 	 * checksumming is necessary.  Otherwise, it is [FIXME]
27110977f817SJan Ceuleers 	 */
2712ec21e2ecSJeff Kirsher 	if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
2713ec21e2ecSJeff Kirsher 		skb->ip_summed = CHECKSUM_UNNECESSARY;
2714ec21e2ecSJeff Kirsher 	else
2715ec21e2ecSJeff Kirsher 		skb_checksum_none_assert(skb);
2716ec21e2ecSJeff Kirsher }
2717ec21e2ecSJeff Kirsher 
2718ec21e2ecSJeff Kirsher 
27190977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
272061db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2721cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi)
2722ec21e2ecSJeff Kirsher {
2723ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2724ec21e2ecSJeff Kirsher 	struct rxfcb *fcb = NULL;
2725ec21e2ecSJeff Kirsher 
2726ec21e2ecSJeff Kirsher 	/* fcb is at the beginning if exists */
2727ec21e2ecSJeff Kirsher 	fcb = (struct rxfcb *)skb->data;
2728ec21e2ecSJeff Kirsher 
27290977f817SJan Ceuleers 	/* Remove the FCB from the skb
27300977f817SJan Ceuleers 	 * Remove the padded bytes, if there are any
27310977f817SJan Ceuleers 	 */
2732ec21e2ecSJeff Kirsher 	if (amount_pull) {
2733ec21e2ecSJeff Kirsher 		skb_record_rx_queue(skb, fcb->rq);
2734ec21e2ecSJeff Kirsher 		skb_pull(skb, amount_pull);
2735ec21e2ecSJeff Kirsher 	}
2736ec21e2ecSJeff Kirsher 
2737ec21e2ecSJeff Kirsher 	/* Get receive timestamp from the skb */
2738ec21e2ecSJeff Kirsher 	if (priv->hwts_rx_en) {
2739ec21e2ecSJeff Kirsher 		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2740ec21e2ecSJeff Kirsher 		u64 *ns = (u64 *) skb->data;
2741bc4598bcSJan Ceuleers 
2742ec21e2ecSJeff Kirsher 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2743ec21e2ecSJeff Kirsher 		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2744ec21e2ecSJeff Kirsher 	}
2745ec21e2ecSJeff Kirsher 
2746ec21e2ecSJeff Kirsher 	if (priv->padding)
2747ec21e2ecSJeff Kirsher 		skb_pull(skb, priv->padding);
2748ec21e2ecSJeff Kirsher 
2749ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_RXCSUM)
2750ec21e2ecSJeff Kirsher 		gfar_rx_checksum(skb, fcb);
2751ec21e2ecSJeff Kirsher 
2752ec21e2ecSJeff Kirsher 	/* Tell the skb what kind of packet this is */
2753ec21e2ecSJeff Kirsher 	skb->protocol = eth_type_trans(skb, dev);
2754ec21e2ecSJeff Kirsher 
2755f646968fSPatrick McHardy 	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2756823dcd25SDavid S. Miller 	 * Even if vlan rx accel is disabled, on some chips
2757823dcd25SDavid S. Miller 	 * RXFCB_VLN is pseudo randomly set.
2758823dcd25SDavid S. Miller 	 */
2759f646968fSPatrick McHardy 	if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
2760823dcd25SDavid S. Miller 	    fcb->flags & RXFCB_VLN)
2761e5905c83SDavid S. Miller 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl);
2762ec21e2ecSJeff Kirsher 
2763ec21e2ecSJeff Kirsher 	/* Send the packet up the stack */
2764953d2768SClaudiu Manoil 	napi_gro_receive(napi, skb);
2765ec21e2ecSJeff Kirsher 
2766ec21e2ecSJeff Kirsher }
2767ec21e2ecSJeff Kirsher 
2768ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2769ec21e2ecSJeff Kirsher  * until the budget/quota has been reached. Returns the number
2770ec21e2ecSJeff Kirsher  * of frames handled
2771ec21e2ecSJeff Kirsher  */
2772ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
2773ec21e2ecSJeff Kirsher {
2774ec21e2ecSJeff Kirsher 	struct net_device *dev = rx_queue->dev;
2775ec21e2ecSJeff Kirsher 	struct rxbd8 *bdp, *base;
2776ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2777ec21e2ecSJeff Kirsher 	int pkt_len;
2778ec21e2ecSJeff Kirsher 	int amount_pull;
2779ec21e2ecSJeff Kirsher 	int howmany = 0;
2780ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2781ec21e2ecSJeff Kirsher 
2782ec21e2ecSJeff Kirsher 	/* Get the first full descriptor */
2783ec21e2ecSJeff Kirsher 	bdp = rx_queue->cur_rx;
2784ec21e2ecSJeff Kirsher 	base = rx_queue->rx_bd_base;
2785ec21e2ecSJeff Kirsher 
2786ba779711SClaudiu Manoil 	amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
2787ec21e2ecSJeff Kirsher 
2788ec21e2ecSJeff Kirsher 	while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
2789ec21e2ecSJeff Kirsher 		struct sk_buff *newskb;
2790bc4598bcSJan Ceuleers 
2791ec21e2ecSJeff Kirsher 		rmb();
2792ec21e2ecSJeff Kirsher 
2793ec21e2ecSJeff Kirsher 		/* Add another skb for the future */
2794ec21e2ecSJeff Kirsher 		newskb = gfar_new_skb(dev);
2795ec21e2ecSJeff Kirsher 
2796ec21e2ecSJeff Kirsher 		skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
2797ec21e2ecSJeff Kirsher 
2798369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, bdp->bufPtr,
2799ec21e2ecSJeff Kirsher 				 priv->rx_buffer_size, DMA_FROM_DEVICE);
2800ec21e2ecSJeff Kirsher 
2801ec21e2ecSJeff Kirsher 		if (unlikely(!(bdp->status & RXBD_ERR) &&
2802ec21e2ecSJeff Kirsher 			     bdp->length > priv->rx_buffer_size))
2803ec21e2ecSJeff Kirsher 			bdp->status = RXBD_LARGE;
2804ec21e2ecSJeff Kirsher 
2805ec21e2ecSJeff Kirsher 		/* We drop the frame if we failed to allocate a new buffer */
2806ec21e2ecSJeff Kirsher 		if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
2807ec21e2ecSJeff Kirsher 			     bdp->status & RXBD_ERR)) {
2808ec21e2ecSJeff Kirsher 			count_errors(bdp->status, dev);
2809ec21e2ecSJeff Kirsher 
2810ec21e2ecSJeff Kirsher 			if (unlikely(!newskb))
2811ec21e2ecSJeff Kirsher 				newskb = skb;
2812ec21e2ecSJeff Kirsher 			else if (skb)
2813acb600deSEric Dumazet 				dev_kfree_skb(skb);
2814ec21e2ecSJeff Kirsher 		} else {
2815ec21e2ecSJeff Kirsher 			/* Increment the number of packets */
2816ec21e2ecSJeff Kirsher 			rx_queue->stats.rx_packets++;
2817ec21e2ecSJeff Kirsher 			howmany++;
2818ec21e2ecSJeff Kirsher 
2819ec21e2ecSJeff Kirsher 			if (likely(skb)) {
2820ec21e2ecSJeff Kirsher 				pkt_len = bdp->length - ETH_FCS_LEN;
2821ec21e2ecSJeff Kirsher 				/* Remove the FCS from the packet length */
2822ec21e2ecSJeff Kirsher 				skb_put(skb, pkt_len);
2823ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_bytes += pkt_len;
2824ec21e2ecSJeff Kirsher 				skb_record_rx_queue(skb, rx_queue->qindex);
2825cd754a57SWu Jiajun-B06378 				gfar_process_frame(dev, skb, amount_pull,
2826cd754a57SWu Jiajun-B06378 						   &rx_queue->grp->napi);
2827ec21e2ecSJeff Kirsher 
2828ec21e2ecSJeff Kirsher 			} else {
2829ec21e2ecSJeff Kirsher 				netif_warn(priv, rx_err, dev, "Missing skb!\n");
2830ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_dropped++;
2831212079dfSPaul Gortmaker 				atomic64_inc(&priv->extra_stats.rx_skbmissing);
2832ec21e2ecSJeff Kirsher 			}
2833ec21e2ecSJeff Kirsher 
2834ec21e2ecSJeff Kirsher 		}
2835ec21e2ecSJeff Kirsher 
2836ec21e2ecSJeff Kirsher 		rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
2837ec21e2ecSJeff Kirsher 
2838ec21e2ecSJeff Kirsher 		/* Setup the new bdp */
2839ec21e2ecSJeff Kirsher 		gfar_new_rxbdp(rx_queue, bdp, newskb);
2840ec21e2ecSJeff Kirsher 
2841ec21e2ecSJeff Kirsher 		/* Update to the next pointer */
2842ec21e2ecSJeff Kirsher 		bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
2843ec21e2ecSJeff Kirsher 
2844ec21e2ecSJeff Kirsher 		/* update to point at the next skb */
2845bc4598bcSJan Ceuleers 		rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2846ec21e2ecSJeff Kirsher 				      RX_RING_MOD_MASK(rx_queue->rx_ring_size);
2847ec21e2ecSJeff Kirsher 	}
2848ec21e2ecSJeff Kirsher 
2849ec21e2ecSJeff Kirsher 	/* Update the current rxbd pointer to be the next one */
2850ec21e2ecSJeff Kirsher 	rx_queue->cur_rx = bdp;
2851ec21e2ecSJeff Kirsher 
2852ec21e2ecSJeff Kirsher 	return howmany;
2853ec21e2ecSJeff Kirsher }
2854ec21e2ecSJeff Kirsher 
28555eaedf31SClaudiu Manoil static int gfar_poll_sq(struct napi_struct *napi, int budget)
28565eaedf31SClaudiu Manoil {
28575eaedf31SClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
28585eaedf31SClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi);
28595eaedf31SClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
28605eaedf31SClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = gfargrp->priv->tx_queue[0];
28615eaedf31SClaudiu Manoil 	struct gfar_priv_rx_q *rx_queue = gfargrp->priv->rx_queue[0];
28625eaedf31SClaudiu Manoil 	int work_done = 0;
28635eaedf31SClaudiu Manoil 
28645eaedf31SClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
28655eaedf31SClaudiu Manoil 	 * because of the packets that have already arrived
28665eaedf31SClaudiu Manoil 	 */
28675eaedf31SClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RTX_MASK);
28685eaedf31SClaudiu Manoil 
28695eaedf31SClaudiu Manoil 	/* run Tx cleanup to completion */
28705eaedf31SClaudiu Manoil 	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
28715eaedf31SClaudiu Manoil 		gfar_clean_tx_ring(tx_queue);
28725eaedf31SClaudiu Manoil 
28735eaedf31SClaudiu Manoil 	work_done = gfar_clean_rx_ring(rx_queue, budget);
28745eaedf31SClaudiu Manoil 
28755eaedf31SClaudiu Manoil 	if (work_done < budget) {
28765eaedf31SClaudiu Manoil 		napi_complete(napi);
28775eaedf31SClaudiu Manoil 		/* Clear the halt bit in RSTAT */
28785eaedf31SClaudiu Manoil 		gfar_write(&regs->rstat, gfargrp->rstat);
28795eaedf31SClaudiu Manoil 
28805eaedf31SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_DEFAULT);
28815eaedf31SClaudiu Manoil 
28825eaedf31SClaudiu Manoil 		/* If we are coalescing interrupts, update the timer
28835eaedf31SClaudiu Manoil 		 * Otherwise, clear it
28845eaedf31SClaudiu Manoil 		 */
28855eaedf31SClaudiu Manoil 		gfar_write(&regs->txic, 0);
28865eaedf31SClaudiu Manoil 		if (likely(tx_queue->txcoalescing))
28875eaedf31SClaudiu Manoil 			gfar_write(&regs->txic, tx_queue->txic);
28885eaedf31SClaudiu Manoil 
28895eaedf31SClaudiu Manoil 		gfar_write(&regs->rxic, 0);
28905eaedf31SClaudiu Manoil 		if (unlikely(rx_queue->rxcoalescing))
28915eaedf31SClaudiu Manoil 			gfar_write(&regs->rxic, rx_queue->rxic);
28925eaedf31SClaudiu Manoil 	}
28935eaedf31SClaudiu Manoil 
28945eaedf31SClaudiu Manoil 	return work_done;
28955eaedf31SClaudiu Manoil }
28965eaedf31SClaudiu Manoil 
2897ec21e2ecSJeff Kirsher static int gfar_poll(struct napi_struct *napi, int budget)
2898ec21e2ecSJeff Kirsher {
2899bc4598bcSJan Ceuleers 	struct gfar_priv_grp *gfargrp =
2900bc4598bcSJan Ceuleers 		container_of(napi, struct gfar_priv_grp, napi);
2901ec21e2ecSJeff Kirsher 	struct gfar_private *priv = gfargrp->priv;
2902ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
2903ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
2904ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
2905c233cf40SClaudiu Manoil 	int work_done = 0, work_done_per_q = 0;
290639c0a0d5SClaudiu Manoil 	int i, budget_per_q = 0;
29073ba405dbSClaudiu Manoil 	int has_tx_work = 0;
29086be5ed3fSClaudiu Manoil 	unsigned long rstat_rxf;
29096be5ed3fSClaudiu Manoil 	int num_act_queues;
2910ec21e2ecSJeff Kirsher 
2911ec21e2ecSJeff Kirsher 	/* Clear IEVENT, so interrupts aren't called again
29120977f817SJan Ceuleers 	 * because of the packets that have already arrived
29130977f817SJan Ceuleers 	 */
2914ec21e2ecSJeff Kirsher 	gfar_write(&regs->ievent, IEVENT_RTX_MASK);
2915ec21e2ecSJeff Kirsher 
29166be5ed3fSClaudiu Manoil 	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
29176be5ed3fSClaudiu Manoil 
29186be5ed3fSClaudiu Manoil 	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
29196be5ed3fSClaudiu Manoil 	if (num_act_queues)
29206be5ed3fSClaudiu Manoil 		budget_per_q = budget/num_act_queues;
29216be5ed3fSClaudiu Manoil 
2922c233cf40SClaudiu Manoil 	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
2923c233cf40SClaudiu Manoil 		tx_queue = priv->tx_queue[i];
2924c233cf40SClaudiu Manoil 		/* run Tx cleanup to completion */
2925c233cf40SClaudiu Manoil 		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
2926c233cf40SClaudiu Manoil 			gfar_clean_tx_ring(tx_queue);
2927c233cf40SClaudiu Manoil 			has_tx_work = 1;
2928c233cf40SClaudiu Manoil 		}
2929c233cf40SClaudiu Manoil 	}
2930ec21e2ecSJeff Kirsher 
2931ec21e2ecSJeff Kirsher 	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
29326be5ed3fSClaudiu Manoil 		/* skip queue if not active */
29336be5ed3fSClaudiu Manoil 		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
2934ec21e2ecSJeff Kirsher 			continue;
2935ec21e2ecSJeff Kirsher 
2936c233cf40SClaudiu Manoil 		rx_queue = priv->rx_queue[i];
2937c233cf40SClaudiu Manoil 		work_done_per_q =
2938c233cf40SClaudiu Manoil 			gfar_clean_rx_ring(rx_queue, budget_per_q);
2939c233cf40SClaudiu Manoil 		work_done += work_done_per_q;
2940c233cf40SClaudiu Manoil 
2941c233cf40SClaudiu Manoil 		/* finished processing this queue */
2942c233cf40SClaudiu Manoil 		if (work_done_per_q < budget_per_q) {
29436be5ed3fSClaudiu Manoil 			/* clear active queue hw indication */
29446be5ed3fSClaudiu Manoil 			gfar_write(&regs->rstat,
29456be5ed3fSClaudiu Manoil 				   RSTAT_CLEAR_RXF0 >> i);
29466be5ed3fSClaudiu Manoil 			num_act_queues--;
29476be5ed3fSClaudiu Manoil 
29486be5ed3fSClaudiu Manoil 			if (!num_act_queues)
2949c233cf40SClaudiu Manoil 				break;
2950ec21e2ecSJeff Kirsher 		}
2951ec21e2ecSJeff Kirsher 	}
2952ec21e2ecSJeff Kirsher 
29536be5ed3fSClaudiu Manoil 	if (!num_act_queues && !has_tx_work) {
2954c233cf40SClaudiu Manoil 
2955ec21e2ecSJeff Kirsher 		napi_complete(napi);
2956ec21e2ecSJeff Kirsher 
2957ec21e2ecSJeff Kirsher 		/* Clear the halt bit in RSTAT */
2958ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, gfargrp->rstat);
2959ec21e2ecSJeff Kirsher 
2960ec21e2ecSJeff Kirsher 		gfar_write(&regs->imask, IMASK_DEFAULT);
2961ec21e2ecSJeff Kirsher 
29620977f817SJan Ceuleers 		/* If we are coalescing interrupts, update the timer
29630977f817SJan Ceuleers 		 * Otherwise, clear it
29640977f817SJan Ceuleers 		 */
2965bc4598bcSJan Ceuleers 		gfar_configure_coalescing(priv, gfargrp->rx_bit_map,
2966bc4598bcSJan Ceuleers 					  gfargrp->tx_bit_map);
2967ec21e2ecSJeff Kirsher 	}
2968ec21e2ecSJeff Kirsher 
2969c233cf40SClaudiu Manoil 	return work_done;
2970ec21e2ecSJeff Kirsher }
2971ec21e2ecSJeff Kirsher 
2972ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
29730977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs
2974ec21e2ecSJeff Kirsher  * without having to re-enable interrupts. It's not called while
2975ec21e2ecSJeff Kirsher  * the interrupt routine is executing.
2976ec21e2ecSJeff Kirsher  */
2977ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev)
2978ec21e2ecSJeff Kirsher {
2979ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
29803a2e16c8SJan Ceuleers 	int i;
2981ec21e2ecSJeff Kirsher 
2982ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, run tx/rx */
2983ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2984ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
298562ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
298662ed839dSPaul Gortmaker 
298762ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
298862ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, RX)->irq);
298962ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, ER)->irq);
299062ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
299162ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, ER)->irq);
299262ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, RX)->irq);
299362ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
2994ec21e2ecSJeff Kirsher 		}
2995ec21e2ecSJeff Kirsher 	} else {
2996ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
299762ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
299862ed839dSPaul Gortmaker 
299962ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
300062ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
300162ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3002ec21e2ecSJeff Kirsher 		}
3003ec21e2ecSJeff Kirsher 	}
3004ec21e2ecSJeff Kirsher }
3005ec21e2ecSJeff Kirsher #endif
3006ec21e2ecSJeff Kirsher 
3007ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */
3008ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id)
3009ec21e2ecSJeff Kirsher {
3010ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3011ec21e2ecSJeff Kirsher 
3012ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3013ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&gfargrp->regs->ievent);
3014ec21e2ecSJeff Kirsher 
3015ec21e2ecSJeff Kirsher 	/* Check for reception */
3016ec21e2ecSJeff Kirsher 	if (events & IEVENT_RX_MASK)
3017ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3018ec21e2ecSJeff Kirsher 
3019ec21e2ecSJeff Kirsher 	/* Check for transmit completion */
3020ec21e2ecSJeff Kirsher 	if (events & IEVENT_TX_MASK)
3021ec21e2ecSJeff Kirsher 		gfar_transmit(irq, grp_id);
3022ec21e2ecSJeff Kirsher 
3023ec21e2ecSJeff Kirsher 	/* Check for errors */
3024ec21e2ecSJeff Kirsher 	if (events & IEVENT_ERR_MASK)
3025ec21e2ecSJeff Kirsher 		gfar_error(irq, grp_id);
3026ec21e2ecSJeff Kirsher 
3027ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3028ec21e2ecSJeff Kirsher }
3029ec21e2ecSJeff Kirsher 
303023402bddSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
303123402bddSClaudiu Manoil {
303223402bddSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
303323402bddSClaudiu Manoil 	u32 val = 0;
303423402bddSClaudiu Manoil 
303523402bddSClaudiu Manoil 	if (!phydev->duplex)
303623402bddSClaudiu Manoil 		return val;
303723402bddSClaudiu Manoil 
303823402bddSClaudiu Manoil 	if (!priv->pause_aneg_en) {
303923402bddSClaudiu Manoil 		if (priv->tx_pause_en)
304023402bddSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
304123402bddSClaudiu Manoil 		if (priv->rx_pause_en)
304223402bddSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
304323402bddSClaudiu Manoil 	} else {
304423402bddSClaudiu Manoil 		u16 lcl_adv, rmt_adv;
304523402bddSClaudiu Manoil 		u8 flowctrl;
304623402bddSClaudiu Manoil 		/* get link partner capabilities */
304723402bddSClaudiu Manoil 		rmt_adv = 0;
304823402bddSClaudiu Manoil 		if (phydev->pause)
304923402bddSClaudiu Manoil 			rmt_adv = LPA_PAUSE_CAP;
305023402bddSClaudiu Manoil 		if (phydev->asym_pause)
305123402bddSClaudiu Manoil 			rmt_adv |= LPA_PAUSE_ASYM;
305223402bddSClaudiu Manoil 
305323402bddSClaudiu Manoil 		lcl_adv = mii_advertise_flowctrl(phydev->advertising);
305423402bddSClaudiu Manoil 
305523402bddSClaudiu Manoil 		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
305623402bddSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_TX)
305723402bddSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
305823402bddSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_RX)
305923402bddSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
306023402bddSClaudiu Manoil 	}
306123402bddSClaudiu Manoil 
306223402bddSClaudiu Manoil 	return val;
306323402bddSClaudiu Manoil }
306423402bddSClaudiu Manoil 
3065ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made
3066ec21e2ecSJeff Kirsher  * aware of new link state.  The PHY code conveys this
3067ec21e2ecSJeff Kirsher  * information through variables in the phydev structure, and this
3068ec21e2ecSJeff Kirsher  * function converts those variables into the appropriate
3069ec21e2ecSJeff Kirsher  * register values, and can bring down the device if needed.
3070ec21e2ecSJeff Kirsher  */
3071ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev)
3072ec21e2ecSJeff Kirsher {
3073ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3074ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3075ec21e2ecSJeff Kirsher 	unsigned long flags;
3076ec21e2ecSJeff Kirsher 	struct phy_device *phydev = priv->phydev;
3077ec21e2ecSJeff Kirsher 	int new_state = 0;
3078ec21e2ecSJeff Kirsher 
3079ec21e2ecSJeff Kirsher 	local_irq_save(flags);
3080ec21e2ecSJeff Kirsher 	lock_tx_qs(priv);
3081ec21e2ecSJeff Kirsher 
3082ec21e2ecSJeff Kirsher 	if (phydev->link) {
308323402bddSClaudiu Manoil 		u32 tempval1 = gfar_read(&regs->maccfg1);
3084ec21e2ecSJeff Kirsher 		u32 tempval = gfar_read(&regs->maccfg2);
3085ec21e2ecSJeff Kirsher 		u32 ecntrl = gfar_read(&regs->ecntrl);
3086ec21e2ecSJeff Kirsher 
3087ec21e2ecSJeff Kirsher 		/* Now we make sure that we can be in full duplex mode.
30880977f817SJan Ceuleers 		 * If not, we operate in half-duplex mode.
30890977f817SJan Ceuleers 		 */
3090ec21e2ecSJeff Kirsher 		if (phydev->duplex != priv->oldduplex) {
3091ec21e2ecSJeff Kirsher 			new_state = 1;
3092ec21e2ecSJeff Kirsher 			if (!(phydev->duplex))
3093ec21e2ecSJeff Kirsher 				tempval &= ~(MACCFG2_FULL_DUPLEX);
3094ec21e2ecSJeff Kirsher 			else
3095ec21e2ecSJeff Kirsher 				tempval |= MACCFG2_FULL_DUPLEX;
3096ec21e2ecSJeff Kirsher 
3097ec21e2ecSJeff Kirsher 			priv->oldduplex = phydev->duplex;
3098ec21e2ecSJeff Kirsher 		}
3099ec21e2ecSJeff Kirsher 
3100ec21e2ecSJeff Kirsher 		if (phydev->speed != priv->oldspeed) {
3101ec21e2ecSJeff Kirsher 			new_state = 1;
3102ec21e2ecSJeff Kirsher 			switch (phydev->speed) {
3103ec21e2ecSJeff Kirsher 			case 1000:
3104ec21e2ecSJeff Kirsher 				tempval =
3105ec21e2ecSJeff Kirsher 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
3106ec21e2ecSJeff Kirsher 
3107ec21e2ecSJeff Kirsher 				ecntrl &= ~(ECNTRL_R100);
3108ec21e2ecSJeff Kirsher 				break;
3109ec21e2ecSJeff Kirsher 			case 100:
3110ec21e2ecSJeff Kirsher 			case 10:
3111ec21e2ecSJeff Kirsher 				tempval =
3112ec21e2ecSJeff Kirsher 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
3113ec21e2ecSJeff Kirsher 
3114ec21e2ecSJeff Kirsher 				/* Reduced mode distinguishes
31150977f817SJan Ceuleers 				 * between 10 and 100
31160977f817SJan Ceuleers 				 */
3117ec21e2ecSJeff Kirsher 				if (phydev->speed == SPEED_100)
3118ec21e2ecSJeff Kirsher 					ecntrl |= ECNTRL_R100;
3119ec21e2ecSJeff Kirsher 				else
3120ec21e2ecSJeff Kirsher 					ecntrl &= ~(ECNTRL_R100);
3121ec21e2ecSJeff Kirsher 				break;
3122ec21e2ecSJeff Kirsher 			default:
3123ec21e2ecSJeff Kirsher 				netif_warn(priv, link, dev,
3124ec21e2ecSJeff Kirsher 					   "Ack!  Speed (%d) is not 10/100/1000!\n",
3125ec21e2ecSJeff Kirsher 					   phydev->speed);
3126ec21e2ecSJeff Kirsher 				break;
3127ec21e2ecSJeff Kirsher 			}
3128ec21e2ecSJeff Kirsher 
3129ec21e2ecSJeff Kirsher 			priv->oldspeed = phydev->speed;
3130ec21e2ecSJeff Kirsher 		}
3131ec21e2ecSJeff Kirsher 
313223402bddSClaudiu Manoil 		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
313323402bddSClaudiu Manoil 		tempval1 |= gfar_get_flowctrl_cfg(priv);
313423402bddSClaudiu Manoil 
313523402bddSClaudiu Manoil 		gfar_write(&regs->maccfg1, tempval1);
3136ec21e2ecSJeff Kirsher 		gfar_write(&regs->maccfg2, tempval);
3137ec21e2ecSJeff Kirsher 		gfar_write(&regs->ecntrl, ecntrl);
3138ec21e2ecSJeff Kirsher 
3139ec21e2ecSJeff Kirsher 		if (!priv->oldlink) {
3140ec21e2ecSJeff Kirsher 			new_state = 1;
3141ec21e2ecSJeff Kirsher 			priv->oldlink = 1;
3142ec21e2ecSJeff Kirsher 		}
3143ec21e2ecSJeff Kirsher 	} else if (priv->oldlink) {
3144ec21e2ecSJeff Kirsher 		new_state = 1;
3145ec21e2ecSJeff Kirsher 		priv->oldlink = 0;
3146ec21e2ecSJeff Kirsher 		priv->oldspeed = 0;
3147ec21e2ecSJeff Kirsher 		priv->oldduplex = -1;
3148ec21e2ecSJeff Kirsher 	}
3149ec21e2ecSJeff Kirsher 
3150ec21e2ecSJeff Kirsher 	if (new_state && netif_msg_link(priv))
3151ec21e2ecSJeff Kirsher 		phy_print_status(phydev);
3152ec21e2ecSJeff Kirsher 	unlock_tx_qs(priv);
3153ec21e2ecSJeff Kirsher 	local_irq_restore(flags);
3154ec21e2ecSJeff Kirsher }
3155ec21e2ecSJeff Kirsher 
3156ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast
3157ec21e2ecSJeff Kirsher  * addresses we subscribe to.  Also, change the promiscuity of
3158ec21e2ecSJeff Kirsher  * the device based on the flags (this function is called
31590977f817SJan Ceuleers  * whenever dev->flags is changed
31600977f817SJan Ceuleers  */
3161ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev)
3162ec21e2ecSJeff Kirsher {
3163ec21e2ecSJeff Kirsher 	struct netdev_hw_addr *ha;
3164ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3165ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3166ec21e2ecSJeff Kirsher 	u32 tempval;
3167ec21e2ecSJeff Kirsher 
3168ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_PROMISC) {
3169ec21e2ecSJeff Kirsher 		/* Set RCTRL to PROM */
3170ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3171ec21e2ecSJeff Kirsher 		tempval |= RCTRL_PROM;
3172ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3173ec21e2ecSJeff Kirsher 	} else {
3174ec21e2ecSJeff Kirsher 		/* Set RCTRL to not PROM */
3175ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3176ec21e2ecSJeff Kirsher 		tempval &= ~(RCTRL_PROM);
3177ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3178ec21e2ecSJeff Kirsher 	}
3179ec21e2ecSJeff Kirsher 
3180ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_ALLMULTI) {
3181ec21e2ecSJeff Kirsher 		/* Set the hash to rx all multicast frames */
3182ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0xffffffff);
3183ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0xffffffff);
3184ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0xffffffff);
3185ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0xffffffff);
3186ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0xffffffff);
3187ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0xffffffff);
3188ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0xffffffff);
3189ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0xffffffff);
3190ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0xffffffff);
3191ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0xffffffff);
3192ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0xffffffff);
3193ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0xffffffff);
3194ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0xffffffff);
3195ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0xffffffff);
3196ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0xffffffff);
3197ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0xffffffff);
3198ec21e2ecSJeff Kirsher 	} else {
3199ec21e2ecSJeff Kirsher 		int em_num;
3200ec21e2ecSJeff Kirsher 		int idx;
3201ec21e2ecSJeff Kirsher 
3202ec21e2ecSJeff Kirsher 		/* zero out the hash */
3203ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0x0);
3204ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0x0);
3205ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0x0);
3206ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0x0);
3207ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0x0);
3208ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0x0);
3209ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0x0);
3210ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0x0);
3211ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0x0);
3212ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0x0);
3213ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0x0);
3214ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0x0);
3215ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0x0);
3216ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0x0);
3217ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0x0);
3218ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0x0);
3219ec21e2ecSJeff Kirsher 
3220ec21e2ecSJeff Kirsher 		/* If we have extended hash tables, we need to
3221ec21e2ecSJeff Kirsher 		 * clear the exact match registers to prepare for
32220977f817SJan Ceuleers 		 * setting them
32230977f817SJan Ceuleers 		 */
3224ec21e2ecSJeff Kirsher 		if (priv->extended_hash) {
3225ec21e2ecSJeff Kirsher 			em_num = GFAR_EM_NUM + 1;
3226ec21e2ecSJeff Kirsher 			gfar_clear_exact_match(dev);
3227ec21e2ecSJeff Kirsher 			idx = 1;
3228ec21e2ecSJeff Kirsher 		} else {
3229ec21e2ecSJeff Kirsher 			idx = 0;
3230ec21e2ecSJeff Kirsher 			em_num = 0;
3231ec21e2ecSJeff Kirsher 		}
3232ec21e2ecSJeff Kirsher 
3233ec21e2ecSJeff Kirsher 		if (netdev_mc_empty(dev))
3234ec21e2ecSJeff Kirsher 			return;
3235ec21e2ecSJeff Kirsher 
3236ec21e2ecSJeff Kirsher 		/* Parse the list, and set the appropriate bits */
3237ec21e2ecSJeff Kirsher 		netdev_for_each_mc_addr(ha, dev) {
3238ec21e2ecSJeff Kirsher 			if (idx < em_num) {
3239ec21e2ecSJeff Kirsher 				gfar_set_mac_for_addr(dev, idx, ha->addr);
3240ec21e2ecSJeff Kirsher 				idx++;
3241ec21e2ecSJeff Kirsher 			} else
3242ec21e2ecSJeff Kirsher 				gfar_set_hash_for_addr(dev, ha->addr);
3243ec21e2ecSJeff Kirsher 		}
3244ec21e2ecSJeff Kirsher 	}
3245ec21e2ecSJeff Kirsher }
3246ec21e2ecSJeff Kirsher 
3247ec21e2ecSJeff Kirsher 
3248ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they
32490977f817SJan Ceuleers  * don't interfere with normal reception
32500977f817SJan Ceuleers  */
3251ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev)
3252ec21e2ecSJeff Kirsher {
3253ec21e2ecSJeff Kirsher 	int idx;
32546a3c910cSJoe Perches 	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3255ec21e2ecSJeff Kirsher 
3256ec21e2ecSJeff Kirsher 	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
3257ec21e2ecSJeff Kirsher 		gfar_set_mac_for_addr(dev, idx, zero_arr);
3258ec21e2ecSJeff Kirsher }
3259ec21e2ecSJeff Kirsher 
3260ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */
3261ec21e2ecSJeff Kirsher /* The algorithm works like so:
3262ec21e2ecSJeff Kirsher  * 1) Take the Destination Address (ie the multicast address), and
3263ec21e2ecSJeff Kirsher  * do a CRC on it (little endian), and reverse the bits of the
3264ec21e2ecSJeff Kirsher  * result.
3265ec21e2ecSJeff Kirsher  * 2) Use the 8 most significant bits as a hash into a 256-entry
3266ec21e2ecSJeff Kirsher  * table.  The table is controlled through 8 32-bit registers:
3267ec21e2ecSJeff Kirsher  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
3268ec21e2ecSJeff Kirsher  * gaddr7.  This means that the 3 most significant bits in the
3269ec21e2ecSJeff Kirsher  * hash index which gaddr register to use, and the 5 other bits
3270ec21e2ecSJeff Kirsher  * indicate which bit (assuming an IBM numbering scheme, which
3271ec21e2ecSJeff Kirsher  * for PowerPC (tm) is usually the case) in the register holds
32720977f817SJan Ceuleers  * the entry.
32730977f817SJan Ceuleers  */
3274ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3275ec21e2ecSJeff Kirsher {
3276ec21e2ecSJeff Kirsher 	u32 tempval;
3277ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
32786a3c910cSJoe Perches 	u32 result = ether_crc(ETH_ALEN, addr);
3279ec21e2ecSJeff Kirsher 	int width = priv->hash_width;
3280ec21e2ecSJeff Kirsher 	u8 whichbit = (result >> (32 - width)) & 0x1f;
3281ec21e2ecSJeff Kirsher 	u8 whichreg = result >> (32 - width + 5);
3282ec21e2ecSJeff Kirsher 	u32 value = (1 << (31-whichbit));
3283ec21e2ecSJeff Kirsher 
3284ec21e2ecSJeff Kirsher 	tempval = gfar_read(priv->hash_regs[whichreg]);
3285ec21e2ecSJeff Kirsher 	tempval |= value;
3286ec21e2ecSJeff Kirsher 	gfar_write(priv->hash_regs[whichreg], tempval);
3287ec21e2ecSJeff Kirsher }
3288ec21e2ecSJeff Kirsher 
3289ec21e2ecSJeff Kirsher 
3290ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers
3291ec21e2ecSJeff Kirsher  * This function sets the numth pair to a given address
3292ec21e2ecSJeff Kirsher  */
3293ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3294ec21e2ecSJeff Kirsher 				  const u8 *addr)
3295ec21e2ecSJeff Kirsher {
3296ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3297ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3298ec21e2ecSJeff Kirsher 	int idx;
32996a3c910cSJoe Perches 	char tmpbuf[ETH_ALEN];
3300ec21e2ecSJeff Kirsher 	u32 tempval;
3301ec21e2ecSJeff Kirsher 	u32 __iomem *macptr = &regs->macstnaddr1;
3302ec21e2ecSJeff Kirsher 
3303ec21e2ecSJeff Kirsher 	macptr += num*2;
3304ec21e2ecSJeff Kirsher 
33050977f817SJan Ceuleers 	/* Now copy it into the mac registers backwards, cuz
33060977f817SJan Ceuleers 	 * little endian is silly
33070977f817SJan Ceuleers 	 */
33086a3c910cSJoe Perches 	for (idx = 0; idx < ETH_ALEN; idx++)
33096a3c910cSJoe Perches 		tmpbuf[ETH_ALEN - 1 - idx] = addr[idx];
3310ec21e2ecSJeff Kirsher 
3311ec21e2ecSJeff Kirsher 	gfar_write(macptr, *((u32 *) (tmpbuf)));
3312ec21e2ecSJeff Kirsher 
3313ec21e2ecSJeff Kirsher 	tempval = *((u32 *) (tmpbuf + 4));
3314ec21e2ecSJeff Kirsher 
3315ec21e2ecSJeff Kirsher 	gfar_write(macptr+1, tempval);
3316ec21e2ecSJeff Kirsher }
3317ec21e2ecSJeff Kirsher 
3318ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */
3319ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id)
3320ec21e2ecSJeff Kirsher {
3321ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3322ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
3323ec21e2ecSJeff Kirsher 	struct gfar_private *priv= gfargrp->priv;
3324ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
3325ec21e2ecSJeff Kirsher 
3326ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3327ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&regs->ievent);
3328ec21e2ecSJeff Kirsher 
3329ec21e2ecSJeff Kirsher 	/* Clear IEVENT */
3330ec21e2ecSJeff Kirsher 	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3331ec21e2ecSJeff Kirsher 
3332ec21e2ecSJeff Kirsher 	/* Magic Packet is not an error. */
3333ec21e2ecSJeff Kirsher 	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3334ec21e2ecSJeff Kirsher 	    (events & IEVENT_MAG))
3335ec21e2ecSJeff Kirsher 		events &= ~IEVENT_MAG;
3336ec21e2ecSJeff Kirsher 
3337ec21e2ecSJeff Kirsher 	/* Hmm... */
3338ec21e2ecSJeff Kirsher 	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3339bc4598bcSJan Ceuleers 		netdev_dbg(dev,
3340bc4598bcSJan Ceuleers 			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3341ec21e2ecSJeff Kirsher 			   events, gfar_read(&regs->imask));
3342ec21e2ecSJeff Kirsher 
3343ec21e2ecSJeff Kirsher 	/* Update the error counters */
3344ec21e2ecSJeff Kirsher 	if (events & IEVENT_TXE) {
3345ec21e2ecSJeff Kirsher 		dev->stats.tx_errors++;
3346ec21e2ecSJeff Kirsher 
3347ec21e2ecSJeff Kirsher 		if (events & IEVENT_LC)
3348ec21e2ecSJeff Kirsher 			dev->stats.tx_window_errors++;
3349ec21e2ecSJeff Kirsher 		if (events & IEVENT_CRL)
3350ec21e2ecSJeff Kirsher 			dev->stats.tx_aborted_errors++;
3351ec21e2ecSJeff Kirsher 		if (events & IEVENT_XFUN) {
3352ec21e2ecSJeff Kirsher 			unsigned long flags;
3353ec21e2ecSJeff Kirsher 
3354ec21e2ecSJeff Kirsher 			netif_dbg(priv, tx_err, dev,
3355ec21e2ecSJeff Kirsher 				  "TX FIFO underrun, packet dropped\n");
3356ec21e2ecSJeff Kirsher 			dev->stats.tx_dropped++;
3357212079dfSPaul Gortmaker 			atomic64_inc(&priv->extra_stats.tx_underrun);
3358ec21e2ecSJeff Kirsher 
3359ec21e2ecSJeff Kirsher 			local_irq_save(flags);
3360ec21e2ecSJeff Kirsher 			lock_tx_qs(priv);
3361ec21e2ecSJeff Kirsher 
3362ec21e2ecSJeff Kirsher 			/* Reactivate the Tx Queues */
3363ec21e2ecSJeff Kirsher 			gfar_write(&regs->tstat, gfargrp->tstat);
3364ec21e2ecSJeff Kirsher 
3365ec21e2ecSJeff Kirsher 			unlock_tx_qs(priv);
3366ec21e2ecSJeff Kirsher 			local_irq_restore(flags);
3367ec21e2ecSJeff Kirsher 		}
3368ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
3369ec21e2ecSJeff Kirsher 	}
3370ec21e2ecSJeff Kirsher 	if (events & IEVENT_BSY) {
3371ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3372212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_bsy);
3373ec21e2ecSJeff Kirsher 
3374ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3375ec21e2ecSJeff Kirsher 
3376ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3377ec21e2ecSJeff Kirsher 			  gfar_read(&regs->rstat));
3378ec21e2ecSJeff Kirsher 	}
3379ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABR) {
3380ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3381212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_babr);
3382ec21e2ecSJeff Kirsher 
3383ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
3384ec21e2ecSJeff Kirsher 	}
3385ec21e2ecSJeff Kirsher 	if (events & IEVENT_EBERR) {
3386212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.eberr);
3387ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "bus error\n");
3388ec21e2ecSJeff Kirsher 	}
3389ec21e2ecSJeff Kirsher 	if (events & IEVENT_RXC)
3390ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_status, dev, "control frame\n");
3391ec21e2ecSJeff Kirsher 
3392ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABT) {
3393212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.tx_babt);
3394ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
3395ec21e2ecSJeff Kirsher 	}
3396ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3397ec21e2ecSJeff Kirsher }
3398ec21e2ecSJeff Kirsher 
3399ec21e2ecSJeff Kirsher static struct of_device_id gfar_match[] =
3400ec21e2ecSJeff Kirsher {
3401ec21e2ecSJeff Kirsher 	{
3402ec21e2ecSJeff Kirsher 		.type = "network",
3403ec21e2ecSJeff Kirsher 		.compatible = "gianfar",
3404ec21e2ecSJeff Kirsher 	},
3405ec21e2ecSJeff Kirsher 	{
3406ec21e2ecSJeff Kirsher 		.compatible = "fsl,etsec2",
3407ec21e2ecSJeff Kirsher 	},
3408ec21e2ecSJeff Kirsher 	{},
3409ec21e2ecSJeff Kirsher };
3410ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match);
3411ec21e2ecSJeff Kirsher 
3412ec21e2ecSJeff Kirsher /* Structure for a device driver */
3413ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = {
3414ec21e2ecSJeff Kirsher 	.driver = {
3415ec21e2ecSJeff Kirsher 		.name = "fsl-gianfar",
3416ec21e2ecSJeff Kirsher 		.owner = THIS_MODULE,
3417ec21e2ecSJeff Kirsher 		.pm = GFAR_PM_OPS,
3418ec21e2ecSJeff Kirsher 		.of_match_table = gfar_match,
3419ec21e2ecSJeff Kirsher 	},
3420ec21e2ecSJeff Kirsher 	.probe = gfar_probe,
3421ec21e2ecSJeff Kirsher 	.remove = gfar_remove,
3422ec21e2ecSJeff Kirsher };
3423ec21e2ecSJeff Kirsher 
3424db62f684SAxel Lin module_platform_driver(gfar_driver);
3425