xref: /openbmc/linux/drivers/net/ethernet/freescale/gianfar.c (revision 45b679c9a3ccd9e34f28e6ec677b812a860eb8eb)
10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c
2ec21e2ecSJeff Kirsher  *
3ec21e2ecSJeff Kirsher  * Gianfar Ethernet Driver
4ec21e2ecSJeff Kirsher  * This driver is designed for the non-CPM ethernet controllers
5ec21e2ecSJeff Kirsher  * on the 85xx and 83xx family of integrated processors
6ec21e2ecSJeff Kirsher  * Based on 8260_io/fcc_enet.c
7ec21e2ecSJeff Kirsher  *
8ec21e2ecSJeff Kirsher  * Author: Andy Fleming
9ec21e2ecSJeff Kirsher  * Maintainer: Kumar Gala
10ec21e2ecSJeff Kirsher  * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
11ec21e2ecSJeff Kirsher  *
1220862788SClaudiu Manoil  * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13ec21e2ecSJeff Kirsher  * Copyright 2007 MontaVista Software, Inc.
14ec21e2ecSJeff Kirsher  *
15ec21e2ecSJeff Kirsher  * This program is free software; you can redistribute  it and/or modify it
16ec21e2ecSJeff Kirsher  * under  the terms of  the GNU General  Public License as published by the
17ec21e2ecSJeff Kirsher  * Free Software Foundation;  either version 2 of the  License, or (at your
18ec21e2ecSJeff Kirsher  * option) any later version.
19ec21e2ecSJeff Kirsher  *
20ec21e2ecSJeff Kirsher  *  Gianfar:  AKA Lambda Draconis, "Dragon"
21ec21e2ecSJeff Kirsher  *  RA 11 31 24.2
22ec21e2ecSJeff Kirsher  *  Dec +69 19 52
23ec21e2ecSJeff Kirsher  *  V 3.84
24ec21e2ecSJeff Kirsher  *  B-V +1.62
25ec21e2ecSJeff Kirsher  *
26ec21e2ecSJeff Kirsher  *  Theory of operation
27ec21e2ecSJeff Kirsher  *
28ec21e2ecSJeff Kirsher  *  The driver is initialized through of_device. Configuration information
29ec21e2ecSJeff Kirsher  *  is therefore conveyed through an OF-style device tree.
30ec21e2ecSJeff Kirsher  *
31ec21e2ecSJeff Kirsher  *  The Gianfar Ethernet Controller uses a ring of buffer
32ec21e2ecSJeff Kirsher  *  descriptors.  The beginning is indicated by a register
33ec21e2ecSJeff Kirsher  *  pointing to the physical address of the start of the ring.
34ec21e2ecSJeff Kirsher  *  The end is determined by a "wrap" bit being set in the
35ec21e2ecSJeff Kirsher  *  last descriptor of the ring.
36ec21e2ecSJeff Kirsher  *
37ec21e2ecSJeff Kirsher  *  When a packet is received, the RXF bit in the
38ec21e2ecSJeff Kirsher  *  IEVENT register is set, triggering an interrupt when the
39ec21e2ecSJeff Kirsher  *  corresponding bit in the IMASK register is also set (if
40ec21e2ecSJeff Kirsher  *  interrupt coalescing is active, then the interrupt may not
41ec21e2ecSJeff Kirsher  *  happen immediately, but will wait until either a set number
42ec21e2ecSJeff Kirsher  *  of frames or amount of time have passed).  In NAPI, the
43ec21e2ecSJeff Kirsher  *  interrupt handler will signal there is work to be done, and
44ec21e2ecSJeff Kirsher  *  exit. This method will start at the last known empty
45ec21e2ecSJeff Kirsher  *  descriptor, and process every subsequent descriptor until there
46ec21e2ecSJeff Kirsher  *  are none left with data (NAPI will stop after a set number of
47ec21e2ecSJeff Kirsher  *  packets to give time to other tasks, but will eventually
48ec21e2ecSJeff Kirsher  *  process all the packets).  The data arrives inside a
49ec21e2ecSJeff Kirsher  *  pre-allocated skb, and so after the skb is passed up to the
50ec21e2ecSJeff Kirsher  *  stack, a new skb must be allocated, and the address field in
51ec21e2ecSJeff Kirsher  *  the buffer descriptor must be updated to indicate this new
52ec21e2ecSJeff Kirsher  *  skb.
53ec21e2ecSJeff Kirsher  *
54ec21e2ecSJeff Kirsher  *  When the kernel requests that a packet be transmitted, the
55ec21e2ecSJeff Kirsher  *  driver starts where it left off last time, and points the
56ec21e2ecSJeff Kirsher  *  descriptor at the buffer which was passed in.  The driver
57ec21e2ecSJeff Kirsher  *  then informs the DMA engine that there are packets ready to
58ec21e2ecSJeff Kirsher  *  be transmitted.  Once the controller is finished transmitting
59ec21e2ecSJeff Kirsher  *  the packet, an interrupt may be triggered (under the same
60ec21e2ecSJeff Kirsher  *  conditions as for reception, but depending on the TXF bit).
61ec21e2ecSJeff Kirsher  *  The driver then cleans up the buffer.
62ec21e2ecSJeff Kirsher  */
63ec21e2ecSJeff Kirsher 
64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65ec21e2ecSJeff Kirsher #define DEBUG
66ec21e2ecSJeff Kirsher 
67ec21e2ecSJeff Kirsher #include <linux/kernel.h>
68ec21e2ecSJeff Kirsher #include <linux/string.h>
69ec21e2ecSJeff Kirsher #include <linux/errno.h>
70ec21e2ecSJeff Kirsher #include <linux/unistd.h>
71ec21e2ecSJeff Kirsher #include <linux/slab.h>
72ec21e2ecSJeff Kirsher #include <linux/interrupt.h>
73ec21e2ecSJeff Kirsher #include <linux/delay.h>
74ec21e2ecSJeff Kirsher #include <linux/netdevice.h>
75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h>
76ec21e2ecSJeff Kirsher #include <linux/skbuff.h>
77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h>
78ec21e2ecSJeff Kirsher #include <linux/spinlock.h>
79ec21e2ecSJeff Kirsher #include <linux/mm.h>
805af50730SRob Herring #include <linux/of_address.h>
815af50730SRob Herring #include <linux/of_irq.h>
82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h>
83ec21e2ecSJeff Kirsher #include <linux/of_platform.h>
84ec21e2ecSJeff Kirsher #include <linux/ip.h>
85ec21e2ecSJeff Kirsher #include <linux/tcp.h>
86ec21e2ecSJeff Kirsher #include <linux/udp.h>
87ec21e2ecSJeff Kirsher #include <linux/in.h>
88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h>
89ec21e2ecSJeff Kirsher 
90ec21e2ecSJeff Kirsher #include <asm/io.h>
91d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
92ec21e2ecSJeff Kirsher #include <asm/reg.h>
932969b1f7SClaudiu Manoil #include <asm/mpc85xx.h>
94d6ef0bccSClaudiu Manoil #endif
95ec21e2ecSJeff Kirsher #include <asm/irq.h>
96ec21e2ecSJeff Kirsher #include <asm/uaccess.h>
97ec21e2ecSJeff Kirsher #include <linux/module.h>
98ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h>
99ec21e2ecSJeff Kirsher #include <linux/crc32.h>
100ec21e2ecSJeff Kirsher #include <linux/mii.h>
101ec21e2ecSJeff Kirsher #include <linux/phy.h>
102ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h>
103ec21e2ecSJeff Kirsher #include <linux/of.h>
104ec21e2ecSJeff Kirsher #include <linux/of_net.h>
105fd31a952SClaudiu Manoil #include <linux/of_address.h>
106fd31a952SClaudiu Manoil #include <linux/of_irq.h>
107ec21e2ecSJeff Kirsher 
108ec21e2ecSJeff Kirsher #include "gianfar.h"
109ec21e2ecSJeff Kirsher 
110ec21e2ecSJeff Kirsher #define TX_TIMEOUT      (1*HZ)
111ec21e2ecSJeff Kirsher 
112ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3";
113ec21e2ecSJeff Kirsher 
114ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev);
115ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work);
117ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev);
118ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev);
119ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev);
120ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
121ec21e2ecSJeff Kirsher 			   struct sk_buff *skb);
122ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev);
123ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu);
124ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id);
125ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id);
126ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id);
127ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev);
1286ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv);
129ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev);
130ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev);
131ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev);
132ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv);
133ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev);
134ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
135ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev);
136aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget);
137aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget);
138aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
139aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
140ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
141ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev);
142ec21e2ecSJeff Kirsher #endif
143ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
144c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
14561db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
146cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi);
147c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv);
148ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev);
149ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
150ec21e2ecSJeff Kirsher 				  const u8 *addr);
151ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
152ec21e2ecSJeff Kirsher 
153ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc");
154ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver");
155ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL");
156ec21e2ecSJeff Kirsher 
157ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
158ec21e2ecSJeff Kirsher 			    dma_addr_t buf)
159ec21e2ecSJeff Kirsher {
160ec21e2ecSJeff Kirsher 	u32 lstatus;
161ec21e2ecSJeff Kirsher 
162ec21e2ecSJeff Kirsher 	bdp->bufPtr = buf;
163ec21e2ecSJeff Kirsher 
164ec21e2ecSJeff Kirsher 	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
165ec21e2ecSJeff Kirsher 	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
166ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(RXBD_WRAP);
167ec21e2ecSJeff Kirsher 
168d55398baSClaudiu Manoil 	gfar_wmb();
169ec21e2ecSJeff Kirsher 
170ec21e2ecSJeff Kirsher 	bdp->lstatus = lstatus;
171ec21e2ecSJeff Kirsher }
172ec21e2ecSJeff Kirsher 
173ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev)
174ec21e2ecSJeff Kirsher {
175ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
176*45b679c9SMatei Pavaluca 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
177ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
178ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
179ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
180ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
181*45b679c9SMatei Pavaluca 	u32 *rfbptr;
182ec21e2ecSJeff Kirsher 	int i, j;
183ec21e2ecSJeff Kirsher 
184ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
185ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
186ec21e2ecSJeff Kirsher 		/* Initialize some variables in our dev structure */
187ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
188ec21e2ecSJeff Kirsher 		tx_queue->dirty_tx = tx_queue->tx_bd_base;
189ec21e2ecSJeff Kirsher 		tx_queue->cur_tx = tx_queue->tx_bd_base;
190ec21e2ecSJeff Kirsher 		tx_queue->skb_curtx = 0;
191ec21e2ecSJeff Kirsher 		tx_queue->skb_dirtytx = 0;
192ec21e2ecSJeff Kirsher 
193ec21e2ecSJeff Kirsher 		/* Initialize Transmit Descriptor Ring */
194ec21e2ecSJeff Kirsher 		txbdp = tx_queue->tx_bd_base;
195ec21e2ecSJeff Kirsher 		for (j = 0; j < tx_queue->tx_ring_size; j++) {
196ec21e2ecSJeff Kirsher 			txbdp->lstatus = 0;
197ec21e2ecSJeff Kirsher 			txbdp->bufPtr = 0;
198ec21e2ecSJeff Kirsher 			txbdp++;
199ec21e2ecSJeff Kirsher 		}
200ec21e2ecSJeff Kirsher 
201ec21e2ecSJeff Kirsher 		/* Set the last descriptor in the ring to indicate wrap */
202ec21e2ecSJeff Kirsher 		txbdp--;
203ec21e2ecSJeff Kirsher 		txbdp->status |= TXBD_WRAP;
204ec21e2ecSJeff Kirsher 	}
205ec21e2ecSJeff Kirsher 
206*45b679c9SMatei Pavaluca 	rfbptr = &regs->rfbptr0;
207ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
208ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
209ec21e2ecSJeff Kirsher 		rx_queue->cur_rx = rx_queue->rx_bd_base;
210ec21e2ecSJeff Kirsher 		rx_queue->skb_currx = 0;
211ec21e2ecSJeff Kirsher 		rxbdp = rx_queue->rx_bd_base;
212ec21e2ecSJeff Kirsher 
213ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++) {
214ec21e2ecSJeff Kirsher 			struct sk_buff *skb = rx_queue->rx_skbuff[j];
215ec21e2ecSJeff Kirsher 
216ec21e2ecSJeff Kirsher 			if (skb) {
217ec21e2ecSJeff Kirsher 				gfar_init_rxbdp(rx_queue, rxbdp,
218ec21e2ecSJeff Kirsher 						rxbdp->bufPtr);
219ec21e2ecSJeff Kirsher 			} else {
220ec21e2ecSJeff Kirsher 				skb = gfar_new_skb(ndev);
221ec21e2ecSJeff Kirsher 				if (!skb) {
222ec21e2ecSJeff Kirsher 					netdev_err(ndev, "Can't allocate RX buffers\n");
2231eb8f7a7SClaudiu Manoil 					return -ENOMEM;
224ec21e2ecSJeff Kirsher 				}
225ec21e2ecSJeff Kirsher 				rx_queue->rx_skbuff[j] = skb;
226ec21e2ecSJeff Kirsher 
227ec21e2ecSJeff Kirsher 				gfar_new_rxbdp(rx_queue, rxbdp, skb);
228ec21e2ecSJeff Kirsher 			}
229ec21e2ecSJeff Kirsher 
230ec21e2ecSJeff Kirsher 			rxbdp++;
231ec21e2ecSJeff Kirsher 		}
232ec21e2ecSJeff Kirsher 
233*45b679c9SMatei Pavaluca 		rx_queue->rfbptr = rfbptr;
234*45b679c9SMatei Pavaluca 		rfbptr += 2;
235ec21e2ecSJeff Kirsher 	}
236ec21e2ecSJeff Kirsher 
237ec21e2ecSJeff Kirsher 	return 0;
238ec21e2ecSJeff Kirsher }
239ec21e2ecSJeff Kirsher 
240ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev)
241ec21e2ecSJeff Kirsher {
242ec21e2ecSJeff Kirsher 	void *vaddr;
243ec21e2ecSJeff Kirsher 	dma_addr_t addr;
244ec21e2ecSJeff Kirsher 	int i, j, k;
245ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
246369ec162SClaudiu Manoil 	struct device *dev = priv->dev;
247ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
248ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
249ec21e2ecSJeff Kirsher 
250ec21e2ecSJeff Kirsher 	priv->total_tx_ring_size = 0;
251ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
252ec21e2ecSJeff Kirsher 		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
253ec21e2ecSJeff Kirsher 
254ec21e2ecSJeff Kirsher 	priv->total_rx_ring_size = 0;
255ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
256ec21e2ecSJeff Kirsher 		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
257ec21e2ecSJeff Kirsher 
258ec21e2ecSJeff Kirsher 	/* Allocate memory for the buffer descriptors */
259ec21e2ecSJeff Kirsher 	vaddr = dma_alloc_coherent(dev,
260d0320f75SJoe Perches 				   (priv->total_tx_ring_size *
261d0320f75SJoe Perches 				    sizeof(struct txbd8)) +
262d0320f75SJoe Perches 				   (priv->total_rx_ring_size *
263d0320f75SJoe Perches 				    sizeof(struct rxbd8)),
264ec21e2ecSJeff Kirsher 				   &addr, GFP_KERNEL);
265d0320f75SJoe Perches 	if (!vaddr)
266ec21e2ecSJeff Kirsher 		return -ENOMEM;
267ec21e2ecSJeff Kirsher 
268ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
269ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
270ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_base = vaddr;
271ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_dma_base = addr;
272ec21e2ecSJeff Kirsher 		tx_queue->dev = ndev;
273ec21e2ecSJeff Kirsher 		/* enet DMA only understands physical addresses */
274ec21e2ecSJeff Kirsher 		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
275ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
276ec21e2ecSJeff Kirsher 	}
277ec21e2ecSJeff Kirsher 
278ec21e2ecSJeff Kirsher 	/* Start the rx descriptor ring where the tx ring leaves off */
279ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
280ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
281ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_base = vaddr;
282ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_dma_base = addr;
283ec21e2ecSJeff Kirsher 		rx_queue->dev = ndev;
284ec21e2ecSJeff Kirsher 		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
285ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
286ec21e2ecSJeff Kirsher 	}
287ec21e2ecSJeff Kirsher 
288ec21e2ecSJeff Kirsher 	/* Setup the skbuff rings */
289ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
290ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
29114f8dc49SJoe Perches 		tx_queue->tx_skbuff =
29214f8dc49SJoe Perches 			kmalloc_array(tx_queue->tx_ring_size,
29314f8dc49SJoe Perches 				      sizeof(*tx_queue->tx_skbuff),
294bc4598bcSJan Ceuleers 				      GFP_KERNEL);
29514f8dc49SJoe Perches 		if (!tx_queue->tx_skbuff)
296ec21e2ecSJeff Kirsher 			goto cleanup;
297ec21e2ecSJeff Kirsher 
298ec21e2ecSJeff Kirsher 		for (k = 0; k < tx_queue->tx_ring_size; k++)
299ec21e2ecSJeff Kirsher 			tx_queue->tx_skbuff[k] = NULL;
300ec21e2ecSJeff Kirsher 	}
301ec21e2ecSJeff Kirsher 
302ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
303ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
30414f8dc49SJoe Perches 		rx_queue->rx_skbuff =
30514f8dc49SJoe Perches 			kmalloc_array(rx_queue->rx_ring_size,
30614f8dc49SJoe Perches 				      sizeof(*rx_queue->rx_skbuff),
307bc4598bcSJan Ceuleers 				      GFP_KERNEL);
30814f8dc49SJoe Perches 		if (!rx_queue->rx_skbuff)
309ec21e2ecSJeff Kirsher 			goto cleanup;
310ec21e2ecSJeff Kirsher 
311ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++)
312ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[j] = NULL;
313ec21e2ecSJeff Kirsher 	}
314ec21e2ecSJeff Kirsher 
315ec21e2ecSJeff Kirsher 	if (gfar_init_bds(ndev))
316ec21e2ecSJeff Kirsher 		goto cleanup;
317ec21e2ecSJeff Kirsher 
318ec21e2ecSJeff Kirsher 	return 0;
319ec21e2ecSJeff Kirsher 
320ec21e2ecSJeff Kirsher cleanup:
321ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
322ec21e2ecSJeff Kirsher 	return -ENOMEM;
323ec21e2ecSJeff Kirsher }
324ec21e2ecSJeff Kirsher 
325ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv)
326ec21e2ecSJeff Kirsher {
327ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
328ec21e2ecSJeff Kirsher 	u32 __iomem *baddr;
329ec21e2ecSJeff Kirsher 	int i;
330ec21e2ecSJeff Kirsher 
331ec21e2ecSJeff Kirsher 	baddr = &regs->tbase0;
332ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
333ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
334ec21e2ecSJeff Kirsher 		baddr += 2;
335ec21e2ecSJeff Kirsher 	}
336ec21e2ecSJeff Kirsher 
337ec21e2ecSJeff Kirsher 	baddr = &regs->rbase0;
338ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
339ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
340ec21e2ecSJeff Kirsher 		baddr += 2;
341ec21e2ecSJeff Kirsher 	}
342ec21e2ecSJeff Kirsher }
343ec21e2ecSJeff Kirsher 
344*45b679c9SMatei Pavaluca static void gfar_init_rqprm(struct gfar_private *priv)
345*45b679c9SMatei Pavaluca {
346*45b679c9SMatei Pavaluca 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
347*45b679c9SMatei Pavaluca 	u32 __iomem *baddr;
348*45b679c9SMatei Pavaluca 	int i;
349*45b679c9SMatei Pavaluca 
350*45b679c9SMatei Pavaluca 	baddr = &regs->rqprm0;
351*45b679c9SMatei Pavaluca 	for (i = 0; i < priv->num_rx_queues; i++) {
352*45b679c9SMatei Pavaluca 		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
353*45b679c9SMatei Pavaluca 			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
354*45b679c9SMatei Pavaluca 		baddr++;
355*45b679c9SMatei Pavaluca 	}
356*45b679c9SMatei Pavaluca }
357*45b679c9SMatei Pavaluca 
35888302648SClaudiu Manoil static void gfar_rx_buff_size_config(struct gfar_private *priv)
35988302648SClaudiu Manoil {
360f5b720b8SClaudiu Manoil 	int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
36188302648SClaudiu Manoil 
36288302648SClaudiu Manoil 	/* set this when rx hw offload (TOE) functions are being used */
36388302648SClaudiu Manoil 	priv->uses_rxfcb = 0;
36488302648SClaudiu Manoil 
36588302648SClaudiu Manoil 	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
36688302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
36788302648SClaudiu Manoil 
36888302648SClaudiu Manoil 	if (priv->hwts_rx_en)
36988302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
37088302648SClaudiu Manoil 
37188302648SClaudiu Manoil 	if (priv->uses_rxfcb)
37288302648SClaudiu Manoil 		frame_size += GMAC_FCB_LEN;
37388302648SClaudiu Manoil 
37488302648SClaudiu Manoil 	frame_size += priv->padding;
37588302648SClaudiu Manoil 
37688302648SClaudiu Manoil 	frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
37788302648SClaudiu Manoil 		     INCREMENTAL_BUFFER_SIZE;
37888302648SClaudiu Manoil 
37988302648SClaudiu Manoil 	priv->rx_buffer_size = frame_size;
38088302648SClaudiu Manoil }
38188302648SClaudiu Manoil 
382a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv)
383ec21e2ecSJeff Kirsher {
384ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
385ec21e2ecSJeff Kirsher 	u32 rctrl = 0;
386ec21e2ecSJeff Kirsher 
387ec21e2ecSJeff Kirsher 	if (priv->rx_filer_enable) {
388ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_FILREN;
389ec21e2ecSJeff Kirsher 		/* Program the RIR0 reg with the required distribution */
39071ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING)
39171ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
39271ff9e3dSClaudiu Manoil 		else /* GFAR_MQ_POLLING */
39371ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
394ec21e2ecSJeff Kirsher 	}
395ec21e2ecSJeff Kirsher 
396f5ae6279SClaudiu Manoil 	/* Restore PROMISC mode */
397a328ac92SClaudiu Manoil 	if (priv->ndev->flags & IFF_PROMISC)
398f5ae6279SClaudiu Manoil 		rctrl |= RCTRL_PROM;
399f5ae6279SClaudiu Manoil 
40088302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_RXCSUM)
401ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_CHECKSUMMING;
402ec21e2ecSJeff Kirsher 
40388302648SClaudiu Manoil 	if (priv->extended_hash)
40488302648SClaudiu Manoil 		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
405ec21e2ecSJeff Kirsher 
406ec21e2ecSJeff Kirsher 	if (priv->padding) {
407ec21e2ecSJeff Kirsher 		rctrl &= ~RCTRL_PAL_MASK;
408ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PADDING(priv->padding);
409ec21e2ecSJeff Kirsher 	}
410ec21e2ecSJeff Kirsher 
411ec21e2ecSJeff Kirsher 	/* Enable HW time stamping if requested from user space */
41288302648SClaudiu Manoil 	if (priv->hwts_rx_en)
413ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
414ec21e2ecSJeff Kirsher 
41588302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
416ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
417ec21e2ecSJeff Kirsher 
418*45b679c9SMatei Pavaluca 	/* Clear the LFC bit */
419*45b679c9SMatei Pavaluca 	gfar_write(&regs->rctrl, rctrl);
420*45b679c9SMatei Pavaluca 	/* Init flow control threshold values */
421*45b679c9SMatei Pavaluca 	gfar_init_rqprm(priv);
422*45b679c9SMatei Pavaluca 	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
423*45b679c9SMatei Pavaluca 	rctrl |= RCTRL_LFC;
424*45b679c9SMatei Pavaluca 
425ec21e2ecSJeff Kirsher 	/* Init rctrl based on our settings */
426ec21e2ecSJeff Kirsher 	gfar_write(&regs->rctrl, rctrl);
427a328ac92SClaudiu Manoil }
428ec21e2ecSJeff Kirsher 
429a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv)
430a328ac92SClaudiu Manoil {
431a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
432a328ac92SClaudiu Manoil 	u32 tctrl = 0;
433a328ac92SClaudiu Manoil 
434a328ac92SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_IP_CSUM)
435ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_INIT_CSUM;
436ec21e2ecSJeff Kirsher 
437b98b8babSClaudiu Manoil 	if (priv->prio_sched_en)
438ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_TXSCHED_PRIO;
439b98b8babSClaudiu Manoil 	else {
440b98b8babSClaudiu Manoil 		tctrl |= TCTRL_TXSCHED_WRRS;
441b98b8babSClaudiu Manoil 		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
442b98b8babSClaudiu Manoil 		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
443b98b8babSClaudiu Manoil 	}
444ec21e2ecSJeff Kirsher 
44588302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
44688302648SClaudiu Manoil 		tctrl |= TCTRL_VLINS;
44788302648SClaudiu Manoil 
448ec21e2ecSJeff Kirsher 	gfar_write(&regs->tctrl, tctrl);
449ec21e2ecSJeff Kirsher }
450ec21e2ecSJeff Kirsher 
451f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv,
452f19015baSClaudiu Manoil 			       unsigned long tx_mask, unsigned long rx_mask)
453f19015baSClaudiu Manoil {
454f19015baSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
455f19015baSClaudiu Manoil 	u32 __iomem *baddr;
456f19015baSClaudiu Manoil 
457f19015baSClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
458f19015baSClaudiu Manoil 		int i = 0;
459f19015baSClaudiu Manoil 
460f19015baSClaudiu Manoil 		baddr = &regs->txic0;
461f19015baSClaudiu Manoil 		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
462f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
463f19015baSClaudiu Manoil 			if (likely(priv->tx_queue[i]->txcoalescing))
464f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->tx_queue[i]->txic);
465f19015baSClaudiu Manoil 		}
466f19015baSClaudiu Manoil 
467f19015baSClaudiu Manoil 		baddr = &regs->rxic0;
468f19015baSClaudiu Manoil 		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
469f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
470f19015baSClaudiu Manoil 			if (likely(priv->rx_queue[i]->rxcoalescing))
471f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
472f19015baSClaudiu Manoil 		}
473f19015baSClaudiu Manoil 	} else {
474f19015baSClaudiu Manoil 		/* Backward compatible case -- even if we enable
475f19015baSClaudiu Manoil 		 * multiple queues, there's only single reg to program
476f19015baSClaudiu Manoil 		 */
477f19015baSClaudiu Manoil 		gfar_write(&regs->txic, 0);
478f19015baSClaudiu Manoil 		if (likely(priv->tx_queue[0]->txcoalescing))
479f19015baSClaudiu Manoil 			gfar_write(&regs->txic, priv->tx_queue[0]->txic);
480f19015baSClaudiu Manoil 
481f19015baSClaudiu Manoil 		gfar_write(&regs->rxic, 0);
482f19015baSClaudiu Manoil 		if (unlikely(priv->rx_queue[0]->rxcoalescing))
483f19015baSClaudiu Manoil 			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
484f19015baSClaudiu Manoil 	}
485f19015baSClaudiu Manoil }
486f19015baSClaudiu Manoil 
487f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv)
488f19015baSClaudiu Manoil {
489f19015baSClaudiu Manoil 	gfar_configure_coalescing(priv, 0xFF, 0xFF);
490f19015baSClaudiu Manoil }
491f19015baSClaudiu Manoil 
492ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev)
493ec21e2ecSJeff Kirsher {
494ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
495ec21e2ecSJeff Kirsher 	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
496ec21e2ecSJeff Kirsher 	unsigned long tx_packets = 0, tx_bytes = 0;
4973a2e16c8SJan Ceuleers 	int i;
498ec21e2ecSJeff Kirsher 
499ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
500ec21e2ecSJeff Kirsher 		rx_packets += priv->rx_queue[i]->stats.rx_packets;
501ec21e2ecSJeff Kirsher 		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
502ec21e2ecSJeff Kirsher 		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
503ec21e2ecSJeff Kirsher 	}
504ec21e2ecSJeff Kirsher 
505ec21e2ecSJeff Kirsher 	dev->stats.rx_packets = rx_packets;
506ec21e2ecSJeff Kirsher 	dev->stats.rx_bytes   = rx_bytes;
507ec21e2ecSJeff Kirsher 	dev->stats.rx_dropped = rx_dropped;
508ec21e2ecSJeff Kirsher 
509ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
510ec21e2ecSJeff Kirsher 		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
511ec21e2ecSJeff Kirsher 		tx_packets += priv->tx_queue[i]->stats.tx_packets;
512ec21e2ecSJeff Kirsher 	}
513ec21e2ecSJeff Kirsher 
514ec21e2ecSJeff Kirsher 	dev->stats.tx_bytes   = tx_bytes;
515ec21e2ecSJeff Kirsher 	dev->stats.tx_packets = tx_packets;
516ec21e2ecSJeff Kirsher 
517ec21e2ecSJeff Kirsher 	return &dev->stats;
518ec21e2ecSJeff Kirsher }
519ec21e2ecSJeff Kirsher 
520ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = {
521ec21e2ecSJeff Kirsher 	.ndo_open = gfar_enet_open,
522ec21e2ecSJeff Kirsher 	.ndo_start_xmit = gfar_start_xmit,
523ec21e2ecSJeff Kirsher 	.ndo_stop = gfar_close,
524ec21e2ecSJeff Kirsher 	.ndo_change_mtu = gfar_change_mtu,
525ec21e2ecSJeff Kirsher 	.ndo_set_features = gfar_set_features,
526afc4b13dSJiri Pirko 	.ndo_set_rx_mode = gfar_set_multi,
527ec21e2ecSJeff Kirsher 	.ndo_tx_timeout = gfar_timeout,
528ec21e2ecSJeff Kirsher 	.ndo_do_ioctl = gfar_ioctl,
529ec21e2ecSJeff Kirsher 	.ndo_get_stats = gfar_get_stats,
530ec21e2ecSJeff Kirsher 	.ndo_set_mac_address = eth_mac_addr,
531ec21e2ecSJeff Kirsher 	.ndo_validate_addr = eth_validate_addr,
532ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
533ec21e2ecSJeff Kirsher 	.ndo_poll_controller = gfar_netpoll,
534ec21e2ecSJeff Kirsher #endif
535ec21e2ecSJeff Kirsher };
536ec21e2ecSJeff Kirsher 
537efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv)
538efeddce7SClaudiu Manoil {
539efeddce7SClaudiu Manoil 	int i;
540efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
541efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
542efeddce7SClaudiu Manoil 		/* Clear IEVENT */
543efeddce7SClaudiu Manoil 		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
544efeddce7SClaudiu Manoil 
545efeddce7SClaudiu Manoil 		/* Initialize IMASK */
546efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
547efeddce7SClaudiu Manoil 	}
548efeddce7SClaudiu Manoil }
549efeddce7SClaudiu Manoil 
550efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv)
551efeddce7SClaudiu Manoil {
552efeddce7SClaudiu Manoil 	int i;
553efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
554efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
555efeddce7SClaudiu Manoil 		/* Unmask the interrupts we look for */
556efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_DEFAULT);
557efeddce7SClaudiu Manoil 	}
558efeddce7SClaudiu Manoil }
559efeddce7SClaudiu Manoil 
560ec21e2ecSJeff Kirsher void lock_tx_qs(struct gfar_private *priv)
561ec21e2ecSJeff Kirsher {
5623a2e16c8SJan Ceuleers 	int i;
563ec21e2ecSJeff Kirsher 
564ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
565ec21e2ecSJeff Kirsher 		spin_lock(&priv->tx_queue[i]->txlock);
566ec21e2ecSJeff Kirsher }
567ec21e2ecSJeff Kirsher 
568ec21e2ecSJeff Kirsher void unlock_tx_qs(struct gfar_private *priv)
569ec21e2ecSJeff Kirsher {
5703a2e16c8SJan Ceuleers 	int i;
571ec21e2ecSJeff Kirsher 
572ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
573ec21e2ecSJeff Kirsher 		spin_unlock(&priv->tx_queue[i]->txlock);
574ec21e2ecSJeff Kirsher }
575ec21e2ecSJeff Kirsher 
57620862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv)
57720862788SClaudiu Manoil {
57820862788SClaudiu Manoil 	int i;
57920862788SClaudiu Manoil 
58020862788SClaudiu Manoil 	for (i = 0; i < priv->num_tx_queues; i++) {
58120862788SClaudiu Manoil 		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
58220862788SClaudiu Manoil 					    GFP_KERNEL);
58320862788SClaudiu Manoil 		if (!priv->tx_queue[i])
58420862788SClaudiu Manoil 			return -ENOMEM;
58520862788SClaudiu Manoil 
58620862788SClaudiu Manoil 		priv->tx_queue[i]->tx_skbuff = NULL;
58720862788SClaudiu Manoil 		priv->tx_queue[i]->qindex = i;
58820862788SClaudiu Manoil 		priv->tx_queue[i]->dev = priv->ndev;
58920862788SClaudiu Manoil 		spin_lock_init(&(priv->tx_queue[i]->txlock));
59020862788SClaudiu Manoil 	}
59120862788SClaudiu Manoil 	return 0;
59220862788SClaudiu Manoil }
59320862788SClaudiu Manoil 
59420862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv)
59520862788SClaudiu Manoil {
59620862788SClaudiu Manoil 	int i;
59720862788SClaudiu Manoil 
59820862788SClaudiu Manoil 	for (i = 0; i < priv->num_rx_queues; i++) {
59920862788SClaudiu Manoil 		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
60020862788SClaudiu Manoil 					    GFP_KERNEL);
60120862788SClaudiu Manoil 		if (!priv->rx_queue[i])
60220862788SClaudiu Manoil 			return -ENOMEM;
60320862788SClaudiu Manoil 
60420862788SClaudiu Manoil 		priv->rx_queue[i]->rx_skbuff = NULL;
60520862788SClaudiu Manoil 		priv->rx_queue[i]->qindex = i;
60620862788SClaudiu Manoil 		priv->rx_queue[i]->dev = priv->ndev;
60720862788SClaudiu Manoil 	}
60820862788SClaudiu Manoil 	return 0;
60920862788SClaudiu Manoil }
61020862788SClaudiu Manoil 
61120862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv)
612ec21e2ecSJeff Kirsher {
6133a2e16c8SJan Ceuleers 	int i;
614ec21e2ecSJeff Kirsher 
615ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
616ec21e2ecSJeff Kirsher 		kfree(priv->tx_queue[i]);
617ec21e2ecSJeff Kirsher }
618ec21e2ecSJeff Kirsher 
61920862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv)
620ec21e2ecSJeff Kirsher {
6213a2e16c8SJan Ceuleers 	int i;
622ec21e2ecSJeff Kirsher 
623ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
624ec21e2ecSJeff Kirsher 		kfree(priv->rx_queue[i]);
625ec21e2ecSJeff Kirsher }
626ec21e2ecSJeff Kirsher 
627ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv)
628ec21e2ecSJeff Kirsher {
6293a2e16c8SJan Ceuleers 	int i;
630ec21e2ecSJeff Kirsher 
631ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
632ec21e2ecSJeff Kirsher 		if (priv->gfargrp[i].regs)
633ec21e2ecSJeff Kirsher 			iounmap(priv->gfargrp[i].regs);
634ec21e2ecSJeff Kirsher }
635ec21e2ecSJeff Kirsher 
636ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv)
637ee873fdaSClaudiu Manoil {
638ee873fdaSClaudiu Manoil 	int i, j;
639ee873fdaSClaudiu Manoil 
640ee873fdaSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++)
641ee873fdaSClaudiu Manoil 		for (j = 0; j < GFAR_NUM_IRQS; j++) {
642ee873fdaSClaudiu Manoil 			kfree(priv->gfargrp[i].irqinfo[j]);
643ee873fdaSClaudiu Manoil 			priv->gfargrp[i].irqinfo[j] = NULL;
644ee873fdaSClaudiu Manoil 		}
645ee873fdaSClaudiu Manoil 
646ee873fdaSClaudiu Manoil 	free_netdev(priv->ndev);
647ee873fdaSClaudiu Manoil }
648ee873fdaSClaudiu Manoil 
649ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv)
650ec21e2ecSJeff Kirsher {
6513a2e16c8SJan Ceuleers 	int i;
652ec21e2ecSJeff Kirsher 
653aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
654aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_rx);
655aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_tx);
656aeb12c5eSClaudiu Manoil 	}
657ec21e2ecSJeff Kirsher }
658ec21e2ecSJeff Kirsher 
659ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv)
660ec21e2ecSJeff Kirsher {
6613a2e16c8SJan Ceuleers 	int i;
662ec21e2ecSJeff Kirsher 
663aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
664aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_rx);
665aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_tx);
666aeb12c5eSClaudiu Manoil 	}
667ec21e2ecSJeff Kirsher }
668ec21e2ecSJeff Kirsher 
669ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np,
670ec21e2ecSJeff Kirsher 			    struct gfar_private *priv, const char *model)
671ec21e2ecSJeff Kirsher {
6725fedcc14SClaudiu Manoil 	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
673ee873fdaSClaudiu Manoil 	int i;
674ee873fdaSClaudiu Manoil 
675ee873fdaSClaudiu Manoil 	for (i = 0; i < GFAR_NUM_IRQS; i++) {
676ee873fdaSClaudiu Manoil 		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
677ee873fdaSClaudiu Manoil 					  GFP_KERNEL);
678ee873fdaSClaudiu Manoil 		if (!grp->irqinfo[i])
679ee873fdaSClaudiu Manoil 			return -ENOMEM;
680ee873fdaSClaudiu Manoil 	}
681ec21e2ecSJeff Kirsher 
6825fedcc14SClaudiu Manoil 	grp->regs = of_iomap(np, 0);
6835fedcc14SClaudiu Manoil 	if (!grp->regs)
684ec21e2ecSJeff Kirsher 		return -ENOMEM;
685ec21e2ecSJeff Kirsher 
686ee873fdaSClaudiu Manoil 	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
687ec21e2ecSJeff Kirsher 
688ec21e2ecSJeff Kirsher 	/* If we aren't the FEC we have multiple interrupts */
689ec21e2ecSJeff Kirsher 	if (model && strcasecmp(model, "FEC")) {
690ee873fdaSClaudiu Manoil 		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
691ee873fdaSClaudiu Manoil 		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
692ee873fdaSClaudiu Manoil 		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
693ee873fdaSClaudiu Manoil 		    gfar_irq(grp, RX)->irq == NO_IRQ ||
694ee873fdaSClaudiu Manoil 		    gfar_irq(grp, ER)->irq == NO_IRQ)
695ec21e2ecSJeff Kirsher 			return -EINVAL;
696ec21e2ecSJeff Kirsher 	}
697ec21e2ecSJeff Kirsher 
6985fedcc14SClaudiu Manoil 	grp->priv = priv;
6995fedcc14SClaudiu Manoil 	spin_lock_init(&grp->grplock);
700ec21e2ecSJeff Kirsher 	if (priv->mode == MQ_MG_MODE) {
70171ff9e3dSClaudiu Manoil 		u32 *rxq_mask, *txq_mask;
70271ff9e3dSClaudiu Manoil 		rxq_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL);
70371ff9e3dSClaudiu Manoil 		txq_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL);
70471ff9e3dSClaudiu Manoil 
70571ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
70671ff9e3dSClaudiu Manoil 			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
70771ff9e3dSClaudiu Manoil 			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
70871ff9e3dSClaudiu Manoil 			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
70971ff9e3dSClaudiu Manoil 		} else { /* GFAR_MQ_POLLING */
71071ff9e3dSClaudiu Manoil 			grp->rx_bit_map = rxq_mask ?
71171ff9e3dSClaudiu Manoil 			*rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
71271ff9e3dSClaudiu Manoil 			grp->tx_bit_map = txq_mask ?
71371ff9e3dSClaudiu Manoil 			*txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
71471ff9e3dSClaudiu Manoil 		}
715ec21e2ecSJeff Kirsher 	} else {
7165fedcc14SClaudiu Manoil 		grp->rx_bit_map = 0xFF;
7175fedcc14SClaudiu Manoil 		grp->tx_bit_map = 0xFF;
718ec21e2ecSJeff Kirsher 	}
71920862788SClaudiu Manoil 
72020862788SClaudiu Manoil 	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
72120862788SClaudiu Manoil 	 * right to left, so we need to revert the 8 bits to get the q index
72220862788SClaudiu Manoil 	 */
72320862788SClaudiu Manoil 	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
72420862788SClaudiu Manoil 	grp->tx_bit_map = bitrev8(grp->tx_bit_map);
72520862788SClaudiu Manoil 
72620862788SClaudiu Manoil 	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
72720862788SClaudiu Manoil 	 * also assign queues to groups
72820862788SClaudiu Manoil 	 */
72920862788SClaudiu Manoil 	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
73071ff9e3dSClaudiu Manoil 		if (!grp->rx_queue)
73171ff9e3dSClaudiu Manoil 			grp->rx_queue = priv->rx_queue[i];
73220862788SClaudiu Manoil 		grp->num_rx_queues++;
73320862788SClaudiu Manoil 		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
73420862788SClaudiu Manoil 		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
73520862788SClaudiu Manoil 		priv->rx_queue[i]->grp = grp;
73620862788SClaudiu Manoil 	}
73720862788SClaudiu Manoil 
73820862788SClaudiu Manoil 	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
73971ff9e3dSClaudiu Manoil 		if (!grp->tx_queue)
74071ff9e3dSClaudiu Manoil 			grp->tx_queue = priv->tx_queue[i];
74120862788SClaudiu Manoil 		grp->num_tx_queues++;
74220862788SClaudiu Manoil 		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
74320862788SClaudiu Manoil 		priv->tqueue |= (TQUEUE_EN0 >> i);
74420862788SClaudiu Manoil 		priv->tx_queue[i]->grp = grp;
74520862788SClaudiu Manoil 	}
74620862788SClaudiu Manoil 
747ec21e2ecSJeff Kirsher 	priv->num_grps++;
748ec21e2ecSJeff Kirsher 
749ec21e2ecSJeff Kirsher 	return 0;
750ec21e2ecSJeff Kirsher }
751ec21e2ecSJeff Kirsher 
752ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
753ec21e2ecSJeff Kirsher {
754ec21e2ecSJeff Kirsher 	const char *model;
755ec21e2ecSJeff Kirsher 	const char *ctype;
756ec21e2ecSJeff Kirsher 	const void *mac_addr;
757ec21e2ecSJeff Kirsher 	int err = 0, i;
758ec21e2ecSJeff Kirsher 	struct net_device *dev = NULL;
759ec21e2ecSJeff Kirsher 	struct gfar_private *priv = NULL;
760ec21e2ecSJeff Kirsher 	struct device_node *np = ofdev->dev.of_node;
761ec21e2ecSJeff Kirsher 	struct device_node *child = NULL;
762ec21e2ecSJeff Kirsher 	const u32 *stash;
763ec21e2ecSJeff Kirsher 	const u32 *stash_len;
764ec21e2ecSJeff Kirsher 	const u32 *stash_idx;
765ec21e2ecSJeff Kirsher 	unsigned int num_tx_qs, num_rx_qs;
766ec21e2ecSJeff Kirsher 	u32 *tx_queues, *rx_queues;
767b338ce27SClaudiu Manoil 	unsigned short mode, poll_mode;
768ec21e2ecSJeff Kirsher 
769ec21e2ecSJeff Kirsher 	if (!np || !of_device_is_available(np))
770ec21e2ecSJeff Kirsher 		return -ENODEV;
771ec21e2ecSJeff Kirsher 
772b338ce27SClaudiu Manoil 	if (of_device_is_compatible(np, "fsl,etsec2")) {
773b338ce27SClaudiu Manoil 		mode = MQ_MG_MODE;
774b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
775b338ce27SClaudiu Manoil 	} else {
776b338ce27SClaudiu Manoil 		mode = SQ_SG_MODE;
777b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
778b338ce27SClaudiu Manoil 	}
779b338ce27SClaudiu Manoil 
78071ff9e3dSClaudiu Manoil 	/* parse the num of HW tx and rx queues */
781ec21e2ecSJeff Kirsher 	tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
78271ff9e3dSClaudiu Manoil 	rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
78371ff9e3dSClaudiu Manoil 
784b338ce27SClaudiu Manoil 	if (mode == SQ_SG_MODE) {
78571ff9e3dSClaudiu Manoil 		num_tx_qs = 1;
78671ff9e3dSClaudiu Manoil 		num_rx_qs = 1;
78771ff9e3dSClaudiu Manoil 	} else { /* MQ_MG_MODE */
788c65d7533SClaudiu Manoil 		/* get the actual number of supported groups */
789c65d7533SClaudiu Manoil 		unsigned int num_grps = of_get_available_child_count(np);
790c65d7533SClaudiu Manoil 
791c65d7533SClaudiu Manoil 		if (num_grps == 0 || num_grps > MAXGROUPS) {
792c65d7533SClaudiu Manoil 			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
793c65d7533SClaudiu Manoil 				num_grps);
794c65d7533SClaudiu Manoil 			pr_err("Cannot do alloc_etherdev, aborting\n");
795c65d7533SClaudiu Manoil 			return -EINVAL;
796c65d7533SClaudiu Manoil 		}
797c65d7533SClaudiu Manoil 
798b338ce27SClaudiu Manoil 		if (poll_mode == GFAR_SQ_POLLING) {
799c65d7533SClaudiu Manoil 			num_tx_qs = num_grps; /* one txq per int group */
800c65d7533SClaudiu Manoil 			num_rx_qs = num_grps; /* one rxq per int group */
80171ff9e3dSClaudiu Manoil 		} else { /* GFAR_MQ_POLLING */
802ec21e2ecSJeff Kirsher 			num_tx_qs = tx_queues ? *tx_queues : 1;
80371ff9e3dSClaudiu Manoil 			num_rx_qs = rx_queues ? *rx_queues : 1;
80471ff9e3dSClaudiu Manoil 		}
80571ff9e3dSClaudiu Manoil 	}
806ec21e2ecSJeff Kirsher 
807ec21e2ecSJeff Kirsher 	if (num_tx_qs > MAX_TX_QS) {
808ec21e2ecSJeff Kirsher 		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
809ec21e2ecSJeff Kirsher 		       num_tx_qs, MAX_TX_QS);
810ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
811ec21e2ecSJeff Kirsher 		return -EINVAL;
812ec21e2ecSJeff Kirsher 	}
813ec21e2ecSJeff Kirsher 
814ec21e2ecSJeff Kirsher 	if (num_rx_qs > MAX_RX_QS) {
815ec21e2ecSJeff Kirsher 		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
816ec21e2ecSJeff Kirsher 		       num_rx_qs, MAX_RX_QS);
817ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
818ec21e2ecSJeff Kirsher 		return -EINVAL;
819ec21e2ecSJeff Kirsher 	}
820ec21e2ecSJeff Kirsher 
821ec21e2ecSJeff Kirsher 	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
822ec21e2ecSJeff Kirsher 	dev = *pdev;
823ec21e2ecSJeff Kirsher 	if (NULL == dev)
824ec21e2ecSJeff Kirsher 		return -ENOMEM;
825ec21e2ecSJeff Kirsher 
826ec21e2ecSJeff Kirsher 	priv = netdev_priv(dev);
827ec21e2ecSJeff Kirsher 	priv->ndev = dev;
828ec21e2ecSJeff Kirsher 
829b338ce27SClaudiu Manoil 	priv->mode = mode;
830b338ce27SClaudiu Manoil 	priv->poll_mode = poll_mode;
831b338ce27SClaudiu Manoil 
832ec21e2ecSJeff Kirsher 	priv->num_tx_queues = num_tx_qs;
833ec21e2ecSJeff Kirsher 	netif_set_real_num_rx_queues(dev, num_rx_qs);
834ec21e2ecSJeff Kirsher 	priv->num_rx_queues = num_rx_qs;
83520862788SClaudiu Manoil 
83620862788SClaudiu Manoil 	err = gfar_alloc_tx_queues(priv);
83720862788SClaudiu Manoil 	if (err)
83820862788SClaudiu Manoil 		goto tx_alloc_failed;
83920862788SClaudiu Manoil 
84020862788SClaudiu Manoil 	err = gfar_alloc_rx_queues(priv);
84120862788SClaudiu Manoil 	if (err)
84220862788SClaudiu Manoil 		goto rx_alloc_failed;
843ec21e2ecSJeff Kirsher 
844ec21e2ecSJeff Kirsher 	/* Init Rx queue filer rule set linked list */
845ec21e2ecSJeff Kirsher 	INIT_LIST_HEAD(&priv->rx_list.list);
846ec21e2ecSJeff Kirsher 	priv->rx_list.count = 0;
847ec21e2ecSJeff Kirsher 	mutex_init(&priv->rx_queue_access);
848ec21e2ecSJeff Kirsher 
849ec21e2ecSJeff Kirsher 	model = of_get_property(np, "model", NULL);
850ec21e2ecSJeff Kirsher 
851ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
852ec21e2ecSJeff Kirsher 		priv->gfargrp[i].regs = NULL;
853ec21e2ecSJeff Kirsher 
854ec21e2ecSJeff Kirsher 	/* Parse and initialize group specific information */
855b338ce27SClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
856ec21e2ecSJeff Kirsher 		for_each_child_of_node(np, child) {
857ec21e2ecSJeff Kirsher 			err = gfar_parse_group(child, priv, model);
858ec21e2ecSJeff Kirsher 			if (err)
859ec21e2ecSJeff Kirsher 				goto err_grp_init;
860ec21e2ecSJeff Kirsher 		}
861b338ce27SClaudiu Manoil 	} else { /* SQ_SG_MODE */
862ec21e2ecSJeff Kirsher 		err = gfar_parse_group(np, priv, model);
863ec21e2ecSJeff Kirsher 		if (err)
864ec21e2ecSJeff Kirsher 			goto err_grp_init;
865ec21e2ecSJeff Kirsher 	}
866ec21e2ecSJeff Kirsher 
867ec21e2ecSJeff Kirsher 	stash = of_get_property(np, "bd-stash", NULL);
868ec21e2ecSJeff Kirsher 
869ec21e2ecSJeff Kirsher 	if (stash) {
870ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
871ec21e2ecSJeff Kirsher 		priv->bd_stash_en = 1;
872ec21e2ecSJeff Kirsher 	}
873ec21e2ecSJeff Kirsher 
874ec21e2ecSJeff Kirsher 	stash_len = of_get_property(np, "rx-stash-len", NULL);
875ec21e2ecSJeff Kirsher 
876ec21e2ecSJeff Kirsher 	if (stash_len)
877ec21e2ecSJeff Kirsher 		priv->rx_stash_size = *stash_len;
878ec21e2ecSJeff Kirsher 
879ec21e2ecSJeff Kirsher 	stash_idx = of_get_property(np, "rx-stash-idx", NULL);
880ec21e2ecSJeff Kirsher 
881ec21e2ecSJeff Kirsher 	if (stash_idx)
882ec21e2ecSJeff Kirsher 		priv->rx_stash_index = *stash_idx;
883ec21e2ecSJeff Kirsher 
884ec21e2ecSJeff Kirsher 	if (stash_len || stash_idx)
885ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
886ec21e2ecSJeff Kirsher 
887ec21e2ecSJeff Kirsher 	mac_addr = of_get_mac_address(np);
888bc4598bcSJan Ceuleers 
889ec21e2ecSJeff Kirsher 	if (mac_addr)
8906a3c910cSJoe Perches 		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
891ec21e2ecSJeff Kirsher 
892ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "TSEC"))
89334018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
894ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
895ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
896ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;
897bc4598bcSJan Ceuleers 
898ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "eTSEC"))
89934018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
900ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
901ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
902ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
903ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_CSUM |
904ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_VLAN |
905ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
906ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
907ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_TIMER;
908ec21e2ecSJeff Kirsher 
909ec21e2ecSJeff Kirsher 	ctype = of_get_property(np, "phy-connection-type", NULL);
910ec21e2ecSJeff Kirsher 
911ec21e2ecSJeff Kirsher 	/* We only care about rgmii-id.  The rest are autodetected */
912ec21e2ecSJeff Kirsher 	if (ctype && !strcmp(ctype, "rgmii-id"))
913ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
914ec21e2ecSJeff Kirsher 	else
915ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_MII;
916ec21e2ecSJeff Kirsher 
917ec21e2ecSJeff Kirsher 	if (of_get_property(np, "fsl,magic-packet", NULL))
918ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
919ec21e2ecSJeff Kirsher 
920ec21e2ecSJeff Kirsher 	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
921ec21e2ecSJeff Kirsher 
922be403645SFlorian Fainelli 	/* In the case of a fixed PHY, the DT node associated
923be403645SFlorian Fainelli 	 * to the PHY is the Ethernet MAC DT node.
924be403645SFlorian Fainelli 	 */
9256f2c9bd8SUwe Kleine-König 	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
926be403645SFlorian Fainelli 		err = of_phy_register_fixed_link(np);
927be403645SFlorian Fainelli 		if (err)
928be403645SFlorian Fainelli 			goto err_grp_init;
929be403645SFlorian Fainelli 
9306f2c9bd8SUwe Kleine-König 		priv->phy_node = of_node_get(np);
931be403645SFlorian Fainelli 	}
932be403645SFlorian Fainelli 
933ec21e2ecSJeff Kirsher 	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
934ec21e2ecSJeff Kirsher 	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
935ec21e2ecSJeff Kirsher 
936ec21e2ecSJeff Kirsher 	return 0;
937ec21e2ecSJeff Kirsher 
938ec21e2ecSJeff Kirsher err_grp_init:
939ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
94020862788SClaudiu Manoil rx_alloc_failed:
94120862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
94220862788SClaudiu Manoil tx_alloc_failed:
94320862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
944ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
945ec21e2ecSJeff Kirsher 	return err;
946ec21e2ecSJeff Kirsher }
947ec21e2ecSJeff Kirsher 
948ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
949ec21e2ecSJeff Kirsher {
950ec21e2ecSJeff Kirsher 	struct hwtstamp_config config;
951ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(netdev);
952ec21e2ecSJeff Kirsher 
953ec21e2ecSJeff Kirsher 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
954ec21e2ecSJeff Kirsher 		return -EFAULT;
955ec21e2ecSJeff Kirsher 
956ec21e2ecSJeff Kirsher 	/* reserved for future extensions */
957ec21e2ecSJeff Kirsher 	if (config.flags)
958ec21e2ecSJeff Kirsher 		return -EINVAL;
959ec21e2ecSJeff Kirsher 
960ec21e2ecSJeff Kirsher 	switch (config.tx_type) {
961ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_OFF:
962ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 0;
963ec21e2ecSJeff Kirsher 		break;
964ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_ON:
965ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
966ec21e2ecSJeff Kirsher 			return -ERANGE;
967ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 1;
968ec21e2ecSJeff Kirsher 		break;
969ec21e2ecSJeff Kirsher 	default:
970ec21e2ecSJeff Kirsher 		return -ERANGE;
971ec21e2ecSJeff Kirsher 	}
972ec21e2ecSJeff Kirsher 
973ec21e2ecSJeff Kirsher 	switch (config.rx_filter) {
974ec21e2ecSJeff Kirsher 	case HWTSTAMP_FILTER_NONE:
975ec21e2ecSJeff Kirsher 		if (priv->hwts_rx_en) {
976ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 0;
9770851133bSClaudiu Manoil 			reset_gfar(netdev);
978ec21e2ecSJeff Kirsher 		}
979ec21e2ecSJeff Kirsher 		break;
980ec21e2ecSJeff Kirsher 	default:
981ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
982ec21e2ecSJeff Kirsher 			return -ERANGE;
983ec21e2ecSJeff Kirsher 		if (!priv->hwts_rx_en) {
984ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 1;
9850851133bSClaudiu Manoil 			reset_gfar(netdev);
986ec21e2ecSJeff Kirsher 		}
987ec21e2ecSJeff Kirsher 		config.rx_filter = HWTSTAMP_FILTER_ALL;
988ec21e2ecSJeff Kirsher 		break;
989ec21e2ecSJeff Kirsher 	}
990ec21e2ecSJeff Kirsher 
991ec21e2ecSJeff Kirsher 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
992ec21e2ecSJeff Kirsher 		-EFAULT : 0;
993ec21e2ecSJeff Kirsher }
994ec21e2ecSJeff Kirsher 
995ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
996ca0c88c2SBen Hutchings {
997ca0c88c2SBen Hutchings 	struct hwtstamp_config config;
998ca0c88c2SBen Hutchings 	struct gfar_private *priv = netdev_priv(netdev);
999ca0c88c2SBen Hutchings 
1000ca0c88c2SBen Hutchings 	config.flags = 0;
1001ca0c88c2SBen Hutchings 	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1002ca0c88c2SBen Hutchings 	config.rx_filter = (priv->hwts_rx_en ?
1003ca0c88c2SBen Hutchings 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
1004ca0c88c2SBen Hutchings 
1005ca0c88c2SBen Hutchings 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1006ca0c88c2SBen Hutchings 		-EFAULT : 0;
1007ca0c88c2SBen Hutchings }
1008ca0c88c2SBen Hutchings 
1009ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1010ec21e2ecSJeff Kirsher {
1011ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1012ec21e2ecSJeff Kirsher 
1013ec21e2ecSJeff Kirsher 	if (!netif_running(dev))
1014ec21e2ecSJeff Kirsher 		return -EINVAL;
1015ec21e2ecSJeff Kirsher 
1016ec21e2ecSJeff Kirsher 	if (cmd == SIOCSHWTSTAMP)
1017ca0c88c2SBen Hutchings 		return gfar_hwtstamp_set(dev, rq);
1018ca0c88c2SBen Hutchings 	if (cmd == SIOCGHWTSTAMP)
1019ca0c88c2SBen Hutchings 		return gfar_hwtstamp_get(dev, rq);
1020ec21e2ecSJeff Kirsher 
1021ec21e2ecSJeff Kirsher 	if (!priv->phydev)
1022ec21e2ecSJeff Kirsher 		return -ENODEV;
1023ec21e2ecSJeff Kirsher 
1024ec21e2ecSJeff Kirsher 	return phy_mii_ioctl(priv->phydev, rq, cmd);
1025ec21e2ecSJeff Kirsher }
1026ec21e2ecSJeff Kirsher 
1027ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
1028ec21e2ecSJeff Kirsher 				   u32 class)
1029ec21e2ecSJeff Kirsher {
1030ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1031ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1032ec21e2ecSJeff Kirsher 
1033ec21e2ecSJeff Kirsher 	rqfar--;
1034ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
1035ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1036ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1037ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1038ec21e2ecSJeff Kirsher 
1039ec21e2ecSJeff Kirsher 	rqfar--;
1040ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1041ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1042ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1043ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1044ec21e2ecSJeff Kirsher 
1045ec21e2ecSJeff Kirsher 	rqfar--;
1046ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1047ec21e2ecSJeff Kirsher 	rqfpr = class;
1048ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1049ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1050ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1051ec21e2ecSJeff Kirsher 
1052ec21e2ecSJeff Kirsher 	rqfar--;
1053ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1054ec21e2ecSJeff Kirsher 	rqfpr = class;
1055ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1056ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1057ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1058ec21e2ecSJeff Kirsher 
1059ec21e2ecSJeff Kirsher 	return rqfar;
1060ec21e2ecSJeff Kirsher }
1061ec21e2ecSJeff Kirsher 
1062ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv)
1063ec21e2ecSJeff Kirsher {
1064ec21e2ecSJeff Kirsher 	int i = 0x0;
1065ec21e2ecSJeff Kirsher 	u32 rqfar = MAX_FILER_IDX;
1066ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1067ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1068ec21e2ecSJeff Kirsher 
1069ec21e2ecSJeff Kirsher 	/* Default rule */
1070ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_MATCH;
1071ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1072ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1073ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1074ec21e2ecSJeff Kirsher 
1075ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1076ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1077ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1078ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1079ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1080ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1081ec21e2ecSJeff Kirsher 
1082ec21e2ecSJeff Kirsher 	/* cur_filer_idx indicated the first non-masked rule */
1083ec21e2ecSJeff Kirsher 	priv->cur_filer_idx = rqfar;
1084ec21e2ecSJeff Kirsher 
1085ec21e2ecSJeff Kirsher 	/* Rest are masked rules */
1086ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1087ec21e2ecSJeff Kirsher 	for (i = 0; i < rqfar; i++) {
1088ec21e2ecSJeff Kirsher 		priv->ftp_rqfcr[i] = rqfcr;
1089ec21e2ecSJeff Kirsher 		priv->ftp_rqfpr[i] = rqfpr;
1090ec21e2ecSJeff Kirsher 		gfar_write_filer(priv, i, rqfcr, rqfpr);
1091ec21e2ecSJeff Kirsher 	}
1092ec21e2ecSJeff Kirsher }
1093ec21e2ecSJeff Kirsher 
1094d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
10952969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1096ec21e2ecSJeff Kirsher {
1097ec21e2ecSJeff Kirsher 	unsigned int pvr = mfspr(SPRN_PVR);
1098ec21e2ecSJeff Kirsher 	unsigned int svr = mfspr(SPRN_SVR);
1099ec21e2ecSJeff Kirsher 	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1100ec21e2ecSJeff Kirsher 	unsigned int rev = svr & 0xffff;
1101ec21e2ecSJeff Kirsher 
1102ec21e2ecSJeff Kirsher 	/* MPC8313 Rev 2.0 and higher; All MPC837x */
1103ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1104ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1105ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_74;
1106ec21e2ecSJeff Kirsher 
1107ec21e2ecSJeff Kirsher 	/* MPC8313 and MPC837x all rev */
1108ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1109ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1110ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_76;
1111ec21e2ecSJeff Kirsher 
11122969b1f7SClaudiu Manoil 	/* MPC8313 Rev < 2.0 */
11132969b1f7SClaudiu Manoil 	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
1114ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_12;
11152969b1f7SClaudiu Manoil }
11162969b1f7SClaudiu Manoil 
11172969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv)
11182969b1f7SClaudiu Manoil {
11192969b1f7SClaudiu Manoil 	unsigned int svr = mfspr(SPRN_SVR);
11202969b1f7SClaudiu Manoil 
11212969b1f7SClaudiu Manoil 	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
11222969b1f7SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_12;
112353fad773SClaudiu Manoil 	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
112453fad773SClaudiu Manoil 	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
112553fad773SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
11262969b1f7SClaudiu Manoil }
1127d6ef0bccSClaudiu Manoil #endif
11282969b1f7SClaudiu Manoil 
11292969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv)
11302969b1f7SClaudiu Manoil {
11312969b1f7SClaudiu Manoil 	struct device *dev = &priv->ofdev->dev;
11322969b1f7SClaudiu Manoil 
11332969b1f7SClaudiu Manoil 	/* no plans to fix */
11342969b1f7SClaudiu Manoil 	priv->errata |= GFAR_ERRATA_A002;
11352969b1f7SClaudiu Manoil 
1136d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
11372969b1f7SClaudiu Manoil 	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
11382969b1f7SClaudiu Manoil 		__gfar_detect_errata_85xx(priv);
11392969b1f7SClaudiu Manoil 	else /* non-mpc85xx parts, i.e. e300 core based */
11402969b1f7SClaudiu Manoil 		__gfar_detect_errata_83xx(priv);
1141d6ef0bccSClaudiu Manoil #endif
1142ec21e2ecSJeff Kirsher 
1143ec21e2ecSJeff Kirsher 	if (priv->errata)
1144ec21e2ecSJeff Kirsher 		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1145ec21e2ecSJeff Kirsher 			 priv->errata);
1146ec21e2ecSJeff Kirsher }
1147ec21e2ecSJeff Kirsher 
11480851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv)
1149ec21e2ecSJeff Kirsher {
115020862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1151a328ac92SClaudiu Manoil 	u32 tempval;
1152ec21e2ecSJeff Kirsher 
1153ec21e2ecSJeff Kirsher 	/* Reset MAC layer */
1154ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1155ec21e2ecSJeff Kirsher 
1156ec21e2ecSJeff Kirsher 	/* We need to delay at least 3 TX clocks */
1157a328ac92SClaudiu Manoil 	udelay(3);
1158ec21e2ecSJeff Kirsher 
115923402bddSClaudiu Manoil 	/* the soft reset bit is not self-resetting, so we need to
116023402bddSClaudiu Manoil 	 * clear it before resuming normal operation
116123402bddSClaudiu Manoil 	 */
116220862788SClaudiu Manoil 	gfar_write(&regs->maccfg1, 0);
1163ec21e2ecSJeff Kirsher 
1164a328ac92SClaudiu Manoil 	udelay(3);
1165a328ac92SClaudiu Manoil 
116688302648SClaudiu Manoil 	/* Compute rx_buff_size based on config flags */
116788302648SClaudiu Manoil 	gfar_rx_buff_size_config(priv);
116888302648SClaudiu Manoil 
116988302648SClaudiu Manoil 	/* Initialize the max receive frame/buffer lengths */
117088302648SClaudiu Manoil 	gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1171a328ac92SClaudiu Manoil 	gfar_write(&regs->mrblr, priv->rx_buffer_size);
1172a328ac92SClaudiu Manoil 
1173a328ac92SClaudiu Manoil 	/* Initialize the Minimum Frame Length Register */
1174a328ac92SClaudiu Manoil 	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1175a328ac92SClaudiu Manoil 
1176ec21e2ecSJeff Kirsher 	/* Initialize MACCFG2. */
1177ec21e2ecSJeff Kirsher 	tempval = MACCFG2_INIT_SETTINGS;
117888302648SClaudiu Manoil 
117988302648SClaudiu Manoil 	/* If the mtu is larger than the max size for standard
118088302648SClaudiu Manoil 	 * ethernet frames (ie, a jumbo frame), then set maccfg2
118188302648SClaudiu Manoil 	 * to allow huge frames, and to check the length
118288302648SClaudiu Manoil 	 */
118388302648SClaudiu Manoil 	if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
118488302648SClaudiu Manoil 	    gfar_has_errata(priv, GFAR_ERRATA_74))
1185ec21e2ecSJeff Kirsher 		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
118688302648SClaudiu Manoil 
1187ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1188ec21e2ecSJeff Kirsher 
1189a328ac92SClaudiu Manoil 	/* Clear mac addr hash registers */
1190a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr0, 0);
1191a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr1, 0);
1192a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr2, 0);
1193a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr3, 0);
1194a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr4, 0);
1195a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr5, 0);
1196a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr6, 0);
1197a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr7, 0);
1198a328ac92SClaudiu Manoil 
1199a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr0, 0);
1200a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr1, 0);
1201a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr2, 0);
1202a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr3, 0);
1203a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr4, 0);
1204a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr5, 0);
1205a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr6, 0);
1206a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr7, 0);
1207a328ac92SClaudiu Manoil 
1208a328ac92SClaudiu Manoil 	if (priv->extended_hash)
1209a328ac92SClaudiu Manoil 		gfar_clear_exact_match(priv->ndev);
1210a328ac92SClaudiu Manoil 
1211a328ac92SClaudiu Manoil 	gfar_mac_rx_config(priv);
1212a328ac92SClaudiu Manoil 
1213a328ac92SClaudiu Manoil 	gfar_mac_tx_config(priv);
1214a328ac92SClaudiu Manoil 
1215a328ac92SClaudiu Manoil 	gfar_set_mac_address(priv->ndev);
1216a328ac92SClaudiu Manoil 
1217a328ac92SClaudiu Manoil 	gfar_set_multi(priv->ndev);
1218a328ac92SClaudiu Manoil 
1219a328ac92SClaudiu Manoil 	/* clear ievent and imask before configuring coalescing */
1220a328ac92SClaudiu Manoil 	gfar_ints_disable(priv);
1221a328ac92SClaudiu Manoil 
1222a328ac92SClaudiu Manoil 	/* Configure the coalescing support */
1223a328ac92SClaudiu Manoil 	gfar_configure_coalescing_all(priv);
1224a328ac92SClaudiu Manoil }
1225a328ac92SClaudiu Manoil 
1226a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv)
1227a328ac92SClaudiu Manoil {
1228a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1229a328ac92SClaudiu Manoil 	u32 attrs;
1230a328ac92SClaudiu Manoil 
1231a328ac92SClaudiu Manoil 	/* Stop the DMA engine now, in case it was running before
1232a328ac92SClaudiu Manoil 	 * (The firmware could have used it, and left it running).
1233a328ac92SClaudiu Manoil 	 */
1234a328ac92SClaudiu Manoil 	gfar_halt(priv);
1235a328ac92SClaudiu Manoil 
1236a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1237a328ac92SClaudiu Manoil 
1238a328ac92SClaudiu Manoil 	/* Zero out the rmon mib registers if it has them */
1239a328ac92SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1240a328ac92SClaudiu Manoil 		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1241a328ac92SClaudiu Manoil 
1242a328ac92SClaudiu Manoil 		/* Mask off the CAM interrupts */
1243a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam1, 0xffffffff);
1244a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam2, 0xffffffff);
1245a328ac92SClaudiu Manoil 	}
1246a328ac92SClaudiu Manoil 
1247ec21e2ecSJeff Kirsher 	/* Initialize ECNTRL */
1248ec21e2ecSJeff Kirsher 	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1249ec21e2ecSJeff Kirsher 
125034018fd4SClaudiu Manoil 	/* Set the extraction length and index */
125134018fd4SClaudiu Manoil 	attrs = ATTRELI_EL(priv->rx_stash_size) |
125234018fd4SClaudiu Manoil 		ATTRELI_EI(priv->rx_stash_index);
125334018fd4SClaudiu Manoil 
125434018fd4SClaudiu Manoil 	gfar_write(&regs->attreli, attrs);
125534018fd4SClaudiu Manoil 
125634018fd4SClaudiu Manoil 	/* Start with defaults, and add stashing
125734018fd4SClaudiu Manoil 	 * depending on driver parameters
125834018fd4SClaudiu Manoil 	 */
125934018fd4SClaudiu Manoil 	attrs = ATTR_INIT_SETTINGS;
126034018fd4SClaudiu Manoil 
126134018fd4SClaudiu Manoil 	if (priv->bd_stash_en)
126234018fd4SClaudiu Manoil 		attrs |= ATTR_BDSTASH;
126334018fd4SClaudiu Manoil 
126434018fd4SClaudiu Manoil 	if (priv->rx_stash_size != 0)
126534018fd4SClaudiu Manoil 		attrs |= ATTR_BUFSTASH;
126634018fd4SClaudiu Manoil 
126734018fd4SClaudiu Manoil 	gfar_write(&regs->attr, attrs);
126834018fd4SClaudiu Manoil 
126934018fd4SClaudiu Manoil 	/* FIFO configs */
127034018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
127134018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
127234018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
127334018fd4SClaudiu Manoil 
127420862788SClaudiu Manoil 	/* Program the interrupt steering regs, only for MG devices */
127520862788SClaudiu Manoil 	if (priv->num_grps > 1)
127620862788SClaudiu Manoil 		gfar_write_isrg(priv);
1277ec21e2ecSJeff Kirsher }
1278ec21e2ecSJeff Kirsher 
1279898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv)
128020862788SClaudiu Manoil {
128120862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1282ec21e2ecSJeff Kirsher 
1283ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
1284ec21e2ecSJeff Kirsher 		priv->extended_hash = 1;
1285ec21e2ecSJeff Kirsher 		priv->hash_width = 9;
1286ec21e2ecSJeff Kirsher 
1287ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->igaddr0;
1288ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->igaddr1;
1289ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->igaddr2;
1290ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->igaddr3;
1291ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->igaddr4;
1292ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->igaddr5;
1293ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->igaddr6;
1294ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->igaddr7;
1295ec21e2ecSJeff Kirsher 		priv->hash_regs[8] = &regs->gaddr0;
1296ec21e2ecSJeff Kirsher 		priv->hash_regs[9] = &regs->gaddr1;
1297ec21e2ecSJeff Kirsher 		priv->hash_regs[10] = &regs->gaddr2;
1298ec21e2ecSJeff Kirsher 		priv->hash_regs[11] = &regs->gaddr3;
1299ec21e2ecSJeff Kirsher 		priv->hash_regs[12] = &regs->gaddr4;
1300ec21e2ecSJeff Kirsher 		priv->hash_regs[13] = &regs->gaddr5;
1301ec21e2ecSJeff Kirsher 		priv->hash_regs[14] = &regs->gaddr6;
1302ec21e2ecSJeff Kirsher 		priv->hash_regs[15] = &regs->gaddr7;
1303ec21e2ecSJeff Kirsher 
1304ec21e2ecSJeff Kirsher 	} else {
1305ec21e2ecSJeff Kirsher 		priv->extended_hash = 0;
1306ec21e2ecSJeff Kirsher 		priv->hash_width = 8;
1307ec21e2ecSJeff Kirsher 
1308ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->gaddr0;
1309ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->gaddr1;
1310ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->gaddr2;
1311ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->gaddr3;
1312ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->gaddr4;
1313ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->gaddr5;
1314ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->gaddr6;
1315ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->gaddr7;
1316ec21e2ecSJeff Kirsher 	}
131720862788SClaudiu Manoil }
131820862788SClaudiu Manoil 
131920862788SClaudiu Manoil /* Set up the ethernet device structure, private data,
132020862788SClaudiu Manoil  * and anything else we need before we start
132120862788SClaudiu Manoil  */
132220862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev)
132320862788SClaudiu Manoil {
132420862788SClaudiu Manoil 	struct net_device *dev = NULL;
132520862788SClaudiu Manoil 	struct gfar_private *priv = NULL;
132620862788SClaudiu Manoil 	int err = 0, i;
132720862788SClaudiu Manoil 
132820862788SClaudiu Manoil 	err = gfar_of_init(ofdev, &dev);
132920862788SClaudiu Manoil 
133020862788SClaudiu Manoil 	if (err)
133120862788SClaudiu Manoil 		return err;
133220862788SClaudiu Manoil 
133320862788SClaudiu Manoil 	priv = netdev_priv(dev);
133420862788SClaudiu Manoil 	priv->ndev = dev;
133520862788SClaudiu Manoil 	priv->ofdev = ofdev;
133620862788SClaudiu Manoil 	priv->dev = &ofdev->dev;
133720862788SClaudiu Manoil 	SET_NETDEV_DEV(dev, &ofdev->dev);
133820862788SClaudiu Manoil 
133920862788SClaudiu Manoil 	spin_lock_init(&priv->bflock);
134020862788SClaudiu Manoil 	INIT_WORK(&priv->reset_task, gfar_reset_task);
134120862788SClaudiu Manoil 
134220862788SClaudiu Manoil 	platform_set_drvdata(ofdev, priv);
134320862788SClaudiu Manoil 
134420862788SClaudiu Manoil 	gfar_detect_errata(priv);
134520862788SClaudiu Manoil 
134620862788SClaudiu Manoil 	/* Set the dev->base_addr to the gfar reg region */
134720862788SClaudiu Manoil 	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
134820862788SClaudiu Manoil 
134920862788SClaudiu Manoil 	/* Fill in the dev structure */
135020862788SClaudiu Manoil 	dev->watchdog_timeo = TX_TIMEOUT;
135120862788SClaudiu Manoil 	dev->mtu = 1500;
135220862788SClaudiu Manoil 	dev->netdev_ops = &gfar_netdev_ops;
135320862788SClaudiu Manoil 	dev->ethtool_ops = &gfar_ethtool_ops;
135420862788SClaudiu Manoil 
135520862788SClaudiu Manoil 	/* Register for napi ...We are registering NAPI for each grp */
1356aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
135771ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
135871ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
135971ff9e3dSClaudiu Manoil 				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
136071ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
136171ff9e3dSClaudiu Manoil 				       gfar_poll_tx_sq, 2);
136271ff9e3dSClaudiu Manoil 		} else {
1363aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1364aeb12c5eSClaudiu Manoil 				       gfar_poll_rx, GFAR_DEV_WEIGHT);
1365aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1366aeb12c5eSClaudiu Manoil 				       gfar_poll_tx, 2);
1367aeb12c5eSClaudiu Manoil 		}
1368aeb12c5eSClaudiu Manoil 	}
136920862788SClaudiu Manoil 
137020862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
137120862788SClaudiu Manoil 		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
137220862788SClaudiu Manoil 				   NETIF_F_RXCSUM;
137320862788SClaudiu Manoil 		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
137420862788SClaudiu Manoil 				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
137520862788SClaudiu Manoil 	}
137620862788SClaudiu Manoil 
137720862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
137820862788SClaudiu Manoil 		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
137920862788SClaudiu Manoil 				    NETIF_F_HW_VLAN_CTAG_RX;
138020862788SClaudiu Manoil 		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
138120862788SClaudiu Manoil 	}
138220862788SClaudiu Manoil 
138320862788SClaudiu Manoil 	gfar_init_addr_hash_table(priv);
1384ec21e2ecSJeff Kirsher 
1385532c37bcSClaudiu Manoil 	/* Insert receive time stamps into padding alignment bytes */
1386532c37bcSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1387532c37bcSClaudiu Manoil 		priv->padding = 8;
1388ec21e2ecSJeff Kirsher 
1389ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_IP_CSUM ||
1390ec21e2ecSJeff Kirsher 	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1391bee9e58cSWu Jiajun-B06378 		dev->needed_headroom = GMAC_FCB_LEN;
1392ec21e2ecSJeff Kirsher 
1393ec21e2ecSJeff Kirsher 	priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1394ec21e2ecSJeff Kirsher 
1395ec21e2ecSJeff Kirsher 	/* Initializing some of the rx/tx queue level parameters */
1396ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1397ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1398ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1399ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1400ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txic = DEFAULT_TXIC;
1401ec21e2ecSJeff Kirsher 	}
1402ec21e2ecSJeff Kirsher 
1403ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1404ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1405ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1406ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1407ec21e2ecSJeff Kirsher 	}
1408ec21e2ecSJeff Kirsher 
1409ec21e2ecSJeff Kirsher 	/* always enable rx filer */
1410ec21e2ecSJeff Kirsher 	priv->rx_filer_enable = 1;
1411ec21e2ecSJeff Kirsher 	/* Enable most messages by default */
1412ec21e2ecSJeff Kirsher 	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1413b98b8babSClaudiu Manoil 	/* use pritority h/w tx queue scheduling for single queue devices */
1414b98b8babSClaudiu Manoil 	if (priv->num_tx_queues == 1)
1415b98b8babSClaudiu Manoil 		priv->prio_sched_en = 1;
1416ec21e2ecSJeff Kirsher 
14170851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
14180851133bSClaudiu Manoil 
1419a328ac92SClaudiu Manoil 	gfar_hw_init(priv);
1420ec21e2ecSJeff Kirsher 
1421d4c642eaSFabio Estevam 	/* Carrier starts down, phylib will bring it up */
1422d4c642eaSFabio Estevam 	netif_carrier_off(dev);
1423d4c642eaSFabio Estevam 
1424ec21e2ecSJeff Kirsher 	err = register_netdev(dev);
1425ec21e2ecSJeff Kirsher 
1426ec21e2ecSJeff Kirsher 	if (err) {
1427ec21e2ecSJeff Kirsher 		pr_err("%s: Cannot register net device, aborting\n", dev->name);
1428ec21e2ecSJeff Kirsher 		goto register_fail;
1429ec21e2ecSJeff Kirsher 	}
1430ec21e2ecSJeff Kirsher 
1431ec21e2ecSJeff Kirsher 	device_init_wakeup(&dev->dev,
1432bc4598bcSJan Ceuleers 			   priv->device_flags &
1433bc4598bcSJan Ceuleers 			   FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1434ec21e2ecSJeff Kirsher 
1435ec21e2ecSJeff Kirsher 	/* fill out IRQ number and name fields */
1436ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1437ee873fdaSClaudiu Manoil 		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1438ec21e2ecSJeff Kirsher 		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1439ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
14400015e551SJoe Perches 				dev->name, "_g", '0' + i, "_tx");
1441ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
14420015e551SJoe Perches 				dev->name, "_g", '0' + i, "_rx");
1443ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
14440015e551SJoe Perches 				dev->name, "_g", '0' + i, "_er");
1445ec21e2ecSJeff Kirsher 		} else
1446ee873fdaSClaudiu Manoil 			strcpy(gfar_irq(grp, TX)->name, dev->name);
1447ec21e2ecSJeff Kirsher 	}
1448ec21e2ecSJeff Kirsher 
1449ec21e2ecSJeff Kirsher 	/* Initialize the filer table */
1450ec21e2ecSJeff Kirsher 	gfar_init_filer_table(priv);
1451ec21e2ecSJeff Kirsher 
1452ec21e2ecSJeff Kirsher 	/* Print out the device info */
1453ec21e2ecSJeff Kirsher 	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
1454ec21e2ecSJeff Kirsher 
14550977f817SJan Ceuleers 	/* Even more device info helps when determining which kernel
14560977f817SJan Ceuleers 	 * provided which set of benchmarks.
14570977f817SJan Ceuleers 	 */
1458ec21e2ecSJeff Kirsher 	netdev_info(dev, "Running with NAPI enabled\n");
1459ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
1460ec21e2ecSJeff Kirsher 		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1461ec21e2ecSJeff Kirsher 			    i, priv->rx_queue[i]->rx_ring_size);
1462ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
1463ec21e2ecSJeff Kirsher 		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1464ec21e2ecSJeff Kirsher 			    i, priv->tx_queue[i]->tx_ring_size);
1465ec21e2ecSJeff Kirsher 
1466ec21e2ecSJeff Kirsher 	return 0;
1467ec21e2ecSJeff Kirsher 
1468ec21e2ecSJeff Kirsher register_fail:
1469ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
147020862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
147120862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1472ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1473ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1474ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1475ec21e2ecSJeff Kirsher 	return err;
1476ec21e2ecSJeff Kirsher }
1477ec21e2ecSJeff Kirsher 
1478ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev)
1479ec21e2ecSJeff Kirsher {
14808513fbd8SJingoo Han 	struct gfar_private *priv = platform_get_drvdata(ofdev);
1481ec21e2ecSJeff Kirsher 
1482ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1483ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1484ec21e2ecSJeff Kirsher 
1485ec21e2ecSJeff Kirsher 	unregister_netdev(priv->ndev);
1486ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
148720862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
148820862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1489ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1490ec21e2ecSJeff Kirsher 
1491ec21e2ecSJeff Kirsher 	return 0;
1492ec21e2ecSJeff Kirsher }
1493ec21e2ecSJeff Kirsher 
1494ec21e2ecSJeff Kirsher #ifdef CONFIG_PM
1495ec21e2ecSJeff Kirsher 
1496ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev)
1497ec21e2ecSJeff Kirsher {
1498ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1499ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1500ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1501ec21e2ecSJeff Kirsher 	unsigned long flags;
1502ec21e2ecSJeff Kirsher 	u32 tempval;
1503ec21e2ecSJeff Kirsher 
1504ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1505bc4598bcSJan Ceuleers 			   (priv->device_flags &
1506bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1507ec21e2ecSJeff Kirsher 
1508ec21e2ecSJeff Kirsher 	netif_device_detach(ndev);
1509ec21e2ecSJeff Kirsher 
1510ec21e2ecSJeff Kirsher 	if (netif_running(ndev)) {
1511ec21e2ecSJeff Kirsher 
1512ec21e2ecSJeff Kirsher 		local_irq_save(flags);
1513ec21e2ecSJeff Kirsher 		lock_tx_qs(priv);
1514ec21e2ecSJeff Kirsher 
1515c10650b6SClaudiu Manoil 		gfar_halt_nodisable(priv);
1516ec21e2ecSJeff Kirsher 
1517ec21e2ecSJeff Kirsher 		/* Disable Tx, and Rx if wake-on-LAN is disabled. */
1518ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->maccfg1);
1519ec21e2ecSJeff Kirsher 
1520ec21e2ecSJeff Kirsher 		tempval &= ~MACCFG1_TX_EN;
1521ec21e2ecSJeff Kirsher 
1522ec21e2ecSJeff Kirsher 		if (!magic_packet)
1523ec21e2ecSJeff Kirsher 			tempval &= ~MACCFG1_RX_EN;
1524ec21e2ecSJeff Kirsher 
1525ec21e2ecSJeff Kirsher 		gfar_write(&regs->maccfg1, tempval);
1526ec21e2ecSJeff Kirsher 
1527ec21e2ecSJeff Kirsher 		unlock_tx_qs(priv);
1528ec21e2ecSJeff Kirsher 		local_irq_restore(flags);
1529ec21e2ecSJeff Kirsher 
1530ec21e2ecSJeff Kirsher 		disable_napi(priv);
1531ec21e2ecSJeff Kirsher 
1532ec21e2ecSJeff Kirsher 		if (magic_packet) {
1533ec21e2ecSJeff Kirsher 			/* Enable interrupt on Magic Packet */
1534ec21e2ecSJeff Kirsher 			gfar_write(&regs->imask, IMASK_MAG);
1535ec21e2ecSJeff Kirsher 
1536ec21e2ecSJeff Kirsher 			/* Enable Magic Packet mode */
1537ec21e2ecSJeff Kirsher 			tempval = gfar_read(&regs->maccfg2);
1538ec21e2ecSJeff Kirsher 			tempval |= MACCFG2_MPEN;
1539ec21e2ecSJeff Kirsher 			gfar_write(&regs->maccfg2, tempval);
1540ec21e2ecSJeff Kirsher 		} else {
1541ec21e2ecSJeff Kirsher 			phy_stop(priv->phydev);
1542ec21e2ecSJeff Kirsher 		}
1543ec21e2ecSJeff Kirsher 	}
1544ec21e2ecSJeff Kirsher 
1545ec21e2ecSJeff Kirsher 	return 0;
1546ec21e2ecSJeff Kirsher }
1547ec21e2ecSJeff Kirsher 
1548ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev)
1549ec21e2ecSJeff Kirsher {
1550ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1551ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1552ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1553ec21e2ecSJeff Kirsher 	unsigned long flags;
1554ec21e2ecSJeff Kirsher 	u32 tempval;
1555ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1556bc4598bcSJan Ceuleers 			   (priv->device_flags &
1557bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1558ec21e2ecSJeff Kirsher 
1559ec21e2ecSJeff Kirsher 	if (!netif_running(ndev)) {
1560ec21e2ecSJeff Kirsher 		netif_device_attach(ndev);
1561ec21e2ecSJeff Kirsher 		return 0;
1562ec21e2ecSJeff Kirsher 	}
1563ec21e2ecSJeff Kirsher 
1564ec21e2ecSJeff Kirsher 	if (!magic_packet && priv->phydev)
1565ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1566ec21e2ecSJeff Kirsher 
1567ec21e2ecSJeff Kirsher 	/* Disable Magic Packet mode, in case something
1568ec21e2ecSJeff Kirsher 	 * else woke us up.
1569ec21e2ecSJeff Kirsher 	 */
1570ec21e2ecSJeff Kirsher 	local_irq_save(flags);
1571ec21e2ecSJeff Kirsher 	lock_tx_qs(priv);
1572ec21e2ecSJeff Kirsher 
1573ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg2);
1574ec21e2ecSJeff Kirsher 	tempval &= ~MACCFG2_MPEN;
1575ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1576ec21e2ecSJeff Kirsher 
1577c10650b6SClaudiu Manoil 	gfar_start(priv);
1578ec21e2ecSJeff Kirsher 
1579ec21e2ecSJeff Kirsher 	unlock_tx_qs(priv);
1580ec21e2ecSJeff Kirsher 	local_irq_restore(flags);
1581ec21e2ecSJeff Kirsher 
1582ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1583ec21e2ecSJeff Kirsher 
1584ec21e2ecSJeff Kirsher 	enable_napi(priv);
1585ec21e2ecSJeff Kirsher 
1586ec21e2ecSJeff Kirsher 	return 0;
1587ec21e2ecSJeff Kirsher }
1588ec21e2ecSJeff Kirsher 
1589ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev)
1590ec21e2ecSJeff Kirsher {
1591ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1592ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1593ec21e2ecSJeff Kirsher 
1594103cdd1dSWang Dongsheng 	if (!netif_running(ndev)) {
1595103cdd1dSWang Dongsheng 		netif_device_attach(ndev);
1596103cdd1dSWang Dongsheng 
1597ec21e2ecSJeff Kirsher 		return 0;
1598103cdd1dSWang Dongsheng 	}
1599ec21e2ecSJeff Kirsher 
16001eb8f7a7SClaudiu Manoil 	if (gfar_init_bds(ndev)) {
16011eb8f7a7SClaudiu Manoil 		free_skb_resources(priv);
16021eb8f7a7SClaudiu Manoil 		return -ENOMEM;
16031eb8f7a7SClaudiu Manoil 	}
16041eb8f7a7SClaudiu Manoil 
1605a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1606a328ac92SClaudiu Manoil 
1607a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
1608a328ac92SClaudiu Manoil 
1609c10650b6SClaudiu Manoil 	gfar_start(priv);
1610ec21e2ecSJeff Kirsher 
1611ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1612ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1613ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1614ec21e2ecSJeff Kirsher 
1615ec21e2ecSJeff Kirsher 	if (priv->phydev)
1616ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1617ec21e2ecSJeff Kirsher 
1618ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1619ec21e2ecSJeff Kirsher 	enable_napi(priv);
1620ec21e2ecSJeff Kirsher 
1621ec21e2ecSJeff Kirsher 	return 0;
1622ec21e2ecSJeff Kirsher }
1623ec21e2ecSJeff Kirsher 
1624ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = {
1625ec21e2ecSJeff Kirsher 	.suspend = gfar_suspend,
1626ec21e2ecSJeff Kirsher 	.resume = gfar_resume,
1627ec21e2ecSJeff Kirsher 	.freeze = gfar_suspend,
1628ec21e2ecSJeff Kirsher 	.thaw = gfar_resume,
1629ec21e2ecSJeff Kirsher 	.restore = gfar_restore,
1630ec21e2ecSJeff Kirsher };
1631ec21e2ecSJeff Kirsher 
1632ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops)
1633ec21e2ecSJeff Kirsher 
1634ec21e2ecSJeff Kirsher #else
1635ec21e2ecSJeff Kirsher 
1636ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL
1637ec21e2ecSJeff Kirsher 
1638ec21e2ecSJeff Kirsher #endif
1639ec21e2ecSJeff Kirsher 
1640ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface
1641ec21e2ecSJeff Kirsher  * connects it to the PHY.
1642ec21e2ecSJeff Kirsher  */
1643ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev)
1644ec21e2ecSJeff Kirsher {
1645ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1646ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1647ec21e2ecSJeff Kirsher 	u32 ecntrl;
1648ec21e2ecSJeff Kirsher 
1649ec21e2ecSJeff Kirsher 	ecntrl = gfar_read(&regs->ecntrl);
1650ec21e2ecSJeff Kirsher 
1651ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_SGMII_MODE)
1652ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_SGMII;
1653ec21e2ecSJeff Kirsher 
1654ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_TBI_MODE) {
1655ec21e2ecSJeff Kirsher 		if (ecntrl & ECNTRL_REDUCED_MODE)
1656ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RTBI;
1657ec21e2ecSJeff Kirsher 		else
1658ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_TBI;
1659ec21e2ecSJeff Kirsher 	}
1660ec21e2ecSJeff Kirsher 
1661ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_REDUCED_MODE) {
1662bc4598bcSJan Ceuleers 		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1663ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RMII;
1664bc4598bcSJan Ceuleers 		}
1665ec21e2ecSJeff Kirsher 		else {
1666ec21e2ecSJeff Kirsher 			phy_interface_t interface = priv->interface;
1667ec21e2ecSJeff Kirsher 
16680977f817SJan Ceuleers 			/* This isn't autodetected right now, so it must
1669ec21e2ecSJeff Kirsher 			 * be set by the device tree or platform code.
1670ec21e2ecSJeff Kirsher 			 */
1671ec21e2ecSJeff Kirsher 			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1672ec21e2ecSJeff Kirsher 				return PHY_INTERFACE_MODE_RGMII_ID;
1673ec21e2ecSJeff Kirsher 
1674ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RGMII;
1675ec21e2ecSJeff Kirsher 		}
1676ec21e2ecSJeff Kirsher 	}
1677ec21e2ecSJeff Kirsher 
1678ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1679ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_GMII;
1680ec21e2ecSJeff Kirsher 
1681ec21e2ecSJeff Kirsher 	return PHY_INTERFACE_MODE_MII;
1682ec21e2ecSJeff Kirsher }
1683ec21e2ecSJeff Kirsher 
1684ec21e2ecSJeff Kirsher 
1685ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY.
1686ec21e2ecSJeff Kirsher  * Returns 0 on success.
1687ec21e2ecSJeff Kirsher  */
1688ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev)
1689ec21e2ecSJeff Kirsher {
1690ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1691ec21e2ecSJeff Kirsher 	uint gigabit_support =
1692ec21e2ecSJeff Kirsher 		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
169323402bddSClaudiu Manoil 		GFAR_SUPPORTED_GBIT : 0;
1694ec21e2ecSJeff Kirsher 	phy_interface_t interface;
1695ec21e2ecSJeff Kirsher 
1696ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1697ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1698ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1699ec21e2ecSJeff Kirsher 
1700ec21e2ecSJeff Kirsher 	interface = gfar_get_interface(dev);
1701ec21e2ecSJeff Kirsher 
1702ec21e2ecSJeff Kirsher 	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1703ec21e2ecSJeff Kirsher 				      interface);
1704ec21e2ecSJeff Kirsher 	if (!priv->phydev) {
1705ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "could not attach to PHY\n");
1706ec21e2ecSJeff Kirsher 		return -ENODEV;
1707ec21e2ecSJeff Kirsher 	}
1708ec21e2ecSJeff Kirsher 
1709ec21e2ecSJeff Kirsher 	if (interface == PHY_INTERFACE_MODE_SGMII)
1710ec21e2ecSJeff Kirsher 		gfar_configure_serdes(dev);
1711ec21e2ecSJeff Kirsher 
1712ec21e2ecSJeff Kirsher 	/* Remove any features not supported by the controller */
1713ec21e2ecSJeff Kirsher 	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1714ec21e2ecSJeff Kirsher 	priv->phydev->advertising = priv->phydev->supported;
1715ec21e2ecSJeff Kirsher 
1716cf987afcSPavaluca Matei-B46610 	/* Add support for flow control, but don't advertise it by default */
1717cf987afcSPavaluca Matei-B46610 	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);
1718cf987afcSPavaluca Matei-B46610 
1719ec21e2ecSJeff Kirsher 	return 0;
1720ec21e2ecSJeff Kirsher }
1721ec21e2ecSJeff Kirsher 
17220977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the
1723ec21e2ecSJeff Kirsher  * SERDES lynx PHY on the chip.  We communicate with this PHY
1724ec21e2ecSJeff Kirsher  * through the MDIO bus on each controller, treating it as a
1725ec21e2ecSJeff Kirsher  * "normal" PHY at the address found in the TBIPA register.  We assume
1726ec21e2ecSJeff Kirsher  * that the TBIPA register is valid.  Either the MDIO bus code will set
1727ec21e2ecSJeff Kirsher  * it to a value that doesn't conflict with other PHYs on the bus, or the
1728ec21e2ecSJeff Kirsher  * value doesn't matter, as there are no other PHYs on the bus.
1729ec21e2ecSJeff Kirsher  */
1730ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev)
1731ec21e2ecSJeff Kirsher {
1732ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1733ec21e2ecSJeff Kirsher 	struct phy_device *tbiphy;
1734ec21e2ecSJeff Kirsher 
1735ec21e2ecSJeff Kirsher 	if (!priv->tbi_node) {
1736ec21e2ecSJeff Kirsher 		dev_warn(&dev->dev, "error: SGMII mode requires that the "
1737ec21e2ecSJeff Kirsher 				    "device tree specify a tbi-handle\n");
1738ec21e2ecSJeff Kirsher 		return;
1739ec21e2ecSJeff Kirsher 	}
1740ec21e2ecSJeff Kirsher 
1741ec21e2ecSJeff Kirsher 	tbiphy = of_phy_find_device(priv->tbi_node);
1742ec21e2ecSJeff Kirsher 	if (!tbiphy) {
1743ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "error: Could not get TBI device\n");
1744ec21e2ecSJeff Kirsher 		return;
1745ec21e2ecSJeff Kirsher 	}
1746ec21e2ecSJeff Kirsher 
17470977f817SJan Ceuleers 	/* If the link is already up, we must already be ok, and don't need to
1748ec21e2ecSJeff Kirsher 	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
1749ec21e2ecSJeff Kirsher 	 * everything for us?  Resetting it takes the link down and requires
1750ec21e2ecSJeff Kirsher 	 * several seconds for it to come back.
1751ec21e2ecSJeff Kirsher 	 */
1752ec21e2ecSJeff Kirsher 	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
1753ec21e2ecSJeff Kirsher 		return;
1754ec21e2ecSJeff Kirsher 
1755ec21e2ecSJeff Kirsher 	/* Single clk mode, mii mode off(for serdes communication) */
1756ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
1757ec21e2ecSJeff Kirsher 
1758ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_ADVERTISE,
1759ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1760ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XPSE_ASYM);
1761ec21e2ecSJeff Kirsher 
1762bc4598bcSJan Ceuleers 	phy_write(tbiphy, MII_BMCR,
1763bc4598bcSJan Ceuleers 		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1764bc4598bcSJan Ceuleers 		  BMCR_SPEED1000);
1765ec21e2ecSJeff Kirsher }
1766ec21e2ecSJeff Kirsher 
1767ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv)
1768ec21e2ecSJeff Kirsher {
1769ec21e2ecSJeff Kirsher 	u32 res;
1770ec21e2ecSJeff Kirsher 
17710977f817SJan Ceuleers 	/* Normaly TSEC should not hang on GRS commands, so we should
1772ec21e2ecSJeff Kirsher 	 * actually wait for IEVENT_GRSC flag.
1773ec21e2ecSJeff Kirsher 	 */
1774ad3660c2SClaudiu Manoil 	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1775ec21e2ecSJeff Kirsher 		return 0;
1776ec21e2ecSJeff Kirsher 
17770977f817SJan Ceuleers 	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1778ec21e2ecSJeff Kirsher 	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1779ec21e2ecSJeff Kirsher 	 * and the Rx can be safely reset.
1780ec21e2ecSJeff Kirsher 	 */
1781ec21e2ecSJeff Kirsher 	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1782ec21e2ecSJeff Kirsher 	res &= 0x7f807f80;
1783ec21e2ecSJeff Kirsher 	if ((res & 0xffff) == (res >> 16))
1784ec21e2ecSJeff Kirsher 		return 1;
1785ec21e2ecSJeff Kirsher 
1786ec21e2ecSJeff Kirsher 	return 0;
1787ec21e2ecSJeff Kirsher }
1788ec21e2ecSJeff Kirsher 
1789ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1790c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv)
1791ec21e2ecSJeff Kirsher {
1792efeddce7SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1793ec21e2ecSJeff Kirsher 	u32 tempval;
1794a4feee89SClaudiu Manoil 	unsigned int timeout;
1795a4feee89SClaudiu Manoil 	int stopped;
1796ec21e2ecSJeff Kirsher 
1797efeddce7SClaudiu Manoil 	gfar_ints_disable(priv);
1798ec21e2ecSJeff Kirsher 
1799a4feee89SClaudiu Manoil 	if (gfar_is_dma_stopped(priv))
1800a4feee89SClaudiu Manoil 		return;
1801a4feee89SClaudiu Manoil 
1802ec21e2ecSJeff Kirsher 	/* Stop the DMA, and wait for it to stop */
1803ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1804ec21e2ecSJeff Kirsher 	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1805ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1806ec21e2ecSJeff Kirsher 
1807a4feee89SClaudiu Manoil retry:
1808a4feee89SClaudiu Manoil 	timeout = 1000;
1809a4feee89SClaudiu Manoil 	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1810a4feee89SClaudiu Manoil 		cpu_relax();
1811a4feee89SClaudiu Manoil 		timeout--;
1812ec21e2ecSJeff Kirsher 	}
1813a4feee89SClaudiu Manoil 
1814a4feee89SClaudiu Manoil 	if (!timeout)
1815a4feee89SClaudiu Manoil 		stopped = gfar_is_dma_stopped(priv);
1816a4feee89SClaudiu Manoil 
1817a4feee89SClaudiu Manoil 	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1818a4feee89SClaudiu Manoil 	    !__gfar_is_rx_idle(priv))
1819a4feee89SClaudiu Manoil 		goto retry;
1820ec21e2ecSJeff Kirsher }
1821ec21e2ecSJeff Kirsher 
1822ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1823c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv)
1824ec21e2ecSJeff Kirsher {
1825ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1826ec21e2ecSJeff Kirsher 	u32 tempval;
1827ec21e2ecSJeff Kirsher 
1828c10650b6SClaudiu Manoil 	/* Dissable the Rx/Tx hw queues */
1829c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, 0);
1830c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, 0);
1831ec21e2ecSJeff Kirsher 
1832c10650b6SClaudiu Manoil 	mdelay(10);
1833c10650b6SClaudiu Manoil 
1834c10650b6SClaudiu Manoil 	gfar_halt_nodisable(priv);
1835c10650b6SClaudiu Manoil 
1836c10650b6SClaudiu Manoil 	/* Disable Rx/Tx DMA */
1837ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg1);
1838ec21e2ecSJeff Kirsher 	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1839ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, tempval);
1840ec21e2ecSJeff Kirsher }
1841ec21e2ecSJeff Kirsher 
1842ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev)
1843ec21e2ecSJeff Kirsher {
1844ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1845ec21e2ecSJeff Kirsher 
18460851133bSClaudiu Manoil 	netif_tx_stop_all_queues(dev);
1847ec21e2ecSJeff Kirsher 
18484e857c58SPeter Zijlstra 	smp_mb__before_atomic();
18490851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
18504e857c58SPeter Zijlstra 	smp_mb__after_atomic();
1851ec21e2ecSJeff Kirsher 
18520851133bSClaudiu Manoil 	disable_napi(priv);
1853ec21e2ecSJeff Kirsher 
18540851133bSClaudiu Manoil 	/* disable ints and gracefully shut down Rx/Tx DMA */
1855c10650b6SClaudiu Manoil 	gfar_halt(priv);
1856ec21e2ecSJeff Kirsher 
18570851133bSClaudiu Manoil 	phy_stop(priv->phydev);
1858ec21e2ecSJeff Kirsher 
1859ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
1860ec21e2ecSJeff Kirsher }
1861ec21e2ecSJeff Kirsher 
1862ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1863ec21e2ecSJeff Kirsher {
1864ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
1865ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(tx_queue->dev);
1866ec21e2ecSJeff Kirsher 	int i, j;
1867ec21e2ecSJeff Kirsher 
1868ec21e2ecSJeff Kirsher 	txbdp = tx_queue->tx_bd_base;
1869ec21e2ecSJeff Kirsher 
1870ec21e2ecSJeff Kirsher 	for (i = 0; i < tx_queue->tx_ring_size; i++) {
1871ec21e2ecSJeff Kirsher 		if (!tx_queue->tx_skbuff[i])
1872ec21e2ecSJeff Kirsher 			continue;
1873ec21e2ecSJeff Kirsher 
1874369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, txbdp->bufPtr,
1875ec21e2ecSJeff Kirsher 				 txbdp->length, DMA_TO_DEVICE);
1876ec21e2ecSJeff Kirsher 		txbdp->lstatus = 0;
1877ec21e2ecSJeff Kirsher 		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1878ec21e2ecSJeff Kirsher 		     j++) {
1879ec21e2ecSJeff Kirsher 			txbdp++;
1880369ec162SClaudiu Manoil 			dma_unmap_page(priv->dev, txbdp->bufPtr,
1881ec21e2ecSJeff Kirsher 				       txbdp->length, DMA_TO_DEVICE);
1882ec21e2ecSJeff Kirsher 		}
1883ec21e2ecSJeff Kirsher 		txbdp++;
1884ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1885ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[i] = NULL;
1886ec21e2ecSJeff Kirsher 	}
1887ec21e2ecSJeff Kirsher 	kfree(tx_queue->tx_skbuff);
18881eb8f7a7SClaudiu Manoil 	tx_queue->tx_skbuff = NULL;
1889ec21e2ecSJeff Kirsher }
1890ec21e2ecSJeff Kirsher 
1891ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1892ec21e2ecSJeff Kirsher {
1893ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
1894ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(rx_queue->dev);
1895ec21e2ecSJeff Kirsher 	int i;
1896ec21e2ecSJeff Kirsher 
1897ec21e2ecSJeff Kirsher 	rxbdp = rx_queue->rx_bd_base;
1898ec21e2ecSJeff Kirsher 
1899ec21e2ecSJeff Kirsher 	for (i = 0; i < rx_queue->rx_ring_size; i++) {
1900ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff[i]) {
1901369ec162SClaudiu Manoil 			dma_unmap_single(priv->dev, rxbdp->bufPtr,
1902369ec162SClaudiu Manoil 					 priv->rx_buffer_size,
1903ec21e2ecSJeff Kirsher 					 DMA_FROM_DEVICE);
1904ec21e2ecSJeff Kirsher 			dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1905ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[i] = NULL;
1906ec21e2ecSJeff Kirsher 		}
1907ec21e2ecSJeff Kirsher 		rxbdp->lstatus = 0;
1908ec21e2ecSJeff Kirsher 		rxbdp->bufPtr = 0;
1909ec21e2ecSJeff Kirsher 		rxbdp++;
1910ec21e2ecSJeff Kirsher 	}
1911ec21e2ecSJeff Kirsher 	kfree(rx_queue->rx_skbuff);
19121eb8f7a7SClaudiu Manoil 	rx_queue->rx_skbuff = NULL;
1913ec21e2ecSJeff Kirsher }
1914ec21e2ecSJeff Kirsher 
1915ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them.
19160977f817SJan Ceuleers  * Then free tx_skbuff and rx_skbuff
19170977f817SJan Ceuleers  */
1918ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv)
1919ec21e2ecSJeff Kirsher {
1920ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
1921ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
1922ec21e2ecSJeff Kirsher 	int i;
1923ec21e2ecSJeff Kirsher 
1924ec21e2ecSJeff Kirsher 	/* Go through all the buffer descriptors and free their data buffers */
1925ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1926d8a0f1b0SPaul Gortmaker 		struct netdev_queue *txq;
1927bc4598bcSJan Ceuleers 
1928ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
1929d8a0f1b0SPaul Gortmaker 		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1930ec21e2ecSJeff Kirsher 		if (tx_queue->tx_skbuff)
1931ec21e2ecSJeff Kirsher 			free_skb_tx_queue(tx_queue);
1932d8a0f1b0SPaul Gortmaker 		netdev_tx_reset_queue(txq);
1933ec21e2ecSJeff Kirsher 	}
1934ec21e2ecSJeff Kirsher 
1935ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1936ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
1937ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff)
1938ec21e2ecSJeff Kirsher 			free_skb_rx_queue(rx_queue);
1939ec21e2ecSJeff Kirsher 	}
1940ec21e2ecSJeff Kirsher 
1941369ec162SClaudiu Manoil 	dma_free_coherent(priv->dev,
1942ec21e2ecSJeff Kirsher 			  sizeof(struct txbd8) * priv->total_tx_ring_size +
1943ec21e2ecSJeff Kirsher 			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
1944ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_base,
1945ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_dma_base);
1946ec21e2ecSJeff Kirsher }
1947ec21e2ecSJeff Kirsher 
1948c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv)
1949ec21e2ecSJeff Kirsher {
1950ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1951ec21e2ecSJeff Kirsher 	u32 tempval;
1952ec21e2ecSJeff Kirsher 	int i = 0;
1953ec21e2ecSJeff Kirsher 
1954c10650b6SClaudiu Manoil 	/* Enable Rx/Tx hw queues */
1955c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, priv->rqueue);
1956c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, priv->tqueue);
1957ec21e2ecSJeff Kirsher 
1958ec21e2ecSJeff Kirsher 	/* Initialize DMACTRL to have WWR and WOP */
1959ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1960ec21e2ecSJeff Kirsher 	tempval |= DMACTRL_INIT_SETTINGS;
1961ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1962ec21e2ecSJeff Kirsher 
1963ec21e2ecSJeff Kirsher 	/* Make sure we aren't stopped */
1964ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1965ec21e2ecSJeff Kirsher 	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1966ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1967ec21e2ecSJeff Kirsher 
1968ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1969ec21e2ecSJeff Kirsher 		regs = priv->gfargrp[i].regs;
1970ec21e2ecSJeff Kirsher 		/* Clear THLT/RHLT, so that the DMA starts polling now */
1971ec21e2ecSJeff Kirsher 		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1972ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1973ec21e2ecSJeff Kirsher 	}
1974ec21e2ecSJeff Kirsher 
1975c10650b6SClaudiu Manoil 	/* Enable Rx/Tx DMA */
1976c10650b6SClaudiu Manoil 	tempval = gfar_read(&regs->maccfg1);
1977c10650b6SClaudiu Manoil 	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1978c10650b6SClaudiu Manoil 	gfar_write(&regs->maccfg1, tempval);
1979c10650b6SClaudiu Manoil 
1980efeddce7SClaudiu Manoil 	gfar_ints_enable(priv);
1981efeddce7SClaudiu Manoil 
1982c10650b6SClaudiu Manoil 	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
1983ec21e2ecSJeff Kirsher }
1984ec21e2ecSJeff Kirsher 
198580ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp)
198680ec396cSClaudiu Manoil {
198780ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
198880ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, RX)->irq, grp);
198980ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
199080ec396cSClaudiu Manoil }
199180ec396cSClaudiu Manoil 
1992ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp)
1993ec21e2ecSJeff Kirsher {
1994ec21e2ecSJeff Kirsher 	struct gfar_private *priv = grp->priv;
1995ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
1996ec21e2ecSJeff Kirsher 	int err;
1997ec21e2ecSJeff Kirsher 
1998ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, register for
19990977f817SJan Ceuleers 	 * them.  Otherwise, only register for the one
20000977f817SJan Ceuleers 	 */
2001ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2002ec21e2ecSJeff Kirsher 		/* Install our interrupt handlers for Error,
20030977f817SJan Ceuleers 		 * Transmit, and Receive
20040977f817SJan Ceuleers 		 */
2005ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
2006ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->name, grp);
2007ee873fdaSClaudiu Manoil 		if (err < 0) {
2008ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2009ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->irq);
2010ec21e2ecSJeff Kirsher 
2011ec21e2ecSJeff Kirsher 			goto err_irq_fail;
2012ec21e2ecSJeff Kirsher 		}
2013ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
2014ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
2015ee873fdaSClaudiu Manoil 		if (err < 0) {
2016ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2017ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
2018ec21e2ecSJeff Kirsher 			goto tx_irq_fail;
2019ec21e2ecSJeff Kirsher 		}
2020ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
2021ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->name, grp);
2022ee873fdaSClaudiu Manoil 		if (err < 0) {
2023ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2024ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->irq);
2025ec21e2ecSJeff Kirsher 			goto rx_irq_fail;
2026ec21e2ecSJeff Kirsher 		}
2027ec21e2ecSJeff Kirsher 	} else {
2028ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
2029ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
2030ee873fdaSClaudiu Manoil 		if (err < 0) {
2031ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2032ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
2033ec21e2ecSJeff Kirsher 			goto err_irq_fail;
2034ec21e2ecSJeff Kirsher 		}
2035ec21e2ecSJeff Kirsher 	}
2036ec21e2ecSJeff Kirsher 
2037ec21e2ecSJeff Kirsher 	return 0;
2038ec21e2ecSJeff Kirsher 
2039ec21e2ecSJeff Kirsher rx_irq_fail:
2040ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
2041ec21e2ecSJeff Kirsher tx_irq_fail:
2042ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
2043ec21e2ecSJeff Kirsher err_irq_fail:
2044ec21e2ecSJeff Kirsher 	return err;
2045ec21e2ecSJeff Kirsher 
2046ec21e2ecSJeff Kirsher }
2047ec21e2ecSJeff Kirsher 
204880ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv)
204980ec396cSClaudiu Manoil {
205080ec396cSClaudiu Manoil 	int i;
205180ec396cSClaudiu Manoil 
205280ec396cSClaudiu Manoil 	/* Free the IRQs */
205380ec396cSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
205480ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
205580ec396cSClaudiu Manoil 			free_grp_irqs(&priv->gfargrp[i]);
205680ec396cSClaudiu Manoil 	} else {
205780ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
205880ec396cSClaudiu Manoil 			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
205980ec396cSClaudiu Manoil 				 &priv->gfargrp[i]);
206080ec396cSClaudiu Manoil 	}
206180ec396cSClaudiu Manoil }
206280ec396cSClaudiu Manoil 
206380ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv)
206480ec396cSClaudiu Manoil {
206580ec396cSClaudiu Manoil 	int err, i, j;
206680ec396cSClaudiu Manoil 
206780ec396cSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
206880ec396cSClaudiu Manoil 		err = register_grp_irqs(&priv->gfargrp[i]);
206980ec396cSClaudiu Manoil 		if (err) {
207080ec396cSClaudiu Manoil 			for (j = 0; j < i; j++)
207180ec396cSClaudiu Manoil 				free_grp_irqs(&priv->gfargrp[j]);
207280ec396cSClaudiu Manoil 			return err;
207380ec396cSClaudiu Manoil 		}
207480ec396cSClaudiu Manoil 	}
207580ec396cSClaudiu Manoil 
207680ec396cSClaudiu Manoil 	return 0;
207780ec396cSClaudiu Manoil }
207880ec396cSClaudiu Manoil 
2079ec21e2ecSJeff Kirsher /* Bring the controller up and running */
2080ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev)
2081ec21e2ecSJeff Kirsher {
2082ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
208380ec396cSClaudiu Manoil 	int err;
2084ec21e2ecSJeff Kirsher 
2085a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
2086ec21e2ecSJeff Kirsher 
2087ec21e2ecSJeff Kirsher 	err = gfar_alloc_skb_resources(ndev);
2088ec21e2ecSJeff Kirsher 	if (err)
2089ec21e2ecSJeff Kirsher 		return err;
2090ec21e2ecSJeff Kirsher 
2091a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
2092ec21e2ecSJeff Kirsher 
20934e857c58SPeter Zijlstra 	smp_mb__before_atomic();
20940851133bSClaudiu Manoil 	clear_bit(GFAR_DOWN, &priv->state);
20954e857c58SPeter Zijlstra 	smp_mb__after_atomic();
20960851133bSClaudiu Manoil 
20970851133bSClaudiu Manoil 	/* Start Rx/Tx DMA and enable the interrupts */
2098c10650b6SClaudiu Manoil 	gfar_start(priv);
2099ec21e2ecSJeff Kirsher 
2100ec21e2ecSJeff Kirsher 	phy_start(priv->phydev);
2101ec21e2ecSJeff Kirsher 
21020851133bSClaudiu Manoil 	enable_napi(priv);
21030851133bSClaudiu Manoil 
21040851133bSClaudiu Manoil 	netif_tx_wake_all_queues(ndev);
21050851133bSClaudiu Manoil 
2106ec21e2ecSJeff Kirsher 	return 0;
2107ec21e2ecSJeff Kirsher }
2108ec21e2ecSJeff Kirsher 
21090977f817SJan Ceuleers /* Called when something needs to use the ethernet device
21100977f817SJan Ceuleers  * Returns 0 for success.
21110977f817SJan Ceuleers  */
2112ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev)
2113ec21e2ecSJeff Kirsher {
2114ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2115ec21e2ecSJeff Kirsher 	int err;
2116ec21e2ecSJeff Kirsher 
2117ec21e2ecSJeff Kirsher 	err = init_phy(dev);
21180851133bSClaudiu Manoil 	if (err)
2119ec21e2ecSJeff Kirsher 		return err;
2120ec21e2ecSJeff Kirsher 
212180ec396cSClaudiu Manoil 	err = gfar_request_irq(priv);
212280ec396cSClaudiu Manoil 	if (err)
212380ec396cSClaudiu Manoil 		return err;
212480ec396cSClaudiu Manoil 
2125ec21e2ecSJeff Kirsher 	err = startup_gfar(dev);
21260851133bSClaudiu Manoil 	if (err)
2127ec21e2ecSJeff Kirsher 		return err;
2128ec21e2ecSJeff Kirsher 
2129ec21e2ecSJeff Kirsher 	device_set_wakeup_enable(&dev->dev, priv->wol_en);
2130ec21e2ecSJeff Kirsher 
2131ec21e2ecSJeff Kirsher 	return err;
2132ec21e2ecSJeff Kirsher }
2133ec21e2ecSJeff Kirsher 
2134ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2135ec21e2ecSJeff Kirsher {
2136ec21e2ecSJeff Kirsher 	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2137ec21e2ecSJeff Kirsher 
2138ec21e2ecSJeff Kirsher 	memset(fcb, 0, GMAC_FCB_LEN);
2139ec21e2ecSJeff Kirsher 
2140ec21e2ecSJeff Kirsher 	return fcb;
2141ec21e2ecSJeff Kirsher }
2142ec21e2ecSJeff Kirsher 
21439c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
21449c4886e5SManfred Rudigier 				    int fcb_length)
2145ec21e2ecSJeff Kirsher {
2146ec21e2ecSJeff Kirsher 	/* If we're here, it's a IP packet with a TCP or UDP
2147ec21e2ecSJeff Kirsher 	 * payload.  We set it to checksum, using a pseudo-header
2148ec21e2ecSJeff Kirsher 	 * we provide
2149ec21e2ecSJeff Kirsher 	 */
21503a2e16c8SJan Ceuleers 	u8 flags = TXFCB_DEFAULT;
2151ec21e2ecSJeff Kirsher 
21520977f817SJan Ceuleers 	/* Tell the controller what the protocol is
21530977f817SJan Ceuleers 	 * And provide the already calculated phcs
21540977f817SJan Ceuleers 	 */
2155ec21e2ecSJeff Kirsher 	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2156ec21e2ecSJeff Kirsher 		flags |= TXFCB_UDP;
2157ec21e2ecSJeff Kirsher 		fcb->phcs = udp_hdr(skb)->check;
2158ec21e2ecSJeff Kirsher 	} else
2159ec21e2ecSJeff Kirsher 		fcb->phcs = tcp_hdr(skb)->check;
2160ec21e2ecSJeff Kirsher 
2161ec21e2ecSJeff Kirsher 	/* l3os is the distance between the start of the
2162ec21e2ecSJeff Kirsher 	 * frame (skb->data) and the start of the IP hdr.
2163ec21e2ecSJeff Kirsher 	 * l4os is the distance between the start of the
21640977f817SJan Ceuleers 	 * l3 hdr and the l4 hdr
21650977f817SJan Ceuleers 	 */
21669c4886e5SManfred Rudigier 	fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
2167ec21e2ecSJeff Kirsher 	fcb->l4os = skb_network_header_len(skb);
2168ec21e2ecSJeff Kirsher 
2169ec21e2ecSJeff Kirsher 	fcb->flags = flags;
2170ec21e2ecSJeff Kirsher }
2171ec21e2ecSJeff Kirsher 
2172ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2173ec21e2ecSJeff Kirsher {
2174ec21e2ecSJeff Kirsher 	fcb->flags |= TXFCB_VLN;
2175ec21e2ecSJeff Kirsher 	fcb->vlctl = vlan_tx_tag_get(skb);
2176ec21e2ecSJeff Kirsher }
2177ec21e2ecSJeff Kirsher 
2178ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2179ec21e2ecSJeff Kirsher 				      struct txbd8 *base, int ring_size)
2180ec21e2ecSJeff Kirsher {
2181ec21e2ecSJeff Kirsher 	struct txbd8 *new_bd = bdp + stride;
2182ec21e2ecSJeff Kirsher 
2183ec21e2ecSJeff Kirsher 	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2184ec21e2ecSJeff Kirsher }
2185ec21e2ecSJeff Kirsher 
2186ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2187ec21e2ecSJeff Kirsher 				      int ring_size)
2188ec21e2ecSJeff Kirsher {
2189ec21e2ecSJeff Kirsher 	return skip_txbd(bdp, 1, base, ring_size);
2190ec21e2ecSJeff Kirsher }
2191ec21e2ecSJeff Kirsher 
219202d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */
219302d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv,
219402d88fb4SClaudiu Manoil 				       unsigned long fcb_addr)
219502d88fb4SClaudiu Manoil {
219602d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
219702d88fb4SClaudiu Manoil 	       (fcb_addr % 0x20) > 0x18);
219802d88fb4SClaudiu Manoil }
219902d88fb4SClaudiu Manoil 
220002d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may
220102d88fb4SClaudiu Manoil  * cause excess delays before start of transmission
220202d88fb4SClaudiu Manoil  */
220302d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv,
220402d88fb4SClaudiu Manoil 				       unsigned int len)
220502d88fb4SClaudiu Manoil {
220602d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
220702d88fb4SClaudiu Manoil 	       (len > 2500));
220802d88fb4SClaudiu Manoil }
220902d88fb4SClaudiu Manoil 
22100977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission.
22110977f817SJan Ceuleers  * It is pointed to by the dev->hard_start_xmit function pointer
22120977f817SJan Ceuleers  */
2213ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2214ec21e2ecSJeff Kirsher {
2215ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2216ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
2217ec21e2ecSJeff Kirsher 	struct netdev_queue *txq;
2218ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
2219ec21e2ecSJeff Kirsher 	struct txfcb *fcb = NULL;
2220ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2221ec21e2ecSJeff Kirsher 	u32 lstatus;
22220d0cffdcSClaudiu Manoil 	int i, rq = 0;
22230d0cffdcSClaudiu Manoil 	int do_tstamp, do_csum, do_vlan;
2224ec21e2ecSJeff Kirsher 	u32 bufaddr;
2225ec21e2ecSJeff Kirsher 	unsigned long flags;
222650ad076bSClaudiu Manoil 	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2227ec21e2ecSJeff Kirsher 
2228ec21e2ecSJeff Kirsher 	rq = skb->queue_mapping;
2229ec21e2ecSJeff Kirsher 	tx_queue = priv->tx_queue[rq];
2230ec21e2ecSJeff Kirsher 	txq = netdev_get_tx_queue(dev, rq);
2231ec21e2ecSJeff Kirsher 	base = tx_queue->tx_bd_base;
2232ec21e2ecSJeff Kirsher 	regs = tx_queue->grp->regs;
2233ec21e2ecSJeff Kirsher 
22340d0cffdcSClaudiu Manoil 	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
22350d0cffdcSClaudiu Manoil 	do_vlan = vlan_tx_tag_present(skb);
22360d0cffdcSClaudiu Manoil 	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
22370d0cffdcSClaudiu Manoil 		    priv->hwts_tx_en;
22380d0cffdcSClaudiu Manoil 
22390d0cffdcSClaudiu Manoil 	if (do_csum || do_vlan)
22400d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN;
22410d0cffdcSClaudiu Manoil 
2242ec21e2ecSJeff Kirsher 	/* check if time stamp should be generated */
22430d0cffdcSClaudiu Manoil 	if (unlikely(do_tstamp))
22440d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2245ec21e2ecSJeff Kirsher 
2246ec21e2ecSJeff Kirsher 	/* make space for additional header when fcb is needed */
22470d0cffdcSClaudiu Manoil 	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2248ec21e2ecSJeff Kirsher 		struct sk_buff *skb_new;
2249ec21e2ecSJeff Kirsher 
22500d0cffdcSClaudiu Manoil 		skb_new = skb_realloc_headroom(skb, fcb_len);
2251ec21e2ecSJeff Kirsher 		if (!skb_new) {
2252ec21e2ecSJeff Kirsher 			dev->stats.tx_errors++;
2253c9974ad4SEric W. Biederman 			dev_kfree_skb_any(skb);
2254ec21e2ecSJeff Kirsher 			return NETDEV_TX_OK;
2255ec21e2ecSJeff Kirsher 		}
2256db83d136SManfred Rudigier 
2257313b037cSEric Dumazet 		if (skb->sk)
2258313b037cSEric Dumazet 			skb_set_owner_w(skb_new, skb->sk);
2259c9974ad4SEric W. Biederman 		dev_consume_skb_any(skb);
2260ec21e2ecSJeff Kirsher 		skb = skb_new;
2261ec21e2ecSJeff Kirsher 	}
2262ec21e2ecSJeff Kirsher 
2263ec21e2ecSJeff Kirsher 	/* total number of fragments in the SKB */
2264ec21e2ecSJeff Kirsher 	nr_frags = skb_shinfo(skb)->nr_frags;
2265ec21e2ecSJeff Kirsher 
2266ec21e2ecSJeff Kirsher 	/* calculate the required number of TxBDs for this skb */
2267ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2268ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 2;
2269ec21e2ecSJeff Kirsher 	else
2270ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 1;
2271ec21e2ecSJeff Kirsher 
2272ec21e2ecSJeff Kirsher 	/* check if there is space to queue this packet */
2273ec21e2ecSJeff Kirsher 	if (nr_txbds > tx_queue->num_txbdfree) {
2274ec21e2ecSJeff Kirsher 		/* no space, stop the queue */
2275ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2276ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2277ec21e2ecSJeff Kirsher 		return NETDEV_TX_BUSY;
2278ec21e2ecSJeff Kirsher 	}
2279ec21e2ecSJeff Kirsher 
2280ec21e2ecSJeff Kirsher 	/* Update transmit stats */
228150ad076bSClaudiu Manoil 	bytes_sent = skb->len;
228250ad076bSClaudiu Manoil 	tx_queue->stats.tx_bytes += bytes_sent;
228350ad076bSClaudiu Manoil 	/* keep Tx bytes on wire for BQL accounting */
228450ad076bSClaudiu Manoil 	GFAR_CB(skb)->bytes_sent = bytes_sent;
2285ec21e2ecSJeff Kirsher 	tx_queue->stats.tx_packets++;
2286ec21e2ecSJeff Kirsher 
2287ec21e2ecSJeff Kirsher 	txbdp = txbdp_start = tx_queue->cur_tx;
2288ec21e2ecSJeff Kirsher 	lstatus = txbdp->lstatus;
2289ec21e2ecSJeff Kirsher 
2290ec21e2ecSJeff Kirsher 	/* Time stamp insertion requires one additional TxBD */
2291ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2292ec21e2ecSJeff Kirsher 		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2293ec21e2ecSJeff Kirsher 						 tx_queue->tx_ring_size);
2294ec21e2ecSJeff Kirsher 
2295ec21e2ecSJeff Kirsher 	if (nr_frags == 0) {
2296ec21e2ecSJeff Kirsher 		if (unlikely(do_tstamp))
2297ec21e2ecSJeff Kirsher 			txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
2298ec21e2ecSJeff Kirsher 							  TXBD_INTERRUPT);
2299ec21e2ecSJeff Kirsher 		else
2300ec21e2ecSJeff Kirsher 			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2301ec21e2ecSJeff Kirsher 	} else {
2302ec21e2ecSJeff Kirsher 		/* Place the fragment addresses and lengths into the TxBDs */
2303ec21e2ecSJeff Kirsher 		for (i = 0; i < nr_frags; i++) {
230450ad076bSClaudiu Manoil 			unsigned int frag_len;
2305ec21e2ecSJeff Kirsher 			/* Point at the next BD, wrapping as needed */
2306ec21e2ecSJeff Kirsher 			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2307ec21e2ecSJeff Kirsher 
230850ad076bSClaudiu Manoil 			frag_len = skb_shinfo(skb)->frags[i].size;
2309ec21e2ecSJeff Kirsher 
231050ad076bSClaudiu Manoil 			lstatus = txbdp->lstatus | frag_len |
2311ec21e2ecSJeff Kirsher 				  BD_LFLAG(TXBD_READY);
2312ec21e2ecSJeff Kirsher 
2313ec21e2ecSJeff Kirsher 			/* Handle the last BD specially */
2314ec21e2ecSJeff Kirsher 			if (i == nr_frags - 1)
2315ec21e2ecSJeff Kirsher 				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2316ec21e2ecSJeff Kirsher 
2317369ec162SClaudiu Manoil 			bufaddr = skb_frag_dma_map(priv->dev,
23182234a722SIan Campbell 						   &skb_shinfo(skb)->frags[i],
23192234a722SIan Campbell 						   0,
232050ad076bSClaudiu Manoil 						   frag_len,
2321ec21e2ecSJeff Kirsher 						   DMA_TO_DEVICE);
2322ec21e2ecSJeff Kirsher 
2323ec21e2ecSJeff Kirsher 			/* set the TxBD length and buffer pointer */
2324ec21e2ecSJeff Kirsher 			txbdp->bufPtr = bufaddr;
2325ec21e2ecSJeff Kirsher 			txbdp->lstatus = lstatus;
2326ec21e2ecSJeff Kirsher 		}
2327ec21e2ecSJeff Kirsher 
2328ec21e2ecSJeff Kirsher 		lstatus = txbdp_start->lstatus;
2329ec21e2ecSJeff Kirsher 	}
2330ec21e2ecSJeff Kirsher 
23319c4886e5SManfred Rudigier 	/* Add TxPAL between FCB and frame if required */
23329c4886e5SManfred Rudigier 	if (unlikely(do_tstamp)) {
23339c4886e5SManfred Rudigier 		skb_push(skb, GMAC_TXPAL_LEN);
23349c4886e5SManfred Rudigier 		memset(skb->data, 0, GMAC_TXPAL_LEN);
23359c4886e5SManfred Rudigier 	}
23369c4886e5SManfred Rudigier 
23370d0cffdcSClaudiu Manoil 	/* Add TxFCB if required */
23380d0cffdcSClaudiu Manoil 	if (fcb_len) {
2339ec21e2ecSJeff Kirsher 		fcb = gfar_add_fcb(skb);
2340ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_TOE);
23410d0cffdcSClaudiu Manoil 	}
23420d0cffdcSClaudiu Manoil 
23430d0cffdcSClaudiu Manoil 	/* Set up checksumming */
23440d0cffdcSClaudiu Manoil 	if (do_csum) {
23450d0cffdcSClaudiu Manoil 		gfar_tx_checksum(skb, fcb, fcb_len);
234602d88fb4SClaudiu Manoil 
234702d88fb4SClaudiu Manoil 		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
234802d88fb4SClaudiu Manoil 		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
234902d88fb4SClaudiu Manoil 			__skb_pull(skb, GMAC_FCB_LEN);
235002d88fb4SClaudiu Manoil 			skb_checksum_help(skb);
23510d0cffdcSClaudiu Manoil 			if (do_vlan || do_tstamp) {
23520d0cffdcSClaudiu Manoil 				/* put back a new fcb for vlan/tstamp TOE */
23530d0cffdcSClaudiu Manoil 				fcb = gfar_add_fcb(skb);
23540d0cffdcSClaudiu Manoil 			} else {
23550d0cffdcSClaudiu Manoil 				/* Tx TOE not used */
235602d88fb4SClaudiu Manoil 				lstatus &= ~(BD_LFLAG(TXBD_TOE));
235702d88fb4SClaudiu Manoil 				fcb = NULL;
2358ec21e2ecSJeff Kirsher 			}
2359ec21e2ecSJeff Kirsher 		}
2360ec21e2ecSJeff Kirsher 	}
2361ec21e2ecSJeff Kirsher 
23620d0cffdcSClaudiu Manoil 	if (do_vlan)
2363ec21e2ecSJeff Kirsher 		gfar_tx_vlan(skb, fcb);
2364ec21e2ecSJeff Kirsher 
2365ec21e2ecSJeff Kirsher 	/* Setup tx hardware time stamping if requested */
2366ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
2367ec21e2ecSJeff Kirsher 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2368ec21e2ecSJeff Kirsher 		fcb->ptp = 1;
2369ec21e2ecSJeff Kirsher 	}
2370ec21e2ecSJeff Kirsher 
2371369ec162SClaudiu Manoil 	txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data,
2372ec21e2ecSJeff Kirsher 					     skb_headlen(skb), DMA_TO_DEVICE);
2373ec21e2ecSJeff Kirsher 
23740977f817SJan Ceuleers 	/* If time stamping is requested one additional TxBD must be set up. The
2375ec21e2ecSJeff Kirsher 	 * first TxBD points to the FCB and must have a data length of
2376ec21e2ecSJeff Kirsher 	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2377ec21e2ecSJeff Kirsher 	 * the full frame length.
2378ec21e2ecSJeff Kirsher 	 */
2379ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
23800d0cffdcSClaudiu Manoil 		txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len;
2381ec21e2ecSJeff Kirsher 		txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
23820d0cffdcSClaudiu Manoil 					 (skb_headlen(skb) - fcb_len);
2383ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2384ec21e2ecSJeff Kirsher 	} else {
2385ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2386ec21e2ecSJeff Kirsher 	}
2387ec21e2ecSJeff Kirsher 
238850ad076bSClaudiu Manoil 	netdev_tx_sent_queue(txq, bytes_sent);
2389d8a0f1b0SPaul Gortmaker 
23900977f817SJan Ceuleers 	/* We can work in parallel with gfar_clean_tx_ring(), except
2391ec21e2ecSJeff Kirsher 	 * when modifying num_txbdfree. Note that we didn't grab the lock
2392ec21e2ecSJeff Kirsher 	 * when we were reading the num_txbdfree and checking for available
2393ec21e2ecSJeff Kirsher 	 * space, that's because outside of this function it can only grow,
2394ec21e2ecSJeff Kirsher 	 * and once we've got needed space, it cannot suddenly disappear.
2395ec21e2ecSJeff Kirsher 	 *
2396ec21e2ecSJeff Kirsher 	 * The lock also protects us from gfar_error(), which can modify
2397ec21e2ecSJeff Kirsher 	 * regs->tstat and thus retrigger the transfers, which is why we
2398ec21e2ecSJeff Kirsher 	 * also must grab the lock before setting ready bit for the first
2399ec21e2ecSJeff Kirsher 	 * to be transmitted BD.
2400ec21e2ecSJeff Kirsher 	 */
2401ec21e2ecSJeff Kirsher 	spin_lock_irqsave(&tx_queue->txlock, flags);
2402ec21e2ecSJeff Kirsher 
2403d55398baSClaudiu Manoil 	gfar_wmb();
2404ec21e2ecSJeff Kirsher 
2405ec21e2ecSJeff Kirsher 	txbdp_start->lstatus = lstatus;
2406ec21e2ecSJeff Kirsher 
2407d55398baSClaudiu Manoil 	gfar_wmb(); /* force lstatus write before tx_skbuff */
2408ec21e2ecSJeff Kirsher 
2409ec21e2ecSJeff Kirsher 	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2410ec21e2ecSJeff Kirsher 
2411ec21e2ecSJeff Kirsher 	/* Update the current skb pointer to the next entry we will use
24120977f817SJan Ceuleers 	 * (wrapping if necessary)
24130977f817SJan Ceuleers 	 */
2414ec21e2ecSJeff Kirsher 	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2415ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
2416ec21e2ecSJeff Kirsher 
2417ec21e2ecSJeff Kirsher 	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2418ec21e2ecSJeff Kirsher 
2419ec21e2ecSJeff Kirsher 	/* reduce TxBD free count */
2420ec21e2ecSJeff Kirsher 	tx_queue->num_txbdfree -= (nr_txbds);
2421ec21e2ecSJeff Kirsher 
2422ec21e2ecSJeff Kirsher 	/* If the next BD still needs to be cleaned up, then the bds
24230977f817SJan Ceuleers 	 * are full.  We need to tell the kernel to stop sending us stuff.
24240977f817SJan Ceuleers 	 */
2425ec21e2ecSJeff Kirsher 	if (!tx_queue->num_txbdfree) {
2426ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2427ec21e2ecSJeff Kirsher 
2428ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2429ec21e2ecSJeff Kirsher 	}
2430ec21e2ecSJeff Kirsher 
2431ec21e2ecSJeff Kirsher 	/* Tell the DMA to go go go */
2432ec21e2ecSJeff Kirsher 	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
2433ec21e2ecSJeff Kirsher 
2434ec21e2ecSJeff Kirsher 	/* Unlock priv */
2435ec21e2ecSJeff Kirsher 	spin_unlock_irqrestore(&tx_queue->txlock, flags);
2436ec21e2ecSJeff Kirsher 
2437ec21e2ecSJeff Kirsher 	return NETDEV_TX_OK;
2438ec21e2ecSJeff Kirsher }
2439ec21e2ecSJeff Kirsher 
2440ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */
2441ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev)
2442ec21e2ecSJeff Kirsher {
2443ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2444ec21e2ecSJeff Kirsher 
2445ec21e2ecSJeff Kirsher 	cancel_work_sync(&priv->reset_task);
2446ec21e2ecSJeff Kirsher 	stop_gfar(dev);
2447ec21e2ecSJeff Kirsher 
2448ec21e2ecSJeff Kirsher 	/* Disconnect from the PHY */
2449ec21e2ecSJeff Kirsher 	phy_disconnect(priv->phydev);
2450ec21e2ecSJeff Kirsher 	priv->phydev = NULL;
2451ec21e2ecSJeff Kirsher 
245280ec396cSClaudiu Manoil 	gfar_free_irq(priv);
245380ec396cSClaudiu Manoil 
2454ec21e2ecSJeff Kirsher 	return 0;
2455ec21e2ecSJeff Kirsher }
2456ec21e2ecSJeff Kirsher 
2457ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */
2458ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev)
2459ec21e2ecSJeff Kirsher {
2460ec21e2ecSJeff Kirsher 	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
2461ec21e2ecSJeff Kirsher 
2462ec21e2ecSJeff Kirsher 	return 0;
2463ec21e2ecSJeff Kirsher }
2464ec21e2ecSJeff Kirsher 
2465ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2466ec21e2ecSJeff Kirsher {
2467ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2468ec21e2ecSJeff Kirsher 	int frame_size = new_mtu + ETH_HLEN;
2469ec21e2ecSJeff Kirsher 
2470ec21e2ecSJeff Kirsher 	if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
2471ec21e2ecSJeff Kirsher 		netif_err(priv, drv, dev, "Invalid MTU setting\n");
2472ec21e2ecSJeff Kirsher 		return -EINVAL;
2473ec21e2ecSJeff Kirsher 	}
2474ec21e2ecSJeff Kirsher 
24750851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
24760851133bSClaudiu Manoil 		cpu_relax();
24770851133bSClaudiu Manoil 
247888302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2479ec21e2ecSJeff Kirsher 		stop_gfar(dev);
2480ec21e2ecSJeff Kirsher 
2481ec21e2ecSJeff Kirsher 	dev->mtu = new_mtu;
2482ec21e2ecSJeff Kirsher 
248388302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2484ec21e2ecSJeff Kirsher 		startup_gfar(dev);
2485ec21e2ecSJeff Kirsher 
24860851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
24870851133bSClaudiu Manoil 
2488ec21e2ecSJeff Kirsher 	return 0;
2489ec21e2ecSJeff Kirsher }
2490ec21e2ecSJeff Kirsher 
24910851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev)
24920851133bSClaudiu Manoil {
24930851133bSClaudiu Manoil 	struct gfar_private *priv = netdev_priv(ndev);
24940851133bSClaudiu Manoil 
24950851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
24960851133bSClaudiu Manoil 		cpu_relax();
24970851133bSClaudiu Manoil 
24980851133bSClaudiu Manoil 	stop_gfar(ndev);
24990851133bSClaudiu Manoil 	startup_gfar(ndev);
25000851133bSClaudiu Manoil 
25010851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
25020851133bSClaudiu Manoil }
25030851133bSClaudiu Manoil 
2504ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been
2505ec21e2ecSJeff Kirsher  * transmitted after a set amount of time.
2506ec21e2ecSJeff Kirsher  * For now, assume that clearing out all the structures, and
2507ec21e2ecSJeff Kirsher  * starting over will fix the problem.
2508ec21e2ecSJeff Kirsher  */
2509ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work)
2510ec21e2ecSJeff Kirsher {
2511ec21e2ecSJeff Kirsher 	struct gfar_private *priv = container_of(work, struct gfar_private,
2512ec21e2ecSJeff Kirsher 						 reset_task);
25130851133bSClaudiu Manoil 	reset_gfar(priv->ndev);
2514ec21e2ecSJeff Kirsher }
2515ec21e2ecSJeff Kirsher 
2516ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev)
2517ec21e2ecSJeff Kirsher {
2518ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2519ec21e2ecSJeff Kirsher 
2520ec21e2ecSJeff Kirsher 	dev->stats.tx_errors++;
2521ec21e2ecSJeff Kirsher 	schedule_work(&priv->reset_task);
2522ec21e2ecSJeff Kirsher }
2523ec21e2ecSJeff Kirsher 
2524ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb)
2525ec21e2ecSJeff Kirsher {
2526ec21e2ecSJeff Kirsher 	/* We need the data buffer to be aligned properly.  We will reserve
2527ec21e2ecSJeff Kirsher 	 * as many bytes as needed to align the data properly
2528ec21e2ecSJeff Kirsher 	 */
2529ec21e2ecSJeff Kirsher 	skb_reserve(skb, RXBUF_ALIGNMENT -
2530ec21e2ecSJeff Kirsher 		    (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2531ec21e2ecSJeff Kirsher }
2532ec21e2ecSJeff Kirsher 
2533ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */
2534c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
2535ec21e2ecSJeff Kirsher {
2536ec21e2ecSJeff Kirsher 	struct net_device *dev = tx_queue->dev;
2537d8a0f1b0SPaul Gortmaker 	struct netdev_queue *txq;
2538ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2539ec21e2ecSJeff Kirsher 	struct txbd8 *bdp, *next = NULL;
2540ec21e2ecSJeff Kirsher 	struct txbd8 *lbdp = NULL;
2541ec21e2ecSJeff Kirsher 	struct txbd8 *base = tx_queue->tx_bd_base;
2542ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2543ec21e2ecSJeff Kirsher 	int skb_dirtytx;
2544ec21e2ecSJeff Kirsher 	int tx_ring_size = tx_queue->tx_ring_size;
2545ec21e2ecSJeff Kirsher 	int frags = 0, nr_txbds = 0;
2546ec21e2ecSJeff Kirsher 	int i;
2547ec21e2ecSJeff Kirsher 	int howmany = 0;
2548d8a0f1b0SPaul Gortmaker 	int tqi = tx_queue->qindex;
2549d8a0f1b0SPaul Gortmaker 	unsigned int bytes_sent = 0;
2550ec21e2ecSJeff Kirsher 	u32 lstatus;
2551ec21e2ecSJeff Kirsher 	size_t buflen;
2552ec21e2ecSJeff Kirsher 
2553d8a0f1b0SPaul Gortmaker 	txq = netdev_get_tx_queue(dev, tqi);
2554ec21e2ecSJeff Kirsher 	bdp = tx_queue->dirty_tx;
2555ec21e2ecSJeff Kirsher 	skb_dirtytx = tx_queue->skb_dirtytx;
2556ec21e2ecSJeff Kirsher 
2557ec21e2ecSJeff Kirsher 	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
2558ec21e2ecSJeff Kirsher 		unsigned long flags;
2559ec21e2ecSJeff Kirsher 
2560ec21e2ecSJeff Kirsher 		frags = skb_shinfo(skb)->nr_frags;
2561ec21e2ecSJeff Kirsher 
25620977f817SJan Ceuleers 		/* When time stamping, one additional TxBD must be freed.
2563ec21e2ecSJeff Kirsher 		 * Also, we need to dma_unmap_single() the TxPAL.
2564ec21e2ecSJeff Kirsher 		 */
2565ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2566ec21e2ecSJeff Kirsher 			nr_txbds = frags + 2;
2567ec21e2ecSJeff Kirsher 		else
2568ec21e2ecSJeff Kirsher 			nr_txbds = frags + 1;
2569ec21e2ecSJeff Kirsher 
2570ec21e2ecSJeff Kirsher 		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
2571ec21e2ecSJeff Kirsher 
2572ec21e2ecSJeff Kirsher 		lstatus = lbdp->lstatus;
2573ec21e2ecSJeff Kirsher 
2574ec21e2ecSJeff Kirsher 		/* Only clean completed frames */
2575ec21e2ecSJeff Kirsher 		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2576ec21e2ecSJeff Kirsher 		    (lstatus & BD_LENGTH_MASK))
2577ec21e2ecSJeff Kirsher 			break;
2578ec21e2ecSJeff Kirsher 
2579ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2580ec21e2ecSJeff Kirsher 			next = next_txbd(bdp, base, tx_ring_size);
25819c4886e5SManfred Rudigier 			buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2582ec21e2ecSJeff Kirsher 		} else
2583ec21e2ecSJeff Kirsher 			buflen = bdp->length;
2584ec21e2ecSJeff Kirsher 
2585369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, bdp->bufPtr,
2586ec21e2ecSJeff Kirsher 				 buflen, DMA_TO_DEVICE);
2587ec21e2ecSJeff Kirsher 
2588ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2589ec21e2ecSJeff Kirsher 			struct skb_shared_hwtstamps shhwtstamps;
2590ec21e2ecSJeff Kirsher 			u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2591bc4598bcSJan Ceuleers 
2592ec21e2ecSJeff Kirsher 			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2593ec21e2ecSJeff Kirsher 			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
25949c4886e5SManfred Rudigier 			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2595ec21e2ecSJeff Kirsher 			skb_tstamp_tx(skb, &shhwtstamps);
2596ec21e2ecSJeff Kirsher 			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2597ec21e2ecSJeff Kirsher 			bdp = next;
2598ec21e2ecSJeff Kirsher 		}
2599ec21e2ecSJeff Kirsher 
2600ec21e2ecSJeff Kirsher 		bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2601ec21e2ecSJeff Kirsher 		bdp = next_txbd(bdp, base, tx_ring_size);
2602ec21e2ecSJeff Kirsher 
2603ec21e2ecSJeff Kirsher 		for (i = 0; i < frags; i++) {
2604369ec162SClaudiu Manoil 			dma_unmap_page(priv->dev, bdp->bufPtr,
2605bc4598bcSJan Ceuleers 				       bdp->length, DMA_TO_DEVICE);
2606ec21e2ecSJeff Kirsher 			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2607ec21e2ecSJeff Kirsher 			bdp = next_txbd(bdp, base, tx_ring_size);
2608ec21e2ecSJeff Kirsher 		}
2609ec21e2ecSJeff Kirsher 
261050ad076bSClaudiu Manoil 		bytes_sent += GFAR_CB(skb)->bytes_sent;
2611d8a0f1b0SPaul Gortmaker 
2612ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(skb);
2613ec21e2ecSJeff Kirsher 
2614ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
2615ec21e2ecSJeff Kirsher 
2616ec21e2ecSJeff Kirsher 		skb_dirtytx = (skb_dirtytx + 1) &
2617ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_ring_size);
2618ec21e2ecSJeff Kirsher 
2619ec21e2ecSJeff Kirsher 		howmany++;
2620ec21e2ecSJeff Kirsher 		spin_lock_irqsave(&tx_queue->txlock, flags);
2621ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree += nr_txbds;
2622ec21e2ecSJeff Kirsher 		spin_unlock_irqrestore(&tx_queue->txlock, flags);
2623ec21e2ecSJeff Kirsher 	}
2624ec21e2ecSJeff Kirsher 
2625ec21e2ecSJeff Kirsher 	/* If we freed a buffer, we can restart transmission, if necessary */
26260851133bSClaudiu Manoil 	if (tx_queue->num_txbdfree &&
26270851133bSClaudiu Manoil 	    netif_tx_queue_stopped(txq) &&
26280851133bSClaudiu Manoil 	    !(test_bit(GFAR_DOWN, &priv->state)))
26290851133bSClaudiu Manoil 		netif_wake_subqueue(priv->ndev, tqi);
2630ec21e2ecSJeff Kirsher 
2631ec21e2ecSJeff Kirsher 	/* Update dirty indicators */
2632ec21e2ecSJeff Kirsher 	tx_queue->skb_dirtytx = skb_dirtytx;
2633ec21e2ecSJeff Kirsher 	tx_queue->dirty_tx = bdp;
2634ec21e2ecSJeff Kirsher 
2635d8a0f1b0SPaul Gortmaker 	netdev_tx_completed_queue(txq, howmany, bytes_sent);
2636ec21e2ecSJeff Kirsher }
2637ec21e2ecSJeff Kirsher 
2638ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
2639ec21e2ecSJeff Kirsher 			   struct sk_buff *skb)
2640ec21e2ecSJeff Kirsher {
2641ec21e2ecSJeff Kirsher 	struct net_device *dev = rx_queue->dev;
2642ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2643ec21e2ecSJeff Kirsher 	dma_addr_t buf;
2644ec21e2ecSJeff Kirsher 
2645369ec162SClaudiu Manoil 	buf = dma_map_single(priv->dev, skb->data,
2646ec21e2ecSJeff Kirsher 			     priv->rx_buffer_size, DMA_FROM_DEVICE);
2647ec21e2ecSJeff Kirsher 	gfar_init_rxbdp(rx_queue, bdp, buf);
2648ec21e2ecSJeff Kirsher }
2649ec21e2ecSJeff Kirsher 
2650ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
2651ec21e2ecSJeff Kirsher {
2652ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2653acb600deSEric Dumazet 	struct sk_buff *skb;
2654ec21e2ecSJeff Kirsher 
2655ec21e2ecSJeff Kirsher 	skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2656ec21e2ecSJeff Kirsher 	if (!skb)
2657ec21e2ecSJeff Kirsher 		return NULL;
2658ec21e2ecSJeff Kirsher 
2659ec21e2ecSJeff Kirsher 	gfar_align_skb(skb);
2660ec21e2ecSJeff Kirsher 
2661ec21e2ecSJeff Kirsher 	return skb;
2662ec21e2ecSJeff Kirsher }
2663ec21e2ecSJeff Kirsher 
2664ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev)
2665ec21e2ecSJeff Kirsher {
2666acb600deSEric Dumazet 	return gfar_alloc_skb(dev);
2667ec21e2ecSJeff Kirsher }
2668ec21e2ecSJeff Kirsher 
2669ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev)
2670ec21e2ecSJeff Kirsher {
2671ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2672ec21e2ecSJeff Kirsher 	struct net_device_stats *stats = &dev->stats;
2673ec21e2ecSJeff Kirsher 	struct gfar_extra_stats *estats = &priv->extra_stats;
2674ec21e2ecSJeff Kirsher 
26750977f817SJan Ceuleers 	/* If the packet was truncated, none of the other errors matter */
2676ec21e2ecSJeff Kirsher 	if (status & RXBD_TRUNCATED) {
2677ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2678ec21e2ecSJeff Kirsher 
2679212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_trunc);
2680ec21e2ecSJeff Kirsher 
2681ec21e2ecSJeff Kirsher 		return;
2682ec21e2ecSJeff Kirsher 	}
2683ec21e2ecSJeff Kirsher 	/* Count the errors, if there were any */
2684ec21e2ecSJeff Kirsher 	if (status & (RXBD_LARGE | RXBD_SHORT)) {
2685ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2686ec21e2ecSJeff Kirsher 
2687ec21e2ecSJeff Kirsher 		if (status & RXBD_LARGE)
2688212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_large);
2689ec21e2ecSJeff Kirsher 		else
2690212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_short);
2691ec21e2ecSJeff Kirsher 	}
2692ec21e2ecSJeff Kirsher 	if (status & RXBD_NONOCTET) {
2693ec21e2ecSJeff Kirsher 		stats->rx_frame_errors++;
2694212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_nonoctet);
2695ec21e2ecSJeff Kirsher 	}
2696ec21e2ecSJeff Kirsher 	if (status & RXBD_CRCERR) {
2697212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_crcerr);
2698ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2699ec21e2ecSJeff Kirsher 	}
2700ec21e2ecSJeff Kirsher 	if (status & RXBD_OVERRUN) {
2701212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_overrun);
2702ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2703ec21e2ecSJeff Kirsher 	}
2704ec21e2ecSJeff Kirsher }
2705ec21e2ecSJeff Kirsher 
2706ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id)
2707ec21e2ecSJeff Kirsher {
2708aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2709aeb12c5eSClaudiu Manoil 	unsigned long flags;
2710aeb12c5eSClaudiu Manoil 	u32 imask;
2711aeb12c5eSClaudiu Manoil 
2712aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_rx))) {
2713aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2714aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2715aeb12c5eSClaudiu Manoil 		imask &= IMASK_RX_DISABLED;
2716aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2717aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2718aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_rx);
2719aeb12c5eSClaudiu Manoil 	} else {
2720aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2721aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2722aeb12c5eSClaudiu Manoil 		 */
2723aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2724aeb12c5eSClaudiu Manoil 	}
2725aeb12c5eSClaudiu Manoil 
2726aeb12c5eSClaudiu Manoil 	return IRQ_HANDLED;
2727aeb12c5eSClaudiu Manoil }
2728aeb12c5eSClaudiu Manoil 
2729aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */
2730aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id)
2731aeb12c5eSClaudiu Manoil {
2732aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2733aeb12c5eSClaudiu Manoil 	unsigned long flags;
2734aeb12c5eSClaudiu Manoil 	u32 imask;
2735aeb12c5eSClaudiu Manoil 
2736aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_tx))) {
2737aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2738aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2739aeb12c5eSClaudiu Manoil 		imask &= IMASK_TX_DISABLED;
2740aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2741aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2742aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_tx);
2743aeb12c5eSClaudiu Manoil 	} else {
2744aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2745aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2746aeb12c5eSClaudiu Manoil 		 */
2747aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2748aeb12c5eSClaudiu Manoil 	}
2749aeb12c5eSClaudiu Manoil 
2750ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
2751ec21e2ecSJeff Kirsher }
2752ec21e2ecSJeff Kirsher 
2753ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2754ec21e2ecSJeff Kirsher {
2755ec21e2ecSJeff Kirsher 	/* If valid headers were found, and valid sums
2756ec21e2ecSJeff Kirsher 	 * were verified, then we tell the kernel that no
27570977f817SJan Ceuleers 	 * checksumming is necessary.  Otherwise, it is [FIXME]
27580977f817SJan Ceuleers 	 */
2759ec21e2ecSJeff Kirsher 	if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
2760ec21e2ecSJeff Kirsher 		skb->ip_summed = CHECKSUM_UNNECESSARY;
2761ec21e2ecSJeff Kirsher 	else
2762ec21e2ecSJeff Kirsher 		skb_checksum_none_assert(skb);
2763ec21e2ecSJeff Kirsher }
2764ec21e2ecSJeff Kirsher 
2765ec21e2ecSJeff Kirsher 
27660977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
276761db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2768cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi)
2769ec21e2ecSJeff Kirsher {
2770ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2771ec21e2ecSJeff Kirsher 	struct rxfcb *fcb = NULL;
2772ec21e2ecSJeff Kirsher 
2773ec21e2ecSJeff Kirsher 	/* fcb is at the beginning if exists */
2774ec21e2ecSJeff Kirsher 	fcb = (struct rxfcb *)skb->data;
2775ec21e2ecSJeff Kirsher 
27760977f817SJan Ceuleers 	/* Remove the FCB from the skb
27770977f817SJan Ceuleers 	 * Remove the padded bytes, if there are any
27780977f817SJan Ceuleers 	 */
2779ec21e2ecSJeff Kirsher 	if (amount_pull) {
2780ec21e2ecSJeff Kirsher 		skb_record_rx_queue(skb, fcb->rq);
2781ec21e2ecSJeff Kirsher 		skb_pull(skb, amount_pull);
2782ec21e2ecSJeff Kirsher 	}
2783ec21e2ecSJeff Kirsher 
2784ec21e2ecSJeff Kirsher 	/* Get receive timestamp from the skb */
2785ec21e2ecSJeff Kirsher 	if (priv->hwts_rx_en) {
2786ec21e2ecSJeff Kirsher 		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2787ec21e2ecSJeff Kirsher 		u64 *ns = (u64 *) skb->data;
2788bc4598bcSJan Ceuleers 
2789ec21e2ecSJeff Kirsher 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2790ec21e2ecSJeff Kirsher 		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2791ec21e2ecSJeff Kirsher 	}
2792ec21e2ecSJeff Kirsher 
2793ec21e2ecSJeff Kirsher 	if (priv->padding)
2794ec21e2ecSJeff Kirsher 		skb_pull(skb, priv->padding);
2795ec21e2ecSJeff Kirsher 
2796ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_RXCSUM)
2797ec21e2ecSJeff Kirsher 		gfar_rx_checksum(skb, fcb);
2798ec21e2ecSJeff Kirsher 
2799ec21e2ecSJeff Kirsher 	/* Tell the skb what kind of packet this is */
2800ec21e2ecSJeff Kirsher 	skb->protocol = eth_type_trans(skb, dev);
2801ec21e2ecSJeff Kirsher 
2802f646968fSPatrick McHardy 	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2803823dcd25SDavid S. Miller 	 * Even if vlan rx accel is disabled, on some chips
2804823dcd25SDavid S. Miller 	 * RXFCB_VLN is pseudo randomly set.
2805823dcd25SDavid S. Miller 	 */
2806f646968fSPatrick McHardy 	if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
2807823dcd25SDavid S. Miller 	    fcb->flags & RXFCB_VLN)
2808e5905c83SDavid S. Miller 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl);
2809ec21e2ecSJeff Kirsher 
2810ec21e2ecSJeff Kirsher 	/* Send the packet up the stack */
2811953d2768SClaudiu Manoil 	napi_gro_receive(napi, skb);
2812ec21e2ecSJeff Kirsher 
2813ec21e2ecSJeff Kirsher }
2814ec21e2ecSJeff Kirsher 
2815ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2816ec21e2ecSJeff Kirsher  * until the budget/quota has been reached. Returns the number
2817ec21e2ecSJeff Kirsher  * of frames handled
2818ec21e2ecSJeff Kirsher  */
2819ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
2820ec21e2ecSJeff Kirsher {
2821ec21e2ecSJeff Kirsher 	struct net_device *dev = rx_queue->dev;
2822ec21e2ecSJeff Kirsher 	struct rxbd8 *bdp, *base;
2823ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2824ec21e2ecSJeff Kirsher 	int pkt_len;
2825ec21e2ecSJeff Kirsher 	int amount_pull;
2826ec21e2ecSJeff Kirsher 	int howmany = 0;
2827ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2828ec21e2ecSJeff Kirsher 
2829ec21e2ecSJeff Kirsher 	/* Get the first full descriptor */
2830ec21e2ecSJeff Kirsher 	bdp = rx_queue->cur_rx;
2831ec21e2ecSJeff Kirsher 	base = rx_queue->rx_bd_base;
2832ec21e2ecSJeff Kirsher 
2833ba779711SClaudiu Manoil 	amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
2834ec21e2ecSJeff Kirsher 
2835ec21e2ecSJeff Kirsher 	while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
2836ec21e2ecSJeff Kirsher 		struct sk_buff *newskb;
2837bc4598bcSJan Ceuleers 
2838ec21e2ecSJeff Kirsher 		rmb();
2839ec21e2ecSJeff Kirsher 
2840ec21e2ecSJeff Kirsher 		/* Add another skb for the future */
2841ec21e2ecSJeff Kirsher 		newskb = gfar_new_skb(dev);
2842ec21e2ecSJeff Kirsher 
2843ec21e2ecSJeff Kirsher 		skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
2844ec21e2ecSJeff Kirsher 
2845369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, bdp->bufPtr,
2846ec21e2ecSJeff Kirsher 				 priv->rx_buffer_size, DMA_FROM_DEVICE);
2847ec21e2ecSJeff Kirsher 
2848ec21e2ecSJeff Kirsher 		if (unlikely(!(bdp->status & RXBD_ERR) &&
2849ec21e2ecSJeff Kirsher 			     bdp->length > priv->rx_buffer_size))
2850ec21e2ecSJeff Kirsher 			bdp->status = RXBD_LARGE;
2851ec21e2ecSJeff Kirsher 
2852ec21e2ecSJeff Kirsher 		/* We drop the frame if we failed to allocate a new buffer */
2853ec21e2ecSJeff Kirsher 		if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
2854ec21e2ecSJeff Kirsher 			     bdp->status & RXBD_ERR)) {
2855ec21e2ecSJeff Kirsher 			count_errors(bdp->status, dev);
2856ec21e2ecSJeff Kirsher 
2857ec21e2ecSJeff Kirsher 			if (unlikely(!newskb))
2858ec21e2ecSJeff Kirsher 				newskb = skb;
2859ec21e2ecSJeff Kirsher 			else if (skb)
2860acb600deSEric Dumazet 				dev_kfree_skb(skb);
2861ec21e2ecSJeff Kirsher 		} else {
2862ec21e2ecSJeff Kirsher 			/* Increment the number of packets */
2863ec21e2ecSJeff Kirsher 			rx_queue->stats.rx_packets++;
2864ec21e2ecSJeff Kirsher 			howmany++;
2865ec21e2ecSJeff Kirsher 
2866ec21e2ecSJeff Kirsher 			if (likely(skb)) {
2867ec21e2ecSJeff Kirsher 				pkt_len = bdp->length - ETH_FCS_LEN;
2868ec21e2ecSJeff Kirsher 				/* Remove the FCS from the packet length */
2869ec21e2ecSJeff Kirsher 				skb_put(skb, pkt_len);
2870ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_bytes += pkt_len;
2871ec21e2ecSJeff Kirsher 				skb_record_rx_queue(skb, rx_queue->qindex);
2872cd754a57SWu Jiajun-B06378 				gfar_process_frame(dev, skb, amount_pull,
2873aeb12c5eSClaudiu Manoil 						   &rx_queue->grp->napi_rx);
2874ec21e2ecSJeff Kirsher 
2875ec21e2ecSJeff Kirsher 			} else {
2876ec21e2ecSJeff Kirsher 				netif_warn(priv, rx_err, dev, "Missing skb!\n");
2877ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_dropped++;
2878212079dfSPaul Gortmaker 				atomic64_inc(&priv->extra_stats.rx_skbmissing);
2879ec21e2ecSJeff Kirsher 			}
2880ec21e2ecSJeff Kirsher 
2881ec21e2ecSJeff Kirsher 		}
2882ec21e2ecSJeff Kirsher 
2883ec21e2ecSJeff Kirsher 		rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
2884ec21e2ecSJeff Kirsher 
2885ec21e2ecSJeff Kirsher 		/* Setup the new bdp */
2886ec21e2ecSJeff Kirsher 		gfar_new_rxbdp(rx_queue, bdp, newskb);
2887ec21e2ecSJeff Kirsher 
2888*45b679c9SMatei Pavaluca 		/* Update Last Free RxBD pointer for LFC */
2889*45b679c9SMatei Pavaluca 		if (unlikely(rx_queue->rfbptr && priv->tx_actual_en))
2890*45b679c9SMatei Pavaluca 			gfar_write(rx_queue->rfbptr, (u32)bdp);
2891*45b679c9SMatei Pavaluca 
2892ec21e2ecSJeff Kirsher 		/* Update to the next pointer */
2893ec21e2ecSJeff Kirsher 		bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
2894ec21e2ecSJeff Kirsher 
2895ec21e2ecSJeff Kirsher 		/* update to point at the next skb */
2896bc4598bcSJan Ceuleers 		rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2897ec21e2ecSJeff Kirsher 				      RX_RING_MOD_MASK(rx_queue->rx_ring_size);
2898ec21e2ecSJeff Kirsher 	}
2899ec21e2ecSJeff Kirsher 
2900ec21e2ecSJeff Kirsher 	/* Update the current rxbd pointer to be the next one */
2901ec21e2ecSJeff Kirsher 	rx_queue->cur_rx = bdp;
2902ec21e2ecSJeff Kirsher 
2903ec21e2ecSJeff Kirsher 	return howmany;
2904ec21e2ecSJeff Kirsher }
2905ec21e2ecSJeff Kirsher 
2906aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
29075eaedf31SClaudiu Manoil {
29085eaedf31SClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2909aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
29105eaedf31SClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
291171ff9e3dSClaudiu Manoil 	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
29125eaedf31SClaudiu Manoil 	int work_done = 0;
29135eaedf31SClaudiu Manoil 
29145eaedf31SClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
29155eaedf31SClaudiu Manoil 	 * because of the packets that have already arrived
29165eaedf31SClaudiu Manoil 	 */
2917aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
29185eaedf31SClaudiu Manoil 
29195eaedf31SClaudiu Manoil 	work_done = gfar_clean_rx_ring(rx_queue, budget);
29205eaedf31SClaudiu Manoil 
29215eaedf31SClaudiu Manoil 	if (work_done < budget) {
2922aeb12c5eSClaudiu Manoil 		u32 imask;
29235eaedf31SClaudiu Manoil 		napi_complete(napi);
29245eaedf31SClaudiu Manoil 		/* Clear the halt bit in RSTAT */
29255eaedf31SClaudiu Manoil 		gfar_write(&regs->rstat, gfargrp->rstat);
29265eaedf31SClaudiu Manoil 
2927aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
2928aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
2929aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
2930aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
2931aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
29325eaedf31SClaudiu Manoil 	}
29335eaedf31SClaudiu Manoil 
29345eaedf31SClaudiu Manoil 	return work_done;
29355eaedf31SClaudiu Manoil }
29365eaedf31SClaudiu Manoil 
2937aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
2938ec21e2ecSJeff Kirsher {
2939bc4598bcSJan Ceuleers 	struct gfar_priv_grp *gfargrp =
2940aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
2941aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
294271ff9e3dSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
2943aeb12c5eSClaudiu Manoil 	u32 imask;
2944aeb12c5eSClaudiu Manoil 
2945aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
2946aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
2947aeb12c5eSClaudiu Manoil 	 */
2948aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
2949aeb12c5eSClaudiu Manoil 
2950aeb12c5eSClaudiu Manoil 	/* run Tx cleanup to completion */
2951aeb12c5eSClaudiu Manoil 	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2952aeb12c5eSClaudiu Manoil 		gfar_clean_tx_ring(tx_queue);
2953aeb12c5eSClaudiu Manoil 
2954aeb12c5eSClaudiu Manoil 	napi_complete(napi);
2955aeb12c5eSClaudiu Manoil 
2956aeb12c5eSClaudiu Manoil 	spin_lock_irq(&gfargrp->grplock);
2957aeb12c5eSClaudiu Manoil 	imask = gfar_read(&regs->imask);
2958aeb12c5eSClaudiu Manoil 	imask |= IMASK_TX_DEFAULT;
2959aeb12c5eSClaudiu Manoil 	gfar_write(&regs->imask, imask);
2960aeb12c5eSClaudiu Manoil 	spin_unlock_irq(&gfargrp->grplock);
2961aeb12c5eSClaudiu Manoil 
2962aeb12c5eSClaudiu Manoil 	return 0;
2963aeb12c5eSClaudiu Manoil }
2964aeb12c5eSClaudiu Manoil 
2965aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget)
2966aeb12c5eSClaudiu Manoil {
2967aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2968aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
2969ec21e2ecSJeff Kirsher 	struct gfar_private *priv = gfargrp->priv;
2970ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
2971ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
2972c233cf40SClaudiu Manoil 	int work_done = 0, work_done_per_q = 0;
297339c0a0d5SClaudiu Manoil 	int i, budget_per_q = 0;
29746be5ed3fSClaudiu Manoil 	unsigned long rstat_rxf;
29756be5ed3fSClaudiu Manoil 	int num_act_queues;
2976ec21e2ecSJeff Kirsher 
2977ec21e2ecSJeff Kirsher 	/* Clear IEVENT, so interrupts aren't called again
29780977f817SJan Ceuleers 	 * because of the packets that have already arrived
29790977f817SJan Ceuleers 	 */
2980aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
2981ec21e2ecSJeff Kirsher 
29826be5ed3fSClaudiu Manoil 	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
29836be5ed3fSClaudiu Manoil 
29846be5ed3fSClaudiu Manoil 	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
29856be5ed3fSClaudiu Manoil 	if (num_act_queues)
29866be5ed3fSClaudiu Manoil 		budget_per_q = budget/num_act_queues;
29876be5ed3fSClaudiu Manoil 
2988ec21e2ecSJeff Kirsher 	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
29896be5ed3fSClaudiu Manoil 		/* skip queue if not active */
29906be5ed3fSClaudiu Manoil 		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
2991ec21e2ecSJeff Kirsher 			continue;
2992ec21e2ecSJeff Kirsher 
2993c233cf40SClaudiu Manoil 		rx_queue = priv->rx_queue[i];
2994c233cf40SClaudiu Manoil 		work_done_per_q =
2995c233cf40SClaudiu Manoil 			gfar_clean_rx_ring(rx_queue, budget_per_q);
2996c233cf40SClaudiu Manoil 		work_done += work_done_per_q;
2997c233cf40SClaudiu Manoil 
2998c233cf40SClaudiu Manoil 		/* finished processing this queue */
2999c233cf40SClaudiu Manoil 		if (work_done_per_q < budget_per_q) {
30006be5ed3fSClaudiu Manoil 			/* clear active queue hw indication */
30016be5ed3fSClaudiu Manoil 			gfar_write(&regs->rstat,
30026be5ed3fSClaudiu Manoil 				   RSTAT_CLEAR_RXF0 >> i);
30036be5ed3fSClaudiu Manoil 			num_act_queues--;
30046be5ed3fSClaudiu Manoil 
30056be5ed3fSClaudiu Manoil 			if (!num_act_queues)
3006c233cf40SClaudiu Manoil 				break;
3007ec21e2ecSJeff Kirsher 		}
3008ec21e2ecSJeff Kirsher 	}
3009ec21e2ecSJeff Kirsher 
3010aeb12c5eSClaudiu Manoil 	if (!num_act_queues) {
3011aeb12c5eSClaudiu Manoil 		u32 imask;
3012ec21e2ecSJeff Kirsher 		napi_complete(napi);
3013ec21e2ecSJeff Kirsher 
3014ec21e2ecSJeff Kirsher 		/* Clear the halt bit in RSTAT */
3015ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, gfargrp->rstat);
3016ec21e2ecSJeff Kirsher 
3017aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
3018aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
3019aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
3020aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
3021aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
3022ec21e2ecSJeff Kirsher 	}
3023ec21e2ecSJeff Kirsher 
3024c233cf40SClaudiu Manoil 	return work_done;
3025ec21e2ecSJeff Kirsher }
3026ec21e2ecSJeff Kirsher 
3027aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget)
3028aeb12c5eSClaudiu Manoil {
3029aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
3030aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
3031aeb12c5eSClaudiu Manoil 	struct gfar_private *priv = gfargrp->priv;
3032aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
3033aeb12c5eSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = NULL;
3034aeb12c5eSClaudiu Manoil 	int has_tx_work = 0;
3035aeb12c5eSClaudiu Manoil 	int i;
3036aeb12c5eSClaudiu Manoil 
3037aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
3038aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
3039aeb12c5eSClaudiu Manoil 	 */
3040aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
3041aeb12c5eSClaudiu Manoil 
3042aeb12c5eSClaudiu Manoil 	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3043aeb12c5eSClaudiu Manoil 		tx_queue = priv->tx_queue[i];
3044aeb12c5eSClaudiu Manoil 		/* run Tx cleanup to completion */
3045aeb12c5eSClaudiu Manoil 		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3046aeb12c5eSClaudiu Manoil 			gfar_clean_tx_ring(tx_queue);
3047aeb12c5eSClaudiu Manoil 			has_tx_work = 1;
3048aeb12c5eSClaudiu Manoil 		}
3049aeb12c5eSClaudiu Manoil 	}
3050aeb12c5eSClaudiu Manoil 
3051aeb12c5eSClaudiu Manoil 	if (!has_tx_work) {
3052aeb12c5eSClaudiu Manoil 		u32 imask;
3053aeb12c5eSClaudiu Manoil 		napi_complete(napi);
3054aeb12c5eSClaudiu Manoil 
3055aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
3056aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
3057aeb12c5eSClaudiu Manoil 		imask |= IMASK_TX_DEFAULT;
3058aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
3059aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
3060aeb12c5eSClaudiu Manoil 	}
3061aeb12c5eSClaudiu Manoil 
3062aeb12c5eSClaudiu Manoil 	return 0;
3063aeb12c5eSClaudiu Manoil }
3064aeb12c5eSClaudiu Manoil 
3065aeb12c5eSClaudiu Manoil 
3066ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
30670977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs
3068ec21e2ecSJeff Kirsher  * without having to re-enable interrupts. It's not called while
3069ec21e2ecSJeff Kirsher  * the interrupt routine is executing.
3070ec21e2ecSJeff Kirsher  */
3071ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev)
3072ec21e2ecSJeff Kirsher {
3073ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
30743a2e16c8SJan Ceuleers 	int i;
3075ec21e2ecSJeff Kirsher 
3076ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, run tx/rx */
3077ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3078ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
307962ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
308062ed839dSPaul Gortmaker 
308162ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
308262ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, RX)->irq);
308362ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, ER)->irq);
308462ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
308562ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, ER)->irq);
308662ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, RX)->irq);
308762ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3088ec21e2ecSJeff Kirsher 		}
3089ec21e2ecSJeff Kirsher 	} else {
3090ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
309162ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
309262ed839dSPaul Gortmaker 
309362ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
309462ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
309562ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3096ec21e2ecSJeff Kirsher 		}
3097ec21e2ecSJeff Kirsher 	}
3098ec21e2ecSJeff Kirsher }
3099ec21e2ecSJeff Kirsher #endif
3100ec21e2ecSJeff Kirsher 
3101ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */
3102ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id)
3103ec21e2ecSJeff Kirsher {
3104ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3105ec21e2ecSJeff Kirsher 
3106ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3107ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&gfargrp->regs->ievent);
3108ec21e2ecSJeff Kirsher 
3109ec21e2ecSJeff Kirsher 	/* Check for reception */
3110ec21e2ecSJeff Kirsher 	if (events & IEVENT_RX_MASK)
3111ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3112ec21e2ecSJeff Kirsher 
3113ec21e2ecSJeff Kirsher 	/* Check for transmit completion */
3114ec21e2ecSJeff Kirsher 	if (events & IEVENT_TX_MASK)
3115ec21e2ecSJeff Kirsher 		gfar_transmit(irq, grp_id);
3116ec21e2ecSJeff Kirsher 
3117ec21e2ecSJeff Kirsher 	/* Check for errors */
3118ec21e2ecSJeff Kirsher 	if (events & IEVENT_ERR_MASK)
3119ec21e2ecSJeff Kirsher 		gfar_error(irq, grp_id);
3120ec21e2ecSJeff Kirsher 
3121ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3122ec21e2ecSJeff Kirsher }
3123ec21e2ecSJeff Kirsher 
3124ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made
3125ec21e2ecSJeff Kirsher  * aware of new link state.  The PHY code conveys this
3126ec21e2ecSJeff Kirsher  * information through variables in the phydev structure, and this
3127ec21e2ecSJeff Kirsher  * function converts those variables into the appropriate
3128ec21e2ecSJeff Kirsher  * register values, and can bring down the device if needed.
3129ec21e2ecSJeff Kirsher  */
3130ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev)
3131ec21e2ecSJeff Kirsher {
3132ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3133ec21e2ecSJeff Kirsher 	struct phy_device *phydev = priv->phydev;
3134ec21e2ecSJeff Kirsher 
31356ce29b0eSClaudiu Manoil 	if (unlikely(phydev->link != priv->oldlink ||
31366ce29b0eSClaudiu Manoil 		     phydev->duplex != priv->oldduplex ||
31376ce29b0eSClaudiu Manoil 		     phydev->speed != priv->oldspeed))
31386ce29b0eSClaudiu Manoil 		gfar_update_link_state(priv);
3139ec21e2ecSJeff Kirsher }
3140ec21e2ecSJeff Kirsher 
3141ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast
3142ec21e2ecSJeff Kirsher  * addresses we subscribe to.  Also, change the promiscuity of
3143ec21e2ecSJeff Kirsher  * the device based on the flags (this function is called
31440977f817SJan Ceuleers  * whenever dev->flags is changed
31450977f817SJan Ceuleers  */
3146ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev)
3147ec21e2ecSJeff Kirsher {
3148ec21e2ecSJeff Kirsher 	struct netdev_hw_addr *ha;
3149ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3150ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3151ec21e2ecSJeff Kirsher 	u32 tempval;
3152ec21e2ecSJeff Kirsher 
3153ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_PROMISC) {
3154ec21e2ecSJeff Kirsher 		/* Set RCTRL to PROM */
3155ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3156ec21e2ecSJeff Kirsher 		tempval |= RCTRL_PROM;
3157ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3158ec21e2ecSJeff Kirsher 	} else {
3159ec21e2ecSJeff Kirsher 		/* Set RCTRL to not PROM */
3160ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3161ec21e2ecSJeff Kirsher 		tempval &= ~(RCTRL_PROM);
3162ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3163ec21e2ecSJeff Kirsher 	}
3164ec21e2ecSJeff Kirsher 
3165ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_ALLMULTI) {
3166ec21e2ecSJeff Kirsher 		/* Set the hash to rx all multicast frames */
3167ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0xffffffff);
3168ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0xffffffff);
3169ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0xffffffff);
3170ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0xffffffff);
3171ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0xffffffff);
3172ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0xffffffff);
3173ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0xffffffff);
3174ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0xffffffff);
3175ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0xffffffff);
3176ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0xffffffff);
3177ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0xffffffff);
3178ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0xffffffff);
3179ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0xffffffff);
3180ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0xffffffff);
3181ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0xffffffff);
3182ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0xffffffff);
3183ec21e2ecSJeff Kirsher 	} else {
3184ec21e2ecSJeff Kirsher 		int em_num;
3185ec21e2ecSJeff Kirsher 		int idx;
3186ec21e2ecSJeff Kirsher 
3187ec21e2ecSJeff Kirsher 		/* zero out the hash */
3188ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0x0);
3189ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0x0);
3190ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0x0);
3191ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0x0);
3192ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0x0);
3193ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0x0);
3194ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0x0);
3195ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0x0);
3196ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0x0);
3197ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0x0);
3198ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0x0);
3199ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0x0);
3200ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0x0);
3201ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0x0);
3202ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0x0);
3203ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0x0);
3204ec21e2ecSJeff Kirsher 
3205ec21e2ecSJeff Kirsher 		/* If we have extended hash tables, we need to
3206ec21e2ecSJeff Kirsher 		 * clear the exact match registers to prepare for
32070977f817SJan Ceuleers 		 * setting them
32080977f817SJan Ceuleers 		 */
3209ec21e2ecSJeff Kirsher 		if (priv->extended_hash) {
3210ec21e2ecSJeff Kirsher 			em_num = GFAR_EM_NUM + 1;
3211ec21e2ecSJeff Kirsher 			gfar_clear_exact_match(dev);
3212ec21e2ecSJeff Kirsher 			idx = 1;
3213ec21e2ecSJeff Kirsher 		} else {
3214ec21e2ecSJeff Kirsher 			idx = 0;
3215ec21e2ecSJeff Kirsher 			em_num = 0;
3216ec21e2ecSJeff Kirsher 		}
3217ec21e2ecSJeff Kirsher 
3218ec21e2ecSJeff Kirsher 		if (netdev_mc_empty(dev))
3219ec21e2ecSJeff Kirsher 			return;
3220ec21e2ecSJeff Kirsher 
3221ec21e2ecSJeff Kirsher 		/* Parse the list, and set the appropriate bits */
3222ec21e2ecSJeff Kirsher 		netdev_for_each_mc_addr(ha, dev) {
3223ec21e2ecSJeff Kirsher 			if (idx < em_num) {
3224ec21e2ecSJeff Kirsher 				gfar_set_mac_for_addr(dev, idx, ha->addr);
3225ec21e2ecSJeff Kirsher 				idx++;
3226ec21e2ecSJeff Kirsher 			} else
3227ec21e2ecSJeff Kirsher 				gfar_set_hash_for_addr(dev, ha->addr);
3228ec21e2ecSJeff Kirsher 		}
3229ec21e2ecSJeff Kirsher 	}
3230ec21e2ecSJeff Kirsher }
3231ec21e2ecSJeff Kirsher 
3232ec21e2ecSJeff Kirsher 
3233ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they
32340977f817SJan Ceuleers  * don't interfere with normal reception
32350977f817SJan Ceuleers  */
3236ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev)
3237ec21e2ecSJeff Kirsher {
3238ec21e2ecSJeff Kirsher 	int idx;
32396a3c910cSJoe Perches 	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3240ec21e2ecSJeff Kirsher 
3241ec21e2ecSJeff Kirsher 	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
3242ec21e2ecSJeff Kirsher 		gfar_set_mac_for_addr(dev, idx, zero_arr);
3243ec21e2ecSJeff Kirsher }
3244ec21e2ecSJeff Kirsher 
3245ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */
3246ec21e2ecSJeff Kirsher /* The algorithm works like so:
3247ec21e2ecSJeff Kirsher  * 1) Take the Destination Address (ie the multicast address), and
3248ec21e2ecSJeff Kirsher  * do a CRC on it (little endian), and reverse the bits of the
3249ec21e2ecSJeff Kirsher  * result.
3250ec21e2ecSJeff Kirsher  * 2) Use the 8 most significant bits as a hash into a 256-entry
3251ec21e2ecSJeff Kirsher  * table.  The table is controlled through 8 32-bit registers:
3252ec21e2ecSJeff Kirsher  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
3253ec21e2ecSJeff Kirsher  * gaddr7.  This means that the 3 most significant bits in the
3254ec21e2ecSJeff Kirsher  * hash index which gaddr register to use, and the 5 other bits
3255ec21e2ecSJeff Kirsher  * indicate which bit (assuming an IBM numbering scheme, which
3256ec21e2ecSJeff Kirsher  * for PowerPC (tm) is usually the case) in the register holds
32570977f817SJan Ceuleers  * the entry.
32580977f817SJan Ceuleers  */
3259ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3260ec21e2ecSJeff Kirsher {
3261ec21e2ecSJeff Kirsher 	u32 tempval;
3262ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
32636a3c910cSJoe Perches 	u32 result = ether_crc(ETH_ALEN, addr);
3264ec21e2ecSJeff Kirsher 	int width = priv->hash_width;
3265ec21e2ecSJeff Kirsher 	u8 whichbit = (result >> (32 - width)) & 0x1f;
3266ec21e2ecSJeff Kirsher 	u8 whichreg = result >> (32 - width + 5);
3267ec21e2ecSJeff Kirsher 	u32 value = (1 << (31-whichbit));
3268ec21e2ecSJeff Kirsher 
3269ec21e2ecSJeff Kirsher 	tempval = gfar_read(priv->hash_regs[whichreg]);
3270ec21e2ecSJeff Kirsher 	tempval |= value;
3271ec21e2ecSJeff Kirsher 	gfar_write(priv->hash_regs[whichreg], tempval);
3272ec21e2ecSJeff Kirsher }
3273ec21e2ecSJeff Kirsher 
3274ec21e2ecSJeff Kirsher 
3275ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers
3276ec21e2ecSJeff Kirsher  * This function sets the numth pair to a given address
3277ec21e2ecSJeff Kirsher  */
3278ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3279ec21e2ecSJeff Kirsher 				  const u8 *addr)
3280ec21e2ecSJeff Kirsher {
3281ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3282ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3283ec21e2ecSJeff Kirsher 	u32 tempval;
3284ec21e2ecSJeff Kirsher 	u32 __iomem *macptr = &regs->macstnaddr1;
3285ec21e2ecSJeff Kirsher 
3286ec21e2ecSJeff Kirsher 	macptr += num*2;
3287ec21e2ecSJeff Kirsher 
328883bfc3c4SClaudiu Manoil 	/* For a station address of 0x12345678ABCD in transmission
328983bfc3c4SClaudiu Manoil 	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
329083bfc3c4SClaudiu Manoil 	 * MACnADDR2 is set to 0x34120000.
32910977f817SJan Ceuleers 	 */
329283bfc3c4SClaudiu Manoil 	tempval = (addr[5] << 24) | (addr[4] << 16) |
329383bfc3c4SClaudiu Manoil 		  (addr[3] << 8)  |  addr[2];
3294ec21e2ecSJeff Kirsher 
329583bfc3c4SClaudiu Manoil 	gfar_write(macptr, tempval);
3296ec21e2ecSJeff Kirsher 
329783bfc3c4SClaudiu Manoil 	tempval = (addr[1] << 24) | (addr[0] << 16);
3298ec21e2ecSJeff Kirsher 
3299ec21e2ecSJeff Kirsher 	gfar_write(macptr+1, tempval);
3300ec21e2ecSJeff Kirsher }
3301ec21e2ecSJeff Kirsher 
3302ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */
3303ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id)
3304ec21e2ecSJeff Kirsher {
3305ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3306ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
3307ec21e2ecSJeff Kirsher 	struct gfar_private *priv= gfargrp->priv;
3308ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
3309ec21e2ecSJeff Kirsher 
3310ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3311ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&regs->ievent);
3312ec21e2ecSJeff Kirsher 
3313ec21e2ecSJeff Kirsher 	/* Clear IEVENT */
3314ec21e2ecSJeff Kirsher 	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3315ec21e2ecSJeff Kirsher 
3316ec21e2ecSJeff Kirsher 	/* Magic Packet is not an error. */
3317ec21e2ecSJeff Kirsher 	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3318ec21e2ecSJeff Kirsher 	    (events & IEVENT_MAG))
3319ec21e2ecSJeff Kirsher 		events &= ~IEVENT_MAG;
3320ec21e2ecSJeff Kirsher 
3321ec21e2ecSJeff Kirsher 	/* Hmm... */
3322ec21e2ecSJeff Kirsher 	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3323bc4598bcSJan Ceuleers 		netdev_dbg(dev,
3324bc4598bcSJan Ceuleers 			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3325ec21e2ecSJeff Kirsher 			   events, gfar_read(&regs->imask));
3326ec21e2ecSJeff Kirsher 
3327ec21e2ecSJeff Kirsher 	/* Update the error counters */
3328ec21e2ecSJeff Kirsher 	if (events & IEVENT_TXE) {
3329ec21e2ecSJeff Kirsher 		dev->stats.tx_errors++;
3330ec21e2ecSJeff Kirsher 
3331ec21e2ecSJeff Kirsher 		if (events & IEVENT_LC)
3332ec21e2ecSJeff Kirsher 			dev->stats.tx_window_errors++;
3333ec21e2ecSJeff Kirsher 		if (events & IEVENT_CRL)
3334ec21e2ecSJeff Kirsher 			dev->stats.tx_aborted_errors++;
3335ec21e2ecSJeff Kirsher 		if (events & IEVENT_XFUN) {
3336ec21e2ecSJeff Kirsher 			unsigned long flags;
3337ec21e2ecSJeff Kirsher 
3338ec21e2ecSJeff Kirsher 			netif_dbg(priv, tx_err, dev,
3339ec21e2ecSJeff Kirsher 				  "TX FIFO underrun, packet dropped\n");
3340ec21e2ecSJeff Kirsher 			dev->stats.tx_dropped++;
3341212079dfSPaul Gortmaker 			atomic64_inc(&priv->extra_stats.tx_underrun);
3342ec21e2ecSJeff Kirsher 
3343ec21e2ecSJeff Kirsher 			local_irq_save(flags);
3344ec21e2ecSJeff Kirsher 			lock_tx_qs(priv);
3345ec21e2ecSJeff Kirsher 
3346ec21e2ecSJeff Kirsher 			/* Reactivate the Tx Queues */
3347ec21e2ecSJeff Kirsher 			gfar_write(&regs->tstat, gfargrp->tstat);
3348ec21e2ecSJeff Kirsher 
3349ec21e2ecSJeff Kirsher 			unlock_tx_qs(priv);
3350ec21e2ecSJeff Kirsher 			local_irq_restore(flags);
3351ec21e2ecSJeff Kirsher 		}
3352ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
3353ec21e2ecSJeff Kirsher 	}
3354ec21e2ecSJeff Kirsher 	if (events & IEVENT_BSY) {
3355ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3356212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_bsy);
3357ec21e2ecSJeff Kirsher 
3358ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3359ec21e2ecSJeff Kirsher 
3360ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3361ec21e2ecSJeff Kirsher 			  gfar_read(&regs->rstat));
3362ec21e2ecSJeff Kirsher 	}
3363ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABR) {
3364ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3365212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_babr);
3366ec21e2ecSJeff Kirsher 
3367ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
3368ec21e2ecSJeff Kirsher 	}
3369ec21e2ecSJeff Kirsher 	if (events & IEVENT_EBERR) {
3370212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.eberr);
3371ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "bus error\n");
3372ec21e2ecSJeff Kirsher 	}
3373ec21e2ecSJeff Kirsher 	if (events & IEVENT_RXC)
3374ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_status, dev, "control frame\n");
3375ec21e2ecSJeff Kirsher 
3376ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABT) {
3377212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.tx_babt);
3378ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
3379ec21e2ecSJeff Kirsher 	}
3380ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3381ec21e2ecSJeff Kirsher }
3382ec21e2ecSJeff Kirsher 
33836ce29b0eSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
33846ce29b0eSClaudiu Manoil {
33856ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
33866ce29b0eSClaudiu Manoil 	u32 val = 0;
33876ce29b0eSClaudiu Manoil 
33886ce29b0eSClaudiu Manoil 	if (!phydev->duplex)
33896ce29b0eSClaudiu Manoil 		return val;
33906ce29b0eSClaudiu Manoil 
33916ce29b0eSClaudiu Manoil 	if (!priv->pause_aneg_en) {
33926ce29b0eSClaudiu Manoil 		if (priv->tx_pause_en)
33936ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
33946ce29b0eSClaudiu Manoil 		if (priv->rx_pause_en)
33956ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
33966ce29b0eSClaudiu Manoil 	} else {
33976ce29b0eSClaudiu Manoil 		u16 lcl_adv, rmt_adv;
33986ce29b0eSClaudiu Manoil 		u8 flowctrl;
33996ce29b0eSClaudiu Manoil 		/* get link partner capabilities */
34006ce29b0eSClaudiu Manoil 		rmt_adv = 0;
34016ce29b0eSClaudiu Manoil 		if (phydev->pause)
34026ce29b0eSClaudiu Manoil 			rmt_adv = LPA_PAUSE_CAP;
34036ce29b0eSClaudiu Manoil 		if (phydev->asym_pause)
34046ce29b0eSClaudiu Manoil 			rmt_adv |= LPA_PAUSE_ASYM;
34056ce29b0eSClaudiu Manoil 
340643ef8d29SPavaluca Matei-B46610 		lcl_adv = 0;
340743ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Pause)
340843ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_CAP;
340943ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Asym_Pause)
341043ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_ASYM;
34116ce29b0eSClaudiu Manoil 
34126ce29b0eSClaudiu Manoil 		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
34136ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_TX)
34146ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
34156ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_RX)
34166ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
34176ce29b0eSClaudiu Manoil 	}
34186ce29b0eSClaudiu Manoil 
34196ce29b0eSClaudiu Manoil 	return val;
34206ce29b0eSClaudiu Manoil }
34216ce29b0eSClaudiu Manoil 
34226ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv)
34236ce29b0eSClaudiu Manoil {
34246ce29b0eSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
34256ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
3426*45b679c9SMatei Pavaluca 	struct gfar_priv_rx_q *rx_queue = NULL;
3427*45b679c9SMatei Pavaluca 	int i;
3428*45b679c9SMatei Pavaluca 	struct rxbd8 *bdp;
34296ce29b0eSClaudiu Manoil 
34306ce29b0eSClaudiu Manoil 	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
34316ce29b0eSClaudiu Manoil 		return;
34326ce29b0eSClaudiu Manoil 
34336ce29b0eSClaudiu Manoil 	if (phydev->link) {
34346ce29b0eSClaudiu Manoil 		u32 tempval1 = gfar_read(&regs->maccfg1);
34356ce29b0eSClaudiu Manoil 		u32 tempval = gfar_read(&regs->maccfg2);
34366ce29b0eSClaudiu Manoil 		u32 ecntrl = gfar_read(&regs->ecntrl);
3437*45b679c9SMatei Pavaluca 		u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
34386ce29b0eSClaudiu Manoil 
34396ce29b0eSClaudiu Manoil 		if (phydev->duplex != priv->oldduplex) {
34406ce29b0eSClaudiu Manoil 			if (!(phydev->duplex))
34416ce29b0eSClaudiu Manoil 				tempval &= ~(MACCFG2_FULL_DUPLEX);
34426ce29b0eSClaudiu Manoil 			else
34436ce29b0eSClaudiu Manoil 				tempval |= MACCFG2_FULL_DUPLEX;
34446ce29b0eSClaudiu Manoil 
34456ce29b0eSClaudiu Manoil 			priv->oldduplex = phydev->duplex;
34466ce29b0eSClaudiu Manoil 		}
34476ce29b0eSClaudiu Manoil 
34486ce29b0eSClaudiu Manoil 		if (phydev->speed != priv->oldspeed) {
34496ce29b0eSClaudiu Manoil 			switch (phydev->speed) {
34506ce29b0eSClaudiu Manoil 			case 1000:
34516ce29b0eSClaudiu Manoil 				tempval =
34526ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
34536ce29b0eSClaudiu Manoil 
34546ce29b0eSClaudiu Manoil 				ecntrl &= ~(ECNTRL_R100);
34556ce29b0eSClaudiu Manoil 				break;
34566ce29b0eSClaudiu Manoil 			case 100:
34576ce29b0eSClaudiu Manoil 			case 10:
34586ce29b0eSClaudiu Manoil 				tempval =
34596ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
34606ce29b0eSClaudiu Manoil 
34616ce29b0eSClaudiu Manoil 				/* Reduced mode distinguishes
34626ce29b0eSClaudiu Manoil 				 * between 10 and 100
34636ce29b0eSClaudiu Manoil 				 */
34646ce29b0eSClaudiu Manoil 				if (phydev->speed == SPEED_100)
34656ce29b0eSClaudiu Manoil 					ecntrl |= ECNTRL_R100;
34666ce29b0eSClaudiu Manoil 				else
34676ce29b0eSClaudiu Manoil 					ecntrl &= ~(ECNTRL_R100);
34686ce29b0eSClaudiu Manoil 				break;
34696ce29b0eSClaudiu Manoil 			default:
34706ce29b0eSClaudiu Manoil 				netif_warn(priv, link, priv->ndev,
34716ce29b0eSClaudiu Manoil 					   "Ack!  Speed (%d) is not 10/100/1000!\n",
34726ce29b0eSClaudiu Manoil 					   phydev->speed);
34736ce29b0eSClaudiu Manoil 				break;
34746ce29b0eSClaudiu Manoil 			}
34756ce29b0eSClaudiu Manoil 
34766ce29b0eSClaudiu Manoil 			priv->oldspeed = phydev->speed;
34776ce29b0eSClaudiu Manoil 		}
34786ce29b0eSClaudiu Manoil 
34796ce29b0eSClaudiu Manoil 		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
34806ce29b0eSClaudiu Manoil 		tempval1 |= gfar_get_flowctrl_cfg(priv);
34816ce29b0eSClaudiu Manoil 
3482*45b679c9SMatei Pavaluca 		/* Turn last free buffer recording on */
3483*45b679c9SMatei Pavaluca 		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
3484*45b679c9SMatei Pavaluca 			for (i = 0; i < priv->num_rx_queues; i++) {
3485*45b679c9SMatei Pavaluca 				rx_queue = priv->rx_queue[i];
3486*45b679c9SMatei Pavaluca 				bdp = rx_queue->cur_rx;
3487*45b679c9SMatei Pavaluca 				/* skip to previous bd */
3488*45b679c9SMatei Pavaluca 				bdp = skip_bd(bdp, rx_queue->rx_ring_size - 1,
3489*45b679c9SMatei Pavaluca 					      rx_queue->rx_bd_base,
3490*45b679c9SMatei Pavaluca 					      rx_queue->rx_ring_size);
3491*45b679c9SMatei Pavaluca 
3492*45b679c9SMatei Pavaluca 				if (rx_queue->rfbptr)
3493*45b679c9SMatei Pavaluca 					gfar_write(rx_queue->rfbptr, (u32)bdp);
3494*45b679c9SMatei Pavaluca 			}
3495*45b679c9SMatei Pavaluca 
3496*45b679c9SMatei Pavaluca 			priv->tx_actual_en = 1;
3497*45b679c9SMatei Pavaluca 		}
3498*45b679c9SMatei Pavaluca 
3499*45b679c9SMatei Pavaluca 		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
3500*45b679c9SMatei Pavaluca 			priv->tx_actual_en = 0;
3501*45b679c9SMatei Pavaluca 
35026ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg1, tempval1);
35036ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg2, tempval);
35046ce29b0eSClaudiu Manoil 		gfar_write(&regs->ecntrl, ecntrl);
35056ce29b0eSClaudiu Manoil 
35066ce29b0eSClaudiu Manoil 		if (!priv->oldlink)
35076ce29b0eSClaudiu Manoil 			priv->oldlink = 1;
35086ce29b0eSClaudiu Manoil 
35096ce29b0eSClaudiu Manoil 	} else if (priv->oldlink) {
35106ce29b0eSClaudiu Manoil 		priv->oldlink = 0;
35116ce29b0eSClaudiu Manoil 		priv->oldspeed = 0;
35126ce29b0eSClaudiu Manoil 		priv->oldduplex = -1;
35136ce29b0eSClaudiu Manoil 	}
35146ce29b0eSClaudiu Manoil 
35156ce29b0eSClaudiu Manoil 	if (netif_msg_link(priv))
35166ce29b0eSClaudiu Manoil 		phy_print_status(phydev);
35176ce29b0eSClaudiu Manoil }
35186ce29b0eSClaudiu Manoil 
3519ec21e2ecSJeff Kirsher static struct of_device_id gfar_match[] =
3520ec21e2ecSJeff Kirsher {
3521ec21e2ecSJeff Kirsher 	{
3522ec21e2ecSJeff Kirsher 		.type = "network",
3523ec21e2ecSJeff Kirsher 		.compatible = "gianfar",
3524ec21e2ecSJeff Kirsher 	},
3525ec21e2ecSJeff Kirsher 	{
3526ec21e2ecSJeff Kirsher 		.compatible = "fsl,etsec2",
3527ec21e2ecSJeff Kirsher 	},
3528ec21e2ecSJeff Kirsher 	{},
3529ec21e2ecSJeff Kirsher };
3530ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match);
3531ec21e2ecSJeff Kirsher 
3532ec21e2ecSJeff Kirsher /* Structure for a device driver */
3533ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = {
3534ec21e2ecSJeff Kirsher 	.driver = {
3535ec21e2ecSJeff Kirsher 		.name = "fsl-gianfar",
3536ec21e2ecSJeff Kirsher 		.owner = THIS_MODULE,
3537ec21e2ecSJeff Kirsher 		.pm = GFAR_PM_OPS,
3538ec21e2ecSJeff Kirsher 		.of_match_table = gfar_match,
3539ec21e2ecSJeff Kirsher 	},
3540ec21e2ecSJeff Kirsher 	.probe = gfar_probe,
3541ec21e2ecSJeff Kirsher 	.remove = gfar_remove,
3542ec21e2ecSJeff Kirsher };
3543ec21e2ecSJeff Kirsher 
3544db62f684SAxel Lin module_platform_driver(gfar_driver);
3545