xref: /openbmc/linux/drivers/net/ethernet/freescale/gianfar.c (revision 43ef8d29eebb6f533f11439d48a927426c5a1918)
10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c
2ec21e2ecSJeff Kirsher  *
3ec21e2ecSJeff Kirsher  * Gianfar Ethernet Driver
4ec21e2ecSJeff Kirsher  * This driver is designed for the non-CPM ethernet controllers
5ec21e2ecSJeff Kirsher  * on the 85xx and 83xx family of integrated processors
6ec21e2ecSJeff Kirsher  * Based on 8260_io/fcc_enet.c
7ec21e2ecSJeff Kirsher  *
8ec21e2ecSJeff Kirsher  * Author: Andy Fleming
9ec21e2ecSJeff Kirsher  * Maintainer: Kumar Gala
10ec21e2ecSJeff Kirsher  * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
11ec21e2ecSJeff Kirsher  *
1220862788SClaudiu Manoil  * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13ec21e2ecSJeff Kirsher  * Copyright 2007 MontaVista Software, Inc.
14ec21e2ecSJeff Kirsher  *
15ec21e2ecSJeff Kirsher  * This program is free software; you can redistribute  it and/or modify it
16ec21e2ecSJeff Kirsher  * under  the terms of  the GNU General  Public License as published by the
17ec21e2ecSJeff Kirsher  * Free Software Foundation;  either version 2 of the  License, or (at your
18ec21e2ecSJeff Kirsher  * option) any later version.
19ec21e2ecSJeff Kirsher  *
20ec21e2ecSJeff Kirsher  *  Gianfar:  AKA Lambda Draconis, "Dragon"
21ec21e2ecSJeff Kirsher  *  RA 11 31 24.2
22ec21e2ecSJeff Kirsher  *  Dec +69 19 52
23ec21e2ecSJeff Kirsher  *  V 3.84
24ec21e2ecSJeff Kirsher  *  B-V +1.62
25ec21e2ecSJeff Kirsher  *
26ec21e2ecSJeff Kirsher  *  Theory of operation
27ec21e2ecSJeff Kirsher  *
28ec21e2ecSJeff Kirsher  *  The driver is initialized through of_device. Configuration information
29ec21e2ecSJeff Kirsher  *  is therefore conveyed through an OF-style device tree.
30ec21e2ecSJeff Kirsher  *
31ec21e2ecSJeff Kirsher  *  The Gianfar Ethernet Controller uses a ring of buffer
32ec21e2ecSJeff Kirsher  *  descriptors.  The beginning is indicated by a register
33ec21e2ecSJeff Kirsher  *  pointing to the physical address of the start of the ring.
34ec21e2ecSJeff Kirsher  *  The end is determined by a "wrap" bit being set in the
35ec21e2ecSJeff Kirsher  *  last descriptor of the ring.
36ec21e2ecSJeff Kirsher  *
37ec21e2ecSJeff Kirsher  *  When a packet is received, the RXF bit in the
38ec21e2ecSJeff Kirsher  *  IEVENT register is set, triggering an interrupt when the
39ec21e2ecSJeff Kirsher  *  corresponding bit in the IMASK register is also set (if
40ec21e2ecSJeff Kirsher  *  interrupt coalescing is active, then the interrupt may not
41ec21e2ecSJeff Kirsher  *  happen immediately, but will wait until either a set number
42ec21e2ecSJeff Kirsher  *  of frames or amount of time have passed).  In NAPI, the
43ec21e2ecSJeff Kirsher  *  interrupt handler will signal there is work to be done, and
44ec21e2ecSJeff Kirsher  *  exit. This method will start at the last known empty
45ec21e2ecSJeff Kirsher  *  descriptor, and process every subsequent descriptor until there
46ec21e2ecSJeff Kirsher  *  are none left with data (NAPI will stop after a set number of
47ec21e2ecSJeff Kirsher  *  packets to give time to other tasks, but will eventually
48ec21e2ecSJeff Kirsher  *  process all the packets).  The data arrives inside a
49ec21e2ecSJeff Kirsher  *  pre-allocated skb, and so after the skb is passed up to the
50ec21e2ecSJeff Kirsher  *  stack, a new skb must be allocated, and the address field in
51ec21e2ecSJeff Kirsher  *  the buffer descriptor must be updated to indicate this new
52ec21e2ecSJeff Kirsher  *  skb.
53ec21e2ecSJeff Kirsher  *
54ec21e2ecSJeff Kirsher  *  When the kernel requests that a packet be transmitted, the
55ec21e2ecSJeff Kirsher  *  driver starts where it left off last time, and points the
56ec21e2ecSJeff Kirsher  *  descriptor at the buffer which was passed in.  The driver
57ec21e2ecSJeff Kirsher  *  then informs the DMA engine that there are packets ready to
58ec21e2ecSJeff Kirsher  *  be transmitted.  Once the controller is finished transmitting
59ec21e2ecSJeff Kirsher  *  the packet, an interrupt may be triggered (under the same
60ec21e2ecSJeff Kirsher  *  conditions as for reception, but depending on the TXF bit).
61ec21e2ecSJeff Kirsher  *  The driver then cleans up the buffer.
62ec21e2ecSJeff Kirsher  */
63ec21e2ecSJeff Kirsher 
64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65ec21e2ecSJeff Kirsher #define DEBUG
66ec21e2ecSJeff Kirsher 
67ec21e2ecSJeff Kirsher #include <linux/kernel.h>
68ec21e2ecSJeff Kirsher #include <linux/string.h>
69ec21e2ecSJeff Kirsher #include <linux/errno.h>
70ec21e2ecSJeff Kirsher #include <linux/unistd.h>
71ec21e2ecSJeff Kirsher #include <linux/slab.h>
72ec21e2ecSJeff Kirsher #include <linux/interrupt.h>
73ec21e2ecSJeff Kirsher #include <linux/delay.h>
74ec21e2ecSJeff Kirsher #include <linux/netdevice.h>
75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h>
76ec21e2ecSJeff Kirsher #include <linux/skbuff.h>
77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h>
78ec21e2ecSJeff Kirsher #include <linux/spinlock.h>
79ec21e2ecSJeff Kirsher #include <linux/mm.h>
805af50730SRob Herring #include <linux/of_address.h>
815af50730SRob Herring #include <linux/of_irq.h>
82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h>
83ec21e2ecSJeff Kirsher #include <linux/of_platform.h>
84ec21e2ecSJeff Kirsher #include <linux/ip.h>
85ec21e2ecSJeff Kirsher #include <linux/tcp.h>
86ec21e2ecSJeff Kirsher #include <linux/udp.h>
87ec21e2ecSJeff Kirsher #include <linux/in.h>
88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h>
89ec21e2ecSJeff Kirsher 
90ec21e2ecSJeff Kirsher #include <asm/io.h>
91d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
92ec21e2ecSJeff Kirsher #include <asm/reg.h>
932969b1f7SClaudiu Manoil #include <asm/mpc85xx.h>
94d6ef0bccSClaudiu Manoil #endif
95ec21e2ecSJeff Kirsher #include <asm/irq.h>
96ec21e2ecSJeff Kirsher #include <asm/uaccess.h>
97ec21e2ecSJeff Kirsher #include <linux/module.h>
98ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h>
99ec21e2ecSJeff Kirsher #include <linux/crc32.h>
100ec21e2ecSJeff Kirsher #include <linux/mii.h>
101ec21e2ecSJeff Kirsher #include <linux/phy.h>
102ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h>
103ec21e2ecSJeff Kirsher #include <linux/of.h>
104ec21e2ecSJeff Kirsher #include <linux/of_net.h>
105fd31a952SClaudiu Manoil #include <linux/of_address.h>
106fd31a952SClaudiu Manoil #include <linux/of_irq.h>
107ec21e2ecSJeff Kirsher 
108ec21e2ecSJeff Kirsher #include "gianfar.h"
109ec21e2ecSJeff Kirsher 
110ec21e2ecSJeff Kirsher #define TX_TIMEOUT      (1*HZ)
111ec21e2ecSJeff Kirsher 
112ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3";
113ec21e2ecSJeff Kirsher 
114ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev);
115ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work);
117ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev);
118ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev);
119ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev);
120ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
121ec21e2ecSJeff Kirsher 			   struct sk_buff *skb);
122ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev);
123ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu);
124ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id);
125ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id);
126ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id);
127ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev);
1286ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv);
129ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev);
130ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev);
131ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev);
132ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv);
133ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev);
134ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
135ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev);
136aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget);
137aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget);
138aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
139aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
140ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
141ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev);
142ec21e2ecSJeff Kirsher #endif
143ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
144c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
14561db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
146cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi);
147c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv);
148ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev);
149ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
150ec21e2ecSJeff Kirsher 				  const u8 *addr);
151ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
152ec21e2ecSJeff Kirsher 
153ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc");
154ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver");
155ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL");
156ec21e2ecSJeff Kirsher 
157ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
158ec21e2ecSJeff Kirsher 			    dma_addr_t buf)
159ec21e2ecSJeff Kirsher {
160ec21e2ecSJeff Kirsher 	u32 lstatus;
161ec21e2ecSJeff Kirsher 
162ec21e2ecSJeff Kirsher 	bdp->bufPtr = buf;
163ec21e2ecSJeff Kirsher 
164ec21e2ecSJeff Kirsher 	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
165ec21e2ecSJeff Kirsher 	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
166ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(RXBD_WRAP);
167ec21e2ecSJeff Kirsher 
168d55398baSClaudiu Manoil 	gfar_wmb();
169ec21e2ecSJeff Kirsher 
170ec21e2ecSJeff Kirsher 	bdp->lstatus = lstatus;
171ec21e2ecSJeff Kirsher }
172ec21e2ecSJeff Kirsher 
173ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev)
174ec21e2ecSJeff Kirsher {
175ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
176ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
177ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
178ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
179ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
180ec21e2ecSJeff Kirsher 	int i, j;
181ec21e2ecSJeff Kirsher 
182ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
183ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
184ec21e2ecSJeff Kirsher 		/* Initialize some variables in our dev structure */
185ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
186ec21e2ecSJeff Kirsher 		tx_queue->dirty_tx = tx_queue->tx_bd_base;
187ec21e2ecSJeff Kirsher 		tx_queue->cur_tx = tx_queue->tx_bd_base;
188ec21e2ecSJeff Kirsher 		tx_queue->skb_curtx = 0;
189ec21e2ecSJeff Kirsher 		tx_queue->skb_dirtytx = 0;
190ec21e2ecSJeff Kirsher 
191ec21e2ecSJeff Kirsher 		/* Initialize Transmit Descriptor Ring */
192ec21e2ecSJeff Kirsher 		txbdp = tx_queue->tx_bd_base;
193ec21e2ecSJeff Kirsher 		for (j = 0; j < tx_queue->tx_ring_size; j++) {
194ec21e2ecSJeff Kirsher 			txbdp->lstatus = 0;
195ec21e2ecSJeff Kirsher 			txbdp->bufPtr = 0;
196ec21e2ecSJeff Kirsher 			txbdp++;
197ec21e2ecSJeff Kirsher 		}
198ec21e2ecSJeff Kirsher 
199ec21e2ecSJeff Kirsher 		/* Set the last descriptor in the ring to indicate wrap */
200ec21e2ecSJeff Kirsher 		txbdp--;
201ec21e2ecSJeff Kirsher 		txbdp->status |= TXBD_WRAP;
202ec21e2ecSJeff Kirsher 	}
203ec21e2ecSJeff Kirsher 
204ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
205ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
206ec21e2ecSJeff Kirsher 		rx_queue->cur_rx = rx_queue->rx_bd_base;
207ec21e2ecSJeff Kirsher 		rx_queue->skb_currx = 0;
208ec21e2ecSJeff Kirsher 		rxbdp = rx_queue->rx_bd_base;
209ec21e2ecSJeff Kirsher 
210ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++) {
211ec21e2ecSJeff Kirsher 			struct sk_buff *skb = rx_queue->rx_skbuff[j];
212ec21e2ecSJeff Kirsher 
213ec21e2ecSJeff Kirsher 			if (skb) {
214ec21e2ecSJeff Kirsher 				gfar_init_rxbdp(rx_queue, rxbdp,
215ec21e2ecSJeff Kirsher 						rxbdp->bufPtr);
216ec21e2ecSJeff Kirsher 			} else {
217ec21e2ecSJeff Kirsher 				skb = gfar_new_skb(ndev);
218ec21e2ecSJeff Kirsher 				if (!skb) {
219ec21e2ecSJeff Kirsher 					netdev_err(ndev, "Can't allocate RX buffers\n");
2201eb8f7a7SClaudiu Manoil 					return -ENOMEM;
221ec21e2ecSJeff Kirsher 				}
222ec21e2ecSJeff Kirsher 				rx_queue->rx_skbuff[j] = skb;
223ec21e2ecSJeff Kirsher 
224ec21e2ecSJeff Kirsher 				gfar_new_rxbdp(rx_queue, rxbdp, skb);
225ec21e2ecSJeff Kirsher 			}
226ec21e2ecSJeff Kirsher 
227ec21e2ecSJeff Kirsher 			rxbdp++;
228ec21e2ecSJeff Kirsher 		}
229ec21e2ecSJeff Kirsher 
230ec21e2ecSJeff Kirsher 	}
231ec21e2ecSJeff Kirsher 
232ec21e2ecSJeff Kirsher 	return 0;
233ec21e2ecSJeff Kirsher }
234ec21e2ecSJeff Kirsher 
235ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev)
236ec21e2ecSJeff Kirsher {
237ec21e2ecSJeff Kirsher 	void *vaddr;
238ec21e2ecSJeff Kirsher 	dma_addr_t addr;
239ec21e2ecSJeff Kirsher 	int i, j, k;
240ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
241369ec162SClaudiu Manoil 	struct device *dev = priv->dev;
242ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
243ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
244ec21e2ecSJeff Kirsher 
245ec21e2ecSJeff Kirsher 	priv->total_tx_ring_size = 0;
246ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
247ec21e2ecSJeff Kirsher 		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
248ec21e2ecSJeff Kirsher 
249ec21e2ecSJeff Kirsher 	priv->total_rx_ring_size = 0;
250ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
251ec21e2ecSJeff Kirsher 		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
252ec21e2ecSJeff Kirsher 
253ec21e2ecSJeff Kirsher 	/* Allocate memory for the buffer descriptors */
254ec21e2ecSJeff Kirsher 	vaddr = dma_alloc_coherent(dev,
255d0320f75SJoe Perches 				   (priv->total_tx_ring_size *
256d0320f75SJoe Perches 				    sizeof(struct txbd8)) +
257d0320f75SJoe Perches 				   (priv->total_rx_ring_size *
258d0320f75SJoe Perches 				    sizeof(struct rxbd8)),
259ec21e2ecSJeff Kirsher 				   &addr, GFP_KERNEL);
260d0320f75SJoe Perches 	if (!vaddr)
261ec21e2ecSJeff Kirsher 		return -ENOMEM;
262ec21e2ecSJeff Kirsher 
263ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
264ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
265ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_base = vaddr;
266ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_dma_base = addr;
267ec21e2ecSJeff Kirsher 		tx_queue->dev = ndev;
268ec21e2ecSJeff Kirsher 		/* enet DMA only understands physical addresses */
269ec21e2ecSJeff Kirsher 		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
270ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
271ec21e2ecSJeff Kirsher 	}
272ec21e2ecSJeff Kirsher 
273ec21e2ecSJeff Kirsher 	/* Start the rx descriptor ring where the tx ring leaves off */
274ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
275ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
276ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_base = vaddr;
277ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_dma_base = addr;
278ec21e2ecSJeff Kirsher 		rx_queue->dev = ndev;
279ec21e2ecSJeff Kirsher 		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
280ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
281ec21e2ecSJeff Kirsher 	}
282ec21e2ecSJeff Kirsher 
283ec21e2ecSJeff Kirsher 	/* Setup the skbuff rings */
284ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
285ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
28614f8dc49SJoe Perches 		tx_queue->tx_skbuff =
28714f8dc49SJoe Perches 			kmalloc_array(tx_queue->tx_ring_size,
28814f8dc49SJoe Perches 				      sizeof(*tx_queue->tx_skbuff),
289bc4598bcSJan Ceuleers 				      GFP_KERNEL);
29014f8dc49SJoe Perches 		if (!tx_queue->tx_skbuff)
291ec21e2ecSJeff Kirsher 			goto cleanup;
292ec21e2ecSJeff Kirsher 
293ec21e2ecSJeff Kirsher 		for (k = 0; k < tx_queue->tx_ring_size; k++)
294ec21e2ecSJeff Kirsher 			tx_queue->tx_skbuff[k] = NULL;
295ec21e2ecSJeff Kirsher 	}
296ec21e2ecSJeff Kirsher 
297ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
298ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
29914f8dc49SJoe Perches 		rx_queue->rx_skbuff =
30014f8dc49SJoe Perches 			kmalloc_array(rx_queue->rx_ring_size,
30114f8dc49SJoe Perches 				      sizeof(*rx_queue->rx_skbuff),
302bc4598bcSJan Ceuleers 				      GFP_KERNEL);
30314f8dc49SJoe Perches 		if (!rx_queue->rx_skbuff)
304ec21e2ecSJeff Kirsher 			goto cleanup;
305ec21e2ecSJeff Kirsher 
306ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++)
307ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[j] = NULL;
308ec21e2ecSJeff Kirsher 	}
309ec21e2ecSJeff Kirsher 
310ec21e2ecSJeff Kirsher 	if (gfar_init_bds(ndev))
311ec21e2ecSJeff Kirsher 		goto cleanup;
312ec21e2ecSJeff Kirsher 
313ec21e2ecSJeff Kirsher 	return 0;
314ec21e2ecSJeff Kirsher 
315ec21e2ecSJeff Kirsher cleanup:
316ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
317ec21e2ecSJeff Kirsher 	return -ENOMEM;
318ec21e2ecSJeff Kirsher }
319ec21e2ecSJeff Kirsher 
320ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv)
321ec21e2ecSJeff Kirsher {
322ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
323ec21e2ecSJeff Kirsher 	u32 __iomem *baddr;
324ec21e2ecSJeff Kirsher 	int i;
325ec21e2ecSJeff Kirsher 
326ec21e2ecSJeff Kirsher 	baddr = &regs->tbase0;
327ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
328ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
329ec21e2ecSJeff Kirsher 		baddr += 2;
330ec21e2ecSJeff Kirsher 	}
331ec21e2ecSJeff Kirsher 
332ec21e2ecSJeff Kirsher 	baddr = &regs->rbase0;
333ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
334ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
335ec21e2ecSJeff Kirsher 		baddr += 2;
336ec21e2ecSJeff Kirsher 	}
337ec21e2ecSJeff Kirsher }
338ec21e2ecSJeff Kirsher 
33988302648SClaudiu Manoil static void gfar_rx_buff_size_config(struct gfar_private *priv)
34088302648SClaudiu Manoil {
341f5b720b8SClaudiu Manoil 	int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
34288302648SClaudiu Manoil 
34388302648SClaudiu Manoil 	/* set this when rx hw offload (TOE) functions are being used */
34488302648SClaudiu Manoil 	priv->uses_rxfcb = 0;
34588302648SClaudiu Manoil 
34688302648SClaudiu Manoil 	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
34788302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
34888302648SClaudiu Manoil 
34988302648SClaudiu Manoil 	if (priv->hwts_rx_en)
35088302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
35188302648SClaudiu Manoil 
35288302648SClaudiu Manoil 	if (priv->uses_rxfcb)
35388302648SClaudiu Manoil 		frame_size += GMAC_FCB_LEN;
35488302648SClaudiu Manoil 
35588302648SClaudiu Manoil 	frame_size += priv->padding;
35688302648SClaudiu Manoil 
35788302648SClaudiu Manoil 	frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
35888302648SClaudiu Manoil 		     INCREMENTAL_BUFFER_SIZE;
35988302648SClaudiu Manoil 
36088302648SClaudiu Manoil 	priv->rx_buffer_size = frame_size;
36188302648SClaudiu Manoil }
36288302648SClaudiu Manoil 
363a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv)
364ec21e2ecSJeff Kirsher {
365ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
366ec21e2ecSJeff Kirsher 	u32 rctrl = 0;
367ec21e2ecSJeff Kirsher 
368ec21e2ecSJeff Kirsher 	if (priv->rx_filer_enable) {
369ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_FILREN;
370ec21e2ecSJeff Kirsher 		/* Program the RIR0 reg with the required distribution */
37171ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING)
37271ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
37371ff9e3dSClaudiu Manoil 		else /* GFAR_MQ_POLLING */
37471ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
375ec21e2ecSJeff Kirsher 	}
376ec21e2ecSJeff Kirsher 
377f5ae6279SClaudiu Manoil 	/* Restore PROMISC mode */
378a328ac92SClaudiu Manoil 	if (priv->ndev->flags & IFF_PROMISC)
379f5ae6279SClaudiu Manoil 		rctrl |= RCTRL_PROM;
380f5ae6279SClaudiu Manoil 
38188302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_RXCSUM)
382ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_CHECKSUMMING;
383ec21e2ecSJeff Kirsher 
38488302648SClaudiu Manoil 	if (priv->extended_hash)
38588302648SClaudiu Manoil 		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
386ec21e2ecSJeff Kirsher 
387ec21e2ecSJeff Kirsher 	if (priv->padding) {
388ec21e2ecSJeff Kirsher 		rctrl &= ~RCTRL_PAL_MASK;
389ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PADDING(priv->padding);
390ec21e2ecSJeff Kirsher 	}
391ec21e2ecSJeff Kirsher 
392ec21e2ecSJeff Kirsher 	/* Enable HW time stamping if requested from user space */
39388302648SClaudiu Manoil 	if (priv->hwts_rx_en)
394ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
395ec21e2ecSJeff Kirsher 
39688302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
397ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
398ec21e2ecSJeff Kirsher 
399ec21e2ecSJeff Kirsher 	/* Init rctrl based on our settings */
400ec21e2ecSJeff Kirsher 	gfar_write(&regs->rctrl, rctrl);
401a328ac92SClaudiu Manoil }
402ec21e2ecSJeff Kirsher 
403a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv)
404a328ac92SClaudiu Manoil {
405a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
406a328ac92SClaudiu Manoil 	u32 tctrl = 0;
407a328ac92SClaudiu Manoil 
408a328ac92SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_IP_CSUM)
409ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_INIT_CSUM;
410ec21e2ecSJeff Kirsher 
411b98b8babSClaudiu Manoil 	if (priv->prio_sched_en)
412ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_TXSCHED_PRIO;
413b98b8babSClaudiu Manoil 	else {
414b98b8babSClaudiu Manoil 		tctrl |= TCTRL_TXSCHED_WRRS;
415b98b8babSClaudiu Manoil 		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
416b98b8babSClaudiu Manoil 		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
417b98b8babSClaudiu Manoil 	}
418ec21e2ecSJeff Kirsher 
41988302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
42088302648SClaudiu Manoil 		tctrl |= TCTRL_VLINS;
42188302648SClaudiu Manoil 
422ec21e2ecSJeff Kirsher 	gfar_write(&regs->tctrl, tctrl);
423ec21e2ecSJeff Kirsher }
424ec21e2ecSJeff Kirsher 
425f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv,
426f19015baSClaudiu Manoil 			       unsigned long tx_mask, unsigned long rx_mask)
427f19015baSClaudiu Manoil {
428f19015baSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
429f19015baSClaudiu Manoil 	u32 __iomem *baddr;
430f19015baSClaudiu Manoil 
431f19015baSClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
432f19015baSClaudiu Manoil 		int i = 0;
433f19015baSClaudiu Manoil 
434f19015baSClaudiu Manoil 		baddr = &regs->txic0;
435f19015baSClaudiu Manoil 		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
436f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
437f19015baSClaudiu Manoil 			if (likely(priv->tx_queue[i]->txcoalescing))
438f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->tx_queue[i]->txic);
439f19015baSClaudiu Manoil 		}
440f19015baSClaudiu Manoil 
441f19015baSClaudiu Manoil 		baddr = &regs->rxic0;
442f19015baSClaudiu Manoil 		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
443f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
444f19015baSClaudiu Manoil 			if (likely(priv->rx_queue[i]->rxcoalescing))
445f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
446f19015baSClaudiu Manoil 		}
447f19015baSClaudiu Manoil 	} else {
448f19015baSClaudiu Manoil 		/* Backward compatible case -- even if we enable
449f19015baSClaudiu Manoil 		 * multiple queues, there's only single reg to program
450f19015baSClaudiu Manoil 		 */
451f19015baSClaudiu Manoil 		gfar_write(&regs->txic, 0);
452f19015baSClaudiu Manoil 		if (likely(priv->tx_queue[0]->txcoalescing))
453f19015baSClaudiu Manoil 			gfar_write(&regs->txic, priv->tx_queue[0]->txic);
454f19015baSClaudiu Manoil 
455f19015baSClaudiu Manoil 		gfar_write(&regs->rxic, 0);
456f19015baSClaudiu Manoil 		if (unlikely(priv->rx_queue[0]->rxcoalescing))
457f19015baSClaudiu Manoil 			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
458f19015baSClaudiu Manoil 	}
459f19015baSClaudiu Manoil }
460f19015baSClaudiu Manoil 
461f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv)
462f19015baSClaudiu Manoil {
463f19015baSClaudiu Manoil 	gfar_configure_coalescing(priv, 0xFF, 0xFF);
464f19015baSClaudiu Manoil }
465f19015baSClaudiu Manoil 
466ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev)
467ec21e2ecSJeff Kirsher {
468ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
469ec21e2ecSJeff Kirsher 	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
470ec21e2ecSJeff Kirsher 	unsigned long tx_packets = 0, tx_bytes = 0;
4713a2e16c8SJan Ceuleers 	int i;
472ec21e2ecSJeff Kirsher 
473ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
474ec21e2ecSJeff Kirsher 		rx_packets += priv->rx_queue[i]->stats.rx_packets;
475ec21e2ecSJeff Kirsher 		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
476ec21e2ecSJeff Kirsher 		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
477ec21e2ecSJeff Kirsher 	}
478ec21e2ecSJeff Kirsher 
479ec21e2ecSJeff Kirsher 	dev->stats.rx_packets = rx_packets;
480ec21e2ecSJeff Kirsher 	dev->stats.rx_bytes   = rx_bytes;
481ec21e2ecSJeff Kirsher 	dev->stats.rx_dropped = rx_dropped;
482ec21e2ecSJeff Kirsher 
483ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
484ec21e2ecSJeff Kirsher 		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
485ec21e2ecSJeff Kirsher 		tx_packets += priv->tx_queue[i]->stats.tx_packets;
486ec21e2ecSJeff Kirsher 	}
487ec21e2ecSJeff Kirsher 
488ec21e2ecSJeff Kirsher 	dev->stats.tx_bytes   = tx_bytes;
489ec21e2ecSJeff Kirsher 	dev->stats.tx_packets = tx_packets;
490ec21e2ecSJeff Kirsher 
491ec21e2ecSJeff Kirsher 	return &dev->stats;
492ec21e2ecSJeff Kirsher }
493ec21e2ecSJeff Kirsher 
494ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = {
495ec21e2ecSJeff Kirsher 	.ndo_open = gfar_enet_open,
496ec21e2ecSJeff Kirsher 	.ndo_start_xmit = gfar_start_xmit,
497ec21e2ecSJeff Kirsher 	.ndo_stop = gfar_close,
498ec21e2ecSJeff Kirsher 	.ndo_change_mtu = gfar_change_mtu,
499ec21e2ecSJeff Kirsher 	.ndo_set_features = gfar_set_features,
500afc4b13dSJiri Pirko 	.ndo_set_rx_mode = gfar_set_multi,
501ec21e2ecSJeff Kirsher 	.ndo_tx_timeout = gfar_timeout,
502ec21e2ecSJeff Kirsher 	.ndo_do_ioctl = gfar_ioctl,
503ec21e2ecSJeff Kirsher 	.ndo_get_stats = gfar_get_stats,
504ec21e2ecSJeff Kirsher 	.ndo_set_mac_address = eth_mac_addr,
505ec21e2ecSJeff Kirsher 	.ndo_validate_addr = eth_validate_addr,
506ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
507ec21e2ecSJeff Kirsher 	.ndo_poll_controller = gfar_netpoll,
508ec21e2ecSJeff Kirsher #endif
509ec21e2ecSJeff Kirsher };
510ec21e2ecSJeff Kirsher 
511efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv)
512efeddce7SClaudiu Manoil {
513efeddce7SClaudiu Manoil 	int i;
514efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
515efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
516efeddce7SClaudiu Manoil 		/* Clear IEVENT */
517efeddce7SClaudiu Manoil 		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
518efeddce7SClaudiu Manoil 
519efeddce7SClaudiu Manoil 		/* Initialize IMASK */
520efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
521efeddce7SClaudiu Manoil 	}
522efeddce7SClaudiu Manoil }
523efeddce7SClaudiu Manoil 
524efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv)
525efeddce7SClaudiu Manoil {
526efeddce7SClaudiu Manoil 	int i;
527efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
528efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
529efeddce7SClaudiu Manoil 		/* Unmask the interrupts we look for */
530efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_DEFAULT);
531efeddce7SClaudiu Manoil 	}
532efeddce7SClaudiu Manoil }
533efeddce7SClaudiu Manoil 
534ec21e2ecSJeff Kirsher void lock_tx_qs(struct gfar_private *priv)
535ec21e2ecSJeff Kirsher {
5363a2e16c8SJan Ceuleers 	int i;
537ec21e2ecSJeff Kirsher 
538ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
539ec21e2ecSJeff Kirsher 		spin_lock(&priv->tx_queue[i]->txlock);
540ec21e2ecSJeff Kirsher }
541ec21e2ecSJeff Kirsher 
542ec21e2ecSJeff Kirsher void unlock_tx_qs(struct gfar_private *priv)
543ec21e2ecSJeff Kirsher {
5443a2e16c8SJan Ceuleers 	int i;
545ec21e2ecSJeff Kirsher 
546ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
547ec21e2ecSJeff Kirsher 		spin_unlock(&priv->tx_queue[i]->txlock);
548ec21e2ecSJeff Kirsher }
549ec21e2ecSJeff Kirsher 
55020862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv)
55120862788SClaudiu Manoil {
55220862788SClaudiu Manoil 	int i;
55320862788SClaudiu Manoil 
55420862788SClaudiu Manoil 	for (i = 0; i < priv->num_tx_queues; i++) {
55520862788SClaudiu Manoil 		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
55620862788SClaudiu Manoil 					    GFP_KERNEL);
55720862788SClaudiu Manoil 		if (!priv->tx_queue[i])
55820862788SClaudiu Manoil 			return -ENOMEM;
55920862788SClaudiu Manoil 
56020862788SClaudiu Manoil 		priv->tx_queue[i]->tx_skbuff = NULL;
56120862788SClaudiu Manoil 		priv->tx_queue[i]->qindex = i;
56220862788SClaudiu Manoil 		priv->tx_queue[i]->dev = priv->ndev;
56320862788SClaudiu Manoil 		spin_lock_init(&(priv->tx_queue[i]->txlock));
56420862788SClaudiu Manoil 	}
56520862788SClaudiu Manoil 	return 0;
56620862788SClaudiu Manoil }
56720862788SClaudiu Manoil 
56820862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv)
56920862788SClaudiu Manoil {
57020862788SClaudiu Manoil 	int i;
57120862788SClaudiu Manoil 
57220862788SClaudiu Manoil 	for (i = 0; i < priv->num_rx_queues; i++) {
57320862788SClaudiu Manoil 		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
57420862788SClaudiu Manoil 					    GFP_KERNEL);
57520862788SClaudiu Manoil 		if (!priv->rx_queue[i])
57620862788SClaudiu Manoil 			return -ENOMEM;
57720862788SClaudiu Manoil 
57820862788SClaudiu Manoil 		priv->rx_queue[i]->rx_skbuff = NULL;
57920862788SClaudiu Manoil 		priv->rx_queue[i]->qindex = i;
58020862788SClaudiu Manoil 		priv->rx_queue[i]->dev = priv->ndev;
58120862788SClaudiu Manoil 	}
58220862788SClaudiu Manoil 	return 0;
58320862788SClaudiu Manoil }
58420862788SClaudiu Manoil 
58520862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv)
586ec21e2ecSJeff Kirsher {
5873a2e16c8SJan Ceuleers 	int i;
588ec21e2ecSJeff Kirsher 
589ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
590ec21e2ecSJeff Kirsher 		kfree(priv->tx_queue[i]);
591ec21e2ecSJeff Kirsher }
592ec21e2ecSJeff Kirsher 
59320862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv)
594ec21e2ecSJeff Kirsher {
5953a2e16c8SJan Ceuleers 	int i;
596ec21e2ecSJeff Kirsher 
597ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
598ec21e2ecSJeff Kirsher 		kfree(priv->rx_queue[i]);
599ec21e2ecSJeff Kirsher }
600ec21e2ecSJeff Kirsher 
601ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv)
602ec21e2ecSJeff Kirsher {
6033a2e16c8SJan Ceuleers 	int i;
604ec21e2ecSJeff Kirsher 
605ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
606ec21e2ecSJeff Kirsher 		if (priv->gfargrp[i].regs)
607ec21e2ecSJeff Kirsher 			iounmap(priv->gfargrp[i].regs);
608ec21e2ecSJeff Kirsher }
609ec21e2ecSJeff Kirsher 
610ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv)
611ee873fdaSClaudiu Manoil {
612ee873fdaSClaudiu Manoil 	int i, j;
613ee873fdaSClaudiu Manoil 
614ee873fdaSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++)
615ee873fdaSClaudiu Manoil 		for (j = 0; j < GFAR_NUM_IRQS; j++) {
616ee873fdaSClaudiu Manoil 			kfree(priv->gfargrp[i].irqinfo[j]);
617ee873fdaSClaudiu Manoil 			priv->gfargrp[i].irqinfo[j] = NULL;
618ee873fdaSClaudiu Manoil 		}
619ee873fdaSClaudiu Manoil 
620ee873fdaSClaudiu Manoil 	free_netdev(priv->ndev);
621ee873fdaSClaudiu Manoil }
622ee873fdaSClaudiu Manoil 
623ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv)
624ec21e2ecSJeff Kirsher {
6253a2e16c8SJan Ceuleers 	int i;
626ec21e2ecSJeff Kirsher 
627aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
628aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_rx);
629aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_tx);
630aeb12c5eSClaudiu Manoil 	}
631ec21e2ecSJeff Kirsher }
632ec21e2ecSJeff Kirsher 
633ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv)
634ec21e2ecSJeff Kirsher {
6353a2e16c8SJan Ceuleers 	int i;
636ec21e2ecSJeff Kirsher 
637aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
638aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_rx);
639aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_tx);
640aeb12c5eSClaudiu Manoil 	}
641ec21e2ecSJeff Kirsher }
642ec21e2ecSJeff Kirsher 
643ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np,
644ec21e2ecSJeff Kirsher 			    struct gfar_private *priv, const char *model)
645ec21e2ecSJeff Kirsher {
6465fedcc14SClaudiu Manoil 	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
647ee873fdaSClaudiu Manoil 	int i;
648ee873fdaSClaudiu Manoil 
649ee873fdaSClaudiu Manoil 	for (i = 0; i < GFAR_NUM_IRQS; i++) {
650ee873fdaSClaudiu Manoil 		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
651ee873fdaSClaudiu Manoil 					  GFP_KERNEL);
652ee873fdaSClaudiu Manoil 		if (!grp->irqinfo[i])
653ee873fdaSClaudiu Manoil 			return -ENOMEM;
654ee873fdaSClaudiu Manoil 	}
655ec21e2ecSJeff Kirsher 
6565fedcc14SClaudiu Manoil 	grp->regs = of_iomap(np, 0);
6575fedcc14SClaudiu Manoil 	if (!grp->regs)
658ec21e2ecSJeff Kirsher 		return -ENOMEM;
659ec21e2ecSJeff Kirsher 
660ee873fdaSClaudiu Manoil 	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
661ec21e2ecSJeff Kirsher 
662ec21e2ecSJeff Kirsher 	/* If we aren't the FEC we have multiple interrupts */
663ec21e2ecSJeff Kirsher 	if (model && strcasecmp(model, "FEC")) {
664ee873fdaSClaudiu Manoil 		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
665ee873fdaSClaudiu Manoil 		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
666ee873fdaSClaudiu Manoil 		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
667ee873fdaSClaudiu Manoil 		    gfar_irq(grp, RX)->irq == NO_IRQ ||
668ee873fdaSClaudiu Manoil 		    gfar_irq(grp, ER)->irq == NO_IRQ)
669ec21e2ecSJeff Kirsher 			return -EINVAL;
670ec21e2ecSJeff Kirsher 	}
671ec21e2ecSJeff Kirsher 
6725fedcc14SClaudiu Manoil 	grp->priv = priv;
6735fedcc14SClaudiu Manoil 	spin_lock_init(&grp->grplock);
674ec21e2ecSJeff Kirsher 	if (priv->mode == MQ_MG_MODE) {
67571ff9e3dSClaudiu Manoil 		u32 *rxq_mask, *txq_mask;
67671ff9e3dSClaudiu Manoil 		rxq_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL);
67771ff9e3dSClaudiu Manoil 		txq_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL);
67871ff9e3dSClaudiu Manoil 
67971ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
68071ff9e3dSClaudiu Manoil 			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
68171ff9e3dSClaudiu Manoil 			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
68271ff9e3dSClaudiu Manoil 			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
68371ff9e3dSClaudiu Manoil 		} else { /* GFAR_MQ_POLLING */
68471ff9e3dSClaudiu Manoil 			grp->rx_bit_map = rxq_mask ?
68571ff9e3dSClaudiu Manoil 			*rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
68671ff9e3dSClaudiu Manoil 			grp->tx_bit_map = txq_mask ?
68771ff9e3dSClaudiu Manoil 			*txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
68871ff9e3dSClaudiu Manoil 		}
689ec21e2ecSJeff Kirsher 	} else {
6905fedcc14SClaudiu Manoil 		grp->rx_bit_map = 0xFF;
6915fedcc14SClaudiu Manoil 		grp->tx_bit_map = 0xFF;
692ec21e2ecSJeff Kirsher 	}
69320862788SClaudiu Manoil 
69420862788SClaudiu Manoil 	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
69520862788SClaudiu Manoil 	 * right to left, so we need to revert the 8 bits to get the q index
69620862788SClaudiu Manoil 	 */
69720862788SClaudiu Manoil 	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
69820862788SClaudiu Manoil 	grp->tx_bit_map = bitrev8(grp->tx_bit_map);
69920862788SClaudiu Manoil 
70020862788SClaudiu Manoil 	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
70120862788SClaudiu Manoil 	 * also assign queues to groups
70220862788SClaudiu Manoil 	 */
70320862788SClaudiu Manoil 	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
70471ff9e3dSClaudiu Manoil 		if (!grp->rx_queue)
70571ff9e3dSClaudiu Manoil 			grp->rx_queue = priv->rx_queue[i];
70620862788SClaudiu Manoil 		grp->num_rx_queues++;
70720862788SClaudiu Manoil 		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
70820862788SClaudiu Manoil 		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
70920862788SClaudiu Manoil 		priv->rx_queue[i]->grp = grp;
71020862788SClaudiu Manoil 	}
71120862788SClaudiu Manoil 
71220862788SClaudiu Manoil 	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
71371ff9e3dSClaudiu Manoil 		if (!grp->tx_queue)
71471ff9e3dSClaudiu Manoil 			grp->tx_queue = priv->tx_queue[i];
71520862788SClaudiu Manoil 		grp->num_tx_queues++;
71620862788SClaudiu Manoil 		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
71720862788SClaudiu Manoil 		priv->tqueue |= (TQUEUE_EN0 >> i);
71820862788SClaudiu Manoil 		priv->tx_queue[i]->grp = grp;
71920862788SClaudiu Manoil 	}
72020862788SClaudiu Manoil 
721ec21e2ecSJeff Kirsher 	priv->num_grps++;
722ec21e2ecSJeff Kirsher 
723ec21e2ecSJeff Kirsher 	return 0;
724ec21e2ecSJeff Kirsher }
725ec21e2ecSJeff Kirsher 
726ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
727ec21e2ecSJeff Kirsher {
728ec21e2ecSJeff Kirsher 	const char *model;
729ec21e2ecSJeff Kirsher 	const char *ctype;
730ec21e2ecSJeff Kirsher 	const void *mac_addr;
731ec21e2ecSJeff Kirsher 	int err = 0, i;
732ec21e2ecSJeff Kirsher 	struct net_device *dev = NULL;
733ec21e2ecSJeff Kirsher 	struct gfar_private *priv = NULL;
734ec21e2ecSJeff Kirsher 	struct device_node *np = ofdev->dev.of_node;
735ec21e2ecSJeff Kirsher 	struct device_node *child = NULL;
736ec21e2ecSJeff Kirsher 	const u32 *stash;
737ec21e2ecSJeff Kirsher 	const u32 *stash_len;
738ec21e2ecSJeff Kirsher 	const u32 *stash_idx;
739ec21e2ecSJeff Kirsher 	unsigned int num_tx_qs, num_rx_qs;
740ec21e2ecSJeff Kirsher 	u32 *tx_queues, *rx_queues;
741b338ce27SClaudiu Manoil 	unsigned short mode, poll_mode;
742ec21e2ecSJeff Kirsher 
743ec21e2ecSJeff Kirsher 	if (!np || !of_device_is_available(np))
744ec21e2ecSJeff Kirsher 		return -ENODEV;
745ec21e2ecSJeff Kirsher 
746b338ce27SClaudiu Manoil 	if (of_device_is_compatible(np, "fsl,etsec2")) {
747b338ce27SClaudiu Manoil 		mode = MQ_MG_MODE;
748b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
749b338ce27SClaudiu Manoil 	} else {
750b338ce27SClaudiu Manoil 		mode = SQ_SG_MODE;
751b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
752b338ce27SClaudiu Manoil 	}
753b338ce27SClaudiu Manoil 
75471ff9e3dSClaudiu Manoil 	/* parse the num of HW tx and rx queues */
755ec21e2ecSJeff Kirsher 	tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
75671ff9e3dSClaudiu Manoil 	rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
75771ff9e3dSClaudiu Manoil 
758b338ce27SClaudiu Manoil 	if (mode == SQ_SG_MODE) {
75971ff9e3dSClaudiu Manoil 		num_tx_qs = 1;
76071ff9e3dSClaudiu Manoil 		num_rx_qs = 1;
76171ff9e3dSClaudiu Manoil 	} else { /* MQ_MG_MODE */
762c65d7533SClaudiu Manoil 		/* get the actual number of supported groups */
763c65d7533SClaudiu Manoil 		unsigned int num_grps = of_get_available_child_count(np);
764c65d7533SClaudiu Manoil 
765c65d7533SClaudiu Manoil 		if (num_grps == 0 || num_grps > MAXGROUPS) {
766c65d7533SClaudiu Manoil 			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
767c65d7533SClaudiu Manoil 				num_grps);
768c65d7533SClaudiu Manoil 			pr_err("Cannot do alloc_etherdev, aborting\n");
769c65d7533SClaudiu Manoil 			return -EINVAL;
770c65d7533SClaudiu Manoil 		}
771c65d7533SClaudiu Manoil 
772b338ce27SClaudiu Manoil 		if (poll_mode == GFAR_SQ_POLLING) {
773c65d7533SClaudiu Manoil 			num_tx_qs = num_grps; /* one txq per int group */
774c65d7533SClaudiu Manoil 			num_rx_qs = num_grps; /* one rxq per int group */
77571ff9e3dSClaudiu Manoil 		} else { /* GFAR_MQ_POLLING */
776ec21e2ecSJeff Kirsher 			num_tx_qs = tx_queues ? *tx_queues : 1;
77771ff9e3dSClaudiu Manoil 			num_rx_qs = rx_queues ? *rx_queues : 1;
77871ff9e3dSClaudiu Manoil 		}
77971ff9e3dSClaudiu Manoil 	}
780ec21e2ecSJeff Kirsher 
781ec21e2ecSJeff Kirsher 	if (num_tx_qs > MAX_TX_QS) {
782ec21e2ecSJeff Kirsher 		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
783ec21e2ecSJeff Kirsher 		       num_tx_qs, MAX_TX_QS);
784ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
785ec21e2ecSJeff Kirsher 		return -EINVAL;
786ec21e2ecSJeff Kirsher 	}
787ec21e2ecSJeff Kirsher 
788ec21e2ecSJeff Kirsher 	if (num_rx_qs > MAX_RX_QS) {
789ec21e2ecSJeff Kirsher 		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
790ec21e2ecSJeff Kirsher 		       num_rx_qs, MAX_RX_QS);
791ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
792ec21e2ecSJeff Kirsher 		return -EINVAL;
793ec21e2ecSJeff Kirsher 	}
794ec21e2ecSJeff Kirsher 
795ec21e2ecSJeff Kirsher 	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
796ec21e2ecSJeff Kirsher 	dev = *pdev;
797ec21e2ecSJeff Kirsher 	if (NULL == dev)
798ec21e2ecSJeff Kirsher 		return -ENOMEM;
799ec21e2ecSJeff Kirsher 
800ec21e2ecSJeff Kirsher 	priv = netdev_priv(dev);
801ec21e2ecSJeff Kirsher 	priv->ndev = dev;
802ec21e2ecSJeff Kirsher 
803b338ce27SClaudiu Manoil 	priv->mode = mode;
804b338ce27SClaudiu Manoil 	priv->poll_mode = poll_mode;
805b338ce27SClaudiu Manoil 
806ec21e2ecSJeff Kirsher 	priv->num_tx_queues = num_tx_qs;
807ec21e2ecSJeff Kirsher 	netif_set_real_num_rx_queues(dev, num_rx_qs);
808ec21e2ecSJeff Kirsher 	priv->num_rx_queues = num_rx_qs;
80920862788SClaudiu Manoil 
81020862788SClaudiu Manoil 	err = gfar_alloc_tx_queues(priv);
81120862788SClaudiu Manoil 	if (err)
81220862788SClaudiu Manoil 		goto tx_alloc_failed;
81320862788SClaudiu Manoil 
81420862788SClaudiu Manoil 	err = gfar_alloc_rx_queues(priv);
81520862788SClaudiu Manoil 	if (err)
81620862788SClaudiu Manoil 		goto rx_alloc_failed;
817ec21e2ecSJeff Kirsher 
818ec21e2ecSJeff Kirsher 	/* Init Rx queue filer rule set linked list */
819ec21e2ecSJeff Kirsher 	INIT_LIST_HEAD(&priv->rx_list.list);
820ec21e2ecSJeff Kirsher 	priv->rx_list.count = 0;
821ec21e2ecSJeff Kirsher 	mutex_init(&priv->rx_queue_access);
822ec21e2ecSJeff Kirsher 
823ec21e2ecSJeff Kirsher 	model = of_get_property(np, "model", NULL);
824ec21e2ecSJeff Kirsher 
825ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
826ec21e2ecSJeff Kirsher 		priv->gfargrp[i].regs = NULL;
827ec21e2ecSJeff Kirsher 
828ec21e2ecSJeff Kirsher 	/* Parse and initialize group specific information */
829b338ce27SClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
830ec21e2ecSJeff Kirsher 		for_each_child_of_node(np, child) {
831ec21e2ecSJeff Kirsher 			err = gfar_parse_group(child, priv, model);
832ec21e2ecSJeff Kirsher 			if (err)
833ec21e2ecSJeff Kirsher 				goto err_grp_init;
834ec21e2ecSJeff Kirsher 		}
835b338ce27SClaudiu Manoil 	} else { /* SQ_SG_MODE */
836ec21e2ecSJeff Kirsher 		err = gfar_parse_group(np, priv, model);
837ec21e2ecSJeff Kirsher 		if (err)
838ec21e2ecSJeff Kirsher 			goto err_grp_init;
839ec21e2ecSJeff Kirsher 	}
840ec21e2ecSJeff Kirsher 
841ec21e2ecSJeff Kirsher 	stash = of_get_property(np, "bd-stash", NULL);
842ec21e2ecSJeff Kirsher 
843ec21e2ecSJeff Kirsher 	if (stash) {
844ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
845ec21e2ecSJeff Kirsher 		priv->bd_stash_en = 1;
846ec21e2ecSJeff Kirsher 	}
847ec21e2ecSJeff Kirsher 
848ec21e2ecSJeff Kirsher 	stash_len = of_get_property(np, "rx-stash-len", NULL);
849ec21e2ecSJeff Kirsher 
850ec21e2ecSJeff Kirsher 	if (stash_len)
851ec21e2ecSJeff Kirsher 		priv->rx_stash_size = *stash_len;
852ec21e2ecSJeff Kirsher 
853ec21e2ecSJeff Kirsher 	stash_idx = of_get_property(np, "rx-stash-idx", NULL);
854ec21e2ecSJeff Kirsher 
855ec21e2ecSJeff Kirsher 	if (stash_idx)
856ec21e2ecSJeff Kirsher 		priv->rx_stash_index = *stash_idx;
857ec21e2ecSJeff Kirsher 
858ec21e2ecSJeff Kirsher 	if (stash_len || stash_idx)
859ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
860ec21e2ecSJeff Kirsher 
861ec21e2ecSJeff Kirsher 	mac_addr = of_get_mac_address(np);
862bc4598bcSJan Ceuleers 
863ec21e2ecSJeff Kirsher 	if (mac_addr)
8646a3c910cSJoe Perches 		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
865ec21e2ecSJeff Kirsher 
866ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "TSEC"))
86734018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
868ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
869ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
870ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;
871bc4598bcSJan Ceuleers 
872ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "eTSEC"))
87334018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
874ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
875ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
876ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
877ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_CSUM |
878ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_VLAN |
879ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
880ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
881ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_TIMER;
882ec21e2ecSJeff Kirsher 
883ec21e2ecSJeff Kirsher 	ctype = of_get_property(np, "phy-connection-type", NULL);
884ec21e2ecSJeff Kirsher 
885ec21e2ecSJeff Kirsher 	/* We only care about rgmii-id.  The rest are autodetected */
886ec21e2ecSJeff Kirsher 	if (ctype && !strcmp(ctype, "rgmii-id"))
887ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
888ec21e2ecSJeff Kirsher 	else
889ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_MII;
890ec21e2ecSJeff Kirsher 
891ec21e2ecSJeff Kirsher 	if (of_get_property(np, "fsl,magic-packet", NULL))
892ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
893ec21e2ecSJeff Kirsher 
894ec21e2ecSJeff Kirsher 	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
895ec21e2ecSJeff Kirsher 
896be403645SFlorian Fainelli 	/* In the case of a fixed PHY, the DT node associated
897be403645SFlorian Fainelli 	 * to the PHY is the Ethernet MAC DT node.
898be403645SFlorian Fainelli 	 */
8996f2c9bd8SUwe Kleine-König 	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
900be403645SFlorian Fainelli 		err = of_phy_register_fixed_link(np);
901be403645SFlorian Fainelli 		if (err)
902be403645SFlorian Fainelli 			goto err_grp_init;
903be403645SFlorian Fainelli 
9046f2c9bd8SUwe Kleine-König 		priv->phy_node = of_node_get(np);
905be403645SFlorian Fainelli 	}
906be403645SFlorian Fainelli 
907ec21e2ecSJeff Kirsher 	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
908ec21e2ecSJeff Kirsher 	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
909ec21e2ecSJeff Kirsher 
910ec21e2ecSJeff Kirsher 	return 0;
911ec21e2ecSJeff Kirsher 
912ec21e2ecSJeff Kirsher err_grp_init:
913ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
91420862788SClaudiu Manoil rx_alloc_failed:
91520862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
91620862788SClaudiu Manoil tx_alloc_failed:
91720862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
918ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
919ec21e2ecSJeff Kirsher 	return err;
920ec21e2ecSJeff Kirsher }
921ec21e2ecSJeff Kirsher 
922ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
923ec21e2ecSJeff Kirsher {
924ec21e2ecSJeff Kirsher 	struct hwtstamp_config config;
925ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(netdev);
926ec21e2ecSJeff Kirsher 
927ec21e2ecSJeff Kirsher 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
928ec21e2ecSJeff Kirsher 		return -EFAULT;
929ec21e2ecSJeff Kirsher 
930ec21e2ecSJeff Kirsher 	/* reserved for future extensions */
931ec21e2ecSJeff Kirsher 	if (config.flags)
932ec21e2ecSJeff Kirsher 		return -EINVAL;
933ec21e2ecSJeff Kirsher 
934ec21e2ecSJeff Kirsher 	switch (config.tx_type) {
935ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_OFF:
936ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 0;
937ec21e2ecSJeff Kirsher 		break;
938ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_ON:
939ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
940ec21e2ecSJeff Kirsher 			return -ERANGE;
941ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 1;
942ec21e2ecSJeff Kirsher 		break;
943ec21e2ecSJeff Kirsher 	default:
944ec21e2ecSJeff Kirsher 		return -ERANGE;
945ec21e2ecSJeff Kirsher 	}
946ec21e2ecSJeff Kirsher 
947ec21e2ecSJeff Kirsher 	switch (config.rx_filter) {
948ec21e2ecSJeff Kirsher 	case HWTSTAMP_FILTER_NONE:
949ec21e2ecSJeff Kirsher 		if (priv->hwts_rx_en) {
950ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 0;
9510851133bSClaudiu Manoil 			reset_gfar(netdev);
952ec21e2ecSJeff Kirsher 		}
953ec21e2ecSJeff Kirsher 		break;
954ec21e2ecSJeff Kirsher 	default:
955ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
956ec21e2ecSJeff Kirsher 			return -ERANGE;
957ec21e2ecSJeff Kirsher 		if (!priv->hwts_rx_en) {
958ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 1;
9590851133bSClaudiu Manoil 			reset_gfar(netdev);
960ec21e2ecSJeff Kirsher 		}
961ec21e2ecSJeff Kirsher 		config.rx_filter = HWTSTAMP_FILTER_ALL;
962ec21e2ecSJeff Kirsher 		break;
963ec21e2ecSJeff Kirsher 	}
964ec21e2ecSJeff Kirsher 
965ec21e2ecSJeff Kirsher 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
966ec21e2ecSJeff Kirsher 		-EFAULT : 0;
967ec21e2ecSJeff Kirsher }
968ec21e2ecSJeff Kirsher 
969ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
970ca0c88c2SBen Hutchings {
971ca0c88c2SBen Hutchings 	struct hwtstamp_config config;
972ca0c88c2SBen Hutchings 	struct gfar_private *priv = netdev_priv(netdev);
973ca0c88c2SBen Hutchings 
974ca0c88c2SBen Hutchings 	config.flags = 0;
975ca0c88c2SBen Hutchings 	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
976ca0c88c2SBen Hutchings 	config.rx_filter = (priv->hwts_rx_en ?
977ca0c88c2SBen Hutchings 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
978ca0c88c2SBen Hutchings 
979ca0c88c2SBen Hutchings 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
980ca0c88c2SBen Hutchings 		-EFAULT : 0;
981ca0c88c2SBen Hutchings }
982ca0c88c2SBen Hutchings 
983ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
984ec21e2ecSJeff Kirsher {
985ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
986ec21e2ecSJeff Kirsher 
987ec21e2ecSJeff Kirsher 	if (!netif_running(dev))
988ec21e2ecSJeff Kirsher 		return -EINVAL;
989ec21e2ecSJeff Kirsher 
990ec21e2ecSJeff Kirsher 	if (cmd == SIOCSHWTSTAMP)
991ca0c88c2SBen Hutchings 		return gfar_hwtstamp_set(dev, rq);
992ca0c88c2SBen Hutchings 	if (cmd == SIOCGHWTSTAMP)
993ca0c88c2SBen Hutchings 		return gfar_hwtstamp_get(dev, rq);
994ec21e2ecSJeff Kirsher 
995ec21e2ecSJeff Kirsher 	if (!priv->phydev)
996ec21e2ecSJeff Kirsher 		return -ENODEV;
997ec21e2ecSJeff Kirsher 
998ec21e2ecSJeff Kirsher 	return phy_mii_ioctl(priv->phydev, rq, cmd);
999ec21e2ecSJeff Kirsher }
1000ec21e2ecSJeff Kirsher 
1001ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
1002ec21e2ecSJeff Kirsher 				   u32 class)
1003ec21e2ecSJeff Kirsher {
1004ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1005ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1006ec21e2ecSJeff Kirsher 
1007ec21e2ecSJeff Kirsher 	rqfar--;
1008ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
1009ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1010ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1011ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1012ec21e2ecSJeff Kirsher 
1013ec21e2ecSJeff Kirsher 	rqfar--;
1014ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1015ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1016ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1017ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1018ec21e2ecSJeff Kirsher 
1019ec21e2ecSJeff Kirsher 	rqfar--;
1020ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1021ec21e2ecSJeff Kirsher 	rqfpr = class;
1022ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1023ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1024ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1025ec21e2ecSJeff Kirsher 
1026ec21e2ecSJeff Kirsher 	rqfar--;
1027ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1028ec21e2ecSJeff Kirsher 	rqfpr = class;
1029ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1030ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1031ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1032ec21e2ecSJeff Kirsher 
1033ec21e2ecSJeff Kirsher 	return rqfar;
1034ec21e2ecSJeff Kirsher }
1035ec21e2ecSJeff Kirsher 
1036ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv)
1037ec21e2ecSJeff Kirsher {
1038ec21e2ecSJeff Kirsher 	int i = 0x0;
1039ec21e2ecSJeff Kirsher 	u32 rqfar = MAX_FILER_IDX;
1040ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1041ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1042ec21e2ecSJeff Kirsher 
1043ec21e2ecSJeff Kirsher 	/* Default rule */
1044ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_MATCH;
1045ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1046ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1047ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1048ec21e2ecSJeff Kirsher 
1049ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1050ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1051ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1052ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1053ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1054ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1055ec21e2ecSJeff Kirsher 
1056ec21e2ecSJeff Kirsher 	/* cur_filer_idx indicated the first non-masked rule */
1057ec21e2ecSJeff Kirsher 	priv->cur_filer_idx = rqfar;
1058ec21e2ecSJeff Kirsher 
1059ec21e2ecSJeff Kirsher 	/* Rest are masked rules */
1060ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1061ec21e2ecSJeff Kirsher 	for (i = 0; i < rqfar; i++) {
1062ec21e2ecSJeff Kirsher 		priv->ftp_rqfcr[i] = rqfcr;
1063ec21e2ecSJeff Kirsher 		priv->ftp_rqfpr[i] = rqfpr;
1064ec21e2ecSJeff Kirsher 		gfar_write_filer(priv, i, rqfcr, rqfpr);
1065ec21e2ecSJeff Kirsher 	}
1066ec21e2ecSJeff Kirsher }
1067ec21e2ecSJeff Kirsher 
1068d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
10692969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1070ec21e2ecSJeff Kirsher {
1071ec21e2ecSJeff Kirsher 	unsigned int pvr = mfspr(SPRN_PVR);
1072ec21e2ecSJeff Kirsher 	unsigned int svr = mfspr(SPRN_SVR);
1073ec21e2ecSJeff Kirsher 	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1074ec21e2ecSJeff Kirsher 	unsigned int rev = svr & 0xffff;
1075ec21e2ecSJeff Kirsher 
1076ec21e2ecSJeff Kirsher 	/* MPC8313 Rev 2.0 and higher; All MPC837x */
1077ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1078ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1079ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_74;
1080ec21e2ecSJeff Kirsher 
1081ec21e2ecSJeff Kirsher 	/* MPC8313 and MPC837x all rev */
1082ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1083ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1084ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_76;
1085ec21e2ecSJeff Kirsher 
10862969b1f7SClaudiu Manoil 	/* MPC8313 Rev < 2.0 */
10872969b1f7SClaudiu Manoil 	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
1088ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_12;
10892969b1f7SClaudiu Manoil }
10902969b1f7SClaudiu Manoil 
10912969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv)
10922969b1f7SClaudiu Manoil {
10932969b1f7SClaudiu Manoil 	unsigned int svr = mfspr(SPRN_SVR);
10942969b1f7SClaudiu Manoil 
10952969b1f7SClaudiu Manoil 	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
10962969b1f7SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_12;
109753fad773SClaudiu Manoil 	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
109853fad773SClaudiu Manoil 	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
109953fad773SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
11002969b1f7SClaudiu Manoil }
1101d6ef0bccSClaudiu Manoil #endif
11022969b1f7SClaudiu Manoil 
11032969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv)
11042969b1f7SClaudiu Manoil {
11052969b1f7SClaudiu Manoil 	struct device *dev = &priv->ofdev->dev;
11062969b1f7SClaudiu Manoil 
11072969b1f7SClaudiu Manoil 	/* no plans to fix */
11082969b1f7SClaudiu Manoil 	priv->errata |= GFAR_ERRATA_A002;
11092969b1f7SClaudiu Manoil 
1110d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
11112969b1f7SClaudiu Manoil 	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
11122969b1f7SClaudiu Manoil 		__gfar_detect_errata_85xx(priv);
11132969b1f7SClaudiu Manoil 	else /* non-mpc85xx parts, i.e. e300 core based */
11142969b1f7SClaudiu Manoil 		__gfar_detect_errata_83xx(priv);
1115d6ef0bccSClaudiu Manoil #endif
1116ec21e2ecSJeff Kirsher 
1117ec21e2ecSJeff Kirsher 	if (priv->errata)
1118ec21e2ecSJeff Kirsher 		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1119ec21e2ecSJeff Kirsher 			 priv->errata);
1120ec21e2ecSJeff Kirsher }
1121ec21e2ecSJeff Kirsher 
11220851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv)
1123ec21e2ecSJeff Kirsher {
112420862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1125a328ac92SClaudiu Manoil 	u32 tempval;
1126ec21e2ecSJeff Kirsher 
1127ec21e2ecSJeff Kirsher 	/* Reset MAC layer */
1128ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1129ec21e2ecSJeff Kirsher 
1130ec21e2ecSJeff Kirsher 	/* We need to delay at least 3 TX clocks */
1131a328ac92SClaudiu Manoil 	udelay(3);
1132ec21e2ecSJeff Kirsher 
113323402bddSClaudiu Manoil 	/* the soft reset bit is not self-resetting, so we need to
113423402bddSClaudiu Manoil 	 * clear it before resuming normal operation
113523402bddSClaudiu Manoil 	 */
113620862788SClaudiu Manoil 	gfar_write(&regs->maccfg1, 0);
1137ec21e2ecSJeff Kirsher 
1138a328ac92SClaudiu Manoil 	udelay(3);
1139a328ac92SClaudiu Manoil 
114088302648SClaudiu Manoil 	/* Compute rx_buff_size based on config flags */
114188302648SClaudiu Manoil 	gfar_rx_buff_size_config(priv);
114288302648SClaudiu Manoil 
114388302648SClaudiu Manoil 	/* Initialize the max receive frame/buffer lengths */
114488302648SClaudiu Manoil 	gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1145a328ac92SClaudiu Manoil 	gfar_write(&regs->mrblr, priv->rx_buffer_size);
1146a328ac92SClaudiu Manoil 
1147a328ac92SClaudiu Manoil 	/* Initialize the Minimum Frame Length Register */
1148a328ac92SClaudiu Manoil 	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1149a328ac92SClaudiu Manoil 
1150ec21e2ecSJeff Kirsher 	/* Initialize MACCFG2. */
1151ec21e2ecSJeff Kirsher 	tempval = MACCFG2_INIT_SETTINGS;
115288302648SClaudiu Manoil 
115388302648SClaudiu Manoil 	/* If the mtu is larger than the max size for standard
115488302648SClaudiu Manoil 	 * ethernet frames (ie, a jumbo frame), then set maccfg2
115588302648SClaudiu Manoil 	 * to allow huge frames, and to check the length
115688302648SClaudiu Manoil 	 */
115788302648SClaudiu Manoil 	if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
115888302648SClaudiu Manoil 	    gfar_has_errata(priv, GFAR_ERRATA_74))
1159ec21e2ecSJeff Kirsher 		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
116088302648SClaudiu Manoil 
1161ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1162ec21e2ecSJeff Kirsher 
1163a328ac92SClaudiu Manoil 	/* Clear mac addr hash registers */
1164a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr0, 0);
1165a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr1, 0);
1166a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr2, 0);
1167a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr3, 0);
1168a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr4, 0);
1169a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr5, 0);
1170a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr6, 0);
1171a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr7, 0);
1172a328ac92SClaudiu Manoil 
1173a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr0, 0);
1174a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr1, 0);
1175a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr2, 0);
1176a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr3, 0);
1177a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr4, 0);
1178a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr5, 0);
1179a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr6, 0);
1180a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr7, 0);
1181a328ac92SClaudiu Manoil 
1182a328ac92SClaudiu Manoil 	if (priv->extended_hash)
1183a328ac92SClaudiu Manoil 		gfar_clear_exact_match(priv->ndev);
1184a328ac92SClaudiu Manoil 
1185a328ac92SClaudiu Manoil 	gfar_mac_rx_config(priv);
1186a328ac92SClaudiu Manoil 
1187a328ac92SClaudiu Manoil 	gfar_mac_tx_config(priv);
1188a328ac92SClaudiu Manoil 
1189a328ac92SClaudiu Manoil 	gfar_set_mac_address(priv->ndev);
1190a328ac92SClaudiu Manoil 
1191a328ac92SClaudiu Manoil 	gfar_set_multi(priv->ndev);
1192a328ac92SClaudiu Manoil 
1193a328ac92SClaudiu Manoil 	/* clear ievent and imask before configuring coalescing */
1194a328ac92SClaudiu Manoil 	gfar_ints_disable(priv);
1195a328ac92SClaudiu Manoil 
1196a328ac92SClaudiu Manoil 	/* Configure the coalescing support */
1197a328ac92SClaudiu Manoil 	gfar_configure_coalescing_all(priv);
1198a328ac92SClaudiu Manoil }
1199a328ac92SClaudiu Manoil 
1200a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv)
1201a328ac92SClaudiu Manoil {
1202a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1203a328ac92SClaudiu Manoil 	u32 attrs;
1204a328ac92SClaudiu Manoil 
1205a328ac92SClaudiu Manoil 	/* Stop the DMA engine now, in case it was running before
1206a328ac92SClaudiu Manoil 	 * (The firmware could have used it, and left it running).
1207a328ac92SClaudiu Manoil 	 */
1208a328ac92SClaudiu Manoil 	gfar_halt(priv);
1209a328ac92SClaudiu Manoil 
1210a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1211a328ac92SClaudiu Manoil 
1212a328ac92SClaudiu Manoil 	/* Zero out the rmon mib registers if it has them */
1213a328ac92SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1214a328ac92SClaudiu Manoil 		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1215a328ac92SClaudiu Manoil 
1216a328ac92SClaudiu Manoil 		/* Mask off the CAM interrupts */
1217a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam1, 0xffffffff);
1218a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam2, 0xffffffff);
1219a328ac92SClaudiu Manoil 	}
1220a328ac92SClaudiu Manoil 
1221ec21e2ecSJeff Kirsher 	/* Initialize ECNTRL */
1222ec21e2ecSJeff Kirsher 	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1223ec21e2ecSJeff Kirsher 
122434018fd4SClaudiu Manoil 	/* Set the extraction length and index */
122534018fd4SClaudiu Manoil 	attrs = ATTRELI_EL(priv->rx_stash_size) |
122634018fd4SClaudiu Manoil 		ATTRELI_EI(priv->rx_stash_index);
122734018fd4SClaudiu Manoil 
122834018fd4SClaudiu Manoil 	gfar_write(&regs->attreli, attrs);
122934018fd4SClaudiu Manoil 
123034018fd4SClaudiu Manoil 	/* Start with defaults, and add stashing
123134018fd4SClaudiu Manoil 	 * depending on driver parameters
123234018fd4SClaudiu Manoil 	 */
123334018fd4SClaudiu Manoil 	attrs = ATTR_INIT_SETTINGS;
123434018fd4SClaudiu Manoil 
123534018fd4SClaudiu Manoil 	if (priv->bd_stash_en)
123634018fd4SClaudiu Manoil 		attrs |= ATTR_BDSTASH;
123734018fd4SClaudiu Manoil 
123834018fd4SClaudiu Manoil 	if (priv->rx_stash_size != 0)
123934018fd4SClaudiu Manoil 		attrs |= ATTR_BUFSTASH;
124034018fd4SClaudiu Manoil 
124134018fd4SClaudiu Manoil 	gfar_write(&regs->attr, attrs);
124234018fd4SClaudiu Manoil 
124334018fd4SClaudiu Manoil 	/* FIFO configs */
124434018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
124534018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
124634018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
124734018fd4SClaudiu Manoil 
124820862788SClaudiu Manoil 	/* Program the interrupt steering regs, only for MG devices */
124920862788SClaudiu Manoil 	if (priv->num_grps > 1)
125020862788SClaudiu Manoil 		gfar_write_isrg(priv);
1251ec21e2ecSJeff Kirsher }
1252ec21e2ecSJeff Kirsher 
1253898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv)
125420862788SClaudiu Manoil {
125520862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1256ec21e2ecSJeff Kirsher 
1257ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
1258ec21e2ecSJeff Kirsher 		priv->extended_hash = 1;
1259ec21e2ecSJeff Kirsher 		priv->hash_width = 9;
1260ec21e2ecSJeff Kirsher 
1261ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->igaddr0;
1262ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->igaddr1;
1263ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->igaddr2;
1264ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->igaddr3;
1265ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->igaddr4;
1266ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->igaddr5;
1267ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->igaddr6;
1268ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->igaddr7;
1269ec21e2ecSJeff Kirsher 		priv->hash_regs[8] = &regs->gaddr0;
1270ec21e2ecSJeff Kirsher 		priv->hash_regs[9] = &regs->gaddr1;
1271ec21e2ecSJeff Kirsher 		priv->hash_regs[10] = &regs->gaddr2;
1272ec21e2ecSJeff Kirsher 		priv->hash_regs[11] = &regs->gaddr3;
1273ec21e2ecSJeff Kirsher 		priv->hash_regs[12] = &regs->gaddr4;
1274ec21e2ecSJeff Kirsher 		priv->hash_regs[13] = &regs->gaddr5;
1275ec21e2ecSJeff Kirsher 		priv->hash_regs[14] = &regs->gaddr6;
1276ec21e2ecSJeff Kirsher 		priv->hash_regs[15] = &regs->gaddr7;
1277ec21e2ecSJeff Kirsher 
1278ec21e2ecSJeff Kirsher 	} else {
1279ec21e2ecSJeff Kirsher 		priv->extended_hash = 0;
1280ec21e2ecSJeff Kirsher 		priv->hash_width = 8;
1281ec21e2ecSJeff Kirsher 
1282ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->gaddr0;
1283ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->gaddr1;
1284ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->gaddr2;
1285ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->gaddr3;
1286ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->gaddr4;
1287ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->gaddr5;
1288ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->gaddr6;
1289ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->gaddr7;
1290ec21e2ecSJeff Kirsher 	}
129120862788SClaudiu Manoil }
129220862788SClaudiu Manoil 
129320862788SClaudiu Manoil /* Set up the ethernet device structure, private data,
129420862788SClaudiu Manoil  * and anything else we need before we start
129520862788SClaudiu Manoil  */
129620862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev)
129720862788SClaudiu Manoil {
129820862788SClaudiu Manoil 	struct net_device *dev = NULL;
129920862788SClaudiu Manoil 	struct gfar_private *priv = NULL;
130020862788SClaudiu Manoil 	int err = 0, i;
130120862788SClaudiu Manoil 
130220862788SClaudiu Manoil 	err = gfar_of_init(ofdev, &dev);
130320862788SClaudiu Manoil 
130420862788SClaudiu Manoil 	if (err)
130520862788SClaudiu Manoil 		return err;
130620862788SClaudiu Manoil 
130720862788SClaudiu Manoil 	priv = netdev_priv(dev);
130820862788SClaudiu Manoil 	priv->ndev = dev;
130920862788SClaudiu Manoil 	priv->ofdev = ofdev;
131020862788SClaudiu Manoil 	priv->dev = &ofdev->dev;
131120862788SClaudiu Manoil 	SET_NETDEV_DEV(dev, &ofdev->dev);
131220862788SClaudiu Manoil 
131320862788SClaudiu Manoil 	spin_lock_init(&priv->bflock);
131420862788SClaudiu Manoil 	INIT_WORK(&priv->reset_task, gfar_reset_task);
131520862788SClaudiu Manoil 
131620862788SClaudiu Manoil 	platform_set_drvdata(ofdev, priv);
131720862788SClaudiu Manoil 
131820862788SClaudiu Manoil 	gfar_detect_errata(priv);
131920862788SClaudiu Manoil 
132020862788SClaudiu Manoil 	/* Set the dev->base_addr to the gfar reg region */
132120862788SClaudiu Manoil 	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
132220862788SClaudiu Manoil 
132320862788SClaudiu Manoil 	/* Fill in the dev structure */
132420862788SClaudiu Manoil 	dev->watchdog_timeo = TX_TIMEOUT;
132520862788SClaudiu Manoil 	dev->mtu = 1500;
132620862788SClaudiu Manoil 	dev->netdev_ops = &gfar_netdev_ops;
132720862788SClaudiu Manoil 	dev->ethtool_ops = &gfar_ethtool_ops;
132820862788SClaudiu Manoil 
132920862788SClaudiu Manoil 	/* Register for napi ...We are registering NAPI for each grp */
1330aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
133171ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
133271ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
133371ff9e3dSClaudiu Manoil 				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
133471ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
133571ff9e3dSClaudiu Manoil 				       gfar_poll_tx_sq, 2);
133671ff9e3dSClaudiu Manoil 		} else {
1337aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1338aeb12c5eSClaudiu Manoil 				       gfar_poll_rx, GFAR_DEV_WEIGHT);
1339aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1340aeb12c5eSClaudiu Manoil 				       gfar_poll_tx, 2);
1341aeb12c5eSClaudiu Manoil 		}
1342aeb12c5eSClaudiu Manoil 	}
134320862788SClaudiu Manoil 
134420862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
134520862788SClaudiu Manoil 		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
134620862788SClaudiu Manoil 				   NETIF_F_RXCSUM;
134720862788SClaudiu Manoil 		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
134820862788SClaudiu Manoil 				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
134920862788SClaudiu Manoil 	}
135020862788SClaudiu Manoil 
135120862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
135220862788SClaudiu Manoil 		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
135320862788SClaudiu Manoil 				    NETIF_F_HW_VLAN_CTAG_RX;
135420862788SClaudiu Manoil 		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
135520862788SClaudiu Manoil 	}
135620862788SClaudiu Manoil 
135720862788SClaudiu Manoil 	gfar_init_addr_hash_table(priv);
1358ec21e2ecSJeff Kirsher 
1359532c37bcSClaudiu Manoil 	/* Insert receive time stamps into padding alignment bytes */
1360532c37bcSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1361532c37bcSClaudiu Manoil 		priv->padding = 8;
1362ec21e2ecSJeff Kirsher 
1363ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_IP_CSUM ||
1364ec21e2ecSJeff Kirsher 	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1365bee9e58cSWu Jiajun-B06378 		dev->needed_headroom = GMAC_FCB_LEN;
1366ec21e2ecSJeff Kirsher 
1367ec21e2ecSJeff Kirsher 	priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1368ec21e2ecSJeff Kirsher 
1369ec21e2ecSJeff Kirsher 	/* Initializing some of the rx/tx queue level parameters */
1370ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1371ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1372ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1373ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1374ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txic = DEFAULT_TXIC;
1375ec21e2ecSJeff Kirsher 	}
1376ec21e2ecSJeff Kirsher 
1377ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1378ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1379ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1380ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1381ec21e2ecSJeff Kirsher 	}
1382ec21e2ecSJeff Kirsher 
1383ec21e2ecSJeff Kirsher 	/* always enable rx filer */
1384ec21e2ecSJeff Kirsher 	priv->rx_filer_enable = 1;
1385ec21e2ecSJeff Kirsher 	/* Enable most messages by default */
1386ec21e2ecSJeff Kirsher 	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1387b98b8babSClaudiu Manoil 	/* use pritority h/w tx queue scheduling for single queue devices */
1388b98b8babSClaudiu Manoil 	if (priv->num_tx_queues == 1)
1389b98b8babSClaudiu Manoil 		priv->prio_sched_en = 1;
1390ec21e2ecSJeff Kirsher 
13910851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
13920851133bSClaudiu Manoil 
1393a328ac92SClaudiu Manoil 	gfar_hw_init(priv);
1394ec21e2ecSJeff Kirsher 
1395d4c642eaSFabio Estevam 	/* Carrier starts down, phylib will bring it up */
1396d4c642eaSFabio Estevam 	netif_carrier_off(dev);
1397d4c642eaSFabio Estevam 
1398ec21e2ecSJeff Kirsher 	err = register_netdev(dev);
1399ec21e2ecSJeff Kirsher 
1400ec21e2ecSJeff Kirsher 	if (err) {
1401ec21e2ecSJeff Kirsher 		pr_err("%s: Cannot register net device, aborting\n", dev->name);
1402ec21e2ecSJeff Kirsher 		goto register_fail;
1403ec21e2ecSJeff Kirsher 	}
1404ec21e2ecSJeff Kirsher 
1405ec21e2ecSJeff Kirsher 	device_init_wakeup(&dev->dev,
1406bc4598bcSJan Ceuleers 			   priv->device_flags &
1407bc4598bcSJan Ceuleers 			   FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1408ec21e2ecSJeff Kirsher 
1409ec21e2ecSJeff Kirsher 	/* fill out IRQ number and name fields */
1410ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1411ee873fdaSClaudiu Manoil 		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1412ec21e2ecSJeff Kirsher 		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1413ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
14140015e551SJoe Perches 				dev->name, "_g", '0' + i, "_tx");
1415ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
14160015e551SJoe Perches 				dev->name, "_g", '0' + i, "_rx");
1417ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
14180015e551SJoe Perches 				dev->name, "_g", '0' + i, "_er");
1419ec21e2ecSJeff Kirsher 		} else
1420ee873fdaSClaudiu Manoil 			strcpy(gfar_irq(grp, TX)->name, dev->name);
1421ec21e2ecSJeff Kirsher 	}
1422ec21e2ecSJeff Kirsher 
1423ec21e2ecSJeff Kirsher 	/* Initialize the filer table */
1424ec21e2ecSJeff Kirsher 	gfar_init_filer_table(priv);
1425ec21e2ecSJeff Kirsher 
1426ec21e2ecSJeff Kirsher 	/* Print out the device info */
1427ec21e2ecSJeff Kirsher 	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
1428ec21e2ecSJeff Kirsher 
14290977f817SJan Ceuleers 	/* Even more device info helps when determining which kernel
14300977f817SJan Ceuleers 	 * provided which set of benchmarks.
14310977f817SJan Ceuleers 	 */
1432ec21e2ecSJeff Kirsher 	netdev_info(dev, "Running with NAPI enabled\n");
1433ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
1434ec21e2ecSJeff Kirsher 		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1435ec21e2ecSJeff Kirsher 			    i, priv->rx_queue[i]->rx_ring_size);
1436ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
1437ec21e2ecSJeff Kirsher 		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1438ec21e2ecSJeff Kirsher 			    i, priv->tx_queue[i]->tx_ring_size);
1439ec21e2ecSJeff Kirsher 
1440ec21e2ecSJeff Kirsher 	return 0;
1441ec21e2ecSJeff Kirsher 
1442ec21e2ecSJeff Kirsher register_fail:
1443ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
144420862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
144520862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1446ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1447ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1448ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1449ec21e2ecSJeff Kirsher 	return err;
1450ec21e2ecSJeff Kirsher }
1451ec21e2ecSJeff Kirsher 
1452ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev)
1453ec21e2ecSJeff Kirsher {
14548513fbd8SJingoo Han 	struct gfar_private *priv = platform_get_drvdata(ofdev);
1455ec21e2ecSJeff Kirsher 
1456ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1457ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1458ec21e2ecSJeff Kirsher 
1459ec21e2ecSJeff Kirsher 	unregister_netdev(priv->ndev);
1460ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
146120862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
146220862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1463ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1464ec21e2ecSJeff Kirsher 
1465ec21e2ecSJeff Kirsher 	return 0;
1466ec21e2ecSJeff Kirsher }
1467ec21e2ecSJeff Kirsher 
1468ec21e2ecSJeff Kirsher #ifdef CONFIG_PM
1469ec21e2ecSJeff Kirsher 
1470ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev)
1471ec21e2ecSJeff Kirsher {
1472ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1473ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1474ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1475ec21e2ecSJeff Kirsher 	unsigned long flags;
1476ec21e2ecSJeff Kirsher 	u32 tempval;
1477ec21e2ecSJeff Kirsher 
1478ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1479bc4598bcSJan Ceuleers 			   (priv->device_flags &
1480bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1481ec21e2ecSJeff Kirsher 
1482ec21e2ecSJeff Kirsher 	netif_device_detach(ndev);
1483ec21e2ecSJeff Kirsher 
1484ec21e2ecSJeff Kirsher 	if (netif_running(ndev)) {
1485ec21e2ecSJeff Kirsher 
1486ec21e2ecSJeff Kirsher 		local_irq_save(flags);
1487ec21e2ecSJeff Kirsher 		lock_tx_qs(priv);
1488ec21e2ecSJeff Kirsher 
1489c10650b6SClaudiu Manoil 		gfar_halt_nodisable(priv);
1490ec21e2ecSJeff Kirsher 
1491ec21e2ecSJeff Kirsher 		/* Disable Tx, and Rx if wake-on-LAN is disabled. */
1492ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->maccfg1);
1493ec21e2ecSJeff Kirsher 
1494ec21e2ecSJeff Kirsher 		tempval &= ~MACCFG1_TX_EN;
1495ec21e2ecSJeff Kirsher 
1496ec21e2ecSJeff Kirsher 		if (!magic_packet)
1497ec21e2ecSJeff Kirsher 			tempval &= ~MACCFG1_RX_EN;
1498ec21e2ecSJeff Kirsher 
1499ec21e2ecSJeff Kirsher 		gfar_write(&regs->maccfg1, tempval);
1500ec21e2ecSJeff Kirsher 
1501ec21e2ecSJeff Kirsher 		unlock_tx_qs(priv);
1502ec21e2ecSJeff Kirsher 		local_irq_restore(flags);
1503ec21e2ecSJeff Kirsher 
1504ec21e2ecSJeff Kirsher 		disable_napi(priv);
1505ec21e2ecSJeff Kirsher 
1506ec21e2ecSJeff Kirsher 		if (magic_packet) {
1507ec21e2ecSJeff Kirsher 			/* Enable interrupt on Magic Packet */
1508ec21e2ecSJeff Kirsher 			gfar_write(&regs->imask, IMASK_MAG);
1509ec21e2ecSJeff Kirsher 
1510ec21e2ecSJeff Kirsher 			/* Enable Magic Packet mode */
1511ec21e2ecSJeff Kirsher 			tempval = gfar_read(&regs->maccfg2);
1512ec21e2ecSJeff Kirsher 			tempval |= MACCFG2_MPEN;
1513ec21e2ecSJeff Kirsher 			gfar_write(&regs->maccfg2, tempval);
1514ec21e2ecSJeff Kirsher 		} else {
1515ec21e2ecSJeff Kirsher 			phy_stop(priv->phydev);
1516ec21e2ecSJeff Kirsher 		}
1517ec21e2ecSJeff Kirsher 	}
1518ec21e2ecSJeff Kirsher 
1519ec21e2ecSJeff Kirsher 	return 0;
1520ec21e2ecSJeff Kirsher }
1521ec21e2ecSJeff Kirsher 
1522ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev)
1523ec21e2ecSJeff Kirsher {
1524ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1525ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1526ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1527ec21e2ecSJeff Kirsher 	unsigned long flags;
1528ec21e2ecSJeff Kirsher 	u32 tempval;
1529ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1530bc4598bcSJan Ceuleers 			   (priv->device_flags &
1531bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1532ec21e2ecSJeff Kirsher 
1533ec21e2ecSJeff Kirsher 	if (!netif_running(ndev)) {
1534ec21e2ecSJeff Kirsher 		netif_device_attach(ndev);
1535ec21e2ecSJeff Kirsher 		return 0;
1536ec21e2ecSJeff Kirsher 	}
1537ec21e2ecSJeff Kirsher 
1538ec21e2ecSJeff Kirsher 	if (!magic_packet && priv->phydev)
1539ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1540ec21e2ecSJeff Kirsher 
1541ec21e2ecSJeff Kirsher 	/* Disable Magic Packet mode, in case something
1542ec21e2ecSJeff Kirsher 	 * else woke us up.
1543ec21e2ecSJeff Kirsher 	 */
1544ec21e2ecSJeff Kirsher 	local_irq_save(flags);
1545ec21e2ecSJeff Kirsher 	lock_tx_qs(priv);
1546ec21e2ecSJeff Kirsher 
1547ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg2);
1548ec21e2ecSJeff Kirsher 	tempval &= ~MACCFG2_MPEN;
1549ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1550ec21e2ecSJeff Kirsher 
1551c10650b6SClaudiu Manoil 	gfar_start(priv);
1552ec21e2ecSJeff Kirsher 
1553ec21e2ecSJeff Kirsher 	unlock_tx_qs(priv);
1554ec21e2ecSJeff Kirsher 	local_irq_restore(flags);
1555ec21e2ecSJeff Kirsher 
1556ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1557ec21e2ecSJeff Kirsher 
1558ec21e2ecSJeff Kirsher 	enable_napi(priv);
1559ec21e2ecSJeff Kirsher 
1560ec21e2ecSJeff Kirsher 	return 0;
1561ec21e2ecSJeff Kirsher }
1562ec21e2ecSJeff Kirsher 
1563ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev)
1564ec21e2ecSJeff Kirsher {
1565ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1566ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1567ec21e2ecSJeff Kirsher 
1568103cdd1dSWang Dongsheng 	if (!netif_running(ndev)) {
1569103cdd1dSWang Dongsheng 		netif_device_attach(ndev);
1570103cdd1dSWang Dongsheng 
1571ec21e2ecSJeff Kirsher 		return 0;
1572103cdd1dSWang Dongsheng 	}
1573ec21e2ecSJeff Kirsher 
15741eb8f7a7SClaudiu Manoil 	if (gfar_init_bds(ndev)) {
15751eb8f7a7SClaudiu Manoil 		free_skb_resources(priv);
15761eb8f7a7SClaudiu Manoil 		return -ENOMEM;
15771eb8f7a7SClaudiu Manoil 	}
15781eb8f7a7SClaudiu Manoil 
1579a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1580a328ac92SClaudiu Manoil 
1581a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
1582a328ac92SClaudiu Manoil 
1583c10650b6SClaudiu Manoil 	gfar_start(priv);
1584ec21e2ecSJeff Kirsher 
1585ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1586ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1587ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1588ec21e2ecSJeff Kirsher 
1589ec21e2ecSJeff Kirsher 	if (priv->phydev)
1590ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1591ec21e2ecSJeff Kirsher 
1592ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1593ec21e2ecSJeff Kirsher 	enable_napi(priv);
1594ec21e2ecSJeff Kirsher 
1595ec21e2ecSJeff Kirsher 	return 0;
1596ec21e2ecSJeff Kirsher }
1597ec21e2ecSJeff Kirsher 
1598ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = {
1599ec21e2ecSJeff Kirsher 	.suspend = gfar_suspend,
1600ec21e2ecSJeff Kirsher 	.resume = gfar_resume,
1601ec21e2ecSJeff Kirsher 	.freeze = gfar_suspend,
1602ec21e2ecSJeff Kirsher 	.thaw = gfar_resume,
1603ec21e2ecSJeff Kirsher 	.restore = gfar_restore,
1604ec21e2ecSJeff Kirsher };
1605ec21e2ecSJeff Kirsher 
1606ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops)
1607ec21e2ecSJeff Kirsher 
1608ec21e2ecSJeff Kirsher #else
1609ec21e2ecSJeff Kirsher 
1610ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL
1611ec21e2ecSJeff Kirsher 
1612ec21e2ecSJeff Kirsher #endif
1613ec21e2ecSJeff Kirsher 
1614ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface
1615ec21e2ecSJeff Kirsher  * connects it to the PHY.
1616ec21e2ecSJeff Kirsher  */
1617ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev)
1618ec21e2ecSJeff Kirsher {
1619ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1620ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1621ec21e2ecSJeff Kirsher 	u32 ecntrl;
1622ec21e2ecSJeff Kirsher 
1623ec21e2ecSJeff Kirsher 	ecntrl = gfar_read(&regs->ecntrl);
1624ec21e2ecSJeff Kirsher 
1625ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_SGMII_MODE)
1626ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_SGMII;
1627ec21e2ecSJeff Kirsher 
1628ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_TBI_MODE) {
1629ec21e2ecSJeff Kirsher 		if (ecntrl & ECNTRL_REDUCED_MODE)
1630ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RTBI;
1631ec21e2ecSJeff Kirsher 		else
1632ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_TBI;
1633ec21e2ecSJeff Kirsher 	}
1634ec21e2ecSJeff Kirsher 
1635ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_REDUCED_MODE) {
1636bc4598bcSJan Ceuleers 		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1637ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RMII;
1638bc4598bcSJan Ceuleers 		}
1639ec21e2ecSJeff Kirsher 		else {
1640ec21e2ecSJeff Kirsher 			phy_interface_t interface = priv->interface;
1641ec21e2ecSJeff Kirsher 
16420977f817SJan Ceuleers 			/* This isn't autodetected right now, so it must
1643ec21e2ecSJeff Kirsher 			 * be set by the device tree or platform code.
1644ec21e2ecSJeff Kirsher 			 */
1645ec21e2ecSJeff Kirsher 			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1646ec21e2ecSJeff Kirsher 				return PHY_INTERFACE_MODE_RGMII_ID;
1647ec21e2ecSJeff Kirsher 
1648ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RGMII;
1649ec21e2ecSJeff Kirsher 		}
1650ec21e2ecSJeff Kirsher 	}
1651ec21e2ecSJeff Kirsher 
1652ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1653ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_GMII;
1654ec21e2ecSJeff Kirsher 
1655ec21e2ecSJeff Kirsher 	return PHY_INTERFACE_MODE_MII;
1656ec21e2ecSJeff Kirsher }
1657ec21e2ecSJeff Kirsher 
1658ec21e2ecSJeff Kirsher 
1659ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY.
1660ec21e2ecSJeff Kirsher  * Returns 0 on success.
1661ec21e2ecSJeff Kirsher  */
1662ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev)
1663ec21e2ecSJeff Kirsher {
1664ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1665ec21e2ecSJeff Kirsher 	uint gigabit_support =
1666ec21e2ecSJeff Kirsher 		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
166723402bddSClaudiu Manoil 		GFAR_SUPPORTED_GBIT : 0;
1668ec21e2ecSJeff Kirsher 	phy_interface_t interface;
1669ec21e2ecSJeff Kirsher 
1670ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1671ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1672ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1673ec21e2ecSJeff Kirsher 
1674ec21e2ecSJeff Kirsher 	interface = gfar_get_interface(dev);
1675ec21e2ecSJeff Kirsher 
1676ec21e2ecSJeff Kirsher 	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1677ec21e2ecSJeff Kirsher 				      interface);
1678ec21e2ecSJeff Kirsher 	if (!priv->phydev) {
1679ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "could not attach to PHY\n");
1680ec21e2ecSJeff Kirsher 		return -ENODEV;
1681ec21e2ecSJeff Kirsher 	}
1682ec21e2ecSJeff Kirsher 
1683ec21e2ecSJeff Kirsher 	if (interface == PHY_INTERFACE_MODE_SGMII)
1684ec21e2ecSJeff Kirsher 		gfar_configure_serdes(dev);
1685ec21e2ecSJeff Kirsher 
1686ec21e2ecSJeff Kirsher 	/* Remove any features not supported by the controller */
1687ec21e2ecSJeff Kirsher 	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1688ec21e2ecSJeff Kirsher 	priv->phydev->advertising = priv->phydev->supported;
1689ec21e2ecSJeff Kirsher 
1690cf987afcSPavaluca Matei-B46610 	/* Add support for flow control, but don't advertise it by default */
1691cf987afcSPavaluca Matei-B46610 	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);
1692cf987afcSPavaluca Matei-B46610 
1693ec21e2ecSJeff Kirsher 	return 0;
1694ec21e2ecSJeff Kirsher }
1695ec21e2ecSJeff Kirsher 
16960977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the
1697ec21e2ecSJeff Kirsher  * SERDES lynx PHY on the chip.  We communicate with this PHY
1698ec21e2ecSJeff Kirsher  * through the MDIO bus on each controller, treating it as a
1699ec21e2ecSJeff Kirsher  * "normal" PHY at the address found in the TBIPA register.  We assume
1700ec21e2ecSJeff Kirsher  * that the TBIPA register is valid.  Either the MDIO bus code will set
1701ec21e2ecSJeff Kirsher  * it to a value that doesn't conflict with other PHYs on the bus, or the
1702ec21e2ecSJeff Kirsher  * value doesn't matter, as there are no other PHYs on the bus.
1703ec21e2ecSJeff Kirsher  */
1704ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev)
1705ec21e2ecSJeff Kirsher {
1706ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1707ec21e2ecSJeff Kirsher 	struct phy_device *tbiphy;
1708ec21e2ecSJeff Kirsher 
1709ec21e2ecSJeff Kirsher 	if (!priv->tbi_node) {
1710ec21e2ecSJeff Kirsher 		dev_warn(&dev->dev, "error: SGMII mode requires that the "
1711ec21e2ecSJeff Kirsher 				    "device tree specify a tbi-handle\n");
1712ec21e2ecSJeff Kirsher 		return;
1713ec21e2ecSJeff Kirsher 	}
1714ec21e2ecSJeff Kirsher 
1715ec21e2ecSJeff Kirsher 	tbiphy = of_phy_find_device(priv->tbi_node);
1716ec21e2ecSJeff Kirsher 	if (!tbiphy) {
1717ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "error: Could not get TBI device\n");
1718ec21e2ecSJeff Kirsher 		return;
1719ec21e2ecSJeff Kirsher 	}
1720ec21e2ecSJeff Kirsher 
17210977f817SJan Ceuleers 	/* If the link is already up, we must already be ok, and don't need to
1722ec21e2ecSJeff Kirsher 	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
1723ec21e2ecSJeff Kirsher 	 * everything for us?  Resetting it takes the link down and requires
1724ec21e2ecSJeff Kirsher 	 * several seconds for it to come back.
1725ec21e2ecSJeff Kirsher 	 */
1726ec21e2ecSJeff Kirsher 	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
1727ec21e2ecSJeff Kirsher 		return;
1728ec21e2ecSJeff Kirsher 
1729ec21e2ecSJeff Kirsher 	/* Single clk mode, mii mode off(for serdes communication) */
1730ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
1731ec21e2ecSJeff Kirsher 
1732ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_ADVERTISE,
1733ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1734ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XPSE_ASYM);
1735ec21e2ecSJeff Kirsher 
1736bc4598bcSJan Ceuleers 	phy_write(tbiphy, MII_BMCR,
1737bc4598bcSJan Ceuleers 		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1738bc4598bcSJan Ceuleers 		  BMCR_SPEED1000);
1739ec21e2ecSJeff Kirsher }
1740ec21e2ecSJeff Kirsher 
1741ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv)
1742ec21e2ecSJeff Kirsher {
1743ec21e2ecSJeff Kirsher 	u32 res;
1744ec21e2ecSJeff Kirsher 
17450977f817SJan Ceuleers 	/* Normaly TSEC should not hang on GRS commands, so we should
1746ec21e2ecSJeff Kirsher 	 * actually wait for IEVENT_GRSC flag.
1747ec21e2ecSJeff Kirsher 	 */
1748ad3660c2SClaudiu Manoil 	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1749ec21e2ecSJeff Kirsher 		return 0;
1750ec21e2ecSJeff Kirsher 
17510977f817SJan Ceuleers 	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1752ec21e2ecSJeff Kirsher 	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1753ec21e2ecSJeff Kirsher 	 * and the Rx can be safely reset.
1754ec21e2ecSJeff Kirsher 	 */
1755ec21e2ecSJeff Kirsher 	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1756ec21e2ecSJeff Kirsher 	res &= 0x7f807f80;
1757ec21e2ecSJeff Kirsher 	if ((res & 0xffff) == (res >> 16))
1758ec21e2ecSJeff Kirsher 		return 1;
1759ec21e2ecSJeff Kirsher 
1760ec21e2ecSJeff Kirsher 	return 0;
1761ec21e2ecSJeff Kirsher }
1762ec21e2ecSJeff Kirsher 
1763ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1764c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv)
1765ec21e2ecSJeff Kirsher {
1766efeddce7SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1767ec21e2ecSJeff Kirsher 	u32 tempval;
1768a4feee89SClaudiu Manoil 	unsigned int timeout;
1769a4feee89SClaudiu Manoil 	int stopped;
1770ec21e2ecSJeff Kirsher 
1771efeddce7SClaudiu Manoil 	gfar_ints_disable(priv);
1772ec21e2ecSJeff Kirsher 
1773a4feee89SClaudiu Manoil 	if (gfar_is_dma_stopped(priv))
1774a4feee89SClaudiu Manoil 		return;
1775a4feee89SClaudiu Manoil 
1776ec21e2ecSJeff Kirsher 	/* Stop the DMA, and wait for it to stop */
1777ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1778ec21e2ecSJeff Kirsher 	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1779ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1780ec21e2ecSJeff Kirsher 
1781a4feee89SClaudiu Manoil retry:
1782a4feee89SClaudiu Manoil 	timeout = 1000;
1783a4feee89SClaudiu Manoil 	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1784a4feee89SClaudiu Manoil 		cpu_relax();
1785a4feee89SClaudiu Manoil 		timeout--;
1786ec21e2ecSJeff Kirsher 	}
1787a4feee89SClaudiu Manoil 
1788a4feee89SClaudiu Manoil 	if (!timeout)
1789a4feee89SClaudiu Manoil 		stopped = gfar_is_dma_stopped(priv);
1790a4feee89SClaudiu Manoil 
1791a4feee89SClaudiu Manoil 	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1792a4feee89SClaudiu Manoil 	    !__gfar_is_rx_idle(priv))
1793a4feee89SClaudiu Manoil 		goto retry;
1794ec21e2ecSJeff Kirsher }
1795ec21e2ecSJeff Kirsher 
1796ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1797c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv)
1798ec21e2ecSJeff Kirsher {
1799ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1800ec21e2ecSJeff Kirsher 	u32 tempval;
1801ec21e2ecSJeff Kirsher 
1802c10650b6SClaudiu Manoil 	/* Dissable the Rx/Tx hw queues */
1803c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, 0);
1804c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, 0);
1805ec21e2ecSJeff Kirsher 
1806c10650b6SClaudiu Manoil 	mdelay(10);
1807c10650b6SClaudiu Manoil 
1808c10650b6SClaudiu Manoil 	gfar_halt_nodisable(priv);
1809c10650b6SClaudiu Manoil 
1810c10650b6SClaudiu Manoil 	/* Disable Rx/Tx DMA */
1811ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg1);
1812ec21e2ecSJeff Kirsher 	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1813ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, tempval);
1814ec21e2ecSJeff Kirsher }
1815ec21e2ecSJeff Kirsher 
1816ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev)
1817ec21e2ecSJeff Kirsher {
1818ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1819ec21e2ecSJeff Kirsher 
18200851133bSClaudiu Manoil 	netif_tx_stop_all_queues(dev);
1821ec21e2ecSJeff Kirsher 
18224e857c58SPeter Zijlstra 	smp_mb__before_atomic();
18230851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
18244e857c58SPeter Zijlstra 	smp_mb__after_atomic();
1825ec21e2ecSJeff Kirsher 
18260851133bSClaudiu Manoil 	disable_napi(priv);
1827ec21e2ecSJeff Kirsher 
18280851133bSClaudiu Manoil 	/* disable ints and gracefully shut down Rx/Tx DMA */
1829c10650b6SClaudiu Manoil 	gfar_halt(priv);
1830ec21e2ecSJeff Kirsher 
18310851133bSClaudiu Manoil 	phy_stop(priv->phydev);
1832ec21e2ecSJeff Kirsher 
1833ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
1834ec21e2ecSJeff Kirsher }
1835ec21e2ecSJeff Kirsher 
1836ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1837ec21e2ecSJeff Kirsher {
1838ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
1839ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(tx_queue->dev);
1840ec21e2ecSJeff Kirsher 	int i, j;
1841ec21e2ecSJeff Kirsher 
1842ec21e2ecSJeff Kirsher 	txbdp = tx_queue->tx_bd_base;
1843ec21e2ecSJeff Kirsher 
1844ec21e2ecSJeff Kirsher 	for (i = 0; i < tx_queue->tx_ring_size; i++) {
1845ec21e2ecSJeff Kirsher 		if (!tx_queue->tx_skbuff[i])
1846ec21e2ecSJeff Kirsher 			continue;
1847ec21e2ecSJeff Kirsher 
1848369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, txbdp->bufPtr,
1849ec21e2ecSJeff Kirsher 				 txbdp->length, DMA_TO_DEVICE);
1850ec21e2ecSJeff Kirsher 		txbdp->lstatus = 0;
1851ec21e2ecSJeff Kirsher 		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1852ec21e2ecSJeff Kirsher 		     j++) {
1853ec21e2ecSJeff Kirsher 			txbdp++;
1854369ec162SClaudiu Manoil 			dma_unmap_page(priv->dev, txbdp->bufPtr,
1855ec21e2ecSJeff Kirsher 				       txbdp->length, DMA_TO_DEVICE);
1856ec21e2ecSJeff Kirsher 		}
1857ec21e2ecSJeff Kirsher 		txbdp++;
1858ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1859ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[i] = NULL;
1860ec21e2ecSJeff Kirsher 	}
1861ec21e2ecSJeff Kirsher 	kfree(tx_queue->tx_skbuff);
18621eb8f7a7SClaudiu Manoil 	tx_queue->tx_skbuff = NULL;
1863ec21e2ecSJeff Kirsher }
1864ec21e2ecSJeff Kirsher 
1865ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1866ec21e2ecSJeff Kirsher {
1867ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
1868ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(rx_queue->dev);
1869ec21e2ecSJeff Kirsher 	int i;
1870ec21e2ecSJeff Kirsher 
1871ec21e2ecSJeff Kirsher 	rxbdp = rx_queue->rx_bd_base;
1872ec21e2ecSJeff Kirsher 
1873ec21e2ecSJeff Kirsher 	for (i = 0; i < rx_queue->rx_ring_size; i++) {
1874ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff[i]) {
1875369ec162SClaudiu Manoil 			dma_unmap_single(priv->dev, rxbdp->bufPtr,
1876369ec162SClaudiu Manoil 					 priv->rx_buffer_size,
1877ec21e2ecSJeff Kirsher 					 DMA_FROM_DEVICE);
1878ec21e2ecSJeff Kirsher 			dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1879ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[i] = NULL;
1880ec21e2ecSJeff Kirsher 		}
1881ec21e2ecSJeff Kirsher 		rxbdp->lstatus = 0;
1882ec21e2ecSJeff Kirsher 		rxbdp->bufPtr = 0;
1883ec21e2ecSJeff Kirsher 		rxbdp++;
1884ec21e2ecSJeff Kirsher 	}
1885ec21e2ecSJeff Kirsher 	kfree(rx_queue->rx_skbuff);
18861eb8f7a7SClaudiu Manoil 	rx_queue->rx_skbuff = NULL;
1887ec21e2ecSJeff Kirsher }
1888ec21e2ecSJeff Kirsher 
1889ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them.
18900977f817SJan Ceuleers  * Then free tx_skbuff and rx_skbuff
18910977f817SJan Ceuleers  */
1892ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv)
1893ec21e2ecSJeff Kirsher {
1894ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
1895ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
1896ec21e2ecSJeff Kirsher 	int i;
1897ec21e2ecSJeff Kirsher 
1898ec21e2ecSJeff Kirsher 	/* Go through all the buffer descriptors and free their data buffers */
1899ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1900d8a0f1b0SPaul Gortmaker 		struct netdev_queue *txq;
1901bc4598bcSJan Ceuleers 
1902ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
1903d8a0f1b0SPaul Gortmaker 		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1904ec21e2ecSJeff Kirsher 		if (tx_queue->tx_skbuff)
1905ec21e2ecSJeff Kirsher 			free_skb_tx_queue(tx_queue);
1906d8a0f1b0SPaul Gortmaker 		netdev_tx_reset_queue(txq);
1907ec21e2ecSJeff Kirsher 	}
1908ec21e2ecSJeff Kirsher 
1909ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1910ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
1911ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff)
1912ec21e2ecSJeff Kirsher 			free_skb_rx_queue(rx_queue);
1913ec21e2ecSJeff Kirsher 	}
1914ec21e2ecSJeff Kirsher 
1915369ec162SClaudiu Manoil 	dma_free_coherent(priv->dev,
1916ec21e2ecSJeff Kirsher 			  sizeof(struct txbd8) * priv->total_tx_ring_size +
1917ec21e2ecSJeff Kirsher 			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
1918ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_base,
1919ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_dma_base);
1920ec21e2ecSJeff Kirsher }
1921ec21e2ecSJeff Kirsher 
1922c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv)
1923ec21e2ecSJeff Kirsher {
1924ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1925ec21e2ecSJeff Kirsher 	u32 tempval;
1926ec21e2ecSJeff Kirsher 	int i = 0;
1927ec21e2ecSJeff Kirsher 
1928c10650b6SClaudiu Manoil 	/* Enable Rx/Tx hw queues */
1929c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, priv->rqueue);
1930c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, priv->tqueue);
1931ec21e2ecSJeff Kirsher 
1932ec21e2ecSJeff Kirsher 	/* Initialize DMACTRL to have WWR and WOP */
1933ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1934ec21e2ecSJeff Kirsher 	tempval |= DMACTRL_INIT_SETTINGS;
1935ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1936ec21e2ecSJeff Kirsher 
1937ec21e2ecSJeff Kirsher 	/* Make sure we aren't stopped */
1938ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1939ec21e2ecSJeff Kirsher 	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1940ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1941ec21e2ecSJeff Kirsher 
1942ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1943ec21e2ecSJeff Kirsher 		regs = priv->gfargrp[i].regs;
1944ec21e2ecSJeff Kirsher 		/* Clear THLT/RHLT, so that the DMA starts polling now */
1945ec21e2ecSJeff Kirsher 		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1946ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1947ec21e2ecSJeff Kirsher 	}
1948ec21e2ecSJeff Kirsher 
1949c10650b6SClaudiu Manoil 	/* Enable Rx/Tx DMA */
1950c10650b6SClaudiu Manoil 	tempval = gfar_read(&regs->maccfg1);
1951c10650b6SClaudiu Manoil 	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1952c10650b6SClaudiu Manoil 	gfar_write(&regs->maccfg1, tempval);
1953c10650b6SClaudiu Manoil 
1954efeddce7SClaudiu Manoil 	gfar_ints_enable(priv);
1955efeddce7SClaudiu Manoil 
1956c10650b6SClaudiu Manoil 	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
1957ec21e2ecSJeff Kirsher }
1958ec21e2ecSJeff Kirsher 
195980ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp)
196080ec396cSClaudiu Manoil {
196180ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
196280ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, RX)->irq, grp);
196380ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
196480ec396cSClaudiu Manoil }
196580ec396cSClaudiu Manoil 
1966ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp)
1967ec21e2ecSJeff Kirsher {
1968ec21e2ecSJeff Kirsher 	struct gfar_private *priv = grp->priv;
1969ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
1970ec21e2ecSJeff Kirsher 	int err;
1971ec21e2ecSJeff Kirsher 
1972ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, register for
19730977f817SJan Ceuleers 	 * them.  Otherwise, only register for the one
19740977f817SJan Ceuleers 	 */
1975ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1976ec21e2ecSJeff Kirsher 		/* Install our interrupt handlers for Error,
19770977f817SJan Ceuleers 		 * Transmit, and Receive
19780977f817SJan Ceuleers 		 */
1979ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
1980ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->name, grp);
1981ee873fdaSClaudiu Manoil 		if (err < 0) {
1982ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1983ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->irq);
1984ec21e2ecSJeff Kirsher 
1985ec21e2ecSJeff Kirsher 			goto err_irq_fail;
1986ec21e2ecSJeff Kirsher 		}
1987ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
1988ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
1989ee873fdaSClaudiu Manoil 		if (err < 0) {
1990ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1991ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
1992ec21e2ecSJeff Kirsher 			goto tx_irq_fail;
1993ec21e2ecSJeff Kirsher 		}
1994ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
1995ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->name, grp);
1996ee873fdaSClaudiu Manoil 		if (err < 0) {
1997ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1998ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->irq);
1999ec21e2ecSJeff Kirsher 			goto rx_irq_fail;
2000ec21e2ecSJeff Kirsher 		}
2001ec21e2ecSJeff Kirsher 	} else {
2002ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
2003ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
2004ee873fdaSClaudiu Manoil 		if (err < 0) {
2005ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2006ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
2007ec21e2ecSJeff Kirsher 			goto err_irq_fail;
2008ec21e2ecSJeff Kirsher 		}
2009ec21e2ecSJeff Kirsher 	}
2010ec21e2ecSJeff Kirsher 
2011ec21e2ecSJeff Kirsher 	return 0;
2012ec21e2ecSJeff Kirsher 
2013ec21e2ecSJeff Kirsher rx_irq_fail:
2014ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
2015ec21e2ecSJeff Kirsher tx_irq_fail:
2016ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
2017ec21e2ecSJeff Kirsher err_irq_fail:
2018ec21e2ecSJeff Kirsher 	return err;
2019ec21e2ecSJeff Kirsher 
2020ec21e2ecSJeff Kirsher }
2021ec21e2ecSJeff Kirsher 
202280ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv)
202380ec396cSClaudiu Manoil {
202480ec396cSClaudiu Manoil 	int i;
202580ec396cSClaudiu Manoil 
202680ec396cSClaudiu Manoil 	/* Free the IRQs */
202780ec396cSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
202880ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
202980ec396cSClaudiu Manoil 			free_grp_irqs(&priv->gfargrp[i]);
203080ec396cSClaudiu Manoil 	} else {
203180ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
203280ec396cSClaudiu Manoil 			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
203380ec396cSClaudiu Manoil 				 &priv->gfargrp[i]);
203480ec396cSClaudiu Manoil 	}
203580ec396cSClaudiu Manoil }
203680ec396cSClaudiu Manoil 
203780ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv)
203880ec396cSClaudiu Manoil {
203980ec396cSClaudiu Manoil 	int err, i, j;
204080ec396cSClaudiu Manoil 
204180ec396cSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
204280ec396cSClaudiu Manoil 		err = register_grp_irqs(&priv->gfargrp[i]);
204380ec396cSClaudiu Manoil 		if (err) {
204480ec396cSClaudiu Manoil 			for (j = 0; j < i; j++)
204580ec396cSClaudiu Manoil 				free_grp_irqs(&priv->gfargrp[j]);
204680ec396cSClaudiu Manoil 			return err;
204780ec396cSClaudiu Manoil 		}
204880ec396cSClaudiu Manoil 	}
204980ec396cSClaudiu Manoil 
205080ec396cSClaudiu Manoil 	return 0;
205180ec396cSClaudiu Manoil }
205280ec396cSClaudiu Manoil 
2053ec21e2ecSJeff Kirsher /* Bring the controller up and running */
2054ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev)
2055ec21e2ecSJeff Kirsher {
2056ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
205780ec396cSClaudiu Manoil 	int err;
2058ec21e2ecSJeff Kirsher 
2059a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
2060ec21e2ecSJeff Kirsher 
2061ec21e2ecSJeff Kirsher 	err = gfar_alloc_skb_resources(ndev);
2062ec21e2ecSJeff Kirsher 	if (err)
2063ec21e2ecSJeff Kirsher 		return err;
2064ec21e2ecSJeff Kirsher 
2065a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
2066ec21e2ecSJeff Kirsher 
20674e857c58SPeter Zijlstra 	smp_mb__before_atomic();
20680851133bSClaudiu Manoil 	clear_bit(GFAR_DOWN, &priv->state);
20694e857c58SPeter Zijlstra 	smp_mb__after_atomic();
20700851133bSClaudiu Manoil 
20710851133bSClaudiu Manoil 	/* Start Rx/Tx DMA and enable the interrupts */
2072c10650b6SClaudiu Manoil 	gfar_start(priv);
2073ec21e2ecSJeff Kirsher 
2074ec21e2ecSJeff Kirsher 	phy_start(priv->phydev);
2075ec21e2ecSJeff Kirsher 
20760851133bSClaudiu Manoil 	enable_napi(priv);
20770851133bSClaudiu Manoil 
20780851133bSClaudiu Manoil 	netif_tx_wake_all_queues(ndev);
20790851133bSClaudiu Manoil 
2080ec21e2ecSJeff Kirsher 	return 0;
2081ec21e2ecSJeff Kirsher }
2082ec21e2ecSJeff Kirsher 
20830977f817SJan Ceuleers /* Called when something needs to use the ethernet device
20840977f817SJan Ceuleers  * Returns 0 for success.
20850977f817SJan Ceuleers  */
2086ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev)
2087ec21e2ecSJeff Kirsher {
2088ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2089ec21e2ecSJeff Kirsher 	int err;
2090ec21e2ecSJeff Kirsher 
2091ec21e2ecSJeff Kirsher 	err = init_phy(dev);
20920851133bSClaudiu Manoil 	if (err)
2093ec21e2ecSJeff Kirsher 		return err;
2094ec21e2ecSJeff Kirsher 
209580ec396cSClaudiu Manoil 	err = gfar_request_irq(priv);
209680ec396cSClaudiu Manoil 	if (err)
209780ec396cSClaudiu Manoil 		return err;
209880ec396cSClaudiu Manoil 
2099ec21e2ecSJeff Kirsher 	err = startup_gfar(dev);
21000851133bSClaudiu Manoil 	if (err)
2101ec21e2ecSJeff Kirsher 		return err;
2102ec21e2ecSJeff Kirsher 
2103ec21e2ecSJeff Kirsher 	device_set_wakeup_enable(&dev->dev, priv->wol_en);
2104ec21e2ecSJeff Kirsher 
2105ec21e2ecSJeff Kirsher 	return err;
2106ec21e2ecSJeff Kirsher }
2107ec21e2ecSJeff Kirsher 
2108ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2109ec21e2ecSJeff Kirsher {
2110ec21e2ecSJeff Kirsher 	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2111ec21e2ecSJeff Kirsher 
2112ec21e2ecSJeff Kirsher 	memset(fcb, 0, GMAC_FCB_LEN);
2113ec21e2ecSJeff Kirsher 
2114ec21e2ecSJeff Kirsher 	return fcb;
2115ec21e2ecSJeff Kirsher }
2116ec21e2ecSJeff Kirsher 
21179c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
21189c4886e5SManfred Rudigier 				    int fcb_length)
2119ec21e2ecSJeff Kirsher {
2120ec21e2ecSJeff Kirsher 	/* If we're here, it's a IP packet with a TCP or UDP
2121ec21e2ecSJeff Kirsher 	 * payload.  We set it to checksum, using a pseudo-header
2122ec21e2ecSJeff Kirsher 	 * we provide
2123ec21e2ecSJeff Kirsher 	 */
21243a2e16c8SJan Ceuleers 	u8 flags = TXFCB_DEFAULT;
2125ec21e2ecSJeff Kirsher 
21260977f817SJan Ceuleers 	/* Tell the controller what the protocol is
21270977f817SJan Ceuleers 	 * And provide the already calculated phcs
21280977f817SJan Ceuleers 	 */
2129ec21e2ecSJeff Kirsher 	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2130ec21e2ecSJeff Kirsher 		flags |= TXFCB_UDP;
2131ec21e2ecSJeff Kirsher 		fcb->phcs = udp_hdr(skb)->check;
2132ec21e2ecSJeff Kirsher 	} else
2133ec21e2ecSJeff Kirsher 		fcb->phcs = tcp_hdr(skb)->check;
2134ec21e2ecSJeff Kirsher 
2135ec21e2ecSJeff Kirsher 	/* l3os is the distance between the start of the
2136ec21e2ecSJeff Kirsher 	 * frame (skb->data) and the start of the IP hdr.
2137ec21e2ecSJeff Kirsher 	 * l4os is the distance between the start of the
21380977f817SJan Ceuleers 	 * l3 hdr and the l4 hdr
21390977f817SJan Ceuleers 	 */
21409c4886e5SManfred Rudigier 	fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
2141ec21e2ecSJeff Kirsher 	fcb->l4os = skb_network_header_len(skb);
2142ec21e2ecSJeff Kirsher 
2143ec21e2ecSJeff Kirsher 	fcb->flags = flags;
2144ec21e2ecSJeff Kirsher }
2145ec21e2ecSJeff Kirsher 
2146ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2147ec21e2ecSJeff Kirsher {
2148ec21e2ecSJeff Kirsher 	fcb->flags |= TXFCB_VLN;
2149ec21e2ecSJeff Kirsher 	fcb->vlctl = vlan_tx_tag_get(skb);
2150ec21e2ecSJeff Kirsher }
2151ec21e2ecSJeff Kirsher 
2152ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2153ec21e2ecSJeff Kirsher 				      struct txbd8 *base, int ring_size)
2154ec21e2ecSJeff Kirsher {
2155ec21e2ecSJeff Kirsher 	struct txbd8 *new_bd = bdp + stride;
2156ec21e2ecSJeff Kirsher 
2157ec21e2ecSJeff Kirsher 	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2158ec21e2ecSJeff Kirsher }
2159ec21e2ecSJeff Kirsher 
2160ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2161ec21e2ecSJeff Kirsher 				      int ring_size)
2162ec21e2ecSJeff Kirsher {
2163ec21e2ecSJeff Kirsher 	return skip_txbd(bdp, 1, base, ring_size);
2164ec21e2ecSJeff Kirsher }
2165ec21e2ecSJeff Kirsher 
216602d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */
216702d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv,
216802d88fb4SClaudiu Manoil 				       unsigned long fcb_addr)
216902d88fb4SClaudiu Manoil {
217002d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
217102d88fb4SClaudiu Manoil 	       (fcb_addr % 0x20) > 0x18);
217202d88fb4SClaudiu Manoil }
217302d88fb4SClaudiu Manoil 
217402d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may
217502d88fb4SClaudiu Manoil  * cause excess delays before start of transmission
217602d88fb4SClaudiu Manoil  */
217702d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv,
217802d88fb4SClaudiu Manoil 				       unsigned int len)
217902d88fb4SClaudiu Manoil {
218002d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
218102d88fb4SClaudiu Manoil 	       (len > 2500));
218202d88fb4SClaudiu Manoil }
218302d88fb4SClaudiu Manoil 
21840977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission.
21850977f817SJan Ceuleers  * It is pointed to by the dev->hard_start_xmit function pointer
21860977f817SJan Ceuleers  */
2187ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2188ec21e2ecSJeff Kirsher {
2189ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2190ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
2191ec21e2ecSJeff Kirsher 	struct netdev_queue *txq;
2192ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
2193ec21e2ecSJeff Kirsher 	struct txfcb *fcb = NULL;
2194ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2195ec21e2ecSJeff Kirsher 	u32 lstatus;
21960d0cffdcSClaudiu Manoil 	int i, rq = 0;
21970d0cffdcSClaudiu Manoil 	int do_tstamp, do_csum, do_vlan;
2198ec21e2ecSJeff Kirsher 	u32 bufaddr;
2199ec21e2ecSJeff Kirsher 	unsigned long flags;
220050ad076bSClaudiu Manoil 	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2201ec21e2ecSJeff Kirsher 
2202ec21e2ecSJeff Kirsher 	rq = skb->queue_mapping;
2203ec21e2ecSJeff Kirsher 	tx_queue = priv->tx_queue[rq];
2204ec21e2ecSJeff Kirsher 	txq = netdev_get_tx_queue(dev, rq);
2205ec21e2ecSJeff Kirsher 	base = tx_queue->tx_bd_base;
2206ec21e2ecSJeff Kirsher 	regs = tx_queue->grp->regs;
2207ec21e2ecSJeff Kirsher 
22080d0cffdcSClaudiu Manoil 	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
22090d0cffdcSClaudiu Manoil 	do_vlan = vlan_tx_tag_present(skb);
22100d0cffdcSClaudiu Manoil 	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
22110d0cffdcSClaudiu Manoil 		    priv->hwts_tx_en;
22120d0cffdcSClaudiu Manoil 
22130d0cffdcSClaudiu Manoil 	if (do_csum || do_vlan)
22140d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN;
22150d0cffdcSClaudiu Manoil 
2216ec21e2ecSJeff Kirsher 	/* check if time stamp should be generated */
22170d0cffdcSClaudiu Manoil 	if (unlikely(do_tstamp))
22180d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2219ec21e2ecSJeff Kirsher 
2220ec21e2ecSJeff Kirsher 	/* make space for additional header when fcb is needed */
22210d0cffdcSClaudiu Manoil 	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2222ec21e2ecSJeff Kirsher 		struct sk_buff *skb_new;
2223ec21e2ecSJeff Kirsher 
22240d0cffdcSClaudiu Manoil 		skb_new = skb_realloc_headroom(skb, fcb_len);
2225ec21e2ecSJeff Kirsher 		if (!skb_new) {
2226ec21e2ecSJeff Kirsher 			dev->stats.tx_errors++;
2227c9974ad4SEric W. Biederman 			dev_kfree_skb_any(skb);
2228ec21e2ecSJeff Kirsher 			return NETDEV_TX_OK;
2229ec21e2ecSJeff Kirsher 		}
2230db83d136SManfred Rudigier 
2231313b037cSEric Dumazet 		if (skb->sk)
2232313b037cSEric Dumazet 			skb_set_owner_w(skb_new, skb->sk);
2233c9974ad4SEric W. Biederman 		dev_consume_skb_any(skb);
2234ec21e2ecSJeff Kirsher 		skb = skb_new;
2235ec21e2ecSJeff Kirsher 	}
2236ec21e2ecSJeff Kirsher 
2237ec21e2ecSJeff Kirsher 	/* total number of fragments in the SKB */
2238ec21e2ecSJeff Kirsher 	nr_frags = skb_shinfo(skb)->nr_frags;
2239ec21e2ecSJeff Kirsher 
2240ec21e2ecSJeff Kirsher 	/* calculate the required number of TxBDs for this skb */
2241ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2242ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 2;
2243ec21e2ecSJeff Kirsher 	else
2244ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 1;
2245ec21e2ecSJeff Kirsher 
2246ec21e2ecSJeff Kirsher 	/* check if there is space to queue this packet */
2247ec21e2ecSJeff Kirsher 	if (nr_txbds > tx_queue->num_txbdfree) {
2248ec21e2ecSJeff Kirsher 		/* no space, stop the queue */
2249ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2250ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2251ec21e2ecSJeff Kirsher 		return NETDEV_TX_BUSY;
2252ec21e2ecSJeff Kirsher 	}
2253ec21e2ecSJeff Kirsher 
2254ec21e2ecSJeff Kirsher 	/* Update transmit stats */
225550ad076bSClaudiu Manoil 	bytes_sent = skb->len;
225650ad076bSClaudiu Manoil 	tx_queue->stats.tx_bytes += bytes_sent;
225750ad076bSClaudiu Manoil 	/* keep Tx bytes on wire for BQL accounting */
225850ad076bSClaudiu Manoil 	GFAR_CB(skb)->bytes_sent = bytes_sent;
2259ec21e2ecSJeff Kirsher 	tx_queue->stats.tx_packets++;
2260ec21e2ecSJeff Kirsher 
2261ec21e2ecSJeff Kirsher 	txbdp = txbdp_start = tx_queue->cur_tx;
2262ec21e2ecSJeff Kirsher 	lstatus = txbdp->lstatus;
2263ec21e2ecSJeff Kirsher 
2264ec21e2ecSJeff Kirsher 	/* Time stamp insertion requires one additional TxBD */
2265ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2266ec21e2ecSJeff Kirsher 		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2267ec21e2ecSJeff Kirsher 						 tx_queue->tx_ring_size);
2268ec21e2ecSJeff Kirsher 
2269ec21e2ecSJeff Kirsher 	if (nr_frags == 0) {
2270ec21e2ecSJeff Kirsher 		if (unlikely(do_tstamp))
2271ec21e2ecSJeff Kirsher 			txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
2272ec21e2ecSJeff Kirsher 							  TXBD_INTERRUPT);
2273ec21e2ecSJeff Kirsher 		else
2274ec21e2ecSJeff Kirsher 			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2275ec21e2ecSJeff Kirsher 	} else {
2276ec21e2ecSJeff Kirsher 		/* Place the fragment addresses and lengths into the TxBDs */
2277ec21e2ecSJeff Kirsher 		for (i = 0; i < nr_frags; i++) {
227850ad076bSClaudiu Manoil 			unsigned int frag_len;
2279ec21e2ecSJeff Kirsher 			/* Point at the next BD, wrapping as needed */
2280ec21e2ecSJeff Kirsher 			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2281ec21e2ecSJeff Kirsher 
228250ad076bSClaudiu Manoil 			frag_len = skb_shinfo(skb)->frags[i].size;
2283ec21e2ecSJeff Kirsher 
228450ad076bSClaudiu Manoil 			lstatus = txbdp->lstatus | frag_len |
2285ec21e2ecSJeff Kirsher 				  BD_LFLAG(TXBD_READY);
2286ec21e2ecSJeff Kirsher 
2287ec21e2ecSJeff Kirsher 			/* Handle the last BD specially */
2288ec21e2ecSJeff Kirsher 			if (i == nr_frags - 1)
2289ec21e2ecSJeff Kirsher 				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2290ec21e2ecSJeff Kirsher 
2291369ec162SClaudiu Manoil 			bufaddr = skb_frag_dma_map(priv->dev,
22922234a722SIan Campbell 						   &skb_shinfo(skb)->frags[i],
22932234a722SIan Campbell 						   0,
229450ad076bSClaudiu Manoil 						   frag_len,
2295ec21e2ecSJeff Kirsher 						   DMA_TO_DEVICE);
2296ec21e2ecSJeff Kirsher 
2297ec21e2ecSJeff Kirsher 			/* set the TxBD length and buffer pointer */
2298ec21e2ecSJeff Kirsher 			txbdp->bufPtr = bufaddr;
2299ec21e2ecSJeff Kirsher 			txbdp->lstatus = lstatus;
2300ec21e2ecSJeff Kirsher 		}
2301ec21e2ecSJeff Kirsher 
2302ec21e2ecSJeff Kirsher 		lstatus = txbdp_start->lstatus;
2303ec21e2ecSJeff Kirsher 	}
2304ec21e2ecSJeff Kirsher 
23059c4886e5SManfred Rudigier 	/* Add TxPAL between FCB and frame if required */
23069c4886e5SManfred Rudigier 	if (unlikely(do_tstamp)) {
23079c4886e5SManfred Rudigier 		skb_push(skb, GMAC_TXPAL_LEN);
23089c4886e5SManfred Rudigier 		memset(skb->data, 0, GMAC_TXPAL_LEN);
23099c4886e5SManfred Rudigier 	}
23109c4886e5SManfred Rudigier 
23110d0cffdcSClaudiu Manoil 	/* Add TxFCB if required */
23120d0cffdcSClaudiu Manoil 	if (fcb_len) {
2313ec21e2ecSJeff Kirsher 		fcb = gfar_add_fcb(skb);
2314ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_TOE);
23150d0cffdcSClaudiu Manoil 	}
23160d0cffdcSClaudiu Manoil 
23170d0cffdcSClaudiu Manoil 	/* Set up checksumming */
23180d0cffdcSClaudiu Manoil 	if (do_csum) {
23190d0cffdcSClaudiu Manoil 		gfar_tx_checksum(skb, fcb, fcb_len);
232002d88fb4SClaudiu Manoil 
232102d88fb4SClaudiu Manoil 		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
232202d88fb4SClaudiu Manoil 		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
232302d88fb4SClaudiu Manoil 			__skb_pull(skb, GMAC_FCB_LEN);
232402d88fb4SClaudiu Manoil 			skb_checksum_help(skb);
23250d0cffdcSClaudiu Manoil 			if (do_vlan || do_tstamp) {
23260d0cffdcSClaudiu Manoil 				/* put back a new fcb for vlan/tstamp TOE */
23270d0cffdcSClaudiu Manoil 				fcb = gfar_add_fcb(skb);
23280d0cffdcSClaudiu Manoil 			} else {
23290d0cffdcSClaudiu Manoil 				/* Tx TOE not used */
233002d88fb4SClaudiu Manoil 				lstatus &= ~(BD_LFLAG(TXBD_TOE));
233102d88fb4SClaudiu Manoil 				fcb = NULL;
2332ec21e2ecSJeff Kirsher 			}
2333ec21e2ecSJeff Kirsher 		}
2334ec21e2ecSJeff Kirsher 	}
2335ec21e2ecSJeff Kirsher 
23360d0cffdcSClaudiu Manoil 	if (do_vlan)
2337ec21e2ecSJeff Kirsher 		gfar_tx_vlan(skb, fcb);
2338ec21e2ecSJeff Kirsher 
2339ec21e2ecSJeff Kirsher 	/* Setup tx hardware time stamping if requested */
2340ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
2341ec21e2ecSJeff Kirsher 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2342ec21e2ecSJeff Kirsher 		fcb->ptp = 1;
2343ec21e2ecSJeff Kirsher 	}
2344ec21e2ecSJeff Kirsher 
2345369ec162SClaudiu Manoil 	txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data,
2346ec21e2ecSJeff Kirsher 					     skb_headlen(skb), DMA_TO_DEVICE);
2347ec21e2ecSJeff Kirsher 
23480977f817SJan Ceuleers 	/* If time stamping is requested one additional TxBD must be set up. The
2349ec21e2ecSJeff Kirsher 	 * first TxBD points to the FCB and must have a data length of
2350ec21e2ecSJeff Kirsher 	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2351ec21e2ecSJeff Kirsher 	 * the full frame length.
2352ec21e2ecSJeff Kirsher 	 */
2353ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
23540d0cffdcSClaudiu Manoil 		txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len;
2355ec21e2ecSJeff Kirsher 		txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
23560d0cffdcSClaudiu Manoil 					 (skb_headlen(skb) - fcb_len);
2357ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2358ec21e2ecSJeff Kirsher 	} else {
2359ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2360ec21e2ecSJeff Kirsher 	}
2361ec21e2ecSJeff Kirsher 
236250ad076bSClaudiu Manoil 	netdev_tx_sent_queue(txq, bytes_sent);
2363d8a0f1b0SPaul Gortmaker 
23640977f817SJan Ceuleers 	/* We can work in parallel with gfar_clean_tx_ring(), except
2365ec21e2ecSJeff Kirsher 	 * when modifying num_txbdfree. Note that we didn't grab the lock
2366ec21e2ecSJeff Kirsher 	 * when we were reading the num_txbdfree and checking for available
2367ec21e2ecSJeff Kirsher 	 * space, that's because outside of this function it can only grow,
2368ec21e2ecSJeff Kirsher 	 * and once we've got needed space, it cannot suddenly disappear.
2369ec21e2ecSJeff Kirsher 	 *
2370ec21e2ecSJeff Kirsher 	 * The lock also protects us from gfar_error(), which can modify
2371ec21e2ecSJeff Kirsher 	 * regs->tstat and thus retrigger the transfers, which is why we
2372ec21e2ecSJeff Kirsher 	 * also must grab the lock before setting ready bit for the first
2373ec21e2ecSJeff Kirsher 	 * to be transmitted BD.
2374ec21e2ecSJeff Kirsher 	 */
2375ec21e2ecSJeff Kirsher 	spin_lock_irqsave(&tx_queue->txlock, flags);
2376ec21e2ecSJeff Kirsher 
2377d55398baSClaudiu Manoil 	gfar_wmb();
2378ec21e2ecSJeff Kirsher 
2379ec21e2ecSJeff Kirsher 	txbdp_start->lstatus = lstatus;
2380ec21e2ecSJeff Kirsher 
2381d55398baSClaudiu Manoil 	gfar_wmb(); /* force lstatus write before tx_skbuff */
2382ec21e2ecSJeff Kirsher 
2383ec21e2ecSJeff Kirsher 	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2384ec21e2ecSJeff Kirsher 
2385ec21e2ecSJeff Kirsher 	/* Update the current skb pointer to the next entry we will use
23860977f817SJan Ceuleers 	 * (wrapping if necessary)
23870977f817SJan Ceuleers 	 */
2388ec21e2ecSJeff Kirsher 	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2389ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
2390ec21e2ecSJeff Kirsher 
2391ec21e2ecSJeff Kirsher 	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2392ec21e2ecSJeff Kirsher 
2393ec21e2ecSJeff Kirsher 	/* reduce TxBD free count */
2394ec21e2ecSJeff Kirsher 	tx_queue->num_txbdfree -= (nr_txbds);
2395ec21e2ecSJeff Kirsher 
2396ec21e2ecSJeff Kirsher 	/* If the next BD still needs to be cleaned up, then the bds
23970977f817SJan Ceuleers 	 * are full.  We need to tell the kernel to stop sending us stuff.
23980977f817SJan Ceuleers 	 */
2399ec21e2ecSJeff Kirsher 	if (!tx_queue->num_txbdfree) {
2400ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2401ec21e2ecSJeff Kirsher 
2402ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2403ec21e2ecSJeff Kirsher 	}
2404ec21e2ecSJeff Kirsher 
2405ec21e2ecSJeff Kirsher 	/* Tell the DMA to go go go */
2406ec21e2ecSJeff Kirsher 	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
2407ec21e2ecSJeff Kirsher 
2408ec21e2ecSJeff Kirsher 	/* Unlock priv */
2409ec21e2ecSJeff Kirsher 	spin_unlock_irqrestore(&tx_queue->txlock, flags);
2410ec21e2ecSJeff Kirsher 
2411ec21e2ecSJeff Kirsher 	return NETDEV_TX_OK;
2412ec21e2ecSJeff Kirsher }
2413ec21e2ecSJeff Kirsher 
2414ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */
2415ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev)
2416ec21e2ecSJeff Kirsher {
2417ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2418ec21e2ecSJeff Kirsher 
2419ec21e2ecSJeff Kirsher 	cancel_work_sync(&priv->reset_task);
2420ec21e2ecSJeff Kirsher 	stop_gfar(dev);
2421ec21e2ecSJeff Kirsher 
2422ec21e2ecSJeff Kirsher 	/* Disconnect from the PHY */
2423ec21e2ecSJeff Kirsher 	phy_disconnect(priv->phydev);
2424ec21e2ecSJeff Kirsher 	priv->phydev = NULL;
2425ec21e2ecSJeff Kirsher 
242680ec396cSClaudiu Manoil 	gfar_free_irq(priv);
242780ec396cSClaudiu Manoil 
2428ec21e2ecSJeff Kirsher 	return 0;
2429ec21e2ecSJeff Kirsher }
2430ec21e2ecSJeff Kirsher 
2431ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */
2432ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev)
2433ec21e2ecSJeff Kirsher {
2434ec21e2ecSJeff Kirsher 	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
2435ec21e2ecSJeff Kirsher 
2436ec21e2ecSJeff Kirsher 	return 0;
2437ec21e2ecSJeff Kirsher }
2438ec21e2ecSJeff Kirsher 
2439ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2440ec21e2ecSJeff Kirsher {
2441ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2442ec21e2ecSJeff Kirsher 	int frame_size = new_mtu + ETH_HLEN;
2443ec21e2ecSJeff Kirsher 
2444ec21e2ecSJeff Kirsher 	if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
2445ec21e2ecSJeff Kirsher 		netif_err(priv, drv, dev, "Invalid MTU setting\n");
2446ec21e2ecSJeff Kirsher 		return -EINVAL;
2447ec21e2ecSJeff Kirsher 	}
2448ec21e2ecSJeff Kirsher 
24490851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
24500851133bSClaudiu Manoil 		cpu_relax();
24510851133bSClaudiu Manoil 
245288302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2453ec21e2ecSJeff Kirsher 		stop_gfar(dev);
2454ec21e2ecSJeff Kirsher 
2455ec21e2ecSJeff Kirsher 	dev->mtu = new_mtu;
2456ec21e2ecSJeff Kirsher 
245788302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2458ec21e2ecSJeff Kirsher 		startup_gfar(dev);
2459ec21e2ecSJeff Kirsher 
24600851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
24610851133bSClaudiu Manoil 
2462ec21e2ecSJeff Kirsher 	return 0;
2463ec21e2ecSJeff Kirsher }
2464ec21e2ecSJeff Kirsher 
24650851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev)
24660851133bSClaudiu Manoil {
24670851133bSClaudiu Manoil 	struct gfar_private *priv = netdev_priv(ndev);
24680851133bSClaudiu Manoil 
24690851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
24700851133bSClaudiu Manoil 		cpu_relax();
24710851133bSClaudiu Manoil 
24720851133bSClaudiu Manoil 	stop_gfar(ndev);
24730851133bSClaudiu Manoil 	startup_gfar(ndev);
24740851133bSClaudiu Manoil 
24750851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
24760851133bSClaudiu Manoil }
24770851133bSClaudiu Manoil 
2478ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been
2479ec21e2ecSJeff Kirsher  * transmitted after a set amount of time.
2480ec21e2ecSJeff Kirsher  * For now, assume that clearing out all the structures, and
2481ec21e2ecSJeff Kirsher  * starting over will fix the problem.
2482ec21e2ecSJeff Kirsher  */
2483ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work)
2484ec21e2ecSJeff Kirsher {
2485ec21e2ecSJeff Kirsher 	struct gfar_private *priv = container_of(work, struct gfar_private,
2486ec21e2ecSJeff Kirsher 						 reset_task);
24870851133bSClaudiu Manoil 	reset_gfar(priv->ndev);
2488ec21e2ecSJeff Kirsher }
2489ec21e2ecSJeff Kirsher 
2490ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev)
2491ec21e2ecSJeff Kirsher {
2492ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2493ec21e2ecSJeff Kirsher 
2494ec21e2ecSJeff Kirsher 	dev->stats.tx_errors++;
2495ec21e2ecSJeff Kirsher 	schedule_work(&priv->reset_task);
2496ec21e2ecSJeff Kirsher }
2497ec21e2ecSJeff Kirsher 
2498ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb)
2499ec21e2ecSJeff Kirsher {
2500ec21e2ecSJeff Kirsher 	/* We need the data buffer to be aligned properly.  We will reserve
2501ec21e2ecSJeff Kirsher 	 * as many bytes as needed to align the data properly
2502ec21e2ecSJeff Kirsher 	 */
2503ec21e2ecSJeff Kirsher 	skb_reserve(skb, RXBUF_ALIGNMENT -
2504ec21e2ecSJeff Kirsher 		    (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2505ec21e2ecSJeff Kirsher }
2506ec21e2ecSJeff Kirsher 
2507ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */
2508c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
2509ec21e2ecSJeff Kirsher {
2510ec21e2ecSJeff Kirsher 	struct net_device *dev = tx_queue->dev;
2511d8a0f1b0SPaul Gortmaker 	struct netdev_queue *txq;
2512ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2513ec21e2ecSJeff Kirsher 	struct txbd8 *bdp, *next = NULL;
2514ec21e2ecSJeff Kirsher 	struct txbd8 *lbdp = NULL;
2515ec21e2ecSJeff Kirsher 	struct txbd8 *base = tx_queue->tx_bd_base;
2516ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2517ec21e2ecSJeff Kirsher 	int skb_dirtytx;
2518ec21e2ecSJeff Kirsher 	int tx_ring_size = tx_queue->tx_ring_size;
2519ec21e2ecSJeff Kirsher 	int frags = 0, nr_txbds = 0;
2520ec21e2ecSJeff Kirsher 	int i;
2521ec21e2ecSJeff Kirsher 	int howmany = 0;
2522d8a0f1b0SPaul Gortmaker 	int tqi = tx_queue->qindex;
2523d8a0f1b0SPaul Gortmaker 	unsigned int bytes_sent = 0;
2524ec21e2ecSJeff Kirsher 	u32 lstatus;
2525ec21e2ecSJeff Kirsher 	size_t buflen;
2526ec21e2ecSJeff Kirsher 
2527d8a0f1b0SPaul Gortmaker 	txq = netdev_get_tx_queue(dev, tqi);
2528ec21e2ecSJeff Kirsher 	bdp = tx_queue->dirty_tx;
2529ec21e2ecSJeff Kirsher 	skb_dirtytx = tx_queue->skb_dirtytx;
2530ec21e2ecSJeff Kirsher 
2531ec21e2ecSJeff Kirsher 	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
2532ec21e2ecSJeff Kirsher 		unsigned long flags;
2533ec21e2ecSJeff Kirsher 
2534ec21e2ecSJeff Kirsher 		frags = skb_shinfo(skb)->nr_frags;
2535ec21e2ecSJeff Kirsher 
25360977f817SJan Ceuleers 		/* When time stamping, one additional TxBD must be freed.
2537ec21e2ecSJeff Kirsher 		 * Also, we need to dma_unmap_single() the TxPAL.
2538ec21e2ecSJeff Kirsher 		 */
2539ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2540ec21e2ecSJeff Kirsher 			nr_txbds = frags + 2;
2541ec21e2ecSJeff Kirsher 		else
2542ec21e2ecSJeff Kirsher 			nr_txbds = frags + 1;
2543ec21e2ecSJeff Kirsher 
2544ec21e2ecSJeff Kirsher 		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
2545ec21e2ecSJeff Kirsher 
2546ec21e2ecSJeff Kirsher 		lstatus = lbdp->lstatus;
2547ec21e2ecSJeff Kirsher 
2548ec21e2ecSJeff Kirsher 		/* Only clean completed frames */
2549ec21e2ecSJeff Kirsher 		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2550ec21e2ecSJeff Kirsher 		    (lstatus & BD_LENGTH_MASK))
2551ec21e2ecSJeff Kirsher 			break;
2552ec21e2ecSJeff Kirsher 
2553ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2554ec21e2ecSJeff Kirsher 			next = next_txbd(bdp, base, tx_ring_size);
25559c4886e5SManfred Rudigier 			buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2556ec21e2ecSJeff Kirsher 		} else
2557ec21e2ecSJeff Kirsher 			buflen = bdp->length;
2558ec21e2ecSJeff Kirsher 
2559369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, bdp->bufPtr,
2560ec21e2ecSJeff Kirsher 				 buflen, DMA_TO_DEVICE);
2561ec21e2ecSJeff Kirsher 
2562ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2563ec21e2ecSJeff Kirsher 			struct skb_shared_hwtstamps shhwtstamps;
2564ec21e2ecSJeff Kirsher 			u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2565bc4598bcSJan Ceuleers 
2566ec21e2ecSJeff Kirsher 			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2567ec21e2ecSJeff Kirsher 			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
25689c4886e5SManfred Rudigier 			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2569ec21e2ecSJeff Kirsher 			skb_tstamp_tx(skb, &shhwtstamps);
2570ec21e2ecSJeff Kirsher 			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2571ec21e2ecSJeff Kirsher 			bdp = next;
2572ec21e2ecSJeff Kirsher 		}
2573ec21e2ecSJeff Kirsher 
2574ec21e2ecSJeff Kirsher 		bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2575ec21e2ecSJeff Kirsher 		bdp = next_txbd(bdp, base, tx_ring_size);
2576ec21e2ecSJeff Kirsher 
2577ec21e2ecSJeff Kirsher 		for (i = 0; i < frags; i++) {
2578369ec162SClaudiu Manoil 			dma_unmap_page(priv->dev, bdp->bufPtr,
2579bc4598bcSJan Ceuleers 				       bdp->length, DMA_TO_DEVICE);
2580ec21e2ecSJeff Kirsher 			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2581ec21e2ecSJeff Kirsher 			bdp = next_txbd(bdp, base, tx_ring_size);
2582ec21e2ecSJeff Kirsher 		}
2583ec21e2ecSJeff Kirsher 
258450ad076bSClaudiu Manoil 		bytes_sent += GFAR_CB(skb)->bytes_sent;
2585d8a0f1b0SPaul Gortmaker 
2586ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(skb);
2587ec21e2ecSJeff Kirsher 
2588ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
2589ec21e2ecSJeff Kirsher 
2590ec21e2ecSJeff Kirsher 		skb_dirtytx = (skb_dirtytx + 1) &
2591ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_ring_size);
2592ec21e2ecSJeff Kirsher 
2593ec21e2ecSJeff Kirsher 		howmany++;
2594ec21e2ecSJeff Kirsher 		spin_lock_irqsave(&tx_queue->txlock, flags);
2595ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree += nr_txbds;
2596ec21e2ecSJeff Kirsher 		spin_unlock_irqrestore(&tx_queue->txlock, flags);
2597ec21e2ecSJeff Kirsher 	}
2598ec21e2ecSJeff Kirsher 
2599ec21e2ecSJeff Kirsher 	/* If we freed a buffer, we can restart transmission, if necessary */
26000851133bSClaudiu Manoil 	if (tx_queue->num_txbdfree &&
26010851133bSClaudiu Manoil 	    netif_tx_queue_stopped(txq) &&
26020851133bSClaudiu Manoil 	    !(test_bit(GFAR_DOWN, &priv->state)))
26030851133bSClaudiu Manoil 		netif_wake_subqueue(priv->ndev, tqi);
2604ec21e2ecSJeff Kirsher 
2605ec21e2ecSJeff Kirsher 	/* Update dirty indicators */
2606ec21e2ecSJeff Kirsher 	tx_queue->skb_dirtytx = skb_dirtytx;
2607ec21e2ecSJeff Kirsher 	tx_queue->dirty_tx = bdp;
2608ec21e2ecSJeff Kirsher 
2609d8a0f1b0SPaul Gortmaker 	netdev_tx_completed_queue(txq, howmany, bytes_sent);
2610ec21e2ecSJeff Kirsher }
2611ec21e2ecSJeff Kirsher 
2612ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
2613ec21e2ecSJeff Kirsher 			   struct sk_buff *skb)
2614ec21e2ecSJeff Kirsher {
2615ec21e2ecSJeff Kirsher 	struct net_device *dev = rx_queue->dev;
2616ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2617ec21e2ecSJeff Kirsher 	dma_addr_t buf;
2618ec21e2ecSJeff Kirsher 
2619369ec162SClaudiu Manoil 	buf = dma_map_single(priv->dev, skb->data,
2620ec21e2ecSJeff Kirsher 			     priv->rx_buffer_size, DMA_FROM_DEVICE);
2621ec21e2ecSJeff Kirsher 	gfar_init_rxbdp(rx_queue, bdp, buf);
2622ec21e2ecSJeff Kirsher }
2623ec21e2ecSJeff Kirsher 
2624ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
2625ec21e2ecSJeff Kirsher {
2626ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2627acb600deSEric Dumazet 	struct sk_buff *skb;
2628ec21e2ecSJeff Kirsher 
2629ec21e2ecSJeff Kirsher 	skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2630ec21e2ecSJeff Kirsher 	if (!skb)
2631ec21e2ecSJeff Kirsher 		return NULL;
2632ec21e2ecSJeff Kirsher 
2633ec21e2ecSJeff Kirsher 	gfar_align_skb(skb);
2634ec21e2ecSJeff Kirsher 
2635ec21e2ecSJeff Kirsher 	return skb;
2636ec21e2ecSJeff Kirsher }
2637ec21e2ecSJeff Kirsher 
2638ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev)
2639ec21e2ecSJeff Kirsher {
2640acb600deSEric Dumazet 	return gfar_alloc_skb(dev);
2641ec21e2ecSJeff Kirsher }
2642ec21e2ecSJeff Kirsher 
2643ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev)
2644ec21e2ecSJeff Kirsher {
2645ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2646ec21e2ecSJeff Kirsher 	struct net_device_stats *stats = &dev->stats;
2647ec21e2ecSJeff Kirsher 	struct gfar_extra_stats *estats = &priv->extra_stats;
2648ec21e2ecSJeff Kirsher 
26490977f817SJan Ceuleers 	/* If the packet was truncated, none of the other errors matter */
2650ec21e2ecSJeff Kirsher 	if (status & RXBD_TRUNCATED) {
2651ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2652ec21e2ecSJeff Kirsher 
2653212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_trunc);
2654ec21e2ecSJeff Kirsher 
2655ec21e2ecSJeff Kirsher 		return;
2656ec21e2ecSJeff Kirsher 	}
2657ec21e2ecSJeff Kirsher 	/* Count the errors, if there were any */
2658ec21e2ecSJeff Kirsher 	if (status & (RXBD_LARGE | RXBD_SHORT)) {
2659ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2660ec21e2ecSJeff Kirsher 
2661ec21e2ecSJeff Kirsher 		if (status & RXBD_LARGE)
2662212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_large);
2663ec21e2ecSJeff Kirsher 		else
2664212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_short);
2665ec21e2ecSJeff Kirsher 	}
2666ec21e2ecSJeff Kirsher 	if (status & RXBD_NONOCTET) {
2667ec21e2ecSJeff Kirsher 		stats->rx_frame_errors++;
2668212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_nonoctet);
2669ec21e2ecSJeff Kirsher 	}
2670ec21e2ecSJeff Kirsher 	if (status & RXBD_CRCERR) {
2671212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_crcerr);
2672ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2673ec21e2ecSJeff Kirsher 	}
2674ec21e2ecSJeff Kirsher 	if (status & RXBD_OVERRUN) {
2675212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_overrun);
2676ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2677ec21e2ecSJeff Kirsher 	}
2678ec21e2ecSJeff Kirsher }
2679ec21e2ecSJeff Kirsher 
2680ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id)
2681ec21e2ecSJeff Kirsher {
2682aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2683aeb12c5eSClaudiu Manoil 	unsigned long flags;
2684aeb12c5eSClaudiu Manoil 	u32 imask;
2685aeb12c5eSClaudiu Manoil 
2686aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_rx))) {
2687aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2688aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2689aeb12c5eSClaudiu Manoil 		imask &= IMASK_RX_DISABLED;
2690aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2691aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2692aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_rx);
2693aeb12c5eSClaudiu Manoil 	} else {
2694aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2695aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2696aeb12c5eSClaudiu Manoil 		 */
2697aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2698aeb12c5eSClaudiu Manoil 	}
2699aeb12c5eSClaudiu Manoil 
2700aeb12c5eSClaudiu Manoil 	return IRQ_HANDLED;
2701aeb12c5eSClaudiu Manoil }
2702aeb12c5eSClaudiu Manoil 
2703aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */
2704aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id)
2705aeb12c5eSClaudiu Manoil {
2706aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2707aeb12c5eSClaudiu Manoil 	unsigned long flags;
2708aeb12c5eSClaudiu Manoil 	u32 imask;
2709aeb12c5eSClaudiu Manoil 
2710aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_tx))) {
2711aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2712aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2713aeb12c5eSClaudiu Manoil 		imask &= IMASK_TX_DISABLED;
2714aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2715aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2716aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_tx);
2717aeb12c5eSClaudiu Manoil 	} else {
2718aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2719aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2720aeb12c5eSClaudiu Manoil 		 */
2721aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2722aeb12c5eSClaudiu Manoil 	}
2723aeb12c5eSClaudiu Manoil 
2724ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
2725ec21e2ecSJeff Kirsher }
2726ec21e2ecSJeff Kirsher 
2727ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2728ec21e2ecSJeff Kirsher {
2729ec21e2ecSJeff Kirsher 	/* If valid headers were found, and valid sums
2730ec21e2ecSJeff Kirsher 	 * were verified, then we tell the kernel that no
27310977f817SJan Ceuleers 	 * checksumming is necessary.  Otherwise, it is [FIXME]
27320977f817SJan Ceuleers 	 */
2733ec21e2ecSJeff Kirsher 	if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
2734ec21e2ecSJeff Kirsher 		skb->ip_summed = CHECKSUM_UNNECESSARY;
2735ec21e2ecSJeff Kirsher 	else
2736ec21e2ecSJeff Kirsher 		skb_checksum_none_assert(skb);
2737ec21e2ecSJeff Kirsher }
2738ec21e2ecSJeff Kirsher 
2739ec21e2ecSJeff Kirsher 
27400977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
274161db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2742cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi)
2743ec21e2ecSJeff Kirsher {
2744ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2745ec21e2ecSJeff Kirsher 	struct rxfcb *fcb = NULL;
2746ec21e2ecSJeff Kirsher 
2747ec21e2ecSJeff Kirsher 	/* fcb is at the beginning if exists */
2748ec21e2ecSJeff Kirsher 	fcb = (struct rxfcb *)skb->data;
2749ec21e2ecSJeff Kirsher 
27500977f817SJan Ceuleers 	/* Remove the FCB from the skb
27510977f817SJan Ceuleers 	 * Remove the padded bytes, if there are any
27520977f817SJan Ceuleers 	 */
2753ec21e2ecSJeff Kirsher 	if (amount_pull) {
2754ec21e2ecSJeff Kirsher 		skb_record_rx_queue(skb, fcb->rq);
2755ec21e2ecSJeff Kirsher 		skb_pull(skb, amount_pull);
2756ec21e2ecSJeff Kirsher 	}
2757ec21e2ecSJeff Kirsher 
2758ec21e2ecSJeff Kirsher 	/* Get receive timestamp from the skb */
2759ec21e2ecSJeff Kirsher 	if (priv->hwts_rx_en) {
2760ec21e2ecSJeff Kirsher 		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2761ec21e2ecSJeff Kirsher 		u64 *ns = (u64 *) skb->data;
2762bc4598bcSJan Ceuleers 
2763ec21e2ecSJeff Kirsher 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2764ec21e2ecSJeff Kirsher 		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2765ec21e2ecSJeff Kirsher 	}
2766ec21e2ecSJeff Kirsher 
2767ec21e2ecSJeff Kirsher 	if (priv->padding)
2768ec21e2ecSJeff Kirsher 		skb_pull(skb, priv->padding);
2769ec21e2ecSJeff Kirsher 
2770ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_RXCSUM)
2771ec21e2ecSJeff Kirsher 		gfar_rx_checksum(skb, fcb);
2772ec21e2ecSJeff Kirsher 
2773ec21e2ecSJeff Kirsher 	/* Tell the skb what kind of packet this is */
2774ec21e2ecSJeff Kirsher 	skb->protocol = eth_type_trans(skb, dev);
2775ec21e2ecSJeff Kirsher 
2776f646968fSPatrick McHardy 	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2777823dcd25SDavid S. Miller 	 * Even if vlan rx accel is disabled, on some chips
2778823dcd25SDavid S. Miller 	 * RXFCB_VLN is pseudo randomly set.
2779823dcd25SDavid S. Miller 	 */
2780f646968fSPatrick McHardy 	if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
2781823dcd25SDavid S. Miller 	    fcb->flags & RXFCB_VLN)
2782e5905c83SDavid S. Miller 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl);
2783ec21e2ecSJeff Kirsher 
2784ec21e2ecSJeff Kirsher 	/* Send the packet up the stack */
2785953d2768SClaudiu Manoil 	napi_gro_receive(napi, skb);
2786ec21e2ecSJeff Kirsher 
2787ec21e2ecSJeff Kirsher }
2788ec21e2ecSJeff Kirsher 
2789ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2790ec21e2ecSJeff Kirsher  * until the budget/quota has been reached. Returns the number
2791ec21e2ecSJeff Kirsher  * of frames handled
2792ec21e2ecSJeff Kirsher  */
2793ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
2794ec21e2ecSJeff Kirsher {
2795ec21e2ecSJeff Kirsher 	struct net_device *dev = rx_queue->dev;
2796ec21e2ecSJeff Kirsher 	struct rxbd8 *bdp, *base;
2797ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2798ec21e2ecSJeff Kirsher 	int pkt_len;
2799ec21e2ecSJeff Kirsher 	int amount_pull;
2800ec21e2ecSJeff Kirsher 	int howmany = 0;
2801ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2802ec21e2ecSJeff Kirsher 
2803ec21e2ecSJeff Kirsher 	/* Get the first full descriptor */
2804ec21e2ecSJeff Kirsher 	bdp = rx_queue->cur_rx;
2805ec21e2ecSJeff Kirsher 	base = rx_queue->rx_bd_base;
2806ec21e2ecSJeff Kirsher 
2807ba779711SClaudiu Manoil 	amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
2808ec21e2ecSJeff Kirsher 
2809ec21e2ecSJeff Kirsher 	while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
2810ec21e2ecSJeff Kirsher 		struct sk_buff *newskb;
2811bc4598bcSJan Ceuleers 
2812ec21e2ecSJeff Kirsher 		rmb();
2813ec21e2ecSJeff Kirsher 
2814ec21e2ecSJeff Kirsher 		/* Add another skb for the future */
2815ec21e2ecSJeff Kirsher 		newskb = gfar_new_skb(dev);
2816ec21e2ecSJeff Kirsher 
2817ec21e2ecSJeff Kirsher 		skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
2818ec21e2ecSJeff Kirsher 
2819369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, bdp->bufPtr,
2820ec21e2ecSJeff Kirsher 				 priv->rx_buffer_size, DMA_FROM_DEVICE);
2821ec21e2ecSJeff Kirsher 
2822ec21e2ecSJeff Kirsher 		if (unlikely(!(bdp->status & RXBD_ERR) &&
2823ec21e2ecSJeff Kirsher 			     bdp->length > priv->rx_buffer_size))
2824ec21e2ecSJeff Kirsher 			bdp->status = RXBD_LARGE;
2825ec21e2ecSJeff Kirsher 
2826ec21e2ecSJeff Kirsher 		/* We drop the frame if we failed to allocate a new buffer */
2827ec21e2ecSJeff Kirsher 		if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
2828ec21e2ecSJeff Kirsher 			     bdp->status & RXBD_ERR)) {
2829ec21e2ecSJeff Kirsher 			count_errors(bdp->status, dev);
2830ec21e2ecSJeff Kirsher 
2831ec21e2ecSJeff Kirsher 			if (unlikely(!newskb))
2832ec21e2ecSJeff Kirsher 				newskb = skb;
2833ec21e2ecSJeff Kirsher 			else if (skb)
2834acb600deSEric Dumazet 				dev_kfree_skb(skb);
2835ec21e2ecSJeff Kirsher 		} else {
2836ec21e2ecSJeff Kirsher 			/* Increment the number of packets */
2837ec21e2ecSJeff Kirsher 			rx_queue->stats.rx_packets++;
2838ec21e2ecSJeff Kirsher 			howmany++;
2839ec21e2ecSJeff Kirsher 
2840ec21e2ecSJeff Kirsher 			if (likely(skb)) {
2841ec21e2ecSJeff Kirsher 				pkt_len = bdp->length - ETH_FCS_LEN;
2842ec21e2ecSJeff Kirsher 				/* Remove the FCS from the packet length */
2843ec21e2ecSJeff Kirsher 				skb_put(skb, pkt_len);
2844ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_bytes += pkt_len;
2845ec21e2ecSJeff Kirsher 				skb_record_rx_queue(skb, rx_queue->qindex);
2846cd754a57SWu Jiajun-B06378 				gfar_process_frame(dev, skb, amount_pull,
2847aeb12c5eSClaudiu Manoil 						   &rx_queue->grp->napi_rx);
2848ec21e2ecSJeff Kirsher 
2849ec21e2ecSJeff Kirsher 			} else {
2850ec21e2ecSJeff Kirsher 				netif_warn(priv, rx_err, dev, "Missing skb!\n");
2851ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_dropped++;
2852212079dfSPaul Gortmaker 				atomic64_inc(&priv->extra_stats.rx_skbmissing);
2853ec21e2ecSJeff Kirsher 			}
2854ec21e2ecSJeff Kirsher 
2855ec21e2ecSJeff Kirsher 		}
2856ec21e2ecSJeff Kirsher 
2857ec21e2ecSJeff Kirsher 		rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
2858ec21e2ecSJeff Kirsher 
2859ec21e2ecSJeff Kirsher 		/* Setup the new bdp */
2860ec21e2ecSJeff Kirsher 		gfar_new_rxbdp(rx_queue, bdp, newskb);
2861ec21e2ecSJeff Kirsher 
2862ec21e2ecSJeff Kirsher 		/* Update to the next pointer */
2863ec21e2ecSJeff Kirsher 		bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
2864ec21e2ecSJeff Kirsher 
2865ec21e2ecSJeff Kirsher 		/* update to point at the next skb */
2866bc4598bcSJan Ceuleers 		rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2867ec21e2ecSJeff Kirsher 				      RX_RING_MOD_MASK(rx_queue->rx_ring_size);
2868ec21e2ecSJeff Kirsher 	}
2869ec21e2ecSJeff Kirsher 
2870ec21e2ecSJeff Kirsher 	/* Update the current rxbd pointer to be the next one */
2871ec21e2ecSJeff Kirsher 	rx_queue->cur_rx = bdp;
2872ec21e2ecSJeff Kirsher 
2873ec21e2ecSJeff Kirsher 	return howmany;
2874ec21e2ecSJeff Kirsher }
2875ec21e2ecSJeff Kirsher 
2876aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
28775eaedf31SClaudiu Manoil {
28785eaedf31SClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2879aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
28805eaedf31SClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
288171ff9e3dSClaudiu Manoil 	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
28825eaedf31SClaudiu Manoil 	int work_done = 0;
28835eaedf31SClaudiu Manoil 
28845eaedf31SClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
28855eaedf31SClaudiu Manoil 	 * because of the packets that have already arrived
28865eaedf31SClaudiu Manoil 	 */
2887aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
28885eaedf31SClaudiu Manoil 
28895eaedf31SClaudiu Manoil 	work_done = gfar_clean_rx_ring(rx_queue, budget);
28905eaedf31SClaudiu Manoil 
28915eaedf31SClaudiu Manoil 	if (work_done < budget) {
2892aeb12c5eSClaudiu Manoil 		u32 imask;
28935eaedf31SClaudiu Manoil 		napi_complete(napi);
28945eaedf31SClaudiu Manoil 		/* Clear the halt bit in RSTAT */
28955eaedf31SClaudiu Manoil 		gfar_write(&regs->rstat, gfargrp->rstat);
28965eaedf31SClaudiu Manoil 
2897aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
2898aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
2899aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
2900aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
2901aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
29025eaedf31SClaudiu Manoil 	}
29035eaedf31SClaudiu Manoil 
29045eaedf31SClaudiu Manoil 	return work_done;
29055eaedf31SClaudiu Manoil }
29065eaedf31SClaudiu Manoil 
2907aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
2908ec21e2ecSJeff Kirsher {
2909bc4598bcSJan Ceuleers 	struct gfar_priv_grp *gfargrp =
2910aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
2911aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
291271ff9e3dSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
2913aeb12c5eSClaudiu Manoil 	u32 imask;
2914aeb12c5eSClaudiu Manoil 
2915aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
2916aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
2917aeb12c5eSClaudiu Manoil 	 */
2918aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
2919aeb12c5eSClaudiu Manoil 
2920aeb12c5eSClaudiu Manoil 	/* run Tx cleanup to completion */
2921aeb12c5eSClaudiu Manoil 	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2922aeb12c5eSClaudiu Manoil 		gfar_clean_tx_ring(tx_queue);
2923aeb12c5eSClaudiu Manoil 
2924aeb12c5eSClaudiu Manoil 	napi_complete(napi);
2925aeb12c5eSClaudiu Manoil 
2926aeb12c5eSClaudiu Manoil 	spin_lock_irq(&gfargrp->grplock);
2927aeb12c5eSClaudiu Manoil 	imask = gfar_read(&regs->imask);
2928aeb12c5eSClaudiu Manoil 	imask |= IMASK_TX_DEFAULT;
2929aeb12c5eSClaudiu Manoil 	gfar_write(&regs->imask, imask);
2930aeb12c5eSClaudiu Manoil 	spin_unlock_irq(&gfargrp->grplock);
2931aeb12c5eSClaudiu Manoil 
2932aeb12c5eSClaudiu Manoil 	return 0;
2933aeb12c5eSClaudiu Manoil }
2934aeb12c5eSClaudiu Manoil 
2935aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget)
2936aeb12c5eSClaudiu Manoil {
2937aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2938aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
2939ec21e2ecSJeff Kirsher 	struct gfar_private *priv = gfargrp->priv;
2940ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
2941ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
2942c233cf40SClaudiu Manoil 	int work_done = 0, work_done_per_q = 0;
294339c0a0d5SClaudiu Manoil 	int i, budget_per_q = 0;
29446be5ed3fSClaudiu Manoil 	unsigned long rstat_rxf;
29456be5ed3fSClaudiu Manoil 	int num_act_queues;
2946ec21e2ecSJeff Kirsher 
2947ec21e2ecSJeff Kirsher 	/* Clear IEVENT, so interrupts aren't called again
29480977f817SJan Ceuleers 	 * because of the packets that have already arrived
29490977f817SJan Ceuleers 	 */
2950aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
2951ec21e2ecSJeff Kirsher 
29526be5ed3fSClaudiu Manoil 	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
29536be5ed3fSClaudiu Manoil 
29546be5ed3fSClaudiu Manoil 	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
29556be5ed3fSClaudiu Manoil 	if (num_act_queues)
29566be5ed3fSClaudiu Manoil 		budget_per_q = budget/num_act_queues;
29576be5ed3fSClaudiu Manoil 
2958ec21e2ecSJeff Kirsher 	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
29596be5ed3fSClaudiu Manoil 		/* skip queue if not active */
29606be5ed3fSClaudiu Manoil 		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
2961ec21e2ecSJeff Kirsher 			continue;
2962ec21e2ecSJeff Kirsher 
2963c233cf40SClaudiu Manoil 		rx_queue = priv->rx_queue[i];
2964c233cf40SClaudiu Manoil 		work_done_per_q =
2965c233cf40SClaudiu Manoil 			gfar_clean_rx_ring(rx_queue, budget_per_q);
2966c233cf40SClaudiu Manoil 		work_done += work_done_per_q;
2967c233cf40SClaudiu Manoil 
2968c233cf40SClaudiu Manoil 		/* finished processing this queue */
2969c233cf40SClaudiu Manoil 		if (work_done_per_q < budget_per_q) {
29706be5ed3fSClaudiu Manoil 			/* clear active queue hw indication */
29716be5ed3fSClaudiu Manoil 			gfar_write(&regs->rstat,
29726be5ed3fSClaudiu Manoil 				   RSTAT_CLEAR_RXF0 >> i);
29736be5ed3fSClaudiu Manoil 			num_act_queues--;
29746be5ed3fSClaudiu Manoil 
29756be5ed3fSClaudiu Manoil 			if (!num_act_queues)
2976c233cf40SClaudiu Manoil 				break;
2977ec21e2ecSJeff Kirsher 		}
2978ec21e2ecSJeff Kirsher 	}
2979ec21e2ecSJeff Kirsher 
2980aeb12c5eSClaudiu Manoil 	if (!num_act_queues) {
2981aeb12c5eSClaudiu Manoil 		u32 imask;
2982ec21e2ecSJeff Kirsher 		napi_complete(napi);
2983ec21e2ecSJeff Kirsher 
2984ec21e2ecSJeff Kirsher 		/* Clear the halt bit in RSTAT */
2985ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, gfargrp->rstat);
2986ec21e2ecSJeff Kirsher 
2987aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
2988aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
2989aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
2990aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
2991aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
2992ec21e2ecSJeff Kirsher 	}
2993ec21e2ecSJeff Kirsher 
2994c233cf40SClaudiu Manoil 	return work_done;
2995ec21e2ecSJeff Kirsher }
2996ec21e2ecSJeff Kirsher 
2997aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget)
2998aeb12c5eSClaudiu Manoil {
2999aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
3000aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
3001aeb12c5eSClaudiu Manoil 	struct gfar_private *priv = gfargrp->priv;
3002aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
3003aeb12c5eSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = NULL;
3004aeb12c5eSClaudiu Manoil 	int has_tx_work = 0;
3005aeb12c5eSClaudiu Manoil 	int i;
3006aeb12c5eSClaudiu Manoil 
3007aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
3008aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
3009aeb12c5eSClaudiu Manoil 	 */
3010aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
3011aeb12c5eSClaudiu Manoil 
3012aeb12c5eSClaudiu Manoil 	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3013aeb12c5eSClaudiu Manoil 		tx_queue = priv->tx_queue[i];
3014aeb12c5eSClaudiu Manoil 		/* run Tx cleanup to completion */
3015aeb12c5eSClaudiu Manoil 		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3016aeb12c5eSClaudiu Manoil 			gfar_clean_tx_ring(tx_queue);
3017aeb12c5eSClaudiu Manoil 			has_tx_work = 1;
3018aeb12c5eSClaudiu Manoil 		}
3019aeb12c5eSClaudiu Manoil 	}
3020aeb12c5eSClaudiu Manoil 
3021aeb12c5eSClaudiu Manoil 	if (!has_tx_work) {
3022aeb12c5eSClaudiu Manoil 		u32 imask;
3023aeb12c5eSClaudiu Manoil 		napi_complete(napi);
3024aeb12c5eSClaudiu Manoil 
3025aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
3026aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
3027aeb12c5eSClaudiu Manoil 		imask |= IMASK_TX_DEFAULT;
3028aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
3029aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
3030aeb12c5eSClaudiu Manoil 	}
3031aeb12c5eSClaudiu Manoil 
3032aeb12c5eSClaudiu Manoil 	return 0;
3033aeb12c5eSClaudiu Manoil }
3034aeb12c5eSClaudiu Manoil 
3035aeb12c5eSClaudiu Manoil 
3036ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
30370977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs
3038ec21e2ecSJeff Kirsher  * without having to re-enable interrupts. It's not called while
3039ec21e2ecSJeff Kirsher  * the interrupt routine is executing.
3040ec21e2ecSJeff Kirsher  */
3041ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev)
3042ec21e2ecSJeff Kirsher {
3043ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
30443a2e16c8SJan Ceuleers 	int i;
3045ec21e2ecSJeff Kirsher 
3046ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, run tx/rx */
3047ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3048ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
304962ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
305062ed839dSPaul Gortmaker 
305162ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
305262ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, RX)->irq);
305362ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, ER)->irq);
305462ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
305562ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, ER)->irq);
305662ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, RX)->irq);
305762ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3058ec21e2ecSJeff Kirsher 		}
3059ec21e2ecSJeff Kirsher 	} else {
3060ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
306162ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
306262ed839dSPaul Gortmaker 
306362ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
306462ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
306562ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3066ec21e2ecSJeff Kirsher 		}
3067ec21e2ecSJeff Kirsher 	}
3068ec21e2ecSJeff Kirsher }
3069ec21e2ecSJeff Kirsher #endif
3070ec21e2ecSJeff Kirsher 
3071ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */
3072ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id)
3073ec21e2ecSJeff Kirsher {
3074ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3075ec21e2ecSJeff Kirsher 
3076ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3077ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&gfargrp->regs->ievent);
3078ec21e2ecSJeff Kirsher 
3079ec21e2ecSJeff Kirsher 	/* Check for reception */
3080ec21e2ecSJeff Kirsher 	if (events & IEVENT_RX_MASK)
3081ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3082ec21e2ecSJeff Kirsher 
3083ec21e2ecSJeff Kirsher 	/* Check for transmit completion */
3084ec21e2ecSJeff Kirsher 	if (events & IEVENT_TX_MASK)
3085ec21e2ecSJeff Kirsher 		gfar_transmit(irq, grp_id);
3086ec21e2ecSJeff Kirsher 
3087ec21e2ecSJeff Kirsher 	/* Check for errors */
3088ec21e2ecSJeff Kirsher 	if (events & IEVENT_ERR_MASK)
3089ec21e2ecSJeff Kirsher 		gfar_error(irq, grp_id);
3090ec21e2ecSJeff Kirsher 
3091ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3092ec21e2ecSJeff Kirsher }
3093ec21e2ecSJeff Kirsher 
3094ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made
3095ec21e2ecSJeff Kirsher  * aware of new link state.  The PHY code conveys this
3096ec21e2ecSJeff Kirsher  * information through variables in the phydev structure, and this
3097ec21e2ecSJeff Kirsher  * function converts those variables into the appropriate
3098ec21e2ecSJeff Kirsher  * register values, and can bring down the device if needed.
3099ec21e2ecSJeff Kirsher  */
3100ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev)
3101ec21e2ecSJeff Kirsher {
3102ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3103ec21e2ecSJeff Kirsher 	struct phy_device *phydev = priv->phydev;
3104ec21e2ecSJeff Kirsher 
31056ce29b0eSClaudiu Manoil 	if (unlikely(phydev->link != priv->oldlink ||
31066ce29b0eSClaudiu Manoil 		     phydev->duplex != priv->oldduplex ||
31076ce29b0eSClaudiu Manoil 		     phydev->speed != priv->oldspeed))
31086ce29b0eSClaudiu Manoil 		gfar_update_link_state(priv);
3109ec21e2ecSJeff Kirsher }
3110ec21e2ecSJeff Kirsher 
3111ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast
3112ec21e2ecSJeff Kirsher  * addresses we subscribe to.  Also, change the promiscuity of
3113ec21e2ecSJeff Kirsher  * the device based on the flags (this function is called
31140977f817SJan Ceuleers  * whenever dev->flags is changed
31150977f817SJan Ceuleers  */
3116ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev)
3117ec21e2ecSJeff Kirsher {
3118ec21e2ecSJeff Kirsher 	struct netdev_hw_addr *ha;
3119ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3120ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3121ec21e2ecSJeff Kirsher 	u32 tempval;
3122ec21e2ecSJeff Kirsher 
3123ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_PROMISC) {
3124ec21e2ecSJeff Kirsher 		/* Set RCTRL to PROM */
3125ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3126ec21e2ecSJeff Kirsher 		tempval |= RCTRL_PROM;
3127ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3128ec21e2ecSJeff Kirsher 	} else {
3129ec21e2ecSJeff Kirsher 		/* Set RCTRL to not PROM */
3130ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3131ec21e2ecSJeff Kirsher 		tempval &= ~(RCTRL_PROM);
3132ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3133ec21e2ecSJeff Kirsher 	}
3134ec21e2ecSJeff Kirsher 
3135ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_ALLMULTI) {
3136ec21e2ecSJeff Kirsher 		/* Set the hash to rx all multicast frames */
3137ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0xffffffff);
3138ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0xffffffff);
3139ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0xffffffff);
3140ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0xffffffff);
3141ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0xffffffff);
3142ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0xffffffff);
3143ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0xffffffff);
3144ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0xffffffff);
3145ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0xffffffff);
3146ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0xffffffff);
3147ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0xffffffff);
3148ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0xffffffff);
3149ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0xffffffff);
3150ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0xffffffff);
3151ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0xffffffff);
3152ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0xffffffff);
3153ec21e2ecSJeff Kirsher 	} else {
3154ec21e2ecSJeff Kirsher 		int em_num;
3155ec21e2ecSJeff Kirsher 		int idx;
3156ec21e2ecSJeff Kirsher 
3157ec21e2ecSJeff Kirsher 		/* zero out the hash */
3158ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0x0);
3159ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0x0);
3160ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0x0);
3161ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0x0);
3162ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0x0);
3163ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0x0);
3164ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0x0);
3165ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0x0);
3166ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0x0);
3167ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0x0);
3168ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0x0);
3169ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0x0);
3170ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0x0);
3171ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0x0);
3172ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0x0);
3173ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0x0);
3174ec21e2ecSJeff Kirsher 
3175ec21e2ecSJeff Kirsher 		/* If we have extended hash tables, we need to
3176ec21e2ecSJeff Kirsher 		 * clear the exact match registers to prepare for
31770977f817SJan Ceuleers 		 * setting them
31780977f817SJan Ceuleers 		 */
3179ec21e2ecSJeff Kirsher 		if (priv->extended_hash) {
3180ec21e2ecSJeff Kirsher 			em_num = GFAR_EM_NUM + 1;
3181ec21e2ecSJeff Kirsher 			gfar_clear_exact_match(dev);
3182ec21e2ecSJeff Kirsher 			idx = 1;
3183ec21e2ecSJeff Kirsher 		} else {
3184ec21e2ecSJeff Kirsher 			idx = 0;
3185ec21e2ecSJeff Kirsher 			em_num = 0;
3186ec21e2ecSJeff Kirsher 		}
3187ec21e2ecSJeff Kirsher 
3188ec21e2ecSJeff Kirsher 		if (netdev_mc_empty(dev))
3189ec21e2ecSJeff Kirsher 			return;
3190ec21e2ecSJeff Kirsher 
3191ec21e2ecSJeff Kirsher 		/* Parse the list, and set the appropriate bits */
3192ec21e2ecSJeff Kirsher 		netdev_for_each_mc_addr(ha, dev) {
3193ec21e2ecSJeff Kirsher 			if (idx < em_num) {
3194ec21e2ecSJeff Kirsher 				gfar_set_mac_for_addr(dev, idx, ha->addr);
3195ec21e2ecSJeff Kirsher 				idx++;
3196ec21e2ecSJeff Kirsher 			} else
3197ec21e2ecSJeff Kirsher 				gfar_set_hash_for_addr(dev, ha->addr);
3198ec21e2ecSJeff Kirsher 		}
3199ec21e2ecSJeff Kirsher 	}
3200ec21e2ecSJeff Kirsher }
3201ec21e2ecSJeff Kirsher 
3202ec21e2ecSJeff Kirsher 
3203ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they
32040977f817SJan Ceuleers  * don't interfere with normal reception
32050977f817SJan Ceuleers  */
3206ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev)
3207ec21e2ecSJeff Kirsher {
3208ec21e2ecSJeff Kirsher 	int idx;
32096a3c910cSJoe Perches 	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3210ec21e2ecSJeff Kirsher 
3211ec21e2ecSJeff Kirsher 	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
3212ec21e2ecSJeff Kirsher 		gfar_set_mac_for_addr(dev, idx, zero_arr);
3213ec21e2ecSJeff Kirsher }
3214ec21e2ecSJeff Kirsher 
3215ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */
3216ec21e2ecSJeff Kirsher /* The algorithm works like so:
3217ec21e2ecSJeff Kirsher  * 1) Take the Destination Address (ie the multicast address), and
3218ec21e2ecSJeff Kirsher  * do a CRC on it (little endian), and reverse the bits of the
3219ec21e2ecSJeff Kirsher  * result.
3220ec21e2ecSJeff Kirsher  * 2) Use the 8 most significant bits as a hash into a 256-entry
3221ec21e2ecSJeff Kirsher  * table.  The table is controlled through 8 32-bit registers:
3222ec21e2ecSJeff Kirsher  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
3223ec21e2ecSJeff Kirsher  * gaddr7.  This means that the 3 most significant bits in the
3224ec21e2ecSJeff Kirsher  * hash index which gaddr register to use, and the 5 other bits
3225ec21e2ecSJeff Kirsher  * indicate which bit (assuming an IBM numbering scheme, which
3226ec21e2ecSJeff Kirsher  * for PowerPC (tm) is usually the case) in the register holds
32270977f817SJan Ceuleers  * the entry.
32280977f817SJan Ceuleers  */
3229ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3230ec21e2ecSJeff Kirsher {
3231ec21e2ecSJeff Kirsher 	u32 tempval;
3232ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
32336a3c910cSJoe Perches 	u32 result = ether_crc(ETH_ALEN, addr);
3234ec21e2ecSJeff Kirsher 	int width = priv->hash_width;
3235ec21e2ecSJeff Kirsher 	u8 whichbit = (result >> (32 - width)) & 0x1f;
3236ec21e2ecSJeff Kirsher 	u8 whichreg = result >> (32 - width + 5);
3237ec21e2ecSJeff Kirsher 	u32 value = (1 << (31-whichbit));
3238ec21e2ecSJeff Kirsher 
3239ec21e2ecSJeff Kirsher 	tempval = gfar_read(priv->hash_regs[whichreg]);
3240ec21e2ecSJeff Kirsher 	tempval |= value;
3241ec21e2ecSJeff Kirsher 	gfar_write(priv->hash_regs[whichreg], tempval);
3242ec21e2ecSJeff Kirsher }
3243ec21e2ecSJeff Kirsher 
3244ec21e2ecSJeff Kirsher 
3245ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers
3246ec21e2ecSJeff Kirsher  * This function sets the numth pair to a given address
3247ec21e2ecSJeff Kirsher  */
3248ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3249ec21e2ecSJeff Kirsher 				  const u8 *addr)
3250ec21e2ecSJeff Kirsher {
3251ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3252ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3253ec21e2ecSJeff Kirsher 	u32 tempval;
3254ec21e2ecSJeff Kirsher 	u32 __iomem *macptr = &regs->macstnaddr1;
3255ec21e2ecSJeff Kirsher 
3256ec21e2ecSJeff Kirsher 	macptr += num*2;
3257ec21e2ecSJeff Kirsher 
325883bfc3c4SClaudiu Manoil 	/* For a station address of 0x12345678ABCD in transmission
325983bfc3c4SClaudiu Manoil 	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
326083bfc3c4SClaudiu Manoil 	 * MACnADDR2 is set to 0x34120000.
32610977f817SJan Ceuleers 	 */
326283bfc3c4SClaudiu Manoil 	tempval = (addr[5] << 24) | (addr[4] << 16) |
326383bfc3c4SClaudiu Manoil 		  (addr[3] << 8)  |  addr[2];
3264ec21e2ecSJeff Kirsher 
326583bfc3c4SClaudiu Manoil 	gfar_write(macptr, tempval);
3266ec21e2ecSJeff Kirsher 
326783bfc3c4SClaudiu Manoil 	tempval = (addr[1] << 24) | (addr[0] << 16);
3268ec21e2ecSJeff Kirsher 
3269ec21e2ecSJeff Kirsher 	gfar_write(macptr+1, tempval);
3270ec21e2ecSJeff Kirsher }
3271ec21e2ecSJeff Kirsher 
3272ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */
3273ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id)
3274ec21e2ecSJeff Kirsher {
3275ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3276ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
3277ec21e2ecSJeff Kirsher 	struct gfar_private *priv= gfargrp->priv;
3278ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
3279ec21e2ecSJeff Kirsher 
3280ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3281ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&regs->ievent);
3282ec21e2ecSJeff Kirsher 
3283ec21e2ecSJeff Kirsher 	/* Clear IEVENT */
3284ec21e2ecSJeff Kirsher 	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3285ec21e2ecSJeff Kirsher 
3286ec21e2ecSJeff Kirsher 	/* Magic Packet is not an error. */
3287ec21e2ecSJeff Kirsher 	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3288ec21e2ecSJeff Kirsher 	    (events & IEVENT_MAG))
3289ec21e2ecSJeff Kirsher 		events &= ~IEVENT_MAG;
3290ec21e2ecSJeff Kirsher 
3291ec21e2ecSJeff Kirsher 	/* Hmm... */
3292ec21e2ecSJeff Kirsher 	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3293bc4598bcSJan Ceuleers 		netdev_dbg(dev,
3294bc4598bcSJan Ceuleers 			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3295ec21e2ecSJeff Kirsher 			   events, gfar_read(&regs->imask));
3296ec21e2ecSJeff Kirsher 
3297ec21e2ecSJeff Kirsher 	/* Update the error counters */
3298ec21e2ecSJeff Kirsher 	if (events & IEVENT_TXE) {
3299ec21e2ecSJeff Kirsher 		dev->stats.tx_errors++;
3300ec21e2ecSJeff Kirsher 
3301ec21e2ecSJeff Kirsher 		if (events & IEVENT_LC)
3302ec21e2ecSJeff Kirsher 			dev->stats.tx_window_errors++;
3303ec21e2ecSJeff Kirsher 		if (events & IEVENT_CRL)
3304ec21e2ecSJeff Kirsher 			dev->stats.tx_aborted_errors++;
3305ec21e2ecSJeff Kirsher 		if (events & IEVENT_XFUN) {
3306ec21e2ecSJeff Kirsher 			unsigned long flags;
3307ec21e2ecSJeff Kirsher 
3308ec21e2ecSJeff Kirsher 			netif_dbg(priv, tx_err, dev,
3309ec21e2ecSJeff Kirsher 				  "TX FIFO underrun, packet dropped\n");
3310ec21e2ecSJeff Kirsher 			dev->stats.tx_dropped++;
3311212079dfSPaul Gortmaker 			atomic64_inc(&priv->extra_stats.tx_underrun);
3312ec21e2ecSJeff Kirsher 
3313ec21e2ecSJeff Kirsher 			local_irq_save(flags);
3314ec21e2ecSJeff Kirsher 			lock_tx_qs(priv);
3315ec21e2ecSJeff Kirsher 
3316ec21e2ecSJeff Kirsher 			/* Reactivate the Tx Queues */
3317ec21e2ecSJeff Kirsher 			gfar_write(&regs->tstat, gfargrp->tstat);
3318ec21e2ecSJeff Kirsher 
3319ec21e2ecSJeff Kirsher 			unlock_tx_qs(priv);
3320ec21e2ecSJeff Kirsher 			local_irq_restore(flags);
3321ec21e2ecSJeff Kirsher 		}
3322ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
3323ec21e2ecSJeff Kirsher 	}
3324ec21e2ecSJeff Kirsher 	if (events & IEVENT_BSY) {
3325ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3326212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_bsy);
3327ec21e2ecSJeff Kirsher 
3328ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3329ec21e2ecSJeff Kirsher 
3330ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3331ec21e2ecSJeff Kirsher 			  gfar_read(&regs->rstat));
3332ec21e2ecSJeff Kirsher 	}
3333ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABR) {
3334ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3335212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_babr);
3336ec21e2ecSJeff Kirsher 
3337ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
3338ec21e2ecSJeff Kirsher 	}
3339ec21e2ecSJeff Kirsher 	if (events & IEVENT_EBERR) {
3340212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.eberr);
3341ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "bus error\n");
3342ec21e2ecSJeff Kirsher 	}
3343ec21e2ecSJeff Kirsher 	if (events & IEVENT_RXC)
3344ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_status, dev, "control frame\n");
3345ec21e2ecSJeff Kirsher 
3346ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABT) {
3347212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.tx_babt);
3348ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
3349ec21e2ecSJeff Kirsher 	}
3350ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3351ec21e2ecSJeff Kirsher }
3352ec21e2ecSJeff Kirsher 
33536ce29b0eSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
33546ce29b0eSClaudiu Manoil {
33556ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
33566ce29b0eSClaudiu Manoil 	u32 val = 0;
33576ce29b0eSClaudiu Manoil 
33586ce29b0eSClaudiu Manoil 	if (!phydev->duplex)
33596ce29b0eSClaudiu Manoil 		return val;
33606ce29b0eSClaudiu Manoil 
33616ce29b0eSClaudiu Manoil 	if (!priv->pause_aneg_en) {
33626ce29b0eSClaudiu Manoil 		if (priv->tx_pause_en)
33636ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
33646ce29b0eSClaudiu Manoil 		if (priv->rx_pause_en)
33656ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
33666ce29b0eSClaudiu Manoil 	} else {
33676ce29b0eSClaudiu Manoil 		u16 lcl_adv, rmt_adv;
33686ce29b0eSClaudiu Manoil 		u8 flowctrl;
33696ce29b0eSClaudiu Manoil 		/* get link partner capabilities */
33706ce29b0eSClaudiu Manoil 		rmt_adv = 0;
33716ce29b0eSClaudiu Manoil 		if (phydev->pause)
33726ce29b0eSClaudiu Manoil 			rmt_adv = LPA_PAUSE_CAP;
33736ce29b0eSClaudiu Manoil 		if (phydev->asym_pause)
33746ce29b0eSClaudiu Manoil 			rmt_adv |= LPA_PAUSE_ASYM;
33756ce29b0eSClaudiu Manoil 
3376*43ef8d29SPavaluca Matei-B46610 		lcl_adv = 0;
3377*43ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Pause)
3378*43ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_CAP;
3379*43ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Asym_Pause)
3380*43ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_ASYM;
33816ce29b0eSClaudiu Manoil 
33826ce29b0eSClaudiu Manoil 		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
33836ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_TX)
33846ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
33856ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_RX)
33866ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
33876ce29b0eSClaudiu Manoil 	}
33886ce29b0eSClaudiu Manoil 
33896ce29b0eSClaudiu Manoil 	return val;
33906ce29b0eSClaudiu Manoil }
33916ce29b0eSClaudiu Manoil 
33926ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv)
33936ce29b0eSClaudiu Manoil {
33946ce29b0eSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
33956ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
33966ce29b0eSClaudiu Manoil 
33976ce29b0eSClaudiu Manoil 	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
33986ce29b0eSClaudiu Manoil 		return;
33996ce29b0eSClaudiu Manoil 
34006ce29b0eSClaudiu Manoil 	if (phydev->link) {
34016ce29b0eSClaudiu Manoil 		u32 tempval1 = gfar_read(&regs->maccfg1);
34026ce29b0eSClaudiu Manoil 		u32 tempval = gfar_read(&regs->maccfg2);
34036ce29b0eSClaudiu Manoil 		u32 ecntrl = gfar_read(&regs->ecntrl);
34046ce29b0eSClaudiu Manoil 
34056ce29b0eSClaudiu Manoil 		if (phydev->duplex != priv->oldduplex) {
34066ce29b0eSClaudiu Manoil 			if (!(phydev->duplex))
34076ce29b0eSClaudiu Manoil 				tempval &= ~(MACCFG2_FULL_DUPLEX);
34086ce29b0eSClaudiu Manoil 			else
34096ce29b0eSClaudiu Manoil 				tempval |= MACCFG2_FULL_DUPLEX;
34106ce29b0eSClaudiu Manoil 
34116ce29b0eSClaudiu Manoil 			priv->oldduplex = phydev->duplex;
34126ce29b0eSClaudiu Manoil 		}
34136ce29b0eSClaudiu Manoil 
34146ce29b0eSClaudiu Manoil 		if (phydev->speed != priv->oldspeed) {
34156ce29b0eSClaudiu Manoil 			switch (phydev->speed) {
34166ce29b0eSClaudiu Manoil 			case 1000:
34176ce29b0eSClaudiu Manoil 				tempval =
34186ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
34196ce29b0eSClaudiu Manoil 
34206ce29b0eSClaudiu Manoil 				ecntrl &= ~(ECNTRL_R100);
34216ce29b0eSClaudiu Manoil 				break;
34226ce29b0eSClaudiu Manoil 			case 100:
34236ce29b0eSClaudiu Manoil 			case 10:
34246ce29b0eSClaudiu Manoil 				tempval =
34256ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
34266ce29b0eSClaudiu Manoil 
34276ce29b0eSClaudiu Manoil 				/* Reduced mode distinguishes
34286ce29b0eSClaudiu Manoil 				 * between 10 and 100
34296ce29b0eSClaudiu Manoil 				 */
34306ce29b0eSClaudiu Manoil 				if (phydev->speed == SPEED_100)
34316ce29b0eSClaudiu Manoil 					ecntrl |= ECNTRL_R100;
34326ce29b0eSClaudiu Manoil 				else
34336ce29b0eSClaudiu Manoil 					ecntrl &= ~(ECNTRL_R100);
34346ce29b0eSClaudiu Manoil 				break;
34356ce29b0eSClaudiu Manoil 			default:
34366ce29b0eSClaudiu Manoil 				netif_warn(priv, link, priv->ndev,
34376ce29b0eSClaudiu Manoil 					   "Ack!  Speed (%d) is not 10/100/1000!\n",
34386ce29b0eSClaudiu Manoil 					   phydev->speed);
34396ce29b0eSClaudiu Manoil 				break;
34406ce29b0eSClaudiu Manoil 			}
34416ce29b0eSClaudiu Manoil 
34426ce29b0eSClaudiu Manoil 			priv->oldspeed = phydev->speed;
34436ce29b0eSClaudiu Manoil 		}
34446ce29b0eSClaudiu Manoil 
34456ce29b0eSClaudiu Manoil 		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
34466ce29b0eSClaudiu Manoil 		tempval1 |= gfar_get_flowctrl_cfg(priv);
34476ce29b0eSClaudiu Manoil 
34486ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg1, tempval1);
34496ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg2, tempval);
34506ce29b0eSClaudiu Manoil 		gfar_write(&regs->ecntrl, ecntrl);
34516ce29b0eSClaudiu Manoil 
34526ce29b0eSClaudiu Manoil 		if (!priv->oldlink)
34536ce29b0eSClaudiu Manoil 			priv->oldlink = 1;
34546ce29b0eSClaudiu Manoil 
34556ce29b0eSClaudiu Manoil 	} else if (priv->oldlink) {
34566ce29b0eSClaudiu Manoil 		priv->oldlink = 0;
34576ce29b0eSClaudiu Manoil 		priv->oldspeed = 0;
34586ce29b0eSClaudiu Manoil 		priv->oldduplex = -1;
34596ce29b0eSClaudiu Manoil 	}
34606ce29b0eSClaudiu Manoil 
34616ce29b0eSClaudiu Manoil 	if (netif_msg_link(priv))
34626ce29b0eSClaudiu Manoil 		phy_print_status(phydev);
34636ce29b0eSClaudiu Manoil }
34646ce29b0eSClaudiu Manoil 
3465ec21e2ecSJeff Kirsher static struct of_device_id gfar_match[] =
3466ec21e2ecSJeff Kirsher {
3467ec21e2ecSJeff Kirsher 	{
3468ec21e2ecSJeff Kirsher 		.type = "network",
3469ec21e2ecSJeff Kirsher 		.compatible = "gianfar",
3470ec21e2ecSJeff Kirsher 	},
3471ec21e2ecSJeff Kirsher 	{
3472ec21e2ecSJeff Kirsher 		.compatible = "fsl,etsec2",
3473ec21e2ecSJeff Kirsher 	},
3474ec21e2ecSJeff Kirsher 	{},
3475ec21e2ecSJeff Kirsher };
3476ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match);
3477ec21e2ecSJeff Kirsher 
3478ec21e2ecSJeff Kirsher /* Structure for a device driver */
3479ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = {
3480ec21e2ecSJeff Kirsher 	.driver = {
3481ec21e2ecSJeff Kirsher 		.name = "fsl-gianfar",
3482ec21e2ecSJeff Kirsher 		.owner = THIS_MODULE,
3483ec21e2ecSJeff Kirsher 		.pm = GFAR_PM_OPS,
3484ec21e2ecSJeff Kirsher 		.of_match_table = gfar_match,
3485ec21e2ecSJeff Kirsher 	},
3486ec21e2ecSJeff Kirsher 	.probe = gfar_probe,
3487ec21e2ecSJeff Kirsher 	.remove = gfar_remove,
3488ec21e2ecSJeff Kirsher };
3489ec21e2ecSJeff Kirsher 
3490db62f684SAxel Lin module_platform_driver(gfar_driver);
3491