1*2874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 20977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c 3ec21e2ecSJeff Kirsher * 4ec21e2ecSJeff Kirsher * Gianfar Ethernet Driver 5ec21e2ecSJeff Kirsher * This driver is designed for the non-CPM ethernet controllers 6ec21e2ecSJeff Kirsher * on the 85xx and 83xx family of integrated processors 7ec21e2ecSJeff Kirsher * Based on 8260_io/fcc_enet.c 8ec21e2ecSJeff Kirsher * 9ec21e2ecSJeff Kirsher * Author: Andy Fleming 10ec21e2ecSJeff Kirsher * Maintainer: Kumar Gala 11ec21e2ecSJeff Kirsher * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com> 12ec21e2ecSJeff Kirsher * 1320862788SClaudiu Manoil * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc. 14ec21e2ecSJeff Kirsher * Copyright 2007 MontaVista Software, Inc. 15ec21e2ecSJeff Kirsher * 16ec21e2ecSJeff Kirsher * Gianfar: AKA Lambda Draconis, "Dragon" 17ec21e2ecSJeff Kirsher * RA 11 31 24.2 18ec21e2ecSJeff Kirsher * Dec +69 19 52 19ec21e2ecSJeff Kirsher * V 3.84 20ec21e2ecSJeff Kirsher * B-V +1.62 21ec21e2ecSJeff Kirsher * 22ec21e2ecSJeff Kirsher * Theory of operation 23ec21e2ecSJeff Kirsher * 24ec21e2ecSJeff Kirsher * The driver is initialized through of_device. Configuration information 25ec21e2ecSJeff Kirsher * is therefore conveyed through an OF-style device tree. 26ec21e2ecSJeff Kirsher * 27ec21e2ecSJeff Kirsher * The Gianfar Ethernet Controller uses a ring of buffer 28ec21e2ecSJeff Kirsher * descriptors. The beginning is indicated by a register 29ec21e2ecSJeff Kirsher * pointing to the physical address of the start of the ring. 30ec21e2ecSJeff Kirsher * The end is determined by a "wrap" bit being set in the 31ec21e2ecSJeff Kirsher * last descriptor of the ring. 32ec21e2ecSJeff Kirsher * 33ec21e2ecSJeff Kirsher * When a packet is received, the RXF bit in the 34ec21e2ecSJeff Kirsher * IEVENT register is set, triggering an interrupt when the 35ec21e2ecSJeff Kirsher * corresponding bit in the IMASK register is also set (if 36ec21e2ecSJeff Kirsher * interrupt coalescing is active, then the interrupt may not 37ec21e2ecSJeff Kirsher * happen immediately, but will wait until either a set number 38ec21e2ecSJeff Kirsher * of frames or amount of time have passed). In NAPI, the 39ec21e2ecSJeff Kirsher * interrupt handler will signal there is work to be done, and 40ec21e2ecSJeff Kirsher * exit. This method will start at the last known empty 41ec21e2ecSJeff Kirsher * descriptor, and process every subsequent descriptor until there 42ec21e2ecSJeff Kirsher * are none left with data (NAPI will stop after a set number of 43ec21e2ecSJeff Kirsher * packets to give time to other tasks, but will eventually 44ec21e2ecSJeff Kirsher * process all the packets). The data arrives inside a 45ec21e2ecSJeff Kirsher * pre-allocated skb, and so after the skb is passed up to the 46ec21e2ecSJeff Kirsher * stack, a new skb must be allocated, and the address field in 47ec21e2ecSJeff Kirsher * the buffer descriptor must be updated to indicate this new 48ec21e2ecSJeff Kirsher * skb. 49ec21e2ecSJeff Kirsher * 50ec21e2ecSJeff Kirsher * When the kernel requests that a packet be transmitted, the 51ec21e2ecSJeff Kirsher * driver starts where it left off last time, and points the 52ec21e2ecSJeff Kirsher * descriptor at the buffer which was passed in. The driver 53ec21e2ecSJeff Kirsher * then informs the DMA engine that there are packets ready to 54ec21e2ecSJeff Kirsher * be transmitted. Once the controller is finished transmitting 55ec21e2ecSJeff Kirsher * the packet, an interrupt may be triggered (under the same 56ec21e2ecSJeff Kirsher * conditions as for reception, but depending on the TXF bit). 57ec21e2ecSJeff Kirsher * The driver then cleans up the buffer. 58ec21e2ecSJeff Kirsher */ 59ec21e2ecSJeff Kirsher 60ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 61ec21e2ecSJeff Kirsher #define DEBUG 62ec21e2ecSJeff Kirsher 63ec21e2ecSJeff Kirsher #include <linux/kernel.h> 64ec21e2ecSJeff Kirsher #include <linux/string.h> 65ec21e2ecSJeff Kirsher #include <linux/errno.h> 66ec21e2ecSJeff Kirsher #include <linux/unistd.h> 67ec21e2ecSJeff Kirsher #include <linux/slab.h> 68ec21e2ecSJeff Kirsher #include <linux/interrupt.h> 69ec21e2ecSJeff Kirsher #include <linux/delay.h> 70ec21e2ecSJeff Kirsher #include <linux/netdevice.h> 71ec21e2ecSJeff Kirsher #include <linux/etherdevice.h> 72ec21e2ecSJeff Kirsher #include <linux/skbuff.h> 73ec21e2ecSJeff Kirsher #include <linux/if_vlan.h> 74ec21e2ecSJeff Kirsher #include <linux/spinlock.h> 75ec21e2ecSJeff Kirsher #include <linux/mm.h> 765af50730SRob Herring #include <linux/of_address.h> 775af50730SRob Herring #include <linux/of_irq.h> 78ec21e2ecSJeff Kirsher #include <linux/of_mdio.h> 79ec21e2ecSJeff Kirsher #include <linux/of_platform.h> 80ec21e2ecSJeff Kirsher #include <linux/ip.h> 81ec21e2ecSJeff Kirsher #include <linux/tcp.h> 82ec21e2ecSJeff Kirsher #include <linux/udp.h> 83ec21e2ecSJeff Kirsher #include <linux/in.h> 84ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h> 85ec21e2ecSJeff Kirsher 86ec21e2ecSJeff Kirsher #include <asm/io.h> 87d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC 88ec21e2ecSJeff Kirsher #include <asm/reg.h> 892969b1f7SClaudiu Manoil #include <asm/mpc85xx.h> 90d6ef0bccSClaudiu Manoil #endif 91ec21e2ecSJeff Kirsher #include <asm/irq.h> 927c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 93ec21e2ecSJeff Kirsher #include <linux/module.h> 94ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h> 95ec21e2ecSJeff Kirsher #include <linux/crc32.h> 96ec21e2ecSJeff Kirsher #include <linux/mii.h> 97ec21e2ecSJeff Kirsher #include <linux/phy.h> 98ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h> 99ec21e2ecSJeff Kirsher #include <linux/of.h> 100ec21e2ecSJeff Kirsher #include <linux/of_net.h> 101ec21e2ecSJeff Kirsher 102ec21e2ecSJeff Kirsher #include "gianfar.h" 103ec21e2ecSJeff Kirsher 1048fcc6033SAbhimanyu #define TX_TIMEOUT (5*HZ) 105ec21e2ecSJeff Kirsher 10675354148SClaudiu Manoil const char gfar_driver_version[] = "2.0"; 107ec21e2ecSJeff Kirsher 108ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev); 10906983aa5SYueHaibing static netdev_tx_t gfar_start_xmit(struct sk_buff *skb, struct net_device *dev); 110ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work); 111ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev); 112ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev); 11376f31e8bSClaudiu Manoil static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue, 11476f31e8bSClaudiu Manoil int alloc_cnt); 115ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev); 116ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu); 117ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id); 118ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id); 119ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id); 120ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev); 1216ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv); 122ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev); 123ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev); 124ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev); 125ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv); 126ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev); 127ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr); 128ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev); 129aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget); 130aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget); 131aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget); 132aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget); 133ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 134ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev); 135ec21e2ecSJeff Kirsher #endif 136ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit); 137c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue); 138f23223f1SClaudiu Manoil static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb); 139c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv); 140ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev); 141ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 142ec21e2ecSJeff Kirsher const u8 *addr); 143ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd); 144ec21e2ecSJeff Kirsher 145ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc"); 146ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver"); 147ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL"); 148ec21e2ecSJeff Kirsher 149ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 150ec21e2ecSJeff Kirsher dma_addr_t buf) 151ec21e2ecSJeff Kirsher { 152ec21e2ecSJeff Kirsher u32 lstatus; 153ec21e2ecSJeff Kirsher 154a7312d58SClaudiu Manoil bdp->bufPtr = cpu_to_be32(buf); 155ec21e2ecSJeff Kirsher 156ec21e2ecSJeff Kirsher lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT); 157ec21e2ecSJeff Kirsher if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1) 158ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(RXBD_WRAP); 159ec21e2ecSJeff Kirsher 160d55398baSClaudiu Manoil gfar_wmb(); 161ec21e2ecSJeff Kirsher 162a7312d58SClaudiu Manoil bdp->lstatus = cpu_to_be32(lstatus); 163ec21e2ecSJeff Kirsher } 164ec21e2ecSJeff Kirsher 16576f31e8bSClaudiu Manoil static void gfar_init_bds(struct net_device *ndev) 166ec21e2ecSJeff Kirsher { 167ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 16845b679c9SMatei Pavaluca struct gfar __iomem *regs = priv->gfargrp[0].regs; 169ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 170ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 171ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 17203366a33SKevin Hao u32 __iomem *rfbptr; 173ec21e2ecSJeff Kirsher int i, j; 174ec21e2ecSJeff Kirsher 175ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 176ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 177ec21e2ecSJeff Kirsher /* Initialize some variables in our dev structure */ 178ec21e2ecSJeff Kirsher tx_queue->num_txbdfree = tx_queue->tx_ring_size; 179ec21e2ecSJeff Kirsher tx_queue->dirty_tx = tx_queue->tx_bd_base; 180ec21e2ecSJeff Kirsher tx_queue->cur_tx = tx_queue->tx_bd_base; 181ec21e2ecSJeff Kirsher tx_queue->skb_curtx = 0; 182ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = 0; 183ec21e2ecSJeff Kirsher 184ec21e2ecSJeff Kirsher /* Initialize Transmit Descriptor Ring */ 185ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 186ec21e2ecSJeff Kirsher for (j = 0; j < tx_queue->tx_ring_size; j++) { 187ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 188ec21e2ecSJeff Kirsher txbdp->bufPtr = 0; 189ec21e2ecSJeff Kirsher txbdp++; 190ec21e2ecSJeff Kirsher } 191ec21e2ecSJeff Kirsher 192ec21e2ecSJeff Kirsher /* Set the last descriptor in the ring to indicate wrap */ 193ec21e2ecSJeff Kirsher txbdp--; 194a7312d58SClaudiu Manoil txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) | 195a7312d58SClaudiu Manoil TXBD_WRAP); 196ec21e2ecSJeff Kirsher } 197ec21e2ecSJeff Kirsher 19845b679c9SMatei Pavaluca rfbptr = ®s->rfbptr0; 199ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 200ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 201ec21e2ecSJeff Kirsher 20276f31e8bSClaudiu Manoil rx_queue->next_to_clean = 0; 20376f31e8bSClaudiu Manoil rx_queue->next_to_use = 0; 20475354148SClaudiu Manoil rx_queue->next_to_alloc = 0; 205ec21e2ecSJeff Kirsher 20676f31e8bSClaudiu Manoil /* make sure next_to_clean != next_to_use after this 20776f31e8bSClaudiu Manoil * by leaving at least 1 unused descriptor 20876f31e8bSClaudiu Manoil */ 20976f31e8bSClaudiu Manoil gfar_alloc_rx_buffs(rx_queue, gfar_rxbd_unused(rx_queue)); 210ec21e2ecSJeff Kirsher 21145b679c9SMatei Pavaluca rx_queue->rfbptr = rfbptr; 21245b679c9SMatei Pavaluca rfbptr += 2; 213ec21e2ecSJeff Kirsher } 214ec21e2ecSJeff Kirsher } 215ec21e2ecSJeff Kirsher 216ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev) 217ec21e2ecSJeff Kirsher { 218ec21e2ecSJeff Kirsher void *vaddr; 219ec21e2ecSJeff Kirsher dma_addr_t addr; 22075354148SClaudiu Manoil int i, j; 221ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 222369ec162SClaudiu Manoil struct device *dev = priv->dev; 223ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 224ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 225ec21e2ecSJeff Kirsher 226ec21e2ecSJeff Kirsher priv->total_tx_ring_size = 0; 227ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 228ec21e2ecSJeff Kirsher priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size; 229ec21e2ecSJeff Kirsher 230ec21e2ecSJeff Kirsher priv->total_rx_ring_size = 0; 231ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 232ec21e2ecSJeff Kirsher priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size; 233ec21e2ecSJeff Kirsher 234ec21e2ecSJeff Kirsher /* Allocate memory for the buffer descriptors */ 235ec21e2ecSJeff Kirsher vaddr = dma_alloc_coherent(dev, 236d0320f75SJoe Perches (priv->total_tx_ring_size * 237d0320f75SJoe Perches sizeof(struct txbd8)) + 238d0320f75SJoe Perches (priv->total_rx_ring_size * 239d0320f75SJoe Perches sizeof(struct rxbd8)), 240ec21e2ecSJeff Kirsher &addr, GFP_KERNEL); 241d0320f75SJoe Perches if (!vaddr) 242ec21e2ecSJeff Kirsher return -ENOMEM; 243ec21e2ecSJeff Kirsher 244ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 245ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 246ec21e2ecSJeff Kirsher tx_queue->tx_bd_base = vaddr; 247ec21e2ecSJeff Kirsher tx_queue->tx_bd_dma_base = addr; 248ec21e2ecSJeff Kirsher tx_queue->dev = ndev; 249ec21e2ecSJeff Kirsher /* enet DMA only understands physical addresses */ 250ec21e2ecSJeff Kirsher addr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 251ec21e2ecSJeff Kirsher vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 252ec21e2ecSJeff Kirsher } 253ec21e2ecSJeff Kirsher 254ec21e2ecSJeff Kirsher /* Start the rx descriptor ring where the tx ring leaves off */ 255ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 256ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 257ec21e2ecSJeff Kirsher rx_queue->rx_bd_base = vaddr; 258ec21e2ecSJeff Kirsher rx_queue->rx_bd_dma_base = addr; 259f23223f1SClaudiu Manoil rx_queue->ndev = ndev; 26075354148SClaudiu Manoil rx_queue->dev = dev; 261ec21e2ecSJeff Kirsher addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 262ec21e2ecSJeff Kirsher vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 263ec21e2ecSJeff Kirsher } 264ec21e2ecSJeff Kirsher 265ec21e2ecSJeff Kirsher /* Setup the skbuff rings */ 266ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 267ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 26814f8dc49SJoe Perches tx_queue->tx_skbuff = 26914f8dc49SJoe Perches kmalloc_array(tx_queue->tx_ring_size, 27014f8dc49SJoe Perches sizeof(*tx_queue->tx_skbuff), 271bc4598bcSJan Ceuleers GFP_KERNEL); 27214f8dc49SJoe Perches if (!tx_queue->tx_skbuff) 273ec21e2ecSJeff Kirsher goto cleanup; 274ec21e2ecSJeff Kirsher 27575354148SClaudiu Manoil for (j = 0; j < tx_queue->tx_ring_size; j++) 27675354148SClaudiu Manoil tx_queue->tx_skbuff[j] = NULL; 277ec21e2ecSJeff Kirsher } 278ec21e2ecSJeff Kirsher 279ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 280ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 28175354148SClaudiu Manoil rx_queue->rx_buff = kcalloc(rx_queue->rx_ring_size, 28275354148SClaudiu Manoil sizeof(*rx_queue->rx_buff), 283bc4598bcSJan Ceuleers GFP_KERNEL); 28475354148SClaudiu Manoil if (!rx_queue->rx_buff) 285ec21e2ecSJeff Kirsher goto cleanup; 286ec21e2ecSJeff Kirsher } 287ec21e2ecSJeff Kirsher 28876f31e8bSClaudiu Manoil gfar_init_bds(ndev); 289ec21e2ecSJeff Kirsher 290ec21e2ecSJeff Kirsher return 0; 291ec21e2ecSJeff Kirsher 292ec21e2ecSJeff Kirsher cleanup: 293ec21e2ecSJeff Kirsher free_skb_resources(priv); 294ec21e2ecSJeff Kirsher return -ENOMEM; 295ec21e2ecSJeff Kirsher } 296ec21e2ecSJeff Kirsher 297ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv) 298ec21e2ecSJeff Kirsher { 299ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 300ec21e2ecSJeff Kirsher u32 __iomem *baddr; 301ec21e2ecSJeff Kirsher int i; 302ec21e2ecSJeff Kirsher 303ec21e2ecSJeff Kirsher baddr = ®s->tbase0; 304ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 305ec21e2ecSJeff Kirsher gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base); 306ec21e2ecSJeff Kirsher baddr += 2; 307ec21e2ecSJeff Kirsher } 308ec21e2ecSJeff Kirsher 309ec21e2ecSJeff Kirsher baddr = ®s->rbase0; 310ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 311ec21e2ecSJeff Kirsher gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base); 312ec21e2ecSJeff Kirsher baddr += 2; 313ec21e2ecSJeff Kirsher } 314ec21e2ecSJeff Kirsher } 315ec21e2ecSJeff Kirsher 31645b679c9SMatei Pavaluca static void gfar_init_rqprm(struct gfar_private *priv) 31745b679c9SMatei Pavaluca { 31845b679c9SMatei Pavaluca struct gfar __iomem *regs = priv->gfargrp[0].regs; 31945b679c9SMatei Pavaluca u32 __iomem *baddr; 32045b679c9SMatei Pavaluca int i; 32145b679c9SMatei Pavaluca 32245b679c9SMatei Pavaluca baddr = ®s->rqprm0; 32345b679c9SMatei Pavaluca for (i = 0; i < priv->num_rx_queues; i++) { 32445b679c9SMatei Pavaluca gfar_write(baddr, priv->rx_queue[i]->rx_ring_size | 32545b679c9SMatei Pavaluca (DEFAULT_RX_LFC_THR << FBTHR_SHIFT)); 32645b679c9SMatei Pavaluca baddr++; 32745b679c9SMatei Pavaluca } 32845b679c9SMatei Pavaluca } 32945b679c9SMatei Pavaluca 33075354148SClaudiu Manoil static void gfar_rx_offload_en(struct gfar_private *priv) 33188302648SClaudiu Manoil { 33288302648SClaudiu Manoil /* set this when rx hw offload (TOE) functions are being used */ 33388302648SClaudiu Manoil priv->uses_rxfcb = 0; 33488302648SClaudiu Manoil 33588302648SClaudiu Manoil if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX)) 33688302648SClaudiu Manoil priv->uses_rxfcb = 1; 33788302648SClaudiu Manoil 33815bf176dSClaudiu Manoil if (priv->hwts_rx_en || priv->rx_filer_enable) 33988302648SClaudiu Manoil priv->uses_rxfcb = 1; 34088302648SClaudiu Manoil } 34188302648SClaudiu Manoil 342a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv) 343ec21e2ecSJeff Kirsher { 344ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 345ec21e2ecSJeff Kirsher u32 rctrl = 0; 346ec21e2ecSJeff Kirsher 347ec21e2ecSJeff Kirsher if (priv->rx_filer_enable) { 34815bf176dSClaudiu Manoil rctrl |= RCTRL_FILREN | RCTRL_PRSDEP_INIT; 349ec21e2ecSJeff Kirsher /* Program the RIR0 reg with the required distribution */ 35071ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) 35171ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_2RXQ_RIR0); 35271ff9e3dSClaudiu Manoil else /* GFAR_MQ_POLLING */ 35371ff9e3dSClaudiu Manoil gfar_write(®s->rir0, DEFAULT_8RXQ_RIR0); 354ec21e2ecSJeff Kirsher } 355ec21e2ecSJeff Kirsher 356f5ae6279SClaudiu Manoil /* Restore PROMISC mode */ 357a328ac92SClaudiu Manoil if (priv->ndev->flags & IFF_PROMISC) 358f5ae6279SClaudiu Manoil rctrl |= RCTRL_PROM; 359f5ae6279SClaudiu Manoil 36088302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_RXCSUM) 361ec21e2ecSJeff Kirsher rctrl |= RCTRL_CHECKSUMMING; 362ec21e2ecSJeff Kirsher 36388302648SClaudiu Manoil if (priv->extended_hash) 36488302648SClaudiu Manoil rctrl |= RCTRL_EXTHASH | RCTRL_EMEN; 365ec21e2ecSJeff Kirsher 366ec21e2ecSJeff Kirsher if (priv->padding) { 367ec21e2ecSJeff Kirsher rctrl &= ~RCTRL_PAL_MASK; 368ec21e2ecSJeff Kirsher rctrl |= RCTRL_PADDING(priv->padding); 369ec21e2ecSJeff Kirsher } 370ec21e2ecSJeff Kirsher 371ec21e2ecSJeff Kirsher /* Enable HW time stamping if requested from user space */ 37288302648SClaudiu Manoil if (priv->hwts_rx_en) 373ec21e2ecSJeff Kirsher rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE; 374ec21e2ecSJeff Kirsher 37588302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 376ec21e2ecSJeff Kirsher rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT; 377ec21e2ecSJeff Kirsher 37845b679c9SMatei Pavaluca /* Clear the LFC bit */ 37945b679c9SMatei Pavaluca gfar_write(®s->rctrl, rctrl); 38045b679c9SMatei Pavaluca /* Init flow control threshold values */ 38145b679c9SMatei Pavaluca gfar_init_rqprm(priv); 38245b679c9SMatei Pavaluca gfar_write(®s->ptv, DEFAULT_LFC_PTVVAL); 38345b679c9SMatei Pavaluca rctrl |= RCTRL_LFC; 38445b679c9SMatei Pavaluca 385ec21e2ecSJeff Kirsher /* Init rctrl based on our settings */ 386ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, rctrl); 387a328ac92SClaudiu Manoil } 388ec21e2ecSJeff Kirsher 389a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv) 390a328ac92SClaudiu Manoil { 391a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 392a328ac92SClaudiu Manoil u32 tctrl = 0; 393a328ac92SClaudiu Manoil 394a328ac92SClaudiu Manoil if (priv->ndev->features & NETIF_F_IP_CSUM) 395ec21e2ecSJeff Kirsher tctrl |= TCTRL_INIT_CSUM; 396ec21e2ecSJeff Kirsher 397b98b8babSClaudiu Manoil if (priv->prio_sched_en) 398ec21e2ecSJeff Kirsher tctrl |= TCTRL_TXSCHED_PRIO; 399b98b8babSClaudiu Manoil else { 400b98b8babSClaudiu Manoil tctrl |= TCTRL_TXSCHED_WRRS; 401b98b8babSClaudiu Manoil gfar_write(®s->tr03wt, DEFAULT_WRRS_WEIGHT); 402b98b8babSClaudiu Manoil gfar_write(®s->tr47wt, DEFAULT_WRRS_WEIGHT); 403b98b8babSClaudiu Manoil } 404ec21e2ecSJeff Kirsher 40588302648SClaudiu Manoil if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 40688302648SClaudiu Manoil tctrl |= TCTRL_VLINS; 40788302648SClaudiu Manoil 408ec21e2ecSJeff Kirsher gfar_write(®s->tctrl, tctrl); 409ec21e2ecSJeff Kirsher } 410ec21e2ecSJeff Kirsher 411f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv, 412f19015baSClaudiu Manoil unsigned long tx_mask, unsigned long rx_mask) 413f19015baSClaudiu Manoil { 414f19015baSClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 415f19015baSClaudiu Manoil u32 __iomem *baddr; 416f19015baSClaudiu Manoil 417f19015baSClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 418f19015baSClaudiu Manoil int i = 0; 419f19015baSClaudiu Manoil 420f19015baSClaudiu Manoil baddr = ®s->txic0; 421f19015baSClaudiu Manoil for_each_set_bit(i, &tx_mask, priv->num_tx_queues) { 422f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 423f19015baSClaudiu Manoil if (likely(priv->tx_queue[i]->txcoalescing)) 424f19015baSClaudiu Manoil gfar_write(baddr + i, priv->tx_queue[i]->txic); 425f19015baSClaudiu Manoil } 426f19015baSClaudiu Manoil 427f19015baSClaudiu Manoil baddr = ®s->rxic0; 428f19015baSClaudiu Manoil for_each_set_bit(i, &rx_mask, priv->num_rx_queues) { 429f19015baSClaudiu Manoil gfar_write(baddr + i, 0); 430f19015baSClaudiu Manoil if (likely(priv->rx_queue[i]->rxcoalescing)) 431f19015baSClaudiu Manoil gfar_write(baddr + i, priv->rx_queue[i]->rxic); 432f19015baSClaudiu Manoil } 433f19015baSClaudiu Manoil } else { 434f19015baSClaudiu Manoil /* Backward compatible case -- even if we enable 435f19015baSClaudiu Manoil * multiple queues, there's only single reg to program 436f19015baSClaudiu Manoil */ 437f19015baSClaudiu Manoil gfar_write(®s->txic, 0); 438f19015baSClaudiu Manoil if (likely(priv->tx_queue[0]->txcoalescing)) 439f19015baSClaudiu Manoil gfar_write(®s->txic, priv->tx_queue[0]->txic); 440f19015baSClaudiu Manoil 441f19015baSClaudiu Manoil gfar_write(®s->rxic, 0); 442f19015baSClaudiu Manoil if (unlikely(priv->rx_queue[0]->rxcoalescing)) 443f19015baSClaudiu Manoil gfar_write(®s->rxic, priv->rx_queue[0]->rxic); 444f19015baSClaudiu Manoil } 445f19015baSClaudiu Manoil } 446f19015baSClaudiu Manoil 447f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv) 448f19015baSClaudiu Manoil { 449f19015baSClaudiu Manoil gfar_configure_coalescing(priv, 0xFF, 0xFF); 450f19015baSClaudiu Manoil } 451f19015baSClaudiu Manoil 452ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev) 453ec21e2ecSJeff Kirsher { 454ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 455ec21e2ecSJeff Kirsher unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0; 456ec21e2ecSJeff Kirsher unsigned long tx_packets = 0, tx_bytes = 0; 4573a2e16c8SJan Ceuleers int i; 458ec21e2ecSJeff Kirsher 459ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 460ec21e2ecSJeff Kirsher rx_packets += priv->rx_queue[i]->stats.rx_packets; 461ec21e2ecSJeff Kirsher rx_bytes += priv->rx_queue[i]->stats.rx_bytes; 462ec21e2ecSJeff Kirsher rx_dropped += priv->rx_queue[i]->stats.rx_dropped; 463ec21e2ecSJeff Kirsher } 464ec21e2ecSJeff Kirsher 465ec21e2ecSJeff Kirsher dev->stats.rx_packets = rx_packets; 466ec21e2ecSJeff Kirsher dev->stats.rx_bytes = rx_bytes; 467ec21e2ecSJeff Kirsher dev->stats.rx_dropped = rx_dropped; 468ec21e2ecSJeff Kirsher 469ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 470ec21e2ecSJeff Kirsher tx_bytes += priv->tx_queue[i]->stats.tx_bytes; 471ec21e2ecSJeff Kirsher tx_packets += priv->tx_queue[i]->stats.tx_packets; 472ec21e2ecSJeff Kirsher } 473ec21e2ecSJeff Kirsher 474ec21e2ecSJeff Kirsher dev->stats.tx_bytes = tx_bytes; 475ec21e2ecSJeff Kirsher dev->stats.tx_packets = tx_packets; 476ec21e2ecSJeff Kirsher 477ec21e2ecSJeff Kirsher return &dev->stats; 478ec21e2ecSJeff Kirsher } 479ec21e2ecSJeff Kirsher 4803d23a05cSClaudiu Manoil static int gfar_set_mac_addr(struct net_device *dev, void *p) 4813d23a05cSClaudiu Manoil { 4823d23a05cSClaudiu Manoil eth_mac_addr(dev, p); 4833d23a05cSClaudiu Manoil 4843d23a05cSClaudiu Manoil gfar_set_mac_for_addr(dev, 0, dev->dev_addr); 4853d23a05cSClaudiu Manoil 4863d23a05cSClaudiu Manoil return 0; 4873d23a05cSClaudiu Manoil } 4883d23a05cSClaudiu Manoil 489ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = { 490ec21e2ecSJeff Kirsher .ndo_open = gfar_enet_open, 491ec21e2ecSJeff Kirsher .ndo_start_xmit = gfar_start_xmit, 492ec21e2ecSJeff Kirsher .ndo_stop = gfar_close, 493ec21e2ecSJeff Kirsher .ndo_change_mtu = gfar_change_mtu, 494ec21e2ecSJeff Kirsher .ndo_set_features = gfar_set_features, 495afc4b13dSJiri Pirko .ndo_set_rx_mode = gfar_set_multi, 496ec21e2ecSJeff Kirsher .ndo_tx_timeout = gfar_timeout, 497ec21e2ecSJeff Kirsher .ndo_do_ioctl = gfar_ioctl, 498ec21e2ecSJeff Kirsher .ndo_get_stats = gfar_get_stats, 4996211d467SJoakim Tjernlund .ndo_change_carrier = fixed_phy_change_carrier, 5003d23a05cSClaudiu Manoil .ndo_set_mac_address = gfar_set_mac_addr, 501ec21e2ecSJeff Kirsher .ndo_validate_addr = eth_validate_addr, 502ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 503ec21e2ecSJeff Kirsher .ndo_poll_controller = gfar_netpoll, 504ec21e2ecSJeff Kirsher #endif 505ec21e2ecSJeff Kirsher }; 506ec21e2ecSJeff Kirsher 507efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv) 508efeddce7SClaudiu Manoil { 509efeddce7SClaudiu Manoil int i; 510efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 511efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 512efeddce7SClaudiu Manoil /* Clear IEVENT */ 513efeddce7SClaudiu Manoil gfar_write(®s->ievent, IEVENT_INIT_CLEAR); 514efeddce7SClaudiu Manoil 515efeddce7SClaudiu Manoil /* Initialize IMASK */ 516efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_INIT_CLEAR); 517efeddce7SClaudiu Manoil } 518efeddce7SClaudiu Manoil } 519efeddce7SClaudiu Manoil 520efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv) 521efeddce7SClaudiu Manoil { 522efeddce7SClaudiu Manoil int i; 523efeddce7SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 524efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[i].regs; 525efeddce7SClaudiu Manoil /* Unmask the interrupts we look for */ 526efeddce7SClaudiu Manoil gfar_write(®s->imask, IMASK_DEFAULT); 527efeddce7SClaudiu Manoil } 528efeddce7SClaudiu Manoil } 529efeddce7SClaudiu Manoil 53020862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv) 53120862788SClaudiu Manoil { 53220862788SClaudiu Manoil int i; 53320862788SClaudiu Manoil 53420862788SClaudiu Manoil for (i = 0; i < priv->num_tx_queues; i++) { 53520862788SClaudiu Manoil priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q), 53620862788SClaudiu Manoil GFP_KERNEL); 53720862788SClaudiu Manoil if (!priv->tx_queue[i]) 53820862788SClaudiu Manoil return -ENOMEM; 53920862788SClaudiu Manoil 54020862788SClaudiu Manoil priv->tx_queue[i]->tx_skbuff = NULL; 54120862788SClaudiu Manoil priv->tx_queue[i]->qindex = i; 54220862788SClaudiu Manoil priv->tx_queue[i]->dev = priv->ndev; 54320862788SClaudiu Manoil spin_lock_init(&(priv->tx_queue[i]->txlock)); 54420862788SClaudiu Manoil } 54520862788SClaudiu Manoil return 0; 54620862788SClaudiu Manoil } 54720862788SClaudiu Manoil 54820862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv) 54920862788SClaudiu Manoil { 55020862788SClaudiu Manoil int i; 55120862788SClaudiu Manoil 55220862788SClaudiu Manoil for (i = 0; i < priv->num_rx_queues; i++) { 55320862788SClaudiu Manoil priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q), 55420862788SClaudiu Manoil GFP_KERNEL); 55520862788SClaudiu Manoil if (!priv->rx_queue[i]) 55620862788SClaudiu Manoil return -ENOMEM; 55720862788SClaudiu Manoil 55820862788SClaudiu Manoil priv->rx_queue[i]->qindex = i; 559f23223f1SClaudiu Manoil priv->rx_queue[i]->ndev = priv->ndev; 56020862788SClaudiu Manoil } 56120862788SClaudiu Manoil return 0; 56220862788SClaudiu Manoil } 56320862788SClaudiu Manoil 56420862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv) 565ec21e2ecSJeff Kirsher { 5663a2e16c8SJan Ceuleers int i; 567ec21e2ecSJeff Kirsher 568ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 569ec21e2ecSJeff Kirsher kfree(priv->tx_queue[i]); 570ec21e2ecSJeff Kirsher } 571ec21e2ecSJeff Kirsher 57220862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv) 573ec21e2ecSJeff Kirsher { 5743a2e16c8SJan Ceuleers int i; 575ec21e2ecSJeff Kirsher 576ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 577ec21e2ecSJeff Kirsher kfree(priv->rx_queue[i]); 578ec21e2ecSJeff Kirsher } 579ec21e2ecSJeff Kirsher 580ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv) 581ec21e2ecSJeff Kirsher { 5823a2e16c8SJan Ceuleers int i; 583ec21e2ecSJeff Kirsher 584ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 585ec21e2ecSJeff Kirsher if (priv->gfargrp[i].regs) 586ec21e2ecSJeff Kirsher iounmap(priv->gfargrp[i].regs); 587ec21e2ecSJeff Kirsher } 588ec21e2ecSJeff Kirsher 589ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv) 590ee873fdaSClaudiu Manoil { 591ee873fdaSClaudiu Manoil int i, j; 592ee873fdaSClaudiu Manoil 593ee873fdaSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 594ee873fdaSClaudiu Manoil for (j = 0; j < GFAR_NUM_IRQS; j++) { 595ee873fdaSClaudiu Manoil kfree(priv->gfargrp[i].irqinfo[j]); 596ee873fdaSClaudiu Manoil priv->gfargrp[i].irqinfo[j] = NULL; 597ee873fdaSClaudiu Manoil } 598ee873fdaSClaudiu Manoil 599ee873fdaSClaudiu Manoil free_netdev(priv->ndev); 600ee873fdaSClaudiu Manoil } 601ee873fdaSClaudiu Manoil 602ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv) 603ec21e2ecSJeff Kirsher { 6043a2e16c8SJan Ceuleers int i; 605ec21e2ecSJeff Kirsher 606aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 607aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_rx); 608aeb12c5eSClaudiu Manoil napi_disable(&priv->gfargrp[i].napi_tx); 609aeb12c5eSClaudiu Manoil } 610ec21e2ecSJeff Kirsher } 611ec21e2ecSJeff Kirsher 612ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv) 613ec21e2ecSJeff Kirsher { 6143a2e16c8SJan Ceuleers int i; 615ec21e2ecSJeff Kirsher 616aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 617aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_rx); 618aeb12c5eSClaudiu Manoil napi_enable(&priv->gfargrp[i].napi_tx); 619aeb12c5eSClaudiu Manoil } 620ec21e2ecSJeff Kirsher } 621ec21e2ecSJeff Kirsher 622ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np, 623ec21e2ecSJeff Kirsher struct gfar_private *priv, const char *model) 624ec21e2ecSJeff Kirsher { 6255fedcc14SClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps]; 626ee873fdaSClaudiu Manoil int i; 627ee873fdaSClaudiu Manoil 628ee873fdaSClaudiu Manoil for (i = 0; i < GFAR_NUM_IRQS; i++) { 629ee873fdaSClaudiu Manoil grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo), 630ee873fdaSClaudiu Manoil GFP_KERNEL); 631ee873fdaSClaudiu Manoil if (!grp->irqinfo[i]) 632ee873fdaSClaudiu Manoil return -ENOMEM; 633ee873fdaSClaudiu Manoil } 634ec21e2ecSJeff Kirsher 6355fedcc14SClaudiu Manoil grp->regs = of_iomap(np, 0); 6365fedcc14SClaudiu Manoil if (!grp->regs) 637ec21e2ecSJeff Kirsher return -ENOMEM; 638ec21e2ecSJeff Kirsher 639ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0); 640ec21e2ecSJeff Kirsher 641ec21e2ecSJeff Kirsher /* If we aren't the FEC we have multiple interrupts */ 642ec21e2ecSJeff Kirsher if (model && strcasecmp(model, "FEC")) { 643ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1); 644ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2); 645fea0f665SMark Brown if (!gfar_irq(grp, TX)->irq || 646fea0f665SMark Brown !gfar_irq(grp, RX)->irq || 647fea0f665SMark Brown !gfar_irq(grp, ER)->irq) 648ec21e2ecSJeff Kirsher return -EINVAL; 649ec21e2ecSJeff Kirsher } 650ec21e2ecSJeff Kirsher 6515fedcc14SClaudiu Manoil grp->priv = priv; 6525fedcc14SClaudiu Manoil spin_lock_init(&grp->grplock); 653ec21e2ecSJeff Kirsher if (priv->mode == MQ_MG_MODE) { 65455917641SJingchang Lu u32 rxq_mask, txq_mask; 65555917641SJingchang Lu int ret; 65655917641SJingchang Lu 65755917641SJingchang Lu grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 65855917641SJingchang Lu grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 65955917641SJingchang Lu 66055917641SJingchang Lu ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask); 66155917641SJingchang Lu if (!ret) { 66255917641SJingchang Lu grp->rx_bit_map = rxq_mask ? 66355917641SJingchang Lu rxq_mask : (DEFAULT_MAPPING >> priv->num_grps); 66455917641SJingchang Lu } 66555917641SJingchang Lu 66655917641SJingchang Lu ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask); 66755917641SJingchang Lu if (!ret) { 66855917641SJingchang Lu grp->tx_bit_map = txq_mask ? 66955917641SJingchang Lu txq_mask : (DEFAULT_MAPPING >> priv->num_grps); 67055917641SJingchang Lu } 67171ff9e3dSClaudiu Manoil 67271ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 67371ff9e3dSClaudiu Manoil /* One Q per interrupt group: Q0 to G0, Q1 to G1 */ 67471ff9e3dSClaudiu Manoil grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 67571ff9e3dSClaudiu Manoil grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps); 67671ff9e3dSClaudiu Manoil } 677ec21e2ecSJeff Kirsher } else { 6785fedcc14SClaudiu Manoil grp->rx_bit_map = 0xFF; 6795fedcc14SClaudiu Manoil grp->tx_bit_map = 0xFF; 680ec21e2ecSJeff Kirsher } 68120862788SClaudiu Manoil 68220862788SClaudiu Manoil /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses 68320862788SClaudiu Manoil * right to left, so we need to revert the 8 bits to get the q index 68420862788SClaudiu Manoil */ 68520862788SClaudiu Manoil grp->rx_bit_map = bitrev8(grp->rx_bit_map); 68620862788SClaudiu Manoil grp->tx_bit_map = bitrev8(grp->tx_bit_map); 68720862788SClaudiu Manoil 68820862788SClaudiu Manoil /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values, 68920862788SClaudiu Manoil * also assign queues to groups 69020862788SClaudiu Manoil */ 69120862788SClaudiu Manoil for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) { 69271ff9e3dSClaudiu Manoil if (!grp->rx_queue) 69371ff9e3dSClaudiu Manoil grp->rx_queue = priv->rx_queue[i]; 69420862788SClaudiu Manoil grp->num_rx_queues++; 69520862788SClaudiu Manoil grp->rstat |= (RSTAT_CLEAR_RHALT >> i); 69620862788SClaudiu Manoil priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i); 69720862788SClaudiu Manoil priv->rx_queue[i]->grp = grp; 69820862788SClaudiu Manoil } 69920862788SClaudiu Manoil 70020862788SClaudiu Manoil for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) { 70171ff9e3dSClaudiu Manoil if (!grp->tx_queue) 70271ff9e3dSClaudiu Manoil grp->tx_queue = priv->tx_queue[i]; 70320862788SClaudiu Manoil grp->num_tx_queues++; 70420862788SClaudiu Manoil grp->tstat |= (TSTAT_CLEAR_THALT >> i); 70520862788SClaudiu Manoil priv->tqueue |= (TQUEUE_EN0 >> i); 70620862788SClaudiu Manoil priv->tx_queue[i]->grp = grp; 70720862788SClaudiu Manoil } 70820862788SClaudiu Manoil 709ec21e2ecSJeff Kirsher priv->num_grps++; 710ec21e2ecSJeff Kirsher 711ec21e2ecSJeff Kirsher return 0; 712ec21e2ecSJeff Kirsher } 713ec21e2ecSJeff Kirsher 714f50724cdSTobias Waldekranz static int gfar_of_group_count(struct device_node *np) 715f50724cdSTobias Waldekranz { 716f50724cdSTobias Waldekranz struct device_node *child; 717f50724cdSTobias Waldekranz int num = 0; 718f50724cdSTobias Waldekranz 719f50724cdSTobias Waldekranz for_each_available_child_of_node(np, child) 720bf5849f1SRob Herring if (of_node_name_eq(child, "queue-group")) 721f50724cdSTobias Waldekranz num++; 722f50724cdSTobias Waldekranz 723f50724cdSTobias Waldekranz return num; 724f50724cdSTobias Waldekranz } 725f50724cdSTobias Waldekranz 726ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev) 727ec21e2ecSJeff Kirsher { 728ec21e2ecSJeff Kirsher const char *model; 729ec21e2ecSJeff Kirsher const char *ctype; 730ec21e2ecSJeff Kirsher const void *mac_addr; 731ec21e2ecSJeff Kirsher int err = 0, i; 732ec21e2ecSJeff Kirsher struct net_device *dev = NULL; 733ec21e2ecSJeff Kirsher struct gfar_private *priv = NULL; 734ec21e2ecSJeff Kirsher struct device_node *np = ofdev->dev.of_node; 735ec21e2ecSJeff Kirsher struct device_node *child = NULL; 73655917641SJingchang Lu u32 stash_len = 0; 73755917641SJingchang Lu u32 stash_idx = 0; 738ec21e2ecSJeff Kirsher unsigned int num_tx_qs, num_rx_qs; 739b338ce27SClaudiu Manoil unsigned short mode, poll_mode; 740ec21e2ecSJeff Kirsher 7414b222ca6SKevin Hao if (!np) 742ec21e2ecSJeff Kirsher return -ENODEV; 743ec21e2ecSJeff Kirsher 744b338ce27SClaudiu Manoil if (of_device_is_compatible(np, "fsl,etsec2")) { 745b338ce27SClaudiu Manoil mode = MQ_MG_MODE; 746b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 747b338ce27SClaudiu Manoil } else { 748b338ce27SClaudiu Manoil mode = SQ_SG_MODE; 749b338ce27SClaudiu Manoil poll_mode = GFAR_SQ_POLLING; 750b338ce27SClaudiu Manoil } 751b338ce27SClaudiu Manoil 752b338ce27SClaudiu Manoil if (mode == SQ_SG_MODE) { 75371ff9e3dSClaudiu Manoil num_tx_qs = 1; 75471ff9e3dSClaudiu Manoil num_rx_qs = 1; 75571ff9e3dSClaudiu Manoil } else { /* MQ_MG_MODE */ 756c65d7533SClaudiu Manoil /* get the actual number of supported groups */ 757f50724cdSTobias Waldekranz unsigned int num_grps = gfar_of_group_count(np); 758c65d7533SClaudiu Manoil 759c65d7533SClaudiu Manoil if (num_grps == 0 || num_grps > MAXGROUPS) { 760c65d7533SClaudiu Manoil dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n", 761c65d7533SClaudiu Manoil num_grps); 762c65d7533SClaudiu Manoil pr_err("Cannot do alloc_etherdev, aborting\n"); 763c65d7533SClaudiu Manoil return -EINVAL; 764c65d7533SClaudiu Manoil } 765c65d7533SClaudiu Manoil 766b338ce27SClaudiu Manoil if (poll_mode == GFAR_SQ_POLLING) { 767c65d7533SClaudiu Manoil num_tx_qs = num_grps; /* one txq per int group */ 768c65d7533SClaudiu Manoil num_rx_qs = num_grps; /* one rxq per int group */ 76971ff9e3dSClaudiu Manoil } else { /* GFAR_MQ_POLLING */ 77055917641SJingchang Lu u32 tx_queues, rx_queues; 77155917641SJingchang Lu int ret; 77255917641SJingchang Lu 77355917641SJingchang Lu /* parse the num of HW tx and rx queues */ 77455917641SJingchang Lu ret = of_property_read_u32(np, "fsl,num_tx_queues", 77555917641SJingchang Lu &tx_queues); 77655917641SJingchang Lu num_tx_qs = ret ? 1 : tx_queues; 77755917641SJingchang Lu 77855917641SJingchang Lu ret = of_property_read_u32(np, "fsl,num_rx_queues", 77955917641SJingchang Lu &rx_queues); 78055917641SJingchang Lu num_rx_qs = ret ? 1 : rx_queues; 78171ff9e3dSClaudiu Manoil } 78271ff9e3dSClaudiu Manoil } 783ec21e2ecSJeff Kirsher 784ec21e2ecSJeff Kirsher if (num_tx_qs > MAX_TX_QS) { 785ec21e2ecSJeff Kirsher pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n", 786ec21e2ecSJeff Kirsher num_tx_qs, MAX_TX_QS); 787ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 788ec21e2ecSJeff Kirsher return -EINVAL; 789ec21e2ecSJeff Kirsher } 790ec21e2ecSJeff Kirsher 791ec21e2ecSJeff Kirsher if (num_rx_qs > MAX_RX_QS) { 792ec21e2ecSJeff Kirsher pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n", 793ec21e2ecSJeff Kirsher num_rx_qs, MAX_RX_QS); 794ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 795ec21e2ecSJeff Kirsher return -EINVAL; 796ec21e2ecSJeff Kirsher } 797ec21e2ecSJeff Kirsher 798ec21e2ecSJeff Kirsher *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs); 799ec21e2ecSJeff Kirsher dev = *pdev; 800ec21e2ecSJeff Kirsher if (NULL == dev) 801ec21e2ecSJeff Kirsher return -ENOMEM; 802ec21e2ecSJeff Kirsher 803ec21e2ecSJeff Kirsher priv = netdev_priv(dev); 804ec21e2ecSJeff Kirsher priv->ndev = dev; 805ec21e2ecSJeff Kirsher 806b338ce27SClaudiu Manoil priv->mode = mode; 807b338ce27SClaudiu Manoil priv->poll_mode = poll_mode; 808b338ce27SClaudiu Manoil 809ec21e2ecSJeff Kirsher priv->num_tx_queues = num_tx_qs; 810ec21e2ecSJeff Kirsher netif_set_real_num_rx_queues(dev, num_rx_qs); 811ec21e2ecSJeff Kirsher priv->num_rx_queues = num_rx_qs; 81220862788SClaudiu Manoil 81320862788SClaudiu Manoil err = gfar_alloc_tx_queues(priv); 81420862788SClaudiu Manoil if (err) 81520862788SClaudiu Manoil goto tx_alloc_failed; 81620862788SClaudiu Manoil 81720862788SClaudiu Manoil err = gfar_alloc_rx_queues(priv); 81820862788SClaudiu Manoil if (err) 81920862788SClaudiu Manoil goto rx_alloc_failed; 820ec21e2ecSJeff Kirsher 82155917641SJingchang Lu err = of_property_read_string(np, "model", &model); 82255917641SJingchang Lu if (err) { 82355917641SJingchang Lu pr_err("Device model property missing, aborting\n"); 82455917641SJingchang Lu goto rx_alloc_failed; 82555917641SJingchang Lu } 82655917641SJingchang Lu 827ec21e2ecSJeff Kirsher /* Init Rx queue filer rule set linked list */ 828ec21e2ecSJeff Kirsher INIT_LIST_HEAD(&priv->rx_list.list); 829ec21e2ecSJeff Kirsher priv->rx_list.count = 0; 830ec21e2ecSJeff Kirsher mutex_init(&priv->rx_queue_access); 831ec21e2ecSJeff Kirsher 832ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 833ec21e2ecSJeff Kirsher priv->gfargrp[i].regs = NULL; 834ec21e2ecSJeff Kirsher 835ec21e2ecSJeff Kirsher /* Parse and initialize group specific information */ 836b338ce27SClaudiu Manoil if (priv->mode == MQ_MG_MODE) { 837f50724cdSTobias Waldekranz for_each_available_child_of_node(np, child) { 838bf5849f1SRob Herring if (!of_node_name_eq(child, "queue-group")) 839f50724cdSTobias Waldekranz continue; 840f50724cdSTobias Waldekranz 841ec21e2ecSJeff Kirsher err = gfar_parse_group(child, priv, model); 842ec21e2ecSJeff Kirsher if (err) 843ec21e2ecSJeff Kirsher goto err_grp_init; 844ec21e2ecSJeff Kirsher } 845b338ce27SClaudiu Manoil } else { /* SQ_SG_MODE */ 846ec21e2ecSJeff Kirsher err = gfar_parse_group(np, priv, model); 847ec21e2ecSJeff Kirsher if (err) 848ec21e2ecSJeff Kirsher goto err_grp_init; 849ec21e2ecSJeff Kirsher } 850ec21e2ecSJeff Kirsher 8513f8c0f7eSSaurabh Sengar if (of_property_read_bool(np, "bd-stash")) { 852ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING; 853ec21e2ecSJeff Kirsher priv->bd_stash_en = 1; 854ec21e2ecSJeff Kirsher } 855ec21e2ecSJeff Kirsher 85655917641SJingchang Lu err = of_property_read_u32(np, "rx-stash-len", &stash_len); 857ec21e2ecSJeff Kirsher 85855917641SJingchang Lu if (err == 0) 85955917641SJingchang Lu priv->rx_stash_size = stash_len; 860ec21e2ecSJeff Kirsher 86155917641SJingchang Lu err = of_property_read_u32(np, "rx-stash-idx", &stash_idx); 862ec21e2ecSJeff Kirsher 86355917641SJingchang Lu if (err == 0) 86455917641SJingchang Lu priv->rx_stash_index = stash_idx; 865ec21e2ecSJeff Kirsher 866ec21e2ecSJeff Kirsher if (stash_len || stash_idx) 867ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING; 868ec21e2ecSJeff Kirsher 869ec21e2ecSJeff Kirsher mac_addr = of_get_mac_address(np); 870bc4598bcSJan Ceuleers 871a51645f7SPetr Štetiar if (!IS_ERR(mac_addr)) 8722d2924afSPetr Štetiar ether_addr_copy(dev->dev_addr, mac_addr); 873ec21e2ecSJeff Kirsher 874ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "TSEC")) 87534018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 876ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 877ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 878ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR; 879bc4598bcSJan Ceuleers 880ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "eTSEC")) 88134018fd4SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT | 882ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 883ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 884ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR | 885ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_CSUM | 886ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_VLAN | 887ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MAGIC_PACKET | 888ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_EXTENDED_HASH | 8897bff47daSHamish Martin FSL_GIANFAR_DEV_HAS_TIMER | 8907bff47daSHamish Martin FSL_GIANFAR_DEV_HAS_RX_FILER; 891ec21e2ecSJeff Kirsher 89255917641SJingchang Lu err = of_property_read_string(np, "phy-connection-type", &ctype); 893ec21e2ecSJeff Kirsher 894ec21e2ecSJeff Kirsher /* We only care about rgmii-id. The rest are autodetected */ 89555917641SJingchang Lu if (err == 0 && !strcmp(ctype, "rgmii-id")) 896ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_RGMII_ID; 897ec21e2ecSJeff Kirsher else 898ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_MII; 899ec21e2ecSJeff Kirsher 90055917641SJingchang Lu if (of_find_property(np, "fsl,magic-packet", NULL)) 901ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET; 902ec21e2ecSJeff Kirsher 9033e905b80SClaudiu Manoil if (of_get_property(np, "fsl,wake-on-filer", NULL)) 9043e905b80SClaudiu Manoil priv->device_flags |= FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER; 9053e905b80SClaudiu Manoil 906ec21e2ecSJeff Kirsher priv->phy_node = of_parse_phandle(np, "phy-handle", 0); 907ec21e2ecSJeff Kirsher 908be403645SFlorian Fainelli /* In the case of a fixed PHY, the DT node associated 909be403645SFlorian Fainelli * to the PHY is the Ethernet MAC DT node. 910be403645SFlorian Fainelli */ 9116f2c9bd8SUwe Kleine-König if (!priv->phy_node && of_phy_is_fixed_link(np)) { 912be403645SFlorian Fainelli err = of_phy_register_fixed_link(np); 913be403645SFlorian Fainelli if (err) 914be403645SFlorian Fainelli goto err_grp_init; 915be403645SFlorian Fainelli 9166f2c9bd8SUwe Kleine-König priv->phy_node = of_node_get(np); 917be403645SFlorian Fainelli } 918be403645SFlorian Fainelli 919ec21e2ecSJeff Kirsher /* Find the TBI PHY. If it's not there, we don't support SGMII */ 920ec21e2ecSJeff Kirsher priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0); 921ec21e2ecSJeff Kirsher 922ec21e2ecSJeff Kirsher return 0; 923ec21e2ecSJeff Kirsher 924ec21e2ecSJeff Kirsher err_grp_init: 925ec21e2ecSJeff Kirsher unmap_group_regs(priv); 92620862788SClaudiu Manoil rx_alloc_failed: 92720862788SClaudiu Manoil gfar_free_rx_queues(priv); 92820862788SClaudiu Manoil tx_alloc_failed: 92920862788SClaudiu Manoil gfar_free_tx_queues(priv); 930ee873fdaSClaudiu Manoil free_gfar_dev(priv); 931ec21e2ecSJeff Kirsher return err; 932ec21e2ecSJeff Kirsher } 933ec21e2ecSJeff Kirsher 934ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr) 935ec21e2ecSJeff Kirsher { 936ec21e2ecSJeff Kirsher struct hwtstamp_config config; 937ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(netdev); 938ec21e2ecSJeff Kirsher 939ec21e2ecSJeff Kirsher if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 940ec21e2ecSJeff Kirsher return -EFAULT; 941ec21e2ecSJeff Kirsher 942ec21e2ecSJeff Kirsher /* reserved for future extensions */ 943ec21e2ecSJeff Kirsher if (config.flags) 944ec21e2ecSJeff Kirsher return -EINVAL; 945ec21e2ecSJeff Kirsher 946ec21e2ecSJeff Kirsher switch (config.tx_type) { 947ec21e2ecSJeff Kirsher case HWTSTAMP_TX_OFF: 948ec21e2ecSJeff Kirsher priv->hwts_tx_en = 0; 949ec21e2ecSJeff Kirsher break; 950ec21e2ecSJeff Kirsher case HWTSTAMP_TX_ON: 951ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 952ec21e2ecSJeff Kirsher return -ERANGE; 953ec21e2ecSJeff Kirsher priv->hwts_tx_en = 1; 954ec21e2ecSJeff Kirsher break; 955ec21e2ecSJeff Kirsher default: 956ec21e2ecSJeff Kirsher return -ERANGE; 957ec21e2ecSJeff Kirsher } 958ec21e2ecSJeff Kirsher 959ec21e2ecSJeff Kirsher switch (config.rx_filter) { 960ec21e2ecSJeff Kirsher case HWTSTAMP_FILTER_NONE: 961ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 962ec21e2ecSJeff Kirsher priv->hwts_rx_en = 0; 9630851133bSClaudiu Manoil reset_gfar(netdev); 964ec21e2ecSJeff Kirsher } 965ec21e2ecSJeff Kirsher break; 966ec21e2ecSJeff Kirsher default: 967ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 968ec21e2ecSJeff Kirsher return -ERANGE; 969ec21e2ecSJeff Kirsher if (!priv->hwts_rx_en) { 970ec21e2ecSJeff Kirsher priv->hwts_rx_en = 1; 9710851133bSClaudiu Manoil reset_gfar(netdev); 972ec21e2ecSJeff Kirsher } 973ec21e2ecSJeff Kirsher config.rx_filter = HWTSTAMP_FILTER_ALL; 974ec21e2ecSJeff Kirsher break; 975ec21e2ecSJeff Kirsher } 976ec21e2ecSJeff Kirsher 977ec21e2ecSJeff Kirsher return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 978ec21e2ecSJeff Kirsher -EFAULT : 0; 979ec21e2ecSJeff Kirsher } 980ec21e2ecSJeff Kirsher 981ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr) 982ca0c88c2SBen Hutchings { 983ca0c88c2SBen Hutchings struct hwtstamp_config config; 984ca0c88c2SBen Hutchings struct gfar_private *priv = netdev_priv(netdev); 985ca0c88c2SBen Hutchings 986ca0c88c2SBen Hutchings config.flags = 0; 987ca0c88c2SBen Hutchings config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF; 988ca0c88c2SBen Hutchings config.rx_filter = (priv->hwts_rx_en ? 989ca0c88c2SBen Hutchings HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE); 990ca0c88c2SBen Hutchings 991ca0c88c2SBen Hutchings return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 992ca0c88c2SBen Hutchings -EFAULT : 0; 993ca0c88c2SBen Hutchings } 994ca0c88c2SBen Hutchings 995ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) 996ec21e2ecSJeff Kirsher { 9974c4a6b0eSPhilippe Reynes struct phy_device *phydev = dev->phydev; 998ec21e2ecSJeff Kirsher 999ec21e2ecSJeff Kirsher if (!netif_running(dev)) 1000ec21e2ecSJeff Kirsher return -EINVAL; 1001ec21e2ecSJeff Kirsher 1002ec21e2ecSJeff Kirsher if (cmd == SIOCSHWTSTAMP) 1003ca0c88c2SBen Hutchings return gfar_hwtstamp_set(dev, rq); 1004ca0c88c2SBen Hutchings if (cmd == SIOCGHWTSTAMP) 1005ca0c88c2SBen Hutchings return gfar_hwtstamp_get(dev, rq); 1006ec21e2ecSJeff Kirsher 10074c4a6b0eSPhilippe Reynes if (!phydev) 1008ec21e2ecSJeff Kirsher return -ENODEV; 1009ec21e2ecSJeff Kirsher 10104c4a6b0eSPhilippe Reynes return phy_mii_ioctl(phydev, rq, cmd); 1011ec21e2ecSJeff Kirsher } 1012ec21e2ecSJeff Kirsher 1013ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar, 1014ec21e2ecSJeff Kirsher u32 class) 1015ec21e2ecSJeff Kirsher { 1016ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 1017ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 1018ec21e2ecSJeff Kirsher 1019ec21e2ecSJeff Kirsher rqfar--; 1020ec21e2ecSJeff Kirsher rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT; 1021ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1022ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1023ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1024ec21e2ecSJeff Kirsher 1025ec21e2ecSJeff Kirsher rqfar--; 1026ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 1027ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1028ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1029ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1030ec21e2ecSJeff Kirsher 1031ec21e2ecSJeff Kirsher rqfar--; 1032ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND; 1033ec21e2ecSJeff Kirsher rqfpr = class; 1034ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1035ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1036ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1037ec21e2ecSJeff Kirsher 1038ec21e2ecSJeff Kirsher rqfar--; 1039ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND; 1040ec21e2ecSJeff Kirsher rqfpr = class; 1041ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1042ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1043ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1044ec21e2ecSJeff Kirsher 1045ec21e2ecSJeff Kirsher return rqfar; 1046ec21e2ecSJeff Kirsher } 1047ec21e2ecSJeff Kirsher 1048ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv) 1049ec21e2ecSJeff Kirsher { 1050ec21e2ecSJeff Kirsher int i = 0x0; 1051ec21e2ecSJeff Kirsher u32 rqfar = MAX_FILER_IDX; 1052ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 1053ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 1054ec21e2ecSJeff Kirsher 1055ec21e2ecSJeff Kirsher /* Default rule */ 1056ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_MATCH; 1057ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 1058ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 1059ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 1060ec21e2ecSJeff Kirsher 1061ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6); 1062ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP); 1063ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP); 1064ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4); 1065ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP); 1066ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP); 1067ec21e2ecSJeff Kirsher 1068ec21e2ecSJeff Kirsher /* cur_filer_idx indicated the first non-masked rule */ 1069ec21e2ecSJeff Kirsher priv->cur_filer_idx = rqfar; 1070ec21e2ecSJeff Kirsher 1071ec21e2ecSJeff Kirsher /* Rest are masked rules */ 1072ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 1073ec21e2ecSJeff Kirsher for (i = 0; i < rqfar; i++) { 1074ec21e2ecSJeff Kirsher priv->ftp_rqfcr[i] = rqfcr; 1075ec21e2ecSJeff Kirsher priv->ftp_rqfpr[i] = rqfpr; 1076ec21e2ecSJeff Kirsher gfar_write_filer(priv, i, rqfcr, rqfpr); 1077ec21e2ecSJeff Kirsher } 1078ec21e2ecSJeff Kirsher } 1079ec21e2ecSJeff Kirsher 1080d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC 10812969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv) 1082ec21e2ecSJeff Kirsher { 1083ec21e2ecSJeff Kirsher unsigned int pvr = mfspr(SPRN_PVR); 1084ec21e2ecSJeff Kirsher unsigned int svr = mfspr(SPRN_SVR); 1085ec21e2ecSJeff Kirsher unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */ 1086ec21e2ecSJeff Kirsher unsigned int rev = svr & 0xffff; 1087ec21e2ecSJeff Kirsher 1088ec21e2ecSJeff Kirsher /* MPC8313 Rev 2.0 and higher; All MPC837x */ 1089ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) || 1090ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1091ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_74; 1092ec21e2ecSJeff Kirsher 1093ec21e2ecSJeff Kirsher /* MPC8313 and MPC837x all rev */ 1094ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0) || 1095ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 1096ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_76; 1097ec21e2ecSJeff Kirsher 10982969b1f7SClaudiu Manoil /* MPC8313 Rev < 2.0 */ 10992969b1f7SClaudiu Manoil if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) 1100ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_12; 11012969b1f7SClaudiu Manoil } 11022969b1f7SClaudiu Manoil 11032969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv) 11042969b1f7SClaudiu Manoil { 11052969b1f7SClaudiu Manoil unsigned int svr = mfspr(SPRN_SVR); 11062969b1f7SClaudiu Manoil 11072969b1f7SClaudiu Manoil if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20)) 11082969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_12; 11097bfc6082SAtsushi Nemoto /* P2020/P1010 Rev 1; MPC8548 Rev 2 */ 111053fad773SClaudiu Manoil if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) || 11117bfc6082SAtsushi Nemoto ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)) || 11127bfc6082SAtsushi Nemoto ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) < 0x31))) 111353fad773SClaudiu Manoil priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */ 11142969b1f7SClaudiu Manoil } 1115d6ef0bccSClaudiu Manoil #endif 11162969b1f7SClaudiu Manoil 11172969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv) 11182969b1f7SClaudiu Manoil { 11192969b1f7SClaudiu Manoil struct device *dev = &priv->ofdev->dev; 11202969b1f7SClaudiu Manoil 11212969b1f7SClaudiu Manoil /* no plans to fix */ 11222969b1f7SClaudiu Manoil priv->errata |= GFAR_ERRATA_A002; 11232969b1f7SClaudiu Manoil 1124d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC 11252969b1f7SClaudiu Manoil if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2)) 11262969b1f7SClaudiu Manoil __gfar_detect_errata_85xx(priv); 11272969b1f7SClaudiu Manoil else /* non-mpc85xx parts, i.e. e300 core based */ 11282969b1f7SClaudiu Manoil __gfar_detect_errata_83xx(priv); 1129d6ef0bccSClaudiu Manoil #endif 1130ec21e2ecSJeff Kirsher 1131ec21e2ecSJeff Kirsher if (priv->errata) 1132ec21e2ecSJeff Kirsher dev_info(dev, "enabled errata workarounds, flags: 0x%x\n", 1133ec21e2ecSJeff Kirsher priv->errata); 1134ec21e2ecSJeff Kirsher } 1135ec21e2ecSJeff Kirsher 11360851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv) 1137ec21e2ecSJeff Kirsher { 113820862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1139a328ac92SClaudiu Manoil u32 tempval; 1140ec21e2ecSJeff Kirsher 1141ec21e2ecSJeff Kirsher /* Reset MAC layer */ 1142ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, MACCFG1_SOFT_RESET); 1143ec21e2ecSJeff Kirsher 1144ec21e2ecSJeff Kirsher /* We need to delay at least 3 TX clocks */ 1145a328ac92SClaudiu Manoil udelay(3); 1146ec21e2ecSJeff Kirsher 114723402bddSClaudiu Manoil /* the soft reset bit is not self-resetting, so we need to 114823402bddSClaudiu Manoil * clear it before resuming normal operation 114923402bddSClaudiu Manoil */ 115020862788SClaudiu Manoil gfar_write(®s->maccfg1, 0); 1151ec21e2ecSJeff Kirsher 1152a328ac92SClaudiu Manoil udelay(3); 1153a328ac92SClaudiu Manoil 115475354148SClaudiu Manoil gfar_rx_offload_en(priv); 115588302648SClaudiu Manoil 115688302648SClaudiu Manoil /* Initialize the max receive frame/buffer lengths */ 115775354148SClaudiu Manoil gfar_write(®s->maxfrm, GFAR_JUMBO_FRAME_SIZE); 115875354148SClaudiu Manoil gfar_write(®s->mrblr, GFAR_RXB_SIZE); 1159a328ac92SClaudiu Manoil 1160a328ac92SClaudiu Manoil /* Initialize the Minimum Frame Length Register */ 1161a328ac92SClaudiu Manoil gfar_write(®s->minflr, MINFLR_INIT_SETTINGS); 1162a328ac92SClaudiu Manoil 1163ec21e2ecSJeff Kirsher /* Initialize MACCFG2. */ 1164ec21e2ecSJeff Kirsher tempval = MACCFG2_INIT_SETTINGS; 116588302648SClaudiu Manoil 116675354148SClaudiu Manoil /* eTSEC74 erratum: Rx frames of length MAXFRM or MAXFRM-1 116775354148SClaudiu Manoil * are marked as truncated. Avoid this by MACCFG2[Huge Frame]=1, 116875354148SClaudiu Manoil * and by checking RxBD[LG] and discarding larger than MAXFRM. 116988302648SClaudiu Manoil */ 117075354148SClaudiu Manoil if (gfar_has_errata(priv, GFAR_ERRATA_74)) 1171ec21e2ecSJeff Kirsher tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK; 117288302648SClaudiu Manoil 1173ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1174ec21e2ecSJeff Kirsher 1175a328ac92SClaudiu Manoil /* Clear mac addr hash registers */ 1176a328ac92SClaudiu Manoil gfar_write(®s->igaddr0, 0); 1177a328ac92SClaudiu Manoil gfar_write(®s->igaddr1, 0); 1178a328ac92SClaudiu Manoil gfar_write(®s->igaddr2, 0); 1179a328ac92SClaudiu Manoil gfar_write(®s->igaddr3, 0); 1180a328ac92SClaudiu Manoil gfar_write(®s->igaddr4, 0); 1181a328ac92SClaudiu Manoil gfar_write(®s->igaddr5, 0); 1182a328ac92SClaudiu Manoil gfar_write(®s->igaddr6, 0); 1183a328ac92SClaudiu Manoil gfar_write(®s->igaddr7, 0); 1184a328ac92SClaudiu Manoil 1185a328ac92SClaudiu Manoil gfar_write(®s->gaddr0, 0); 1186a328ac92SClaudiu Manoil gfar_write(®s->gaddr1, 0); 1187a328ac92SClaudiu Manoil gfar_write(®s->gaddr2, 0); 1188a328ac92SClaudiu Manoil gfar_write(®s->gaddr3, 0); 1189a328ac92SClaudiu Manoil gfar_write(®s->gaddr4, 0); 1190a328ac92SClaudiu Manoil gfar_write(®s->gaddr5, 0); 1191a328ac92SClaudiu Manoil gfar_write(®s->gaddr6, 0); 1192a328ac92SClaudiu Manoil gfar_write(®s->gaddr7, 0); 1193a328ac92SClaudiu Manoil 1194a328ac92SClaudiu Manoil if (priv->extended_hash) 1195a328ac92SClaudiu Manoil gfar_clear_exact_match(priv->ndev); 1196a328ac92SClaudiu Manoil 1197a328ac92SClaudiu Manoil gfar_mac_rx_config(priv); 1198a328ac92SClaudiu Manoil 1199a328ac92SClaudiu Manoil gfar_mac_tx_config(priv); 1200a328ac92SClaudiu Manoil 1201a328ac92SClaudiu Manoil gfar_set_mac_address(priv->ndev); 1202a328ac92SClaudiu Manoil 1203a328ac92SClaudiu Manoil gfar_set_multi(priv->ndev); 1204a328ac92SClaudiu Manoil 1205a328ac92SClaudiu Manoil /* clear ievent and imask before configuring coalescing */ 1206a328ac92SClaudiu Manoil gfar_ints_disable(priv); 1207a328ac92SClaudiu Manoil 1208a328ac92SClaudiu Manoil /* Configure the coalescing support */ 1209a328ac92SClaudiu Manoil gfar_configure_coalescing_all(priv); 1210a328ac92SClaudiu Manoil } 1211a328ac92SClaudiu Manoil 1212a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv) 1213a328ac92SClaudiu Manoil { 1214a328ac92SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1215a328ac92SClaudiu Manoil u32 attrs; 1216a328ac92SClaudiu Manoil 1217a328ac92SClaudiu Manoil /* Stop the DMA engine now, in case it was running before 1218a328ac92SClaudiu Manoil * (The firmware could have used it, and left it running). 1219a328ac92SClaudiu Manoil */ 1220a328ac92SClaudiu Manoil gfar_halt(priv); 1221a328ac92SClaudiu Manoil 1222a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1223a328ac92SClaudiu Manoil 1224a328ac92SClaudiu Manoil /* Zero out the rmon mib registers if it has them */ 1225a328ac92SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) { 1226a328ac92SClaudiu Manoil memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib)); 1227a328ac92SClaudiu Manoil 1228a328ac92SClaudiu Manoil /* Mask off the CAM interrupts */ 1229a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam1, 0xffffffff); 1230a328ac92SClaudiu Manoil gfar_write(®s->rmon.cam2, 0xffffffff); 1231a328ac92SClaudiu Manoil } 1232a328ac92SClaudiu Manoil 1233ec21e2ecSJeff Kirsher /* Initialize ECNTRL */ 1234ec21e2ecSJeff Kirsher gfar_write(®s->ecntrl, ECNTRL_INIT_SETTINGS); 1235ec21e2ecSJeff Kirsher 123634018fd4SClaudiu Manoil /* Set the extraction length and index */ 123734018fd4SClaudiu Manoil attrs = ATTRELI_EL(priv->rx_stash_size) | 123834018fd4SClaudiu Manoil ATTRELI_EI(priv->rx_stash_index); 123934018fd4SClaudiu Manoil 124034018fd4SClaudiu Manoil gfar_write(®s->attreli, attrs); 124134018fd4SClaudiu Manoil 124234018fd4SClaudiu Manoil /* Start with defaults, and add stashing 124334018fd4SClaudiu Manoil * depending on driver parameters 124434018fd4SClaudiu Manoil */ 124534018fd4SClaudiu Manoil attrs = ATTR_INIT_SETTINGS; 124634018fd4SClaudiu Manoil 124734018fd4SClaudiu Manoil if (priv->bd_stash_en) 124834018fd4SClaudiu Manoil attrs |= ATTR_BDSTASH; 124934018fd4SClaudiu Manoil 125034018fd4SClaudiu Manoil if (priv->rx_stash_size != 0) 125134018fd4SClaudiu Manoil attrs |= ATTR_BUFSTASH; 125234018fd4SClaudiu Manoil 125334018fd4SClaudiu Manoil gfar_write(®s->attr, attrs); 125434018fd4SClaudiu Manoil 125534018fd4SClaudiu Manoil /* FIFO configs */ 125634018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_thr, DEFAULT_FIFO_TX_THR); 125734018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE); 125834018fd4SClaudiu Manoil gfar_write(®s->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF); 125934018fd4SClaudiu Manoil 126020862788SClaudiu Manoil /* Program the interrupt steering regs, only for MG devices */ 126120862788SClaudiu Manoil if (priv->num_grps > 1) 126220862788SClaudiu Manoil gfar_write_isrg(priv); 1263ec21e2ecSJeff Kirsher } 1264ec21e2ecSJeff Kirsher 1265898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv) 126620862788SClaudiu Manoil { 126720862788SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1268ec21e2ecSJeff Kirsher 1269ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) { 1270ec21e2ecSJeff Kirsher priv->extended_hash = 1; 1271ec21e2ecSJeff Kirsher priv->hash_width = 9; 1272ec21e2ecSJeff Kirsher 1273ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->igaddr0; 1274ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->igaddr1; 1275ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->igaddr2; 1276ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->igaddr3; 1277ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->igaddr4; 1278ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->igaddr5; 1279ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->igaddr6; 1280ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->igaddr7; 1281ec21e2ecSJeff Kirsher priv->hash_regs[8] = ®s->gaddr0; 1282ec21e2ecSJeff Kirsher priv->hash_regs[9] = ®s->gaddr1; 1283ec21e2ecSJeff Kirsher priv->hash_regs[10] = ®s->gaddr2; 1284ec21e2ecSJeff Kirsher priv->hash_regs[11] = ®s->gaddr3; 1285ec21e2ecSJeff Kirsher priv->hash_regs[12] = ®s->gaddr4; 1286ec21e2ecSJeff Kirsher priv->hash_regs[13] = ®s->gaddr5; 1287ec21e2ecSJeff Kirsher priv->hash_regs[14] = ®s->gaddr6; 1288ec21e2ecSJeff Kirsher priv->hash_regs[15] = ®s->gaddr7; 1289ec21e2ecSJeff Kirsher 1290ec21e2ecSJeff Kirsher } else { 1291ec21e2ecSJeff Kirsher priv->extended_hash = 0; 1292ec21e2ecSJeff Kirsher priv->hash_width = 8; 1293ec21e2ecSJeff Kirsher 1294ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->gaddr0; 1295ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->gaddr1; 1296ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->gaddr2; 1297ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->gaddr3; 1298ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->gaddr4; 1299ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->gaddr5; 1300ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->gaddr6; 1301ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->gaddr7; 1302ec21e2ecSJeff Kirsher } 130320862788SClaudiu Manoil } 130420862788SClaudiu Manoil 130520862788SClaudiu Manoil /* Set up the ethernet device structure, private data, 130620862788SClaudiu Manoil * and anything else we need before we start 130720862788SClaudiu Manoil */ 130820862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev) 130920862788SClaudiu Manoil { 131042c70042SJohan Hovold struct device_node *np = ofdev->dev.of_node; 131120862788SClaudiu Manoil struct net_device *dev = NULL; 131220862788SClaudiu Manoil struct gfar_private *priv = NULL; 131320862788SClaudiu Manoil int err = 0, i; 131420862788SClaudiu Manoil 131520862788SClaudiu Manoil err = gfar_of_init(ofdev, &dev); 131620862788SClaudiu Manoil 131720862788SClaudiu Manoil if (err) 131820862788SClaudiu Manoil return err; 131920862788SClaudiu Manoil 132020862788SClaudiu Manoil priv = netdev_priv(dev); 132120862788SClaudiu Manoil priv->ndev = dev; 132220862788SClaudiu Manoil priv->ofdev = ofdev; 132320862788SClaudiu Manoil priv->dev = &ofdev->dev; 132420862788SClaudiu Manoil SET_NETDEV_DEV(dev, &ofdev->dev); 132520862788SClaudiu Manoil 132620862788SClaudiu Manoil INIT_WORK(&priv->reset_task, gfar_reset_task); 132720862788SClaudiu Manoil 132820862788SClaudiu Manoil platform_set_drvdata(ofdev, priv); 132920862788SClaudiu Manoil 133020862788SClaudiu Manoil gfar_detect_errata(priv); 133120862788SClaudiu Manoil 133220862788SClaudiu Manoil /* Set the dev->base_addr to the gfar reg region */ 133320862788SClaudiu Manoil dev->base_addr = (unsigned long) priv->gfargrp[0].regs; 133420862788SClaudiu Manoil 133520862788SClaudiu Manoil /* Fill in the dev structure */ 133620862788SClaudiu Manoil dev->watchdog_timeo = TX_TIMEOUT; 133744770e11SJarod Wilson /* MTU range: 50 - 9586 */ 133820862788SClaudiu Manoil dev->mtu = 1500; 133944770e11SJarod Wilson dev->min_mtu = 50; 134044770e11SJarod Wilson dev->max_mtu = GFAR_JUMBO_FRAME_SIZE - ETH_HLEN; 134120862788SClaudiu Manoil dev->netdev_ops = &gfar_netdev_ops; 134220862788SClaudiu Manoil dev->ethtool_ops = &gfar_ethtool_ops; 134320862788SClaudiu Manoil 134420862788SClaudiu Manoil /* Register for napi ...We are registering NAPI for each grp */ 1345aeb12c5eSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 134671ff9e3dSClaudiu Manoil if (priv->poll_mode == GFAR_SQ_POLLING) { 134771ff9e3dSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 134871ff9e3dSClaudiu Manoil gfar_poll_rx_sq, GFAR_DEV_WEIGHT); 1349d64b5e85SEric Dumazet netif_tx_napi_add(dev, &priv->gfargrp[i].napi_tx, 135071ff9e3dSClaudiu Manoil gfar_poll_tx_sq, 2); 135171ff9e3dSClaudiu Manoil } else { 1352aeb12c5eSClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[i].napi_rx, 1353aeb12c5eSClaudiu Manoil gfar_poll_rx, GFAR_DEV_WEIGHT); 1354d64b5e85SEric Dumazet netif_tx_napi_add(dev, &priv->gfargrp[i].napi_tx, 1355aeb12c5eSClaudiu Manoil gfar_poll_tx, 2); 1356aeb12c5eSClaudiu Manoil } 1357aeb12c5eSClaudiu Manoil } 135820862788SClaudiu Manoil 135920862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) { 136020862788SClaudiu Manoil dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG | 136120862788SClaudiu Manoil NETIF_F_RXCSUM; 136220862788SClaudiu Manoil dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | 136320862788SClaudiu Manoil NETIF_F_RXCSUM | NETIF_F_HIGHDMA; 136420862788SClaudiu Manoil } 136520862788SClaudiu Manoil 136620862788SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) { 136720862788SClaudiu Manoil dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | 136820862788SClaudiu Manoil NETIF_F_HW_VLAN_CTAG_RX; 136920862788SClaudiu Manoil dev->features |= NETIF_F_HW_VLAN_CTAG_RX; 137020862788SClaudiu Manoil } 137120862788SClaudiu Manoil 13723d23a05cSClaudiu Manoil dev->priv_flags |= IFF_LIVE_ADDR_CHANGE; 13733d23a05cSClaudiu Manoil 137420862788SClaudiu Manoil gfar_init_addr_hash_table(priv); 1375ec21e2ecSJeff Kirsher 137658117672SZumeng Chen /* Insert receive time stamps into padding alignment bytes, and 137758117672SZumeng Chen * plus 2 bytes padding to ensure the cpu alignment. 137858117672SZumeng Chen */ 1379532c37bcSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 138058117672SZumeng Chen priv->padding = 8 + DEFAULT_PADDING; 1381ec21e2ecSJeff Kirsher 1382ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_IP_CSUM || 1383ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1384bee9e58cSWu Jiajun-B06378 dev->needed_headroom = GMAC_FCB_LEN; 1385ec21e2ecSJeff Kirsher 1386ec21e2ecSJeff Kirsher /* Initializing some of the rx/tx queue level parameters */ 1387ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1388ec21e2ecSJeff Kirsher priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE; 1389ec21e2ecSJeff Kirsher priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE; 1390ec21e2ecSJeff Kirsher priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE; 1391ec21e2ecSJeff Kirsher priv->tx_queue[i]->txic = DEFAULT_TXIC; 1392ec21e2ecSJeff Kirsher } 1393ec21e2ecSJeff Kirsher 1394ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1395ec21e2ecSJeff Kirsher priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE; 1396ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE; 1397ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxic = DEFAULT_RXIC; 1398ec21e2ecSJeff Kirsher } 1399ec21e2ecSJeff Kirsher 14007bff47daSHamish Martin /* Always enable rx filer if available */ 14017bff47daSHamish Martin priv->rx_filer_enable = 14027bff47daSHamish Martin (priv->device_flags & FSL_GIANFAR_DEV_HAS_RX_FILER) ? 1 : 0; 1403ec21e2ecSJeff Kirsher /* Enable most messages by default */ 1404ec21e2ecSJeff Kirsher priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1; 1405b98b8babSClaudiu Manoil /* use pritority h/w tx queue scheduling for single queue devices */ 1406b98b8babSClaudiu Manoil if (priv->num_tx_queues == 1) 1407b98b8babSClaudiu Manoil priv->prio_sched_en = 1; 1408ec21e2ecSJeff Kirsher 14090851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 14100851133bSClaudiu Manoil 1411a328ac92SClaudiu Manoil gfar_hw_init(priv); 1412ec21e2ecSJeff Kirsher 1413d4c642eaSFabio Estevam /* Carrier starts down, phylib will bring it up */ 1414d4c642eaSFabio Estevam netif_carrier_off(dev); 1415d4c642eaSFabio Estevam 1416ec21e2ecSJeff Kirsher err = register_netdev(dev); 1417ec21e2ecSJeff Kirsher 1418ec21e2ecSJeff Kirsher if (err) { 1419ec21e2ecSJeff Kirsher pr_err("%s: Cannot register net device, aborting\n", dev->name); 1420ec21e2ecSJeff Kirsher goto register_fail; 1421ec21e2ecSJeff Kirsher } 1422ec21e2ecSJeff Kirsher 14233e905b80SClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) 14243e905b80SClaudiu Manoil priv->wol_supported |= GFAR_WOL_MAGIC; 14253e905b80SClaudiu Manoil 14263e905b80SClaudiu Manoil if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER) && 14273e905b80SClaudiu Manoil priv->rx_filer_enable) 14283e905b80SClaudiu Manoil priv->wol_supported |= GFAR_WOL_FILER_UCAST; 14293e905b80SClaudiu Manoil 14303e905b80SClaudiu Manoil device_set_wakeup_capable(&ofdev->dev, priv->wol_supported); 1431ec21e2ecSJeff Kirsher 1432ec21e2ecSJeff Kirsher /* fill out IRQ number and name fields */ 1433ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1434ee873fdaSClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[i]; 1435ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1436ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s", 14370015e551SJoe Perches dev->name, "_g", '0' + i, "_tx"); 1438ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s", 14390015e551SJoe Perches dev->name, "_g", '0' + i, "_rx"); 1440ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s", 14410015e551SJoe Perches dev->name, "_g", '0' + i, "_er"); 1442ec21e2ecSJeff Kirsher } else 1443ee873fdaSClaudiu Manoil strcpy(gfar_irq(grp, TX)->name, dev->name); 1444ec21e2ecSJeff Kirsher } 1445ec21e2ecSJeff Kirsher 1446ec21e2ecSJeff Kirsher /* Initialize the filer table */ 1447ec21e2ecSJeff Kirsher gfar_init_filer_table(priv); 1448ec21e2ecSJeff Kirsher 1449ec21e2ecSJeff Kirsher /* Print out the device info */ 1450ec21e2ecSJeff Kirsher netdev_info(dev, "mac: %pM\n", dev->dev_addr); 1451ec21e2ecSJeff Kirsher 14520977f817SJan Ceuleers /* Even more device info helps when determining which kernel 14530977f817SJan Ceuleers * provided which set of benchmarks. 14540977f817SJan Ceuleers */ 1455ec21e2ecSJeff Kirsher netdev_info(dev, "Running with NAPI enabled\n"); 1456ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 1457ec21e2ecSJeff Kirsher netdev_info(dev, "RX BD ring size for Q[%d]: %d\n", 1458ec21e2ecSJeff Kirsher i, priv->rx_queue[i]->rx_ring_size); 1459ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 1460ec21e2ecSJeff Kirsher netdev_info(dev, "TX BD ring size for Q[%d]: %d\n", 1461ec21e2ecSJeff Kirsher i, priv->tx_queue[i]->tx_ring_size); 1462ec21e2ecSJeff Kirsher 1463ec21e2ecSJeff Kirsher return 0; 1464ec21e2ecSJeff Kirsher 1465ec21e2ecSJeff Kirsher register_fail: 146642c70042SJohan Hovold if (of_phy_is_fixed_link(np)) 146742c70042SJohan Hovold of_phy_deregister_fixed_link(np); 1468ec21e2ecSJeff Kirsher unmap_group_regs(priv); 146920862788SClaudiu Manoil gfar_free_rx_queues(priv); 147020862788SClaudiu Manoil gfar_free_tx_queues(priv); 1471ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1472ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1473ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1474ec21e2ecSJeff Kirsher return err; 1475ec21e2ecSJeff Kirsher } 1476ec21e2ecSJeff Kirsher 1477ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev) 1478ec21e2ecSJeff Kirsher { 14798513fbd8SJingoo Han struct gfar_private *priv = platform_get_drvdata(ofdev); 148042c70042SJohan Hovold struct device_node *np = ofdev->dev.of_node; 1481ec21e2ecSJeff Kirsher 1482ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1483ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1484ec21e2ecSJeff Kirsher 1485ec21e2ecSJeff Kirsher unregister_netdev(priv->ndev); 148642c70042SJohan Hovold 148742c70042SJohan Hovold if (of_phy_is_fixed_link(np)) 148842c70042SJohan Hovold of_phy_deregister_fixed_link(np); 148942c70042SJohan Hovold 1490ec21e2ecSJeff Kirsher unmap_group_regs(priv); 149120862788SClaudiu Manoil gfar_free_rx_queues(priv); 149220862788SClaudiu Manoil gfar_free_tx_queues(priv); 1493ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1494ec21e2ecSJeff Kirsher 1495ec21e2ecSJeff Kirsher return 0; 1496ec21e2ecSJeff Kirsher } 1497ec21e2ecSJeff Kirsher 1498ec21e2ecSJeff Kirsher #ifdef CONFIG_PM 1499ec21e2ecSJeff Kirsher 15003e905b80SClaudiu Manoil static void __gfar_filer_disable(struct gfar_private *priv) 15013e905b80SClaudiu Manoil { 15023e905b80SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 15033e905b80SClaudiu Manoil u32 temp; 15043e905b80SClaudiu Manoil 15053e905b80SClaudiu Manoil temp = gfar_read(®s->rctrl); 15063e905b80SClaudiu Manoil temp &= ~(RCTRL_FILREN | RCTRL_PRSDEP_INIT); 15073e905b80SClaudiu Manoil gfar_write(®s->rctrl, temp); 15083e905b80SClaudiu Manoil } 15093e905b80SClaudiu Manoil 15103e905b80SClaudiu Manoil static void __gfar_filer_enable(struct gfar_private *priv) 15113e905b80SClaudiu Manoil { 15123e905b80SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 15133e905b80SClaudiu Manoil u32 temp; 15143e905b80SClaudiu Manoil 15153e905b80SClaudiu Manoil temp = gfar_read(®s->rctrl); 15163e905b80SClaudiu Manoil temp |= RCTRL_FILREN | RCTRL_PRSDEP_INIT; 15173e905b80SClaudiu Manoil gfar_write(®s->rctrl, temp); 15183e905b80SClaudiu Manoil } 15193e905b80SClaudiu Manoil 15203e905b80SClaudiu Manoil /* Filer rules implementing wol capabilities */ 15213e905b80SClaudiu Manoil static void gfar_filer_config_wol(struct gfar_private *priv) 15223e905b80SClaudiu Manoil { 15233e905b80SClaudiu Manoil unsigned int i; 15243e905b80SClaudiu Manoil u32 rqfcr; 15253e905b80SClaudiu Manoil 15263e905b80SClaudiu Manoil __gfar_filer_disable(priv); 15273e905b80SClaudiu Manoil 15283e905b80SClaudiu Manoil /* clear the filer table, reject any packet by default */ 15293e905b80SClaudiu Manoil rqfcr = RQFCR_RJE | RQFCR_CMP_MATCH; 15303e905b80SClaudiu Manoil for (i = 0; i <= MAX_FILER_IDX; i++) 15313e905b80SClaudiu Manoil gfar_write_filer(priv, i, rqfcr, 0); 15323e905b80SClaudiu Manoil 15333e905b80SClaudiu Manoil i = 0; 15343e905b80SClaudiu Manoil if (priv->wol_opts & GFAR_WOL_FILER_UCAST) { 15353e905b80SClaudiu Manoil /* unicast packet, accept it */ 15363e905b80SClaudiu Manoil struct net_device *ndev = priv->ndev; 15373e905b80SClaudiu Manoil /* get the default rx queue index */ 15383e905b80SClaudiu Manoil u8 qindex = (u8)priv->gfargrp[0].rx_queue->qindex; 15393e905b80SClaudiu Manoil u32 dest_mac_addr = (ndev->dev_addr[0] << 16) | 15403e905b80SClaudiu Manoil (ndev->dev_addr[1] << 8) | 15413e905b80SClaudiu Manoil ndev->dev_addr[2]; 15423e905b80SClaudiu Manoil 15433e905b80SClaudiu Manoil rqfcr = (qindex << 10) | RQFCR_AND | 15443e905b80SClaudiu Manoil RQFCR_CMP_EXACT | RQFCR_PID_DAH; 15453e905b80SClaudiu Manoil 15463e905b80SClaudiu Manoil gfar_write_filer(priv, i++, rqfcr, dest_mac_addr); 15473e905b80SClaudiu Manoil 15483e905b80SClaudiu Manoil dest_mac_addr = (ndev->dev_addr[3] << 16) | 15493e905b80SClaudiu Manoil (ndev->dev_addr[4] << 8) | 15503e905b80SClaudiu Manoil ndev->dev_addr[5]; 15513e905b80SClaudiu Manoil rqfcr = (qindex << 10) | RQFCR_GPI | 15523e905b80SClaudiu Manoil RQFCR_CMP_EXACT | RQFCR_PID_DAL; 15533e905b80SClaudiu Manoil gfar_write_filer(priv, i++, rqfcr, dest_mac_addr); 15543e905b80SClaudiu Manoil } 15553e905b80SClaudiu Manoil 15563e905b80SClaudiu Manoil __gfar_filer_enable(priv); 15573e905b80SClaudiu Manoil } 15583e905b80SClaudiu Manoil 15593e905b80SClaudiu Manoil static void gfar_filer_restore_table(struct gfar_private *priv) 15603e905b80SClaudiu Manoil { 15613e905b80SClaudiu Manoil u32 rqfcr, rqfpr; 15623e905b80SClaudiu Manoil unsigned int i; 15633e905b80SClaudiu Manoil 15643e905b80SClaudiu Manoil __gfar_filer_disable(priv); 15653e905b80SClaudiu Manoil 15663e905b80SClaudiu Manoil for (i = 0; i <= MAX_FILER_IDX; i++) { 15673e905b80SClaudiu Manoil rqfcr = priv->ftp_rqfcr[i]; 15683e905b80SClaudiu Manoil rqfpr = priv->ftp_rqfpr[i]; 15693e905b80SClaudiu Manoil gfar_write_filer(priv, i, rqfcr, rqfpr); 15703e905b80SClaudiu Manoil } 15713e905b80SClaudiu Manoil 15723e905b80SClaudiu Manoil __gfar_filer_enable(priv); 15733e905b80SClaudiu Manoil } 15743e905b80SClaudiu Manoil 15753e905b80SClaudiu Manoil /* gfar_start() for Rx only and with the FGPI filer interrupt enabled */ 15763e905b80SClaudiu Manoil static void gfar_start_wol_filer(struct gfar_private *priv) 15773e905b80SClaudiu Manoil { 15783e905b80SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 15793e905b80SClaudiu Manoil u32 tempval; 15803e905b80SClaudiu Manoil int i = 0; 15813e905b80SClaudiu Manoil 15823e905b80SClaudiu Manoil /* Enable Rx hw queues */ 15833e905b80SClaudiu Manoil gfar_write(®s->rqueue, priv->rqueue); 15843e905b80SClaudiu Manoil 15853e905b80SClaudiu Manoil /* Initialize DMACTRL to have WWR and WOP */ 15863e905b80SClaudiu Manoil tempval = gfar_read(®s->dmactrl); 15873e905b80SClaudiu Manoil tempval |= DMACTRL_INIT_SETTINGS; 15883e905b80SClaudiu Manoil gfar_write(®s->dmactrl, tempval); 15893e905b80SClaudiu Manoil 15903e905b80SClaudiu Manoil /* Make sure we aren't stopped */ 15913e905b80SClaudiu Manoil tempval = gfar_read(®s->dmactrl); 15923e905b80SClaudiu Manoil tempval &= ~DMACTRL_GRS; 15933e905b80SClaudiu Manoil gfar_write(®s->dmactrl, tempval); 15943e905b80SClaudiu Manoil 15953e905b80SClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 15963e905b80SClaudiu Manoil regs = priv->gfargrp[i].regs; 15973e905b80SClaudiu Manoil /* Clear RHLT, so that the DMA starts polling now */ 15983e905b80SClaudiu Manoil gfar_write(®s->rstat, priv->gfargrp[i].rstat); 15993e905b80SClaudiu Manoil /* enable the Filer General Purpose Interrupt */ 16003e905b80SClaudiu Manoil gfar_write(®s->imask, IMASK_FGPI); 16013e905b80SClaudiu Manoil } 16023e905b80SClaudiu Manoil 16033e905b80SClaudiu Manoil /* Enable Rx DMA */ 16043e905b80SClaudiu Manoil tempval = gfar_read(®s->maccfg1); 16053e905b80SClaudiu Manoil tempval |= MACCFG1_RX_EN; 16063e905b80SClaudiu Manoil gfar_write(®s->maccfg1, tempval); 16073e905b80SClaudiu Manoil } 16083e905b80SClaudiu Manoil 1609ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev) 1610ec21e2ecSJeff Kirsher { 1611ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1612ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1613ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1614ec21e2ecSJeff Kirsher u32 tempval; 16153e905b80SClaudiu Manoil u16 wol = priv->wol_opts; 1616ec21e2ecSJeff Kirsher 1617614b4242SClaudiu Manoil if (!netif_running(ndev)) 1618614b4242SClaudiu Manoil return 0; 1619ec21e2ecSJeff Kirsher 1620ec21e2ecSJeff Kirsher disable_napi(priv); 1621614b4242SClaudiu Manoil netif_tx_lock(ndev); 1622614b4242SClaudiu Manoil netif_device_detach(ndev); 1623614b4242SClaudiu Manoil netif_tx_unlock(ndev); 1624614b4242SClaudiu Manoil 1625614b4242SClaudiu Manoil gfar_halt(priv); 1626ec21e2ecSJeff Kirsher 16273e905b80SClaudiu Manoil if (wol & GFAR_WOL_MAGIC) { 1628ec21e2ecSJeff Kirsher /* Enable interrupt on Magic Packet */ 1629ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_MAG); 1630ec21e2ecSJeff Kirsher 1631ec21e2ecSJeff Kirsher /* Enable Magic Packet mode */ 1632ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1633ec21e2ecSJeff Kirsher tempval |= MACCFG2_MPEN; 1634ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1635614b4242SClaudiu Manoil 1636614b4242SClaudiu Manoil /* re-enable the Rx block */ 1637614b4242SClaudiu Manoil tempval = gfar_read(®s->maccfg1); 1638614b4242SClaudiu Manoil tempval |= MACCFG1_RX_EN; 1639614b4242SClaudiu Manoil gfar_write(®s->maccfg1, tempval); 1640614b4242SClaudiu Manoil 16413e905b80SClaudiu Manoil } else if (wol & GFAR_WOL_FILER_UCAST) { 16423e905b80SClaudiu Manoil gfar_filer_config_wol(priv); 16433e905b80SClaudiu Manoil gfar_start_wol_filer(priv); 16443e905b80SClaudiu Manoil 1645ec21e2ecSJeff Kirsher } else { 16464c4a6b0eSPhilippe Reynes phy_stop(ndev->phydev); 1647ec21e2ecSJeff Kirsher } 1648ec21e2ecSJeff Kirsher 1649ec21e2ecSJeff Kirsher return 0; 1650ec21e2ecSJeff Kirsher } 1651ec21e2ecSJeff Kirsher 1652ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev) 1653ec21e2ecSJeff Kirsher { 1654ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1655ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1656ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1657ec21e2ecSJeff Kirsher u32 tempval; 16583e905b80SClaudiu Manoil u16 wol = priv->wol_opts; 1659ec21e2ecSJeff Kirsher 1660614b4242SClaudiu Manoil if (!netif_running(ndev)) 1661ec21e2ecSJeff Kirsher return 0; 1662ec21e2ecSJeff Kirsher 16633e905b80SClaudiu Manoil if (wol & GFAR_WOL_MAGIC) { 1664614b4242SClaudiu Manoil /* Disable Magic Packet mode */ 1665ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1666ec21e2ecSJeff Kirsher tempval &= ~MACCFG2_MPEN; 1667ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 16683e905b80SClaudiu Manoil 16693e905b80SClaudiu Manoil } else if (wol & GFAR_WOL_FILER_UCAST) { 16703e905b80SClaudiu Manoil /* need to stop rx only, tx is already down */ 16713e905b80SClaudiu Manoil gfar_halt(priv); 16723e905b80SClaudiu Manoil gfar_filer_restore_table(priv); 16733e905b80SClaudiu Manoil 1674614b4242SClaudiu Manoil } else { 16754c4a6b0eSPhilippe Reynes phy_start(ndev->phydev); 1676614b4242SClaudiu Manoil } 1677ec21e2ecSJeff Kirsher 1678c10650b6SClaudiu Manoil gfar_start(priv); 1679ec21e2ecSJeff Kirsher 1680ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1681ec21e2ecSJeff Kirsher enable_napi(priv); 1682ec21e2ecSJeff Kirsher 1683ec21e2ecSJeff Kirsher return 0; 1684ec21e2ecSJeff Kirsher } 1685ec21e2ecSJeff Kirsher 1686ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev) 1687ec21e2ecSJeff Kirsher { 1688ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1689ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1690ec21e2ecSJeff Kirsher 1691103cdd1dSWang Dongsheng if (!netif_running(ndev)) { 1692103cdd1dSWang Dongsheng netif_device_attach(ndev); 1693103cdd1dSWang Dongsheng 1694ec21e2ecSJeff Kirsher return 0; 1695103cdd1dSWang Dongsheng } 1696ec21e2ecSJeff Kirsher 169776f31e8bSClaudiu Manoil gfar_init_bds(ndev); 16981eb8f7a7SClaudiu Manoil 1699a328ac92SClaudiu Manoil gfar_mac_reset(priv); 1700a328ac92SClaudiu Manoil 1701a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 1702a328ac92SClaudiu Manoil 1703c10650b6SClaudiu Manoil gfar_start(priv); 1704ec21e2ecSJeff Kirsher 1705ec21e2ecSJeff Kirsher priv->oldlink = 0; 1706ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1707ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1708ec21e2ecSJeff Kirsher 17094c4a6b0eSPhilippe Reynes if (ndev->phydev) 17104c4a6b0eSPhilippe Reynes phy_start(ndev->phydev); 1711ec21e2ecSJeff Kirsher 1712ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1713ec21e2ecSJeff Kirsher enable_napi(priv); 1714ec21e2ecSJeff Kirsher 1715ec21e2ecSJeff Kirsher return 0; 1716ec21e2ecSJeff Kirsher } 1717ec21e2ecSJeff Kirsher 1718ee27244bSArvind Yadav static const struct dev_pm_ops gfar_pm_ops = { 1719ec21e2ecSJeff Kirsher .suspend = gfar_suspend, 1720ec21e2ecSJeff Kirsher .resume = gfar_resume, 1721ec21e2ecSJeff Kirsher .freeze = gfar_suspend, 1722ec21e2ecSJeff Kirsher .thaw = gfar_resume, 1723ec21e2ecSJeff Kirsher .restore = gfar_restore, 1724ec21e2ecSJeff Kirsher }; 1725ec21e2ecSJeff Kirsher 1726ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops) 1727ec21e2ecSJeff Kirsher 1728ec21e2ecSJeff Kirsher #else 1729ec21e2ecSJeff Kirsher 1730ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL 1731ec21e2ecSJeff Kirsher 1732ec21e2ecSJeff Kirsher #endif 1733ec21e2ecSJeff Kirsher 1734ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface 1735ec21e2ecSJeff Kirsher * connects it to the PHY. 1736ec21e2ecSJeff Kirsher */ 1737ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev) 1738ec21e2ecSJeff Kirsher { 1739ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1740ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1741ec21e2ecSJeff Kirsher u32 ecntrl; 1742ec21e2ecSJeff Kirsher 1743ec21e2ecSJeff Kirsher ecntrl = gfar_read(®s->ecntrl); 1744ec21e2ecSJeff Kirsher 1745ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_SGMII_MODE) 1746ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_SGMII; 1747ec21e2ecSJeff Kirsher 1748ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_TBI_MODE) { 1749ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) 1750ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RTBI; 1751ec21e2ecSJeff Kirsher else 1752ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_TBI; 1753ec21e2ecSJeff Kirsher } 1754ec21e2ecSJeff Kirsher 1755ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) { 1756bc4598bcSJan Ceuleers if (ecntrl & ECNTRL_REDUCED_MII_MODE) { 1757ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RMII; 1758bc4598bcSJan Ceuleers } 1759ec21e2ecSJeff Kirsher else { 1760ec21e2ecSJeff Kirsher phy_interface_t interface = priv->interface; 1761ec21e2ecSJeff Kirsher 17620977f817SJan Ceuleers /* This isn't autodetected right now, so it must 1763ec21e2ecSJeff Kirsher * be set by the device tree or platform code. 1764ec21e2ecSJeff Kirsher */ 1765ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_RGMII_ID) 1766ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII_ID; 1767ec21e2ecSJeff Kirsher 1768ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII; 1769ec21e2ecSJeff Kirsher } 1770ec21e2ecSJeff Kirsher } 1771ec21e2ecSJeff Kirsher 1772ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT) 1773ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_GMII; 1774ec21e2ecSJeff Kirsher 1775ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_MII; 1776ec21e2ecSJeff Kirsher } 1777ec21e2ecSJeff Kirsher 1778ec21e2ecSJeff Kirsher 1779ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY. 1780ec21e2ecSJeff Kirsher * Returns 0 on success. 1781ec21e2ecSJeff Kirsher */ 1782ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev) 1783ec21e2ecSJeff Kirsher { 17843c1bcc86SAndrew Lunn __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 1785ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1786ec21e2ecSJeff Kirsher phy_interface_t interface; 17874c4a6b0eSPhilippe Reynes struct phy_device *phydev; 1788b6b5e8a6SClaudiu Manoil struct ethtool_eee edata; 1789ec21e2ecSJeff Kirsher 17903c1bcc86SAndrew Lunn linkmode_set_bit_array(phy_10_100_features_array, 17913c1bcc86SAndrew Lunn ARRAY_SIZE(phy_10_100_features_array), 17923c1bcc86SAndrew Lunn mask); 17933c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, mask); 17943c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_MII_BIT, mask); 17953c1bcc86SAndrew Lunn if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT) 17963c1bcc86SAndrew Lunn linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT, mask); 17973c1bcc86SAndrew Lunn 1798ec21e2ecSJeff Kirsher priv->oldlink = 0; 1799ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1800ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1801ec21e2ecSJeff Kirsher 1802ec21e2ecSJeff Kirsher interface = gfar_get_interface(dev); 1803ec21e2ecSJeff Kirsher 18044c4a6b0eSPhilippe Reynes phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0, 1805ec21e2ecSJeff Kirsher interface); 18064c4a6b0eSPhilippe Reynes if (!phydev) { 1807ec21e2ecSJeff Kirsher dev_err(&dev->dev, "could not attach to PHY\n"); 1808ec21e2ecSJeff Kirsher return -ENODEV; 1809ec21e2ecSJeff Kirsher } 1810ec21e2ecSJeff Kirsher 1811ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_SGMII) 1812ec21e2ecSJeff Kirsher gfar_configure_serdes(dev); 1813ec21e2ecSJeff Kirsher 1814ec21e2ecSJeff Kirsher /* Remove any features not supported by the controller */ 18153c1bcc86SAndrew Lunn linkmode_and(phydev->supported, phydev->supported, mask); 18163c1bcc86SAndrew Lunn linkmode_copy(phydev->advertising, phydev->supported); 1817ec21e2ecSJeff Kirsher 1818af8d9bb2SAndrew Lunn /* Add support for flow control */ 1819af8d9bb2SAndrew Lunn phy_support_asym_pause(phydev); 1820cf987afcSPavaluca Matei-B46610 1821b6b5e8a6SClaudiu Manoil /* disable EEE autoneg, EEE not supported by eTSEC */ 1822b6b5e8a6SClaudiu Manoil memset(&edata, 0, sizeof(struct ethtool_eee)); 1823b6b5e8a6SClaudiu Manoil phy_ethtool_set_eee(phydev, &edata); 1824b6b5e8a6SClaudiu Manoil 1825ec21e2ecSJeff Kirsher return 0; 1826ec21e2ecSJeff Kirsher } 1827ec21e2ecSJeff Kirsher 18280977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the 1829ec21e2ecSJeff Kirsher * SERDES lynx PHY on the chip. We communicate with this PHY 1830ec21e2ecSJeff Kirsher * through the MDIO bus on each controller, treating it as a 1831ec21e2ecSJeff Kirsher * "normal" PHY at the address found in the TBIPA register. We assume 1832ec21e2ecSJeff Kirsher * that the TBIPA register is valid. Either the MDIO bus code will set 1833ec21e2ecSJeff Kirsher * it to a value that doesn't conflict with other PHYs on the bus, or the 1834ec21e2ecSJeff Kirsher * value doesn't matter, as there are no other PHYs on the bus. 1835ec21e2ecSJeff Kirsher */ 1836ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev) 1837ec21e2ecSJeff Kirsher { 1838ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1839ec21e2ecSJeff Kirsher struct phy_device *tbiphy; 1840ec21e2ecSJeff Kirsher 1841ec21e2ecSJeff Kirsher if (!priv->tbi_node) { 1842ec21e2ecSJeff Kirsher dev_warn(&dev->dev, "error: SGMII mode requires that the " 1843ec21e2ecSJeff Kirsher "device tree specify a tbi-handle\n"); 1844ec21e2ecSJeff Kirsher return; 1845ec21e2ecSJeff Kirsher } 1846ec21e2ecSJeff Kirsher 1847ec21e2ecSJeff Kirsher tbiphy = of_phy_find_device(priv->tbi_node); 1848ec21e2ecSJeff Kirsher if (!tbiphy) { 1849ec21e2ecSJeff Kirsher dev_err(&dev->dev, "error: Could not get TBI device\n"); 1850ec21e2ecSJeff Kirsher return; 1851ec21e2ecSJeff Kirsher } 1852ec21e2ecSJeff Kirsher 18530977f817SJan Ceuleers /* If the link is already up, we must already be ok, and don't need to 1854ec21e2ecSJeff Kirsher * configure and reset the TBI<->SerDes link. Maybe U-Boot configured 1855ec21e2ecSJeff Kirsher * everything for us? Resetting it takes the link down and requires 1856ec21e2ecSJeff Kirsher * several seconds for it to come back. 1857ec21e2ecSJeff Kirsher */ 185838737e49SRussell King if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) { 1859e5a03bfdSAndrew Lunn put_device(&tbiphy->mdio.dev); 1860ec21e2ecSJeff Kirsher return; 186138737e49SRussell King } 1862ec21e2ecSJeff Kirsher 1863ec21e2ecSJeff Kirsher /* Single clk mode, mii mode off(for serdes communication) */ 1864ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT); 1865ec21e2ecSJeff Kirsher 1866ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_ADVERTISE, 1867ec21e2ecSJeff Kirsher ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE | 1868ec21e2ecSJeff Kirsher ADVERTISE_1000XPSE_ASYM); 1869ec21e2ecSJeff Kirsher 1870bc4598bcSJan Ceuleers phy_write(tbiphy, MII_BMCR, 1871bc4598bcSJan Ceuleers BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX | 1872bc4598bcSJan Ceuleers BMCR_SPEED1000); 187304d53b20SRussell King 1874e5a03bfdSAndrew Lunn put_device(&tbiphy->mdio.dev); 1875ec21e2ecSJeff Kirsher } 1876ec21e2ecSJeff Kirsher 1877ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv) 1878ec21e2ecSJeff Kirsher { 1879ec21e2ecSJeff Kirsher u32 res; 1880ec21e2ecSJeff Kirsher 18810977f817SJan Ceuleers /* Normaly TSEC should not hang on GRS commands, so we should 1882ec21e2ecSJeff Kirsher * actually wait for IEVENT_GRSC flag. 1883ec21e2ecSJeff Kirsher */ 1884ad3660c2SClaudiu Manoil if (!gfar_has_errata(priv, GFAR_ERRATA_A002)) 1885ec21e2ecSJeff Kirsher return 0; 1886ec21e2ecSJeff Kirsher 18870977f817SJan Ceuleers /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are 1888ec21e2ecSJeff Kirsher * the same as bits 23-30, the eTSEC Rx is assumed to be idle 1889ec21e2ecSJeff Kirsher * and the Rx can be safely reset. 1890ec21e2ecSJeff Kirsher */ 1891ec21e2ecSJeff Kirsher res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c); 1892ec21e2ecSJeff Kirsher res &= 0x7f807f80; 1893ec21e2ecSJeff Kirsher if ((res & 0xffff) == (res >> 16)) 1894ec21e2ecSJeff Kirsher return 1; 1895ec21e2ecSJeff Kirsher 1896ec21e2ecSJeff Kirsher return 0; 1897ec21e2ecSJeff Kirsher } 1898ec21e2ecSJeff Kirsher 1899ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1900c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv) 1901ec21e2ecSJeff Kirsher { 1902efeddce7SClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 1903ec21e2ecSJeff Kirsher u32 tempval; 1904a4feee89SClaudiu Manoil unsigned int timeout; 1905a4feee89SClaudiu Manoil int stopped; 1906ec21e2ecSJeff Kirsher 1907efeddce7SClaudiu Manoil gfar_ints_disable(priv); 1908ec21e2ecSJeff Kirsher 1909a4feee89SClaudiu Manoil if (gfar_is_dma_stopped(priv)) 1910a4feee89SClaudiu Manoil return; 1911a4feee89SClaudiu Manoil 1912ec21e2ecSJeff Kirsher /* Stop the DMA, and wait for it to stop */ 1913ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1914ec21e2ecSJeff Kirsher tempval |= (DMACTRL_GRS | DMACTRL_GTS); 1915ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1916ec21e2ecSJeff Kirsher 1917a4feee89SClaudiu Manoil retry: 1918a4feee89SClaudiu Manoil timeout = 1000; 1919a4feee89SClaudiu Manoil while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) { 1920a4feee89SClaudiu Manoil cpu_relax(); 1921a4feee89SClaudiu Manoil timeout--; 1922ec21e2ecSJeff Kirsher } 1923a4feee89SClaudiu Manoil 1924a4feee89SClaudiu Manoil if (!timeout) 1925a4feee89SClaudiu Manoil stopped = gfar_is_dma_stopped(priv); 1926a4feee89SClaudiu Manoil 1927a4feee89SClaudiu Manoil if (!stopped && !gfar_is_rx_dma_stopped(priv) && 1928a4feee89SClaudiu Manoil !__gfar_is_rx_idle(priv)) 1929a4feee89SClaudiu Manoil goto retry; 1930ec21e2ecSJeff Kirsher } 1931ec21e2ecSJeff Kirsher 1932ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1933c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv) 1934ec21e2ecSJeff Kirsher { 1935ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1936ec21e2ecSJeff Kirsher u32 tempval; 1937ec21e2ecSJeff Kirsher 1938c10650b6SClaudiu Manoil /* Dissable the Rx/Tx hw queues */ 1939c10650b6SClaudiu Manoil gfar_write(®s->rqueue, 0); 1940c10650b6SClaudiu Manoil gfar_write(®s->tqueue, 0); 1941ec21e2ecSJeff Kirsher 1942c10650b6SClaudiu Manoil mdelay(10); 1943c10650b6SClaudiu Manoil 1944c10650b6SClaudiu Manoil gfar_halt_nodisable(priv); 1945c10650b6SClaudiu Manoil 1946c10650b6SClaudiu Manoil /* Disable Rx/Tx DMA */ 1947ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1948ec21e2ecSJeff Kirsher tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN); 1949ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1950ec21e2ecSJeff Kirsher } 1951ec21e2ecSJeff Kirsher 1952ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev) 1953ec21e2ecSJeff Kirsher { 1954ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1955ec21e2ecSJeff Kirsher 19560851133bSClaudiu Manoil netif_tx_stop_all_queues(dev); 1957ec21e2ecSJeff Kirsher 19584e857c58SPeter Zijlstra smp_mb__before_atomic(); 19590851133bSClaudiu Manoil set_bit(GFAR_DOWN, &priv->state); 19604e857c58SPeter Zijlstra smp_mb__after_atomic(); 1961ec21e2ecSJeff Kirsher 19620851133bSClaudiu Manoil disable_napi(priv); 1963ec21e2ecSJeff Kirsher 19640851133bSClaudiu Manoil /* disable ints and gracefully shut down Rx/Tx DMA */ 1965c10650b6SClaudiu Manoil gfar_halt(priv); 1966ec21e2ecSJeff Kirsher 19674c4a6b0eSPhilippe Reynes phy_stop(dev->phydev); 1968ec21e2ecSJeff Kirsher 1969ec21e2ecSJeff Kirsher free_skb_resources(priv); 1970ec21e2ecSJeff Kirsher } 1971ec21e2ecSJeff Kirsher 1972ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue) 1973ec21e2ecSJeff Kirsher { 1974ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 1975ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(tx_queue->dev); 1976ec21e2ecSJeff Kirsher int i, j; 1977ec21e2ecSJeff Kirsher 1978ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 1979ec21e2ecSJeff Kirsher 1980ec21e2ecSJeff Kirsher for (i = 0; i < tx_queue->tx_ring_size; i++) { 1981ec21e2ecSJeff Kirsher if (!tx_queue->tx_skbuff[i]) 1982ec21e2ecSJeff Kirsher continue; 1983ec21e2ecSJeff Kirsher 1984a7312d58SClaudiu Manoil dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr), 1985a7312d58SClaudiu Manoil be16_to_cpu(txbdp->length), DMA_TO_DEVICE); 1986ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 1987ec21e2ecSJeff Kirsher for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags; 1988ec21e2ecSJeff Kirsher j++) { 1989ec21e2ecSJeff Kirsher txbdp++; 1990a7312d58SClaudiu Manoil dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr), 1991a7312d58SClaudiu Manoil be16_to_cpu(txbdp->length), 1992a7312d58SClaudiu Manoil DMA_TO_DEVICE); 1993ec21e2ecSJeff Kirsher } 1994ec21e2ecSJeff Kirsher txbdp++; 1995ec21e2ecSJeff Kirsher dev_kfree_skb_any(tx_queue->tx_skbuff[i]); 1996ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[i] = NULL; 1997ec21e2ecSJeff Kirsher } 1998ec21e2ecSJeff Kirsher kfree(tx_queue->tx_skbuff); 19991eb8f7a7SClaudiu Manoil tx_queue->tx_skbuff = NULL; 2000ec21e2ecSJeff Kirsher } 2001ec21e2ecSJeff Kirsher 2002ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue) 2003ec21e2ecSJeff Kirsher { 2004ec21e2ecSJeff Kirsher int i; 2005ec21e2ecSJeff Kirsher 200675354148SClaudiu Manoil struct rxbd8 *rxbdp = rx_queue->rx_bd_base; 200775354148SClaudiu Manoil 200875354148SClaudiu Manoil if (rx_queue->skb) 200975354148SClaudiu Manoil dev_kfree_skb(rx_queue->skb); 2010ec21e2ecSJeff Kirsher 2011ec21e2ecSJeff Kirsher for (i = 0; i < rx_queue->rx_ring_size; i++) { 201275354148SClaudiu Manoil struct gfar_rx_buff *rxb = &rx_queue->rx_buff[i]; 201375354148SClaudiu Manoil 2014ec21e2ecSJeff Kirsher rxbdp->lstatus = 0; 2015ec21e2ecSJeff Kirsher rxbdp->bufPtr = 0; 2016ec21e2ecSJeff Kirsher rxbdp++; 201775354148SClaudiu Manoil 201875354148SClaudiu Manoil if (!rxb->page) 201975354148SClaudiu Manoil continue; 202075354148SClaudiu Manoil 20214af0e5bbSArseny Solokha dma_unmap_page(rx_queue->dev, rxb->dma, 202275354148SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 202375354148SClaudiu Manoil __free_page(rxb->page); 202475354148SClaudiu Manoil 202575354148SClaudiu Manoil rxb->page = NULL; 2026ec21e2ecSJeff Kirsher } 202775354148SClaudiu Manoil 202875354148SClaudiu Manoil kfree(rx_queue->rx_buff); 202975354148SClaudiu Manoil rx_queue->rx_buff = NULL; 2030ec21e2ecSJeff Kirsher } 2031ec21e2ecSJeff Kirsher 2032ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them. 20330977f817SJan Ceuleers * Then free tx_skbuff and rx_skbuff 20340977f817SJan Ceuleers */ 2035ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv) 2036ec21e2ecSJeff Kirsher { 2037ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 2038ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 2039ec21e2ecSJeff Kirsher int i; 2040ec21e2ecSJeff Kirsher 2041ec21e2ecSJeff Kirsher /* Go through all the buffer descriptors and free their data buffers */ 2042ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 2043d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 2044bc4598bcSJan Ceuleers 2045ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 2046d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex); 2047ec21e2ecSJeff Kirsher if (tx_queue->tx_skbuff) 2048ec21e2ecSJeff Kirsher free_skb_tx_queue(tx_queue); 2049d8a0f1b0SPaul Gortmaker netdev_tx_reset_queue(txq); 2050ec21e2ecSJeff Kirsher } 2051ec21e2ecSJeff Kirsher 2052ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 2053ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 205475354148SClaudiu Manoil if (rx_queue->rx_buff) 2055ec21e2ecSJeff Kirsher free_skb_rx_queue(rx_queue); 2056ec21e2ecSJeff Kirsher } 2057ec21e2ecSJeff Kirsher 2058369ec162SClaudiu Manoil dma_free_coherent(priv->dev, 2059ec21e2ecSJeff Kirsher sizeof(struct txbd8) * priv->total_tx_ring_size + 2060ec21e2ecSJeff Kirsher sizeof(struct rxbd8) * priv->total_rx_ring_size, 2061ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_base, 2062ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_dma_base); 2063ec21e2ecSJeff Kirsher } 2064ec21e2ecSJeff Kirsher 2065c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv) 2066ec21e2ecSJeff Kirsher { 2067ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 2068ec21e2ecSJeff Kirsher u32 tempval; 2069ec21e2ecSJeff Kirsher int i = 0; 2070ec21e2ecSJeff Kirsher 2071c10650b6SClaudiu Manoil /* Enable Rx/Tx hw queues */ 2072c10650b6SClaudiu Manoil gfar_write(®s->rqueue, priv->rqueue); 2073c10650b6SClaudiu Manoil gfar_write(®s->tqueue, priv->tqueue); 2074ec21e2ecSJeff Kirsher 2075ec21e2ecSJeff Kirsher /* Initialize DMACTRL to have WWR and WOP */ 2076ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 2077ec21e2ecSJeff Kirsher tempval |= DMACTRL_INIT_SETTINGS; 2078ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 2079ec21e2ecSJeff Kirsher 2080ec21e2ecSJeff Kirsher /* Make sure we aren't stopped */ 2081ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 2082ec21e2ecSJeff Kirsher tempval &= ~(DMACTRL_GRS | DMACTRL_GTS); 2083ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 2084ec21e2ecSJeff Kirsher 2085ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 2086ec21e2ecSJeff Kirsher regs = priv->gfargrp[i].regs; 2087ec21e2ecSJeff Kirsher /* Clear THLT/RHLT, so that the DMA starts polling now */ 2088ec21e2ecSJeff Kirsher gfar_write(®s->tstat, priv->gfargrp[i].tstat); 2089ec21e2ecSJeff Kirsher gfar_write(®s->rstat, priv->gfargrp[i].rstat); 2090ec21e2ecSJeff Kirsher } 2091ec21e2ecSJeff Kirsher 2092c10650b6SClaudiu Manoil /* Enable Rx/Tx DMA */ 2093c10650b6SClaudiu Manoil tempval = gfar_read(®s->maccfg1); 2094c10650b6SClaudiu Manoil tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 2095c10650b6SClaudiu Manoil gfar_write(®s->maccfg1, tempval); 2096c10650b6SClaudiu Manoil 2097efeddce7SClaudiu Manoil gfar_ints_enable(priv); 2098efeddce7SClaudiu Manoil 2099860e9538SFlorian Westphal netif_trans_update(priv->ndev); /* prevent tx timeout */ 2100ec21e2ecSJeff Kirsher } 2101ec21e2ecSJeff Kirsher 210280ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp) 210380ec396cSClaudiu Manoil { 210480ec396cSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 210580ec396cSClaudiu Manoil free_irq(gfar_irq(grp, RX)->irq, grp); 210680ec396cSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 210780ec396cSClaudiu Manoil } 210880ec396cSClaudiu Manoil 2109ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp) 2110ec21e2ecSJeff Kirsher { 2111ec21e2ecSJeff Kirsher struct gfar_private *priv = grp->priv; 2112ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 2113ec21e2ecSJeff Kirsher int err; 2114ec21e2ecSJeff Kirsher 2115ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, register for 21160977f817SJan Ceuleers * them. Otherwise, only register for the one 21170977f817SJan Ceuleers */ 2118ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 2119ec21e2ecSJeff Kirsher /* Install our interrupt handlers for Error, 21200977f817SJan Ceuleers * Transmit, and Receive 21210977f817SJan Ceuleers */ 2122d5b8d640SSudeep Holla err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0, 2123ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->name, grp); 2124ee873fdaSClaudiu Manoil if (err < 0) { 2125ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2126ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq); 2127ec21e2ecSJeff Kirsher 2128ec21e2ecSJeff Kirsher goto err_irq_fail; 2129ec21e2ecSJeff Kirsher } 2130d5b8d640SSudeep Holla enable_irq_wake(gfar_irq(grp, ER)->irq); 2131d5b8d640SSudeep Holla 2132ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0, 2133ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 2134ee873fdaSClaudiu Manoil if (err < 0) { 2135ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2136ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 2137ec21e2ecSJeff Kirsher goto tx_irq_fail; 2138ec21e2ecSJeff Kirsher } 2139ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0, 2140ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->name, grp); 2141ee873fdaSClaudiu Manoil if (err < 0) { 2142ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2143ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq); 2144ec21e2ecSJeff Kirsher goto rx_irq_fail; 2145ec21e2ecSJeff Kirsher } 21463e905b80SClaudiu Manoil enable_irq_wake(gfar_irq(grp, RX)->irq); 21473e905b80SClaudiu Manoil 2148ec21e2ecSJeff Kirsher } else { 2149d5b8d640SSudeep Holla err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0, 2150ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 2151ee873fdaSClaudiu Manoil if (err < 0) { 2152ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 2153ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 2154ec21e2ecSJeff Kirsher goto err_irq_fail; 2155ec21e2ecSJeff Kirsher } 2156d5b8d640SSudeep Holla enable_irq_wake(gfar_irq(grp, TX)->irq); 2157ec21e2ecSJeff Kirsher } 2158ec21e2ecSJeff Kirsher 2159ec21e2ecSJeff Kirsher return 0; 2160ec21e2ecSJeff Kirsher 2161ec21e2ecSJeff Kirsher rx_irq_fail: 2162ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 2163ec21e2ecSJeff Kirsher tx_irq_fail: 2164ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 2165ec21e2ecSJeff Kirsher err_irq_fail: 2166ec21e2ecSJeff Kirsher return err; 2167ec21e2ecSJeff Kirsher 2168ec21e2ecSJeff Kirsher } 2169ec21e2ecSJeff Kirsher 217080ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv) 217180ec396cSClaudiu Manoil { 217280ec396cSClaudiu Manoil int i; 217380ec396cSClaudiu Manoil 217480ec396cSClaudiu Manoil /* Free the IRQs */ 217580ec396cSClaudiu Manoil if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 217680ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 217780ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[i]); 217880ec396cSClaudiu Manoil } else { 217980ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 218080ec396cSClaudiu Manoil free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq, 218180ec396cSClaudiu Manoil &priv->gfargrp[i]); 218280ec396cSClaudiu Manoil } 218380ec396cSClaudiu Manoil } 218480ec396cSClaudiu Manoil 218580ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv) 218680ec396cSClaudiu Manoil { 218780ec396cSClaudiu Manoil int err, i, j; 218880ec396cSClaudiu Manoil 218980ec396cSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) { 219080ec396cSClaudiu Manoil err = register_grp_irqs(&priv->gfargrp[i]); 219180ec396cSClaudiu Manoil if (err) { 219280ec396cSClaudiu Manoil for (j = 0; j < i; j++) 219380ec396cSClaudiu Manoil free_grp_irqs(&priv->gfargrp[j]); 219480ec396cSClaudiu Manoil return err; 219580ec396cSClaudiu Manoil } 219680ec396cSClaudiu Manoil } 219780ec396cSClaudiu Manoil 219880ec396cSClaudiu Manoil return 0; 219980ec396cSClaudiu Manoil } 220080ec396cSClaudiu Manoil 2201ec21e2ecSJeff Kirsher /* Bring the controller up and running */ 2202ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev) 2203ec21e2ecSJeff Kirsher { 2204ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 220580ec396cSClaudiu Manoil int err; 2206ec21e2ecSJeff Kirsher 2207a328ac92SClaudiu Manoil gfar_mac_reset(priv); 2208ec21e2ecSJeff Kirsher 2209ec21e2ecSJeff Kirsher err = gfar_alloc_skb_resources(ndev); 2210ec21e2ecSJeff Kirsher if (err) 2211ec21e2ecSJeff Kirsher return err; 2212ec21e2ecSJeff Kirsher 2213a328ac92SClaudiu Manoil gfar_init_tx_rx_base(priv); 2214ec21e2ecSJeff Kirsher 22154e857c58SPeter Zijlstra smp_mb__before_atomic(); 22160851133bSClaudiu Manoil clear_bit(GFAR_DOWN, &priv->state); 22174e857c58SPeter Zijlstra smp_mb__after_atomic(); 22180851133bSClaudiu Manoil 22190851133bSClaudiu Manoil /* Start Rx/Tx DMA and enable the interrupts */ 2220c10650b6SClaudiu Manoil gfar_start(priv); 2221ec21e2ecSJeff Kirsher 22222a4eebf0SClaudiu Manoil /* force link state update after mac reset */ 22232a4eebf0SClaudiu Manoil priv->oldlink = 0; 22242a4eebf0SClaudiu Manoil priv->oldspeed = 0; 22252a4eebf0SClaudiu Manoil priv->oldduplex = -1; 22262a4eebf0SClaudiu Manoil 22274c4a6b0eSPhilippe Reynes phy_start(ndev->phydev); 2228ec21e2ecSJeff Kirsher 22290851133bSClaudiu Manoil enable_napi(priv); 22300851133bSClaudiu Manoil 22310851133bSClaudiu Manoil netif_tx_wake_all_queues(ndev); 22320851133bSClaudiu Manoil 2233ec21e2ecSJeff Kirsher return 0; 2234ec21e2ecSJeff Kirsher } 2235ec21e2ecSJeff Kirsher 22360977f817SJan Ceuleers /* Called when something needs to use the ethernet device 22370977f817SJan Ceuleers * Returns 0 for success. 22380977f817SJan Ceuleers */ 2239ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev) 2240ec21e2ecSJeff Kirsher { 2241ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2242ec21e2ecSJeff Kirsher int err; 2243ec21e2ecSJeff Kirsher 2244ec21e2ecSJeff Kirsher err = init_phy(dev); 22450851133bSClaudiu Manoil if (err) 2246ec21e2ecSJeff Kirsher return err; 2247ec21e2ecSJeff Kirsher 224880ec396cSClaudiu Manoil err = gfar_request_irq(priv); 224980ec396cSClaudiu Manoil if (err) 225080ec396cSClaudiu Manoil return err; 225180ec396cSClaudiu Manoil 2252ec21e2ecSJeff Kirsher err = startup_gfar(dev); 22530851133bSClaudiu Manoil if (err) 2254ec21e2ecSJeff Kirsher return err; 2255ec21e2ecSJeff Kirsher 2256ec21e2ecSJeff Kirsher return err; 2257ec21e2ecSJeff Kirsher } 2258ec21e2ecSJeff Kirsher 2259ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb) 2260ec21e2ecSJeff Kirsher { 2261d58ff351SJohannes Berg struct txfcb *fcb = skb_push(skb, GMAC_FCB_LEN); 2262ec21e2ecSJeff Kirsher 2263ec21e2ecSJeff Kirsher memset(fcb, 0, GMAC_FCB_LEN); 2264ec21e2ecSJeff Kirsher 2265ec21e2ecSJeff Kirsher return fcb; 2266ec21e2ecSJeff Kirsher } 2267ec21e2ecSJeff Kirsher 22689c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb, 22699c4886e5SManfred Rudigier int fcb_length) 2270ec21e2ecSJeff Kirsher { 2271ec21e2ecSJeff Kirsher /* If we're here, it's a IP packet with a TCP or UDP 2272ec21e2ecSJeff Kirsher * payload. We set it to checksum, using a pseudo-header 2273ec21e2ecSJeff Kirsher * we provide 2274ec21e2ecSJeff Kirsher */ 22753a2e16c8SJan Ceuleers u8 flags = TXFCB_DEFAULT; 2276ec21e2ecSJeff Kirsher 22770977f817SJan Ceuleers /* Tell the controller what the protocol is 22780977f817SJan Ceuleers * And provide the already calculated phcs 22790977f817SJan Ceuleers */ 2280ec21e2ecSJeff Kirsher if (ip_hdr(skb)->protocol == IPPROTO_UDP) { 2281ec21e2ecSJeff Kirsher flags |= TXFCB_UDP; 228226eb9374SClaudiu Manoil fcb->phcs = (__force __be16)(udp_hdr(skb)->check); 2283ec21e2ecSJeff Kirsher } else 228426eb9374SClaudiu Manoil fcb->phcs = (__force __be16)(tcp_hdr(skb)->check); 2285ec21e2ecSJeff Kirsher 2286ec21e2ecSJeff Kirsher /* l3os is the distance between the start of the 2287ec21e2ecSJeff Kirsher * frame (skb->data) and the start of the IP hdr. 2288ec21e2ecSJeff Kirsher * l4os is the distance between the start of the 22890977f817SJan Ceuleers * l3 hdr and the l4 hdr 22900977f817SJan Ceuleers */ 229126eb9374SClaudiu Manoil fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length); 2292ec21e2ecSJeff Kirsher fcb->l4os = skb_network_header_len(skb); 2293ec21e2ecSJeff Kirsher 2294ec21e2ecSJeff Kirsher fcb->flags = flags; 2295ec21e2ecSJeff Kirsher } 2296ec21e2ecSJeff Kirsher 2297278af574SArnd Bergmann static inline void gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb) 2298ec21e2ecSJeff Kirsher { 2299ec21e2ecSJeff Kirsher fcb->flags |= TXFCB_VLN; 230026eb9374SClaudiu Manoil fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb)); 2301ec21e2ecSJeff Kirsher } 2302ec21e2ecSJeff Kirsher 2303ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride, 2304ec21e2ecSJeff Kirsher struct txbd8 *base, int ring_size) 2305ec21e2ecSJeff Kirsher { 2306ec21e2ecSJeff Kirsher struct txbd8 *new_bd = bdp + stride; 2307ec21e2ecSJeff Kirsher 2308ec21e2ecSJeff Kirsher return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd; 2309ec21e2ecSJeff Kirsher } 2310ec21e2ecSJeff Kirsher 2311ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base, 2312ec21e2ecSJeff Kirsher int ring_size) 2313ec21e2ecSJeff Kirsher { 2314ec21e2ecSJeff Kirsher return skip_txbd(bdp, 1, base, ring_size); 2315ec21e2ecSJeff Kirsher } 2316ec21e2ecSJeff Kirsher 231702d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */ 231802d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv, 231902d88fb4SClaudiu Manoil unsigned long fcb_addr) 232002d88fb4SClaudiu Manoil { 232102d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_12) && 232202d88fb4SClaudiu Manoil (fcb_addr % 0x20) > 0x18); 232302d88fb4SClaudiu Manoil } 232402d88fb4SClaudiu Manoil 232502d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may 232602d88fb4SClaudiu Manoil * cause excess delays before start of transmission 232702d88fb4SClaudiu Manoil */ 232802d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv, 232902d88fb4SClaudiu Manoil unsigned int len) 233002d88fb4SClaudiu Manoil { 233102d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_76) && 233202d88fb4SClaudiu Manoil (len > 2500)); 233302d88fb4SClaudiu Manoil } 233402d88fb4SClaudiu Manoil 23350977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission. 23360977f817SJan Ceuleers * It is pointed to by the dev->hard_start_xmit function pointer 23370977f817SJan Ceuleers */ 233806983aa5SYueHaibing static netdev_tx_t gfar_start_xmit(struct sk_buff *skb, struct net_device *dev) 2339ec21e2ecSJeff Kirsher { 2340ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2341ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 2342ec21e2ecSJeff Kirsher struct netdev_queue *txq; 2343ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 2344ec21e2ecSJeff Kirsher struct txfcb *fcb = NULL; 2345ec21e2ecSJeff Kirsher struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL; 2346ec21e2ecSJeff Kirsher u32 lstatus; 234742f397adSClaudiu Manoil skb_frag_t *frag; 23480d0cffdcSClaudiu Manoil int i, rq = 0; 23490d0cffdcSClaudiu Manoil int do_tstamp, do_csum, do_vlan; 2350ec21e2ecSJeff Kirsher u32 bufaddr; 235150ad076bSClaudiu Manoil unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0; 2352ec21e2ecSJeff Kirsher 2353ec21e2ecSJeff Kirsher rq = skb->queue_mapping; 2354ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[rq]; 2355ec21e2ecSJeff Kirsher txq = netdev_get_tx_queue(dev, rq); 2356ec21e2ecSJeff Kirsher base = tx_queue->tx_bd_base; 2357ec21e2ecSJeff Kirsher regs = tx_queue->grp->regs; 2358ec21e2ecSJeff Kirsher 23590d0cffdcSClaudiu Manoil do_csum = (CHECKSUM_PARTIAL == skb->ip_summed); 2360df8a39deSJiri Pirko do_vlan = skb_vlan_tag_present(skb); 23610d0cffdcSClaudiu Manoil do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 23620d0cffdcSClaudiu Manoil priv->hwts_tx_en; 23630d0cffdcSClaudiu Manoil 23640d0cffdcSClaudiu Manoil if (do_csum || do_vlan) 23650d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN; 23660d0cffdcSClaudiu Manoil 2367ec21e2ecSJeff Kirsher /* check if time stamp should be generated */ 23680d0cffdcSClaudiu Manoil if (unlikely(do_tstamp)) 23690d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2370ec21e2ecSJeff Kirsher 2371ec21e2ecSJeff Kirsher /* make space for additional header when fcb is needed */ 23720d0cffdcSClaudiu Manoil if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) { 2373ec21e2ecSJeff Kirsher struct sk_buff *skb_new; 2374ec21e2ecSJeff Kirsher 23750d0cffdcSClaudiu Manoil skb_new = skb_realloc_headroom(skb, fcb_len); 2376ec21e2ecSJeff Kirsher if (!skb_new) { 2377ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2378c9974ad4SEric W. Biederman dev_kfree_skb_any(skb); 2379ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 2380ec21e2ecSJeff Kirsher } 2381db83d136SManfred Rudigier 2382313b037cSEric Dumazet if (skb->sk) 2383313b037cSEric Dumazet skb_set_owner_w(skb_new, skb->sk); 2384c9974ad4SEric W. Biederman dev_consume_skb_any(skb); 2385ec21e2ecSJeff Kirsher skb = skb_new; 2386ec21e2ecSJeff Kirsher } 2387ec21e2ecSJeff Kirsher 2388ec21e2ecSJeff Kirsher /* total number of fragments in the SKB */ 2389ec21e2ecSJeff Kirsher nr_frags = skb_shinfo(skb)->nr_frags; 2390ec21e2ecSJeff Kirsher 2391ec21e2ecSJeff Kirsher /* calculate the required number of TxBDs for this skb */ 2392ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2393ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 2; 2394ec21e2ecSJeff Kirsher else 2395ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 1; 2396ec21e2ecSJeff Kirsher 2397ec21e2ecSJeff Kirsher /* check if there is space to queue this packet */ 2398ec21e2ecSJeff Kirsher if (nr_txbds > tx_queue->num_txbdfree) { 2399ec21e2ecSJeff Kirsher /* no space, stop the queue */ 2400ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2401ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2402ec21e2ecSJeff Kirsher return NETDEV_TX_BUSY; 2403ec21e2ecSJeff Kirsher } 2404ec21e2ecSJeff Kirsher 2405ec21e2ecSJeff Kirsher /* Update transmit stats */ 240650ad076bSClaudiu Manoil bytes_sent = skb->len; 240750ad076bSClaudiu Manoil tx_queue->stats.tx_bytes += bytes_sent; 240850ad076bSClaudiu Manoil /* keep Tx bytes on wire for BQL accounting */ 240950ad076bSClaudiu Manoil GFAR_CB(skb)->bytes_sent = bytes_sent; 2410ec21e2ecSJeff Kirsher tx_queue->stats.tx_packets++; 2411ec21e2ecSJeff Kirsher 2412ec21e2ecSJeff Kirsher txbdp = txbdp_start = tx_queue->cur_tx; 2413a7312d58SClaudiu Manoil lstatus = be32_to_cpu(txbdp->lstatus); 2414ec21e2ecSJeff Kirsher 24159c4886e5SManfred Rudigier /* Add TxPAL between FCB and frame if required */ 24169c4886e5SManfred Rudigier if (unlikely(do_tstamp)) { 24179c4886e5SManfred Rudigier skb_push(skb, GMAC_TXPAL_LEN); 24189c4886e5SManfred Rudigier memset(skb->data, 0, GMAC_TXPAL_LEN); 24199c4886e5SManfred Rudigier } 24209c4886e5SManfred Rudigier 24210d0cffdcSClaudiu Manoil /* Add TxFCB if required */ 24220d0cffdcSClaudiu Manoil if (fcb_len) { 2423ec21e2ecSJeff Kirsher fcb = gfar_add_fcb(skb); 2424ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_TOE); 24250d0cffdcSClaudiu Manoil } 24260d0cffdcSClaudiu Manoil 24270d0cffdcSClaudiu Manoil /* Set up checksumming */ 24280d0cffdcSClaudiu Manoil if (do_csum) { 24290d0cffdcSClaudiu Manoil gfar_tx_checksum(skb, fcb, fcb_len); 243002d88fb4SClaudiu Manoil 243102d88fb4SClaudiu Manoil if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) || 243202d88fb4SClaudiu Manoil unlikely(gfar_csum_errata_76(priv, skb->len))) { 243302d88fb4SClaudiu Manoil __skb_pull(skb, GMAC_FCB_LEN); 243402d88fb4SClaudiu Manoil skb_checksum_help(skb); 24350d0cffdcSClaudiu Manoil if (do_vlan || do_tstamp) { 24360d0cffdcSClaudiu Manoil /* put back a new fcb for vlan/tstamp TOE */ 24370d0cffdcSClaudiu Manoil fcb = gfar_add_fcb(skb); 24380d0cffdcSClaudiu Manoil } else { 24390d0cffdcSClaudiu Manoil /* Tx TOE not used */ 244002d88fb4SClaudiu Manoil lstatus &= ~(BD_LFLAG(TXBD_TOE)); 244102d88fb4SClaudiu Manoil fcb = NULL; 2442ec21e2ecSJeff Kirsher } 2443ec21e2ecSJeff Kirsher } 2444ec21e2ecSJeff Kirsher } 2445ec21e2ecSJeff Kirsher 24460d0cffdcSClaudiu Manoil if (do_vlan) 2447ec21e2ecSJeff Kirsher gfar_tx_vlan(skb, fcb); 2448ec21e2ecSJeff Kirsher 24490a4b5a24SKevin Hao bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb), 24500a4b5a24SKevin Hao DMA_TO_DEVICE); 24510a4b5a24SKevin Hao if (unlikely(dma_mapping_error(priv->dev, bufaddr))) 24520a4b5a24SKevin Hao goto dma_map_err; 24530a4b5a24SKevin Hao 2454a7312d58SClaudiu Manoil txbdp_start->bufPtr = cpu_to_be32(bufaddr); 2455ec21e2ecSJeff Kirsher 2456e19d0839SClaudiu Manoil /* Time stamp insertion requires one additional TxBD */ 2457e19d0839SClaudiu Manoil if (unlikely(do_tstamp)) 2458e19d0839SClaudiu Manoil txbdp_tstamp = txbdp = next_txbd(txbdp, base, 2459e19d0839SClaudiu Manoil tx_queue->tx_ring_size); 2460e19d0839SClaudiu Manoil 246148963b44SClaudiu Manoil if (likely(!nr_frags)) { 24629c8b0778SYangbo Lu if (likely(!do_tstamp)) 2463e19d0839SClaudiu Manoil lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2464e19d0839SClaudiu Manoil } else { 2465e19d0839SClaudiu Manoil u32 lstatus_start = lstatus; 2466e19d0839SClaudiu Manoil 2467e19d0839SClaudiu Manoil /* Place the fragment addresses and lengths into the TxBDs */ 246842f397adSClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 246942f397adSClaudiu Manoil for (i = 0; i < nr_frags; i++, frag++) { 247042f397adSClaudiu Manoil unsigned int size; 247142f397adSClaudiu Manoil 2472e19d0839SClaudiu Manoil /* Point at the next BD, wrapping as needed */ 2473e19d0839SClaudiu Manoil txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2474e19d0839SClaudiu Manoil 247542f397adSClaudiu Manoil size = skb_frag_size(frag); 2476e19d0839SClaudiu Manoil 247742f397adSClaudiu Manoil lstatus = be32_to_cpu(txbdp->lstatus) | size | 2478e19d0839SClaudiu Manoil BD_LFLAG(TXBD_READY); 2479e19d0839SClaudiu Manoil 2480e19d0839SClaudiu Manoil /* Handle the last BD specially */ 2481e19d0839SClaudiu Manoil if (i == nr_frags - 1) 2482e19d0839SClaudiu Manoil lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2483e19d0839SClaudiu Manoil 248442f397adSClaudiu Manoil bufaddr = skb_frag_dma_map(priv->dev, frag, 0, 248542f397adSClaudiu Manoil size, DMA_TO_DEVICE); 2486e19d0839SClaudiu Manoil if (unlikely(dma_mapping_error(priv->dev, bufaddr))) 2487e19d0839SClaudiu Manoil goto dma_map_err; 2488e19d0839SClaudiu Manoil 2489e19d0839SClaudiu Manoil /* set the TxBD length and buffer pointer */ 2490e19d0839SClaudiu Manoil txbdp->bufPtr = cpu_to_be32(bufaddr); 2491e19d0839SClaudiu Manoil txbdp->lstatus = cpu_to_be32(lstatus); 2492e19d0839SClaudiu Manoil } 2493e19d0839SClaudiu Manoil 2494e19d0839SClaudiu Manoil lstatus = lstatus_start; 2495e19d0839SClaudiu Manoil } 2496e19d0839SClaudiu Manoil 24970977f817SJan Ceuleers /* If time stamping is requested one additional TxBD must be set up. The 2498ec21e2ecSJeff Kirsher * first TxBD points to the FCB and must have a data length of 2499ec21e2ecSJeff Kirsher * GMAC_FCB_LEN. The second TxBD points to the actual frame data with 2500ec21e2ecSJeff Kirsher * the full frame length. 2501ec21e2ecSJeff Kirsher */ 2502ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 2503a7312d58SClaudiu Manoil u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus); 2504a7312d58SClaudiu Manoil 2505a7312d58SClaudiu Manoil bufaddr = be32_to_cpu(txbdp_start->bufPtr); 2506a7312d58SClaudiu Manoil bufaddr += fcb_len; 250748963b44SClaudiu Manoil 2508a7312d58SClaudiu Manoil lstatus_ts |= BD_LFLAG(TXBD_READY) | 25090d0cffdcSClaudiu Manoil (skb_headlen(skb) - fcb_len); 251048963b44SClaudiu Manoil if (!nr_frags) 251148963b44SClaudiu Manoil lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2512a7312d58SClaudiu Manoil 2513a7312d58SClaudiu Manoil txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr); 2514a7312d58SClaudiu Manoil txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts); 2515ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN; 2516e19d0839SClaudiu Manoil 2517e19d0839SClaudiu Manoil /* Setup tx hardware time stamping */ 2518e19d0839SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 2519e19d0839SClaudiu Manoil fcb->ptp = 1; 2520ec21e2ecSJeff Kirsher } else { 2521ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb); 2522ec21e2ecSJeff Kirsher } 2523ec21e2ecSJeff Kirsher 252450ad076bSClaudiu Manoil netdev_tx_sent_queue(txq, bytes_sent); 2525d8a0f1b0SPaul Gortmaker 2526d55398baSClaudiu Manoil gfar_wmb(); 2527ec21e2ecSJeff Kirsher 2528a7312d58SClaudiu Manoil txbdp_start->lstatus = cpu_to_be32(lstatus); 2529ec21e2ecSJeff Kirsher 2530d55398baSClaudiu Manoil gfar_wmb(); /* force lstatus write before tx_skbuff */ 2531ec21e2ecSJeff Kirsher 2532ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb; 2533ec21e2ecSJeff Kirsher 2534ec21e2ecSJeff Kirsher /* Update the current skb pointer to the next entry we will use 25350977f817SJan Ceuleers * (wrapping if necessary) 25360977f817SJan Ceuleers */ 2537ec21e2ecSJeff Kirsher tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) & 2538ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_queue->tx_ring_size); 2539ec21e2ecSJeff Kirsher 2540ec21e2ecSJeff Kirsher tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2541ec21e2ecSJeff Kirsher 2542bc602280SClaudiu Manoil /* We can work in parallel with gfar_clean_tx_ring(), except 2543bc602280SClaudiu Manoil * when modifying num_txbdfree. Note that we didn't grab the lock 2544bc602280SClaudiu Manoil * when we were reading the num_txbdfree and checking for available 2545bc602280SClaudiu Manoil * space, that's because outside of this function it can only grow. 2546bc602280SClaudiu Manoil */ 2547bc602280SClaudiu Manoil spin_lock_bh(&tx_queue->txlock); 2548ec21e2ecSJeff Kirsher /* reduce TxBD free count */ 2549ec21e2ecSJeff Kirsher tx_queue->num_txbdfree -= (nr_txbds); 2550bc602280SClaudiu Manoil spin_unlock_bh(&tx_queue->txlock); 2551ec21e2ecSJeff Kirsher 2552ec21e2ecSJeff Kirsher /* If the next BD still needs to be cleaned up, then the bds 25530977f817SJan Ceuleers * are full. We need to tell the kernel to stop sending us stuff. 25540977f817SJan Ceuleers */ 2555ec21e2ecSJeff Kirsher if (!tx_queue->num_txbdfree) { 2556ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2557ec21e2ecSJeff Kirsher 2558ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2559ec21e2ecSJeff Kirsher } 2560ec21e2ecSJeff Kirsher 2561ec21e2ecSJeff Kirsher /* Tell the DMA to go go go */ 2562ec21e2ecSJeff Kirsher gfar_write(®s->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex); 2563ec21e2ecSJeff Kirsher 2564ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 25650a4b5a24SKevin Hao 25660a4b5a24SKevin Hao dma_map_err: 25670a4b5a24SKevin Hao txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size); 25680a4b5a24SKevin Hao if (do_tstamp) 25690a4b5a24SKevin Hao txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 25700a4b5a24SKevin Hao for (i = 0; i < nr_frags; i++) { 2571a7312d58SClaudiu Manoil lstatus = be32_to_cpu(txbdp->lstatus); 25720a4b5a24SKevin Hao if (!(lstatus & BD_LFLAG(TXBD_READY))) 25730a4b5a24SKevin Hao break; 25740a4b5a24SKevin Hao 2575a7312d58SClaudiu Manoil lstatus &= ~BD_LFLAG(TXBD_READY); 2576a7312d58SClaudiu Manoil txbdp->lstatus = cpu_to_be32(lstatus); 2577a7312d58SClaudiu Manoil bufaddr = be32_to_cpu(txbdp->bufPtr); 2578a7312d58SClaudiu Manoil dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length), 25790a4b5a24SKevin Hao DMA_TO_DEVICE); 25800a4b5a24SKevin Hao txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 25810a4b5a24SKevin Hao } 25820a4b5a24SKevin Hao gfar_wmb(); 25830a4b5a24SKevin Hao dev_kfree_skb_any(skb); 25840a4b5a24SKevin Hao return NETDEV_TX_OK; 2585ec21e2ecSJeff Kirsher } 2586ec21e2ecSJeff Kirsher 2587ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */ 2588ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev) 2589ec21e2ecSJeff Kirsher { 2590ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2591ec21e2ecSJeff Kirsher 2592ec21e2ecSJeff Kirsher cancel_work_sync(&priv->reset_task); 2593ec21e2ecSJeff Kirsher stop_gfar(dev); 2594ec21e2ecSJeff Kirsher 2595ec21e2ecSJeff Kirsher /* Disconnect from the PHY */ 25964c4a6b0eSPhilippe Reynes phy_disconnect(dev->phydev); 2597ec21e2ecSJeff Kirsher 259880ec396cSClaudiu Manoil gfar_free_irq(priv); 259980ec396cSClaudiu Manoil 2600ec21e2ecSJeff Kirsher return 0; 2601ec21e2ecSJeff Kirsher } 2602ec21e2ecSJeff Kirsher 2603ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */ 2604ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev) 2605ec21e2ecSJeff Kirsher { 2606ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, 0, dev->dev_addr); 2607ec21e2ecSJeff Kirsher 2608ec21e2ecSJeff Kirsher return 0; 2609ec21e2ecSJeff Kirsher } 2610ec21e2ecSJeff Kirsher 2611ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu) 2612ec21e2ecSJeff Kirsher { 2613ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2614ec21e2ecSJeff Kirsher 26150851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 26160851133bSClaudiu Manoil cpu_relax(); 26170851133bSClaudiu Manoil 261888302648SClaudiu Manoil if (dev->flags & IFF_UP) 2619ec21e2ecSJeff Kirsher stop_gfar(dev); 2620ec21e2ecSJeff Kirsher 2621ec21e2ecSJeff Kirsher dev->mtu = new_mtu; 2622ec21e2ecSJeff Kirsher 262388302648SClaudiu Manoil if (dev->flags & IFF_UP) 2624ec21e2ecSJeff Kirsher startup_gfar(dev); 2625ec21e2ecSJeff Kirsher 26260851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 26270851133bSClaudiu Manoil 2628ec21e2ecSJeff Kirsher return 0; 2629ec21e2ecSJeff Kirsher } 2630ec21e2ecSJeff Kirsher 26310851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev) 26320851133bSClaudiu Manoil { 26330851133bSClaudiu Manoil struct gfar_private *priv = netdev_priv(ndev); 26340851133bSClaudiu Manoil 26350851133bSClaudiu Manoil while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state)) 26360851133bSClaudiu Manoil cpu_relax(); 26370851133bSClaudiu Manoil 26380851133bSClaudiu Manoil stop_gfar(ndev); 26390851133bSClaudiu Manoil startup_gfar(ndev); 26400851133bSClaudiu Manoil 26410851133bSClaudiu Manoil clear_bit_unlock(GFAR_RESETTING, &priv->state); 26420851133bSClaudiu Manoil } 26430851133bSClaudiu Manoil 2644ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been 2645ec21e2ecSJeff Kirsher * transmitted after a set amount of time. 2646ec21e2ecSJeff Kirsher * For now, assume that clearing out all the structures, and 2647ec21e2ecSJeff Kirsher * starting over will fix the problem. 2648ec21e2ecSJeff Kirsher */ 2649ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work) 2650ec21e2ecSJeff Kirsher { 2651ec21e2ecSJeff Kirsher struct gfar_private *priv = container_of(work, struct gfar_private, 2652ec21e2ecSJeff Kirsher reset_task); 26530851133bSClaudiu Manoil reset_gfar(priv->ndev); 2654ec21e2ecSJeff Kirsher } 2655ec21e2ecSJeff Kirsher 2656ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev) 2657ec21e2ecSJeff Kirsher { 2658ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2659ec21e2ecSJeff Kirsher 2660ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2661ec21e2ecSJeff Kirsher schedule_work(&priv->reset_task); 2662ec21e2ecSJeff Kirsher } 2663ec21e2ecSJeff Kirsher 2664ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */ 2665c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue) 2666ec21e2ecSJeff Kirsher { 2667ec21e2ecSJeff Kirsher struct net_device *dev = tx_queue->dev; 2668d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 2669ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2670ec21e2ecSJeff Kirsher struct txbd8 *bdp, *next = NULL; 2671ec21e2ecSJeff Kirsher struct txbd8 *lbdp = NULL; 2672ec21e2ecSJeff Kirsher struct txbd8 *base = tx_queue->tx_bd_base; 2673ec21e2ecSJeff Kirsher struct sk_buff *skb; 2674ec21e2ecSJeff Kirsher int skb_dirtytx; 2675ec21e2ecSJeff Kirsher int tx_ring_size = tx_queue->tx_ring_size; 2676ec21e2ecSJeff Kirsher int frags = 0, nr_txbds = 0; 2677ec21e2ecSJeff Kirsher int i; 2678ec21e2ecSJeff Kirsher int howmany = 0; 2679d8a0f1b0SPaul Gortmaker int tqi = tx_queue->qindex; 2680d8a0f1b0SPaul Gortmaker unsigned int bytes_sent = 0; 2681ec21e2ecSJeff Kirsher u32 lstatus; 2682ec21e2ecSJeff Kirsher size_t buflen; 2683ec21e2ecSJeff Kirsher 2684d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(dev, tqi); 2685ec21e2ecSJeff Kirsher bdp = tx_queue->dirty_tx; 2686ec21e2ecSJeff Kirsher skb_dirtytx = tx_queue->skb_dirtytx; 2687ec21e2ecSJeff Kirsher 2688ec21e2ecSJeff Kirsher while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) { 2689ec21e2ecSJeff Kirsher 2690ec21e2ecSJeff Kirsher frags = skb_shinfo(skb)->nr_frags; 2691ec21e2ecSJeff Kirsher 26920977f817SJan Ceuleers /* When time stamping, one additional TxBD must be freed. 2693ec21e2ecSJeff Kirsher * Also, we need to dma_unmap_single() the TxPAL. 2694ec21e2ecSJeff Kirsher */ 2695ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) 2696ec21e2ecSJeff Kirsher nr_txbds = frags + 2; 2697ec21e2ecSJeff Kirsher else 2698ec21e2ecSJeff Kirsher nr_txbds = frags + 1; 2699ec21e2ecSJeff Kirsher 2700ec21e2ecSJeff Kirsher lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size); 2701ec21e2ecSJeff Kirsher 2702a7312d58SClaudiu Manoil lstatus = be32_to_cpu(lbdp->lstatus); 2703ec21e2ecSJeff Kirsher 2704ec21e2ecSJeff Kirsher /* Only clean completed frames */ 2705ec21e2ecSJeff Kirsher if ((lstatus & BD_LFLAG(TXBD_READY)) && 2706ec21e2ecSJeff Kirsher (lstatus & BD_LENGTH_MASK)) 2707ec21e2ecSJeff Kirsher break; 2708ec21e2ecSJeff Kirsher 2709ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2710ec21e2ecSJeff Kirsher next = next_txbd(bdp, base, tx_ring_size); 2711a7312d58SClaudiu Manoil buflen = be16_to_cpu(next->length) + 2712a7312d58SClaudiu Manoil GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2713ec21e2ecSJeff Kirsher } else 2714a7312d58SClaudiu Manoil buflen = be16_to_cpu(bdp->length); 2715ec21e2ecSJeff Kirsher 2716a7312d58SClaudiu Manoil dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr), 2717ec21e2ecSJeff Kirsher buflen, DMA_TO_DEVICE); 2718ec21e2ecSJeff Kirsher 2719ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2720ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps shhwtstamps; 2721b4b67f26SScott Wood u64 *ns = (u64 *)(((uintptr_t)skb->data + 0x10) & 2722b4b67f26SScott Wood ~0x7UL); 2723bc4598bcSJan Ceuleers 2724ec21e2ecSJeff Kirsher memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 2725f54af12fSYangbo Lu shhwtstamps.hwtstamp = ns_to_ktime(be64_to_cpu(*ns)); 27269c4886e5SManfred Rudigier skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN); 2727ec21e2ecSJeff Kirsher skb_tstamp_tx(skb, &shhwtstamps); 2728a7312d58SClaudiu Manoil gfar_clear_txbd_status(bdp); 2729ec21e2ecSJeff Kirsher bdp = next; 2730ec21e2ecSJeff Kirsher } 2731ec21e2ecSJeff Kirsher 2732a7312d58SClaudiu Manoil gfar_clear_txbd_status(bdp); 2733ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2734ec21e2ecSJeff Kirsher 2735ec21e2ecSJeff Kirsher for (i = 0; i < frags; i++) { 2736a7312d58SClaudiu Manoil dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr), 2737a7312d58SClaudiu Manoil be16_to_cpu(bdp->length), 2738a7312d58SClaudiu Manoil DMA_TO_DEVICE); 2739a7312d58SClaudiu Manoil gfar_clear_txbd_status(bdp); 2740ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2741ec21e2ecSJeff Kirsher } 2742ec21e2ecSJeff Kirsher 274350ad076bSClaudiu Manoil bytes_sent += GFAR_CB(skb)->bytes_sent; 2744d8a0f1b0SPaul Gortmaker 2745ec21e2ecSJeff Kirsher dev_kfree_skb_any(skb); 2746ec21e2ecSJeff Kirsher 2747ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[skb_dirtytx] = NULL; 2748ec21e2ecSJeff Kirsher 2749ec21e2ecSJeff Kirsher skb_dirtytx = (skb_dirtytx + 1) & 2750ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_ring_size); 2751ec21e2ecSJeff Kirsher 2752ec21e2ecSJeff Kirsher howmany++; 2753bc602280SClaudiu Manoil spin_lock(&tx_queue->txlock); 2754ec21e2ecSJeff Kirsher tx_queue->num_txbdfree += nr_txbds; 2755bc602280SClaudiu Manoil spin_unlock(&tx_queue->txlock); 2756ec21e2ecSJeff Kirsher } 2757ec21e2ecSJeff Kirsher 2758ec21e2ecSJeff Kirsher /* If we freed a buffer, we can restart transmission, if necessary */ 27590851133bSClaudiu Manoil if (tx_queue->num_txbdfree && 27600851133bSClaudiu Manoil netif_tx_queue_stopped(txq) && 27610851133bSClaudiu Manoil !(test_bit(GFAR_DOWN, &priv->state))) 27620851133bSClaudiu Manoil netif_wake_subqueue(priv->ndev, tqi); 2763ec21e2ecSJeff Kirsher 2764ec21e2ecSJeff Kirsher /* Update dirty indicators */ 2765ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = skb_dirtytx; 2766ec21e2ecSJeff Kirsher tx_queue->dirty_tx = bdp; 2767ec21e2ecSJeff Kirsher 2768d8a0f1b0SPaul Gortmaker netdev_tx_completed_queue(txq, howmany, bytes_sent); 2769ec21e2ecSJeff Kirsher } 2770ec21e2ecSJeff Kirsher 277175354148SClaudiu Manoil static bool gfar_new_page(struct gfar_priv_rx_q *rxq, struct gfar_rx_buff *rxb) 2772ec21e2ecSJeff Kirsher { 277375354148SClaudiu Manoil struct page *page; 277476f31e8bSClaudiu Manoil dma_addr_t addr; 2775ec21e2ecSJeff Kirsher 277675354148SClaudiu Manoil page = dev_alloc_page(); 277775354148SClaudiu Manoil if (unlikely(!page)) 277875354148SClaudiu Manoil return false; 2779ec21e2ecSJeff Kirsher 278075354148SClaudiu Manoil addr = dma_map_page(rxq->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE); 278175354148SClaudiu Manoil if (unlikely(dma_mapping_error(rxq->dev, addr))) { 278275354148SClaudiu Manoil __free_page(page); 2783ec21e2ecSJeff Kirsher 278475354148SClaudiu Manoil return false; 27850a4b5a24SKevin Hao } 27860a4b5a24SKevin Hao 278775354148SClaudiu Manoil rxb->dma = addr; 278875354148SClaudiu Manoil rxb->page = page; 278975354148SClaudiu Manoil rxb->page_offset = 0; 279075354148SClaudiu Manoil 279175354148SClaudiu Manoil return true; 2792ec21e2ecSJeff Kirsher } 2793ec21e2ecSJeff Kirsher 279476f31e8bSClaudiu Manoil static void gfar_rx_alloc_err(struct gfar_priv_rx_q *rx_queue) 279576f31e8bSClaudiu Manoil { 2796f23223f1SClaudiu Manoil struct gfar_private *priv = netdev_priv(rx_queue->ndev); 279776f31e8bSClaudiu Manoil struct gfar_extra_stats *estats = &priv->extra_stats; 279876f31e8bSClaudiu Manoil 2799f23223f1SClaudiu Manoil netdev_err(rx_queue->ndev, "Can't alloc RX buffers\n"); 280076f31e8bSClaudiu Manoil atomic64_inc(&estats->rx_alloc_err); 280176f31e8bSClaudiu Manoil } 280276f31e8bSClaudiu Manoil 280376f31e8bSClaudiu Manoil static void gfar_alloc_rx_buffs(struct gfar_priv_rx_q *rx_queue, 280476f31e8bSClaudiu Manoil int alloc_cnt) 280576f31e8bSClaudiu Manoil { 280675354148SClaudiu Manoil struct rxbd8 *bdp; 280775354148SClaudiu Manoil struct gfar_rx_buff *rxb; 280876f31e8bSClaudiu Manoil int i; 280976f31e8bSClaudiu Manoil 281076f31e8bSClaudiu Manoil i = rx_queue->next_to_use; 281176f31e8bSClaudiu Manoil bdp = &rx_queue->rx_bd_base[i]; 281275354148SClaudiu Manoil rxb = &rx_queue->rx_buff[i]; 281376f31e8bSClaudiu Manoil 281476f31e8bSClaudiu Manoil while (alloc_cnt--) { 281575354148SClaudiu Manoil /* try reuse page */ 281675354148SClaudiu Manoil if (unlikely(!rxb->page)) { 281775354148SClaudiu Manoil if (unlikely(!gfar_new_page(rx_queue, rxb))) { 281876f31e8bSClaudiu Manoil gfar_rx_alloc_err(rx_queue); 281976f31e8bSClaudiu Manoil break; 282076f31e8bSClaudiu Manoil } 282176f31e8bSClaudiu Manoil } 282276f31e8bSClaudiu Manoil 282376f31e8bSClaudiu Manoil /* Setup the new RxBD */ 282475354148SClaudiu Manoil gfar_init_rxbdp(rx_queue, bdp, 282575354148SClaudiu Manoil rxb->dma + rxb->page_offset + RXBUF_ALIGNMENT); 282676f31e8bSClaudiu Manoil 282776f31e8bSClaudiu Manoil /* Update to the next pointer */ 282875354148SClaudiu Manoil bdp++; 282975354148SClaudiu Manoil rxb++; 283076f31e8bSClaudiu Manoil 283175354148SClaudiu Manoil if (unlikely(++i == rx_queue->rx_ring_size)) { 283276f31e8bSClaudiu Manoil i = 0; 283375354148SClaudiu Manoil bdp = rx_queue->rx_bd_base; 283475354148SClaudiu Manoil rxb = rx_queue->rx_buff; 283575354148SClaudiu Manoil } 283676f31e8bSClaudiu Manoil } 283776f31e8bSClaudiu Manoil 283876f31e8bSClaudiu Manoil rx_queue->next_to_use = i; 283975354148SClaudiu Manoil rx_queue->next_to_alloc = i; 284076f31e8bSClaudiu Manoil } 284176f31e8bSClaudiu Manoil 2842f23223f1SClaudiu Manoil static void count_errors(u32 lstatus, struct net_device *ndev) 2843ec21e2ecSJeff Kirsher { 2844f23223f1SClaudiu Manoil struct gfar_private *priv = netdev_priv(ndev); 2845f23223f1SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 2846ec21e2ecSJeff Kirsher struct gfar_extra_stats *estats = &priv->extra_stats; 2847ec21e2ecSJeff Kirsher 28480977f817SJan Ceuleers /* If the packet was truncated, none of the other errors matter */ 2849f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_TRUNCATED)) { 2850ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2851ec21e2ecSJeff Kirsher 2852212079dfSPaul Gortmaker atomic64_inc(&estats->rx_trunc); 2853ec21e2ecSJeff Kirsher 2854ec21e2ecSJeff Kirsher return; 2855ec21e2ecSJeff Kirsher } 2856ec21e2ecSJeff Kirsher /* Count the errors, if there were any */ 2857f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_LARGE | RXBD_SHORT)) { 2858ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2859ec21e2ecSJeff Kirsher 2860f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_LARGE)) 2861212079dfSPaul Gortmaker atomic64_inc(&estats->rx_large); 2862ec21e2ecSJeff Kirsher else 2863212079dfSPaul Gortmaker atomic64_inc(&estats->rx_short); 2864ec21e2ecSJeff Kirsher } 2865f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_NONOCTET)) { 2866ec21e2ecSJeff Kirsher stats->rx_frame_errors++; 2867212079dfSPaul Gortmaker atomic64_inc(&estats->rx_nonoctet); 2868ec21e2ecSJeff Kirsher } 2869f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_CRCERR)) { 2870212079dfSPaul Gortmaker atomic64_inc(&estats->rx_crcerr); 2871ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2872ec21e2ecSJeff Kirsher } 2873f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_OVERRUN)) { 2874212079dfSPaul Gortmaker atomic64_inc(&estats->rx_overrun); 2875f966082eSClaudiu Manoil stats->rx_over_errors++; 2876ec21e2ecSJeff Kirsher } 2877ec21e2ecSJeff Kirsher } 2878ec21e2ecSJeff Kirsher 2879ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id) 2880ec21e2ecSJeff Kirsher { 2881aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2882aeb12c5eSClaudiu Manoil unsigned long flags; 28833e905b80SClaudiu Manoil u32 imask, ievent; 28843e905b80SClaudiu Manoil 28853e905b80SClaudiu Manoil ievent = gfar_read(&grp->regs->ievent); 28863e905b80SClaudiu Manoil 28873e905b80SClaudiu Manoil if (unlikely(ievent & IEVENT_FGPI)) { 28883e905b80SClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_FGPI); 28893e905b80SClaudiu Manoil return IRQ_HANDLED; 28903e905b80SClaudiu Manoil } 2891aeb12c5eSClaudiu Manoil 2892aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_rx))) { 2893aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2894aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2895aeb12c5eSClaudiu Manoil imask &= IMASK_RX_DISABLED; 2896aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2897aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2898aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_rx); 2899aeb12c5eSClaudiu Manoil } else { 2900aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2901aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2902aeb12c5eSClaudiu Manoil */ 2903aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_RX_MASK); 2904aeb12c5eSClaudiu Manoil } 2905aeb12c5eSClaudiu Manoil 2906aeb12c5eSClaudiu Manoil return IRQ_HANDLED; 2907aeb12c5eSClaudiu Manoil } 2908aeb12c5eSClaudiu Manoil 2909aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */ 2910aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id) 2911aeb12c5eSClaudiu Manoil { 2912aeb12c5eSClaudiu Manoil struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id; 2913aeb12c5eSClaudiu Manoil unsigned long flags; 2914aeb12c5eSClaudiu Manoil u32 imask; 2915aeb12c5eSClaudiu Manoil 2916aeb12c5eSClaudiu Manoil if (likely(napi_schedule_prep(&grp->napi_tx))) { 2917aeb12c5eSClaudiu Manoil spin_lock_irqsave(&grp->grplock, flags); 2918aeb12c5eSClaudiu Manoil imask = gfar_read(&grp->regs->imask); 2919aeb12c5eSClaudiu Manoil imask &= IMASK_TX_DISABLED; 2920aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->imask, imask); 2921aeb12c5eSClaudiu Manoil spin_unlock_irqrestore(&grp->grplock, flags); 2922aeb12c5eSClaudiu Manoil __napi_schedule(&grp->napi_tx); 2923aeb12c5eSClaudiu Manoil } else { 2924aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 2925aeb12c5eSClaudiu Manoil * because of the packets that have already arrived. 2926aeb12c5eSClaudiu Manoil */ 2927aeb12c5eSClaudiu Manoil gfar_write(&grp->regs->ievent, IEVENT_TX_MASK); 2928aeb12c5eSClaudiu Manoil } 2929aeb12c5eSClaudiu Manoil 2930ec21e2ecSJeff Kirsher return IRQ_HANDLED; 2931ec21e2ecSJeff Kirsher } 2932ec21e2ecSJeff Kirsher 293375354148SClaudiu Manoil static bool gfar_add_rx_frag(struct gfar_rx_buff *rxb, u32 lstatus, 293475354148SClaudiu Manoil struct sk_buff *skb, bool first) 293575354148SClaudiu Manoil { 2936202a0a70SAndy Spencer int size = lstatus & BD_LENGTH_MASK; 293775354148SClaudiu Manoil struct page *page = rxb->page; 293875354148SClaudiu Manoil 29396c389fc9SZefir Kurtisi if (likely(first)) { 294075354148SClaudiu Manoil skb_put(skb, size); 29416c389fc9SZefir Kurtisi } else { 29426c389fc9SZefir Kurtisi /* the last fragments' length contains the full frame length */ 2943d903ec77SAndy Spencer if (lstatus & BD_LFLAG(RXBD_LAST)) 29446c389fc9SZefir Kurtisi size -= skb->len; 29456c389fc9SZefir Kurtisi 294675354148SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page, 294775354148SClaudiu Manoil rxb->page_offset + RXBUF_ALIGNMENT, 294875354148SClaudiu Manoil size, GFAR_RXB_TRUESIZE); 29496c389fc9SZefir Kurtisi } 295075354148SClaudiu Manoil 295175354148SClaudiu Manoil /* try reuse page */ 295269fed99bSEric Dumazet if (unlikely(page_count(page) != 1 || page_is_pfmemalloc(page))) 295375354148SClaudiu Manoil return false; 295475354148SClaudiu Manoil 295575354148SClaudiu Manoil /* change offset to the other half */ 295675354148SClaudiu Manoil rxb->page_offset ^= GFAR_RXB_TRUESIZE; 295775354148SClaudiu Manoil 2958fe896d18SJoonsoo Kim page_ref_inc(page); 295975354148SClaudiu Manoil 296075354148SClaudiu Manoil return true; 296175354148SClaudiu Manoil } 296275354148SClaudiu Manoil 296375354148SClaudiu Manoil static void gfar_reuse_rx_page(struct gfar_priv_rx_q *rxq, 296475354148SClaudiu Manoil struct gfar_rx_buff *old_rxb) 296575354148SClaudiu Manoil { 296675354148SClaudiu Manoil struct gfar_rx_buff *new_rxb; 296775354148SClaudiu Manoil u16 nta = rxq->next_to_alloc; 296875354148SClaudiu Manoil 296975354148SClaudiu Manoil new_rxb = &rxq->rx_buff[nta]; 297075354148SClaudiu Manoil 297175354148SClaudiu Manoil /* find next buf that can reuse a page */ 297275354148SClaudiu Manoil nta++; 297375354148SClaudiu Manoil rxq->next_to_alloc = (nta < rxq->rx_ring_size) ? nta : 0; 297475354148SClaudiu Manoil 297575354148SClaudiu Manoil /* copy page reference */ 297675354148SClaudiu Manoil *new_rxb = *old_rxb; 297775354148SClaudiu Manoil 297875354148SClaudiu Manoil /* sync for use by the device */ 297975354148SClaudiu Manoil dma_sync_single_range_for_device(rxq->dev, old_rxb->dma, 298075354148SClaudiu Manoil old_rxb->page_offset, 298175354148SClaudiu Manoil GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE); 298275354148SClaudiu Manoil } 298375354148SClaudiu Manoil 298475354148SClaudiu Manoil static struct sk_buff *gfar_get_next_rxbuff(struct gfar_priv_rx_q *rx_queue, 298575354148SClaudiu Manoil u32 lstatus, struct sk_buff *skb) 298675354148SClaudiu Manoil { 298775354148SClaudiu Manoil struct gfar_rx_buff *rxb = &rx_queue->rx_buff[rx_queue->next_to_clean]; 298875354148SClaudiu Manoil struct page *page = rxb->page; 298975354148SClaudiu Manoil bool first = false; 299075354148SClaudiu Manoil 299175354148SClaudiu Manoil if (likely(!skb)) { 299275354148SClaudiu Manoil void *buff_addr = page_address(page) + rxb->page_offset; 299375354148SClaudiu Manoil 299475354148SClaudiu Manoil skb = build_skb(buff_addr, GFAR_SKBFRAG_SIZE); 299575354148SClaudiu Manoil if (unlikely(!skb)) { 299675354148SClaudiu Manoil gfar_rx_alloc_err(rx_queue); 299775354148SClaudiu Manoil return NULL; 299875354148SClaudiu Manoil } 299975354148SClaudiu Manoil skb_reserve(skb, RXBUF_ALIGNMENT); 300075354148SClaudiu Manoil first = true; 300175354148SClaudiu Manoil } 300275354148SClaudiu Manoil 300375354148SClaudiu Manoil dma_sync_single_range_for_cpu(rx_queue->dev, rxb->dma, rxb->page_offset, 300475354148SClaudiu Manoil GFAR_RXB_TRUESIZE, DMA_FROM_DEVICE); 300575354148SClaudiu Manoil 300675354148SClaudiu Manoil if (gfar_add_rx_frag(rxb, lstatus, skb, first)) { 300775354148SClaudiu Manoil /* reuse the free half of the page */ 300875354148SClaudiu Manoil gfar_reuse_rx_page(rx_queue, rxb); 300975354148SClaudiu Manoil } else { 301075354148SClaudiu Manoil /* page cannot be reused, unmap it */ 301175354148SClaudiu Manoil dma_unmap_page(rx_queue->dev, rxb->dma, 301275354148SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 301375354148SClaudiu Manoil } 301475354148SClaudiu Manoil 301575354148SClaudiu Manoil /* clear rxb content */ 301675354148SClaudiu Manoil rxb->page = NULL; 301775354148SClaudiu Manoil 301875354148SClaudiu Manoil return skb; 301975354148SClaudiu Manoil } 302075354148SClaudiu Manoil 3021ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb) 3022ec21e2ecSJeff Kirsher { 3023ec21e2ecSJeff Kirsher /* If valid headers were found, and valid sums 3024ec21e2ecSJeff Kirsher * were verified, then we tell the kernel that no 30250977f817SJan Ceuleers * checksumming is necessary. Otherwise, it is [FIXME] 30260977f817SJan Ceuleers */ 302726eb9374SClaudiu Manoil if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) == 302826eb9374SClaudiu Manoil (RXFCB_CIP | RXFCB_CTU)) 3029ec21e2ecSJeff Kirsher skb->ip_summed = CHECKSUM_UNNECESSARY; 3030ec21e2ecSJeff Kirsher else 3031ec21e2ecSJeff Kirsher skb_checksum_none_assert(skb); 3032ec21e2ecSJeff Kirsher } 3033ec21e2ecSJeff Kirsher 30340977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */ 3035f23223f1SClaudiu Manoil static void gfar_process_frame(struct net_device *ndev, struct sk_buff *skb) 3036ec21e2ecSJeff Kirsher { 3037f23223f1SClaudiu Manoil struct gfar_private *priv = netdev_priv(ndev); 3038ec21e2ecSJeff Kirsher struct rxfcb *fcb = NULL; 3039ec21e2ecSJeff Kirsher 3040ec21e2ecSJeff Kirsher /* fcb is at the beginning if exists */ 3041ec21e2ecSJeff Kirsher fcb = (struct rxfcb *)skb->data; 3042ec21e2ecSJeff Kirsher 30430977f817SJan Ceuleers /* Remove the FCB from the skb 30440977f817SJan Ceuleers * Remove the padded bytes, if there are any 30450977f817SJan Ceuleers */ 3046f23223f1SClaudiu Manoil if (priv->uses_rxfcb) 304776f31e8bSClaudiu Manoil skb_pull(skb, GMAC_FCB_LEN); 3048ec21e2ecSJeff Kirsher 3049ec21e2ecSJeff Kirsher /* Get receive timestamp from the skb */ 3050ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 3051ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 3052ec21e2ecSJeff Kirsher u64 *ns = (u64 *) skb->data; 3053bc4598bcSJan Ceuleers 3054ec21e2ecSJeff Kirsher memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 3055f54af12fSYangbo Lu shhwtstamps->hwtstamp = ns_to_ktime(be64_to_cpu(*ns)); 3056ec21e2ecSJeff Kirsher } 3057ec21e2ecSJeff Kirsher 3058ec21e2ecSJeff Kirsher if (priv->padding) 3059ec21e2ecSJeff Kirsher skb_pull(skb, priv->padding); 3060ec21e2ecSJeff Kirsher 3061d903ec77SAndy Spencer /* Trim off the FCS */ 3062d903ec77SAndy Spencer pskb_trim(skb, skb->len - ETH_FCS_LEN); 3063d903ec77SAndy Spencer 3064f23223f1SClaudiu Manoil if (ndev->features & NETIF_F_RXCSUM) 3065ec21e2ecSJeff Kirsher gfar_rx_checksum(skb, fcb); 3066ec21e2ecSJeff Kirsher 3067f646968fSPatrick McHardy /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here. 3068823dcd25SDavid S. Miller * Even if vlan rx accel is disabled, on some chips 3069823dcd25SDavid S. Miller * RXFCB_VLN is pseudo randomly set. 3070823dcd25SDavid S. Miller */ 3071f23223f1SClaudiu Manoil if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX && 307226eb9374SClaudiu Manoil be16_to_cpu(fcb->flags) & RXFCB_VLN) 307326eb9374SClaudiu Manoil __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), 307426eb9374SClaudiu Manoil be16_to_cpu(fcb->vlctl)); 3075ec21e2ecSJeff Kirsher } 3076ec21e2ecSJeff Kirsher 3077ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring 3078ec21e2ecSJeff Kirsher * until the budget/quota has been reached. Returns the number 3079ec21e2ecSJeff Kirsher * of frames handled 3080ec21e2ecSJeff Kirsher */ 3081ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit) 3082ec21e2ecSJeff Kirsher { 3083f23223f1SClaudiu Manoil struct net_device *ndev = rx_queue->ndev; 3084f23223f1SClaudiu Manoil struct gfar_private *priv = netdev_priv(ndev); 308575354148SClaudiu Manoil struct rxbd8 *bdp; 308675354148SClaudiu Manoil int i, howmany = 0; 308775354148SClaudiu Manoil struct sk_buff *skb = rx_queue->skb; 308875354148SClaudiu Manoil int cleaned_cnt = gfar_rxbd_unused(rx_queue); 308975354148SClaudiu Manoil unsigned int total_bytes = 0, total_pkts = 0; 3090ec21e2ecSJeff Kirsher 3091ec21e2ecSJeff Kirsher /* Get the first full descriptor */ 309276f31e8bSClaudiu Manoil i = rx_queue->next_to_clean; 3093ec21e2ecSJeff Kirsher 309476f31e8bSClaudiu Manoil while (rx_work_limit--) { 3095f966082eSClaudiu Manoil u32 lstatus; 3096ec21e2ecSJeff Kirsher 309776f31e8bSClaudiu Manoil if (cleaned_cnt >= GFAR_RX_BUFF_ALLOC) { 309876f31e8bSClaudiu Manoil gfar_alloc_rx_buffs(rx_queue, cleaned_cnt); 309976f31e8bSClaudiu Manoil cleaned_cnt = 0; 310076f31e8bSClaudiu Manoil } 3101bc4598bcSJan Ceuleers 310276f31e8bSClaudiu Manoil bdp = &rx_queue->rx_bd_base[i]; 3103f966082eSClaudiu Manoil lstatus = be32_to_cpu(bdp->lstatus); 3104f966082eSClaudiu Manoil if (lstatus & BD_LFLAG(RXBD_EMPTY)) 310576f31e8bSClaudiu Manoil break; 310676f31e8bSClaudiu Manoil 310776f31e8bSClaudiu Manoil /* order rx buffer descriptor reads */ 3108ec21e2ecSJeff Kirsher rmb(); 3109ec21e2ecSJeff Kirsher 311076f31e8bSClaudiu Manoil /* fetch next to clean buffer from the ring */ 311175354148SClaudiu Manoil skb = gfar_get_next_rxbuff(rx_queue, lstatus, skb); 311275354148SClaudiu Manoil if (unlikely(!skb)) 311375354148SClaudiu Manoil break; 3114ec21e2ecSJeff Kirsher 311575354148SClaudiu Manoil cleaned_cnt++; 311675354148SClaudiu Manoil howmany++; 3117ec21e2ecSJeff Kirsher 311875354148SClaudiu Manoil if (unlikely(++i == rx_queue->rx_ring_size)) 311975354148SClaudiu Manoil i = 0; 3120ec21e2ecSJeff Kirsher 312175354148SClaudiu Manoil rx_queue->next_to_clean = i; 312275354148SClaudiu Manoil 312375354148SClaudiu Manoil /* fetch next buffer if not the last in frame */ 312475354148SClaudiu Manoil if (!(lstatus & BD_LFLAG(RXBD_LAST))) 312575354148SClaudiu Manoil continue; 312675354148SClaudiu Manoil 312775354148SClaudiu Manoil if (unlikely(lstatus & BD_LFLAG(RXBD_ERR))) { 3128f23223f1SClaudiu Manoil count_errors(lstatus, ndev); 3129ec21e2ecSJeff Kirsher 313076f31e8bSClaudiu Manoil /* discard faulty buffer */ 3131acb600deSEric Dumazet dev_kfree_skb(skb); 313275354148SClaudiu Manoil skb = NULL; 313375354148SClaudiu Manoil rx_queue->stats.rx_dropped++; 313475354148SClaudiu Manoil continue; 313575354148SClaudiu Manoil } 313676f31e8bSClaudiu Manoil 3137590399ddSClaudiu Manoil gfar_process_frame(ndev, skb); 3138590399ddSClaudiu Manoil 3139ec21e2ecSJeff Kirsher /* Increment the number of packets */ 314075354148SClaudiu Manoil total_pkts++; 314175354148SClaudiu Manoil total_bytes += skb->len; 3142ec21e2ecSJeff Kirsher 3143ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, rx_queue->qindex); 314475354148SClaudiu Manoil 3145590399ddSClaudiu Manoil skb->protocol = eth_type_trans(skb, ndev); 3146f23223f1SClaudiu Manoil 3147f23223f1SClaudiu Manoil /* Send the packet up the stack */ 3148f23223f1SClaudiu Manoil napi_gro_receive(&rx_queue->grp->napi_rx, skb); 3149ec21e2ecSJeff Kirsher 315075354148SClaudiu Manoil skb = NULL; 3151ec21e2ecSJeff Kirsher } 3152ec21e2ecSJeff Kirsher 315375354148SClaudiu Manoil /* Store incomplete frames for completion */ 315475354148SClaudiu Manoil rx_queue->skb = skb; 3155ec21e2ecSJeff Kirsher 315675354148SClaudiu Manoil rx_queue->stats.rx_packets += total_pkts; 315775354148SClaudiu Manoil rx_queue->stats.rx_bytes += total_bytes; 315876f31e8bSClaudiu Manoil 315976f31e8bSClaudiu Manoil if (cleaned_cnt) 316076f31e8bSClaudiu Manoil gfar_alloc_rx_buffs(rx_queue, cleaned_cnt); 316176f31e8bSClaudiu Manoil 316276f31e8bSClaudiu Manoil /* Update Last Free RxBD pointer for LFC */ 316376f31e8bSClaudiu Manoil if (unlikely(priv->tx_actual_en)) { 3164b4b67f26SScott Wood u32 bdp_dma = gfar_rxbd_dma_lastfree(rx_queue); 3165b4b67f26SScott Wood 3166b4b67f26SScott Wood gfar_write(rx_queue->rfbptr, bdp_dma); 316776f31e8bSClaudiu Manoil } 3168ec21e2ecSJeff Kirsher 3169ec21e2ecSJeff Kirsher return howmany; 3170ec21e2ecSJeff Kirsher } 3171ec21e2ecSJeff Kirsher 3172aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget) 31735eaedf31SClaudiu Manoil { 31745eaedf31SClaudiu Manoil struct gfar_priv_grp *gfargrp = 3175aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 31765eaedf31SClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 317771ff9e3dSClaudiu Manoil struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue; 31785eaedf31SClaudiu Manoil int work_done = 0; 31795eaedf31SClaudiu Manoil 31805eaedf31SClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 31815eaedf31SClaudiu Manoil * because of the packets that have already arrived 31825eaedf31SClaudiu Manoil */ 3183aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 31845eaedf31SClaudiu Manoil 31855eaedf31SClaudiu Manoil work_done = gfar_clean_rx_ring(rx_queue, budget); 31865eaedf31SClaudiu Manoil 31875eaedf31SClaudiu Manoil if (work_done < budget) { 3188aeb12c5eSClaudiu Manoil u32 imask; 31896ad20165SEric Dumazet napi_complete_done(napi, work_done); 31905eaedf31SClaudiu Manoil /* Clear the halt bit in RSTAT */ 31915eaedf31SClaudiu Manoil gfar_write(®s->rstat, gfargrp->rstat); 31925eaedf31SClaudiu Manoil 3193aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3194aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3195aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 3196aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3197aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 31985eaedf31SClaudiu Manoil } 31995eaedf31SClaudiu Manoil 32005eaedf31SClaudiu Manoil return work_done; 32015eaedf31SClaudiu Manoil } 32025eaedf31SClaudiu Manoil 3203aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget) 3204ec21e2ecSJeff Kirsher { 3205bc4598bcSJan Ceuleers struct gfar_priv_grp *gfargrp = 3206aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 3207aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 320871ff9e3dSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue; 3209aeb12c5eSClaudiu Manoil u32 imask; 3210aeb12c5eSClaudiu Manoil 3211aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 3212aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 3213aeb12c5eSClaudiu Manoil */ 3214aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 3215aeb12c5eSClaudiu Manoil 3216aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 3217aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) 3218aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 3219aeb12c5eSClaudiu Manoil 3220aeb12c5eSClaudiu Manoil napi_complete(napi); 3221aeb12c5eSClaudiu Manoil 3222aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3223aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3224aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 3225aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3226aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3227aeb12c5eSClaudiu Manoil 3228aeb12c5eSClaudiu Manoil return 0; 3229aeb12c5eSClaudiu Manoil } 3230aeb12c5eSClaudiu Manoil 3231aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget) 3232aeb12c5eSClaudiu Manoil { 3233aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 3234aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_rx); 3235ec21e2ecSJeff Kirsher struct gfar_private *priv = gfargrp->priv; 3236ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 3237ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 3238c233cf40SClaudiu Manoil int work_done = 0, work_done_per_q = 0; 323939c0a0d5SClaudiu Manoil int i, budget_per_q = 0; 32406be5ed3fSClaudiu Manoil unsigned long rstat_rxf; 32416be5ed3fSClaudiu Manoil int num_act_queues; 3242ec21e2ecSJeff Kirsher 3243ec21e2ecSJeff Kirsher /* Clear IEVENT, so interrupts aren't called again 32440977f817SJan Ceuleers * because of the packets that have already arrived 32450977f817SJan Ceuleers */ 3246aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_RX_MASK); 3247ec21e2ecSJeff Kirsher 32486be5ed3fSClaudiu Manoil rstat_rxf = gfar_read(®s->rstat) & RSTAT_RXF_MASK; 32496be5ed3fSClaudiu Manoil 32506be5ed3fSClaudiu Manoil num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS); 32516be5ed3fSClaudiu Manoil if (num_act_queues) 32526be5ed3fSClaudiu Manoil budget_per_q = budget/num_act_queues; 32536be5ed3fSClaudiu Manoil 3254ec21e2ecSJeff Kirsher for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) { 32556be5ed3fSClaudiu Manoil /* skip queue if not active */ 32566be5ed3fSClaudiu Manoil if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i))) 3257ec21e2ecSJeff Kirsher continue; 3258ec21e2ecSJeff Kirsher 3259c233cf40SClaudiu Manoil rx_queue = priv->rx_queue[i]; 3260c233cf40SClaudiu Manoil work_done_per_q = 3261c233cf40SClaudiu Manoil gfar_clean_rx_ring(rx_queue, budget_per_q); 3262c233cf40SClaudiu Manoil work_done += work_done_per_q; 3263c233cf40SClaudiu Manoil 3264c233cf40SClaudiu Manoil /* finished processing this queue */ 3265c233cf40SClaudiu Manoil if (work_done_per_q < budget_per_q) { 32666be5ed3fSClaudiu Manoil /* clear active queue hw indication */ 32676be5ed3fSClaudiu Manoil gfar_write(®s->rstat, 32686be5ed3fSClaudiu Manoil RSTAT_CLEAR_RXF0 >> i); 32696be5ed3fSClaudiu Manoil num_act_queues--; 32706be5ed3fSClaudiu Manoil 32716be5ed3fSClaudiu Manoil if (!num_act_queues) 3272c233cf40SClaudiu Manoil break; 3273ec21e2ecSJeff Kirsher } 3274ec21e2ecSJeff Kirsher } 3275ec21e2ecSJeff Kirsher 3276aeb12c5eSClaudiu Manoil if (!num_act_queues) { 3277aeb12c5eSClaudiu Manoil u32 imask; 32786ad20165SEric Dumazet napi_complete_done(napi, work_done); 3279ec21e2ecSJeff Kirsher 3280ec21e2ecSJeff Kirsher /* Clear the halt bit in RSTAT */ 3281ec21e2ecSJeff Kirsher gfar_write(®s->rstat, gfargrp->rstat); 3282ec21e2ecSJeff Kirsher 3283aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3284aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3285aeb12c5eSClaudiu Manoil imask |= IMASK_RX_DEFAULT; 3286aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3287aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3288ec21e2ecSJeff Kirsher } 3289ec21e2ecSJeff Kirsher 3290c233cf40SClaudiu Manoil return work_done; 3291ec21e2ecSJeff Kirsher } 3292ec21e2ecSJeff Kirsher 3293aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget) 3294aeb12c5eSClaudiu Manoil { 3295aeb12c5eSClaudiu Manoil struct gfar_priv_grp *gfargrp = 3296aeb12c5eSClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi_tx); 3297aeb12c5eSClaudiu Manoil struct gfar_private *priv = gfargrp->priv; 3298aeb12c5eSClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 3299aeb12c5eSClaudiu Manoil struct gfar_priv_tx_q *tx_queue = NULL; 3300aeb12c5eSClaudiu Manoil int has_tx_work = 0; 3301aeb12c5eSClaudiu Manoil int i; 3302aeb12c5eSClaudiu Manoil 3303aeb12c5eSClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 3304aeb12c5eSClaudiu Manoil * because of the packets that have already arrived 3305aeb12c5eSClaudiu Manoil */ 3306aeb12c5eSClaudiu Manoil gfar_write(®s->ievent, IEVENT_TX_MASK); 3307aeb12c5eSClaudiu Manoil 3308aeb12c5eSClaudiu Manoil for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) { 3309aeb12c5eSClaudiu Manoil tx_queue = priv->tx_queue[i]; 3310aeb12c5eSClaudiu Manoil /* run Tx cleanup to completion */ 3311aeb12c5eSClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) { 3312aeb12c5eSClaudiu Manoil gfar_clean_tx_ring(tx_queue); 3313aeb12c5eSClaudiu Manoil has_tx_work = 1; 3314aeb12c5eSClaudiu Manoil } 3315aeb12c5eSClaudiu Manoil } 3316aeb12c5eSClaudiu Manoil 3317aeb12c5eSClaudiu Manoil if (!has_tx_work) { 3318aeb12c5eSClaudiu Manoil u32 imask; 3319aeb12c5eSClaudiu Manoil napi_complete(napi); 3320aeb12c5eSClaudiu Manoil 3321aeb12c5eSClaudiu Manoil spin_lock_irq(&gfargrp->grplock); 3322aeb12c5eSClaudiu Manoil imask = gfar_read(®s->imask); 3323aeb12c5eSClaudiu Manoil imask |= IMASK_TX_DEFAULT; 3324aeb12c5eSClaudiu Manoil gfar_write(®s->imask, imask); 3325aeb12c5eSClaudiu Manoil spin_unlock_irq(&gfargrp->grplock); 3326aeb12c5eSClaudiu Manoil } 3327aeb12c5eSClaudiu Manoil 3328aeb12c5eSClaudiu Manoil return 0; 3329aeb12c5eSClaudiu Manoil } 3330aeb12c5eSClaudiu Manoil 3331aeb12c5eSClaudiu Manoil 3332ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 33330977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs 3334ec21e2ecSJeff Kirsher * without having to re-enable interrupts. It's not called while 3335ec21e2ecSJeff Kirsher * the interrupt routine is executing. 3336ec21e2ecSJeff Kirsher */ 3337ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev) 3338ec21e2ecSJeff Kirsher { 3339ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 33403a2e16c8SJan Ceuleers int i; 3341ec21e2ecSJeff Kirsher 3342ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, run tx/rx */ 3343ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 3344ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 334562ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 334662ed839dSPaul Gortmaker 334762ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 334862ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, RX)->irq); 334962ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, ER)->irq); 335062ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 335162ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, ER)->irq); 335262ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, RX)->irq); 335362ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3354ec21e2ecSJeff Kirsher } 3355ec21e2ecSJeff Kirsher } else { 3356ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 335762ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 335862ed839dSPaul Gortmaker 335962ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 336062ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 336162ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3362ec21e2ecSJeff Kirsher } 3363ec21e2ecSJeff Kirsher } 3364ec21e2ecSJeff Kirsher } 3365ec21e2ecSJeff Kirsher #endif 3366ec21e2ecSJeff Kirsher 3367ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */ 3368ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id) 3369ec21e2ecSJeff Kirsher { 3370ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3371ec21e2ecSJeff Kirsher 3372ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3373ec21e2ecSJeff Kirsher u32 events = gfar_read(&gfargrp->regs->ievent); 3374ec21e2ecSJeff Kirsher 3375ec21e2ecSJeff Kirsher /* Check for reception */ 3376ec21e2ecSJeff Kirsher if (events & IEVENT_RX_MASK) 3377ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3378ec21e2ecSJeff Kirsher 3379ec21e2ecSJeff Kirsher /* Check for transmit completion */ 3380ec21e2ecSJeff Kirsher if (events & IEVENT_TX_MASK) 3381ec21e2ecSJeff Kirsher gfar_transmit(irq, grp_id); 3382ec21e2ecSJeff Kirsher 3383ec21e2ecSJeff Kirsher /* Check for errors */ 3384ec21e2ecSJeff Kirsher if (events & IEVENT_ERR_MASK) 3385ec21e2ecSJeff Kirsher gfar_error(irq, grp_id); 3386ec21e2ecSJeff Kirsher 3387ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3388ec21e2ecSJeff Kirsher } 3389ec21e2ecSJeff Kirsher 3390ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made 3391ec21e2ecSJeff Kirsher * aware of new link state. The PHY code conveys this 3392ec21e2ecSJeff Kirsher * information through variables in the phydev structure, and this 3393ec21e2ecSJeff Kirsher * function converts those variables into the appropriate 3394ec21e2ecSJeff Kirsher * register values, and can bring down the device if needed. 3395ec21e2ecSJeff Kirsher */ 3396ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev) 3397ec21e2ecSJeff Kirsher { 3398ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 33994c4a6b0eSPhilippe Reynes struct phy_device *phydev = dev->phydev; 3400ec21e2ecSJeff Kirsher 34016ce29b0eSClaudiu Manoil if (unlikely(phydev->link != priv->oldlink || 34020ae93b2cSGuenter Roeck (phydev->link && (phydev->duplex != priv->oldduplex || 34030ae93b2cSGuenter Roeck phydev->speed != priv->oldspeed)))) 34046ce29b0eSClaudiu Manoil gfar_update_link_state(priv); 3405ec21e2ecSJeff Kirsher } 3406ec21e2ecSJeff Kirsher 3407ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast 3408ec21e2ecSJeff Kirsher * addresses we subscribe to. Also, change the promiscuity of 3409ec21e2ecSJeff Kirsher * the device based on the flags (this function is called 34100977f817SJan Ceuleers * whenever dev->flags is changed 34110977f817SJan Ceuleers */ 3412ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev) 3413ec21e2ecSJeff Kirsher { 3414ec21e2ecSJeff Kirsher struct netdev_hw_addr *ha; 3415ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3416ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3417ec21e2ecSJeff Kirsher u32 tempval; 3418ec21e2ecSJeff Kirsher 3419ec21e2ecSJeff Kirsher if (dev->flags & IFF_PROMISC) { 3420ec21e2ecSJeff Kirsher /* Set RCTRL to PROM */ 3421ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3422ec21e2ecSJeff Kirsher tempval |= RCTRL_PROM; 3423ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3424ec21e2ecSJeff Kirsher } else { 3425ec21e2ecSJeff Kirsher /* Set RCTRL to not PROM */ 3426ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3427ec21e2ecSJeff Kirsher tempval &= ~(RCTRL_PROM); 3428ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3429ec21e2ecSJeff Kirsher } 3430ec21e2ecSJeff Kirsher 3431ec21e2ecSJeff Kirsher if (dev->flags & IFF_ALLMULTI) { 3432ec21e2ecSJeff Kirsher /* Set the hash to rx all multicast frames */ 3433ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0xffffffff); 3434ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0xffffffff); 3435ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0xffffffff); 3436ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0xffffffff); 3437ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0xffffffff); 3438ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0xffffffff); 3439ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0xffffffff); 3440ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0xffffffff); 3441ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0xffffffff); 3442ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0xffffffff); 3443ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0xffffffff); 3444ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0xffffffff); 3445ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0xffffffff); 3446ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0xffffffff); 3447ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0xffffffff); 3448ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0xffffffff); 3449ec21e2ecSJeff Kirsher } else { 3450ec21e2ecSJeff Kirsher int em_num; 3451ec21e2ecSJeff Kirsher int idx; 3452ec21e2ecSJeff Kirsher 3453ec21e2ecSJeff Kirsher /* zero out the hash */ 3454ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0x0); 3455ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0x0); 3456ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0x0); 3457ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0x0); 3458ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0x0); 3459ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0x0); 3460ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0x0); 3461ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0x0); 3462ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0x0); 3463ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0x0); 3464ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0x0); 3465ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0x0); 3466ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0x0); 3467ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0x0); 3468ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0x0); 3469ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0x0); 3470ec21e2ecSJeff Kirsher 3471ec21e2ecSJeff Kirsher /* If we have extended hash tables, we need to 3472ec21e2ecSJeff Kirsher * clear the exact match registers to prepare for 34730977f817SJan Ceuleers * setting them 34740977f817SJan Ceuleers */ 3475ec21e2ecSJeff Kirsher if (priv->extended_hash) { 3476ec21e2ecSJeff Kirsher em_num = GFAR_EM_NUM + 1; 3477ec21e2ecSJeff Kirsher gfar_clear_exact_match(dev); 3478ec21e2ecSJeff Kirsher idx = 1; 3479ec21e2ecSJeff Kirsher } else { 3480ec21e2ecSJeff Kirsher idx = 0; 3481ec21e2ecSJeff Kirsher em_num = 0; 3482ec21e2ecSJeff Kirsher } 3483ec21e2ecSJeff Kirsher 3484ec21e2ecSJeff Kirsher if (netdev_mc_empty(dev)) 3485ec21e2ecSJeff Kirsher return; 3486ec21e2ecSJeff Kirsher 3487ec21e2ecSJeff Kirsher /* Parse the list, and set the appropriate bits */ 3488ec21e2ecSJeff Kirsher netdev_for_each_mc_addr(ha, dev) { 3489ec21e2ecSJeff Kirsher if (idx < em_num) { 3490ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, ha->addr); 3491ec21e2ecSJeff Kirsher idx++; 3492ec21e2ecSJeff Kirsher } else 3493ec21e2ecSJeff Kirsher gfar_set_hash_for_addr(dev, ha->addr); 3494ec21e2ecSJeff Kirsher } 3495ec21e2ecSJeff Kirsher } 3496ec21e2ecSJeff Kirsher } 3497ec21e2ecSJeff Kirsher 3498ec21e2ecSJeff Kirsher 3499ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they 35000977f817SJan Ceuleers * don't interfere with normal reception 35010977f817SJan Ceuleers */ 3502ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev) 3503ec21e2ecSJeff Kirsher { 3504ec21e2ecSJeff Kirsher int idx; 35056a3c910cSJoe Perches static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0}; 3506ec21e2ecSJeff Kirsher 3507ec21e2ecSJeff Kirsher for (idx = 1; idx < GFAR_EM_NUM + 1; idx++) 3508ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, zero_arr); 3509ec21e2ecSJeff Kirsher } 3510ec21e2ecSJeff Kirsher 3511ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */ 3512ec21e2ecSJeff Kirsher /* The algorithm works like so: 3513ec21e2ecSJeff Kirsher * 1) Take the Destination Address (ie the multicast address), and 3514ec21e2ecSJeff Kirsher * do a CRC on it (little endian), and reverse the bits of the 3515ec21e2ecSJeff Kirsher * result. 3516ec21e2ecSJeff Kirsher * 2) Use the 8 most significant bits as a hash into a 256-entry 3517ec21e2ecSJeff Kirsher * table. The table is controlled through 8 32-bit registers: 3518ec21e2ecSJeff Kirsher * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 3519ec21e2ecSJeff Kirsher * gaddr7. This means that the 3 most significant bits in the 3520ec21e2ecSJeff Kirsher * hash index which gaddr register to use, and the 5 other bits 3521ec21e2ecSJeff Kirsher * indicate which bit (assuming an IBM numbering scheme, which 3522ec21e2ecSJeff Kirsher * for PowerPC (tm) is usually the case) in the register holds 35230977f817SJan Ceuleers * the entry. 35240977f817SJan Ceuleers */ 3525ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr) 3526ec21e2ecSJeff Kirsher { 3527ec21e2ecSJeff Kirsher u32 tempval; 3528ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 35296a3c910cSJoe Perches u32 result = ether_crc(ETH_ALEN, addr); 3530ec21e2ecSJeff Kirsher int width = priv->hash_width; 3531ec21e2ecSJeff Kirsher u8 whichbit = (result >> (32 - width)) & 0x1f; 3532ec21e2ecSJeff Kirsher u8 whichreg = result >> (32 - width + 5); 3533ec21e2ecSJeff Kirsher u32 value = (1 << (31-whichbit)); 3534ec21e2ecSJeff Kirsher 3535ec21e2ecSJeff Kirsher tempval = gfar_read(priv->hash_regs[whichreg]); 3536ec21e2ecSJeff Kirsher tempval |= value; 3537ec21e2ecSJeff Kirsher gfar_write(priv->hash_regs[whichreg], tempval); 3538ec21e2ecSJeff Kirsher } 3539ec21e2ecSJeff Kirsher 3540ec21e2ecSJeff Kirsher 3541ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers 3542ec21e2ecSJeff Kirsher * This function sets the numth pair to a given address 3543ec21e2ecSJeff Kirsher */ 3544ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 3545ec21e2ecSJeff Kirsher const u8 *addr) 3546ec21e2ecSJeff Kirsher { 3547ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3548ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3549ec21e2ecSJeff Kirsher u32 tempval; 3550ec21e2ecSJeff Kirsher u32 __iomem *macptr = ®s->macstnaddr1; 3551ec21e2ecSJeff Kirsher 3552ec21e2ecSJeff Kirsher macptr += num*2; 3553ec21e2ecSJeff Kirsher 355483bfc3c4SClaudiu Manoil /* For a station address of 0x12345678ABCD in transmission 355583bfc3c4SClaudiu Manoil * order (BE), MACnADDR1 is set to 0xCDAB7856 and 355683bfc3c4SClaudiu Manoil * MACnADDR2 is set to 0x34120000. 35570977f817SJan Ceuleers */ 355883bfc3c4SClaudiu Manoil tempval = (addr[5] << 24) | (addr[4] << 16) | 355983bfc3c4SClaudiu Manoil (addr[3] << 8) | addr[2]; 3560ec21e2ecSJeff Kirsher 356183bfc3c4SClaudiu Manoil gfar_write(macptr, tempval); 3562ec21e2ecSJeff Kirsher 356383bfc3c4SClaudiu Manoil tempval = (addr[1] << 24) | (addr[0] << 16); 3564ec21e2ecSJeff Kirsher 3565ec21e2ecSJeff Kirsher gfar_write(macptr+1, tempval); 3566ec21e2ecSJeff Kirsher } 3567ec21e2ecSJeff Kirsher 3568ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */ 3569ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id) 3570ec21e2ecSJeff Kirsher { 3571ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3572ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 3573ec21e2ecSJeff Kirsher struct gfar_private *priv= gfargrp->priv; 3574ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 3575ec21e2ecSJeff Kirsher 3576ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3577ec21e2ecSJeff Kirsher u32 events = gfar_read(®s->ievent); 3578ec21e2ecSJeff Kirsher 3579ec21e2ecSJeff Kirsher /* Clear IEVENT */ 3580ec21e2ecSJeff Kirsher gfar_write(®s->ievent, events & IEVENT_ERR_MASK); 3581ec21e2ecSJeff Kirsher 3582ec21e2ecSJeff Kirsher /* Magic Packet is not an error. */ 3583ec21e2ecSJeff Kirsher if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) && 3584ec21e2ecSJeff Kirsher (events & IEVENT_MAG)) 3585ec21e2ecSJeff Kirsher events &= ~IEVENT_MAG; 3586ec21e2ecSJeff Kirsher 3587ec21e2ecSJeff Kirsher /* Hmm... */ 3588ec21e2ecSJeff Kirsher if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv)) 3589bc4598bcSJan Ceuleers netdev_dbg(dev, 3590bc4598bcSJan Ceuleers "error interrupt (ievent=0x%08x imask=0x%08x)\n", 3591ec21e2ecSJeff Kirsher events, gfar_read(®s->imask)); 3592ec21e2ecSJeff Kirsher 3593ec21e2ecSJeff Kirsher /* Update the error counters */ 3594ec21e2ecSJeff Kirsher if (events & IEVENT_TXE) { 3595ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 3596ec21e2ecSJeff Kirsher 3597ec21e2ecSJeff Kirsher if (events & IEVENT_LC) 3598ec21e2ecSJeff Kirsher dev->stats.tx_window_errors++; 3599ec21e2ecSJeff Kirsher if (events & IEVENT_CRL) 3600ec21e2ecSJeff Kirsher dev->stats.tx_aborted_errors++; 3601ec21e2ecSJeff Kirsher if (events & IEVENT_XFUN) { 3602ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, 3603ec21e2ecSJeff Kirsher "TX FIFO underrun, packet dropped\n"); 3604ec21e2ecSJeff Kirsher dev->stats.tx_dropped++; 3605212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_underrun); 3606ec21e2ecSJeff Kirsher 3607bc602280SClaudiu Manoil schedule_work(&priv->reset_task); 3608ec21e2ecSJeff Kirsher } 3609ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "Transmit Error\n"); 3610ec21e2ecSJeff Kirsher } 3611ec21e2ecSJeff Kirsher if (events & IEVENT_BSY) { 36121de65a5eSClaudiu Manoil dev->stats.rx_over_errors++; 3613212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_bsy); 3614ec21e2ecSJeff Kirsher 3615ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n", 3616ec21e2ecSJeff Kirsher gfar_read(®s->rstat)); 3617ec21e2ecSJeff Kirsher } 3618ec21e2ecSJeff Kirsher if (events & IEVENT_BABR) { 3619ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3620212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_babr); 3621ec21e2ecSJeff Kirsher 3622ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "babbling RX error\n"); 3623ec21e2ecSJeff Kirsher } 3624ec21e2ecSJeff Kirsher if (events & IEVENT_EBERR) { 3625212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.eberr); 3626ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "bus error\n"); 3627ec21e2ecSJeff Kirsher } 3628ec21e2ecSJeff Kirsher if (events & IEVENT_RXC) 3629ec21e2ecSJeff Kirsher netif_dbg(priv, rx_status, dev, "control frame\n"); 3630ec21e2ecSJeff Kirsher 3631ec21e2ecSJeff Kirsher if (events & IEVENT_BABT) { 3632212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_babt); 3633ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "babbling TX error\n"); 3634ec21e2ecSJeff Kirsher } 3635ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3636ec21e2ecSJeff Kirsher } 3637ec21e2ecSJeff Kirsher 36386ce29b0eSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv) 36396ce29b0eSClaudiu Manoil { 36404c4a6b0eSPhilippe Reynes struct net_device *ndev = priv->ndev; 36414c4a6b0eSPhilippe Reynes struct phy_device *phydev = ndev->phydev; 36426ce29b0eSClaudiu Manoil u32 val = 0; 36436ce29b0eSClaudiu Manoil 36446ce29b0eSClaudiu Manoil if (!phydev->duplex) 36456ce29b0eSClaudiu Manoil return val; 36466ce29b0eSClaudiu Manoil 36476ce29b0eSClaudiu Manoil if (!priv->pause_aneg_en) { 36486ce29b0eSClaudiu Manoil if (priv->tx_pause_en) 36496ce29b0eSClaudiu Manoil val |= MACCFG1_TX_FLOW; 36506ce29b0eSClaudiu Manoil if (priv->rx_pause_en) 36516ce29b0eSClaudiu Manoil val |= MACCFG1_RX_FLOW; 36526ce29b0eSClaudiu Manoil } else { 36536ce29b0eSClaudiu Manoil u16 lcl_adv, rmt_adv; 36546ce29b0eSClaudiu Manoil u8 flowctrl; 36556ce29b0eSClaudiu Manoil /* get link partner capabilities */ 36566ce29b0eSClaudiu Manoil rmt_adv = 0; 36576ce29b0eSClaudiu Manoil if (phydev->pause) 36586ce29b0eSClaudiu Manoil rmt_adv = LPA_PAUSE_CAP; 36596ce29b0eSClaudiu Manoil if (phydev->asym_pause) 36606ce29b0eSClaudiu Manoil rmt_adv |= LPA_PAUSE_ASYM; 36616ce29b0eSClaudiu Manoil 36623c1bcc86SAndrew Lunn lcl_adv = linkmode_adv_to_lcl_adv_t(phydev->advertising); 36636ce29b0eSClaudiu Manoil flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv); 36646ce29b0eSClaudiu Manoil if (flowctrl & FLOW_CTRL_TX) 36656ce29b0eSClaudiu Manoil val |= MACCFG1_TX_FLOW; 36666ce29b0eSClaudiu Manoil if (flowctrl & FLOW_CTRL_RX) 36676ce29b0eSClaudiu Manoil val |= MACCFG1_RX_FLOW; 36686ce29b0eSClaudiu Manoil } 36696ce29b0eSClaudiu Manoil 36706ce29b0eSClaudiu Manoil return val; 36716ce29b0eSClaudiu Manoil } 36726ce29b0eSClaudiu Manoil 36736ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv) 36746ce29b0eSClaudiu Manoil { 36756ce29b0eSClaudiu Manoil struct gfar __iomem *regs = priv->gfargrp[0].regs; 36764c4a6b0eSPhilippe Reynes struct net_device *ndev = priv->ndev; 36774c4a6b0eSPhilippe Reynes struct phy_device *phydev = ndev->phydev; 367845b679c9SMatei Pavaluca struct gfar_priv_rx_q *rx_queue = NULL; 367945b679c9SMatei Pavaluca int i; 36806ce29b0eSClaudiu Manoil 36816ce29b0eSClaudiu Manoil if (unlikely(test_bit(GFAR_RESETTING, &priv->state))) 36826ce29b0eSClaudiu Manoil return; 36836ce29b0eSClaudiu Manoil 36846ce29b0eSClaudiu Manoil if (phydev->link) { 36856ce29b0eSClaudiu Manoil u32 tempval1 = gfar_read(®s->maccfg1); 36866ce29b0eSClaudiu Manoil u32 tempval = gfar_read(®s->maccfg2); 36876ce29b0eSClaudiu Manoil u32 ecntrl = gfar_read(®s->ecntrl); 36885d621672SClaudiu Manoil u32 tx_flow_oldval = (tempval1 & MACCFG1_TX_FLOW); 36896ce29b0eSClaudiu Manoil 36906ce29b0eSClaudiu Manoil if (phydev->duplex != priv->oldduplex) { 36916ce29b0eSClaudiu Manoil if (!(phydev->duplex)) 36926ce29b0eSClaudiu Manoil tempval &= ~(MACCFG2_FULL_DUPLEX); 36936ce29b0eSClaudiu Manoil else 36946ce29b0eSClaudiu Manoil tempval |= MACCFG2_FULL_DUPLEX; 36956ce29b0eSClaudiu Manoil 36966ce29b0eSClaudiu Manoil priv->oldduplex = phydev->duplex; 36976ce29b0eSClaudiu Manoil } 36986ce29b0eSClaudiu Manoil 36996ce29b0eSClaudiu Manoil if (phydev->speed != priv->oldspeed) { 37006ce29b0eSClaudiu Manoil switch (phydev->speed) { 37016ce29b0eSClaudiu Manoil case 1000: 37026ce29b0eSClaudiu Manoil tempval = 37036ce29b0eSClaudiu Manoil ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII); 37046ce29b0eSClaudiu Manoil 37056ce29b0eSClaudiu Manoil ecntrl &= ~(ECNTRL_R100); 37066ce29b0eSClaudiu Manoil break; 37076ce29b0eSClaudiu Manoil case 100: 37086ce29b0eSClaudiu Manoil case 10: 37096ce29b0eSClaudiu Manoil tempval = 37106ce29b0eSClaudiu Manoil ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII); 37116ce29b0eSClaudiu Manoil 37126ce29b0eSClaudiu Manoil /* Reduced mode distinguishes 37136ce29b0eSClaudiu Manoil * between 10 and 100 37146ce29b0eSClaudiu Manoil */ 37156ce29b0eSClaudiu Manoil if (phydev->speed == SPEED_100) 37166ce29b0eSClaudiu Manoil ecntrl |= ECNTRL_R100; 37176ce29b0eSClaudiu Manoil else 37186ce29b0eSClaudiu Manoil ecntrl &= ~(ECNTRL_R100); 37196ce29b0eSClaudiu Manoil break; 37206ce29b0eSClaudiu Manoil default: 37216ce29b0eSClaudiu Manoil netif_warn(priv, link, priv->ndev, 37226ce29b0eSClaudiu Manoil "Ack! Speed (%d) is not 10/100/1000!\n", 37236ce29b0eSClaudiu Manoil phydev->speed); 37246ce29b0eSClaudiu Manoil break; 37256ce29b0eSClaudiu Manoil } 37266ce29b0eSClaudiu Manoil 37276ce29b0eSClaudiu Manoil priv->oldspeed = phydev->speed; 37286ce29b0eSClaudiu Manoil } 37296ce29b0eSClaudiu Manoil 37306ce29b0eSClaudiu Manoil tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW); 37316ce29b0eSClaudiu Manoil tempval1 |= gfar_get_flowctrl_cfg(priv); 37326ce29b0eSClaudiu Manoil 373345b679c9SMatei Pavaluca /* Turn last free buffer recording on */ 373445b679c9SMatei Pavaluca if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) { 373545b679c9SMatei Pavaluca for (i = 0; i < priv->num_rx_queues; i++) { 3736b4b67f26SScott Wood u32 bdp_dma; 3737b4b67f26SScott Wood 373845b679c9SMatei Pavaluca rx_queue = priv->rx_queue[i]; 3739b4b67f26SScott Wood bdp_dma = gfar_rxbd_dma_lastfree(rx_queue); 3740b4b67f26SScott Wood gfar_write(rx_queue->rfbptr, bdp_dma); 374145b679c9SMatei Pavaluca } 374245b679c9SMatei Pavaluca 374345b679c9SMatei Pavaluca priv->tx_actual_en = 1; 374445b679c9SMatei Pavaluca } 374545b679c9SMatei Pavaluca 374645b679c9SMatei Pavaluca if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval)) 374745b679c9SMatei Pavaluca priv->tx_actual_en = 0; 374845b679c9SMatei Pavaluca 37496ce29b0eSClaudiu Manoil gfar_write(®s->maccfg1, tempval1); 37506ce29b0eSClaudiu Manoil gfar_write(®s->maccfg2, tempval); 37516ce29b0eSClaudiu Manoil gfar_write(®s->ecntrl, ecntrl); 37526ce29b0eSClaudiu Manoil 37536ce29b0eSClaudiu Manoil if (!priv->oldlink) 37546ce29b0eSClaudiu Manoil priv->oldlink = 1; 37556ce29b0eSClaudiu Manoil 37566ce29b0eSClaudiu Manoil } else if (priv->oldlink) { 37576ce29b0eSClaudiu Manoil priv->oldlink = 0; 37586ce29b0eSClaudiu Manoil priv->oldspeed = 0; 37596ce29b0eSClaudiu Manoil priv->oldduplex = -1; 37606ce29b0eSClaudiu Manoil } 37616ce29b0eSClaudiu Manoil 37626ce29b0eSClaudiu Manoil if (netif_msg_link(priv)) 37636ce29b0eSClaudiu Manoil phy_print_status(phydev); 37646ce29b0eSClaudiu Manoil } 37656ce29b0eSClaudiu Manoil 376694e5a2a8SFabian Frederick static const struct of_device_id gfar_match[] = 3767ec21e2ecSJeff Kirsher { 3768ec21e2ecSJeff Kirsher { 3769ec21e2ecSJeff Kirsher .type = "network", 3770ec21e2ecSJeff Kirsher .compatible = "gianfar", 3771ec21e2ecSJeff Kirsher }, 3772ec21e2ecSJeff Kirsher { 3773ec21e2ecSJeff Kirsher .compatible = "fsl,etsec2", 3774ec21e2ecSJeff Kirsher }, 3775ec21e2ecSJeff Kirsher {}, 3776ec21e2ecSJeff Kirsher }; 3777ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match); 3778ec21e2ecSJeff Kirsher 3779ec21e2ecSJeff Kirsher /* Structure for a device driver */ 3780ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = { 3781ec21e2ecSJeff Kirsher .driver = { 3782ec21e2ecSJeff Kirsher .name = "fsl-gianfar", 3783ec21e2ecSJeff Kirsher .pm = GFAR_PM_OPS, 3784ec21e2ecSJeff Kirsher .of_match_table = gfar_match, 3785ec21e2ecSJeff Kirsher }, 3786ec21e2ecSJeff Kirsher .probe = gfar_probe, 3787ec21e2ecSJeff Kirsher .remove = gfar_remove, 3788ec21e2ecSJeff Kirsher }; 3789ec21e2ecSJeff Kirsher 3790db62f684SAxel Lin module_platform_driver(gfar_driver); 3791