10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c 2ec21e2ecSJeff Kirsher * 3ec21e2ecSJeff Kirsher * Gianfar Ethernet Driver 4ec21e2ecSJeff Kirsher * This driver is designed for the non-CPM ethernet controllers 5ec21e2ecSJeff Kirsher * on the 85xx and 83xx family of integrated processors 6ec21e2ecSJeff Kirsher * Based on 8260_io/fcc_enet.c 7ec21e2ecSJeff Kirsher * 8ec21e2ecSJeff Kirsher * Author: Andy Fleming 9ec21e2ecSJeff Kirsher * Maintainer: Kumar Gala 10ec21e2ecSJeff Kirsher * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com> 11ec21e2ecSJeff Kirsher * 12ec21e2ecSJeff Kirsher * Copyright 2002-2009, 2011 Freescale Semiconductor, Inc. 13ec21e2ecSJeff Kirsher * Copyright 2007 MontaVista Software, Inc. 14ec21e2ecSJeff Kirsher * 15ec21e2ecSJeff Kirsher * This program is free software; you can redistribute it and/or modify it 16ec21e2ecSJeff Kirsher * under the terms of the GNU General Public License as published by the 17ec21e2ecSJeff Kirsher * Free Software Foundation; either version 2 of the License, or (at your 18ec21e2ecSJeff Kirsher * option) any later version. 19ec21e2ecSJeff Kirsher * 20ec21e2ecSJeff Kirsher * Gianfar: AKA Lambda Draconis, "Dragon" 21ec21e2ecSJeff Kirsher * RA 11 31 24.2 22ec21e2ecSJeff Kirsher * Dec +69 19 52 23ec21e2ecSJeff Kirsher * V 3.84 24ec21e2ecSJeff Kirsher * B-V +1.62 25ec21e2ecSJeff Kirsher * 26ec21e2ecSJeff Kirsher * Theory of operation 27ec21e2ecSJeff Kirsher * 28ec21e2ecSJeff Kirsher * The driver is initialized through of_device. Configuration information 29ec21e2ecSJeff Kirsher * is therefore conveyed through an OF-style device tree. 30ec21e2ecSJeff Kirsher * 31ec21e2ecSJeff Kirsher * The Gianfar Ethernet Controller uses a ring of buffer 32ec21e2ecSJeff Kirsher * descriptors. The beginning is indicated by a register 33ec21e2ecSJeff Kirsher * pointing to the physical address of the start of the ring. 34ec21e2ecSJeff Kirsher * The end is determined by a "wrap" bit being set in the 35ec21e2ecSJeff Kirsher * last descriptor of the ring. 36ec21e2ecSJeff Kirsher * 37ec21e2ecSJeff Kirsher * When a packet is received, the RXF bit in the 38ec21e2ecSJeff Kirsher * IEVENT register is set, triggering an interrupt when the 39ec21e2ecSJeff Kirsher * corresponding bit in the IMASK register is also set (if 40ec21e2ecSJeff Kirsher * interrupt coalescing is active, then the interrupt may not 41ec21e2ecSJeff Kirsher * happen immediately, but will wait until either a set number 42ec21e2ecSJeff Kirsher * of frames or amount of time have passed). In NAPI, the 43ec21e2ecSJeff Kirsher * interrupt handler will signal there is work to be done, and 44ec21e2ecSJeff Kirsher * exit. This method will start at the last known empty 45ec21e2ecSJeff Kirsher * descriptor, and process every subsequent descriptor until there 46ec21e2ecSJeff Kirsher * are none left with data (NAPI will stop after a set number of 47ec21e2ecSJeff Kirsher * packets to give time to other tasks, but will eventually 48ec21e2ecSJeff Kirsher * process all the packets). The data arrives inside a 49ec21e2ecSJeff Kirsher * pre-allocated skb, and so after the skb is passed up to the 50ec21e2ecSJeff Kirsher * stack, a new skb must be allocated, and the address field in 51ec21e2ecSJeff Kirsher * the buffer descriptor must be updated to indicate this new 52ec21e2ecSJeff Kirsher * skb. 53ec21e2ecSJeff Kirsher * 54ec21e2ecSJeff Kirsher * When the kernel requests that a packet be transmitted, the 55ec21e2ecSJeff Kirsher * driver starts where it left off last time, and points the 56ec21e2ecSJeff Kirsher * descriptor at the buffer which was passed in. The driver 57ec21e2ecSJeff Kirsher * then informs the DMA engine that there are packets ready to 58ec21e2ecSJeff Kirsher * be transmitted. Once the controller is finished transmitting 59ec21e2ecSJeff Kirsher * the packet, an interrupt may be triggered (under the same 60ec21e2ecSJeff Kirsher * conditions as for reception, but depending on the TXF bit). 61ec21e2ecSJeff Kirsher * The driver then cleans up the buffer. 62ec21e2ecSJeff Kirsher */ 63ec21e2ecSJeff Kirsher 64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 65ec21e2ecSJeff Kirsher #define DEBUG 66ec21e2ecSJeff Kirsher 67ec21e2ecSJeff Kirsher #include <linux/kernel.h> 68ec21e2ecSJeff Kirsher #include <linux/string.h> 69ec21e2ecSJeff Kirsher #include <linux/errno.h> 70ec21e2ecSJeff Kirsher #include <linux/unistd.h> 71ec21e2ecSJeff Kirsher #include <linux/slab.h> 72ec21e2ecSJeff Kirsher #include <linux/interrupt.h> 73ec21e2ecSJeff Kirsher #include <linux/init.h> 74ec21e2ecSJeff Kirsher #include <linux/delay.h> 75ec21e2ecSJeff Kirsher #include <linux/netdevice.h> 76ec21e2ecSJeff Kirsher #include <linux/etherdevice.h> 77ec21e2ecSJeff Kirsher #include <linux/skbuff.h> 78ec21e2ecSJeff Kirsher #include <linux/if_vlan.h> 79ec21e2ecSJeff Kirsher #include <linux/spinlock.h> 80ec21e2ecSJeff Kirsher #include <linux/mm.h> 81ec21e2ecSJeff Kirsher #include <linux/of_mdio.h> 82ec21e2ecSJeff Kirsher #include <linux/of_platform.h> 83ec21e2ecSJeff Kirsher #include <linux/ip.h> 84ec21e2ecSJeff Kirsher #include <linux/tcp.h> 85ec21e2ecSJeff Kirsher #include <linux/udp.h> 86ec21e2ecSJeff Kirsher #include <linux/in.h> 87ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h> 88ec21e2ecSJeff Kirsher 89ec21e2ecSJeff Kirsher #include <asm/io.h> 90ec21e2ecSJeff Kirsher #include <asm/reg.h> 91ec21e2ecSJeff Kirsher #include <asm/irq.h> 92ec21e2ecSJeff Kirsher #include <asm/uaccess.h> 93ec21e2ecSJeff Kirsher #include <linux/module.h> 94ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h> 95ec21e2ecSJeff Kirsher #include <linux/crc32.h> 96ec21e2ecSJeff Kirsher #include <linux/mii.h> 97ec21e2ecSJeff Kirsher #include <linux/phy.h> 98ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h> 99ec21e2ecSJeff Kirsher #include <linux/of.h> 100ec21e2ecSJeff Kirsher #include <linux/of_net.h> 101ec21e2ecSJeff Kirsher 102ec21e2ecSJeff Kirsher #include "gianfar.h" 103ec21e2ecSJeff Kirsher 104ec21e2ecSJeff Kirsher #define TX_TIMEOUT (1*HZ) 105ec21e2ecSJeff Kirsher 106ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3"; 107ec21e2ecSJeff Kirsher 108ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev); 109ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev); 110ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work); 111ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev); 112ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev); 113ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev); 114ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 115ec21e2ecSJeff Kirsher struct sk_buff *skb); 116ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev); 117ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu); 118ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id); 119ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id); 120ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id); 121ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev); 122ec21e2ecSJeff Kirsher static void init_registers(struct net_device *dev); 123ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev); 124ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev); 125ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev); 126ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv); 127ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev); 128ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr); 129ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev); 130ec21e2ecSJeff Kirsher static int gfar_poll(struct napi_struct *napi, int budget); 1315eaedf31SClaudiu Manoil static int gfar_poll_sq(struct napi_struct *napi, int budget); 132ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 133ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev); 134ec21e2ecSJeff Kirsher #endif 135ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit); 136c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue); 13761db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 138cd754a57SWu Jiajun-B06378 int amount_pull, struct napi_struct *napi); 139ec21e2ecSJeff Kirsher void gfar_halt(struct net_device *dev); 140ec21e2ecSJeff Kirsher static void gfar_halt_nodisable(struct net_device *dev); 141ec21e2ecSJeff Kirsher void gfar_start(struct net_device *dev); 142ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev); 143ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 144ec21e2ecSJeff Kirsher const u8 *addr); 145ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd); 146ec21e2ecSJeff Kirsher 147ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc"); 148ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver"); 149ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL"); 150ec21e2ecSJeff Kirsher 151ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 152ec21e2ecSJeff Kirsher dma_addr_t buf) 153ec21e2ecSJeff Kirsher { 154ec21e2ecSJeff Kirsher u32 lstatus; 155ec21e2ecSJeff Kirsher 156ec21e2ecSJeff Kirsher bdp->bufPtr = buf; 157ec21e2ecSJeff Kirsher 158ec21e2ecSJeff Kirsher lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT); 159ec21e2ecSJeff Kirsher if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1) 160ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(RXBD_WRAP); 161ec21e2ecSJeff Kirsher 162ec21e2ecSJeff Kirsher eieio(); 163ec21e2ecSJeff Kirsher 164ec21e2ecSJeff Kirsher bdp->lstatus = lstatus; 165ec21e2ecSJeff Kirsher } 166ec21e2ecSJeff Kirsher 167ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev) 168ec21e2ecSJeff Kirsher { 169ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 170ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 171ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 172ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 173ec21e2ecSJeff Kirsher struct rxbd8 *rxbdp; 174ec21e2ecSJeff Kirsher int i, j; 175ec21e2ecSJeff Kirsher 176ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 177ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 178ec21e2ecSJeff Kirsher /* Initialize some variables in our dev structure */ 179ec21e2ecSJeff Kirsher tx_queue->num_txbdfree = tx_queue->tx_ring_size; 180ec21e2ecSJeff Kirsher tx_queue->dirty_tx = tx_queue->tx_bd_base; 181ec21e2ecSJeff Kirsher tx_queue->cur_tx = tx_queue->tx_bd_base; 182ec21e2ecSJeff Kirsher tx_queue->skb_curtx = 0; 183ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = 0; 184ec21e2ecSJeff Kirsher 185ec21e2ecSJeff Kirsher /* Initialize Transmit Descriptor Ring */ 186ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 187ec21e2ecSJeff Kirsher for (j = 0; j < tx_queue->tx_ring_size; j++) { 188ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 189ec21e2ecSJeff Kirsher txbdp->bufPtr = 0; 190ec21e2ecSJeff Kirsher txbdp++; 191ec21e2ecSJeff Kirsher } 192ec21e2ecSJeff Kirsher 193ec21e2ecSJeff Kirsher /* Set the last descriptor in the ring to indicate wrap */ 194ec21e2ecSJeff Kirsher txbdp--; 195ec21e2ecSJeff Kirsher txbdp->status |= TXBD_WRAP; 196ec21e2ecSJeff Kirsher } 197ec21e2ecSJeff Kirsher 198ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 199ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 200ec21e2ecSJeff Kirsher rx_queue->cur_rx = rx_queue->rx_bd_base; 201ec21e2ecSJeff Kirsher rx_queue->skb_currx = 0; 202ec21e2ecSJeff Kirsher rxbdp = rx_queue->rx_bd_base; 203ec21e2ecSJeff Kirsher 204ec21e2ecSJeff Kirsher for (j = 0; j < rx_queue->rx_ring_size; j++) { 205ec21e2ecSJeff Kirsher struct sk_buff *skb = rx_queue->rx_skbuff[j]; 206ec21e2ecSJeff Kirsher 207ec21e2ecSJeff Kirsher if (skb) { 208ec21e2ecSJeff Kirsher gfar_init_rxbdp(rx_queue, rxbdp, 209ec21e2ecSJeff Kirsher rxbdp->bufPtr); 210ec21e2ecSJeff Kirsher } else { 211ec21e2ecSJeff Kirsher skb = gfar_new_skb(ndev); 212ec21e2ecSJeff Kirsher if (!skb) { 213ec21e2ecSJeff Kirsher netdev_err(ndev, "Can't allocate RX buffers\n"); 2141eb8f7a7SClaudiu Manoil return -ENOMEM; 215ec21e2ecSJeff Kirsher } 216ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[j] = skb; 217ec21e2ecSJeff Kirsher 218ec21e2ecSJeff Kirsher gfar_new_rxbdp(rx_queue, rxbdp, skb); 219ec21e2ecSJeff Kirsher } 220ec21e2ecSJeff Kirsher 221ec21e2ecSJeff Kirsher rxbdp++; 222ec21e2ecSJeff Kirsher } 223ec21e2ecSJeff Kirsher 224ec21e2ecSJeff Kirsher } 225ec21e2ecSJeff Kirsher 226ec21e2ecSJeff Kirsher return 0; 227ec21e2ecSJeff Kirsher } 228ec21e2ecSJeff Kirsher 229ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev) 230ec21e2ecSJeff Kirsher { 231ec21e2ecSJeff Kirsher void *vaddr; 232ec21e2ecSJeff Kirsher dma_addr_t addr; 233ec21e2ecSJeff Kirsher int i, j, k; 234ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 235369ec162SClaudiu Manoil struct device *dev = priv->dev; 236ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 237ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 238ec21e2ecSJeff Kirsher 239ec21e2ecSJeff Kirsher priv->total_tx_ring_size = 0; 240ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 241ec21e2ecSJeff Kirsher priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size; 242ec21e2ecSJeff Kirsher 243ec21e2ecSJeff Kirsher priv->total_rx_ring_size = 0; 244ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 245ec21e2ecSJeff Kirsher priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size; 246ec21e2ecSJeff Kirsher 247ec21e2ecSJeff Kirsher /* Allocate memory for the buffer descriptors */ 248ec21e2ecSJeff Kirsher vaddr = dma_alloc_coherent(dev, 249d0320f75SJoe Perches (priv->total_tx_ring_size * 250d0320f75SJoe Perches sizeof(struct txbd8)) + 251d0320f75SJoe Perches (priv->total_rx_ring_size * 252d0320f75SJoe Perches sizeof(struct rxbd8)), 253ec21e2ecSJeff Kirsher &addr, GFP_KERNEL); 254d0320f75SJoe Perches if (!vaddr) 255ec21e2ecSJeff Kirsher return -ENOMEM; 256ec21e2ecSJeff Kirsher 257ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 258ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 259ec21e2ecSJeff Kirsher tx_queue->tx_bd_base = vaddr; 260ec21e2ecSJeff Kirsher tx_queue->tx_bd_dma_base = addr; 261ec21e2ecSJeff Kirsher tx_queue->dev = ndev; 262ec21e2ecSJeff Kirsher /* enet DMA only understands physical addresses */ 263ec21e2ecSJeff Kirsher addr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 264ec21e2ecSJeff Kirsher vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size; 265ec21e2ecSJeff Kirsher } 266ec21e2ecSJeff Kirsher 267ec21e2ecSJeff Kirsher /* Start the rx descriptor ring where the tx ring leaves off */ 268ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 269ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 270ec21e2ecSJeff Kirsher rx_queue->rx_bd_base = vaddr; 271ec21e2ecSJeff Kirsher rx_queue->rx_bd_dma_base = addr; 272ec21e2ecSJeff Kirsher rx_queue->dev = ndev; 273ec21e2ecSJeff Kirsher addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 274ec21e2ecSJeff Kirsher vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size; 275ec21e2ecSJeff Kirsher } 276ec21e2ecSJeff Kirsher 277ec21e2ecSJeff Kirsher /* Setup the skbuff rings */ 278ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 279ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 28014f8dc49SJoe Perches tx_queue->tx_skbuff = 28114f8dc49SJoe Perches kmalloc_array(tx_queue->tx_ring_size, 28214f8dc49SJoe Perches sizeof(*tx_queue->tx_skbuff), 283bc4598bcSJan Ceuleers GFP_KERNEL); 28414f8dc49SJoe Perches if (!tx_queue->tx_skbuff) 285ec21e2ecSJeff Kirsher goto cleanup; 286ec21e2ecSJeff Kirsher 287ec21e2ecSJeff Kirsher for (k = 0; k < tx_queue->tx_ring_size; k++) 288ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[k] = NULL; 289ec21e2ecSJeff Kirsher } 290ec21e2ecSJeff Kirsher 291ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 292ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 29314f8dc49SJoe Perches rx_queue->rx_skbuff = 29414f8dc49SJoe Perches kmalloc_array(rx_queue->rx_ring_size, 29514f8dc49SJoe Perches sizeof(*rx_queue->rx_skbuff), 296bc4598bcSJan Ceuleers GFP_KERNEL); 29714f8dc49SJoe Perches if (!rx_queue->rx_skbuff) 298ec21e2ecSJeff Kirsher goto cleanup; 299ec21e2ecSJeff Kirsher 300ec21e2ecSJeff Kirsher for (j = 0; j < rx_queue->rx_ring_size; j++) 301ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[j] = NULL; 302ec21e2ecSJeff Kirsher } 303ec21e2ecSJeff Kirsher 304ec21e2ecSJeff Kirsher if (gfar_init_bds(ndev)) 305ec21e2ecSJeff Kirsher goto cleanup; 306ec21e2ecSJeff Kirsher 307ec21e2ecSJeff Kirsher return 0; 308ec21e2ecSJeff Kirsher 309ec21e2ecSJeff Kirsher cleanup: 310ec21e2ecSJeff Kirsher free_skb_resources(priv); 311ec21e2ecSJeff Kirsher return -ENOMEM; 312ec21e2ecSJeff Kirsher } 313ec21e2ecSJeff Kirsher 314ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv) 315ec21e2ecSJeff Kirsher { 316ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 317ec21e2ecSJeff Kirsher u32 __iomem *baddr; 318ec21e2ecSJeff Kirsher int i; 319ec21e2ecSJeff Kirsher 320ec21e2ecSJeff Kirsher baddr = ®s->tbase0; 321ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 322ec21e2ecSJeff Kirsher gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base); 323ec21e2ecSJeff Kirsher baddr += 2; 324ec21e2ecSJeff Kirsher } 325ec21e2ecSJeff Kirsher 326ec21e2ecSJeff Kirsher baddr = ®s->rbase0; 327ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 328ec21e2ecSJeff Kirsher gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base); 329ec21e2ecSJeff Kirsher baddr += 2; 330ec21e2ecSJeff Kirsher } 331ec21e2ecSJeff Kirsher } 332ec21e2ecSJeff Kirsher 333ec21e2ecSJeff Kirsher static void gfar_init_mac(struct net_device *ndev) 334ec21e2ecSJeff Kirsher { 335ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 336ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 337ec21e2ecSJeff Kirsher u32 rctrl = 0; 338ec21e2ecSJeff Kirsher u32 tctrl = 0; 339ec21e2ecSJeff Kirsher u32 attrs = 0; 340ec21e2ecSJeff Kirsher 341ec21e2ecSJeff Kirsher /* write the tx/rx base registers */ 342ec21e2ecSJeff Kirsher gfar_init_tx_rx_base(priv); 343ec21e2ecSJeff Kirsher 344ec21e2ecSJeff Kirsher /* Configure the coalescing support */ 345800c644bSClaudiu Manoil gfar_configure_coalescing_all(priv); 346ec21e2ecSJeff Kirsher 347ba779711SClaudiu Manoil /* set this when rx hw offload (TOE) functions are being used */ 348ba779711SClaudiu Manoil priv->uses_rxfcb = 0; 349ba779711SClaudiu Manoil 350ec21e2ecSJeff Kirsher if (priv->rx_filer_enable) { 351ec21e2ecSJeff Kirsher rctrl |= RCTRL_FILREN; 352ec21e2ecSJeff Kirsher /* Program the RIR0 reg with the required distribution */ 353ec21e2ecSJeff Kirsher gfar_write(®s->rir0, DEFAULT_RIR0); 354ec21e2ecSJeff Kirsher } 355ec21e2ecSJeff Kirsher 356f5ae6279SClaudiu Manoil /* Restore PROMISC mode */ 357f5ae6279SClaudiu Manoil if (ndev->flags & IFF_PROMISC) 358f5ae6279SClaudiu Manoil rctrl |= RCTRL_PROM; 359f5ae6279SClaudiu Manoil 360ba779711SClaudiu Manoil if (ndev->features & NETIF_F_RXCSUM) { 361ec21e2ecSJeff Kirsher rctrl |= RCTRL_CHECKSUMMING; 362ba779711SClaudiu Manoil priv->uses_rxfcb = 1; 363ba779711SClaudiu Manoil } 364ec21e2ecSJeff Kirsher 365ec21e2ecSJeff Kirsher if (priv->extended_hash) { 366ec21e2ecSJeff Kirsher rctrl |= RCTRL_EXTHASH; 367ec21e2ecSJeff Kirsher 368ec21e2ecSJeff Kirsher gfar_clear_exact_match(ndev); 369ec21e2ecSJeff Kirsher rctrl |= RCTRL_EMEN; 370ec21e2ecSJeff Kirsher } 371ec21e2ecSJeff Kirsher 372ec21e2ecSJeff Kirsher if (priv->padding) { 373ec21e2ecSJeff Kirsher rctrl &= ~RCTRL_PAL_MASK; 374ec21e2ecSJeff Kirsher rctrl |= RCTRL_PADDING(priv->padding); 375ec21e2ecSJeff Kirsher } 376ec21e2ecSJeff Kirsher 377ec21e2ecSJeff Kirsher /* Insert receive time stamps into padding alignment bytes */ 378ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) { 379ec21e2ecSJeff Kirsher rctrl &= ~RCTRL_PAL_MASK; 380ec21e2ecSJeff Kirsher rctrl |= RCTRL_PADDING(8); 381ec21e2ecSJeff Kirsher priv->padding = 8; 382ec21e2ecSJeff Kirsher } 383ec21e2ecSJeff Kirsher 384ec21e2ecSJeff Kirsher /* Enable HW time stamping if requested from user space */ 385ba779711SClaudiu Manoil if (priv->hwts_rx_en) { 386ec21e2ecSJeff Kirsher rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE; 387ba779711SClaudiu Manoil priv->uses_rxfcb = 1; 388ba779711SClaudiu Manoil } 389ec21e2ecSJeff Kirsher 390f646968fSPatrick McHardy if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX) { 391ec21e2ecSJeff Kirsher rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT; 392ba779711SClaudiu Manoil priv->uses_rxfcb = 1; 393ba779711SClaudiu Manoil } 394ec21e2ecSJeff Kirsher 395ec21e2ecSJeff Kirsher /* Init rctrl based on our settings */ 396ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, rctrl); 397ec21e2ecSJeff Kirsher 398ec21e2ecSJeff Kirsher if (ndev->features & NETIF_F_IP_CSUM) 399ec21e2ecSJeff Kirsher tctrl |= TCTRL_INIT_CSUM; 400ec21e2ecSJeff Kirsher 401b98b8babSClaudiu Manoil if (priv->prio_sched_en) 402ec21e2ecSJeff Kirsher tctrl |= TCTRL_TXSCHED_PRIO; 403b98b8babSClaudiu Manoil else { 404b98b8babSClaudiu Manoil tctrl |= TCTRL_TXSCHED_WRRS; 405b98b8babSClaudiu Manoil gfar_write(®s->tr03wt, DEFAULT_WRRS_WEIGHT); 406b98b8babSClaudiu Manoil gfar_write(®s->tr47wt, DEFAULT_WRRS_WEIGHT); 407b98b8babSClaudiu Manoil } 408ec21e2ecSJeff Kirsher 409ec21e2ecSJeff Kirsher gfar_write(®s->tctrl, tctrl); 410ec21e2ecSJeff Kirsher 411ec21e2ecSJeff Kirsher /* Set the extraction length and index */ 412ec21e2ecSJeff Kirsher attrs = ATTRELI_EL(priv->rx_stash_size) | 413ec21e2ecSJeff Kirsher ATTRELI_EI(priv->rx_stash_index); 414ec21e2ecSJeff Kirsher 415ec21e2ecSJeff Kirsher gfar_write(®s->attreli, attrs); 416ec21e2ecSJeff Kirsher 417ec21e2ecSJeff Kirsher /* Start with defaults, and add stashing or locking 4180977f817SJan Ceuleers * depending on the approprate variables 4190977f817SJan Ceuleers */ 420ec21e2ecSJeff Kirsher attrs = ATTR_INIT_SETTINGS; 421ec21e2ecSJeff Kirsher 422ec21e2ecSJeff Kirsher if (priv->bd_stash_en) 423ec21e2ecSJeff Kirsher attrs |= ATTR_BDSTASH; 424ec21e2ecSJeff Kirsher 425ec21e2ecSJeff Kirsher if (priv->rx_stash_size != 0) 426ec21e2ecSJeff Kirsher attrs |= ATTR_BUFSTASH; 427ec21e2ecSJeff Kirsher 428ec21e2ecSJeff Kirsher gfar_write(®s->attr, attrs); 429ec21e2ecSJeff Kirsher 430ec21e2ecSJeff Kirsher gfar_write(®s->fifo_tx_thr, priv->fifo_threshold); 431ec21e2ecSJeff Kirsher gfar_write(®s->fifo_tx_starve, priv->fifo_starve); 432ec21e2ecSJeff Kirsher gfar_write(®s->fifo_tx_starve_shutoff, priv->fifo_starve_off); 433ec21e2ecSJeff Kirsher } 434ec21e2ecSJeff Kirsher 435ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev) 436ec21e2ecSJeff Kirsher { 437ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 438ec21e2ecSJeff Kirsher unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0; 439ec21e2ecSJeff Kirsher unsigned long tx_packets = 0, tx_bytes = 0; 4403a2e16c8SJan Ceuleers int i; 441ec21e2ecSJeff Kirsher 442ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 443ec21e2ecSJeff Kirsher rx_packets += priv->rx_queue[i]->stats.rx_packets; 444ec21e2ecSJeff Kirsher rx_bytes += priv->rx_queue[i]->stats.rx_bytes; 445ec21e2ecSJeff Kirsher rx_dropped += priv->rx_queue[i]->stats.rx_dropped; 446ec21e2ecSJeff Kirsher } 447ec21e2ecSJeff Kirsher 448ec21e2ecSJeff Kirsher dev->stats.rx_packets = rx_packets; 449ec21e2ecSJeff Kirsher dev->stats.rx_bytes = rx_bytes; 450ec21e2ecSJeff Kirsher dev->stats.rx_dropped = rx_dropped; 451ec21e2ecSJeff Kirsher 452ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 453ec21e2ecSJeff Kirsher tx_bytes += priv->tx_queue[i]->stats.tx_bytes; 454ec21e2ecSJeff Kirsher tx_packets += priv->tx_queue[i]->stats.tx_packets; 455ec21e2ecSJeff Kirsher } 456ec21e2ecSJeff Kirsher 457ec21e2ecSJeff Kirsher dev->stats.tx_bytes = tx_bytes; 458ec21e2ecSJeff Kirsher dev->stats.tx_packets = tx_packets; 459ec21e2ecSJeff Kirsher 460ec21e2ecSJeff Kirsher return &dev->stats; 461ec21e2ecSJeff Kirsher } 462ec21e2ecSJeff Kirsher 463ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = { 464ec21e2ecSJeff Kirsher .ndo_open = gfar_enet_open, 465ec21e2ecSJeff Kirsher .ndo_start_xmit = gfar_start_xmit, 466ec21e2ecSJeff Kirsher .ndo_stop = gfar_close, 467ec21e2ecSJeff Kirsher .ndo_change_mtu = gfar_change_mtu, 468ec21e2ecSJeff Kirsher .ndo_set_features = gfar_set_features, 469afc4b13dSJiri Pirko .ndo_set_rx_mode = gfar_set_multi, 470ec21e2ecSJeff Kirsher .ndo_tx_timeout = gfar_timeout, 471ec21e2ecSJeff Kirsher .ndo_do_ioctl = gfar_ioctl, 472ec21e2ecSJeff Kirsher .ndo_get_stats = gfar_get_stats, 473ec21e2ecSJeff Kirsher .ndo_set_mac_address = eth_mac_addr, 474ec21e2ecSJeff Kirsher .ndo_validate_addr = eth_validate_addr, 475ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 476ec21e2ecSJeff Kirsher .ndo_poll_controller = gfar_netpoll, 477ec21e2ecSJeff Kirsher #endif 478ec21e2ecSJeff Kirsher }; 479ec21e2ecSJeff Kirsher 480ec21e2ecSJeff Kirsher void lock_rx_qs(struct gfar_private *priv) 481ec21e2ecSJeff Kirsher { 4823a2e16c8SJan Ceuleers int i; 483ec21e2ecSJeff Kirsher 484ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 485ec21e2ecSJeff Kirsher spin_lock(&priv->rx_queue[i]->rxlock); 486ec21e2ecSJeff Kirsher } 487ec21e2ecSJeff Kirsher 488ec21e2ecSJeff Kirsher void lock_tx_qs(struct gfar_private *priv) 489ec21e2ecSJeff Kirsher { 4903a2e16c8SJan Ceuleers int i; 491ec21e2ecSJeff Kirsher 492ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 493ec21e2ecSJeff Kirsher spin_lock(&priv->tx_queue[i]->txlock); 494ec21e2ecSJeff Kirsher } 495ec21e2ecSJeff Kirsher 496ec21e2ecSJeff Kirsher void unlock_rx_qs(struct gfar_private *priv) 497ec21e2ecSJeff Kirsher { 4983a2e16c8SJan Ceuleers int i; 499ec21e2ecSJeff Kirsher 500ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 501ec21e2ecSJeff Kirsher spin_unlock(&priv->rx_queue[i]->rxlock); 502ec21e2ecSJeff Kirsher } 503ec21e2ecSJeff Kirsher 504ec21e2ecSJeff Kirsher void unlock_tx_qs(struct gfar_private *priv) 505ec21e2ecSJeff Kirsher { 5063a2e16c8SJan Ceuleers int i; 507ec21e2ecSJeff Kirsher 508ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 509ec21e2ecSJeff Kirsher spin_unlock(&priv->tx_queue[i]->txlock); 510ec21e2ecSJeff Kirsher } 511ec21e2ecSJeff Kirsher 512ec21e2ecSJeff Kirsher static void free_tx_pointers(struct gfar_private *priv) 513ec21e2ecSJeff Kirsher { 5143a2e16c8SJan Ceuleers int i; 515ec21e2ecSJeff Kirsher 516ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 517ec21e2ecSJeff Kirsher kfree(priv->tx_queue[i]); 518ec21e2ecSJeff Kirsher } 519ec21e2ecSJeff Kirsher 520ec21e2ecSJeff Kirsher static void free_rx_pointers(struct gfar_private *priv) 521ec21e2ecSJeff Kirsher { 5223a2e16c8SJan Ceuleers int i; 523ec21e2ecSJeff Kirsher 524ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 525ec21e2ecSJeff Kirsher kfree(priv->rx_queue[i]); 526ec21e2ecSJeff Kirsher } 527ec21e2ecSJeff Kirsher 528ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv) 529ec21e2ecSJeff Kirsher { 5303a2e16c8SJan Ceuleers int i; 531ec21e2ecSJeff Kirsher 532ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 533ec21e2ecSJeff Kirsher if (priv->gfargrp[i].regs) 534ec21e2ecSJeff Kirsher iounmap(priv->gfargrp[i].regs); 535ec21e2ecSJeff Kirsher } 536ec21e2ecSJeff Kirsher 537ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv) 538ee873fdaSClaudiu Manoil { 539ee873fdaSClaudiu Manoil int i, j; 540ee873fdaSClaudiu Manoil 541ee873fdaSClaudiu Manoil for (i = 0; i < priv->num_grps; i++) 542ee873fdaSClaudiu Manoil for (j = 0; j < GFAR_NUM_IRQS; j++) { 543ee873fdaSClaudiu Manoil kfree(priv->gfargrp[i].irqinfo[j]); 544ee873fdaSClaudiu Manoil priv->gfargrp[i].irqinfo[j] = NULL; 545ee873fdaSClaudiu Manoil } 546ee873fdaSClaudiu Manoil 547ee873fdaSClaudiu Manoil free_netdev(priv->ndev); 548ee873fdaSClaudiu Manoil } 549ee873fdaSClaudiu Manoil 550ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv) 551ec21e2ecSJeff Kirsher { 5523a2e16c8SJan Ceuleers int i; 553ec21e2ecSJeff Kirsher 554ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) 555ec21e2ecSJeff Kirsher napi_disable(&priv->gfargrp[i].napi); 556ec21e2ecSJeff Kirsher } 557ec21e2ecSJeff Kirsher 558ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv) 559ec21e2ecSJeff Kirsher { 5603a2e16c8SJan Ceuleers int i; 561ec21e2ecSJeff Kirsher 562ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) 563ec21e2ecSJeff Kirsher napi_enable(&priv->gfargrp[i].napi); 564ec21e2ecSJeff Kirsher } 565ec21e2ecSJeff Kirsher 566ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np, 567ec21e2ecSJeff Kirsher struct gfar_private *priv, const char *model) 568ec21e2ecSJeff Kirsher { 5695fedcc14SClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps]; 570ec21e2ecSJeff Kirsher u32 *queue_mask; 571ee873fdaSClaudiu Manoil int i; 572ee873fdaSClaudiu Manoil 573ee873fdaSClaudiu Manoil for (i = 0; i < GFAR_NUM_IRQS; i++) { 574ee873fdaSClaudiu Manoil grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo), 575ee873fdaSClaudiu Manoil GFP_KERNEL); 576ee873fdaSClaudiu Manoil if (!grp->irqinfo[i]) 577ee873fdaSClaudiu Manoil return -ENOMEM; 578ee873fdaSClaudiu Manoil } 579ec21e2ecSJeff Kirsher 5805fedcc14SClaudiu Manoil grp->regs = of_iomap(np, 0); 5815fedcc14SClaudiu Manoil if (!grp->regs) 582ec21e2ecSJeff Kirsher return -ENOMEM; 583ec21e2ecSJeff Kirsher 584ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0); 585ec21e2ecSJeff Kirsher 586ec21e2ecSJeff Kirsher /* If we aren't the FEC we have multiple interrupts */ 587ec21e2ecSJeff Kirsher if (model && strcasecmp(model, "FEC")) { 588ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1); 589ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2); 590ee873fdaSClaudiu Manoil if (gfar_irq(grp, TX)->irq == NO_IRQ || 591ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq == NO_IRQ || 592ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq == NO_IRQ) 593ec21e2ecSJeff Kirsher return -EINVAL; 594ec21e2ecSJeff Kirsher } 595ec21e2ecSJeff Kirsher 5965fedcc14SClaudiu Manoil grp->priv = priv; 5975fedcc14SClaudiu Manoil spin_lock_init(&grp->grplock); 598ec21e2ecSJeff Kirsher if (priv->mode == MQ_MG_MODE) { 599bc4598bcSJan Ceuleers queue_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL); 6005fedcc14SClaudiu Manoil grp->rx_bit_map = queue_mask ? 601bc4598bcSJan Ceuleers *queue_mask : (DEFAULT_MAPPING >> priv->num_grps); 602bc4598bcSJan Ceuleers queue_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL); 6035fedcc14SClaudiu Manoil grp->tx_bit_map = queue_mask ? 604bc4598bcSJan Ceuleers *queue_mask : (DEFAULT_MAPPING >> priv->num_grps); 605ec21e2ecSJeff Kirsher } else { 6065fedcc14SClaudiu Manoil grp->rx_bit_map = 0xFF; 6075fedcc14SClaudiu Manoil grp->tx_bit_map = 0xFF; 608ec21e2ecSJeff Kirsher } 609ec21e2ecSJeff Kirsher priv->num_grps++; 610ec21e2ecSJeff Kirsher 611ec21e2ecSJeff Kirsher return 0; 612ec21e2ecSJeff Kirsher } 613ec21e2ecSJeff Kirsher 614ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev) 615ec21e2ecSJeff Kirsher { 616ec21e2ecSJeff Kirsher const char *model; 617ec21e2ecSJeff Kirsher const char *ctype; 618ec21e2ecSJeff Kirsher const void *mac_addr; 619ec21e2ecSJeff Kirsher int err = 0, i; 620ec21e2ecSJeff Kirsher struct net_device *dev = NULL; 621ec21e2ecSJeff Kirsher struct gfar_private *priv = NULL; 622ec21e2ecSJeff Kirsher struct device_node *np = ofdev->dev.of_node; 623ec21e2ecSJeff Kirsher struct device_node *child = NULL; 624ec21e2ecSJeff Kirsher const u32 *stash; 625ec21e2ecSJeff Kirsher const u32 *stash_len; 626ec21e2ecSJeff Kirsher const u32 *stash_idx; 627ec21e2ecSJeff Kirsher unsigned int num_tx_qs, num_rx_qs; 628ec21e2ecSJeff Kirsher u32 *tx_queues, *rx_queues; 629ec21e2ecSJeff Kirsher 630ec21e2ecSJeff Kirsher if (!np || !of_device_is_available(np)) 631ec21e2ecSJeff Kirsher return -ENODEV; 632ec21e2ecSJeff Kirsher 633ec21e2ecSJeff Kirsher /* parse the num of tx and rx queues */ 634ec21e2ecSJeff Kirsher tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL); 635ec21e2ecSJeff Kirsher num_tx_qs = tx_queues ? *tx_queues : 1; 636ec21e2ecSJeff Kirsher 637ec21e2ecSJeff Kirsher if (num_tx_qs > MAX_TX_QS) { 638ec21e2ecSJeff Kirsher pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n", 639ec21e2ecSJeff Kirsher num_tx_qs, MAX_TX_QS); 640ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 641ec21e2ecSJeff Kirsher return -EINVAL; 642ec21e2ecSJeff Kirsher } 643ec21e2ecSJeff Kirsher 644ec21e2ecSJeff Kirsher rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL); 645ec21e2ecSJeff Kirsher num_rx_qs = rx_queues ? *rx_queues : 1; 646ec21e2ecSJeff Kirsher 647ec21e2ecSJeff Kirsher if (num_rx_qs > MAX_RX_QS) { 648ec21e2ecSJeff Kirsher pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n", 649ec21e2ecSJeff Kirsher num_rx_qs, MAX_RX_QS); 650ec21e2ecSJeff Kirsher pr_err("Cannot do alloc_etherdev, aborting\n"); 651ec21e2ecSJeff Kirsher return -EINVAL; 652ec21e2ecSJeff Kirsher } 653ec21e2ecSJeff Kirsher 654ec21e2ecSJeff Kirsher *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs); 655ec21e2ecSJeff Kirsher dev = *pdev; 656ec21e2ecSJeff Kirsher if (NULL == dev) 657ec21e2ecSJeff Kirsher return -ENOMEM; 658ec21e2ecSJeff Kirsher 659ec21e2ecSJeff Kirsher priv = netdev_priv(dev); 660ec21e2ecSJeff Kirsher priv->ndev = dev; 661ec21e2ecSJeff Kirsher 662ec21e2ecSJeff Kirsher priv->num_tx_queues = num_tx_qs; 663ec21e2ecSJeff Kirsher netif_set_real_num_rx_queues(dev, num_rx_qs); 664ec21e2ecSJeff Kirsher priv->num_rx_queues = num_rx_qs; 665ec21e2ecSJeff Kirsher priv->num_grps = 0x0; 666ec21e2ecSJeff Kirsher 667ec21e2ecSJeff Kirsher /* Init Rx queue filer rule set linked list */ 668ec21e2ecSJeff Kirsher INIT_LIST_HEAD(&priv->rx_list.list); 669ec21e2ecSJeff Kirsher priv->rx_list.count = 0; 670ec21e2ecSJeff Kirsher mutex_init(&priv->rx_queue_access); 671ec21e2ecSJeff Kirsher 672ec21e2ecSJeff Kirsher model = of_get_property(np, "model", NULL); 673ec21e2ecSJeff Kirsher 674ec21e2ecSJeff Kirsher for (i = 0; i < MAXGROUPS; i++) 675ec21e2ecSJeff Kirsher priv->gfargrp[i].regs = NULL; 676ec21e2ecSJeff Kirsher 677ec21e2ecSJeff Kirsher /* Parse and initialize group specific information */ 678ec21e2ecSJeff Kirsher if (of_device_is_compatible(np, "fsl,etsec2")) { 679ec21e2ecSJeff Kirsher priv->mode = MQ_MG_MODE; 680ec21e2ecSJeff Kirsher for_each_child_of_node(np, child) { 681ec21e2ecSJeff Kirsher err = gfar_parse_group(child, priv, model); 682ec21e2ecSJeff Kirsher if (err) 683ec21e2ecSJeff Kirsher goto err_grp_init; 684ec21e2ecSJeff Kirsher } 685ec21e2ecSJeff Kirsher } else { 686ec21e2ecSJeff Kirsher priv->mode = SQ_SG_MODE; 687ec21e2ecSJeff Kirsher err = gfar_parse_group(np, priv, model); 688ec21e2ecSJeff Kirsher if (err) 689ec21e2ecSJeff Kirsher goto err_grp_init; 690ec21e2ecSJeff Kirsher } 691ec21e2ecSJeff Kirsher 692ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 693ec21e2ecSJeff Kirsher priv->tx_queue[i] = NULL; 694ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 695ec21e2ecSJeff Kirsher priv->rx_queue[i] = NULL; 696ec21e2ecSJeff Kirsher 697ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 698ec21e2ecSJeff Kirsher priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q), 699ec21e2ecSJeff Kirsher GFP_KERNEL); 700ec21e2ecSJeff Kirsher if (!priv->tx_queue[i]) { 701ec21e2ecSJeff Kirsher err = -ENOMEM; 702ec21e2ecSJeff Kirsher goto tx_alloc_failed; 703ec21e2ecSJeff Kirsher } 704ec21e2ecSJeff Kirsher priv->tx_queue[i]->tx_skbuff = NULL; 705ec21e2ecSJeff Kirsher priv->tx_queue[i]->qindex = i; 706ec21e2ecSJeff Kirsher priv->tx_queue[i]->dev = dev; 707ec21e2ecSJeff Kirsher spin_lock_init(&(priv->tx_queue[i]->txlock)); 708ec21e2ecSJeff Kirsher } 709ec21e2ecSJeff Kirsher 710ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 711ec21e2ecSJeff Kirsher priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q), 712ec21e2ecSJeff Kirsher GFP_KERNEL); 713ec21e2ecSJeff Kirsher if (!priv->rx_queue[i]) { 714ec21e2ecSJeff Kirsher err = -ENOMEM; 715ec21e2ecSJeff Kirsher goto rx_alloc_failed; 716ec21e2ecSJeff Kirsher } 717ec21e2ecSJeff Kirsher priv->rx_queue[i]->rx_skbuff = NULL; 718ec21e2ecSJeff Kirsher priv->rx_queue[i]->qindex = i; 719ec21e2ecSJeff Kirsher priv->rx_queue[i]->dev = dev; 720ec21e2ecSJeff Kirsher spin_lock_init(&(priv->rx_queue[i]->rxlock)); 721ec21e2ecSJeff Kirsher } 722ec21e2ecSJeff Kirsher 723ec21e2ecSJeff Kirsher 724ec21e2ecSJeff Kirsher stash = of_get_property(np, "bd-stash", NULL); 725ec21e2ecSJeff Kirsher 726ec21e2ecSJeff Kirsher if (stash) { 727ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING; 728ec21e2ecSJeff Kirsher priv->bd_stash_en = 1; 729ec21e2ecSJeff Kirsher } 730ec21e2ecSJeff Kirsher 731ec21e2ecSJeff Kirsher stash_len = of_get_property(np, "rx-stash-len", NULL); 732ec21e2ecSJeff Kirsher 733ec21e2ecSJeff Kirsher if (stash_len) 734ec21e2ecSJeff Kirsher priv->rx_stash_size = *stash_len; 735ec21e2ecSJeff Kirsher 736ec21e2ecSJeff Kirsher stash_idx = of_get_property(np, "rx-stash-idx", NULL); 737ec21e2ecSJeff Kirsher 738ec21e2ecSJeff Kirsher if (stash_idx) 739ec21e2ecSJeff Kirsher priv->rx_stash_index = *stash_idx; 740ec21e2ecSJeff Kirsher 741ec21e2ecSJeff Kirsher if (stash_len || stash_idx) 742ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING; 743ec21e2ecSJeff Kirsher 744ec21e2ecSJeff Kirsher mac_addr = of_get_mac_address(np); 745bc4598bcSJan Ceuleers 746ec21e2ecSJeff Kirsher if (mac_addr) 7476a3c910cSJoe Perches memcpy(dev->dev_addr, mac_addr, ETH_ALEN); 748ec21e2ecSJeff Kirsher 749ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "TSEC")) 750bc4598bcSJan Ceuleers priv->device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT | 751ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 752ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 753ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR; 754bc4598bcSJan Ceuleers 755ec21e2ecSJeff Kirsher if (model && !strcasecmp(model, "eTSEC")) 756bc4598bcSJan Ceuleers priv->device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT | 757ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_COALESCE | 758ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_RMON | 759ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MULTI_INTR | 760ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_PADDING | 761ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_CSUM | 762ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_VLAN | 763ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_MAGIC_PACKET | 764ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_EXTENDED_HASH | 765ec21e2ecSJeff Kirsher FSL_GIANFAR_DEV_HAS_TIMER; 766ec21e2ecSJeff Kirsher 767ec21e2ecSJeff Kirsher ctype = of_get_property(np, "phy-connection-type", NULL); 768ec21e2ecSJeff Kirsher 769ec21e2ecSJeff Kirsher /* We only care about rgmii-id. The rest are autodetected */ 770ec21e2ecSJeff Kirsher if (ctype && !strcmp(ctype, "rgmii-id")) 771ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_RGMII_ID; 772ec21e2ecSJeff Kirsher else 773ec21e2ecSJeff Kirsher priv->interface = PHY_INTERFACE_MODE_MII; 774ec21e2ecSJeff Kirsher 775ec21e2ecSJeff Kirsher if (of_get_property(np, "fsl,magic-packet", NULL)) 776ec21e2ecSJeff Kirsher priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET; 777ec21e2ecSJeff Kirsher 778ec21e2ecSJeff Kirsher priv->phy_node = of_parse_phandle(np, "phy-handle", 0); 779ec21e2ecSJeff Kirsher 780ec21e2ecSJeff Kirsher /* Find the TBI PHY. If it's not there, we don't support SGMII */ 781ec21e2ecSJeff Kirsher priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0); 782ec21e2ecSJeff Kirsher 783ec21e2ecSJeff Kirsher return 0; 784ec21e2ecSJeff Kirsher 785ec21e2ecSJeff Kirsher rx_alloc_failed: 786ec21e2ecSJeff Kirsher free_rx_pointers(priv); 787ec21e2ecSJeff Kirsher tx_alloc_failed: 788ec21e2ecSJeff Kirsher free_tx_pointers(priv); 789ec21e2ecSJeff Kirsher err_grp_init: 790ec21e2ecSJeff Kirsher unmap_group_regs(priv); 791ee873fdaSClaudiu Manoil free_gfar_dev(priv); 792ec21e2ecSJeff Kirsher return err; 793ec21e2ecSJeff Kirsher } 794ec21e2ecSJeff Kirsher 795ec21e2ecSJeff Kirsher static int gfar_hwtstamp_ioctl(struct net_device *netdev, 796ec21e2ecSJeff Kirsher struct ifreq *ifr, int cmd) 797ec21e2ecSJeff Kirsher { 798ec21e2ecSJeff Kirsher struct hwtstamp_config config; 799ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(netdev); 800ec21e2ecSJeff Kirsher 801ec21e2ecSJeff Kirsher if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 802ec21e2ecSJeff Kirsher return -EFAULT; 803ec21e2ecSJeff Kirsher 804ec21e2ecSJeff Kirsher /* reserved for future extensions */ 805ec21e2ecSJeff Kirsher if (config.flags) 806ec21e2ecSJeff Kirsher return -EINVAL; 807ec21e2ecSJeff Kirsher 808ec21e2ecSJeff Kirsher switch (config.tx_type) { 809ec21e2ecSJeff Kirsher case HWTSTAMP_TX_OFF: 810ec21e2ecSJeff Kirsher priv->hwts_tx_en = 0; 811ec21e2ecSJeff Kirsher break; 812ec21e2ecSJeff Kirsher case HWTSTAMP_TX_ON: 813ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 814ec21e2ecSJeff Kirsher return -ERANGE; 815ec21e2ecSJeff Kirsher priv->hwts_tx_en = 1; 816ec21e2ecSJeff Kirsher break; 817ec21e2ecSJeff Kirsher default: 818ec21e2ecSJeff Kirsher return -ERANGE; 819ec21e2ecSJeff Kirsher } 820ec21e2ecSJeff Kirsher 821ec21e2ecSJeff Kirsher switch (config.rx_filter) { 822ec21e2ecSJeff Kirsher case HWTSTAMP_FILTER_NONE: 823ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 824ec21e2ecSJeff Kirsher stop_gfar(netdev); 825ec21e2ecSJeff Kirsher priv->hwts_rx_en = 0; 826ec21e2ecSJeff Kirsher startup_gfar(netdev); 827ec21e2ecSJeff Kirsher } 828ec21e2ecSJeff Kirsher break; 829ec21e2ecSJeff Kirsher default: 830ec21e2ecSJeff Kirsher if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)) 831ec21e2ecSJeff Kirsher return -ERANGE; 832ec21e2ecSJeff Kirsher if (!priv->hwts_rx_en) { 833ec21e2ecSJeff Kirsher stop_gfar(netdev); 834ec21e2ecSJeff Kirsher priv->hwts_rx_en = 1; 835ec21e2ecSJeff Kirsher startup_gfar(netdev); 836ec21e2ecSJeff Kirsher } 837ec21e2ecSJeff Kirsher config.rx_filter = HWTSTAMP_FILTER_ALL; 838ec21e2ecSJeff Kirsher break; 839ec21e2ecSJeff Kirsher } 840ec21e2ecSJeff Kirsher 841ec21e2ecSJeff Kirsher return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 842ec21e2ecSJeff Kirsher -EFAULT : 0; 843ec21e2ecSJeff Kirsher } 844ec21e2ecSJeff Kirsher 845ec21e2ecSJeff Kirsher /* Ioctl MII Interface */ 846ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) 847ec21e2ecSJeff Kirsher { 848ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 849ec21e2ecSJeff Kirsher 850ec21e2ecSJeff Kirsher if (!netif_running(dev)) 851ec21e2ecSJeff Kirsher return -EINVAL; 852ec21e2ecSJeff Kirsher 853ec21e2ecSJeff Kirsher if (cmd == SIOCSHWTSTAMP) 854ec21e2ecSJeff Kirsher return gfar_hwtstamp_ioctl(dev, rq, cmd); 855ec21e2ecSJeff Kirsher 856ec21e2ecSJeff Kirsher if (!priv->phydev) 857ec21e2ecSJeff Kirsher return -ENODEV; 858ec21e2ecSJeff Kirsher 859ec21e2ecSJeff Kirsher return phy_mii_ioctl(priv->phydev, rq, cmd); 860ec21e2ecSJeff Kirsher } 861ec21e2ecSJeff Kirsher 862ec21e2ecSJeff Kirsher static unsigned int reverse_bitmap(unsigned int bit_map, unsigned int max_qs) 863ec21e2ecSJeff Kirsher { 864ec21e2ecSJeff Kirsher unsigned int new_bit_map = 0x0; 865ec21e2ecSJeff Kirsher int mask = 0x1 << (max_qs - 1), i; 866bc4598bcSJan Ceuleers 867ec21e2ecSJeff Kirsher for (i = 0; i < max_qs; i++) { 868ec21e2ecSJeff Kirsher if (bit_map & mask) 869ec21e2ecSJeff Kirsher new_bit_map = new_bit_map + (1 << i); 870ec21e2ecSJeff Kirsher mask = mask >> 0x1; 871ec21e2ecSJeff Kirsher } 872ec21e2ecSJeff Kirsher return new_bit_map; 873ec21e2ecSJeff Kirsher } 874ec21e2ecSJeff Kirsher 875ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar, 876ec21e2ecSJeff Kirsher u32 class) 877ec21e2ecSJeff Kirsher { 878ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 879ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 880ec21e2ecSJeff Kirsher 881ec21e2ecSJeff Kirsher rqfar--; 882ec21e2ecSJeff Kirsher rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT; 883ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 884ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 885ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 886ec21e2ecSJeff Kirsher 887ec21e2ecSJeff Kirsher rqfar--; 888ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 889ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 890ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 891ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 892ec21e2ecSJeff Kirsher 893ec21e2ecSJeff Kirsher rqfar--; 894ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND; 895ec21e2ecSJeff Kirsher rqfpr = class; 896ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 897ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 898ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 899ec21e2ecSJeff Kirsher 900ec21e2ecSJeff Kirsher rqfar--; 901ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND; 902ec21e2ecSJeff Kirsher rqfpr = class; 903ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 904ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 905ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 906ec21e2ecSJeff Kirsher 907ec21e2ecSJeff Kirsher return rqfar; 908ec21e2ecSJeff Kirsher } 909ec21e2ecSJeff Kirsher 910ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv) 911ec21e2ecSJeff Kirsher { 912ec21e2ecSJeff Kirsher int i = 0x0; 913ec21e2ecSJeff Kirsher u32 rqfar = MAX_FILER_IDX; 914ec21e2ecSJeff Kirsher u32 rqfcr = 0x0; 915ec21e2ecSJeff Kirsher u32 rqfpr = FPR_FILER_MASK; 916ec21e2ecSJeff Kirsher 917ec21e2ecSJeff Kirsher /* Default rule */ 918ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_MATCH; 919ec21e2ecSJeff Kirsher priv->ftp_rqfcr[rqfar] = rqfcr; 920ec21e2ecSJeff Kirsher priv->ftp_rqfpr[rqfar] = rqfpr; 921ec21e2ecSJeff Kirsher gfar_write_filer(priv, rqfar, rqfcr, rqfpr); 922ec21e2ecSJeff Kirsher 923ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6); 924ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP); 925ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP); 926ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4); 927ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP); 928ec21e2ecSJeff Kirsher rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP); 929ec21e2ecSJeff Kirsher 930ec21e2ecSJeff Kirsher /* cur_filer_idx indicated the first non-masked rule */ 931ec21e2ecSJeff Kirsher priv->cur_filer_idx = rqfar; 932ec21e2ecSJeff Kirsher 933ec21e2ecSJeff Kirsher /* Rest are masked rules */ 934ec21e2ecSJeff Kirsher rqfcr = RQFCR_CMP_NOMATCH; 935ec21e2ecSJeff Kirsher for (i = 0; i < rqfar; i++) { 936ec21e2ecSJeff Kirsher priv->ftp_rqfcr[i] = rqfcr; 937ec21e2ecSJeff Kirsher priv->ftp_rqfpr[i] = rqfpr; 938ec21e2ecSJeff Kirsher gfar_write_filer(priv, i, rqfcr, rqfpr); 939ec21e2ecSJeff Kirsher } 940ec21e2ecSJeff Kirsher } 941ec21e2ecSJeff Kirsher 942ec21e2ecSJeff Kirsher static void gfar_detect_errata(struct gfar_private *priv) 943ec21e2ecSJeff Kirsher { 944ec21e2ecSJeff Kirsher struct device *dev = &priv->ofdev->dev; 945ec21e2ecSJeff Kirsher unsigned int pvr = mfspr(SPRN_PVR); 946ec21e2ecSJeff Kirsher unsigned int svr = mfspr(SPRN_SVR); 947ec21e2ecSJeff Kirsher unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */ 948ec21e2ecSJeff Kirsher unsigned int rev = svr & 0xffff; 949ec21e2ecSJeff Kirsher 950ec21e2ecSJeff Kirsher /* MPC8313 Rev 2.0 and higher; All MPC837x */ 951ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) || 952ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 953ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_74; 954ec21e2ecSJeff Kirsher 955ec21e2ecSJeff Kirsher /* MPC8313 and MPC837x all rev */ 956ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0) || 957ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 958ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_76; 959ec21e2ecSJeff Kirsher 960ec21e2ecSJeff Kirsher /* MPC8313 and MPC837x all rev */ 961ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0) || 962ec21e2ecSJeff Kirsher (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0)) 963ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_A002; 964ec21e2ecSJeff Kirsher 965ec21e2ecSJeff Kirsher /* MPC8313 Rev < 2.0, MPC8548 rev 2.0 */ 966ec21e2ecSJeff Kirsher if ((pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) || 967ec21e2ecSJeff Kirsher (pvr == 0x80210020 && mod == 0x8030 && rev == 0x0020)) 968ec21e2ecSJeff Kirsher priv->errata |= GFAR_ERRATA_12; 969ec21e2ecSJeff Kirsher 970ec21e2ecSJeff Kirsher if (priv->errata) 971ec21e2ecSJeff Kirsher dev_info(dev, "enabled errata workarounds, flags: 0x%x\n", 972ec21e2ecSJeff Kirsher priv->errata); 973ec21e2ecSJeff Kirsher } 974ec21e2ecSJeff Kirsher 975ec21e2ecSJeff Kirsher /* Set up the ethernet device structure, private data, 9760977f817SJan Ceuleers * and anything else we need before we start 9770977f817SJan Ceuleers */ 978ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev) 979ec21e2ecSJeff Kirsher { 980ec21e2ecSJeff Kirsher u32 tempval; 981ec21e2ecSJeff Kirsher struct net_device *dev = NULL; 982ec21e2ecSJeff Kirsher struct gfar_private *priv = NULL; 983ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 984ec21e2ecSJeff Kirsher int err = 0, i, grp_idx = 0; 985ec21e2ecSJeff Kirsher u32 rstat = 0, tstat = 0, rqueue = 0, tqueue = 0; 986ec21e2ecSJeff Kirsher u32 isrg = 0; 987ec21e2ecSJeff Kirsher u32 __iomem *baddr; 988ec21e2ecSJeff Kirsher 989ec21e2ecSJeff Kirsher err = gfar_of_init(ofdev, &dev); 990ec21e2ecSJeff Kirsher 991ec21e2ecSJeff Kirsher if (err) 992ec21e2ecSJeff Kirsher return err; 993ec21e2ecSJeff Kirsher 994ec21e2ecSJeff Kirsher priv = netdev_priv(dev); 995ec21e2ecSJeff Kirsher priv->ndev = dev; 996ec21e2ecSJeff Kirsher priv->ofdev = ofdev; 997369ec162SClaudiu Manoil priv->dev = &ofdev->dev; 998ec21e2ecSJeff Kirsher SET_NETDEV_DEV(dev, &ofdev->dev); 999ec21e2ecSJeff Kirsher 1000ec21e2ecSJeff Kirsher spin_lock_init(&priv->bflock); 1001ec21e2ecSJeff Kirsher INIT_WORK(&priv->reset_task, gfar_reset_task); 1002ec21e2ecSJeff Kirsher 10038513fbd8SJingoo Han platform_set_drvdata(ofdev, priv); 1004ec21e2ecSJeff Kirsher regs = priv->gfargrp[0].regs; 1005ec21e2ecSJeff Kirsher 1006ec21e2ecSJeff Kirsher gfar_detect_errata(priv); 1007ec21e2ecSJeff Kirsher 10080977f817SJan Ceuleers /* Stop the DMA engine now, in case it was running before 10090977f817SJan Ceuleers * (The firmware could have used it, and left it running). 10100977f817SJan Ceuleers */ 1011ec21e2ecSJeff Kirsher gfar_halt(dev); 1012ec21e2ecSJeff Kirsher 1013ec21e2ecSJeff Kirsher /* Reset MAC layer */ 1014ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, MACCFG1_SOFT_RESET); 1015ec21e2ecSJeff Kirsher 1016ec21e2ecSJeff Kirsher /* We need to delay at least 3 TX clocks */ 1017ec21e2ecSJeff Kirsher udelay(2); 1018ec21e2ecSJeff Kirsher 1019*23402bddSClaudiu Manoil tempval = 0; 1020*23402bddSClaudiu Manoil if (!priv->pause_aneg_en && priv->tx_pause_en) 1021*23402bddSClaudiu Manoil tempval |= MACCFG1_TX_FLOW; 1022*23402bddSClaudiu Manoil if (!priv->pause_aneg_en && priv->rx_pause_en) 1023*23402bddSClaudiu Manoil tempval |= MACCFG1_RX_FLOW; 1024*23402bddSClaudiu Manoil /* the soft reset bit is not self-resetting, so we need to 1025*23402bddSClaudiu Manoil * clear it before resuming normal operation 1026*23402bddSClaudiu Manoil */ 1027ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1028ec21e2ecSJeff Kirsher 1029ec21e2ecSJeff Kirsher /* Initialize MACCFG2. */ 1030ec21e2ecSJeff Kirsher tempval = MACCFG2_INIT_SETTINGS; 1031ec21e2ecSJeff Kirsher if (gfar_has_errata(priv, GFAR_ERRATA_74)) 1032ec21e2ecSJeff Kirsher tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK; 1033ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1034ec21e2ecSJeff Kirsher 1035ec21e2ecSJeff Kirsher /* Initialize ECNTRL */ 1036ec21e2ecSJeff Kirsher gfar_write(®s->ecntrl, ECNTRL_INIT_SETTINGS); 1037ec21e2ecSJeff Kirsher 1038ec21e2ecSJeff Kirsher /* Set the dev->base_addr to the gfar reg region */ 1039ec21e2ecSJeff Kirsher dev->base_addr = (unsigned long) regs; 1040ec21e2ecSJeff Kirsher 1041ec21e2ecSJeff Kirsher /* Fill in the dev structure */ 1042ec21e2ecSJeff Kirsher dev->watchdog_timeo = TX_TIMEOUT; 1043ec21e2ecSJeff Kirsher dev->mtu = 1500; 1044ec21e2ecSJeff Kirsher dev->netdev_ops = &gfar_netdev_ops; 1045ec21e2ecSJeff Kirsher dev->ethtool_ops = &gfar_ethtool_ops; 1046ec21e2ecSJeff Kirsher 1047ec21e2ecSJeff Kirsher /* Register for napi ...We are registering NAPI for each grp */ 10485eaedf31SClaudiu Manoil if (priv->mode == SQ_SG_MODE) 10495eaedf31SClaudiu Manoil netif_napi_add(dev, &priv->gfargrp[0].napi, gfar_poll_sq, 10505eaedf31SClaudiu Manoil GFAR_DEV_WEIGHT); 10515eaedf31SClaudiu Manoil else 1052ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) 1053bc4598bcSJan Ceuleers netif_napi_add(dev, &priv->gfargrp[i].napi, gfar_poll, 1054bc4598bcSJan Ceuleers GFAR_DEV_WEIGHT); 1055ec21e2ecSJeff Kirsher 1056ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) { 1057ec21e2ecSJeff Kirsher dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG | 1058ec21e2ecSJeff Kirsher NETIF_F_RXCSUM; 1059ec21e2ecSJeff Kirsher dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | 1060ec21e2ecSJeff Kirsher NETIF_F_RXCSUM | NETIF_F_HIGHDMA; 1061ec21e2ecSJeff Kirsher } 1062ec21e2ecSJeff Kirsher 1063ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) { 1064f646968fSPatrick McHardy dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | 1065f646968fSPatrick McHardy NETIF_F_HW_VLAN_CTAG_RX; 1066f646968fSPatrick McHardy dev->features |= NETIF_F_HW_VLAN_CTAG_RX; 1067ec21e2ecSJeff Kirsher } 1068ec21e2ecSJeff Kirsher 1069ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) { 1070ec21e2ecSJeff Kirsher priv->extended_hash = 1; 1071ec21e2ecSJeff Kirsher priv->hash_width = 9; 1072ec21e2ecSJeff Kirsher 1073ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->igaddr0; 1074ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->igaddr1; 1075ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->igaddr2; 1076ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->igaddr3; 1077ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->igaddr4; 1078ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->igaddr5; 1079ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->igaddr6; 1080ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->igaddr7; 1081ec21e2ecSJeff Kirsher priv->hash_regs[8] = ®s->gaddr0; 1082ec21e2ecSJeff Kirsher priv->hash_regs[9] = ®s->gaddr1; 1083ec21e2ecSJeff Kirsher priv->hash_regs[10] = ®s->gaddr2; 1084ec21e2ecSJeff Kirsher priv->hash_regs[11] = ®s->gaddr3; 1085ec21e2ecSJeff Kirsher priv->hash_regs[12] = ®s->gaddr4; 1086ec21e2ecSJeff Kirsher priv->hash_regs[13] = ®s->gaddr5; 1087ec21e2ecSJeff Kirsher priv->hash_regs[14] = ®s->gaddr6; 1088ec21e2ecSJeff Kirsher priv->hash_regs[15] = ®s->gaddr7; 1089ec21e2ecSJeff Kirsher 1090ec21e2ecSJeff Kirsher } else { 1091ec21e2ecSJeff Kirsher priv->extended_hash = 0; 1092ec21e2ecSJeff Kirsher priv->hash_width = 8; 1093ec21e2ecSJeff Kirsher 1094ec21e2ecSJeff Kirsher priv->hash_regs[0] = ®s->gaddr0; 1095ec21e2ecSJeff Kirsher priv->hash_regs[1] = ®s->gaddr1; 1096ec21e2ecSJeff Kirsher priv->hash_regs[2] = ®s->gaddr2; 1097ec21e2ecSJeff Kirsher priv->hash_regs[3] = ®s->gaddr3; 1098ec21e2ecSJeff Kirsher priv->hash_regs[4] = ®s->gaddr4; 1099ec21e2ecSJeff Kirsher priv->hash_regs[5] = ®s->gaddr5; 1100ec21e2ecSJeff Kirsher priv->hash_regs[6] = ®s->gaddr6; 1101ec21e2ecSJeff Kirsher priv->hash_regs[7] = ®s->gaddr7; 1102ec21e2ecSJeff Kirsher } 1103ec21e2ecSJeff Kirsher 1104ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_PADDING) 1105ec21e2ecSJeff Kirsher priv->padding = DEFAULT_PADDING; 1106ec21e2ecSJeff Kirsher else 1107ec21e2ecSJeff Kirsher priv->padding = 0; 1108ec21e2ecSJeff Kirsher 1109ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_IP_CSUM || 1110ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) 1111bee9e58cSWu Jiajun-B06378 dev->needed_headroom = GMAC_FCB_LEN; 1112ec21e2ecSJeff Kirsher 1113ec21e2ecSJeff Kirsher /* Program the isrg regs only if number of grps > 1 */ 1114ec21e2ecSJeff Kirsher if (priv->num_grps > 1) { 1115ec21e2ecSJeff Kirsher baddr = ®s->isrg0; 1116ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1117ec21e2ecSJeff Kirsher isrg |= (priv->gfargrp[i].rx_bit_map << ISRG_SHIFT_RX); 1118ec21e2ecSJeff Kirsher isrg |= (priv->gfargrp[i].tx_bit_map << ISRG_SHIFT_TX); 1119ec21e2ecSJeff Kirsher gfar_write(baddr, isrg); 1120ec21e2ecSJeff Kirsher baddr++; 1121ec21e2ecSJeff Kirsher isrg = 0x0; 1122ec21e2ecSJeff Kirsher } 1123ec21e2ecSJeff Kirsher } 1124ec21e2ecSJeff Kirsher 1125ec21e2ecSJeff Kirsher /* Need to reverse the bit maps as bit_map's MSB is q0 1126ec21e2ecSJeff Kirsher * but, for_each_set_bit parses from right to left, which 11270977f817SJan Ceuleers * basically reverses the queue numbers 11280977f817SJan Ceuleers */ 1129ec21e2ecSJeff Kirsher for (i = 0; i< priv->num_grps; i++) { 1130bc4598bcSJan Ceuleers priv->gfargrp[i].tx_bit_map = 1131bc4598bcSJan Ceuleers reverse_bitmap(priv->gfargrp[i].tx_bit_map, MAX_TX_QS); 1132bc4598bcSJan Ceuleers priv->gfargrp[i].rx_bit_map = 1133bc4598bcSJan Ceuleers reverse_bitmap(priv->gfargrp[i].rx_bit_map, MAX_RX_QS); 1134ec21e2ecSJeff Kirsher } 1135ec21e2ecSJeff Kirsher 1136ec21e2ecSJeff Kirsher /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values, 11370977f817SJan Ceuleers * also assign queues to groups 11380977f817SJan Ceuleers */ 1139ec21e2ecSJeff Kirsher for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) { 1140ec21e2ecSJeff Kirsher priv->gfargrp[grp_idx].num_rx_queues = 0x0; 1141bc4598bcSJan Ceuleers 1142ec21e2ecSJeff Kirsher for_each_set_bit(i, &priv->gfargrp[grp_idx].rx_bit_map, 1143ec21e2ecSJeff Kirsher priv->num_rx_queues) { 1144ec21e2ecSJeff Kirsher priv->gfargrp[grp_idx].num_rx_queues++; 1145ec21e2ecSJeff Kirsher priv->rx_queue[i]->grp = &priv->gfargrp[grp_idx]; 1146ec21e2ecSJeff Kirsher rstat = rstat | (RSTAT_CLEAR_RHALT >> i); 1147ec21e2ecSJeff Kirsher rqueue = rqueue | ((RQUEUE_EN0 | RQUEUE_EX0) >> i); 1148ec21e2ecSJeff Kirsher } 1149ec21e2ecSJeff Kirsher priv->gfargrp[grp_idx].num_tx_queues = 0x0; 1150bc4598bcSJan Ceuleers 1151ec21e2ecSJeff Kirsher for_each_set_bit(i, &priv->gfargrp[grp_idx].tx_bit_map, 1152ec21e2ecSJeff Kirsher priv->num_tx_queues) { 1153ec21e2ecSJeff Kirsher priv->gfargrp[grp_idx].num_tx_queues++; 1154ec21e2ecSJeff Kirsher priv->tx_queue[i]->grp = &priv->gfargrp[grp_idx]; 1155ec21e2ecSJeff Kirsher tstat = tstat | (TSTAT_CLEAR_THALT >> i); 1156ec21e2ecSJeff Kirsher tqueue = tqueue | (TQUEUE_EN0 >> i); 1157ec21e2ecSJeff Kirsher } 1158ec21e2ecSJeff Kirsher priv->gfargrp[grp_idx].rstat = rstat; 1159ec21e2ecSJeff Kirsher priv->gfargrp[grp_idx].tstat = tstat; 1160ec21e2ecSJeff Kirsher rstat = tstat =0; 1161ec21e2ecSJeff Kirsher } 1162ec21e2ecSJeff Kirsher 1163ec21e2ecSJeff Kirsher gfar_write(®s->rqueue, rqueue); 1164ec21e2ecSJeff Kirsher gfar_write(®s->tqueue, tqueue); 1165ec21e2ecSJeff Kirsher 1166ec21e2ecSJeff Kirsher priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE; 1167ec21e2ecSJeff Kirsher 1168ec21e2ecSJeff Kirsher /* Initializing some of the rx/tx queue level parameters */ 1169ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1170ec21e2ecSJeff Kirsher priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE; 1171ec21e2ecSJeff Kirsher priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE; 1172ec21e2ecSJeff Kirsher priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE; 1173ec21e2ecSJeff Kirsher priv->tx_queue[i]->txic = DEFAULT_TXIC; 1174ec21e2ecSJeff Kirsher } 1175ec21e2ecSJeff Kirsher 1176ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1177ec21e2ecSJeff Kirsher priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE; 1178ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE; 1179ec21e2ecSJeff Kirsher priv->rx_queue[i]->rxic = DEFAULT_RXIC; 1180ec21e2ecSJeff Kirsher } 1181ec21e2ecSJeff Kirsher 1182ec21e2ecSJeff Kirsher /* always enable rx filer */ 1183ec21e2ecSJeff Kirsher priv->rx_filer_enable = 1; 1184ec21e2ecSJeff Kirsher /* Enable most messages by default */ 1185ec21e2ecSJeff Kirsher priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1; 1186b98b8babSClaudiu Manoil /* use pritority h/w tx queue scheduling for single queue devices */ 1187b98b8babSClaudiu Manoil if (priv->num_tx_queues == 1) 1188b98b8babSClaudiu Manoil priv->prio_sched_en = 1; 1189ec21e2ecSJeff Kirsher 1190ec21e2ecSJeff Kirsher /* Carrier starts down, phylib will bring it up */ 1191ec21e2ecSJeff Kirsher netif_carrier_off(dev); 1192ec21e2ecSJeff Kirsher 1193ec21e2ecSJeff Kirsher err = register_netdev(dev); 1194ec21e2ecSJeff Kirsher 1195ec21e2ecSJeff Kirsher if (err) { 1196ec21e2ecSJeff Kirsher pr_err("%s: Cannot register net device, aborting\n", dev->name); 1197ec21e2ecSJeff Kirsher goto register_fail; 1198ec21e2ecSJeff Kirsher } 1199ec21e2ecSJeff Kirsher 1200ec21e2ecSJeff Kirsher device_init_wakeup(&dev->dev, 1201bc4598bcSJan Ceuleers priv->device_flags & 1202bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1203ec21e2ecSJeff Kirsher 1204ec21e2ecSJeff Kirsher /* fill out IRQ number and name fields */ 1205ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1206ee873fdaSClaudiu Manoil struct gfar_priv_grp *grp = &priv->gfargrp[i]; 1207ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1208ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s", 12090015e551SJoe Perches dev->name, "_g", '0' + i, "_tx"); 1210ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s", 12110015e551SJoe Perches dev->name, "_g", '0' + i, "_rx"); 1212ee873fdaSClaudiu Manoil sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s", 12130015e551SJoe Perches dev->name, "_g", '0' + i, "_er"); 1214ec21e2ecSJeff Kirsher } else 1215ee873fdaSClaudiu Manoil strcpy(gfar_irq(grp, TX)->name, dev->name); 1216ec21e2ecSJeff Kirsher } 1217ec21e2ecSJeff Kirsher 1218ec21e2ecSJeff Kirsher /* Initialize the filer table */ 1219ec21e2ecSJeff Kirsher gfar_init_filer_table(priv); 1220ec21e2ecSJeff Kirsher 1221ec21e2ecSJeff Kirsher /* Create all the sysfs files */ 1222ec21e2ecSJeff Kirsher gfar_init_sysfs(dev); 1223ec21e2ecSJeff Kirsher 1224ec21e2ecSJeff Kirsher /* Print out the device info */ 1225ec21e2ecSJeff Kirsher netdev_info(dev, "mac: %pM\n", dev->dev_addr); 1226ec21e2ecSJeff Kirsher 12270977f817SJan Ceuleers /* Even more device info helps when determining which kernel 12280977f817SJan Ceuleers * provided which set of benchmarks. 12290977f817SJan Ceuleers */ 1230ec21e2ecSJeff Kirsher netdev_info(dev, "Running with NAPI enabled\n"); 1231ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) 1232ec21e2ecSJeff Kirsher netdev_info(dev, "RX BD ring size for Q[%d]: %d\n", 1233ec21e2ecSJeff Kirsher i, priv->rx_queue[i]->rx_ring_size); 1234ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) 1235ec21e2ecSJeff Kirsher netdev_info(dev, "TX BD ring size for Q[%d]: %d\n", 1236ec21e2ecSJeff Kirsher i, priv->tx_queue[i]->tx_ring_size); 1237ec21e2ecSJeff Kirsher 1238ec21e2ecSJeff Kirsher return 0; 1239ec21e2ecSJeff Kirsher 1240ec21e2ecSJeff Kirsher register_fail: 1241ec21e2ecSJeff Kirsher unmap_group_regs(priv); 1242ec21e2ecSJeff Kirsher free_tx_pointers(priv); 1243ec21e2ecSJeff Kirsher free_rx_pointers(priv); 1244ec21e2ecSJeff Kirsher if (priv->phy_node) 1245ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1246ec21e2ecSJeff Kirsher if (priv->tbi_node) 1247ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1248ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1249ec21e2ecSJeff Kirsher return err; 1250ec21e2ecSJeff Kirsher } 1251ec21e2ecSJeff Kirsher 1252ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev) 1253ec21e2ecSJeff Kirsher { 12548513fbd8SJingoo Han struct gfar_private *priv = platform_get_drvdata(ofdev); 1255ec21e2ecSJeff Kirsher 1256ec21e2ecSJeff Kirsher if (priv->phy_node) 1257ec21e2ecSJeff Kirsher of_node_put(priv->phy_node); 1258ec21e2ecSJeff Kirsher if (priv->tbi_node) 1259ec21e2ecSJeff Kirsher of_node_put(priv->tbi_node); 1260ec21e2ecSJeff Kirsher 1261ec21e2ecSJeff Kirsher unregister_netdev(priv->ndev); 1262ec21e2ecSJeff Kirsher unmap_group_regs(priv); 1263ee873fdaSClaudiu Manoil free_gfar_dev(priv); 1264ec21e2ecSJeff Kirsher 1265ec21e2ecSJeff Kirsher return 0; 1266ec21e2ecSJeff Kirsher } 1267ec21e2ecSJeff Kirsher 1268ec21e2ecSJeff Kirsher #ifdef CONFIG_PM 1269ec21e2ecSJeff Kirsher 1270ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev) 1271ec21e2ecSJeff Kirsher { 1272ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1273ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1274ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1275ec21e2ecSJeff Kirsher unsigned long flags; 1276ec21e2ecSJeff Kirsher u32 tempval; 1277ec21e2ecSJeff Kirsher 1278ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1279bc4598bcSJan Ceuleers (priv->device_flags & 1280bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1281ec21e2ecSJeff Kirsher 1282ec21e2ecSJeff Kirsher netif_device_detach(ndev); 1283ec21e2ecSJeff Kirsher 1284ec21e2ecSJeff Kirsher if (netif_running(ndev)) { 1285ec21e2ecSJeff Kirsher 1286ec21e2ecSJeff Kirsher local_irq_save(flags); 1287ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1288ec21e2ecSJeff Kirsher lock_rx_qs(priv); 1289ec21e2ecSJeff Kirsher 1290ec21e2ecSJeff Kirsher gfar_halt_nodisable(ndev); 1291ec21e2ecSJeff Kirsher 1292ec21e2ecSJeff Kirsher /* Disable Tx, and Rx if wake-on-LAN is disabled. */ 1293ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1294ec21e2ecSJeff Kirsher 1295ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_TX_EN; 1296ec21e2ecSJeff Kirsher 1297ec21e2ecSJeff Kirsher if (!magic_packet) 1298ec21e2ecSJeff Kirsher tempval &= ~MACCFG1_RX_EN; 1299ec21e2ecSJeff Kirsher 1300ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1301ec21e2ecSJeff Kirsher 1302ec21e2ecSJeff Kirsher unlock_rx_qs(priv); 1303ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1304ec21e2ecSJeff Kirsher local_irq_restore(flags); 1305ec21e2ecSJeff Kirsher 1306ec21e2ecSJeff Kirsher disable_napi(priv); 1307ec21e2ecSJeff Kirsher 1308ec21e2ecSJeff Kirsher if (magic_packet) { 1309ec21e2ecSJeff Kirsher /* Enable interrupt on Magic Packet */ 1310ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_MAG); 1311ec21e2ecSJeff Kirsher 1312ec21e2ecSJeff Kirsher /* Enable Magic Packet mode */ 1313ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1314ec21e2ecSJeff Kirsher tempval |= MACCFG2_MPEN; 1315ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1316ec21e2ecSJeff Kirsher } else { 1317ec21e2ecSJeff Kirsher phy_stop(priv->phydev); 1318ec21e2ecSJeff Kirsher } 1319ec21e2ecSJeff Kirsher } 1320ec21e2ecSJeff Kirsher 1321ec21e2ecSJeff Kirsher return 0; 1322ec21e2ecSJeff Kirsher } 1323ec21e2ecSJeff Kirsher 1324ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev) 1325ec21e2ecSJeff Kirsher { 1326ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1327ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1328ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1329ec21e2ecSJeff Kirsher unsigned long flags; 1330ec21e2ecSJeff Kirsher u32 tempval; 1331ec21e2ecSJeff Kirsher int magic_packet = priv->wol_en && 1332bc4598bcSJan Ceuleers (priv->device_flags & 1333bc4598bcSJan Ceuleers FSL_GIANFAR_DEV_HAS_MAGIC_PACKET); 1334ec21e2ecSJeff Kirsher 1335ec21e2ecSJeff Kirsher if (!netif_running(ndev)) { 1336ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1337ec21e2ecSJeff Kirsher return 0; 1338ec21e2ecSJeff Kirsher } 1339ec21e2ecSJeff Kirsher 1340ec21e2ecSJeff Kirsher if (!magic_packet && priv->phydev) 1341ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1342ec21e2ecSJeff Kirsher 1343ec21e2ecSJeff Kirsher /* Disable Magic Packet mode, in case something 1344ec21e2ecSJeff Kirsher * else woke us up. 1345ec21e2ecSJeff Kirsher */ 1346ec21e2ecSJeff Kirsher local_irq_save(flags); 1347ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1348ec21e2ecSJeff Kirsher lock_rx_qs(priv); 1349ec21e2ecSJeff Kirsher 1350ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 1351ec21e2ecSJeff Kirsher tempval &= ~MACCFG2_MPEN; 1352ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 1353ec21e2ecSJeff Kirsher 1354ec21e2ecSJeff Kirsher gfar_start(ndev); 1355ec21e2ecSJeff Kirsher 1356ec21e2ecSJeff Kirsher unlock_rx_qs(priv); 1357ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1358ec21e2ecSJeff Kirsher local_irq_restore(flags); 1359ec21e2ecSJeff Kirsher 1360ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1361ec21e2ecSJeff Kirsher 1362ec21e2ecSJeff Kirsher enable_napi(priv); 1363ec21e2ecSJeff Kirsher 1364ec21e2ecSJeff Kirsher return 0; 1365ec21e2ecSJeff Kirsher } 1366ec21e2ecSJeff Kirsher 1367ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev) 1368ec21e2ecSJeff Kirsher { 1369ec21e2ecSJeff Kirsher struct gfar_private *priv = dev_get_drvdata(dev); 1370ec21e2ecSJeff Kirsher struct net_device *ndev = priv->ndev; 1371ec21e2ecSJeff Kirsher 1372103cdd1dSWang Dongsheng if (!netif_running(ndev)) { 1373103cdd1dSWang Dongsheng netif_device_attach(ndev); 1374103cdd1dSWang Dongsheng 1375ec21e2ecSJeff Kirsher return 0; 1376103cdd1dSWang Dongsheng } 1377ec21e2ecSJeff Kirsher 13781eb8f7a7SClaudiu Manoil if (gfar_init_bds(ndev)) { 13791eb8f7a7SClaudiu Manoil free_skb_resources(priv); 13801eb8f7a7SClaudiu Manoil return -ENOMEM; 13811eb8f7a7SClaudiu Manoil } 13821eb8f7a7SClaudiu Manoil 1383ec21e2ecSJeff Kirsher init_registers(ndev); 1384ec21e2ecSJeff Kirsher gfar_set_mac_address(ndev); 1385ec21e2ecSJeff Kirsher gfar_init_mac(ndev); 1386ec21e2ecSJeff Kirsher gfar_start(ndev); 1387ec21e2ecSJeff Kirsher 1388ec21e2ecSJeff Kirsher priv->oldlink = 0; 1389ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1390ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1391ec21e2ecSJeff Kirsher 1392ec21e2ecSJeff Kirsher if (priv->phydev) 1393ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1394ec21e2ecSJeff Kirsher 1395ec21e2ecSJeff Kirsher netif_device_attach(ndev); 1396ec21e2ecSJeff Kirsher enable_napi(priv); 1397ec21e2ecSJeff Kirsher 1398ec21e2ecSJeff Kirsher return 0; 1399ec21e2ecSJeff Kirsher } 1400ec21e2ecSJeff Kirsher 1401ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = { 1402ec21e2ecSJeff Kirsher .suspend = gfar_suspend, 1403ec21e2ecSJeff Kirsher .resume = gfar_resume, 1404ec21e2ecSJeff Kirsher .freeze = gfar_suspend, 1405ec21e2ecSJeff Kirsher .thaw = gfar_resume, 1406ec21e2ecSJeff Kirsher .restore = gfar_restore, 1407ec21e2ecSJeff Kirsher }; 1408ec21e2ecSJeff Kirsher 1409ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops) 1410ec21e2ecSJeff Kirsher 1411ec21e2ecSJeff Kirsher #else 1412ec21e2ecSJeff Kirsher 1413ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL 1414ec21e2ecSJeff Kirsher 1415ec21e2ecSJeff Kirsher #endif 1416ec21e2ecSJeff Kirsher 1417ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface 1418ec21e2ecSJeff Kirsher * connects it to the PHY. 1419ec21e2ecSJeff Kirsher */ 1420ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev) 1421ec21e2ecSJeff Kirsher { 1422ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1423ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1424ec21e2ecSJeff Kirsher u32 ecntrl; 1425ec21e2ecSJeff Kirsher 1426ec21e2ecSJeff Kirsher ecntrl = gfar_read(®s->ecntrl); 1427ec21e2ecSJeff Kirsher 1428ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_SGMII_MODE) 1429ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_SGMII; 1430ec21e2ecSJeff Kirsher 1431ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_TBI_MODE) { 1432ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) 1433ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RTBI; 1434ec21e2ecSJeff Kirsher else 1435ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_TBI; 1436ec21e2ecSJeff Kirsher } 1437ec21e2ecSJeff Kirsher 1438ec21e2ecSJeff Kirsher if (ecntrl & ECNTRL_REDUCED_MODE) { 1439bc4598bcSJan Ceuleers if (ecntrl & ECNTRL_REDUCED_MII_MODE) { 1440ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RMII; 1441bc4598bcSJan Ceuleers } 1442ec21e2ecSJeff Kirsher else { 1443ec21e2ecSJeff Kirsher phy_interface_t interface = priv->interface; 1444ec21e2ecSJeff Kirsher 14450977f817SJan Ceuleers /* This isn't autodetected right now, so it must 1446ec21e2ecSJeff Kirsher * be set by the device tree or platform code. 1447ec21e2ecSJeff Kirsher */ 1448ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_RGMII_ID) 1449ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII_ID; 1450ec21e2ecSJeff Kirsher 1451ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_RGMII; 1452ec21e2ecSJeff Kirsher } 1453ec21e2ecSJeff Kirsher } 1454ec21e2ecSJeff Kirsher 1455ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT) 1456ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_GMII; 1457ec21e2ecSJeff Kirsher 1458ec21e2ecSJeff Kirsher return PHY_INTERFACE_MODE_MII; 1459ec21e2ecSJeff Kirsher } 1460ec21e2ecSJeff Kirsher 1461ec21e2ecSJeff Kirsher 1462ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY. 1463ec21e2ecSJeff Kirsher * Returns 0 on success. 1464ec21e2ecSJeff Kirsher */ 1465ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev) 1466ec21e2ecSJeff Kirsher { 1467ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1468ec21e2ecSJeff Kirsher uint gigabit_support = 1469ec21e2ecSJeff Kirsher priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ? 1470*23402bddSClaudiu Manoil GFAR_SUPPORTED_GBIT : 0; 1471ec21e2ecSJeff Kirsher phy_interface_t interface; 1472ec21e2ecSJeff Kirsher 1473ec21e2ecSJeff Kirsher priv->oldlink = 0; 1474ec21e2ecSJeff Kirsher priv->oldspeed = 0; 1475ec21e2ecSJeff Kirsher priv->oldduplex = -1; 1476ec21e2ecSJeff Kirsher 1477ec21e2ecSJeff Kirsher interface = gfar_get_interface(dev); 1478ec21e2ecSJeff Kirsher 1479ec21e2ecSJeff Kirsher priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0, 1480ec21e2ecSJeff Kirsher interface); 1481ec21e2ecSJeff Kirsher if (!priv->phydev) 1482ec21e2ecSJeff Kirsher priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link, 1483ec21e2ecSJeff Kirsher interface); 1484ec21e2ecSJeff Kirsher if (!priv->phydev) { 1485ec21e2ecSJeff Kirsher dev_err(&dev->dev, "could not attach to PHY\n"); 1486ec21e2ecSJeff Kirsher return -ENODEV; 1487ec21e2ecSJeff Kirsher } 1488ec21e2ecSJeff Kirsher 1489ec21e2ecSJeff Kirsher if (interface == PHY_INTERFACE_MODE_SGMII) 1490ec21e2ecSJeff Kirsher gfar_configure_serdes(dev); 1491ec21e2ecSJeff Kirsher 1492ec21e2ecSJeff Kirsher /* Remove any features not supported by the controller */ 1493ec21e2ecSJeff Kirsher priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support); 1494ec21e2ecSJeff Kirsher priv->phydev->advertising = priv->phydev->supported; 1495ec21e2ecSJeff Kirsher 1496ec21e2ecSJeff Kirsher return 0; 1497ec21e2ecSJeff Kirsher } 1498ec21e2ecSJeff Kirsher 14990977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the 1500ec21e2ecSJeff Kirsher * SERDES lynx PHY on the chip. We communicate with this PHY 1501ec21e2ecSJeff Kirsher * through the MDIO bus on each controller, treating it as a 1502ec21e2ecSJeff Kirsher * "normal" PHY at the address found in the TBIPA register. We assume 1503ec21e2ecSJeff Kirsher * that the TBIPA register is valid. Either the MDIO bus code will set 1504ec21e2ecSJeff Kirsher * it to a value that doesn't conflict with other PHYs on the bus, or the 1505ec21e2ecSJeff Kirsher * value doesn't matter, as there are no other PHYs on the bus. 1506ec21e2ecSJeff Kirsher */ 1507ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev) 1508ec21e2ecSJeff Kirsher { 1509ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1510ec21e2ecSJeff Kirsher struct phy_device *tbiphy; 1511ec21e2ecSJeff Kirsher 1512ec21e2ecSJeff Kirsher if (!priv->tbi_node) { 1513ec21e2ecSJeff Kirsher dev_warn(&dev->dev, "error: SGMII mode requires that the " 1514ec21e2ecSJeff Kirsher "device tree specify a tbi-handle\n"); 1515ec21e2ecSJeff Kirsher return; 1516ec21e2ecSJeff Kirsher } 1517ec21e2ecSJeff Kirsher 1518ec21e2ecSJeff Kirsher tbiphy = of_phy_find_device(priv->tbi_node); 1519ec21e2ecSJeff Kirsher if (!tbiphy) { 1520ec21e2ecSJeff Kirsher dev_err(&dev->dev, "error: Could not get TBI device\n"); 1521ec21e2ecSJeff Kirsher return; 1522ec21e2ecSJeff Kirsher } 1523ec21e2ecSJeff Kirsher 15240977f817SJan Ceuleers /* If the link is already up, we must already be ok, and don't need to 1525ec21e2ecSJeff Kirsher * configure and reset the TBI<->SerDes link. Maybe U-Boot configured 1526ec21e2ecSJeff Kirsher * everything for us? Resetting it takes the link down and requires 1527ec21e2ecSJeff Kirsher * several seconds for it to come back. 1528ec21e2ecSJeff Kirsher */ 1529ec21e2ecSJeff Kirsher if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS) 1530ec21e2ecSJeff Kirsher return; 1531ec21e2ecSJeff Kirsher 1532ec21e2ecSJeff Kirsher /* Single clk mode, mii mode off(for serdes communication) */ 1533ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT); 1534ec21e2ecSJeff Kirsher 1535ec21e2ecSJeff Kirsher phy_write(tbiphy, MII_ADVERTISE, 1536ec21e2ecSJeff Kirsher ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE | 1537ec21e2ecSJeff Kirsher ADVERTISE_1000XPSE_ASYM); 1538ec21e2ecSJeff Kirsher 1539bc4598bcSJan Ceuleers phy_write(tbiphy, MII_BMCR, 1540bc4598bcSJan Ceuleers BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX | 1541bc4598bcSJan Ceuleers BMCR_SPEED1000); 1542ec21e2ecSJeff Kirsher } 1543ec21e2ecSJeff Kirsher 1544ec21e2ecSJeff Kirsher static void init_registers(struct net_device *dev) 1545ec21e2ecSJeff Kirsher { 1546ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1547ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 15483a2e16c8SJan Ceuleers int i; 1549ec21e2ecSJeff Kirsher 1550ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1551ec21e2ecSJeff Kirsher regs = priv->gfargrp[i].regs; 1552ec21e2ecSJeff Kirsher /* Clear IEVENT */ 1553ec21e2ecSJeff Kirsher gfar_write(®s->ievent, IEVENT_INIT_CLEAR); 1554ec21e2ecSJeff Kirsher 1555ec21e2ecSJeff Kirsher /* Initialize IMASK */ 1556ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_INIT_CLEAR); 1557ec21e2ecSJeff Kirsher } 1558ec21e2ecSJeff Kirsher 1559ec21e2ecSJeff Kirsher regs = priv->gfargrp[0].regs; 1560ec21e2ecSJeff Kirsher /* Init hash registers to zero */ 1561ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0); 1562ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0); 1563ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0); 1564ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0); 1565ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0); 1566ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0); 1567ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0); 1568ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0); 1569ec21e2ecSJeff Kirsher 1570ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0); 1571ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0); 1572ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0); 1573ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0); 1574ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0); 1575ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0); 1576ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0); 1577ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0); 1578ec21e2ecSJeff Kirsher 1579ec21e2ecSJeff Kirsher /* Zero out the rmon mib registers if it has them */ 1580ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) { 1581ec21e2ecSJeff Kirsher memset_io(&(regs->rmon), 0, sizeof (struct rmon_mib)); 1582ec21e2ecSJeff Kirsher 1583ec21e2ecSJeff Kirsher /* Mask off the CAM interrupts */ 1584ec21e2ecSJeff Kirsher gfar_write(®s->rmon.cam1, 0xffffffff); 1585ec21e2ecSJeff Kirsher gfar_write(®s->rmon.cam2, 0xffffffff); 1586ec21e2ecSJeff Kirsher } 1587ec21e2ecSJeff Kirsher 1588ec21e2ecSJeff Kirsher /* Initialize the max receive buffer length */ 1589ec21e2ecSJeff Kirsher gfar_write(®s->mrblr, priv->rx_buffer_size); 1590ec21e2ecSJeff Kirsher 1591ec21e2ecSJeff Kirsher /* Initialize the Minimum Frame Length Register */ 1592ec21e2ecSJeff Kirsher gfar_write(®s->minflr, MINFLR_INIT_SETTINGS); 1593ec21e2ecSJeff Kirsher } 1594ec21e2ecSJeff Kirsher 1595ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv) 1596ec21e2ecSJeff Kirsher { 1597ec21e2ecSJeff Kirsher u32 res; 1598ec21e2ecSJeff Kirsher 15990977f817SJan Ceuleers /* Normaly TSEC should not hang on GRS commands, so we should 1600ec21e2ecSJeff Kirsher * actually wait for IEVENT_GRSC flag. 1601ec21e2ecSJeff Kirsher */ 1602ec21e2ecSJeff Kirsher if (likely(!gfar_has_errata(priv, GFAR_ERRATA_A002))) 1603ec21e2ecSJeff Kirsher return 0; 1604ec21e2ecSJeff Kirsher 16050977f817SJan Ceuleers /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are 1606ec21e2ecSJeff Kirsher * the same as bits 23-30, the eTSEC Rx is assumed to be idle 1607ec21e2ecSJeff Kirsher * and the Rx can be safely reset. 1608ec21e2ecSJeff Kirsher */ 1609ec21e2ecSJeff Kirsher res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c); 1610ec21e2ecSJeff Kirsher res &= 0x7f807f80; 1611ec21e2ecSJeff Kirsher if ((res & 0xffff) == (res >> 16)) 1612ec21e2ecSJeff Kirsher return 1; 1613ec21e2ecSJeff Kirsher 1614ec21e2ecSJeff Kirsher return 0; 1615ec21e2ecSJeff Kirsher } 1616ec21e2ecSJeff Kirsher 1617ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1618ec21e2ecSJeff Kirsher static void gfar_halt_nodisable(struct net_device *dev) 1619ec21e2ecSJeff Kirsher { 1620ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1621ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 1622ec21e2ecSJeff Kirsher u32 tempval; 16233a2e16c8SJan Ceuleers int i; 1624ec21e2ecSJeff Kirsher 1625ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1626ec21e2ecSJeff Kirsher regs = priv->gfargrp[i].regs; 1627ec21e2ecSJeff Kirsher /* Mask all interrupts */ 1628ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_INIT_CLEAR); 1629ec21e2ecSJeff Kirsher 1630ec21e2ecSJeff Kirsher /* Clear all interrupts */ 1631ec21e2ecSJeff Kirsher gfar_write(®s->ievent, IEVENT_INIT_CLEAR); 1632ec21e2ecSJeff Kirsher } 1633ec21e2ecSJeff Kirsher 1634ec21e2ecSJeff Kirsher regs = priv->gfargrp[0].regs; 1635ec21e2ecSJeff Kirsher /* Stop the DMA, and wait for it to stop */ 1636ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1637bc4598bcSJan Ceuleers if ((tempval & (DMACTRL_GRS | DMACTRL_GTS)) != 1638bc4598bcSJan Ceuleers (DMACTRL_GRS | DMACTRL_GTS)) { 1639ec21e2ecSJeff Kirsher int ret; 1640ec21e2ecSJeff Kirsher 1641ec21e2ecSJeff Kirsher tempval |= (DMACTRL_GRS | DMACTRL_GTS); 1642ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1643ec21e2ecSJeff Kirsher 1644ec21e2ecSJeff Kirsher do { 1645ec21e2ecSJeff Kirsher ret = spin_event_timeout(((gfar_read(®s->ievent) & 1646ec21e2ecSJeff Kirsher (IEVENT_GRSC | IEVENT_GTSC)) == 1647ec21e2ecSJeff Kirsher (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0); 1648ec21e2ecSJeff Kirsher if (!ret && !(gfar_read(®s->ievent) & IEVENT_GRSC)) 1649ec21e2ecSJeff Kirsher ret = __gfar_is_rx_idle(priv); 1650ec21e2ecSJeff Kirsher } while (!ret); 1651ec21e2ecSJeff Kirsher } 1652ec21e2ecSJeff Kirsher } 1653ec21e2ecSJeff Kirsher 1654ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */ 1655ec21e2ecSJeff Kirsher void gfar_halt(struct net_device *dev) 1656ec21e2ecSJeff Kirsher { 1657ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1658ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1659ec21e2ecSJeff Kirsher u32 tempval; 1660ec21e2ecSJeff Kirsher 1661ec21e2ecSJeff Kirsher gfar_halt_nodisable(dev); 1662ec21e2ecSJeff Kirsher 1663ec21e2ecSJeff Kirsher /* Disable Rx and Tx */ 1664ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1665ec21e2ecSJeff Kirsher tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN); 1666ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1667ec21e2ecSJeff Kirsher } 1668ec21e2ecSJeff Kirsher 1669ec21e2ecSJeff Kirsher static void free_grp_irqs(struct gfar_priv_grp *grp) 1670ec21e2ecSJeff Kirsher { 1671ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 1672ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, RX)->irq, grp); 1673ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 1674ec21e2ecSJeff Kirsher } 1675ec21e2ecSJeff Kirsher 1676ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev) 1677ec21e2ecSJeff Kirsher { 1678ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1679ec21e2ecSJeff Kirsher unsigned long flags; 1680ec21e2ecSJeff Kirsher int i; 1681ec21e2ecSJeff Kirsher 1682ec21e2ecSJeff Kirsher phy_stop(priv->phydev); 1683ec21e2ecSJeff Kirsher 1684ec21e2ecSJeff Kirsher 1685ec21e2ecSJeff Kirsher /* Lock it down */ 1686ec21e2ecSJeff Kirsher local_irq_save(flags); 1687ec21e2ecSJeff Kirsher lock_tx_qs(priv); 1688ec21e2ecSJeff Kirsher lock_rx_qs(priv); 1689ec21e2ecSJeff Kirsher 1690ec21e2ecSJeff Kirsher gfar_halt(dev); 1691ec21e2ecSJeff Kirsher 1692ec21e2ecSJeff Kirsher unlock_rx_qs(priv); 1693ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 1694ec21e2ecSJeff Kirsher local_irq_restore(flags); 1695ec21e2ecSJeff Kirsher 1696ec21e2ecSJeff Kirsher /* Free the IRQs */ 1697ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1698ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) 1699ec21e2ecSJeff Kirsher free_grp_irqs(&priv->gfargrp[i]); 1700ec21e2ecSJeff Kirsher } else { 1701ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) 1702ee873fdaSClaudiu Manoil free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq, 1703ec21e2ecSJeff Kirsher &priv->gfargrp[i]); 1704ec21e2ecSJeff Kirsher } 1705ec21e2ecSJeff Kirsher 1706ec21e2ecSJeff Kirsher free_skb_resources(priv); 1707ec21e2ecSJeff Kirsher } 1708ec21e2ecSJeff Kirsher 1709ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue) 1710ec21e2ecSJeff Kirsher { 1711ec21e2ecSJeff Kirsher struct txbd8 *txbdp; 1712ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(tx_queue->dev); 1713ec21e2ecSJeff Kirsher int i, j; 1714ec21e2ecSJeff Kirsher 1715ec21e2ecSJeff Kirsher txbdp = tx_queue->tx_bd_base; 1716ec21e2ecSJeff Kirsher 1717ec21e2ecSJeff Kirsher for (i = 0; i < tx_queue->tx_ring_size; i++) { 1718ec21e2ecSJeff Kirsher if (!tx_queue->tx_skbuff[i]) 1719ec21e2ecSJeff Kirsher continue; 1720ec21e2ecSJeff Kirsher 1721369ec162SClaudiu Manoil dma_unmap_single(priv->dev, txbdp->bufPtr, 1722ec21e2ecSJeff Kirsher txbdp->length, DMA_TO_DEVICE); 1723ec21e2ecSJeff Kirsher txbdp->lstatus = 0; 1724ec21e2ecSJeff Kirsher for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags; 1725ec21e2ecSJeff Kirsher j++) { 1726ec21e2ecSJeff Kirsher txbdp++; 1727369ec162SClaudiu Manoil dma_unmap_page(priv->dev, txbdp->bufPtr, 1728ec21e2ecSJeff Kirsher txbdp->length, DMA_TO_DEVICE); 1729ec21e2ecSJeff Kirsher } 1730ec21e2ecSJeff Kirsher txbdp++; 1731ec21e2ecSJeff Kirsher dev_kfree_skb_any(tx_queue->tx_skbuff[i]); 1732ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[i] = NULL; 1733ec21e2ecSJeff Kirsher } 1734ec21e2ecSJeff Kirsher kfree(tx_queue->tx_skbuff); 17351eb8f7a7SClaudiu Manoil tx_queue->tx_skbuff = NULL; 1736ec21e2ecSJeff Kirsher } 1737ec21e2ecSJeff Kirsher 1738ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue) 1739ec21e2ecSJeff Kirsher { 1740ec21e2ecSJeff Kirsher struct rxbd8 *rxbdp; 1741ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(rx_queue->dev); 1742ec21e2ecSJeff Kirsher int i; 1743ec21e2ecSJeff Kirsher 1744ec21e2ecSJeff Kirsher rxbdp = rx_queue->rx_bd_base; 1745ec21e2ecSJeff Kirsher 1746ec21e2ecSJeff Kirsher for (i = 0; i < rx_queue->rx_ring_size; i++) { 1747ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff[i]) { 1748369ec162SClaudiu Manoil dma_unmap_single(priv->dev, rxbdp->bufPtr, 1749369ec162SClaudiu Manoil priv->rx_buffer_size, 1750ec21e2ecSJeff Kirsher DMA_FROM_DEVICE); 1751ec21e2ecSJeff Kirsher dev_kfree_skb_any(rx_queue->rx_skbuff[i]); 1752ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[i] = NULL; 1753ec21e2ecSJeff Kirsher } 1754ec21e2ecSJeff Kirsher rxbdp->lstatus = 0; 1755ec21e2ecSJeff Kirsher rxbdp->bufPtr = 0; 1756ec21e2ecSJeff Kirsher rxbdp++; 1757ec21e2ecSJeff Kirsher } 1758ec21e2ecSJeff Kirsher kfree(rx_queue->rx_skbuff); 17591eb8f7a7SClaudiu Manoil rx_queue->rx_skbuff = NULL; 1760ec21e2ecSJeff Kirsher } 1761ec21e2ecSJeff Kirsher 1762ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them. 17630977f817SJan Ceuleers * Then free tx_skbuff and rx_skbuff 17640977f817SJan Ceuleers */ 1765ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv) 1766ec21e2ecSJeff Kirsher { 1767ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 1768ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 1769ec21e2ecSJeff Kirsher int i; 1770ec21e2ecSJeff Kirsher 1771ec21e2ecSJeff Kirsher /* Go through all the buffer descriptors and free their data buffers */ 1772ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_tx_queues; i++) { 1773d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 1774bc4598bcSJan Ceuleers 1775ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[i]; 1776d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex); 1777ec21e2ecSJeff Kirsher if (tx_queue->tx_skbuff) 1778ec21e2ecSJeff Kirsher free_skb_tx_queue(tx_queue); 1779d8a0f1b0SPaul Gortmaker netdev_tx_reset_queue(txq); 1780ec21e2ecSJeff Kirsher } 1781ec21e2ecSJeff Kirsher 1782ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_rx_queues; i++) { 1783ec21e2ecSJeff Kirsher rx_queue = priv->rx_queue[i]; 1784ec21e2ecSJeff Kirsher if (rx_queue->rx_skbuff) 1785ec21e2ecSJeff Kirsher free_skb_rx_queue(rx_queue); 1786ec21e2ecSJeff Kirsher } 1787ec21e2ecSJeff Kirsher 1788369ec162SClaudiu Manoil dma_free_coherent(priv->dev, 1789ec21e2ecSJeff Kirsher sizeof(struct txbd8) * priv->total_tx_ring_size + 1790ec21e2ecSJeff Kirsher sizeof(struct rxbd8) * priv->total_rx_ring_size, 1791ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_base, 1792ec21e2ecSJeff Kirsher priv->tx_queue[0]->tx_bd_dma_base); 1793ec21e2ecSJeff Kirsher } 1794ec21e2ecSJeff Kirsher 1795ec21e2ecSJeff Kirsher void gfar_start(struct net_device *dev) 1796ec21e2ecSJeff Kirsher { 1797ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1798ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1799ec21e2ecSJeff Kirsher u32 tempval; 1800ec21e2ecSJeff Kirsher int i = 0; 1801ec21e2ecSJeff Kirsher 1802ec21e2ecSJeff Kirsher /* Enable Rx and Tx in MACCFG1 */ 1803ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg1); 1804ec21e2ecSJeff Kirsher tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 1805ec21e2ecSJeff Kirsher gfar_write(®s->maccfg1, tempval); 1806ec21e2ecSJeff Kirsher 1807ec21e2ecSJeff Kirsher /* Initialize DMACTRL to have WWR and WOP */ 1808ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1809ec21e2ecSJeff Kirsher tempval |= DMACTRL_INIT_SETTINGS; 1810ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1811ec21e2ecSJeff Kirsher 1812ec21e2ecSJeff Kirsher /* Make sure we aren't stopped */ 1813ec21e2ecSJeff Kirsher tempval = gfar_read(®s->dmactrl); 1814ec21e2ecSJeff Kirsher tempval &= ~(DMACTRL_GRS | DMACTRL_GTS); 1815ec21e2ecSJeff Kirsher gfar_write(®s->dmactrl, tempval); 1816ec21e2ecSJeff Kirsher 1817ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1818ec21e2ecSJeff Kirsher regs = priv->gfargrp[i].regs; 1819ec21e2ecSJeff Kirsher /* Clear THLT/RHLT, so that the DMA starts polling now */ 1820ec21e2ecSJeff Kirsher gfar_write(®s->tstat, priv->gfargrp[i].tstat); 1821ec21e2ecSJeff Kirsher gfar_write(®s->rstat, priv->gfargrp[i].rstat); 1822ec21e2ecSJeff Kirsher /* Unmask the interrupts we look for */ 1823ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_DEFAULT); 1824ec21e2ecSJeff Kirsher } 1825ec21e2ecSJeff Kirsher 1826ec21e2ecSJeff Kirsher dev->trans_start = jiffies; /* prevent tx timeout */ 1827ec21e2ecSJeff Kirsher } 1828ec21e2ecSJeff Kirsher 1829800c644bSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv, 1830ec21e2ecSJeff Kirsher unsigned long tx_mask, unsigned long rx_mask) 1831ec21e2ecSJeff Kirsher { 1832ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 1833ec21e2ecSJeff Kirsher u32 __iomem *baddr; 1834ec21e2ecSJeff Kirsher 1835ec21e2ecSJeff Kirsher if (priv->mode == MQ_MG_MODE) { 18365d9657d8SClaudiu Manoil int i = 0; 1837c6e1160eSClaudiu Manoil 1838ec21e2ecSJeff Kirsher baddr = ®s->txic0; 1839ec21e2ecSJeff Kirsher for_each_set_bit(i, &tx_mask, priv->num_tx_queues) { 1840ec21e2ecSJeff Kirsher gfar_write(baddr + i, 0); 18419740e001SClaudiu Manoil if (likely(priv->tx_queue[i]->txcoalescing)) 1842ec21e2ecSJeff Kirsher gfar_write(baddr + i, priv->tx_queue[i]->txic); 1843ec21e2ecSJeff Kirsher } 1844ec21e2ecSJeff Kirsher 1845ec21e2ecSJeff Kirsher baddr = ®s->rxic0; 1846ec21e2ecSJeff Kirsher for_each_set_bit(i, &rx_mask, priv->num_rx_queues) { 1847ec21e2ecSJeff Kirsher gfar_write(baddr + i, 0); 18489740e001SClaudiu Manoil if (likely(priv->rx_queue[i]->rxcoalescing)) 1849ec21e2ecSJeff Kirsher gfar_write(baddr + i, priv->rx_queue[i]->rxic); 1850ec21e2ecSJeff Kirsher } 18515d9657d8SClaudiu Manoil } else { 1852c6e1160eSClaudiu Manoil /* Backward compatible case -- even if we enable 18535d9657d8SClaudiu Manoil * multiple queues, there's only single reg to program 18545d9657d8SClaudiu Manoil */ 18555d9657d8SClaudiu Manoil gfar_write(®s->txic, 0); 18565d9657d8SClaudiu Manoil if (likely(priv->tx_queue[0]->txcoalescing)) 18575d9657d8SClaudiu Manoil gfar_write(®s->txic, priv->tx_queue[0]->txic); 18585d9657d8SClaudiu Manoil 18595d9657d8SClaudiu Manoil gfar_write(®s->rxic, 0); 18605d9657d8SClaudiu Manoil if (unlikely(priv->rx_queue[0]->rxcoalescing)) 18615d9657d8SClaudiu Manoil gfar_write(®s->rxic, priv->rx_queue[0]->rxic); 1862ec21e2ecSJeff Kirsher } 1863ec21e2ecSJeff Kirsher } 1864ec21e2ecSJeff Kirsher 1865800c644bSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv) 1866800c644bSClaudiu Manoil { 1867800c644bSClaudiu Manoil gfar_configure_coalescing(priv, 0xFF, 0xFF); 1868800c644bSClaudiu Manoil } 1869800c644bSClaudiu Manoil 1870ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp) 1871ec21e2ecSJeff Kirsher { 1872ec21e2ecSJeff Kirsher struct gfar_private *priv = grp->priv; 1873ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 1874ec21e2ecSJeff Kirsher int err; 1875ec21e2ecSJeff Kirsher 1876ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, register for 18770977f817SJan Ceuleers * them. Otherwise, only register for the one 18780977f817SJan Ceuleers */ 1879ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 1880ec21e2ecSJeff Kirsher /* Install our interrupt handlers for Error, 18810977f817SJan Ceuleers * Transmit, and Receive 18820977f817SJan Ceuleers */ 1883ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0, 1884ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->name, grp); 1885ee873fdaSClaudiu Manoil if (err < 0) { 1886ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1887ee873fdaSClaudiu Manoil gfar_irq(grp, ER)->irq); 1888ec21e2ecSJeff Kirsher 1889ec21e2ecSJeff Kirsher goto err_irq_fail; 1890ec21e2ecSJeff Kirsher } 1891ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0, 1892ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 1893ee873fdaSClaudiu Manoil if (err < 0) { 1894ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1895ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 1896ec21e2ecSJeff Kirsher goto tx_irq_fail; 1897ec21e2ecSJeff Kirsher } 1898ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0, 1899ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->name, grp); 1900ee873fdaSClaudiu Manoil if (err < 0) { 1901ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1902ee873fdaSClaudiu Manoil gfar_irq(grp, RX)->irq); 1903ec21e2ecSJeff Kirsher goto rx_irq_fail; 1904ec21e2ecSJeff Kirsher } 1905ec21e2ecSJeff Kirsher } else { 1906ee873fdaSClaudiu Manoil err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0, 1907ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->name, grp); 1908ee873fdaSClaudiu Manoil if (err < 0) { 1909ec21e2ecSJeff Kirsher netif_err(priv, intr, dev, "Can't get IRQ %d\n", 1910ee873fdaSClaudiu Manoil gfar_irq(grp, TX)->irq); 1911ec21e2ecSJeff Kirsher goto err_irq_fail; 1912ec21e2ecSJeff Kirsher } 1913ec21e2ecSJeff Kirsher } 1914ec21e2ecSJeff Kirsher 1915ec21e2ecSJeff Kirsher return 0; 1916ec21e2ecSJeff Kirsher 1917ec21e2ecSJeff Kirsher rx_irq_fail: 1918ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, TX)->irq, grp); 1919ec21e2ecSJeff Kirsher tx_irq_fail: 1920ee873fdaSClaudiu Manoil free_irq(gfar_irq(grp, ER)->irq, grp); 1921ec21e2ecSJeff Kirsher err_irq_fail: 1922ec21e2ecSJeff Kirsher return err; 1923ec21e2ecSJeff Kirsher 1924ec21e2ecSJeff Kirsher } 1925ec21e2ecSJeff Kirsher 1926ec21e2ecSJeff Kirsher /* Bring the controller up and running */ 1927ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev) 1928ec21e2ecSJeff Kirsher { 1929ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(ndev); 1930ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 1931ec21e2ecSJeff Kirsher int err, i, j; 1932ec21e2ecSJeff Kirsher 1933ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1934ec21e2ecSJeff Kirsher regs= priv->gfargrp[i].regs; 1935ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_INIT_CLEAR); 1936ec21e2ecSJeff Kirsher } 1937ec21e2ecSJeff Kirsher 1938ec21e2ecSJeff Kirsher regs= priv->gfargrp[0].regs; 1939ec21e2ecSJeff Kirsher err = gfar_alloc_skb_resources(ndev); 1940ec21e2ecSJeff Kirsher if (err) 1941ec21e2ecSJeff Kirsher return err; 1942ec21e2ecSJeff Kirsher 1943ec21e2ecSJeff Kirsher gfar_init_mac(ndev); 1944ec21e2ecSJeff Kirsher 1945ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 1946ec21e2ecSJeff Kirsher err = register_grp_irqs(&priv->gfargrp[i]); 1947ec21e2ecSJeff Kirsher if (err) { 1948ec21e2ecSJeff Kirsher for (j = 0; j < i; j++) 1949ec21e2ecSJeff Kirsher free_grp_irqs(&priv->gfargrp[j]); 1950ec21e2ecSJeff Kirsher goto irq_fail; 1951ec21e2ecSJeff Kirsher } 1952ec21e2ecSJeff Kirsher } 1953ec21e2ecSJeff Kirsher 1954ec21e2ecSJeff Kirsher /* Start the controller */ 1955ec21e2ecSJeff Kirsher gfar_start(ndev); 1956ec21e2ecSJeff Kirsher 1957ec21e2ecSJeff Kirsher phy_start(priv->phydev); 1958ec21e2ecSJeff Kirsher 1959800c644bSClaudiu Manoil gfar_configure_coalescing_all(priv); 1960ec21e2ecSJeff Kirsher 1961ec21e2ecSJeff Kirsher return 0; 1962ec21e2ecSJeff Kirsher 1963ec21e2ecSJeff Kirsher irq_fail: 1964ec21e2ecSJeff Kirsher free_skb_resources(priv); 1965ec21e2ecSJeff Kirsher return err; 1966ec21e2ecSJeff Kirsher } 1967ec21e2ecSJeff Kirsher 19680977f817SJan Ceuleers /* Called when something needs to use the ethernet device 19690977f817SJan Ceuleers * Returns 0 for success. 19700977f817SJan Ceuleers */ 1971ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev) 1972ec21e2ecSJeff Kirsher { 1973ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 1974ec21e2ecSJeff Kirsher int err; 1975ec21e2ecSJeff Kirsher 1976ec21e2ecSJeff Kirsher enable_napi(priv); 1977ec21e2ecSJeff Kirsher 1978ec21e2ecSJeff Kirsher /* Initialize a bunch of registers */ 1979ec21e2ecSJeff Kirsher init_registers(dev); 1980ec21e2ecSJeff Kirsher 1981ec21e2ecSJeff Kirsher gfar_set_mac_address(dev); 1982ec21e2ecSJeff Kirsher 1983ec21e2ecSJeff Kirsher err = init_phy(dev); 1984ec21e2ecSJeff Kirsher 1985ec21e2ecSJeff Kirsher if (err) { 1986ec21e2ecSJeff Kirsher disable_napi(priv); 1987ec21e2ecSJeff Kirsher return err; 1988ec21e2ecSJeff Kirsher } 1989ec21e2ecSJeff Kirsher 1990ec21e2ecSJeff Kirsher err = startup_gfar(dev); 1991ec21e2ecSJeff Kirsher if (err) { 1992ec21e2ecSJeff Kirsher disable_napi(priv); 1993ec21e2ecSJeff Kirsher return err; 1994ec21e2ecSJeff Kirsher } 1995ec21e2ecSJeff Kirsher 1996ec21e2ecSJeff Kirsher netif_tx_start_all_queues(dev); 1997ec21e2ecSJeff Kirsher 1998ec21e2ecSJeff Kirsher device_set_wakeup_enable(&dev->dev, priv->wol_en); 1999ec21e2ecSJeff Kirsher 2000ec21e2ecSJeff Kirsher return err; 2001ec21e2ecSJeff Kirsher } 2002ec21e2ecSJeff Kirsher 2003ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb) 2004ec21e2ecSJeff Kirsher { 2005ec21e2ecSJeff Kirsher struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN); 2006ec21e2ecSJeff Kirsher 2007ec21e2ecSJeff Kirsher memset(fcb, 0, GMAC_FCB_LEN); 2008ec21e2ecSJeff Kirsher 2009ec21e2ecSJeff Kirsher return fcb; 2010ec21e2ecSJeff Kirsher } 2011ec21e2ecSJeff Kirsher 20129c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb, 20139c4886e5SManfred Rudigier int fcb_length) 2014ec21e2ecSJeff Kirsher { 2015ec21e2ecSJeff Kirsher /* If we're here, it's a IP packet with a TCP or UDP 2016ec21e2ecSJeff Kirsher * payload. We set it to checksum, using a pseudo-header 2017ec21e2ecSJeff Kirsher * we provide 2018ec21e2ecSJeff Kirsher */ 20193a2e16c8SJan Ceuleers u8 flags = TXFCB_DEFAULT; 2020ec21e2ecSJeff Kirsher 20210977f817SJan Ceuleers /* Tell the controller what the protocol is 20220977f817SJan Ceuleers * And provide the already calculated phcs 20230977f817SJan Ceuleers */ 2024ec21e2ecSJeff Kirsher if (ip_hdr(skb)->protocol == IPPROTO_UDP) { 2025ec21e2ecSJeff Kirsher flags |= TXFCB_UDP; 2026ec21e2ecSJeff Kirsher fcb->phcs = udp_hdr(skb)->check; 2027ec21e2ecSJeff Kirsher } else 2028ec21e2ecSJeff Kirsher fcb->phcs = tcp_hdr(skb)->check; 2029ec21e2ecSJeff Kirsher 2030ec21e2ecSJeff Kirsher /* l3os is the distance between the start of the 2031ec21e2ecSJeff Kirsher * frame (skb->data) and the start of the IP hdr. 2032ec21e2ecSJeff Kirsher * l4os is the distance between the start of the 20330977f817SJan Ceuleers * l3 hdr and the l4 hdr 20340977f817SJan Ceuleers */ 20359c4886e5SManfred Rudigier fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length); 2036ec21e2ecSJeff Kirsher fcb->l4os = skb_network_header_len(skb); 2037ec21e2ecSJeff Kirsher 2038ec21e2ecSJeff Kirsher fcb->flags = flags; 2039ec21e2ecSJeff Kirsher } 2040ec21e2ecSJeff Kirsher 2041ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb) 2042ec21e2ecSJeff Kirsher { 2043ec21e2ecSJeff Kirsher fcb->flags |= TXFCB_VLN; 2044ec21e2ecSJeff Kirsher fcb->vlctl = vlan_tx_tag_get(skb); 2045ec21e2ecSJeff Kirsher } 2046ec21e2ecSJeff Kirsher 2047ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride, 2048ec21e2ecSJeff Kirsher struct txbd8 *base, int ring_size) 2049ec21e2ecSJeff Kirsher { 2050ec21e2ecSJeff Kirsher struct txbd8 *new_bd = bdp + stride; 2051ec21e2ecSJeff Kirsher 2052ec21e2ecSJeff Kirsher return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd; 2053ec21e2ecSJeff Kirsher } 2054ec21e2ecSJeff Kirsher 2055ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base, 2056ec21e2ecSJeff Kirsher int ring_size) 2057ec21e2ecSJeff Kirsher { 2058ec21e2ecSJeff Kirsher return skip_txbd(bdp, 1, base, ring_size); 2059ec21e2ecSJeff Kirsher } 2060ec21e2ecSJeff Kirsher 206102d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */ 206202d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv, 206302d88fb4SClaudiu Manoil unsigned long fcb_addr) 206402d88fb4SClaudiu Manoil { 206502d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_12) && 206602d88fb4SClaudiu Manoil (fcb_addr % 0x20) > 0x18); 206702d88fb4SClaudiu Manoil } 206802d88fb4SClaudiu Manoil 206902d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may 207002d88fb4SClaudiu Manoil * cause excess delays before start of transmission 207102d88fb4SClaudiu Manoil */ 207202d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv, 207302d88fb4SClaudiu Manoil unsigned int len) 207402d88fb4SClaudiu Manoil { 207502d88fb4SClaudiu Manoil return (gfar_has_errata(priv, GFAR_ERRATA_76) && 207602d88fb4SClaudiu Manoil (len > 2500)); 207702d88fb4SClaudiu Manoil } 207802d88fb4SClaudiu Manoil 20790977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission. 20800977f817SJan Ceuleers * It is pointed to by the dev->hard_start_xmit function pointer 20810977f817SJan Ceuleers */ 2082ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev) 2083ec21e2ecSJeff Kirsher { 2084ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2085ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 2086ec21e2ecSJeff Kirsher struct netdev_queue *txq; 2087ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 2088ec21e2ecSJeff Kirsher struct txfcb *fcb = NULL; 2089ec21e2ecSJeff Kirsher struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL; 2090ec21e2ecSJeff Kirsher u32 lstatus; 20910d0cffdcSClaudiu Manoil int i, rq = 0; 20920d0cffdcSClaudiu Manoil int do_tstamp, do_csum, do_vlan; 2093ec21e2ecSJeff Kirsher u32 bufaddr; 2094ec21e2ecSJeff Kirsher unsigned long flags; 20950d0cffdcSClaudiu Manoil unsigned int nr_frags, nr_txbds, length, fcb_len = 0; 2096ec21e2ecSJeff Kirsher 2097ec21e2ecSJeff Kirsher rq = skb->queue_mapping; 2098ec21e2ecSJeff Kirsher tx_queue = priv->tx_queue[rq]; 2099ec21e2ecSJeff Kirsher txq = netdev_get_tx_queue(dev, rq); 2100ec21e2ecSJeff Kirsher base = tx_queue->tx_bd_base; 2101ec21e2ecSJeff Kirsher regs = tx_queue->grp->regs; 2102ec21e2ecSJeff Kirsher 21030d0cffdcSClaudiu Manoil do_csum = (CHECKSUM_PARTIAL == skb->ip_summed); 21040d0cffdcSClaudiu Manoil do_vlan = vlan_tx_tag_present(skb); 21050d0cffdcSClaudiu Manoil do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 21060d0cffdcSClaudiu Manoil priv->hwts_tx_en; 21070d0cffdcSClaudiu Manoil 21080d0cffdcSClaudiu Manoil if (do_csum || do_vlan) 21090d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN; 21100d0cffdcSClaudiu Manoil 2111ec21e2ecSJeff Kirsher /* check if time stamp should be generated */ 21120d0cffdcSClaudiu Manoil if (unlikely(do_tstamp)) 21130d0cffdcSClaudiu Manoil fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2114ec21e2ecSJeff Kirsher 2115ec21e2ecSJeff Kirsher /* make space for additional header when fcb is needed */ 21160d0cffdcSClaudiu Manoil if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) { 2117ec21e2ecSJeff Kirsher struct sk_buff *skb_new; 2118ec21e2ecSJeff Kirsher 21190d0cffdcSClaudiu Manoil skb_new = skb_realloc_headroom(skb, fcb_len); 2120ec21e2ecSJeff Kirsher if (!skb_new) { 2121ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2122ec21e2ecSJeff Kirsher kfree_skb(skb); 2123ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 2124ec21e2ecSJeff Kirsher } 2125db83d136SManfred Rudigier 2126313b037cSEric Dumazet if (skb->sk) 2127313b037cSEric Dumazet skb_set_owner_w(skb_new, skb->sk); 2128313b037cSEric Dumazet consume_skb(skb); 2129ec21e2ecSJeff Kirsher skb = skb_new; 2130ec21e2ecSJeff Kirsher } 2131ec21e2ecSJeff Kirsher 2132ec21e2ecSJeff Kirsher /* total number of fragments in the SKB */ 2133ec21e2ecSJeff Kirsher nr_frags = skb_shinfo(skb)->nr_frags; 2134ec21e2ecSJeff Kirsher 2135ec21e2ecSJeff Kirsher /* calculate the required number of TxBDs for this skb */ 2136ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2137ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 2; 2138ec21e2ecSJeff Kirsher else 2139ec21e2ecSJeff Kirsher nr_txbds = nr_frags + 1; 2140ec21e2ecSJeff Kirsher 2141ec21e2ecSJeff Kirsher /* check if there is space to queue this packet */ 2142ec21e2ecSJeff Kirsher if (nr_txbds > tx_queue->num_txbdfree) { 2143ec21e2ecSJeff Kirsher /* no space, stop the queue */ 2144ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2145ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2146ec21e2ecSJeff Kirsher return NETDEV_TX_BUSY; 2147ec21e2ecSJeff Kirsher } 2148ec21e2ecSJeff Kirsher 2149ec21e2ecSJeff Kirsher /* Update transmit stats */ 2150ec21e2ecSJeff Kirsher tx_queue->stats.tx_bytes += skb->len; 2151ec21e2ecSJeff Kirsher tx_queue->stats.tx_packets++; 2152ec21e2ecSJeff Kirsher 2153ec21e2ecSJeff Kirsher txbdp = txbdp_start = tx_queue->cur_tx; 2154ec21e2ecSJeff Kirsher lstatus = txbdp->lstatus; 2155ec21e2ecSJeff Kirsher 2156ec21e2ecSJeff Kirsher /* Time stamp insertion requires one additional TxBD */ 2157ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2158ec21e2ecSJeff Kirsher txbdp_tstamp = txbdp = next_txbd(txbdp, base, 2159ec21e2ecSJeff Kirsher tx_queue->tx_ring_size); 2160ec21e2ecSJeff Kirsher 2161ec21e2ecSJeff Kirsher if (nr_frags == 0) { 2162ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) 2163ec21e2ecSJeff Kirsher txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST | 2164ec21e2ecSJeff Kirsher TXBD_INTERRUPT); 2165ec21e2ecSJeff Kirsher else 2166ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2167ec21e2ecSJeff Kirsher } else { 2168ec21e2ecSJeff Kirsher /* Place the fragment addresses and lengths into the TxBDs */ 2169ec21e2ecSJeff Kirsher for (i = 0; i < nr_frags; i++) { 2170ec21e2ecSJeff Kirsher /* Point at the next BD, wrapping as needed */ 2171ec21e2ecSJeff Kirsher txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2172ec21e2ecSJeff Kirsher 2173ec21e2ecSJeff Kirsher length = skb_shinfo(skb)->frags[i].size; 2174ec21e2ecSJeff Kirsher 2175ec21e2ecSJeff Kirsher lstatus = txbdp->lstatus | length | 2176ec21e2ecSJeff Kirsher BD_LFLAG(TXBD_READY); 2177ec21e2ecSJeff Kirsher 2178ec21e2ecSJeff Kirsher /* Handle the last BD specially */ 2179ec21e2ecSJeff Kirsher if (i == nr_frags - 1) 2180ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT); 2181ec21e2ecSJeff Kirsher 2182369ec162SClaudiu Manoil bufaddr = skb_frag_dma_map(priv->dev, 21832234a722SIan Campbell &skb_shinfo(skb)->frags[i], 21842234a722SIan Campbell 0, 2185ec21e2ecSJeff Kirsher length, 2186ec21e2ecSJeff Kirsher DMA_TO_DEVICE); 2187ec21e2ecSJeff Kirsher 2188ec21e2ecSJeff Kirsher /* set the TxBD length and buffer pointer */ 2189ec21e2ecSJeff Kirsher txbdp->bufPtr = bufaddr; 2190ec21e2ecSJeff Kirsher txbdp->lstatus = lstatus; 2191ec21e2ecSJeff Kirsher } 2192ec21e2ecSJeff Kirsher 2193ec21e2ecSJeff Kirsher lstatus = txbdp_start->lstatus; 2194ec21e2ecSJeff Kirsher } 2195ec21e2ecSJeff Kirsher 21969c4886e5SManfred Rudigier /* Add TxPAL between FCB and frame if required */ 21979c4886e5SManfred Rudigier if (unlikely(do_tstamp)) { 21989c4886e5SManfred Rudigier skb_push(skb, GMAC_TXPAL_LEN); 21999c4886e5SManfred Rudigier memset(skb->data, 0, GMAC_TXPAL_LEN); 22009c4886e5SManfred Rudigier } 22019c4886e5SManfred Rudigier 22020d0cffdcSClaudiu Manoil /* Add TxFCB if required */ 22030d0cffdcSClaudiu Manoil if (fcb_len) { 2204ec21e2ecSJeff Kirsher fcb = gfar_add_fcb(skb); 2205ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_TOE); 22060d0cffdcSClaudiu Manoil } 22070d0cffdcSClaudiu Manoil 22080d0cffdcSClaudiu Manoil /* Set up checksumming */ 22090d0cffdcSClaudiu Manoil if (do_csum) { 22100d0cffdcSClaudiu Manoil gfar_tx_checksum(skb, fcb, fcb_len); 221102d88fb4SClaudiu Manoil 221202d88fb4SClaudiu Manoil if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) || 221302d88fb4SClaudiu Manoil unlikely(gfar_csum_errata_76(priv, skb->len))) { 221402d88fb4SClaudiu Manoil __skb_pull(skb, GMAC_FCB_LEN); 221502d88fb4SClaudiu Manoil skb_checksum_help(skb); 22160d0cffdcSClaudiu Manoil if (do_vlan || do_tstamp) { 22170d0cffdcSClaudiu Manoil /* put back a new fcb for vlan/tstamp TOE */ 22180d0cffdcSClaudiu Manoil fcb = gfar_add_fcb(skb); 22190d0cffdcSClaudiu Manoil } else { 22200d0cffdcSClaudiu Manoil /* Tx TOE not used */ 222102d88fb4SClaudiu Manoil lstatus &= ~(BD_LFLAG(TXBD_TOE)); 222202d88fb4SClaudiu Manoil fcb = NULL; 2223ec21e2ecSJeff Kirsher } 2224ec21e2ecSJeff Kirsher } 2225ec21e2ecSJeff Kirsher } 2226ec21e2ecSJeff Kirsher 22270d0cffdcSClaudiu Manoil if (do_vlan) 2228ec21e2ecSJeff Kirsher gfar_tx_vlan(skb, fcb); 2229ec21e2ecSJeff Kirsher 2230ec21e2ecSJeff Kirsher /* Setup tx hardware time stamping if requested */ 2231ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 2232ec21e2ecSJeff Kirsher skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 2233ec21e2ecSJeff Kirsher fcb->ptp = 1; 2234ec21e2ecSJeff Kirsher } 2235ec21e2ecSJeff Kirsher 2236369ec162SClaudiu Manoil txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data, 2237ec21e2ecSJeff Kirsher skb_headlen(skb), DMA_TO_DEVICE); 2238ec21e2ecSJeff Kirsher 22390977f817SJan Ceuleers /* If time stamping is requested one additional TxBD must be set up. The 2240ec21e2ecSJeff Kirsher * first TxBD points to the FCB and must have a data length of 2241ec21e2ecSJeff Kirsher * GMAC_FCB_LEN. The second TxBD points to the actual frame data with 2242ec21e2ecSJeff Kirsher * the full frame length. 2243ec21e2ecSJeff Kirsher */ 2244ec21e2ecSJeff Kirsher if (unlikely(do_tstamp)) { 22450d0cffdcSClaudiu Manoil txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len; 2246ec21e2ecSJeff Kirsher txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) | 22470d0cffdcSClaudiu Manoil (skb_headlen(skb) - fcb_len); 2248ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN; 2249ec21e2ecSJeff Kirsher } else { 2250ec21e2ecSJeff Kirsher lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb); 2251ec21e2ecSJeff Kirsher } 2252ec21e2ecSJeff Kirsher 2253d8a0f1b0SPaul Gortmaker netdev_tx_sent_queue(txq, skb->len); 2254d8a0f1b0SPaul Gortmaker 22550977f817SJan Ceuleers /* We can work in parallel with gfar_clean_tx_ring(), except 2256ec21e2ecSJeff Kirsher * when modifying num_txbdfree. Note that we didn't grab the lock 2257ec21e2ecSJeff Kirsher * when we were reading the num_txbdfree and checking for available 2258ec21e2ecSJeff Kirsher * space, that's because outside of this function it can only grow, 2259ec21e2ecSJeff Kirsher * and once we've got needed space, it cannot suddenly disappear. 2260ec21e2ecSJeff Kirsher * 2261ec21e2ecSJeff Kirsher * The lock also protects us from gfar_error(), which can modify 2262ec21e2ecSJeff Kirsher * regs->tstat and thus retrigger the transfers, which is why we 2263ec21e2ecSJeff Kirsher * also must grab the lock before setting ready bit for the first 2264ec21e2ecSJeff Kirsher * to be transmitted BD. 2265ec21e2ecSJeff Kirsher */ 2266ec21e2ecSJeff Kirsher spin_lock_irqsave(&tx_queue->txlock, flags); 2267ec21e2ecSJeff Kirsher 22680977f817SJan Ceuleers /* The powerpc-specific eieio() is used, as wmb() has too strong 2269ec21e2ecSJeff Kirsher * semantics (it requires synchronization between cacheable and 2270ec21e2ecSJeff Kirsher * uncacheable mappings, which eieio doesn't provide and which we 2271ec21e2ecSJeff Kirsher * don't need), thus requiring a more expensive sync instruction. At 2272ec21e2ecSJeff Kirsher * some point, the set of architecture-independent barrier functions 2273ec21e2ecSJeff Kirsher * should be expanded to include weaker barriers. 2274ec21e2ecSJeff Kirsher */ 2275ec21e2ecSJeff Kirsher eieio(); 2276ec21e2ecSJeff Kirsher 2277ec21e2ecSJeff Kirsher txbdp_start->lstatus = lstatus; 2278ec21e2ecSJeff Kirsher 2279ec21e2ecSJeff Kirsher eieio(); /* force lstatus write before tx_skbuff */ 2280ec21e2ecSJeff Kirsher 2281ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb; 2282ec21e2ecSJeff Kirsher 2283ec21e2ecSJeff Kirsher /* Update the current skb pointer to the next entry we will use 22840977f817SJan Ceuleers * (wrapping if necessary) 22850977f817SJan Ceuleers */ 2286ec21e2ecSJeff Kirsher tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) & 2287ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_queue->tx_ring_size); 2288ec21e2ecSJeff Kirsher 2289ec21e2ecSJeff Kirsher tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size); 2290ec21e2ecSJeff Kirsher 2291ec21e2ecSJeff Kirsher /* reduce TxBD free count */ 2292ec21e2ecSJeff Kirsher tx_queue->num_txbdfree -= (nr_txbds); 2293ec21e2ecSJeff Kirsher 2294ec21e2ecSJeff Kirsher /* If the next BD still needs to be cleaned up, then the bds 22950977f817SJan Ceuleers * are full. We need to tell the kernel to stop sending us stuff. 22960977f817SJan Ceuleers */ 2297ec21e2ecSJeff Kirsher if (!tx_queue->num_txbdfree) { 2298ec21e2ecSJeff Kirsher netif_tx_stop_queue(txq); 2299ec21e2ecSJeff Kirsher 2300ec21e2ecSJeff Kirsher dev->stats.tx_fifo_errors++; 2301ec21e2ecSJeff Kirsher } 2302ec21e2ecSJeff Kirsher 2303ec21e2ecSJeff Kirsher /* Tell the DMA to go go go */ 2304ec21e2ecSJeff Kirsher gfar_write(®s->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex); 2305ec21e2ecSJeff Kirsher 2306ec21e2ecSJeff Kirsher /* Unlock priv */ 2307ec21e2ecSJeff Kirsher spin_unlock_irqrestore(&tx_queue->txlock, flags); 2308ec21e2ecSJeff Kirsher 2309ec21e2ecSJeff Kirsher return NETDEV_TX_OK; 2310ec21e2ecSJeff Kirsher } 2311ec21e2ecSJeff Kirsher 2312ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */ 2313ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev) 2314ec21e2ecSJeff Kirsher { 2315ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2316ec21e2ecSJeff Kirsher 2317ec21e2ecSJeff Kirsher disable_napi(priv); 2318ec21e2ecSJeff Kirsher 2319ec21e2ecSJeff Kirsher cancel_work_sync(&priv->reset_task); 2320ec21e2ecSJeff Kirsher stop_gfar(dev); 2321ec21e2ecSJeff Kirsher 2322ec21e2ecSJeff Kirsher /* Disconnect from the PHY */ 2323ec21e2ecSJeff Kirsher phy_disconnect(priv->phydev); 2324ec21e2ecSJeff Kirsher priv->phydev = NULL; 2325ec21e2ecSJeff Kirsher 2326ec21e2ecSJeff Kirsher netif_tx_stop_all_queues(dev); 2327ec21e2ecSJeff Kirsher 2328ec21e2ecSJeff Kirsher return 0; 2329ec21e2ecSJeff Kirsher } 2330ec21e2ecSJeff Kirsher 2331ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */ 2332ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev) 2333ec21e2ecSJeff Kirsher { 2334ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, 0, dev->dev_addr); 2335ec21e2ecSJeff Kirsher 2336ec21e2ecSJeff Kirsher return 0; 2337ec21e2ecSJeff Kirsher } 2338ec21e2ecSJeff Kirsher 2339ec21e2ecSJeff Kirsher /* Check if rx parser should be activated */ 2340ec21e2ecSJeff Kirsher void gfar_check_rx_parser_mode(struct gfar_private *priv) 2341ec21e2ecSJeff Kirsher { 2342ec21e2ecSJeff Kirsher struct gfar __iomem *regs; 2343ec21e2ecSJeff Kirsher u32 tempval; 2344ec21e2ecSJeff Kirsher 2345ec21e2ecSJeff Kirsher regs = priv->gfargrp[0].regs; 2346ec21e2ecSJeff Kirsher 2347ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 2348ec21e2ecSJeff Kirsher /* If parse is no longer required, then disable parser */ 2349ba779711SClaudiu Manoil if (tempval & RCTRL_REQ_PARSER) { 2350ec21e2ecSJeff Kirsher tempval |= RCTRL_PRSDEP_INIT; 2351ba779711SClaudiu Manoil priv->uses_rxfcb = 1; 2352ba779711SClaudiu Manoil } else { 2353ec21e2ecSJeff Kirsher tempval &= ~RCTRL_PRSDEP_INIT; 2354ba779711SClaudiu Manoil priv->uses_rxfcb = 0; 2355ba779711SClaudiu Manoil } 2356ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 2357ec21e2ecSJeff Kirsher } 2358ec21e2ecSJeff Kirsher 2359ec21e2ecSJeff Kirsher /* Enables and disables VLAN insertion/extraction */ 2360c8f44affSMichał Mirosław void gfar_vlan_mode(struct net_device *dev, netdev_features_t features) 2361ec21e2ecSJeff Kirsher { 2362ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2363ec21e2ecSJeff Kirsher struct gfar __iomem *regs = NULL; 2364ec21e2ecSJeff Kirsher unsigned long flags; 2365ec21e2ecSJeff Kirsher u32 tempval; 2366ec21e2ecSJeff Kirsher 2367ec21e2ecSJeff Kirsher regs = priv->gfargrp[0].regs; 2368ec21e2ecSJeff Kirsher local_irq_save(flags); 2369ec21e2ecSJeff Kirsher lock_rx_qs(priv); 2370ec21e2ecSJeff Kirsher 2371f646968fSPatrick McHardy if (features & NETIF_F_HW_VLAN_CTAG_TX) { 2372ec21e2ecSJeff Kirsher /* Enable VLAN tag insertion */ 2373ec21e2ecSJeff Kirsher tempval = gfar_read(®s->tctrl); 2374ec21e2ecSJeff Kirsher tempval |= TCTRL_VLINS; 2375ec21e2ecSJeff Kirsher gfar_write(®s->tctrl, tempval); 2376ec21e2ecSJeff Kirsher } else { 2377ec21e2ecSJeff Kirsher /* Disable VLAN tag insertion */ 2378ec21e2ecSJeff Kirsher tempval = gfar_read(®s->tctrl); 2379ec21e2ecSJeff Kirsher tempval &= ~TCTRL_VLINS; 2380ec21e2ecSJeff Kirsher gfar_write(®s->tctrl, tempval); 2381ec21e2ecSJeff Kirsher } 2382ec21e2ecSJeff Kirsher 2383f646968fSPatrick McHardy if (features & NETIF_F_HW_VLAN_CTAG_RX) { 2384ec21e2ecSJeff Kirsher /* Enable VLAN tag extraction */ 2385ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 2386ec21e2ecSJeff Kirsher tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT); 2387ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 2388ba779711SClaudiu Manoil priv->uses_rxfcb = 1; 2389ec21e2ecSJeff Kirsher } else { 2390ec21e2ecSJeff Kirsher /* Disable VLAN tag extraction */ 2391ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 2392ec21e2ecSJeff Kirsher tempval &= ~RCTRL_VLEX; 2393ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 2394ec21e2ecSJeff Kirsher 2395ec21e2ecSJeff Kirsher gfar_check_rx_parser_mode(priv); 2396ec21e2ecSJeff Kirsher } 2397ec21e2ecSJeff Kirsher 2398ec21e2ecSJeff Kirsher gfar_change_mtu(dev, dev->mtu); 2399ec21e2ecSJeff Kirsher 2400ec21e2ecSJeff Kirsher unlock_rx_qs(priv); 2401ec21e2ecSJeff Kirsher local_irq_restore(flags); 2402ec21e2ecSJeff Kirsher } 2403ec21e2ecSJeff Kirsher 2404ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu) 2405ec21e2ecSJeff Kirsher { 2406ec21e2ecSJeff Kirsher int tempsize, tempval; 2407ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2408ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 2409ec21e2ecSJeff Kirsher int oldsize = priv->rx_buffer_size; 2410ec21e2ecSJeff Kirsher int frame_size = new_mtu + ETH_HLEN; 2411ec21e2ecSJeff Kirsher 2412ec21e2ecSJeff Kirsher if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) { 2413ec21e2ecSJeff Kirsher netif_err(priv, drv, dev, "Invalid MTU setting\n"); 2414ec21e2ecSJeff Kirsher return -EINVAL; 2415ec21e2ecSJeff Kirsher } 2416ec21e2ecSJeff Kirsher 2417ba779711SClaudiu Manoil if (priv->uses_rxfcb) 2418ec21e2ecSJeff Kirsher frame_size += GMAC_FCB_LEN; 2419ec21e2ecSJeff Kirsher 2420ec21e2ecSJeff Kirsher frame_size += priv->padding; 2421ec21e2ecSJeff Kirsher 2422bc4598bcSJan Ceuleers tempsize = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) + 2423ec21e2ecSJeff Kirsher INCREMENTAL_BUFFER_SIZE; 2424ec21e2ecSJeff Kirsher 2425ec21e2ecSJeff Kirsher /* Only stop and start the controller if it isn't already 24260977f817SJan Ceuleers * stopped, and we changed something 24270977f817SJan Ceuleers */ 2428ec21e2ecSJeff Kirsher if ((oldsize != tempsize) && (dev->flags & IFF_UP)) 2429ec21e2ecSJeff Kirsher stop_gfar(dev); 2430ec21e2ecSJeff Kirsher 2431ec21e2ecSJeff Kirsher priv->rx_buffer_size = tempsize; 2432ec21e2ecSJeff Kirsher 2433ec21e2ecSJeff Kirsher dev->mtu = new_mtu; 2434ec21e2ecSJeff Kirsher 2435ec21e2ecSJeff Kirsher gfar_write(®s->mrblr, priv->rx_buffer_size); 2436ec21e2ecSJeff Kirsher gfar_write(®s->maxfrm, priv->rx_buffer_size); 2437ec21e2ecSJeff Kirsher 2438ec21e2ecSJeff Kirsher /* If the mtu is larger than the max size for standard 2439ec21e2ecSJeff Kirsher * ethernet frames (ie, a jumbo frame), then set maccfg2 24400977f817SJan Ceuleers * to allow huge frames, and to check the length 24410977f817SJan Ceuleers */ 2442ec21e2ecSJeff Kirsher tempval = gfar_read(®s->maccfg2); 2443ec21e2ecSJeff Kirsher 2444ec21e2ecSJeff Kirsher if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE || 2445ec21e2ecSJeff Kirsher gfar_has_errata(priv, GFAR_ERRATA_74)) 2446ec21e2ecSJeff Kirsher tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK); 2447ec21e2ecSJeff Kirsher else 2448ec21e2ecSJeff Kirsher tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK); 2449ec21e2ecSJeff Kirsher 2450ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 2451ec21e2ecSJeff Kirsher 2452ec21e2ecSJeff Kirsher if ((oldsize != tempsize) && (dev->flags & IFF_UP)) 2453ec21e2ecSJeff Kirsher startup_gfar(dev); 2454ec21e2ecSJeff Kirsher 2455ec21e2ecSJeff Kirsher return 0; 2456ec21e2ecSJeff Kirsher } 2457ec21e2ecSJeff Kirsher 2458ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been 2459ec21e2ecSJeff Kirsher * transmitted after a set amount of time. 2460ec21e2ecSJeff Kirsher * For now, assume that clearing out all the structures, and 2461ec21e2ecSJeff Kirsher * starting over will fix the problem. 2462ec21e2ecSJeff Kirsher */ 2463ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work) 2464ec21e2ecSJeff Kirsher { 2465ec21e2ecSJeff Kirsher struct gfar_private *priv = container_of(work, struct gfar_private, 2466ec21e2ecSJeff Kirsher reset_task); 2467ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 2468ec21e2ecSJeff Kirsher 2469ec21e2ecSJeff Kirsher if (dev->flags & IFF_UP) { 2470ec21e2ecSJeff Kirsher netif_tx_stop_all_queues(dev); 2471ec21e2ecSJeff Kirsher stop_gfar(dev); 2472ec21e2ecSJeff Kirsher startup_gfar(dev); 2473ec21e2ecSJeff Kirsher netif_tx_start_all_queues(dev); 2474ec21e2ecSJeff Kirsher } 2475ec21e2ecSJeff Kirsher 2476ec21e2ecSJeff Kirsher netif_tx_schedule_all(dev); 2477ec21e2ecSJeff Kirsher } 2478ec21e2ecSJeff Kirsher 2479ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev) 2480ec21e2ecSJeff Kirsher { 2481ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2482ec21e2ecSJeff Kirsher 2483ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 2484ec21e2ecSJeff Kirsher schedule_work(&priv->reset_task); 2485ec21e2ecSJeff Kirsher } 2486ec21e2ecSJeff Kirsher 2487ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb) 2488ec21e2ecSJeff Kirsher { 2489ec21e2ecSJeff Kirsher /* We need the data buffer to be aligned properly. We will reserve 2490ec21e2ecSJeff Kirsher * as many bytes as needed to align the data properly 2491ec21e2ecSJeff Kirsher */ 2492ec21e2ecSJeff Kirsher skb_reserve(skb, RXBUF_ALIGNMENT - 2493ec21e2ecSJeff Kirsher (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1))); 2494ec21e2ecSJeff Kirsher } 2495ec21e2ecSJeff Kirsher 2496ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */ 2497c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue) 2498ec21e2ecSJeff Kirsher { 2499ec21e2ecSJeff Kirsher struct net_device *dev = tx_queue->dev; 2500d8a0f1b0SPaul Gortmaker struct netdev_queue *txq; 2501ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2502ec21e2ecSJeff Kirsher struct txbd8 *bdp, *next = NULL; 2503ec21e2ecSJeff Kirsher struct txbd8 *lbdp = NULL; 2504ec21e2ecSJeff Kirsher struct txbd8 *base = tx_queue->tx_bd_base; 2505ec21e2ecSJeff Kirsher struct sk_buff *skb; 2506ec21e2ecSJeff Kirsher int skb_dirtytx; 2507ec21e2ecSJeff Kirsher int tx_ring_size = tx_queue->tx_ring_size; 2508ec21e2ecSJeff Kirsher int frags = 0, nr_txbds = 0; 2509ec21e2ecSJeff Kirsher int i; 2510ec21e2ecSJeff Kirsher int howmany = 0; 2511d8a0f1b0SPaul Gortmaker int tqi = tx_queue->qindex; 2512d8a0f1b0SPaul Gortmaker unsigned int bytes_sent = 0; 2513ec21e2ecSJeff Kirsher u32 lstatus; 2514ec21e2ecSJeff Kirsher size_t buflen; 2515ec21e2ecSJeff Kirsher 2516d8a0f1b0SPaul Gortmaker txq = netdev_get_tx_queue(dev, tqi); 2517ec21e2ecSJeff Kirsher bdp = tx_queue->dirty_tx; 2518ec21e2ecSJeff Kirsher skb_dirtytx = tx_queue->skb_dirtytx; 2519ec21e2ecSJeff Kirsher 2520ec21e2ecSJeff Kirsher while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) { 2521ec21e2ecSJeff Kirsher unsigned long flags; 2522ec21e2ecSJeff Kirsher 2523ec21e2ecSJeff Kirsher frags = skb_shinfo(skb)->nr_frags; 2524ec21e2ecSJeff Kirsher 25250977f817SJan Ceuleers /* When time stamping, one additional TxBD must be freed. 2526ec21e2ecSJeff Kirsher * Also, we need to dma_unmap_single() the TxPAL. 2527ec21e2ecSJeff Kirsher */ 2528ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) 2529ec21e2ecSJeff Kirsher nr_txbds = frags + 2; 2530ec21e2ecSJeff Kirsher else 2531ec21e2ecSJeff Kirsher nr_txbds = frags + 1; 2532ec21e2ecSJeff Kirsher 2533ec21e2ecSJeff Kirsher lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size); 2534ec21e2ecSJeff Kirsher 2535ec21e2ecSJeff Kirsher lstatus = lbdp->lstatus; 2536ec21e2ecSJeff Kirsher 2537ec21e2ecSJeff Kirsher /* Only clean completed frames */ 2538ec21e2ecSJeff Kirsher if ((lstatus & BD_LFLAG(TXBD_READY)) && 2539ec21e2ecSJeff Kirsher (lstatus & BD_LENGTH_MASK)) 2540ec21e2ecSJeff Kirsher break; 2541ec21e2ecSJeff Kirsher 2542ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2543ec21e2ecSJeff Kirsher next = next_txbd(bdp, base, tx_ring_size); 25449c4886e5SManfred Rudigier buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN; 2545ec21e2ecSJeff Kirsher } else 2546ec21e2ecSJeff Kirsher buflen = bdp->length; 2547ec21e2ecSJeff Kirsher 2548369ec162SClaudiu Manoil dma_unmap_single(priv->dev, bdp->bufPtr, 2549ec21e2ecSJeff Kirsher buflen, DMA_TO_DEVICE); 2550ec21e2ecSJeff Kirsher 2551ec21e2ecSJeff Kirsher if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) { 2552ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps shhwtstamps; 2553ec21e2ecSJeff Kirsher u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7); 2554bc4598bcSJan Ceuleers 2555ec21e2ecSJeff Kirsher memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 2556ec21e2ecSJeff Kirsher shhwtstamps.hwtstamp = ns_to_ktime(*ns); 25579c4886e5SManfred Rudigier skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN); 2558ec21e2ecSJeff Kirsher skb_tstamp_tx(skb, &shhwtstamps); 2559ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2560ec21e2ecSJeff Kirsher bdp = next; 2561ec21e2ecSJeff Kirsher } 2562ec21e2ecSJeff Kirsher 2563ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2564ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2565ec21e2ecSJeff Kirsher 2566ec21e2ecSJeff Kirsher for (i = 0; i < frags; i++) { 2567369ec162SClaudiu Manoil dma_unmap_page(priv->dev, bdp->bufPtr, 2568bc4598bcSJan Ceuleers bdp->length, DMA_TO_DEVICE); 2569ec21e2ecSJeff Kirsher bdp->lstatus &= BD_LFLAG(TXBD_WRAP); 2570ec21e2ecSJeff Kirsher bdp = next_txbd(bdp, base, tx_ring_size); 2571ec21e2ecSJeff Kirsher } 2572ec21e2ecSJeff Kirsher 2573d8a0f1b0SPaul Gortmaker bytes_sent += skb->len; 2574d8a0f1b0SPaul Gortmaker 2575ec21e2ecSJeff Kirsher dev_kfree_skb_any(skb); 2576ec21e2ecSJeff Kirsher 2577ec21e2ecSJeff Kirsher tx_queue->tx_skbuff[skb_dirtytx] = NULL; 2578ec21e2ecSJeff Kirsher 2579ec21e2ecSJeff Kirsher skb_dirtytx = (skb_dirtytx + 1) & 2580ec21e2ecSJeff Kirsher TX_RING_MOD_MASK(tx_ring_size); 2581ec21e2ecSJeff Kirsher 2582ec21e2ecSJeff Kirsher howmany++; 2583ec21e2ecSJeff Kirsher spin_lock_irqsave(&tx_queue->txlock, flags); 2584ec21e2ecSJeff Kirsher tx_queue->num_txbdfree += nr_txbds; 2585ec21e2ecSJeff Kirsher spin_unlock_irqrestore(&tx_queue->txlock, flags); 2586ec21e2ecSJeff Kirsher } 2587ec21e2ecSJeff Kirsher 2588ec21e2ecSJeff Kirsher /* If we freed a buffer, we can restart transmission, if necessary */ 25895407b14cSPaul Gortmaker if (netif_tx_queue_stopped(txq) && tx_queue->num_txbdfree) 2590d8a0f1b0SPaul Gortmaker netif_wake_subqueue(dev, tqi); 2591ec21e2ecSJeff Kirsher 2592ec21e2ecSJeff Kirsher /* Update dirty indicators */ 2593ec21e2ecSJeff Kirsher tx_queue->skb_dirtytx = skb_dirtytx; 2594ec21e2ecSJeff Kirsher tx_queue->dirty_tx = bdp; 2595ec21e2ecSJeff Kirsher 2596d8a0f1b0SPaul Gortmaker netdev_tx_completed_queue(txq, howmany, bytes_sent); 2597ec21e2ecSJeff Kirsher } 2598ec21e2ecSJeff Kirsher 2599ec21e2ecSJeff Kirsher static void gfar_schedule_cleanup(struct gfar_priv_grp *gfargrp) 2600ec21e2ecSJeff Kirsher { 2601ec21e2ecSJeff Kirsher unsigned long flags; 2602ec21e2ecSJeff Kirsher 2603ec21e2ecSJeff Kirsher spin_lock_irqsave(&gfargrp->grplock, flags); 2604ec21e2ecSJeff Kirsher if (napi_schedule_prep(&gfargrp->napi)) { 2605ec21e2ecSJeff Kirsher gfar_write(&gfargrp->regs->imask, IMASK_RTX_DISABLED); 2606ec21e2ecSJeff Kirsher __napi_schedule(&gfargrp->napi); 2607ec21e2ecSJeff Kirsher } else { 26080977f817SJan Ceuleers /* Clear IEVENT, so interrupts aren't called again 2609ec21e2ecSJeff Kirsher * because of the packets that have already arrived. 2610ec21e2ecSJeff Kirsher */ 2611ec21e2ecSJeff Kirsher gfar_write(&gfargrp->regs->ievent, IEVENT_RTX_MASK); 2612ec21e2ecSJeff Kirsher } 2613ec21e2ecSJeff Kirsher spin_unlock_irqrestore(&gfargrp->grplock, flags); 2614ec21e2ecSJeff Kirsher 2615ec21e2ecSJeff Kirsher } 2616ec21e2ecSJeff Kirsher 2617ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */ 2618ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *grp_id) 2619ec21e2ecSJeff Kirsher { 2620ec21e2ecSJeff Kirsher gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id); 2621ec21e2ecSJeff Kirsher return IRQ_HANDLED; 2622ec21e2ecSJeff Kirsher } 2623ec21e2ecSJeff Kirsher 2624ec21e2ecSJeff Kirsher static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp, 2625ec21e2ecSJeff Kirsher struct sk_buff *skb) 2626ec21e2ecSJeff Kirsher { 2627ec21e2ecSJeff Kirsher struct net_device *dev = rx_queue->dev; 2628ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2629ec21e2ecSJeff Kirsher dma_addr_t buf; 2630ec21e2ecSJeff Kirsher 2631369ec162SClaudiu Manoil buf = dma_map_single(priv->dev, skb->data, 2632ec21e2ecSJeff Kirsher priv->rx_buffer_size, DMA_FROM_DEVICE); 2633ec21e2ecSJeff Kirsher gfar_init_rxbdp(rx_queue, bdp, buf); 2634ec21e2ecSJeff Kirsher } 2635ec21e2ecSJeff Kirsher 2636ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev) 2637ec21e2ecSJeff Kirsher { 2638ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2639acb600deSEric Dumazet struct sk_buff *skb; 2640ec21e2ecSJeff Kirsher 2641ec21e2ecSJeff Kirsher skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT); 2642ec21e2ecSJeff Kirsher if (!skb) 2643ec21e2ecSJeff Kirsher return NULL; 2644ec21e2ecSJeff Kirsher 2645ec21e2ecSJeff Kirsher gfar_align_skb(skb); 2646ec21e2ecSJeff Kirsher 2647ec21e2ecSJeff Kirsher return skb; 2648ec21e2ecSJeff Kirsher } 2649ec21e2ecSJeff Kirsher 2650ec21e2ecSJeff Kirsher struct sk_buff *gfar_new_skb(struct net_device *dev) 2651ec21e2ecSJeff Kirsher { 2652acb600deSEric Dumazet return gfar_alloc_skb(dev); 2653ec21e2ecSJeff Kirsher } 2654ec21e2ecSJeff Kirsher 2655ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev) 2656ec21e2ecSJeff Kirsher { 2657ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2658ec21e2ecSJeff Kirsher struct net_device_stats *stats = &dev->stats; 2659ec21e2ecSJeff Kirsher struct gfar_extra_stats *estats = &priv->extra_stats; 2660ec21e2ecSJeff Kirsher 26610977f817SJan Ceuleers /* If the packet was truncated, none of the other errors matter */ 2662ec21e2ecSJeff Kirsher if (status & RXBD_TRUNCATED) { 2663ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2664ec21e2ecSJeff Kirsher 2665212079dfSPaul Gortmaker atomic64_inc(&estats->rx_trunc); 2666ec21e2ecSJeff Kirsher 2667ec21e2ecSJeff Kirsher return; 2668ec21e2ecSJeff Kirsher } 2669ec21e2ecSJeff Kirsher /* Count the errors, if there were any */ 2670ec21e2ecSJeff Kirsher if (status & (RXBD_LARGE | RXBD_SHORT)) { 2671ec21e2ecSJeff Kirsher stats->rx_length_errors++; 2672ec21e2ecSJeff Kirsher 2673ec21e2ecSJeff Kirsher if (status & RXBD_LARGE) 2674212079dfSPaul Gortmaker atomic64_inc(&estats->rx_large); 2675ec21e2ecSJeff Kirsher else 2676212079dfSPaul Gortmaker atomic64_inc(&estats->rx_short); 2677ec21e2ecSJeff Kirsher } 2678ec21e2ecSJeff Kirsher if (status & RXBD_NONOCTET) { 2679ec21e2ecSJeff Kirsher stats->rx_frame_errors++; 2680212079dfSPaul Gortmaker atomic64_inc(&estats->rx_nonoctet); 2681ec21e2ecSJeff Kirsher } 2682ec21e2ecSJeff Kirsher if (status & RXBD_CRCERR) { 2683212079dfSPaul Gortmaker atomic64_inc(&estats->rx_crcerr); 2684ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2685ec21e2ecSJeff Kirsher } 2686ec21e2ecSJeff Kirsher if (status & RXBD_OVERRUN) { 2687212079dfSPaul Gortmaker atomic64_inc(&estats->rx_overrun); 2688ec21e2ecSJeff Kirsher stats->rx_crc_errors++; 2689ec21e2ecSJeff Kirsher } 2690ec21e2ecSJeff Kirsher } 2691ec21e2ecSJeff Kirsher 2692ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id) 2693ec21e2ecSJeff Kirsher { 2694ec21e2ecSJeff Kirsher gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id); 2695ec21e2ecSJeff Kirsher return IRQ_HANDLED; 2696ec21e2ecSJeff Kirsher } 2697ec21e2ecSJeff Kirsher 2698ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb) 2699ec21e2ecSJeff Kirsher { 2700ec21e2ecSJeff Kirsher /* If valid headers were found, and valid sums 2701ec21e2ecSJeff Kirsher * were verified, then we tell the kernel that no 27020977f817SJan Ceuleers * checksumming is necessary. Otherwise, it is [FIXME] 27030977f817SJan Ceuleers */ 2704ec21e2ecSJeff Kirsher if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU)) 2705ec21e2ecSJeff Kirsher skb->ip_summed = CHECKSUM_UNNECESSARY; 2706ec21e2ecSJeff Kirsher else 2707ec21e2ecSJeff Kirsher skb_checksum_none_assert(skb); 2708ec21e2ecSJeff Kirsher } 2709ec21e2ecSJeff Kirsher 2710ec21e2ecSJeff Kirsher 27110977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */ 271261db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb, 2713cd754a57SWu Jiajun-B06378 int amount_pull, struct napi_struct *napi) 2714ec21e2ecSJeff Kirsher { 2715ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2716ec21e2ecSJeff Kirsher struct rxfcb *fcb = NULL; 2717ec21e2ecSJeff Kirsher 2718ec21e2ecSJeff Kirsher /* fcb is at the beginning if exists */ 2719ec21e2ecSJeff Kirsher fcb = (struct rxfcb *)skb->data; 2720ec21e2ecSJeff Kirsher 27210977f817SJan Ceuleers /* Remove the FCB from the skb 27220977f817SJan Ceuleers * Remove the padded bytes, if there are any 27230977f817SJan Ceuleers */ 2724ec21e2ecSJeff Kirsher if (amount_pull) { 2725ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, fcb->rq); 2726ec21e2ecSJeff Kirsher skb_pull(skb, amount_pull); 2727ec21e2ecSJeff Kirsher } 2728ec21e2ecSJeff Kirsher 2729ec21e2ecSJeff Kirsher /* Get receive timestamp from the skb */ 2730ec21e2ecSJeff Kirsher if (priv->hwts_rx_en) { 2731ec21e2ecSJeff Kirsher struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 2732ec21e2ecSJeff Kirsher u64 *ns = (u64 *) skb->data; 2733bc4598bcSJan Ceuleers 2734ec21e2ecSJeff Kirsher memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 2735ec21e2ecSJeff Kirsher shhwtstamps->hwtstamp = ns_to_ktime(*ns); 2736ec21e2ecSJeff Kirsher } 2737ec21e2ecSJeff Kirsher 2738ec21e2ecSJeff Kirsher if (priv->padding) 2739ec21e2ecSJeff Kirsher skb_pull(skb, priv->padding); 2740ec21e2ecSJeff Kirsher 2741ec21e2ecSJeff Kirsher if (dev->features & NETIF_F_RXCSUM) 2742ec21e2ecSJeff Kirsher gfar_rx_checksum(skb, fcb); 2743ec21e2ecSJeff Kirsher 2744ec21e2ecSJeff Kirsher /* Tell the skb what kind of packet this is */ 2745ec21e2ecSJeff Kirsher skb->protocol = eth_type_trans(skb, dev); 2746ec21e2ecSJeff Kirsher 2747f646968fSPatrick McHardy /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here. 2748823dcd25SDavid S. Miller * Even if vlan rx accel is disabled, on some chips 2749823dcd25SDavid S. Miller * RXFCB_VLN is pseudo randomly set. 2750823dcd25SDavid S. Miller */ 2751f646968fSPatrick McHardy if (dev->features & NETIF_F_HW_VLAN_CTAG_RX && 2752823dcd25SDavid S. Miller fcb->flags & RXFCB_VLN) 2753e5905c83SDavid S. Miller __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl); 2754ec21e2ecSJeff Kirsher 2755ec21e2ecSJeff Kirsher /* Send the packet up the stack */ 2756953d2768SClaudiu Manoil napi_gro_receive(napi, skb); 2757ec21e2ecSJeff Kirsher 2758ec21e2ecSJeff Kirsher } 2759ec21e2ecSJeff Kirsher 2760ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring 2761ec21e2ecSJeff Kirsher * until the budget/quota has been reached. Returns the number 2762ec21e2ecSJeff Kirsher * of frames handled 2763ec21e2ecSJeff Kirsher */ 2764ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit) 2765ec21e2ecSJeff Kirsher { 2766ec21e2ecSJeff Kirsher struct net_device *dev = rx_queue->dev; 2767ec21e2ecSJeff Kirsher struct rxbd8 *bdp, *base; 2768ec21e2ecSJeff Kirsher struct sk_buff *skb; 2769ec21e2ecSJeff Kirsher int pkt_len; 2770ec21e2ecSJeff Kirsher int amount_pull; 2771ec21e2ecSJeff Kirsher int howmany = 0; 2772ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 2773ec21e2ecSJeff Kirsher 2774ec21e2ecSJeff Kirsher /* Get the first full descriptor */ 2775ec21e2ecSJeff Kirsher bdp = rx_queue->cur_rx; 2776ec21e2ecSJeff Kirsher base = rx_queue->rx_bd_base; 2777ec21e2ecSJeff Kirsher 2778ba779711SClaudiu Manoil amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0; 2779ec21e2ecSJeff Kirsher 2780ec21e2ecSJeff Kirsher while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) { 2781ec21e2ecSJeff Kirsher struct sk_buff *newskb; 2782bc4598bcSJan Ceuleers 2783ec21e2ecSJeff Kirsher rmb(); 2784ec21e2ecSJeff Kirsher 2785ec21e2ecSJeff Kirsher /* Add another skb for the future */ 2786ec21e2ecSJeff Kirsher newskb = gfar_new_skb(dev); 2787ec21e2ecSJeff Kirsher 2788ec21e2ecSJeff Kirsher skb = rx_queue->rx_skbuff[rx_queue->skb_currx]; 2789ec21e2ecSJeff Kirsher 2790369ec162SClaudiu Manoil dma_unmap_single(priv->dev, bdp->bufPtr, 2791ec21e2ecSJeff Kirsher priv->rx_buffer_size, DMA_FROM_DEVICE); 2792ec21e2ecSJeff Kirsher 2793ec21e2ecSJeff Kirsher if (unlikely(!(bdp->status & RXBD_ERR) && 2794ec21e2ecSJeff Kirsher bdp->length > priv->rx_buffer_size)) 2795ec21e2ecSJeff Kirsher bdp->status = RXBD_LARGE; 2796ec21e2ecSJeff Kirsher 2797ec21e2ecSJeff Kirsher /* We drop the frame if we failed to allocate a new buffer */ 2798ec21e2ecSJeff Kirsher if (unlikely(!newskb || !(bdp->status & RXBD_LAST) || 2799ec21e2ecSJeff Kirsher bdp->status & RXBD_ERR)) { 2800ec21e2ecSJeff Kirsher count_errors(bdp->status, dev); 2801ec21e2ecSJeff Kirsher 2802ec21e2ecSJeff Kirsher if (unlikely(!newskb)) 2803ec21e2ecSJeff Kirsher newskb = skb; 2804ec21e2ecSJeff Kirsher else if (skb) 2805acb600deSEric Dumazet dev_kfree_skb(skb); 2806ec21e2ecSJeff Kirsher } else { 2807ec21e2ecSJeff Kirsher /* Increment the number of packets */ 2808ec21e2ecSJeff Kirsher rx_queue->stats.rx_packets++; 2809ec21e2ecSJeff Kirsher howmany++; 2810ec21e2ecSJeff Kirsher 2811ec21e2ecSJeff Kirsher if (likely(skb)) { 2812ec21e2ecSJeff Kirsher pkt_len = bdp->length - ETH_FCS_LEN; 2813ec21e2ecSJeff Kirsher /* Remove the FCS from the packet length */ 2814ec21e2ecSJeff Kirsher skb_put(skb, pkt_len); 2815ec21e2ecSJeff Kirsher rx_queue->stats.rx_bytes += pkt_len; 2816ec21e2ecSJeff Kirsher skb_record_rx_queue(skb, rx_queue->qindex); 2817cd754a57SWu Jiajun-B06378 gfar_process_frame(dev, skb, amount_pull, 2818cd754a57SWu Jiajun-B06378 &rx_queue->grp->napi); 2819ec21e2ecSJeff Kirsher 2820ec21e2ecSJeff Kirsher } else { 2821ec21e2ecSJeff Kirsher netif_warn(priv, rx_err, dev, "Missing skb!\n"); 2822ec21e2ecSJeff Kirsher rx_queue->stats.rx_dropped++; 2823212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_skbmissing); 2824ec21e2ecSJeff Kirsher } 2825ec21e2ecSJeff Kirsher 2826ec21e2ecSJeff Kirsher } 2827ec21e2ecSJeff Kirsher 2828ec21e2ecSJeff Kirsher rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb; 2829ec21e2ecSJeff Kirsher 2830ec21e2ecSJeff Kirsher /* Setup the new bdp */ 2831ec21e2ecSJeff Kirsher gfar_new_rxbdp(rx_queue, bdp, newskb); 2832ec21e2ecSJeff Kirsher 2833ec21e2ecSJeff Kirsher /* Update to the next pointer */ 2834ec21e2ecSJeff Kirsher bdp = next_bd(bdp, base, rx_queue->rx_ring_size); 2835ec21e2ecSJeff Kirsher 2836ec21e2ecSJeff Kirsher /* update to point at the next skb */ 2837bc4598bcSJan Ceuleers rx_queue->skb_currx = (rx_queue->skb_currx + 1) & 2838ec21e2ecSJeff Kirsher RX_RING_MOD_MASK(rx_queue->rx_ring_size); 2839ec21e2ecSJeff Kirsher } 2840ec21e2ecSJeff Kirsher 2841ec21e2ecSJeff Kirsher /* Update the current rxbd pointer to be the next one */ 2842ec21e2ecSJeff Kirsher rx_queue->cur_rx = bdp; 2843ec21e2ecSJeff Kirsher 2844ec21e2ecSJeff Kirsher return howmany; 2845ec21e2ecSJeff Kirsher } 2846ec21e2ecSJeff Kirsher 28475eaedf31SClaudiu Manoil static int gfar_poll_sq(struct napi_struct *napi, int budget) 28485eaedf31SClaudiu Manoil { 28495eaedf31SClaudiu Manoil struct gfar_priv_grp *gfargrp = 28505eaedf31SClaudiu Manoil container_of(napi, struct gfar_priv_grp, napi); 28515eaedf31SClaudiu Manoil struct gfar __iomem *regs = gfargrp->regs; 28525eaedf31SClaudiu Manoil struct gfar_priv_tx_q *tx_queue = gfargrp->priv->tx_queue[0]; 28535eaedf31SClaudiu Manoil struct gfar_priv_rx_q *rx_queue = gfargrp->priv->rx_queue[0]; 28545eaedf31SClaudiu Manoil int work_done = 0; 28555eaedf31SClaudiu Manoil 28565eaedf31SClaudiu Manoil /* Clear IEVENT, so interrupts aren't called again 28575eaedf31SClaudiu Manoil * because of the packets that have already arrived 28585eaedf31SClaudiu Manoil */ 28595eaedf31SClaudiu Manoil gfar_write(®s->ievent, IEVENT_RTX_MASK); 28605eaedf31SClaudiu Manoil 28615eaedf31SClaudiu Manoil /* run Tx cleanup to completion */ 28625eaedf31SClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) 28635eaedf31SClaudiu Manoil gfar_clean_tx_ring(tx_queue); 28645eaedf31SClaudiu Manoil 28655eaedf31SClaudiu Manoil work_done = gfar_clean_rx_ring(rx_queue, budget); 28665eaedf31SClaudiu Manoil 28675eaedf31SClaudiu Manoil if (work_done < budget) { 28685eaedf31SClaudiu Manoil napi_complete(napi); 28695eaedf31SClaudiu Manoil /* Clear the halt bit in RSTAT */ 28705eaedf31SClaudiu Manoil gfar_write(®s->rstat, gfargrp->rstat); 28715eaedf31SClaudiu Manoil 28725eaedf31SClaudiu Manoil gfar_write(®s->imask, IMASK_DEFAULT); 28735eaedf31SClaudiu Manoil 28745eaedf31SClaudiu Manoil /* If we are coalescing interrupts, update the timer 28755eaedf31SClaudiu Manoil * Otherwise, clear it 28765eaedf31SClaudiu Manoil */ 28775eaedf31SClaudiu Manoil gfar_write(®s->txic, 0); 28785eaedf31SClaudiu Manoil if (likely(tx_queue->txcoalescing)) 28795eaedf31SClaudiu Manoil gfar_write(®s->txic, tx_queue->txic); 28805eaedf31SClaudiu Manoil 28815eaedf31SClaudiu Manoil gfar_write(®s->rxic, 0); 28825eaedf31SClaudiu Manoil if (unlikely(rx_queue->rxcoalescing)) 28835eaedf31SClaudiu Manoil gfar_write(®s->rxic, rx_queue->rxic); 28845eaedf31SClaudiu Manoil } 28855eaedf31SClaudiu Manoil 28865eaedf31SClaudiu Manoil return work_done; 28875eaedf31SClaudiu Manoil } 28885eaedf31SClaudiu Manoil 2889ec21e2ecSJeff Kirsher static int gfar_poll(struct napi_struct *napi, int budget) 2890ec21e2ecSJeff Kirsher { 2891bc4598bcSJan Ceuleers struct gfar_priv_grp *gfargrp = 2892bc4598bcSJan Ceuleers container_of(napi, struct gfar_priv_grp, napi); 2893ec21e2ecSJeff Kirsher struct gfar_private *priv = gfargrp->priv; 2894ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 2895ec21e2ecSJeff Kirsher struct gfar_priv_tx_q *tx_queue = NULL; 2896ec21e2ecSJeff Kirsher struct gfar_priv_rx_q *rx_queue = NULL; 2897c233cf40SClaudiu Manoil int work_done = 0, work_done_per_q = 0; 289839c0a0d5SClaudiu Manoil int i, budget_per_q = 0; 2899c233cf40SClaudiu Manoil int has_tx_work; 29006be5ed3fSClaudiu Manoil unsigned long rstat_rxf; 29016be5ed3fSClaudiu Manoil int num_act_queues; 2902ec21e2ecSJeff Kirsher 2903ec21e2ecSJeff Kirsher /* Clear IEVENT, so interrupts aren't called again 29040977f817SJan Ceuleers * because of the packets that have already arrived 29050977f817SJan Ceuleers */ 2906ec21e2ecSJeff Kirsher gfar_write(®s->ievent, IEVENT_RTX_MASK); 2907ec21e2ecSJeff Kirsher 29086be5ed3fSClaudiu Manoil rstat_rxf = gfar_read(®s->rstat) & RSTAT_RXF_MASK; 29096be5ed3fSClaudiu Manoil 29106be5ed3fSClaudiu Manoil num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS); 29116be5ed3fSClaudiu Manoil if (num_act_queues) 29126be5ed3fSClaudiu Manoil budget_per_q = budget/num_act_queues; 29136be5ed3fSClaudiu Manoil 2914c233cf40SClaudiu Manoil while (1) { 2915c233cf40SClaudiu Manoil has_tx_work = 0; 2916c233cf40SClaudiu Manoil for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) { 2917c233cf40SClaudiu Manoil tx_queue = priv->tx_queue[i]; 2918c233cf40SClaudiu Manoil /* run Tx cleanup to completion */ 2919c233cf40SClaudiu Manoil if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) { 2920c233cf40SClaudiu Manoil gfar_clean_tx_ring(tx_queue); 2921c233cf40SClaudiu Manoil has_tx_work = 1; 2922c233cf40SClaudiu Manoil } 2923c233cf40SClaudiu Manoil } 2924ec21e2ecSJeff Kirsher 2925ec21e2ecSJeff Kirsher for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) { 29266be5ed3fSClaudiu Manoil /* skip queue if not active */ 29276be5ed3fSClaudiu Manoil if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i))) 2928ec21e2ecSJeff Kirsher continue; 2929ec21e2ecSJeff Kirsher 2930c233cf40SClaudiu Manoil rx_queue = priv->rx_queue[i]; 2931c233cf40SClaudiu Manoil work_done_per_q = 2932c233cf40SClaudiu Manoil gfar_clean_rx_ring(rx_queue, budget_per_q); 2933c233cf40SClaudiu Manoil work_done += work_done_per_q; 2934c233cf40SClaudiu Manoil 2935c233cf40SClaudiu Manoil /* finished processing this queue */ 2936c233cf40SClaudiu Manoil if (work_done_per_q < budget_per_q) { 29376be5ed3fSClaudiu Manoil /* clear active queue hw indication */ 29386be5ed3fSClaudiu Manoil gfar_write(®s->rstat, 29396be5ed3fSClaudiu Manoil RSTAT_CLEAR_RXF0 >> i); 29406be5ed3fSClaudiu Manoil rstat_rxf &= ~(RSTAT_CLEAR_RXF0 >> i); 29416be5ed3fSClaudiu Manoil num_act_queues--; 29426be5ed3fSClaudiu Manoil 29436be5ed3fSClaudiu Manoil if (!num_act_queues) 2944c233cf40SClaudiu Manoil break; 2945c233cf40SClaudiu Manoil /* recompute budget per Rx queue */ 2946c233cf40SClaudiu Manoil budget_per_q = 29476be5ed3fSClaudiu Manoil (budget - work_done) / num_act_queues; 2948ec21e2ecSJeff Kirsher } 2949ec21e2ecSJeff Kirsher } 2950ec21e2ecSJeff Kirsher 2951c233cf40SClaudiu Manoil if (work_done >= budget) 2952c233cf40SClaudiu Manoil break; 2953ec21e2ecSJeff Kirsher 29546be5ed3fSClaudiu Manoil if (!num_act_queues && !has_tx_work) { 2955c233cf40SClaudiu Manoil 2956ec21e2ecSJeff Kirsher napi_complete(napi); 2957ec21e2ecSJeff Kirsher 2958ec21e2ecSJeff Kirsher /* Clear the halt bit in RSTAT */ 2959ec21e2ecSJeff Kirsher gfar_write(®s->rstat, gfargrp->rstat); 2960ec21e2ecSJeff Kirsher 2961ec21e2ecSJeff Kirsher gfar_write(®s->imask, IMASK_DEFAULT); 2962ec21e2ecSJeff Kirsher 29630977f817SJan Ceuleers /* If we are coalescing interrupts, update the timer 29640977f817SJan Ceuleers * Otherwise, clear it 29650977f817SJan Ceuleers */ 2966bc4598bcSJan Ceuleers gfar_configure_coalescing(priv, gfargrp->rx_bit_map, 2967bc4598bcSJan Ceuleers gfargrp->tx_bit_map); 2968c233cf40SClaudiu Manoil break; 2969c233cf40SClaudiu Manoil } 2970ec21e2ecSJeff Kirsher } 2971ec21e2ecSJeff Kirsher 2972c233cf40SClaudiu Manoil return work_done; 2973ec21e2ecSJeff Kirsher } 2974ec21e2ecSJeff Kirsher 2975ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER 29760977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs 2977ec21e2ecSJeff Kirsher * without having to re-enable interrupts. It's not called while 2978ec21e2ecSJeff Kirsher * the interrupt routine is executing. 2979ec21e2ecSJeff Kirsher */ 2980ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev) 2981ec21e2ecSJeff Kirsher { 2982ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 29833a2e16c8SJan Ceuleers int i; 2984ec21e2ecSJeff Kirsher 2985ec21e2ecSJeff Kirsher /* If the device has multiple interrupts, run tx/rx */ 2986ec21e2ecSJeff Kirsher if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) { 2987ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 298862ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 298962ed839dSPaul Gortmaker 299062ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 299162ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, RX)->irq); 299262ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, ER)->irq); 299362ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 299462ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, ER)->irq); 299562ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, RX)->irq); 299662ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 2997ec21e2ecSJeff Kirsher } 2998ec21e2ecSJeff Kirsher } else { 2999ec21e2ecSJeff Kirsher for (i = 0; i < priv->num_grps; i++) { 300062ed839dSPaul Gortmaker struct gfar_priv_grp *grp = &priv->gfargrp[i]; 300162ed839dSPaul Gortmaker 300262ed839dSPaul Gortmaker disable_irq(gfar_irq(grp, TX)->irq); 300362ed839dSPaul Gortmaker gfar_interrupt(gfar_irq(grp, TX)->irq, grp); 300462ed839dSPaul Gortmaker enable_irq(gfar_irq(grp, TX)->irq); 3005ec21e2ecSJeff Kirsher } 3006ec21e2ecSJeff Kirsher } 3007ec21e2ecSJeff Kirsher } 3008ec21e2ecSJeff Kirsher #endif 3009ec21e2ecSJeff Kirsher 3010ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */ 3011ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id) 3012ec21e2ecSJeff Kirsher { 3013ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3014ec21e2ecSJeff Kirsher 3015ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3016ec21e2ecSJeff Kirsher u32 events = gfar_read(&gfargrp->regs->ievent); 3017ec21e2ecSJeff Kirsher 3018ec21e2ecSJeff Kirsher /* Check for reception */ 3019ec21e2ecSJeff Kirsher if (events & IEVENT_RX_MASK) 3020ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3021ec21e2ecSJeff Kirsher 3022ec21e2ecSJeff Kirsher /* Check for transmit completion */ 3023ec21e2ecSJeff Kirsher if (events & IEVENT_TX_MASK) 3024ec21e2ecSJeff Kirsher gfar_transmit(irq, grp_id); 3025ec21e2ecSJeff Kirsher 3026ec21e2ecSJeff Kirsher /* Check for errors */ 3027ec21e2ecSJeff Kirsher if (events & IEVENT_ERR_MASK) 3028ec21e2ecSJeff Kirsher gfar_error(irq, grp_id); 3029ec21e2ecSJeff Kirsher 3030ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3031ec21e2ecSJeff Kirsher } 3032ec21e2ecSJeff Kirsher 3033*23402bddSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv) 3034*23402bddSClaudiu Manoil { 3035*23402bddSClaudiu Manoil struct phy_device *phydev = priv->phydev; 3036*23402bddSClaudiu Manoil u32 val = 0; 3037*23402bddSClaudiu Manoil 3038*23402bddSClaudiu Manoil if (!phydev->duplex) 3039*23402bddSClaudiu Manoil return val; 3040*23402bddSClaudiu Manoil 3041*23402bddSClaudiu Manoil if (!priv->pause_aneg_en) { 3042*23402bddSClaudiu Manoil if (priv->tx_pause_en) 3043*23402bddSClaudiu Manoil val |= MACCFG1_TX_FLOW; 3044*23402bddSClaudiu Manoil if (priv->rx_pause_en) 3045*23402bddSClaudiu Manoil val |= MACCFG1_RX_FLOW; 3046*23402bddSClaudiu Manoil } else { 3047*23402bddSClaudiu Manoil u16 lcl_adv, rmt_adv; 3048*23402bddSClaudiu Manoil u8 flowctrl; 3049*23402bddSClaudiu Manoil /* get link partner capabilities */ 3050*23402bddSClaudiu Manoil rmt_adv = 0; 3051*23402bddSClaudiu Manoil if (phydev->pause) 3052*23402bddSClaudiu Manoil rmt_adv = LPA_PAUSE_CAP; 3053*23402bddSClaudiu Manoil if (phydev->asym_pause) 3054*23402bddSClaudiu Manoil rmt_adv |= LPA_PAUSE_ASYM; 3055*23402bddSClaudiu Manoil 3056*23402bddSClaudiu Manoil lcl_adv = mii_advertise_flowctrl(phydev->advertising); 3057*23402bddSClaudiu Manoil 3058*23402bddSClaudiu Manoil flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv); 3059*23402bddSClaudiu Manoil if (flowctrl & FLOW_CTRL_TX) 3060*23402bddSClaudiu Manoil val |= MACCFG1_TX_FLOW; 3061*23402bddSClaudiu Manoil if (flowctrl & FLOW_CTRL_RX) 3062*23402bddSClaudiu Manoil val |= MACCFG1_RX_FLOW; 3063*23402bddSClaudiu Manoil } 3064*23402bddSClaudiu Manoil 3065*23402bddSClaudiu Manoil return val; 3066*23402bddSClaudiu Manoil } 3067*23402bddSClaudiu Manoil 3068ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made 3069ec21e2ecSJeff Kirsher * aware of new link state. The PHY code conveys this 3070ec21e2ecSJeff Kirsher * information through variables in the phydev structure, and this 3071ec21e2ecSJeff Kirsher * function converts those variables into the appropriate 3072ec21e2ecSJeff Kirsher * register values, and can bring down the device if needed. 3073ec21e2ecSJeff Kirsher */ 3074ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev) 3075ec21e2ecSJeff Kirsher { 3076ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3077ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3078ec21e2ecSJeff Kirsher unsigned long flags; 3079ec21e2ecSJeff Kirsher struct phy_device *phydev = priv->phydev; 3080ec21e2ecSJeff Kirsher int new_state = 0; 3081ec21e2ecSJeff Kirsher 3082ec21e2ecSJeff Kirsher local_irq_save(flags); 3083ec21e2ecSJeff Kirsher lock_tx_qs(priv); 3084ec21e2ecSJeff Kirsher 3085ec21e2ecSJeff Kirsher if (phydev->link) { 3086*23402bddSClaudiu Manoil u32 tempval1 = gfar_read(®s->maccfg1); 3087ec21e2ecSJeff Kirsher u32 tempval = gfar_read(®s->maccfg2); 3088ec21e2ecSJeff Kirsher u32 ecntrl = gfar_read(®s->ecntrl); 3089ec21e2ecSJeff Kirsher 3090ec21e2ecSJeff Kirsher /* Now we make sure that we can be in full duplex mode. 30910977f817SJan Ceuleers * If not, we operate in half-duplex mode. 30920977f817SJan Ceuleers */ 3093ec21e2ecSJeff Kirsher if (phydev->duplex != priv->oldduplex) { 3094ec21e2ecSJeff Kirsher new_state = 1; 3095ec21e2ecSJeff Kirsher if (!(phydev->duplex)) 3096ec21e2ecSJeff Kirsher tempval &= ~(MACCFG2_FULL_DUPLEX); 3097ec21e2ecSJeff Kirsher else 3098ec21e2ecSJeff Kirsher tempval |= MACCFG2_FULL_DUPLEX; 3099ec21e2ecSJeff Kirsher 3100ec21e2ecSJeff Kirsher priv->oldduplex = phydev->duplex; 3101ec21e2ecSJeff Kirsher } 3102ec21e2ecSJeff Kirsher 3103ec21e2ecSJeff Kirsher if (phydev->speed != priv->oldspeed) { 3104ec21e2ecSJeff Kirsher new_state = 1; 3105ec21e2ecSJeff Kirsher switch (phydev->speed) { 3106ec21e2ecSJeff Kirsher case 1000: 3107ec21e2ecSJeff Kirsher tempval = 3108ec21e2ecSJeff Kirsher ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII); 3109ec21e2ecSJeff Kirsher 3110ec21e2ecSJeff Kirsher ecntrl &= ~(ECNTRL_R100); 3111ec21e2ecSJeff Kirsher break; 3112ec21e2ecSJeff Kirsher case 100: 3113ec21e2ecSJeff Kirsher case 10: 3114ec21e2ecSJeff Kirsher tempval = 3115ec21e2ecSJeff Kirsher ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII); 3116ec21e2ecSJeff Kirsher 3117ec21e2ecSJeff Kirsher /* Reduced mode distinguishes 31180977f817SJan Ceuleers * between 10 and 100 31190977f817SJan Ceuleers */ 3120ec21e2ecSJeff Kirsher if (phydev->speed == SPEED_100) 3121ec21e2ecSJeff Kirsher ecntrl |= ECNTRL_R100; 3122ec21e2ecSJeff Kirsher else 3123ec21e2ecSJeff Kirsher ecntrl &= ~(ECNTRL_R100); 3124ec21e2ecSJeff Kirsher break; 3125ec21e2ecSJeff Kirsher default: 3126ec21e2ecSJeff Kirsher netif_warn(priv, link, dev, 3127ec21e2ecSJeff Kirsher "Ack! Speed (%d) is not 10/100/1000!\n", 3128ec21e2ecSJeff Kirsher phydev->speed); 3129ec21e2ecSJeff Kirsher break; 3130ec21e2ecSJeff Kirsher } 3131ec21e2ecSJeff Kirsher 3132ec21e2ecSJeff Kirsher priv->oldspeed = phydev->speed; 3133ec21e2ecSJeff Kirsher } 3134ec21e2ecSJeff Kirsher 3135*23402bddSClaudiu Manoil tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW); 3136*23402bddSClaudiu Manoil tempval1 |= gfar_get_flowctrl_cfg(priv); 3137*23402bddSClaudiu Manoil 3138*23402bddSClaudiu Manoil gfar_write(®s->maccfg1, tempval1); 3139ec21e2ecSJeff Kirsher gfar_write(®s->maccfg2, tempval); 3140ec21e2ecSJeff Kirsher gfar_write(®s->ecntrl, ecntrl); 3141ec21e2ecSJeff Kirsher 3142ec21e2ecSJeff Kirsher if (!priv->oldlink) { 3143ec21e2ecSJeff Kirsher new_state = 1; 3144ec21e2ecSJeff Kirsher priv->oldlink = 1; 3145ec21e2ecSJeff Kirsher } 3146ec21e2ecSJeff Kirsher } else if (priv->oldlink) { 3147ec21e2ecSJeff Kirsher new_state = 1; 3148ec21e2ecSJeff Kirsher priv->oldlink = 0; 3149ec21e2ecSJeff Kirsher priv->oldspeed = 0; 3150ec21e2ecSJeff Kirsher priv->oldduplex = -1; 3151ec21e2ecSJeff Kirsher } 3152ec21e2ecSJeff Kirsher 3153ec21e2ecSJeff Kirsher if (new_state && netif_msg_link(priv)) 3154ec21e2ecSJeff Kirsher phy_print_status(phydev); 3155ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 3156ec21e2ecSJeff Kirsher local_irq_restore(flags); 3157ec21e2ecSJeff Kirsher } 3158ec21e2ecSJeff Kirsher 3159ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast 3160ec21e2ecSJeff Kirsher * addresses we subscribe to. Also, change the promiscuity of 3161ec21e2ecSJeff Kirsher * the device based on the flags (this function is called 31620977f817SJan Ceuleers * whenever dev->flags is changed 31630977f817SJan Ceuleers */ 3164ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev) 3165ec21e2ecSJeff Kirsher { 3166ec21e2ecSJeff Kirsher struct netdev_hw_addr *ha; 3167ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3168ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3169ec21e2ecSJeff Kirsher u32 tempval; 3170ec21e2ecSJeff Kirsher 3171ec21e2ecSJeff Kirsher if (dev->flags & IFF_PROMISC) { 3172ec21e2ecSJeff Kirsher /* Set RCTRL to PROM */ 3173ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3174ec21e2ecSJeff Kirsher tempval |= RCTRL_PROM; 3175ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3176ec21e2ecSJeff Kirsher } else { 3177ec21e2ecSJeff Kirsher /* Set RCTRL to not PROM */ 3178ec21e2ecSJeff Kirsher tempval = gfar_read(®s->rctrl); 3179ec21e2ecSJeff Kirsher tempval &= ~(RCTRL_PROM); 3180ec21e2ecSJeff Kirsher gfar_write(®s->rctrl, tempval); 3181ec21e2ecSJeff Kirsher } 3182ec21e2ecSJeff Kirsher 3183ec21e2ecSJeff Kirsher if (dev->flags & IFF_ALLMULTI) { 3184ec21e2ecSJeff Kirsher /* Set the hash to rx all multicast frames */ 3185ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0xffffffff); 3186ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0xffffffff); 3187ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0xffffffff); 3188ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0xffffffff); 3189ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0xffffffff); 3190ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0xffffffff); 3191ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0xffffffff); 3192ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0xffffffff); 3193ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0xffffffff); 3194ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0xffffffff); 3195ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0xffffffff); 3196ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0xffffffff); 3197ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0xffffffff); 3198ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0xffffffff); 3199ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0xffffffff); 3200ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0xffffffff); 3201ec21e2ecSJeff Kirsher } else { 3202ec21e2ecSJeff Kirsher int em_num; 3203ec21e2ecSJeff Kirsher int idx; 3204ec21e2ecSJeff Kirsher 3205ec21e2ecSJeff Kirsher /* zero out the hash */ 3206ec21e2ecSJeff Kirsher gfar_write(®s->igaddr0, 0x0); 3207ec21e2ecSJeff Kirsher gfar_write(®s->igaddr1, 0x0); 3208ec21e2ecSJeff Kirsher gfar_write(®s->igaddr2, 0x0); 3209ec21e2ecSJeff Kirsher gfar_write(®s->igaddr3, 0x0); 3210ec21e2ecSJeff Kirsher gfar_write(®s->igaddr4, 0x0); 3211ec21e2ecSJeff Kirsher gfar_write(®s->igaddr5, 0x0); 3212ec21e2ecSJeff Kirsher gfar_write(®s->igaddr6, 0x0); 3213ec21e2ecSJeff Kirsher gfar_write(®s->igaddr7, 0x0); 3214ec21e2ecSJeff Kirsher gfar_write(®s->gaddr0, 0x0); 3215ec21e2ecSJeff Kirsher gfar_write(®s->gaddr1, 0x0); 3216ec21e2ecSJeff Kirsher gfar_write(®s->gaddr2, 0x0); 3217ec21e2ecSJeff Kirsher gfar_write(®s->gaddr3, 0x0); 3218ec21e2ecSJeff Kirsher gfar_write(®s->gaddr4, 0x0); 3219ec21e2ecSJeff Kirsher gfar_write(®s->gaddr5, 0x0); 3220ec21e2ecSJeff Kirsher gfar_write(®s->gaddr6, 0x0); 3221ec21e2ecSJeff Kirsher gfar_write(®s->gaddr7, 0x0); 3222ec21e2ecSJeff Kirsher 3223ec21e2ecSJeff Kirsher /* If we have extended hash tables, we need to 3224ec21e2ecSJeff Kirsher * clear the exact match registers to prepare for 32250977f817SJan Ceuleers * setting them 32260977f817SJan Ceuleers */ 3227ec21e2ecSJeff Kirsher if (priv->extended_hash) { 3228ec21e2ecSJeff Kirsher em_num = GFAR_EM_NUM + 1; 3229ec21e2ecSJeff Kirsher gfar_clear_exact_match(dev); 3230ec21e2ecSJeff Kirsher idx = 1; 3231ec21e2ecSJeff Kirsher } else { 3232ec21e2ecSJeff Kirsher idx = 0; 3233ec21e2ecSJeff Kirsher em_num = 0; 3234ec21e2ecSJeff Kirsher } 3235ec21e2ecSJeff Kirsher 3236ec21e2ecSJeff Kirsher if (netdev_mc_empty(dev)) 3237ec21e2ecSJeff Kirsher return; 3238ec21e2ecSJeff Kirsher 3239ec21e2ecSJeff Kirsher /* Parse the list, and set the appropriate bits */ 3240ec21e2ecSJeff Kirsher netdev_for_each_mc_addr(ha, dev) { 3241ec21e2ecSJeff Kirsher if (idx < em_num) { 3242ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, ha->addr); 3243ec21e2ecSJeff Kirsher idx++; 3244ec21e2ecSJeff Kirsher } else 3245ec21e2ecSJeff Kirsher gfar_set_hash_for_addr(dev, ha->addr); 3246ec21e2ecSJeff Kirsher } 3247ec21e2ecSJeff Kirsher } 3248ec21e2ecSJeff Kirsher } 3249ec21e2ecSJeff Kirsher 3250ec21e2ecSJeff Kirsher 3251ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they 32520977f817SJan Ceuleers * don't interfere with normal reception 32530977f817SJan Ceuleers */ 3254ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev) 3255ec21e2ecSJeff Kirsher { 3256ec21e2ecSJeff Kirsher int idx; 32576a3c910cSJoe Perches static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0}; 3258ec21e2ecSJeff Kirsher 3259ec21e2ecSJeff Kirsher for (idx = 1; idx < GFAR_EM_NUM + 1; idx++) 3260ec21e2ecSJeff Kirsher gfar_set_mac_for_addr(dev, idx, zero_arr); 3261ec21e2ecSJeff Kirsher } 3262ec21e2ecSJeff Kirsher 3263ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */ 3264ec21e2ecSJeff Kirsher /* The algorithm works like so: 3265ec21e2ecSJeff Kirsher * 1) Take the Destination Address (ie the multicast address), and 3266ec21e2ecSJeff Kirsher * do a CRC on it (little endian), and reverse the bits of the 3267ec21e2ecSJeff Kirsher * result. 3268ec21e2ecSJeff Kirsher * 2) Use the 8 most significant bits as a hash into a 256-entry 3269ec21e2ecSJeff Kirsher * table. The table is controlled through 8 32-bit registers: 3270ec21e2ecSJeff Kirsher * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 3271ec21e2ecSJeff Kirsher * gaddr7. This means that the 3 most significant bits in the 3272ec21e2ecSJeff Kirsher * hash index which gaddr register to use, and the 5 other bits 3273ec21e2ecSJeff Kirsher * indicate which bit (assuming an IBM numbering scheme, which 3274ec21e2ecSJeff Kirsher * for PowerPC (tm) is usually the case) in the register holds 32750977f817SJan Ceuleers * the entry. 32760977f817SJan Ceuleers */ 3277ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr) 3278ec21e2ecSJeff Kirsher { 3279ec21e2ecSJeff Kirsher u32 tempval; 3280ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 32816a3c910cSJoe Perches u32 result = ether_crc(ETH_ALEN, addr); 3282ec21e2ecSJeff Kirsher int width = priv->hash_width; 3283ec21e2ecSJeff Kirsher u8 whichbit = (result >> (32 - width)) & 0x1f; 3284ec21e2ecSJeff Kirsher u8 whichreg = result >> (32 - width + 5); 3285ec21e2ecSJeff Kirsher u32 value = (1 << (31-whichbit)); 3286ec21e2ecSJeff Kirsher 3287ec21e2ecSJeff Kirsher tempval = gfar_read(priv->hash_regs[whichreg]); 3288ec21e2ecSJeff Kirsher tempval |= value; 3289ec21e2ecSJeff Kirsher gfar_write(priv->hash_regs[whichreg], tempval); 3290ec21e2ecSJeff Kirsher } 3291ec21e2ecSJeff Kirsher 3292ec21e2ecSJeff Kirsher 3293ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers 3294ec21e2ecSJeff Kirsher * This function sets the numth pair to a given address 3295ec21e2ecSJeff Kirsher */ 3296ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num, 3297ec21e2ecSJeff Kirsher const u8 *addr) 3298ec21e2ecSJeff Kirsher { 3299ec21e2ecSJeff Kirsher struct gfar_private *priv = netdev_priv(dev); 3300ec21e2ecSJeff Kirsher struct gfar __iomem *regs = priv->gfargrp[0].regs; 3301ec21e2ecSJeff Kirsher int idx; 33026a3c910cSJoe Perches char tmpbuf[ETH_ALEN]; 3303ec21e2ecSJeff Kirsher u32 tempval; 3304ec21e2ecSJeff Kirsher u32 __iomem *macptr = ®s->macstnaddr1; 3305ec21e2ecSJeff Kirsher 3306ec21e2ecSJeff Kirsher macptr += num*2; 3307ec21e2ecSJeff Kirsher 33080977f817SJan Ceuleers /* Now copy it into the mac registers backwards, cuz 33090977f817SJan Ceuleers * little endian is silly 33100977f817SJan Ceuleers */ 33116a3c910cSJoe Perches for (idx = 0; idx < ETH_ALEN; idx++) 33126a3c910cSJoe Perches tmpbuf[ETH_ALEN - 1 - idx] = addr[idx]; 3313ec21e2ecSJeff Kirsher 3314ec21e2ecSJeff Kirsher gfar_write(macptr, *((u32 *) (tmpbuf))); 3315ec21e2ecSJeff Kirsher 3316ec21e2ecSJeff Kirsher tempval = *((u32 *) (tmpbuf + 4)); 3317ec21e2ecSJeff Kirsher 3318ec21e2ecSJeff Kirsher gfar_write(macptr+1, tempval); 3319ec21e2ecSJeff Kirsher } 3320ec21e2ecSJeff Kirsher 3321ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */ 3322ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id) 3323ec21e2ecSJeff Kirsher { 3324ec21e2ecSJeff Kirsher struct gfar_priv_grp *gfargrp = grp_id; 3325ec21e2ecSJeff Kirsher struct gfar __iomem *regs = gfargrp->regs; 3326ec21e2ecSJeff Kirsher struct gfar_private *priv= gfargrp->priv; 3327ec21e2ecSJeff Kirsher struct net_device *dev = priv->ndev; 3328ec21e2ecSJeff Kirsher 3329ec21e2ecSJeff Kirsher /* Save ievent for future reference */ 3330ec21e2ecSJeff Kirsher u32 events = gfar_read(®s->ievent); 3331ec21e2ecSJeff Kirsher 3332ec21e2ecSJeff Kirsher /* Clear IEVENT */ 3333ec21e2ecSJeff Kirsher gfar_write(®s->ievent, events & IEVENT_ERR_MASK); 3334ec21e2ecSJeff Kirsher 3335ec21e2ecSJeff Kirsher /* Magic Packet is not an error. */ 3336ec21e2ecSJeff Kirsher if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) && 3337ec21e2ecSJeff Kirsher (events & IEVENT_MAG)) 3338ec21e2ecSJeff Kirsher events &= ~IEVENT_MAG; 3339ec21e2ecSJeff Kirsher 3340ec21e2ecSJeff Kirsher /* Hmm... */ 3341ec21e2ecSJeff Kirsher if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv)) 3342bc4598bcSJan Ceuleers netdev_dbg(dev, 3343bc4598bcSJan Ceuleers "error interrupt (ievent=0x%08x imask=0x%08x)\n", 3344ec21e2ecSJeff Kirsher events, gfar_read(®s->imask)); 3345ec21e2ecSJeff Kirsher 3346ec21e2ecSJeff Kirsher /* Update the error counters */ 3347ec21e2ecSJeff Kirsher if (events & IEVENT_TXE) { 3348ec21e2ecSJeff Kirsher dev->stats.tx_errors++; 3349ec21e2ecSJeff Kirsher 3350ec21e2ecSJeff Kirsher if (events & IEVENT_LC) 3351ec21e2ecSJeff Kirsher dev->stats.tx_window_errors++; 3352ec21e2ecSJeff Kirsher if (events & IEVENT_CRL) 3353ec21e2ecSJeff Kirsher dev->stats.tx_aborted_errors++; 3354ec21e2ecSJeff Kirsher if (events & IEVENT_XFUN) { 3355ec21e2ecSJeff Kirsher unsigned long flags; 3356ec21e2ecSJeff Kirsher 3357ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, 3358ec21e2ecSJeff Kirsher "TX FIFO underrun, packet dropped\n"); 3359ec21e2ecSJeff Kirsher dev->stats.tx_dropped++; 3360212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_underrun); 3361ec21e2ecSJeff Kirsher 3362ec21e2ecSJeff Kirsher local_irq_save(flags); 3363ec21e2ecSJeff Kirsher lock_tx_qs(priv); 3364ec21e2ecSJeff Kirsher 3365ec21e2ecSJeff Kirsher /* Reactivate the Tx Queues */ 3366ec21e2ecSJeff Kirsher gfar_write(®s->tstat, gfargrp->tstat); 3367ec21e2ecSJeff Kirsher 3368ec21e2ecSJeff Kirsher unlock_tx_qs(priv); 3369ec21e2ecSJeff Kirsher local_irq_restore(flags); 3370ec21e2ecSJeff Kirsher } 3371ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "Transmit Error\n"); 3372ec21e2ecSJeff Kirsher } 3373ec21e2ecSJeff Kirsher if (events & IEVENT_BSY) { 3374ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3375212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_bsy); 3376ec21e2ecSJeff Kirsher 3377ec21e2ecSJeff Kirsher gfar_receive(irq, grp_id); 3378ec21e2ecSJeff Kirsher 3379ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n", 3380ec21e2ecSJeff Kirsher gfar_read(®s->rstat)); 3381ec21e2ecSJeff Kirsher } 3382ec21e2ecSJeff Kirsher if (events & IEVENT_BABR) { 3383ec21e2ecSJeff Kirsher dev->stats.rx_errors++; 3384212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.rx_babr); 3385ec21e2ecSJeff Kirsher 3386ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "babbling RX error\n"); 3387ec21e2ecSJeff Kirsher } 3388ec21e2ecSJeff Kirsher if (events & IEVENT_EBERR) { 3389212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.eberr); 3390ec21e2ecSJeff Kirsher netif_dbg(priv, rx_err, dev, "bus error\n"); 3391ec21e2ecSJeff Kirsher } 3392ec21e2ecSJeff Kirsher if (events & IEVENT_RXC) 3393ec21e2ecSJeff Kirsher netif_dbg(priv, rx_status, dev, "control frame\n"); 3394ec21e2ecSJeff Kirsher 3395ec21e2ecSJeff Kirsher if (events & IEVENT_BABT) { 3396212079dfSPaul Gortmaker atomic64_inc(&priv->extra_stats.tx_babt); 3397ec21e2ecSJeff Kirsher netif_dbg(priv, tx_err, dev, "babbling TX error\n"); 3398ec21e2ecSJeff Kirsher } 3399ec21e2ecSJeff Kirsher return IRQ_HANDLED; 3400ec21e2ecSJeff Kirsher } 3401ec21e2ecSJeff Kirsher 3402ec21e2ecSJeff Kirsher static struct of_device_id gfar_match[] = 3403ec21e2ecSJeff Kirsher { 3404ec21e2ecSJeff Kirsher { 3405ec21e2ecSJeff Kirsher .type = "network", 3406ec21e2ecSJeff Kirsher .compatible = "gianfar", 3407ec21e2ecSJeff Kirsher }, 3408ec21e2ecSJeff Kirsher { 3409ec21e2ecSJeff Kirsher .compatible = "fsl,etsec2", 3410ec21e2ecSJeff Kirsher }, 3411ec21e2ecSJeff Kirsher {}, 3412ec21e2ecSJeff Kirsher }; 3413ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match); 3414ec21e2ecSJeff Kirsher 3415ec21e2ecSJeff Kirsher /* Structure for a device driver */ 3416ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = { 3417ec21e2ecSJeff Kirsher .driver = { 3418ec21e2ecSJeff Kirsher .name = "fsl-gianfar", 3419ec21e2ecSJeff Kirsher .owner = THIS_MODULE, 3420ec21e2ecSJeff Kirsher .pm = GFAR_PM_OPS, 3421ec21e2ecSJeff Kirsher .of_match_table = gfar_match, 3422ec21e2ecSJeff Kirsher }, 3423ec21e2ecSJeff Kirsher .probe = gfar_probe, 3424ec21e2ecSJeff Kirsher .remove = gfar_remove, 3425ec21e2ecSJeff Kirsher }; 3426ec21e2ecSJeff Kirsher 3427db62f684SAxel Lin module_platform_driver(gfar_driver); 3428