xref: /openbmc/linux/drivers/net/ethernet/freescale/gianfar.c (revision 0a4b5a2488347a53ad695cf6a87e4b8fbede9eaa)
10977f817SJan Ceuleers /* drivers/net/ethernet/freescale/gianfar.c
2ec21e2ecSJeff Kirsher  *
3ec21e2ecSJeff Kirsher  * Gianfar Ethernet Driver
4ec21e2ecSJeff Kirsher  * This driver is designed for the non-CPM ethernet controllers
5ec21e2ecSJeff Kirsher  * on the 85xx and 83xx family of integrated processors
6ec21e2ecSJeff Kirsher  * Based on 8260_io/fcc_enet.c
7ec21e2ecSJeff Kirsher  *
8ec21e2ecSJeff Kirsher  * Author: Andy Fleming
9ec21e2ecSJeff Kirsher  * Maintainer: Kumar Gala
10ec21e2ecSJeff Kirsher  * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
11ec21e2ecSJeff Kirsher  *
1220862788SClaudiu Manoil  * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
13ec21e2ecSJeff Kirsher  * Copyright 2007 MontaVista Software, Inc.
14ec21e2ecSJeff Kirsher  *
15ec21e2ecSJeff Kirsher  * This program is free software; you can redistribute  it and/or modify it
16ec21e2ecSJeff Kirsher  * under  the terms of  the GNU General  Public License as published by the
17ec21e2ecSJeff Kirsher  * Free Software Foundation;  either version 2 of the  License, or (at your
18ec21e2ecSJeff Kirsher  * option) any later version.
19ec21e2ecSJeff Kirsher  *
20ec21e2ecSJeff Kirsher  *  Gianfar:  AKA Lambda Draconis, "Dragon"
21ec21e2ecSJeff Kirsher  *  RA 11 31 24.2
22ec21e2ecSJeff Kirsher  *  Dec +69 19 52
23ec21e2ecSJeff Kirsher  *  V 3.84
24ec21e2ecSJeff Kirsher  *  B-V +1.62
25ec21e2ecSJeff Kirsher  *
26ec21e2ecSJeff Kirsher  *  Theory of operation
27ec21e2ecSJeff Kirsher  *
28ec21e2ecSJeff Kirsher  *  The driver is initialized through of_device. Configuration information
29ec21e2ecSJeff Kirsher  *  is therefore conveyed through an OF-style device tree.
30ec21e2ecSJeff Kirsher  *
31ec21e2ecSJeff Kirsher  *  The Gianfar Ethernet Controller uses a ring of buffer
32ec21e2ecSJeff Kirsher  *  descriptors.  The beginning is indicated by a register
33ec21e2ecSJeff Kirsher  *  pointing to the physical address of the start of the ring.
34ec21e2ecSJeff Kirsher  *  The end is determined by a "wrap" bit being set in the
35ec21e2ecSJeff Kirsher  *  last descriptor of the ring.
36ec21e2ecSJeff Kirsher  *
37ec21e2ecSJeff Kirsher  *  When a packet is received, the RXF bit in the
38ec21e2ecSJeff Kirsher  *  IEVENT register is set, triggering an interrupt when the
39ec21e2ecSJeff Kirsher  *  corresponding bit in the IMASK register is also set (if
40ec21e2ecSJeff Kirsher  *  interrupt coalescing is active, then the interrupt may not
41ec21e2ecSJeff Kirsher  *  happen immediately, but will wait until either a set number
42ec21e2ecSJeff Kirsher  *  of frames or amount of time have passed).  In NAPI, the
43ec21e2ecSJeff Kirsher  *  interrupt handler will signal there is work to be done, and
44ec21e2ecSJeff Kirsher  *  exit. This method will start at the last known empty
45ec21e2ecSJeff Kirsher  *  descriptor, and process every subsequent descriptor until there
46ec21e2ecSJeff Kirsher  *  are none left with data (NAPI will stop after a set number of
47ec21e2ecSJeff Kirsher  *  packets to give time to other tasks, but will eventually
48ec21e2ecSJeff Kirsher  *  process all the packets).  The data arrives inside a
49ec21e2ecSJeff Kirsher  *  pre-allocated skb, and so after the skb is passed up to the
50ec21e2ecSJeff Kirsher  *  stack, a new skb must be allocated, and the address field in
51ec21e2ecSJeff Kirsher  *  the buffer descriptor must be updated to indicate this new
52ec21e2ecSJeff Kirsher  *  skb.
53ec21e2ecSJeff Kirsher  *
54ec21e2ecSJeff Kirsher  *  When the kernel requests that a packet be transmitted, the
55ec21e2ecSJeff Kirsher  *  driver starts where it left off last time, and points the
56ec21e2ecSJeff Kirsher  *  descriptor at the buffer which was passed in.  The driver
57ec21e2ecSJeff Kirsher  *  then informs the DMA engine that there are packets ready to
58ec21e2ecSJeff Kirsher  *  be transmitted.  Once the controller is finished transmitting
59ec21e2ecSJeff Kirsher  *  the packet, an interrupt may be triggered (under the same
60ec21e2ecSJeff Kirsher  *  conditions as for reception, but depending on the TXF bit).
61ec21e2ecSJeff Kirsher  *  The driver then cleans up the buffer.
62ec21e2ecSJeff Kirsher  */
63ec21e2ecSJeff Kirsher 
64ec21e2ecSJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65ec21e2ecSJeff Kirsher #define DEBUG
66ec21e2ecSJeff Kirsher 
67ec21e2ecSJeff Kirsher #include <linux/kernel.h>
68ec21e2ecSJeff Kirsher #include <linux/string.h>
69ec21e2ecSJeff Kirsher #include <linux/errno.h>
70ec21e2ecSJeff Kirsher #include <linux/unistd.h>
71ec21e2ecSJeff Kirsher #include <linux/slab.h>
72ec21e2ecSJeff Kirsher #include <linux/interrupt.h>
73ec21e2ecSJeff Kirsher #include <linux/delay.h>
74ec21e2ecSJeff Kirsher #include <linux/netdevice.h>
75ec21e2ecSJeff Kirsher #include <linux/etherdevice.h>
76ec21e2ecSJeff Kirsher #include <linux/skbuff.h>
77ec21e2ecSJeff Kirsher #include <linux/if_vlan.h>
78ec21e2ecSJeff Kirsher #include <linux/spinlock.h>
79ec21e2ecSJeff Kirsher #include <linux/mm.h>
805af50730SRob Herring #include <linux/of_address.h>
815af50730SRob Herring #include <linux/of_irq.h>
82ec21e2ecSJeff Kirsher #include <linux/of_mdio.h>
83ec21e2ecSJeff Kirsher #include <linux/of_platform.h>
84ec21e2ecSJeff Kirsher #include <linux/ip.h>
85ec21e2ecSJeff Kirsher #include <linux/tcp.h>
86ec21e2ecSJeff Kirsher #include <linux/udp.h>
87ec21e2ecSJeff Kirsher #include <linux/in.h>
88ec21e2ecSJeff Kirsher #include <linux/net_tstamp.h>
89ec21e2ecSJeff Kirsher 
90ec21e2ecSJeff Kirsher #include <asm/io.h>
91d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
92ec21e2ecSJeff Kirsher #include <asm/reg.h>
932969b1f7SClaudiu Manoil #include <asm/mpc85xx.h>
94d6ef0bccSClaudiu Manoil #endif
95ec21e2ecSJeff Kirsher #include <asm/irq.h>
96ec21e2ecSJeff Kirsher #include <asm/uaccess.h>
97ec21e2ecSJeff Kirsher #include <linux/module.h>
98ec21e2ecSJeff Kirsher #include <linux/dma-mapping.h>
99ec21e2ecSJeff Kirsher #include <linux/crc32.h>
100ec21e2ecSJeff Kirsher #include <linux/mii.h>
101ec21e2ecSJeff Kirsher #include <linux/phy.h>
102ec21e2ecSJeff Kirsher #include <linux/phy_fixed.h>
103ec21e2ecSJeff Kirsher #include <linux/of.h>
104ec21e2ecSJeff Kirsher #include <linux/of_net.h>
105fd31a952SClaudiu Manoil #include <linux/of_address.h>
106fd31a952SClaudiu Manoil #include <linux/of_irq.h>
107ec21e2ecSJeff Kirsher 
108ec21e2ecSJeff Kirsher #include "gianfar.h"
109ec21e2ecSJeff Kirsher 
110ec21e2ecSJeff Kirsher #define TX_TIMEOUT      (1*HZ)
111ec21e2ecSJeff Kirsher 
112ec21e2ecSJeff Kirsher const char gfar_driver_version[] = "1.3";
113ec21e2ecSJeff Kirsher 
114ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev);
115ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work);
117ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev);
118ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev);
119*0a4b5a24SKevin Hao struct sk_buff *gfar_new_skb(struct net_device *dev, dma_addr_t *bufaddr);
120ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev);
121ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu);
122ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *dev_id);
123ec21e2ecSJeff Kirsher static irqreturn_t gfar_transmit(int irq, void *dev_id);
124ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *dev_id);
125ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev);
1266ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv);
127ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev);
128ec21e2ecSJeff Kirsher static int gfar_probe(struct platform_device *ofdev);
129ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev);
130ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv);
131ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev);
132ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
133ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev);
134aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget);
135aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget);
136aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
137aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
138ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
139ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev);
140ec21e2ecSJeff Kirsher #endif
141ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
142c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
14361db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
144cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi);
145c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv);
146ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev);
147ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
148ec21e2ecSJeff Kirsher 				  const u8 *addr);
149ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
150ec21e2ecSJeff Kirsher 
151ec21e2ecSJeff Kirsher MODULE_AUTHOR("Freescale Semiconductor, Inc");
152ec21e2ecSJeff Kirsher MODULE_DESCRIPTION("Gianfar Ethernet Driver");
153ec21e2ecSJeff Kirsher MODULE_LICENSE("GPL");
154ec21e2ecSJeff Kirsher 
155ec21e2ecSJeff Kirsher static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
156ec21e2ecSJeff Kirsher 			    dma_addr_t buf)
157ec21e2ecSJeff Kirsher {
158ec21e2ecSJeff Kirsher 	u32 lstatus;
159ec21e2ecSJeff Kirsher 
160ec21e2ecSJeff Kirsher 	bdp->bufPtr = buf;
161ec21e2ecSJeff Kirsher 
162ec21e2ecSJeff Kirsher 	lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
163ec21e2ecSJeff Kirsher 	if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
164ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(RXBD_WRAP);
165ec21e2ecSJeff Kirsher 
166d55398baSClaudiu Manoil 	gfar_wmb();
167ec21e2ecSJeff Kirsher 
168ec21e2ecSJeff Kirsher 	bdp->lstatus = lstatus;
169ec21e2ecSJeff Kirsher }
170ec21e2ecSJeff Kirsher 
171ec21e2ecSJeff Kirsher static int gfar_init_bds(struct net_device *ndev)
172ec21e2ecSJeff Kirsher {
173ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
17445b679c9SMatei Pavaluca 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
175ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
176ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
177ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
178ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
17945b679c9SMatei Pavaluca 	u32 *rfbptr;
180ec21e2ecSJeff Kirsher 	int i, j;
181*0a4b5a24SKevin Hao 	dma_addr_t bufaddr;
182ec21e2ecSJeff Kirsher 
183ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
184ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
185ec21e2ecSJeff Kirsher 		/* Initialize some variables in our dev structure */
186ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree = tx_queue->tx_ring_size;
187ec21e2ecSJeff Kirsher 		tx_queue->dirty_tx = tx_queue->tx_bd_base;
188ec21e2ecSJeff Kirsher 		tx_queue->cur_tx = tx_queue->tx_bd_base;
189ec21e2ecSJeff Kirsher 		tx_queue->skb_curtx = 0;
190ec21e2ecSJeff Kirsher 		tx_queue->skb_dirtytx = 0;
191ec21e2ecSJeff Kirsher 
192ec21e2ecSJeff Kirsher 		/* Initialize Transmit Descriptor Ring */
193ec21e2ecSJeff Kirsher 		txbdp = tx_queue->tx_bd_base;
194ec21e2ecSJeff Kirsher 		for (j = 0; j < tx_queue->tx_ring_size; j++) {
195ec21e2ecSJeff Kirsher 			txbdp->lstatus = 0;
196ec21e2ecSJeff Kirsher 			txbdp->bufPtr = 0;
197ec21e2ecSJeff Kirsher 			txbdp++;
198ec21e2ecSJeff Kirsher 		}
199ec21e2ecSJeff Kirsher 
200ec21e2ecSJeff Kirsher 		/* Set the last descriptor in the ring to indicate wrap */
201ec21e2ecSJeff Kirsher 		txbdp--;
202ec21e2ecSJeff Kirsher 		txbdp->status |= TXBD_WRAP;
203ec21e2ecSJeff Kirsher 	}
204ec21e2ecSJeff Kirsher 
20545b679c9SMatei Pavaluca 	rfbptr = &regs->rfbptr0;
206ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
207ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
208ec21e2ecSJeff Kirsher 		rx_queue->cur_rx = rx_queue->rx_bd_base;
209ec21e2ecSJeff Kirsher 		rx_queue->skb_currx = 0;
210ec21e2ecSJeff Kirsher 		rxbdp = rx_queue->rx_bd_base;
211ec21e2ecSJeff Kirsher 
212ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++) {
213ec21e2ecSJeff Kirsher 			struct sk_buff *skb = rx_queue->rx_skbuff[j];
214ec21e2ecSJeff Kirsher 
215ec21e2ecSJeff Kirsher 			if (skb) {
216*0a4b5a24SKevin Hao 				bufaddr = rxbdp->bufPtr;
217ec21e2ecSJeff Kirsher 			} else {
218*0a4b5a24SKevin Hao 				skb = gfar_new_skb(ndev, &bufaddr);
219ec21e2ecSJeff Kirsher 				if (!skb) {
220ec21e2ecSJeff Kirsher 					netdev_err(ndev, "Can't allocate RX buffers\n");
2211eb8f7a7SClaudiu Manoil 					return -ENOMEM;
222ec21e2ecSJeff Kirsher 				}
223ec21e2ecSJeff Kirsher 				rx_queue->rx_skbuff[j] = skb;
224ec21e2ecSJeff Kirsher 			}
225ec21e2ecSJeff Kirsher 
226*0a4b5a24SKevin Hao 			gfar_init_rxbdp(rx_queue, rxbdp, bufaddr);
227ec21e2ecSJeff Kirsher 			rxbdp++;
228ec21e2ecSJeff Kirsher 		}
229ec21e2ecSJeff Kirsher 
23045b679c9SMatei Pavaluca 		rx_queue->rfbptr = rfbptr;
23145b679c9SMatei Pavaluca 		rfbptr += 2;
232ec21e2ecSJeff Kirsher 	}
233ec21e2ecSJeff Kirsher 
234ec21e2ecSJeff Kirsher 	return 0;
235ec21e2ecSJeff Kirsher }
236ec21e2ecSJeff Kirsher 
237ec21e2ecSJeff Kirsher static int gfar_alloc_skb_resources(struct net_device *ndev)
238ec21e2ecSJeff Kirsher {
239ec21e2ecSJeff Kirsher 	void *vaddr;
240ec21e2ecSJeff Kirsher 	dma_addr_t addr;
241ec21e2ecSJeff Kirsher 	int i, j, k;
242ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
243369ec162SClaudiu Manoil 	struct device *dev = priv->dev;
244ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
245ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
246ec21e2ecSJeff Kirsher 
247ec21e2ecSJeff Kirsher 	priv->total_tx_ring_size = 0;
248ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
249ec21e2ecSJeff Kirsher 		priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
250ec21e2ecSJeff Kirsher 
251ec21e2ecSJeff Kirsher 	priv->total_rx_ring_size = 0;
252ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
253ec21e2ecSJeff Kirsher 		priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
254ec21e2ecSJeff Kirsher 
255ec21e2ecSJeff Kirsher 	/* Allocate memory for the buffer descriptors */
256ec21e2ecSJeff Kirsher 	vaddr = dma_alloc_coherent(dev,
257d0320f75SJoe Perches 				   (priv->total_tx_ring_size *
258d0320f75SJoe Perches 				    sizeof(struct txbd8)) +
259d0320f75SJoe Perches 				   (priv->total_rx_ring_size *
260d0320f75SJoe Perches 				    sizeof(struct rxbd8)),
261ec21e2ecSJeff Kirsher 				   &addr, GFP_KERNEL);
262d0320f75SJoe Perches 	if (!vaddr)
263ec21e2ecSJeff Kirsher 		return -ENOMEM;
264ec21e2ecSJeff Kirsher 
265ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
266ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
267ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_base = vaddr;
268ec21e2ecSJeff Kirsher 		tx_queue->tx_bd_dma_base = addr;
269ec21e2ecSJeff Kirsher 		tx_queue->dev = ndev;
270ec21e2ecSJeff Kirsher 		/* enet DMA only understands physical addresses */
271ec21e2ecSJeff Kirsher 		addr  += sizeof(struct txbd8) * tx_queue->tx_ring_size;
272ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
273ec21e2ecSJeff Kirsher 	}
274ec21e2ecSJeff Kirsher 
275ec21e2ecSJeff Kirsher 	/* Start the rx descriptor ring where the tx ring leaves off */
276ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
277ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
278ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_base = vaddr;
279ec21e2ecSJeff Kirsher 		rx_queue->rx_bd_dma_base = addr;
280ec21e2ecSJeff Kirsher 		rx_queue->dev = ndev;
281ec21e2ecSJeff Kirsher 		addr  += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
282ec21e2ecSJeff Kirsher 		vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
283ec21e2ecSJeff Kirsher 	}
284ec21e2ecSJeff Kirsher 
285ec21e2ecSJeff Kirsher 	/* Setup the skbuff rings */
286ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
287ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
28814f8dc49SJoe Perches 		tx_queue->tx_skbuff =
28914f8dc49SJoe Perches 			kmalloc_array(tx_queue->tx_ring_size,
29014f8dc49SJoe Perches 				      sizeof(*tx_queue->tx_skbuff),
291bc4598bcSJan Ceuleers 				      GFP_KERNEL);
29214f8dc49SJoe Perches 		if (!tx_queue->tx_skbuff)
293ec21e2ecSJeff Kirsher 			goto cleanup;
294ec21e2ecSJeff Kirsher 
295ec21e2ecSJeff Kirsher 		for (k = 0; k < tx_queue->tx_ring_size; k++)
296ec21e2ecSJeff Kirsher 			tx_queue->tx_skbuff[k] = NULL;
297ec21e2ecSJeff Kirsher 	}
298ec21e2ecSJeff Kirsher 
299ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
300ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
30114f8dc49SJoe Perches 		rx_queue->rx_skbuff =
30214f8dc49SJoe Perches 			kmalloc_array(rx_queue->rx_ring_size,
30314f8dc49SJoe Perches 				      sizeof(*rx_queue->rx_skbuff),
304bc4598bcSJan Ceuleers 				      GFP_KERNEL);
30514f8dc49SJoe Perches 		if (!rx_queue->rx_skbuff)
306ec21e2ecSJeff Kirsher 			goto cleanup;
307ec21e2ecSJeff Kirsher 
308ec21e2ecSJeff Kirsher 		for (j = 0; j < rx_queue->rx_ring_size; j++)
309ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[j] = NULL;
310ec21e2ecSJeff Kirsher 	}
311ec21e2ecSJeff Kirsher 
312ec21e2ecSJeff Kirsher 	if (gfar_init_bds(ndev))
313ec21e2ecSJeff Kirsher 		goto cleanup;
314ec21e2ecSJeff Kirsher 
315ec21e2ecSJeff Kirsher 	return 0;
316ec21e2ecSJeff Kirsher 
317ec21e2ecSJeff Kirsher cleanup:
318ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
319ec21e2ecSJeff Kirsher 	return -ENOMEM;
320ec21e2ecSJeff Kirsher }
321ec21e2ecSJeff Kirsher 
322ec21e2ecSJeff Kirsher static void gfar_init_tx_rx_base(struct gfar_private *priv)
323ec21e2ecSJeff Kirsher {
324ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
325ec21e2ecSJeff Kirsher 	u32 __iomem *baddr;
326ec21e2ecSJeff Kirsher 	int i;
327ec21e2ecSJeff Kirsher 
328ec21e2ecSJeff Kirsher 	baddr = &regs->tbase0;
329ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
330ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
331ec21e2ecSJeff Kirsher 		baddr += 2;
332ec21e2ecSJeff Kirsher 	}
333ec21e2ecSJeff Kirsher 
334ec21e2ecSJeff Kirsher 	baddr = &regs->rbase0;
335ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
336ec21e2ecSJeff Kirsher 		gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
337ec21e2ecSJeff Kirsher 		baddr += 2;
338ec21e2ecSJeff Kirsher 	}
339ec21e2ecSJeff Kirsher }
340ec21e2ecSJeff Kirsher 
34145b679c9SMatei Pavaluca static void gfar_init_rqprm(struct gfar_private *priv)
34245b679c9SMatei Pavaluca {
34345b679c9SMatei Pavaluca 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
34445b679c9SMatei Pavaluca 	u32 __iomem *baddr;
34545b679c9SMatei Pavaluca 	int i;
34645b679c9SMatei Pavaluca 
34745b679c9SMatei Pavaluca 	baddr = &regs->rqprm0;
34845b679c9SMatei Pavaluca 	for (i = 0; i < priv->num_rx_queues; i++) {
34945b679c9SMatei Pavaluca 		gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
35045b679c9SMatei Pavaluca 			   (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
35145b679c9SMatei Pavaluca 		baddr++;
35245b679c9SMatei Pavaluca 	}
35345b679c9SMatei Pavaluca }
35445b679c9SMatei Pavaluca 
35588302648SClaudiu Manoil static void gfar_rx_buff_size_config(struct gfar_private *priv)
35688302648SClaudiu Manoil {
357f5b720b8SClaudiu Manoil 	int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
35888302648SClaudiu Manoil 
35988302648SClaudiu Manoil 	/* set this when rx hw offload (TOE) functions are being used */
36088302648SClaudiu Manoil 	priv->uses_rxfcb = 0;
36188302648SClaudiu Manoil 
36288302648SClaudiu Manoil 	if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
36388302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
36488302648SClaudiu Manoil 
36588302648SClaudiu Manoil 	if (priv->hwts_rx_en)
36688302648SClaudiu Manoil 		priv->uses_rxfcb = 1;
36788302648SClaudiu Manoil 
36888302648SClaudiu Manoil 	if (priv->uses_rxfcb)
36988302648SClaudiu Manoil 		frame_size += GMAC_FCB_LEN;
37088302648SClaudiu Manoil 
37188302648SClaudiu Manoil 	frame_size += priv->padding;
37288302648SClaudiu Manoil 
37388302648SClaudiu Manoil 	frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
37488302648SClaudiu Manoil 		     INCREMENTAL_BUFFER_SIZE;
37588302648SClaudiu Manoil 
37688302648SClaudiu Manoil 	priv->rx_buffer_size = frame_size;
37788302648SClaudiu Manoil }
37888302648SClaudiu Manoil 
379a328ac92SClaudiu Manoil static void gfar_mac_rx_config(struct gfar_private *priv)
380ec21e2ecSJeff Kirsher {
381ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
382ec21e2ecSJeff Kirsher 	u32 rctrl = 0;
383ec21e2ecSJeff Kirsher 
384ec21e2ecSJeff Kirsher 	if (priv->rx_filer_enable) {
385ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_FILREN;
386ec21e2ecSJeff Kirsher 		/* Program the RIR0 reg with the required distribution */
38771ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING)
38871ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
38971ff9e3dSClaudiu Manoil 		else /* GFAR_MQ_POLLING */
39071ff9e3dSClaudiu Manoil 			gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
391ec21e2ecSJeff Kirsher 	}
392ec21e2ecSJeff Kirsher 
393f5ae6279SClaudiu Manoil 	/* Restore PROMISC mode */
394a328ac92SClaudiu Manoil 	if (priv->ndev->flags & IFF_PROMISC)
395f5ae6279SClaudiu Manoil 		rctrl |= RCTRL_PROM;
396f5ae6279SClaudiu Manoil 
39788302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_RXCSUM)
398ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_CHECKSUMMING;
399ec21e2ecSJeff Kirsher 
40088302648SClaudiu Manoil 	if (priv->extended_hash)
40188302648SClaudiu Manoil 		rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
402ec21e2ecSJeff Kirsher 
403ec21e2ecSJeff Kirsher 	if (priv->padding) {
404ec21e2ecSJeff Kirsher 		rctrl &= ~RCTRL_PAL_MASK;
405ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PADDING(priv->padding);
406ec21e2ecSJeff Kirsher 	}
407ec21e2ecSJeff Kirsher 
408ec21e2ecSJeff Kirsher 	/* Enable HW time stamping if requested from user space */
40988302648SClaudiu Manoil 	if (priv->hwts_rx_en)
410ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
411ec21e2ecSJeff Kirsher 
41288302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
413ec21e2ecSJeff Kirsher 		rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
414ec21e2ecSJeff Kirsher 
41545b679c9SMatei Pavaluca 	/* Clear the LFC bit */
41645b679c9SMatei Pavaluca 	gfar_write(&regs->rctrl, rctrl);
41745b679c9SMatei Pavaluca 	/* Init flow control threshold values */
41845b679c9SMatei Pavaluca 	gfar_init_rqprm(priv);
41945b679c9SMatei Pavaluca 	gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
42045b679c9SMatei Pavaluca 	rctrl |= RCTRL_LFC;
42145b679c9SMatei Pavaluca 
422ec21e2ecSJeff Kirsher 	/* Init rctrl based on our settings */
423ec21e2ecSJeff Kirsher 	gfar_write(&regs->rctrl, rctrl);
424a328ac92SClaudiu Manoil }
425ec21e2ecSJeff Kirsher 
426a328ac92SClaudiu Manoil static void gfar_mac_tx_config(struct gfar_private *priv)
427a328ac92SClaudiu Manoil {
428a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
429a328ac92SClaudiu Manoil 	u32 tctrl = 0;
430a328ac92SClaudiu Manoil 
431a328ac92SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_IP_CSUM)
432ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_INIT_CSUM;
433ec21e2ecSJeff Kirsher 
434b98b8babSClaudiu Manoil 	if (priv->prio_sched_en)
435ec21e2ecSJeff Kirsher 		tctrl |= TCTRL_TXSCHED_PRIO;
436b98b8babSClaudiu Manoil 	else {
437b98b8babSClaudiu Manoil 		tctrl |= TCTRL_TXSCHED_WRRS;
438b98b8babSClaudiu Manoil 		gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
439b98b8babSClaudiu Manoil 		gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
440b98b8babSClaudiu Manoil 	}
441ec21e2ecSJeff Kirsher 
44288302648SClaudiu Manoil 	if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
44388302648SClaudiu Manoil 		tctrl |= TCTRL_VLINS;
44488302648SClaudiu Manoil 
445ec21e2ecSJeff Kirsher 	gfar_write(&regs->tctrl, tctrl);
446ec21e2ecSJeff Kirsher }
447ec21e2ecSJeff Kirsher 
448f19015baSClaudiu Manoil static void gfar_configure_coalescing(struct gfar_private *priv,
449f19015baSClaudiu Manoil 			       unsigned long tx_mask, unsigned long rx_mask)
450f19015baSClaudiu Manoil {
451f19015baSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
452f19015baSClaudiu Manoil 	u32 __iomem *baddr;
453f19015baSClaudiu Manoil 
454f19015baSClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
455f19015baSClaudiu Manoil 		int i = 0;
456f19015baSClaudiu Manoil 
457f19015baSClaudiu Manoil 		baddr = &regs->txic0;
458f19015baSClaudiu Manoil 		for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
459f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
460f19015baSClaudiu Manoil 			if (likely(priv->tx_queue[i]->txcoalescing))
461f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->tx_queue[i]->txic);
462f19015baSClaudiu Manoil 		}
463f19015baSClaudiu Manoil 
464f19015baSClaudiu Manoil 		baddr = &regs->rxic0;
465f19015baSClaudiu Manoil 		for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
466f19015baSClaudiu Manoil 			gfar_write(baddr + i, 0);
467f19015baSClaudiu Manoil 			if (likely(priv->rx_queue[i]->rxcoalescing))
468f19015baSClaudiu Manoil 				gfar_write(baddr + i, priv->rx_queue[i]->rxic);
469f19015baSClaudiu Manoil 		}
470f19015baSClaudiu Manoil 	} else {
471f19015baSClaudiu Manoil 		/* Backward compatible case -- even if we enable
472f19015baSClaudiu Manoil 		 * multiple queues, there's only single reg to program
473f19015baSClaudiu Manoil 		 */
474f19015baSClaudiu Manoil 		gfar_write(&regs->txic, 0);
475f19015baSClaudiu Manoil 		if (likely(priv->tx_queue[0]->txcoalescing))
476f19015baSClaudiu Manoil 			gfar_write(&regs->txic, priv->tx_queue[0]->txic);
477f19015baSClaudiu Manoil 
478f19015baSClaudiu Manoil 		gfar_write(&regs->rxic, 0);
479f19015baSClaudiu Manoil 		if (unlikely(priv->rx_queue[0]->rxcoalescing))
480f19015baSClaudiu Manoil 			gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
481f19015baSClaudiu Manoil 	}
482f19015baSClaudiu Manoil }
483f19015baSClaudiu Manoil 
484f19015baSClaudiu Manoil void gfar_configure_coalescing_all(struct gfar_private *priv)
485f19015baSClaudiu Manoil {
486f19015baSClaudiu Manoil 	gfar_configure_coalescing(priv, 0xFF, 0xFF);
487f19015baSClaudiu Manoil }
488f19015baSClaudiu Manoil 
489ec21e2ecSJeff Kirsher static struct net_device_stats *gfar_get_stats(struct net_device *dev)
490ec21e2ecSJeff Kirsher {
491ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
492ec21e2ecSJeff Kirsher 	unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
493ec21e2ecSJeff Kirsher 	unsigned long tx_packets = 0, tx_bytes = 0;
4943a2e16c8SJan Ceuleers 	int i;
495ec21e2ecSJeff Kirsher 
496ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
497ec21e2ecSJeff Kirsher 		rx_packets += priv->rx_queue[i]->stats.rx_packets;
498ec21e2ecSJeff Kirsher 		rx_bytes   += priv->rx_queue[i]->stats.rx_bytes;
499ec21e2ecSJeff Kirsher 		rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
500ec21e2ecSJeff Kirsher 	}
501ec21e2ecSJeff Kirsher 
502ec21e2ecSJeff Kirsher 	dev->stats.rx_packets = rx_packets;
503ec21e2ecSJeff Kirsher 	dev->stats.rx_bytes   = rx_bytes;
504ec21e2ecSJeff Kirsher 	dev->stats.rx_dropped = rx_dropped;
505ec21e2ecSJeff Kirsher 
506ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
507ec21e2ecSJeff Kirsher 		tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
508ec21e2ecSJeff Kirsher 		tx_packets += priv->tx_queue[i]->stats.tx_packets;
509ec21e2ecSJeff Kirsher 	}
510ec21e2ecSJeff Kirsher 
511ec21e2ecSJeff Kirsher 	dev->stats.tx_bytes   = tx_bytes;
512ec21e2ecSJeff Kirsher 	dev->stats.tx_packets = tx_packets;
513ec21e2ecSJeff Kirsher 
514ec21e2ecSJeff Kirsher 	return &dev->stats;
515ec21e2ecSJeff Kirsher }
516ec21e2ecSJeff Kirsher 
517ec21e2ecSJeff Kirsher static const struct net_device_ops gfar_netdev_ops = {
518ec21e2ecSJeff Kirsher 	.ndo_open = gfar_enet_open,
519ec21e2ecSJeff Kirsher 	.ndo_start_xmit = gfar_start_xmit,
520ec21e2ecSJeff Kirsher 	.ndo_stop = gfar_close,
521ec21e2ecSJeff Kirsher 	.ndo_change_mtu = gfar_change_mtu,
522ec21e2ecSJeff Kirsher 	.ndo_set_features = gfar_set_features,
523afc4b13dSJiri Pirko 	.ndo_set_rx_mode = gfar_set_multi,
524ec21e2ecSJeff Kirsher 	.ndo_tx_timeout = gfar_timeout,
525ec21e2ecSJeff Kirsher 	.ndo_do_ioctl = gfar_ioctl,
526ec21e2ecSJeff Kirsher 	.ndo_get_stats = gfar_get_stats,
527ec21e2ecSJeff Kirsher 	.ndo_set_mac_address = eth_mac_addr,
528ec21e2ecSJeff Kirsher 	.ndo_validate_addr = eth_validate_addr,
529ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
530ec21e2ecSJeff Kirsher 	.ndo_poll_controller = gfar_netpoll,
531ec21e2ecSJeff Kirsher #endif
532ec21e2ecSJeff Kirsher };
533ec21e2ecSJeff Kirsher 
534efeddce7SClaudiu Manoil static void gfar_ints_disable(struct gfar_private *priv)
535efeddce7SClaudiu Manoil {
536efeddce7SClaudiu Manoil 	int i;
537efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
538efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
539efeddce7SClaudiu Manoil 		/* Clear IEVENT */
540efeddce7SClaudiu Manoil 		gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
541efeddce7SClaudiu Manoil 
542efeddce7SClaudiu Manoil 		/* Initialize IMASK */
543efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_INIT_CLEAR);
544efeddce7SClaudiu Manoil 	}
545efeddce7SClaudiu Manoil }
546efeddce7SClaudiu Manoil 
547efeddce7SClaudiu Manoil static void gfar_ints_enable(struct gfar_private *priv)
548efeddce7SClaudiu Manoil {
549efeddce7SClaudiu Manoil 	int i;
550efeddce7SClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
551efeddce7SClaudiu Manoil 		struct gfar __iomem *regs = priv->gfargrp[i].regs;
552efeddce7SClaudiu Manoil 		/* Unmask the interrupts we look for */
553efeddce7SClaudiu Manoil 		gfar_write(&regs->imask, IMASK_DEFAULT);
554efeddce7SClaudiu Manoil 	}
555efeddce7SClaudiu Manoil }
556efeddce7SClaudiu Manoil 
557ec21e2ecSJeff Kirsher void lock_tx_qs(struct gfar_private *priv)
558ec21e2ecSJeff Kirsher {
5593a2e16c8SJan Ceuleers 	int i;
560ec21e2ecSJeff Kirsher 
561ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
562ec21e2ecSJeff Kirsher 		spin_lock(&priv->tx_queue[i]->txlock);
563ec21e2ecSJeff Kirsher }
564ec21e2ecSJeff Kirsher 
565ec21e2ecSJeff Kirsher void unlock_tx_qs(struct gfar_private *priv)
566ec21e2ecSJeff Kirsher {
5673a2e16c8SJan Ceuleers 	int i;
568ec21e2ecSJeff Kirsher 
569ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
570ec21e2ecSJeff Kirsher 		spin_unlock(&priv->tx_queue[i]->txlock);
571ec21e2ecSJeff Kirsher }
572ec21e2ecSJeff Kirsher 
57320862788SClaudiu Manoil static int gfar_alloc_tx_queues(struct gfar_private *priv)
57420862788SClaudiu Manoil {
57520862788SClaudiu Manoil 	int i;
57620862788SClaudiu Manoil 
57720862788SClaudiu Manoil 	for (i = 0; i < priv->num_tx_queues; i++) {
57820862788SClaudiu Manoil 		priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
57920862788SClaudiu Manoil 					    GFP_KERNEL);
58020862788SClaudiu Manoil 		if (!priv->tx_queue[i])
58120862788SClaudiu Manoil 			return -ENOMEM;
58220862788SClaudiu Manoil 
58320862788SClaudiu Manoil 		priv->tx_queue[i]->tx_skbuff = NULL;
58420862788SClaudiu Manoil 		priv->tx_queue[i]->qindex = i;
58520862788SClaudiu Manoil 		priv->tx_queue[i]->dev = priv->ndev;
58620862788SClaudiu Manoil 		spin_lock_init(&(priv->tx_queue[i]->txlock));
58720862788SClaudiu Manoil 	}
58820862788SClaudiu Manoil 	return 0;
58920862788SClaudiu Manoil }
59020862788SClaudiu Manoil 
59120862788SClaudiu Manoil static int gfar_alloc_rx_queues(struct gfar_private *priv)
59220862788SClaudiu Manoil {
59320862788SClaudiu Manoil 	int i;
59420862788SClaudiu Manoil 
59520862788SClaudiu Manoil 	for (i = 0; i < priv->num_rx_queues; i++) {
59620862788SClaudiu Manoil 		priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
59720862788SClaudiu Manoil 					    GFP_KERNEL);
59820862788SClaudiu Manoil 		if (!priv->rx_queue[i])
59920862788SClaudiu Manoil 			return -ENOMEM;
60020862788SClaudiu Manoil 
60120862788SClaudiu Manoil 		priv->rx_queue[i]->rx_skbuff = NULL;
60220862788SClaudiu Manoil 		priv->rx_queue[i]->qindex = i;
60320862788SClaudiu Manoil 		priv->rx_queue[i]->dev = priv->ndev;
60420862788SClaudiu Manoil 	}
60520862788SClaudiu Manoil 	return 0;
60620862788SClaudiu Manoil }
60720862788SClaudiu Manoil 
60820862788SClaudiu Manoil static void gfar_free_tx_queues(struct gfar_private *priv)
609ec21e2ecSJeff Kirsher {
6103a2e16c8SJan Ceuleers 	int i;
611ec21e2ecSJeff Kirsher 
612ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
613ec21e2ecSJeff Kirsher 		kfree(priv->tx_queue[i]);
614ec21e2ecSJeff Kirsher }
615ec21e2ecSJeff Kirsher 
61620862788SClaudiu Manoil static void gfar_free_rx_queues(struct gfar_private *priv)
617ec21e2ecSJeff Kirsher {
6183a2e16c8SJan Ceuleers 	int i;
619ec21e2ecSJeff Kirsher 
620ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
621ec21e2ecSJeff Kirsher 		kfree(priv->rx_queue[i]);
622ec21e2ecSJeff Kirsher }
623ec21e2ecSJeff Kirsher 
624ec21e2ecSJeff Kirsher static void unmap_group_regs(struct gfar_private *priv)
625ec21e2ecSJeff Kirsher {
6263a2e16c8SJan Ceuleers 	int i;
627ec21e2ecSJeff Kirsher 
628ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
629ec21e2ecSJeff Kirsher 		if (priv->gfargrp[i].regs)
630ec21e2ecSJeff Kirsher 			iounmap(priv->gfargrp[i].regs);
631ec21e2ecSJeff Kirsher }
632ec21e2ecSJeff Kirsher 
633ee873fdaSClaudiu Manoil static void free_gfar_dev(struct gfar_private *priv)
634ee873fdaSClaudiu Manoil {
635ee873fdaSClaudiu Manoil 	int i, j;
636ee873fdaSClaudiu Manoil 
637ee873fdaSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++)
638ee873fdaSClaudiu Manoil 		for (j = 0; j < GFAR_NUM_IRQS; j++) {
639ee873fdaSClaudiu Manoil 			kfree(priv->gfargrp[i].irqinfo[j]);
640ee873fdaSClaudiu Manoil 			priv->gfargrp[i].irqinfo[j] = NULL;
641ee873fdaSClaudiu Manoil 		}
642ee873fdaSClaudiu Manoil 
643ee873fdaSClaudiu Manoil 	free_netdev(priv->ndev);
644ee873fdaSClaudiu Manoil }
645ee873fdaSClaudiu Manoil 
646ec21e2ecSJeff Kirsher static void disable_napi(struct gfar_private *priv)
647ec21e2ecSJeff Kirsher {
6483a2e16c8SJan Ceuleers 	int i;
649ec21e2ecSJeff Kirsher 
650aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
651aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_rx);
652aeb12c5eSClaudiu Manoil 		napi_disable(&priv->gfargrp[i].napi_tx);
653aeb12c5eSClaudiu Manoil 	}
654ec21e2ecSJeff Kirsher }
655ec21e2ecSJeff Kirsher 
656ec21e2ecSJeff Kirsher static void enable_napi(struct gfar_private *priv)
657ec21e2ecSJeff Kirsher {
6583a2e16c8SJan Ceuleers 	int i;
659ec21e2ecSJeff Kirsher 
660aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
661aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_rx);
662aeb12c5eSClaudiu Manoil 		napi_enable(&priv->gfargrp[i].napi_tx);
663aeb12c5eSClaudiu Manoil 	}
664ec21e2ecSJeff Kirsher }
665ec21e2ecSJeff Kirsher 
666ec21e2ecSJeff Kirsher static int gfar_parse_group(struct device_node *np,
667ec21e2ecSJeff Kirsher 			    struct gfar_private *priv, const char *model)
668ec21e2ecSJeff Kirsher {
6695fedcc14SClaudiu Manoil 	struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
670ee873fdaSClaudiu Manoil 	int i;
671ee873fdaSClaudiu Manoil 
672ee873fdaSClaudiu Manoil 	for (i = 0; i < GFAR_NUM_IRQS; i++) {
673ee873fdaSClaudiu Manoil 		grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
674ee873fdaSClaudiu Manoil 					  GFP_KERNEL);
675ee873fdaSClaudiu Manoil 		if (!grp->irqinfo[i])
676ee873fdaSClaudiu Manoil 			return -ENOMEM;
677ee873fdaSClaudiu Manoil 	}
678ec21e2ecSJeff Kirsher 
6795fedcc14SClaudiu Manoil 	grp->regs = of_iomap(np, 0);
6805fedcc14SClaudiu Manoil 	if (!grp->regs)
681ec21e2ecSJeff Kirsher 		return -ENOMEM;
682ec21e2ecSJeff Kirsher 
683ee873fdaSClaudiu Manoil 	gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
684ec21e2ecSJeff Kirsher 
685ec21e2ecSJeff Kirsher 	/* If we aren't the FEC we have multiple interrupts */
686ec21e2ecSJeff Kirsher 	if (model && strcasecmp(model, "FEC")) {
687ee873fdaSClaudiu Manoil 		gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
688ee873fdaSClaudiu Manoil 		gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
689ee873fdaSClaudiu Manoil 		if (gfar_irq(grp, TX)->irq == NO_IRQ ||
690ee873fdaSClaudiu Manoil 		    gfar_irq(grp, RX)->irq == NO_IRQ ||
691ee873fdaSClaudiu Manoil 		    gfar_irq(grp, ER)->irq == NO_IRQ)
692ec21e2ecSJeff Kirsher 			return -EINVAL;
693ec21e2ecSJeff Kirsher 	}
694ec21e2ecSJeff Kirsher 
6955fedcc14SClaudiu Manoil 	grp->priv = priv;
6965fedcc14SClaudiu Manoil 	spin_lock_init(&grp->grplock);
697ec21e2ecSJeff Kirsher 	if (priv->mode == MQ_MG_MODE) {
69871ff9e3dSClaudiu Manoil 		u32 *rxq_mask, *txq_mask;
69971ff9e3dSClaudiu Manoil 		rxq_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL);
70071ff9e3dSClaudiu Manoil 		txq_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL);
70171ff9e3dSClaudiu Manoil 
70271ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
70371ff9e3dSClaudiu Manoil 			/* One Q per interrupt group: Q0 to G0, Q1 to G1 */
70471ff9e3dSClaudiu Manoil 			grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
70571ff9e3dSClaudiu Manoil 			grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
70671ff9e3dSClaudiu Manoil 		} else { /* GFAR_MQ_POLLING */
70771ff9e3dSClaudiu Manoil 			grp->rx_bit_map = rxq_mask ?
70871ff9e3dSClaudiu Manoil 			*rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
70971ff9e3dSClaudiu Manoil 			grp->tx_bit_map = txq_mask ?
71071ff9e3dSClaudiu Manoil 			*txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
71171ff9e3dSClaudiu Manoil 		}
712ec21e2ecSJeff Kirsher 	} else {
7135fedcc14SClaudiu Manoil 		grp->rx_bit_map = 0xFF;
7145fedcc14SClaudiu Manoil 		grp->tx_bit_map = 0xFF;
715ec21e2ecSJeff Kirsher 	}
71620862788SClaudiu Manoil 
71720862788SClaudiu Manoil 	/* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
71820862788SClaudiu Manoil 	 * right to left, so we need to revert the 8 bits to get the q index
71920862788SClaudiu Manoil 	 */
72020862788SClaudiu Manoil 	grp->rx_bit_map = bitrev8(grp->rx_bit_map);
72120862788SClaudiu Manoil 	grp->tx_bit_map = bitrev8(grp->tx_bit_map);
72220862788SClaudiu Manoil 
72320862788SClaudiu Manoil 	/* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
72420862788SClaudiu Manoil 	 * also assign queues to groups
72520862788SClaudiu Manoil 	 */
72620862788SClaudiu Manoil 	for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
72771ff9e3dSClaudiu Manoil 		if (!grp->rx_queue)
72871ff9e3dSClaudiu Manoil 			grp->rx_queue = priv->rx_queue[i];
72920862788SClaudiu Manoil 		grp->num_rx_queues++;
73020862788SClaudiu Manoil 		grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
73120862788SClaudiu Manoil 		priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
73220862788SClaudiu Manoil 		priv->rx_queue[i]->grp = grp;
73320862788SClaudiu Manoil 	}
73420862788SClaudiu Manoil 
73520862788SClaudiu Manoil 	for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
73671ff9e3dSClaudiu Manoil 		if (!grp->tx_queue)
73771ff9e3dSClaudiu Manoil 			grp->tx_queue = priv->tx_queue[i];
73820862788SClaudiu Manoil 		grp->num_tx_queues++;
73920862788SClaudiu Manoil 		grp->tstat |= (TSTAT_CLEAR_THALT >> i);
74020862788SClaudiu Manoil 		priv->tqueue |= (TQUEUE_EN0 >> i);
74120862788SClaudiu Manoil 		priv->tx_queue[i]->grp = grp;
74220862788SClaudiu Manoil 	}
74320862788SClaudiu Manoil 
744ec21e2ecSJeff Kirsher 	priv->num_grps++;
745ec21e2ecSJeff Kirsher 
746ec21e2ecSJeff Kirsher 	return 0;
747ec21e2ecSJeff Kirsher }
748ec21e2ecSJeff Kirsher 
749ec21e2ecSJeff Kirsher static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
750ec21e2ecSJeff Kirsher {
751ec21e2ecSJeff Kirsher 	const char *model;
752ec21e2ecSJeff Kirsher 	const char *ctype;
753ec21e2ecSJeff Kirsher 	const void *mac_addr;
754ec21e2ecSJeff Kirsher 	int err = 0, i;
755ec21e2ecSJeff Kirsher 	struct net_device *dev = NULL;
756ec21e2ecSJeff Kirsher 	struct gfar_private *priv = NULL;
757ec21e2ecSJeff Kirsher 	struct device_node *np = ofdev->dev.of_node;
758ec21e2ecSJeff Kirsher 	struct device_node *child = NULL;
759ec21e2ecSJeff Kirsher 	const u32 *stash;
760ec21e2ecSJeff Kirsher 	const u32 *stash_len;
761ec21e2ecSJeff Kirsher 	const u32 *stash_idx;
762ec21e2ecSJeff Kirsher 	unsigned int num_tx_qs, num_rx_qs;
763ec21e2ecSJeff Kirsher 	u32 *tx_queues, *rx_queues;
764b338ce27SClaudiu Manoil 	unsigned short mode, poll_mode;
765ec21e2ecSJeff Kirsher 
766ec21e2ecSJeff Kirsher 	if (!np || !of_device_is_available(np))
767ec21e2ecSJeff Kirsher 		return -ENODEV;
768ec21e2ecSJeff Kirsher 
769b338ce27SClaudiu Manoil 	if (of_device_is_compatible(np, "fsl,etsec2")) {
770b338ce27SClaudiu Manoil 		mode = MQ_MG_MODE;
771b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
772b338ce27SClaudiu Manoil 	} else {
773b338ce27SClaudiu Manoil 		mode = SQ_SG_MODE;
774b338ce27SClaudiu Manoil 		poll_mode = GFAR_SQ_POLLING;
775b338ce27SClaudiu Manoil 	}
776b338ce27SClaudiu Manoil 
77771ff9e3dSClaudiu Manoil 	/* parse the num of HW tx and rx queues */
778ec21e2ecSJeff Kirsher 	tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
77971ff9e3dSClaudiu Manoil 	rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
78071ff9e3dSClaudiu Manoil 
781b338ce27SClaudiu Manoil 	if (mode == SQ_SG_MODE) {
78271ff9e3dSClaudiu Manoil 		num_tx_qs = 1;
78371ff9e3dSClaudiu Manoil 		num_rx_qs = 1;
78471ff9e3dSClaudiu Manoil 	} else { /* MQ_MG_MODE */
785c65d7533SClaudiu Manoil 		/* get the actual number of supported groups */
786c65d7533SClaudiu Manoil 		unsigned int num_grps = of_get_available_child_count(np);
787c65d7533SClaudiu Manoil 
788c65d7533SClaudiu Manoil 		if (num_grps == 0 || num_grps > MAXGROUPS) {
789c65d7533SClaudiu Manoil 			dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
790c65d7533SClaudiu Manoil 				num_grps);
791c65d7533SClaudiu Manoil 			pr_err("Cannot do alloc_etherdev, aborting\n");
792c65d7533SClaudiu Manoil 			return -EINVAL;
793c65d7533SClaudiu Manoil 		}
794c65d7533SClaudiu Manoil 
795b338ce27SClaudiu Manoil 		if (poll_mode == GFAR_SQ_POLLING) {
796c65d7533SClaudiu Manoil 			num_tx_qs = num_grps; /* one txq per int group */
797c65d7533SClaudiu Manoil 			num_rx_qs = num_grps; /* one rxq per int group */
79871ff9e3dSClaudiu Manoil 		} else { /* GFAR_MQ_POLLING */
799ec21e2ecSJeff Kirsher 			num_tx_qs = tx_queues ? *tx_queues : 1;
80071ff9e3dSClaudiu Manoil 			num_rx_qs = rx_queues ? *rx_queues : 1;
80171ff9e3dSClaudiu Manoil 		}
80271ff9e3dSClaudiu Manoil 	}
803ec21e2ecSJeff Kirsher 
804ec21e2ecSJeff Kirsher 	if (num_tx_qs > MAX_TX_QS) {
805ec21e2ecSJeff Kirsher 		pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
806ec21e2ecSJeff Kirsher 		       num_tx_qs, MAX_TX_QS);
807ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
808ec21e2ecSJeff Kirsher 		return -EINVAL;
809ec21e2ecSJeff Kirsher 	}
810ec21e2ecSJeff Kirsher 
811ec21e2ecSJeff Kirsher 	if (num_rx_qs > MAX_RX_QS) {
812ec21e2ecSJeff Kirsher 		pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
813ec21e2ecSJeff Kirsher 		       num_rx_qs, MAX_RX_QS);
814ec21e2ecSJeff Kirsher 		pr_err("Cannot do alloc_etherdev, aborting\n");
815ec21e2ecSJeff Kirsher 		return -EINVAL;
816ec21e2ecSJeff Kirsher 	}
817ec21e2ecSJeff Kirsher 
818ec21e2ecSJeff Kirsher 	*pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
819ec21e2ecSJeff Kirsher 	dev = *pdev;
820ec21e2ecSJeff Kirsher 	if (NULL == dev)
821ec21e2ecSJeff Kirsher 		return -ENOMEM;
822ec21e2ecSJeff Kirsher 
823ec21e2ecSJeff Kirsher 	priv = netdev_priv(dev);
824ec21e2ecSJeff Kirsher 	priv->ndev = dev;
825ec21e2ecSJeff Kirsher 
826b338ce27SClaudiu Manoil 	priv->mode = mode;
827b338ce27SClaudiu Manoil 	priv->poll_mode = poll_mode;
828b338ce27SClaudiu Manoil 
829ec21e2ecSJeff Kirsher 	priv->num_tx_queues = num_tx_qs;
830ec21e2ecSJeff Kirsher 	netif_set_real_num_rx_queues(dev, num_rx_qs);
831ec21e2ecSJeff Kirsher 	priv->num_rx_queues = num_rx_qs;
83220862788SClaudiu Manoil 
83320862788SClaudiu Manoil 	err = gfar_alloc_tx_queues(priv);
83420862788SClaudiu Manoil 	if (err)
83520862788SClaudiu Manoil 		goto tx_alloc_failed;
83620862788SClaudiu Manoil 
83720862788SClaudiu Manoil 	err = gfar_alloc_rx_queues(priv);
83820862788SClaudiu Manoil 	if (err)
83920862788SClaudiu Manoil 		goto rx_alloc_failed;
840ec21e2ecSJeff Kirsher 
841ec21e2ecSJeff Kirsher 	/* Init Rx queue filer rule set linked list */
842ec21e2ecSJeff Kirsher 	INIT_LIST_HEAD(&priv->rx_list.list);
843ec21e2ecSJeff Kirsher 	priv->rx_list.count = 0;
844ec21e2ecSJeff Kirsher 	mutex_init(&priv->rx_queue_access);
845ec21e2ecSJeff Kirsher 
846ec21e2ecSJeff Kirsher 	model = of_get_property(np, "model", NULL);
847ec21e2ecSJeff Kirsher 
848ec21e2ecSJeff Kirsher 	for (i = 0; i < MAXGROUPS; i++)
849ec21e2ecSJeff Kirsher 		priv->gfargrp[i].regs = NULL;
850ec21e2ecSJeff Kirsher 
851ec21e2ecSJeff Kirsher 	/* Parse and initialize group specific information */
852b338ce27SClaudiu Manoil 	if (priv->mode == MQ_MG_MODE) {
853ec21e2ecSJeff Kirsher 		for_each_child_of_node(np, child) {
854ec21e2ecSJeff Kirsher 			err = gfar_parse_group(child, priv, model);
855ec21e2ecSJeff Kirsher 			if (err)
856ec21e2ecSJeff Kirsher 				goto err_grp_init;
857ec21e2ecSJeff Kirsher 		}
858b338ce27SClaudiu Manoil 	} else { /* SQ_SG_MODE */
859ec21e2ecSJeff Kirsher 		err = gfar_parse_group(np, priv, model);
860ec21e2ecSJeff Kirsher 		if (err)
861ec21e2ecSJeff Kirsher 			goto err_grp_init;
862ec21e2ecSJeff Kirsher 	}
863ec21e2ecSJeff Kirsher 
864ec21e2ecSJeff Kirsher 	stash = of_get_property(np, "bd-stash", NULL);
865ec21e2ecSJeff Kirsher 
866ec21e2ecSJeff Kirsher 	if (stash) {
867ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
868ec21e2ecSJeff Kirsher 		priv->bd_stash_en = 1;
869ec21e2ecSJeff Kirsher 	}
870ec21e2ecSJeff Kirsher 
871ec21e2ecSJeff Kirsher 	stash_len = of_get_property(np, "rx-stash-len", NULL);
872ec21e2ecSJeff Kirsher 
873ec21e2ecSJeff Kirsher 	if (stash_len)
874ec21e2ecSJeff Kirsher 		priv->rx_stash_size = *stash_len;
875ec21e2ecSJeff Kirsher 
876ec21e2ecSJeff Kirsher 	stash_idx = of_get_property(np, "rx-stash-idx", NULL);
877ec21e2ecSJeff Kirsher 
878ec21e2ecSJeff Kirsher 	if (stash_idx)
879ec21e2ecSJeff Kirsher 		priv->rx_stash_index = *stash_idx;
880ec21e2ecSJeff Kirsher 
881ec21e2ecSJeff Kirsher 	if (stash_len || stash_idx)
882ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
883ec21e2ecSJeff Kirsher 
884ec21e2ecSJeff Kirsher 	mac_addr = of_get_mac_address(np);
885bc4598bcSJan Ceuleers 
886ec21e2ecSJeff Kirsher 	if (mac_addr)
8876a3c910cSJoe Perches 		memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
888ec21e2ecSJeff Kirsher 
889ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "TSEC"))
89034018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
891ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
892ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
893ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR;
894bc4598bcSJan Ceuleers 
895ec21e2ecSJeff Kirsher 	if (model && !strcasecmp(model, "eTSEC"))
89634018fd4SClaudiu Manoil 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
897ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_COALESCE |
898ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_RMON |
899ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MULTI_INTR |
900ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_CSUM |
901ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_VLAN |
902ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
903ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
904ec21e2ecSJeff Kirsher 				     FSL_GIANFAR_DEV_HAS_TIMER;
905ec21e2ecSJeff Kirsher 
906ec21e2ecSJeff Kirsher 	ctype = of_get_property(np, "phy-connection-type", NULL);
907ec21e2ecSJeff Kirsher 
908ec21e2ecSJeff Kirsher 	/* We only care about rgmii-id.  The rest are autodetected */
909ec21e2ecSJeff Kirsher 	if (ctype && !strcmp(ctype, "rgmii-id"))
910ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
911ec21e2ecSJeff Kirsher 	else
912ec21e2ecSJeff Kirsher 		priv->interface = PHY_INTERFACE_MODE_MII;
913ec21e2ecSJeff Kirsher 
914ec21e2ecSJeff Kirsher 	if (of_get_property(np, "fsl,magic-packet", NULL))
915ec21e2ecSJeff Kirsher 		priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
916ec21e2ecSJeff Kirsher 
917ec21e2ecSJeff Kirsher 	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
918ec21e2ecSJeff Kirsher 
919be403645SFlorian Fainelli 	/* In the case of a fixed PHY, the DT node associated
920be403645SFlorian Fainelli 	 * to the PHY is the Ethernet MAC DT node.
921be403645SFlorian Fainelli 	 */
9226f2c9bd8SUwe Kleine-König 	if (!priv->phy_node && of_phy_is_fixed_link(np)) {
923be403645SFlorian Fainelli 		err = of_phy_register_fixed_link(np);
924be403645SFlorian Fainelli 		if (err)
925be403645SFlorian Fainelli 			goto err_grp_init;
926be403645SFlorian Fainelli 
9276f2c9bd8SUwe Kleine-König 		priv->phy_node = of_node_get(np);
928be403645SFlorian Fainelli 	}
929be403645SFlorian Fainelli 
930ec21e2ecSJeff Kirsher 	/* Find the TBI PHY.  If it's not there, we don't support SGMII */
931ec21e2ecSJeff Kirsher 	priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
932ec21e2ecSJeff Kirsher 
933ec21e2ecSJeff Kirsher 	return 0;
934ec21e2ecSJeff Kirsher 
935ec21e2ecSJeff Kirsher err_grp_init:
936ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
93720862788SClaudiu Manoil rx_alloc_failed:
93820862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
93920862788SClaudiu Manoil tx_alloc_failed:
94020862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
941ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
942ec21e2ecSJeff Kirsher 	return err;
943ec21e2ecSJeff Kirsher }
944ec21e2ecSJeff Kirsher 
945ca0c88c2SBen Hutchings static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
946ec21e2ecSJeff Kirsher {
947ec21e2ecSJeff Kirsher 	struct hwtstamp_config config;
948ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(netdev);
949ec21e2ecSJeff Kirsher 
950ec21e2ecSJeff Kirsher 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
951ec21e2ecSJeff Kirsher 		return -EFAULT;
952ec21e2ecSJeff Kirsher 
953ec21e2ecSJeff Kirsher 	/* reserved for future extensions */
954ec21e2ecSJeff Kirsher 	if (config.flags)
955ec21e2ecSJeff Kirsher 		return -EINVAL;
956ec21e2ecSJeff Kirsher 
957ec21e2ecSJeff Kirsher 	switch (config.tx_type) {
958ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_OFF:
959ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 0;
960ec21e2ecSJeff Kirsher 		break;
961ec21e2ecSJeff Kirsher 	case HWTSTAMP_TX_ON:
962ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
963ec21e2ecSJeff Kirsher 			return -ERANGE;
964ec21e2ecSJeff Kirsher 		priv->hwts_tx_en = 1;
965ec21e2ecSJeff Kirsher 		break;
966ec21e2ecSJeff Kirsher 	default:
967ec21e2ecSJeff Kirsher 		return -ERANGE;
968ec21e2ecSJeff Kirsher 	}
969ec21e2ecSJeff Kirsher 
970ec21e2ecSJeff Kirsher 	switch (config.rx_filter) {
971ec21e2ecSJeff Kirsher 	case HWTSTAMP_FILTER_NONE:
972ec21e2ecSJeff Kirsher 		if (priv->hwts_rx_en) {
973ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 0;
9740851133bSClaudiu Manoil 			reset_gfar(netdev);
975ec21e2ecSJeff Kirsher 		}
976ec21e2ecSJeff Kirsher 		break;
977ec21e2ecSJeff Kirsher 	default:
978ec21e2ecSJeff Kirsher 		if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
979ec21e2ecSJeff Kirsher 			return -ERANGE;
980ec21e2ecSJeff Kirsher 		if (!priv->hwts_rx_en) {
981ec21e2ecSJeff Kirsher 			priv->hwts_rx_en = 1;
9820851133bSClaudiu Manoil 			reset_gfar(netdev);
983ec21e2ecSJeff Kirsher 		}
984ec21e2ecSJeff Kirsher 		config.rx_filter = HWTSTAMP_FILTER_ALL;
985ec21e2ecSJeff Kirsher 		break;
986ec21e2ecSJeff Kirsher 	}
987ec21e2ecSJeff Kirsher 
988ec21e2ecSJeff Kirsher 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
989ec21e2ecSJeff Kirsher 		-EFAULT : 0;
990ec21e2ecSJeff Kirsher }
991ec21e2ecSJeff Kirsher 
992ca0c88c2SBen Hutchings static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
993ca0c88c2SBen Hutchings {
994ca0c88c2SBen Hutchings 	struct hwtstamp_config config;
995ca0c88c2SBen Hutchings 	struct gfar_private *priv = netdev_priv(netdev);
996ca0c88c2SBen Hutchings 
997ca0c88c2SBen Hutchings 	config.flags = 0;
998ca0c88c2SBen Hutchings 	config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
999ca0c88c2SBen Hutchings 	config.rx_filter = (priv->hwts_rx_en ?
1000ca0c88c2SBen Hutchings 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
1001ca0c88c2SBen Hutchings 
1002ca0c88c2SBen Hutchings 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1003ca0c88c2SBen Hutchings 		-EFAULT : 0;
1004ca0c88c2SBen Hutchings }
1005ca0c88c2SBen Hutchings 
1006ec21e2ecSJeff Kirsher static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1007ec21e2ecSJeff Kirsher {
1008ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1009ec21e2ecSJeff Kirsher 
1010ec21e2ecSJeff Kirsher 	if (!netif_running(dev))
1011ec21e2ecSJeff Kirsher 		return -EINVAL;
1012ec21e2ecSJeff Kirsher 
1013ec21e2ecSJeff Kirsher 	if (cmd == SIOCSHWTSTAMP)
1014ca0c88c2SBen Hutchings 		return gfar_hwtstamp_set(dev, rq);
1015ca0c88c2SBen Hutchings 	if (cmd == SIOCGHWTSTAMP)
1016ca0c88c2SBen Hutchings 		return gfar_hwtstamp_get(dev, rq);
1017ec21e2ecSJeff Kirsher 
1018ec21e2ecSJeff Kirsher 	if (!priv->phydev)
1019ec21e2ecSJeff Kirsher 		return -ENODEV;
1020ec21e2ecSJeff Kirsher 
1021ec21e2ecSJeff Kirsher 	return phy_mii_ioctl(priv->phydev, rq, cmd);
1022ec21e2ecSJeff Kirsher }
1023ec21e2ecSJeff Kirsher 
1024ec21e2ecSJeff Kirsher static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
1025ec21e2ecSJeff Kirsher 				   u32 class)
1026ec21e2ecSJeff Kirsher {
1027ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1028ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1029ec21e2ecSJeff Kirsher 
1030ec21e2ecSJeff Kirsher 	rqfar--;
1031ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
1032ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1033ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1034ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1035ec21e2ecSJeff Kirsher 
1036ec21e2ecSJeff Kirsher 	rqfar--;
1037ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1038ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1039ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1040ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1041ec21e2ecSJeff Kirsher 
1042ec21e2ecSJeff Kirsher 	rqfar--;
1043ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1044ec21e2ecSJeff Kirsher 	rqfpr = class;
1045ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1046ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1047ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1048ec21e2ecSJeff Kirsher 
1049ec21e2ecSJeff Kirsher 	rqfar--;
1050ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1051ec21e2ecSJeff Kirsher 	rqfpr = class;
1052ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1053ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1054ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1055ec21e2ecSJeff Kirsher 
1056ec21e2ecSJeff Kirsher 	return rqfar;
1057ec21e2ecSJeff Kirsher }
1058ec21e2ecSJeff Kirsher 
1059ec21e2ecSJeff Kirsher static void gfar_init_filer_table(struct gfar_private *priv)
1060ec21e2ecSJeff Kirsher {
1061ec21e2ecSJeff Kirsher 	int i = 0x0;
1062ec21e2ecSJeff Kirsher 	u32 rqfar = MAX_FILER_IDX;
1063ec21e2ecSJeff Kirsher 	u32 rqfcr = 0x0;
1064ec21e2ecSJeff Kirsher 	u32 rqfpr = FPR_FILER_MASK;
1065ec21e2ecSJeff Kirsher 
1066ec21e2ecSJeff Kirsher 	/* Default rule */
1067ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_MATCH;
1068ec21e2ecSJeff Kirsher 	priv->ftp_rqfcr[rqfar] = rqfcr;
1069ec21e2ecSJeff Kirsher 	priv->ftp_rqfpr[rqfar] = rqfpr;
1070ec21e2ecSJeff Kirsher 	gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1071ec21e2ecSJeff Kirsher 
1072ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1073ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1074ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1075ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1076ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1077ec21e2ecSJeff Kirsher 	rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1078ec21e2ecSJeff Kirsher 
1079ec21e2ecSJeff Kirsher 	/* cur_filer_idx indicated the first non-masked rule */
1080ec21e2ecSJeff Kirsher 	priv->cur_filer_idx = rqfar;
1081ec21e2ecSJeff Kirsher 
1082ec21e2ecSJeff Kirsher 	/* Rest are masked rules */
1083ec21e2ecSJeff Kirsher 	rqfcr = RQFCR_CMP_NOMATCH;
1084ec21e2ecSJeff Kirsher 	for (i = 0; i < rqfar; i++) {
1085ec21e2ecSJeff Kirsher 		priv->ftp_rqfcr[i] = rqfcr;
1086ec21e2ecSJeff Kirsher 		priv->ftp_rqfpr[i] = rqfpr;
1087ec21e2ecSJeff Kirsher 		gfar_write_filer(priv, i, rqfcr, rqfpr);
1088ec21e2ecSJeff Kirsher 	}
1089ec21e2ecSJeff Kirsher }
1090ec21e2ecSJeff Kirsher 
1091d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
10922969b1f7SClaudiu Manoil static void __gfar_detect_errata_83xx(struct gfar_private *priv)
1093ec21e2ecSJeff Kirsher {
1094ec21e2ecSJeff Kirsher 	unsigned int pvr = mfspr(SPRN_PVR);
1095ec21e2ecSJeff Kirsher 	unsigned int svr = mfspr(SPRN_SVR);
1096ec21e2ecSJeff Kirsher 	unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1097ec21e2ecSJeff Kirsher 	unsigned int rev = svr & 0xffff;
1098ec21e2ecSJeff Kirsher 
1099ec21e2ecSJeff Kirsher 	/* MPC8313 Rev 2.0 and higher; All MPC837x */
1100ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
1101ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1102ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_74;
1103ec21e2ecSJeff Kirsher 
1104ec21e2ecSJeff Kirsher 	/* MPC8313 and MPC837x all rev */
1105ec21e2ecSJeff Kirsher 	if ((pvr == 0x80850010 && mod == 0x80b0) ||
1106ec21e2ecSJeff Kirsher 	    (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
1107ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_76;
1108ec21e2ecSJeff Kirsher 
11092969b1f7SClaudiu Manoil 	/* MPC8313 Rev < 2.0 */
11102969b1f7SClaudiu Manoil 	if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
1111ec21e2ecSJeff Kirsher 		priv->errata |= GFAR_ERRATA_12;
11122969b1f7SClaudiu Manoil }
11132969b1f7SClaudiu Manoil 
11142969b1f7SClaudiu Manoil static void __gfar_detect_errata_85xx(struct gfar_private *priv)
11152969b1f7SClaudiu Manoil {
11162969b1f7SClaudiu Manoil 	unsigned int svr = mfspr(SPRN_SVR);
11172969b1f7SClaudiu Manoil 
11182969b1f7SClaudiu Manoil 	if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
11192969b1f7SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_12;
112053fad773SClaudiu Manoil 	if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
112153fad773SClaudiu Manoil 	    ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
112253fad773SClaudiu Manoil 		priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
11232969b1f7SClaudiu Manoil }
1124d6ef0bccSClaudiu Manoil #endif
11252969b1f7SClaudiu Manoil 
11262969b1f7SClaudiu Manoil static void gfar_detect_errata(struct gfar_private *priv)
11272969b1f7SClaudiu Manoil {
11282969b1f7SClaudiu Manoil 	struct device *dev = &priv->ofdev->dev;
11292969b1f7SClaudiu Manoil 
11302969b1f7SClaudiu Manoil 	/* no plans to fix */
11312969b1f7SClaudiu Manoil 	priv->errata |= GFAR_ERRATA_A002;
11322969b1f7SClaudiu Manoil 
1133d6ef0bccSClaudiu Manoil #ifdef CONFIG_PPC
11342969b1f7SClaudiu Manoil 	if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
11352969b1f7SClaudiu Manoil 		__gfar_detect_errata_85xx(priv);
11362969b1f7SClaudiu Manoil 	else /* non-mpc85xx parts, i.e. e300 core based */
11372969b1f7SClaudiu Manoil 		__gfar_detect_errata_83xx(priv);
1138d6ef0bccSClaudiu Manoil #endif
1139ec21e2ecSJeff Kirsher 
1140ec21e2ecSJeff Kirsher 	if (priv->errata)
1141ec21e2ecSJeff Kirsher 		dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1142ec21e2ecSJeff Kirsher 			 priv->errata);
1143ec21e2ecSJeff Kirsher }
1144ec21e2ecSJeff Kirsher 
11450851133bSClaudiu Manoil void gfar_mac_reset(struct gfar_private *priv)
1146ec21e2ecSJeff Kirsher {
114720862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1148a328ac92SClaudiu Manoil 	u32 tempval;
1149ec21e2ecSJeff Kirsher 
1150ec21e2ecSJeff Kirsher 	/* Reset MAC layer */
1151ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1152ec21e2ecSJeff Kirsher 
1153ec21e2ecSJeff Kirsher 	/* We need to delay at least 3 TX clocks */
1154a328ac92SClaudiu Manoil 	udelay(3);
1155ec21e2ecSJeff Kirsher 
115623402bddSClaudiu Manoil 	/* the soft reset bit is not self-resetting, so we need to
115723402bddSClaudiu Manoil 	 * clear it before resuming normal operation
115823402bddSClaudiu Manoil 	 */
115920862788SClaudiu Manoil 	gfar_write(&regs->maccfg1, 0);
1160ec21e2ecSJeff Kirsher 
1161a328ac92SClaudiu Manoil 	udelay(3);
1162a328ac92SClaudiu Manoil 
116388302648SClaudiu Manoil 	/* Compute rx_buff_size based on config flags */
116488302648SClaudiu Manoil 	gfar_rx_buff_size_config(priv);
116588302648SClaudiu Manoil 
116688302648SClaudiu Manoil 	/* Initialize the max receive frame/buffer lengths */
116788302648SClaudiu Manoil 	gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1168a328ac92SClaudiu Manoil 	gfar_write(&regs->mrblr, priv->rx_buffer_size);
1169a328ac92SClaudiu Manoil 
1170a328ac92SClaudiu Manoil 	/* Initialize the Minimum Frame Length Register */
1171a328ac92SClaudiu Manoil 	gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1172a328ac92SClaudiu Manoil 
1173ec21e2ecSJeff Kirsher 	/* Initialize MACCFG2. */
1174ec21e2ecSJeff Kirsher 	tempval = MACCFG2_INIT_SETTINGS;
117588302648SClaudiu Manoil 
117688302648SClaudiu Manoil 	/* If the mtu is larger than the max size for standard
117788302648SClaudiu Manoil 	 * ethernet frames (ie, a jumbo frame), then set maccfg2
117888302648SClaudiu Manoil 	 * to allow huge frames, and to check the length
117988302648SClaudiu Manoil 	 */
118088302648SClaudiu Manoil 	if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
118188302648SClaudiu Manoil 	    gfar_has_errata(priv, GFAR_ERRATA_74))
1182ec21e2ecSJeff Kirsher 		tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
118388302648SClaudiu Manoil 
1184ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1185ec21e2ecSJeff Kirsher 
1186a328ac92SClaudiu Manoil 	/* Clear mac addr hash registers */
1187a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr0, 0);
1188a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr1, 0);
1189a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr2, 0);
1190a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr3, 0);
1191a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr4, 0);
1192a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr5, 0);
1193a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr6, 0);
1194a328ac92SClaudiu Manoil 	gfar_write(&regs->igaddr7, 0);
1195a328ac92SClaudiu Manoil 
1196a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr0, 0);
1197a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr1, 0);
1198a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr2, 0);
1199a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr3, 0);
1200a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr4, 0);
1201a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr5, 0);
1202a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr6, 0);
1203a328ac92SClaudiu Manoil 	gfar_write(&regs->gaddr7, 0);
1204a328ac92SClaudiu Manoil 
1205a328ac92SClaudiu Manoil 	if (priv->extended_hash)
1206a328ac92SClaudiu Manoil 		gfar_clear_exact_match(priv->ndev);
1207a328ac92SClaudiu Manoil 
1208a328ac92SClaudiu Manoil 	gfar_mac_rx_config(priv);
1209a328ac92SClaudiu Manoil 
1210a328ac92SClaudiu Manoil 	gfar_mac_tx_config(priv);
1211a328ac92SClaudiu Manoil 
1212a328ac92SClaudiu Manoil 	gfar_set_mac_address(priv->ndev);
1213a328ac92SClaudiu Manoil 
1214a328ac92SClaudiu Manoil 	gfar_set_multi(priv->ndev);
1215a328ac92SClaudiu Manoil 
1216a328ac92SClaudiu Manoil 	/* clear ievent and imask before configuring coalescing */
1217a328ac92SClaudiu Manoil 	gfar_ints_disable(priv);
1218a328ac92SClaudiu Manoil 
1219a328ac92SClaudiu Manoil 	/* Configure the coalescing support */
1220a328ac92SClaudiu Manoil 	gfar_configure_coalescing_all(priv);
1221a328ac92SClaudiu Manoil }
1222a328ac92SClaudiu Manoil 
1223a328ac92SClaudiu Manoil static void gfar_hw_init(struct gfar_private *priv)
1224a328ac92SClaudiu Manoil {
1225a328ac92SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1226a328ac92SClaudiu Manoil 	u32 attrs;
1227a328ac92SClaudiu Manoil 
1228a328ac92SClaudiu Manoil 	/* Stop the DMA engine now, in case it was running before
1229a328ac92SClaudiu Manoil 	 * (The firmware could have used it, and left it running).
1230a328ac92SClaudiu Manoil 	 */
1231a328ac92SClaudiu Manoil 	gfar_halt(priv);
1232a328ac92SClaudiu Manoil 
1233a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1234a328ac92SClaudiu Manoil 
1235a328ac92SClaudiu Manoil 	/* Zero out the rmon mib registers if it has them */
1236a328ac92SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1237a328ac92SClaudiu Manoil 		memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1238a328ac92SClaudiu Manoil 
1239a328ac92SClaudiu Manoil 		/* Mask off the CAM interrupts */
1240a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam1, 0xffffffff);
1241a328ac92SClaudiu Manoil 		gfar_write(&regs->rmon.cam2, 0xffffffff);
1242a328ac92SClaudiu Manoil 	}
1243a328ac92SClaudiu Manoil 
1244ec21e2ecSJeff Kirsher 	/* Initialize ECNTRL */
1245ec21e2ecSJeff Kirsher 	gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1246ec21e2ecSJeff Kirsher 
124734018fd4SClaudiu Manoil 	/* Set the extraction length and index */
124834018fd4SClaudiu Manoil 	attrs = ATTRELI_EL(priv->rx_stash_size) |
124934018fd4SClaudiu Manoil 		ATTRELI_EI(priv->rx_stash_index);
125034018fd4SClaudiu Manoil 
125134018fd4SClaudiu Manoil 	gfar_write(&regs->attreli, attrs);
125234018fd4SClaudiu Manoil 
125334018fd4SClaudiu Manoil 	/* Start with defaults, and add stashing
125434018fd4SClaudiu Manoil 	 * depending on driver parameters
125534018fd4SClaudiu Manoil 	 */
125634018fd4SClaudiu Manoil 	attrs = ATTR_INIT_SETTINGS;
125734018fd4SClaudiu Manoil 
125834018fd4SClaudiu Manoil 	if (priv->bd_stash_en)
125934018fd4SClaudiu Manoil 		attrs |= ATTR_BDSTASH;
126034018fd4SClaudiu Manoil 
126134018fd4SClaudiu Manoil 	if (priv->rx_stash_size != 0)
126234018fd4SClaudiu Manoil 		attrs |= ATTR_BUFSTASH;
126334018fd4SClaudiu Manoil 
126434018fd4SClaudiu Manoil 	gfar_write(&regs->attr, attrs);
126534018fd4SClaudiu Manoil 
126634018fd4SClaudiu Manoil 	/* FIFO configs */
126734018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
126834018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
126934018fd4SClaudiu Manoil 	gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
127034018fd4SClaudiu Manoil 
127120862788SClaudiu Manoil 	/* Program the interrupt steering regs, only for MG devices */
127220862788SClaudiu Manoil 	if (priv->num_grps > 1)
127320862788SClaudiu Manoil 		gfar_write_isrg(priv);
1274ec21e2ecSJeff Kirsher }
1275ec21e2ecSJeff Kirsher 
1276898157edSXiubo Li static void gfar_init_addr_hash_table(struct gfar_private *priv)
127720862788SClaudiu Manoil {
127820862788SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1279ec21e2ecSJeff Kirsher 
1280ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
1281ec21e2ecSJeff Kirsher 		priv->extended_hash = 1;
1282ec21e2ecSJeff Kirsher 		priv->hash_width = 9;
1283ec21e2ecSJeff Kirsher 
1284ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->igaddr0;
1285ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->igaddr1;
1286ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->igaddr2;
1287ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->igaddr3;
1288ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->igaddr4;
1289ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->igaddr5;
1290ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->igaddr6;
1291ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->igaddr7;
1292ec21e2ecSJeff Kirsher 		priv->hash_regs[8] = &regs->gaddr0;
1293ec21e2ecSJeff Kirsher 		priv->hash_regs[9] = &regs->gaddr1;
1294ec21e2ecSJeff Kirsher 		priv->hash_regs[10] = &regs->gaddr2;
1295ec21e2ecSJeff Kirsher 		priv->hash_regs[11] = &regs->gaddr3;
1296ec21e2ecSJeff Kirsher 		priv->hash_regs[12] = &regs->gaddr4;
1297ec21e2ecSJeff Kirsher 		priv->hash_regs[13] = &regs->gaddr5;
1298ec21e2ecSJeff Kirsher 		priv->hash_regs[14] = &regs->gaddr6;
1299ec21e2ecSJeff Kirsher 		priv->hash_regs[15] = &regs->gaddr7;
1300ec21e2ecSJeff Kirsher 
1301ec21e2ecSJeff Kirsher 	} else {
1302ec21e2ecSJeff Kirsher 		priv->extended_hash = 0;
1303ec21e2ecSJeff Kirsher 		priv->hash_width = 8;
1304ec21e2ecSJeff Kirsher 
1305ec21e2ecSJeff Kirsher 		priv->hash_regs[0] = &regs->gaddr0;
1306ec21e2ecSJeff Kirsher 		priv->hash_regs[1] = &regs->gaddr1;
1307ec21e2ecSJeff Kirsher 		priv->hash_regs[2] = &regs->gaddr2;
1308ec21e2ecSJeff Kirsher 		priv->hash_regs[3] = &regs->gaddr3;
1309ec21e2ecSJeff Kirsher 		priv->hash_regs[4] = &regs->gaddr4;
1310ec21e2ecSJeff Kirsher 		priv->hash_regs[5] = &regs->gaddr5;
1311ec21e2ecSJeff Kirsher 		priv->hash_regs[6] = &regs->gaddr6;
1312ec21e2ecSJeff Kirsher 		priv->hash_regs[7] = &regs->gaddr7;
1313ec21e2ecSJeff Kirsher 	}
131420862788SClaudiu Manoil }
131520862788SClaudiu Manoil 
131620862788SClaudiu Manoil /* Set up the ethernet device structure, private data,
131720862788SClaudiu Manoil  * and anything else we need before we start
131820862788SClaudiu Manoil  */
131920862788SClaudiu Manoil static int gfar_probe(struct platform_device *ofdev)
132020862788SClaudiu Manoil {
132120862788SClaudiu Manoil 	struct net_device *dev = NULL;
132220862788SClaudiu Manoil 	struct gfar_private *priv = NULL;
132320862788SClaudiu Manoil 	int err = 0, i;
132420862788SClaudiu Manoil 
132520862788SClaudiu Manoil 	err = gfar_of_init(ofdev, &dev);
132620862788SClaudiu Manoil 
132720862788SClaudiu Manoil 	if (err)
132820862788SClaudiu Manoil 		return err;
132920862788SClaudiu Manoil 
133020862788SClaudiu Manoil 	priv = netdev_priv(dev);
133120862788SClaudiu Manoil 	priv->ndev = dev;
133220862788SClaudiu Manoil 	priv->ofdev = ofdev;
133320862788SClaudiu Manoil 	priv->dev = &ofdev->dev;
133420862788SClaudiu Manoil 	SET_NETDEV_DEV(dev, &ofdev->dev);
133520862788SClaudiu Manoil 
133620862788SClaudiu Manoil 	spin_lock_init(&priv->bflock);
133720862788SClaudiu Manoil 	INIT_WORK(&priv->reset_task, gfar_reset_task);
133820862788SClaudiu Manoil 
133920862788SClaudiu Manoil 	platform_set_drvdata(ofdev, priv);
134020862788SClaudiu Manoil 
134120862788SClaudiu Manoil 	gfar_detect_errata(priv);
134220862788SClaudiu Manoil 
134320862788SClaudiu Manoil 	/* Set the dev->base_addr to the gfar reg region */
134420862788SClaudiu Manoil 	dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
134520862788SClaudiu Manoil 
134620862788SClaudiu Manoil 	/* Fill in the dev structure */
134720862788SClaudiu Manoil 	dev->watchdog_timeo = TX_TIMEOUT;
134820862788SClaudiu Manoil 	dev->mtu = 1500;
134920862788SClaudiu Manoil 	dev->netdev_ops = &gfar_netdev_ops;
135020862788SClaudiu Manoil 	dev->ethtool_ops = &gfar_ethtool_ops;
135120862788SClaudiu Manoil 
135220862788SClaudiu Manoil 	/* Register for napi ...We are registering NAPI for each grp */
1353aeb12c5eSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
135471ff9e3dSClaudiu Manoil 		if (priv->poll_mode == GFAR_SQ_POLLING) {
135571ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
135671ff9e3dSClaudiu Manoil 				       gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
135771ff9e3dSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
135871ff9e3dSClaudiu Manoil 				       gfar_poll_tx_sq, 2);
135971ff9e3dSClaudiu Manoil 		} else {
1360aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1361aeb12c5eSClaudiu Manoil 				       gfar_poll_rx, GFAR_DEV_WEIGHT);
1362aeb12c5eSClaudiu Manoil 			netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1363aeb12c5eSClaudiu Manoil 				       gfar_poll_tx, 2);
1364aeb12c5eSClaudiu Manoil 		}
1365aeb12c5eSClaudiu Manoil 	}
136620862788SClaudiu Manoil 
136720862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
136820862788SClaudiu Manoil 		dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
136920862788SClaudiu Manoil 				   NETIF_F_RXCSUM;
137020862788SClaudiu Manoil 		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
137120862788SClaudiu Manoil 				 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
137220862788SClaudiu Manoil 	}
137320862788SClaudiu Manoil 
137420862788SClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
137520862788SClaudiu Manoil 		dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
137620862788SClaudiu Manoil 				    NETIF_F_HW_VLAN_CTAG_RX;
137720862788SClaudiu Manoil 		dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
137820862788SClaudiu Manoil 	}
137920862788SClaudiu Manoil 
138020862788SClaudiu Manoil 	gfar_init_addr_hash_table(priv);
1381ec21e2ecSJeff Kirsher 
1382532c37bcSClaudiu Manoil 	/* Insert receive time stamps into padding alignment bytes */
1383532c37bcSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1384532c37bcSClaudiu Manoil 		priv->padding = 8;
1385ec21e2ecSJeff Kirsher 
1386ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_IP_CSUM ||
1387ec21e2ecSJeff Kirsher 	    priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1388bee9e58cSWu Jiajun-B06378 		dev->needed_headroom = GMAC_FCB_LEN;
1389ec21e2ecSJeff Kirsher 
1390ec21e2ecSJeff Kirsher 	priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1391ec21e2ecSJeff Kirsher 
1392ec21e2ecSJeff Kirsher 	/* Initializing some of the rx/tx queue level parameters */
1393ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1394ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1395ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1396ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1397ec21e2ecSJeff Kirsher 		priv->tx_queue[i]->txic = DEFAULT_TXIC;
1398ec21e2ecSJeff Kirsher 	}
1399ec21e2ecSJeff Kirsher 
1400ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1401ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1402ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1403ec21e2ecSJeff Kirsher 		priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1404ec21e2ecSJeff Kirsher 	}
1405ec21e2ecSJeff Kirsher 
1406ec21e2ecSJeff Kirsher 	/* always enable rx filer */
1407ec21e2ecSJeff Kirsher 	priv->rx_filer_enable = 1;
1408ec21e2ecSJeff Kirsher 	/* Enable most messages by default */
1409ec21e2ecSJeff Kirsher 	priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1410b98b8babSClaudiu Manoil 	/* use pritority h/w tx queue scheduling for single queue devices */
1411b98b8babSClaudiu Manoil 	if (priv->num_tx_queues == 1)
1412b98b8babSClaudiu Manoil 		priv->prio_sched_en = 1;
1413ec21e2ecSJeff Kirsher 
14140851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
14150851133bSClaudiu Manoil 
1416a328ac92SClaudiu Manoil 	gfar_hw_init(priv);
1417ec21e2ecSJeff Kirsher 
1418d4c642eaSFabio Estevam 	/* Carrier starts down, phylib will bring it up */
1419d4c642eaSFabio Estevam 	netif_carrier_off(dev);
1420d4c642eaSFabio Estevam 
1421ec21e2ecSJeff Kirsher 	err = register_netdev(dev);
1422ec21e2ecSJeff Kirsher 
1423ec21e2ecSJeff Kirsher 	if (err) {
1424ec21e2ecSJeff Kirsher 		pr_err("%s: Cannot register net device, aborting\n", dev->name);
1425ec21e2ecSJeff Kirsher 		goto register_fail;
1426ec21e2ecSJeff Kirsher 	}
1427ec21e2ecSJeff Kirsher 
1428ec21e2ecSJeff Kirsher 	device_init_wakeup(&dev->dev,
1429bc4598bcSJan Ceuleers 			   priv->device_flags &
1430bc4598bcSJan Ceuleers 			   FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1431ec21e2ecSJeff Kirsher 
1432ec21e2ecSJeff Kirsher 	/* fill out IRQ number and name fields */
1433ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1434ee873fdaSClaudiu Manoil 		struct gfar_priv_grp *grp = &priv->gfargrp[i];
1435ec21e2ecSJeff Kirsher 		if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1436ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
14370015e551SJoe Perches 				dev->name, "_g", '0' + i, "_tx");
1438ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
14390015e551SJoe Perches 				dev->name, "_g", '0' + i, "_rx");
1440ee873fdaSClaudiu Manoil 			sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
14410015e551SJoe Perches 				dev->name, "_g", '0' + i, "_er");
1442ec21e2ecSJeff Kirsher 		} else
1443ee873fdaSClaudiu Manoil 			strcpy(gfar_irq(grp, TX)->name, dev->name);
1444ec21e2ecSJeff Kirsher 	}
1445ec21e2ecSJeff Kirsher 
1446ec21e2ecSJeff Kirsher 	/* Initialize the filer table */
1447ec21e2ecSJeff Kirsher 	gfar_init_filer_table(priv);
1448ec21e2ecSJeff Kirsher 
1449ec21e2ecSJeff Kirsher 	/* Print out the device info */
1450ec21e2ecSJeff Kirsher 	netdev_info(dev, "mac: %pM\n", dev->dev_addr);
1451ec21e2ecSJeff Kirsher 
14520977f817SJan Ceuleers 	/* Even more device info helps when determining which kernel
14530977f817SJan Ceuleers 	 * provided which set of benchmarks.
14540977f817SJan Ceuleers 	 */
1455ec21e2ecSJeff Kirsher 	netdev_info(dev, "Running with NAPI enabled\n");
1456ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++)
1457ec21e2ecSJeff Kirsher 		netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1458ec21e2ecSJeff Kirsher 			    i, priv->rx_queue[i]->rx_ring_size);
1459ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++)
1460ec21e2ecSJeff Kirsher 		netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1461ec21e2ecSJeff Kirsher 			    i, priv->tx_queue[i]->tx_ring_size);
1462ec21e2ecSJeff Kirsher 
1463ec21e2ecSJeff Kirsher 	return 0;
1464ec21e2ecSJeff Kirsher 
1465ec21e2ecSJeff Kirsher register_fail:
1466ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
146720862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
146820862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1469ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1470ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1471ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1472ec21e2ecSJeff Kirsher 	return err;
1473ec21e2ecSJeff Kirsher }
1474ec21e2ecSJeff Kirsher 
1475ec21e2ecSJeff Kirsher static int gfar_remove(struct platform_device *ofdev)
1476ec21e2ecSJeff Kirsher {
14778513fbd8SJingoo Han 	struct gfar_private *priv = platform_get_drvdata(ofdev);
1478ec21e2ecSJeff Kirsher 
1479ec21e2ecSJeff Kirsher 	of_node_put(priv->phy_node);
1480ec21e2ecSJeff Kirsher 	of_node_put(priv->tbi_node);
1481ec21e2ecSJeff Kirsher 
1482ec21e2ecSJeff Kirsher 	unregister_netdev(priv->ndev);
1483ec21e2ecSJeff Kirsher 	unmap_group_regs(priv);
148420862788SClaudiu Manoil 	gfar_free_rx_queues(priv);
148520862788SClaudiu Manoil 	gfar_free_tx_queues(priv);
1486ee873fdaSClaudiu Manoil 	free_gfar_dev(priv);
1487ec21e2ecSJeff Kirsher 
1488ec21e2ecSJeff Kirsher 	return 0;
1489ec21e2ecSJeff Kirsher }
1490ec21e2ecSJeff Kirsher 
1491ec21e2ecSJeff Kirsher #ifdef CONFIG_PM
1492ec21e2ecSJeff Kirsher 
1493ec21e2ecSJeff Kirsher static int gfar_suspend(struct device *dev)
1494ec21e2ecSJeff Kirsher {
1495ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1496ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1497ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1498ec21e2ecSJeff Kirsher 	unsigned long flags;
1499ec21e2ecSJeff Kirsher 	u32 tempval;
1500ec21e2ecSJeff Kirsher 
1501ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1502bc4598bcSJan Ceuleers 			   (priv->device_flags &
1503bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1504ec21e2ecSJeff Kirsher 
1505ec21e2ecSJeff Kirsher 	netif_device_detach(ndev);
1506ec21e2ecSJeff Kirsher 
1507ec21e2ecSJeff Kirsher 	if (netif_running(ndev)) {
1508ec21e2ecSJeff Kirsher 
1509ec21e2ecSJeff Kirsher 		local_irq_save(flags);
1510ec21e2ecSJeff Kirsher 		lock_tx_qs(priv);
1511ec21e2ecSJeff Kirsher 
1512c10650b6SClaudiu Manoil 		gfar_halt_nodisable(priv);
1513ec21e2ecSJeff Kirsher 
1514ec21e2ecSJeff Kirsher 		/* Disable Tx, and Rx if wake-on-LAN is disabled. */
1515ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->maccfg1);
1516ec21e2ecSJeff Kirsher 
1517ec21e2ecSJeff Kirsher 		tempval &= ~MACCFG1_TX_EN;
1518ec21e2ecSJeff Kirsher 
1519ec21e2ecSJeff Kirsher 		if (!magic_packet)
1520ec21e2ecSJeff Kirsher 			tempval &= ~MACCFG1_RX_EN;
1521ec21e2ecSJeff Kirsher 
1522ec21e2ecSJeff Kirsher 		gfar_write(&regs->maccfg1, tempval);
1523ec21e2ecSJeff Kirsher 
1524ec21e2ecSJeff Kirsher 		unlock_tx_qs(priv);
1525ec21e2ecSJeff Kirsher 		local_irq_restore(flags);
1526ec21e2ecSJeff Kirsher 
1527ec21e2ecSJeff Kirsher 		disable_napi(priv);
1528ec21e2ecSJeff Kirsher 
1529ec21e2ecSJeff Kirsher 		if (magic_packet) {
1530ec21e2ecSJeff Kirsher 			/* Enable interrupt on Magic Packet */
1531ec21e2ecSJeff Kirsher 			gfar_write(&regs->imask, IMASK_MAG);
1532ec21e2ecSJeff Kirsher 
1533ec21e2ecSJeff Kirsher 			/* Enable Magic Packet mode */
1534ec21e2ecSJeff Kirsher 			tempval = gfar_read(&regs->maccfg2);
1535ec21e2ecSJeff Kirsher 			tempval |= MACCFG2_MPEN;
1536ec21e2ecSJeff Kirsher 			gfar_write(&regs->maccfg2, tempval);
1537ec21e2ecSJeff Kirsher 		} else {
1538ec21e2ecSJeff Kirsher 			phy_stop(priv->phydev);
1539ec21e2ecSJeff Kirsher 		}
1540ec21e2ecSJeff Kirsher 	}
1541ec21e2ecSJeff Kirsher 
1542ec21e2ecSJeff Kirsher 	return 0;
1543ec21e2ecSJeff Kirsher }
1544ec21e2ecSJeff Kirsher 
1545ec21e2ecSJeff Kirsher static int gfar_resume(struct device *dev)
1546ec21e2ecSJeff Kirsher {
1547ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1548ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1549ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1550ec21e2ecSJeff Kirsher 	unsigned long flags;
1551ec21e2ecSJeff Kirsher 	u32 tempval;
1552ec21e2ecSJeff Kirsher 	int magic_packet = priv->wol_en &&
1553bc4598bcSJan Ceuleers 			   (priv->device_flags &
1554bc4598bcSJan Ceuleers 			    FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1555ec21e2ecSJeff Kirsher 
1556ec21e2ecSJeff Kirsher 	if (!netif_running(ndev)) {
1557ec21e2ecSJeff Kirsher 		netif_device_attach(ndev);
1558ec21e2ecSJeff Kirsher 		return 0;
1559ec21e2ecSJeff Kirsher 	}
1560ec21e2ecSJeff Kirsher 
1561ec21e2ecSJeff Kirsher 	if (!magic_packet && priv->phydev)
1562ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1563ec21e2ecSJeff Kirsher 
1564ec21e2ecSJeff Kirsher 	/* Disable Magic Packet mode, in case something
1565ec21e2ecSJeff Kirsher 	 * else woke us up.
1566ec21e2ecSJeff Kirsher 	 */
1567ec21e2ecSJeff Kirsher 	local_irq_save(flags);
1568ec21e2ecSJeff Kirsher 	lock_tx_qs(priv);
1569ec21e2ecSJeff Kirsher 
1570ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg2);
1571ec21e2ecSJeff Kirsher 	tempval &= ~MACCFG2_MPEN;
1572ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg2, tempval);
1573ec21e2ecSJeff Kirsher 
1574c10650b6SClaudiu Manoil 	gfar_start(priv);
1575ec21e2ecSJeff Kirsher 
1576ec21e2ecSJeff Kirsher 	unlock_tx_qs(priv);
1577ec21e2ecSJeff Kirsher 	local_irq_restore(flags);
1578ec21e2ecSJeff Kirsher 
1579ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1580ec21e2ecSJeff Kirsher 
1581ec21e2ecSJeff Kirsher 	enable_napi(priv);
1582ec21e2ecSJeff Kirsher 
1583ec21e2ecSJeff Kirsher 	return 0;
1584ec21e2ecSJeff Kirsher }
1585ec21e2ecSJeff Kirsher 
1586ec21e2ecSJeff Kirsher static int gfar_restore(struct device *dev)
1587ec21e2ecSJeff Kirsher {
1588ec21e2ecSJeff Kirsher 	struct gfar_private *priv = dev_get_drvdata(dev);
1589ec21e2ecSJeff Kirsher 	struct net_device *ndev = priv->ndev;
1590ec21e2ecSJeff Kirsher 
1591103cdd1dSWang Dongsheng 	if (!netif_running(ndev)) {
1592103cdd1dSWang Dongsheng 		netif_device_attach(ndev);
1593103cdd1dSWang Dongsheng 
1594ec21e2ecSJeff Kirsher 		return 0;
1595103cdd1dSWang Dongsheng 	}
1596ec21e2ecSJeff Kirsher 
15971eb8f7a7SClaudiu Manoil 	if (gfar_init_bds(ndev)) {
15981eb8f7a7SClaudiu Manoil 		free_skb_resources(priv);
15991eb8f7a7SClaudiu Manoil 		return -ENOMEM;
16001eb8f7a7SClaudiu Manoil 	}
16011eb8f7a7SClaudiu Manoil 
1602a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
1603a328ac92SClaudiu Manoil 
1604a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
1605a328ac92SClaudiu Manoil 
1606c10650b6SClaudiu Manoil 	gfar_start(priv);
1607ec21e2ecSJeff Kirsher 
1608ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1609ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1610ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1611ec21e2ecSJeff Kirsher 
1612ec21e2ecSJeff Kirsher 	if (priv->phydev)
1613ec21e2ecSJeff Kirsher 		phy_start(priv->phydev);
1614ec21e2ecSJeff Kirsher 
1615ec21e2ecSJeff Kirsher 	netif_device_attach(ndev);
1616ec21e2ecSJeff Kirsher 	enable_napi(priv);
1617ec21e2ecSJeff Kirsher 
1618ec21e2ecSJeff Kirsher 	return 0;
1619ec21e2ecSJeff Kirsher }
1620ec21e2ecSJeff Kirsher 
1621ec21e2ecSJeff Kirsher static struct dev_pm_ops gfar_pm_ops = {
1622ec21e2ecSJeff Kirsher 	.suspend = gfar_suspend,
1623ec21e2ecSJeff Kirsher 	.resume = gfar_resume,
1624ec21e2ecSJeff Kirsher 	.freeze = gfar_suspend,
1625ec21e2ecSJeff Kirsher 	.thaw = gfar_resume,
1626ec21e2ecSJeff Kirsher 	.restore = gfar_restore,
1627ec21e2ecSJeff Kirsher };
1628ec21e2ecSJeff Kirsher 
1629ec21e2ecSJeff Kirsher #define GFAR_PM_OPS (&gfar_pm_ops)
1630ec21e2ecSJeff Kirsher 
1631ec21e2ecSJeff Kirsher #else
1632ec21e2ecSJeff Kirsher 
1633ec21e2ecSJeff Kirsher #define GFAR_PM_OPS NULL
1634ec21e2ecSJeff Kirsher 
1635ec21e2ecSJeff Kirsher #endif
1636ec21e2ecSJeff Kirsher 
1637ec21e2ecSJeff Kirsher /* Reads the controller's registers to determine what interface
1638ec21e2ecSJeff Kirsher  * connects it to the PHY.
1639ec21e2ecSJeff Kirsher  */
1640ec21e2ecSJeff Kirsher static phy_interface_t gfar_get_interface(struct net_device *dev)
1641ec21e2ecSJeff Kirsher {
1642ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1643ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1644ec21e2ecSJeff Kirsher 	u32 ecntrl;
1645ec21e2ecSJeff Kirsher 
1646ec21e2ecSJeff Kirsher 	ecntrl = gfar_read(&regs->ecntrl);
1647ec21e2ecSJeff Kirsher 
1648ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_SGMII_MODE)
1649ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_SGMII;
1650ec21e2ecSJeff Kirsher 
1651ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_TBI_MODE) {
1652ec21e2ecSJeff Kirsher 		if (ecntrl & ECNTRL_REDUCED_MODE)
1653ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RTBI;
1654ec21e2ecSJeff Kirsher 		else
1655ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_TBI;
1656ec21e2ecSJeff Kirsher 	}
1657ec21e2ecSJeff Kirsher 
1658ec21e2ecSJeff Kirsher 	if (ecntrl & ECNTRL_REDUCED_MODE) {
1659bc4598bcSJan Ceuleers 		if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
1660ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RMII;
1661bc4598bcSJan Ceuleers 		}
1662ec21e2ecSJeff Kirsher 		else {
1663ec21e2ecSJeff Kirsher 			phy_interface_t interface = priv->interface;
1664ec21e2ecSJeff Kirsher 
16650977f817SJan Ceuleers 			/* This isn't autodetected right now, so it must
1666ec21e2ecSJeff Kirsher 			 * be set by the device tree or platform code.
1667ec21e2ecSJeff Kirsher 			 */
1668ec21e2ecSJeff Kirsher 			if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1669ec21e2ecSJeff Kirsher 				return PHY_INTERFACE_MODE_RGMII_ID;
1670ec21e2ecSJeff Kirsher 
1671ec21e2ecSJeff Kirsher 			return PHY_INTERFACE_MODE_RGMII;
1672ec21e2ecSJeff Kirsher 		}
1673ec21e2ecSJeff Kirsher 	}
1674ec21e2ecSJeff Kirsher 
1675ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
1676ec21e2ecSJeff Kirsher 		return PHY_INTERFACE_MODE_GMII;
1677ec21e2ecSJeff Kirsher 
1678ec21e2ecSJeff Kirsher 	return PHY_INTERFACE_MODE_MII;
1679ec21e2ecSJeff Kirsher }
1680ec21e2ecSJeff Kirsher 
1681ec21e2ecSJeff Kirsher 
1682ec21e2ecSJeff Kirsher /* Initializes driver's PHY state, and attaches to the PHY.
1683ec21e2ecSJeff Kirsher  * Returns 0 on success.
1684ec21e2ecSJeff Kirsher  */
1685ec21e2ecSJeff Kirsher static int init_phy(struct net_device *dev)
1686ec21e2ecSJeff Kirsher {
1687ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1688ec21e2ecSJeff Kirsher 	uint gigabit_support =
1689ec21e2ecSJeff Kirsher 		priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
169023402bddSClaudiu Manoil 		GFAR_SUPPORTED_GBIT : 0;
1691ec21e2ecSJeff Kirsher 	phy_interface_t interface;
1692ec21e2ecSJeff Kirsher 
1693ec21e2ecSJeff Kirsher 	priv->oldlink = 0;
1694ec21e2ecSJeff Kirsher 	priv->oldspeed = 0;
1695ec21e2ecSJeff Kirsher 	priv->oldduplex = -1;
1696ec21e2ecSJeff Kirsher 
1697ec21e2ecSJeff Kirsher 	interface = gfar_get_interface(dev);
1698ec21e2ecSJeff Kirsher 
1699ec21e2ecSJeff Kirsher 	priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1700ec21e2ecSJeff Kirsher 				      interface);
1701ec21e2ecSJeff Kirsher 	if (!priv->phydev) {
1702ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "could not attach to PHY\n");
1703ec21e2ecSJeff Kirsher 		return -ENODEV;
1704ec21e2ecSJeff Kirsher 	}
1705ec21e2ecSJeff Kirsher 
1706ec21e2ecSJeff Kirsher 	if (interface == PHY_INTERFACE_MODE_SGMII)
1707ec21e2ecSJeff Kirsher 		gfar_configure_serdes(dev);
1708ec21e2ecSJeff Kirsher 
1709ec21e2ecSJeff Kirsher 	/* Remove any features not supported by the controller */
1710ec21e2ecSJeff Kirsher 	priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1711ec21e2ecSJeff Kirsher 	priv->phydev->advertising = priv->phydev->supported;
1712ec21e2ecSJeff Kirsher 
1713cf987afcSPavaluca Matei-B46610 	/* Add support for flow control, but don't advertise it by default */
1714cf987afcSPavaluca Matei-B46610 	priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);
1715cf987afcSPavaluca Matei-B46610 
1716ec21e2ecSJeff Kirsher 	return 0;
1717ec21e2ecSJeff Kirsher }
1718ec21e2ecSJeff Kirsher 
17190977f817SJan Ceuleers /* Initialize TBI PHY interface for communicating with the
1720ec21e2ecSJeff Kirsher  * SERDES lynx PHY on the chip.  We communicate with this PHY
1721ec21e2ecSJeff Kirsher  * through the MDIO bus on each controller, treating it as a
1722ec21e2ecSJeff Kirsher  * "normal" PHY at the address found in the TBIPA register.  We assume
1723ec21e2ecSJeff Kirsher  * that the TBIPA register is valid.  Either the MDIO bus code will set
1724ec21e2ecSJeff Kirsher  * it to a value that doesn't conflict with other PHYs on the bus, or the
1725ec21e2ecSJeff Kirsher  * value doesn't matter, as there are no other PHYs on the bus.
1726ec21e2ecSJeff Kirsher  */
1727ec21e2ecSJeff Kirsher static void gfar_configure_serdes(struct net_device *dev)
1728ec21e2ecSJeff Kirsher {
1729ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1730ec21e2ecSJeff Kirsher 	struct phy_device *tbiphy;
1731ec21e2ecSJeff Kirsher 
1732ec21e2ecSJeff Kirsher 	if (!priv->tbi_node) {
1733ec21e2ecSJeff Kirsher 		dev_warn(&dev->dev, "error: SGMII mode requires that the "
1734ec21e2ecSJeff Kirsher 				    "device tree specify a tbi-handle\n");
1735ec21e2ecSJeff Kirsher 		return;
1736ec21e2ecSJeff Kirsher 	}
1737ec21e2ecSJeff Kirsher 
1738ec21e2ecSJeff Kirsher 	tbiphy = of_phy_find_device(priv->tbi_node);
1739ec21e2ecSJeff Kirsher 	if (!tbiphy) {
1740ec21e2ecSJeff Kirsher 		dev_err(&dev->dev, "error: Could not get TBI device\n");
1741ec21e2ecSJeff Kirsher 		return;
1742ec21e2ecSJeff Kirsher 	}
1743ec21e2ecSJeff Kirsher 
17440977f817SJan Ceuleers 	/* If the link is already up, we must already be ok, and don't need to
1745ec21e2ecSJeff Kirsher 	 * configure and reset the TBI<->SerDes link.  Maybe U-Boot configured
1746ec21e2ecSJeff Kirsher 	 * everything for us?  Resetting it takes the link down and requires
1747ec21e2ecSJeff Kirsher 	 * several seconds for it to come back.
1748ec21e2ecSJeff Kirsher 	 */
1749ec21e2ecSJeff Kirsher 	if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
1750ec21e2ecSJeff Kirsher 		return;
1751ec21e2ecSJeff Kirsher 
1752ec21e2ecSJeff Kirsher 	/* Single clk mode, mii mode off(for serdes communication) */
1753ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
1754ec21e2ecSJeff Kirsher 
1755ec21e2ecSJeff Kirsher 	phy_write(tbiphy, MII_ADVERTISE,
1756ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1757ec21e2ecSJeff Kirsher 		  ADVERTISE_1000XPSE_ASYM);
1758ec21e2ecSJeff Kirsher 
1759bc4598bcSJan Ceuleers 	phy_write(tbiphy, MII_BMCR,
1760bc4598bcSJan Ceuleers 		  BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1761bc4598bcSJan Ceuleers 		  BMCR_SPEED1000);
1762ec21e2ecSJeff Kirsher }
1763ec21e2ecSJeff Kirsher 
1764ec21e2ecSJeff Kirsher static int __gfar_is_rx_idle(struct gfar_private *priv)
1765ec21e2ecSJeff Kirsher {
1766ec21e2ecSJeff Kirsher 	u32 res;
1767ec21e2ecSJeff Kirsher 
17680977f817SJan Ceuleers 	/* Normaly TSEC should not hang on GRS commands, so we should
1769ec21e2ecSJeff Kirsher 	 * actually wait for IEVENT_GRSC flag.
1770ec21e2ecSJeff Kirsher 	 */
1771ad3660c2SClaudiu Manoil 	if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
1772ec21e2ecSJeff Kirsher 		return 0;
1773ec21e2ecSJeff Kirsher 
17740977f817SJan Ceuleers 	/* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1775ec21e2ecSJeff Kirsher 	 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1776ec21e2ecSJeff Kirsher 	 * and the Rx can be safely reset.
1777ec21e2ecSJeff Kirsher 	 */
1778ec21e2ecSJeff Kirsher 	res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1779ec21e2ecSJeff Kirsher 	res &= 0x7f807f80;
1780ec21e2ecSJeff Kirsher 	if ((res & 0xffff) == (res >> 16))
1781ec21e2ecSJeff Kirsher 		return 1;
1782ec21e2ecSJeff Kirsher 
1783ec21e2ecSJeff Kirsher 	return 0;
1784ec21e2ecSJeff Kirsher }
1785ec21e2ecSJeff Kirsher 
1786ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1787c10650b6SClaudiu Manoil static void gfar_halt_nodisable(struct gfar_private *priv)
1788ec21e2ecSJeff Kirsher {
1789efeddce7SClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1790ec21e2ecSJeff Kirsher 	u32 tempval;
1791a4feee89SClaudiu Manoil 	unsigned int timeout;
1792a4feee89SClaudiu Manoil 	int stopped;
1793ec21e2ecSJeff Kirsher 
1794efeddce7SClaudiu Manoil 	gfar_ints_disable(priv);
1795ec21e2ecSJeff Kirsher 
1796a4feee89SClaudiu Manoil 	if (gfar_is_dma_stopped(priv))
1797a4feee89SClaudiu Manoil 		return;
1798a4feee89SClaudiu Manoil 
1799ec21e2ecSJeff Kirsher 	/* Stop the DMA, and wait for it to stop */
1800ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1801ec21e2ecSJeff Kirsher 	tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1802ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1803ec21e2ecSJeff Kirsher 
1804a4feee89SClaudiu Manoil retry:
1805a4feee89SClaudiu Manoil 	timeout = 1000;
1806a4feee89SClaudiu Manoil 	while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1807a4feee89SClaudiu Manoil 		cpu_relax();
1808a4feee89SClaudiu Manoil 		timeout--;
1809ec21e2ecSJeff Kirsher 	}
1810a4feee89SClaudiu Manoil 
1811a4feee89SClaudiu Manoil 	if (!timeout)
1812a4feee89SClaudiu Manoil 		stopped = gfar_is_dma_stopped(priv);
1813a4feee89SClaudiu Manoil 
1814a4feee89SClaudiu Manoil 	if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1815a4feee89SClaudiu Manoil 	    !__gfar_is_rx_idle(priv))
1816a4feee89SClaudiu Manoil 		goto retry;
1817ec21e2ecSJeff Kirsher }
1818ec21e2ecSJeff Kirsher 
1819ec21e2ecSJeff Kirsher /* Halt the receive and transmit queues */
1820c10650b6SClaudiu Manoil void gfar_halt(struct gfar_private *priv)
1821ec21e2ecSJeff Kirsher {
1822ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1823ec21e2ecSJeff Kirsher 	u32 tempval;
1824ec21e2ecSJeff Kirsher 
1825c10650b6SClaudiu Manoil 	/* Dissable the Rx/Tx hw queues */
1826c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, 0);
1827c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, 0);
1828ec21e2ecSJeff Kirsher 
1829c10650b6SClaudiu Manoil 	mdelay(10);
1830c10650b6SClaudiu Manoil 
1831c10650b6SClaudiu Manoil 	gfar_halt_nodisable(priv);
1832c10650b6SClaudiu Manoil 
1833c10650b6SClaudiu Manoil 	/* Disable Rx/Tx DMA */
1834ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->maccfg1);
1835ec21e2ecSJeff Kirsher 	tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1836ec21e2ecSJeff Kirsher 	gfar_write(&regs->maccfg1, tempval);
1837ec21e2ecSJeff Kirsher }
1838ec21e2ecSJeff Kirsher 
1839ec21e2ecSJeff Kirsher void stop_gfar(struct net_device *dev)
1840ec21e2ecSJeff Kirsher {
1841ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
1842ec21e2ecSJeff Kirsher 
18430851133bSClaudiu Manoil 	netif_tx_stop_all_queues(dev);
1844ec21e2ecSJeff Kirsher 
18454e857c58SPeter Zijlstra 	smp_mb__before_atomic();
18460851133bSClaudiu Manoil 	set_bit(GFAR_DOWN, &priv->state);
18474e857c58SPeter Zijlstra 	smp_mb__after_atomic();
1848ec21e2ecSJeff Kirsher 
18490851133bSClaudiu Manoil 	disable_napi(priv);
1850ec21e2ecSJeff Kirsher 
18510851133bSClaudiu Manoil 	/* disable ints and gracefully shut down Rx/Tx DMA */
1852c10650b6SClaudiu Manoil 	gfar_halt(priv);
1853ec21e2ecSJeff Kirsher 
18540851133bSClaudiu Manoil 	phy_stop(priv->phydev);
1855ec21e2ecSJeff Kirsher 
1856ec21e2ecSJeff Kirsher 	free_skb_resources(priv);
1857ec21e2ecSJeff Kirsher }
1858ec21e2ecSJeff Kirsher 
1859ec21e2ecSJeff Kirsher static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1860ec21e2ecSJeff Kirsher {
1861ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp;
1862ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(tx_queue->dev);
1863ec21e2ecSJeff Kirsher 	int i, j;
1864ec21e2ecSJeff Kirsher 
1865ec21e2ecSJeff Kirsher 	txbdp = tx_queue->tx_bd_base;
1866ec21e2ecSJeff Kirsher 
1867ec21e2ecSJeff Kirsher 	for (i = 0; i < tx_queue->tx_ring_size; i++) {
1868ec21e2ecSJeff Kirsher 		if (!tx_queue->tx_skbuff[i])
1869ec21e2ecSJeff Kirsher 			continue;
1870ec21e2ecSJeff Kirsher 
1871369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, txbdp->bufPtr,
1872ec21e2ecSJeff Kirsher 				 txbdp->length, DMA_TO_DEVICE);
1873ec21e2ecSJeff Kirsher 		txbdp->lstatus = 0;
1874ec21e2ecSJeff Kirsher 		for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1875ec21e2ecSJeff Kirsher 		     j++) {
1876ec21e2ecSJeff Kirsher 			txbdp++;
1877369ec162SClaudiu Manoil 			dma_unmap_page(priv->dev, txbdp->bufPtr,
1878ec21e2ecSJeff Kirsher 				       txbdp->length, DMA_TO_DEVICE);
1879ec21e2ecSJeff Kirsher 		}
1880ec21e2ecSJeff Kirsher 		txbdp++;
1881ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1882ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[i] = NULL;
1883ec21e2ecSJeff Kirsher 	}
1884ec21e2ecSJeff Kirsher 	kfree(tx_queue->tx_skbuff);
18851eb8f7a7SClaudiu Manoil 	tx_queue->tx_skbuff = NULL;
1886ec21e2ecSJeff Kirsher }
1887ec21e2ecSJeff Kirsher 
1888ec21e2ecSJeff Kirsher static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1889ec21e2ecSJeff Kirsher {
1890ec21e2ecSJeff Kirsher 	struct rxbd8 *rxbdp;
1891ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(rx_queue->dev);
1892ec21e2ecSJeff Kirsher 	int i;
1893ec21e2ecSJeff Kirsher 
1894ec21e2ecSJeff Kirsher 	rxbdp = rx_queue->rx_bd_base;
1895ec21e2ecSJeff Kirsher 
1896ec21e2ecSJeff Kirsher 	for (i = 0; i < rx_queue->rx_ring_size; i++) {
1897ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff[i]) {
1898369ec162SClaudiu Manoil 			dma_unmap_single(priv->dev, rxbdp->bufPtr,
1899369ec162SClaudiu Manoil 					 priv->rx_buffer_size,
1900ec21e2ecSJeff Kirsher 					 DMA_FROM_DEVICE);
1901ec21e2ecSJeff Kirsher 			dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1902ec21e2ecSJeff Kirsher 			rx_queue->rx_skbuff[i] = NULL;
1903ec21e2ecSJeff Kirsher 		}
1904ec21e2ecSJeff Kirsher 		rxbdp->lstatus = 0;
1905ec21e2ecSJeff Kirsher 		rxbdp->bufPtr = 0;
1906ec21e2ecSJeff Kirsher 		rxbdp++;
1907ec21e2ecSJeff Kirsher 	}
1908ec21e2ecSJeff Kirsher 	kfree(rx_queue->rx_skbuff);
19091eb8f7a7SClaudiu Manoil 	rx_queue->rx_skbuff = NULL;
1910ec21e2ecSJeff Kirsher }
1911ec21e2ecSJeff Kirsher 
1912ec21e2ecSJeff Kirsher /* If there are any tx skbs or rx skbs still around, free them.
19130977f817SJan Ceuleers  * Then free tx_skbuff and rx_skbuff
19140977f817SJan Ceuleers  */
1915ec21e2ecSJeff Kirsher static void free_skb_resources(struct gfar_private *priv)
1916ec21e2ecSJeff Kirsher {
1917ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
1918ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
1919ec21e2ecSJeff Kirsher 	int i;
1920ec21e2ecSJeff Kirsher 
1921ec21e2ecSJeff Kirsher 	/* Go through all the buffer descriptors and free their data buffers */
1922ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_tx_queues; i++) {
1923d8a0f1b0SPaul Gortmaker 		struct netdev_queue *txq;
1924bc4598bcSJan Ceuleers 
1925ec21e2ecSJeff Kirsher 		tx_queue = priv->tx_queue[i];
1926d8a0f1b0SPaul Gortmaker 		txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
1927ec21e2ecSJeff Kirsher 		if (tx_queue->tx_skbuff)
1928ec21e2ecSJeff Kirsher 			free_skb_tx_queue(tx_queue);
1929d8a0f1b0SPaul Gortmaker 		netdev_tx_reset_queue(txq);
1930ec21e2ecSJeff Kirsher 	}
1931ec21e2ecSJeff Kirsher 
1932ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_rx_queues; i++) {
1933ec21e2ecSJeff Kirsher 		rx_queue = priv->rx_queue[i];
1934ec21e2ecSJeff Kirsher 		if (rx_queue->rx_skbuff)
1935ec21e2ecSJeff Kirsher 			free_skb_rx_queue(rx_queue);
1936ec21e2ecSJeff Kirsher 	}
1937ec21e2ecSJeff Kirsher 
1938369ec162SClaudiu Manoil 	dma_free_coherent(priv->dev,
1939ec21e2ecSJeff Kirsher 			  sizeof(struct txbd8) * priv->total_tx_ring_size +
1940ec21e2ecSJeff Kirsher 			  sizeof(struct rxbd8) * priv->total_rx_ring_size,
1941ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_base,
1942ec21e2ecSJeff Kirsher 			  priv->tx_queue[0]->tx_bd_dma_base);
1943ec21e2ecSJeff Kirsher }
1944ec21e2ecSJeff Kirsher 
1945c10650b6SClaudiu Manoil void gfar_start(struct gfar_private *priv)
1946ec21e2ecSJeff Kirsher {
1947ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
1948ec21e2ecSJeff Kirsher 	u32 tempval;
1949ec21e2ecSJeff Kirsher 	int i = 0;
1950ec21e2ecSJeff Kirsher 
1951c10650b6SClaudiu Manoil 	/* Enable Rx/Tx hw queues */
1952c10650b6SClaudiu Manoil 	gfar_write(&regs->rqueue, priv->rqueue);
1953c10650b6SClaudiu Manoil 	gfar_write(&regs->tqueue, priv->tqueue);
1954ec21e2ecSJeff Kirsher 
1955ec21e2ecSJeff Kirsher 	/* Initialize DMACTRL to have WWR and WOP */
1956ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1957ec21e2ecSJeff Kirsher 	tempval |= DMACTRL_INIT_SETTINGS;
1958ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1959ec21e2ecSJeff Kirsher 
1960ec21e2ecSJeff Kirsher 	/* Make sure we aren't stopped */
1961ec21e2ecSJeff Kirsher 	tempval = gfar_read(&regs->dmactrl);
1962ec21e2ecSJeff Kirsher 	tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
1963ec21e2ecSJeff Kirsher 	gfar_write(&regs->dmactrl, tempval);
1964ec21e2ecSJeff Kirsher 
1965ec21e2ecSJeff Kirsher 	for (i = 0; i < priv->num_grps; i++) {
1966ec21e2ecSJeff Kirsher 		regs = priv->gfargrp[i].regs;
1967ec21e2ecSJeff Kirsher 		/* Clear THLT/RHLT, so that the DMA starts polling now */
1968ec21e2ecSJeff Kirsher 		gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1969ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1970ec21e2ecSJeff Kirsher 	}
1971ec21e2ecSJeff Kirsher 
1972c10650b6SClaudiu Manoil 	/* Enable Rx/Tx DMA */
1973c10650b6SClaudiu Manoil 	tempval = gfar_read(&regs->maccfg1);
1974c10650b6SClaudiu Manoil 	tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1975c10650b6SClaudiu Manoil 	gfar_write(&regs->maccfg1, tempval);
1976c10650b6SClaudiu Manoil 
1977efeddce7SClaudiu Manoil 	gfar_ints_enable(priv);
1978efeddce7SClaudiu Manoil 
1979c10650b6SClaudiu Manoil 	priv->ndev->trans_start = jiffies; /* prevent tx timeout */
1980ec21e2ecSJeff Kirsher }
1981ec21e2ecSJeff Kirsher 
198280ec396cSClaudiu Manoil static void free_grp_irqs(struct gfar_priv_grp *grp)
198380ec396cSClaudiu Manoil {
198480ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
198580ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, RX)->irq, grp);
198680ec396cSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
198780ec396cSClaudiu Manoil }
198880ec396cSClaudiu Manoil 
1989ec21e2ecSJeff Kirsher static int register_grp_irqs(struct gfar_priv_grp *grp)
1990ec21e2ecSJeff Kirsher {
1991ec21e2ecSJeff Kirsher 	struct gfar_private *priv = grp->priv;
1992ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
1993ec21e2ecSJeff Kirsher 	int err;
1994ec21e2ecSJeff Kirsher 
1995ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, register for
19960977f817SJan Ceuleers 	 * them.  Otherwise, only register for the one
19970977f817SJan Ceuleers 	 */
1998ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1999ec21e2ecSJeff Kirsher 		/* Install our interrupt handlers for Error,
20000977f817SJan Ceuleers 		 * Transmit, and Receive
20010977f817SJan Ceuleers 		 */
2002ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
2003ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->name, grp);
2004ee873fdaSClaudiu Manoil 		if (err < 0) {
2005ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2006ee873fdaSClaudiu Manoil 				  gfar_irq(grp, ER)->irq);
2007ec21e2ecSJeff Kirsher 
2008ec21e2ecSJeff Kirsher 			goto err_irq_fail;
2009ec21e2ecSJeff Kirsher 		}
2010ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
2011ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
2012ee873fdaSClaudiu Manoil 		if (err < 0) {
2013ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2014ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
2015ec21e2ecSJeff Kirsher 			goto tx_irq_fail;
2016ec21e2ecSJeff Kirsher 		}
2017ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
2018ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->name, grp);
2019ee873fdaSClaudiu Manoil 		if (err < 0) {
2020ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2021ee873fdaSClaudiu Manoil 				  gfar_irq(grp, RX)->irq);
2022ec21e2ecSJeff Kirsher 			goto rx_irq_fail;
2023ec21e2ecSJeff Kirsher 		}
2024ec21e2ecSJeff Kirsher 	} else {
2025ee873fdaSClaudiu Manoil 		err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
2026ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->name, grp);
2027ee873fdaSClaudiu Manoil 		if (err < 0) {
2028ec21e2ecSJeff Kirsher 			netif_err(priv, intr, dev, "Can't get IRQ %d\n",
2029ee873fdaSClaudiu Manoil 				  gfar_irq(grp, TX)->irq);
2030ec21e2ecSJeff Kirsher 			goto err_irq_fail;
2031ec21e2ecSJeff Kirsher 		}
2032ec21e2ecSJeff Kirsher 	}
2033ec21e2ecSJeff Kirsher 
2034ec21e2ecSJeff Kirsher 	return 0;
2035ec21e2ecSJeff Kirsher 
2036ec21e2ecSJeff Kirsher rx_irq_fail:
2037ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, TX)->irq, grp);
2038ec21e2ecSJeff Kirsher tx_irq_fail:
2039ee873fdaSClaudiu Manoil 	free_irq(gfar_irq(grp, ER)->irq, grp);
2040ec21e2ecSJeff Kirsher err_irq_fail:
2041ec21e2ecSJeff Kirsher 	return err;
2042ec21e2ecSJeff Kirsher 
2043ec21e2ecSJeff Kirsher }
2044ec21e2ecSJeff Kirsher 
204580ec396cSClaudiu Manoil static void gfar_free_irq(struct gfar_private *priv)
204680ec396cSClaudiu Manoil {
204780ec396cSClaudiu Manoil 	int i;
204880ec396cSClaudiu Manoil 
204980ec396cSClaudiu Manoil 	/* Free the IRQs */
205080ec396cSClaudiu Manoil 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
205180ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
205280ec396cSClaudiu Manoil 			free_grp_irqs(&priv->gfargrp[i]);
205380ec396cSClaudiu Manoil 	} else {
205480ec396cSClaudiu Manoil 		for (i = 0; i < priv->num_grps; i++)
205580ec396cSClaudiu Manoil 			free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
205680ec396cSClaudiu Manoil 				 &priv->gfargrp[i]);
205780ec396cSClaudiu Manoil 	}
205880ec396cSClaudiu Manoil }
205980ec396cSClaudiu Manoil 
206080ec396cSClaudiu Manoil static int gfar_request_irq(struct gfar_private *priv)
206180ec396cSClaudiu Manoil {
206280ec396cSClaudiu Manoil 	int err, i, j;
206380ec396cSClaudiu Manoil 
206480ec396cSClaudiu Manoil 	for (i = 0; i < priv->num_grps; i++) {
206580ec396cSClaudiu Manoil 		err = register_grp_irqs(&priv->gfargrp[i]);
206680ec396cSClaudiu Manoil 		if (err) {
206780ec396cSClaudiu Manoil 			for (j = 0; j < i; j++)
206880ec396cSClaudiu Manoil 				free_grp_irqs(&priv->gfargrp[j]);
206980ec396cSClaudiu Manoil 			return err;
207080ec396cSClaudiu Manoil 		}
207180ec396cSClaudiu Manoil 	}
207280ec396cSClaudiu Manoil 
207380ec396cSClaudiu Manoil 	return 0;
207480ec396cSClaudiu Manoil }
207580ec396cSClaudiu Manoil 
2076ec21e2ecSJeff Kirsher /* Bring the controller up and running */
2077ec21e2ecSJeff Kirsher int startup_gfar(struct net_device *ndev)
2078ec21e2ecSJeff Kirsher {
2079ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(ndev);
208080ec396cSClaudiu Manoil 	int err;
2081ec21e2ecSJeff Kirsher 
2082a328ac92SClaudiu Manoil 	gfar_mac_reset(priv);
2083ec21e2ecSJeff Kirsher 
2084ec21e2ecSJeff Kirsher 	err = gfar_alloc_skb_resources(ndev);
2085ec21e2ecSJeff Kirsher 	if (err)
2086ec21e2ecSJeff Kirsher 		return err;
2087ec21e2ecSJeff Kirsher 
2088a328ac92SClaudiu Manoil 	gfar_init_tx_rx_base(priv);
2089ec21e2ecSJeff Kirsher 
20904e857c58SPeter Zijlstra 	smp_mb__before_atomic();
20910851133bSClaudiu Manoil 	clear_bit(GFAR_DOWN, &priv->state);
20924e857c58SPeter Zijlstra 	smp_mb__after_atomic();
20930851133bSClaudiu Manoil 
20940851133bSClaudiu Manoil 	/* Start Rx/Tx DMA and enable the interrupts */
2095c10650b6SClaudiu Manoil 	gfar_start(priv);
2096ec21e2ecSJeff Kirsher 
2097ec21e2ecSJeff Kirsher 	phy_start(priv->phydev);
2098ec21e2ecSJeff Kirsher 
20990851133bSClaudiu Manoil 	enable_napi(priv);
21000851133bSClaudiu Manoil 
21010851133bSClaudiu Manoil 	netif_tx_wake_all_queues(ndev);
21020851133bSClaudiu Manoil 
2103ec21e2ecSJeff Kirsher 	return 0;
2104ec21e2ecSJeff Kirsher }
2105ec21e2ecSJeff Kirsher 
21060977f817SJan Ceuleers /* Called when something needs to use the ethernet device
21070977f817SJan Ceuleers  * Returns 0 for success.
21080977f817SJan Ceuleers  */
2109ec21e2ecSJeff Kirsher static int gfar_enet_open(struct net_device *dev)
2110ec21e2ecSJeff Kirsher {
2111ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2112ec21e2ecSJeff Kirsher 	int err;
2113ec21e2ecSJeff Kirsher 
2114ec21e2ecSJeff Kirsher 	err = init_phy(dev);
21150851133bSClaudiu Manoil 	if (err)
2116ec21e2ecSJeff Kirsher 		return err;
2117ec21e2ecSJeff Kirsher 
211880ec396cSClaudiu Manoil 	err = gfar_request_irq(priv);
211980ec396cSClaudiu Manoil 	if (err)
212080ec396cSClaudiu Manoil 		return err;
212180ec396cSClaudiu Manoil 
2122ec21e2ecSJeff Kirsher 	err = startup_gfar(dev);
21230851133bSClaudiu Manoil 	if (err)
2124ec21e2ecSJeff Kirsher 		return err;
2125ec21e2ecSJeff Kirsher 
2126ec21e2ecSJeff Kirsher 	device_set_wakeup_enable(&dev->dev, priv->wol_en);
2127ec21e2ecSJeff Kirsher 
2128ec21e2ecSJeff Kirsher 	return err;
2129ec21e2ecSJeff Kirsher }
2130ec21e2ecSJeff Kirsher 
2131ec21e2ecSJeff Kirsher static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
2132ec21e2ecSJeff Kirsher {
2133ec21e2ecSJeff Kirsher 	struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
2134ec21e2ecSJeff Kirsher 
2135ec21e2ecSJeff Kirsher 	memset(fcb, 0, GMAC_FCB_LEN);
2136ec21e2ecSJeff Kirsher 
2137ec21e2ecSJeff Kirsher 	return fcb;
2138ec21e2ecSJeff Kirsher }
2139ec21e2ecSJeff Kirsher 
21409c4886e5SManfred Rudigier static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
21419c4886e5SManfred Rudigier 				    int fcb_length)
2142ec21e2ecSJeff Kirsher {
2143ec21e2ecSJeff Kirsher 	/* If we're here, it's a IP packet with a TCP or UDP
2144ec21e2ecSJeff Kirsher 	 * payload.  We set it to checksum, using a pseudo-header
2145ec21e2ecSJeff Kirsher 	 * we provide
2146ec21e2ecSJeff Kirsher 	 */
21473a2e16c8SJan Ceuleers 	u8 flags = TXFCB_DEFAULT;
2148ec21e2ecSJeff Kirsher 
21490977f817SJan Ceuleers 	/* Tell the controller what the protocol is
21500977f817SJan Ceuleers 	 * And provide the already calculated phcs
21510977f817SJan Ceuleers 	 */
2152ec21e2ecSJeff Kirsher 	if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
2153ec21e2ecSJeff Kirsher 		flags |= TXFCB_UDP;
2154ec21e2ecSJeff Kirsher 		fcb->phcs = udp_hdr(skb)->check;
2155ec21e2ecSJeff Kirsher 	} else
2156ec21e2ecSJeff Kirsher 		fcb->phcs = tcp_hdr(skb)->check;
2157ec21e2ecSJeff Kirsher 
2158ec21e2ecSJeff Kirsher 	/* l3os is the distance between the start of the
2159ec21e2ecSJeff Kirsher 	 * frame (skb->data) and the start of the IP hdr.
2160ec21e2ecSJeff Kirsher 	 * l4os is the distance between the start of the
21610977f817SJan Ceuleers 	 * l3 hdr and the l4 hdr
21620977f817SJan Ceuleers 	 */
21639c4886e5SManfred Rudigier 	fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
2164ec21e2ecSJeff Kirsher 	fcb->l4os = skb_network_header_len(skb);
2165ec21e2ecSJeff Kirsher 
2166ec21e2ecSJeff Kirsher 	fcb->flags = flags;
2167ec21e2ecSJeff Kirsher }
2168ec21e2ecSJeff Kirsher 
2169ec21e2ecSJeff Kirsher void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
2170ec21e2ecSJeff Kirsher {
2171ec21e2ecSJeff Kirsher 	fcb->flags |= TXFCB_VLN;
2172ec21e2ecSJeff Kirsher 	fcb->vlctl = vlan_tx_tag_get(skb);
2173ec21e2ecSJeff Kirsher }
2174ec21e2ecSJeff Kirsher 
2175ec21e2ecSJeff Kirsher static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2176ec21e2ecSJeff Kirsher 				      struct txbd8 *base, int ring_size)
2177ec21e2ecSJeff Kirsher {
2178ec21e2ecSJeff Kirsher 	struct txbd8 *new_bd = bdp + stride;
2179ec21e2ecSJeff Kirsher 
2180ec21e2ecSJeff Kirsher 	return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2181ec21e2ecSJeff Kirsher }
2182ec21e2ecSJeff Kirsher 
2183ec21e2ecSJeff Kirsher static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2184ec21e2ecSJeff Kirsher 				      int ring_size)
2185ec21e2ecSJeff Kirsher {
2186ec21e2ecSJeff Kirsher 	return skip_txbd(bdp, 1, base, ring_size);
2187ec21e2ecSJeff Kirsher }
2188ec21e2ecSJeff Kirsher 
218902d88fb4SClaudiu Manoil /* eTSEC12: csum generation not supported for some fcb offsets */
219002d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_12(struct gfar_private *priv,
219102d88fb4SClaudiu Manoil 				       unsigned long fcb_addr)
219202d88fb4SClaudiu Manoil {
219302d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
219402d88fb4SClaudiu Manoil 	       (fcb_addr % 0x20) > 0x18);
219502d88fb4SClaudiu Manoil }
219602d88fb4SClaudiu Manoil 
219702d88fb4SClaudiu Manoil /* eTSEC76: csum generation for frames larger than 2500 may
219802d88fb4SClaudiu Manoil  * cause excess delays before start of transmission
219902d88fb4SClaudiu Manoil  */
220002d88fb4SClaudiu Manoil static inline bool gfar_csum_errata_76(struct gfar_private *priv,
220102d88fb4SClaudiu Manoil 				       unsigned int len)
220202d88fb4SClaudiu Manoil {
220302d88fb4SClaudiu Manoil 	return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
220402d88fb4SClaudiu Manoil 	       (len > 2500));
220502d88fb4SClaudiu Manoil }
220602d88fb4SClaudiu Manoil 
22070977f817SJan Ceuleers /* This is called by the kernel when a frame is ready for transmission.
22080977f817SJan Ceuleers  * It is pointed to by the dev->hard_start_xmit function pointer
22090977f817SJan Ceuleers  */
2210ec21e2ecSJeff Kirsher static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2211ec21e2ecSJeff Kirsher {
2212ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2213ec21e2ecSJeff Kirsher 	struct gfar_priv_tx_q *tx_queue = NULL;
2214ec21e2ecSJeff Kirsher 	struct netdev_queue *txq;
2215ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = NULL;
2216ec21e2ecSJeff Kirsher 	struct txfcb *fcb = NULL;
2217ec21e2ecSJeff Kirsher 	struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
2218ec21e2ecSJeff Kirsher 	u32 lstatus;
22190d0cffdcSClaudiu Manoil 	int i, rq = 0;
22200d0cffdcSClaudiu Manoil 	int do_tstamp, do_csum, do_vlan;
2221ec21e2ecSJeff Kirsher 	u32 bufaddr;
2222ec21e2ecSJeff Kirsher 	unsigned long flags;
222350ad076bSClaudiu Manoil 	unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
2224ec21e2ecSJeff Kirsher 
2225ec21e2ecSJeff Kirsher 	rq = skb->queue_mapping;
2226ec21e2ecSJeff Kirsher 	tx_queue = priv->tx_queue[rq];
2227ec21e2ecSJeff Kirsher 	txq = netdev_get_tx_queue(dev, rq);
2228ec21e2ecSJeff Kirsher 	base = tx_queue->tx_bd_base;
2229ec21e2ecSJeff Kirsher 	regs = tx_queue->grp->regs;
2230ec21e2ecSJeff Kirsher 
22310d0cffdcSClaudiu Manoil 	do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
22320d0cffdcSClaudiu Manoil 	do_vlan = vlan_tx_tag_present(skb);
22330d0cffdcSClaudiu Manoil 	do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
22340d0cffdcSClaudiu Manoil 		    priv->hwts_tx_en;
22350d0cffdcSClaudiu Manoil 
22360d0cffdcSClaudiu Manoil 	if (do_csum || do_vlan)
22370d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN;
22380d0cffdcSClaudiu Manoil 
2239ec21e2ecSJeff Kirsher 	/* check if time stamp should be generated */
22400d0cffdcSClaudiu Manoil 	if (unlikely(do_tstamp))
22410d0cffdcSClaudiu Manoil 		fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2242ec21e2ecSJeff Kirsher 
2243ec21e2ecSJeff Kirsher 	/* make space for additional header when fcb is needed */
22440d0cffdcSClaudiu Manoil 	if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
2245ec21e2ecSJeff Kirsher 		struct sk_buff *skb_new;
2246ec21e2ecSJeff Kirsher 
22470d0cffdcSClaudiu Manoil 		skb_new = skb_realloc_headroom(skb, fcb_len);
2248ec21e2ecSJeff Kirsher 		if (!skb_new) {
2249ec21e2ecSJeff Kirsher 			dev->stats.tx_errors++;
2250c9974ad4SEric W. Biederman 			dev_kfree_skb_any(skb);
2251ec21e2ecSJeff Kirsher 			return NETDEV_TX_OK;
2252ec21e2ecSJeff Kirsher 		}
2253db83d136SManfred Rudigier 
2254313b037cSEric Dumazet 		if (skb->sk)
2255313b037cSEric Dumazet 			skb_set_owner_w(skb_new, skb->sk);
2256c9974ad4SEric W. Biederman 		dev_consume_skb_any(skb);
2257ec21e2ecSJeff Kirsher 		skb = skb_new;
2258ec21e2ecSJeff Kirsher 	}
2259ec21e2ecSJeff Kirsher 
2260ec21e2ecSJeff Kirsher 	/* total number of fragments in the SKB */
2261ec21e2ecSJeff Kirsher 	nr_frags = skb_shinfo(skb)->nr_frags;
2262ec21e2ecSJeff Kirsher 
2263ec21e2ecSJeff Kirsher 	/* calculate the required number of TxBDs for this skb */
2264ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2265ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 2;
2266ec21e2ecSJeff Kirsher 	else
2267ec21e2ecSJeff Kirsher 		nr_txbds = nr_frags + 1;
2268ec21e2ecSJeff Kirsher 
2269ec21e2ecSJeff Kirsher 	/* check if there is space to queue this packet */
2270ec21e2ecSJeff Kirsher 	if (nr_txbds > tx_queue->num_txbdfree) {
2271ec21e2ecSJeff Kirsher 		/* no space, stop the queue */
2272ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2273ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2274ec21e2ecSJeff Kirsher 		return NETDEV_TX_BUSY;
2275ec21e2ecSJeff Kirsher 	}
2276ec21e2ecSJeff Kirsher 
2277ec21e2ecSJeff Kirsher 	/* Update transmit stats */
227850ad076bSClaudiu Manoil 	bytes_sent = skb->len;
227950ad076bSClaudiu Manoil 	tx_queue->stats.tx_bytes += bytes_sent;
228050ad076bSClaudiu Manoil 	/* keep Tx bytes on wire for BQL accounting */
228150ad076bSClaudiu Manoil 	GFAR_CB(skb)->bytes_sent = bytes_sent;
2282ec21e2ecSJeff Kirsher 	tx_queue->stats.tx_packets++;
2283ec21e2ecSJeff Kirsher 
2284ec21e2ecSJeff Kirsher 	txbdp = txbdp_start = tx_queue->cur_tx;
2285ec21e2ecSJeff Kirsher 	lstatus = txbdp->lstatus;
2286ec21e2ecSJeff Kirsher 
2287ec21e2ecSJeff Kirsher 	/* Time stamp insertion requires one additional TxBD */
2288ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp))
2289ec21e2ecSJeff Kirsher 		txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2290ec21e2ecSJeff Kirsher 						 tx_queue->tx_ring_size);
2291ec21e2ecSJeff Kirsher 
2292ec21e2ecSJeff Kirsher 	if (nr_frags == 0) {
2293ec21e2ecSJeff Kirsher 		if (unlikely(do_tstamp))
2294ec21e2ecSJeff Kirsher 			txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
2295ec21e2ecSJeff Kirsher 							  TXBD_INTERRUPT);
2296ec21e2ecSJeff Kirsher 		else
2297ec21e2ecSJeff Kirsher 			lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2298ec21e2ecSJeff Kirsher 	} else {
2299ec21e2ecSJeff Kirsher 		/* Place the fragment addresses and lengths into the TxBDs */
2300ec21e2ecSJeff Kirsher 		for (i = 0; i < nr_frags; i++) {
230150ad076bSClaudiu Manoil 			unsigned int frag_len;
2302ec21e2ecSJeff Kirsher 			/* Point at the next BD, wrapping as needed */
2303ec21e2ecSJeff Kirsher 			txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2304ec21e2ecSJeff Kirsher 
230550ad076bSClaudiu Manoil 			frag_len = skb_shinfo(skb)->frags[i].size;
2306ec21e2ecSJeff Kirsher 
230750ad076bSClaudiu Manoil 			lstatus = txbdp->lstatus | frag_len |
2308ec21e2ecSJeff Kirsher 				  BD_LFLAG(TXBD_READY);
2309ec21e2ecSJeff Kirsher 
2310ec21e2ecSJeff Kirsher 			/* Handle the last BD specially */
2311ec21e2ecSJeff Kirsher 			if (i == nr_frags - 1)
2312ec21e2ecSJeff Kirsher 				lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2313ec21e2ecSJeff Kirsher 
2314369ec162SClaudiu Manoil 			bufaddr = skb_frag_dma_map(priv->dev,
23152234a722SIan Campbell 						   &skb_shinfo(skb)->frags[i],
23162234a722SIan Campbell 						   0,
231750ad076bSClaudiu Manoil 						   frag_len,
2318ec21e2ecSJeff Kirsher 						   DMA_TO_DEVICE);
2319*0a4b5a24SKevin Hao 			if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2320*0a4b5a24SKevin Hao 				goto dma_map_err;
2321ec21e2ecSJeff Kirsher 
2322ec21e2ecSJeff Kirsher 			/* set the TxBD length and buffer pointer */
2323ec21e2ecSJeff Kirsher 			txbdp->bufPtr = bufaddr;
2324ec21e2ecSJeff Kirsher 			txbdp->lstatus = lstatus;
2325ec21e2ecSJeff Kirsher 		}
2326ec21e2ecSJeff Kirsher 
2327ec21e2ecSJeff Kirsher 		lstatus = txbdp_start->lstatus;
2328ec21e2ecSJeff Kirsher 	}
2329ec21e2ecSJeff Kirsher 
23309c4886e5SManfred Rudigier 	/* Add TxPAL between FCB and frame if required */
23319c4886e5SManfred Rudigier 	if (unlikely(do_tstamp)) {
23329c4886e5SManfred Rudigier 		skb_push(skb, GMAC_TXPAL_LEN);
23339c4886e5SManfred Rudigier 		memset(skb->data, 0, GMAC_TXPAL_LEN);
23349c4886e5SManfred Rudigier 	}
23359c4886e5SManfred Rudigier 
23360d0cffdcSClaudiu Manoil 	/* Add TxFCB if required */
23370d0cffdcSClaudiu Manoil 	if (fcb_len) {
2338ec21e2ecSJeff Kirsher 		fcb = gfar_add_fcb(skb);
2339ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_TOE);
23400d0cffdcSClaudiu Manoil 	}
23410d0cffdcSClaudiu Manoil 
23420d0cffdcSClaudiu Manoil 	/* Set up checksumming */
23430d0cffdcSClaudiu Manoil 	if (do_csum) {
23440d0cffdcSClaudiu Manoil 		gfar_tx_checksum(skb, fcb, fcb_len);
234502d88fb4SClaudiu Manoil 
234602d88fb4SClaudiu Manoil 		if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
234702d88fb4SClaudiu Manoil 		    unlikely(gfar_csum_errata_76(priv, skb->len))) {
234802d88fb4SClaudiu Manoil 			__skb_pull(skb, GMAC_FCB_LEN);
234902d88fb4SClaudiu Manoil 			skb_checksum_help(skb);
23500d0cffdcSClaudiu Manoil 			if (do_vlan || do_tstamp) {
23510d0cffdcSClaudiu Manoil 				/* put back a new fcb for vlan/tstamp TOE */
23520d0cffdcSClaudiu Manoil 				fcb = gfar_add_fcb(skb);
23530d0cffdcSClaudiu Manoil 			} else {
23540d0cffdcSClaudiu Manoil 				/* Tx TOE not used */
235502d88fb4SClaudiu Manoil 				lstatus &= ~(BD_LFLAG(TXBD_TOE));
235602d88fb4SClaudiu Manoil 				fcb = NULL;
2357ec21e2ecSJeff Kirsher 			}
2358ec21e2ecSJeff Kirsher 		}
2359ec21e2ecSJeff Kirsher 	}
2360ec21e2ecSJeff Kirsher 
23610d0cffdcSClaudiu Manoil 	if (do_vlan)
2362ec21e2ecSJeff Kirsher 		gfar_tx_vlan(skb, fcb);
2363ec21e2ecSJeff Kirsher 
2364ec21e2ecSJeff Kirsher 	/* Setup tx hardware time stamping if requested */
2365ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
2366ec21e2ecSJeff Kirsher 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2367ec21e2ecSJeff Kirsher 		fcb->ptp = 1;
2368ec21e2ecSJeff Kirsher 	}
2369ec21e2ecSJeff Kirsher 
2370*0a4b5a24SKevin Hao 	bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
2371*0a4b5a24SKevin Hao 				 DMA_TO_DEVICE);
2372*0a4b5a24SKevin Hao 	if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2373*0a4b5a24SKevin Hao 		goto dma_map_err;
2374*0a4b5a24SKevin Hao 
2375*0a4b5a24SKevin Hao 	txbdp_start->bufPtr = bufaddr;
2376ec21e2ecSJeff Kirsher 
23770977f817SJan Ceuleers 	/* If time stamping is requested one additional TxBD must be set up. The
2378ec21e2ecSJeff Kirsher 	 * first TxBD points to the FCB and must have a data length of
2379ec21e2ecSJeff Kirsher 	 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2380ec21e2ecSJeff Kirsher 	 * the full frame length.
2381ec21e2ecSJeff Kirsher 	 */
2382ec21e2ecSJeff Kirsher 	if (unlikely(do_tstamp)) {
23830d0cffdcSClaudiu Manoil 		txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len;
2384ec21e2ecSJeff Kirsher 		txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
23850d0cffdcSClaudiu Manoil 					 (skb_headlen(skb) - fcb_len);
2386ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2387ec21e2ecSJeff Kirsher 	} else {
2388ec21e2ecSJeff Kirsher 		lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2389ec21e2ecSJeff Kirsher 	}
2390ec21e2ecSJeff Kirsher 
239150ad076bSClaudiu Manoil 	netdev_tx_sent_queue(txq, bytes_sent);
2392d8a0f1b0SPaul Gortmaker 
23930977f817SJan Ceuleers 	/* We can work in parallel with gfar_clean_tx_ring(), except
2394ec21e2ecSJeff Kirsher 	 * when modifying num_txbdfree. Note that we didn't grab the lock
2395ec21e2ecSJeff Kirsher 	 * when we were reading the num_txbdfree and checking for available
2396ec21e2ecSJeff Kirsher 	 * space, that's because outside of this function it can only grow,
2397ec21e2ecSJeff Kirsher 	 * and once we've got needed space, it cannot suddenly disappear.
2398ec21e2ecSJeff Kirsher 	 *
2399ec21e2ecSJeff Kirsher 	 * The lock also protects us from gfar_error(), which can modify
2400ec21e2ecSJeff Kirsher 	 * regs->tstat and thus retrigger the transfers, which is why we
2401ec21e2ecSJeff Kirsher 	 * also must grab the lock before setting ready bit for the first
2402ec21e2ecSJeff Kirsher 	 * to be transmitted BD.
2403ec21e2ecSJeff Kirsher 	 */
2404ec21e2ecSJeff Kirsher 	spin_lock_irqsave(&tx_queue->txlock, flags);
2405ec21e2ecSJeff Kirsher 
2406d55398baSClaudiu Manoil 	gfar_wmb();
2407ec21e2ecSJeff Kirsher 
2408ec21e2ecSJeff Kirsher 	txbdp_start->lstatus = lstatus;
2409ec21e2ecSJeff Kirsher 
2410d55398baSClaudiu Manoil 	gfar_wmb(); /* force lstatus write before tx_skbuff */
2411ec21e2ecSJeff Kirsher 
2412ec21e2ecSJeff Kirsher 	tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2413ec21e2ecSJeff Kirsher 
2414ec21e2ecSJeff Kirsher 	/* Update the current skb pointer to the next entry we will use
24150977f817SJan Ceuleers 	 * (wrapping if necessary)
24160977f817SJan Ceuleers 	 */
2417ec21e2ecSJeff Kirsher 	tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2418ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_queue->tx_ring_size);
2419ec21e2ecSJeff Kirsher 
2420ec21e2ecSJeff Kirsher 	tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2421ec21e2ecSJeff Kirsher 
2422ec21e2ecSJeff Kirsher 	/* reduce TxBD free count */
2423ec21e2ecSJeff Kirsher 	tx_queue->num_txbdfree -= (nr_txbds);
2424ec21e2ecSJeff Kirsher 
2425ec21e2ecSJeff Kirsher 	/* If the next BD still needs to be cleaned up, then the bds
24260977f817SJan Ceuleers 	 * are full.  We need to tell the kernel to stop sending us stuff.
24270977f817SJan Ceuleers 	 */
2428ec21e2ecSJeff Kirsher 	if (!tx_queue->num_txbdfree) {
2429ec21e2ecSJeff Kirsher 		netif_tx_stop_queue(txq);
2430ec21e2ecSJeff Kirsher 
2431ec21e2ecSJeff Kirsher 		dev->stats.tx_fifo_errors++;
2432ec21e2ecSJeff Kirsher 	}
2433ec21e2ecSJeff Kirsher 
2434ec21e2ecSJeff Kirsher 	/* Tell the DMA to go go go */
2435ec21e2ecSJeff Kirsher 	gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
2436ec21e2ecSJeff Kirsher 
2437ec21e2ecSJeff Kirsher 	/* Unlock priv */
2438ec21e2ecSJeff Kirsher 	spin_unlock_irqrestore(&tx_queue->txlock, flags);
2439ec21e2ecSJeff Kirsher 
2440ec21e2ecSJeff Kirsher 	return NETDEV_TX_OK;
2441*0a4b5a24SKevin Hao 
2442*0a4b5a24SKevin Hao dma_map_err:
2443*0a4b5a24SKevin Hao 	txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
2444*0a4b5a24SKevin Hao 	if (do_tstamp)
2445*0a4b5a24SKevin Hao 		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2446*0a4b5a24SKevin Hao 	for (i = 0; i < nr_frags; i++) {
2447*0a4b5a24SKevin Hao 		lstatus = txbdp->lstatus;
2448*0a4b5a24SKevin Hao 		if (!(lstatus & BD_LFLAG(TXBD_READY)))
2449*0a4b5a24SKevin Hao 			break;
2450*0a4b5a24SKevin Hao 
2451*0a4b5a24SKevin Hao 		txbdp->lstatus = lstatus & ~BD_LFLAG(TXBD_READY);
2452*0a4b5a24SKevin Hao 		bufaddr = txbdp->bufPtr;
2453*0a4b5a24SKevin Hao 		dma_unmap_page(priv->dev, bufaddr, txbdp->length,
2454*0a4b5a24SKevin Hao 			       DMA_TO_DEVICE);
2455*0a4b5a24SKevin Hao 		txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2456*0a4b5a24SKevin Hao 	}
2457*0a4b5a24SKevin Hao 	gfar_wmb();
2458*0a4b5a24SKevin Hao 	dev_kfree_skb_any(skb);
2459*0a4b5a24SKevin Hao 	return NETDEV_TX_OK;
2460ec21e2ecSJeff Kirsher }
2461ec21e2ecSJeff Kirsher 
2462ec21e2ecSJeff Kirsher /* Stops the kernel queue, and halts the controller */
2463ec21e2ecSJeff Kirsher static int gfar_close(struct net_device *dev)
2464ec21e2ecSJeff Kirsher {
2465ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2466ec21e2ecSJeff Kirsher 
2467ec21e2ecSJeff Kirsher 	cancel_work_sync(&priv->reset_task);
2468ec21e2ecSJeff Kirsher 	stop_gfar(dev);
2469ec21e2ecSJeff Kirsher 
2470ec21e2ecSJeff Kirsher 	/* Disconnect from the PHY */
2471ec21e2ecSJeff Kirsher 	phy_disconnect(priv->phydev);
2472ec21e2ecSJeff Kirsher 	priv->phydev = NULL;
2473ec21e2ecSJeff Kirsher 
247480ec396cSClaudiu Manoil 	gfar_free_irq(priv);
247580ec396cSClaudiu Manoil 
2476ec21e2ecSJeff Kirsher 	return 0;
2477ec21e2ecSJeff Kirsher }
2478ec21e2ecSJeff Kirsher 
2479ec21e2ecSJeff Kirsher /* Changes the mac address if the controller is not running. */
2480ec21e2ecSJeff Kirsher static int gfar_set_mac_address(struct net_device *dev)
2481ec21e2ecSJeff Kirsher {
2482ec21e2ecSJeff Kirsher 	gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
2483ec21e2ecSJeff Kirsher 
2484ec21e2ecSJeff Kirsher 	return 0;
2485ec21e2ecSJeff Kirsher }
2486ec21e2ecSJeff Kirsher 
2487ec21e2ecSJeff Kirsher static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2488ec21e2ecSJeff Kirsher {
2489ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2490ec21e2ecSJeff Kirsher 	int frame_size = new_mtu + ETH_HLEN;
2491ec21e2ecSJeff Kirsher 
2492ec21e2ecSJeff Kirsher 	if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
2493ec21e2ecSJeff Kirsher 		netif_err(priv, drv, dev, "Invalid MTU setting\n");
2494ec21e2ecSJeff Kirsher 		return -EINVAL;
2495ec21e2ecSJeff Kirsher 	}
2496ec21e2ecSJeff Kirsher 
24970851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
24980851133bSClaudiu Manoil 		cpu_relax();
24990851133bSClaudiu Manoil 
250088302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2501ec21e2ecSJeff Kirsher 		stop_gfar(dev);
2502ec21e2ecSJeff Kirsher 
2503ec21e2ecSJeff Kirsher 	dev->mtu = new_mtu;
2504ec21e2ecSJeff Kirsher 
250588302648SClaudiu Manoil 	if (dev->flags & IFF_UP)
2506ec21e2ecSJeff Kirsher 		startup_gfar(dev);
2507ec21e2ecSJeff Kirsher 
25080851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
25090851133bSClaudiu Manoil 
2510ec21e2ecSJeff Kirsher 	return 0;
2511ec21e2ecSJeff Kirsher }
2512ec21e2ecSJeff Kirsher 
25130851133bSClaudiu Manoil void reset_gfar(struct net_device *ndev)
25140851133bSClaudiu Manoil {
25150851133bSClaudiu Manoil 	struct gfar_private *priv = netdev_priv(ndev);
25160851133bSClaudiu Manoil 
25170851133bSClaudiu Manoil 	while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
25180851133bSClaudiu Manoil 		cpu_relax();
25190851133bSClaudiu Manoil 
25200851133bSClaudiu Manoil 	stop_gfar(ndev);
25210851133bSClaudiu Manoil 	startup_gfar(ndev);
25220851133bSClaudiu Manoil 
25230851133bSClaudiu Manoil 	clear_bit_unlock(GFAR_RESETTING, &priv->state);
25240851133bSClaudiu Manoil }
25250851133bSClaudiu Manoil 
2526ec21e2ecSJeff Kirsher /* gfar_reset_task gets scheduled when a packet has not been
2527ec21e2ecSJeff Kirsher  * transmitted after a set amount of time.
2528ec21e2ecSJeff Kirsher  * For now, assume that clearing out all the structures, and
2529ec21e2ecSJeff Kirsher  * starting over will fix the problem.
2530ec21e2ecSJeff Kirsher  */
2531ec21e2ecSJeff Kirsher static void gfar_reset_task(struct work_struct *work)
2532ec21e2ecSJeff Kirsher {
2533ec21e2ecSJeff Kirsher 	struct gfar_private *priv = container_of(work, struct gfar_private,
2534ec21e2ecSJeff Kirsher 						 reset_task);
25350851133bSClaudiu Manoil 	reset_gfar(priv->ndev);
2536ec21e2ecSJeff Kirsher }
2537ec21e2ecSJeff Kirsher 
2538ec21e2ecSJeff Kirsher static void gfar_timeout(struct net_device *dev)
2539ec21e2ecSJeff Kirsher {
2540ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2541ec21e2ecSJeff Kirsher 
2542ec21e2ecSJeff Kirsher 	dev->stats.tx_errors++;
2543ec21e2ecSJeff Kirsher 	schedule_work(&priv->reset_task);
2544ec21e2ecSJeff Kirsher }
2545ec21e2ecSJeff Kirsher 
2546ec21e2ecSJeff Kirsher static void gfar_align_skb(struct sk_buff *skb)
2547ec21e2ecSJeff Kirsher {
2548ec21e2ecSJeff Kirsher 	/* We need the data buffer to be aligned properly.  We will reserve
2549ec21e2ecSJeff Kirsher 	 * as many bytes as needed to align the data properly
2550ec21e2ecSJeff Kirsher 	 */
2551ec21e2ecSJeff Kirsher 	skb_reserve(skb, RXBUF_ALIGNMENT -
2552ec21e2ecSJeff Kirsher 		    (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2553ec21e2ecSJeff Kirsher }
2554ec21e2ecSJeff Kirsher 
2555ec21e2ecSJeff Kirsher /* Interrupt Handler for Transmit complete */
2556c233cf40SClaudiu Manoil static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
2557ec21e2ecSJeff Kirsher {
2558ec21e2ecSJeff Kirsher 	struct net_device *dev = tx_queue->dev;
2559d8a0f1b0SPaul Gortmaker 	struct netdev_queue *txq;
2560ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2561ec21e2ecSJeff Kirsher 	struct txbd8 *bdp, *next = NULL;
2562ec21e2ecSJeff Kirsher 	struct txbd8 *lbdp = NULL;
2563ec21e2ecSJeff Kirsher 	struct txbd8 *base = tx_queue->tx_bd_base;
2564ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2565ec21e2ecSJeff Kirsher 	int skb_dirtytx;
2566ec21e2ecSJeff Kirsher 	int tx_ring_size = tx_queue->tx_ring_size;
2567ec21e2ecSJeff Kirsher 	int frags = 0, nr_txbds = 0;
2568ec21e2ecSJeff Kirsher 	int i;
2569ec21e2ecSJeff Kirsher 	int howmany = 0;
2570d8a0f1b0SPaul Gortmaker 	int tqi = tx_queue->qindex;
2571d8a0f1b0SPaul Gortmaker 	unsigned int bytes_sent = 0;
2572ec21e2ecSJeff Kirsher 	u32 lstatus;
2573ec21e2ecSJeff Kirsher 	size_t buflen;
2574ec21e2ecSJeff Kirsher 
2575d8a0f1b0SPaul Gortmaker 	txq = netdev_get_tx_queue(dev, tqi);
2576ec21e2ecSJeff Kirsher 	bdp = tx_queue->dirty_tx;
2577ec21e2ecSJeff Kirsher 	skb_dirtytx = tx_queue->skb_dirtytx;
2578ec21e2ecSJeff Kirsher 
2579ec21e2ecSJeff Kirsher 	while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
2580ec21e2ecSJeff Kirsher 		unsigned long flags;
2581ec21e2ecSJeff Kirsher 
2582ec21e2ecSJeff Kirsher 		frags = skb_shinfo(skb)->nr_frags;
2583ec21e2ecSJeff Kirsher 
25840977f817SJan Ceuleers 		/* When time stamping, one additional TxBD must be freed.
2585ec21e2ecSJeff Kirsher 		 * Also, we need to dma_unmap_single() the TxPAL.
2586ec21e2ecSJeff Kirsher 		 */
2587ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
2588ec21e2ecSJeff Kirsher 			nr_txbds = frags + 2;
2589ec21e2ecSJeff Kirsher 		else
2590ec21e2ecSJeff Kirsher 			nr_txbds = frags + 1;
2591ec21e2ecSJeff Kirsher 
2592ec21e2ecSJeff Kirsher 		lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
2593ec21e2ecSJeff Kirsher 
2594ec21e2ecSJeff Kirsher 		lstatus = lbdp->lstatus;
2595ec21e2ecSJeff Kirsher 
2596ec21e2ecSJeff Kirsher 		/* Only clean completed frames */
2597ec21e2ecSJeff Kirsher 		if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2598ec21e2ecSJeff Kirsher 		    (lstatus & BD_LENGTH_MASK))
2599ec21e2ecSJeff Kirsher 			break;
2600ec21e2ecSJeff Kirsher 
2601ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2602ec21e2ecSJeff Kirsher 			next = next_txbd(bdp, base, tx_ring_size);
26039c4886e5SManfred Rudigier 			buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2604ec21e2ecSJeff Kirsher 		} else
2605ec21e2ecSJeff Kirsher 			buflen = bdp->length;
2606ec21e2ecSJeff Kirsher 
2607369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, bdp->bufPtr,
2608ec21e2ecSJeff Kirsher 				 buflen, DMA_TO_DEVICE);
2609ec21e2ecSJeff Kirsher 
2610ec21e2ecSJeff Kirsher 		if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
2611ec21e2ecSJeff Kirsher 			struct skb_shared_hwtstamps shhwtstamps;
2612ec21e2ecSJeff Kirsher 			u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2613bc4598bcSJan Ceuleers 
2614ec21e2ecSJeff Kirsher 			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2615ec21e2ecSJeff Kirsher 			shhwtstamps.hwtstamp = ns_to_ktime(*ns);
26169c4886e5SManfred Rudigier 			skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
2617ec21e2ecSJeff Kirsher 			skb_tstamp_tx(skb, &shhwtstamps);
2618ec21e2ecSJeff Kirsher 			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2619ec21e2ecSJeff Kirsher 			bdp = next;
2620ec21e2ecSJeff Kirsher 		}
2621ec21e2ecSJeff Kirsher 
2622ec21e2ecSJeff Kirsher 		bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2623ec21e2ecSJeff Kirsher 		bdp = next_txbd(bdp, base, tx_ring_size);
2624ec21e2ecSJeff Kirsher 
2625ec21e2ecSJeff Kirsher 		for (i = 0; i < frags; i++) {
2626369ec162SClaudiu Manoil 			dma_unmap_page(priv->dev, bdp->bufPtr,
2627bc4598bcSJan Ceuleers 				       bdp->length, DMA_TO_DEVICE);
2628ec21e2ecSJeff Kirsher 			bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2629ec21e2ecSJeff Kirsher 			bdp = next_txbd(bdp, base, tx_ring_size);
2630ec21e2ecSJeff Kirsher 		}
2631ec21e2ecSJeff Kirsher 
263250ad076bSClaudiu Manoil 		bytes_sent += GFAR_CB(skb)->bytes_sent;
2633d8a0f1b0SPaul Gortmaker 
2634ec21e2ecSJeff Kirsher 		dev_kfree_skb_any(skb);
2635ec21e2ecSJeff Kirsher 
2636ec21e2ecSJeff Kirsher 		tx_queue->tx_skbuff[skb_dirtytx] = NULL;
2637ec21e2ecSJeff Kirsher 
2638ec21e2ecSJeff Kirsher 		skb_dirtytx = (skb_dirtytx + 1) &
2639ec21e2ecSJeff Kirsher 			      TX_RING_MOD_MASK(tx_ring_size);
2640ec21e2ecSJeff Kirsher 
2641ec21e2ecSJeff Kirsher 		howmany++;
2642ec21e2ecSJeff Kirsher 		spin_lock_irqsave(&tx_queue->txlock, flags);
2643ec21e2ecSJeff Kirsher 		tx_queue->num_txbdfree += nr_txbds;
2644ec21e2ecSJeff Kirsher 		spin_unlock_irqrestore(&tx_queue->txlock, flags);
2645ec21e2ecSJeff Kirsher 	}
2646ec21e2ecSJeff Kirsher 
2647ec21e2ecSJeff Kirsher 	/* If we freed a buffer, we can restart transmission, if necessary */
26480851133bSClaudiu Manoil 	if (tx_queue->num_txbdfree &&
26490851133bSClaudiu Manoil 	    netif_tx_queue_stopped(txq) &&
26500851133bSClaudiu Manoil 	    !(test_bit(GFAR_DOWN, &priv->state)))
26510851133bSClaudiu Manoil 		netif_wake_subqueue(priv->ndev, tqi);
2652ec21e2ecSJeff Kirsher 
2653ec21e2ecSJeff Kirsher 	/* Update dirty indicators */
2654ec21e2ecSJeff Kirsher 	tx_queue->skb_dirtytx = skb_dirtytx;
2655ec21e2ecSJeff Kirsher 	tx_queue->dirty_tx = bdp;
2656ec21e2ecSJeff Kirsher 
2657d8a0f1b0SPaul Gortmaker 	netdev_tx_completed_queue(txq, howmany, bytes_sent);
2658ec21e2ecSJeff Kirsher }
2659ec21e2ecSJeff Kirsher 
2660ec21e2ecSJeff Kirsher static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
2661ec21e2ecSJeff Kirsher {
2662ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2663acb600deSEric Dumazet 	struct sk_buff *skb;
2664ec21e2ecSJeff Kirsher 
2665ec21e2ecSJeff Kirsher 	skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2666ec21e2ecSJeff Kirsher 	if (!skb)
2667ec21e2ecSJeff Kirsher 		return NULL;
2668ec21e2ecSJeff Kirsher 
2669ec21e2ecSJeff Kirsher 	gfar_align_skb(skb);
2670ec21e2ecSJeff Kirsher 
2671ec21e2ecSJeff Kirsher 	return skb;
2672ec21e2ecSJeff Kirsher }
2673ec21e2ecSJeff Kirsher 
2674*0a4b5a24SKevin Hao struct sk_buff *gfar_new_skb(struct net_device *dev, dma_addr_t *bufaddr)
2675ec21e2ecSJeff Kirsher {
2676*0a4b5a24SKevin Hao 	struct gfar_private *priv = netdev_priv(dev);
2677*0a4b5a24SKevin Hao 	struct sk_buff *skb;
2678*0a4b5a24SKevin Hao 	dma_addr_t addr;
2679*0a4b5a24SKevin Hao 
2680*0a4b5a24SKevin Hao 	skb = gfar_alloc_skb(dev);
2681*0a4b5a24SKevin Hao 	if (!skb)
2682*0a4b5a24SKevin Hao 		return NULL;
2683*0a4b5a24SKevin Hao 
2684*0a4b5a24SKevin Hao 	addr = dma_map_single(priv->dev, skb->data,
2685*0a4b5a24SKevin Hao 			      priv->rx_buffer_size, DMA_FROM_DEVICE);
2686*0a4b5a24SKevin Hao 	if (unlikely(dma_mapping_error(priv->dev, addr))) {
2687*0a4b5a24SKevin Hao 		dev_kfree_skb_any(skb);
2688*0a4b5a24SKevin Hao 		return NULL;
2689*0a4b5a24SKevin Hao 	}
2690*0a4b5a24SKevin Hao 
2691*0a4b5a24SKevin Hao 	*bufaddr = addr;
2692*0a4b5a24SKevin Hao 	return skb;
2693ec21e2ecSJeff Kirsher }
2694ec21e2ecSJeff Kirsher 
2695ec21e2ecSJeff Kirsher static inline void count_errors(unsigned short status, struct net_device *dev)
2696ec21e2ecSJeff Kirsher {
2697ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2698ec21e2ecSJeff Kirsher 	struct net_device_stats *stats = &dev->stats;
2699ec21e2ecSJeff Kirsher 	struct gfar_extra_stats *estats = &priv->extra_stats;
2700ec21e2ecSJeff Kirsher 
27010977f817SJan Ceuleers 	/* If the packet was truncated, none of the other errors matter */
2702ec21e2ecSJeff Kirsher 	if (status & RXBD_TRUNCATED) {
2703ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2704ec21e2ecSJeff Kirsher 
2705212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_trunc);
2706ec21e2ecSJeff Kirsher 
2707ec21e2ecSJeff Kirsher 		return;
2708ec21e2ecSJeff Kirsher 	}
2709ec21e2ecSJeff Kirsher 	/* Count the errors, if there were any */
2710ec21e2ecSJeff Kirsher 	if (status & (RXBD_LARGE | RXBD_SHORT)) {
2711ec21e2ecSJeff Kirsher 		stats->rx_length_errors++;
2712ec21e2ecSJeff Kirsher 
2713ec21e2ecSJeff Kirsher 		if (status & RXBD_LARGE)
2714212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_large);
2715ec21e2ecSJeff Kirsher 		else
2716212079dfSPaul Gortmaker 			atomic64_inc(&estats->rx_short);
2717ec21e2ecSJeff Kirsher 	}
2718ec21e2ecSJeff Kirsher 	if (status & RXBD_NONOCTET) {
2719ec21e2ecSJeff Kirsher 		stats->rx_frame_errors++;
2720212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_nonoctet);
2721ec21e2ecSJeff Kirsher 	}
2722ec21e2ecSJeff Kirsher 	if (status & RXBD_CRCERR) {
2723212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_crcerr);
2724ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2725ec21e2ecSJeff Kirsher 	}
2726ec21e2ecSJeff Kirsher 	if (status & RXBD_OVERRUN) {
2727212079dfSPaul Gortmaker 		atomic64_inc(&estats->rx_overrun);
2728ec21e2ecSJeff Kirsher 		stats->rx_crc_errors++;
2729ec21e2ecSJeff Kirsher 	}
2730ec21e2ecSJeff Kirsher }
2731ec21e2ecSJeff Kirsher 
2732ec21e2ecSJeff Kirsher irqreturn_t gfar_receive(int irq, void *grp_id)
2733ec21e2ecSJeff Kirsher {
2734aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2735aeb12c5eSClaudiu Manoil 	unsigned long flags;
2736aeb12c5eSClaudiu Manoil 	u32 imask;
2737aeb12c5eSClaudiu Manoil 
2738aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_rx))) {
2739aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2740aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2741aeb12c5eSClaudiu Manoil 		imask &= IMASK_RX_DISABLED;
2742aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2743aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2744aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_rx);
2745aeb12c5eSClaudiu Manoil 	} else {
2746aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2747aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2748aeb12c5eSClaudiu Manoil 		 */
2749aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2750aeb12c5eSClaudiu Manoil 	}
2751aeb12c5eSClaudiu Manoil 
2752aeb12c5eSClaudiu Manoil 	return IRQ_HANDLED;
2753aeb12c5eSClaudiu Manoil }
2754aeb12c5eSClaudiu Manoil 
2755aeb12c5eSClaudiu Manoil /* Interrupt Handler for Transmit complete */
2756aeb12c5eSClaudiu Manoil static irqreturn_t gfar_transmit(int irq, void *grp_id)
2757aeb12c5eSClaudiu Manoil {
2758aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2759aeb12c5eSClaudiu Manoil 	unsigned long flags;
2760aeb12c5eSClaudiu Manoil 	u32 imask;
2761aeb12c5eSClaudiu Manoil 
2762aeb12c5eSClaudiu Manoil 	if (likely(napi_schedule_prep(&grp->napi_tx))) {
2763aeb12c5eSClaudiu Manoil 		spin_lock_irqsave(&grp->grplock, flags);
2764aeb12c5eSClaudiu Manoil 		imask = gfar_read(&grp->regs->imask);
2765aeb12c5eSClaudiu Manoil 		imask &= IMASK_TX_DISABLED;
2766aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->imask, imask);
2767aeb12c5eSClaudiu Manoil 		spin_unlock_irqrestore(&grp->grplock, flags);
2768aeb12c5eSClaudiu Manoil 		__napi_schedule(&grp->napi_tx);
2769aeb12c5eSClaudiu Manoil 	} else {
2770aeb12c5eSClaudiu Manoil 		/* Clear IEVENT, so interrupts aren't called again
2771aeb12c5eSClaudiu Manoil 		 * because of the packets that have already arrived.
2772aeb12c5eSClaudiu Manoil 		 */
2773aeb12c5eSClaudiu Manoil 		gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2774aeb12c5eSClaudiu Manoil 	}
2775aeb12c5eSClaudiu Manoil 
2776ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
2777ec21e2ecSJeff Kirsher }
2778ec21e2ecSJeff Kirsher 
2779ec21e2ecSJeff Kirsher static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2780ec21e2ecSJeff Kirsher {
2781ec21e2ecSJeff Kirsher 	/* If valid headers were found, and valid sums
2782ec21e2ecSJeff Kirsher 	 * were verified, then we tell the kernel that no
27830977f817SJan Ceuleers 	 * checksumming is necessary.  Otherwise, it is [FIXME]
27840977f817SJan Ceuleers 	 */
2785ec21e2ecSJeff Kirsher 	if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
2786ec21e2ecSJeff Kirsher 		skb->ip_summed = CHECKSUM_UNNECESSARY;
2787ec21e2ecSJeff Kirsher 	else
2788ec21e2ecSJeff Kirsher 		skb_checksum_none_assert(skb);
2789ec21e2ecSJeff Kirsher }
2790ec21e2ecSJeff Kirsher 
2791ec21e2ecSJeff Kirsher 
27920977f817SJan Ceuleers /* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
279361db26c6SClaudiu Manoil static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2794cd754a57SWu Jiajun-B06378 			       int amount_pull, struct napi_struct *napi)
2795ec21e2ecSJeff Kirsher {
2796ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2797ec21e2ecSJeff Kirsher 	struct rxfcb *fcb = NULL;
2798ec21e2ecSJeff Kirsher 
2799ec21e2ecSJeff Kirsher 	/* fcb is at the beginning if exists */
2800ec21e2ecSJeff Kirsher 	fcb = (struct rxfcb *)skb->data;
2801ec21e2ecSJeff Kirsher 
28020977f817SJan Ceuleers 	/* Remove the FCB from the skb
28030977f817SJan Ceuleers 	 * Remove the padded bytes, if there are any
28040977f817SJan Ceuleers 	 */
2805ec21e2ecSJeff Kirsher 	if (amount_pull) {
2806ec21e2ecSJeff Kirsher 		skb_record_rx_queue(skb, fcb->rq);
2807ec21e2ecSJeff Kirsher 		skb_pull(skb, amount_pull);
2808ec21e2ecSJeff Kirsher 	}
2809ec21e2ecSJeff Kirsher 
2810ec21e2ecSJeff Kirsher 	/* Get receive timestamp from the skb */
2811ec21e2ecSJeff Kirsher 	if (priv->hwts_rx_en) {
2812ec21e2ecSJeff Kirsher 		struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2813ec21e2ecSJeff Kirsher 		u64 *ns = (u64 *) skb->data;
2814bc4598bcSJan Ceuleers 
2815ec21e2ecSJeff Kirsher 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2816ec21e2ecSJeff Kirsher 		shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2817ec21e2ecSJeff Kirsher 	}
2818ec21e2ecSJeff Kirsher 
2819ec21e2ecSJeff Kirsher 	if (priv->padding)
2820ec21e2ecSJeff Kirsher 		skb_pull(skb, priv->padding);
2821ec21e2ecSJeff Kirsher 
2822ec21e2ecSJeff Kirsher 	if (dev->features & NETIF_F_RXCSUM)
2823ec21e2ecSJeff Kirsher 		gfar_rx_checksum(skb, fcb);
2824ec21e2ecSJeff Kirsher 
2825ec21e2ecSJeff Kirsher 	/* Tell the skb what kind of packet this is */
2826ec21e2ecSJeff Kirsher 	skb->protocol = eth_type_trans(skb, dev);
2827ec21e2ecSJeff Kirsher 
2828f646968fSPatrick McHardy 	/* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
2829823dcd25SDavid S. Miller 	 * Even if vlan rx accel is disabled, on some chips
2830823dcd25SDavid S. Miller 	 * RXFCB_VLN is pseudo randomly set.
2831823dcd25SDavid S. Miller 	 */
2832f646968fSPatrick McHardy 	if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
2833823dcd25SDavid S. Miller 	    fcb->flags & RXFCB_VLN)
2834e5905c83SDavid S. Miller 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl);
2835ec21e2ecSJeff Kirsher 
2836ec21e2ecSJeff Kirsher 	/* Send the packet up the stack */
2837953d2768SClaudiu Manoil 	napi_gro_receive(napi, skb);
2838ec21e2ecSJeff Kirsher 
2839ec21e2ecSJeff Kirsher }
2840ec21e2ecSJeff Kirsher 
2841ec21e2ecSJeff Kirsher /* gfar_clean_rx_ring() -- Processes each frame in the rx ring
2842ec21e2ecSJeff Kirsher  * until the budget/quota has been reached. Returns the number
2843ec21e2ecSJeff Kirsher  * of frames handled
2844ec21e2ecSJeff Kirsher  */
2845ec21e2ecSJeff Kirsher int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
2846ec21e2ecSJeff Kirsher {
2847ec21e2ecSJeff Kirsher 	struct net_device *dev = rx_queue->dev;
2848ec21e2ecSJeff Kirsher 	struct rxbd8 *bdp, *base;
2849ec21e2ecSJeff Kirsher 	struct sk_buff *skb;
2850ec21e2ecSJeff Kirsher 	int pkt_len;
2851ec21e2ecSJeff Kirsher 	int amount_pull;
2852ec21e2ecSJeff Kirsher 	int howmany = 0;
2853ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
2854ec21e2ecSJeff Kirsher 
2855ec21e2ecSJeff Kirsher 	/* Get the first full descriptor */
2856ec21e2ecSJeff Kirsher 	bdp = rx_queue->cur_rx;
2857ec21e2ecSJeff Kirsher 	base = rx_queue->rx_bd_base;
2858ec21e2ecSJeff Kirsher 
2859ba779711SClaudiu Manoil 	amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
2860ec21e2ecSJeff Kirsher 
2861ec21e2ecSJeff Kirsher 	while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
2862ec21e2ecSJeff Kirsher 		struct sk_buff *newskb;
2863*0a4b5a24SKevin Hao 		dma_addr_t bufaddr;
2864bc4598bcSJan Ceuleers 
2865ec21e2ecSJeff Kirsher 		rmb();
2866ec21e2ecSJeff Kirsher 
2867ec21e2ecSJeff Kirsher 		/* Add another skb for the future */
2868*0a4b5a24SKevin Hao 		newskb = gfar_new_skb(dev, &bufaddr);
2869ec21e2ecSJeff Kirsher 
2870ec21e2ecSJeff Kirsher 		skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
2871ec21e2ecSJeff Kirsher 
2872369ec162SClaudiu Manoil 		dma_unmap_single(priv->dev, bdp->bufPtr,
2873ec21e2ecSJeff Kirsher 				 priv->rx_buffer_size, DMA_FROM_DEVICE);
2874ec21e2ecSJeff Kirsher 
2875ec21e2ecSJeff Kirsher 		if (unlikely(!(bdp->status & RXBD_ERR) &&
2876ec21e2ecSJeff Kirsher 			     bdp->length > priv->rx_buffer_size))
2877ec21e2ecSJeff Kirsher 			bdp->status = RXBD_LARGE;
2878ec21e2ecSJeff Kirsher 
2879ec21e2ecSJeff Kirsher 		/* We drop the frame if we failed to allocate a new buffer */
2880ec21e2ecSJeff Kirsher 		if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
2881ec21e2ecSJeff Kirsher 			     bdp->status & RXBD_ERR)) {
2882ec21e2ecSJeff Kirsher 			count_errors(bdp->status, dev);
2883ec21e2ecSJeff Kirsher 
2884*0a4b5a24SKevin Hao 			if (unlikely(!newskb)) {
2885ec21e2ecSJeff Kirsher 				newskb = skb;
2886*0a4b5a24SKevin Hao 				bufaddr = bdp->bufPtr;
2887*0a4b5a24SKevin Hao 			} else if (skb)
2888acb600deSEric Dumazet 				dev_kfree_skb(skb);
2889ec21e2ecSJeff Kirsher 		} else {
2890ec21e2ecSJeff Kirsher 			/* Increment the number of packets */
2891ec21e2ecSJeff Kirsher 			rx_queue->stats.rx_packets++;
2892ec21e2ecSJeff Kirsher 			howmany++;
2893ec21e2ecSJeff Kirsher 
2894ec21e2ecSJeff Kirsher 			if (likely(skb)) {
2895ec21e2ecSJeff Kirsher 				pkt_len = bdp->length - ETH_FCS_LEN;
2896ec21e2ecSJeff Kirsher 				/* Remove the FCS from the packet length */
2897ec21e2ecSJeff Kirsher 				skb_put(skb, pkt_len);
2898ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_bytes += pkt_len;
2899ec21e2ecSJeff Kirsher 				skb_record_rx_queue(skb, rx_queue->qindex);
2900cd754a57SWu Jiajun-B06378 				gfar_process_frame(dev, skb, amount_pull,
2901aeb12c5eSClaudiu Manoil 						   &rx_queue->grp->napi_rx);
2902ec21e2ecSJeff Kirsher 
2903ec21e2ecSJeff Kirsher 			} else {
2904ec21e2ecSJeff Kirsher 				netif_warn(priv, rx_err, dev, "Missing skb!\n");
2905ec21e2ecSJeff Kirsher 				rx_queue->stats.rx_dropped++;
2906212079dfSPaul Gortmaker 				atomic64_inc(&priv->extra_stats.rx_skbmissing);
2907ec21e2ecSJeff Kirsher 			}
2908ec21e2ecSJeff Kirsher 
2909ec21e2ecSJeff Kirsher 		}
2910ec21e2ecSJeff Kirsher 
2911ec21e2ecSJeff Kirsher 		rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
2912ec21e2ecSJeff Kirsher 
2913ec21e2ecSJeff Kirsher 		/* Setup the new bdp */
2914*0a4b5a24SKevin Hao 		gfar_init_rxbdp(rx_queue, bdp, bufaddr);
2915ec21e2ecSJeff Kirsher 
291645b679c9SMatei Pavaluca 		/* Update Last Free RxBD pointer for LFC */
291745b679c9SMatei Pavaluca 		if (unlikely(rx_queue->rfbptr && priv->tx_actual_en))
291845b679c9SMatei Pavaluca 			gfar_write(rx_queue->rfbptr, (u32)bdp);
291945b679c9SMatei Pavaluca 
2920ec21e2ecSJeff Kirsher 		/* Update to the next pointer */
2921ec21e2ecSJeff Kirsher 		bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
2922ec21e2ecSJeff Kirsher 
2923ec21e2ecSJeff Kirsher 		/* update to point at the next skb */
2924bc4598bcSJan Ceuleers 		rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2925ec21e2ecSJeff Kirsher 				      RX_RING_MOD_MASK(rx_queue->rx_ring_size);
2926ec21e2ecSJeff Kirsher 	}
2927ec21e2ecSJeff Kirsher 
2928ec21e2ecSJeff Kirsher 	/* Update the current rxbd pointer to be the next one */
2929ec21e2ecSJeff Kirsher 	rx_queue->cur_rx = bdp;
2930ec21e2ecSJeff Kirsher 
2931ec21e2ecSJeff Kirsher 	return howmany;
2932ec21e2ecSJeff Kirsher }
2933ec21e2ecSJeff Kirsher 
2934aeb12c5eSClaudiu Manoil static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
29355eaedf31SClaudiu Manoil {
29365eaedf31SClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2937aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
29385eaedf31SClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
293971ff9e3dSClaudiu Manoil 	struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
29405eaedf31SClaudiu Manoil 	int work_done = 0;
29415eaedf31SClaudiu Manoil 
29425eaedf31SClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
29435eaedf31SClaudiu Manoil 	 * because of the packets that have already arrived
29445eaedf31SClaudiu Manoil 	 */
2945aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
29465eaedf31SClaudiu Manoil 
29475eaedf31SClaudiu Manoil 	work_done = gfar_clean_rx_ring(rx_queue, budget);
29485eaedf31SClaudiu Manoil 
29495eaedf31SClaudiu Manoil 	if (work_done < budget) {
2950aeb12c5eSClaudiu Manoil 		u32 imask;
29515eaedf31SClaudiu Manoil 		napi_complete(napi);
29525eaedf31SClaudiu Manoil 		/* Clear the halt bit in RSTAT */
29535eaedf31SClaudiu Manoil 		gfar_write(&regs->rstat, gfargrp->rstat);
29545eaedf31SClaudiu Manoil 
2955aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
2956aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
2957aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
2958aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
2959aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
29605eaedf31SClaudiu Manoil 	}
29615eaedf31SClaudiu Manoil 
29625eaedf31SClaudiu Manoil 	return work_done;
29635eaedf31SClaudiu Manoil }
29645eaedf31SClaudiu Manoil 
2965aeb12c5eSClaudiu Manoil static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
2966ec21e2ecSJeff Kirsher {
2967bc4598bcSJan Ceuleers 	struct gfar_priv_grp *gfargrp =
2968aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
2969aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
297071ff9e3dSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
2971aeb12c5eSClaudiu Manoil 	u32 imask;
2972aeb12c5eSClaudiu Manoil 
2973aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
2974aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
2975aeb12c5eSClaudiu Manoil 	 */
2976aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
2977aeb12c5eSClaudiu Manoil 
2978aeb12c5eSClaudiu Manoil 	/* run Tx cleanup to completion */
2979aeb12c5eSClaudiu Manoil 	if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2980aeb12c5eSClaudiu Manoil 		gfar_clean_tx_ring(tx_queue);
2981aeb12c5eSClaudiu Manoil 
2982aeb12c5eSClaudiu Manoil 	napi_complete(napi);
2983aeb12c5eSClaudiu Manoil 
2984aeb12c5eSClaudiu Manoil 	spin_lock_irq(&gfargrp->grplock);
2985aeb12c5eSClaudiu Manoil 	imask = gfar_read(&regs->imask);
2986aeb12c5eSClaudiu Manoil 	imask |= IMASK_TX_DEFAULT;
2987aeb12c5eSClaudiu Manoil 	gfar_write(&regs->imask, imask);
2988aeb12c5eSClaudiu Manoil 	spin_unlock_irq(&gfargrp->grplock);
2989aeb12c5eSClaudiu Manoil 
2990aeb12c5eSClaudiu Manoil 	return 0;
2991aeb12c5eSClaudiu Manoil }
2992aeb12c5eSClaudiu Manoil 
2993aeb12c5eSClaudiu Manoil static int gfar_poll_rx(struct napi_struct *napi, int budget)
2994aeb12c5eSClaudiu Manoil {
2995aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
2996aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_rx);
2997ec21e2ecSJeff Kirsher 	struct gfar_private *priv = gfargrp->priv;
2998ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
2999ec21e2ecSJeff Kirsher 	struct gfar_priv_rx_q *rx_queue = NULL;
3000c233cf40SClaudiu Manoil 	int work_done = 0, work_done_per_q = 0;
300139c0a0d5SClaudiu Manoil 	int i, budget_per_q = 0;
30026be5ed3fSClaudiu Manoil 	unsigned long rstat_rxf;
30036be5ed3fSClaudiu Manoil 	int num_act_queues;
3004ec21e2ecSJeff Kirsher 
3005ec21e2ecSJeff Kirsher 	/* Clear IEVENT, so interrupts aren't called again
30060977f817SJan Ceuleers 	 * because of the packets that have already arrived
30070977f817SJan Ceuleers 	 */
3008aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_RX_MASK);
3009ec21e2ecSJeff Kirsher 
30106be5ed3fSClaudiu Manoil 	rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
30116be5ed3fSClaudiu Manoil 
30126be5ed3fSClaudiu Manoil 	num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
30136be5ed3fSClaudiu Manoil 	if (num_act_queues)
30146be5ed3fSClaudiu Manoil 		budget_per_q = budget/num_act_queues;
30156be5ed3fSClaudiu Manoil 
3016ec21e2ecSJeff Kirsher 	for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
30176be5ed3fSClaudiu Manoil 		/* skip queue if not active */
30186be5ed3fSClaudiu Manoil 		if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
3019ec21e2ecSJeff Kirsher 			continue;
3020ec21e2ecSJeff Kirsher 
3021c233cf40SClaudiu Manoil 		rx_queue = priv->rx_queue[i];
3022c233cf40SClaudiu Manoil 		work_done_per_q =
3023c233cf40SClaudiu Manoil 			gfar_clean_rx_ring(rx_queue, budget_per_q);
3024c233cf40SClaudiu Manoil 		work_done += work_done_per_q;
3025c233cf40SClaudiu Manoil 
3026c233cf40SClaudiu Manoil 		/* finished processing this queue */
3027c233cf40SClaudiu Manoil 		if (work_done_per_q < budget_per_q) {
30286be5ed3fSClaudiu Manoil 			/* clear active queue hw indication */
30296be5ed3fSClaudiu Manoil 			gfar_write(&regs->rstat,
30306be5ed3fSClaudiu Manoil 				   RSTAT_CLEAR_RXF0 >> i);
30316be5ed3fSClaudiu Manoil 			num_act_queues--;
30326be5ed3fSClaudiu Manoil 
30336be5ed3fSClaudiu Manoil 			if (!num_act_queues)
3034c233cf40SClaudiu Manoil 				break;
3035ec21e2ecSJeff Kirsher 		}
3036ec21e2ecSJeff Kirsher 	}
3037ec21e2ecSJeff Kirsher 
3038aeb12c5eSClaudiu Manoil 	if (!num_act_queues) {
3039aeb12c5eSClaudiu Manoil 		u32 imask;
3040ec21e2ecSJeff Kirsher 		napi_complete(napi);
3041ec21e2ecSJeff Kirsher 
3042ec21e2ecSJeff Kirsher 		/* Clear the halt bit in RSTAT */
3043ec21e2ecSJeff Kirsher 		gfar_write(&regs->rstat, gfargrp->rstat);
3044ec21e2ecSJeff Kirsher 
3045aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
3046aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
3047aeb12c5eSClaudiu Manoil 		imask |= IMASK_RX_DEFAULT;
3048aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
3049aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
3050ec21e2ecSJeff Kirsher 	}
3051ec21e2ecSJeff Kirsher 
3052c233cf40SClaudiu Manoil 	return work_done;
3053ec21e2ecSJeff Kirsher }
3054ec21e2ecSJeff Kirsher 
3055aeb12c5eSClaudiu Manoil static int gfar_poll_tx(struct napi_struct *napi, int budget)
3056aeb12c5eSClaudiu Manoil {
3057aeb12c5eSClaudiu Manoil 	struct gfar_priv_grp *gfargrp =
3058aeb12c5eSClaudiu Manoil 		container_of(napi, struct gfar_priv_grp, napi_tx);
3059aeb12c5eSClaudiu Manoil 	struct gfar_private *priv = gfargrp->priv;
3060aeb12c5eSClaudiu Manoil 	struct gfar __iomem *regs = gfargrp->regs;
3061aeb12c5eSClaudiu Manoil 	struct gfar_priv_tx_q *tx_queue = NULL;
3062aeb12c5eSClaudiu Manoil 	int has_tx_work = 0;
3063aeb12c5eSClaudiu Manoil 	int i;
3064aeb12c5eSClaudiu Manoil 
3065aeb12c5eSClaudiu Manoil 	/* Clear IEVENT, so interrupts aren't called again
3066aeb12c5eSClaudiu Manoil 	 * because of the packets that have already arrived
3067aeb12c5eSClaudiu Manoil 	 */
3068aeb12c5eSClaudiu Manoil 	gfar_write(&regs->ievent, IEVENT_TX_MASK);
3069aeb12c5eSClaudiu Manoil 
3070aeb12c5eSClaudiu Manoil 	for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3071aeb12c5eSClaudiu Manoil 		tx_queue = priv->tx_queue[i];
3072aeb12c5eSClaudiu Manoil 		/* run Tx cleanup to completion */
3073aeb12c5eSClaudiu Manoil 		if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3074aeb12c5eSClaudiu Manoil 			gfar_clean_tx_ring(tx_queue);
3075aeb12c5eSClaudiu Manoil 			has_tx_work = 1;
3076aeb12c5eSClaudiu Manoil 		}
3077aeb12c5eSClaudiu Manoil 	}
3078aeb12c5eSClaudiu Manoil 
3079aeb12c5eSClaudiu Manoil 	if (!has_tx_work) {
3080aeb12c5eSClaudiu Manoil 		u32 imask;
3081aeb12c5eSClaudiu Manoil 		napi_complete(napi);
3082aeb12c5eSClaudiu Manoil 
3083aeb12c5eSClaudiu Manoil 		spin_lock_irq(&gfargrp->grplock);
3084aeb12c5eSClaudiu Manoil 		imask = gfar_read(&regs->imask);
3085aeb12c5eSClaudiu Manoil 		imask |= IMASK_TX_DEFAULT;
3086aeb12c5eSClaudiu Manoil 		gfar_write(&regs->imask, imask);
3087aeb12c5eSClaudiu Manoil 		spin_unlock_irq(&gfargrp->grplock);
3088aeb12c5eSClaudiu Manoil 	}
3089aeb12c5eSClaudiu Manoil 
3090aeb12c5eSClaudiu Manoil 	return 0;
3091aeb12c5eSClaudiu Manoil }
3092aeb12c5eSClaudiu Manoil 
3093aeb12c5eSClaudiu Manoil 
3094ec21e2ecSJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
30950977f817SJan Ceuleers /* Polling 'interrupt' - used by things like netconsole to send skbs
3096ec21e2ecSJeff Kirsher  * without having to re-enable interrupts. It's not called while
3097ec21e2ecSJeff Kirsher  * the interrupt routine is executing.
3098ec21e2ecSJeff Kirsher  */
3099ec21e2ecSJeff Kirsher static void gfar_netpoll(struct net_device *dev)
3100ec21e2ecSJeff Kirsher {
3101ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
31023a2e16c8SJan Ceuleers 	int i;
3103ec21e2ecSJeff Kirsher 
3104ec21e2ecSJeff Kirsher 	/* If the device has multiple interrupts, run tx/rx */
3105ec21e2ecSJeff Kirsher 	if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
3106ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
310762ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
310862ed839dSPaul Gortmaker 
310962ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
311062ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, RX)->irq);
311162ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, ER)->irq);
311262ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
311362ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, ER)->irq);
311462ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, RX)->irq);
311562ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3116ec21e2ecSJeff Kirsher 		}
3117ec21e2ecSJeff Kirsher 	} else {
3118ec21e2ecSJeff Kirsher 		for (i = 0; i < priv->num_grps; i++) {
311962ed839dSPaul Gortmaker 			struct gfar_priv_grp *grp = &priv->gfargrp[i];
312062ed839dSPaul Gortmaker 
312162ed839dSPaul Gortmaker 			disable_irq(gfar_irq(grp, TX)->irq);
312262ed839dSPaul Gortmaker 			gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
312362ed839dSPaul Gortmaker 			enable_irq(gfar_irq(grp, TX)->irq);
3124ec21e2ecSJeff Kirsher 		}
3125ec21e2ecSJeff Kirsher 	}
3126ec21e2ecSJeff Kirsher }
3127ec21e2ecSJeff Kirsher #endif
3128ec21e2ecSJeff Kirsher 
3129ec21e2ecSJeff Kirsher /* The interrupt handler for devices with one interrupt */
3130ec21e2ecSJeff Kirsher static irqreturn_t gfar_interrupt(int irq, void *grp_id)
3131ec21e2ecSJeff Kirsher {
3132ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3133ec21e2ecSJeff Kirsher 
3134ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3135ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&gfargrp->regs->ievent);
3136ec21e2ecSJeff Kirsher 
3137ec21e2ecSJeff Kirsher 	/* Check for reception */
3138ec21e2ecSJeff Kirsher 	if (events & IEVENT_RX_MASK)
3139ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3140ec21e2ecSJeff Kirsher 
3141ec21e2ecSJeff Kirsher 	/* Check for transmit completion */
3142ec21e2ecSJeff Kirsher 	if (events & IEVENT_TX_MASK)
3143ec21e2ecSJeff Kirsher 		gfar_transmit(irq, grp_id);
3144ec21e2ecSJeff Kirsher 
3145ec21e2ecSJeff Kirsher 	/* Check for errors */
3146ec21e2ecSJeff Kirsher 	if (events & IEVENT_ERR_MASK)
3147ec21e2ecSJeff Kirsher 		gfar_error(irq, grp_id);
3148ec21e2ecSJeff Kirsher 
3149ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3150ec21e2ecSJeff Kirsher }
3151ec21e2ecSJeff Kirsher 
3152ec21e2ecSJeff Kirsher /* Called every time the controller might need to be made
3153ec21e2ecSJeff Kirsher  * aware of new link state.  The PHY code conveys this
3154ec21e2ecSJeff Kirsher  * information through variables in the phydev structure, and this
3155ec21e2ecSJeff Kirsher  * function converts those variables into the appropriate
3156ec21e2ecSJeff Kirsher  * register values, and can bring down the device if needed.
3157ec21e2ecSJeff Kirsher  */
3158ec21e2ecSJeff Kirsher static void adjust_link(struct net_device *dev)
3159ec21e2ecSJeff Kirsher {
3160ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3161ec21e2ecSJeff Kirsher 	struct phy_device *phydev = priv->phydev;
3162ec21e2ecSJeff Kirsher 
31636ce29b0eSClaudiu Manoil 	if (unlikely(phydev->link != priv->oldlink ||
31646ce29b0eSClaudiu Manoil 		     phydev->duplex != priv->oldduplex ||
31656ce29b0eSClaudiu Manoil 		     phydev->speed != priv->oldspeed))
31666ce29b0eSClaudiu Manoil 		gfar_update_link_state(priv);
3167ec21e2ecSJeff Kirsher }
3168ec21e2ecSJeff Kirsher 
3169ec21e2ecSJeff Kirsher /* Update the hash table based on the current list of multicast
3170ec21e2ecSJeff Kirsher  * addresses we subscribe to.  Also, change the promiscuity of
3171ec21e2ecSJeff Kirsher  * the device based on the flags (this function is called
31720977f817SJan Ceuleers  * whenever dev->flags is changed
31730977f817SJan Ceuleers  */
3174ec21e2ecSJeff Kirsher static void gfar_set_multi(struct net_device *dev)
3175ec21e2ecSJeff Kirsher {
3176ec21e2ecSJeff Kirsher 	struct netdev_hw_addr *ha;
3177ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3178ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3179ec21e2ecSJeff Kirsher 	u32 tempval;
3180ec21e2ecSJeff Kirsher 
3181ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_PROMISC) {
3182ec21e2ecSJeff Kirsher 		/* Set RCTRL to PROM */
3183ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3184ec21e2ecSJeff Kirsher 		tempval |= RCTRL_PROM;
3185ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3186ec21e2ecSJeff Kirsher 	} else {
3187ec21e2ecSJeff Kirsher 		/* Set RCTRL to not PROM */
3188ec21e2ecSJeff Kirsher 		tempval = gfar_read(&regs->rctrl);
3189ec21e2ecSJeff Kirsher 		tempval &= ~(RCTRL_PROM);
3190ec21e2ecSJeff Kirsher 		gfar_write(&regs->rctrl, tempval);
3191ec21e2ecSJeff Kirsher 	}
3192ec21e2ecSJeff Kirsher 
3193ec21e2ecSJeff Kirsher 	if (dev->flags & IFF_ALLMULTI) {
3194ec21e2ecSJeff Kirsher 		/* Set the hash to rx all multicast frames */
3195ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0xffffffff);
3196ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0xffffffff);
3197ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0xffffffff);
3198ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0xffffffff);
3199ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0xffffffff);
3200ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0xffffffff);
3201ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0xffffffff);
3202ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0xffffffff);
3203ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0xffffffff);
3204ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0xffffffff);
3205ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0xffffffff);
3206ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0xffffffff);
3207ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0xffffffff);
3208ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0xffffffff);
3209ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0xffffffff);
3210ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0xffffffff);
3211ec21e2ecSJeff Kirsher 	} else {
3212ec21e2ecSJeff Kirsher 		int em_num;
3213ec21e2ecSJeff Kirsher 		int idx;
3214ec21e2ecSJeff Kirsher 
3215ec21e2ecSJeff Kirsher 		/* zero out the hash */
3216ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr0, 0x0);
3217ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr1, 0x0);
3218ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr2, 0x0);
3219ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr3, 0x0);
3220ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr4, 0x0);
3221ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr5, 0x0);
3222ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr6, 0x0);
3223ec21e2ecSJeff Kirsher 		gfar_write(&regs->igaddr7, 0x0);
3224ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr0, 0x0);
3225ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr1, 0x0);
3226ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr2, 0x0);
3227ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr3, 0x0);
3228ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr4, 0x0);
3229ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr5, 0x0);
3230ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr6, 0x0);
3231ec21e2ecSJeff Kirsher 		gfar_write(&regs->gaddr7, 0x0);
3232ec21e2ecSJeff Kirsher 
3233ec21e2ecSJeff Kirsher 		/* If we have extended hash tables, we need to
3234ec21e2ecSJeff Kirsher 		 * clear the exact match registers to prepare for
32350977f817SJan Ceuleers 		 * setting them
32360977f817SJan Ceuleers 		 */
3237ec21e2ecSJeff Kirsher 		if (priv->extended_hash) {
3238ec21e2ecSJeff Kirsher 			em_num = GFAR_EM_NUM + 1;
3239ec21e2ecSJeff Kirsher 			gfar_clear_exact_match(dev);
3240ec21e2ecSJeff Kirsher 			idx = 1;
3241ec21e2ecSJeff Kirsher 		} else {
3242ec21e2ecSJeff Kirsher 			idx = 0;
3243ec21e2ecSJeff Kirsher 			em_num = 0;
3244ec21e2ecSJeff Kirsher 		}
3245ec21e2ecSJeff Kirsher 
3246ec21e2ecSJeff Kirsher 		if (netdev_mc_empty(dev))
3247ec21e2ecSJeff Kirsher 			return;
3248ec21e2ecSJeff Kirsher 
3249ec21e2ecSJeff Kirsher 		/* Parse the list, and set the appropriate bits */
3250ec21e2ecSJeff Kirsher 		netdev_for_each_mc_addr(ha, dev) {
3251ec21e2ecSJeff Kirsher 			if (idx < em_num) {
3252ec21e2ecSJeff Kirsher 				gfar_set_mac_for_addr(dev, idx, ha->addr);
3253ec21e2ecSJeff Kirsher 				idx++;
3254ec21e2ecSJeff Kirsher 			} else
3255ec21e2ecSJeff Kirsher 				gfar_set_hash_for_addr(dev, ha->addr);
3256ec21e2ecSJeff Kirsher 		}
3257ec21e2ecSJeff Kirsher 	}
3258ec21e2ecSJeff Kirsher }
3259ec21e2ecSJeff Kirsher 
3260ec21e2ecSJeff Kirsher 
3261ec21e2ecSJeff Kirsher /* Clears each of the exact match registers to zero, so they
32620977f817SJan Ceuleers  * don't interfere with normal reception
32630977f817SJan Ceuleers  */
3264ec21e2ecSJeff Kirsher static void gfar_clear_exact_match(struct net_device *dev)
3265ec21e2ecSJeff Kirsher {
3266ec21e2ecSJeff Kirsher 	int idx;
32676a3c910cSJoe Perches 	static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
3268ec21e2ecSJeff Kirsher 
3269ec21e2ecSJeff Kirsher 	for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
3270ec21e2ecSJeff Kirsher 		gfar_set_mac_for_addr(dev, idx, zero_arr);
3271ec21e2ecSJeff Kirsher }
3272ec21e2ecSJeff Kirsher 
3273ec21e2ecSJeff Kirsher /* Set the appropriate hash bit for the given addr */
3274ec21e2ecSJeff Kirsher /* The algorithm works like so:
3275ec21e2ecSJeff Kirsher  * 1) Take the Destination Address (ie the multicast address), and
3276ec21e2ecSJeff Kirsher  * do a CRC on it (little endian), and reverse the bits of the
3277ec21e2ecSJeff Kirsher  * result.
3278ec21e2ecSJeff Kirsher  * 2) Use the 8 most significant bits as a hash into a 256-entry
3279ec21e2ecSJeff Kirsher  * table.  The table is controlled through 8 32-bit registers:
3280ec21e2ecSJeff Kirsher  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
3281ec21e2ecSJeff Kirsher  * gaddr7.  This means that the 3 most significant bits in the
3282ec21e2ecSJeff Kirsher  * hash index which gaddr register to use, and the 5 other bits
3283ec21e2ecSJeff Kirsher  * indicate which bit (assuming an IBM numbering scheme, which
3284ec21e2ecSJeff Kirsher  * for PowerPC (tm) is usually the case) in the register holds
32850977f817SJan Ceuleers  * the entry.
32860977f817SJan Ceuleers  */
3287ec21e2ecSJeff Kirsher static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3288ec21e2ecSJeff Kirsher {
3289ec21e2ecSJeff Kirsher 	u32 tempval;
3290ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
32916a3c910cSJoe Perches 	u32 result = ether_crc(ETH_ALEN, addr);
3292ec21e2ecSJeff Kirsher 	int width = priv->hash_width;
3293ec21e2ecSJeff Kirsher 	u8 whichbit = (result >> (32 - width)) & 0x1f;
3294ec21e2ecSJeff Kirsher 	u8 whichreg = result >> (32 - width + 5);
3295ec21e2ecSJeff Kirsher 	u32 value = (1 << (31-whichbit));
3296ec21e2ecSJeff Kirsher 
3297ec21e2ecSJeff Kirsher 	tempval = gfar_read(priv->hash_regs[whichreg]);
3298ec21e2ecSJeff Kirsher 	tempval |= value;
3299ec21e2ecSJeff Kirsher 	gfar_write(priv->hash_regs[whichreg], tempval);
3300ec21e2ecSJeff Kirsher }
3301ec21e2ecSJeff Kirsher 
3302ec21e2ecSJeff Kirsher 
3303ec21e2ecSJeff Kirsher /* There are multiple MAC Address register pairs on some controllers
3304ec21e2ecSJeff Kirsher  * This function sets the numth pair to a given address
3305ec21e2ecSJeff Kirsher  */
3306ec21e2ecSJeff Kirsher static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3307ec21e2ecSJeff Kirsher 				  const u8 *addr)
3308ec21e2ecSJeff Kirsher {
3309ec21e2ecSJeff Kirsher 	struct gfar_private *priv = netdev_priv(dev);
3310ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
3311ec21e2ecSJeff Kirsher 	u32 tempval;
3312ec21e2ecSJeff Kirsher 	u32 __iomem *macptr = &regs->macstnaddr1;
3313ec21e2ecSJeff Kirsher 
3314ec21e2ecSJeff Kirsher 	macptr += num*2;
3315ec21e2ecSJeff Kirsher 
331683bfc3c4SClaudiu Manoil 	/* For a station address of 0x12345678ABCD in transmission
331783bfc3c4SClaudiu Manoil 	 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
331883bfc3c4SClaudiu Manoil 	 * MACnADDR2 is set to 0x34120000.
33190977f817SJan Ceuleers 	 */
332083bfc3c4SClaudiu Manoil 	tempval = (addr[5] << 24) | (addr[4] << 16) |
332183bfc3c4SClaudiu Manoil 		  (addr[3] << 8)  |  addr[2];
3322ec21e2ecSJeff Kirsher 
332383bfc3c4SClaudiu Manoil 	gfar_write(macptr, tempval);
3324ec21e2ecSJeff Kirsher 
332583bfc3c4SClaudiu Manoil 	tempval = (addr[1] << 24) | (addr[0] << 16);
3326ec21e2ecSJeff Kirsher 
3327ec21e2ecSJeff Kirsher 	gfar_write(macptr+1, tempval);
3328ec21e2ecSJeff Kirsher }
3329ec21e2ecSJeff Kirsher 
3330ec21e2ecSJeff Kirsher /* GFAR error interrupt handler */
3331ec21e2ecSJeff Kirsher static irqreturn_t gfar_error(int irq, void *grp_id)
3332ec21e2ecSJeff Kirsher {
3333ec21e2ecSJeff Kirsher 	struct gfar_priv_grp *gfargrp = grp_id;
3334ec21e2ecSJeff Kirsher 	struct gfar __iomem *regs = gfargrp->regs;
3335ec21e2ecSJeff Kirsher 	struct gfar_private *priv= gfargrp->priv;
3336ec21e2ecSJeff Kirsher 	struct net_device *dev = priv->ndev;
3337ec21e2ecSJeff Kirsher 
3338ec21e2ecSJeff Kirsher 	/* Save ievent for future reference */
3339ec21e2ecSJeff Kirsher 	u32 events = gfar_read(&regs->ievent);
3340ec21e2ecSJeff Kirsher 
3341ec21e2ecSJeff Kirsher 	/* Clear IEVENT */
3342ec21e2ecSJeff Kirsher 	gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
3343ec21e2ecSJeff Kirsher 
3344ec21e2ecSJeff Kirsher 	/* Magic Packet is not an error. */
3345ec21e2ecSJeff Kirsher 	if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
3346ec21e2ecSJeff Kirsher 	    (events & IEVENT_MAG))
3347ec21e2ecSJeff Kirsher 		events &= ~IEVENT_MAG;
3348ec21e2ecSJeff Kirsher 
3349ec21e2ecSJeff Kirsher 	/* Hmm... */
3350ec21e2ecSJeff Kirsher 	if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3351bc4598bcSJan Ceuleers 		netdev_dbg(dev,
3352bc4598bcSJan Ceuleers 			   "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3353ec21e2ecSJeff Kirsher 			   events, gfar_read(&regs->imask));
3354ec21e2ecSJeff Kirsher 
3355ec21e2ecSJeff Kirsher 	/* Update the error counters */
3356ec21e2ecSJeff Kirsher 	if (events & IEVENT_TXE) {
3357ec21e2ecSJeff Kirsher 		dev->stats.tx_errors++;
3358ec21e2ecSJeff Kirsher 
3359ec21e2ecSJeff Kirsher 		if (events & IEVENT_LC)
3360ec21e2ecSJeff Kirsher 			dev->stats.tx_window_errors++;
3361ec21e2ecSJeff Kirsher 		if (events & IEVENT_CRL)
3362ec21e2ecSJeff Kirsher 			dev->stats.tx_aborted_errors++;
3363ec21e2ecSJeff Kirsher 		if (events & IEVENT_XFUN) {
3364ec21e2ecSJeff Kirsher 			unsigned long flags;
3365ec21e2ecSJeff Kirsher 
3366ec21e2ecSJeff Kirsher 			netif_dbg(priv, tx_err, dev,
3367ec21e2ecSJeff Kirsher 				  "TX FIFO underrun, packet dropped\n");
3368ec21e2ecSJeff Kirsher 			dev->stats.tx_dropped++;
3369212079dfSPaul Gortmaker 			atomic64_inc(&priv->extra_stats.tx_underrun);
3370ec21e2ecSJeff Kirsher 
3371ec21e2ecSJeff Kirsher 			local_irq_save(flags);
3372ec21e2ecSJeff Kirsher 			lock_tx_qs(priv);
3373ec21e2ecSJeff Kirsher 
3374ec21e2ecSJeff Kirsher 			/* Reactivate the Tx Queues */
3375ec21e2ecSJeff Kirsher 			gfar_write(&regs->tstat, gfargrp->tstat);
3376ec21e2ecSJeff Kirsher 
3377ec21e2ecSJeff Kirsher 			unlock_tx_qs(priv);
3378ec21e2ecSJeff Kirsher 			local_irq_restore(flags);
3379ec21e2ecSJeff Kirsher 		}
3380ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "Transmit Error\n");
3381ec21e2ecSJeff Kirsher 	}
3382ec21e2ecSJeff Kirsher 	if (events & IEVENT_BSY) {
3383ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3384212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_bsy);
3385ec21e2ecSJeff Kirsher 
3386ec21e2ecSJeff Kirsher 		gfar_receive(irq, grp_id);
3387ec21e2ecSJeff Kirsher 
3388ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3389ec21e2ecSJeff Kirsher 			  gfar_read(&regs->rstat));
3390ec21e2ecSJeff Kirsher 	}
3391ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABR) {
3392ec21e2ecSJeff Kirsher 		dev->stats.rx_errors++;
3393212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.rx_babr);
3394ec21e2ecSJeff Kirsher 
3395ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "babbling RX error\n");
3396ec21e2ecSJeff Kirsher 	}
3397ec21e2ecSJeff Kirsher 	if (events & IEVENT_EBERR) {
3398212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.eberr);
3399ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_err, dev, "bus error\n");
3400ec21e2ecSJeff Kirsher 	}
3401ec21e2ecSJeff Kirsher 	if (events & IEVENT_RXC)
3402ec21e2ecSJeff Kirsher 		netif_dbg(priv, rx_status, dev, "control frame\n");
3403ec21e2ecSJeff Kirsher 
3404ec21e2ecSJeff Kirsher 	if (events & IEVENT_BABT) {
3405212079dfSPaul Gortmaker 		atomic64_inc(&priv->extra_stats.tx_babt);
3406ec21e2ecSJeff Kirsher 		netif_dbg(priv, tx_err, dev, "babbling TX error\n");
3407ec21e2ecSJeff Kirsher 	}
3408ec21e2ecSJeff Kirsher 	return IRQ_HANDLED;
3409ec21e2ecSJeff Kirsher }
3410ec21e2ecSJeff Kirsher 
34116ce29b0eSClaudiu Manoil static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
34126ce29b0eSClaudiu Manoil {
34136ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
34146ce29b0eSClaudiu Manoil 	u32 val = 0;
34156ce29b0eSClaudiu Manoil 
34166ce29b0eSClaudiu Manoil 	if (!phydev->duplex)
34176ce29b0eSClaudiu Manoil 		return val;
34186ce29b0eSClaudiu Manoil 
34196ce29b0eSClaudiu Manoil 	if (!priv->pause_aneg_en) {
34206ce29b0eSClaudiu Manoil 		if (priv->tx_pause_en)
34216ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
34226ce29b0eSClaudiu Manoil 		if (priv->rx_pause_en)
34236ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
34246ce29b0eSClaudiu Manoil 	} else {
34256ce29b0eSClaudiu Manoil 		u16 lcl_adv, rmt_adv;
34266ce29b0eSClaudiu Manoil 		u8 flowctrl;
34276ce29b0eSClaudiu Manoil 		/* get link partner capabilities */
34286ce29b0eSClaudiu Manoil 		rmt_adv = 0;
34296ce29b0eSClaudiu Manoil 		if (phydev->pause)
34306ce29b0eSClaudiu Manoil 			rmt_adv = LPA_PAUSE_CAP;
34316ce29b0eSClaudiu Manoil 		if (phydev->asym_pause)
34326ce29b0eSClaudiu Manoil 			rmt_adv |= LPA_PAUSE_ASYM;
34336ce29b0eSClaudiu Manoil 
343443ef8d29SPavaluca Matei-B46610 		lcl_adv = 0;
343543ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Pause)
343643ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_CAP;
343743ef8d29SPavaluca Matei-B46610 		if (phydev->advertising & ADVERTISED_Asym_Pause)
343843ef8d29SPavaluca Matei-B46610 			lcl_adv |= ADVERTISE_PAUSE_ASYM;
34396ce29b0eSClaudiu Manoil 
34406ce29b0eSClaudiu Manoil 		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
34416ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_TX)
34426ce29b0eSClaudiu Manoil 			val |= MACCFG1_TX_FLOW;
34436ce29b0eSClaudiu Manoil 		if (flowctrl & FLOW_CTRL_RX)
34446ce29b0eSClaudiu Manoil 			val |= MACCFG1_RX_FLOW;
34456ce29b0eSClaudiu Manoil 	}
34466ce29b0eSClaudiu Manoil 
34476ce29b0eSClaudiu Manoil 	return val;
34486ce29b0eSClaudiu Manoil }
34496ce29b0eSClaudiu Manoil 
34506ce29b0eSClaudiu Manoil static noinline void gfar_update_link_state(struct gfar_private *priv)
34516ce29b0eSClaudiu Manoil {
34526ce29b0eSClaudiu Manoil 	struct gfar __iomem *regs = priv->gfargrp[0].regs;
34536ce29b0eSClaudiu Manoil 	struct phy_device *phydev = priv->phydev;
345445b679c9SMatei Pavaluca 	struct gfar_priv_rx_q *rx_queue = NULL;
345545b679c9SMatei Pavaluca 	int i;
345645b679c9SMatei Pavaluca 	struct rxbd8 *bdp;
34576ce29b0eSClaudiu Manoil 
34586ce29b0eSClaudiu Manoil 	if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
34596ce29b0eSClaudiu Manoil 		return;
34606ce29b0eSClaudiu Manoil 
34616ce29b0eSClaudiu Manoil 	if (phydev->link) {
34626ce29b0eSClaudiu Manoil 		u32 tempval1 = gfar_read(&regs->maccfg1);
34636ce29b0eSClaudiu Manoil 		u32 tempval = gfar_read(&regs->maccfg2);
34646ce29b0eSClaudiu Manoil 		u32 ecntrl = gfar_read(&regs->ecntrl);
346545b679c9SMatei Pavaluca 		u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
34666ce29b0eSClaudiu Manoil 
34676ce29b0eSClaudiu Manoil 		if (phydev->duplex != priv->oldduplex) {
34686ce29b0eSClaudiu Manoil 			if (!(phydev->duplex))
34696ce29b0eSClaudiu Manoil 				tempval &= ~(MACCFG2_FULL_DUPLEX);
34706ce29b0eSClaudiu Manoil 			else
34716ce29b0eSClaudiu Manoil 				tempval |= MACCFG2_FULL_DUPLEX;
34726ce29b0eSClaudiu Manoil 
34736ce29b0eSClaudiu Manoil 			priv->oldduplex = phydev->duplex;
34746ce29b0eSClaudiu Manoil 		}
34756ce29b0eSClaudiu Manoil 
34766ce29b0eSClaudiu Manoil 		if (phydev->speed != priv->oldspeed) {
34776ce29b0eSClaudiu Manoil 			switch (phydev->speed) {
34786ce29b0eSClaudiu Manoil 			case 1000:
34796ce29b0eSClaudiu Manoil 				tempval =
34806ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
34816ce29b0eSClaudiu Manoil 
34826ce29b0eSClaudiu Manoil 				ecntrl &= ~(ECNTRL_R100);
34836ce29b0eSClaudiu Manoil 				break;
34846ce29b0eSClaudiu Manoil 			case 100:
34856ce29b0eSClaudiu Manoil 			case 10:
34866ce29b0eSClaudiu Manoil 				tempval =
34876ce29b0eSClaudiu Manoil 				    ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
34886ce29b0eSClaudiu Manoil 
34896ce29b0eSClaudiu Manoil 				/* Reduced mode distinguishes
34906ce29b0eSClaudiu Manoil 				 * between 10 and 100
34916ce29b0eSClaudiu Manoil 				 */
34926ce29b0eSClaudiu Manoil 				if (phydev->speed == SPEED_100)
34936ce29b0eSClaudiu Manoil 					ecntrl |= ECNTRL_R100;
34946ce29b0eSClaudiu Manoil 				else
34956ce29b0eSClaudiu Manoil 					ecntrl &= ~(ECNTRL_R100);
34966ce29b0eSClaudiu Manoil 				break;
34976ce29b0eSClaudiu Manoil 			default:
34986ce29b0eSClaudiu Manoil 				netif_warn(priv, link, priv->ndev,
34996ce29b0eSClaudiu Manoil 					   "Ack!  Speed (%d) is not 10/100/1000!\n",
35006ce29b0eSClaudiu Manoil 					   phydev->speed);
35016ce29b0eSClaudiu Manoil 				break;
35026ce29b0eSClaudiu Manoil 			}
35036ce29b0eSClaudiu Manoil 
35046ce29b0eSClaudiu Manoil 			priv->oldspeed = phydev->speed;
35056ce29b0eSClaudiu Manoil 		}
35066ce29b0eSClaudiu Manoil 
35076ce29b0eSClaudiu Manoil 		tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
35086ce29b0eSClaudiu Manoil 		tempval1 |= gfar_get_flowctrl_cfg(priv);
35096ce29b0eSClaudiu Manoil 
351045b679c9SMatei Pavaluca 		/* Turn last free buffer recording on */
351145b679c9SMatei Pavaluca 		if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
351245b679c9SMatei Pavaluca 			for (i = 0; i < priv->num_rx_queues; i++) {
351345b679c9SMatei Pavaluca 				rx_queue = priv->rx_queue[i];
351445b679c9SMatei Pavaluca 				bdp = rx_queue->cur_rx;
351545b679c9SMatei Pavaluca 				/* skip to previous bd */
351645b679c9SMatei Pavaluca 				bdp = skip_bd(bdp, rx_queue->rx_ring_size - 1,
351745b679c9SMatei Pavaluca 					      rx_queue->rx_bd_base,
351845b679c9SMatei Pavaluca 					      rx_queue->rx_ring_size);
351945b679c9SMatei Pavaluca 
352045b679c9SMatei Pavaluca 				if (rx_queue->rfbptr)
352145b679c9SMatei Pavaluca 					gfar_write(rx_queue->rfbptr, (u32)bdp);
352245b679c9SMatei Pavaluca 			}
352345b679c9SMatei Pavaluca 
352445b679c9SMatei Pavaluca 			priv->tx_actual_en = 1;
352545b679c9SMatei Pavaluca 		}
352645b679c9SMatei Pavaluca 
352745b679c9SMatei Pavaluca 		if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
352845b679c9SMatei Pavaluca 			priv->tx_actual_en = 0;
352945b679c9SMatei Pavaluca 
35306ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg1, tempval1);
35316ce29b0eSClaudiu Manoil 		gfar_write(&regs->maccfg2, tempval);
35326ce29b0eSClaudiu Manoil 		gfar_write(&regs->ecntrl, ecntrl);
35336ce29b0eSClaudiu Manoil 
35346ce29b0eSClaudiu Manoil 		if (!priv->oldlink)
35356ce29b0eSClaudiu Manoil 			priv->oldlink = 1;
35366ce29b0eSClaudiu Manoil 
35376ce29b0eSClaudiu Manoil 	} else if (priv->oldlink) {
35386ce29b0eSClaudiu Manoil 		priv->oldlink = 0;
35396ce29b0eSClaudiu Manoil 		priv->oldspeed = 0;
35406ce29b0eSClaudiu Manoil 		priv->oldduplex = -1;
35416ce29b0eSClaudiu Manoil 	}
35426ce29b0eSClaudiu Manoil 
35436ce29b0eSClaudiu Manoil 	if (netif_msg_link(priv))
35446ce29b0eSClaudiu Manoil 		phy_print_status(phydev);
35456ce29b0eSClaudiu Manoil }
35466ce29b0eSClaudiu Manoil 
3547ec21e2ecSJeff Kirsher static struct of_device_id gfar_match[] =
3548ec21e2ecSJeff Kirsher {
3549ec21e2ecSJeff Kirsher 	{
3550ec21e2ecSJeff Kirsher 		.type = "network",
3551ec21e2ecSJeff Kirsher 		.compatible = "gianfar",
3552ec21e2ecSJeff Kirsher 	},
3553ec21e2ecSJeff Kirsher 	{
3554ec21e2ecSJeff Kirsher 		.compatible = "fsl,etsec2",
3555ec21e2ecSJeff Kirsher 	},
3556ec21e2ecSJeff Kirsher 	{},
3557ec21e2ecSJeff Kirsher };
3558ec21e2ecSJeff Kirsher MODULE_DEVICE_TABLE(of, gfar_match);
3559ec21e2ecSJeff Kirsher 
3560ec21e2ecSJeff Kirsher /* Structure for a device driver */
3561ec21e2ecSJeff Kirsher static struct platform_driver gfar_driver = {
3562ec21e2ecSJeff Kirsher 	.driver = {
3563ec21e2ecSJeff Kirsher 		.name = "fsl-gianfar",
3564ec21e2ecSJeff Kirsher 		.owner = THIS_MODULE,
3565ec21e2ecSJeff Kirsher 		.pm = GFAR_PM_OPS,
3566ec21e2ecSJeff Kirsher 		.of_match_table = gfar_match,
3567ec21e2ecSJeff Kirsher 	},
3568ec21e2ecSJeff Kirsher 	.probe = gfar_probe,
3569ec21e2ecSJeff Kirsher 	.remove = gfar_remove,
3570ec21e2ecSJeff Kirsher };
3571ec21e2ecSJeff Kirsher 
3572db62f684SAxel Lin module_platform_driver(gfar_driver);
3573