xref: /openbmc/linux/drivers/net/ethernet/freescale/enetc/enetc.c (revision fd5736bf9f235d26c83cac8a16c70bbdafa55abe)
1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */
3d4fd0404SClaudiu Manoil 
4d4fd0404SClaudiu Manoil #include "enetc.h"
5d4fd0404SClaudiu Manoil #include <linux/tcp.h>
6d4fd0404SClaudiu Manoil #include <linux/udp.h>
7bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h>
8d4fd0404SClaudiu Manoil 
9d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */
10d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val)	((val) + 2)
11d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */
12d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS	13
13d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED	ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1)
14d4fd0404SClaudiu Manoil 
15d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
16d3982312SY.b. Lu 			      int active_offloads);
17d4fd0404SClaudiu Manoil 
18d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev)
19d4fd0404SClaudiu Manoil {
20d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
21d4fd0404SClaudiu Manoil 	struct enetc_bdr *tx_ring;
22d4fd0404SClaudiu Manoil 	int count;
23d4fd0404SClaudiu Manoil 
24d4fd0404SClaudiu Manoil 	tx_ring = priv->tx_ring[skb->queue_mapping];
25d4fd0404SClaudiu Manoil 
26d4fd0404SClaudiu Manoil 	if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS))
27d4fd0404SClaudiu Manoil 		if (unlikely(skb_linearize(skb)))
28d4fd0404SClaudiu Manoil 			goto drop_packet_err;
29d4fd0404SClaudiu Manoil 
30d4fd0404SClaudiu Manoil 	count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */
31d4fd0404SClaudiu Manoil 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) {
32d4fd0404SClaudiu Manoil 		netif_stop_subqueue(ndev, tx_ring->index);
33d4fd0404SClaudiu Manoil 		return NETDEV_TX_BUSY;
34d4fd0404SClaudiu Manoil 	}
35d4fd0404SClaudiu Manoil 
36*fd5736bfSAlex Marginean 	enetc_lock_mdio();
37d3982312SY.b. Lu 	count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads);
38*fd5736bfSAlex Marginean 	enetc_unlock_mdio();
39*fd5736bfSAlex Marginean 
40d4fd0404SClaudiu Manoil 	if (unlikely(!count))
41d4fd0404SClaudiu Manoil 		goto drop_packet_err;
42d4fd0404SClaudiu Manoil 
43d4fd0404SClaudiu Manoil 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED)
44d4fd0404SClaudiu Manoil 		netif_stop_subqueue(ndev, tx_ring->index);
45d4fd0404SClaudiu Manoil 
46d4fd0404SClaudiu Manoil 	return NETDEV_TX_OK;
47d4fd0404SClaudiu Manoil 
48d4fd0404SClaudiu Manoil drop_packet_err:
49d4fd0404SClaudiu Manoil 	dev_kfree_skb_any(skb);
50d4fd0404SClaudiu Manoil 	return NETDEV_TX_OK;
51d4fd0404SClaudiu Manoil }
52d4fd0404SClaudiu Manoil 
53d4fd0404SClaudiu Manoil static bool enetc_tx_csum(struct sk_buff *skb, union enetc_tx_bd *txbd)
54d4fd0404SClaudiu Manoil {
55d4fd0404SClaudiu Manoil 	int l3_start, l3_hsize;
56d4fd0404SClaudiu Manoil 	u16 l3_flags, l4_flags;
57d4fd0404SClaudiu Manoil 
58d4fd0404SClaudiu Manoil 	if (skb->ip_summed != CHECKSUM_PARTIAL)
59d4fd0404SClaudiu Manoil 		return false;
60d4fd0404SClaudiu Manoil 
61d4fd0404SClaudiu Manoil 	switch (skb->csum_offset) {
62d4fd0404SClaudiu Manoil 	case offsetof(struct tcphdr, check):
63d4fd0404SClaudiu Manoil 		l4_flags = ENETC_TXBD_L4_TCP;
64d4fd0404SClaudiu Manoil 		break;
65d4fd0404SClaudiu Manoil 	case offsetof(struct udphdr, check):
66d4fd0404SClaudiu Manoil 		l4_flags = ENETC_TXBD_L4_UDP;
67d4fd0404SClaudiu Manoil 		break;
68d4fd0404SClaudiu Manoil 	default:
69d4fd0404SClaudiu Manoil 		skb_checksum_help(skb);
70d4fd0404SClaudiu Manoil 		return false;
71d4fd0404SClaudiu Manoil 	}
72d4fd0404SClaudiu Manoil 
73d4fd0404SClaudiu Manoil 	l3_start = skb_network_offset(skb);
74d4fd0404SClaudiu Manoil 	l3_hsize = skb_network_header_len(skb);
75d4fd0404SClaudiu Manoil 
76d4fd0404SClaudiu Manoil 	l3_flags = 0;
77d4fd0404SClaudiu Manoil 	if (skb->protocol == htons(ETH_P_IPV6))
78d4fd0404SClaudiu Manoil 		l3_flags = ENETC_TXBD_L3_IPV6;
79d4fd0404SClaudiu Manoil 
80d4fd0404SClaudiu Manoil 	/* write BD fields */
81d4fd0404SClaudiu Manoil 	txbd->l3_csoff = enetc_txbd_l3_csoff(l3_start, l3_hsize, l3_flags);
82d4fd0404SClaudiu Manoil 	txbd->l4_csoff = l4_flags;
83d4fd0404SClaudiu Manoil 
84d4fd0404SClaudiu Manoil 	return true;
85d4fd0404SClaudiu Manoil }
86d4fd0404SClaudiu Manoil 
87d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring,
88d4fd0404SClaudiu Manoil 				struct enetc_tx_swbd *tx_swbd)
89d4fd0404SClaudiu Manoil {
90d4fd0404SClaudiu Manoil 	if (tx_swbd->is_dma_page)
91d4fd0404SClaudiu Manoil 		dma_unmap_page(tx_ring->dev, tx_swbd->dma,
92d4fd0404SClaudiu Manoil 			       tx_swbd->len, DMA_TO_DEVICE);
93d4fd0404SClaudiu Manoil 	else
94d4fd0404SClaudiu Manoil 		dma_unmap_single(tx_ring->dev, tx_swbd->dma,
95d4fd0404SClaudiu Manoil 				 tx_swbd->len, DMA_TO_DEVICE);
96d4fd0404SClaudiu Manoil 	tx_swbd->dma = 0;
97d4fd0404SClaudiu Manoil }
98d4fd0404SClaudiu Manoil 
99d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring,
100d4fd0404SClaudiu Manoil 			      struct enetc_tx_swbd *tx_swbd)
101d4fd0404SClaudiu Manoil {
102d4fd0404SClaudiu Manoil 	if (tx_swbd->dma)
103d4fd0404SClaudiu Manoil 		enetc_unmap_tx_buff(tx_ring, tx_swbd);
104d4fd0404SClaudiu Manoil 
105d4fd0404SClaudiu Manoil 	if (tx_swbd->skb) {
106d4fd0404SClaudiu Manoil 		dev_kfree_skb_any(tx_swbd->skb);
107d4fd0404SClaudiu Manoil 		tx_swbd->skb = NULL;
108d4fd0404SClaudiu Manoil 	}
109d4fd0404SClaudiu Manoil }
110d4fd0404SClaudiu Manoil 
111d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
112d3982312SY.b. Lu 			      int active_offloads)
113d4fd0404SClaudiu Manoil {
114d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
115d7840976SMatthew Wilcox (Oracle) 	skb_frag_t *frag;
116d4fd0404SClaudiu Manoil 	int len = skb_headlen(skb);
117d4fd0404SClaudiu Manoil 	union enetc_tx_bd temp_bd;
118d4fd0404SClaudiu Manoil 	union enetc_tx_bd *txbd;
119d4fd0404SClaudiu Manoil 	bool do_vlan, do_tstamp;
120d4fd0404SClaudiu Manoil 	int i, count = 0;
121d4fd0404SClaudiu Manoil 	unsigned int f;
122d4fd0404SClaudiu Manoil 	dma_addr_t dma;
123d4fd0404SClaudiu Manoil 	u8 flags = 0;
124d4fd0404SClaudiu Manoil 
125d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_use;
126d4fd0404SClaudiu Manoil 	txbd = ENETC_TXBD(*tx_ring, i);
127d4fd0404SClaudiu Manoil 	prefetchw(txbd);
128d4fd0404SClaudiu Manoil 
129d4fd0404SClaudiu Manoil 	dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE);
130d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(tx_ring->dev, dma)))
131d4fd0404SClaudiu Manoil 		goto dma_err;
132d4fd0404SClaudiu Manoil 
133d4fd0404SClaudiu Manoil 	temp_bd.addr = cpu_to_le64(dma);
134d4fd0404SClaudiu Manoil 	temp_bd.buf_len = cpu_to_le16(len);
135d4fd0404SClaudiu Manoil 	temp_bd.lstatus = 0;
136d4fd0404SClaudiu Manoil 
137d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
138d4fd0404SClaudiu Manoil 	tx_swbd->dma = dma;
139d4fd0404SClaudiu Manoil 	tx_swbd->len = len;
140d4fd0404SClaudiu Manoil 	tx_swbd->is_dma_page = 0;
141d4fd0404SClaudiu Manoil 	count++;
142d4fd0404SClaudiu Manoil 
143d4fd0404SClaudiu Manoil 	do_vlan = skb_vlan_tag_present(skb);
144d3982312SY.b. Lu 	do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) &&
145d3982312SY.b. Lu 		    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP);
146d3982312SY.b. Lu 	tx_swbd->do_tstamp = do_tstamp;
147d3982312SY.b. Lu 	tx_swbd->check_wb = tx_swbd->do_tstamp;
148d4fd0404SClaudiu Manoil 
149d4fd0404SClaudiu Manoil 	if (do_vlan || do_tstamp)
150d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_EX;
151d4fd0404SClaudiu Manoil 
152d4fd0404SClaudiu Manoil 	if (enetc_tx_csum(skb, &temp_bd))
153d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_CSUM | ENETC_TXBD_FLAGS_L4CS;
1540d08c9ecSPo Liu 	else if (tx_ring->tsd_enable)
1550d08c9ecSPo Liu 		flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART;
156d4fd0404SClaudiu Manoil 
157d4fd0404SClaudiu Manoil 	/* first BD needs frm_len and offload flags set */
158d4fd0404SClaudiu Manoil 	temp_bd.frm_len = cpu_to_le16(skb->len);
159d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
160d4fd0404SClaudiu Manoil 
1610d08c9ecSPo Liu 	if (flags & ENETC_TXBD_FLAGS_TSE) {
1620d08c9ecSPo Liu 		u32 temp;
1630d08c9ecSPo Liu 
1640d08c9ecSPo Liu 		temp = (skb->skb_mstamp_ns >> 5 & ENETC_TXBD_TXSTART_MASK)
1650d08c9ecSPo Liu 			| (flags << ENETC_TXBD_FLAGS_OFFSET);
1660d08c9ecSPo Liu 		temp_bd.txstart = cpu_to_le32(temp);
1670d08c9ecSPo Liu 	}
1680d08c9ecSPo Liu 
169d4fd0404SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_EX) {
170d4fd0404SClaudiu Manoil 		u8 e_flags = 0;
171d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
172d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
173d4fd0404SClaudiu Manoil 
174d4fd0404SClaudiu Manoil 		/* add extension BD for VLAN and/or timestamping */
175d4fd0404SClaudiu Manoil 		flags = 0;
176d4fd0404SClaudiu Manoil 		tx_swbd++;
177d4fd0404SClaudiu Manoil 		txbd++;
178d4fd0404SClaudiu Manoil 		i++;
179d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
180d4fd0404SClaudiu Manoil 			i = 0;
181d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
182d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
183d4fd0404SClaudiu Manoil 		}
184d4fd0404SClaudiu Manoil 		prefetchw(txbd);
185d4fd0404SClaudiu Manoil 
186d4fd0404SClaudiu Manoil 		if (do_vlan) {
187d4fd0404SClaudiu Manoil 			temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb));
188d4fd0404SClaudiu Manoil 			temp_bd.ext.tpid = 0; /* < C-TAG */
189d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS;
190d4fd0404SClaudiu Manoil 		}
191d4fd0404SClaudiu Manoil 
192d4fd0404SClaudiu Manoil 		if (do_tstamp) {
193d4fd0404SClaudiu Manoil 			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
194d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP;
195d4fd0404SClaudiu Manoil 		}
196d4fd0404SClaudiu Manoil 
197d4fd0404SClaudiu Manoil 		temp_bd.ext.e_flags = e_flags;
198d4fd0404SClaudiu Manoil 		count++;
199d4fd0404SClaudiu Manoil 	}
200d4fd0404SClaudiu Manoil 
201d4fd0404SClaudiu Manoil 	frag = &skb_shinfo(skb)->frags[0];
202d4fd0404SClaudiu Manoil 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) {
203d4fd0404SClaudiu Manoil 		len = skb_frag_size(frag);
204d4fd0404SClaudiu Manoil 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len,
205d4fd0404SClaudiu Manoil 				       DMA_TO_DEVICE);
206d4fd0404SClaudiu Manoil 		if (dma_mapping_error(tx_ring->dev, dma))
207d4fd0404SClaudiu Manoil 			goto dma_err;
208d4fd0404SClaudiu Manoil 
209d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
210d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
211d4fd0404SClaudiu Manoil 
212d4fd0404SClaudiu Manoil 		flags = 0;
213d4fd0404SClaudiu Manoil 		tx_swbd++;
214d4fd0404SClaudiu Manoil 		txbd++;
215d4fd0404SClaudiu Manoil 		i++;
216d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
217d4fd0404SClaudiu Manoil 			i = 0;
218d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
219d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
220d4fd0404SClaudiu Manoil 		}
221d4fd0404SClaudiu Manoil 		prefetchw(txbd);
222d4fd0404SClaudiu Manoil 
223d4fd0404SClaudiu Manoil 		temp_bd.addr = cpu_to_le64(dma);
224d4fd0404SClaudiu Manoil 		temp_bd.buf_len = cpu_to_le16(len);
225d4fd0404SClaudiu Manoil 
226d4fd0404SClaudiu Manoil 		tx_swbd->dma = dma;
227d4fd0404SClaudiu Manoil 		tx_swbd->len = len;
228d4fd0404SClaudiu Manoil 		tx_swbd->is_dma_page = 1;
229d4fd0404SClaudiu Manoil 		count++;
230d4fd0404SClaudiu Manoil 	}
231d4fd0404SClaudiu Manoil 
232d4fd0404SClaudiu Manoil 	/* last BD needs 'F' bit set */
233d4fd0404SClaudiu Manoil 	flags |= ENETC_TXBD_FLAGS_F;
234d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
235d4fd0404SClaudiu Manoil 	*txbd = temp_bd;
236d4fd0404SClaudiu Manoil 
237d4fd0404SClaudiu Manoil 	tx_ring->tx_swbd[i].skb = skb;
238d4fd0404SClaudiu Manoil 
239d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(tx_ring, &i);
240d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = i;
241d4fd0404SClaudiu Manoil 
2424caefbceSMichael Walle 	skb_tx_timestamp(skb);
2434caefbceSMichael Walle 
244d4fd0404SClaudiu Manoil 	/* let H/W know BD ring has been updated */
245*fd5736bfSAlex Marginean 	enetc_wr_reg_hot(tx_ring->tpir, i); /* includes wmb() */
246d4fd0404SClaudiu Manoil 
247d4fd0404SClaudiu Manoil 	return count;
248d4fd0404SClaudiu Manoil 
249d4fd0404SClaudiu Manoil dma_err:
250d4fd0404SClaudiu Manoil 	dev_err(tx_ring->dev, "DMA map error");
251d4fd0404SClaudiu Manoil 
252d4fd0404SClaudiu Manoil 	do {
253d4fd0404SClaudiu Manoil 		tx_swbd = &tx_ring->tx_swbd[i];
254d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
255d4fd0404SClaudiu Manoil 		if (i == 0)
256d4fd0404SClaudiu Manoil 			i = tx_ring->bd_count;
257d4fd0404SClaudiu Manoil 		i--;
258d4fd0404SClaudiu Manoil 	} while (count--);
259d4fd0404SClaudiu Manoil 
260d4fd0404SClaudiu Manoil 	return 0;
261d4fd0404SClaudiu Manoil }
262d4fd0404SClaudiu Manoil 
263d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data)
264d4fd0404SClaudiu Manoil {
265d4fd0404SClaudiu Manoil 	struct enetc_int_vector	*v = data;
266d4fd0404SClaudiu Manoil 	int i;
267d4fd0404SClaudiu Manoil 
268*fd5736bfSAlex Marginean 	enetc_lock_mdio();
269*fd5736bfSAlex Marginean 
270d4fd0404SClaudiu Manoil 	/* disable interrupts */
271*fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->rbier, 0);
272*fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->ricr1, v->rx_ictt);
273d4fd0404SClaudiu Manoil 
2740574e200SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
275*fd5736bfSAlex Marginean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0);
276*fd5736bfSAlex Marginean 
277*fd5736bfSAlex Marginean 	enetc_unlock_mdio();
278d4fd0404SClaudiu Manoil 
279215602a8SJiafei Pan 	napi_schedule(&v->napi);
280d4fd0404SClaudiu Manoil 
281d4fd0404SClaudiu Manoil 	return IRQ_HANDLED;
282d4fd0404SClaudiu Manoil }
283d4fd0404SClaudiu Manoil 
284d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget);
285d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
286d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit);
287d4fd0404SClaudiu Manoil 
288ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w)
289ae0e6a5dSClaudiu Manoil {
290ae0e6a5dSClaudiu Manoil 	struct dim *dim = container_of(w, struct dim, work);
291ae0e6a5dSClaudiu Manoil 	struct dim_cq_moder moder =
292ae0e6a5dSClaudiu Manoil 		net_dim_get_rx_moderation(dim->mode, dim->profile_ix);
293ae0e6a5dSClaudiu Manoil 	struct enetc_int_vector	*v =
294ae0e6a5dSClaudiu Manoil 		container_of(dim, struct enetc_int_vector, rx_dim);
295ae0e6a5dSClaudiu Manoil 
296ae0e6a5dSClaudiu Manoil 	v->rx_ictt = enetc_usecs_to_cycles(moder.usec);
297ae0e6a5dSClaudiu Manoil 	dim->state = DIM_START_MEASURE;
298ae0e6a5dSClaudiu Manoil }
299ae0e6a5dSClaudiu Manoil 
300ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v)
301ae0e6a5dSClaudiu Manoil {
302ae0e6a5dSClaudiu Manoil 	struct dim_sample dim_sample;
303ae0e6a5dSClaudiu Manoil 
304ae0e6a5dSClaudiu Manoil 	v->comp_cnt++;
305ae0e6a5dSClaudiu Manoil 
306ae0e6a5dSClaudiu Manoil 	if (!v->rx_napi_work)
307ae0e6a5dSClaudiu Manoil 		return;
308ae0e6a5dSClaudiu Manoil 
309ae0e6a5dSClaudiu Manoil 	dim_update_sample(v->comp_cnt,
310ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.packets,
311ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.bytes,
312ae0e6a5dSClaudiu Manoil 			  &dim_sample);
313ae0e6a5dSClaudiu Manoil 	net_dim(&v->rx_dim, dim_sample);
314ae0e6a5dSClaudiu Manoil }
315ae0e6a5dSClaudiu Manoil 
316d4fd0404SClaudiu Manoil static int enetc_poll(struct napi_struct *napi, int budget)
317d4fd0404SClaudiu Manoil {
318d4fd0404SClaudiu Manoil 	struct enetc_int_vector
319d4fd0404SClaudiu Manoil 		*v = container_of(napi, struct enetc_int_vector, napi);
320d4fd0404SClaudiu Manoil 	bool complete = true;
321d4fd0404SClaudiu Manoil 	int work_done;
322d4fd0404SClaudiu Manoil 	int i;
323d4fd0404SClaudiu Manoil 
324d4fd0404SClaudiu Manoil 	for (i = 0; i < v->count_tx_rings; i++)
325d4fd0404SClaudiu Manoil 		if (!enetc_clean_tx_ring(&v->tx_ring[i], budget))
326d4fd0404SClaudiu Manoil 			complete = false;
327d4fd0404SClaudiu Manoil 
328d4fd0404SClaudiu Manoil 	work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget);
329d4fd0404SClaudiu Manoil 	if (work_done == budget)
330d4fd0404SClaudiu Manoil 		complete = false;
331ae0e6a5dSClaudiu Manoil 	if (work_done)
332ae0e6a5dSClaudiu Manoil 		v->rx_napi_work = true;
333d4fd0404SClaudiu Manoil 
334d4fd0404SClaudiu Manoil 	if (!complete)
335d4fd0404SClaudiu Manoil 		return budget;
336d4fd0404SClaudiu Manoil 
337d4fd0404SClaudiu Manoil 	napi_complete_done(napi, work_done);
338d4fd0404SClaudiu Manoil 
339ae0e6a5dSClaudiu Manoil 	if (likely(v->rx_dim_en))
340ae0e6a5dSClaudiu Manoil 		enetc_rx_net_dim(v);
341ae0e6a5dSClaudiu Manoil 
342ae0e6a5dSClaudiu Manoil 	v->rx_napi_work = false;
343ae0e6a5dSClaudiu Manoil 
344*fd5736bfSAlex Marginean 	enetc_lock_mdio();
345*fd5736bfSAlex Marginean 
346d4fd0404SClaudiu Manoil 	/* enable interrupts */
347*fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE);
348d4fd0404SClaudiu Manoil 
3490574e200SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
350*fd5736bfSAlex Marginean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i),
351d4fd0404SClaudiu Manoil 				 ENETC_TBIER_TXTIE);
352d4fd0404SClaudiu Manoil 
353*fd5736bfSAlex Marginean 	enetc_unlock_mdio();
354*fd5736bfSAlex Marginean 
355d4fd0404SClaudiu Manoil 	return work_done;
356d4fd0404SClaudiu Manoil }
357d4fd0404SClaudiu Manoil 
358d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci)
359d4fd0404SClaudiu Manoil {
360*fd5736bfSAlex Marginean 	int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK;
361d4fd0404SClaudiu Manoil 
362d4fd0404SClaudiu Manoil 	return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi;
363d4fd0404SClaudiu Manoil }
364d4fd0404SClaudiu Manoil 
365d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd,
366d3982312SY.b. Lu 				u64 *tstamp)
367d3982312SY.b. Lu {
368cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
369d3982312SY.b. Lu 
370d3982312SY.b. Lu 	lo = enetc_rd(hw, ENETC_SICTR0);
371d3982312SY.b. Lu 	hi = enetc_rd(hw, ENETC_SICTR1);
372cec4f328SY.b. Lu 	tstamp_lo = le32_to_cpu(txbd->wb.tstamp);
373cec4f328SY.b. Lu 	if (lo <= tstamp_lo)
374d3982312SY.b. Lu 		hi -= 1;
375cec4f328SY.b. Lu 	*tstamp = (u64)hi << 32 | tstamp_lo;
376d3982312SY.b. Lu }
377d3982312SY.b. Lu 
378d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp)
379d3982312SY.b. Lu {
380d3982312SY.b. Lu 	struct skb_shared_hwtstamps shhwtstamps;
381d3982312SY.b. Lu 
382d3982312SY.b. Lu 	if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) {
383d3982312SY.b. Lu 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
384d3982312SY.b. Lu 		shhwtstamps.hwtstamp = ns_to_ktime(tstamp);
385d3982312SY.b. Lu 		skb_tstamp_tx(skb, &shhwtstamps);
386d3982312SY.b. Lu 	}
387d3982312SY.b. Lu }
388d3982312SY.b. Lu 
389d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget)
390d4fd0404SClaudiu Manoil {
391d4fd0404SClaudiu Manoil 	struct net_device *ndev = tx_ring->ndev;
392d4fd0404SClaudiu Manoil 	int tx_frm_cnt = 0, tx_byte_cnt = 0;
393d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
394d4fd0404SClaudiu Manoil 	int i, bds_to_clean;
395d3982312SY.b. Lu 	bool do_tstamp;
396d3982312SY.b. Lu 	u64 tstamp = 0;
397d4fd0404SClaudiu Manoil 
398d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_clean;
399d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
400*fd5736bfSAlex Marginean 
401*fd5736bfSAlex Marginean 	enetc_lock_mdio();
402d4fd0404SClaudiu Manoil 	bds_to_clean = enetc_bd_ready_count(tx_ring, i);
403*fd5736bfSAlex Marginean 	enetc_unlock_mdio();
404d4fd0404SClaudiu Manoil 
405d3982312SY.b. Lu 	do_tstamp = false;
406d3982312SY.b. Lu 
407d4fd0404SClaudiu Manoil 	while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) {
408d4fd0404SClaudiu Manoil 		bool is_eof = !!tx_swbd->skb;
409d4fd0404SClaudiu Manoil 
410d3982312SY.b. Lu 		if (unlikely(tx_swbd->check_wb)) {
411d3982312SY.b. Lu 			struct enetc_ndev_priv *priv = netdev_priv(ndev);
412d3982312SY.b. Lu 			union enetc_tx_bd *txbd;
413d3982312SY.b. Lu 
414d3982312SY.b. Lu 			txbd = ENETC_TXBD(*tx_ring, i);
415d3982312SY.b. Lu 
416d3982312SY.b. Lu 			if (txbd->flags & ENETC_TXBD_FLAGS_W &&
417d3982312SY.b. Lu 			    tx_swbd->do_tstamp) {
418d3982312SY.b. Lu 				enetc_get_tx_tstamp(&priv->si->hw, txbd,
419d3982312SY.b. Lu 						    &tstamp);
420d3982312SY.b. Lu 				do_tstamp = true;
421d3982312SY.b. Lu 			}
422d3982312SY.b. Lu 		}
423d3982312SY.b. Lu 
424f4a0be84SClaudiu Manoil 		if (likely(tx_swbd->dma))
425d4fd0404SClaudiu Manoil 			enetc_unmap_tx_buff(tx_ring, tx_swbd);
426f4a0be84SClaudiu Manoil 
427d4fd0404SClaudiu Manoil 		if (is_eof) {
428d3982312SY.b. Lu 			if (unlikely(do_tstamp)) {
429d3982312SY.b. Lu 				enetc_tstamp_tx(tx_swbd->skb, tstamp);
430d3982312SY.b. Lu 				do_tstamp = false;
431d3982312SY.b. Lu 			}
432d4fd0404SClaudiu Manoil 			napi_consume_skb(tx_swbd->skb, napi_budget);
433d4fd0404SClaudiu Manoil 			tx_swbd->skb = NULL;
434d4fd0404SClaudiu Manoil 		}
435d4fd0404SClaudiu Manoil 
436d4fd0404SClaudiu Manoil 		tx_byte_cnt += tx_swbd->len;
437d4fd0404SClaudiu Manoil 
438d4fd0404SClaudiu Manoil 		bds_to_clean--;
439d4fd0404SClaudiu Manoil 		tx_swbd++;
440d4fd0404SClaudiu Manoil 		i++;
441d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
442d4fd0404SClaudiu Manoil 			i = 0;
443d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
444d4fd0404SClaudiu Manoil 		}
445d4fd0404SClaudiu Manoil 
446*fd5736bfSAlex Marginean 		enetc_lock_mdio();
447*fd5736bfSAlex Marginean 
448d4fd0404SClaudiu Manoil 		/* BD iteration loop end */
449d4fd0404SClaudiu Manoil 		if (is_eof) {
450d4fd0404SClaudiu Manoil 			tx_frm_cnt++;
451d4fd0404SClaudiu Manoil 			/* re-arm interrupt source */
452*fd5736bfSAlex Marginean 			enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) |
453d4fd0404SClaudiu Manoil 					 BIT(16 + tx_ring->index));
454d4fd0404SClaudiu Manoil 		}
455d4fd0404SClaudiu Manoil 
456d4fd0404SClaudiu Manoil 		if (unlikely(!bds_to_clean))
457d4fd0404SClaudiu Manoil 			bds_to_clean = enetc_bd_ready_count(tx_ring, i);
458*fd5736bfSAlex Marginean 
459*fd5736bfSAlex Marginean 		enetc_unlock_mdio();
460d4fd0404SClaudiu Manoil 	}
461d4fd0404SClaudiu Manoil 
462d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = i;
463d4fd0404SClaudiu Manoil 	tx_ring->stats.packets += tx_frm_cnt;
464d4fd0404SClaudiu Manoil 	tx_ring->stats.bytes += tx_byte_cnt;
465d4fd0404SClaudiu Manoil 
466d4fd0404SClaudiu Manoil 	if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) &&
467d4fd0404SClaudiu Manoil 		     __netif_subqueue_stopped(ndev, tx_ring->index) &&
468d4fd0404SClaudiu Manoil 		     (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) {
469d4fd0404SClaudiu Manoil 		netif_wake_subqueue(ndev, tx_ring->index);
470d4fd0404SClaudiu Manoil 	}
471d4fd0404SClaudiu Manoil 
472d4fd0404SClaudiu Manoil 	return tx_frm_cnt != ENETC_DEFAULT_TX_WORK;
473d4fd0404SClaudiu Manoil }
474d4fd0404SClaudiu Manoil 
475d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring,
476d4fd0404SClaudiu Manoil 			   struct enetc_rx_swbd *rx_swbd)
477d4fd0404SClaudiu Manoil {
478d4fd0404SClaudiu Manoil 	struct page *page;
479d4fd0404SClaudiu Manoil 	dma_addr_t addr;
480d4fd0404SClaudiu Manoil 
481d4fd0404SClaudiu Manoil 	page = dev_alloc_page();
482d4fd0404SClaudiu Manoil 	if (unlikely(!page))
483d4fd0404SClaudiu Manoil 		return false;
484d4fd0404SClaudiu Manoil 
485d4fd0404SClaudiu Manoil 	addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
486d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(rx_ring->dev, addr))) {
487d4fd0404SClaudiu Manoil 		__free_page(page);
488d4fd0404SClaudiu Manoil 
489d4fd0404SClaudiu Manoil 		return false;
490d4fd0404SClaudiu Manoil 	}
491d4fd0404SClaudiu Manoil 
492d4fd0404SClaudiu Manoil 	rx_swbd->dma = addr;
493d4fd0404SClaudiu Manoil 	rx_swbd->page = page;
494d4fd0404SClaudiu Manoil 	rx_swbd->page_offset = ENETC_RXB_PAD;
495d4fd0404SClaudiu Manoil 
496d4fd0404SClaudiu Manoil 	return true;
497d4fd0404SClaudiu Manoil }
498d4fd0404SClaudiu Manoil 
499d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt)
500d4fd0404SClaudiu Manoil {
501d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd;
502d4fd0404SClaudiu Manoil 	union enetc_rx_bd *rxbd;
503d4fd0404SClaudiu Manoil 	int i, j;
504d4fd0404SClaudiu Manoil 
505d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_use;
506d4fd0404SClaudiu Manoil 	rx_swbd = &rx_ring->rx_swbd[i];
507714239acSClaudiu Manoil 	rxbd = enetc_rxbd(rx_ring, i);
508d4fd0404SClaudiu Manoil 
509d4fd0404SClaudiu Manoil 	for (j = 0; j < buff_cnt; j++) {
510d4fd0404SClaudiu Manoil 		/* try reuse page */
511d4fd0404SClaudiu Manoil 		if (unlikely(!rx_swbd->page)) {
512d4fd0404SClaudiu Manoil 			if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) {
513d4fd0404SClaudiu Manoil 				rx_ring->stats.rx_alloc_errs++;
514d4fd0404SClaudiu Manoil 				break;
515d4fd0404SClaudiu Manoil 			}
516d4fd0404SClaudiu Manoil 		}
517d4fd0404SClaudiu Manoil 
518d4fd0404SClaudiu Manoil 		/* update RxBD */
519d4fd0404SClaudiu Manoil 		rxbd->w.addr = cpu_to_le64(rx_swbd->dma +
520d4fd0404SClaudiu Manoil 					   rx_swbd->page_offset);
521d4fd0404SClaudiu Manoil 		/* clear 'R" as well */
522d4fd0404SClaudiu Manoil 		rxbd->r.lstatus = 0;
523d4fd0404SClaudiu Manoil 
524714239acSClaudiu Manoil 		rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
525d4fd0404SClaudiu Manoil 		rx_swbd++;
526d4fd0404SClaudiu Manoil 		i++;
527d4fd0404SClaudiu Manoil 		if (unlikely(i == rx_ring->bd_count)) {
528d4fd0404SClaudiu Manoil 			i = 0;
529d4fd0404SClaudiu Manoil 			rx_swbd = rx_ring->rx_swbd;
530d4fd0404SClaudiu Manoil 		}
531d4fd0404SClaudiu Manoil 	}
532d4fd0404SClaudiu Manoil 
533d4fd0404SClaudiu Manoil 	if (likely(j)) {
534d4fd0404SClaudiu Manoil 		rx_ring->next_to_alloc = i; /* keep track from page reuse */
535d4fd0404SClaudiu Manoil 		rx_ring->next_to_use = i;
536d4fd0404SClaudiu Manoil 	}
537d4fd0404SClaudiu Manoil 
538d4fd0404SClaudiu Manoil 	return j;
539d4fd0404SClaudiu Manoil }
540d4fd0404SClaudiu Manoil 
541434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
542d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev,
543d3982312SY.b. Lu 				union enetc_rx_bd *rxbd,
544d3982312SY.b. Lu 				struct sk_buff *skb)
545d3982312SY.b. Lu {
546d3982312SY.b. Lu 	struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
547d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
548d3982312SY.b. Lu 	struct enetc_hw *hw = &priv->si->hw;
549cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
550d3982312SY.b. Lu 	u64 tstamp;
551d3982312SY.b. Lu 
552cec4f328SY.b. Lu 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) {
553*fd5736bfSAlex Marginean 		lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0);
554*fd5736bfSAlex Marginean 		hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1);
555434cebabSClaudiu Manoil 		rxbd = enetc_rxbd_ext(rxbd);
556434cebabSClaudiu Manoil 		tstamp_lo = le32_to_cpu(rxbd->ext.tstamp);
557cec4f328SY.b. Lu 		if (lo <= tstamp_lo)
558d3982312SY.b. Lu 			hi -= 1;
559d3982312SY.b. Lu 
560cec4f328SY.b. Lu 		tstamp = (u64)hi << 32 | tstamp_lo;
561d3982312SY.b. Lu 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
562d3982312SY.b. Lu 		shhwtstamps->hwtstamp = ns_to_ktime(tstamp);
563d3982312SY.b. Lu 	}
564d3982312SY.b. Lu }
565d3982312SY.b. Lu #endif
566d3982312SY.b. Lu 
567d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring,
568d4fd0404SClaudiu Manoil 			       union enetc_rx_bd *rxbd, struct sk_buff *skb)
569d4fd0404SClaudiu Manoil {
570434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
571d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev);
572d3982312SY.b. Lu #endif
573d3982312SY.b. Lu 	/* TODO: hashing */
574d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_RXCSUM) {
575d4fd0404SClaudiu Manoil 		u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum);
576d4fd0404SClaudiu Manoil 
577d4fd0404SClaudiu Manoil 		skb->csum = csum_unfold((__force __sum16)~htons(inet_csum));
578d4fd0404SClaudiu Manoil 		skb->ip_summed = CHECKSUM_COMPLETE;
579d4fd0404SClaudiu Manoil 	}
580d4fd0404SClaudiu Manoil 
581d4fd0404SClaudiu Manoil 	/* copy VLAN to skb, if one is extracted, for now we assume it's a
582d4fd0404SClaudiu Manoil 	 * standard TPID, but HW also supports custom values
583d4fd0404SClaudiu Manoil 	 */
584d4fd0404SClaudiu Manoil 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN)
585d4fd0404SClaudiu Manoil 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
586d4fd0404SClaudiu Manoil 				       le16_to_cpu(rxbd->r.vlan_opt));
587434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
588d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_RX_TSTAMP)
589d3982312SY.b. Lu 		enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb);
590d3982312SY.b. Lu #endif
591d4fd0404SClaudiu Manoil }
592d4fd0404SClaudiu Manoil 
593d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring,
594d4fd0404SClaudiu Manoil 			      struct sk_buff *skb)
595d4fd0404SClaudiu Manoil {
596d4fd0404SClaudiu Manoil 	skb_record_rx_queue(skb, rx_ring->index);
597d4fd0404SClaudiu Manoil 	skb->protocol = eth_type_trans(skb, rx_ring->ndev);
598d4fd0404SClaudiu Manoil }
599d4fd0404SClaudiu Manoil 
600d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page)
601d4fd0404SClaudiu Manoil {
602d4fd0404SClaudiu Manoil 	return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1);
603d4fd0404SClaudiu Manoil }
604d4fd0404SClaudiu Manoil 
605d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring,
606d4fd0404SClaudiu Manoil 			     struct enetc_rx_swbd *old)
607d4fd0404SClaudiu Manoil {
608d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *new;
609d4fd0404SClaudiu Manoil 
610d4fd0404SClaudiu Manoil 	new = &rx_ring->rx_swbd[rx_ring->next_to_alloc];
611d4fd0404SClaudiu Manoil 
612d4fd0404SClaudiu Manoil 	/* next buf that may reuse a page */
613d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc);
614d4fd0404SClaudiu Manoil 
615d4fd0404SClaudiu Manoil 	/* copy page reference */
616d4fd0404SClaudiu Manoil 	*new = *old;
617d4fd0404SClaudiu Manoil }
618d4fd0404SClaudiu Manoil 
619d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring,
620d4fd0404SClaudiu Manoil 					       int i, u16 size)
621d4fd0404SClaudiu Manoil {
622d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
623d4fd0404SClaudiu Manoil 
624d4fd0404SClaudiu Manoil 	dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma,
625d4fd0404SClaudiu Manoil 				      rx_swbd->page_offset,
626d4fd0404SClaudiu Manoil 				      size, DMA_FROM_DEVICE);
627d4fd0404SClaudiu Manoil 	return rx_swbd;
628d4fd0404SClaudiu Manoil }
629d4fd0404SClaudiu Manoil 
630d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring,
631d4fd0404SClaudiu Manoil 			      struct enetc_rx_swbd *rx_swbd)
632d4fd0404SClaudiu Manoil {
633d4fd0404SClaudiu Manoil 	if (likely(enetc_page_reusable(rx_swbd->page))) {
634d4fd0404SClaudiu Manoil 		rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE;
635d4fd0404SClaudiu Manoil 		page_ref_inc(rx_swbd->page);
636d4fd0404SClaudiu Manoil 
637d4fd0404SClaudiu Manoil 		enetc_reuse_page(rx_ring, rx_swbd);
638d4fd0404SClaudiu Manoil 
639d4fd0404SClaudiu Manoil 		/* sync for use by the device */
640d4fd0404SClaudiu Manoil 		dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
641d4fd0404SClaudiu Manoil 						 rx_swbd->page_offset,
642d4fd0404SClaudiu Manoil 						 ENETC_RXB_DMA_SIZE,
643d4fd0404SClaudiu Manoil 						 DMA_FROM_DEVICE);
644d4fd0404SClaudiu Manoil 	} else {
645d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
646d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
647d4fd0404SClaudiu Manoil 	}
648d4fd0404SClaudiu Manoil 
649d4fd0404SClaudiu Manoil 	rx_swbd->page = NULL;
650d4fd0404SClaudiu Manoil }
651d4fd0404SClaudiu Manoil 
652d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring,
653d4fd0404SClaudiu Manoil 						int i, u16 size)
654d4fd0404SClaudiu Manoil {
655d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
656d4fd0404SClaudiu Manoil 	struct sk_buff *skb;
657d4fd0404SClaudiu Manoil 	void *ba;
658d4fd0404SClaudiu Manoil 
659d4fd0404SClaudiu Manoil 	ba = page_address(rx_swbd->page) + rx_swbd->page_offset;
660d4fd0404SClaudiu Manoil 	skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE);
661d4fd0404SClaudiu Manoil 	if (unlikely(!skb)) {
662d4fd0404SClaudiu Manoil 		rx_ring->stats.rx_alloc_errs++;
663d4fd0404SClaudiu Manoil 		return NULL;
664d4fd0404SClaudiu Manoil 	}
665d4fd0404SClaudiu Manoil 
666d4fd0404SClaudiu Manoil 	skb_reserve(skb, ENETC_RXB_PAD);
667d4fd0404SClaudiu Manoil 	__skb_put(skb, size);
668d4fd0404SClaudiu Manoil 
669d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
670d4fd0404SClaudiu Manoil 
671d4fd0404SClaudiu Manoil 	return skb;
672d4fd0404SClaudiu Manoil }
673d4fd0404SClaudiu Manoil 
674d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i,
675d4fd0404SClaudiu Manoil 				     u16 size, struct sk_buff *skb)
676d4fd0404SClaudiu Manoil {
677d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
678d4fd0404SClaudiu Manoil 
679d4fd0404SClaudiu Manoil 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page,
680d4fd0404SClaudiu Manoil 			rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE);
681d4fd0404SClaudiu Manoil 
682d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
683d4fd0404SClaudiu Manoil }
684d4fd0404SClaudiu Manoil 
685d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */
686d4fd0404SClaudiu Manoil 
687d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
688d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit)
689d4fd0404SClaudiu Manoil {
690d4fd0404SClaudiu Manoil 	int rx_frm_cnt = 0, rx_byte_cnt = 0;
691d4fd0404SClaudiu Manoil 	int cleaned_cnt, i;
692d4fd0404SClaudiu Manoil 
693d4fd0404SClaudiu Manoil 	cleaned_cnt = enetc_bd_unused(rx_ring);
694d4fd0404SClaudiu Manoil 	/* next descriptor to process */
695d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_clean;
696d4fd0404SClaudiu Manoil 
697d4fd0404SClaudiu Manoil 	while (likely(rx_frm_cnt < work_limit)) {
698d4fd0404SClaudiu Manoil 		union enetc_rx_bd *rxbd;
699d4fd0404SClaudiu Manoil 		struct sk_buff *skb;
700d4fd0404SClaudiu Manoil 		u32 bd_status;
701d4fd0404SClaudiu Manoil 		u16 size;
702d4fd0404SClaudiu Manoil 
703*fd5736bfSAlex Marginean 		enetc_lock_mdio();
704*fd5736bfSAlex Marginean 
705d4fd0404SClaudiu Manoil 		if (cleaned_cnt >= ENETC_RXBD_BUNDLE) {
706d4fd0404SClaudiu Manoil 			int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt);
707d4fd0404SClaudiu Manoil 
708*fd5736bfSAlex Marginean 			/* update ENETC's consumer index */
709*fd5736bfSAlex Marginean 			enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use);
710d4fd0404SClaudiu Manoil 			cleaned_cnt -= count;
711d4fd0404SClaudiu Manoil 		}
712d4fd0404SClaudiu Manoil 
713714239acSClaudiu Manoil 		rxbd = enetc_rxbd(rx_ring, i);
714d4fd0404SClaudiu Manoil 		bd_status = le32_to_cpu(rxbd->r.lstatus);
715*fd5736bfSAlex Marginean 		if (!bd_status) {
716*fd5736bfSAlex Marginean 			enetc_unlock_mdio();
717d4fd0404SClaudiu Manoil 			break;
718*fd5736bfSAlex Marginean 		}
719d4fd0404SClaudiu Manoil 
720*fd5736bfSAlex Marginean 		enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index));
721d4fd0404SClaudiu Manoil 		dma_rmb(); /* for reading other rxbd fields */
722d4fd0404SClaudiu Manoil 		size = le16_to_cpu(rxbd->r.buf_len);
723d4fd0404SClaudiu Manoil 		skb = enetc_map_rx_buff_to_skb(rx_ring, i, size);
724*fd5736bfSAlex Marginean 		if (!skb) {
725*fd5736bfSAlex Marginean 			enetc_unlock_mdio();
726d4fd0404SClaudiu Manoil 			break;
727*fd5736bfSAlex Marginean 		}
728d4fd0404SClaudiu Manoil 
729d4fd0404SClaudiu Manoil 		enetc_get_offloads(rx_ring, rxbd, skb);
730d4fd0404SClaudiu Manoil 
731d4fd0404SClaudiu Manoil 		cleaned_cnt++;
732714239acSClaudiu Manoil 
733714239acSClaudiu Manoil 		rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
734714239acSClaudiu Manoil 		if (unlikely(++i == rx_ring->bd_count))
735d4fd0404SClaudiu Manoil 			i = 0;
736d4fd0404SClaudiu Manoil 
737d4fd0404SClaudiu Manoil 		if (unlikely(bd_status &
738d4fd0404SClaudiu Manoil 			     ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) {
739*fd5736bfSAlex Marginean 			enetc_unlock_mdio();
740d4fd0404SClaudiu Manoil 			dev_kfree_skb(skb);
741d4fd0404SClaudiu Manoil 			while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
742d4fd0404SClaudiu Manoil 				dma_rmb();
743d4fd0404SClaudiu Manoil 				bd_status = le32_to_cpu(rxbd->r.lstatus);
744714239acSClaudiu Manoil 
745714239acSClaudiu Manoil 				rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
746714239acSClaudiu Manoil 				if (unlikely(++i == rx_ring->bd_count))
747d4fd0404SClaudiu Manoil 					i = 0;
748d4fd0404SClaudiu Manoil 			}
749d4fd0404SClaudiu Manoil 
750d4fd0404SClaudiu Manoil 			rx_ring->ndev->stats.rx_dropped++;
751d4fd0404SClaudiu Manoil 			rx_ring->ndev->stats.rx_errors++;
752d4fd0404SClaudiu Manoil 
753d4fd0404SClaudiu Manoil 			break;
754d4fd0404SClaudiu Manoil 		}
755d4fd0404SClaudiu Manoil 
756d4fd0404SClaudiu Manoil 		/* not last BD in frame? */
757d4fd0404SClaudiu Manoil 		while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
758d4fd0404SClaudiu Manoil 			bd_status = le32_to_cpu(rxbd->r.lstatus);
759d4fd0404SClaudiu Manoil 			size = ENETC_RXB_DMA_SIZE;
760d4fd0404SClaudiu Manoil 
761d4fd0404SClaudiu Manoil 			if (bd_status & ENETC_RXBD_LSTATUS_F) {
762d4fd0404SClaudiu Manoil 				dma_rmb();
763d4fd0404SClaudiu Manoil 				size = le16_to_cpu(rxbd->r.buf_len);
764d4fd0404SClaudiu Manoil 			}
765d4fd0404SClaudiu Manoil 
766d4fd0404SClaudiu Manoil 			enetc_add_rx_buff_to_skb(rx_ring, i, size, skb);
767d4fd0404SClaudiu Manoil 
768d4fd0404SClaudiu Manoil 			cleaned_cnt++;
769714239acSClaudiu Manoil 
770714239acSClaudiu Manoil 			rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
771714239acSClaudiu Manoil 			if (unlikely(++i == rx_ring->bd_count))
772d4fd0404SClaudiu Manoil 				i = 0;
773d4fd0404SClaudiu Manoil 		}
774d4fd0404SClaudiu Manoil 
775d4fd0404SClaudiu Manoil 		rx_byte_cnt += skb->len;
776d4fd0404SClaudiu Manoil 
777d4fd0404SClaudiu Manoil 		enetc_process_skb(rx_ring, skb);
778d4fd0404SClaudiu Manoil 
779*fd5736bfSAlex Marginean 		enetc_unlock_mdio();
780*fd5736bfSAlex Marginean 
781d4fd0404SClaudiu Manoil 		napi_gro_receive(napi, skb);
782d4fd0404SClaudiu Manoil 
783d4fd0404SClaudiu Manoil 		rx_frm_cnt++;
784d4fd0404SClaudiu Manoil 	}
785d4fd0404SClaudiu Manoil 
786d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = i;
787d4fd0404SClaudiu Manoil 
788d4fd0404SClaudiu Manoil 	rx_ring->stats.packets += rx_frm_cnt;
789d4fd0404SClaudiu Manoil 	rx_ring->stats.bytes += rx_byte_cnt;
790d4fd0404SClaudiu Manoil 
791d4fd0404SClaudiu Manoil 	return rx_frm_cnt;
792d4fd0404SClaudiu Manoil }
793d4fd0404SClaudiu Manoil 
794d4fd0404SClaudiu Manoil /* Probing and Init */
795d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64
796d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si)
797d4fd0404SClaudiu Manoil {
798d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
799d4fd0404SClaudiu Manoil 	u32 val;
800d4fd0404SClaudiu Manoil 
801d4fd0404SClaudiu Manoil 	/* find out how many of various resources we have to work with */
802d4fd0404SClaudiu Manoil 	val = enetc_rd(hw, ENETC_SICAPR0);
803d4fd0404SClaudiu Manoil 	si->num_rx_rings = (val >> 16) & 0xff;
804d4fd0404SClaudiu Manoil 	si->num_tx_rings = val & 0xff;
805d382563fSClaudiu Manoil 
806d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIRFSCAPR);
807d382563fSClaudiu Manoil 	si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val);
808d382563fSClaudiu Manoil 	si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE);
809d382563fSClaudiu Manoil 
810d382563fSClaudiu Manoil 	si->num_rss = 0;
811d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIPCAPR0);
812d382563fSClaudiu Manoil 	if (val & ENETC_SIPCAPR0_RSS) {
8132e47cb41SPo Liu 		u32 rss;
8142e47cb41SPo Liu 
8152e47cb41SPo Liu 		rss = enetc_rd(hw, ENETC_SIRSSCAPR);
8162e47cb41SPo Liu 		si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss);
817d382563fSClaudiu Manoil 	}
8182e47cb41SPo Liu 
8192e47cb41SPo Liu 	if (val & ENETC_SIPCAPR0_QBV)
8202e47cb41SPo Liu 		si->hw_features |= ENETC_SI_F_QBV;
82179e49982SPo Liu 
82279e49982SPo Liu 	if (val & ENETC_SIPCAPR0_PSFP)
82379e49982SPo Liu 		si->hw_features |= ENETC_SI_F_PSFP;
824d4fd0404SClaudiu Manoil }
825d4fd0404SClaudiu Manoil 
826d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size)
827d4fd0404SClaudiu Manoil {
828d4fd0404SClaudiu Manoil 	r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size,
829d4fd0404SClaudiu Manoil 					&r->bd_dma_base, GFP_KERNEL);
830d4fd0404SClaudiu Manoil 	if (!r->bd_base)
831d4fd0404SClaudiu Manoil 		return -ENOMEM;
832d4fd0404SClaudiu Manoil 
833d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
834d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(r->bd_dma_base, 128)) {
835d4fd0404SClaudiu Manoil 		dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base,
836d4fd0404SClaudiu Manoil 				  r->bd_dma_base);
837d4fd0404SClaudiu Manoil 		return -EINVAL;
838d4fd0404SClaudiu Manoil 	}
839d4fd0404SClaudiu Manoil 
840d4fd0404SClaudiu Manoil 	return 0;
841d4fd0404SClaudiu Manoil }
842d4fd0404SClaudiu Manoil 
843d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr)
844d4fd0404SClaudiu Manoil {
845d4fd0404SClaudiu Manoil 	int err;
846d4fd0404SClaudiu Manoil 
847d4fd0404SClaudiu Manoil 	txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd));
848d4fd0404SClaudiu Manoil 	if (!txr->tx_swbd)
849d4fd0404SClaudiu Manoil 		return -ENOMEM;
850d4fd0404SClaudiu Manoil 
851d4fd0404SClaudiu Manoil 	err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd));
852d4fd0404SClaudiu Manoil 	if (err) {
853d4fd0404SClaudiu Manoil 		vfree(txr->tx_swbd);
854d4fd0404SClaudiu Manoil 		return err;
855d4fd0404SClaudiu Manoil 	}
856d4fd0404SClaudiu Manoil 
857d4fd0404SClaudiu Manoil 	txr->next_to_clean = 0;
858d4fd0404SClaudiu Manoil 	txr->next_to_use = 0;
859d4fd0404SClaudiu Manoil 
860d4fd0404SClaudiu Manoil 	return 0;
861d4fd0404SClaudiu Manoil }
862d4fd0404SClaudiu Manoil 
863d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr)
864d4fd0404SClaudiu Manoil {
865d4fd0404SClaudiu Manoil 	int size, i;
866d4fd0404SClaudiu Manoil 
867d4fd0404SClaudiu Manoil 	for (i = 0; i < txr->bd_count; i++)
868d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(txr, &txr->tx_swbd[i]);
869d4fd0404SClaudiu Manoil 
870d4fd0404SClaudiu Manoil 	size = txr->bd_count * sizeof(union enetc_tx_bd);
871d4fd0404SClaudiu Manoil 
872d4fd0404SClaudiu Manoil 	dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base);
873d4fd0404SClaudiu Manoil 	txr->bd_base = NULL;
874d4fd0404SClaudiu Manoil 
875d4fd0404SClaudiu Manoil 	vfree(txr->tx_swbd);
876d4fd0404SClaudiu Manoil 	txr->tx_swbd = NULL;
877d4fd0404SClaudiu Manoil }
878d4fd0404SClaudiu Manoil 
879d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv)
880d4fd0404SClaudiu Manoil {
881d4fd0404SClaudiu Manoil 	int i, err;
882d4fd0404SClaudiu Manoil 
883d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
884d4fd0404SClaudiu Manoil 		err = enetc_alloc_txbdr(priv->tx_ring[i]);
885d4fd0404SClaudiu Manoil 
886d4fd0404SClaudiu Manoil 		if (err)
887d4fd0404SClaudiu Manoil 			goto fail;
888d4fd0404SClaudiu Manoil 	}
889d4fd0404SClaudiu Manoil 
890d4fd0404SClaudiu Manoil 	return 0;
891d4fd0404SClaudiu Manoil 
892d4fd0404SClaudiu Manoil fail:
893d4fd0404SClaudiu Manoil 	while (i-- > 0)
894d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
895d4fd0404SClaudiu Manoil 
896d4fd0404SClaudiu Manoil 	return err;
897d4fd0404SClaudiu Manoil }
898d4fd0404SClaudiu Manoil 
899d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv)
900d4fd0404SClaudiu Manoil {
901d4fd0404SClaudiu Manoil 	int i;
902d4fd0404SClaudiu Manoil 
903d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
904d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
905d4fd0404SClaudiu Manoil }
906d4fd0404SClaudiu Manoil 
907434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended)
908d4fd0404SClaudiu Manoil {
909434cebabSClaudiu Manoil 	size_t size = sizeof(union enetc_rx_bd);
910d4fd0404SClaudiu Manoil 	int err;
911d4fd0404SClaudiu Manoil 
912d4fd0404SClaudiu Manoil 	rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd));
913d4fd0404SClaudiu Manoil 	if (!rxr->rx_swbd)
914d4fd0404SClaudiu Manoil 		return -ENOMEM;
915d4fd0404SClaudiu Manoil 
916434cebabSClaudiu Manoil 	if (extended)
917434cebabSClaudiu Manoil 		size *= 2;
918434cebabSClaudiu Manoil 
919434cebabSClaudiu Manoil 	err = enetc_dma_alloc_bdr(rxr, size);
920d4fd0404SClaudiu Manoil 	if (err) {
921d4fd0404SClaudiu Manoil 		vfree(rxr->rx_swbd);
922d4fd0404SClaudiu Manoil 		return err;
923d4fd0404SClaudiu Manoil 	}
924d4fd0404SClaudiu Manoil 
925d4fd0404SClaudiu Manoil 	rxr->next_to_clean = 0;
926d4fd0404SClaudiu Manoil 	rxr->next_to_use = 0;
927d4fd0404SClaudiu Manoil 	rxr->next_to_alloc = 0;
928434cebabSClaudiu Manoil 	rxr->ext_en = extended;
929d4fd0404SClaudiu Manoil 
930d4fd0404SClaudiu Manoil 	return 0;
931d4fd0404SClaudiu Manoil }
932d4fd0404SClaudiu Manoil 
933d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr)
934d4fd0404SClaudiu Manoil {
935d4fd0404SClaudiu Manoil 	int size;
936d4fd0404SClaudiu Manoil 
937d4fd0404SClaudiu Manoil 	size = rxr->bd_count * sizeof(union enetc_rx_bd);
938d4fd0404SClaudiu Manoil 
939d4fd0404SClaudiu Manoil 	dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base);
940d4fd0404SClaudiu Manoil 	rxr->bd_base = NULL;
941d4fd0404SClaudiu Manoil 
942d4fd0404SClaudiu Manoil 	vfree(rxr->rx_swbd);
943d4fd0404SClaudiu Manoil 	rxr->rx_swbd = NULL;
944d4fd0404SClaudiu Manoil }
945d4fd0404SClaudiu Manoil 
946d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv)
947d4fd0404SClaudiu Manoil {
948434cebabSClaudiu Manoil 	bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP);
949d4fd0404SClaudiu Manoil 	int i, err;
950d4fd0404SClaudiu Manoil 
951d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
952434cebabSClaudiu Manoil 		err = enetc_alloc_rxbdr(priv->rx_ring[i], extended);
953d4fd0404SClaudiu Manoil 
954d4fd0404SClaudiu Manoil 		if (err)
955d4fd0404SClaudiu Manoil 			goto fail;
956d4fd0404SClaudiu Manoil 	}
957d4fd0404SClaudiu Manoil 
958d4fd0404SClaudiu Manoil 	return 0;
959d4fd0404SClaudiu Manoil 
960d4fd0404SClaudiu Manoil fail:
961d4fd0404SClaudiu Manoil 	while (i-- > 0)
962d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
963d4fd0404SClaudiu Manoil 
964d4fd0404SClaudiu Manoil 	return err;
965d4fd0404SClaudiu Manoil }
966d4fd0404SClaudiu Manoil 
967d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv)
968d4fd0404SClaudiu Manoil {
969d4fd0404SClaudiu Manoil 	int i;
970d4fd0404SClaudiu Manoil 
971d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
972d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
973d4fd0404SClaudiu Manoil }
974d4fd0404SClaudiu Manoil 
975d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring)
976d4fd0404SClaudiu Manoil {
977d4fd0404SClaudiu Manoil 	int i;
978d4fd0404SClaudiu Manoil 
979d4fd0404SClaudiu Manoil 	if (!tx_ring->tx_swbd)
980d4fd0404SClaudiu Manoil 		return;
981d4fd0404SClaudiu Manoil 
982d4fd0404SClaudiu Manoil 	for (i = 0; i < tx_ring->bd_count; i++) {
983d4fd0404SClaudiu Manoil 		struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i];
984d4fd0404SClaudiu Manoil 
985d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
986d4fd0404SClaudiu Manoil 	}
987d4fd0404SClaudiu Manoil 
988d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = 0;
989d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = 0;
990d4fd0404SClaudiu Manoil }
991d4fd0404SClaudiu Manoil 
992d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring)
993d4fd0404SClaudiu Manoil {
994d4fd0404SClaudiu Manoil 	int i;
995d4fd0404SClaudiu Manoil 
996d4fd0404SClaudiu Manoil 	if (!rx_ring->rx_swbd)
997d4fd0404SClaudiu Manoil 		return;
998d4fd0404SClaudiu Manoil 
999d4fd0404SClaudiu Manoil 	for (i = 0; i < rx_ring->bd_count; i++) {
1000d4fd0404SClaudiu Manoil 		struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
1001d4fd0404SClaudiu Manoil 
1002d4fd0404SClaudiu Manoil 		if (!rx_swbd->page)
1003d4fd0404SClaudiu Manoil 			continue;
1004d4fd0404SClaudiu Manoil 
1005d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
1006d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
1007d4fd0404SClaudiu Manoil 		__free_page(rx_swbd->page);
1008d4fd0404SClaudiu Manoil 		rx_swbd->page = NULL;
1009d4fd0404SClaudiu Manoil 	}
1010d4fd0404SClaudiu Manoil 
1011d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = 0;
1012d4fd0404SClaudiu Manoil 	rx_ring->next_to_use = 0;
1013d4fd0404SClaudiu Manoil 	rx_ring->next_to_alloc = 0;
1014d4fd0404SClaudiu Manoil }
1015d4fd0404SClaudiu Manoil 
1016d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv)
1017d4fd0404SClaudiu Manoil {
1018d4fd0404SClaudiu Manoil 	int i;
1019d4fd0404SClaudiu Manoil 
1020d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1021d4fd0404SClaudiu Manoil 		enetc_free_rx_ring(priv->rx_ring[i]);
1022d4fd0404SClaudiu Manoil 
1023d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1024d4fd0404SClaudiu Manoil 		enetc_free_tx_ring(priv->tx_ring[i]);
1025d4fd0404SClaudiu Manoil }
1026d4fd0404SClaudiu Manoil 
1027d4fd0404SClaudiu Manoil static int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
1028d4fd0404SClaudiu Manoil {
1029d4fd0404SClaudiu Manoil 	int size = cbdr->bd_count * sizeof(struct enetc_cbd);
1030d4fd0404SClaudiu Manoil 
1031d4fd0404SClaudiu Manoil 	cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base,
1032d4fd0404SClaudiu Manoil 					   GFP_KERNEL);
1033d4fd0404SClaudiu Manoil 	if (!cbdr->bd_base)
1034d4fd0404SClaudiu Manoil 		return -ENOMEM;
1035d4fd0404SClaudiu Manoil 
1036d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
1037d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) {
1038d4fd0404SClaudiu Manoil 		dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
1039d4fd0404SClaudiu Manoil 		return -EINVAL;
1040d4fd0404SClaudiu Manoil 	}
1041d4fd0404SClaudiu Manoil 
1042d4fd0404SClaudiu Manoil 	cbdr->next_to_clean = 0;
1043d4fd0404SClaudiu Manoil 	cbdr->next_to_use = 0;
1044d4fd0404SClaudiu Manoil 
1045d4fd0404SClaudiu Manoil 	return 0;
1046d4fd0404SClaudiu Manoil }
1047d4fd0404SClaudiu Manoil 
1048d4fd0404SClaudiu Manoil static void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
1049d4fd0404SClaudiu Manoil {
1050d4fd0404SClaudiu Manoil 	int size = cbdr->bd_count * sizeof(struct enetc_cbd);
1051d4fd0404SClaudiu Manoil 
1052d4fd0404SClaudiu Manoil 	dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
1053d4fd0404SClaudiu Manoil 	cbdr->bd_base = NULL;
1054d4fd0404SClaudiu Manoil }
1055d4fd0404SClaudiu Manoil 
1056d4fd0404SClaudiu Manoil static void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr)
1057d4fd0404SClaudiu Manoil {
1058d4fd0404SClaudiu Manoil 	/* set CBDR cache attributes */
1059d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR2,
1060d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1061d4fd0404SClaudiu Manoil 
1062d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base));
1063d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base));
1064d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count));
1065d4fd0404SClaudiu Manoil 
1066d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRPIR, 0);
1067d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRCIR, 0);
1068d4fd0404SClaudiu Manoil 
1069d4fd0404SClaudiu Manoil 	/* enable ring */
1070d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRMR, BIT(31));
1071d4fd0404SClaudiu Manoil 
1072d4fd0404SClaudiu Manoil 	cbdr->pir = hw->reg + ENETC_SICBDRPIR;
1073d4fd0404SClaudiu Manoil 	cbdr->cir = hw->reg + ENETC_SICBDRCIR;
1074d4fd0404SClaudiu Manoil }
1075d4fd0404SClaudiu Manoil 
1076d4fd0404SClaudiu Manoil static void enetc_clear_cbdr(struct enetc_hw *hw)
1077d4fd0404SClaudiu Manoil {
1078d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRMR, 0);
1079d4fd0404SClaudiu Manoil }
1080d4fd0404SClaudiu Manoil 
1081d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups)
1082d382563fSClaudiu Manoil {
1083d382563fSClaudiu Manoil 	int *rss_table;
1084d382563fSClaudiu Manoil 	int i;
1085d382563fSClaudiu Manoil 
1086d382563fSClaudiu Manoil 	rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL);
1087d382563fSClaudiu Manoil 	if (!rss_table)
1088d382563fSClaudiu Manoil 		return -ENOMEM;
1089d382563fSClaudiu Manoil 
1090d382563fSClaudiu Manoil 	/* Set up RSS table defaults */
1091d382563fSClaudiu Manoil 	for (i = 0; i < si->num_rss; i++)
1092d382563fSClaudiu Manoil 		rss_table[i] = i % num_groups;
1093d382563fSClaudiu Manoil 
1094d382563fSClaudiu Manoil 	enetc_set_rss_table(si, rss_table, si->num_rss);
1095d382563fSClaudiu Manoil 
1096d382563fSClaudiu Manoil 	kfree(rss_table);
1097d382563fSClaudiu Manoil 
1098d382563fSClaudiu Manoil 	return 0;
1099d382563fSClaudiu Manoil }
1100d382563fSClaudiu Manoil 
1101d4fd0404SClaudiu Manoil static int enetc_configure_si(struct enetc_ndev_priv *priv)
1102d4fd0404SClaudiu Manoil {
1103d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1104d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1105d382563fSClaudiu Manoil 	int err;
1106d4fd0404SClaudiu Manoil 
1107d4fd0404SClaudiu Manoil 	enetc_setup_cbdr(hw, &si->cbd_ring);
1108d4fd0404SClaudiu Manoil 	/* set SI cache attributes */
1109d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR0,
1110d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1111d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI);
1112d4fd0404SClaudiu Manoil 	/* enable SI */
1113d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN);
1114d4fd0404SClaudiu Manoil 
1115d382563fSClaudiu Manoil 	if (si->num_rss) {
1116d382563fSClaudiu Manoil 		err = enetc_setup_default_rss_table(si, priv->num_rx_rings);
1117d382563fSClaudiu Manoil 		if (err)
1118d382563fSClaudiu Manoil 			return err;
1119d382563fSClaudiu Manoil 	}
1120d382563fSClaudiu Manoil 
1121d4fd0404SClaudiu Manoil 	return 0;
1122d4fd0404SClaudiu Manoil }
1123d4fd0404SClaudiu Manoil 
1124d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv)
1125d4fd0404SClaudiu Manoil {
1126d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1127d4fd0404SClaudiu Manoil 	int cpus = num_online_cpus();
1128d4fd0404SClaudiu Manoil 
112902293dd4SClaudiu Manoil 	priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE;
113002293dd4SClaudiu Manoil 	priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE;
1131d4fd0404SClaudiu Manoil 
1132d4fd0404SClaudiu Manoil 	/* Enable all available TX rings in order to configure as many
1133d4fd0404SClaudiu Manoil 	 * priorities as possible, when needed.
1134d4fd0404SClaudiu Manoil 	 * TODO: Make # of TX rings run-time configurable
1135d4fd0404SClaudiu Manoil 	 */
1136d4fd0404SClaudiu Manoil 	priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings);
1137d4fd0404SClaudiu Manoil 	priv->num_tx_rings = si->num_tx_rings;
1138d4fd0404SClaudiu Manoil 	priv->bdr_int_num = cpus;
1139ae0e6a5dSClaudiu Manoil 	priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL;
1140ae0e6a5dSClaudiu Manoil 	priv->tx_ictt = ENETC_TXIC_TIMETHR;
1141d4fd0404SClaudiu Manoil 
1142d4fd0404SClaudiu Manoil 	/* SI specific */
1143d4fd0404SClaudiu Manoil 	si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE;
1144d4fd0404SClaudiu Manoil }
1145d4fd0404SClaudiu Manoil 
1146d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv)
1147d4fd0404SClaudiu Manoil {
1148d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1149d4fd0404SClaudiu Manoil 	int err;
1150d4fd0404SClaudiu Manoil 
1151d4fd0404SClaudiu Manoil 	err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring);
1152d4fd0404SClaudiu Manoil 	if (err)
1153d4fd0404SClaudiu Manoil 		return err;
1154d4fd0404SClaudiu Manoil 
1155d382563fSClaudiu Manoil 	priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules),
1156d382563fSClaudiu Manoil 				  GFP_KERNEL);
1157d382563fSClaudiu Manoil 	if (!priv->cls_rules) {
1158d382563fSClaudiu Manoil 		err = -ENOMEM;
1159d382563fSClaudiu Manoil 		goto err_alloc_cls;
1160d382563fSClaudiu Manoil 	}
1161d382563fSClaudiu Manoil 
1162d4fd0404SClaudiu Manoil 	err = enetc_configure_si(priv);
1163d4fd0404SClaudiu Manoil 	if (err)
1164d4fd0404SClaudiu Manoil 		goto err_config_si;
1165d4fd0404SClaudiu Manoil 
1166d4fd0404SClaudiu Manoil 	return 0;
1167d4fd0404SClaudiu Manoil 
1168d4fd0404SClaudiu Manoil err_config_si:
1169d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1170d382563fSClaudiu Manoil err_alloc_cls:
1171d4fd0404SClaudiu Manoil 	enetc_clear_cbdr(&si->hw);
1172d4fd0404SClaudiu Manoil 	enetc_free_cbdr(priv->dev, &si->cbd_ring);
1173d4fd0404SClaudiu Manoil 
1174d4fd0404SClaudiu Manoil 	return err;
1175d4fd0404SClaudiu Manoil }
1176d4fd0404SClaudiu Manoil 
1177d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv)
1178d4fd0404SClaudiu Manoil {
1179d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1180d4fd0404SClaudiu Manoil 
1181d4fd0404SClaudiu Manoil 	enetc_clear_cbdr(&si->hw);
1182d4fd0404SClaudiu Manoil 	enetc_free_cbdr(priv->dev, &si->cbd_ring);
1183d382563fSClaudiu Manoil 
1184d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1185d4fd0404SClaudiu Manoil }
1186d4fd0404SClaudiu Manoil 
1187d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1188d4fd0404SClaudiu Manoil {
1189d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1190d4fd0404SClaudiu Manoil 	u32 tbmr;
1191d4fd0404SClaudiu Manoil 
1192d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR0,
1193d4fd0404SClaudiu Manoil 		       lower_32_bits(tx_ring->bd_dma_base));
1194d4fd0404SClaudiu Manoil 
1195d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR1,
1196d4fd0404SClaudiu Manoil 		       upper_32_bits(tx_ring->bd_dma_base));
1197d4fd0404SClaudiu Manoil 
1198d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */
1199d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBLENR,
1200d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(tx_ring->bd_count));
1201d4fd0404SClaudiu Manoil 
1202d4fd0404SClaudiu Manoil 	/* clearing PI/CI registers for Tx not supported, adjust sw indexes */
1203d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR);
1204d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR);
1205d4fd0404SClaudiu Manoil 
1206d4fd0404SClaudiu Manoil 	/* enable Tx ints by setting pkt thr to 1 */
120712460a0aSClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1);
1208d4fd0404SClaudiu Manoil 
1209d4fd0404SClaudiu Manoil 	tbmr = ENETC_TBMR_EN;
1210d4fd0404SClaudiu Manoil 	if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
1211d4fd0404SClaudiu Manoil 		tbmr |= ENETC_TBMR_VIH;
1212d4fd0404SClaudiu Manoil 
1213d4fd0404SClaudiu Manoil 	/* enable ring */
1214d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr);
1215d4fd0404SClaudiu Manoil 
1216d4fd0404SClaudiu Manoil 	tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR);
1217d4fd0404SClaudiu Manoil 	tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR);
1218d4fd0404SClaudiu Manoil 	tx_ring->idr = hw->reg + ENETC_SITXIDR;
1219d4fd0404SClaudiu Manoil }
1220d4fd0404SClaudiu Manoil 
1221d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1222d4fd0404SClaudiu Manoil {
1223d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1224d4fd0404SClaudiu Manoil 	u32 rbmr;
1225d4fd0404SClaudiu Manoil 
1226d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0,
1227d4fd0404SClaudiu Manoil 		       lower_32_bits(rx_ring->bd_dma_base));
1228d4fd0404SClaudiu Manoil 
1229d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1,
1230d4fd0404SClaudiu Manoil 		       upper_32_bits(rx_ring->bd_dma_base));
1231d4fd0404SClaudiu Manoil 
1232d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */
1233d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBLENR,
1234d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(rx_ring->bd_count));
1235d4fd0404SClaudiu Manoil 
1236d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE);
1237d4fd0404SClaudiu Manoil 
1238d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0);
1239d4fd0404SClaudiu Manoil 
1240d4fd0404SClaudiu Manoil 	/* enable Rx ints by setting pkt thr to 1 */
124112460a0aSClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1);
1242d4fd0404SClaudiu Manoil 
1243d4fd0404SClaudiu Manoil 	rbmr = ENETC_RBMR_EN;
1244434cebabSClaudiu Manoil 
1245434cebabSClaudiu Manoil 	if (rx_ring->ext_en)
1246d3982312SY.b. Lu 		rbmr |= ENETC_RBMR_BDS;
1247434cebabSClaudiu Manoil 
1248d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
1249d4fd0404SClaudiu Manoil 		rbmr |= ENETC_RBMR_VTE;
1250d4fd0404SClaudiu Manoil 
1251d4fd0404SClaudiu Manoil 	rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR);
1252d4fd0404SClaudiu Manoil 	rx_ring->idr = hw->reg + ENETC_SIRXIDR;
1253d4fd0404SClaudiu Manoil 
1254d4fd0404SClaudiu Manoil 	enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring));
1255*fd5736bfSAlex Marginean 	enetc_wr(hw, ENETC_SIRXIDR, rx_ring->next_to_use);
1256d4fd0404SClaudiu Manoil 
1257d4fd0404SClaudiu Manoil 	/* enable ring */
1258d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1259d4fd0404SClaudiu Manoil }
1260d4fd0404SClaudiu Manoil 
1261d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv)
1262d4fd0404SClaudiu Manoil {
1263d4fd0404SClaudiu Manoil 	int i;
1264d4fd0404SClaudiu Manoil 
1265d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1266d4fd0404SClaudiu Manoil 		enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]);
1267d4fd0404SClaudiu Manoil 
1268d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1269d4fd0404SClaudiu Manoil 		enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1270d4fd0404SClaudiu Manoil }
1271d4fd0404SClaudiu Manoil 
1272d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1273d4fd0404SClaudiu Manoil {
1274d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1275d4fd0404SClaudiu Manoil 
1276d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1277d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0);
1278d4fd0404SClaudiu Manoil }
1279d4fd0404SClaudiu Manoil 
1280d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1281d4fd0404SClaudiu Manoil {
1282d4fd0404SClaudiu Manoil 	int delay = 8, timeout = 100;
1283d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1284d4fd0404SClaudiu Manoil 
1285d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1286d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0);
1287d4fd0404SClaudiu Manoil 
1288d4fd0404SClaudiu Manoil 	/* wait for busy to clear */
1289d4fd0404SClaudiu Manoil 	while (delay < timeout &&
1290d4fd0404SClaudiu Manoil 	       enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) {
1291d4fd0404SClaudiu Manoil 		msleep(delay);
1292d4fd0404SClaudiu Manoil 		delay *= 2;
1293d4fd0404SClaudiu Manoil 	}
1294d4fd0404SClaudiu Manoil 
1295d4fd0404SClaudiu Manoil 	if (delay >= timeout)
1296d4fd0404SClaudiu Manoil 		netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n",
1297d4fd0404SClaudiu Manoil 			    idx);
1298d4fd0404SClaudiu Manoil }
1299d4fd0404SClaudiu Manoil 
1300d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv)
1301d4fd0404SClaudiu Manoil {
1302d4fd0404SClaudiu Manoil 	int i;
1303d4fd0404SClaudiu Manoil 
1304d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1305d4fd0404SClaudiu Manoil 		enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]);
1306d4fd0404SClaudiu Manoil 
1307d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1308d4fd0404SClaudiu Manoil 		enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1309d4fd0404SClaudiu Manoil 
1310d4fd0404SClaudiu Manoil 	udelay(1);
1311d4fd0404SClaudiu Manoil }
1312d4fd0404SClaudiu Manoil 
1313d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv)
1314d4fd0404SClaudiu Manoil {
1315d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1316d4fd0404SClaudiu Manoil 	cpumask_t cpu_mask;
1317d4fd0404SClaudiu Manoil 	int i, j, err;
1318d4fd0404SClaudiu Manoil 
1319d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1320d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1321d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1322d4fd0404SClaudiu Manoil 		int entry = ENETC_BDR_INT_BASE_IDX + i;
1323d4fd0404SClaudiu Manoil 		struct enetc_hw *hw = &priv->si->hw;
1324d4fd0404SClaudiu Manoil 
1325d4fd0404SClaudiu Manoil 		snprintf(v->name, sizeof(v->name), "%s-rxtx%d",
1326d4fd0404SClaudiu Manoil 			 priv->ndev->name, i);
1327d4fd0404SClaudiu Manoil 		err = request_irq(irq, enetc_msix, 0, v->name, v);
1328d4fd0404SClaudiu Manoil 		if (err) {
1329d4fd0404SClaudiu Manoil 			dev_err(priv->dev, "request_irq() failed!\n");
1330d4fd0404SClaudiu Manoil 			goto irq_err;
1331d4fd0404SClaudiu Manoil 		}
1332bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1333d4fd0404SClaudiu Manoil 
1334d4fd0404SClaudiu Manoil 		v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER);
1335d4fd0404SClaudiu Manoil 		v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER);
133691571081SClaudiu Manoil 		v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1);
1337d4fd0404SClaudiu Manoil 
1338d4fd0404SClaudiu Manoil 		enetc_wr(hw, ENETC_SIMSIRRV(i), entry);
1339d4fd0404SClaudiu Manoil 
1340d4fd0404SClaudiu Manoil 		for (j = 0; j < v->count_tx_rings; j++) {
1341d4fd0404SClaudiu Manoil 			int idx = v->tx_ring[j].index;
1342d4fd0404SClaudiu Manoil 
1343d4fd0404SClaudiu Manoil 			enetc_wr(hw, ENETC_SIMSITRV(idx), entry);
1344d4fd0404SClaudiu Manoil 		}
1345d4fd0404SClaudiu Manoil 		cpumask_clear(&cpu_mask);
1346d4fd0404SClaudiu Manoil 		cpumask_set_cpu(i % num_online_cpus(), &cpu_mask);
1347d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, &cpu_mask);
1348d4fd0404SClaudiu Manoil 	}
1349d4fd0404SClaudiu Manoil 
1350d4fd0404SClaudiu Manoil 	return 0;
1351d4fd0404SClaudiu Manoil 
1352d4fd0404SClaudiu Manoil irq_err:
1353d4fd0404SClaudiu Manoil 	while (i--) {
1354d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1355d4fd0404SClaudiu Manoil 
1356d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1357d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1358d4fd0404SClaudiu Manoil 	}
1359d4fd0404SClaudiu Manoil 
1360d4fd0404SClaudiu Manoil 	return err;
1361d4fd0404SClaudiu Manoil }
1362d4fd0404SClaudiu Manoil 
1363d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv)
1364d4fd0404SClaudiu Manoil {
1365d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1366d4fd0404SClaudiu Manoil 	int i;
1367d4fd0404SClaudiu Manoil 
1368d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1369d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1370d4fd0404SClaudiu Manoil 
1371d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1372d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1373d4fd0404SClaudiu Manoil 	}
1374d4fd0404SClaudiu Manoil }
1375d4fd0404SClaudiu Manoil 
1376bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv)
1377d4fd0404SClaudiu Manoil {
137891571081SClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
137991571081SClaudiu Manoil 	u32 icpt, ictt;
1380d4fd0404SClaudiu Manoil 	int i;
1381d4fd0404SClaudiu Manoil 
1382d4fd0404SClaudiu Manoil 	/* enable Tx & Rx event indication */
1383ae0e6a5dSClaudiu Manoil 	if (priv->ic_mode &
1384ae0e6a5dSClaudiu Manoil 	    (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) {
138591571081SClaudiu Manoil 		icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR);
138691571081SClaudiu Manoil 		/* init to non-0 minimum, will be adjusted later */
138791571081SClaudiu Manoil 		ictt = 0x1;
138891571081SClaudiu Manoil 	} else {
138991571081SClaudiu Manoil 		icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */
139091571081SClaudiu Manoil 		ictt = 0;
1391d4fd0404SClaudiu Manoil 	}
1392d4fd0404SClaudiu Manoil 
139391571081SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
139491571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt);
139591571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt);
139691571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE);
139791571081SClaudiu Manoil 	}
139891571081SClaudiu Manoil 
139991571081SClaudiu Manoil 	if (priv->ic_mode & ENETC_IC_TX_MANUAL)
140091571081SClaudiu Manoil 		icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR);
140191571081SClaudiu Manoil 	else
140291571081SClaudiu Manoil 		icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */
140391571081SClaudiu Manoil 
1404d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
140591571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt);
140691571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt);
140791571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE);
1408d4fd0404SClaudiu Manoil 	}
1409d4fd0404SClaudiu Manoil }
1410d4fd0404SClaudiu Manoil 
1411bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv)
1412d4fd0404SClaudiu Manoil {
1413d4fd0404SClaudiu Manoil 	int i;
1414d4fd0404SClaudiu Manoil 
1415d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1416d4fd0404SClaudiu Manoil 		enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0);
1417d4fd0404SClaudiu Manoil 
1418d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1419d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0);
1420d4fd0404SClaudiu Manoil }
1421d4fd0404SClaudiu Manoil 
142271b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev)
1423d4fd0404SClaudiu Manoil {
14242e47cb41SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1425a6a10d45SYangbo Lu 	struct ethtool_eee edata;
142671b77a7aSClaudiu Manoil 	int err;
1427d4fd0404SClaudiu Manoil 
142871b77a7aSClaudiu Manoil 	if (!priv->phylink)
1429d4fd0404SClaudiu Manoil 		return 0; /* phy-less mode */
1430d4fd0404SClaudiu Manoil 
143171b77a7aSClaudiu Manoil 	err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0);
143271b77a7aSClaudiu Manoil 	if (err) {
1433d4fd0404SClaudiu Manoil 		dev_err(&ndev->dev, "could not attach to PHY\n");
143471b77a7aSClaudiu Manoil 		return err;
1435d4fd0404SClaudiu Manoil 	}
1436d4fd0404SClaudiu Manoil 
1437a6a10d45SYangbo Lu 	/* disable EEE autoneg, until ENETC driver supports it */
1438a6a10d45SYangbo Lu 	memset(&edata, 0, sizeof(struct ethtool_eee));
143971b77a7aSClaudiu Manoil 	phylink_ethtool_set_eee(priv->phylink, &edata);
1440a6a10d45SYangbo Lu 
1441d4fd0404SClaudiu Manoil 	return 0;
1442d4fd0404SClaudiu Manoil }
1443d4fd0404SClaudiu Manoil 
144491571081SClaudiu Manoil void enetc_start(struct net_device *ndev)
1445bbb96dc7SClaudiu Manoil {
1446bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1447bbb96dc7SClaudiu Manoil 	int i;
1448bbb96dc7SClaudiu Manoil 
1449bbb96dc7SClaudiu Manoil 	enetc_setup_interrupts(priv);
1450bbb96dc7SClaudiu Manoil 
1451bbb96dc7SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1452bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1453bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1454bbb96dc7SClaudiu Manoil 
1455bbb96dc7SClaudiu Manoil 		napi_enable(&priv->int_vector[i]->napi);
1456bbb96dc7SClaudiu Manoil 		enable_irq(irq);
1457bbb96dc7SClaudiu Manoil 	}
1458bbb96dc7SClaudiu Manoil 
145971b77a7aSClaudiu Manoil 	if (priv->phylink)
146071b77a7aSClaudiu Manoil 		phylink_start(priv->phylink);
1461bbb96dc7SClaudiu Manoil 	else
1462bbb96dc7SClaudiu Manoil 		netif_carrier_on(ndev);
1463bbb96dc7SClaudiu Manoil 
1464bbb96dc7SClaudiu Manoil 	netif_tx_start_all_queues(ndev);
1465bbb96dc7SClaudiu Manoil }
1466bbb96dc7SClaudiu Manoil 
1467d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev)
1468d4fd0404SClaudiu Manoil {
1469d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1470bbb96dc7SClaudiu Manoil 	int err;
1471d4fd0404SClaudiu Manoil 
1472d4fd0404SClaudiu Manoil 	err = enetc_setup_irqs(priv);
1473d4fd0404SClaudiu Manoil 	if (err)
1474d4fd0404SClaudiu Manoil 		return err;
1475d4fd0404SClaudiu Manoil 
147671b77a7aSClaudiu Manoil 	err = enetc_phylink_connect(ndev);
1477d4fd0404SClaudiu Manoil 	if (err)
1478d4fd0404SClaudiu Manoil 		goto err_phy_connect;
1479d4fd0404SClaudiu Manoil 
1480d4fd0404SClaudiu Manoil 	err = enetc_alloc_tx_resources(priv);
1481d4fd0404SClaudiu Manoil 	if (err)
1482d4fd0404SClaudiu Manoil 		goto err_alloc_tx;
1483d4fd0404SClaudiu Manoil 
1484d4fd0404SClaudiu Manoil 	err = enetc_alloc_rx_resources(priv);
1485d4fd0404SClaudiu Manoil 	if (err)
1486d4fd0404SClaudiu Manoil 		goto err_alloc_rx;
1487d4fd0404SClaudiu Manoil 
1488d4fd0404SClaudiu Manoil 	err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1489d4fd0404SClaudiu Manoil 	if (err)
1490d4fd0404SClaudiu Manoil 		goto err_set_queues;
1491d4fd0404SClaudiu Manoil 
1492d4fd0404SClaudiu Manoil 	err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings);
1493d4fd0404SClaudiu Manoil 	if (err)
1494d4fd0404SClaudiu Manoil 		goto err_set_queues;
1495d4fd0404SClaudiu Manoil 
1496bbb96dc7SClaudiu Manoil 	enetc_setup_bdrs(priv);
1497bbb96dc7SClaudiu Manoil 	enetc_start(ndev);
1498d4fd0404SClaudiu Manoil 
1499d4fd0404SClaudiu Manoil 	return 0;
1500d4fd0404SClaudiu Manoil 
1501d4fd0404SClaudiu Manoil err_set_queues:
1502d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1503d4fd0404SClaudiu Manoil err_alloc_rx:
1504d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1505d4fd0404SClaudiu Manoil err_alloc_tx:
150671b77a7aSClaudiu Manoil 	if (priv->phylink)
150771b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1508d4fd0404SClaudiu Manoil err_phy_connect:
1509d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1510d4fd0404SClaudiu Manoil 
1511d4fd0404SClaudiu Manoil 	return err;
1512d4fd0404SClaudiu Manoil }
1513d4fd0404SClaudiu Manoil 
151491571081SClaudiu Manoil void enetc_stop(struct net_device *ndev)
1515d4fd0404SClaudiu Manoil {
1516d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1517d4fd0404SClaudiu Manoil 	int i;
1518d4fd0404SClaudiu Manoil 
1519d4fd0404SClaudiu Manoil 	netif_tx_stop_all_queues(ndev);
1520d4fd0404SClaudiu Manoil 
1521d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1522bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1523bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1524bbb96dc7SClaudiu Manoil 
1525bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1526d4fd0404SClaudiu Manoil 		napi_synchronize(&priv->int_vector[i]->napi);
1527d4fd0404SClaudiu Manoil 		napi_disable(&priv->int_vector[i]->napi);
1528d4fd0404SClaudiu Manoil 	}
1529d4fd0404SClaudiu Manoil 
153071b77a7aSClaudiu Manoil 	if (priv->phylink)
153171b77a7aSClaudiu Manoil 		phylink_stop(priv->phylink);
1532bbb96dc7SClaudiu Manoil 	else
1533bbb96dc7SClaudiu Manoil 		netif_carrier_off(ndev);
1534bbb96dc7SClaudiu Manoil 
1535bbb96dc7SClaudiu Manoil 	enetc_clear_interrupts(priv);
1536bbb96dc7SClaudiu Manoil }
1537bbb96dc7SClaudiu Manoil 
1538bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev)
1539bbb96dc7SClaudiu Manoil {
1540bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1541bbb96dc7SClaudiu Manoil 
1542bbb96dc7SClaudiu Manoil 	enetc_stop(ndev);
1543d4fd0404SClaudiu Manoil 	enetc_clear_bdrs(priv);
1544d4fd0404SClaudiu Manoil 
154571b77a7aSClaudiu Manoil 	if (priv->phylink)
154671b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1547d4fd0404SClaudiu Manoil 	enetc_free_rxtx_rings(priv);
1548d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1549d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1550d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1551d4fd0404SClaudiu Manoil 
1552d4fd0404SClaudiu Manoil 	return 0;
1553d4fd0404SClaudiu Manoil }
1554d4fd0404SClaudiu Manoil 
155513baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data)
1556cbe9e835SCamelia Groza {
1557cbe9e835SCamelia Groza 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1558cbe9e835SCamelia Groza 	struct tc_mqprio_qopt *mqprio = type_data;
1559cbe9e835SCamelia Groza 	struct enetc_bdr *tx_ring;
1560cbe9e835SCamelia Groza 	u8 num_tc;
1561cbe9e835SCamelia Groza 	int i;
1562cbe9e835SCamelia Groza 
1563cbe9e835SCamelia Groza 	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
1564cbe9e835SCamelia Groza 	num_tc = mqprio->num_tc;
1565cbe9e835SCamelia Groza 
1566cbe9e835SCamelia Groza 	if (!num_tc) {
1567cbe9e835SCamelia Groza 		netdev_reset_tc(ndev);
1568cbe9e835SCamelia Groza 		netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1569cbe9e835SCamelia Groza 
1570cbe9e835SCamelia Groza 		/* Reset all ring priorities to 0 */
1571cbe9e835SCamelia Groza 		for (i = 0; i < priv->num_tx_rings; i++) {
1572cbe9e835SCamelia Groza 			tx_ring = priv->tx_ring[i];
1573cbe9e835SCamelia Groza 			enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0);
1574cbe9e835SCamelia Groza 		}
1575cbe9e835SCamelia Groza 
1576cbe9e835SCamelia Groza 		return 0;
1577cbe9e835SCamelia Groza 	}
1578cbe9e835SCamelia Groza 
1579cbe9e835SCamelia Groza 	/* Check if we have enough BD rings available to accommodate all TCs */
1580cbe9e835SCamelia Groza 	if (num_tc > priv->num_tx_rings) {
1581cbe9e835SCamelia Groza 		netdev_err(ndev, "Max %d traffic classes supported\n",
1582cbe9e835SCamelia Groza 			   priv->num_tx_rings);
1583cbe9e835SCamelia Groza 		return -EINVAL;
1584cbe9e835SCamelia Groza 	}
1585cbe9e835SCamelia Groza 
1586cbe9e835SCamelia Groza 	/* For the moment, we use only one BD ring per TC.
1587cbe9e835SCamelia Groza 	 *
1588cbe9e835SCamelia Groza 	 * Configure num_tc BD rings with increasing priorities.
1589cbe9e835SCamelia Groza 	 */
1590cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++) {
1591cbe9e835SCamelia Groza 		tx_ring = priv->tx_ring[i];
1592cbe9e835SCamelia Groza 		enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i);
1593cbe9e835SCamelia Groza 	}
1594cbe9e835SCamelia Groza 
1595cbe9e835SCamelia Groza 	/* Reset the number of netdev queues based on the TC count */
1596cbe9e835SCamelia Groza 	netif_set_real_num_tx_queues(ndev, num_tc);
1597cbe9e835SCamelia Groza 
1598cbe9e835SCamelia Groza 	netdev_set_num_tc(ndev, num_tc);
1599cbe9e835SCamelia Groza 
1600cbe9e835SCamelia Groza 	/* Each TC is associated with one netdev queue */
1601cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++)
1602cbe9e835SCamelia Groza 		netdev_set_tc_queue(ndev, i, 1, i);
1603cbe9e835SCamelia Groza 
1604cbe9e835SCamelia Groza 	return 0;
1605cbe9e835SCamelia Groza }
1606cbe9e835SCamelia Groza 
160734c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type,
160834c6adf1SPo Liu 		   void *type_data)
160934c6adf1SPo Liu {
161034c6adf1SPo Liu 	switch (type) {
161134c6adf1SPo Liu 	case TC_SETUP_QDISC_MQPRIO:
161234c6adf1SPo Liu 		return enetc_setup_tc_mqprio(ndev, type_data);
161334c6adf1SPo Liu 	case TC_SETUP_QDISC_TAPRIO:
161434c6adf1SPo Liu 		return enetc_setup_tc_taprio(ndev, type_data);
1615c431047cSPo Liu 	case TC_SETUP_QDISC_CBS:
1616c431047cSPo Liu 		return enetc_setup_tc_cbs(ndev, type_data);
16170d08c9ecSPo Liu 	case TC_SETUP_QDISC_ETF:
16180d08c9ecSPo Liu 		return enetc_setup_tc_txtime(ndev, type_data);
1619888ae5a3SPo Liu 	case TC_SETUP_BLOCK:
1620888ae5a3SPo Liu 		return enetc_setup_tc_psfp(ndev, type_data);
162134c6adf1SPo Liu 	default:
162234c6adf1SPo Liu 		return -EOPNOTSUPP;
162334c6adf1SPo Liu 	}
162434c6adf1SPo Liu }
162534c6adf1SPo Liu 
1626d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev)
1627d4fd0404SClaudiu Manoil {
1628d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1629d4fd0404SClaudiu Manoil 	struct net_device_stats *stats = &ndev->stats;
1630d4fd0404SClaudiu Manoil 	unsigned long packets = 0, bytes = 0;
1631d4fd0404SClaudiu Manoil 	int i;
1632d4fd0404SClaudiu Manoil 
1633d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1634d4fd0404SClaudiu Manoil 		packets += priv->rx_ring[i]->stats.packets;
1635d4fd0404SClaudiu Manoil 		bytes	+= priv->rx_ring[i]->stats.bytes;
1636d4fd0404SClaudiu Manoil 	}
1637d4fd0404SClaudiu Manoil 
1638d4fd0404SClaudiu Manoil 	stats->rx_packets = packets;
1639d4fd0404SClaudiu Manoil 	stats->rx_bytes = bytes;
1640d4fd0404SClaudiu Manoil 	bytes = 0;
1641d4fd0404SClaudiu Manoil 	packets = 0;
1642d4fd0404SClaudiu Manoil 
1643d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1644d4fd0404SClaudiu Manoil 		packets += priv->tx_ring[i]->stats.packets;
1645d4fd0404SClaudiu Manoil 		bytes	+= priv->tx_ring[i]->stats.bytes;
1646d4fd0404SClaudiu Manoil 	}
1647d4fd0404SClaudiu Manoil 
1648d4fd0404SClaudiu Manoil 	stats->tx_packets = packets;
1649d4fd0404SClaudiu Manoil 	stats->tx_bytes = bytes;
1650d4fd0404SClaudiu Manoil 
1651d4fd0404SClaudiu Manoil 	return stats;
1652d4fd0404SClaudiu Manoil }
1653d4fd0404SClaudiu Manoil 
1654d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en)
1655d382563fSClaudiu Manoil {
1656d382563fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1657d382563fSClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
1658d382563fSClaudiu Manoil 	u32 reg;
1659d382563fSClaudiu Manoil 
1660d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings);
1661d382563fSClaudiu Manoil 
1662d382563fSClaudiu Manoil 	reg = enetc_rd(hw, ENETC_SIMR);
1663d382563fSClaudiu Manoil 	reg &= ~ENETC_SIMR_RSSE;
1664d382563fSClaudiu Manoil 	reg |= (en) ? ENETC_SIMR_RSSE : 0;
1665d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, reg);
1666d382563fSClaudiu Manoil 
1667d382563fSClaudiu Manoil 	return 0;
1668d382563fSClaudiu Manoil }
1669d382563fSClaudiu Manoil 
167079e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en)
167179e49982SPo Liu {
167279e49982SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1673888ae5a3SPo Liu 	int err;
167479e49982SPo Liu 
167579e49982SPo Liu 	if (en) {
1676888ae5a3SPo Liu 		err = enetc_psfp_enable(priv);
1677888ae5a3SPo Liu 		if (err)
1678888ae5a3SPo Liu 			return err;
1679888ae5a3SPo Liu 
168079e49982SPo Liu 		priv->active_offloads |= ENETC_F_QCI;
1681888ae5a3SPo Liu 		return 0;
168279e49982SPo Liu 	}
168379e49982SPo Liu 
1684888ae5a3SPo Liu 	err = enetc_psfp_disable(priv);
1685888ae5a3SPo Liu 	if (err)
1686888ae5a3SPo Liu 		return err;
1687888ae5a3SPo Liu 
1688888ae5a3SPo Liu 	priv->active_offloads &= ~ENETC_F_QCI;
1689888ae5a3SPo Liu 
169079e49982SPo Liu 	return 0;
169179e49982SPo Liu }
169279e49982SPo Liu 
16939deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en)
16949deba33fSClaudiu Manoil {
16959deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
16969deba33fSClaudiu Manoil 	int i;
16979deba33fSClaudiu Manoil 
16989deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
16999deba33fSClaudiu Manoil 		enetc_bdr_enable_rxvlan(&priv->si->hw, i, en);
17009deba33fSClaudiu Manoil }
17019deba33fSClaudiu Manoil 
17029deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en)
17039deba33fSClaudiu Manoil {
17049deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
17059deba33fSClaudiu Manoil 	int i;
17069deba33fSClaudiu Manoil 
17079deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
17089deba33fSClaudiu Manoil 		enetc_bdr_enable_txvlan(&priv->si->hw, i, en);
17099deba33fSClaudiu Manoil }
17109deba33fSClaudiu Manoil 
1711d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev,
1712d382563fSClaudiu Manoil 		       netdev_features_t features)
1713d382563fSClaudiu Manoil {
1714d382563fSClaudiu Manoil 	netdev_features_t changed = ndev->features ^ features;
1715888ae5a3SPo Liu 	int err = 0;
1716d382563fSClaudiu Manoil 
1717d382563fSClaudiu Manoil 	if (changed & NETIF_F_RXHASH)
1718d382563fSClaudiu Manoil 		enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH));
1719d382563fSClaudiu Manoil 
17209deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_RX)
17219deba33fSClaudiu Manoil 		enetc_enable_rxvlan(ndev,
17229deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_RX));
17239deba33fSClaudiu Manoil 
17249deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_TX)
17259deba33fSClaudiu Manoil 		enetc_enable_txvlan(ndev,
17269deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_TX));
17279deba33fSClaudiu Manoil 
172879e49982SPo Liu 	if (changed & NETIF_F_HW_TC)
1729888ae5a3SPo Liu 		err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC));
173079e49982SPo Liu 
1731888ae5a3SPo Liu 	return err;
1732d382563fSClaudiu Manoil }
1733d382563fSClaudiu Manoil 
1734434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1735d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr)
1736d3982312SY.b. Lu {
1737d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1738d3982312SY.b. Lu 	struct hwtstamp_config config;
1739434cebabSClaudiu Manoil 	int ao;
1740d3982312SY.b. Lu 
1741d3982312SY.b. Lu 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
1742d3982312SY.b. Lu 		return -EFAULT;
1743d3982312SY.b. Lu 
1744d3982312SY.b. Lu 	switch (config.tx_type) {
1745d3982312SY.b. Lu 	case HWTSTAMP_TX_OFF:
1746d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_TX_TSTAMP;
1747d3982312SY.b. Lu 		break;
1748d3982312SY.b. Lu 	case HWTSTAMP_TX_ON:
1749d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_TX_TSTAMP;
1750d3982312SY.b. Lu 		break;
1751d3982312SY.b. Lu 	default:
1752d3982312SY.b. Lu 		return -ERANGE;
1753d3982312SY.b. Lu 	}
1754d3982312SY.b. Lu 
1755434cebabSClaudiu Manoil 	ao = priv->active_offloads;
1756d3982312SY.b. Lu 	switch (config.rx_filter) {
1757d3982312SY.b. Lu 	case HWTSTAMP_FILTER_NONE:
1758d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_RX_TSTAMP;
1759d3982312SY.b. Lu 		break;
1760d3982312SY.b. Lu 	default:
1761d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_RX_TSTAMP;
1762d3982312SY.b. Lu 		config.rx_filter = HWTSTAMP_FILTER_ALL;
1763d3982312SY.b. Lu 	}
1764d3982312SY.b. Lu 
1765434cebabSClaudiu Manoil 	if (netif_running(ndev) && ao != priv->active_offloads) {
1766434cebabSClaudiu Manoil 		enetc_close(ndev);
1767434cebabSClaudiu Manoil 		enetc_open(ndev);
1768434cebabSClaudiu Manoil 	}
1769434cebabSClaudiu Manoil 
1770d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1771d3982312SY.b. Lu 	       -EFAULT : 0;
1772d3982312SY.b. Lu }
1773d3982312SY.b. Lu 
1774d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr)
1775d3982312SY.b. Lu {
1776d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1777d3982312SY.b. Lu 	struct hwtstamp_config config;
1778d3982312SY.b. Lu 
1779d3982312SY.b. Lu 	config.flags = 0;
1780d3982312SY.b. Lu 
1781d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_TX_TSTAMP)
1782d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_ON;
1783d3982312SY.b. Lu 	else
1784d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_OFF;
1785d3982312SY.b. Lu 
1786d3982312SY.b. Lu 	config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ?
1787d3982312SY.b. Lu 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE;
1788d3982312SY.b. Lu 
1789d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1790d3982312SY.b. Lu 	       -EFAULT : 0;
1791d3982312SY.b. Lu }
1792d3982312SY.b. Lu #endif
1793d3982312SY.b. Lu 
1794d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
1795d3982312SY.b. Lu {
179671b77a7aSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1797434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1798d3982312SY.b. Lu 	if (cmd == SIOCSHWTSTAMP)
1799d3982312SY.b. Lu 		return enetc_hwtstamp_set(ndev, rq);
1800d3982312SY.b. Lu 	if (cmd == SIOCGHWTSTAMP)
1801d3982312SY.b. Lu 		return enetc_hwtstamp_get(ndev, rq);
1802d3982312SY.b. Lu #endif
1803a613bafeSMichael Walle 
180471b77a7aSClaudiu Manoil 	if (!priv->phylink)
1805c55b810aSMichael Walle 		return -EOPNOTSUPP;
180671b77a7aSClaudiu Manoil 
180771b77a7aSClaudiu Manoil 	return phylink_mii_ioctl(priv->phylink, rq, cmd);
1808d3982312SY.b. Lu }
1809d3982312SY.b. Lu 
1810d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv)
1811d4fd0404SClaudiu Manoil {
1812d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
18131260e772SGustavo A. R. Silva 	int v_tx_rings;
1814d4fd0404SClaudiu Manoil 	int i, n, err, nvec;
1815d4fd0404SClaudiu Manoil 
1816d4fd0404SClaudiu Manoil 	nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num;
1817d4fd0404SClaudiu Manoil 	/* allocate MSIX for both messaging and Rx/Tx interrupts */
1818d4fd0404SClaudiu Manoil 	n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX);
1819d4fd0404SClaudiu Manoil 
1820d4fd0404SClaudiu Manoil 	if (n < 0)
1821d4fd0404SClaudiu Manoil 		return n;
1822d4fd0404SClaudiu Manoil 
1823d4fd0404SClaudiu Manoil 	if (n != nvec)
1824d4fd0404SClaudiu Manoil 		return -EPERM;
1825d4fd0404SClaudiu Manoil 
1826d4fd0404SClaudiu Manoil 	/* # of tx rings per int vector */
1827d4fd0404SClaudiu Manoil 	v_tx_rings = priv->num_tx_rings / priv->bdr_int_num;
1828d4fd0404SClaudiu Manoil 
1829d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1830d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v;
1831d4fd0404SClaudiu Manoil 		struct enetc_bdr *bdr;
1832d4fd0404SClaudiu Manoil 		int j;
1833d4fd0404SClaudiu Manoil 
18341260e772SGustavo A. R. Silva 		v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL);
1835d4fd0404SClaudiu Manoil 		if (!v) {
1836d4fd0404SClaudiu Manoil 			err = -ENOMEM;
1837d4fd0404SClaudiu Manoil 			goto fail;
1838d4fd0404SClaudiu Manoil 		}
1839d4fd0404SClaudiu Manoil 
1840d4fd0404SClaudiu Manoil 		priv->int_vector[i] = v;
1841d4fd0404SClaudiu Manoil 
1842ae0e6a5dSClaudiu Manoil 		/* init defaults for adaptive IC */
1843ae0e6a5dSClaudiu Manoil 		if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) {
1844ae0e6a5dSClaudiu Manoil 			v->rx_ictt = 0x1;
1845ae0e6a5dSClaudiu Manoil 			v->rx_dim_en = true;
1846ae0e6a5dSClaudiu Manoil 		}
1847ae0e6a5dSClaudiu Manoil 		INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work);
1848d4fd0404SClaudiu Manoil 		netif_napi_add(priv->ndev, &v->napi, enetc_poll,
1849d4fd0404SClaudiu Manoil 			       NAPI_POLL_WEIGHT);
1850d4fd0404SClaudiu Manoil 		v->count_tx_rings = v_tx_rings;
1851d4fd0404SClaudiu Manoil 
1852d4fd0404SClaudiu Manoil 		for (j = 0; j < v_tx_rings; j++) {
1853d4fd0404SClaudiu Manoil 			int idx;
1854d4fd0404SClaudiu Manoil 
1855d4fd0404SClaudiu Manoil 			/* default tx ring mapping policy */
1856d4fd0404SClaudiu Manoil 			if (priv->bdr_int_num == ENETC_MAX_BDR_INT)
1857d4fd0404SClaudiu Manoil 				idx = 2 * j + i; /* 2 CPUs */
1858d4fd0404SClaudiu Manoil 			else
1859d4fd0404SClaudiu Manoil 				idx = j + i * v_tx_rings; /* default */
1860d4fd0404SClaudiu Manoil 
1861d4fd0404SClaudiu Manoil 			__set_bit(idx, &v->tx_rings_map);
1862d4fd0404SClaudiu Manoil 			bdr = &v->tx_ring[j];
1863d4fd0404SClaudiu Manoil 			bdr->index = idx;
1864d4fd0404SClaudiu Manoil 			bdr->ndev = priv->ndev;
1865d4fd0404SClaudiu Manoil 			bdr->dev = priv->dev;
1866d4fd0404SClaudiu Manoil 			bdr->bd_count = priv->tx_bd_count;
1867d4fd0404SClaudiu Manoil 			priv->tx_ring[idx] = bdr;
1868d4fd0404SClaudiu Manoil 		}
1869d4fd0404SClaudiu Manoil 
1870d4fd0404SClaudiu Manoil 		bdr = &v->rx_ring;
1871d4fd0404SClaudiu Manoil 		bdr->index = i;
1872d4fd0404SClaudiu Manoil 		bdr->ndev = priv->ndev;
1873d4fd0404SClaudiu Manoil 		bdr->dev = priv->dev;
1874d4fd0404SClaudiu Manoil 		bdr->bd_count = priv->rx_bd_count;
1875d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = bdr;
1876d4fd0404SClaudiu Manoil 	}
1877d4fd0404SClaudiu Manoil 
1878d4fd0404SClaudiu Manoil 	return 0;
1879d4fd0404SClaudiu Manoil 
1880d4fd0404SClaudiu Manoil fail:
1881d4fd0404SClaudiu Manoil 	while (i--) {
1882d4fd0404SClaudiu Manoil 		netif_napi_del(&priv->int_vector[i]->napi);
1883ae0e6a5dSClaudiu Manoil 		cancel_work_sync(&priv->int_vector[i]->rx_dim.work);
1884d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1885d4fd0404SClaudiu Manoil 	}
1886d4fd0404SClaudiu Manoil 
1887d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(pdev);
1888d4fd0404SClaudiu Manoil 
1889d4fd0404SClaudiu Manoil 	return err;
1890d4fd0404SClaudiu Manoil }
1891d4fd0404SClaudiu Manoil 
1892d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv)
1893d4fd0404SClaudiu Manoil {
1894d4fd0404SClaudiu Manoil 	int i;
1895d4fd0404SClaudiu Manoil 
1896d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1897d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1898d4fd0404SClaudiu Manoil 
1899d4fd0404SClaudiu Manoil 		netif_napi_del(&v->napi);
1900ae0e6a5dSClaudiu Manoil 		cancel_work_sync(&v->rx_dim.work);
1901d4fd0404SClaudiu Manoil 	}
1902d4fd0404SClaudiu Manoil 
1903d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1904d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = NULL;
1905d4fd0404SClaudiu Manoil 
1906d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1907d4fd0404SClaudiu Manoil 		priv->tx_ring[i] = NULL;
1908d4fd0404SClaudiu Manoil 
1909d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1910d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1911d4fd0404SClaudiu Manoil 		priv->int_vector[i] = NULL;
1912d4fd0404SClaudiu Manoil 	}
1913d4fd0404SClaudiu Manoil 
1914d4fd0404SClaudiu Manoil 	/* disable all MSIX for this device */
1915d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(priv->si->pdev);
1916d4fd0404SClaudiu Manoil }
1917d4fd0404SClaudiu Manoil 
1918d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si)
1919d4fd0404SClaudiu Manoil {
1920d4fd0404SClaudiu Manoil 	char *p = (char *)si - si->pad;
1921d4fd0404SClaudiu Manoil 
1922d4fd0404SClaudiu Manoil 	kfree(p);
1923d4fd0404SClaudiu Manoil }
1924d4fd0404SClaudiu Manoil 
1925d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si)
1926d4fd0404SClaudiu Manoil {
1927d4fd0404SClaudiu Manoil 	if (si->pdev->revision == ENETC_REV1)
1928d4fd0404SClaudiu Manoil 		si->errata = ENETC_ERR_TXCSUM | ENETC_ERR_VLAN_ISOL |
1929d4fd0404SClaudiu Manoil 			     ENETC_ERR_UCMCSWP;
1930d4fd0404SClaudiu Manoil }
1931d4fd0404SClaudiu Manoil 
1932d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv)
1933d4fd0404SClaudiu Manoil {
1934d4fd0404SClaudiu Manoil 	struct enetc_si *si, *p;
1935d4fd0404SClaudiu Manoil 	struct enetc_hw *hw;
1936d4fd0404SClaudiu Manoil 	size_t alloc_size;
1937d4fd0404SClaudiu Manoil 	int err, len;
1938d4fd0404SClaudiu Manoil 
1939d4fd0404SClaudiu Manoil 	pcie_flr(pdev);
1940d4fd0404SClaudiu Manoil 	err = pci_enable_device_mem(pdev);
1941d4fd0404SClaudiu Manoil 	if (err) {
1942d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "device enable failed\n");
1943d4fd0404SClaudiu Manoil 		return err;
1944d4fd0404SClaudiu Manoil 	}
1945d4fd0404SClaudiu Manoil 
1946d4fd0404SClaudiu Manoil 	/* set up for high or low dma */
1947d4fd0404SClaudiu Manoil 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1948d4fd0404SClaudiu Manoil 	if (err) {
1949d4fd0404SClaudiu Manoil 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1950d4fd0404SClaudiu Manoil 		if (err) {
1951d4fd0404SClaudiu Manoil 			dev_err(&pdev->dev,
1952d4fd0404SClaudiu Manoil 				"DMA configuration failed: 0x%x\n", err);
1953d4fd0404SClaudiu Manoil 			goto err_dma;
1954d4fd0404SClaudiu Manoil 		}
1955d4fd0404SClaudiu Manoil 	}
1956d4fd0404SClaudiu Manoil 
1957d4fd0404SClaudiu Manoil 	err = pci_request_mem_regions(pdev, name);
1958d4fd0404SClaudiu Manoil 	if (err) {
1959d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err);
1960d4fd0404SClaudiu Manoil 		goto err_pci_mem_reg;
1961d4fd0404SClaudiu Manoil 	}
1962d4fd0404SClaudiu Manoil 
1963d4fd0404SClaudiu Manoil 	pci_set_master(pdev);
1964d4fd0404SClaudiu Manoil 
1965d4fd0404SClaudiu Manoil 	alloc_size = sizeof(struct enetc_si);
1966d4fd0404SClaudiu Manoil 	if (sizeof_priv) {
1967d4fd0404SClaudiu Manoil 		/* align priv to 32B */
1968d4fd0404SClaudiu Manoil 		alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN);
1969d4fd0404SClaudiu Manoil 		alloc_size += sizeof_priv;
1970d4fd0404SClaudiu Manoil 	}
1971d4fd0404SClaudiu Manoil 	/* force 32B alignment for enetc_si */
1972d4fd0404SClaudiu Manoil 	alloc_size += ENETC_SI_ALIGN - 1;
1973d4fd0404SClaudiu Manoil 
1974d4fd0404SClaudiu Manoil 	p = kzalloc(alloc_size, GFP_KERNEL);
1975d4fd0404SClaudiu Manoil 	if (!p) {
1976d4fd0404SClaudiu Manoil 		err = -ENOMEM;
1977d4fd0404SClaudiu Manoil 		goto err_alloc_si;
1978d4fd0404SClaudiu Manoil 	}
1979d4fd0404SClaudiu Manoil 
1980d4fd0404SClaudiu Manoil 	si = PTR_ALIGN(p, ENETC_SI_ALIGN);
1981d4fd0404SClaudiu Manoil 	si->pad = (char *)si - (char *)p;
1982d4fd0404SClaudiu Manoil 
1983d4fd0404SClaudiu Manoil 	pci_set_drvdata(pdev, si);
1984d4fd0404SClaudiu Manoil 	si->pdev = pdev;
1985d4fd0404SClaudiu Manoil 	hw = &si->hw;
1986d4fd0404SClaudiu Manoil 
1987d4fd0404SClaudiu Manoil 	len = pci_resource_len(pdev, ENETC_BAR_REGS);
1988d4fd0404SClaudiu Manoil 	hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len);
1989d4fd0404SClaudiu Manoil 	if (!hw->reg) {
1990d4fd0404SClaudiu Manoil 		err = -ENXIO;
1991d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "ioremap() failed\n");
1992d4fd0404SClaudiu Manoil 		goto err_ioremap;
1993d4fd0404SClaudiu Manoil 	}
1994d4fd0404SClaudiu Manoil 	if (len > ENETC_PORT_BASE)
1995d4fd0404SClaudiu Manoil 		hw->port = hw->reg + ENETC_PORT_BASE;
1996d4fd0404SClaudiu Manoil 	if (len > ENETC_GLOBAL_BASE)
1997d4fd0404SClaudiu Manoil 		hw->global = hw->reg + ENETC_GLOBAL_BASE;
1998d4fd0404SClaudiu Manoil 
1999d4fd0404SClaudiu Manoil 	enetc_detect_errata(si);
2000d4fd0404SClaudiu Manoil 
2001d4fd0404SClaudiu Manoil 	return 0;
2002d4fd0404SClaudiu Manoil 
2003d4fd0404SClaudiu Manoil err_ioremap:
2004d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
2005d4fd0404SClaudiu Manoil err_alloc_si:
2006d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
2007d4fd0404SClaudiu Manoil err_pci_mem_reg:
2008d4fd0404SClaudiu Manoil err_dma:
2009d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
2010d4fd0404SClaudiu Manoil 
2011d4fd0404SClaudiu Manoil 	return err;
2012d4fd0404SClaudiu Manoil }
2013d4fd0404SClaudiu Manoil 
2014d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev)
2015d4fd0404SClaudiu Manoil {
2016d4fd0404SClaudiu Manoil 	struct enetc_si *si = pci_get_drvdata(pdev);
2017d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
2018d4fd0404SClaudiu Manoil 
2019d4fd0404SClaudiu Manoil 	iounmap(hw->reg);
2020d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
2021d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
2022d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
2023d4fd0404SClaudiu Manoil }
2024