1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d1b15102SVladimir Oltean #include <linux/bpf_trace.h> 6d4fd0404SClaudiu Manoil #include <linux/tcp.h> 7d4fd0404SClaudiu Manoil #include <linux/udp.h> 8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 97294380cSYangbo Lu #include <linux/ptp_classify.h> 10847cbfc0SVladimir Oltean #include <net/pkt_sched.h> 11*fb8629e2SIoana Ciornei #include <net/tso.h> 12d4fd0404SClaudiu Manoil 137eab503bSVladimir Oltean static int enetc_num_stack_tx_queues(struct enetc_ndev_priv *priv) 147eab503bSVladimir Oltean { 157eab503bSVladimir Oltean int num_tx_rings = priv->num_tx_rings; 167eab503bSVladimir Oltean int i; 177eab503bSVladimir Oltean 187eab503bSVladimir Oltean for (i = 0; i < priv->num_rx_rings; i++) 197eab503bSVladimir Oltean if (priv->rx_ring[i]->xdp.prog) 207eab503bSVladimir Oltean return num_tx_rings - num_possible_cpus(); 217eab503bSVladimir Oltean 227eab503bSVladimir Oltean return num_tx_rings; 237eab503bSVladimir Oltean } 247eab503bSVladimir Oltean 257eab503bSVladimir Oltean static struct enetc_bdr *enetc_rx_ring_from_xdp_tx_ring(struct enetc_ndev_priv *priv, 267eab503bSVladimir Oltean struct enetc_bdr *tx_ring) 277eab503bSVladimir Oltean { 287eab503bSVladimir Oltean int index = &priv->tx_ring[tx_ring->index] - priv->xdp_tx_ring; 297eab503bSVladimir Oltean 307eab503bSVladimir Oltean return priv->rx_ring[index]; 317eab503bSVladimir Oltean } 327eab503bSVladimir Oltean 339d2b68ccSVladimir Oltean static struct sk_buff *enetc_tx_swbd_get_skb(struct enetc_tx_swbd *tx_swbd) 349d2b68ccSVladimir Oltean { 359d2b68ccSVladimir Oltean if (tx_swbd->is_xdp_tx || tx_swbd->is_xdp_redirect) 369d2b68ccSVladimir Oltean return NULL; 379d2b68ccSVladimir Oltean 389d2b68ccSVladimir Oltean return tx_swbd->skb; 399d2b68ccSVladimir Oltean } 409d2b68ccSVladimir Oltean 419d2b68ccSVladimir Oltean static struct xdp_frame * 429d2b68ccSVladimir Oltean enetc_tx_swbd_get_xdp_frame(struct enetc_tx_swbd *tx_swbd) 439d2b68ccSVladimir Oltean { 449d2b68ccSVladimir Oltean if (tx_swbd->is_xdp_redirect) 459d2b68ccSVladimir Oltean return tx_swbd->xdp_frame; 469d2b68ccSVladimir Oltean 479d2b68ccSVladimir Oltean return NULL; 489d2b68ccSVladimir Oltean } 499d2b68ccSVladimir Oltean 50d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 51d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 52d4fd0404SClaudiu Manoil { 537ed2bc80SVladimir Oltean /* For XDP_TX, pages come from RX, whereas for the other contexts where 547ed2bc80SVladimir Oltean * we have is_dma_page_set, those come from skb_frag_dma_map. We need 557ed2bc80SVladimir Oltean * to match the DMA mapping length, so we need to differentiate those. 567ed2bc80SVladimir Oltean */ 57d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 58d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 597ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx ? PAGE_SIZE : tx_swbd->len, 607ed2bc80SVladimir Oltean tx_swbd->dir); 61d4fd0404SClaudiu Manoil else 62d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 637ed2bc80SVladimir Oltean tx_swbd->len, tx_swbd->dir); 64d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 65d4fd0404SClaudiu Manoil } 66d4fd0404SClaudiu Manoil 679d2b68ccSVladimir Oltean static void enetc_free_tx_frame(struct enetc_bdr *tx_ring, 68d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 69d4fd0404SClaudiu Manoil { 709d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd); 719d2b68ccSVladimir Oltean struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd); 729d2b68ccSVladimir Oltean 73d4fd0404SClaudiu Manoil if (tx_swbd->dma) 74d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 75d4fd0404SClaudiu Manoil 769d2b68ccSVladimir Oltean if (xdp_frame) { 779d2b68ccSVladimir Oltean xdp_return_frame(tx_swbd->xdp_frame); 789d2b68ccSVladimir Oltean tx_swbd->xdp_frame = NULL; 799d2b68ccSVladimir Oltean } else if (skb) { 809d2b68ccSVladimir Oltean dev_kfree_skb_any(skb); 81d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 82d4fd0404SClaudiu Manoil } 83d4fd0404SClaudiu Manoil } 84d4fd0404SClaudiu Manoil 857ed2bc80SVladimir Oltean /* Let H/W know BD ring has been updated */ 867ed2bc80SVladimir Oltean static void enetc_update_tx_ring_tail(struct enetc_bdr *tx_ring) 877ed2bc80SVladimir Oltean { 887ed2bc80SVladimir Oltean /* includes wmb() */ 897ed2bc80SVladimir Oltean enetc_wr_reg_hot(tx_ring->tpir, tx_ring->next_to_use); 907ed2bc80SVladimir Oltean } 917ed2bc80SVladimir Oltean 927294380cSYangbo Lu static int enetc_ptp_parse(struct sk_buff *skb, u8 *udp, 937294380cSYangbo Lu u8 *msgtype, u8 *twostep, 947294380cSYangbo Lu u16 *correction_offset, u16 *body_offset) 957294380cSYangbo Lu { 967294380cSYangbo Lu unsigned int ptp_class; 977294380cSYangbo Lu struct ptp_header *hdr; 987294380cSYangbo Lu unsigned int type; 997294380cSYangbo Lu u8 *base; 1007294380cSYangbo Lu 1017294380cSYangbo Lu ptp_class = ptp_classify_raw(skb); 1027294380cSYangbo Lu if (ptp_class == PTP_CLASS_NONE) 1037294380cSYangbo Lu return -EINVAL; 1047294380cSYangbo Lu 1057294380cSYangbo Lu hdr = ptp_parse_header(skb, ptp_class); 1067294380cSYangbo Lu if (!hdr) 1077294380cSYangbo Lu return -EINVAL; 1087294380cSYangbo Lu 1097294380cSYangbo Lu type = ptp_class & PTP_CLASS_PMASK; 1107294380cSYangbo Lu if (type == PTP_CLASS_IPV4 || type == PTP_CLASS_IPV6) 1117294380cSYangbo Lu *udp = 1; 1127294380cSYangbo Lu else 1137294380cSYangbo Lu *udp = 0; 1147294380cSYangbo Lu 1157294380cSYangbo Lu *msgtype = ptp_get_msgtype(hdr, ptp_class); 1167294380cSYangbo Lu *twostep = hdr->flag_field[0] & 0x2; 1177294380cSYangbo Lu 1187294380cSYangbo Lu base = skb_mac_header(skb); 1197294380cSYangbo Lu *correction_offset = (u8 *)&hdr->correction - base; 1207294380cSYangbo Lu *body_offset = (u8 *)hdr + sizeof(struct ptp_header) - base; 1217294380cSYangbo Lu 1227294380cSYangbo Lu return 0; 1237294380cSYangbo Lu } 1247294380cSYangbo Lu 125f768e751SYangbo Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb) 126d4fd0404SClaudiu Manoil { 1277294380cSYangbo Lu bool do_vlan, do_onestep_tstamp = false, do_twostep_tstamp = false; 1287294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev); 1297294380cSYangbo Lu struct enetc_hw *hw = &priv->si->hw; 130d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 131d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 132d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 1337294380cSYangbo Lu u8 msgtype, twostep, udp; 134d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 1357294380cSYangbo Lu u16 offset1, offset2; 136d4fd0404SClaudiu Manoil int i, count = 0; 1377294380cSYangbo Lu skb_frag_t *frag; 138d4fd0404SClaudiu Manoil unsigned int f; 139d4fd0404SClaudiu Manoil dma_addr_t dma; 140d4fd0404SClaudiu Manoil u8 flags = 0; 141d4fd0404SClaudiu Manoil 142d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 143d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 144d4fd0404SClaudiu Manoil prefetchw(txbd); 145d4fd0404SClaudiu Manoil 146d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 147d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 148d4fd0404SClaudiu Manoil goto dma_err; 149d4fd0404SClaudiu Manoil 150d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 151d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 152d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 153d4fd0404SClaudiu Manoil 154d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 155d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 156d4fd0404SClaudiu Manoil tx_swbd->len = len; 157d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 1587ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 159d4fd0404SClaudiu Manoil count++; 160d4fd0404SClaudiu Manoil 161d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 1627294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 1637294380cSYangbo Lu if (enetc_ptp_parse(skb, &udp, &msgtype, &twostep, &offset1, 1647294380cSYangbo Lu &offset2) || 1657294380cSYangbo Lu msgtype != PTP_MSGTYPE_SYNC || twostep) 1667294380cSYangbo Lu WARN_ONCE(1, "Bad packet for one-step timestamping\n"); 1677294380cSYangbo Lu else 1687294380cSYangbo Lu do_onestep_tstamp = true; 1697294380cSYangbo Lu } else if (skb->cb[0] & ENETC_F_TX_TSTAMP) { 1707294380cSYangbo Lu do_twostep_tstamp = true; 1717294380cSYangbo Lu } 172d4fd0404SClaudiu Manoil 1737294380cSYangbo Lu tx_swbd->do_twostep_tstamp = do_twostep_tstamp; 1747294380cSYangbo Lu tx_swbd->check_wb = tx_swbd->do_twostep_tstamp; 1757294380cSYangbo Lu 1767294380cSYangbo Lu if (do_vlan || do_onestep_tstamp || do_twostep_tstamp) 177d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 178d4fd0404SClaudiu Manoil 17982728b91SClaudiu Manoil if (tx_ring->tsd_enable) 1800d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 181d4fd0404SClaudiu Manoil 182d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 183d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 184d4fd0404SClaudiu Manoil temp_bd.flags = flags; 185d4fd0404SClaudiu Manoil 18682728b91SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_TSE) 18782728b91SClaudiu Manoil temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns, 18882728b91SClaudiu Manoil flags); 1890d08c9ecSPo Liu 190d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 191d4fd0404SClaudiu Manoil u8 e_flags = 0; 192d4fd0404SClaudiu Manoil *txbd = temp_bd; 193d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 194d4fd0404SClaudiu Manoil 195d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 196d4fd0404SClaudiu Manoil flags = 0; 197d4fd0404SClaudiu Manoil tx_swbd++; 198d4fd0404SClaudiu Manoil txbd++; 199d4fd0404SClaudiu Manoil i++; 200d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 201d4fd0404SClaudiu Manoil i = 0; 202d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 203d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 204d4fd0404SClaudiu Manoil } 205d4fd0404SClaudiu Manoil prefetchw(txbd); 206d4fd0404SClaudiu Manoil 207d4fd0404SClaudiu Manoil if (do_vlan) { 208d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 209d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 210d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 211d4fd0404SClaudiu Manoil } 212d4fd0404SClaudiu Manoil 2137294380cSYangbo Lu if (do_onestep_tstamp) { 2147294380cSYangbo Lu u32 lo, hi, val; 2157294380cSYangbo Lu u64 sec, nsec; 2167294380cSYangbo Lu u8 *data; 2177294380cSYangbo Lu 2187294380cSYangbo Lu lo = enetc_rd_hot(hw, ENETC_SICTR0); 2197294380cSYangbo Lu hi = enetc_rd_hot(hw, ENETC_SICTR1); 2207294380cSYangbo Lu sec = (u64)hi << 32 | lo; 2217294380cSYangbo Lu nsec = do_div(sec, 1000000000); 2227294380cSYangbo Lu 2237294380cSYangbo Lu /* Configure extension BD */ 2247294380cSYangbo Lu temp_bd.ext.tstamp = cpu_to_le32(lo & 0x3fffffff); 2257294380cSYangbo Lu e_flags |= ENETC_TXBD_E_FLAGS_ONE_STEP_PTP; 2267294380cSYangbo Lu 2277294380cSYangbo Lu /* Update originTimestamp field of Sync packet 2287294380cSYangbo Lu * - 48 bits seconds field 2297294380cSYangbo Lu * - 32 bits nanseconds field 2307294380cSYangbo Lu */ 2317294380cSYangbo Lu data = skb_mac_header(skb); 2327294380cSYangbo Lu *(__be16 *)(data + offset2) = 2337294380cSYangbo Lu htons((sec >> 32) & 0xffff); 2347294380cSYangbo Lu *(__be32 *)(data + offset2 + 2) = 2357294380cSYangbo Lu htonl(sec & 0xffffffff); 2367294380cSYangbo Lu *(__be32 *)(data + offset2 + 6) = htonl(nsec); 2377294380cSYangbo Lu 2387294380cSYangbo Lu /* Configure single-step register */ 2397294380cSYangbo Lu val = ENETC_PM0_SINGLE_STEP_EN; 2407294380cSYangbo Lu val |= ENETC_SET_SINGLE_STEP_OFFSET(offset1); 2417294380cSYangbo Lu if (udp) 2427294380cSYangbo Lu val |= ENETC_PM0_SINGLE_STEP_CH; 2437294380cSYangbo Lu 2447294380cSYangbo Lu enetc_port_wr(hw, ENETC_PM0_SINGLE_STEP, val); 2457294380cSYangbo Lu enetc_port_wr(hw, ENETC_PM1_SINGLE_STEP, val); 2467294380cSYangbo Lu } else if (do_twostep_tstamp) { 247d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 248d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 249d4fd0404SClaudiu Manoil } 250d4fd0404SClaudiu Manoil 251d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 252d4fd0404SClaudiu Manoil count++; 253d4fd0404SClaudiu Manoil } 254d4fd0404SClaudiu Manoil 255d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 256d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 257d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 258d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 259d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 260d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 261d4fd0404SClaudiu Manoil goto dma_err; 262d4fd0404SClaudiu Manoil 263d4fd0404SClaudiu Manoil *txbd = temp_bd; 264d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 265d4fd0404SClaudiu Manoil 266d4fd0404SClaudiu Manoil flags = 0; 267d4fd0404SClaudiu Manoil tx_swbd++; 268d4fd0404SClaudiu Manoil txbd++; 269d4fd0404SClaudiu Manoil i++; 270d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 271d4fd0404SClaudiu Manoil i = 0; 272d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 273d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 274d4fd0404SClaudiu Manoil } 275d4fd0404SClaudiu Manoil prefetchw(txbd); 276d4fd0404SClaudiu Manoil 277d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 278d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 279d4fd0404SClaudiu Manoil 280d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 281d4fd0404SClaudiu Manoil tx_swbd->len = len; 282d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 2837ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 284d4fd0404SClaudiu Manoil count++; 285d4fd0404SClaudiu Manoil } 286d4fd0404SClaudiu Manoil 287d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 288d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 289d4fd0404SClaudiu Manoil temp_bd.flags = flags; 290d4fd0404SClaudiu Manoil *txbd = temp_bd; 291d4fd0404SClaudiu Manoil 292d504498dSVladimir Oltean tx_ring->tx_swbd[i].is_eof = true; 293d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 294d4fd0404SClaudiu Manoil 295d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 296d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 297d4fd0404SClaudiu Manoil 2984caefbceSMichael Walle skb_tx_timestamp(skb); 2994caefbceSMichael Walle 3007ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 301d4fd0404SClaudiu Manoil 302d4fd0404SClaudiu Manoil return count; 303d4fd0404SClaudiu Manoil 304d4fd0404SClaudiu Manoil dma_err: 305d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 306d4fd0404SClaudiu Manoil 307d4fd0404SClaudiu Manoil do { 308d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 3099d2b68ccSVladimir Oltean enetc_free_tx_frame(tx_ring, tx_swbd); 310d4fd0404SClaudiu Manoil if (i == 0) 311d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 312d4fd0404SClaudiu Manoil i--; 313d4fd0404SClaudiu Manoil } while (count--); 314d4fd0404SClaudiu Manoil 315d4fd0404SClaudiu Manoil return 0; 316d4fd0404SClaudiu Manoil } 317d4fd0404SClaudiu Manoil 318*fb8629e2SIoana Ciornei static void enetc_map_tx_tso_hdr(struct enetc_bdr *tx_ring, struct sk_buff *skb, 319*fb8629e2SIoana Ciornei struct enetc_tx_swbd *tx_swbd, 320*fb8629e2SIoana Ciornei union enetc_tx_bd *txbd, int *i, int hdr_len, 321*fb8629e2SIoana Ciornei int data_len) 322*fb8629e2SIoana Ciornei { 323*fb8629e2SIoana Ciornei union enetc_tx_bd txbd_tmp; 324*fb8629e2SIoana Ciornei u8 flags = 0, e_flags = 0; 325*fb8629e2SIoana Ciornei dma_addr_t addr; 326*fb8629e2SIoana Ciornei 327*fb8629e2SIoana Ciornei enetc_clear_tx_bd(&txbd_tmp); 328*fb8629e2SIoana Ciornei addr = tx_ring->tso_headers_dma + *i * TSO_HEADER_SIZE; 329*fb8629e2SIoana Ciornei 330*fb8629e2SIoana Ciornei if (skb_vlan_tag_present(skb)) 331*fb8629e2SIoana Ciornei flags |= ENETC_TXBD_FLAGS_EX; 332*fb8629e2SIoana Ciornei 333*fb8629e2SIoana Ciornei txbd_tmp.addr = cpu_to_le64(addr); 334*fb8629e2SIoana Ciornei txbd_tmp.buf_len = cpu_to_le16(hdr_len); 335*fb8629e2SIoana Ciornei 336*fb8629e2SIoana Ciornei /* first BD needs frm_len and offload flags set */ 337*fb8629e2SIoana Ciornei txbd_tmp.frm_len = cpu_to_le16(hdr_len + data_len); 338*fb8629e2SIoana Ciornei txbd_tmp.flags = flags; 339*fb8629e2SIoana Ciornei 340*fb8629e2SIoana Ciornei /* For the TSO header we do not set the dma address since we do not 341*fb8629e2SIoana Ciornei * want it unmapped when we do cleanup. We still set len so that we 342*fb8629e2SIoana Ciornei * count the bytes sent. 343*fb8629e2SIoana Ciornei */ 344*fb8629e2SIoana Ciornei tx_swbd->len = hdr_len; 345*fb8629e2SIoana Ciornei tx_swbd->do_twostep_tstamp = false; 346*fb8629e2SIoana Ciornei tx_swbd->check_wb = false; 347*fb8629e2SIoana Ciornei 348*fb8629e2SIoana Ciornei /* Actually write the header in the BD */ 349*fb8629e2SIoana Ciornei *txbd = txbd_tmp; 350*fb8629e2SIoana Ciornei 351*fb8629e2SIoana Ciornei /* Add extension BD for VLAN */ 352*fb8629e2SIoana Ciornei if (flags & ENETC_TXBD_FLAGS_EX) { 353*fb8629e2SIoana Ciornei /* Get the next BD */ 354*fb8629e2SIoana Ciornei enetc_bdr_idx_inc(tx_ring, i); 355*fb8629e2SIoana Ciornei txbd = ENETC_TXBD(*tx_ring, *i); 356*fb8629e2SIoana Ciornei tx_swbd = &tx_ring->tx_swbd[*i]; 357*fb8629e2SIoana Ciornei prefetchw(txbd); 358*fb8629e2SIoana Ciornei 359*fb8629e2SIoana Ciornei /* Setup the VLAN fields */ 360*fb8629e2SIoana Ciornei enetc_clear_tx_bd(&txbd_tmp); 361*fb8629e2SIoana Ciornei txbd_tmp.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 362*fb8629e2SIoana Ciornei txbd_tmp.ext.tpid = 0; /* < C-TAG */ 363*fb8629e2SIoana Ciornei e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 364*fb8629e2SIoana Ciornei 365*fb8629e2SIoana Ciornei /* Write the BD */ 366*fb8629e2SIoana Ciornei txbd_tmp.ext.e_flags = e_flags; 367*fb8629e2SIoana Ciornei *txbd = txbd_tmp; 368*fb8629e2SIoana Ciornei } 369*fb8629e2SIoana Ciornei } 370*fb8629e2SIoana Ciornei 371*fb8629e2SIoana Ciornei static int enetc_map_tx_tso_data(struct enetc_bdr *tx_ring, struct sk_buff *skb, 372*fb8629e2SIoana Ciornei struct enetc_tx_swbd *tx_swbd, 373*fb8629e2SIoana Ciornei union enetc_tx_bd *txbd, char *data, 374*fb8629e2SIoana Ciornei int size, bool last_bd) 375*fb8629e2SIoana Ciornei { 376*fb8629e2SIoana Ciornei union enetc_tx_bd txbd_tmp; 377*fb8629e2SIoana Ciornei dma_addr_t addr; 378*fb8629e2SIoana Ciornei u8 flags = 0; 379*fb8629e2SIoana Ciornei 380*fb8629e2SIoana Ciornei enetc_clear_tx_bd(&txbd_tmp); 381*fb8629e2SIoana Ciornei 382*fb8629e2SIoana Ciornei addr = dma_map_single(tx_ring->dev, data, size, DMA_TO_DEVICE); 383*fb8629e2SIoana Ciornei if (unlikely(dma_mapping_error(tx_ring->dev, addr))) { 384*fb8629e2SIoana Ciornei netdev_err(tx_ring->ndev, "DMA map error\n"); 385*fb8629e2SIoana Ciornei return -ENOMEM; 386*fb8629e2SIoana Ciornei } 387*fb8629e2SIoana Ciornei 388*fb8629e2SIoana Ciornei if (last_bd) { 389*fb8629e2SIoana Ciornei flags |= ENETC_TXBD_FLAGS_F; 390*fb8629e2SIoana Ciornei tx_swbd->is_eof = 1; 391*fb8629e2SIoana Ciornei } 392*fb8629e2SIoana Ciornei 393*fb8629e2SIoana Ciornei txbd_tmp.addr = cpu_to_le64(addr); 394*fb8629e2SIoana Ciornei txbd_tmp.buf_len = cpu_to_le16(size); 395*fb8629e2SIoana Ciornei txbd_tmp.flags = flags; 396*fb8629e2SIoana Ciornei 397*fb8629e2SIoana Ciornei tx_swbd->dma = addr; 398*fb8629e2SIoana Ciornei tx_swbd->len = size; 399*fb8629e2SIoana Ciornei tx_swbd->dir = DMA_TO_DEVICE; 400*fb8629e2SIoana Ciornei 401*fb8629e2SIoana Ciornei *txbd = txbd_tmp; 402*fb8629e2SIoana Ciornei 403*fb8629e2SIoana Ciornei return 0; 404*fb8629e2SIoana Ciornei } 405*fb8629e2SIoana Ciornei 406*fb8629e2SIoana Ciornei static __wsum enetc_tso_hdr_csum(struct tso_t *tso, struct sk_buff *skb, 407*fb8629e2SIoana Ciornei char *hdr, int hdr_len, int *l4_hdr_len) 408*fb8629e2SIoana Ciornei { 409*fb8629e2SIoana Ciornei char *l4_hdr = hdr + skb_transport_offset(skb); 410*fb8629e2SIoana Ciornei int mac_hdr_len = skb_network_offset(skb); 411*fb8629e2SIoana Ciornei 412*fb8629e2SIoana Ciornei if (tso->tlen != sizeof(struct udphdr)) { 413*fb8629e2SIoana Ciornei struct tcphdr *tcph = (struct tcphdr *)(l4_hdr); 414*fb8629e2SIoana Ciornei 415*fb8629e2SIoana Ciornei tcph->check = 0; 416*fb8629e2SIoana Ciornei } else { 417*fb8629e2SIoana Ciornei struct udphdr *udph = (struct udphdr *)(l4_hdr); 418*fb8629e2SIoana Ciornei 419*fb8629e2SIoana Ciornei udph->check = 0; 420*fb8629e2SIoana Ciornei } 421*fb8629e2SIoana Ciornei 422*fb8629e2SIoana Ciornei /* Compute the IP checksum. This is necessary since tso_build_hdr() 423*fb8629e2SIoana Ciornei * already incremented the IP ID field. 424*fb8629e2SIoana Ciornei */ 425*fb8629e2SIoana Ciornei if (!tso->ipv6) { 426*fb8629e2SIoana Ciornei struct iphdr *iph = (void *)(hdr + mac_hdr_len); 427*fb8629e2SIoana Ciornei 428*fb8629e2SIoana Ciornei iph->check = 0; 429*fb8629e2SIoana Ciornei iph->check = ip_fast_csum((unsigned char *)iph, iph->ihl); 430*fb8629e2SIoana Ciornei } 431*fb8629e2SIoana Ciornei 432*fb8629e2SIoana Ciornei /* Compute the checksum over the L4 header. */ 433*fb8629e2SIoana Ciornei *l4_hdr_len = hdr_len - skb_transport_offset(skb); 434*fb8629e2SIoana Ciornei return csum_partial(l4_hdr, *l4_hdr_len, 0); 435*fb8629e2SIoana Ciornei } 436*fb8629e2SIoana Ciornei 437*fb8629e2SIoana Ciornei static void enetc_tso_complete_csum(struct enetc_bdr *tx_ring, struct tso_t *tso, 438*fb8629e2SIoana Ciornei struct sk_buff *skb, char *hdr, int len, 439*fb8629e2SIoana Ciornei __wsum sum) 440*fb8629e2SIoana Ciornei { 441*fb8629e2SIoana Ciornei char *l4_hdr = hdr + skb_transport_offset(skb); 442*fb8629e2SIoana Ciornei __sum16 csum_final; 443*fb8629e2SIoana Ciornei 444*fb8629e2SIoana Ciornei /* Complete the L4 checksum by appending the pseudo-header to the 445*fb8629e2SIoana Ciornei * already computed checksum. 446*fb8629e2SIoana Ciornei */ 447*fb8629e2SIoana Ciornei if (!tso->ipv6) 448*fb8629e2SIoana Ciornei csum_final = csum_tcpudp_magic(ip_hdr(skb)->saddr, 449*fb8629e2SIoana Ciornei ip_hdr(skb)->daddr, 450*fb8629e2SIoana Ciornei len, ip_hdr(skb)->protocol, sum); 451*fb8629e2SIoana Ciornei else 452*fb8629e2SIoana Ciornei csum_final = csum_ipv6_magic(&ipv6_hdr(skb)->saddr, 453*fb8629e2SIoana Ciornei &ipv6_hdr(skb)->daddr, 454*fb8629e2SIoana Ciornei len, ipv6_hdr(skb)->nexthdr, sum); 455*fb8629e2SIoana Ciornei 456*fb8629e2SIoana Ciornei if (tso->tlen != sizeof(struct udphdr)) { 457*fb8629e2SIoana Ciornei struct tcphdr *tcph = (struct tcphdr *)(l4_hdr); 458*fb8629e2SIoana Ciornei 459*fb8629e2SIoana Ciornei tcph->check = csum_final; 460*fb8629e2SIoana Ciornei } else { 461*fb8629e2SIoana Ciornei struct udphdr *udph = (struct udphdr *)(l4_hdr); 462*fb8629e2SIoana Ciornei 463*fb8629e2SIoana Ciornei udph->check = csum_final; 464*fb8629e2SIoana Ciornei } 465*fb8629e2SIoana Ciornei } 466*fb8629e2SIoana Ciornei 467*fb8629e2SIoana Ciornei static int enetc_map_tx_tso_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb) 468*fb8629e2SIoana Ciornei { 469*fb8629e2SIoana Ciornei int hdr_len, total_len, data_len; 470*fb8629e2SIoana Ciornei struct enetc_tx_swbd *tx_swbd; 471*fb8629e2SIoana Ciornei union enetc_tx_bd *txbd; 472*fb8629e2SIoana Ciornei struct tso_t tso; 473*fb8629e2SIoana Ciornei __wsum csum, csum2; 474*fb8629e2SIoana Ciornei int count = 0, pos; 475*fb8629e2SIoana Ciornei int err, i, bd_data_num; 476*fb8629e2SIoana Ciornei 477*fb8629e2SIoana Ciornei /* Initialize the TSO handler, and prepare the first payload */ 478*fb8629e2SIoana Ciornei hdr_len = tso_start(skb, &tso); 479*fb8629e2SIoana Ciornei total_len = skb->len - hdr_len; 480*fb8629e2SIoana Ciornei i = tx_ring->next_to_use; 481*fb8629e2SIoana Ciornei 482*fb8629e2SIoana Ciornei while (total_len > 0) { 483*fb8629e2SIoana Ciornei char *hdr; 484*fb8629e2SIoana Ciornei 485*fb8629e2SIoana Ciornei /* Get the BD */ 486*fb8629e2SIoana Ciornei txbd = ENETC_TXBD(*tx_ring, i); 487*fb8629e2SIoana Ciornei tx_swbd = &tx_ring->tx_swbd[i]; 488*fb8629e2SIoana Ciornei prefetchw(txbd); 489*fb8629e2SIoana Ciornei 490*fb8629e2SIoana Ciornei /* Determine the length of this packet */ 491*fb8629e2SIoana Ciornei data_len = min_t(int, skb_shinfo(skb)->gso_size, total_len); 492*fb8629e2SIoana Ciornei total_len -= data_len; 493*fb8629e2SIoana Ciornei 494*fb8629e2SIoana Ciornei /* prepare packet headers: MAC + IP + TCP */ 495*fb8629e2SIoana Ciornei hdr = tx_ring->tso_headers + i * TSO_HEADER_SIZE; 496*fb8629e2SIoana Ciornei tso_build_hdr(skb, hdr, &tso, data_len, total_len == 0); 497*fb8629e2SIoana Ciornei 498*fb8629e2SIoana Ciornei /* compute the csum over the L4 header */ 499*fb8629e2SIoana Ciornei csum = enetc_tso_hdr_csum(&tso, skb, hdr, hdr_len, &pos); 500*fb8629e2SIoana Ciornei enetc_map_tx_tso_hdr(tx_ring, skb, tx_swbd, txbd, &i, hdr_len, data_len); 501*fb8629e2SIoana Ciornei bd_data_num = 0; 502*fb8629e2SIoana Ciornei count++; 503*fb8629e2SIoana Ciornei 504*fb8629e2SIoana Ciornei while (data_len > 0) { 505*fb8629e2SIoana Ciornei int size; 506*fb8629e2SIoana Ciornei 507*fb8629e2SIoana Ciornei size = min_t(int, tso.size, data_len); 508*fb8629e2SIoana Ciornei 509*fb8629e2SIoana Ciornei /* Advance the index in the BDR */ 510*fb8629e2SIoana Ciornei enetc_bdr_idx_inc(tx_ring, &i); 511*fb8629e2SIoana Ciornei txbd = ENETC_TXBD(*tx_ring, i); 512*fb8629e2SIoana Ciornei tx_swbd = &tx_ring->tx_swbd[i]; 513*fb8629e2SIoana Ciornei prefetchw(txbd); 514*fb8629e2SIoana Ciornei 515*fb8629e2SIoana Ciornei /* Compute the checksum over this segment of data and 516*fb8629e2SIoana Ciornei * add it to the csum already computed (over the L4 517*fb8629e2SIoana Ciornei * header and possible other data segments). 518*fb8629e2SIoana Ciornei */ 519*fb8629e2SIoana Ciornei csum2 = csum_partial(tso.data, size, 0); 520*fb8629e2SIoana Ciornei csum = csum_block_add(csum, csum2, pos); 521*fb8629e2SIoana Ciornei pos += size; 522*fb8629e2SIoana Ciornei 523*fb8629e2SIoana Ciornei err = enetc_map_tx_tso_data(tx_ring, skb, tx_swbd, txbd, 524*fb8629e2SIoana Ciornei tso.data, size, 525*fb8629e2SIoana Ciornei size == data_len); 526*fb8629e2SIoana Ciornei if (err) 527*fb8629e2SIoana Ciornei goto err_map_data; 528*fb8629e2SIoana Ciornei 529*fb8629e2SIoana Ciornei data_len -= size; 530*fb8629e2SIoana Ciornei count++; 531*fb8629e2SIoana Ciornei bd_data_num++; 532*fb8629e2SIoana Ciornei tso_build_data(skb, &tso, size); 533*fb8629e2SIoana Ciornei 534*fb8629e2SIoana Ciornei if (unlikely(bd_data_num >= ENETC_MAX_SKB_FRAGS && data_len)) 535*fb8629e2SIoana Ciornei goto err_chained_bd; 536*fb8629e2SIoana Ciornei } 537*fb8629e2SIoana Ciornei 538*fb8629e2SIoana Ciornei enetc_tso_complete_csum(tx_ring, &tso, skb, hdr, pos, csum); 539*fb8629e2SIoana Ciornei 540*fb8629e2SIoana Ciornei if (total_len == 0) 541*fb8629e2SIoana Ciornei tx_swbd->skb = skb; 542*fb8629e2SIoana Ciornei 543*fb8629e2SIoana Ciornei /* Go to the next BD */ 544*fb8629e2SIoana Ciornei enetc_bdr_idx_inc(tx_ring, &i); 545*fb8629e2SIoana Ciornei } 546*fb8629e2SIoana Ciornei 547*fb8629e2SIoana Ciornei tx_ring->next_to_use = i; 548*fb8629e2SIoana Ciornei enetc_update_tx_ring_tail(tx_ring); 549*fb8629e2SIoana Ciornei 550*fb8629e2SIoana Ciornei return count; 551*fb8629e2SIoana Ciornei 552*fb8629e2SIoana Ciornei err_map_data: 553*fb8629e2SIoana Ciornei dev_err(tx_ring->dev, "DMA map error"); 554*fb8629e2SIoana Ciornei 555*fb8629e2SIoana Ciornei err_chained_bd: 556*fb8629e2SIoana Ciornei do { 557*fb8629e2SIoana Ciornei tx_swbd = &tx_ring->tx_swbd[i]; 558*fb8629e2SIoana Ciornei enetc_free_tx_frame(tx_ring, tx_swbd); 559*fb8629e2SIoana Ciornei if (i == 0) 560*fb8629e2SIoana Ciornei i = tx_ring->bd_count; 561*fb8629e2SIoana Ciornei i--; 562*fb8629e2SIoana Ciornei } while (count--); 563*fb8629e2SIoana Ciornei 564*fb8629e2SIoana Ciornei return 0; 565*fb8629e2SIoana Ciornei } 566*fb8629e2SIoana Ciornei 5677294380cSYangbo Lu static netdev_tx_t enetc_start_xmit(struct sk_buff *skb, 5687294380cSYangbo Lu struct net_device *ndev) 5690486185eSVladimir Oltean { 5700486185eSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 5710486185eSVladimir Oltean struct enetc_bdr *tx_ring; 572acede3c5SIoana Ciornei int count, err; 5730486185eSVladimir Oltean 5747ce9c3d3SYangbo Lu /* Queue one-step Sync packet if already locked */ 5757ce9c3d3SYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 5767ce9c3d3SYangbo Lu if (test_and_set_bit_lock(ENETC_TX_ONESTEP_TSTAMP_IN_PROGRESS, 5777ce9c3d3SYangbo Lu &priv->flags)) { 5787ce9c3d3SYangbo Lu skb_queue_tail(&priv->tx_skbs, skb); 5797ce9c3d3SYangbo Lu return NETDEV_TX_OK; 5807ce9c3d3SYangbo Lu } 5817ce9c3d3SYangbo Lu } 5827ce9c3d3SYangbo Lu 5830486185eSVladimir Oltean tx_ring = priv->tx_ring[skb->queue_mapping]; 5840486185eSVladimir Oltean 585*fb8629e2SIoana Ciornei if (skb_is_gso(skb)) { 586*fb8629e2SIoana Ciornei if (enetc_bd_unused(tx_ring) < tso_count_descs(skb)) { 587*fb8629e2SIoana Ciornei netif_stop_subqueue(ndev, tx_ring->index); 588*fb8629e2SIoana Ciornei return NETDEV_TX_BUSY; 589*fb8629e2SIoana Ciornei } 590*fb8629e2SIoana Ciornei 591*fb8629e2SIoana Ciornei enetc_lock_mdio(); 592*fb8629e2SIoana Ciornei count = enetc_map_tx_tso_buffs(tx_ring, skb); 593*fb8629e2SIoana Ciornei enetc_unlock_mdio(); 594*fb8629e2SIoana Ciornei } else { 5950486185eSVladimir Oltean if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 5960486185eSVladimir Oltean if (unlikely(skb_linearize(skb))) 5970486185eSVladimir Oltean goto drop_packet_err; 5980486185eSVladimir Oltean 5990486185eSVladimir Oltean count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 6000486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 6010486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 6020486185eSVladimir Oltean return NETDEV_TX_BUSY; 6030486185eSVladimir Oltean } 6040486185eSVladimir Oltean 605acede3c5SIoana Ciornei if (skb->ip_summed == CHECKSUM_PARTIAL) { 606acede3c5SIoana Ciornei err = skb_checksum_help(skb); 607acede3c5SIoana Ciornei if (err) 608acede3c5SIoana Ciornei goto drop_packet_err; 609acede3c5SIoana Ciornei } 6100486185eSVladimir Oltean enetc_lock_mdio(); 611f768e751SYangbo Lu count = enetc_map_tx_buffs(tx_ring, skb); 6120486185eSVladimir Oltean enetc_unlock_mdio(); 613*fb8629e2SIoana Ciornei } 6140486185eSVladimir Oltean 6150486185eSVladimir Oltean if (unlikely(!count)) 6160486185eSVladimir Oltean goto drop_packet_err; 6170486185eSVladimir Oltean 6180486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 6190486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 6200486185eSVladimir Oltean 6210486185eSVladimir Oltean return NETDEV_TX_OK; 6220486185eSVladimir Oltean 6230486185eSVladimir Oltean drop_packet_err: 6240486185eSVladimir Oltean dev_kfree_skb_any(skb); 6250486185eSVladimir Oltean return NETDEV_TX_OK; 6260486185eSVladimir Oltean } 6270486185eSVladimir Oltean 6287294380cSYangbo Lu netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 6297294380cSYangbo Lu { 6307294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 6317294380cSYangbo Lu u8 udp, msgtype, twostep; 6327294380cSYangbo Lu u16 offset1, offset2; 6337294380cSYangbo Lu 6347294380cSYangbo Lu /* Mark tx timestamp type on skb->cb[0] if requires */ 6357294380cSYangbo Lu if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 6367294380cSYangbo Lu (priv->active_offloads & ENETC_F_TX_TSTAMP_MASK)) { 6377294380cSYangbo Lu skb->cb[0] = priv->active_offloads & ENETC_F_TX_TSTAMP_MASK; 6387294380cSYangbo Lu } else { 6397294380cSYangbo Lu skb->cb[0] = 0; 6407294380cSYangbo Lu } 6417294380cSYangbo Lu 6427294380cSYangbo Lu /* Fall back to two-step timestamp if not one-step Sync packet */ 6437294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 6447294380cSYangbo Lu if (enetc_ptp_parse(skb, &udp, &msgtype, &twostep, 6457294380cSYangbo Lu &offset1, &offset2) || 6467294380cSYangbo Lu msgtype != PTP_MSGTYPE_SYNC || twostep != 0) 6477294380cSYangbo Lu skb->cb[0] = ENETC_F_TX_TSTAMP; 6487294380cSYangbo Lu } 6497294380cSYangbo Lu 6507294380cSYangbo Lu return enetc_start_xmit(skb, ndev); 6517294380cSYangbo Lu } 6527294380cSYangbo Lu 653d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 654d4fd0404SClaudiu Manoil { 655d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 656d4fd0404SClaudiu Manoil int i; 657d4fd0404SClaudiu Manoil 658fd5736bfSAlex Marginean enetc_lock_mdio(); 659fd5736bfSAlex Marginean 660d4fd0404SClaudiu Manoil /* disable interrupts */ 661fd5736bfSAlex Marginean enetc_wr_reg_hot(v->rbier, 0); 662fd5736bfSAlex Marginean enetc_wr_reg_hot(v->ricr1, v->rx_ictt); 663d4fd0404SClaudiu Manoil 6640574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 665fd5736bfSAlex Marginean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0); 666fd5736bfSAlex Marginean 667fd5736bfSAlex Marginean enetc_unlock_mdio(); 668d4fd0404SClaudiu Manoil 669215602a8SJiafei Pan napi_schedule(&v->napi); 670d4fd0404SClaudiu Manoil 671d4fd0404SClaudiu Manoil return IRQ_HANDLED; 672d4fd0404SClaudiu Manoil } 673d4fd0404SClaudiu Manoil 674ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 675ae0e6a5dSClaudiu Manoil { 676ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 677ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 678ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 679ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 680ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 681ae0e6a5dSClaudiu Manoil 682ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 683ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 684ae0e6a5dSClaudiu Manoil } 685ae0e6a5dSClaudiu Manoil 686ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 687ae0e6a5dSClaudiu Manoil { 6889f7afa05SClaudiu Manoil struct dim_sample dim_sample = {}; 689ae0e6a5dSClaudiu Manoil 690ae0e6a5dSClaudiu Manoil v->comp_cnt++; 691ae0e6a5dSClaudiu Manoil 692ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 693ae0e6a5dSClaudiu Manoil return; 694ae0e6a5dSClaudiu Manoil 695ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 696ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 697ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 698ae0e6a5dSClaudiu Manoil &dim_sample); 699ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 700ae0e6a5dSClaudiu Manoil } 701ae0e6a5dSClaudiu Manoil 702d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 703d4fd0404SClaudiu Manoil { 704fd5736bfSAlex Marginean int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 705d4fd0404SClaudiu Manoil 706d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 707d4fd0404SClaudiu Manoil } 708d4fd0404SClaudiu Manoil 70965d0cbb4SVladimir Oltean static bool enetc_page_reusable(struct page *page) 71065d0cbb4SVladimir Oltean { 71165d0cbb4SVladimir Oltean return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 71265d0cbb4SVladimir Oltean } 71365d0cbb4SVladimir Oltean 71465d0cbb4SVladimir Oltean static void enetc_reuse_page(struct enetc_bdr *rx_ring, 71565d0cbb4SVladimir Oltean struct enetc_rx_swbd *old) 71665d0cbb4SVladimir Oltean { 71765d0cbb4SVladimir Oltean struct enetc_rx_swbd *new; 71865d0cbb4SVladimir Oltean 71965d0cbb4SVladimir Oltean new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 72065d0cbb4SVladimir Oltean 72165d0cbb4SVladimir Oltean /* next buf that may reuse a page */ 72265d0cbb4SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 72365d0cbb4SVladimir Oltean 72465d0cbb4SVladimir Oltean /* copy page reference */ 72565d0cbb4SVladimir Oltean *new = *old; 72665d0cbb4SVladimir Oltean } 72765d0cbb4SVladimir Oltean 728d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 729d3982312SY.b. Lu u64 *tstamp) 730d3982312SY.b. Lu { 731cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 732d3982312SY.b. Lu 7336d36ecdbSVladimir Oltean lo = enetc_rd_hot(hw, ENETC_SICTR0); 7346d36ecdbSVladimir Oltean hi = enetc_rd_hot(hw, ENETC_SICTR1); 735cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 736cec4f328SY.b. Lu if (lo <= tstamp_lo) 737d3982312SY.b. Lu hi -= 1; 738cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 739d3982312SY.b. Lu } 740d3982312SY.b. Lu 741d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 742d3982312SY.b. Lu { 743d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 744d3982312SY.b. Lu 745d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 746d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 747d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 748847cbfc0SVladimir Oltean skb_txtime_consumed(skb); 749d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 750d3982312SY.b. Lu } 751d3982312SY.b. Lu } 752d3982312SY.b. Lu 7537ed2bc80SVladimir Oltean static void enetc_recycle_xdp_tx_buff(struct enetc_bdr *tx_ring, 7547ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd) 7557ed2bc80SVladimir Oltean { 7567ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev); 7577ed2bc80SVladimir Oltean struct enetc_rx_swbd rx_swbd = { 7587ed2bc80SVladimir Oltean .dma = tx_swbd->dma, 7597ed2bc80SVladimir Oltean .page = tx_swbd->page, 7607ed2bc80SVladimir Oltean .page_offset = tx_swbd->page_offset, 7617ed2bc80SVladimir Oltean .dir = tx_swbd->dir, 7627ed2bc80SVladimir Oltean .len = tx_swbd->len, 7637ed2bc80SVladimir Oltean }; 7647eab503bSVladimir Oltean struct enetc_bdr *rx_ring; 7657eab503bSVladimir Oltean 7667eab503bSVladimir Oltean rx_ring = enetc_rx_ring_from_xdp_tx_ring(priv, tx_ring); 7677ed2bc80SVladimir Oltean 7687ed2bc80SVladimir Oltean if (likely(enetc_swbd_unused(rx_ring))) { 7697ed2bc80SVladimir Oltean enetc_reuse_page(rx_ring, &rx_swbd); 7707ed2bc80SVladimir Oltean 7717ed2bc80SVladimir Oltean /* sync for use by the device */ 7727ed2bc80SVladimir Oltean dma_sync_single_range_for_device(rx_ring->dev, rx_swbd.dma, 7737ed2bc80SVladimir Oltean rx_swbd.page_offset, 7747ed2bc80SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP, 7757ed2bc80SVladimir Oltean rx_swbd.dir); 7767ed2bc80SVladimir Oltean 7777ed2bc80SVladimir Oltean rx_ring->stats.recycles++; 7787ed2bc80SVladimir Oltean } else { 7797ed2bc80SVladimir Oltean /* RX ring is already full, we need to unmap and free the 7807ed2bc80SVladimir Oltean * page, since there's nothing useful we can do with it. 7817ed2bc80SVladimir Oltean */ 7827ed2bc80SVladimir Oltean rx_ring->stats.recycle_failures++; 7837ed2bc80SVladimir Oltean 7847ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd.dma, PAGE_SIZE, 7857ed2bc80SVladimir Oltean rx_swbd.dir); 7867ed2bc80SVladimir Oltean __free_page(rx_swbd.page); 7877ed2bc80SVladimir Oltean } 7887ed2bc80SVladimir Oltean 7897ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight--; 7907ed2bc80SVladimir Oltean } 7917ed2bc80SVladimir Oltean 792d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 793d4fd0404SClaudiu Manoil { 794d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 7957294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 796d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 797d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 798d4fd0404SClaudiu Manoil int i, bds_to_clean; 7997294380cSYangbo Lu bool do_twostep_tstamp; 800d3982312SY.b. Lu u64 tstamp = 0; 801d4fd0404SClaudiu Manoil 802d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 803d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 804fd5736bfSAlex Marginean 805d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 806d4fd0404SClaudiu Manoil 8077294380cSYangbo Lu do_twostep_tstamp = false; 808d3982312SY.b. Lu 809d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 8109d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd); 8119d2b68ccSVladimir Oltean struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd); 812a93580a0SVladimir Oltean bool is_eof = tx_swbd->is_eof; 8139d2b68ccSVladimir Oltean 814d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 815d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 816d3982312SY.b. Lu union enetc_tx_bd *txbd; 817d3982312SY.b. Lu 818d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 819d3982312SY.b. Lu 820d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 8217294380cSYangbo Lu tx_swbd->do_twostep_tstamp) { 822d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 823d3982312SY.b. Lu &tstamp); 8247294380cSYangbo Lu do_twostep_tstamp = true; 825d3982312SY.b. Lu } 826d3982312SY.b. Lu } 827d3982312SY.b. Lu 8287ed2bc80SVladimir Oltean if (tx_swbd->is_xdp_tx) 8297ed2bc80SVladimir Oltean enetc_recycle_xdp_tx_buff(tx_ring, tx_swbd); 8307ed2bc80SVladimir Oltean else if (likely(tx_swbd->dma)) 831d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 832f4a0be84SClaudiu Manoil 8339d2b68ccSVladimir Oltean if (xdp_frame) { 8349d2b68ccSVladimir Oltean xdp_return_frame(xdp_frame); 8359d2b68ccSVladimir Oltean } else if (skb) { 8367294380cSYangbo Lu if (unlikely(tx_swbd->skb->cb[0] & 8377294380cSYangbo Lu ENETC_F_TX_ONESTEP_SYNC_TSTAMP)) { 8387294380cSYangbo Lu /* Start work to release lock for next one-step 8397294380cSYangbo Lu * timestamping packet. And send one skb in 8407294380cSYangbo Lu * tx_skbs queue if has. 8417294380cSYangbo Lu */ 842b6faf160SYangbo Lu schedule_work(&priv->tx_onestep_tstamp); 8437294380cSYangbo Lu } else if (unlikely(do_twostep_tstamp)) { 8449d2b68ccSVladimir Oltean enetc_tstamp_tx(skb, tstamp); 8457294380cSYangbo Lu do_twostep_tstamp = false; 846d3982312SY.b. Lu } 8479d2b68ccSVladimir Oltean napi_consume_skb(skb, napi_budget); 848d4fd0404SClaudiu Manoil } 849d4fd0404SClaudiu Manoil 850d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 8511ee8d6f3SVladimir Oltean /* Scrub the swbd here so we don't have to do that 8521ee8d6f3SVladimir Oltean * when we reuse it during xmit 8531ee8d6f3SVladimir Oltean */ 8541ee8d6f3SVladimir Oltean memset(tx_swbd, 0, sizeof(*tx_swbd)); 855d4fd0404SClaudiu Manoil 856d4fd0404SClaudiu Manoil bds_to_clean--; 857d4fd0404SClaudiu Manoil tx_swbd++; 858d4fd0404SClaudiu Manoil i++; 859d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 860d4fd0404SClaudiu Manoil i = 0; 861d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 862d4fd0404SClaudiu Manoil } 863d4fd0404SClaudiu Manoil 864d4fd0404SClaudiu Manoil /* BD iteration loop end */ 865a93580a0SVladimir Oltean if (is_eof) { 866d4fd0404SClaudiu Manoil tx_frm_cnt++; 867d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 868fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) | 869d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 870d4fd0404SClaudiu Manoil } 871d4fd0404SClaudiu Manoil 872d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 873d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 874d4fd0404SClaudiu Manoil } 875d4fd0404SClaudiu Manoil 876d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 877d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 878d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 879d4fd0404SClaudiu Manoil 880d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 881d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 882d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 883d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 884d4fd0404SClaudiu Manoil } 885d4fd0404SClaudiu Manoil 886d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 887d4fd0404SClaudiu Manoil } 888d4fd0404SClaudiu Manoil 889d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 890d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 891d4fd0404SClaudiu Manoil { 8927ed2bc80SVladimir Oltean bool xdp = !!(rx_ring->xdp.prog); 893d4fd0404SClaudiu Manoil struct page *page; 894d4fd0404SClaudiu Manoil dma_addr_t addr; 895d4fd0404SClaudiu Manoil 896d4fd0404SClaudiu Manoil page = dev_alloc_page(); 897d4fd0404SClaudiu Manoil if (unlikely(!page)) 898d4fd0404SClaudiu Manoil return false; 899d4fd0404SClaudiu Manoil 9007ed2bc80SVladimir Oltean /* For XDP_TX, we forgo dma_unmap -> dma_map */ 9017ed2bc80SVladimir Oltean rx_swbd->dir = xdp ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE; 9027ed2bc80SVladimir Oltean 9037ed2bc80SVladimir Oltean addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, rx_swbd->dir); 904d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 905d4fd0404SClaudiu Manoil __free_page(page); 906d4fd0404SClaudiu Manoil 907d4fd0404SClaudiu Manoil return false; 908d4fd0404SClaudiu Manoil } 909d4fd0404SClaudiu Manoil 910d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 911d4fd0404SClaudiu Manoil rx_swbd->page = page; 912d1b15102SVladimir Oltean rx_swbd->page_offset = rx_ring->buffer_offset; 913d4fd0404SClaudiu Manoil 914d4fd0404SClaudiu Manoil return true; 915d4fd0404SClaudiu Manoil } 916d4fd0404SClaudiu Manoil 917d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 918d4fd0404SClaudiu Manoil { 919d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 920d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 921d4fd0404SClaudiu Manoil int i, j; 922d4fd0404SClaudiu Manoil 923d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 924d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 925714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 926d4fd0404SClaudiu Manoil 927d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 928d4fd0404SClaudiu Manoil /* try reuse page */ 929d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 930d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 931d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 932d4fd0404SClaudiu Manoil break; 933d4fd0404SClaudiu Manoil } 934d4fd0404SClaudiu Manoil } 935d4fd0404SClaudiu Manoil 936d4fd0404SClaudiu Manoil /* update RxBD */ 937d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 938d4fd0404SClaudiu Manoil rx_swbd->page_offset); 939d4fd0404SClaudiu Manoil /* clear 'R" as well */ 940d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 941d4fd0404SClaudiu Manoil 942c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 943c027aa92SVladimir Oltean rx_swbd = &rx_ring->rx_swbd[i]; 944d4fd0404SClaudiu Manoil } 945d4fd0404SClaudiu Manoil 946d4fd0404SClaudiu Manoil if (likely(j)) { 947d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 948d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 9497a5222cbSVladimir Oltean 9507a5222cbSVladimir Oltean /* update ENETC's consumer index */ 9517a5222cbSVladimir Oltean enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use); 952d4fd0404SClaudiu Manoil } 953d4fd0404SClaudiu Manoil 954d4fd0404SClaudiu Manoil return j; 955d4fd0404SClaudiu Manoil } 956d4fd0404SClaudiu Manoil 957434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 958d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 959d3982312SY.b. Lu union enetc_rx_bd *rxbd, 960d3982312SY.b. Lu struct sk_buff *skb) 961d3982312SY.b. Lu { 962d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 963d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 964d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 965cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 966d3982312SY.b. Lu u64 tstamp; 967d3982312SY.b. Lu 968cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 969fd5736bfSAlex Marginean lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0); 970fd5736bfSAlex Marginean hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1); 971434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 972434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 973cec4f328SY.b. Lu if (lo <= tstamp_lo) 974d3982312SY.b. Lu hi -= 1; 975d3982312SY.b. Lu 976cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 977d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 978d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 979d3982312SY.b. Lu } 980d3982312SY.b. Lu } 981d3982312SY.b. Lu #endif 982d3982312SY.b. Lu 983d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 984d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 985d4fd0404SClaudiu Manoil { 986d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 987827b6fd0SVladimir Oltean 988d3982312SY.b. Lu /* TODO: hashing */ 989d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 990d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 991d4fd0404SClaudiu Manoil 992d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 993d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 994d4fd0404SClaudiu Manoil } 995d4fd0404SClaudiu Manoil 996827b6fd0SVladimir Oltean if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) { 997827b6fd0SVladimir Oltean __be16 tpid = 0; 998827b6fd0SVladimir Oltean 999827b6fd0SVladimir Oltean switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) { 1000827b6fd0SVladimir Oltean case 0: 1001827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021Q); 1002827b6fd0SVladimir Oltean break; 1003827b6fd0SVladimir Oltean case 1: 1004827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021AD); 1005827b6fd0SVladimir Oltean break; 1006827b6fd0SVladimir Oltean case 2: 1007827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 1008827b6fd0SVladimir Oltean ENETC_PCVLANR1)); 1009827b6fd0SVladimir Oltean break; 1010827b6fd0SVladimir Oltean case 3: 1011827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 1012827b6fd0SVladimir Oltean ENETC_PCVLANR2)); 1013827b6fd0SVladimir Oltean break; 1014827b6fd0SVladimir Oltean default: 1015827b6fd0SVladimir Oltean break; 1016827b6fd0SVladimir Oltean } 1017827b6fd0SVladimir Oltean 1018827b6fd0SVladimir Oltean __vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt)); 1019827b6fd0SVladimir Oltean } 1020827b6fd0SVladimir Oltean 1021434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1022d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 1023d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 1024d3982312SY.b. Lu #endif 1025d4fd0404SClaudiu Manoil } 1026d4fd0404SClaudiu Manoil 10277ed2bc80SVladimir Oltean /* This gets called during the non-XDP NAPI poll cycle as well as on XDP_PASS, 10287ed2bc80SVladimir Oltean * so it needs to work with both DMA_FROM_DEVICE as well as DMA_BIDIRECTIONAL 10297ed2bc80SVladimir Oltean * mapped buffers. 10307ed2bc80SVladimir Oltean */ 1031d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 1032d4fd0404SClaudiu Manoil int i, u16 size) 1033d4fd0404SClaudiu Manoil { 1034d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 1035d4fd0404SClaudiu Manoil 1036d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 1037d4fd0404SClaudiu Manoil rx_swbd->page_offset, 10387ed2bc80SVladimir Oltean size, rx_swbd->dir); 1039d4fd0404SClaudiu Manoil return rx_swbd; 1040d4fd0404SClaudiu Manoil } 1041d4fd0404SClaudiu Manoil 10426b04830dSVladimir Oltean /* Reuse the current page without performing half-page buffer flipping */ 1043d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 1044d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 1045d4fd0404SClaudiu Manoil { 1046d1b15102SVladimir Oltean size_t buffer_size = ENETC_RXB_TRUESIZE - rx_ring->buffer_offset; 1047d1b15102SVladimir Oltean 1048d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 1049d4fd0404SClaudiu Manoil 1050d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 1051d4fd0404SClaudiu Manoil rx_swbd->page_offset, 10527ed2bc80SVladimir Oltean buffer_size, rx_swbd->dir); 10536b04830dSVladimir Oltean 10546b04830dSVladimir Oltean rx_swbd->page = NULL; 10556b04830dSVladimir Oltean } 10566b04830dSVladimir Oltean 10576b04830dSVladimir Oltean /* Reuse the current page by performing half-page buffer flipping */ 10586b04830dSVladimir Oltean static void enetc_flip_rx_buff(struct enetc_bdr *rx_ring, 10596b04830dSVladimir Oltean struct enetc_rx_swbd *rx_swbd) 10606b04830dSVladimir Oltean { 10616b04830dSVladimir Oltean if (likely(enetc_page_reusable(rx_swbd->page))) { 10626b04830dSVladimir Oltean rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 10636b04830dSVladimir Oltean page_ref_inc(rx_swbd->page); 10646b04830dSVladimir Oltean 10656b04830dSVladimir Oltean enetc_put_rx_buff(rx_ring, rx_swbd); 1066d4fd0404SClaudiu Manoil } else { 10677ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 10687ed2bc80SVladimir Oltean rx_swbd->dir); 1069d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 1070d4fd0404SClaudiu Manoil } 10716b04830dSVladimir Oltean } 1072d4fd0404SClaudiu Manoil 1073d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 1074d4fd0404SClaudiu Manoil int i, u16 size) 1075d4fd0404SClaudiu Manoil { 1076d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1077d4fd0404SClaudiu Manoil struct sk_buff *skb; 1078d4fd0404SClaudiu Manoil void *ba; 1079d4fd0404SClaudiu Manoil 1080d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 1081d1b15102SVladimir Oltean skb = build_skb(ba - rx_ring->buffer_offset, ENETC_RXB_TRUESIZE); 1082d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 1083d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 1084d4fd0404SClaudiu Manoil return NULL; 1085d4fd0404SClaudiu Manoil } 1086d4fd0404SClaudiu Manoil 1087d1b15102SVladimir Oltean skb_reserve(skb, rx_ring->buffer_offset); 1088d4fd0404SClaudiu Manoil __skb_put(skb, size); 1089d4fd0404SClaudiu Manoil 10906b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, rx_swbd); 1091d4fd0404SClaudiu Manoil 1092d4fd0404SClaudiu Manoil return skb; 1093d4fd0404SClaudiu Manoil } 1094d4fd0404SClaudiu Manoil 1095d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 1096d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 1097d4fd0404SClaudiu Manoil { 1098d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1099d4fd0404SClaudiu Manoil 1100d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 1101d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 1102d4fd0404SClaudiu Manoil 11036b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, rx_swbd); 1104d4fd0404SClaudiu Manoil } 1105d4fd0404SClaudiu Manoil 11062fa423f5SVladimir Oltean static bool enetc_check_bd_errors_and_consume(struct enetc_bdr *rx_ring, 11072fa423f5SVladimir Oltean u32 bd_status, 11082fa423f5SVladimir Oltean union enetc_rx_bd **rxbd, int *i) 11092fa423f5SVladimir Oltean { 11102fa423f5SVladimir Oltean if (likely(!(bd_status & ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK)))) 11112fa423f5SVladimir Oltean return false; 11122fa423f5SVladimir Oltean 1113672f9a21SVladimir Oltean enetc_put_rx_buff(rx_ring, &rx_ring->rx_swbd[*i]); 11142fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 11152fa423f5SVladimir Oltean 11162fa423f5SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 11172fa423f5SVladimir Oltean dma_rmb(); 11182fa423f5SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 11192fa423f5SVladimir Oltean 1120672f9a21SVladimir Oltean enetc_put_rx_buff(rx_ring, &rx_ring->rx_swbd[*i]); 11212fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 11222fa423f5SVladimir Oltean } 11232fa423f5SVladimir Oltean 11242fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_dropped++; 11252fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_errors++; 11262fa423f5SVladimir Oltean 11272fa423f5SVladimir Oltean return true; 11282fa423f5SVladimir Oltean } 11292fa423f5SVladimir Oltean 1130a800abd3SVladimir Oltean static struct sk_buff *enetc_build_skb(struct enetc_bdr *rx_ring, 1131a800abd3SVladimir Oltean u32 bd_status, union enetc_rx_bd **rxbd, 1132d1b15102SVladimir Oltean int *i, int *cleaned_cnt, int buffer_size) 1133a800abd3SVladimir Oltean { 1134a800abd3SVladimir Oltean struct sk_buff *skb; 1135a800abd3SVladimir Oltean u16 size; 1136a800abd3SVladimir Oltean 1137a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 1138a800abd3SVladimir Oltean skb = enetc_map_rx_buff_to_skb(rx_ring, *i, size); 1139a800abd3SVladimir Oltean if (!skb) 1140a800abd3SVladimir Oltean return NULL; 1141a800abd3SVladimir Oltean 1142a800abd3SVladimir Oltean enetc_get_offloads(rx_ring, *rxbd, skb); 1143a800abd3SVladimir Oltean 1144a800abd3SVladimir Oltean (*cleaned_cnt)++; 1145a800abd3SVladimir Oltean 1146a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1147a800abd3SVladimir Oltean 1148a800abd3SVladimir Oltean /* not last BD in frame? */ 1149a800abd3SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 1150a800abd3SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 1151d1b15102SVladimir Oltean size = buffer_size; 1152a800abd3SVladimir Oltean 1153a800abd3SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 1154a800abd3SVladimir Oltean dma_rmb(); 1155a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 1156a800abd3SVladimir Oltean } 1157a800abd3SVladimir Oltean 1158a800abd3SVladimir Oltean enetc_add_rx_buff_to_skb(rx_ring, *i, size, skb); 1159a800abd3SVladimir Oltean 1160a800abd3SVladimir Oltean (*cleaned_cnt)++; 1161a800abd3SVladimir Oltean 1162a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1163a800abd3SVladimir Oltean } 1164a800abd3SVladimir Oltean 1165a800abd3SVladimir Oltean skb_record_rx_queue(skb, rx_ring->index); 1166a800abd3SVladimir Oltean skb->protocol = eth_type_trans(skb, rx_ring->ndev); 1167a800abd3SVladimir Oltean 1168a800abd3SVladimir Oltean return skb; 1169a800abd3SVladimir Oltean } 1170a800abd3SVladimir Oltean 1171d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 1172d4fd0404SClaudiu Manoil 1173d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 1174d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 1175d4fd0404SClaudiu Manoil { 1176d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 1177d4fd0404SClaudiu Manoil int cleaned_cnt, i; 1178d4fd0404SClaudiu Manoil 1179d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 1180d4fd0404SClaudiu Manoil /* next descriptor to process */ 1181d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 1182d4fd0404SClaudiu Manoil 1183d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 1184d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 1185d4fd0404SClaudiu Manoil struct sk_buff *skb; 1186d4fd0404SClaudiu Manoil u32 bd_status; 1187d4fd0404SClaudiu Manoil 11887a5222cbSVladimir Oltean if (cleaned_cnt >= ENETC_RXBD_BUNDLE) 11897a5222cbSVladimir Oltean cleaned_cnt -= enetc_refill_rx_ring(rx_ring, 11907a5222cbSVladimir Oltean cleaned_cnt); 1191d4fd0404SClaudiu Manoil 1192714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 1193d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 11946d36ecdbSVladimir Oltean if (!bd_status) 1195d4fd0404SClaudiu Manoil break; 1196d4fd0404SClaudiu Manoil 1197fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 1198d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 11992fa423f5SVladimir Oltean 12002fa423f5SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 12012fa423f5SVladimir Oltean &rxbd, &i)) 12022fa423f5SVladimir Oltean break; 12032fa423f5SVladimir Oltean 1204a800abd3SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, &i, 1205d1b15102SVladimir Oltean &cleaned_cnt, ENETC_RXB_DMA_SIZE); 12066d36ecdbSVladimir Oltean if (!skb) 1207d4fd0404SClaudiu Manoil break; 1208d4fd0404SClaudiu Manoil 1209d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 1210a800abd3SVladimir Oltean rx_frm_cnt++; 1211d4fd0404SClaudiu Manoil 1212d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 1213d4fd0404SClaudiu Manoil } 1214d4fd0404SClaudiu Manoil 1215d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 1216d4fd0404SClaudiu Manoil 1217d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 1218d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 1219d4fd0404SClaudiu Manoil 1220d4fd0404SClaudiu Manoil return rx_frm_cnt; 1221d4fd0404SClaudiu Manoil } 1222d4fd0404SClaudiu Manoil 12237ed2bc80SVladimir Oltean static void enetc_xdp_map_tx_buff(struct enetc_bdr *tx_ring, int i, 12247ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd, 12257ed2bc80SVladimir Oltean int frm_len) 12267ed2bc80SVladimir Oltean { 12277ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 12287ed2bc80SVladimir Oltean 12297ed2bc80SVladimir Oltean prefetchw(txbd); 12307ed2bc80SVladimir Oltean 12317ed2bc80SVladimir Oltean enetc_clear_tx_bd(txbd); 12327ed2bc80SVladimir Oltean txbd->addr = cpu_to_le64(tx_swbd->dma + tx_swbd->page_offset); 12337ed2bc80SVladimir Oltean txbd->buf_len = cpu_to_le16(tx_swbd->len); 12347ed2bc80SVladimir Oltean txbd->frm_len = cpu_to_le16(frm_len); 12357ed2bc80SVladimir Oltean 12367ed2bc80SVladimir Oltean memcpy(&tx_ring->tx_swbd[i], tx_swbd, sizeof(*tx_swbd)); 12377ed2bc80SVladimir Oltean } 12387ed2bc80SVladimir Oltean 12397ed2bc80SVladimir Oltean /* Puts in the TX ring one XDP frame, mapped as an array of TX software buffer 12407ed2bc80SVladimir Oltean * descriptors. 12417ed2bc80SVladimir Oltean */ 12427ed2bc80SVladimir Oltean static bool enetc_xdp_tx(struct enetc_bdr *tx_ring, 12437ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_arr, int num_tx_swbd) 12447ed2bc80SVladimir Oltean { 12457ed2bc80SVladimir Oltean struct enetc_tx_swbd *tmp_tx_swbd = xdp_tx_arr; 12467ed2bc80SVladimir Oltean int i, k, frm_len = tmp_tx_swbd->len; 12477ed2bc80SVladimir Oltean 12487ed2bc80SVladimir Oltean if (unlikely(enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(num_tx_swbd))) 12497ed2bc80SVladimir Oltean return false; 12507ed2bc80SVladimir Oltean 12517ed2bc80SVladimir Oltean while (unlikely(!tmp_tx_swbd->is_eof)) { 12527ed2bc80SVladimir Oltean tmp_tx_swbd++; 12537ed2bc80SVladimir Oltean frm_len += tmp_tx_swbd->len; 12547ed2bc80SVladimir Oltean } 12557ed2bc80SVladimir Oltean 12567ed2bc80SVladimir Oltean i = tx_ring->next_to_use; 12577ed2bc80SVladimir Oltean 12587ed2bc80SVladimir Oltean for (k = 0; k < num_tx_swbd; k++) { 12597ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[k]; 12607ed2bc80SVladimir Oltean 12617ed2bc80SVladimir Oltean enetc_xdp_map_tx_buff(tx_ring, i, xdp_tx_swbd, frm_len); 12627ed2bc80SVladimir Oltean 12637ed2bc80SVladimir Oltean /* last BD needs 'F' bit set */ 12647ed2bc80SVladimir Oltean if (xdp_tx_swbd->is_eof) { 12657ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 12667ed2bc80SVladimir Oltean 12677ed2bc80SVladimir Oltean txbd->flags = ENETC_TXBD_FLAGS_F; 12687ed2bc80SVladimir Oltean } 12697ed2bc80SVladimir Oltean 12707ed2bc80SVladimir Oltean enetc_bdr_idx_inc(tx_ring, &i); 12717ed2bc80SVladimir Oltean } 12727ed2bc80SVladimir Oltean 12737ed2bc80SVladimir Oltean tx_ring->next_to_use = i; 12747ed2bc80SVladimir Oltean 12757ed2bc80SVladimir Oltean return true; 12767ed2bc80SVladimir Oltean } 12777ed2bc80SVladimir Oltean 12789d2b68ccSVladimir Oltean static int enetc_xdp_frame_to_xdp_tx_swbd(struct enetc_bdr *tx_ring, 12799d2b68ccSVladimir Oltean struct enetc_tx_swbd *xdp_tx_arr, 12809d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame) 12819d2b68ccSVladimir Oltean { 12829d2b68ccSVladimir Oltean struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[0]; 12839d2b68ccSVladimir Oltean struct skb_shared_info *shinfo; 12849d2b68ccSVladimir Oltean void *data = xdp_frame->data; 12859d2b68ccSVladimir Oltean int len = xdp_frame->len; 12869d2b68ccSVladimir Oltean skb_frag_t *frag; 12879d2b68ccSVladimir Oltean dma_addr_t dma; 12889d2b68ccSVladimir Oltean unsigned int f; 12899d2b68ccSVladimir Oltean int n = 0; 12909d2b68ccSVladimir Oltean 12919d2b68ccSVladimir Oltean dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE); 12929d2b68ccSVladimir Oltean if (unlikely(dma_mapping_error(tx_ring->dev, dma))) { 12939d2b68ccSVladimir Oltean netdev_err(tx_ring->ndev, "DMA map error\n"); 12949d2b68ccSVladimir Oltean return -1; 12959d2b68ccSVladimir Oltean } 12969d2b68ccSVladimir Oltean 12979d2b68ccSVladimir Oltean xdp_tx_swbd->dma = dma; 12989d2b68ccSVladimir Oltean xdp_tx_swbd->dir = DMA_TO_DEVICE; 12999d2b68ccSVladimir Oltean xdp_tx_swbd->len = len; 13009d2b68ccSVladimir Oltean xdp_tx_swbd->is_xdp_redirect = true; 13019d2b68ccSVladimir Oltean xdp_tx_swbd->is_eof = false; 13029d2b68ccSVladimir Oltean xdp_tx_swbd->xdp_frame = NULL; 13039d2b68ccSVladimir Oltean 13049d2b68ccSVladimir Oltean n++; 13059d2b68ccSVladimir Oltean xdp_tx_swbd = &xdp_tx_arr[n]; 13069d2b68ccSVladimir Oltean 13079d2b68ccSVladimir Oltean shinfo = xdp_get_shared_info_from_frame(xdp_frame); 13089d2b68ccSVladimir Oltean 13099d2b68ccSVladimir Oltean for (f = 0, frag = &shinfo->frags[0]; f < shinfo->nr_frags; 13109d2b68ccSVladimir Oltean f++, frag++) { 13119d2b68ccSVladimir Oltean data = skb_frag_address(frag); 13129d2b68ccSVladimir Oltean len = skb_frag_size(frag); 13139d2b68ccSVladimir Oltean 13149d2b68ccSVladimir Oltean dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE); 13159d2b68ccSVladimir Oltean if (unlikely(dma_mapping_error(tx_ring->dev, dma))) { 13169d2b68ccSVladimir Oltean /* Undo the DMA mapping for all fragments */ 1317626b598aSDan Carpenter while (--n >= 0) 13189d2b68ccSVladimir Oltean enetc_unmap_tx_buff(tx_ring, &xdp_tx_arr[n]); 13199d2b68ccSVladimir Oltean 13209d2b68ccSVladimir Oltean netdev_err(tx_ring->ndev, "DMA map error\n"); 13219d2b68ccSVladimir Oltean return -1; 13229d2b68ccSVladimir Oltean } 13239d2b68ccSVladimir Oltean 13249d2b68ccSVladimir Oltean xdp_tx_swbd->dma = dma; 13259d2b68ccSVladimir Oltean xdp_tx_swbd->dir = DMA_TO_DEVICE; 13269d2b68ccSVladimir Oltean xdp_tx_swbd->len = len; 13279d2b68ccSVladimir Oltean xdp_tx_swbd->is_xdp_redirect = true; 13289d2b68ccSVladimir Oltean xdp_tx_swbd->is_eof = false; 13299d2b68ccSVladimir Oltean xdp_tx_swbd->xdp_frame = NULL; 13309d2b68ccSVladimir Oltean 13319d2b68ccSVladimir Oltean n++; 13329d2b68ccSVladimir Oltean xdp_tx_swbd = &xdp_tx_arr[n]; 13339d2b68ccSVladimir Oltean } 13349d2b68ccSVladimir Oltean 13359d2b68ccSVladimir Oltean xdp_tx_arr[n - 1].is_eof = true; 13369d2b68ccSVladimir Oltean xdp_tx_arr[n - 1].xdp_frame = xdp_frame; 13379d2b68ccSVladimir Oltean 13389d2b68ccSVladimir Oltean return n; 13399d2b68ccSVladimir Oltean } 13409d2b68ccSVladimir Oltean 13419d2b68ccSVladimir Oltean int enetc_xdp_xmit(struct net_device *ndev, int num_frames, 13429d2b68ccSVladimir Oltean struct xdp_frame **frames, u32 flags) 13439d2b68ccSVladimir Oltean { 13449d2b68ccSVladimir Oltean struct enetc_tx_swbd xdp_redirect_arr[ENETC_MAX_SKB_FRAGS] = {0}; 13459d2b68ccSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 13469d2b68ccSVladimir Oltean struct enetc_bdr *tx_ring; 13479d2b68ccSVladimir Oltean int xdp_tx_bd_cnt, i, k; 13489d2b68ccSVladimir Oltean int xdp_tx_frm_cnt = 0; 13499d2b68ccSVladimir Oltean 135024e39309SVladimir Oltean enetc_lock_mdio(); 135124e39309SVladimir Oltean 13527eab503bSVladimir Oltean tx_ring = priv->xdp_tx_ring[smp_processor_id()]; 13539d2b68ccSVladimir Oltean 13549d2b68ccSVladimir Oltean prefetchw(ENETC_TXBD(*tx_ring, tx_ring->next_to_use)); 13559d2b68ccSVladimir Oltean 13569d2b68ccSVladimir Oltean for (k = 0; k < num_frames; k++) { 13579d2b68ccSVladimir Oltean xdp_tx_bd_cnt = enetc_xdp_frame_to_xdp_tx_swbd(tx_ring, 13589d2b68ccSVladimir Oltean xdp_redirect_arr, 13599d2b68ccSVladimir Oltean frames[k]); 13609d2b68ccSVladimir Oltean if (unlikely(xdp_tx_bd_cnt < 0)) 13619d2b68ccSVladimir Oltean break; 13629d2b68ccSVladimir Oltean 13639d2b68ccSVladimir Oltean if (unlikely(!enetc_xdp_tx(tx_ring, xdp_redirect_arr, 13649d2b68ccSVladimir Oltean xdp_tx_bd_cnt))) { 13659d2b68ccSVladimir Oltean for (i = 0; i < xdp_tx_bd_cnt; i++) 13669d2b68ccSVladimir Oltean enetc_unmap_tx_buff(tx_ring, 13679d2b68ccSVladimir Oltean &xdp_redirect_arr[i]); 13689d2b68ccSVladimir Oltean tx_ring->stats.xdp_tx_drops++; 13699d2b68ccSVladimir Oltean break; 13709d2b68ccSVladimir Oltean } 13719d2b68ccSVladimir Oltean 13729d2b68ccSVladimir Oltean xdp_tx_frm_cnt++; 13739d2b68ccSVladimir Oltean } 13749d2b68ccSVladimir Oltean 13759d2b68ccSVladimir Oltean if (unlikely((flags & XDP_XMIT_FLUSH) || k != xdp_tx_frm_cnt)) 13769d2b68ccSVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 13779d2b68ccSVladimir Oltean 13789d2b68ccSVladimir Oltean tx_ring->stats.xdp_tx += xdp_tx_frm_cnt; 13799d2b68ccSVladimir Oltean 138024e39309SVladimir Oltean enetc_unlock_mdio(); 138124e39309SVladimir Oltean 13829d2b68ccSVladimir Oltean return xdp_tx_frm_cnt; 13839d2b68ccSVladimir Oltean } 13849d2b68ccSVladimir Oltean 1385d1b15102SVladimir Oltean static void enetc_map_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 1386d1b15102SVladimir Oltean struct xdp_buff *xdp_buff, u16 size) 1387d1b15102SVladimir Oltean { 1388d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1389d1b15102SVladimir Oltean void *hard_start = page_address(rx_swbd->page) + rx_swbd->page_offset; 1390d1b15102SVladimir Oltean struct skb_shared_info *shinfo; 1391d1b15102SVladimir Oltean 13927ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 13937ed2bc80SVladimir Oltean rx_swbd->len = size; 13947ed2bc80SVladimir Oltean 1395d1b15102SVladimir Oltean xdp_prepare_buff(xdp_buff, hard_start - rx_ring->buffer_offset, 1396d1b15102SVladimir Oltean rx_ring->buffer_offset, size, false); 1397d1b15102SVladimir Oltean 1398d1b15102SVladimir Oltean shinfo = xdp_get_shared_info_from_buff(xdp_buff); 1399d1b15102SVladimir Oltean shinfo->nr_frags = 0; 1400d1b15102SVladimir Oltean } 1401d1b15102SVladimir Oltean 1402d1b15102SVladimir Oltean static void enetc_add_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 1403d1b15102SVladimir Oltean u16 size, struct xdp_buff *xdp_buff) 1404d1b15102SVladimir Oltean { 1405d1b15102SVladimir Oltean struct skb_shared_info *shinfo = xdp_get_shared_info_from_buff(xdp_buff); 1406d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1407d1b15102SVladimir Oltean skb_frag_t *frag = &shinfo->frags[shinfo->nr_frags]; 1408d1b15102SVladimir Oltean 14097ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 14107ed2bc80SVladimir Oltean rx_swbd->len = size; 14117ed2bc80SVladimir Oltean 1412d1b15102SVladimir Oltean skb_frag_off_set(frag, rx_swbd->page_offset); 1413d1b15102SVladimir Oltean skb_frag_size_set(frag, size); 1414d1b15102SVladimir Oltean __skb_frag_set_page(frag, rx_swbd->page); 1415d1b15102SVladimir Oltean 1416d1b15102SVladimir Oltean shinfo->nr_frags++; 1417d1b15102SVladimir Oltean } 1418d1b15102SVladimir Oltean 1419d1b15102SVladimir Oltean static void enetc_build_xdp_buff(struct enetc_bdr *rx_ring, u32 bd_status, 1420d1b15102SVladimir Oltean union enetc_rx_bd **rxbd, int *i, 1421d1b15102SVladimir Oltean int *cleaned_cnt, struct xdp_buff *xdp_buff) 1422d1b15102SVladimir Oltean { 1423d1b15102SVladimir Oltean u16 size = le16_to_cpu((*rxbd)->r.buf_len); 1424d1b15102SVladimir Oltean 1425d1b15102SVladimir Oltean xdp_init_buff(xdp_buff, ENETC_RXB_TRUESIZE, &rx_ring->xdp.rxq); 1426d1b15102SVladimir Oltean 1427d1b15102SVladimir Oltean enetc_map_rx_buff_to_xdp(rx_ring, *i, xdp_buff, size); 1428d1b15102SVladimir Oltean (*cleaned_cnt)++; 1429d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1430d1b15102SVladimir Oltean 1431d1b15102SVladimir Oltean /* not last BD in frame? */ 1432d1b15102SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 1433d1b15102SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 1434d1b15102SVladimir Oltean size = ENETC_RXB_DMA_SIZE_XDP; 1435d1b15102SVladimir Oltean 1436d1b15102SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 1437d1b15102SVladimir Oltean dma_rmb(); 1438d1b15102SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 1439d1b15102SVladimir Oltean } 1440d1b15102SVladimir Oltean 1441d1b15102SVladimir Oltean enetc_add_rx_buff_to_xdp(rx_ring, *i, size, xdp_buff); 1442d1b15102SVladimir Oltean (*cleaned_cnt)++; 1443d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1444d1b15102SVladimir Oltean } 1445d1b15102SVladimir Oltean } 1446d1b15102SVladimir Oltean 14477ed2bc80SVladimir Oltean /* Convert RX buffer descriptors to TX buffer descriptors. These will be 144892ff9a6eSVladimir Oltean * recycled back into the RX ring in enetc_clean_tx_ring. 14497ed2bc80SVladimir Oltean */ 14507ed2bc80SVladimir Oltean static int enetc_rx_swbd_to_xdp_tx_swbd(struct enetc_tx_swbd *xdp_tx_arr, 14517ed2bc80SVladimir Oltean struct enetc_bdr *rx_ring, 14527ed2bc80SVladimir Oltean int rx_ring_first, int rx_ring_last) 14537ed2bc80SVladimir Oltean { 14547ed2bc80SVladimir Oltean int n = 0; 14557ed2bc80SVladimir Oltean 14567ed2bc80SVladimir Oltean for (; rx_ring_first != rx_ring_last; 14577ed2bc80SVladimir Oltean n++, enetc_bdr_idx_inc(rx_ring, &rx_ring_first)) { 14587ed2bc80SVladimir Oltean struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first]; 14597ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd = &xdp_tx_arr[n]; 14607ed2bc80SVladimir Oltean 14617ed2bc80SVladimir Oltean /* No need to dma_map, we already have DMA_BIDIRECTIONAL */ 14627ed2bc80SVladimir Oltean tx_swbd->dma = rx_swbd->dma; 14637ed2bc80SVladimir Oltean tx_swbd->dir = rx_swbd->dir; 14647ed2bc80SVladimir Oltean tx_swbd->page = rx_swbd->page; 14657ed2bc80SVladimir Oltean tx_swbd->page_offset = rx_swbd->page_offset; 14667ed2bc80SVladimir Oltean tx_swbd->len = rx_swbd->len; 14677ed2bc80SVladimir Oltean tx_swbd->is_dma_page = true; 14687ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx = true; 14697ed2bc80SVladimir Oltean tx_swbd->is_eof = false; 14707ed2bc80SVladimir Oltean } 14717ed2bc80SVladimir Oltean 14727ed2bc80SVladimir Oltean /* We rely on caller providing an rx_ring_last > rx_ring_first */ 14737ed2bc80SVladimir Oltean xdp_tx_arr[n - 1].is_eof = true; 14747ed2bc80SVladimir Oltean 14757ed2bc80SVladimir Oltean return n; 14767ed2bc80SVladimir Oltean } 14777ed2bc80SVladimir Oltean 1478d1b15102SVladimir Oltean static void enetc_xdp_drop(struct enetc_bdr *rx_ring, int rx_ring_first, 1479d1b15102SVladimir Oltean int rx_ring_last) 1480d1b15102SVladimir Oltean { 1481d1b15102SVladimir Oltean while (rx_ring_first != rx_ring_last) { 14826b04830dSVladimir Oltean enetc_put_rx_buff(rx_ring, 1483d1b15102SVladimir Oltean &rx_ring->rx_swbd[rx_ring_first]); 1484d1b15102SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring_first); 1485d1b15102SVladimir Oltean } 1486d1b15102SVladimir Oltean rx_ring->stats.xdp_drops++; 1487d1b15102SVladimir Oltean } 1488d1b15102SVladimir Oltean 14899d2b68ccSVladimir Oltean static void enetc_xdp_free(struct enetc_bdr *rx_ring, int rx_ring_first, 14909d2b68ccSVladimir Oltean int rx_ring_last) 14919d2b68ccSVladimir Oltean { 14929d2b68ccSVladimir Oltean while (rx_ring_first != rx_ring_last) { 14939d2b68ccSVladimir Oltean struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first]; 14949d2b68ccSVladimir Oltean 14959d2b68ccSVladimir Oltean if (rx_swbd->page) { 14969d2b68ccSVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 14979d2b68ccSVladimir Oltean rx_swbd->dir); 14989d2b68ccSVladimir Oltean __free_page(rx_swbd->page); 14999d2b68ccSVladimir Oltean rx_swbd->page = NULL; 15009d2b68ccSVladimir Oltean } 15019d2b68ccSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring_first); 15029d2b68ccSVladimir Oltean } 15039d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect_failures++; 15049d2b68ccSVladimir Oltean } 15059d2b68ccSVladimir Oltean 1506d1b15102SVladimir Oltean static int enetc_clean_rx_ring_xdp(struct enetc_bdr *rx_ring, 1507d1b15102SVladimir Oltean struct napi_struct *napi, int work_limit, 1508d1b15102SVladimir Oltean struct bpf_prog *prog) 1509d1b15102SVladimir Oltean { 15109d2b68ccSVladimir Oltean int xdp_tx_bd_cnt, xdp_tx_frm_cnt = 0, xdp_redirect_frm_cnt = 0; 15117ed2bc80SVladimir Oltean struct enetc_tx_swbd xdp_tx_arr[ENETC_MAX_SKB_FRAGS] = {0}; 15127ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 1513d1b15102SVladimir Oltean int rx_frm_cnt = 0, rx_byte_cnt = 0; 15147eab503bSVladimir Oltean struct enetc_bdr *tx_ring; 1515d1b15102SVladimir Oltean int cleaned_cnt, i; 1516d1b15102SVladimir Oltean u32 xdp_act; 1517d1b15102SVladimir Oltean 1518d1b15102SVladimir Oltean cleaned_cnt = enetc_bd_unused(rx_ring); 1519d1b15102SVladimir Oltean /* next descriptor to process */ 1520d1b15102SVladimir Oltean i = rx_ring->next_to_clean; 1521d1b15102SVladimir Oltean 1522d1b15102SVladimir Oltean while (likely(rx_frm_cnt < work_limit)) { 1523d1b15102SVladimir Oltean union enetc_rx_bd *rxbd, *orig_rxbd; 1524d1b15102SVladimir Oltean int orig_i, orig_cleaned_cnt; 1525d1b15102SVladimir Oltean struct xdp_buff xdp_buff; 1526d1b15102SVladimir Oltean struct sk_buff *skb; 15279d2b68ccSVladimir Oltean int tmp_orig_i, err; 1528d1b15102SVladimir Oltean u32 bd_status; 1529d1b15102SVladimir Oltean 1530d1b15102SVladimir Oltean rxbd = enetc_rxbd(rx_ring, i); 1531d1b15102SVladimir Oltean bd_status = le32_to_cpu(rxbd->r.lstatus); 1532d1b15102SVladimir Oltean if (!bd_status) 1533d1b15102SVladimir Oltean break; 1534d1b15102SVladimir Oltean 1535d1b15102SVladimir Oltean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 1536d1b15102SVladimir Oltean dma_rmb(); /* for reading other rxbd fields */ 1537d1b15102SVladimir Oltean 1538d1b15102SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 1539d1b15102SVladimir Oltean &rxbd, &i)) 1540d1b15102SVladimir Oltean break; 1541d1b15102SVladimir Oltean 1542d1b15102SVladimir Oltean orig_rxbd = rxbd; 1543d1b15102SVladimir Oltean orig_cleaned_cnt = cleaned_cnt; 1544d1b15102SVladimir Oltean orig_i = i; 1545d1b15102SVladimir Oltean 1546d1b15102SVladimir Oltean enetc_build_xdp_buff(rx_ring, bd_status, &rxbd, &i, 1547d1b15102SVladimir Oltean &cleaned_cnt, &xdp_buff); 1548d1b15102SVladimir Oltean 1549d1b15102SVladimir Oltean xdp_act = bpf_prog_run_xdp(prog, &xdp_buff); 1550d1b15102SVladimir Oltean 1551d1b15102SVladimir Oltean switch (xdp_act) { 1552975acc83SVladimir Oltean default: 1553975acc83SVladimir Oltean bpf_warn_invalid_xdp_action(xdp_act); 1554975acc83SVladimir Oltean fallthrough; 1555d1b15102SVladimir Oltean case XDP_ABORTED: 1556d1b15102SVladimir Oltean trace_xdp_exception(rx_ring->ndev, prog, xdp_act); 1557d1b15102SVladimir Oltean fallthrough; 1558d1b15102SVladimir Oltean case XDP_DROP: 1559d1b15102SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 1560d1b15102SVladimir Oltean break; 1561d1b15102SVladimir Oltean case XDP_PASS: 1562d1b15102SVladimir Oltean rxbd = orig_rxbd; 1563d1b15102SVladimir Oltean cleaned_cnt = orig_cleaned_cnt; 1564d1b15102SVladimir Oltean i = orig_i; 1565d1b15102SVladimir Oltean 1566d1b15102SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, 1567d1b15102SVladimir Oltean &i, &cleaned_cnt, 1568d1b15102SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP); 1569d1b15102SVladimir Oltean if (unlikely(!skb)) 15708f50d8bbSVladimir Oltean goto out; 1571d1b15102SVladimir Oltean 1572d1b15102SVladimir Oltean napi_gro_receive(napi, skb); 1573d1b15102SVladimir Oltean break; 15747ed2bc80SVladimir Oltean case XDP_TX: 15757eab503bSVladimir Oltean tx_ring = priv->xdp_tx_ring[rx_ring->index]; 15767ed2bc80SVladimir Oltean xdp_tx_bd_cnt = enetc_rx_swbd_to_xdp_tx_swbd(xdp_tx_arr, 15777ed2bc80SVladimir Oltean rx_ring, 15787ed2bc80SVladimir Oltean orig_i, i); 15797ed2bc80SVladimir Oltean 15807ed2bc80SVladimir Oltean if (!enetc_xdp_tx(tx_ring, xdp_tx_arr, xdp_tx_bd_cnt)) { 15817ed2bc80SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 15827ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx_drops++; 15837ed2bc80SVladimir Oltean } else { 15847ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx += xdp_tx_bd_cnt; 15857ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight += xdp_tx_bd_cnt; 15867ed2bc80SVladimir Oltean xdp_tx_frm_cnt++; 158792ff9a6eSVladimir Oltean /* The XDP_TX enqueue was successful, so we 158892ff9a6eSVladimir Oltean * need to scrub the RX software BDs because 158992ff9a6eSVladimir Oltean * the ownership of the buffers no longer 159092ff9a6eSVladimir Oltean * belongs to the RX ring, and we must prevent 159192ff9a6eSVladimir Oltean * enetc_refill_rx_ring() from reusing 159292ff9a6eSVladimir Oltean * rx_swbd->page. 159392ff9a6eSVladimir Oltean */ 159492ff9a6eSVladimir Oltean while (orig_i != i) { 159592ff9a6eSVladimir Oltean rx_ring->rx_swbd[orig_i].page = NULL; 159692ff9a6eSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &orig_i); 159792ff9a6eSVladimir Oltean } 15987ed2bc80SVladimir Oltean } 15997ed2bc80SVladimir Oltean break; 16009d2b68ccSVladimir Oltean case XDP_REDIRECT: 16019d2b68ccSVladimir Oltean /* xdp_return_frame does not support S/G in the sense 16029d2b68ccSVladimir Oltean * that it leaks the fragments (__xdp_return should not 16039d2b68ccSVladimir Oltean * call page_frag_free only for the initial buffer). 16049d2b68ccSVladimir Oltean * Until XDP_REDIRECT gains support for S/G let's keep 16059d2b68ccSVladimir Oltean * the code structure in place, but dead. We drop the 16069d2b68ccSVladimir Oltean * S/G frames ourselves to avoid memory leaks which 16079d2b68ccSVladimir Oltean * would otherwise leave the kernel OOM. 16089d2b68ccSVladimir Oltean */ 16099d2b68ccSVladimir Oltean if (unlikely(cleaned_cnt - orig_cleaned_cnt != 1)) { 16109d2b68ccSVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 16119d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect_sg++; 16129d2b68ccSVladimir Oltean break; 16139d2b68ccSVladimir Oltean } 16149d2b68ccSVladimir Oltean 16159d2b68ccSVladimir Oltean tmp_orig_i = orig_i; 16169d2b68ccSVladimir Oltean 16179d2b68ccSVladimir Oltean while (orig_i != i) { 16186b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, 16199d2b68ccSVladimir Oltean &rx_ring->rx_swbd[orig_i]); 16209d2b68ccSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &orig_i); 16219d2b68ccSVladimir Oltean } 16229d2b68ccSVladimir Oltean 16239d2b68ccSVladimir Oltean err = xdp_do_redirect(rx_ring->ndev, &xdp_buff, prog); 16249d2b68ccSVladimir Oltean if (unlikely(err)) { 16259d2b68ccSVladimir Oltean enetc_xdp_free(rx_ring, tmp_orig_i, i); 16269d2b68ccSVladimir Oltean } else { 16279d2b68ccSVladimir Oltean xdp_redirect_frm_cnt++; 16289d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect++; 16299d2b68ccSVladimir Oltean } 1630d1b15102SVladimir Oltean } 1631d1b15102SVladimir Oltean 1632d1b15102SVladimir Oltean rx_frm_cnt++; 1633d1b15102SVladimir Oltean } 1634d1b15102SVladimir Oltean 16358f50d8bbSVladimir Oltean out: 1636d1b15102SVladimir Oltean rx_ring->next_to_clean = i; 1637d1b15102SVladimir Oltean 1638d1b15102SVladimir Oltean rx_ring->stats.packets += rx_frm_cnt; 1639d1b15102SVladimir Oltean rx_ring->stats.bytes += rx_byte_cnt; 1640d1b15102SVladimir Oltean 16419d2b68ccSVladimir Oltean if (xdp_redirect_frm_cnt) 16429d2b68ccSVladimir Oltean xdp_do_flush_map(); 16439d2b68ccSVladimir Oltean 16447ed2bc80SVladimir Oltean if (xdp_tx_frm_cnt) 16457ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 16467ed2bc80SVladimir Oltean 16477ed2bc80SVladimir Oltean if (cleaned_cnt > rx_ring->xdp.xdp_tx_in_flight) 16487ed2bc80SVladimir Oltean enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring) - 16497ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight); 16507ed2bc80SVladimir Oltean 1651d1b15102SVladimir Oltean return rx_frm_cnt; 1652d1b15102SVladimir Oltean } 1653d1b15102SVladimir Oltean 16548580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget) 16558580b3c3SVladimir Oltean { 16568580b3c3SVladimir Oltean struct enetc_int_vector 16578580b3c3SVladimir Oltean *v = container_of(napi, struct enetc_int_vector, napi); 1658d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 1659d1b15102SVladimir Oltean struct bpf_prog *prog; 16608580b3c3SVladimir Oltean bool complete = true; 16618580b3c3SVladimir Oltean int work_done; 16628580b3c3SVladimir Oltean int i; 16638580b3c3SVladimir Oltean 16648580b3c3SVladimir Oltean enetc_lock_mdio(); 16658580b3c3SVladimir Oltean 16668580b3c3SVladimir Oltean for (i = 0; i < v->count_tx_rings; i++) 16678580b3c3SVladimir Oltean if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 16688580b3c3SVladimir Oltean complete = false; 16698580b3c3SVladimir Oltean 1670d1b15102SVladimir Oltean prog = rx_ring->xdp.prog; 1671d1b15102SVladimir Oltean if (prog) 1672d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring_xdp(rx_ring, napi, budget, prog); 1673d1b15102SVladimir Oltean else 1674d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring(rx_ring, napi, budget); 16758580b3c3SVladimir Oltean if (work_done == budget) 16768580b3c3SVladimir Oltean complete = false; 16778580b3c3SVladimir Oltean if (work_done) 16788580b3c3SVladimir Oltean v->rx_napi_work = true; 16798580b3c3SVladimir Oltean 16808580b3c3SVladimir Oltean if (!complete) { 16818580b3c3SVladimir Oltean enetc_unlock_mdio(); 16828580b3c3SVladimir Oltean return budget; 16838580b3c3SVladimir Oltean } 16848580b3c3SVladimir Oltean 16858580b3c3SVladimir Oltean napi_complete_done(napi, work_done); 16868580b3c3SVladimir Oltean 16878580b3c3SVladimir Oltean if (likely(v->rx_dim_en)) 16888580b3c3SVladimir Oltean enetc_rx_net_dim(v); 16898580b3c3SVladimir Oltean 16908580b3c3SVladimir Oltean v->rx_napi_work = false; 16918580b3c3SVladimir Oltean 16928580b3c3SVladimir Oltean /* enable interrupts */ 16938580b3c3SVladimir Oltean enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE); 16948580b3c3SVladimir Oltean 16958580b3c3SVladimir Oltean for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 16968580b3c3SVladimir Oltean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 16978580b3c3SVladimir Oltean ENETC_TBIER_TXTIE); 16988580b3c3SVladimir Oltean 16998580b3c3SVladimir Oltean enetc_unlock_mdio(); 17008580b3c3SVladimir Oltean 17018580b3c3SVladimir Oltean return work_done; 17028580b3c3SVladimir Oltean } 17038580b3c3SVladimir Oltean 1704d4fd0404SClaudiu Manoil /* Probing and Init */ 1705d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 1706d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 1707d4fd0404SClaudiu Manoil { 1708d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1709d4fd0404SClaudiu Manoil u32 val; 1710d4fd0404SClaudiu Manoil 1711d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 1712d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 1713d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 1714d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 1715d382563fSClaudiu Manoil 1716d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 1717d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 1718d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 1719d382563fSClaudiu Manoil 1720d382563fSClaudiu Manoil si->num_rss = 0; 1721d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 1722d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 17232e47cb41SPo Liu u32 rss; 17242e47cb41SPo Liu 17252e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 17262e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 1727d382563fSClaudiu Manoil } 17282e47cb41SPo Liu 17292e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 17302e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 173179e49982SPo Liu 173279e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 173379e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 1734d4fd0404SClaudiu Manoil } 1735d4fd0404SClaudiu Manoil 1736d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 1737d4fd0404SClaudiu Manoil { 1738d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 1739d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 1740d4fd0404SClaudiu Manoil if (!r->bd_base) 1741d4fd0404SClaudiu Manoil return -ENOMEM; 1742d4fd0404SClaudiu Manoil 1743d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 1744d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 1745d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 1746d4fd0404SClaudiu Manoil r->bd_dma_base); 1747d4fd0404SClaudiu Manoil return -EINVAL; 1748d4fd0404SClaudiu Manoil } 1749d4fd0404SClaudiu Manoil 1750d4fd0404SClaudiu Manoil return 0; 1751d4fd0404SClaudiu Manoil } 1752d4fd0404SClaudiu Manoil 1753d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 1754d4fd0404SClaudiu Manoil { 1755d4fd0404SClaudiu Manoil int err; 1756d4fd0404SClaudiu Manoil 1757d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 1758d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 1759d4fd0404SClaudiu Manoil return -ENOMEM; 1760d4fd0404SClaudiu Manoil 1761d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 1762*fb8629e2SIoana Ciornei if (err) 1763*fb8629e2SIoana Ciornei goto err_alloc_bdr; 1764*fb8629e2SIoana Ciornei 1765*fb8629e2SIoana Ciornei txr->tso_headers = dma_alloc_coherent(txr->dev, 1766*fb8629e2SIoana Ciornei txr->bd_count * TSO_HEADER_SIZE, 1767*fb8629e2SIoana Ciornei &txr->tso_headers_dma, 1768*fb8629e2SIoana Ciornei GFP_KERNEL); 1769*fb8629e2SIoana Ciornei if (err) 1770*fb8629e2SIoana Ciornei goto err_alloc_tso; 1771d4fd0404SClaudiu Manoil 1772d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 1773d4fd0404SClaudiu Manoil txr->next_to_use = 0; 1774d4fd0404SClaudiu Manoil 1775d4fd0404SClaudiu Manoil return 0; 1776*fb8629e2SIoana Ciornei 1777*fb8629e2SIoana Ciornei err_alloc_tso: 1778*fb8629e2SIoana Ciornei dma_free_coherent(txr->dev, txr->bd_count * sizeof(union enetc_tx_bd), 1779*fb8629e2SIoana Ciornei txr->bd_base, txr->bd_dma_base); 1780*fb8629e2SIoana Ciornei txr->bd_base = NULL; 1781*fb8629e2SIoana Ciornei err_alloc_bdr: 1782*fb8629e2SIoana Ciornei vfree(txr->tx_swbd); 1783*fb8629e2SIoana Ciornei txr->tx_swbd = NULL; 1784*fb8629e2SIoana Ciornei 1785*fb8629e2SIoana Ciornei return err; 1786d4fd0404SClaudiu Manoil } 1787d4fd0404SClaudiu Manoil 1788d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 1789d4fd0404SClaudiu Manoil { 1790d4fd0404SClaudiu Manoil int size, i; 1791d4fd0404SClaudiu Manoil 1792d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 17939d2b68ccSVladimir Oltean enetc_free_tx_frame(txr, &txr->tx_swbd[i]); 1794d4fd0404SClaudiu Manoil 1795d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 1796d4fd0404SClaudiu Manoil 1797*fb8629e2SIoana Ciornei dma_free_coherent(txr->dev, txr->bd_count * TSO_HEADER_SIZE, 1798*fb8629e2SIoana Ciornei txr->tso_headers, txr->tso_headers_dma); 1799*fb8629e2SIoana Ciornei txr->tso_headers = NULL; 1800*fb8629e2SIoana Ciornei 1801d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 1802d4fd0404SClaudiu Manoil txr->bd_base = NULL; 1803d4fd0404SClaudiu Manoil 1804d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 1805d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 1806d4fd0404SClaudiu Manoil } 1807d4fd0404SClaudiu Manoil 1808d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 1809d4fd0404SClaudiu Manoil { 1810d4fd0404SClaudiu Manoil int i, err; 1811d4fd0404SClaudiu Manoil 1812d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1813d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 1814d4fd0404SClaudiu Manoil 1815d4fd0404SClaudiu Manoil if (err) 1816d4fd0404SClaudiu Manoil goto fail; 1817d4fd0404SClaudiu Manoil } 1818d4fd0404SClaudiu Manoil 1819d4fd0404SClaudiu Manoil return 0; 1820d4fd0404SClaudiu Manoil 1821d4fd0404SClaudiu Manoil fail: 1822d4fd0404SClaudiu Manoil while (i-- > 0) 1823d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1824d4fd0404SClaudiu Manoil 1825d4fd0404SClaudiu Manoil return err; 1826d4fd0404SClaudiu Manoil } 1827d4fd0404SClaudiu Manoil 1828d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 1829d4fd0404SClaudiu Manoil { 1830d4fd0404SClaudiu Manoil int i; 1831d4fd0404SClaudiu Manoil 1832d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1833d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1834d4fd0404SClaudiu Manoil } 1835d4fd0404SClaudiu Manoil 1836434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 1837d4fd0404SClaudiu Manoil { 1838434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 1839d4fd0404SClaudiu Manoil int err; 1840d4fd0404SClaudiu Manoil 1841d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 1842d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 1843d4fd0404SClaudiu Manoil return -ENOMEM; 1844d4fd0404SClaudiu Manoil 1845434cebabSClaudiu Manoil if (extended) 1846434cebabSClaudiu Manoil size *= 2; 1847434cebabSClaudiu Manoil 1848434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 1849d4fd0404SClaudiu Manoil if (err) { 1850d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1851d4fd0404SClaudiu Manoil return err; 1852d4fd0404SClaudiu Manoil } 1853d4fd0404SClaudiu Manoil 1854d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 1855d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 1856d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 1857434cebabSClaudiu Manoil rxr->ext_en = extended; 1858d4fd0404SClaudiu Manoil 1859d4fd0404SClaudiu Manoil return 0; 1860d4fd0404SClaudiu Manoil } 1861d4fd0404SClaudiu Manoil 1862d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 1863d4fd0404SClaudiu Manoil { 1864d4fd0404SClaudiu Manoil int size; 1865d4fd0404SClaudiu Manoil 1866d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 1867d4fd0404SClaudiu Manoil 1868d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 1869d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 1870d4fd0404SClaudiu Manoil 1871d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1872d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 1873d4fd0404SClaudiu Manoil } 1874d4fd0404SClaudiu Manoil 1875d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 1876d4fd0404SClaudiu Manoil { 1877434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 1878d4fd0404SClaudiu Manoil int i, err; 1879d4fd0404SClaudiu Manoil 1880d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1881434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 1882d4fd0404SClaudiu Manoil 1883d4fd0404SClaudiu Manoil if (err) 1884d4fd0404SClaudiu Manoil goto fail; 1885d4fd0404SClaudiu Manoil } 1886d4fd0404SClaudiu Manoil 1887d4fd0404SClaudiu Manoil return 0; 1888d4fd0404SClaudiu Manoil 1889d4fd0404SClaudiu Manoil fail: 1890d4fd0404SClaudiu Manoil while (i-- > 0) 1891d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1892d4fd0404SClaudiu Manoil 1893d4fd0404SClaudiu Manoil return err; 1894d4fd0404SClaudiu Manoil } 1895d4fd0404SClaudiu Manoil 1896d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 1897d4fd0404SClaudiu Manoil { 1898d4fd0404SClaudiu Manoil int i; 1899d4fd0404SClaudiu Manoil 1900d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1901d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1902d4fd0404SClaudiu Manoil } 1903d4fd0404SClaudiu Manoil 1904d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 1905d4fd0404SClaudiu Manoil { 1906d4fd0404SClaudiu Manoil int i; 1907d4fd0404SClaudiu Manoil 1908d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 1909d4fd0404SClaudiu Manoil return; 1910d4fd0404SClaudiu Manoil 1911d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 1912d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 1913d4fd0404SClaudiu Manoil 19149d2b68ccSVladimir Oltean enetc_free_tx_frame(tx_ring, tx_swbd); 1915d4fd0404SClaudiu Manoil } 1916d4fd0404SClaudiu Manoil 1917d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 1918d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 1919d4fd0404SClaudiu Manoil } 1920d4fd0404SClaudiu Manoil 1921d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 1922d4fd0404SClaudiu Manoil { 1923d4fd0404SClaudiu Manoil int i; 1924d4fd0404SClaudiu Manoil 1925d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 1926d4fd0404SClaudiu Manoil return; 1927d4fd0404SClaudiu Manoil 1928d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 1929d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 1930d4fd0404SClaudiu Manoil 1931d4fd0404SClaudiu Manoil if (!rx_swbd->page) 1932d4fd0404SClaudiu Manoil continue; 1933d4fd0404SClaudiu Manoil 19347ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 19357ed2bc80SVladimir Oltean rx_swbd->dir); 1936d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 1937d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 1938d4fd0404SClaudiu Manoil } 1939d4fd0404SClaudiu Manoil 1940d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 1941d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 1942d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 1943d4fd0404SClaudiu Manoil } 1944d4fd0404SClaudiu Manoil 1945d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 1946d4fd0404SClaudiu Manoil { 1947d4fd0404SClaudiu Manoil int i; 1948d4fd0404SClaudiu Manoil 1949d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1950d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 1951d4fd0404SClaudiu Manoil 1952d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1953d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 1954d4fd0404SClaudiu Manoil } 1955d4fd0404SClaudiu Manoil 1956d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 1957d382563fSClaudiu Manoil { 1958d382563fSClaudiu Manoil int *rss_table; 1959d382563fSClaudiu Manoil int i; 1960d382563fSClaudiu Manoil 1961d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 1962d382563fSClaudiu Manoil if (!rss_table) 1963d382563fSClaudiu Manoil return -ENOMEM; 1964d382563fSClaudiu Manoil 1965d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1966d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1967d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1968d382563fSClaudiu Manoil 1969d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1970d382563fSClaudiu Manoil 1971d382563fSClaudiu Manoil kfree(rss_table); 1972d382563fSClaudiu Manoil 1973d382563fSClaudiu Manoil return 0; 1974d382563fSClaudiu Manoil } 1975d382563fSClaudiu Manoil 1976c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv) 1977d4fd0404SClaudiu Manoil { 1978d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1979d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1980d382563fSClaudiu Manoil int err; 1981d4fd0404SClaudiu Manoil 1982d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1983d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1984d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1985d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1986d4fd0404SClaudiu Manoil /* enable SI */ 1987d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1988d4fd0404SClaudiu Manoil 1989d382563fSClaudiu Manoil if (si->num_rss) { 1990d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1991d382563fSClaudiu Manoil if (err) 1992d382563fSClaudiu Manoil return err; 1993d382563fSClaudiu Manoil } 1994d382563fSClaudiu Manoil 1995d4fd0404SClaudiu Manoil return 0; 1996d4fd0404SClaudiu Manoil } 1997d4fd0404SClaudiu Manoil 1998d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1999d4fd0404SClaudiu Manoil { 2000d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 2001d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 2002d4fd0404SClaudiu Manoil 200302293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 200402293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 2005d4fd0404SClaudiu Manoil 2006d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 2007d4fd0404SClaudiu Manoil * priorities as possible, when needed. 2008d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 2009d4fd0404SClaudiu Manoil */ 2010d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 2011d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 2012d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 2013ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 2014ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 2015d4fd0404SClaudiu Manoil } 2016d4fd0404SClaudiu Manoil 2017d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 2018d4fd0404SClaudiu Manoil { 2019d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 2020d4fd0404SClaudiu Manoil 2021d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 2022d382563fSClaudiu Manoil GFP_KERNEL); 20234b47c0b8SVladimir Oltean if (!priv->cls_rules) 20244b47c0b8SVladimir Oltean return -ENOMEM; 2025d382563fSClaudiu Manoil 2026d4fd0404SClaudiu Manoil return 0; 2027d4fd0404SClaudiu Manoil } 2028d4fd0404SClaudiu Manoil 2029d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 2030d4fd0404SClaudiu Manoil { 2031d382563fSClaudiu Manoil kfree(priv->cls_rules); 2032d4fd0404SClaudiu Manoil } 2033d4fd0404SClaudiu Manoil 2034d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 2035d4fd0404SClaudiu Manoil { 2036d4fd0404SClaudiu Manoil int idx = tx_ring->index; 2037d4fd0404SClaudiu Manoil u32 tbmr; 2038d4fd0404SClaudiu Manoil 2039d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 2040d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 2041d4fd0404SClaudiu Manoil 2042d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 2043d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 2044d4fd0404SClaudiu Manoil 2045d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 2046d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 2047d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 2048d4fd0404SClaudiu Manoil 2049d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 2050d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 2051d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 2052d4fd0404SClaudiu Manoil 2053d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 205412460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 2055d4fd0404SClaudiu Manoil 2056d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 2057d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 2058d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 2059d4fd0404SClaudiu Manoil 2060d4fd0404SClaudiu Manoil /* enable ring */ 2061d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 2062d4fd0404SClaudiu Manoil 2063d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 2064d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 2065d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 2066d4fd0404SClaudiu Manoil } 2067d4fd0404SClaudiu Manoil 2068d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 2069d4fd0404SClaudiu Manoil { 2070d4fd0404SClaudiu Manoil int idx = rx_ring->index; 2071d4fd0404SClaudiu Manoil u32 rbmr; 2072d4fd0404SClaudiu Manoil 2073d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 2074d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 2075d4fd0404SClaudiu Manoil 2076d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 2077d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 2078d4fd0404SClaudiu Manoil 2079d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 2080d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 2081d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 2082d4fd0404SClaudiu Manoil 2083d1b15102SVladimir Oltean if (rx_ring->xdp.prog) 2084d1b15102SVladimir Oltean enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE_XDP); 2085d1b15102SVladimir Oltean else 2086d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 2087d4fd0404SClaudiu Manoil 2088d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 2089d4fd0404SClaudiu Manoil 2090d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 209112460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 2092d4fd0404SClaudiu Manoil 2093d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 2094434cebabSClaudiu Manoil 2095434cebabSClaudiu Manoil if (rx_ring->ext_en) 2096d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 2097434cebabSClaudiu Manoil 2098d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 2099d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 2100d4fd0404SClaudiu Manoil 2101d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 2102d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 2103d4fd0404SClaudiu Manoil 21047a5222cbSVladimir Oltean enetc_lock_mdio(); 2105d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 21067a5222cbSVladimir Oltean enetc_unlock_mdio(); 2107d4fd0404SClaudiu Manoil 2108d4fd0404SClaudiu Manoil /* enable ring */ 2109d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 2110d4fd0404SClaudiu Manoil } 2111d4fd0404SClaudiu Manoil 2112d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 2113d4fd0404SClaudiu Manoil { 2114d4fd0404SClaudiu Manoil int i; 2115d4fd0404SClaudiu Manoil 2116d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 2117d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 2118d4fd0404SClaudiu Manoil 2119d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 2120d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 2121d4fd0404SClaudiu Manoil } 2122d4fd0404SClaudiu Manoil 2123d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 2124d4fd0404SClaudiu Manoil { 2125d4fd0404SClaudiu Manoil int idx = rx_ring->index; 2126d4fd0404SClaudiu Manoil 2127d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 2128d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 2129d4fd0404SClaudiu Manoil } 2130d4fd0404SClaudiu Manoil 2131d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 2132d4fd0404SClaudiu Manoil { 2133d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 2134d4fd0404SClaudiu Manoil int idx = tx_ring->index; 2135d4fd0404SClaudiu Manoil 2136d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 2137d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 2138d4fd0404SClaudiu Manoil 2139d4fd0404SClaudiu Manoil /* wait for busy to clear */ 2140d4fd0404SClaudiu Manoil while (delay < timeout && 2141d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 2142d4fd0404SClaudiu Manoil msleep(delay); 2143d4fd0404SClaudiu Manoil delay *= 2; 2144d4fd0404SClaudiu Manoil } 2145d4fd0404SClaudiu Manoil 2146d4fd0404SClaudiu Manoil if (delay >= timeout) 2147d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 2148d4fd0404SClaudiu Manoil idx); 2149d4fd0404SClaudiu Manoil } 2150d4fd0404SClaudiu Manoil 2151d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 2152d4fd0404SClaudiu Manoil { 2153d4fd0404SClaudiu Manoil int i; 2154d4fd0404SClaudiu Manoil 2155d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 2156d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 2157d4fd0404SClaudiu Manoil 2158d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 2159d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 2160d4fd0404SClaudiu Manoil 2161d4fd0404SClaudiu Manoil udelay(1); 2162d4fd0404SClaudiu Manoil } 2163d4fd0404SClaudiu Manoil 2164d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 2165d4fd0404SClaudiu Manoil { 2166d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 2167d4fd0404SClaudiu Manoil int i, j, err; 2168d4fd0404SClaudiu Manoil 2169d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2170d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 2171d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 2172d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 2173d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 2174d4fd0404SClaudiu Manoil 2175d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 2176d4fd0404SClaudiu Manoil priv->ndev->name, i); 2177d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 2178d4fd0404SClaudiu Manoil if (err) { 2179d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 2180d4fd0404SClaudiu Manoil goto irq_err; 2181d4fd0404SClaudiu Manoil } 2182bbb96dc7SClaudiu Manoil disable_irq(irq); 2183d4fd0404SClaudiu Manoil 2184d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 2185d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 218691571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 2187d4fd0404SClaudiu Manoil 2188d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 2189d4fd0404SClaudiu Manoil 2190d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 2191d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 2192d4fd0404SClaudiu Manoil 2193d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 2194d4fd0404SClaudiu Manoil } 21957237a494SClaudiu Manoil irq_set_affinity_hint(irq, get_cpu_mask(i % num_online_cpus())); 2196d4fd0404SClaudiu Manoil } 2197d4fd0404SClaudiu Manoil 2198d4fd0404SClaudiu Manoil return 0; 2199d4fd0404SClaudiu Manoil 2200d4fd0404SClaudiu Manoil irq_err: 2201d4fd0404SClaudiu Manoil while (i--) { 2202d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 2203d4fd0404SClaudiu Manoil 2204d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 2205d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 2206d4fd0404SClaudiu Manoil } 2207d4fd0404SClaudiu Manoil 2208d4fd0404SClaudiu Manoil return err; 2209d4fd0404SClaudiu Manoil } 2210d4fd0404SClaudiu Manoil 2211d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 2212d4fd0404SClaudiu Manoil { 2213d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 2214d4fd0404SClaudiu Manoil int i; 2215d4fd0404SClaudiu Manoil 2216d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2217d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 2218d4fd0404SClaudiu Manoil 2219d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 2220d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 2221d4fd0404SClaudiu Manoil } 2222d4fd0404SClaudiu Manoil } 2223d4fd0404SClaudiu Manoil 2224bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 2225d4fd0404SClaudiu Manoil { 222691571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 222791571081SClaudiu Manoil u32 icpt, ictt; 2228d4fd0404SClaudiu Manoil int i; 2229d4fd0404SClaudiu Manoil 2230d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 2231ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 2232ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 223391571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 223491571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 223591571081SClaudiu Manoil ictt = 0x1; 223691571081SClaudiu Manoil } else { 223791571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 223891571081SClaudiu Manoil ictt = 0; 2239d4fd0404SClaudiu Manoil } 2240d4fd0404SClaudiu Manoil 224191571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 224291571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 224391571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 224491571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 224591571081SClaudiu Manoil } 224691571081SClaudiu Manoil 224791571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 224891571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 224991571081SClaudiu Manoil else 225091571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 225191571081SClaudiu Manoil 2252d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 225391571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 225491571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 225591571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 2256d4fd0404SClaudiu Manoil } 2257d4fd0404SClaudiu Manoil } 2258d4fd0404SClaudiu Manoil 2259bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 2260d4fd0404SClaudiu Manoil { 2261d4fd0404SClaudiu Manoil int i; 2262d4fd0404SClaudiu Manoil 2263d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 2264d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 2265d4fd0404SClaudiu Manoil 2266d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 2267d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 2268d4fd0404SClaudiu Manoil } 2269d4fd0404SClaudiu Manoil 227071b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev) 2271d4fd0404SClaudiu Manoil { 22722e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2273a6a10d45SYangbo Lu struct ethtool_eee edata; 227471b77a7aSClaudiu Manoil int err; 2275d4fd0404SClaudiu Manoil 227671b77a7aSClaudiu Manoil if (!priv->phylink) 2277d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 2278d4fd0404SClaudiu Manoil 227971b77a7aSClaudiu Manoil err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0); 228071b77a7aSClaudiu Manoil if (err) { 2281d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 228271b77a7aSClaudiu Manoil return err; 2283d4fd0404SClaudiu Manoil } 2284d4fd0404SClaudiu Manoil 2285a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 2286a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 228771b77a7aSClaudiu Manoil phylink_ethtool_set_eee(priv->phylink, &edata); 2288a6a10d45SYangbo Lu 2289d4fd0404SClaudiu Manoil return 0; 2290d4fd0404SClaudiu Manoil } 2291d4fd0404SClaudiu Manoil 22927294380cSYangbo Lu static void enetc_tx_onestep_tstamp(struct work_struct *work) 22937294380cSYangbo Lu { 22947294380cSYangbo Lu struct enetc_ndev_priv *priv; 22957294380cSYangbo Lu struct sk_buff *skb; 22967294380cSYangbo Lu 22977294380cSYangbo Lu priv = container_of(work, struct enetc_ndev_priv, tx_onestep_tstamp); 22987294380cSYangbo Lu 22997294380cSYangbo Lu netif_tx_lock(priv->ndev); 23007294380cSYangbo Lu 23017294380cSYangbo Lu clear_bit_unlock(ENETC_TX_ONESTEP_TSTAMP_IN_PROGRESS, &priv->flags); 23027294380cSYangbo Lu skb = skb_dequeue(&priv->tx_skbs); 23037294380cSYangbo Lu if (skb) 23047294380cSYangbo Lu enetc_start_xmit(skb, priv->ndev); 23057294380cSYangbo Lu 23067294380cSYangbo Lu netif_tx_unlock(priv->ndev); 23077294380cSYangbo Lu } 23087294380cSYangbo Lu 23097294380cSYangbo Lu static void enetc_tx_onestep_tstamp_init(struct enetc_ndev_priv *priv) 23107294380cSYangbo Lu { 23117294380cSYangbo Lu INIT_WORK(&priv->tx_onestep_tstamp, enetc_tx_onestep_tstamp); 23127294380cSYangbo Lu skb_queue_head_init(&priv->tx_skbs); 23137294380cSYangbo Lu } 23147294380cSYangbo Lu 231591571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 2316bbb96dc7SClaudiu Manoil { 2317bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2318bbb96dc7SClaudiu Manoil int i; 2319bbb96dc7SClaudiu Manoil 2320bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 2321bbb96dc7SClaudiu Manoil 2322bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2323bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 2324bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 2325bbb96dc7SClaudiu Manoil 2326bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 2327bbb96dc7SClaudiu Manoil enable_irq(irq); 2328bbb96dc7SClaudiu Manoil } 2329bbb96dc7SClaudiu Manoil 233071b77a7aSClaudiu Manoil if (priv->phylink) 233171b77a7aSClaudiu Manoil phylink_start(priv->phylink); 2332bbb96dc7SClaudiu Manoil else 2333bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 2334bbb96dc7SClaudiu Manoil 2335bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 2336bbb96dc7SClaudiu Manoil } 2337bbb96dc7SClaudiu Manoil 2338d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 2339d4fd0404SClaudiu Manoil { 2340d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 23417eab503bSVladimir Oltean int num_stack_tx_queues; 2342bbb96dc7SClaudiu Manoil int err; 2343d4fd0404SClaudiu Manoil 2344d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 2345d4fd0404SClaudiu Manoil if (err) 2346d4fd0404SClaudiu Manoil return err; 2347d4fd0404SClaudiu Manoil 234871b77a7aSClaudiu Manoil err = enetc_phylink_connect(ndev); 2349d4fd0404SClaudiu Manoil if (err) 2350d4fd0404SClaudiu Manoil goto err_phy_connect; 2351d4fd0404SClaudiu Manoil 2352d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 2353d4fd0404SClaudiu Manoil if (err) 2354d4fd0404SClaudiu Manoil goto err_alloc_tx; 2355d4fd0404SClaudiu Manoil 2356d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 2357d4fd0404SClaudiu Manoil if (err) 2358d4fd0404SClaudiu Manoil goto err_alloc_rx; 2359d4fd0404SClaudiu Manoil 23607eab503bSVladimir Oltean num_stack_tx_queues = enetc_num_stack_tx_queues(priv); 23617eab503bSVladimir Oltean 23627eab503bSVladimir Oltean err = netif_set_real_num_tx_queues(ndev, num_stack_tx_queues); 2363d4fd0404SClaudiu Manoil if (err) 2364d4fd0404SClaudiu Manoil goto err_set_queues; 2365d4fd0404SClaudiu Manoil 2366d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 2367d4fd0404SClaudiu Manoil if (err) 2368d4fd0404SClaudiu Manoil goto err_set_queues; 2369d4fd0404SClaudiu Manoil 23707294380cSYangbo Lu enetc_tx_onestep_tstamp_init(priv); 2371bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 2372bbb96dc7SClaudiu Manoil enetc_start(ndev); 2373d4fd0404SClaudiu Manoil 2374d4fd0404SClaudiu Manoil return 0; 2375d4fd0404SClaudiu Manoil 2376d4fd0404SClaudiu Manoil err_set_queues: 2377d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 2378d4fd0404SClaudiu Manoil err_alloc_rx: 2379d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 2380d4fd0404SClaudiu Manoil err_alloc_tx: 238171b77a7aSClaudiu Manoil if (priv->phylink) 238271b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 2383d4fd0404SClaudiu Manoil err_phy_connect: 2384d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 2385d4fd0404SClaudiu Manoil 2386d4fd0404SClaudiu Manoil return err; 2387d4fd0404SClaudiu Manoil } 2388d4fd0404SClaudiu Manoil 238991571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 2390d4fd0404SClaudiu Manoil { 2391d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2392d4fd0404SClaudiu Manoil int i; 2393d4fd0404SClaudiu Manoil 2394d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 2395d4fd0404SClaudiu Manoil 2396d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2397bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 2398bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 2399bbb96dc7SClaudiu Manoil 2400bbb96dc7SClaudiu Manoil disable_irq(irq); 2401d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 2402d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 2403d4fd0404SClaudiu Manoil } 2404d4fd0404SClaudiu Manoil 240571b77a7aSClaudiu Manoil if (priv->phylink) 240671b77a7aSClaudiu Manoil phylink_stop(priv->phylink); 2407bbb96dc7SClaudiu Manoil else 2408bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 2409bbb96dc7SClaudiu Manoil 2410bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 2411bbb96dc7SClaudiu Manoil } 2412bbb96dc7SClaudiu Manoil 2413bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 2414bbb96dc7SClaudiu Manoil { 2415bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2416bbb96dc7SClaudiu Manoil 2417bbb96dc7SClaudiu Manoil enetc_stop(ndev); 2418d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 2419d4fd0404SClaudiu Manoil 242071b77a7aSClaudiu Manoil if (priv->phylink) 242171b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 2422d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 2423d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 2424d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 2425d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 2426d4fd0404SClaudiu Manoil 2427d4fd0404SClaudiu Manoil return 0; 2428d4fd0404SClaudiu Manoil } 2429d4fd0404SClaudiu Manoil 243013baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 2431cbe9e835SCamelia Groza { 2432cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 2433cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 2434cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 24357eab503bSVladimir Oltean int num_stack_tx_queues; 2436cbe9e835SCamelia Groza u8 num_tc; 2437cbe9e835SCamelia Groza int i; 2438cbe9e835SCamelia Groza 24397eab503bSVladimir Oltean num_stack_tx_queues = enetc_num_stack_tx_queues(priv); 2440cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 2441cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 2442cbe9e835SCamelia Groza 2443cbe9e835SCamelia Groza if (!num_tc) { 2444cbe9e835SCamelia Groza netdev_reset_tc(ndev); 24457eab503bSVladimir Oltean netif_set_real_num_tx_queues(ndev, num_stack_tx_queues); 2446cbe9e835SCamelia Groza 2447cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 2448cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 2449cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 2450cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 2451cbe9e835SCamelia Groza } 2452cbe9e835SCamelia Groza 2453cbe9e835SCamelia Groza return 0; 2454cbe9e835SCamelia Groza } 2455cbe9e835SCamelia Groza 2456cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 24577eab503bSVladimir Oltean if (num_tc > num_stack_tx_queues) { 2458cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 2459cbe9e835SCamelia Groza priv->num_tx_rings); 2460cbe9e835SCamelia Groza return -EINVAL; 2461cbe9e835SCamelia Groza } 2462cbe9e835SCamelia Groza 2463cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 2464cbe9e835SCamelia Groza * 2465cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 2466cbe9e835SCamelia Groza */ 2467cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 2468cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 2469cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 2470cbe9e835SCamelia Groza } 2471cbe9e835SCamelia Groza 2472cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 2473cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 2474cbe9e835SCamelia Groza 2475cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 2476cbe9e835SCamelia Groza 2477cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 2478cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 2479cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 2480cbe9e835SCamelia Groza 2481cbe9e835SCamelia Groza return 0; 2482cbe9e835SCamelia Groza } 2483cbe9e835SCamelia Groza 248434c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 248534c6adf1SPo Liu void *type_data) 248634c6adf1SPo Liu { 248734c6adf1SPo Liu switch (type) { 248834c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 248934c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 249034c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 249134c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 2492c431047cSPo Liu case TC_SETUP_QDISC_CBS: 2493c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 24940d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 24950d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 2496888ae5a3SPo Liu case TC_SETUP_BLOCK: 2497888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 249834c6adf1SPo Liu default: 249934c6adf1SPo Liu return -EOPNOTSUPP; 250034c6adf1SPo Liu } 250134c6adf1SPo Liu } 250234c6adf1SPo Liu 2503d1b15102SVladimir Oltean static int enetc_setup_xdp_prog(struct net_device *dev, struct bpf_prog *prog, 2504d1b15102SVladimir Oltean struct netlink_ext_ack *extack) 2505d1b15102SVladimir Oltean { 2506d1b15102SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(dev); 2507d1b15102SVladimir Oltean struct bpf_prog *old_prog; 2508d1b15102SVladimir Oltean bool is_up; 2509d1b15102SVladimir Oltean int i; 2510d1b15102SVladimir Oltean 2511d1b15102SVladimir Oltean /* The buffer layout is changing, so we need to drain the old 2512d1b15102SVladimir Oltean * RX buffers and seed new ones. 2513d1b15102SVladimir Oltean */ 2514d1b15102SVladimir Oltean is_up = netif_running(dev); 2515d1b15102SVladimir Oltean if (is_up) 2516d1b15102SVladimir Oltean dev_close(dev); 2517d1b15102SVladimir Oltean 2518d1b15102SVladimir Oltean old_prog = xchg(&priv->xdp_prog, prog); 2519d1b15102SVladimir Oltean if (old_prog) 2520d1b15102SVladimir Oltean bpf_prog_put(old_prog); 2521d1b15102SVladimir Oltean 2522d1b15102SVladimir Oltean for (i = 0; i < priv->num_rx_rings; i++) { 2523d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = priv->rx_ring[i]; 2524d1b15102SVladimir Oltean 2525d1b15102SVladimir Oltean rx_ring->xdp.prog = prog; 2526d1b15102SVladimir Oltean 2527d1b15102SVladimir Oltean if (prog) 2528d1b15102SVladimir Oltean rx_ring->buffer_offset = XDP_PACKET_HEADROOM; 2529d1b15102SVladimir Oltean else 2530d1b15102SVladimir Oltean rx_ring->buffer_offset = ENETC_RXB_PAD; 2531d1b15102SVladimir Oltean } 2532d1b15102SVladimir Oltean 2533d1b15102SVladimir Oltean if (is_up) 2534d1b15102SVladimir Oltean return dev_open(dev, extack); 2535d1b15102SVladimir Oltean 2536d1b15102SVladimir Oltean return 0; 2537d1b15102SVladimir Oltean } 2538d1b15102SVladimir Oltean 2539d1b15102SVladimir Oltean int enetc_setup_bpf(struct net_device *dev, struct netdev_bpf *xdp) 2540d1b15102SVladimir Oltean { 2541d1b15102SVladimir Oltean switch (xdp->command) { 2542d1b15102SVladimir Oltean case XDP_SETUP_PROG: 2543d1b15102SVladimir Oltean return enetc_setup_xdp_prog(dev, xdp->prog, xdp->extack); 2544d1b15102SVladimir Oltean default: 2545d1b15102SVladimir Oltean return -EINVAL; 2546d1b15102SVladimir Oltean } 2547d1b15102SVladimir Oltean 2548d1b15102SVladimir Oltean return 0; 2549d1b15102SVladimir Oltean } 2550d1b15102SVladimir Oltean 2551d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 2552d4fd0404SClaudiu Manoil { 2553d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2554d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 2555d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 2556d4fd0404SClaudiu Manoil int i; 2557d4fd0404SClaudiu Manoil 2558d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 2559d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 2560d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 2561d4fd0404SClaudiu Manoil } 2562d4fd0404SClaudiu Manoil 2563d4fd0404SClaudiu Manoil stats->rx_packets = packets; 2564d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 2565d4fd0404SClaudiu Manoil bytes = 0; 2566d4fd0404SClaudiu Manoil packets = 0; 2567d4fd0404SClaudiu Manoil 2568d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 2569d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 2570d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 2571d4fd0404SClaudiu Manoil } 2572d4fd0404SClaudiu Manoil 2573d4fd0404SClaudiu Manoil stats->tx_packets = packets; 2574d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 2575d4fd0404SClaudiu Manoil 2576d4fd0404SClaudiu Manoil return stats; 2577d4fd0404SClaudiu Manoil } 2578d4fd0404SClaudiu Manoil 2579d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 2580d382563fSClaudiu Manoil { 2581d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2582d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 2583d382563fSClaudiu Manoil u32 reg; 2584d382563fSClaudiu Manoil 2585d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 2586d382563fSClaudiu Manoil 2587d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 2588d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 2589d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 2590d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 2591d382563fSClaudiu Manoil 2592d382563fSClaudiu Manoil return 0; 2593d382563fSClaudiu Manoil } 2594d382563fSClaudiu Manoil 259579e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 259679e49982SPo Liu { 259779e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2598888ae5a3SPo Liu int err; 259979e49982SPo Liu 260079e49982SPo Liu if (en) { 2601888ae5a3SPo Liu err = enetc_psfp_enable(priv); 2602888ae5a3SPo Liu if (err) 2603888ae5a3SPo Liu return err; 2604888ae5a3SPo Liu 260579e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 2606888ae5a3SPo Liu return 0; 260779e49982SPo Liu } 260879e49982SPo Liu 2609888ae5a3SPo Liu err = enetc_psfp_disable(priv); 2610888ae5a3SPo Liu if (err) 2611888ae5a3SPo Liu return err; 2612888ae5a3SPo Liu 2613888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 2614888ae5a3SPo Liu 261579e49982SPo Liu return 0; 261679e49982SPo Liu } 261779e49982SPo Liu 26189deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 26199deba33fSClaudiu Manoil { 26209deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 26219deba33fSClaudiu Manoil int i; 26229deba33fSClaudiu Manoil 26239deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 26249deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 26259deba33fSClaudiu Manoil } 26269deba33fSClaudiu Manoil 26279deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 26289deba33fSClaudiu Manoil { 26299deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 26309deba33fSClaudiu Manoil int i; 26319deba33fSClaudiu Manoil 26329deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 26339deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 26349deba33fSClaudiu Manoil } 26359deba33fSClaudiu Manoil 2636d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 2637d382563fSClaudiu Manoil netdev_features_t features) 2638d382563fSClaudiu Manoil { 2639d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 2640888ae5a3SPo Liu int err = 0; 2641d382563fSClaudiu Manoil 2642d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 2643d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 2644d382563fSClaudiu Manoil 26459deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 26469deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 26479deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 26489deba33fSClaudiu Manoil 26499deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 26509deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 26519deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 26529deba33fSClaudiu Manoil 265379e49982SPo Liu if (changed & NETIF_F_HW_TC) 2654888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 265579e49982SPo Liu 2656888ae5a3SPo Liu return err; 2657d382563fSClaudiu Manoil } 2658d382563fSClaudiu Manoil 2659434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2660d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 2661d3982312SY.b. Lu { 2662d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2663d3982312SY.b. Lu struct hwtstamp_config config; 2664434cebabSClaudiu Manoil int ao; 2665d3982312SY.b. Lu 2666d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 2667d3982312SY.b. Lu return -EFAULT; 2668d3982312SY.b. Lu 2669d3982312SY.b. Lu switch (config.tx_type) { 2670d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 26717294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 2672d3982312SY.b. Lu break; 2673d3982312SY.b. Lu case HWTSTAMP_TX_ON: 26747294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 2675d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 2676d3982312SY.b. Lu break; 26777294380cSYangbo Lu case HWTSTAMP_TX_ONESTEP_SYNC: 26787294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 26797294380cSYangbo Lu priv->active_offloads |= ENETC_F_TX_ONESTEP_SYNC_TSTAMP; 26807294380cSYangbo Lu break; 2681d3982312SY.b. Lu default: 2682d3982312SY.b. Lu return -ERANGE; 2683d3982312SY.b. Lu } 2684d3982312SY.b. Lu 2685434cebabSClaudiu Manoil ao = priv->active_offloads; 2686d3982312SY.b. Lu switch (config.rx_filter) { 2687d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 2688d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 2689d3982312SY.b. Lu break; 2690d3982312SY.b. Lu default: 2691d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 2692d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 2693d3982312SY.b. Lu } 2694d3982312SY.b. Lu 2695434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 2696434cebabSClaudiu Manoil enetc_close(ndev); 2697434cebabSClaudiu Manoil enetc_open(ndev); 2698434cebabSClaudiu Manoil } 2699434cebabSClaudiu Manoil 2700d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2701d3982312SY.b. Lu -EFAULT : 0; 2702d3982312SY.b. Lu } 2703d3982312SY.b. Lu 2704d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 2705d3982312SY.b. Lu { 2706d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2707d3982312SY.b. Lu struct hwtstamp_config config; 2708d3982312SY.b. Lu 2709d3982312SY.b. Lu config.flags = 0; 2710d3982312SY.b. Lu 27117294380cSYangbo Lu if (priv->active_offloads & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) 27127294380cSYangbo Lu config.tx_type = HWTSTAMP_TX_ONESTEP_SYNC; 27137294380cSYangbo Lu else if (priv->active_offloads & ENETC_F_TX_TSTAMP) 2714d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 2715d3982312SY.b. Lu else 2716d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 2717d3982312SY.b. Lu 2718d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 2719d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 2720d3982312SY.b. Lu 2721d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2722d3982312SY.b. Lu -EFAULT : 0; 2723d3982312SY.b. Lu } 2724d3982312SY.b. Lu #endif 2725d3982312SY.b. Lu 2726d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 2727d3982312SY.b. Lu { 272871b77a7aSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2729434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2730d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 2731d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 2732d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 2733d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 2734d3982312SY.b. Lu #endif 2735a613bafeSMichael Walle 273671b77a7aSClaudiu Manoil if (!priv->phylink) 2737c55b810aSMichael Walle return -EOPNOTSUPP; 273871b77a7aSClaudiu Manoil 273971b77a7aSClaudiu Manoil return phylink_mii_ioctl(priv->phylink, rq, cmd); 2740d3982312SY.b. Lu } 2741d3982312SY.b. Lu 2742d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 2743d4fd0404SClaudiu Manoil { 2744d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 27457eab503bSVladimir Oltean int first_xdp_tx_ring; 2746d4fd0404SClaudiu Manoil int i, n, err, nvec; 27477eab503bSVladimir Oltean int v_tx_rings; 2748d4fd0404SClaudiu Manoil 2749d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 2750d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 2751d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 2752d4fd0404SClaudiu Manoil 2753d4fd0404SClaudiu Manoil if (n < 0) 2754d4fd0404SClaudiu Manoil return n; 2755d4fd0404SClaudiu Manoil 2756d4fd0404SClaudiu Manoil if (n != nvec) 2757d4fd0404SClaudiu Manoil return -EPERM; 2758d4fd0404SClaudiu Manoil 2759d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 2760d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 2761d4fd0404SClaudiu Manoil 2762d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2763d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 2764d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 2765d4fd0404SClaudiu Manoil int j; 2766d4fd0404SClaudiu Manoil 27671260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 2768d4fd0404SClaudiu Manoil if (!v) { 2769d4fd0404SClaudiu Manoil err = -ENOMEM; 2770d4fd0404SClaudiu Manoil goto fail; 2771d4fd0404SClaudiu Manoil } 2772d4fd0404SClaudiu Manoil 2773d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 2774d4fd0404SClaudiu Manoil 2775d1b15102SVladimir Oltean bdr = &v->rx_ring; 2776d1b15102SVladimir Oltean bdr->index = i; 2777d1b15102SVladimir Oltean bdr->ndev = priv->ndev; 2778d1b15102SVladimir Oltean bdr->dev = priv->dev; 2779d1b15102SVladimir Oltean bdr->bd_count = priv->rx_bd_count; 2780d1b15102SVladimir Oltean bdr->buffer_offset = ENETC_RXB_PAD; 2781d1b15102SVladimir Oltean priv->rx_ring[i] = bdr; 2782d1b15102SVladimir Oltean 2783d1b15102SVladimir Oltean err = xdp_rxq_info_reg(&bdr->xdp.rxq, priv->ndev, i, 0); 2784d1b15102SVladimir Oltean if (err) { 2785d1b15102SVladimir Oltean kfree(v); 2786d1b15102SVladimir Oltean goto fail; 2787d1b15102SVladimir Oltean } 2788d1b15102SVladimir Oltean 2789d1b15102SVladimir Oltean err = xdp_rxq_info_reg_mem_model(&bdr->xdp.rxq, 2790d1b15102SVladimir Oltean MEM_TYPE_PAGE_SHARED, NULL); 2791d1b15102SVladimir Oltean if (err) { 2792d1b15102SVladimir Oltean xdp_rxq_info_unreg(&bdr->xdp.rxq); 2793d1b15102SVladimir Oltean kfree(v); 2794d1b15102SVladimir Oltean goto fail; 2795d1b15102SVladimir Oltean } 2796d1b15102SVladimir Oltean 2797ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 2798ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 2799ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 2800ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 2801ae0e6a5dSClaudiu Manoil } 2802ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 2803d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 2804d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 2805d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 2806d4fd0404SClaudiu Manoil 2807d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 2808d4fd0404SClaudiu Manoil int idx; 2809d4fd0404SClaudiu Manoil 2810d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 28116c5e6b4cSClaudiu Manoil idx = priv->bdr_int_num * j + i; 2812d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 2813d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 2814d4fd0404SClaudiu Manoil bdr->index = idx; 2815d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 2816d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 2817d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 2818d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 2819d4fd0404SClaudiu Manoil } 2820d4fd0404SClaudiu Manoil } 2821d4fd0404SClaudiu Manoil 28227eab503bSVladimir Oltean first_xdp_tx_ring = priv->num_tx_rings - num_possible_cpus(); 28237eab503bSVladimir Oltean priv->xdp_tx_ring = &priv->tx_ring[first_xdp_tx_ring]; 28247eab503bSVladimir Oltean 2825d4fd0404SClaudiu Manoil return 0; 2826d4fd0404SClaudiu Manoil 2827d4fd0404SClaudiu Manoil fail: 2828d4fd0404SClaudiu Manoil while (i--) { 2829d1b15102SVladimir Oltean struct enetc_int_vector *v = priv->int_vector[i]; 2830d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2831d1b15102SVladimir Oltean 2832d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2833d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2834d1b15102SVladimir Oltean netif_napi_del(&v->napi); 2835d1b15102SVladimir Oltean cancel_work_sync(&v->rx_dim.work); 2836d1b15102SVladimir Oltean kfree(v); 2837d4fd0404SClaudiu Manoil } 2838d4fd0404SClaudiu Manoil 2839d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 2840d4fd0404SClaudiu Manoil 2841d4fd0404SClaudiu Manoil return err; 2842d4fd0404SClaudiu Manoil } 2843d4fd0404SClaudiu Manoil 2844d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 2845d4fd0404SClaudiu Manoil { 2846d4fd0404SClaudiu Manoil int i; 2847d4fd0404SClaudiu Manoil 2848d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2849d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 2850d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2851d4fd0404SClaudiu Manoil 2852d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2853d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2854d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 2855ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 2856d4fd0404SClaudiu Manoil } 2857d4fd0404SClaudiu Manoil 2858d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 2859d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 2860d4fd0404SClaudiu Manoil 2861d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 2862d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 2863d4fd0404SClaudiu Manoil 2864d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2865d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 2866d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 2867d4fd0404SClaudiu Manoil } 2868d4fd0404SClaudiu Manoil 2869d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 2870d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 2871d4fd0404SClaudiu Manoil } 2872d4fd0404SClaudiu Manoil 2873d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 2874d4fd0404SClaudiu Manoil { 2875d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 2876d4fd0404SClaudiu Manoil 2877d4fd0404SClaudiu Manoil kfree(p); 2878d4fd0404SClaudiu Manoil } 2879d4fd0404SClaudiu Manoil 2880d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 2881d4fd0404SClaudiu Manoil { 2882d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 288382728b91SClaudiu Manoil si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP; 2884d4fd0404SClaudiu Manoil } 2885d4fd0404SClaudiu Manoil 2886d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 2887d4fd0404SClaudiu Manoil { 2888d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 2889d4fd0404SClaudiu Manoil struct enetc_hw *hw; 2890d4fd0404SClaudiu Manoil size_t alloc_size; 2891d4fd0404SClaudiu Manoil int err, len; 2892d4fd0404SClaudiu Manoil 2893d4fd0404SClaudiu Manoil pcie_flr(pdev); 2894d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 2895a72691eeSCai Huoqing if (err) 2896a72691eeSCai Huoqing return dev_err_probe(&pdev->dev, err, "device enable failed\n"); 2897d4fd0404SClaudiu Manoil 2898d4fd0404SClaudiu Manoil /* set up for high or low dma */ 2899d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 2900d4fd0404SClaudiu Manoil if (err) { 2901d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 2902d4fd0404SClaudiu Manoil if (err) { 2903d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 2904d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 2905d4fd0404SClaudiu Manoil goto err_dma; 2906d4fd0404SClaudiu Manoil } 2907d4fd0404SClaudiu Manoil } 2908d4fd0404SClaudiu Manoil 2909d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 2910d4fd0404SClaudiu Manoil if (err) { 2911d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 2912d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 2913d4fd0404SClaudiu Manoil } 2914d4fd0404SClaudiu Manoil 2915d4fd0404SClaudiu Manoil pci_set_master(pdev); 2916d4fd0404SClaudiu Manoil 2917d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 2918d4fd0404SClaudiu Manoil if (sizeof_priv) { 2919d4fd0404SClaudiu Manoil /* align priv to 32B */ 2920d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 2921d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 2922d4fd0404SClaudiu Manoil } 2923d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 2924d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 2925d4fd0404SClaudiu Manoil 2926d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 2927d4fd0404SClaudiu Manoil if (!p) { 2928d4fd0404SClaudiu Manoil err = -ENOMEM; 2929d4fd0404SClaudiu Manoil goto err_alloc_si; 2930d4fd0404SClaudiu Manoil } 2931d4fd0404SClaudiu Manoil 2932d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 2933d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 2934d4fd0404SClaudiu Manoil 2935d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 2936d4fd0404SClaudiu Manoil si->pdev = pdev; 2937d4fd0404SClaudiu Manoil hw = &si->hw; 2938d4fd0404SClaudiu Manoil 2939d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 2940d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 2941d4fd0404SClaudiu Manoil if (!hw->reg) { 2942d4fd0404SClaudiu Manoil err = -ENXIO; 2943d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 2944d4fd0404SClaudiu Manoil goto err_ioremap; 2945d4fd0404SClaudiu Manoil } 2946d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 2947d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 2948d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 2949d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 2950d4fd0404SClaudiu Manoil 2951d4fd0404SClaudiu Manoil enetc_detect_errata(si); 2952d4fd0404SClaudiu Manoil 2953d4fd0404SClaudiu Manoil return 0; 2954d4fd0404SClaudiu Manoil 2955d4fd0404SClaudiu Manoil err_ioremap: 2956d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2957d4fd0404SClaudiu Manoil err_alloc_si: 2958d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2959d4fd0404SClaudiu Manoil err_pci_mem_reg: 2960d4fd0404SClaudiu Manoil err_dma: 2961d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2962d4fd0404SClaudiu Manoil 2963d4fd0404SClaudiu Manoil return err; 2964d4fd0404SClaudiu Manoil } 2965d4fd0404SClaudiu Manoil 2966d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 2967d4fd0404SClaudiu Manoil { 2968d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 2969d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 2970d4fd0404SClaudiu Manoil 2971d4fd0404SClaudiu Manoil iounmap(hw->reg); 2972d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2973d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2974d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2975d4fd0404SClaudiu Manoil } 2976