xref: /openbmc/linux/drivers/net/ethernet/freescale/enetc/enetc.c (revision f768e75130159b5444ee691bbdd201bef8e5bb24)
1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */
3d4fd0404SClaudiu Manoil 
4d4fd0404SClaudiu Manoil #include "enetc.h"
5d1b15102SVladimir Oltean #include <linux/bpf_trace.h>
6d4fd0404SClaudiu Manoil #include <linux/tcp.h>
7d4fd0404SClaudiu Manoil #include <linux/udp.h>
8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h>
9847cbfc0SVladimir Oltean #include <net/pkt_sched.h>
10d4fd0404SClaudiu Manoil 
119d2b68ccSVladimir Oltean static struct sk_buff *enetc_tx_swbd_get_skb(struct enetc_tx_swbd *tx_swbd)
129d2b68ccSVladimir Oltean {
139d2b68ccSVladimir Oltean 	if (tx_swbd->is_xdp_tx || tx_swbd->is_xdp_redirect)
149d2b68ccSVladimir Oltean 		return NULL;
159d2b68ccSVladimir Oltean 
169d2b68ccSVladimir Oltean 	return tx_swbd->skb;
179d2b68ccSVladimir Oltean }
189d2b68ccSVladimir Oltean 
199d2b68ccSVladimir Oltean static struct xdp_frame *
209d2b68ccSVladimir Oltean enetc_tx_swbd_get_xdp_frame(struct enetc_tx_swbd *tx_swbd)
219d2b68ccSVladimir Oltean {
229d2b68ccSVladimir Oltean 	if (tx_swbd->is_xdp_redirect)
239d2b68ccSVladimir Oltean 		return tx_swbd->xdp_frame;
249d2b68ccSVladimir Oltean 
259d2b68ccSVladimir Oltean 	return NULL;
269d2b68ccSVladimir Oltean }
279d2b68ccSVladimir Oltean 
28d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring,
29d4fd0404SClaudiu Manoil 				struct enetc_tx_swbd *tx_swbd)
30d4fd0404SClaudiu Manoil {
317ed2bc80SVladimir Oltean 	/* For XDP_TX, pages come from RX, whereas for the other contexts where
327ed2bc80SVladimir Oltean 	 * we have is_dma_page_set, those come from skb_frag_dma_map. We need
337ed2bc80SVladimir Oltean 	 * to match the DMA mapping length, so we need to differentiate those.
347ed2bc80SVladimir Oltean 	 */
35d4fd0404SClaudiu Manoil 	if (tx_swbd->is_dma_page)
36d4fd0404SClaudiu Manoil 		dma_unmap_page(tx_ring->dev, tx_swbd->dma,
377ed2bc80SVladimir Oltean 			       tx_swbd->is_xdp_tx ? PAGE_SIZE : tx_swbd->len,
387ed2bc80SVladimir Oltean 			       tx_swbd->dir);
39d4fd0404SClaudiu Manoil 	else
40d4fd0404SClaudiu Manoil 		dma_unmap_single(tx_ring->dev, tx_swbd->dma,
417ed2bc80SVladimir Oltean 				 tx_swbd->len, tx_swbd->dir);
42d4fd0404SClaudiu Manoil 	tx_swbd->dma = 0;
43d4fd0404SClaudiu Manoil }
44d4fd0404SClaudiu Manoil 
459d2b68ccSVladimir Oltean static void enetc_free_tx_frame(struct enetc_bdr *tx_ring,
46d4fd0404SClaudiu Manoil 				struct enetc_tx_swbd *tx_swbd)
47d4fd0404SClaudiu Manoil {
489d2b68ccSVladimir Oltean 	struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd);
499d2b68ccSVladimir Oltean 	struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd);
509d2b68ccSVladimir Oltean 
51d4fd0404SClaudiu Manoil 	if (tx_swbd->dma)
52d4fd0404SClaudiu Manoil 		enetc_unmap_tx_buff(tx_ring, tx_swbd);
53d4fd0404SClaudiu Manoil 
549d2b68ccSVladimir Oltean 	if (xdp_frame) {
559d2b68ccSVladimir Oltean 		xdp_return_frame(tx_swbd->xdp_frame);
569d2b68ccSVladimir Oltean 		tx_swbd->xdp_frame = NULL;
579d2b68ccSVladimir Oltean 	} else if (skb) {
589d2b68ccSVladimir Oltean 		dev_kfree_skb_any(skb);
59d4fd0404SClaudiu Manoil 		tx_swbd->skb = NULL;
60d4fd0404SClaudiu Manoil 	}
61d4fd0404SClaudiu Manoil }
62d4fd0404SClaudiu Manoil 
637ed2bc80SVladimir Oltean /* Let H/W know BD ring has been updated */
647ed2bc80SVladimir Oltean static void enetc_update_tx_ring_tail(struct enetc_bdr *tx_ring)
657ed2bc80SVladimir Oltean {
667ed2bc80SVladimir Oltean 	/* includes wmb() */
677ed2bc80SVladimir Oltean 	enetc_wr_reg_hot(tx_ring->tpir, tx_ring->next_to_use);
687ed2bc80SVladimir Oltean }
697ed2bc80SVladimir Oltean 
70*f768e751SYangbo Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb)
71d4fd0404SClaudiu Manoil {
72d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
73d7840976SMatthew Wilcox (Oracle) 	skb_frag_t *frag;
74d4fd0404SClaudiu Manoil 	int len = skb_headlen(skb);
75d4fd0404SClaudiu Manoil 	union enetc_tx_bd temp_bd;
76d4fd0404SClaudiu Manoil 	union enetc_tx_bd *txbd;
77d4fd0404SClaudiu Manoil 	bool do_vlan, do_tstamp;
78d4fd0404SClaudiu Manoil 	int i, count = 0;
79d4fd0404SClaudiu Manoil 	unsigned int f;
80d4fd0404SClaudiu Manoil 	dma_addr_t dma;
81d4fd0404SClaudiu Manoil 	u8 flags = 0;
82d4fd0404SClaudiu Manoil 
83d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_use;
84d4fd0404SClaudiu Manoil 	txbd = ENETC_TXBD(*tx_ring, i);
85d4fd0404SClaudiu Manoil 	prefetchw(txbd);
86d4fd0404SClaudiu Manoil 
87d4fd0404SClaudiu Manoil 	dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE);
88d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(tx_ring->dev, dma)))
89d4fd0404SClaudiu Manoil 		goto dma_err;
90d4fd0404SClaudiu Manoil 
91d4fd0404SClaudiu Manoil 	temp_bd.addr = cpu_to_le64(dma);
92d4fd0404SClaudiu Manoil 	temp_bd.buf_len = cpu_to_le16(len);
93d4fd0404SClaudiu Manoil 	temp_bd.lstatus = 0;
94d4fd0404SClaudiu Manoil 
95d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
96d4fd0404SClaudiu Manoil 	tx_swbd->dma = dma;
97d4fd0404SClaudiu Manoil 	tx_swbd->len = len;
98d4fd0404SClaudiu Manoil 	tx_swbd->is_dma_page = 0;
997ed2bc80SVladimir Oltean 	tx_swbd->dir = DMA_TO_DEVICE;
100d4fd0404SClaudiu Manoil 	count++;
101d4fd0404SClaudiu Manoil 
102d4fd0404SClaudiu Manoil 	do_vlan = skb_vlan_tag_present(skb);
103*f768e751SYangbo Lu 	do_tstamp = (skb->cb[0] & ENETC_F_TX_TSTAMP) &&
104d3982312SY.b. Lu 		    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP);
105d3982312SY.b. Lu 	tx_swbd->do_tstamp = do_tstamp;
106d3982312SY.b. Lu 	tx_swbd->check_wb = tx_swbd->do_tstamp;
107d4fd0404SClaudiu Manoil 
108d4fd0404SClaudiu Manoil 	if (do_vlan || do_tstamp)
109d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_EX;
110d4fd0404SClaudiu Manoil 
11182728b91SClaudiu Manoil 	if (tx_ring->tsd_enable)
1120d08c9ecSPo Liu 		flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART;
113d4fd0404SClaudiu Manoil 
114d4fd0404SClaudiu Manoil 	/* first BD needs frm_len and offload flags set */
115d4fd0404SClaudiu Manoil 	temp_bd.frm_len = cpu_to_le16(skb->len);
116d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
117d4fd0404SClaudiu Manoil 
11882728b91SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_TSE)
11982728b91SClaudiu Manoil 		temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns,
12082728b91SClaudiu Manoil 							  flags);
1210d08c9ecSPo Liu 
122d4fd0404SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_EX) {
123d4fd0404SClaudiu Manoil 		u8 e_flags = 0;
124d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
125d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
126d4fd0404SClaudiu Manoil 
127d4fd0404SClaudiu Manoil 		/* add extension BD for VLAN and/or timestamping */
128d4fd0404SClaudiu Manoil 		flags = 0;
129d4fd0404SClaudiu Manoil 		tx_swbd++;
130d4fd0404SClaudiu Manoil 		txbd++;
131d4fd0404SClaudiu Manoil 		i++;
132d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
133d4fd0404SClaudiu Manoil 			i = 0;
134d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
135d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
136d4fd0404SClaudiu Manoil 		}
137d4fd0404SClaudiu Manoil 		prefetchw(txbd);
138d4fd0404SClaudiu Manoil 
139d4fd0404SClaudiu Manoil 		if (do_vlan) {
140d4fd0404SClaudiu Manoil 			temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb));
141d4fd0404SClaudiu Manoil 			temp_bd.ext.tpid = 0; /* < C-TAG */
142d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS;
143d4fd0404SClaudiu Manoil 		}
144d4fd0404SClaudiu Manoil 
145d4fd0404SClaudiu Manoil 		if (do_tstamp) {
146d4fd0404SClaudiu Manoil 			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
147d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP;
148d4fd0404SClaudiu Manoil 		}
149d4fd0404SClaudiu Manoil 
150d4fd0404SClaudiu Manoil 		temp_bd.ext.e_flags = e_flags;
151d4fd0404SClaudiu Manoil 		count++;
152d4fd0404SClaudiu Manoil 	}
153d4fd0404SClaudiu Manoil 
154d4fd0404SClaudiu Manoil 	frag = &skb_shinfo(skb)->frags[0];
155d4fd0404SClaudiu Manoil 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) {
156d4fd0404SClaudiu Manoil 		len = skb_frag_size(frag);
157d4fd0404SClaudiu Manoil 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len,
158d4fd0404SClaudiu Manoil 				       DMA_TO_DEVICE);
159d4fd0404SClaudiu Manoil 		if (dma_mapping_error(tx_ring->dev, dma))
160d4fd0404SClaudiu Manoil 			goto dma_err;
161d4fd0404SClaudiu Manoil 
162d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
163d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
164d4fd0404SClaudiu Manoil 
165d4fd0404SClaudiu Manoil 		flags = 0;
166d4fd0404SClaudiu Manoil 		tx_swbd++;
167d4fd0404SClaudiu Manoil 		txbd++;
168d4fd0404SClaudiu Manoil 		i++;
169d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
170d4fd0404SClaudiu Manoil 			i = 0;
171d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
172d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
173d4fd0404SClaudiu Manoil 		}
174d4fd0404SClaudiu Manoil 		prefetchw(txbd);
175d4fd0404SClaudiu Manoil 
176d4fd0404SClaudiu Manoil 		temp_bd.addr = cpu_to_le64(dma);
177d4fd0404SClaudiu Manoil 		temp_bd.buf_len = cpu_to_le16(len);
178d4fd0404SClaudiu Manoil 
179d4fd0404SClaudiu Manoil 		tx_swbd->dma = dma;
180d4fd0404SClaudiu Manoil 		tx_swbd->len = len;
181d4fd0404SClaudiu Manoil 		tx_swbd->is_dma_page = 1;
1827ed2bc80SVladimir Oltean 		tx_swbd->dir = DMA_TO_DEVICE;
183d4fd0404SClaudiu Manoil 		count++;
184d4fd0404SClaudiu Manoil 	}
185d4fd0404SClaudiu Manoil 
186d4fd0404SClaudiu Manoil 	/* last BD needs 'F' bit set */
187d4fd0404SClaudiu Manoil 	flags |= ENETC_TXBD_FLAGS_F;
188d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
189d4fd0404SClaudiu Manoil 	*txbd = temp_bd;
190d4fd0404SClaudiu Manoil 
191d504498dSVladimir Oltean 	tx_ring->tx_swbd[i].is_eof = true;
192d4fd0404SClaudiu Manoil 	tx_ring->tx_swbd[i].skb = skb;
193d4fd0404SClaudiu Manoil 
194d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(tx_ring, &i);
195d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = i;
196d4fd0404SClaudiu Manoil 
1974caefbceSMichael Walle 	skb_tx_timestamp(skb);
1984caefbceSMichael Walle 
1997ed2bc80SVladimir Oltean 	enetc_update_tx_ring_tail(tx_ring);
200d4fd0404SClaudiu Manoil 
201d4fd0404SClaudiu Manoil 	return count;
202d4fd0404SClaudiu Manoil 
203d4fd0404SClaudiu Manoil dma_err:
204d4fd0404SClaudiu Manoil 	dev_err(tx_ring->dev, "DMA map error");
205d4fd0404SClaudiu Manoil 
206d4fd0404SClaudiu Manoil 	do {
207d4fd0404SClaudiu Manoil 		tx_swbd = &tx_ring->tx_swbd[i];
2089d2b68ccSVladimir Oltean 		enetc_free_tx_frame(tx_ring, tx_swbd);
209d4fd0404SClaudiu Manoil 		if (i == 0)
210d4fd0404SClaudiu Manoil 			i = tx_ring->bd_count;
211d4fd0404SClaudiu Manoil 		i--;
212d4fd0404SClaudiu Manoil 	} while (count--);
213d4fd0404SClaudiu Manoil 
214d4fd0404SClaudiu Manoil 	return 0;
215d4fd0404SClaudiu Manoil }
216d4fd0404SClaudiu Manoil 
2170486185eSVladimir Oltean netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev)
2180486185eSVladimir Oltean {
2190486185eSVladimir Oltean 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
2200486185eSVladimir Oltean 	struct enetc_bdr *tx_ring;
2210486185eSVladimir Oltean 	int count;
2220486185eSVladimir Oltean 
223*f768e751SYangbo Lu 	/* cb[0] used for TX timestamp type */
224*f768e751SYangbo Lu 	skb->cb[0] = priv->active_offloads & ENETC_F_TX_TSTAMP_MASK;
225*f768e751SYangbo Lu 
2260486185eSVladimir Oltean 	tx_ring = priv->tx_ring[skb->queue_mapping];
2270486185eSVladimir Oltean 
2280486185eSVladimir Oltean 	if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS))
2290486185eSVladimir Oltean 		if (unlikely(skb_linearize(skb)))
2300486185eSVladimir Oltean 			goto drop_packet_err;
2310486185eSVladimir Oltean 
2320486185eSVladimir Oltean 	count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */
2330486185eSVladimir Oltean 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) {
2340486185eSVladimir Oltean 		netif_stop_subqueue(ndev, tx_ring->index);
2350486185eSVladimir Oltean 		return NETDEV_TX_BUSY;
2360486185eSVladimir Oltean 	}
2370486185eSVladimir Oltean 
2380486185eSVladimir Oltean 	enetc_lock_mdio();
239*f768e751SYangbo Lu 	count = enetc_map_tx_buffs(tx_ring, skb);
2400486185eSVladimir Oltean 	enetc_unlock_mdio();
2410486185eSVladimir Oltean 
2420486185eSVladimir Oltean 	if (unlikely(!count))
2430486185eSVladimir Oltean 		goto drop_packet_err;
2440486185eSVladimir Oltean 
2450486185eSVladimir Oltean 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED)
2460486185eSVladimir Oltean 		netif_stop_subqueue(ndev, tx_ring->index);
2470486185eSVladimir Oltean 
2480486185eSVladimir Oltean 	return NETDEV_TX_OK;
2490486185eSVladimir Oltean 
2500486185eSVladimir Oltean drop_packet_err:
2510486185eSVladimir Oltean 	dev_kfree_skb_any(skb);
2520486185eSVladimir Oltean 	return NETDEV_TX_OK;
2530486185eSVladimir Oltean }
2540486185eSVladimir Oltean 
255d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data)
256d4fd0404SClaudiu Manoil {
257d4fd0404SClaudiu Manoil 	struct enetc_int_vector	*v = data;
258d4fd0404SClaudiu Manoil 	int i;
259d4fd0404SClaudiu Manoil 
260fd5736bfSAlex Marginean 	enetc_lock_mdio();
261fd5736bfSAlex Marginean 
262d4fd0404SClaudiu Manoil 	/* disable interrupts */
263fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->rbier, 0);
264fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->ricr1, v->rx_ictt);
265d4fd0404SClaudiu Manoil 
2660574e200SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
267fd5736bfSAlex Marginean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0);
268fd5736bfSAlex Marginean 
269fd5736bfSAlex Marginean 	enetc_unlock_mdio();
270d4fd0404SClaudiu Manoil 
271215602a8SJiafei Pan 	napi_schedule(&v->napi);
272d4fd0404SClaudiu Manoil 
273d4fd0404SClaudiu Manoil 	return IRQ_HANDLED;
274d4fd0404SClaudiu Manoil }
275d4fd0404SClaudiu Manoil 
276ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w)
277ae0e6a5dSClaudiu Manoil {
278ae0e6a5dSClaudiu Manoil 	struct dim *dim = container_of(w, struct dim, work);
279ae0e6a5dSClaudiu Manoil 	struct dim_cq_moder moder =
280ae0e6a5dSClaudiu Manoil 		net_dim_get_rx_moderation(dim->mode, dim->profile_ix);
281ae0e6a5dSClaudiu Manoil 	struct enetc_int_vector	*v =
282ae0e6a5dSClaudiu Manoil 		container_of(dim, struct enetc_int_vector, rx_dim);
283ae0e6a5dSClaudiu Manoil 
284ae0e6a5dSClaudiu Manoil 	v->rx_ictt = enetc_usecs_to_cycles(moder.usec);
285ae0e6a5dSClaudiu Manoil 	dim->state = DIM_START_MEASURE;
286ae0e6a5dSClaudiu Manoil }
287ae0e6a5dSClaudiu Manoil 
288ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v)
289ae0e6a5dSClaudiu Manoil {
290ae0e6a5dSClaudiu Manoil 	struct dim_sample dim_sample;
291ae0e6a5dSClaudiu Manoil 
292ae0e6a5dSClaudiu Manoil 	v->comp_cnt++;
293ae0e6a5dSClaudiu Manoil 
294ae0e6a5dSClaudiu Manoil 	if (!v->rx_napi_work)
295ae0e6a5dSClaudiu Manoil 		return;
296ae0e6a5dSClaudiu Manoil 
297ae0e6a5dSClaudiu Manoil 	dim_update_sample(v->comp_cnt,
298ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.packets,
299ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.bytes,
300ae0e6a5dSClaudiu Manoil 			  &dim_sample);
301ae0e6a5dSClaudiu Manoil 	net_dim(&v->rx_dim, dim_sample);
302ae0e6a5dSClaudiu Manoil }
303ae0e6a5dSClaudiu Manoil 
304d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci)
305d4fd0404SClaudiu Manoil {
306fd5736bfSAlex Marginean 	int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK;
307d4fd0404SClaudiu Manoil 
308d4fd0404SClaudiu Manoil 	return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi;
309d4fd0404SClaudiu Manoil }
310d4fd0404SClaudiu Manoil 
31165d0cbb4SVladimir Oltean static bool enetc_page_reusable(struct page *page)
31265d0cbb4SVladimir Oltean {
31365d0cbb4SVladimir Oltean 	return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1);
31465d0cbb4SVladimir Oltean }
31565d0cbb4SVladimir Oltean 
31665d0cbb4SVladimir Oltean static void enetc_reuse_page(struct enetc_bdr *rx_ring,
31765d0cbb4SVladimir Oltean 			     struct enetc_rx_swbd *old)
31865d0cbb4SVladimir Oltean {
31965d0cbb4SVladimir Oltean 	struct enetc_rx_swbd *new;
32065d0cbb4SVladimir Oltean 
32165d0cbb4SVladimir Oltean 	new = &rx_ring->rx_swbd[rx_ring->next_to_alloc];
32265d0cbb4SVladimir Oltean 
32365d0cbb4SVladimir Oltean 	/* next buf that may reuse a page */
32465d0cbb4SVladimir Oltean 	enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc);
32565d0cbb4SVladimir Oltean 
32665d0cbb4SVladimir Oltean 	/* copy page reference */
32765d0cbb4SVladimir Oltean 	*new = *old;
32865d0cbb4SVladimir Oltean }
32965d0cbb4SVladimir Oltean 
330d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd,
331d3982312SY.b. Lu 				u64 *tstamp)
332d3982312SY.b. Lu {
333cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
334d3982312SY.b. Lu 
3356d36ecdbSVladimir Oltean 	lo = enetc_rd_hot(hw, ENETC_SICTR0);
3366d36ecdbSVladimir Oltean 	hi = enetc_rd_hot(hw, ENETC_SICTR1);
337cec4f328SY.b. Lu 	tstamp_lo = le32_to_cpu(txbd->wb.tstamp);
338cec4f328SY.b. Lu 	if (lo <= tstamp_lo)
339d3982312SY.b. Lu 		hi -= 1;
340cec4f328SY.b. Lu 	*tstamp = (u64)hi << 32 | tstamp_lo;
341d3982312SY.b. Lu }
342d3982312SY.b. Lu 
343d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp)
344d3982312SY.b. Lu {
345d3982312SY.b. Lu 	struct skb_shared_hwtstamps shhwtstamps;
346d3982312SY.b. Lu 
347d3982312SY.b. Lu 	if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) {
348d3982312SY.b. Lu 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
349d3982312SY.b. Lu 		shhwtstamps.hwtstamp = ns_to_ktime(tstamp);
350847cbfc0SVladimir Oltean 		skb_txtime_consumed(skb);
351d3982312SY.b. Lu 		skb_tstamp_tx(skb, &shhwtstamps);
352d3982312SY.b. Lu 	}
353d3982312SY.b. Lu }
354d3982312SY.b. Lu 
3557ed2bc80SVladimir Oltean static void enetc_recycle_xdp_tx_buff(struct enetc_bdr *tx_ring,
3567ed2bc80SVladimir Oltean 				      struct enetc_tx_swbd *tx_swbd)
3577ed2bc80SVladimir Oltean {
3587ed2bc80SVladimir Oltean 	struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev);
3597ed2bc80SVladimir Oltean 	struct enetc_bdr *rx_ring = priv->rx_ring[tx_ring->index];
3607ed2bc80SVladimir Oltean 	struct enetc_rx_swbd rx_swbd = {
3617ed2bc80SVladimir Oltean 		.dma = tx_swbd->dma,
3627ed2bc80SVladimir Oltean 		.page = tx_swbd->page,
3637ed2bc80SVladimir Oltean 		.page_offset = tx_swbd->page_offset,
3647ed2bc80SVladimir Oltean 		.dir = tx_swbd->dir,
3657ed2bc80SVladimir Oltean 		.len = tx_swbd->len,
3667ed2bc80SVladimir Oltean 	};
3677ed2bc80SVladimir Oltean 
3687ed2bc80SVladimir Oltean 	if (likely(enetc_swbd_unused(rx_ring))) {
3697ed2bc80SVladimir Oltean 		enetc_reuse_page(rx_ring, &rx_swbd);
3707ed2bc80SVladimir Oltean 
3717ed2bc80SVladimir Oltean 		/* sync for use by the device */
3727ed2bc80SVladimir Oltean 		dma_sync_single_range_for_device(rx_ring->dev, rx_swbd.dma,
3737ed2bc80SVladimir Oltean 						 rx_swbd.page_offset,
3747ed2bc80SVladimir Oltean 						 ENETC_RXB_DMA_SIZE_XDP,
3757ed2bc80SVladimir Oltean 						 rx_swbd.dir);
3767ed2bc80SVladimir Oltean 
3777ed2bc80SVladimir Oltean 		rx_ring->stats.recycles++;
3787ed2bc80SVladimir Oltean 	} else {
3797ed2bc80SVladimir Oltean 		/* RX ring is already full, we need to unmap and free the
3807ed2bc80SVladimir Oltean 		 * page, since there's nothing useful we can do with it.
3817ed2bc80SVladimir Oltean 		 */
3827ed2bc80SVladimir Oltean 		rx_ring->stats.recycle_failures++;
3837ed2bc80SVladimir Oltean 
3847ed2bc80SVladimir Oltean 		dma_unmap_page(rx_ring->dev, rx_swbd.dma, PAGE_SIZE,
3857ed2bc80SVladimir Oltean 			       rx_swbd.dir);
3867ed2bc80SVladimir Oltean 		__free_page(rx_swbd.page);
3877ed2bc80SVladimir Oltean 	}
3887ed2bc80SVladimir Oltean 
3897ed2bc80SVladimir Oltean 	rx_ring->xdp.xdp_tx_in_flight--;
3907ed2bc80SVladimir Oltean }
3917ed2bc80SVladimir Oltean 
392d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget)
393d4fd0404SClaudiu Manoil {
394d4fd0404SClaudiu Manoil 	struct net_device *ndev = tx_ring->ndev;
395d4fd0404SClaudiu Manoil 	int tx_frm_cnt = 0, tx_byte_cnt = 0;
396d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
397d4fd0404SClaudiu Manoil 	int i, bds_to_clean;
398d3982312SY.b. Lu 	bool do_tstamp;
399d3982312SY.b. Lu 	u64 tstamp = 0;
400d4fd0404SClaudiu Manoil 
401d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_clean;
402d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
403fd5736bfSAlex Marginean 
404d4fd0404SClaudiu Manoil 	bds_to_clean = enetc_bd_ready_count(tx_ring, i);
405d4fd0404SClaudiu Manoil 
406d3982312SY.b. Lu 	do_tstamp = false;
407d3982312SY.b. Lu 
408d4fd0404SClaudiu Manoil 	while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) {
4099d2b68ccSVladimir Oltean 		struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd);
4109d2b68ccSVladimir Oltean 		struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd);
411a93580a0SVladimir Oltean 		bool is_eof = tx_swbd->is_eof;
4129d2b68ccSVladimir Oltean 
413d3982312SY.b. Lu 		if (unlikely(tx_swbd->check_wb)) {
414d3982312SY.b. Lu 			struct enetc_ndev_priv *priv = netdev_priv(ndev);
415d3982312SY.b. Lu 			union enetc_tx_bd *txbd;
416d3982312SY.b. Lu 
417d3982312SY.b. Lu 			txbd = ENETC_TXBD(*tx_ring, i);
418d3982312SY.b. Lu 
419d3982312SY.b. Lu 			if (txbd->flags & ENETC_TXBD_FLAGS_W &&
420d3982312SY.b. Lu 			    tx_swbd->do_tstamp) {
421d3982312SY.b. Lu 				enetc_get_tx_tstamp(&priv->si->hw, txbd,
422d3982312SY.b. Lu 						    &tstamp);
423d3982312SY.b. Lu 				do_tstamp = true;
424d3982312SY.b. Lu 			}
425d3982312SY.b. Lu 		}
426d3982312SY.b. Lu 
4277ed2bc80SVladimir Oltean 		if (tx_swbd->is_xdp_tx)
4287ed2bc80SVladimir Oltean 			enetc_recycle_xdp_tx_buff(tx_ring, tx_swbd);
4297ed2bc80SVladimir Oltean 		else if (likely(tx_swbd->dma))
430d4fd0404SClaudiu Manoil 			enetc_unmap_tx_buff(tx_ring, tx_swbd);
431f4a0be84SClaudiu Manoil 
4329d2b68ccSVladimir Oltean 		if (xdp_frame) {
4339d2b68ccSVladimir Oltean 			xdp_return_frame(xdp_frame);
4349d2b68ccSVladimir Oltean 			tx_swbd->xdp_frame = NULL;
4359d2b68ccSVladimir Oltean 		} else if (skb) {
436d3982312SY.b. Lu 			if (unlikely(do_tstamp)) {
4379d2b68ccSVladimir Oltean 				enetc_tstamp_tx(skb, tstamp);
438d3982312SY.b. Lu 				do_tstamp = false;
439d3982312SY.b. Lu 			}
4409d2b68ccSVladimir Oltean 			napi_consume_skb(skb, napi_budget);
441d4fd0404SClaudiu Manoil 			tx_swbd->skb = NULL;
442d4fd0404SClaudiu Manoil 		}
443d4fd0404SClaudiu Manoil 
444d4fd0404SClaudiu Manoil 		tx_byte_cnt += tx_swbd->len;
4451ee8d6f3SVladimir Oltean 		/* Scrub the swbd here so we don't have to do that
4461ee8d6f3SVladimir Oltean 		 * when we reuse it during xmit
4471ee8d6f3SVladimir Oltean 		 */
4481ee8d6f3SVladimir Oltean 		memset(tx_swbd, 0, sizeof(*tx_swbd));
449d4fd0404SClaudiu Manoil 
450d4fd0404SClaudiu Manoil 		bds_to_clean--;
451d4fd0404SClaudiu Manoil 		tx_swbd++;
452d4fd0404SClaudiu Manoil 		i++;
453d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
454d4fd0404SClaudiu Manoil 			i = 0;
455d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
456d4fd0404SClaudiu Manoil 		}
457d4fd0404SClaudiu Manoil 
458d4fd0404SClaudiu Manoil 		/* BD iteration loop end */
459a93580a0SVladimir Oltean 		if (is_eof) {
460d4fd0404SClaudiu Manoil 			tx_frm_cnt++;
461d4fd0404SClaudiu Manoil 			/* re-arm interrupt source */
462fd5736bfSAlex Marginean 			enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) |
463d4fd0404SClaudiu Manoil 					 BIT(16 + tx_ring->index));
464d4fd0404SClaudiu Manoil 		}
465d4fd0404SClaudiu Manoil 
466d4fd0404SClaudiu Manoil 		if (unlikely(!bds_to_clean))
467d4fd0404SClaudiu Manoil 			bds_to_clean = enetc_bd_ready_count(tx_ring, i);
468d4fd0404SClaudiu Manoil 	}
469d4fd0404SClaudiu Manoil 
470d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = i;
471d4fd0404SClaudiu Manoil 	tx_ring->stats.packets += tx_frm_cnt;
472d4fd0404SClaudiu Manoil 	tx_ring->stats.bytes += tx_byte_cnt;
473d4fd0404SClaudiu Manoil 
474d4fd0404SClaudiu Manoil 	if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) &&
475d4fd0404SClaudiu Manoil 		     __netif_subqueue_stopped(ndev, tx_ring->index) &&
476d4fd0404SClaudiu Manoil 		     (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) {
477d4fd0404SClaudiu Manoil 		netif_wake_subqueue(ndev, tx_ring->index);
478d4fd0404SClaudiu Manoil 	}
479d4fd0404SClaudiu Manoil 
480d4fd0404SClaudiu Manoil 	return tx_frm_cnt != ENETC_DEFAULT_TX_WORK;
481d4fd0404SClaudiu Manoil }
482d4fd0404SClaudiu Manoil 
483d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring,
484d4fd0404SClaudiu Manoil 			   struct enetc_rx_swbd *rx_swbd)
485d4fd0404SClaudiu Manoil {
4867ed2bc80SVladimir Oltean 	bool xdp = !!(rx_ring->xdp.prog);
487d4fd0404SClaudiu Manoil 	struct page *page;
488d4fd0404SClaudiu Manoil 	dma_addr_t addr;
489d4fd0404SClaudiu Manoil 
490d4fd0404SClaudiu Manoil 	page = dev_alloc_page();
491d4fd0404SClaudiu Manoil 	if (unlikely(!page))
492d4fd0404SClaudiu Manoil 		return false;
493d4fd0404SClaudiu Manoil 
4947ed2bc80SVladimir Oltean 	/* For XDP_TX, we forgo dma_unmap -> dma_map */
4957ed2bc80SVladimir Oltean 	rx_swbd->dir = xdp ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE;
4967ed2bc80SVladimir Oltean 
4977ed2bc80SVladimir Oltean 	addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, rx_swbd->dir);
498d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(rx_ring->dev, addr))) {
499d4fd0404SClaudiu Manoil 		__free_page(page);
500d4fd0404SClaudiu Manoil 
501d4fd0404SClaudiu Manoil 		return false;
502d4fd0404SClaudiu Manoil 	}
503d4fd0404SClaudiu Manoil 
504d4fd0404SClaudiu Manoil 	rx_swbd->dma = addr;
505d4fd0404SClaudiu Manoil 	rx_swbd->page = page;
506d1b15102SVladimir Oltean 	rx_swbd->page_offset = rx_ring->buffer_offset;
507d4fd0404SClaudiu Manoil 
508d4fd0404SClaudiu Manoil 	return true;
509d4fd0404SClaudiu Manoil }
510d4fd0404SClaudiu Manoil 
511d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt)
512d4fd0404SClaudiu Manoil {
513d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd;
514d4fd0404SClaudiu Manoil 	union enetc_rx_bd *rxbd;
515d4fd0404SClaudiu Manoil 	int i, j;
516d4fd0404SClaudiu Manoil 
517d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_use;
518d4fd0404SClaudiu Manoil 	rx_swbd = &rx_ring->rx_swbd[i];
519714239acSClaudiu Manoil 	rxbd = enetc_rxbd(rx_ring, i);
520d4fd0404SClaudiu Manoil 
521d4fd0404SClaudiu Manoil 	for (j = 0; j < buff_cnt; j++) {
522d4fd0404SClaudiu Manoil 		/* try reuse page */
523d4fd0404SClaudiu Manoil 		if (unlikely(!rx_swbd->page)) {
524d4fd0404SClaudiu Manoil 			if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) {
525d4fd0404SClaudiu Manoil 				rx_ring->stats.rx_alloc_errs++;
526d4fd0404SClaudiu Manoil 				break;
527d4fd0404SClaudiu Manoil 			}
528d4fd0404SClaudiu Manoil 		}
529d4fd0404SClaudiu Manoil 
530d4fd0404SClaudiu Manoil 		/* update RxBD */
531d4fd0404SClaudiu Manoil 		rxbd->w.addr = cpu_to_le64(rx_swbd->dma +
532d4fd0404SClaudiu Manoil 					   rx_swbd->page_offset);
533d4fd0404SClaudiu Manoil 		/* clear 'R" as well */
534d4fd0404SClaudiu Manoil 		rxbd->r.lstatus = 0;
535d4fd0404SClaudiu Manoil 
536c027aa92SVladimir Oltean 		enetc_rxbd_next(rx_ring, &rxbd, &i);
537c027aa92SVladimir Oltean 		rx_swbd = &rx_ring->rx_swbd[i];
538d4fd0404SClaudiu Manoil 	}
539d4fd0404SClaudiu Manoil 
540d4fd0404SClaudiu Manoil 	if (likely(j)) {
541d4fd0404SClaudiu Manoil 		rx_ring->next_to_alloc = i; /* keep track from page reuse */
542d4fd0404SClaudiu Manoil 		rx_ring->next_to_use = i;
5437a5222cbSVladimir Oltean 
5447a5222cbSVladimir Oltean 		/* update ENETC's consumer index */
5457a5222cbSVladimir Oltean 		enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use);
546d4fd0404SClaudiu Manoil 	}
547d4fd0404SClaudiu Manoil 
548d4fd0404SClaudiu Manoil 	return j;
549d4fd0404SClaudiu Manoil }
550d4fd0404SClaudiu Manoil 
551434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
552d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev,
553d3982312SY.b. Lu 				union enetc_rx_bd *rxbd,
554d3982312SY.b. Lu 				struct sk_buff *skb)
555d3982312SY.b. Lu {
556d3982312SY.b. Lu 	struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
557d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
558d3982312SY.b. Lu 	struct enetc_hw *hw = &priv->si->hw;
559cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
560d3982312SY.b. Lu 	u64 tstamp;
561d3982312SY.b. Lu 
562cec4f328SY.b. Lu 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) {
563fd5736bfSAlex Marginean 		lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0);
564fd5736bfSAlex Marginean 		hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1);
565434cebabSClaudiu Manoil 		rxbd = enetc_rxbd_ext(rxbd);
566434cebabSClaudiu Manoil 		tstamp_lo = le32_to_cpu(rxbd->ext.tstamp);
567cec4f328SY.b. Lu 		if (lo <= tstamp_lo)
568d3982312SY.b. Lu 			hi -= 1;
569d3982312SY.b. Lu 
570cec4f328SY.b. Lu 		tstamp = (u64)hi << 32 | tstamp_lo;
571d3982312SY.b. Lu 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
572d3982312SY.b. Lu 		shhwtstamps->hwtstamp = ns_to_ktime(tstamp);
573d3982312SY.b. Lu 	}
574d3982312SY.b. Lu }
575d3982312SY.b. Lu #endif
576d3982312SY.b. Lu 
577d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring,
578d4fd0404SClaudiu Manoil 			       union enetc_rx_bd *rxbd, struct sk_buff *skb)
579d4fd0404SClaudiu Manoil {
580d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev);
581827b6fd0SVladimir Oltean 
582d3982312SY.b. Lu 	/* TODO: hashing */
583d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_RXCSUM) {
584d4fd0404SClaudiu Manoil 		u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum);
585d4fd0404SClaudiu Manoil 
586d4fd0404SClaudiu Manoil 		skb->csum = csum_unfold((__force __sum16)~htons(inet_csum));
587d4fd0404SClaudiu Manoil 		skb->ip_summed = CHECKSUM_COMPLETE;
588d4fd0404SClaudiu Manoil 	}
589d4fd0404SClaudiu Manoil 
590827b6fd0SVladimir Oltean 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) {
591827b6fd0SVladimir Oltean 		__be16 tpid = 0;
592827b6fd0SVladimir Oltean 
593827b6fd0SVladimir Oltean 		switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) {
594827b6fd0SVladimir Oltean 		case 0:
595827b6fd0SVladimir Oltean 			tpid = htons(ETH_P_8021Q);
596827b6fd0SVladimir Oltean 			break;
597827b6fd0SVladimir Oltean 		case 1:
598827b6fd0SVladimir Oltean 			tpid = htons(ETH_P_8021AD);
599827b6fd0SVladimir Oltean 			break;
600827b6fd0SVladimir Oltean 		case 2:
601827b6fd0SVladimir Oltean 			tpid = htons(enetc_port_rd(&priv->si->hw,
602827b6fd0SVladimir Oltean 						   ENETC_PCVLANR1));
603827b6fd0SVladimir Oltean 			break;
604827b6fd0SVladimir Oltean 		case 3:
605827b6fd0SVladimir Oltean 			tpid = htons(enetc_port_rd(&priv->si->hw,
606827b6fd0SVladimir Oltean 						   ENETC_PCVLANR2));
607827b6fd0SVladimir Oltean 			break;
608827b6fd0SVladimir Oltean 		default:
609827b6fd0SVladimir Oltean 			break;
610827b6fd0SVladimir Oltean 		}
611827b6fd0SVladimir Oltean 
612827b6fd0SVladimir Oltean 		__vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt));
613827b6fd0SVladimir Oltean 	}
614827b6fd0SVladimir Oltean 
615434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
616d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_RX_TSTAMP)
617d3982312SY.b. Lu 		enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb);
618d3982312SY.b. Lu #endif
619d4fd0404SClaudiu Manoil }
620d4fd0404SClaudiu Manoil 
6217ed2bc80SVladimir Oltean /* This gets called during the non-XDP NAPI poll cycle as well as on XDP_PASS,
6227ed2bc80SVladimir Oltean  * so it needs to work with both DMA_FROM_DEVICE as well as DMA_BIDIRECTIONAL
6237ed2bc80SVladimir Oltean  * mapped buffers.
6247ed2bc80SVladimir Oltean  */
625d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring,
626d4fd0404SClaudiu Manoil 					       int i, u16 size)
627d4fd0404SClaudiu Manoil {
628d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
629d4fd0404SClaudiu Manoil 
630d4fd0404SClaudiu Manoil 	dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma,
631d4fd0404SClaudiu Manoil 				      rx_swbd->page_offset,
6327ed2bc80SVladimir Oltean 				      size, rx_swbd->dir);
633d4fd0404SClaudiu Manoil 	return rx_swbd;
634d4fd0404SClaudiu Manoil }
635d4fd0404SClaudiu Manoil 
636d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring,
637d4fd0404SClaudiu Manoil 			      struct enetc_rx_swbd *rx_swbd)
638d4fd0404SClaudiu Manoil {
639d4fd0404SClaudiu Manoil 	if (likely(enetc_page_reusable(rx_swbd->page))) {
640d1b15102SVladimir Oltean 		size_t buffer_size = ENETC_RXB_TRUESIZE - rx_ring->buffer_offset;
641d1b15102SVladimir Oltean 
642d4fd0404SClaudiu Manoil 		rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE;
643d4fd0404SClaudiu Manoil 		page_ref_inc(rx_swbd->page);
644d4fd0404SClaudiu Manoil 
645d4fd0404SClaudiu Manoil 		enetc_reuse_page(rx_ring, rx_swbd);
646d4fd0404SClaudiu Manoil 
647d4fd0404SClaudiu Manoil 		/* sync for use by the device */
648d4fd0404SClaudiu Manoil 		dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
649d4fd0404SClaudiu Manoil 						 rx_swbd->page_offset,
6507ed2bc80SVladimir Oltean 						 buffer_size, rx_swbd->dir);
651d4fd0404SClaudiu Manoil 	} else {
6527ed2bc80SVladimir Oltean 		dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE,
6537ed2bc80SVladimir Oltean 			       rx_swbd->dir);
654d4fd0404SClaudiu Manoil 	}
655d4fd0404SClaudiu Manoil 
656d4fd0404SClaudiu Manoil 	rx_swbd->page = NULL;
657d4fd0404SClaudiu Manoil }
658d4fd0404SClaudiu Manoil 
659d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring,
660d4fd0404SClaudiu Manoil 						int i, u16 size)
661d4fd0404SClaudiu Manoil {
662d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
663d4fd0404SClaudiu Manoil 	struct sk_buff *skb;
664d4fd0404SClaudiu Manoil 	void *ba;
665d4fd0404SClaudiu Manoil 
666d4fd0404SClaudiu Manoil 	ba = page_address(rx_swbd->page) + rx_swbd->page_offset;
667d1b15102SVladimir Oltean 	skb = build_skb(ba - rx_ring->buffer_offset, ENETC_RXB_TRUESIZE);
668d4fd0404SClaudiu Manoil 	if (unlikely(!skb)) {
669d4fd0404SClaudiu Manoil 		rx_ring->stats.rx_alloc_errs++;
670d4fd0404SClaudiu Manoil 		return NULL;
671d4fd0404SClaudiu Manoil 	}
672d4fd0404SClaudiu Manoil 
673d1b15102SVladimir Oltean 	skb_reserve(skb, rx_ring->buffer_offset);
674d4fd0404SClaudiu Manoil 	__skb_put(skb, size);
675d4fd0404SClaudiu Manoil 
676d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
677d4fd0404SClaudiu Manoil 
678d4fd0404SClaudiu Manoil 	return skb;
679d4fd0404SClaudiu Manoil }
680d4fd0404SClaudiu Manoil 
681d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i,
682d4fd0404SClaudiu Manoil 				     u16 size, struct sk_buff *skb)
683d4fd0404SClaudiu Manoil {
684d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
685d4fd0404SClaudiu Manoil 
686d4fd0404SClaudiu Manoil 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page,
687d4fd0404SClaudiu Manoil 			rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE);
688d4fd0404SClaudiu Manoil 
689d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
690d4fd0404SClaudiu Manoil }
691d4fd0404SClaudiu Manoil 
6922fa423f5SVladimir Oltean static bool enetc_check_bd_errors_and_consume(struct enetc_bdr *rx_ring,
6932fa423f5SVladimir Oltean 					      u32 bd_status,
6942fa423f5SVladimir Oltean 					      union enetc_rx_bd **rxbd, int *i)
6952fa423f5SVladimir Oltean {
6962fa423f5SVladimir Oltean 	if (likely(!(bd_status & ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))))
6972fa423f5SVladimir Oltean 		return false;
6982fa423f5SVladimir Oltean 
6992fa423f5SVladimir Oltean 	enetc_rxbd_next(rx_ring, rxbd, i);
7002fa423f5SVladimir Oltean 
7012fa423f5SVladimir Oltean 	while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
7022fa423f5SVladimir Oltean 		dma_rmb();
7032fa423f5SVladimir Oltean 		bd_status = le32_to_cpu((*rxbd)->r.lstatus);
7042fa423f5SVladimir Oltean 
7052fa423f5SVladimir Oltean 		enetc_rxbd_next(rx_ring, rxbd, i);
7062fa423f5SVladimir Oltean 	}
7072fa423f5SVladimir Oltean 
7082fa423f5SVladimir Oltean 	rx_ring->ndev->stats.rx_dropped++;
7092fa423f5SVladimir Oltean 	rx_ring->ndev->stats.rx_errors++;
7102fa423f5SVladimir Oltean 
7112fa423f5SVladimir Oltean 	return true;
7122fa423f5SVladimir Oltean }
7132fa423f5SVladimir Oltean 
714a800abd3SVladimir Oltean static struct sk_buff *enetc_build_skb(struct enetc_bdr *rx_ring,
715a800abd3SVladimir Oltean 				       u32 bd_status, union enetc_rx_bd **rxbd,
716d1b15102SVladimir Oltean 				       int *i, int *cleaned_cnt, int buffer_size)
717a800abd3SVladimir Oltean {
718a800abd3SVladimir Oltean 	struct sk_buff *skb;
719a800abd3SVladimir Oltean 	u16 size;
720a800abd3SVladimir Oltean 
721a800abd3SVladimir Oltean 	size = le16_to_cpu((*rxbd)->r.buf_len);
722a800abd3SVladimir Oltean 	skb = enetc_map_rx_buff_to_skb(rx_ring, *i, size);
723a800abd3SVladimir Oltean 	if (!skb)
724a800abd3SVladimir Oltean 		return NULL;
725a800abd3SVladimir Oltean 
726a800abd3SVladimir Oltean 	enetc_get_offloads(rx_ring, *rxbd, skb);
727a800abd3SVladimir Oltean 
728a800abd3SVladimir Oltean 	(*cleaned_cnt)++;
729a800abd3SVladimir Oltean 
730a800abd3SVladimir Oltean 	enetc_rxbd_next(rx_ring, rxbd, i);
731a800abd3SVladimir Oltean 
732a800abd3SVladimir Oltean 	/* not last BD in frame? */
733a800abd3SVladimir Oltean 	while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
734a800abd3SVladimir Oltean 		bd_status = le32_to_cpu((*rxbd)->r.lstatus);
735d1b15102SVladimir Oltean 		size = buffer_size;
736a800abd3SVladimir Oltean 
737a800abd3SVladimir Oltean 		if (bd_status & ENETC_RXBD_LSTATUS_F) {
738a800abd3SVladimir Oltean 			dma_rmb();
739a800abd3SVladimir Oltean 			size = le16_to_cpu((*rxbd)->r.buf_len);
740a800abd3SVladimir Oltean 		}
741a800abd3SVladimir Oltean 
742a800abd3SVladimir Oltean 		enetc_add_rx_buff_to_skb(rx_ring, *i, size, skb);
743a800abd3SVladimir Oltean 
744a800abd3SVladimir Oltean 		(*cleaned_cnt)++;
745a800abd3SVladimir Oltean 
746a800abd3SVladimir Oltean 		enetc_rxbd_next(rx_ring, rxbd, i);
747a800abd3SVladimir Oltean 	}
748a800abd3SVladimir Oltean 
749a800abd3SVladimir Oltean 	skb_record_rx_queue(skb, rx_ring->index);
750a800abd3SVladimir Oltean 	skb->protocol = eth_type_trans(skb, rx_ring->ndev);
751a800abd3SVladimir Oltean 
752a800abd3SVladimir Oltean 	return skb;
753a800abd3SVladimir Oltean }
754a800abd3SVladimir Oltean 
755d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */
756d4fd0404SClaudiu Manoil 
757d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
758d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit)
759d4fd0404SClaudiu Manoil {
760d4fd0404SClaudiu Manoil 	int rx_frm_cnt = 0, rx_byte_cnt = 0;
761d4fd0404SClaudiu Manoil 	int cleaned_cnt, i;
762d4fd0404SClaudiu Manoil 
763d4fd0404SClaudiu Manoil 	cleaned_cnt = enetc_bd_unused(rx_ring);
764d4fd0404SClaudiu Manoil 	/* next descriptor to process */
765d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_clean;
766d4fd0404SClaudiu Manoil 
767d4fd0404SClaudiu Manoil 	while (likely(rx_frm_cnt < work_limit)) {
768d4fd0404SClaudiu Manoil 		union enetc_rx_bd *rxbd;
769d4fd0404SClaudiu Manoil 		struct sk_buff *skb;
770d4fd0404SClaudiu Manoil 		u32 bd_status;
771d4fd0404SClaudiu Manoil 
7727a5222cbSVladimir Oltean 		if (cleaned_cnt >= ENETC_RXBD_BUNDLE)
7737a5222cbSVladimir Oltean 			cleaned_cnt -= enetc_refill_rx_ring(rx_ring,
7747a5222cbSVladimir Oltean 							    cleaned_cnt);
775d4fd0404SClaudiu Manoil 
776714239acSClaudiu Manoil 		rxbd = enetc_rxbd(rx_ring, i);
777d4fd0404SClaudiu Manoil 		bd_status = le32_to_cpu(rxbd->r.lstatus);
7786d36ecdbSVladimir Oltean 		if (!bd_status)
779d4fd0404SClaudiu Manoil 			break;
780d4fd0404SClaudiu Manoil 
781fd5736bfSAlex Marginean 		enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index));
782d4fd0404SClaudiu Manoil 		dma_rmb(); /* for reading other rxbd fields */
7832fa423f5SVladimir Oltean 
7842fa423f5SVladimir Oltean 		if (enetc_check_bd_errors_and_consume(rx_ring, bd_status,
7852fa423f5SVladimir Oltean 						      &rxbd, &i))
7862fa423f5SVladimir Oltean 			break;
7872fa423f5SVladimir Oltean 
788a800abd3SVladimir Oltean 		skb = enetc_build_skb(rx_ring, bd_status, &rxbd, &i,
789d1b15102SVladimir Oltean 				      &cleaned_cnt, ENETC_RXB_DMA_SIZE);
7906d36ecdbSVladimir Oltean 		if (!skb)
791d4fd0404SClaudiu Manoil 			break;
792d4fd0404SClaudiu Manoil 
793d4fd0404SClaudiu Manoil 		rx_byte_cnt += skb->len;
794a800abd3SVladimir Oltean 		rx_frm_cnt++;
795d4fd0404SClaudiu Manoil 
796d4fd0404SClaudiu Manoil 		napi_gro_receive(napi, skb);
797d4fd0404SClaudiu Manoil 	}
798d4fd0404SClaudiu Manoil 
799d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = i;
800d4fd0404SClaudiu Manoil 
801d4fd0404SClaudiu Manoil 	rx_ring->stats.packets += rx_frm_cnt;
802d4fd0404SClaudiu Manoil 	rx_ring->stats.bytes += rx_byte_cnt;
803d4fd0404SClaudiu Manoil 
804d4fd0404SClaudiu Manoil 	return rx_frm_cnt;
805d4fd0404SClaudiu Manoil }
806d4fd0404SClaudiu Manoil 
8077ed2bc80SVladimir Oltean static void enetc_xdp_map_tx_buff(struct enetc_bdr *tx_ring, int i,
8087ed2bc80SVladimir Oltean 				  struct enetc_tx_swbd *tx_swbd,
8097ed2bc80SVladimir Oltean 				  int frm_len)
8107ed2bc80SVladimir Oltean {
8117ed2bc80SVladimir Oltean 	union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i);
8127ed2bc80SVladimir Oltean 
8137ed2bc80SVladimir Oltean 	prefetchw(txbd);
8147ed2bc80SVladimir Oltean 
8157ed2bc80SVladimir Oltean 	enetc_clear_tx_bd(txbd);
8167ed2bc80SVladimir Oltean 	txbd->addr = cpu_to_le64(tx_swbd->dma + tx_swbd->page_offset);
8177ed2bc80SVladimir Oltean 	txbd->buf_len = cpu_to_le16(tx_swbd->len);
8187ed2bc80SVladimir Oltean 	txbd->frm_len = cpu_to_le16(frm_len);
8197ed2bc80SVladimir Oltean 
8207ed2bc80SVladimir Oltean 	memcpy(&tx_ring->tx_swbd[i], tx_swbd, sizeof(*tx_swbd));
8217ed2bc80SVladimir Oltean }
8227ed2bc80SVladimir Oltean 
8237ed2bc80SVladimir Oltean /* Puts in the TX ring one XDP frame, mapped as an array of TX software buffer
8247ed2bc80SVladimir Oltean  * descriptors.
8257ed2bc80SVladimir Oltean  */
8267ed2bc80SVladimir Oltean static bool enetc_xdp_tx(struct enetc_bdr *tx_ring,
8277ed2bc80SVladimir Oltean 			 struct enetc_tx_swbd *xdp_tx_arr, int num_tx_swbd)
8287ed2bc80SVladimir Oltean {
8297ed2bc80SVladimir Oltean 	struct enetc_tx_swbd *tmp_tx_swbd = xdp_tx_arr;
8307ed2bc80SVladimir Oltean 	int i, k, frm_len = tmp_tx_swbd->len;
8317ed2bc80SVladimir Oltean 
8327ed2bc80SVladimir Oltean 	if (unlikely(enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(num_tx_swbd)))
8337ed2bc80SVladimir Oltean 		return false;
8347ed2bc80SVladimir Oltean 
8357ed2bc80SVladimir Oltean 	while (unlikely(!tmp_tx_swbd->is_eof)) {
8367ed2bc80SVladimir Oltean 		tmp_tx_swbd++;
8377ed2bc80SVladimir Oltean 		frm_len += tmp_tx_swbd->len;
8387ed2bc80SVladimir Oltean 	}
8397ed2bc80SVladimir Oltean 
8407ed2bc80SVladimir Oltean 	i = tx_ring->next_to_use;
8417ed2bc80SVladimir Oltean 
8427ed2bc80SVladimir Oltean 	for (k = 0; k < num_tx_swbd; k++) {
8437ed2bc80SVladimir Oltean 		struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[k];
8447ed2bc80SVladimir Oltean 
8457ed2bc80SVladimir Oltean 		enetc_xdp_map_tx_buff(tx_ring, i, xdp_tx_swbd, frm_len);
8467ed2bc80SVladimir Oltean 
8477ed2bc80SVladimir Oltean 		/* last BD needs 'F' bit set */
8487ed2bc80SVladimir Oltean 		if (xdp_tx_swbd->is_eof) {
8497ed2bc80SVladimir Oltean 			union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i);
8507ed2bc80SVladimir Oltean 
8517ed2bc80SVladimir Oltean 			txbd->flags = ENETC_TXBD_FLAGS_F;
8527ed2bc80SVladimir Oltean 		}
8537ed2bc80SVladimir Oltean 
8547ed2bc80SVladimir Oltean 		enetc_bdr_idx_inc(tx_ring, &i);
8557ed2bc80SVladimir Oltean 	}
8567ed2bc80SVladimir Oltean 
8577ed2bc80SVladimir Oltean 	tx_ring->next_to_use = i;
8587ed2bc80SVladimir Oltean 
8597ed2bc80SVladimir Oltean 	return true;
8607ed2bc80SVladimir Oltean }
8617ed2bc80SVladimir Oltean 
8629d2b68ccSVladimir Oltean static int enetc_xdp_frame_to_xdp_tx_swbd(struct enetc_bdr *tx_ring,
8639d2b68ccSVladimir Oltean 					  struct enetc_tx_swbd *xdp_tx_arr,
8649d2b68ccSVladimir Oltean 					  struct xdp_frame *xdp_frame)
8659d2b68ccSVladimir Oltean {
8669d2b68ccSVladimir Oltean 	struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[0];
8679d2b68ccSVladimir Oltean 	struct skb_shared_info *shinfo;
8689d2b68ccSVladimir Oltean 	void *data = xdp_frame->data;
8699d2b68ccSVladimir Oltean 	int len = xdp_frame->len;
8709d2b68ccSVladimir Oltean 	skb_frag_t *frag;
8719d2b68ccSVladimir Oltean 	dma_addr_t dma;
8729d2b68ccSVladimir Oltean 	unsigned int f;
8739d2b68ccSVladimir Oltean 	int n = 0;
8749d2b68ccSVladimir Oltean 
8759d2b68ccSVladimir Oltean 	dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE);
8769d2b68ccSVladimir Oltean 	if (unlikely(dma_mapping_error(tx_ring->dev, dma))) {
8779d2b68ccSVladimir Oltean 		netdev_err(tx_ring->ndev, "DMA map error\n");
8789d2b68ccSVladimir Oltean 		return -1;
8799d2b68ccSVladimir Oltean 	}
8809d2b68ccSVladimir Oltean 
8819d2b68ccSVladimir Oltean 	xdp_tx_swbd->dma = dma;
8829d2b68ccSVladimir Oltean 	xdp_tx_swbd->dir = DMA_TO_DEVICE;
8839d2b68ccSVladimir Oltean 	xdp_tx_swbd->len = len;
8849d2b68ccSVladimir Oltean 	xdp_tx_swbd->is_xdp_redirect = true;
8859d2b68ccSVladimir Oltean 	xdp_tx_swbd->is_eof = false;
8869d2b68ccSVladimir Oltean 	xdp_tx_swbd->xdp_frame = NULL;
8879d2b68ccSVladimir Oltean 
8889d2b68ccSVladimir Oltean 	n++;
8899d2b68ccSVladimir Oltean 	xdp_tx_swbd = &xdp_tx_arr[n];
8909d2b68ccSVladimir Oltean 
8919d2b68ccSVladimir Oltean 	shinfo = xdp_get_shared_info_from_frame(xdp_frame);
8929d2b68ccSVladimir Oltean 
8939d2b68ccSVladimir Oltean 	for (f = 0, frag = &shinfo->frags[0]; f < shinfo->nr_frags;
8949d2b68ccSVladimir Oltean 	     f++, frag++) {
8959d2b68ccSVladimir Oltean 		data = skb_frag_address(frag);
8969d2b68ccSVladimir Oltean 		len = skb_frag_size(frag);
8979d2b68ccSVladimir Oltean 
8989d2b68ccSVladimir Oltean 		dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE);
8999d2b68ccSVladimir Oltean 		if (unlikely(dma_mapping_error(tx_ring->dev, dma))) {
9009d2b68ccSVladimir Oltean 			/* Undo the DMA mapping for all fragments */
901626b598aSDan Carpenter 			while (--n >= 0)
9029d2b68ccSVladimir Oltean 				enetc_unmap_tx_buff(tx_ring, &xdp_tx_arr[n]);
9039d2b68ccSVladimir Oltean 
9049d2b68ccSVladimir Oltean 			netdev_err(tx_ring->ndev, "DMA map error\n");
9059d2b68ccSVladimir Oltean 			return -1;
9069d2b68ccSVladimir Oltean 		}
9079d2b68ccSVladimir Oltean 
9089d2b68ccSVladimir Oltean 		xdp_tx_swbd->dma = dma;
9099d2b68ccSVladimir Oltean 		xdp_tx_swbd->dir = DMA_TO_DEVICE;
9109d2b68ccSVladimir Oltean 		xdp_tx_swbd->len = len;
9119d2b68ccSVladimir Oltean 		xdp_tx_swbd->is_xdp_redirect = true;
9129d2b68ccSVladimir Oltean 		xdp_tx_swbd->is_eof = false;
9139d2b68ccSVladimir Oltean 		xdp_tx_swbd->xdp_frame = NULL;
9149d2b68ccSVladimir Oltean 
9159d2b68ccSVladimir Oltean 		n++;
9169d2b68ccSVladimir Oltean 		xdp_tx_swbd = &xdp_tx_arr[n];
9179d2b68ccSVladimir Oltean 	}
9189d2b68ccSVladimir Oltean 
9199d2b68ccSVladimir Oltean 	xdp_tx_arr[n - 1].is_eof = true;
9209d2b68ccSVladimir Oltean 	xdp_tx_arr[n - 1].xdp_frame = xdp_frame;
9219d2b68ccSVladimir Oltean 
9229d2b68ccSVladimir Oltean 	return n;
9239d2b68ccSVladimir Oltean }
9249d2b68ccSVladimir Oltean 
9259d2b68ccSVladimir Oltean int enetc_xdp_xmit(struct net_device *ndev, int num_frames,
9269d2b68ccSVladimir Oltean 		   struct xdp_frame **frames, u32 flags)
9279d2b68ccSVladimir Oltean {
9289d2b68ccSVladimir Oltean 	struct enetc_tx_swbd xdp_redirect_arr[ENETC_MAX_SKB_FRAGS] = {0};
9299d2b68ccSVladimir Oltean 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
9309d2b68ccSVladimir Oltean 	struct enetc_bdr *tx_ring;
9319d2b68ccSVladimir Oltean 	int xdp_tx_bd_cnt, i, k;
9329d2b68ccSVladimir Oltean 	int xdp_tx_frm_cnt = 0;
9339d2b68ccSVladimir Oltean 
9349d2b68ccSVladimir Oltean 	tx_ring = priv->tx_ring[smp_processor_id()];
9359d2b68ccSVladimir Oltean 
9369d2b68ccSVladimir Oltean 	prefetchw(ENETC_TXBD(*tx_ring, tx_ring->next_to_use));
9379d2b68ccSVladimir Oltean 
9389d2b68ccSVladimir Oltean 	for (k = 0; k < num_frames; k++) {
9399d2b68ccSVladimir Oltean 		xdp_tx_bd_cnt = enetc_xdp_frame_to_xdp_tx_swbd(tx_ring,
9409d2b68ccSVladimir Oltean 							       xdp_redirect_arr,
9419d2b68ccSVladimir Oltean 							       frames[k]);
9429d2b68ccSVladimir Oltean 		if (unlikely(xdp_tx_bd_cnt < 0))
9439d2b68ccSVladimir Oltean 			break;
9449d2b68ccSVladimir Oltean 
9459d2b68ccSVladimir Oltean 		if (unlikely(!enetc_xdp_tx(tx_ring, xdp_redirect_arr,
9469d2b68ccSVladimir Oltean 					   xdp_tx_bd_cnt))) {
9479d2b68ccSVladimir Oltean 			for (i = 0; i < xdp_tx_bd_cnt; i++)
9489d2b68ccSVladimir Oltean 				enetc_unmap_tx_buff(tx_ring,
9499d2b68ccSVladimir Oltean 						    &xdp_redirect_arr[i]);
9509d2b68ccSVladimir Oltean 			tx_ring->stats.xdp_tx_drops++;
9519d2b68ccSVladimir Oltean 			break;
9529d2b68ccSVladimir Oltean 		}
9539d2b68ccSVladimir Oltean 
9549d2b68ccSVladimir Oltean 		xdp_tx_frm_cnt++;
9559d2b68ccSVladimir Oltean 	}
9569d2b68ccSVladimir Oltean 
9579d2b68ccSVladimir Oltean 	if (unlikely((flags & XDP_XMIT_FLUSH) || k != xdp_tx_frm_cnt))
9589d2b68ccSVladimir Oltean 		enetc_update_tx_ring_tail(tx_ring);
9599d2b68ccSVladimir Oltean 
9609d2b68ccSVladimir Oltean 	tx_ring->stats.xdp_tx += xdp_tx_frm_cnt;
9619d2b68ccSVladimir Oltean 
9629d2b68ccSVladimir Oltean 	return xdp_tx_frm_cnt;
9639d2b68ccSVladimir Oltean }
9649d2b68ccSVladimir Oltean 
965d1b15102SVladimir Oltean static void enetc_map_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i,
966d1b15102SVladimir Oltean 				     struct xdp_buff *xdp_buff, u16 size)
967d1b15102SVladimir Oltean {
968d1b15102SVladimir Oltean 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
969d1b15102SVladimir Oltean 	void *hard_start = page_address(rx_swbd->page) + rx_swbd->page_offset;
970d1b15102SVladimir Oltean 	struct skb_shared_info *shinfo;
971d1b15102SVladimir Oltean 
9727ed2bc80SVladimir Oltean 	/* To be used for XDP_TX */
9737ed2bc80SVladimir Oltean 	rx_swbd->len = size;
9747ed2bc80SVladimir Oltean 
975d1b15102SVladimir Oltean 	xdp_prepare_buff(xdp_buff, hard_start - rx_ring->buffer_offset,
976d1b15102SVladimir Oltean 			 rx_ring->buffer_offset, size, false);
977d1b15102SVladimir Oltean 
978d1b15102SVladimir Oltean 	shinfo = xdp_get_shared_info_from_buff(xdp_buff);
979d1b15102SVladimir Oltean 	shinfo->nr_frags = 0;
980d1b15102SVladimir Oltean }
981d1b15102SVladimir Oltean 
982d1b15102SVladimir Oltean static void enetc_add_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i,
983d1b15102SVladimir Oltean 				     u16 size, struct xdp_buff *xdp_buff)
984d1b15102SVladimir Oltean {
985d1b15102SVladimir Oltean 	struct skb_shared_info *shinfo = xdp_get_shared_info_from_buff(xdp_buff);
986d1b15102SVladimir Oltean 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
987d1b15102SVladimir Oltean 	skb_frag_t *frag = &shinfo->frags[shinfo->nr_frags];
988d1b15102SVladimir Oltean 
9897ed2bc80SVladimir Oltean 	/* To be used for XDP_TX */
9907ed2bc80SVladimir Oltean 	rx_swbd->len = size;
9917ed2bc80SVladimir Oltean 
992d1b15102SVladimir Oltean 	skb_frag_off_set(frag, rx_swbd->page_offset);
993d1b15102SVladimir Oltean 	skb_frag_size_set(frag, size);
994d1b15102SVladimir Oltean 	__skb_frag_set_page(frag, rx_swbd->page);
995d1b15102SVladimir Oltean 
996d1b15102SVladimir Oltean 	shinfo->nr_frags++;
997d1b15102SVladimir Oltean }
998d1b15102SVladimir Oltean 
999d1b15102SVladimir Oltean static void enetc_build_xdp_buff(struct enetc_bdr *rx_ring, u32 bd_status,
1000d1b15102SVladimir Oltean 				 union enetc_rx_bd **rxbd, int *i,
1001d1b15102SVladimir Oltean 				 int *cleaned_cnt, struct xdp_buff *xdp_buff)
1002d1b15102SVladimir Oltean {
1003d1b15102SVladimir Oltean 	u16 size = le16_to_cpu((*rxbd)->r.buf_len);
1004d1b15102SVladimir Oltean 
1005d1b15102SVladimir Oltean 	xdp_init_buff(xdp_buff, ENETC_RXB_TRUESIZE, &rx_ring->xdp.rxq);
1006d1b15102SVladimir Oltean 
1007d1b15102SVladimir Oltean 	enetc_map_rx_buff_to_xdp(rx_ring, *i, xdp_buff, size);
1008d1b15102SVladimir Oltean 	(*cleaned_cnt)++;
1009d1b15102SVladimir Oltean 	enetc_rxbd_next(rx_ring, rxbd, i);
1010d1b15102SVladimir Oltean 
1011d1b15102SVladimir Oltean 	/* not last BD in frame? */
1012d1b15102SVladimir Oltean 	while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
1013d1b15102SVladimir Oltean 		bd_status = le32_to_cpu((*rxbd)->r.lstatus);
1014d1b15102SVladimir Oltean 		size = ENETC_RXB_DMA_SIZE_XDP;
1015d1b15102SVladimir Oltean 
1016d1b15102SVladimir Oltean 		if (bd_status & ENETC_RXBD_LSTATUS_F) {
1017d1b15102SVladimir Oltean 			dma_rmb();
1018d1b15102SVladimir Oltean 			size = le16_to_cpu((*rxbd)->r.buf_len);
1019d1b15102SVladimir Oltean 		}
1020d1b15102SVladimir Oltean 
1021d1b15102SVladimir Oltean 		enetc_add_rx_buff_to_xdp(rx_ring, *i, size, xdp_buff);
1022d1b15102SVladimir Oltean 		(*cleaned_cnt)++;
1023d1b15102SVladimir Oltean 		enetc_rxbd_next(rx_ring, rxbd, i);
1024d1b15102SVladimir Oltean 	}
1025d1b15102SVladimir Oltean }
1026d1b15102SVladimir Oltean 
1027d1b15102SVladimir Oltean /* Reuse the current page without performing half-page buffer flipping */
1028d1b15102SVladimir Oltean static void enetc_put_xdp_buff(struct enetc_bdr *rx_ring,
1029d1b15102SVladimir Oltean 			       struct enetc_rx_swbd *rx_swbd)
1030d1b15102SVladimir Oltean {
1031d1b15102SVladimir Oltean 	enetc_reuse_page(rx_ring, rx_swbd);
1032d1b15102SVladimir Oltean 
1033d1b15102SVladimir Oltean 	dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
1034d1b15102SVladimir Oltean 					 rx_swbd->page_offset,
1035d1b15102SVladimir Oltean 					 ENETC_RXB_DMA_SIZE_XDP,
10367ed2bc80SVladimir Oltean 					 rx_swbd->dir);
1037d1b15102SVladimir Oltean 
1038d1b15102SVladimir Oltean 	rx_swbd->page = NULL;
1039d1b15102SVladimir Oltean }
1040d1b15102SVladimir Oltean 
10417ed2bc80SVladimir Oltean /* Convert RX buffer descriptors to TX buffer descriptors. These will be
10427ed2bc80SVladimir Oltean  * recycled back into the RX ring in enetc_clean_tx_ring. We need to scrub the
10437ed2bc80SVladimir Oltean  * RX software BDs because the ownership of the buffer no longer belongs to the
10447ed2bc80SVladimir Oltean  * RX ring, so enetc_refill_rx_ring may not reuse rx_swbd->page.
10457ed2bc80SVladimir Oltean  */
10467ed2bc80SVladimir Oltean static int enetc_rx_swbd_to_xdp_tx_swbd(struct enetc_tx_swbd *xdp_tx_arr,
10477ed2bc80SVladimir Oltean 					struct enetc_bdr *rx_ring,
10487ed2bc80SVladimir Oltean 					int rx_ring_first, int rx_ring_last)
10497ed2bc80SVladimir Oltean {
10507ed2bc80SVladimir Oltean 	int n = 0;
10517ed2bc80SVladimir Oltean 
10527ed2bc80SVladimir Oltean 	for (; rx_ring_first != rx_ring_last;
10537ed2bc80SVladimir Oltean 	     n++, enetc_bdr_idx_inc(rx_ring, &rx_ring_first)) {
10547ed2bc80SVladimir Oltean 		struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first];
10557ed2bc80SVladimir Oltean 		struct enetc_tx_swbd *tx_swbd = &xdp_tx_arr[n];
10567ed2bc80SVladimir Oltean 
10577ed2bc80SVladimir Oltean 		/* No need to dma_map, we already have DMA_BIDIRECTIONAL */
10587ed2bc80SVladimir Oltean 		tx_swbd->dma = rx_swbd->dma;
10597ed2bc80SVladimir Oltean 		tx_swbd->dir = rx_swbd->dir;
10607ed2bc80SVladimir Oltean 		tx_swbd->page = rx_swbd->page;
10617ed2bc80SVladimir Oltean 		tx_swbd->page_offset = rx_swbd->page_offset;
10627ed2bc80SVladimir Oltean 		tx_swbd->len = rx_swbd->len;
10637ed2bc80SVladimir Oltean 		tx_swbd->is_dma_page = true;
10647ed2bc80SVladimir Oltean 		tx_swbd->is_xdp_tx = true;
10657ed2bc80SVladimir Oltean 		tx_swbd->is_eof = false;
10667ed2bc80SVladimir Oltean 		memset(rx_swbd, 0, sizeof(*rx_swbd));
10677ed2bc80SVladimir Oltean 	}
10687ed2bc80SVladimir Oltean 
10697ed2bc80SVladimir Oltean 	/* We rely on caller providing an rx_ring_last > rx_ring_first */
10707ed2bc80SVladimir Oltean 	xdp_tx_arr[n - 1].is_eof = true;
10717ed2bc80SVladimir Oltean 
10727ed2bc80SVladimir Oltean 	return n;
10737ed2bc80SVladimir Oltean }
10747ed2bc80SVladimir Oltean 
1075d1b15102SVladimir Oltean static void enetc_xdp_drop(struct enetc_bdr *rx_ring, int rx_ring_first,
1076d1b15102SVladimir Oltean 			   int rx_ring_last)
1077d1b15102SVladimir Oltean {
1078d1b15102SVladimir Oltean 	while (rx_ring_first != rx_ring_last) {
1079d1b15102SVladimir Oltean 		enetc_put_xdp_buff(rx_ring,
1080d1b15102SVladimir Oltean 				   &rx_ring->rx_swbd[rx_ring_first]);
1081d1b15102SVladimir Oltean 		enetc_bdr_idx_inc(rx_ring, &rx_ring_first);
1082d1b15102SVladimir Oltean 	}
1083d1b15102SVladimir Oltean 	rx_ring->stats.xdp_drops++;
1084d1b15102SVladimir Oltean }
1085d1b15102SVladimir Oltean 
10869d2b68ccSVladimir Oltean static void enetc_xdp_free(struct enetc_bdr *rx_ring, int rx_ring_first,
10879d2b68ccSVladimir Oltean 			   int rx_ring_last)
10889d2b68ccSVladimir Oltean {
10899d2b68ccSVladimir Oltean 	while (rx_ring_first != rx_ring_last) {
10909d2b68ccSVladimir Oltean 		struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first];
10919d2b68ccSVladimir Oltean 
10929d2b68ccSVladimir Oltean 		if (rx_swbd->page) {
10939d2b68ccSVladimir Oltean 			dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE,
10949d2b68ccSVladimir Oltean 				       rx_swbd->dir);
10959d2b68ccSVladimir Oltean 			__free_page(rx_swbd->page);
10969d2b68ccSVladimir Oltean 			rx_swbd->page = NULL;
10979d2b68ccSVladimir Oltean 		}
10989d2b68ccSVladimir Oltean 		enetc_bdr_idx_inc(rx_ring, &rx_ring_first);
10999d2b68ccSVladimir Oltean 	}
11009d2b68ccSVladimir Oltean 	rx_ring->stats.xdp_redirect_failures++;
11019d2b68ccSVladimir Oltean }
11029d2b68ccSVladimir Oltean 
1103d1b15102SVladimir Oltean static int enetc_clean_rx_ring_xdp(struct enetc_bdr *rx_ring,
1104d1b15102SVladimir Oltean 				   struct napi_struct *napi, int work_limit,
1105d1b15102SVladimir Oltean 				   struct bpf_prog *prog)
1106d1b15102SVladimir Oltean {
11079d2b68ccSVladimir Oltean 	int xdp_tx_bd_cnt, xdp_tx_frm_cnt = 0, xdp_redirect_frm_cnt = 0;
11087ed2bc80SVladimir Oltean 	struct enetc_tx_swbd xdp_tx_arr[ENETC_MAX_SKB_FRAGS] = {0};
11097ed2bc80SVladimir Oltean 	struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev);
11107ed2bc80SVladimir Oltean 	struct enetc_bdr *tx_ring = priv->tx_ring[rx_ring->index];
1111d1b15102SVladimir Oltean 	int rx_frm_cnt = 0, rx_byte_cnt = 0;
1112d1b15102SVladimir Oltean 	int cleaned_cnt, i;
1113d1b15102SVladimir Oltean 	u32 xdp_act;
1114d1b15102SVladimir Oltean 
1115d1b15102SVladimir Oltean 	cleaned_cnt = enetc_bd_unused(rx_ring);
1116d1b15102SVladimir Oltean 	/* next descriptor to process */
1117d1b15102SVladimir Oltean 	i = rx_ring->next_to_clean;
1118d1b15102SVladimir Oltean 
1119d1b15102SVladimir Oltean 	while (likely(rx_frm_cnt < work_limit)) {
1120d1b15102SVladimir Oltean 		union enetc_rx_bd *rxbd, *orig_rxbd;
1121d1b15102SVladimir Oltean 		int orig_i, orig_cleaned_cnt;
1122d1b15102SVladimir Oltean 		struct xdp_buff xdp_buff;
1123d1b15102SVladimir Oltean 		struct sk_buff *skb;
11249d2b68ccSVladimir Oltean 		int tmp_orig_i, err;
1125d1b15102SVladimir Oltean 		u32 bd_status;
1126d1b15102SVladimir Oltean 
1127d1b15102SVladimir Oltean 		rxbd = enetc_rxbd(rx_ring, i);
1128d1b15102SVladimir Oltean 		bd_status = le32_to_cpu(rxbd->r.lstatus);
1129d1b15102SVladimir Oltean 		if (!bd_status)
1130d1b15102SVladimir Oltean 			break;
1131d1b15102SVladimir Oltean 
1132d1b15102SVladimir Oltean 		enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index));
1133d1b15102SVladimir Oltean 		dma_rmb(); /* for reading other rxbd fields */
1134d1b15102SVladimir Oltean 
1135d1b15102SVladimir Oltean 		if (enetc_check_bd_errors_and_consume(rx_ring, bd_status,
1136d1b15102SVladimir Oltean 						      &rxbd, &i))
1137d1b15102SVladimir Oltean 			break;
1138d1b15102SVladimir Oltean 
1139d1b15102SVladimir Oltean 		orig_rxbd = rxbd;
1140d1b15102SVladimir Oltean 		orig_cleaned_cnt = cleaned_cnt;
1141d1b15102SVladimir Oltean 		orig_i = i;
1142d1b15102SVladimir Oltean 
1143d1b15102SVladimir Oltean 		enetc_build_xdp_buff(rx_ring, bd_status, &rxbd, &i,
1144d1b15102SVladimir Oltean 				     &cleaned_cnt, &xdp_buff);
1145d1b15102SVladimir Oltean 
1146d1b15102SVladimir Oltean 		xdp_act = bpf_prog_run_xdp(prog, &xdp_buff);
1147d1b15102SVladimir Oltean 
1148d1b15102SVladimir Oltean 		switch (xdp_act) {
1149d1b15102SVladimir Oltean 		case XDP_ABORTED:
1150d1b15102SVladimir Oltean 			trace_xdp_exception(rx_ring->ndev, prog, xdp_act);
1151d1b15102SVladimir Oltean 			fallthrough;
1152d1b15102SVladimir Oltean 		case XDP_DROP:
1153d1b15102SVladimir Oltean 			enetc_xdp_drop(rx_ring, orig_i, i);
1154d1b15102SVladimir Oltean 			break;
1155d1b15102SVladimir Oltean 		case XDP_PASS:
1156d1b15102SVladimir Oltean 			rxbd = orig_rxbd;
1157d1b15102SVladimir Oltean 			cleaned_cnt = orig_cleaned_cnt;
1158d1b15102SVladimir Oltean 			i = orig_i;
1159d1b15102SVladimir Oltean 
1160d1b15102SVladimir Oltean 			skb = enetc_build_skb(rx_ring, bd_status, &rxbd,
1161d1b15102SVladimir Oltean 					      &i, &cleaned_cnt,
1162d1b15102SVladimir Oltean 					      ENETC_RXB_DMA_SIZE_XDP);
1163d1b15102SVladimir Oltean 			if (unlikely(!skb))
1164d1b15102SVladimir Oltean 				/* Exit the switch/case, not the loop */
1165d1b15102SVladimir Oltean 				break;
1166d1b15102SVladimir Oltean 
1167d1b15102SVladimir Oltean 			napi_gro_receive(napi, skb);
1168d1b15102SVladimir Oltean 			break;
11697ed2bc80SVladimir Oltean 		case XDP_TX:
11707ed2bc80SVladimir Oltean 			xdp_tx_bd_cnt = enetc_rx_swbd_to_xdp_tx_swbd(xdp_tx_arr,
11717ed2bc80SVladimir Oltean 								     rx_ring,
11727ed2bc80SVladimir Oltean 								     orig_i, i);
11737ed2bc80SVladimir Oltean 
11747ed2bc80SVladimir Oltean 			if (!enetc_xdp_tx(tx_ring, xdp_tx_arr, xdp_tx_bd_cnt)) {
11757ed2bc80SVladimir Oltean 				enetc_xdp_drop(rx_ring, orig_i, i);
11767ed2bc80SVladimir Oltean 				tx_ring->stats.xdp_tx_drops++;
11777ed2bc80SVladimir Oltean 			} else {
11787ed2bc80SVladimir Oltean 				tx_ring->stats.xdp_tx += xdp_tx_bd_cnt;
11797ed2bc80SVladimir Oltean 				rx_ring->xdp.xdp_tx_in_flight += xdp_tx_bd_cnt;
11807ed2bc80SVladimir Oltean 				xdp_tx_frm_cnt++;
11817ed2bc80SVladimir Oltean 			}
11827ed2bc80SVladimir Oltean 			break;
11839d2b68ccSVladimir Oltean 		case XDP_REDIRECT:
11849d2b68ccSVladimir Oltean 			/* xdp_return_frame does not support S/G in the sense
11859d2b68ccSVladimir Oltean 			 * that it leaks the fragments (__xdp_return should not
11869d2b68ccSVladimir Oltean 			 * call page_frag_free only for the initial buffer).
11879d2b68ccSVladimir Oltean 			 * Until XDP_REDIRECT gains support for S/G let's keep
11889d2b68ccSVladimir Oltean 			 * the code structure in place, but dead. We drop the
11899d2b68ccSVladimir Oltean 			 * S/G frames ourselves to avoid memory leaks which
11909d2b68ccSVladimir Oltean 			 * would otherwise leave the kernel OOM.
11919d2b68ccSVladimir Oltean 			 */
11929d2b68ccSVladimir Oltean 			if (unlikely(cleaned_cnt - orig_cleaned_cnt != 1)) {
11939d2b68ccSVladimir Oltean 				enetc_xdp_drop(rx_ring, orig_i, i);
11949d2b68ccSVladimir Oltean 				rx_ring->stats.xdp_redirect_sg++;
11959d2b68ccSVladimir Oltean 				break;
11969d2b68ccSVladimir Oltean 			}
11979d2b68ccSVladimir Oltean 
11989d2b68ccSVladimir Oltean 			tmp_orig_i = orig_i;
11999d2b68ccSVladimir Oltean 
12009d2b68ccSVladimir Oltean 			while (orig_i != i) {
12019d2b68ccSVladimir Oltean 				enetc_put_rx_buff(rx_ring,
12029d2b68ccSVladimir Oltean 						  &rx_ring->rx_swbd[orig_i]);
12039d2b68ccSVladimir Oltean 				enetc_bdr_idx_inc(rx_ring, &orig_i);
12049d2b68ccSVladimir Oltean 			}
12059d2b68ccSVladimir Oltean 
12069d2b68ccSVladimir Oltean 			err = xdp_do_redirect(rx_ring->ndev, &xdp_buff, prog);
12079d2b68ccSVladimir Oltean 			if (unlikely(err)) {
12089d2b68ccSVladimir Oltean 				enetc_xdp_free(rx_ring, tmp_orig_i, i);
12099d2b68ccSVladimir Oltean 			} else {
12109d2b68ccSVladimir Oltean 				xdp_redirect_frm_cnt++;
12119d2b68ccSVladimir Oltean 				rx_ring->stats.xdp_redirect++;
12129d2b68ccSVladimir Oltean 			}
12139d2b68ccSVladimir Oltean 
12149d2b68ccSVladimir Oltean 			if (unlikely(xdp_redirect_frm_cnt > ENETC_DEFAULT_TX_WORK)) {
12159d2b68ccSVladimir Oltean 				xdp_do_flush_map();
12169d2b68ccSVladimir Oltean 				xdp_redirect_frm_cnt = 0;
12179d2b68ccSVladimir Oltean 			}
12189d2b68ccSVladimir Oltean 
12199d2b68ccSVladimir Oltean 			break;
1220d1b15102SVladimir Oltean 		default:
1221d1b15102SVladimir Oltean 			bpf_warn_invalid_xdp_action(xdp_act);
1222d1b15102SVladimir Oltean 		}
1223d1b15102SVladimir Oltean 
1224d1b15102SVladimir Oltean 		rx_frm_cnt++;
1225d1b15102SVladimir Oltean 	}
1226d1b15102SVladimir Oltean 
1227d1b15102SVladimir Oltean 	rx_ring->next_to_clean = i;
1228d1b15102SVladimir Oltean 
1229d1b15102SVladimir Oltean 	rx_ring->stats.packets += rx_frm_cnt;
1230d1b15102SVladimir Oltean 	rx_ring->stats.bytes += rx_byte_cnt;
1231d1b15102SVladimir Oltean 
12329d2b68ccSVladimir Oltean 	if (xdp_redirect_frm_cnt)
12339d2b68ccSVladimir Oltean 		xdp_do_flush_map();
12349d2b68ccSVladimir Oltean 
12357ed2bc80SVladimir Oltean 	if (xdp_tx_frm_cnt)
12367ed2bc80SVladimir Oltean 		enetc_update_tx_ring_tail(tx_ring);
12377ed2bc80SVladimir Oltean 
12387ed2bc80SVladimir Oltean 	if (cleaned_cnt > rx_ring->xdp.xdp_tx_in_flight)
12397ed2bc80SVladimir Oltean 		enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring) -
12407ed2bc80SVladimir Oltean 				     rx_ring->xdp.xdp_tx_in_flight);
12417ed2bc80SVladimir Oltean 
1242d1b15102SVladimir Oltean 	return rx_frm_cnt;
1243d1b15102SVladimir Oltean }
1244d1b15102SVladimir Oltean 
12458580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget)
12468580b3c3SVladimir Oltean {
12478580b3c3SVladimir Oltean 	struct enetc_int_vector
12488580b3c3SVladimir Oltean 		*v = container_of(napi, struct enetc_int_vector, napi);
1249d1b15102SVladimir Oltean 	struct enetc_bdr *rx_ring = &v->rx_ring;
1250d1b15102SVladimir Oltean 	struct bpf_prog *prog;
12518580b3c3SVladimir Oltean 	bool complete = true;
12528580b3c3SVladimir Oltean 	int work_done;
12538580b3c3SVladimir Oltean 	int i;
12548580b3c3SVladimir Oltean 
12558580b3c3SVladimir Oltean 	enetc_lock_mdio();
12568580b3c3SVladimir Oltean 
12578580b3c3SVladimir Oltean 	for (i = 0; i < v->count_tx_rings; i++)
12588580b3c3SVladimir Oltean 		if (!enetc_clean_tx_ring(&v->tx_ring[i], budget))
12598580b3c3SVladimir Oltean 			complete = false;
12608580b3c3SVladimir Oltean 
1261d1b15102SVladimir Oltean 	prog = rx_ring->xdp.prog;
1262d1b15102SVladimir Oltean 	if (prog)
1263d1b15102SVladimir Oltean 		work_done = enetc_clean_rx_ring_xdp(rx_ring, napi, budget, prog);
1264d1b15102SVladimir Oltean 	else
1265d1b15102SVladimir Oltean 		work_done = enetc_clean_rx_ring(rx_ring, napi, budget);
12668580b3c3SVladimir Oltean 	if (work_done == budget)
12678580b3c3SVladimir Oltean 		complete = false;
12688580b3c3SVladimir Oltean 	if (work_done)
12698580b3c3SVladimir Oltean 		v->rx_napi_work = true;
12708580b3c3SVladimir Oltean 
12718580b3c3SVladimir Oltean 	if (!complete) {
12728580b3c3SVladimir Oltean 		enetc_unlock_mdio();
12738580b3c3SVladimir Oltean 		return budget;
12748580b3c3SVladimir Oltean 	}
12758580b3c3SVladimir Oltean 
12768580b3c3SVladimir Oltean 	napi_complete_done(napi, work_done);
12778580b3c3SVladimir Oltean 
12788580b3c3SVladimir Oltean 	if (likely(v->rx_dim_en))
12798580b3c3SVladimir Oltean 		enetc_rx_net_dim(v);
12808580b3c3SVladimir Oltean 
12818580b3c3SVladimir Oltean 	v->rx_napi_work = false;
12828580b3c3SVladimir Oltean 
12838580b3c3SVladimir Oltean 	/* enable interrupts */
12848580b3c3SVladimir Oltean 	enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE);
12858580b3c3SVladimir Oltean 
12868580b3c3SVladimir Oltean 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
12878580b3c3SVladimir Oltean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i),
12888580b3c3SVladimir Oltean 				 ENETC_TBIER_TXTIE);
12898580b3c3SVladimir Oltean 
12908580b3c3SVladimir Oltean 	enetc_unlock_mdio();
12918580b3c3SVladimir Oltean 
12928580b3c3SVladimir Oltean 	return work_done;
12938580b3c3SVladimir Oltean }
12948580b3c3SVladimir Oltean 
1295d4fd0404SClaudiu Manoil /* Probing and Init */
1296d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64
1297d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si)
1298d4fd0404SClaudiu Manoil {
1299d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1300d4fd0404SClaudiu Manoil 	u32 val;
1301d4fd0404SClaudiu Manoil 
1302d4fd0404SClaudiu Manoil 	/* find out how many of various resources we have to work with */
1303d4fd0404SClaudiu Manoil 	val = enetc_rd(hw, ENETC_SICAPR0);
1304d4fd0404SClaudiu Manoil 	si->num_rx_rings = (val >> 16) & 0xff;
1305d4fd0404SClaudiu Manoil 	si->num_tx_rings = val & 0xff;
1306d382563fSClaudiu Manoil 
1307d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIRFSCAPR);
1308d382563fSClaudiu Manoil 	si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val);
1309d382563fSClaudiu Manoil 	si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE);
1310d382563fSClaudiu Manoil 
1311d382563fSClaudiu Manoil 	si->num_rss = 0;
1312d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIPCAPR0);
1313d382563fSClaudiu Manoil 	if (val & ENETC_SIPCAPR0_RSS) {
13142e47cb41SPo Liu 		u32 rss;
13152e47cb41SPo Liu 
13162e47cb41SPo Liu 		rss = enetc_rd(hw, ENETC_SIRSSCAPR);
13172e47cb41SPo Liu 		si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss);
1318d382563fSClaudiu Manoil 	}
13192e47cb41SPo Liu 
13202e47cb41SPo Liu 	if (val & ENETC_SIPCAPR0_QBV)
13212e47cb41SPo Liu 		si->hw_features |= ENETC_SI_F_QBV;
132279e49982SPo Liu 
132379e49982SPo Liu 	if (val & ENETC_SIPCAPR0_PSFP)
132479e49982SPo Liu 		si->hw_features |= ENETC_SI_F_PSFP;
1325d4fd0404SClaudiu Manoil }
1326d4fd0404SClaudiu Manoil 
1327d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size)
1328d4fd0404SClaudiu Manoil {
1329d4fd0404SClaudiu Manoil 	r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size,
1330d4fd0404SClaudiu Manoil 					&r->bd_dma_base, GFP_KERNEL);
1331d4fd0404SClaudiu Manoil 	if (!r->bd_base)
1332d4fd0404SClaudiu Manoil 		return -ENOMEM;
1333d4fd0404SClaudiu Manoil 
1334d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
1335d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(r->bd_dma_base, 128)) {
1336d4fd0404SClaudiu Manoil 		dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base,
1337d4fd0404SClaudiu Manoil 				  r->bd_dma_base);
1338d4fd0404SClaudiu Manoil 		return -EINVAL;
1339d4fd0404SClaudiu Manoil 	}
1340d4fd0404SClaudiu Manoil 
1341d4fd0404SClaudiu Manoil 	return 0;
1342d4fd0404SClaudiu Manoil }
1343d4fd0404SClaudiu Manoil 
1344d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr)
1345d4fd0404SClaudiu Manoil {
1346d4fd0404SClaudiu Manoil 	int err;
1347d4fd0404SClaudiu Manoil 
1348d4fd0404SClaudiu Manoil 	txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd));
1349d4fd0404SClaudiu Manoil 	if (!txr->tx_swbd)
1350d4fd0404SClaudiu Manoil 		return -ENOMEM;
1351d4fd0404SClaudiu Manoil 
1352d4fd0404SClaudiu Manoil 	err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd));
1353d4fd0404SClaudiu Manoil 	if (err) {
1354d4fd0404SClaudiu Manoil 		vfree(txr->tx_swbd);
1355d4fd0404SClaudiu Manoil 		return err;
1356d4fd0404SClaudiu Manoil 	}
1357d4fd0404SClaudiu Manoil 
1358d4fd0404SClaudiu Manoil 	txr->next_to_clean = 0;
1359d4fd0404SClaudiu Manoil 	txr->next_to_use = 0;
1360d4fd0404SClaudiu Manoil 
1361d4fd0404SClaudiu Manoil 	return 0;
1362d4fd0404SClaudiu Manoil }
1363d4fd0404SClaudiu Manoil 
1364d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr)
1365d4fd0404SClaudiu Manoil {
1366d4fd0404SClaudiu Manoil 	int size, i;
1367d4fd0404SClaudiu Manoil 
1368d4fd0404SClaudiu Manoil 	for (i = 0; i < txr->bd_count; i++)
13699d2b68ccSVladimir Oltean 		enetc_free_tx_frame(txr, &txr->tx_swbd[i]);
1370d4fd0404SClaudiu Manoil 
1371d4fd0404SClaudiu Manoil 	size = txr->bd_count * sizeof(union enetc_tx_bd);
1372d4fd0404SClaudiu Manoil 
1373d4fd0404SClaudiu Manoil 	dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base);
1374d4fd0404SClaudiu Manoil 	txr->bd_base = NULL;
1375d4fd0404SClaudiu Manoil 
1376d4fd0404SClaudiu Manoil 	vfree(txr->tx_swbd);
1377d4fd0404SClaudiu Manoil 	txr->tx_swbd = NULL;
1378d4fd0404SClaudiu Manoil }
1379d4fd0404SClaudiu Manoil 
1380d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv)
1381d4fd0404SClaudiu Manoil {
1382d4fd0404SClaudiu Manoil 	int i, err;
1383d4fd0404SClaudiu Manoil 
1384d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1385d4fd0404SClaudiu Manoil 		err = enetc_alloc_txbdr(priv->tx_ring[i]);
1386d4fd0404SClaudiu Manoil 
1387d4fd0404SClaudiu Manoil 		if (err)
1388d4fd0404SClaudiu Manoil 			goto fail;
1389d4fd0404SClaudiu Manoil 	}
1390d4fd0404SClaudiu Manoil 
1391d4fd0404SClaudiu Manoil 	return 0;
1392d4fd0404SClaudiu Manoil 
1393d4fd0404SClaudiu Manoil fail:
1394d4fd0404SClaudiu Manoil 	while (i-- > 0)
1395d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
1396d4fd0404SClaudiu Manoil 
1397d4fd0404SClaudiu Manoil 	return err;
1398d4fd0404SClaudiu Manoil }
1399d4fd0404SClaudiu Manoil 
1400d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv)
1401d4fd0404SClaudiu Manoil {
1402d4fd0404SClaudiu Manoil 	int i;
1403d4fd0404SClaudiu Manoil 
1404d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1405d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
1406d4fd0404SClaudiu Manoil }
1407d4fd0404SClaudiu Manoil 
1408434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended)
1409d4fd0404SClaudiu Manoil {
1410434cebabSClaudiu Manoil 	size_t size = sizeof(union enetc_rx_bd);
1411d4fd0404SClaudiu Manoil 	int err;
1412d4fd0404SClaudiu Manoil 
1413d4fd0404SClaudiu Manoil 	rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd));
1414d4fd0404SClaudiu Manoil 	if (!rxr->rx_swbd)
1415d4fd0404SClaudiu Manoil 		return -ENOMEM;
1416d4fd0404SClaudiu Manoil 
1417434cebabSClaudiu Manoil 	if (extended)
1418434cebabSClaudiu Manoil 		size *= 2;
1419434cebabSClaudiu Manoil 
1420434cebabSClaudiu Manoil 	err = enetc_dma_alloc_bdr(rxr, size);
1421d4fd0404SClaudiu Manoil 	if (err) {
1422d4fd0404SClaudiu Manoil 		vfree(rxr->rx_swbd);
1423d4fd0404SClaudiu Manoil 		return err;
1424d4fd0404SClaudiu Manoil 	}
1425d4fd0404SClaudiu Manoil 
1426d4fd0404SClaudiu Manoil 	rxr->next_to_clean = 0;
1427d4fd0404SClaudiu Manoil 	rxr->next_to_use = 0;
1428d4fd0404SClaudiu Manoil 	rxr->next_to_alloc = 0;
1429434cebabSClaudiu Manoil 	rxr->ext_en = extended;
1430d4fd0404SClaudiu Manoil 
1431d4fd0404SClaudiu Manoil 	return 0;
1432d4fd0404SClaudiu Manoil }
1433d4fd0404SClaudiu Manoil 
1434d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr)
1435d4fd0404SClaudiu Manoil {
1436d4fd0404SClaudiu Manoil 	int size;
1437d4fd0404SClaudiu Manoil 
1438d4fd0404SClaudiu Manoil 	size = rxr->bd_count * sizeof(union enetc_rx_bd);
1439d4fd0404SClaudiu Manoil 
1440d4fd0404SClaudiu Manoil 	dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base);
1441d4fd0404SClaudiu Manoil 	rxr->bd_base = NULL;
1442d4fd0404SClaudiu Manoil 
1443d4fd0404SClaudiu Manoil 	vfree(rxr->rx_swbd);
1444d4fd0404SClaudiu Manoil 	rxr->rx_swbd = NULL;
1445d4fd0404SClaudiu Manoil }
1446d4fd0404SClaudiu Manoil 
1447d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv)
1448d4fd0404SClaudiu Manoil {
1449434cebabSClaudiu Manoil 	bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP);
1450d4fd0404SClaudiu Manoil 	int i, err;
1451d4fd0404SClaudiu Manoil 
1452d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1453434cebabSClaudiu Manoil 		err = enetc_alloc_rxbdr(priv->rx_ring[i], extended);
1454d4fd0404SClaudiu Manoil 
1455d4fd0404SClaudiu Manoil 		if (err)
1456d4fd0404SClaudiu Manoil 			goto fail;
1457d4fd0404SClaudiu Manoil 	}
1458d4fd0404SClaudiu Manoil 
1459d4fd0404SClaudiu Manoil 	return 0;
1460d4fd0404SClaudiu Manoil 
1461d4fd0404SClaudiu Manoil fail:
1462d4fd0404SClaudiu Manoil 	while (i-- > 0)
1463d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
1464d4fd0404SClaudiu Manoil 
1465d4fd0404SClaudiu Manoil 	return err;
1466d4fd0404SClaudiu Manoil }
1467d4fd0404SClaudiu Manoil 
1468d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv)
1469d4fd0404SClaudiu Manoil {
1470d4fd0404SClaudiu Manoil 	int i;
1471d4fd0404SClaudiu Manoil 
1472d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1473d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
1474d4fd0404SClaudiu Manoil }
1475d4fd0404SClaudiu Manoil 
1476d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring)
1477d4fd0404SClaudiu Manoil {
1478d4fd0404SClaudiu Manoil 	int i;
1479d4fd0404SClaudiu Manoil 
1480d4fd0404SClaudiu Manoil 	if (!tx_ring->tx_swbd)
1481d4fd0404SClaudiu Manoil 		return;
1482d4fd0404SClaudiu Manoil 
1483d4fd0404SClaudiu Manoil 	for (i = 0; i < tx_ring->bd_count; i++) {
1484d4fd0404SClaudiu Manoil 		struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i];
1485d4fd0404SClaudiu Manoil 
14869d2b68ccSVladimir Oltean 		enetc_free_tx_frame(tx_ring, tx_swbd);
1487d4fd0404SClaudiu Manoil 	}
1488d4fd0404SClaudiu Manoil 
1489d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = 0;
1490d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = 0;
1491d4fd0404SClaudiu Manoil }
1492d4fd0404SClaudiu Manoil 
1493d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring)
1494d4fd0404SClaudiu Manoil {
1495d4fd0404SClaudiu Manoil 	int i;
1496d4fd0404SClaudiu Manoil 
1497d4fd0404SClaudiu Manoil 	if (!rx_ring->rx_swbd)
1498d4fd0404SClaudiu Manoil 		return;
1499d4fd0404SClaudiu Manoil 
1500d4fd0404SClaudiu Manoil 	for (i = 0; i < rx_ring->bd_count; i++) {
1501d4fd0404SClaudiu Manoil 		struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
1502d4fd0404SClaudiu Manoil 
1503d4fd0404SClaudiu Manoil 		if (!rx_swbd->page)
1504d4fd0404SClaudiu Manoil 			continue;
1505d4fd0404SClaudiu Manoil 
15067ed2bc80SVladimir Oltean 		dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE,
15077ed2bc80SVladimir Oltean 			       rx_swbd->dir);
1508d4fd0404SClaudiu Manoil 		__free_page(rx_swbd->page);
1509d4fd0404SClaudiu Manoil 		rx_swbd->page = NULL;
1510d4fd0404SClaudiu Manoil 	}
1511d4fd0404SClaudiu Manoil 
1512d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = 0;
1513d4fd0404SClaudiu Manoil 	rx_ring->next_to_use = 0;
1514d4fd0404SClaudiu Manoil 	rx_ring->next_to_alloc = 0;
1515d4fd0404SClaudiu Manoil }
1516d4fd0404SClaudiu Manoil 
1517d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv)
1518d4fd0404SClaudiu Manoil {
1519d4fd0404SClaudiu Manoil 	int i;
1520d4fd0404SClaudiu Manoil 
1521d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1522d4fd0404SClaudiu Manoil 		enetc_free_rx_ring(priv->rx_ring[i]);
1523d4fd0404SClaudiu Manoil 
1524d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1525d4fd0404SClaudiu Manoil 		enetc_free_tx_ring(priv->tx_ring[i]);
1526d4fd0404SClaudiu Manoil }
1527d4fd0404SClaudiu Manoil 
1528d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups)
1529d382563fSClaudiu Manoil {
1530d382563fSClaudiu Manoil 	int *rss_table;
1531d382563fSClaudiu Manoil 	int i;
1532d382563fSClaudiu Manoil 
1533d382563fSClaudiu Manoil 	rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL);
1534d382563fSClaudiu Manoil 	if (!rss_table)
1535d382563fSClaudiu Manoil 		return -ENOMEM;
1536d382563fSClaudiu Manoil 
1537d382563fSClaudiu Manoil 	/* Set up RSS table defaults */
1538d382563fSClaudiu Manoil 	for (i = 0; i < si->num_rss; i++)
1539d382563fSClaudiu Manoil 		rss_table[i] = i % num_groups;
1540d382563fSClaudiu Manoil 
1541d382563fSClaudiu Manoil 	enetc_set_rss_table(si, rss_table, si->num_rss);
1542d382563fSClaudiu Manoil 
1543d382563fSClaudiu Manoil 	kfree(rss_table);
1544d382563fSClaudiu Manoil 
1545d382563fSClaudiu Manoil 	return 0;
1546d382563fSClaudiu Manoil }
1547d382563fSClaudiu Manoil 
1548c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv)
1549d4fd0404SClaudiu Manoil {
1550d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1551d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1552d382563fSClaudiu Manoil 	int err;
1553d4fd0404SClaudiu Manoil 
1554d4fd0404SClaudiu Manoil 	/* set SI cache attributes */
1555d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR0,
1556d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1557d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI);
1558d4fd0404SClaudiu Manoil 	/* enable SI */
1559d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN);
1560d4fd0404SClaudiu Manoil 
1561d382563fSClaudiu Manoil 	if (si->num_rss) {
1562d382563fSClaudiu Manoil 		err = enetc_setup_default_rss_table(si, priv->num_rx_rings);
1563d382563fSClaudiu Manoil 		if (err)
1564d382563fSClaudiu Manoil 			return err;
1565d382563fSClaudiu Manoil 	}
1566d382563fSClaudiu Manoil 
1567d4fd0404SClaudiu Manoil 	return 0;
1568d4fd0404SClaudiu Manoil }
1569d4fd0404SClaudiu Manoil 
1570d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv)
1571d4fd0404SClaudiu Manoil {
1572d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1573d4fd0404SClaudiu Manoil 	int cpus = num_online_cpus();
1574d4fd0404SClaudiu Manoil 
157502293dd4SClaudiu Manoil 	priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE;
157602293dd4SClaudiu Manoil 	priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE;
1577d4fd0404SClaudiu Manoil 
1578d4fd0404SClaudiu Manoil 	/* Enable all available TX rings in order to configure as many
1579d4fd0404SClaudiu Manoil 	 * priorities as possible, when needed.
1580d4fd0404SClaudiu Manoil 	 * TODO: Make # of TX rings run-time configurable
1581d4fd0404SClaudiu Manoil 	 */
1582d4fd0404SClaudiu Manoil 	priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings);
1583d4fd0404SClaudiu Manoil 	priv->num_tx_rings = si->num_tx_rings;
1584d4fd0404SClaudiu Manoil 	priv->bdr_int_num = cpus;
1585ae0e6a5dSClaudiu Manoil 	priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL;
1586ae0e6a5dSClaudiu Manoil 	priv->tx_ictt = ENETC_TXIC_TIMETHR;
1587d4fd0404SClaudiu Manoil }
1588d4fd0404SClaudiu Manoil 
1589d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv)
1590d4fd0404SClaudiu Manoil {
1591d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1592d4fd0404SClaudiu Manoil 
1593d382563fSClaudiu Manoil 	priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules),
1594d382563fSClaudiu Manoil 				  GFP_KERNEL);
15954b47c0b8SVladimir Oltean 	if (!priv->cls_rules)
15964b47c0b8SVladimir Oltean 		return -ENOMEM;
1597d382563fSClaudiu Manoil 
1598d4fd0404SClaudiu Manoil 	return 0;
1599d4fd0404SClaudiu Manoil }
1600d4fd0404SClaudiu Manoil 
1601d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv)
1602d4fd0404SClaudiu Manoil {
1603d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1604d4fd0404SClaudiu Manoil }
1605d4fd0404SClaudiu Manoil 
1606d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1607d4fd0404SClaudiu Manoil {
1608d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1609d4fd0404SClaudiu Manoil 	u32 tbmr;
1610d4fd0404SClaudiu Manoil 
1611d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR0,
1612d4fd0404SClaudiu Manoil 		       lower_32_bits(tx_ring->bd_dma_base));
1613d4fd0404SClaudiu Manoil 
1614d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR1,
1615d4fd0404SClaudiu Manoil 		       upper_32_bits(tx_ring->bd_dma_base));
1616d4fd0404SClaudiu Manoil 
1617d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */
1618d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBLENR,
1619d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(tx_ring->bd_count));
1620d4fd0404SClaudiu Manoil 
1621d4fd0404SClaudiu Manoil 	/* clearing PI/CI registers for Tx not supported, adjust sw indexes */
1622d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR);
1623d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR);
1624d4fd0404SClaudiu Manoil 
1625d4fd0404SClaudiu Manoil 	/* enable Tx ints by setting pkt thr to 1 */
162612460a0aSClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1);
1627d4fd0404SClaudiu Manoil 
1628d4fd0404SClaudiu Manoil 	tbmr = ENETC_TBMR_EN;
1629d4fd0404SClaudiu Manoil 	if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
1630d4fd0404SClaudiu Manoil 		tbmr |= ENETC_TBMR_VIH;
1631d4fd0404SClaudiu Manoil 
1632d4fd0404SClaudiu Manoil 	/* enable ring */
1633d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr);
1634d4fd0404SClaudiu Manoil 
1635d4fd0404SClaudiu Manoil 	tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR);
1636d4fd0404SClaudiu Manoil 	tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR);
1637d4fd0404SClaudiu Manoil 	tx_ring->idr = hw->reg + ENETC_SITXIDR;
1638d4fd0404SClaudiu Manoil }
1639d4fd0404SClaudiu Manoil 
1640d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1641d4fd0404SClaudiu Manoil {
1642d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1643d4fd0404SClaudiu Manoil 	u32 rbmr;
1644d4fd0404SClaudiu Manoil 
1645d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0,
1646d4fd0404SClaudiu Manoil 		       lower_32_bits(rx_ring->bd_dma_base));
1647d4fd0404SClaudiu Manoil 
1648d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1,
1649d4fd0404SClaudiu Manoil 		       upper_32_bits(rx_ring->bd_dma_base));
1650d4fd0404SClaudiu Manoil 
1651d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */
1652d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBLENR,
1653d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(rx_ring->bd_count));
1654d4fd0404SClaudiu Manoil 
1655d1b15102SVladimir Oltean 	if (rx_ring->xdp.prog)
1656d1b15102SVladimir Oltean 		enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE_XDP);
1657d1b15102SVladimir Oltean 	else
1658d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE);
1659d4fd0404SClaudiu Manoil 
1660d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0);
1661d4fd0404SClaudiu Manoil 
1662d4fd0404SClaudiu Manoil 	/* enable Rx ints by setting pkt thr to 1 */
166312460a0aSClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1);
1664d4fd0404SClaudiu Manoil 
1665d4fd0404SClaudiu Manoil 	rbmr = ENETC_RBMR_EN;
1666434cebabSClaudiu Manoil 
1667434cebabSClaudiu Manoil 	if (rx_ring->ext_en)
1668d3982312SY.b. Lu 		rbmr |= ENETC_RBMR_BDS;
1669434cebabSClaudiu Manoil 
1670d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
1671d4fd0404SClaudiu Manoil 		rbmr |= ENETC_RBMR_VTE;
1672d4fd0404SClaudiu Manoil 
1673d4fd0404SClaudiu Manoil 	rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR);
1674d4fd0404SClaudiu Manoil 	rx_ring->idr = hw->reg + ENETC_SIRXIDR;
1675d4fd0404SClaudiu Manoil 
16767a5222cbSVladimir Oltean 	enetc_lock_mdio();
1677d4fd0404SClaudiu Manoil 	enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring));
16787a5222cbSVladimir Oltean 	enetc_unlock_mdio();
1679d4fd0404SClaudiu Manoil 
1680d4fd0404SClaudiu Manoil 	/* enable ring */
1681d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1682d4fd0404SClaudiu Manoil }
1683d4fd0404SClaudiu Manoil 
1684d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv)
1685d4fd0404SClaudiu Manoil {
1686d4fd0404SClaudiu Manoil 	int i;
1687d4fd0404SClaudiu Manoil 
1688d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1689d4fd0404SClaudiu Manoil 		enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]);
1690d4fd0404SClaudiu Manoil 
1691d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1692d4fd0404SClaudiu Manoil 		enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1693d4fd0404SClaudiu Manoil }
1694d4fd0404SClaudiu Manoil 
1695d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1696d4fd0404SClaudiu Manoil {
1697d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1698d4fd0404SClaudiu Manoil 
1699d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1700d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0);
1701d4fd0404SClaudiu Manoil }
1702d4fd0404SClaudiu Manoil 
1703d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1704d4fd0404SClaudiu Manoil {
1705d4fd0404SClaudiu Manoil 	int delay = 8, timeout = 100;
1706d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1707d4fd0404SClaudiu Manoil 
1708d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1709d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0);
1710d4fd0404SClaudiu Manoil 
1711d4fd0404SClaudiu Manoil 	/* wait for busy to clear */
1712d4fd0404SClaudiu Manoil 	while (delay < timeout &&
1713d4fd0404SClaudiu Manoil 	       enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) {
1714d4fd0404SClaudiu Manoil 		msleep(delay);
1715d4fd0404SClaudiu Manoil 		delay *= 2;
1716d4fd0404SClaudiu Manoil 	}
1717d4fd0404SClaudiu Manoil 
1718d4fd0404SClaudiu Manoil 	if (delay >= timeout)
1719d4fd0404SClaudiu Manoil 		netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n",
1720d4fd0404SClaudiu Manoil 			    idx);
1721d4fd0404SClaudiu Manoil }
1722d4fd0404SClaudiu Manoil 
1723d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv)
1724d4fd0404SClaudiu Manoil {
1725d4fd0404SClaudiu Manoil 	int i;
1726d4fd0404SClaudiu Manoil 
1727d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1728d4fd0404SClaudiu Manoil 		enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]);
1729d4fd0404SClaudiu Manoil 
1730d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1731d4fd0404SClaudiu Manoil 		enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1732d4fd0404SClaudiu Manoil 
1733d4fd0404SClaudiu Manoil 	udelay(1);
1734d4fd0404SClaudiu Manoil }
1735d4fd0404SClaudiu Manoil 
1736d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv)
1737d4fd0404SClaudiu Manoil {
1738d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1739d4fd0404SClaudiu Manoil 	cpumask_t cpu_mask;
1740d4fd0404SClaudiu Manoil 	int i, j, err;
1741d4fd0404SClaudiu Manoil 
1742d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1743d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1744d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1745d4fd0404SClaudiu Manoil 		int entry = ENETC_BDR_INT_BASE_IDX + i;
1746d4fd0404SClaudiu Manoil 		struct enetc_hw *hw = &priv->si->hw;
1747d4fd0404SClaudiu Manoil 
1748d4fd0404SClaudiu Manoil 		snprintf(v->name, sizeof(v->name), "%s-rxtx%d",
1749d4fd0404SClaudiu Manoil 			 priv->ndev->name, i);
1750d4fd0404SClaudiu Manoil 		err = request_irq(irq, enetc_msix, 0, v->name, v);
1751d4fd0404SClaudiu Manoil 		if (err) {
1752d4fd0404SClaudiu Manoil 			dev_err(priv->dev, "request_irq() failed!\n");
1753d4fd0404SClaudiu Manoil 			goto irq_err;
1754d4fd0404SClaudiu Manoil 		}
1755bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1756d4fd0404SClaudiu Manoil 
1757d4fd0404SClaudiu Manoil 		v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER);
1758d4fd0404SClaudiu Manoil 		v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER);
175991571081SClaudiu Manoil 		v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1);
1760d4fd0404SClaudiu Manoil 
1761d4fd0404SClaudiu Manoil 		enetc_wr(hw, ENETC_SIMSIRRV(i), entry);
1762d4fd0404SClaudiu Manoil 
1763d4fd0404SClaudiu Manoil 		for (j = 0; j < v->count_tx_rings; j++) {
1764d4fd0404SClaudiu Manoil 			int idx = v->tx_ring[j].index;
1765d4fd0404SClaudiu Manoil 
1766d4fd0404SClaudiu Manoil 			enetc_wr(hw, ENETC_SIMSITRV(idx), entry);
1767d4fd0404SClaudiu Manoil 		}
1768d4fd0404SClaudiu Manoil 		cpumask_clear(&cpu_mask);
1769d4fd0404SClaudiu Manoil 		cpumask_set_cpu(i % num_online_cpus(), &cpu_mask);
1770d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, &cpu_mask);
1771d4fd0404SClaudiu Manoil 	}
1772d4fd0404SClaudiu Manoil 
1773d4fd0404SClaudiu Manoil 	return 0;
1774d4fd0404SClaudiu Manoil 
1775d4fd0404SClaudiu Manoil irq_err:
1776d4fd0404SClaudiu Manoil 	while (i--) {
1777d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1778d4fd0404SClaudiu Manoil 
1779d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1780d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1781d4fd0404SClaudiu Manoil 	}
1782d4fd0404SClaudiu Manoil 
1783d4fd0404SClaudiu Manoil 	return err;
1784d4fd0404SClaudiu Manoil }
1785d4fd0404SClaudiu Manoil 
1786d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv)
1787d4fd0404SClaudiu Manoil {
1788d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1789d4fd0404SClaudiu Manoil 	int i;
1790d4fd0404SClaudiu Manoil 
1791d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1792d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1793d4fd0404SClaudiu Manoil 
1794d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1795d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1796d4fd0404SClaudiu Manoil 	}
1797d4fd0404SClaudiu Manoil }
1798d4fd0404SClaudiu Manoil 
1799bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv)
1800d4fd0404SClaudiu Manoil {
180191571081SClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
180291571081SClaudiu Manoil 	u32 icpt, ictt;
1803d4fd0404SClaudiu Manoil 	int i;
1804d4fd0404SClaudiu Manoil 
1805d4fd0404SClaudiu Manoil 	/* enable Tx & Rx event indication */
1806ae0e6a5dSClaudiu Manoil 	if (priv->ic_mode &
1807ae0e6a5dSClaudiu Manoil 	    (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) {
180891571081SClaudiu Manoil 		icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR);
180991571081SClaudiu Manoil 		/* init to non-0 minimum, will be adjusted later */
181091571081SClaudiu Manoil 		ictt = 0x1;
181191571081SClaudiu Manoil 	} else {
181291571081SClaudiu Manoil 		icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */
181391571081SClaudiu Manoil 		ictt = 0;
1814d4fd0404SClaudiu Manoil 	}
1815d4fd0404SClaudiu Manoil 
181691571081SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
181791571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt);
181891571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt);
181991571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE);
182091571081SClaudiu Manoil 	}
182191571081SClaudiu Manoil 
182291571081SClaudiu Manoil 	if (priv->ic_mode & ENETC_IC_TX_MANUAL)
182391571081SClaudiu Manoil 		icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR);
182491571081SClaudiu Manoil 	else
182591571081SClaudiu Manoil 		icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */
182691571081SClaudiu Manoil 
1827d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
182891571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt);
182991571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt);
183091571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE);
1831d4fd0404SClaudiu Manoil 	}
1832d4fd0404SClaudiu Manoil }
1833d4fd0404SClaudiu Manoil 
1834bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv)
1835d4fd0404SClaudiu Manoil {
1836d4fd0404SClaudiu Manoil 	int i;
1837d4fd0404SClaudiu Manoil 
1838d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1839d4fd0404SClaudiu Manoil 		enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0);
1840d4fd0404SClaudiu Manoil 
1841d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1842d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0);
1843d4fd0404SClaudiu Manoil }
1844d4fd0404SClaudiu Manoil 
184571b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev)
1846d4fd0404SClaudiu Manoil {
18472e47cb41SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1848a6a10d45SYangbo Lu 	struct ethtool_eee edata;
184971b77a7aSClaudiu Manoil 	int err;
1850d4fd0404SClaudiu Manoil 
185171b77a7aSClaudiu Manoil 	if (!priv->phylink)
1852d4fd0404SClaudiu Manoil 		return 0; /* phy-less mode */
1853d4fd0404SClaudiu Manoil 
185471b77a7aSClaudiu Manoil 	err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0);
185571b77a7aSClaudiu Manoil 	if (err) {
1856d4fd0404SClaudiu Manoil 		dev_err(&ndev->dev, "could not attach to PHY\n");
185771b77a7aSClaudiu Manoil 		return err;
1858d4fd0404SClaudiu Manoil 	}
1859d4fd0404SClaudiu Manoil 
1860a6a10d45SYangbo Lu 	/* disable EEE autoneg, until ENETC driver supports it */
1861a6a10d45SYangbo Lu 	memset(&edata, 0, sizeof(struct ethtool_eee));
186271b77a7aSClaudiu Manoil 	phylink_ethtool_set_eee(priv->phylink, &edata);
1863a6a10d45SYangbo Lu 
1864d4fd0404SClaudiu Manoil 	return 0;
1865d4fd0404SClaudiu Manoil }
1866d4fd0404SClaudiu Manoil 
186791571081SClaudiu Manoil void enetc_start(struct net_device *ndev)
1868bbb96dc7SClaudiu Manoil {
1869bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1870bbb96dc7SClaudiu Manoil 	int i;
1871bbb96dc7SClaudiu Manoil 
1872bbb96dc7SClaudiu Manoil 	enetc_setup_interrupts(priv);
1873bbb96dc7SClaudiu Manoil 
1874bbb96dc7SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1875bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1876bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1877bbb96dc7SClaudiu Manoil 
1878bbb96dc7SClaudiu Manoil 		napi_enable(&priv->int_vector[i]->napi);
1879bbb96dc7SClaudiu Manoil 		enable_irq(irq);
1880bbb96dc7SClaudiu Manoil 	}
1881bbb96dc7SClaudiu Manoil 
188271b77a7aSClaudiu Manoil 	if (priv->phylink)
188371b77a7aSClaudiu Manoil 		phylink_start(priv->phylink);
1884bbb96dc7SClaudiu Manoil 	else
1885bbb96dc7SClaudiu Manoil 		netif_carrier_on(ndev);
1886bbb96dc7SClaudiu Manoil 
1887bbb96dc7SClaudiu Manoil 	netif_tx_start_all_queues(ndev);
1888bbb96dc7SClaudiu Manoil }
1889bbb96dc7SClaudiu Manoil 
1890d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev)
1891d4fd0404SClaudiu Manoil {
1892d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1893bbb96dc7SClaudiu Manoil 	int err;
1894d4fd0404SClaudiu Manoil 
1895d4fd0404SClaudiu Manoil 	err = enetc_setup_irqs(priv);
1896d4fd0404SClaudiu Manoil 	if (err)
1897d4fd0404SClaudiu Manoil 		return err;
1898d4fd0404SClaudiu Manoil 
189971b77a7aSClaudiu Manoil 	err = enetc_phylink_connect(ndev);
1900d4fd0404SClaudiu Manoil 	if (err)
1901d4fd0404SClaudiu Manoil 		goto err_phy_connect;
1902d4fd0404SClaudiu Manoil 
1903d4fd0404SClaudiu Manoil 	err = enetc_alloc_tx_resources(priv);
1904d4fd0404SClaudiu Manoil 	if (err)
1905d4fd0404SClaudiu Manoil 		goto err_alloc_tx;
1906d4fd0404SClaudiu Manoil 
1907d4fd0404SClaudiu Manoil 	err = enetc_alloc_rx_resources(priv);
1908d4fd0404SClaudiu Manoil 	if (err)
1909d4fd0404SClaudiu Manoil 		goto err_alloc_rx;
1910d4fd0404SClaudiu Manoil 
1911d4fd0404SClaudiu Manoil 	err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1912d4fd0404SClaudiu Manoil 	if (err)
1913d4fd0404SClaudiu Manoil 		goto err_set_queues;
1914d4fd0404SClaudiu Manoil 
1915d4fd0404SClaudiu Manoil 	err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings);
1916d4fd0404SClaudiu Manoil 	if (err)
1917d4fd0404SClaudiu Manoil 		goto err_set_queues;
1918d4fd0404SClaudiu Manoil 
1919bbb96dc7SClaudiu Manoil 	enetc_setup_bdrs(priv);
1920bbb96dc7SClaudiu Manoil 	enetc_start(ndev);
1921d4fd0404SClaudiu Manoil 
1922d4fd0404SClaudiu Manoil 	return 0;
1923d4fd0404SClaudiu Manoil 
1924d4fd0404SClaudiu Manoil err_set_queues:
1925d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1926d4fd0404SClaudiu Manoil err_alloc_rx:
1927d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1928d4fd0404SClaudiu Manoil err_alloc_tx:
192971b77a7aSClaudiu Manoil 	if (priv->phylink)
193071b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1931d4fd0404SClaudiu Manoil err_phy_connect:
1932d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1933d4fd0404SClaudiu Manoil 
1934d4fd0404SClaudiu Manoil 	return err;
1935d4fd0404SClaudiu Manoil }
1936d4fd0404SClaudiu Manoil 
193791571081SClaudiu Manoil void enetc_stop(struct net_device *ndev)
1938d4fd0404SClaudiu Manoil {
1939d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1940d4fd0404SClaudiu Manoil 	int i;
1941d4fd0404SClaudiu Manoil 
1942d4fd0404SClaudiu Manoil 	netif_tx_stop_all_queues(ndev);
1943d4fd0404SClaudiu Manoil 
1944d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1945bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1946bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1947bbb96dc7SClaudiu Manoil 
1948bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1949d4fd0404SClaudiu Manoil 		napi_synchronize(&priv->int_vector[i]->napi);
1950d4fd0404SClaudiu Manoil 		napi_disable(&priv->int_vector[i]->napi);
1951d4fd0404SClaudiu Manoil 	}
1952d4fd0404SClaudiu Manoil 
195371b77a7aSClaudiu Manoil 	if (priv->phylink)
195471b77a7aSClaudiu Manoil 		phylink_stop(priv->phylink);
1955bbb96dc7SClaudiu Manoil 	else
1956bbb96dc7SClaudiu Manoil 		netif_carrier_off(ndev);
1957bbb96dc7SClaudiu Manoil 
1958bbb96dc7SClaudiu Manoil 	enetc_clear_interrupts(priv);
1959bbb96dc7SClaudiu Manoil }
1960bbb96dc7SClaudiu Manoil 
1961bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev)
1962bbb96dc7SClaudiu Manoil {
1963bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1964bbb96dc7SClaudiu Manoil 
1965bbb96dc7SClaudiu Manoil 	enetc_stop(ndev);
1966d4fd0404SClaudiu Manoil 	enetc_clear_bdrs(priv);
1967d4fd0404SClaudiu Manoil 
196871b77a7aSClaudiu Manoil 	if (priv->phylink)
196971b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1970d4fd0404SClaudiu Manoil 	enetc_free_rxtx_rings(priv);
1971d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1972d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1973d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1974d4fd0404SClaudiu Manoil 
1975d4fd0404SClaudiu Manoil 	return 0;
1976d4fd0404SClaudiu Manoil }
1977d4fd0404SClaudiu Manoil 
197813baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data)
1979cbe9e835SCamelia Groza {
1980cbe9e835SCamelia Groza 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1981cbe9e835SCamelia Groza 	struct tc_mqprio_qopt *mqprio = type_data;
1982cbe9e835SCamelia Groza 	struct enetc_bdr *tx_ring;
1983cbe9e835SCamelia Groza 	u8 num_tc;
1984cbe9e835SCamelia Groza 	int i;
1985cbe9e835SCamelia Groza 
1986cbe9e835SCamelia Groza 	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
1987cbe9e835SCamelia Groza 	num_tc = mqprio->num_tc;
1988cbe9e835SCamelia Groza 
1989cbe9e835SCamelia Groza 	if (!num_tc) {
1990cbe9e835SCamelia Groza 		netdev_reset_tc(ndev);
1991cbe9e835SCamelia Groza 		netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1992cbe9e835SCamelia Groza 
1993cbe9e835SCamelia Groza 		/* Reset all ring priorities to 0 */
1994cbe9e835SCamelia Groza 		for (i = 0; i < priv->num_tx_rings; i++) {
1995cbe9e835SCamelia Groza 			tx_ring = priv->tx_ring[i];
1996cbe9e835SCamelia Groza 			enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0);
1997cbe9e835SCamelia Groza 		}
1998cbe9e835SCamelia Groza 
1999cbe9e835SCamelia Groza 		return 0;
2000cbe9e835SCamelia Groza 	}
2001cbe9e835SCamelia Groza 
2002cbe9e835SCamelia Groza 	/* Check if we have enough BD rings available to accommodate all TCs */
2003cbe9e835SCamelia Groza 	if (num_tc > priv->num_tx_rings) {
2004cbe9e835SCamelia Groza 		netdev_err(ndev, "Max %d traffic classes supported\n",
2005cbe9e835SCamelia Groza 			   priv->num_tx_rings);
2006cbe9e835SCamelia Groza 		return -EINVAL;
2007cbe9e835SCamelia Groza 	}
2008cbe9e835SCamelia Groza 
2009cbe9e835SCamelia Groza 	/* For the moment, we use only one BD ring per TC.
2010cbe9e835SCamelia Groza 	 *
2011cbe9e835SCamelia Groza 	 * Configure num_tc BD rings with increasing priorities.
2012cbe9e835SCamelia Groza 	 */
2013cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++) {
2014cbe9e835SCamelia Groza 		tx_ring = priv->tx_ring[i];
2015cbe9e835SCamelia Groza 		enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i);
2016cbe9e835SCamelia Groza 	}
2017cbe9e835SCamelia Groza 
2018cbe9e835SCamelia Groza 	/* Reset the number of netdev queues based on the TC count */
2019cbe9e835SCamelia Groza 	netif_set_real_num_tx_queues(ndev, num_tc);
2020cbe9e835SCamelia Groza 
2021cbe9e835SCamelia Groza 	netdev_set_num_tc(ndev, num_tc);
2022cbe9e835SCamelia Groza 
2023cbe9e835SCamelia Groza 	/* Each TC is associated with one netdev queue */
2024cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++)
2025cbe9e835SCamelia Groza 		netdev_set_tc_queue(ndev, i, 1, i);
2026cbe9e835SCamelia Groza 
2027cbe9e835SCamelia Groza 	return 0;
2028cbe9e835SCamelia Groza }
2029cbe9e835SCamelia Groza 
203034c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type,
203134c6adf1SPo Liu 		   void *type_data)
203234c6adf1SPo Liu {
203334c6adf1SPo Liu 	switch (type) {
203434c6adf1SPo Liu 	case TC_SETUP_QDISC_MQPRIO:
203534c6adf1SPo Liu 		return enetc_setup_tc_mqprio(ndev, type_data);
203634c6adf1SPo Liu 	case TC_SETUP_QDISC_TAPRIO:
203734c6adf1SPo Liu 		return enetc_setup_tc_taprio(ndev, type_data);
2038c431047cSPo Liu 	case TC_SETUP_QDISC_CBS:
2039c431047cSPo Liu 		return enetc_setup_tc_cbs(ndev, type_data);
20400d08c9ecSPo Liu 	case TC_SETUP_QDISC_ETF:
20410d08c9ecSPo Liu 		return enetc_setup_tc_txtime(ndev, type_data);
2042888ae5a3SPo Liu 	case TC_SETUP_BLOCK:
2043888ae5a3SPo Liu 		return enetc_setup_tc_psfp(ndev, type_data);
204434c6adf1SPo Liu 	default:
204534c6adf1SPo Liu 		return -EOPNOTSUPP;
204634c6adf1SPo Liu 	}
204734c6adf1SPo Liu }
204834c6adf1SPo Liu 
2049d1b15102SVladimir Oltean static int enetc_setup_xdp_prog(struct net_device *dev, struct bpf_prog *prog,
2050d1b15102SVladimir Oltean 				struct netlink_ext_ack *extack)
2051d1b15102SVladimir Oltean {
2052d1b15102SVladimir Oltean 	struct enetc_ndev_priv *priv = netdev_priv(dev);
2053d1b15102SVladimir Oltean 	struct bpf_prog *old_prog;
2054d1b15102SVladimir Oltean 	bool is_up;
2055d1b15102SVladimir Oltean 	int i;
2056d1b15102SVladimir Oltean 
2057d1b15102SVladimir Oltean 	/* The buffer layout is changing, so we need to drain the old
2058d1b15102SVladimir Oltean 	 * RX buffers and seed new ones.
2059d1b15102SVladimir Oltean 	 */
2060d1b15102SVladimir Oltean 	is_up = netif_running(dev);
2061d1b15102SVladimir Oltean 	if (is_up)
2062d1b15102SVladimir Oltean 		dev_close(dev);
2063d1b15102SVladimir Oltean 
2064d1b15102SVladimir Oltean 	old_prog = xchg(&priv->xdp_prog, prog);
2065d1b15102SVladimir Oltean 	if (old_prog)
2066d1b15102SVladimir Oltean 		bpf_prog_put(old_prog);
2067d1b15102SVladimir Oltean 
2068d1b15102SVladimir Oltean 	for (i = 0; i < priv->num_rx_rings; i++) {
2069d1b15102SVladimir Oltean 		struct enetc_bdr *rx_ring = priv->rx_ring[i];
2070d1b15102SVladimir Oltean 
2071d1b15102SVladimir Oltean 		rx_ring->xdp.prog = prog;
2072d1b15102SVladimir Oltean 
2073d1b15102SVladimir Oltean 		if (prog)
2074d1b15102SVladimir Oltean 			rx_ring->buffer_offset = XDP_PACKET_HEADROOM;
2075d1b15102SVladimir Oltean 		else
2076d1b15102SVladimir Oltean 			rx_ring->buffer_offset = ENETC_RXB_PAD;
2077d1b15102SVladimir Oltean 	}
2078d1b15102SVladimir Oltean 
2079d1b15102SVladimir Oltean 	if (is_up)
2080d1b15102SVladimir Oltean 		return dev_open(dev, extack);
2081d1b15102SVladimir Oltean 
2082d1b15102SVladimir Oltean 	return 0;
2083d1b15102SVladimir Oltean }
2084d1b15102SVladimir Oltean 
2085d1b15102SVladimir Oltean int enetc_setup_bpf(struct net_device *dev, struct netdev_bpf *xdp)
2086d1b15102SVladimir Oltean {
2087d1b15102SVladimir Oltean 	switch (xdp->command) {
2088d1b15102SVladimir Oltean 	case XDP_SETUP_PROG:
2089d1b15102SVladimir Oltean 		return enetc_setup_xdp_prog(dev, xdp->prog, xdp->extack);
2090d1b15102SVladimir Oltean 	default:
2091d1b15102SVladimir Oltean 		return -EINVAL;
2092d1b15102SVladimir Oltean 	}
2093d1b15102SVladimir Oltean 
2094d1b15102SVladimir Oltean 	return 0;
2095d1b15102SVladimir Oltean }
2096d1b15102SVladimir Oltean 
2097d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev)
2098d4fd0404SClaudiu Manoil {
2099d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
2100d4fd0404SClaudiu Manoil 	struct net_device_stats *stats = &ndev->stats;
2101d4fd0404SClaudiu Manoil 	unsigned long packets = 0, bytes = 0;
2102d4fd0404SClaudiu Manoil 	int i;
2103d4fd0404SClaudiu Manoil 
2104d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
2105d4fd0404SClaudiu Manoil 		packets += priv->rx_ring[i]->stats.packets;
2106d4fd0404SClaudiu Manoil 		bytes	+= priv->rx_ring[i]->stats.bytes;
2107d4fd0404SClaudiu Manoil 	}
2108d4fd0404SClaudiu Manoil 
2109d4fd0404SClaudiu Manoil 	stats->rx_packets = packets;
2110d4fd0404SClaudiu Manoil 	stats->rx_bytes = bytes;
2111d4fd0404SClaudiu Manoil 	bytes = 0;
2112d4fd0404SClaudiu Manoil 	packets = 0;
2113d4fd0404SClaudiu Manoil 
2114d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
2115d4fd0404SClaudiu Manoil 		packets += priv->tx_ring[i]->stats.packets;
2116d4fd0404SClaudiu Manoil 		bytes	+= priv->tx_ring[i]->stats.bytes;
2117d4fd0404SClaudiu Manoil 	}
2118d4fd0404SClaudiu Manoil 
2119d4fd0404SClaudiu Manoil 	stats->tx_packets = packets;
2120d4fd0404SClaudiu Manoil 	stats->tx_bytes = bytes;
2121d4fd0404SClaudiu Manoil 
2122d4fd0404SClaudiu Manoil 	return stats;
2123d4fd0404SClaudiu Manoil }
2124d4fd0404SClaudiu Manoil 
2125d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en)
2126d382563fSClaudiu Manoil {
2127d382563fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
2128d382563fSClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
2129d382563fSClaudiu Manoil 	u32 reg;
2130d382563fSClaudiu Manoil 
2131d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings);
2132d382563fSClaudiu Manoil 
2133d382563fSClaudiu Manoil 	reg = enetc_rd(hw, ENETC_SIMR);
2134d382563fSClaudiu Manoil 	reg &= ~ENETC_SIMR_RSSE;
2135d382563fSClaudiu Manoil 	reg |= (en) ? ENETC_SIMR_RSSE : 0;
2136d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, reg);
2137d382563fSClaudiu Manoil 
2138d382563fSClaudiu Manoil 	return 0;
2139d382563fSClaudiu Manoil }
2140d382563fSClaudiu Manoil 
214179e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en)
214279e49982SPo Liu {
214379e49982SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
2144888ae5a3SPo Liu 	int err;
214579e49982SPo Liu 
214679e49982SPo Liu 	if (en) {
2147888ae5a3SPo Liu 		err = enetc_psfp_enable(priv);
2148888ae5a3SPo Liu 		if (err)
2149888ae5a3SPo Liu 			return err;
2150888ae5a3SPo Liu 
215179e49982SPo Liu 		priv->active_offloads |= ENETC_F_QCI;
2152888ae5a3SPo Liu 		return 0;
215379e49982SPo Liu 	}
215479e49982SPo Liu 
2155888ae5a3SPo Liu 	err = enetc_psfp_disable(priv);
2156888ae5a3SPo Liu 	if (err)
2157888ae5a3SPo Liu 		return err;
2158888ae5a3SPo Liu 
2159888ae5a3SPo Liu 	priv->active_offloads &= ~ENETC_F_QCI;
2160888ae5a3SPo Liu 
216179e49982SPo Liu 	return 0;
216279e49982SPo Liu }
216379e49982SPo Liu 
21649deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en)
21659deba33fSClaudiu Manoil {
21669deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
21679deba33fSClaudiu Manoil 	int i;
21689deba33fSClaudiu Manoil 
21699deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
21709deba33fSClaudiu Manoil 		enetc_bdr_enable_rxvlan(&priv->si->hw, i, en);
21719deba33fSClaudiu Manoil }
21729deba33fSClaudiu Manoil 
21739deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en)
21749deba33fSClaudiu Manoil {
21759deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
21769deba33fSClaudiu Manoil 	int i;
21779deba33fSClaudiu Manoil 
21789deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
21799deba33fSClaudiu Manoil 		enetc_bdr_enable_txvlan(&priv->si->hw, i, en);
21809deba33fSClaudiu Manoil }
21819deba33fSClaudiu Manoil 
2182d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev,
2183d382563fSClaudiu Manoil 		       netdev_features_t features)
2184d382563fSClaudiu Manoil {
2185d382563fSClaudiu Manoil 	netdev_features_t changed = ndev->features ^ features;
2186888ae5a3SPo Liu 	int err = 0;
2187d382563fSClaudiu Manoil 
2188d382563fSClaudiu Manoil 	if (changed & NETIF_F_RXHASH)
2189d382563fSClaudiu Manoil 		enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH));
2190d382563fSClaudiu Manoil 
21919deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_RX)
21929deba33fSClaudiu Manoil 		enetc_enable_rxvlan(ndev,
21939deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_RX));
21949deba33fSClaudiu Manoil 
21959deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_TX)
21969deba33fSClaudiu Manoil 		enetc_enable_txvlan(ndev,
21979deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_TX));
21989deba33fSClaudiu Manoil 
219979e49982SPo Liu 	if (changed & NETIF_F_HW_TC)
2200888ae5a3SPo Liu 		err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC));
220179e49982SPo Liu 
2202888ae5a3SPo Liu 	return err;
2203d382563fSClaudiu Manoil }
2204d382563fSClaudiu Manoil 
2205434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
2206d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr)
2207d3982312SY.b. Lu {
2208d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
2209d3982312SY.b. Lu 	struct hwtstamp_config config;
2210434cebabSClaudiu Manoil 	int ao;
2211d3982312SY.b. Lu 
2212d3982312SY.b. Lu 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
2213d3982312SY.b. Lu 		return -EFAULT;
2214d3982312SY.b. Lu 
2215d3982312SY.b. Lu 	switch (config.tx_type) {
2216d3982312SY.b. Lu 	case HWTSTAMP_TX_OFF:
2217d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_TX_TSTAMP;
2218d3982312SY.b. Lu 		break;
2219d3982312SY.b. Lu 	case HWTSTAMP_TX_ON:
2220d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_TX_TSTAMP;
2221d3982312SY.b. Lu 		break;
2222d3982312SY.b. Lu 	default:
2223d3982312SY.b. Lu 		return -ERANGE;
2224d3982312SY.b. Lu 	}
2225d3982312SY.b. Lu 
2226434cebabSClaudiu Manoil 	ao = priv->active_offloads;
2227d3982312SY.b. Lu 	switch (config.rx_filter) {
2228d3982312SY.b. Lu 	case HWTSTAMP_FILTER_NONE:
2229d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_RX_TSTAMP;
2230d3982312SY.b. Lu 		break;
2231d3982312SY.b. Lu 	default:
2232d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_RX_TSTAMP;
2233d3982312SY.b. Lu 		config.rx_filter = HWTSTAMP_FILTER_ALL;
2234d3982312SY.b. Lu 	}
2235d3982312SY.b. Lu 
2236434cebabSClaudiu Manoil 	if (netif_running(ndev) && ao != priv->active_offloads) {
2237434cebabSClaudiu Manoil 		enetc_close(ndev);
2238434cebabSClaudiu Manoil 		enetc_open(ndev);
2239434cebabSClaudiu Manoil 	}
2240434cebabSClaudiu Manoil 
2241d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
2242d3982312SY.b. Lu 	       -EFAULT : 0;
2243d3982312SY.b. Lu }
2244d3982312SY.b. Lu 
2245d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr)
2246d3982312SY.b. Lu {
2247d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
2248d3982312SY.b. Lu 	struct hwtstamp_config config;
2249d3982312SY.b. Lu 
2250d3982312SY.b. Lu 	config.flags = 0;
2251d3982312SY.b. Lu 
2252d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_TX_TSTAMP)
2253d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_ON;
2254d3982312SY.b. Lu 	else
2255d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_OFF;
2256d3982312SY.b. Lu 
2257d3982312SY.b. Lu 	config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ?
2258d3982312SY.b. Lu 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE;
2259d3982312SY.b. Lu 
2260d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
2261d3982312SY.b. Lu 	       -EFAULT : 0;
2262d3982312SY.b. Lu }
2263d3982312SY.b. Lu #endif
2264d3982312SY.b. Lu 
2265d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
2266d3982312SY.b. Lu {
226771b77a7aSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
2268434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
2269d3982312SY.b. Lu 	if (cmd == SIOCSHWTSTAMP)
2270d3982312SY.b. Lu 		return enetc_hwtstamp_set(ndev, rq);
2271d3982312SY.b. Lu 	if (cmd == SIOCGHWTSTAMP)
2272d3982312SY.b. Lu 		return enetc_hwtstamp_get(ndev, rq);
2273d3982312SY.b. Lu #endif
2274a613bafeSMichael Walle 
227571b77a7aSClaudiu Manoil 	if (!priv->phylink)
2276c55b810aSMichael Walle 		return -EOPNOTSUPP;
227771b77a7aSClaudiu Manoil 
227871b77a7aSClaudiu Manoil 	return phylink_mii_ioctl(priv->phylink, rq, cmd);
2279d3982312SY.b. Lu }
2280d3982312SY.b. Lu 
2281d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv)
2282d4fd0404SClaudiu Manoil {
2283d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
22841260e772SGustavo A. R. Silva 	int v_tx_rings;
2285d4fd0404SClaudiu Manoil 	int i, n, err, nvec;
2286d4fd0404SClaudiu Manoil 
2287d4fd0404SClaudiu Manoil 	nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num;
2288d4fd0404SClaudiu Manoil 	/* allocate MSIX for both messaging and Rx/Tx interrupts */
2289d4fd0404SClaudiu Manoil 	n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX);
2290d4fd0404SClaudiu Manoil 
2291d4fd0404SClaudiu Manoil 	if (n < 0)
2292d4fd0404SClaudiu Manoil 		return n;
2293d4fd0404SClaudiu Manoil 
2294d4fd0404SClaudiu Manoil 	if (n != nvec)
2295d4fd0404SClaudiu Manoil 		return -EPERM;
2296d4fd0404SClaudiu Manoil 
2297d4fd0404SClaudiu Manoil 	/* # of tx rings per int vector */
2298d4fd0404SClaudiu Manoil 	v_tx_rings = priv->num_tx_rings / priv->bdr_int_num;
2299d4fd0404SClaudiu Manoil 
2300d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
2301d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v;
2302d4fd0404SClaudiu Manoil 		struct enetc_bdr *bdr;
2303d4fd0404SClaudiu Manoil 		int j;
2304d4fd0404SClaudiu Manoil 
23051260e772SGustavo A. R. Silva 		v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL);
2306d4fd0404SClaudiu Manoil 		if (!v) {
2307d4fd0404SClaudiu Manoil 			err = -ENOMEM;
2308d4fd0404SClaudiu Manoil 			goto fail;
2309d4fd0404SClaudiu Manoil 		}
2310d4fd0404SClaudiu Manoil 
2311d4fd0404SClaudiu Manoil 		priv->int_vector[i] = v;
2312d4fd0404SClaudiu Manoil 
2313d1b15102SVladimir Oltean 		bdr = &v->rx_ring;
2314d1b15102SVladimir Oltean 		bdr->index = i;
2315d1b15102SVladimir Oltean 		bdr->ndev = priv->ndev;
2316d1b15102SVladimir Oltean 		bdr->dev = priv->dev;
2317d1b15102SVladimir Oltean 		bdr->bd_count = priv->rx_bd_count;
2318d1b15102SVladimir Oltean 		bdr->buffer_offset = ENETC_RXB_PAD;
2319d1b15102SVladimir Oltean 		priv->rx_ring[i] = bdr;
2320d1b15102SVladimir Oltean 
2321d1b15102SVladimir Oltean 		err = xdp_rxq_info_reg(&bdr->xdp.rxq, priv->ndev, i, 0);
2322d1b15102SVladimir Oltean 		if (err) {
2323d1b15102SVladimir Oltean 			kfree(v);
2324d1b15102SVladimir Oltean 			goto fail;
2325d1b15102SVladimir Oltean 		}
2326d1b15102SVladimir Oltean 
2327d1b15102SVladimir Oltean 		err = xdp_rxq_info_reg_mem_model(&bdr->xdp.rxq,
2328d1b15102SVladimir Oltean 						 MEM_TYPE_PAGE_SHARED, NULL);
2329d1b15102SVladimir Oltean 		if (err) {
2330d1b15102SVladimir Oltean 			xdp_rxq_info_unreg(&bdr->xdp.rxq);
2331d1b15102SVladimir Oltean 			kfree(v);
2332d1b15102SVladimir Oltean 			goto fail;
2333d1b15102SVladimir Oltean 		}
2334d1b15102SVladimir Oltean 
2335ae0e6a5dSClaudiu Manoil 		/* init defaults for adaptive IC */
2336ae0e6a5dSClaudiu Manoil 		if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) {
2337ae0e6a5dSClaudiu Manoil 			v->rx_ictt = 0x1;
2338ae0e6a5dSClaudiu Manoil 			v->rx_dim_en = true;
2339ae0e6a5dSClaudiu Manoil 		}
2340ae0e6a5dSClaudiu Manoil 		INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work);
2341d4fd0404SClaudiu Manoil 		netif_napi_add(priv->ndev, &v->napi, enetc_poll,
2342d4fd0404SClaudiu Manoil 			       NAPI_POLL_WEIGHT);
2343d4fd0404SClaudiu Manoil 		v->count_tx_rings = v_tx_rings;
2344d4fd0404SClaudiu Manoil 
2345d4fd0404SClaudiu Manoil 		for (j = 0; j < v_tx_rings; j++) {
2346d4fd0404SClaudiu Manoil 			int idx;
2347d4fd0404SClaudiu Manoil 
2348d4fd0404SClaudiu Manoil 			/* default tx ring mapping policy */
23496c5e6b4cSClaudiu Manoil 			idx = priv->bdr_int_num * j + i;
2350d4fd0404SClaudiu Manoil 			__set_bit(idx, &v->tx_rings_map);
2351d4fd0404SClaudiu Manoil 			bdr = &v->tx_ring[j];
2352d4fd0404SClaudiu Manoil 			bdr->index = idx;
2353d4fd0404SClaudiu Manoil 			bdr->ndev = priv->ndev;
2354d4fd0404SClaudiu Manoil 			bdr->dev = priv->dev;
2355d4fd0404SClaudiu Manoil 			bdr->bd_count = priv->tx_bd_count;
2356d4fd0404SClaudiu Manoil 			priv->tx_ring[idx] = bdr;
2357d4fd0404SClaudiu Manoil 		}
2358d4fd0404SClaudiu Manoil 	}
2359d4fd0404SClaudiu Manoil 
2360d4fd0404SClaudiu Manoil 	return 0;
2361d4fd0404SClaudiu Manoil 
2362d4fd0404SClaudiu Manoil fail:
2363d4fd0404SClaudiu Manoil 	while (i--) {
2364d1b15102SVladimir Oltean 		struct enetc_int_vector *v = priv->int_vector[i];
2365d1b15102SVladimir Oltean 		struct enetc_bdr *rx_ring = &v->rx_ring;
2366d1b15102SVladimir Oltean 
2367d1b15102SVladimir Oltean 		xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq);
2368d1b15102SVladimir Oltean 		xdp_rxq_info_unreg(&rx_ring->xdp.rxq);
2369d1b15102SVladimir Oltean 		netif_napi_del(&v->napi);
2370d1b15102SVladimir Oltean 		cancel_work_sync(&v->rx_dim.work);
2371d1b15102SVladimir Oltean 		kfree(v);
2372d4fd0404SClaudiu Manoil 	}
2373d4fd0404SClaudiu Manoil 
2374d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(pdev);
2375d4fd0404SClaudiu Manoil 
2376d4fd0404SClaudiu Manoil 	return err;
2377d4fd0404SClaudiu Manoil }
2378d4fd0404SClaudiu Manoil 
2379d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv)
2380d4fd0404SClaudiu Manoil {
2381d4fd0404SClaudiu Manoil 	int i;
2382d4fd0404SClaudiu Manoil 
2383d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
2384d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
2385d1b15102SVladimir Oltean 		struct enetc_bdr *rx_ring = &v->rx_ring;
2386d4fd0404SClaudiu Manoil 
2387d1b15102SVladimir Oltean 		xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq);
2388d1b15102SVladimir Oltean 		xdp_rxq_info_unreg(&rx_ring->xdp.rxq);
2389d4fd0404SClaudiu Manoil 		netif_napi_del(&v->napi);
2390ae0e6a5dSClaudiu Manoil 		cancel_work_sync(&v->rx_dim.work);
2391d4fd0404SClaudiu Manoil 	}
2392d4fd0404SClaudiu Manoil 
2393d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
2394d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = NULL;
2395d4fd0404SClaudiu Manoil 
2396d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
2397d4fd0404SClaudiu Manoil 		priv->tx_ring[i] = NULL;
2398d4fd0404SClaudiu Manoil 
2399d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
2400d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
2401d4fd0404SClaudiu Manoil 		priv->int_vector[i] = NULL;
2402d4fd0404SClaudiu Manoil 	}
2403d4fd0404SClaudiu Manoil 
2404d4fd0404SClaudiu Manoil 	/* disable all MSIX for this device */
2405d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(priv->si->pdev);
2406d4fd0404SClaudiu Manoil }
2407d4fd0404SClaudiu Manoil 
2408d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si)
2409d4fd0404SClaudiu Manoil {
2410d4fd0404SClaudiu Manoil 	char *p = (char *)si - si->pad;
2411d4fd0404SClaudiu Manoil 
2412d4fd0404SClaudiu Manoil 	kfree(p);
2413d4fd0404SClaudiu Manoil }
2414d4fd0404SClaudiu Manoil 
2415d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si)
2416d4fd0404SClaudiu Manoil {
2417d4fd0404SClaudiu Manoil 	if (si->pdev->revision == ENETC_REV1)
241882728b91SClaudiu Manoil 		si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP;
2419d4fd0404SClaudiu Manoil }
2420d4fd0404SClaudiu Manoil 
2421d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv)
2422d4fd0404SClaudiu Manoil {
2423d4fd0404SClaudiu Manoil 	struct enetc_si *si, *p;
2424d4fd0404SClaudiu Manoil 	struct enetc_hw *hw;
2425d4fd0404SClaudiu Manoil 	size_t alloc_size;
2426d4fd0404SClaudiu Manoil 	int err, len;
2427d4fd0404SClaudiu Manoil 
2428d4fd0404SClaudiu Manoil 	pcie_flr(pdev);
2429d4fd0404SClaudiu Manoil 	err = pci_enable_device_mem(pdev);
2430d4fd0404SClaudiu Manoil 	if (err) {
2431d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "device enable failed\n");
2432d4fd0404SClaudiu Manoil 		return err;
2433d4fd0404SClaudiu Manoil 	}
2434d4fd0404SClaudiu Manoil 
2435d4fd0404SClaudiu Manoil 	/* set up for high or low dma */
2436d4fd0404SClaudiu Manoil 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
2437d4fd0404SClaudiu Manoil 	if (err) {
2438d4fd0404SClaudiu Manoil 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2439d4fd0404SClaudiu Manoil 		if (err) {
2440d4fd0404SClaudiu Manoil 			dev_err(&pdev->dev,
2441d4fd0404SClaudiu Manoil 				"DMA configuration failed: 0x%x\n", err);
2442d4fd0404SClaudiu Manoil 			goto err_dma;
2443d4fd0404SClaudiu Manoil 		}
2444d4fd0404SClaudiu Manoil 	}
2445d4fd0404SClaudiu Manoil 
2446d4fd0404SClaudiu Manoil 	err = pci_request_mem_regions(pdev, name);
2447d4fd0404SClaudiu Manoil 	if (err) {
2448d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err);
2449d4fd0404SClaudiu Manoil 		goto err_pci_mem_reg;
2450d4fd0404SClaudiu Manoil 	}
2451d4fd0404SClaudiu Manoil 
2452d4fd0404SClaudiu Manoil 	pci_set_master(pdev);
2453d4fd0404SClaudiu Manoil 
2454d4fd0404SClaudiu Manoil 	alloc_size = sizeof(struct enetc_si);
2455d4fd0404SClaudiu Manoil 	if (sizeof_priv) {
2456d4fd0404SClaudiu Manoil 		/* align priv to 32B */
2457d4fd0404SClaudiu Manoil 		alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN);
2458d4fd0404SClaudiu Manoil 		alloc_size += sizeof_priv;
2459d4fd0404SClaudiu Manoil 	}
2460d4fd0404SClaudiu Manoil 	/* force 32B alignment for enetc_si */
2461d4fd0404SClaudiu Manoil 	alloc_size += ENETC_SI_ALIGN - 1;
2462d4fd0404SClaudiu Manoil 
2463d4fd0404SClaudiu Manoil 	p = kzalloc(alloc_size, GFP_KERNEL);
2464d4fd0404SClaudiu Manoil 	if (!p) {
2465d4fd0404SClaudiu Manoil 		err = -ENOMEM;
2466d4fd0404SClaudiu Manoil 		goto err_alloc_si;
2467d4fd0404SClaudiu Manoil 	}
2468d4fd0404SClaudiu Manoil 
2469d4fd0404SClaudiu Manoil 	si = PTR_ALIGN(p, ENETC_SI_ALIGN);
2470d4fd0404SClaudiu Manoil 	si->pad = (char *)si - (char *)p;
2471d4fd0404SClaudiu Manoil 
2472d4fd0404SClaudiu Manoil 	pci_set_drvdata(pdev, si);
2473d4fd0404SClaudiu Manoil 	si->pdev = pdev;
2474d4fd0404SClaudiu Manoil 	hw = &si->hw;
2475d4fd0404SClaudiu Manoil 
2476d4fd0404SClaudiu Manoil 	len = pci_resource_len(pdev, ENETC_BAR_REGS);
2477d4fd0404SClaudiu Manoil 	hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len);
2478d4fd0404SClaudiu Manoil 	if (!hw->reg) {
2479d4fd0404SClaudiu Manoil 		err = -ENXIO;
2480d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "ioremap() failed\n");
2481d4fd0404SClaudiu Manoil 		goto err_ioremap;
2482d4fd0404SClaudiu Manoil 	}
2483d4fd0404SClaudiu Manoil 	if (len > ENETC_PORT_BASE)
2484d4fd0404SClaudiu Manoil 		hw->port = hw->reg + ENETC_PORT_BASE;
2485d4fd0404SClaudiu Manoil 	if (len > ENETC_GLOBAL_BASE)
2486d4fd0404SClaudiu Manoil 		hw->global = hw->reg + ENETC_GLOBAL_BASE;
2487d4fd0404SClaudiu Manoil 
2488d4fd0404SClaudiu Manoil 	enetc_detect_errata(si);
2489d4fd0404SClaudiu Manoil 
2490d4fd0404SClaudiu Manoil 	return 0;
2491d4fd0404SClaudiu Manoil 
2492d4fd0404SClaudiu Manoil err_ioremap:
2493d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
2494d4fd0404SClaudiu Manoil err_alloc_si:
2495d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
2496d4fd0404SClaudiu Manoil err_pci_mem_reg:
2497d4fd0404SClaudiu Manoil err_dma:
2498d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
2499d4fd0404SClaudiu Manoil 
2500d4fd0404SClaudiu Manoil 	return err;
2501d4fd0404SClaudiu Manoil }
2502d4fd0404SClaudiu Manoil 
2503d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev)
2504d4fd0404SClaudiu Manoil {
2505d4fd0404SClaudiu Manoil 	struct enetc_si *si = pci_get_drvdata(pdev);
2506d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
2507d4fd0404SClaudiu Manoil 
2508d4fd0404SClaudiu Manoil 	iounmap(hw->reg);
2509d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
2510d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
2511d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
2512d4fd0404SClaudiu Manoil }
2513