xref: /openbmc/linux/drivers/net/ethernet/freescale/enetc/enetc.c (revision d504498d2eb3bfcbef4ddf3f51eb9f1391c8149f)
1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */
3d4fd0404SClaudiu Manoil 
4d4fd0404SClaudiu Manoil #include "enetc.h"
5d4fd0404SClaudiu Manoil #include <linux/tcp.h>
6d4fd0404SClaudiu Manoil #include <linux/udp.h>
7bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h>
8847cbfc0SVladimir Oltean #include <net/pkt_sched.h>
9d4fd0404SClaudiu Manoil 
10d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */
11d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val)	((val) + 2)
12d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */
13d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS	13
14d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED	ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1)
15d4fd0404SClaudiu Manoil 
16d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring,
17d4fd0404SClaudiu Manoil 				struct enetc_tx_swbd *tx_swbd)
18d4fd0404SClaudiu Manoil {
19d4fd0404SClaudiu Manoil 	if (tx_swbd->is_dma_page)
20d4fd0404SClaudiu Manoil 		dma_unmap_page(tx_ring->dev, tx_swbd->dma,
21d4fd0404SClaudiu Manoil 			       tx_swbd->len, DMA_TO_DEVICE);
22d4fd0404SClaudiu Manoil 	else
23d4fd0404SClaudiu Manoil 		dma_unmap_single(tx_ring->dev, tx_swbd->dma,
24d4fd0404SClaudiu Manoil 				 tx_swbd->len, DMA_TO_DEVICE);
25d4fd0404SClaudiu Manoil 	tx_swbd->dma = 0;
26d4fd0404SClaudiu Manoil }
27d4fd0404SClaudiu Manoil 
28d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring,
29d4fd0404SClaudiu Manoil 			      struct enetc_tx_swbd *tx_swbd)
30d4fd0404SClaudiu Manoil {
31d4fd0404SClaudiu Manoil 	if (tx_swbd->dma)
32d4fd0404SClaudiu Manoil 		enetc_unmap_tx_buff(tx_ring, tx_swbd);
33d4fd0404SClaudiu Manoil 
34d4fd0404SClaudiu Manoil 	if (tx_swbd->skb) {
35d4fd0404SClaudiu Manoil 		dev_kfree_skb_any(tx_swbd->skb);
36d4fd0404SClaudiu Manoil 		tx_swbd->skb = NULL;
37d4fd0404SClaudiu Manoil 	}
38d4fd0404SClaudiu Manoil }
39d4fd0404SClaudiu Manoil 
40d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
41d3982312SY.b. Lu 			      int active_offloads)
42d4fd0404SClaudiu Manoil {
43d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
44d7840976SMatthew Wilcox (Oracle) 	skb_frag_t *frag;
45d4fd0404SClaudiu Manoil 	int len = skb_headlen(skb);
46d4fd0404SClaudiu Manoil 	union enetc_tx_bd temp_bd;
47d4fd0404SClaudiu Manoil 	union enetc_tx_bd *txbd;
48d4fd0404SClaudiu Manoil 	bool do_vlan, do_tstamp;
49d4fd0404SClaudiu Manoil 	int i, count = 0;
50d4fd0404SClaudiu Manoil 	unsigned int f;
51d4fd0404SClaudiu Manoil 	dma_addr_t dma;
52d4fd0404SClaudiu Manoil 	u8 flags = 0;
53d4fd0404SClaudiu Manoil 
54d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_use;
55d4fd0404SClaudiu Manoil 	txbd = ENETC_TXBD(*tx_ring, i);
56d4fd0404SClaudiu Manoil 	prefetchw(txbd);
57d4fd0404SClaudiu Manoil 
58d4fd0404SClaudiu Manoil 	dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE);
59d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(tx_ring->dev, dma)))
60d4fd0404SClaudiu Manoil 		goto dma_err;
61d4fd0404SClaudiu Manoil 
62d4fd0404SClaudiu Manoil 	temp_bd.addr = cpu_to_le64(dma);
63d4fd0404SClaudiu Manoil 	temp_bd.buf_len = cpu_to_le16(len);
64d4fd0404SClaudiu Manoil 	temp_bd.lstatus = 0;
65d4fd0404SClaudiu Manoil 
66d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
67d4fd0404SClaudiu Manoil 	tx_swbd->dma = dma;
68d4fd0404SClaudiu Manoil 	tx_swbd->len = len;
69d4fd0404SClaudiu Manoil 	tx_swbd->is_dma_page = 0;
70d4fd0404SClaudiu Manoil 	count++;
71d4fd0404SClaudiu Manoil 
72d4fd0404SClaudiu Manoil 	do_vlan = skb_vlan_tag_present(skb);
73d3982312SY.b. Lu 	do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) &&
74d3982312SY.b. Lu 		    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP);
75d3982312SY.b. Lu 	tx_swbd->do_tstamp = do_tstamp;
76d3982312SY.b. Lu 	tx_swbd->check_wb = tx_swbd->do_tstamp;
77d4fd0404SClaudiu Manoil 
78d4fd0404SClaudiu Manoil 	if (do_vlan || do_tstamp)
79d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_EX;
80d4fd0404SClaudiu Manoil 
8182728b91SClaudiu Manoil 	if (tx_ring->tsd_enable)
820d08c9ecSPo Liu 		flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART;
83d4fd0404SClaudiu Manoil 
84d4fd0404SClaudiu Manoil 	/* first BD needs frm_len and offload flags set */
85d4fd0404SClaudiu Manoil 	temp_bd.frm_len = cpu_to_le16(skb->len);
86d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
87d4fd0404SClaudiu Manoil 
8882728b91SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_TSE)
8982728b91SClaudiu Manoil 		temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns,
9082728b91SClaudiu Manoil 							  flags);
910d08c9ecSPo Liu 
92d4fd0404SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_EX) {
93d4fd0404SClaudiu Manoil 		u8 e_flags = 0;
94d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
95d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
96d4fd0404SClaudiu Manoil 
97d4fd0404SClaudiu Manoil 		/* add extension BD for VLAN and/or timestamping */
98d4fd0404SClaudiu Manoil 		flags = 0;
99d4fd0404SClaudiu Manoil 		tx_swbd++;
100d4fd0404SClaudiu Manoil 		txbd++;
101d4fd0404SClaudiu Manoil 		i++;
102d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
103d4fd0404SClaudiu Manoil 			i = 0;
104d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
105d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
106d4fd0404SClaudiu Manoil 		}
107d4fd0404SClaudiu Manoil 		prefetchw(txbd);
108d4fd0404SClaudiu Manoil 
109d4fd0404SClaudiu Manoil 		if (do_vlan) {
110d4fd0404SClaudiu Manoil 			temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb));
111d4fd0404SClaudiu Manoil 			temp_bd.ext.tpid = 0; /* < C-TAG */
112d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS;
113d4fd0404SClaudiu Manoil 		}
114d4fd0404SClaudiu Manoil 
115d4fd0404SClaudiu Manoil 		if (do_tstamp) {
116d4fd0404SClaudiu Manoil 			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
117d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP;
118d4fd0404SClaudiu Manoil 		}
119d4fd0404SClaudiu Manoil 
120d4fd0404SClaudiu Manoil 		temp_bd.ext.e_flags = e_flags;
121d4fd0404SClaudiu Manoil 		count++;
122d4fd0404SClaudiu Manoil 	}
123d4fd0404SClaudiu Manoil 
124d4fd0404SClaudiu Manoil 	frag = &skb_shinfo(skb)->frags[0];
125d4fd0404SClaudiu Manoil 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) {
126d4fd0404SClaudiu Manoil 		len = skb_frag_size(frag);
127d4fd0404SClaudiu Manoil 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len,
128d4fd0404SClaudiu Manoil 				       DMA_TO_DEVICE);
129d4fd0404SClaudiu Manoil 		if (dma_mapping_error(tx_ring->dev, dma))
130d4fd0404SClaudiu Manoil 			goto dma_err;
131d4fd0404SClaudiu Manoil 
132d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
133d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
134d4fd0404SClaudiu Manoil 
135d4fd0404SClaudiu Manoil 		flags = 0;
136d4fd0404SClaudiu Manoil 		tx_swbd++;
137d4fd0404SClaudiu Manoil 		txbd++;
138d4fd0404SClaudiu Manoil 		i++;
139d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
140d4fd0404SClaudiu Manoil 			i = 0;
141d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
142d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
143d4fd0404SClaudiu Manoil 		}
144d4fd0404SClaudiu Manoil 		prefetchw(txbd);
145d4fd0404SClaudiu Manoil 
146d4fd0404SClaudiu Manoil 		temp_bd.addr = cpu_to_le64(dma);
147d4fd0404SClaudiu Manoil 		temp_bd.buf_len = cpu_to_le16(len);
148d4fd0404SClaudiu Manoil 
149d4fd0404SClaudiu Manoil 		tx_swbd->dma = dma;
150d4fd0404SClaudiu Manoil 		tx_swbd->len = len;
151d4fd0404SClaudiu Manoil 		tx_swbd->is_dma_page = 1;
152d4fd0404SClaudiu Manoil 		count++;
153d4fd0404SClaudiu Manoil 	}
154d4fd0404SClaudiu Manoil 
155d4fd0404SClaudiu Manoil 	/* last BD needs 'F' bit set */
156d4fd0404SClaudiu Manoil 	flags |= ENETC_TXBD_FLAGS_F;
157d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
158d4fd0404SClaudiu Manoil 	*txbd = temp_bd;
159d4fd0404SClaudiu Manoil 
160*d504498dSVladimir Oltean 	tx_ring->tx_swbd[i].is_eof = true;
161d4fd0404SClaudiu Manoil 	tx_ring->tx_swbd[i].skb = skb;
162d4fd0404SClaudiu Manoil 
163d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(tx_ring, &i);
164d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = i;
165d4fd0404SClaudiu Manoil 
1664caefbceSMichael Walle 	skb_tx_timestamp(skb);
1674caefbceSMichael Walle 
168d4fd0404SClaudiu Manoil 	/* let H/W know BD ring has been updated */
169fd5736bfSAlex Marginean 	enetc_wr_reg_hot(tx_ring->tpir, i); /* includes wmb() */
170d4fd0404SClaudiu Manoil 
171d4fd0404SClaudiu Manoil 	return count;
172d4fd0404SClaudiu Manoil 
173d4fd0404SClaudiu Manoil dma_err:
174d4fd0404SClaudiu Manoil 	dev_err(tx_ring->dev, "DMA map error");
175d4fd0404SClaudiu Manoil 
176d4fd0404SClaudiu Manoil 	do {
177d4fd0404SClaudiu Manoil 		tx_swbd = &tx_ring->tx_swbd[i];
178d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
179d4fd0404SClaudiu Manoil 		if (i == 0)
180d4fd0404SClaudiu Manoil 			i = tx_ring->bd_count;
181d4fd0404SClaudiu Manoil 		i--;
182d4fd0404SClaudiu Manoil 	} while (count--);
183d4fd0404SClaudiu Manoil 
184d4fd0404SClaudiu Manoil 	return 0;
185d4fd0404SClaudiu Manoil }
186d4fd0404SClaudiu Manoil 
1870486185eSVladimir Oltean netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev)
1880486185eSVladimir Oltean {
1890486185eSVladimir Oltean 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1900486185eSVladimir Oltean 	struct enetc_bdr *tx_ring;
1910486185eSVladimir Oltean 	int count;
1920486185eSVladimir Oltean 
1930486185eSVladimir Oltean 	tx_ring = priv->tx_ring[skb->queue_mapping];
1940486185eSVladimir Oltean 
1950486185eSVladimir Oltean 	if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS))
1960486185eSVladimir Oltean 		if (unlikely(skb_linearize(skb)))
1970486185eSVladimir Oltean 			goto drop_packet_err;
1980486185eSVladimir Oltean 
1990486185eSVladimir Oltean 	count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */
2000486185eSVladimir Oltean 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) {
2010486185eSVladimir Oltean 		netif_stop_subqueue(ndev, tx_ring->index);
2020486185eSVladimir Oltean 		return NETDEV_TX_BUSY;
2030486185eSVladimir Oltean 	}
2040486185eSVladimir Oltean 
2050486185eSVladimir Oltean 	enetc_lock_mdio();
2060486185eSVladimir Oltean 	count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads);
2070486185eSVladimir Oltean 	enetc_unlock_mdio();
2080486185eSVladimir Oltean 
2090486185eSVladimir Oltean 	if (unlikely(!count))
2100486185eSVladimir Oltean 		goto drop_packet_err;
2110486185eSVladimir Oltean 
2120486185eSVladimir Oltean 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED)
2130486185eSVladimir Oltean 		netif_stop_subqueue(ndev, tx_ring->index);
2140486185eSVladimir Oltean 
2150486185eSVladimir Oltean 	return NETDEV_TX_OK;
2160486185eSVladimir Oltean 
2170486185eSVladimir Oltean drop_packet_err:
2180486185eSVladimir Oltean 	dev_kfree_skb_any(skb);
2190486185eSVladimir Oltean 	return NETDEV_TX_OK;
2200486185eSVladimir Oltean }
2210486185eSVladimir Oltean 
222d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data)
223d4fd0404SClaudiu Manoil {
224d4fd0404SClaudiu Manoil 	struct enetc_int_vector	*v = data;
225d4fd0404SClaudiu Manoil 	int i;
226d4fd0404SClaudiu Manoil 
227fd5736bfSAlex Marginean 	enetc_lock_mdio();
228fd5736bfSAlex Marginean 
229d4fd0404SClaudiu Manoil 	/* disable interrupts */
230fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->rbier, 0);
231fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->ricr1, v->rx_ictt);
232d4fd0404SClaudiu Manoil 
2330574e200SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
234fd5736bfSAlex Marginean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0);
235fd5736bfSAlex Marginean 
236fd5736bfSAlex Marginean 	enetc_unlock_mdio();
237d4fd0404SClaudiu Manoil 
238215602a8SJiafei Pan 	napi_schedule(&v->napi);
239d4fd0404SClaudiu Manoil 
240d4fd0404SClaudiu Manoil 	return IRQ_HANDLED;
241d4fd0404SClaudiu Manoil }
242d4fd0404SClaudiu Manoil 
243ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w)
244ae0e6a5dSClaudiu Manoil {
245ae0e6a5dSClaudiu Manoil 	struct dim *dim = container_of(w, struct dim, work);
246ae0e6a5dSClaudiu Manoil 	struct dim_cq_moder moder =
247ae0e6a5dSClaudiu Manoil 		net_dim_get_rx_moderation(dim->mode, dim->profile_ix);
248ae0e6a5dSClaudiu Manoil 	struct enetc_int_vector	*v =
249ae0e6a5dSClaudiu Manoil 		container_of(dim, struct enetc_int_vector, rx_dim);
250ae0e6a5dSClaudiu Manoil 
251ae0e6a5dSClaudiu Manoil 	v->rx_ictt = enetc_usecs_to_cycles(moder.usec);
252ae0e6a5dSClaudiu Manoil 	dim->state = DIM_START_MEASURE;
253ae0e6a5dSClaudiu Manoil }
254ae0e6a5dSClaudiu Manoil 
255ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v)
256ae0e6a5dSClaudiu Manoil {
257ae0e6a5dSClaudiu Manoil 	struct dim_sample dim_sample;
258ae0e6a5dSClaudiu Manoil 
259ae0e6a5dSClaudiu Manoil 	v->comp_cnt++;
260ae0e6a5dSClaudiu Manoil 
261ae0e6a5dSClaudiu Manoil 	if (!v->rx_napi_work)
262ae0e6a5dSClaudiu Manoil 		return;
263ae0e6a5dSClaudiu Manoil 
264ae0e6a5dSClaudiu Manoil 	dim_update_sample(v->comp_cnt,
265ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.packets,
266ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.bytes,
267ae0e6a5dSClaudiu Manoil 			  &dim_sample);
268ae0e6a5dSClaudiu Manoil 	net_dim(&v->rx_dim, dim_sample);
269ae0e6a5dSClaudiu Manoil }
270ae0e6a5dSClaudiu Manoil 
271d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci)
272d4fd0404SClaudiu Manoil {
273fd5736bfSAlex Marginean 	int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK;
274d4fd0404SClaudiu Manoil 
275d4fd0404SClaudiu Manoil 	return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi;
276d4fd0404SClaudiu Manoil }
277d4fd0404SClaudiu Manoil 
278d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd,
279d3982312SY.b. Lu 				u64 *tstamp)
280d3982312SY.b. Lu {
281cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
282d3982312SY.b. Lu 
2836d36ecdbSVladimir Oltean 	lo = enetc_rd_hot(hw, ENETC_SICTR0);
2846d36ecdbSVladimir Oltean 	hi = enetc_rd_hot(hw, ENETC_SICTR1);
285cec4f328SY.b. Lu 	tstamp_lo = le32_to_cpu(txbd->wb.tstamp);
286cec4f328SY.b. Lu 	if (lo <= tstamp_lo)
287d3982312SY.b. Lu 		hi -= 1;
288cec4f328SY.b. Lu 	*tstamp = (u64)hi << 32 | tstamp_lo;
289d3982312SY.b. Lu }
290d3982312SY.b. Lu 
291d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp)
292d3982312SY.b. Lu {
293d3982312SY.b. Lu 	struct skb_shared_hwtstamps shhwtstamps;
294d3982312SY.b. Lu 
295d3982312SY.b. Lu 	if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) {
296d3982312SY.b. Lu 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
297d3982312SY.b. Lu 		shhwtstamps.hwtstamp = ns_to_ktime(tstamp);
298847cbfc0SVladimir Oltean 		skb_txtime_consumed(skb);
299d3982312SY.b. Lu 		skb_tstamp_tx(skb, &shhwtstamps);
300d3982312SY.b. Lu 	}
301d3982312SY.b. Lu }
302d3982312SY.b. Lu 
303d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget)
304d4fd0404SClaudiu Manoil {
305d4fd0404SClaudiu Manoil 	struct net_device *ndev = tx_ring->ndev;
306d4fd0404SClaudiu Manoil 	int tx_frm_cnt = 0, tx_byte_cnt = 0;
307d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
308d4fd0404SClaudiu Manoil 	int i, bds_to_clean;
309d3982312SY.b. Lu 	bool do_tstamp;
310d3982312SY.b. Lu 	u64 tstamp = 0;
311d4fd0404SClaudiu Manoil 
312d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_clean;
313d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
314fd5736bfSAlex Marginean 
315d4fd0404SClaudiu Manoil 	bds_to_clean = enetc_bd_ready_count(tx_ring, i);
316d4fd0404SClaudiu Manoil 
317d3982312SY.b. Lu 	do_tstamp = false;
318d3982312SY.b. Lu 
319d4fd0404SClaudiu Manoil 	while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) {
320d3982312SY.b. Lu 		if (unlikely(tx_swbd->check_wb)) {
321d3982312SY.b. Lu 			struct enetc_ndev_priv *priv = netdev_priv(ndev);
322d3982312SY.b. Lu 			union enetc_tx_bd *txbd;
323d3982312SY.b. Lu 
324d3982312SY.b. Lu 			txbd = ENETC_TXBD(*tx_ring, i);
325d3982312SY.b. Lu 
326d3982312SY.b. Lu 			if (txbd->flags & ENETC_TXBD_FLAGS_W &&
327d3982312SY.b. Lu 			    tx_swbd->do_tstamp) {
328d3982312SY.b. Lu 				enetc_get_tx_tstamp(&priv->si->hw, txbd,
329d3982312SY.b. Lu 						    &tstamp);
330d3982312SY.b. Lu 				do_tstamp = true;
331d3982312SY.b. Lu 			}
332d3982312SY.b. Lu 		}
333d3982312SY.b. Lu 
334f4a0be84SClaudiu Manoil 		if (likely(tx_swbd->dma))
335d4fd0404SClaudiu Manoil 			enetc_unmap_tx_buff(tx_ring, tx_swbd);
336f4a0be84SClaudiu Manoil 
337*d504498dSVladimir Oltean 		if (tx_swbd->skb) {
338d3982312SY.b. Lu 			if (unlikely(do_tstamp)) {
339d3982312SY.b. Lu 				enetc_tstamp_tx(tx_swbd->skb, tstamp);
340d3982312SY.b. Lu 				do_tstamp = false;
341d3982312SY.b. Lu 			}
342d4fd0404SClaudiu Manoil 			napi_consume_skb(tx_swbd->skb, napi_budget);
343d4fd0404SClaudiu Manoil 			tx_swbd->skb = NULL;
344d4fd0404SClaudiu Manoil 		}
345d4fd0404SClaudiu Manoil 
346d4fd0404SClaudiu Manoil 		tx_byte_cnt += tx_swbd->len;
347d4fd0404SClaudiu Manoil 
348d4fd0404SClaudiu Manoil 		bds_to_clean--;
349d4fd0404SClaudiu Manoil 		tx_swbd++;
350d4fd0404SClaudiu Manoil 		i++;
351d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
352d4fd0404SClaudiu Manoil 			i = 0;
353d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
354d4fd0404SClaudiu Manoil 		}
355d4fd0404SClaudiu Manoil 
356d4fd0404SClaudiu Manoil 		/* BD iteration loop end */
357*d504498dSVladimir Oltean 		if (tx_swbd->is_eof) {
358d4fd0404SClaudiu Manoil 			tx_frm_cnt++;
359d4fd0404SClaudiu Manoil 			/* re-arm interrupt source */
360fd5736bfSAlex Marginean 			enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) |
361d4fd0404SClaudiu Manoil 					 BIT(16 + tx_ring->index));
362d4fd0404SClaudiu Manoil 		}
363d4fd0404SClaudiu Manoil 
364d4fd0404SClaudiu Manoil 		if (unlikely(!bds_to_clean))
365d4fd0404SClaudiu Manoil 			bds_to_clean = enetc_bd_ready_count(tx_ring, i);
366d4fd0404SClaudiu Manoil 	}
367d4fd0404SClaudiu Manoil 
368d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = i;
369d4fd0404SClaudiu Manoil 	tx_ring->stats.packets += tx_frm_cnt;
370d4fd0404SClaudiu Manoil 	tx_ring->stats.bytes += tx_byte_cnt;
371d4fd0404SClaudiu Manoil 
372d4fd0404SClaudiu Manoil 	if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) &&
373d4fd0404SClaudiu Manoil 		     __netif_subqueue_stopped(ndev, tx_ring->index) &&
374d4fd0404SClaudiu Manoil 		     (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) {
375d4fd0404SClaudiu Manoil 		netif_wake_subqueue(ndev, tx_ring->index);
376d4fd0404SClaudiu Manoil 	}
377d4fd0404SClaudiu Manoil 
378d4fd0404SClaudiu Manoil 	return tx_frm_cnt != ENETC_DEFAULT_TX_WORK;
379d4fd0404SClaudiu Manoil }
380d4fd0404SClaudiu Manoil 
381d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring,
382d4fd0404SClaudiu Manoil 			   struct enetc_rx_swbd *rx_swbd)
383d4fd0404SClaudiu Manoil {
384d4fd0404SClaudiu Manoil 	struct page *page;
385d4fd0404SClaudiu Manoil 	dma_addr_t addr;
386d4fd0404SClaudiu Manoil 
387d4fd0404SClaudiu Manoil 	page = dev_alloc_page();
388d4fd0404SClaudiu Manoil 	if (unlikely(!page))
389d4fd0404SClaudiu Manoil 		return false;
390d4fd0404SClaudiu Manoil 
391d4fd0404SClaudiu Manoil 	addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
392d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(rx_ring->dev, addr))) {
393d4fd0404SClaudiu Manoil 		__free_page(page);
394d4fd0404SClaudiu Manoil 
395d4fd0404SClaudiu Manoil 		return false;
396d4fd0404SClaudiu Manoil 	}
397d4fd0404SClaudiu Manoil 
398d4fd0404SClaudiu Manoil 	rx_swbd->dma = addr;
399d4fd0404SClaudiu Manoil 	rx_swbd->page = page;
400d4fd0404SClaudiu Manoil 	rx_swbd->page_offset = ENETC_RXB_PAD;
401d4fd0404SClaudiu Manoil 
402d4fd0404SClaudiu Manoil 	return true;
403d4fd0404SClaudiu Manoil }
404d4fd0404SClaudiu Manoil 
405d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt)
406d4fd0404SClaudiu Manoil {
407d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd;
408d4fd0404SClaudiu Manoil 	union enetc_rx_bd *rxbd;
409d4fd0404SClaudiu Manoil 	int i, j;
410d4fd0404SClaudiu Manoil 
411d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_use;
412d4fd0404SClaudiu Manoil 	rx_swbd = &rx_ring->rx_swbd[i];
413714239acSClaudiu Manoil 	rxbd = enetc_rxbd(rx_ring, i);
414d4fd0404SClaudiu Manoil 
415d4fd0404SClaudiu Manoil 	for (j = 0; j < buff_cnt; j++) {
416d4fd0404SClaudiu Manoil 		/* try reuse page */
417d4fd0404SClaudiu Manoil 		if (unlikely(!rx_swbd->page)) {
418d4fd0404SClaudiu Manoil 			if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) {
419d4fd0404SClaudiu Manoil 				rx_ring->stats.rx_alloc_errs++;
420d4fd0404SClaudiu Manoil 				break;
421d4fd0404SClaudiu Manoil 			}
422d4fd0404SClaudiu Manoil 		}
423d4fd0404SClaudiu Manoil 
424d4fd0404SClaudiu Manoil 		/* update RxBD */
425d4fd0404SClaudiu Manoil 		rxbd->w.addr = cpu_to_le64(rx_swbd->dma +
426d4fd0404SClaudiu Manoil 					   rx_swbd->page_offset);
427d4fd0404SClaudiu Manoil 		/* clear 'R" as well */
428d4fd0404SClaudiu Manoil 		rxbd->r.lstatus = 0;
429d4fd0404SClaudiu Manoil 
430c027aa92SVladimir Oltean 		enetc_rxbd_next(rx_ring, &rxbd, &i);
431c027aa92SVladimir Oltean 		rx_swbd = &rx_ring->rx_swbd[i];
432d4fd0404SClaudiu Manoil 	}
433d4fd0404SClaudiu Manoil 
434d4fd0404SClaudiu Manoil 	if (likely(j)) {
435d4fd0404SClaudiu Manoil 		rx_ring->next_to_alloc = i; /* keep track from page reuse */
436d4fd0404SClaudiu Manoil 		rx_ring->next_to_use = i;
4377a5222cbSVladimir Oltean 
4387a5222cbSVladimir Oltean 		/* update ENETC's consumer index */
4397a5222cbSVladimir Oltean 		enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use);
440d4fd0404SClaudiu Manoil 	}
441d4fd0404SClaudiu Manoil 
442d4fd0404SClaudiu Manoil 	return j;
443d4fd0404SClaudiu Manoil }
444d4fd0404SClaudiu Manoil 
445434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
446d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev,
447d3982312SY.b. Lu 				union enetc_rx_bd *rxbd,
448d3982312SY.b. Lu 				struct sk_buff *skb)
449d3982312SY.b. Lu {
450d3982312SY.b. Lu 	struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
451d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
452d3982312SY.b. Lu 	struct enetc_hw *hw = &priv->si->hw;
453cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
454d3982312SY.b. Lu 	u64 tstamp;
455d3982312SY.b. Lu 
456cec4f328SY.b. Lu 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) {
457fd5736bfSAlex Marginean 		lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0);
458fd5736bfSAlex Marginean 		hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1);
459434cebabSClaudiu Manoil 		rxbd = enetc_rxbd_ext(rxbd);
460434cebabSClaudiu Manoil 		tstamp_lo = le32_to_cpu(rxbd->ext.tstamp);
461cec4f328SY.b. Lu 		if (lo <= tstamp_lo)
462d3982312SY.b. Lu 			hi -= 1;
463d3982312SY.b. Lu 
464cec4f328SY.b. Lu 		tstamp = (u64)hi << 32 | tstamp_lo;
465d3982312SY.b. Lu 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
466d3982312SY.b. Lu 		shhwtstamps->hwtstamp = ns_to_ktime(tstamp);
467d3982312SY.b. Lu 	}
468d3982312SY.b. Lu }
469d3982312SY.b. Lu #endif
470d3982312SY.b. Lu 
471d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring,
472d4fd0404SClaudiu Manoil 			       union enetc_rx_bd *rxbd, struct sk_buff *skb)
473d4fd0404SClaudiu Manoil {
474d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev);
475827b6fd0SVladimir Oltean 
476d3982312SY.b. Lu 	/* TODO: hashing */
477d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_RXCSUM) {
478d4fd0404SClaudiu Manoil 		u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum);
479d4fd0404SClaudiu Manoil 
480d4fd0404SClaudiu Manoil 		skb->csum = csum_unfold((__force __sum16)~htons(inet_csum));
481d4fd0404SClaudiu Manoil 		skb->ip_summed = CHECKSUM_COMPLETE;
482d4fd0404SClaudiu Manoil 	}
483d4fd0404SClaudiu Manoil 
484827b6fd0SVladimir Oltean 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) {
485827b6fd0SVladimir Oltean 		__be16 tpid = 0;
486827b6fd0SVladimir Oltean 
487827b6fd0SVladimir Oltean 		switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) {
488827b6fd0SVladimir Oltean 		case 0:
489827b6fd0SVladimir Oltean 			tpid = htons(ETH_P_8021Q);
490827b6fd0SVladimir Oltean 			break;
491827b6fd0SVladimir Oltean 		case 1:
492827b6fd0SVladimir Oltean 			tpid = htons(ETH_P_8021AD);
493827b6fd0SVladimir Oltean 			break;
494827b6fd0SVladimir Oltean 		case 2:
495827b6fd0SVladimir Oltean 			tpid = htons(enetc_port_rd(&priv->si->hw,
496827b6fd0SVladimir Oltean 						   ENETC_PCVLANR1));
497827b6fd0SVladimir Oltean 			break;
498827b6fd0SVladimir Oltean 		case 3:
499827b6fd0SVladimir Oltean 			tpid = htons(enetc_port_rd(&priv->si->hw,
500827b6fd0SVladimir Oltean 						   ENETC_PCVLANR2));
501827b6fd0SVladimir Oltean 			break;
502827b6fd0SVladimir Oltean 		default:
503827b6fd0SVladimir Oltean 			break;
504827b6fd0SVladimir Oltean 		}
505827b6fd0SVladimir Oltean 
506827b6fd0SVladimir Oltean 		__vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt));
507827b6fd0SVladimir Oltean 	}
508827b6fd0SVladimir Oltean 
509434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
510d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_RX_TSTAMP)
511d3982312SY.b. Lu 		enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb);
512d3982312SY.b. Lu #endif
513d4fd0404SClaudiu Manoil }
514d4fd0404SClaudiu Manoil 
515d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page)
516d4fd0404SClaudiu Manoil {
517d4fd0404SClaudiu Manoil 	return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1);
518d4fd0404SClaudiu Manoil }
519d4fd0404SClaudiu Manoil 
520d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring,
521d4fd0404SClaudiu Manoil 			     struct enetc_rx_swbd *old)
522d4fd0404SClaudiu Manoil {
523d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *new;
524d4fd0404SClaudiu Manoil 
525d4fd0404SClaudiu Manoil 	new = &rx_ring->rx_swbd[rx_ring->next_to_alloc];
526d4fd0404SClaudiu Manoil 
527d4fd0404SClaudiu Manoil 	/* next buf that may reuse a page */
528d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc);
529d4fd0404SClaudiu Manoil 
530d4fd0404SClaudiu Manoil 	/* copy page reference */
531d4fd0404SClaudiu Manoil 	*new = *old;
532d4fd0404SClaudiu Manoil }
533d4fd0404SClaudiu Manoil 
534d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring,
535d4fd0404SClaudiu Manoil 					       int i, u16 size)
536d4fd0404SClaudiu Manoil {
537d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
538d4fd0404SClaudiu Manoil 
539d4fd0404SClaudiu Manoil 	dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma,
540d4fd0404SClaudiu Manoil 				      rx_swbd->page_offset,
541d4fd0404SClaudiu Manoil 				      size, DMA_FROM_DEVICE);
542d4fd0404SClaudiu Manoil 	return rx_swbd;
543d4fd0404SClaudiu Manoil }
544d4fd0404SClaudiu Manoil 
545d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring,
546d4fd0404SClaudiu Manoil 			      struct enetc_rx_swbd *rx_swbd)
547d4fd0404SClaudiu Manoil {
548d4fd0404SClaudiu Manoil 	if (likely(enetc_page_reusable(rx_swbd->page))) {
549d4fd0404SClaudiu Manoil 		rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE;
550d4fd0404SClaudiu Manoil 		page_ref_inc(rx_swbd->page);
551d4fd0404SClaudiu Manoil 
552d4fd0404SClaudiu Manoil 		enetc_reuse_page(rx_ring, rx_swbd);
553d4fd0404SClaudiu Manoil 
554d4fd0404SClaudiu Manoil 		/* sync for use by the device */
555d4fd0404SClaudiu Manoil 		dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
556d4fd0404SClaudiu Manoil 						 rx_swbd->page_offset,
557d4fd0404SClaudiu Manoil 						 ENETC_RXB_DMA_SIZE,
558d4fd0404SClaudiu Manoil 						 DMA_FROM_DEVICE);
559d4fd0404SClaudiu Manoil 	} else {
560d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
561d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
562d4fd0404SClaudiu Manoil 	}
563d4fd0404SClaudiu Manoil 
564d4fd0404SClaudiu Manoil 	rx_swbd->page = NULL;
565d4fd0404SClaudiu Manoil }
566d4fd0404SClaudiu Manoil 
567d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring,
568d4fd0404SClaudiu Manoil 						int i, u16 size)
569d4fd0404SClaudiu Manoil {
570d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
571d4fd0404SClaudiu Manoil 	struct sk_buff *skb;
572d4fd0404SClaudiu Manoil 	void *ba;
573d4fd0404SClaudiu Manoil 
574d4fd0404SClaudiu Manoil 	ba = page_address(rx_swbd->page) + rx_swbd->page_offset;
575d4fd0404SClaudiu Manoil 	skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE);
576d4fd0404SClaudiu Manoil 	if (unlikely(!skb)) {
577d4fd0404SClaudiu Manoil 		rx_ring->stats.rx_alloc_errs++;
578d4fd0404SClaudiu Manoil 		return NULL;
579d4fd0404SClaudiu Manoil 	}
580d4fd0404SClaudiu Manoil 
581d4fd0404SClaudiu Manoil 	skb_reserve(skb, ENETC_RXB_PAD);
582d4fd0404SClaudiu Manoil 	__skb_put(skb, size);
583d4fd0404SClaudiu Manoil 
584d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
585d4fd0404SClaudiu Manoil 
586d4fd0404SClaudiu Manoil 	return skb;
587d4fd0404SClaudiu Manoil }
588d4fd0404SClaudiu Manoil 
589d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i,
590d4fd0404SClaudiu Manoil 				     u16 size, struct sk_buff *skb)
591d4fd0404SClaudiu Manoil {
592d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
593d4fd0404SClaudiu Manoil 
594d4fd0404SClaudiu Manoil 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page,
595d4fd0404SClaudiu Manoil 			rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE);
596d4fd0404SClaudiu Manoil 
597d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
598d4fd0404SClaudiu Manoil }
599d4fd0404SClaudiu Manoil 
6002fa423f5SVladimir Oltean static bool enetc_check_bd_errors_and_consume(struct enetc_bdr *rx_ring,
6012fa423f5SVladimir Oltean 					      u32 bd_status,
6022fa423f5SVladimir Oltean 					      union enetc_rx_bd **rxbd, int *i)
6032fa423f5SVladimir Oltean {
6042fa423f5SVladimir Oltean 	if (likely(!(bd_status & ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))))
6052fa423f5SVladimir Oltean 		return false;
6062fa423f5SVladimir Oltean 
6072fa423f5SVladimir Oltean 	enetc_rxbd_next(rx_ring, rxbd, i);
6082fa423f5SVladimir Oltean 
6092fa423f5SVladimir Oltean 	while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
6102fa423f5SVladimir Oltean 		dma_rmb();
6112fa423f5SVladimir Oltean 		bd_status = le32_to_cpu((*rxbd)->r.lstatus);
6122fa423f5SVladimir Oltean 
6132fa423f5SVladimir Oltean 		enetc_rxbd_next(rx_ring, rxbd, i);
6142fa423f5SVladimir Oltean 	}
6152fa423f5SVladimir Oltean 
6162fa423f5SVladimir Oltean 	rx_ring->ndev->stats.rx_dropped++;
6172fa423f5SVladimir Oltean 	rx_ring->ndev->stats.rx_errors++;
6182fa423f5SVladimir Oltean 
6192fa423f5SVladimir Oltean 	return true;
6202fa423f5SVladimir Oltean }
6212fa423f5SVladimir Oltean 
622a800abd3SVladimir Oltean static struct sk_buff *enetc_build_skb(struct enetc_bdr *rx_ring,
623a800abd3SVladimir Oltean 				       u32 bd_status, union enetc_rx_bd **rxbd,
624a800abd3SVladimir Oltean 				       int *i, int *cleaned_cnt)
625a800abd3SVladimir Oltean {
626a800abd3SVladimir Oltean 	struct sk_buff *skb;
627a800abd3SVladimir Oltean 	u16 size;
628a800abd3SVladimir Oltean 
629a800abd3SVladimir Oltean 	size = le16_to_cpu((*rxbd)->r.buf_len);
630a800abd3SVladimir Oltean 	skb = enetc_map_rx_buff_to_skb(rx_ring, *i, size);
631a800abd3SVladimir Oltean 	if (!skb)
632a800abd3SVladimir Oltean 		return NULL;
633a800abd3SVladimir Oltean 
634a800abd3SVladimir Oltean 	enetc_get_offloads(rx_ring, *rxbd, skb);
635a800abd3SVladimir Oltean 
636a800abd3SVladimir Oltean 	(*cleaned_cnt)++;
637a800abd3SVladimir Oltean 
638a800abd3SVladimir Oltean 	enetc_rxbd_next(rx_ring, rxbd, i);
639a800abd3SVladimir Oltean 
640a800abd3SVladimir Oltean 	/* not last BD in frame? */
641a800abd3SVladimir Oltean 	while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
642a800abd3SVladimir Oltean 		bd_status = le32_to_cpu((*rxbd)->r.lstatus);
643a800abd3SVladimir Oltean 		size = ENETC_RXB_DMA_SIZE;
644a800abd3SVladimir Oltean 
645a800abd3SVladimir Oltean 		if (bd_status & ENETC_RXBD_LSTATUS_F) {
646a800abd3SVladimir Oltean 			dma_rmb();
647a800abd3SVladimir Oltean 			size = le16_to_cpu((*rxbd)->r.buf_len);
648a800abd3SVladimir Oltean 		}
649a800abd3SVladimir Oltean 
650a800abd3SVladimir Oltean 		enetc_add_rx_buff_to_skb(rx_ring, *i, size, skb);
651a800abd3SVladimir Oltean 
652a800abd3SVladimir Oltean 		(*cleaned_cnt)++;
653a800abd3SVladimir Oltean 
654a800abd3SVladimir Oltean 		enetc_rxbd_next(rx_ring, rxbd, i);
655a800abd3SVladimir Oltean 	}
656a800abd3SVladimir Oltean 
657a800abd3SVladimir Oltean 	skb_record_rx_queue(skb, rx_ring->index);
658a800abd3SVladimir Oltean 	skb->protocol = eth_type_trans(skb, rx_ring->ndev);
659a800abd3SVladimir Oltean 
660a800abd3SVladimir Oltean 	return skb;
661a800abd3SVladimir Oltean }
662a800abd3SVladimir Oltean 
663d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */
664d4fd0404SClaudiu Manoil 
665d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
666d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit)
667d4fd0404SClaudiu Manoil {
668d4fd0404SClaudiu Manoil 	int rx_frm_cnt = 0, rx_byte_cnt = 0;
669d4fd0404SClaudiu Manoil 	int cleaned_cnt, i;
670d4fd0404SClaudiu Manoil 
671d4fd0404SClaudiu Manoil 	cleaned_cnt = enetc_bd_unused(rx_ring);
672d4fd0404SClaudiu Manoil 	/* next descriptor to process */
673d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_clean;
674d4fd0404SClaudiu Manoil 
675d4fd0404SClaudiu Manoil 	while (likely(rx_frm_cnt < work_limit)) {
676d4fd0404SClaudiu Manoil 		union enetc_rx_bd *rxbd;
677d4fd0404SClaudiu Manoil 		struct sk_buff *skb;
678d4fd0404SClaudiu Manoil 		u32 bd_status;
679d4fd0404SClaudiu Manoil 
6807a5222cbSVladimir Oltean 		if (cleaned_cnt >= ENETC_RXBD_BUNDLE)
6817a5222cbSVladimir Oltean 			cleaned_cnt -= enetc_refill_rx_ring(rx_ring,
6827a5222cbSVladimir Oltean 							    cleaned_cnt);
683d4fd0404SClaudiu Manoil 
684714239acSClaudiu Manoil 		rxbd = enetc_rxbd(rx_ring, i);
685d4fd0404SClaudiu Manoil 		bd_status = le32_to_cpu(rxbd->r.lstatus);
6866d36ecdbSVladimir Oltean 		if (!bd_status)
687d4fd0404SClaudiu Manoil 			break;
688d4fd0404SClaudiu Manoil 
689fd5736bfSAlex Marginean 		enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index));
690d4fd0404SClaudiu Manoil 		dma_rmb(); /* for reading other rxbd fields */
6912fa423f5SVladimir Oltean 
6922fa423f5SVladimir Oltean 		if (enetc_check_bd_errors_and_consume(rx_ring, bd_status,
6932fa423f5SVladimir Oltean 						      &rxbd, &i))
6942fa423f5SVladimir Oltean 			break;
6952fa423f5SVladimir Oltean 
696a800abd3SVladimir Oltean 		skb = enetc_build_skb(rx_ring, bd_status, &rxbd, &i,
697a800abd3SVladimir Oltean 				      &cleaned_cnt);
6986d36ecdbSVladimir Oltean 		if (!skb)
699d4fd0404SClaudiu Manoil 			break;
700d4fd0404SClaudiu Manoil 
701d4fd0404SClaudiu Manoil 		rx_byte_cnt += skb->len;
702a800abd3SVladimir Oltean 		rx_frm_cnt++;
703d4fd0404SClaudiu Manoil 
704d4fd0404SClaudiu Manoil 		napi_gro_receive(napi, skb);
705d4fd0404SClaudiu Manoil 	}
706d4fd0404SClaudiu Manoil 
707d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = i;
708d4fd0404SClaudiu Manoil 
709d4fd0404SClaudiu Manoil 	rx_ring->stats.packets += rx_frm_cnt;
710d4fd0404SClaudiu Manoil 	rx_ring->stats.bytes += rx_byte_cnt;
711d4fd0404SClaudiu Manoil 
712d4fd0404SClaudiu Manoil 	return rx_frm_cnt;
713d4fd0404SClaudiu Manoil }
714d4fd0404SClaudiu Manoil 
7158580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget)
7168580b3c3SVladimir Oltean {
7178580b3c3SVladimir Oltean 	struct enetc_int_vector
7188580b3c3SVladimir Oltean 		*v = container_of(napi, struct enetc_int_vector, napi);
7198580b3c3SVladimir Oltean 	bool complete = true;
7208580b3c3SVladimir Oltean 	int work_done;
7218580b3c3SVladimir Oltean 	int i;
7228580b3c3SVladimir Oltean 
7238580b3c3SVladimir Oltean 	enetc_lock_mdio();
7248580b3c3SVladimir Oltean 
7258580b3c3SVladimir Oltean 	for (i = 0; i < v->count_tx_rings; i++)
7268580b3c3SVladimir Oltean 		if (!enetc_clean_tx_ring(&v->tx_ring[i], budget))
7278580b3c3SVladimir Oltean 			complete = false;
7288580b3c3SVladimir Oltean 
7298580b3c3SVladimir Oltean 	work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget);
7308580b3c3SVladimir Oltean 	if (work_done == budget)
7318580b3c3SVladimir Oltean 		complete = false;
7328580b3c3SVladimir Oltean 	if (work_done)
7338580b3c3SVladimir Oltean 		v->rx_napi_work = true;
7348580b3c3SVladimir Oltean 
7358580b3c3SVladimir Oltean 	if (!complete) {
7368580b3c3SVladimir Oltean 		enetc_unlock_mdio();
7378580b3c3SVladimir Oltean 		return budget;
7388580b3c3SVladimir Oltean 	}
7398580b3c3SVladimir Oltean 
7408580b3c3SVladimir Oltean 	napi_complete_done(napi, work_done);
7418580b3c3SVladimir Oltean 
7428580b3c3SVladimir Oltean 	if (likely(v->rx_dim_en))
7438580b3c3SVladimir Oltean 		enetc_rx_net_dim(v);
7448580b3c3SVladimir Oltean 
7458580b3c3SVladimir Oltean 	v->rx_napi_work = false;
7468580b3c3SVladimir Oltean 
7478580b3c3SVladimir Oltean 	/* enable interrupts */
7488580b3c3SVladimir Oltean 	enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE);
7498580b3c3SVladimir Oltean 
7508580b3c3SVladimir Oltean 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
7518580b3c3SVladimir Oltean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i),
7528580b3c3SVladimir Oltean 				 ENETC_TBIER_TXTIE);
7538580b3c3SVladimir Oltean 
7548580b3c3SVladimir Oltean 	enetc_unlock_mdio();
7558580b3c3SVladimir Oltean 
7568580b3c3SVladimir Oltean 	return work_done;
7578580b3c3SVladimir Oltean }
7588580b3c3SVladimir Oltean 
759d4fd0404SClaudiu Manoil /* Probing and Init */
760d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64
761d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si)
762d4fd0404SClaudiu Manoil {
763d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
764d4fd0404SClaudiu Manoil 	u32 val;
765d4fd0404SClaudiu Manoil 
766d4fd0404SClaudiu Manoil 	/* find out how many of various resources we have to work with */
767d4fd0404SClaudiu Manoil 	val = enetc_rd(hw, ENETC_SICAPR0);
768d4fd0404SClaudiu Manoil 	si->num_rx_rings = (val >> 16) & 0xff;
769d4fd0404SClaudiu Manoil 	si->num_tx_rings = val & 0xff;
770d382563fSClaudiu Manoil 
771d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIRFSCAPR);
772d382563fSClaudiu Manoil 	si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val);
773d382563fSClaudiu Manoil 	si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE);
774d382563fSClaudiu Manoil 
775d382563fSClaudiu Manoil 	si->num_rss = 0;
776d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIPCAPR0);
777d382563fSClaudiu Manoil 	if (val & ENETC_SIPCAPR0_RSS) {
7782e47cb41SPo Liu 		u32 rss;
7792e47cb41SPo Liu 
7802e47cb41SPo Liu 		rss = enetc_rd(hw, ENETC_SIRSSCAPR);
7812e47cb41SPo Liu 		si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss);
782d382563fSClaudiu Manoil 	}
7832e47cb41SPo Liu 
7842e47cb41SPo Liu 	if (val & ENETC_SIPCAPR0_QBV)
7852e47cb41SPo Liu 		si->hw_features |= ENETC_SI_F_QBV;
78679e49982SPo Liu 
78779e49982SPo Liu 	if (val & ENETC_SIPCAPR0_PSFP)
78879e49982SPo Liu 		si->hw_features |= ENETC_SI_F_PSFP;
789d4fd0404SClaudiu Manoil }
790d4fd0404SClaudiu Manoil 
791d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size)
792d4fd0404SClaudiu Manoil {
793d4fd0404SClaudiu Manoil 	r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size,
794d4fd0404SClaudiu Manoil 					&r->bd_dma_base, GFP_KERNEL);
795d4fd0404SClaudiu Manoil 	if (!r->bd_base)
796d4fd0404SClaudiu Manoil 		return -ENOMEM;
797d4fd0404SClaudiu Manoil 
798d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
799d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(r->bd_dma_base, 128)) {
800d4fd0404SClaudiu Manoil 		dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base,
801d4fd0404SClaudiu Manoil 				  r->bd_dma_base);
802d4fd0404SClaudiu Manoil 		return -EINVAL;
803d4fd0404SClaudiu Manoil 	}
804d4fd0404SClaudiu Manoil 
805d4fd0404SClaudiu Manoil 	return 0;
806d4fd0404SClaudiu Manoil }
807d4fd0404SClaudiu Manoil 
808d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr)
809d4fd0404SClaudiu Manoil {
810d4fd0404SClaudiu Manoil 	int err;
811d4fd0404SClaudiu Manoil 
812d4fd0404SClaudiu Manoil 	txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd));
813d4fd0404SClaudiu Manoil 	if (!txr->tx_swbd)
814d4fd0404SClaudiu Manoil 		return -ENOMEM;
815d4fd0404SClaudiu Manoil 
816d4fd0404SClaudiu Manoil 	err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd));
817d4fd0404SClaudiu Manoil 	if (err) {
818d4fd0404SClaudiu Manoil 		vfree(txr->tx_swbd);
819d4fd0404SClaudiu Manoil 		return err;
820d4fd0404SClaudiu Manoil 	}
821d4fd0404SClaudiu Manoil 
822d4fd0404SClaudiu Manoil 	txr->next_to_clean = 0;
823d4fd0404SClaudiu Manoil 	txr->next_to_use = 0;
824d4fd0404SClaudiu Manoil 
825d4fd0404SClaudiu Manoil 	return 0;
826d4fd0404SClaudiu Manoil }
827d4fd0404SClaudiu Manoil 
828d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr)
829d4fd0404SClaudiu Manoil {
830d4fd0404SClaudiu Manoil 	int size, i;
831d4fd0404SClaudiu Manoil 
832d4fd0404SClaudiu Manoil 	for (i = 0; i < txr->bd_count; i++)
833d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(txr, &txr->tx_swbd[i]);
834d4fd0404SClaudiu Manoil 
835d4fd0404SClaudiu Manoil 	size = txr->bd_count * sizeof(union enetc_tx_bd);
836d4fd0404SClaudiu Manoil 
837d4fd0404SClaudiu Manoil 	dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base);
838d4fd0404SClaudiu Manoil 	txr->bd_base = NULL;
839d4fd0404SClaudiu Manoil 
840d4fd0404SClaudiu Manoil 	vfree(txr->tx_swbd);
841d4fd0404SClaudiu Manoil 	txr->tx_swbd = NULL;
842d4fd0404SClaudiu Manoil }
843d4fd0404SClaudiu Manoil 
844d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv)
845d4fd0404SClaudiu Manoil {
846d4fd0404SClaudiu Manoil 	int i, err;
847d4fd0404SClaudiu Manoil 
848d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
849d4fd0404SClaudiu Manoil 		err = enetc_alloc_txbdr(priv->tx_ring[i]);
850d4fd0404SClaudiu Manoil 
851d4fd0404SClaudiu Manoil 		if (err)
852d4fd0404SClaudiu Manoil 			goto fail;
853d4fd0404SClaudiu Manoil 	}
854d4fd0404SClaudiu Manoil 
855d4fd0404SClaudiu Manoil 	return 0;
856d4fd0404SClaudiu Manoil 
857d4fd0404SClaudiu Manoil fail:
858d4fd0404SClaudiu Manoil 	while (i-- > 0)
859d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
860d4fd0404SClaudiu Manoil 
861d4fd0404SClaudiu Manoil 	return err;
862d4fd0404SClaudiu Manoil }
863d4fd0404SClaudiu Manoil 
864d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv)
865d4fd0404SClaudiu Manoil {
866d4fd0404SClaudiu Manoil 	int i;
867d4fd0404SClaudiu Manoil 
868d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
869d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
870d4fd0404SClaudiu Manoil }
871d4fd0404SClaudiu Manoil 
872434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended)
873d4fd0404SClaudiu Manoil {
874434cebabSClaudiu Manoil 	size_t size = sizeof(union enetc_rx_bd);
875d4fd0404SClaudiu Manoil 	int err;
876d4fd0404SClaudiu Manoil 
877d4fd0404SClaudiu Manoil 	rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd));
878d4fd0404SClaudiu Manoil 	if (!rxr->rx_swbd)
879d4fd0404SClaudiu Manoil 		return -ENOMEM;
880d4fd0404SClaudiu Manoil 
881434cebabSClaudiu Manoil 	if (extended)
882434cebabSClaudiu Manoil 		size *= 2;
883434cebabSClaudiu Manoil 
884434cebabSClaudiu Manoil 	err = enetc_dma_alloc_bdr(rxr, size);
885d4fd0404SClaudiu Manoil 	if (err) {
886d4fd0404SClaudiu Manoil 		vfree(rxr->rx_swbd);
887d4fd0404SClaudiu Manoil 		return err;
888d4fd0404SClaudiu Manoil 	}
889d4fd0404SClaudiu Manoil 
890d4fd0404SClaudiu Manoil 	rxr->next_to_clean = 0;
891d4fd0404SClaudiu Manoil 	rxr->next_to_use = 0;
892d4fd0404SClaudiu Manoil 	rxr->next_to_alloc = 0;
893434cebabSClaudiu Manoil 	rxr->ext_en = extended;
894d4fd0404SClaudiu Manoil 
895d4fd0404SClaudiu Manoil 	return 0;
896d4fd0404SClaudiu Manoil }
897d4fd0404SClaudiu Manoil 
898d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr)
899d4fd0404SClaudiu Manoil {
900d4fd0404SClaudiu Manoil 	int size;
901d4fd0404SClaudiu Manoil 
902d4fd0404SClaudiu Manoil 	size = rxr->bd_count * sizeof(union enetc_rx_bd);
903d4fd0404SClaudiu Manoil 
904d4fd0404SClaudiu Manoil 	dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base);
905d4fd0404SClaudiu Manoil 	rxr->bd_base = NULL;
906d4fd0404SClaudiu Manoil 
907d4fd0404SClaudiu Manoil 	vfree(rxr->rx_swbd);
908d4fd0404SClaudiu Manoil 	rxr->rx_swbd = NULL;
909d4fd0404SClaudiu Manoil }
910d4fd0404SClaudiu Manoil 
911d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv)
912d4fd0404SClaudiu Manoil {
913434cebabSClaudiu Manoil 	bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP);
914d4fd0404SClaudiu Manoil 	int i, err;
915d4fd0404SClaudiu Manoil 
916d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
917434cebabSClaudiu Manoil 		err = enetc_alloc_rxbdr(priv->rx_ring[i], extended);
918d4fd0404SClaudiu Manoil 
919d4fd0404SClaudiu Manoil 		if (err)
920d4fd0404SClaudiu Manoil 			goto fail;
921d4fd0404SClaudiu Manoil 	}
922d4fd0404SClaudiu Manoil 
923d4fd0404SClaudiu Manoil 	return 0;
924d4fd0404SClaudiu Manoil 
925d4fd0404SClaudiu Manoil fail:
926d4fd0404SClaudiu Manoil 	while (i-- > 0)
927d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
928d4fd0404SClaudiu Manoil 
929d4fd0404SClaudiu Manoil 	return err;
930d4fd0404SClaudiu Manoil }
931d4fd0404SClaudiu Manoil 
932d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv)
933d4fd0404SClaudiu Manoil {
934d4fd0404SClaudiu Manoil 	int i;
935d4fd0404SClaudiu Manoil 
936d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
937d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
938d4fd0404SClaudiu Manoil }
939d4fd0404SClaudiu Manoil 
940d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring)
941d4fd0404SClaudiu Manoil {
942d4fd0404SClaudiu Manoil 	int i;
943d4fd0404SClaudiu Manoil 
944d4fd0404SClaudiu Manoil 	if (!tx_ring->tx_swbd)
945d4fd0404SClaudiu Manoil 		return;
946d4fd0404SClaudiu Manoil 
947d4fd0404SClaudiu Manoil 	for (i = 0; i < tx_ring->bd_count; i++) {
948d4fd0404SClaudiu Manoil 		struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i];
949d4fd0404SClaudiu Manoil 
950d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
951d4fd0404SClaudiu Manoil 	}
952d4fd0404SClaudiu Manoil 
953d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = 0;
954d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = 0;
955d4fd0404SClaudiu Manoil }
956d4fd0404SClaudiu Manoil 
957d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring)
958d4fd0404SClaudiu Manoil {
959d4fd0404SClaudiu Manoil 	int i;
960d4fd0404SClaudiu Manoil 
961d4fd0404SClaudiu Manoil 	if (!rx_ring->rx_swbd)
962d4fd0404SClaudiu Manoil 		return;
963d4fd0404SClaudiu Manoil 
964d4fd0404SClaudiu Manoil 	for (i = 0; i < rx_ring->bd_count; i++) {
965d4fd0404SClaudiu Manoil 		struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
966d4fd0404SClaudiu Manoil 
967d4fd0404SClaudiu Manoil 		if (!rx_swbd->page)
968d4fd0404SClaudiu Manoil 			continue;
969d4fd0404SClaudiu Manoil 
970d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
971d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
972d4fd0404SClaudiu Manoil 		__free_page(rx_swbd->page);
973d4fd0404SClaudiu Manoil 		rx_swbd->page = NULL;
974d4fd0404SClaudiu Manoil 	}
975d4fd0404SClaudiu Manoil 
976d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = 0;
977d4fd0404SClaudiu Manoil 	rx_ring->next_to_use = 0;
978d4fd0404SClaudiu Manoil 	rx_ring->next_to_alloc = 0;
979d4fd0404SClaudiu Manoil }
980d4fd0404SClaudiu Manoil 
981d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv)
982d4fd0404SClaudiu Manoil {
983d4fd0404SClaudiu Manoil 	int i;
984d4fd0404SClaudiu Manoil 
985d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
986d4fd0404SClaudiu Manoil 		enetc_free_rx_ring(priv->rx_ring[i]);
987d4fd0404SClaudiu Manoil 
988d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
989d4fd0404SClaudiu Manoil 		enetc_free_tx_ring(priv->tx_ring[i]);
990d4fd0404SClaudiu Manoil }
991d4fd0404SClaudiu Manoil 
992d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups)
993d382563fSClaudiu Manoil {
994d382563fSClaudiu Manoil 	int *rss_table;
995d382563fSClaudiu Manoil 	int i;
996d382563fSClaudiu Manoil 
997d382563fSClaudiu Manoil 	rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL);
998d382563fSClaudiu Manoil 	if (!rss_table)
999d382563fSClaudiu Manoil 		return -ENOMEM;
1000d382563fSClaudiu Manoil 
1001d382563fSClaudiu Manoil 	/* Set up RSS table defaults */
1002d382563fSClaudiu Manoil 	for (i = 0; i < si->num_rss; i++)
1003d382563fSClaudiu Manoil 		rss_table[i] = i % num_groups;
1004d382563fSClaudiu Manoil 
1005d382563fSClaudiu Manoil 	enetc_set_rss_table(si, rss_table, si->num_rss);
1006d382563fSClaudiu Manoil 
1007d382563fSClaudiu Manoil 	kfree(rss_table);
1008d382563fSClaudiu Manoil 
1009d382563fSClaudiu Manoil 	return 0;
1010d382563fSClaudiu Manoil }
1011d382563fSClaudiu Manoil 
1012c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv)
1013d4fd0404SClaudiu Manoil {
1014d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1015d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1016d382563fSClaudiu Manoil 	int err;
1017d4fd0404SClaudiu Manoil 
1018d4fd0404SClaudiu Manoil 	/* set SI cache attributes */
1019d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR0,
1020d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1021d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI);
1022d4fd0404SClaudiu Manoil 	/* enable SI */
1023d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN);
1024d4fd0404SClaudiu Manoil 
1025d382563fSClaudiu Manoil 	if (si->num_rss) {
1026d382563fSClaudiu Manoil 		err = enetc_setup_default_rss_table(si, priv->num_rx_rings);
1027d382563fSClaudiu Manoil 		if (err)
1028d382563fSClaudiu Manoil 			return err;
1029d382563fSClaudiu Manoil 	}
1030d382563fSClaudiu Manoil 
1031d4fd0404SClaudiu Manoil 	return 0;
1032d4fd0404SClaudiu Manoil }
1033d4fd0404SClaudiu Manoil 
1034d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv)
1035d4fd0404SClaudiu Manoil {
1036d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1037d4fd0404SClaudiu Manoil 	int cpus = num_online_cpus();
1038d4fd0404SClaudiu Manoil 
103902293dd4SClaudiu Manoil 	priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE;
104002293dd4SClaudiu Manoil 	priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE;
1041d4fd0404SClaudiu Manoil 
1042d4fd0404SClaudiu Manoil 	/* Enable all available TX rings in order to configure as many
1043d4fd0404SClaudiu Manoil 	 * priorities as possible, when needed.
1044d4fd0404SClaudiu Manoil 	 * TODO: Make # of TX rings run-time configurable
1045d4fd0404SClaudiu Manoil 	 */
1046d4fd0404SClaudiu Manoil 	priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings);
1047d4fd0404SClaudiu Manoil 	priv->num_tx_rings = si->num_tx_rings;
1048d4fd0404SClaudiu Manoil 	priv->bdr_int_num = cpus;
1049ae0e6a5dSClaudiu Manoil 	priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL;
1050ae0e6a5dSClaudiu Manoil 	priv->tx_ictt = ENETC_TXIC_TIMETHR;
1051d4fd0404SClaudiu Manoil }
1052d4fd0404SClaudiu Manoil 
1053d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv)
1054d4fd0404SClaudiu Manoil {
1055d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1056d4fd0404SClaudiu Manoil 
1057d382563fSClaudiu Manoil 	priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules),
1058d382563fSClaudiu Manoil 				  GFP_KERNEL);
10594b47c0b8SVladimir Oltean 	if (!priv->cls_rules)
10604b47c0b8SVladimir Oltean 		return -ENOMEM;
1061d382563fSClaudiu Manoil 
1062d4fd0404SClaudiu Manoil 	return 0;
1063d4fd0404SClaudiu Manoil }
1064d4fd0404SClaudiu Manoil 
1065d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv)
1066d4fd0404SClaudiu Manoil {
1067d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1068d4fd0404SClaudiu Manoil }
1069d4fd0404SClaudiu Manoil 
1070d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1071d4fd0404SClaudiu Manoil {
1072d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1073d4fd0404SClaudiu Manoil 	u32 tbmr;
1074d4fd0404SClaudiu Manoil 
1075d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR0,
1076d4fd0404SClaudiu Manoil 		       lower_32_bits(tx_ring->bd_dma_base));
1077d4fd0404SClaudiu Manoil 
1078d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR1,
1079d4fd0404SClaudiu Manoil 		       upper_32_bits(tx_ring->bd_dma_base));
1080d4fd0404SClaudiu Manoil 
1081d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */
1082d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBLENR,
1083d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(tx_ring->bd_count));
1084d4fd0404SClaudiu Manoil 
1085d4fd0404SClaudiu Manoil 	/* clearing PI/CI registers for Tx not supported, adjust sw indexes */
1086d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR);
1087d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR);
1088d4fd0404SClaudiu Manoil 
1089d4fd0404SClaudiu Manoil 	/* enable Tx ints by setting pkt thr to 1 */
109012460a0aSClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1);
1091d4fd0404SClaudiu Manoil 
1092d4fd0404SClaudiu Manoil 	tbmr = ENETC_TBMR_EN;
1093d4fd0404SClaudiu Manoil 	if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
1094d4fd0404SClaudiu Manoil 		tbmr |= ENETC_TBMR_VIH;
1095d4fd0404SClaudiu Manoil 
1096d4fd0404SClaudiu Manoil 	/* enable ring */
1097d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr);
1098d4fd0404SClaudiu Manoil 
1099d4fd0404SClaudiu Manoil 	tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR);
1100d4fd0404SClaudiu Manoil 	tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR);
1101d4fd0404SClaudiu Manoil 	tx_ring->idr = hw->reg + ENETC_SITXIDR;
1102d4fd0404SClaudiu Manoil }
1103d4fd0404SClaudiu Manoil 
1104d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1105d4fd0404SClaudiu Manoil {
1106d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1107d4fd0404SClaudiu Manoil 	u32 rbmr;
1108d4fd0404SClaudiu Manoil 
1109d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0,
1110d4fd0404SClaudiu Manoil 		       lower_32_bits(rx_ring->bd_dma_base));
1111d4fd0404SClaudiu Manoil 
1112d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1,
1113d4fd0404SClaudiu Manoil 		       upper_32_bits(rx_ring->bd_dma_base));
1114d4fd0404SClaudiu Manoil 
1115d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */
1116d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBLENR,
1117d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(rx_ring->bd_count));
1118d4fd0404SClaudiu Manoil 
1119d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE);
1120d4fd0404SClaudiu Manoil 
1121d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0);
1122d4fd0404SClaudiu Manoil 
1123d4fd0404SClaudiu Manoil 	/* enable Rx ints by setting pkt thr to 1 */
112412460a0aSClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1);
1125d4fd0404SClaudiu Manoil 
1126d4fd0404SClaudiu Manoil 	rbmr = ENETC_RBMR_EN;
1127434cebabSClaudiu Manoil 
1128434cebabSClaudiu Manoil 	if (rx_ring->ext_en)
1129d3982312SY.b. Lu 		rbmr |= ENETC_RBMR_BDS;
1130434cebabSClaudiu Manoil 
1131d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
1132d4fd0404SClaudiu Manoil 		rbmr |= ENETC_RBMR_VTE;
1133d4fd0404SClaudiu Manoil 
1134d4fd0404SClaudiu Manoil 	rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR);
1135d4fd0404SClaudiu Manoil 	rx_ring->idr = hw->reg + ENETC_SIRXIDR;
1136d4fd0404SClaudiu Manoil 
11377a5222cbSVladimir Oltean 	enetc_lock_mdio();
1138d4fd0404SClaudiu Manoil 	enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring));
11397a5222cbSVladimir Oltean 	enetc_unlock_mdio();
1140d4fd0404SClaudiu Manoil 
1141d4fd0404SClaudiu Manoil 	/* enable ring */
1142d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1143d4fd0404SClaudiu Manoil }
1144d4fd0404SClaudiu Manoil 
1145d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv)
1146d4fd0404SClaudiu Manoil {
1147d4fd0404SClaudiu Manoil 	int i;
1148d4fd0404SClaudiu Manoil 
1149d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1150d4fd0404SClaudiu Manoil 		enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]);
1151d4fd0404SClaudiu Manoil 
1152d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1153d4fd0404SClaudiu Manoil 		enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1154d4fd0404SClaudiu Manoil }
1155d4fd0404SClaudiu Manoil 
1156d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1157d4fd0404SClaudiu Manoil {
1158d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1159d4fd0404SClaudiu Manoil 
1160d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1161d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0);
1162d4fd0404SClaudiu Manoil }
1163d4fd0404SClaudiu Manoil 
1164d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1165d4fd0404SClaudiu Manoil {
1166d4fd0404SClaudiu Manoil 	int delay = 8, timeout = 100;
1167d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1168d4fd0404SClaudiu Manoil 
1169d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1170d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0);
1171d4fd0404SClaudiu Manoil 
1172d4fd0404SClaudiu Manoil 	/* wait for busy to clear */
1173d4fd0404SClaudiu Manoil 	while (delay < timeout &&
1174d4fd0404SClaudiu Manoil 	       enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) {
1175d4fd0404SClaudiu Manoil 		msleep(delay);
1176d4fd0404SClaudiu Manoil 		delay *= 2;
1177d4fd0404SClaudiu Manoil 	}
1178d4fd0404SClaudiu Manoil 
1179d4fd0404SClaudiu Manoil 	if (delay >= timeout)
1180d4fd0404SClaudiu Manoil 		netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n",
1181d4fd0404SClaudiu Manoil 			    idx);
1182d4fd0404SClaudiu Manoil }
1183d4fd0404SClaudiu Manoil 
1184d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv)
1185d4fd0404SClaudiu Manoil {
1186d4fd0404SClaudiu Manoil 	int i;
1187d4fd0404SClaudiu Manoil 
1188d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1189d4fd0404SClaudiu Manoil 		enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]);
1190d4fd0404SClaudiu Manoil 
1191d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1192d4fd0404SClaudiu Manoil 		enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1193d4fd0404SClaudiu Manoil 
1194d4fd0404SClaudiu Manoil 	udelay(1);
1195d4fd0404SClaudiu Manoil }
1196d4fd0404SClaudiu Manoil 
1197d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv)
1198d4fd0404SClaudiu Manoil {
1199d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1200d4fd0404SClaudiu Manoil 	cpumask_t cpu_mask;
1201d4fd0404SClaudiu Manoil 	int i, j, err;
1202d4fd0404SClaudiu Manoil 
1203d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1204d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1205d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1206d4fd0404SClaudiu Manoil 		int entry = ENETC_BDR_INT_BASE_IDX + i;
1207d4fd0404SClaudiu Manoil 		struct enetc_hw *hw = &priv->si->hw;
1208d4fd0404SClaudiu Manoil 
1209d4fd0404SClaudiu Manoil 		snprintf(v->name, sizeof(v->name), "%s-rxtx%d",
1210d4fd0404SClaudiu Manoil 			 priv->ndev->name, i);
1211d4fd0404SClaudiu Manoil 		err = request_irq(irq, enetc_msix, 0, v->name, v);
1212d4fd0404SClaudiu Manoil 		if (err) {
1213d4fd0404SClaudiu Manoil 			dev_err(priv->dev, "request_irq() failed!\n");
1214d4fd0404SClaudiu Manoil 			goto irq_err;
1215d4fd0404SClaudiu Manoil 		}
1216bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1217d4fd0404SClaudiu Manoil 
1218d4fd0404SClaudiu Manoil 		v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER);
1219d4fd0404SClaudiu Manoil 		v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER);
122091571081SClaudiu Manoil 		v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1);
1221d4fd0404SClaudiu Manoil 
1222d4fd0404SClaudiu Manoil 		enetc_wr(hw, ENETC_SIMSIRRV(i), entry);
1223d4fd0404SClaudiu Manoil 
1224d4fd0404SClaudiu Manoil 		for (j = 0; j < v->count_tx_rings; j++) {
1225d4fd0404SClaudiu Manoil 			int idx = v->tx_ring[j].index;
1226d4fd0404SClaudiu Manoil 
1227d4fd0404SClaudiu Manoil 			enetc_wr(hw, ENETC_SIMSITRV(idx), entry);
1228d4fd0404SClaudiu Manoil 		}
1229d4fd0404SClaudiu Manoil 		cpumask_clear(&cpu_mask);
1230d4fd0404SClaudiu Manoil 		cpumask_set_cpu(i % num_online_cpus(), &cpu_mask);
1231d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, &cpu_mask);
1232d4fd0404SClaudiu Manoil 	}
1233d4fd0404SClaudiu Manoil 
1234d4fd0404SClaudiu Manoil 	return 0;
1235d4fd0404SClaudiu Manoil 
1236d4fd0404SClaudiu Manoil irq_err:
1237d4fd0404SClaudiu Manoil 	while (i--) {
1238d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1239d4fd0404SClaudiu Manoil 
1240d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1241d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1242d4fd0404SClaudiu Manoil 	}
1243d4fd0404SClaudiu Manoil 
1244d4fd0404SClaudiu Manoil 	return err;
1245d4fd0404SClaudiu Manoil }
1246d4fd0404SClaudiu Manoil 
1247d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv)
1248d4fd0404SClaudiu Manoil {
1249d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1250d4fd0404SClaudiu Manoil 	int i;
1251d4fd0404SClaudiu Manoil 
1252d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1253d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1254d4fd0404SClaudiu Manoil 
1255d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1256d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1257d4fd0404SClaudiu Manoil 	}
1258d4fd0404SClaudiu Manoil }
1259d4fd0404SClaudiu Manoil 
1260bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv)
1261d4fd0404SClaudiu Manoil {
126291571081SClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
126391571081SClaudiu Manoil 	u32 icpt, ictt;
1264d4fd0404SClaudiu Manoil 	int i;
1265d4fd0404SClaudiu Manoil 
1266d4fd0404SClaudiu Manoil 	/* enable Tx & Rx event indication */
1267ae0e6a5dSClaudiu Manoil 	if (priv->ic_mode &
1268ae0e6a5dSClaudiu Manoil 	    (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) {
126991571081SClaudiu Manoil 		icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR);
127091571081SClaudiu Manoil 		/* init to non-0 minimum, will be adjusted later */
127191571081SClaudiu Manoil 		ictt = 0x1;
127291571081SClaudiu Manoil 	} else {
127391571081SClaudiu Manoil 		icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */
127491571081SClaudiu Manoil 		ictt = 0;
1275d4fd0404SClaudiu Manoil 	}
1276d4fd0404SClaudiu Manoil 
127791571081SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
127891571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt);
127991571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt);
128091571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE);
128191571081SClaudiu Manoil 	}
128291571081SClaudiu Manoil 
128391571081SClaudiu Manoil 	if (priv->ic_mode & ENETC_IC_TX_MANUAL)
128491571081SClaudiu Manoil 		icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR);
128591571081SClaudiu Manoil 	else
128691571081SClaudiu Manoil 		icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */
128791571081SClaudiu Manoil 
1288d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
128991571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt);
129091571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt);
129191571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE);
1292d4fd0404SClaudiu Manoil 	}
1293d4fd0404SClaudiu Manoil }
1294d4fd0404SClaudiu Manoil 
1295bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv)
1296d4fd0404SClaudiu Manoil {
1297d4fd0404SClaudiu Manoil 	int i;
1298d4fd0404SClaudiu Manoil 
1299d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1300d4fd0404SClaudiu Manoil 		enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0);
1301d4fd0404SClaudiu Manoil 
1302d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1303d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0);
1304d4fd0404SClaudiu Manoil }
1305d4fd0404SClaudiu Manoil 
130671b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev)
1307d4fd0404SClaudiu Manoil {
13082e47cb41SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1309a6a10d45SYangbo Lu 	struct ethtool_eee edata;
131071b77a7aSClaudiu Manoil 	int err;
1311d4fd0404SClaudiu Manoil 
131271b77a7aSClaudiu Manoil 	if (!priv->phylink)
1313d4fd0404SClaudiu Manoil 		return 0; /* phy-less mode */
1314d4fd0404SClaudiu Manoil 
131571b77a7aSClaudiu Manoil 	err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0);
131671b77a7aSClaudiu Manoil 	if (err) {
1317d4fd0404SClaudiu Manoil 		dev_err(&ndev->dev, "could not attach to PHY\n");
131871b77a7aSClaudiu Manoil 		return err;
1319d4fd0404SClaudiu Manoil 	}
1320d4fd0404SClaudiu Manoil 
1321a6a10d45SYangbo Lu 	/* disable EEE autoneg, until ENETC driver supports it */
1322a6a10d45SYangbo Lu 	memset(&edata, 0, sizeof(struct ethtool_eee));
132371b77a7aSClaudiu Manoil 	phylink_ethtool_set_eee(priv->phylink, &edata);
1324a6a10d45SYangbo Lu 
1325d4fd0404SClaudiu Manoil 	return 0;
1326d4fd0404SClaudiu Manoil }
1327d4fd0404SClaudiu Manoil 
132891571081SClaudiu Manoil void enetc_start(struct net_device *ndev)
1329bbb96dc7SClaudiu Manoil {
1330bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1331bbb96dc7SClaudiu Manoil 	int i;
1332bbb96dc7SClaudiu Manoil 
1333bbb96dc7SClaudiu Manoil 	enetc_setup_interrupts(priv);
1334bbb96dc7SClaudiu Manoil 
1335bbb96dc7SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1336bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1337bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1338bbb96dc7SClaudiu Manoil 
1339bbb96dc7SClaudiu Manoil 		napi_enable(&priv->int_vector[i]->napi);
1340bbb96dc7SClaudiu Manoil 		enable_irq(irq);
1341bbb96dc7SClaudiu Manoil 	}
1342bbb96dc7SClaudiu Manoil 
134371b77a7aSClaudiu Manoil 	if (priv->phylink)
134471b77a7aSClaudiu Manoil 		phylink_start(priv->phylink);
1345bbb96dc7SClaudiu Manoil 	else
1346bbb96dc7SClaudiu Manoil 		netif_carrier_on(ndev);
1347bbb96dc7SClaudiu Manoil 
1348bbb96dc7SClaudiu Manoil 	netif_tx_start_all_queues(ndev);
1349bbb96dc7SClaudiu Manoil }
1350bbb96dc7SClaudiu Manoil 
1351d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev)
1352d4fd0404SClaudiu Manoil {
1353d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1354bbb96dc7SClaudiu Manoil 	int err;
1355d4fd0404SClaudiu Manoil 
1356d4fd0404SClaudiu Manoil 	err = enetc_setup_irqs(priv);
1357d4fd0404SClaudiu Manoil 	if (err)
1358d4fd0404SClaudiu Manoil 		return err;
1359d4fd0404SClaudiu Manoil 
136071b77a7aSClaudiu Manoil 	err = enetc_phylink_connect(ndev);
1361d4fd0404SClaudiu Manoil 	if (err)
1362d4fd0404SClaudiu Manoil 		goto err_phy_connect;
1363d4fd0404SClaudiu Manoil 
1364d4fd0404SClaudiu Manoil 	err = enetc_alloc_tx_resources(priv);
1365d4fd0404SClaudiu Manoil 	if (err)
1366d4fd0404SClaudiu Manoil 		goto err_alloc_tx;
1367d4fd0404SClaudiu Manoil 
1368d4fd0404SClaudiu Manoil 	err = enetc_alloc_rx_resources(priv);
1369d4fd0404SClaudiu Manoil 	if (err)
1370d4fd0404SClaudiu Manoil 		goto err_alloc_rx;
1371d4fd0404SClaudiu Manoil 
1372d4fd0404SClaudiu Manoil 	err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1373d4fd0404SClaudiu Manoil 	if (err)
1374d4fd0404SClaudiu Manoil 		goto err_set_queues;
1375d4fd0404SClaudiu Manoil 
1376d4fd0404SClaudiu Manoil 	err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings);
1377d4fd0404SClaudiu Manoil 	if (err)
1378d4fd0404SClaudiu Manoil 		goto err_set_queues;
1379d4fd0404SClaudiu Manoil 
1380bbb96dc7SClaudiu Manoil 	enetc_setup_bdrs(priv);
1381bbb96dc7SClaudiu Manoil 	enetc_start(ndev);
1382d4fd0404SClaudiu Manoil 
1383d4fd0404SClaudiu Manoil 	return 0;
1384d4fd0404SClaudiu Manoil 
1385d4fd0404SClaudiu Manoil err_set_queues:
1386d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1387d4fd0404SClaudiu Manoil err_alloc_rx:
1388d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1389d4fd0404SClaudiu Manoil err_alloc_tx:
139071b77a7aSClaudiu Manoil 	if (priv->phylink)
139171b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1392d4fd0404SClaudiu Manoil err_phy_connect:
1393d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1394d4fd0404SClaudiu Manoil 
1395d4fd0404SClaudiu Manoil 	return err;
1396d4fd0404SClaudiu Manoil }
1397d4fd0404SClaudiu Manoil 
139891571081SClaudiu Manoil void enetc_stop(struct net_device *ndev)
1399d4fd0404SClaudiu Manoil {
1400d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1401d4fd0404SClaudiu Manoil 	int i;
1402d4fd0404SClaudiu Manoil 
1403d4fd0404SClaudiu Manoil 	netif_tx_stop_all_queues(ndev);
1404d4fd0404SClaudiu Manoil 
1405d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1406bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1407bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1408bbb96dc7SClaudiu Manoil 
1409bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1410d4fd0404SClaudiu Manoil 		napi_synchronize(&priv->int_vector[i]->napi);
1411d4fd0404SClaudiu Manoil 		napi_disable(&priv->int_vector[i]->napi);
1412d4fd0404SClaudiu Manoil 	}
1413d4fd0404SClaudiu Manoil 
141471b77a7aSClaudiu Manoil 	if (priv->phylink)
141571b77a7aSClaudiu Manoil 		phylink_stop(priv->phylink);
1416bbb96dc7SClaudiu Manoil 	else
1417bbb96dc7SClaudiu Manoil 		netif_carrier_off(ndev);
1418bbb96dc7SClaudiu Manoil 
1419bbb96dc7SClaudiu Manoil 	enetc_clear_interrupts(priv);
1420bbb96dc7SClaudiu Manoil }
1421bbb96dc7SClaudiu Manoil 
1422bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev)
1423bbb96dc7SClaudiu Manoil {
1424bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1425bbb96dc7SClaudiu Manoil 
1426bbb96dc7SClaudiu Manoil 	enetc_stop(ndev);
1427d4fd0404SClaudiu Manoil 	enetc_clear_bdrs(priv);
1428d4fd0404SClaudiu Manoil 
142971b77a7aSClaudiu Manoil 	if (priv->phylink)
143071b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1431d4fd0404SClaudiu Manoil 	enetc_free_rxtx_rings(priv);
1432d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1433d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1434d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1435d4fd0404SClaudiu Manoil 
1436d4fd0404SClaudiu Manoil 	return 0;
1437d4fd0404SClaudiu Manoil }
1438d4fd0404SClaudiu Manoil 
143913baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data)
1440cbe9e835SCamelia Groza {
1441cbe9e835SCamelia Groza 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1442cbe9e835SCamelia Groza 	struct tc_mqprio_qopt *mqprio = type_data;
1443cbe9e835SCamelia Groza 	struct enetc_bdr *tx_ring;
1444cbe9e835SCamelia Groza 	u8 num_tc;
1445cbe9e835SCamelia Groza 	int i;
1446cbe9e835SCamelia Groza 
1447cbe9e835SCamelia Groza 	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
1448cbe9e835SCamelia Groza 	num_tc = mqprio->num_tc;
1449cbe9e835SCamelia Groza 
1450cbe9e835SCamelia Groza 	if (!num_tc) {
1451cbe9e835SCamelia Groza 		netdev_reset_tc(ndev);
1452cbe9e835SCamelia Groza 		netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1453cbe9e835SCamelia Groza 
1454cbe9e835SCamelia Groza 		/* Reset all ring priorities to 0 */
1455cbe9e835SCamelia Groza 		for (i = 0; i < priv->num_tx_rings; i++) {
1456cbe9e835SCamelia Groza 			tx_ring = priv->tx_ring[i];
1457cbe9e835SCamelia Groza 			enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0);
1458cbe9e835SCamelia Groza 		}
1459cbe9e835SCamelia Groza 
1460cbe9e835SCamelia Groza 		return 0;
1461cbe9e835SCamelia Groza 	}
1462cbe9e835SCamelia Groza 
1463cbe9e835SCamelia Groza 	/* Check if we have enough BD rings available to accommodate all TCs */
1464cbe9e835SCamelia Groza 	if (num_tc > priv->num_tx_rings) {
1465cbe9e835SCamelia Groza 		netdev_err(ndev, "Max %d traffic classes supported\n",
1466cbe9e835SCamelia Groza 			   priv->num_tx_rings);
1467cbe9e835SCamelia Groza 		return -EINVAL;
1468cbe9e835SCamelia Groza 	}
1469cbe9e835SCamelia Groza 
1470cbe9e835SCamelia Groza 	/* For the moment, we use only one BD ring per TC.
1471cbe9e835SCamelia Groza 	 *
1472cbe9e835SCamelia Groza 	 * Configure num_tc BD rings with increasing priorities.
1473cbe9e835SCamelia Groza 	 */
1474cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++) {
1475cbe9e835SCamelia Groza 		tx_ring = priv->tx_ring[i];
1476cbe9e835SCamelia Groza 		enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i);
1477cbe9e835SCamelia Groza 	}
1478cbe9e835SCamelia Groza 
1479cbe9e835SCamelia Groza 	/* Reset the number of netdev queues based on the TC count */
1480cbe9e835SCamelia Groza 	netif_set_real_num_tx_queues(ndev, num_tc);
1481cbe9e835SCamelia Groza 
1482cbe9e835SCamelia Groza 	netdev_set_num_tc(ndev, num_tc);
1483cbe9e835SCamelia Groza 
1484cbe9e835SCamelia Groza 	/* Each TC is associated with one netdev queue */
1485cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++)
1486cbe9e835SCamelia Groza 		netdev_set_tc_queue(ndev, i, 1, i);
1487cbe9e835SCamelia Groza 
1488cbe9e835SCamelia Groza 	return 0;
1489cbe9e835SCamelia Groza }
1490cbe9e835SCamelia Groza 
149134c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type,
149234c6adf1SPo Liu 		   void *type_data)
149334c6adf1SPo Liu {
149434c6adf1SPo Liu 	switch (type) {
149534c6adf1SPo Liu 	case TC_SETUP_QDISC_MQPRIO:
149634c6adf1SPo Liu 		return enetc_setup_tc_mqprio(ndev, type_data);
149734c6adf1SPo Liu 	case TC_SETUP_QDISC_TAPRIO:
149834c6adf1SPo Liu 		return enetc_setup_tc_taprio(ndev, type_data);
1499c431047cSPo Liu 	case TC_SETUP_QDISC_CBS:
1500c431047cSPo Liu 		return enetc_setup_tc_cbs(ndev, type_data);
15010d08c9ecSPo Liu 	case TC_SETUP_QDISC_ETF:
15020d08c9ecSPo Liu 		return enetc_setup_tc_txtime(ndev, type_data);
1503888ae5a3SPo Liu 	case TC_SETUP_BLOCK:
1504888ae5a3SPo Liu 		return enetc_setup_tc_psfp(ndev, type_data);
150534c6adf1SPo Liu 	default:
150634c6adf1SPo Liu 		return -EOPNOTSUPP;
150734c6adf1SPo Liu 	}
150834c6adf1SPo Liu }
150934c6adf1SPo Liu 
1510d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev)
1511d4fd0404SClaudiu Manoil {
1512d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1513d4fd0404SClaudiu Manoil 	struct net_device_stats *stats = &ndev->stats;
1514d4fd0404SClaudiu Manoil 	unsigned long packets = 0, bytes = 0;
1515d4fd0404SClaudiu Manoil 	int i;
1516d4fd0404SClaudiu Manoil 
1517d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1518d4fd0404SClaudiu Manoil 		packets += priv->rx_ring[i]->stats.packets;
1519d4fd0404SClaudiu Manoil 		bytes	+= priv->rx_ring[i]->stats.bytes;
1520d4fd0404SClaudiu Manoil 	}
1521d4fd0404SClaudiu Manoil 
1522d4fd0404SClaudiu Manoil 	stats->rx_packets = packets;
1523d4fd0404SClaudiu Manoil 	stats->rx_bytes = bytes;
1524d4fd0404SClaudiu Manoil 	bytes = 0;
1525d4fd0404SClaudiu Manoil 	packets = 0;
1526d4fd0404SClaudiu Manoil 
1527d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1528d4fd0404SClaudiu Manoil 		packets += priv->tx_ring[i]->stats.packets;
1529d4fd0404SClaudiu Manoil 		bytes	+= priv->tx_ring[i]->stats.bytes;
1530d4fd0404SClaudiu Manoil 	}
1531d4fd0404SClaudiu Manoil 
1532d4fd0404SClaudiu Manoil 	stats->tx_packets = packets;
1533d4fd0404SClaudiu Manoil 	stats->tx_bytes = bytes;
1534d4fd0404SClaudiu Manoil 
1535d4fd0404SClaudiu Manoil 	return stats;
1536d4fd0404SClaudiu Manoil }
1537d4fd0404SClaudiu Manoil 
1538d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en)
1539d382563fSClaudiu Manoil {
1540d382563fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1541d382563fSClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
1542d382563fSClaudiu Manoil 	u32 reg;
1543d382563fSClaudiu Manoil 
1544d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings);
1545d382563fSClaudiu Manoil 
1546d382563fSClaudiu Manoil 	reg = enetc_rd(hw, ENETC_SIMR);
1547d382563fSClaudiu Manoil 	reg &= ~ENETC_SIMR_RSSE;
1548d382563fSClaudiu Manoil 	reg |= (en) ? ENETC_SIMR_RSSE : 0;
1549d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, reg);
1550d382563fSClaudiu Manoil 
1551d382563fSClaudiu Manoil 	return 0;
1552d382563fSClaudiu Manoil }
1553d382563fSClaudiu Manoil 
155479e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en)
155579e49982SPo Liu {
155679e49982SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1557888ae5a3SPo Liu 	int err;
155879e49982SPo Liu 
155979e49982SPo Liu 	if (en) {
1560888ae5a3SPo Liu 		err = enetc_psfp_enable(priv);
1561888ae5a3SPo Liu 		if (err)
1562888ae5a3SPo Liu 			return err;
1563888ae5a3SPo Liu 
156479e49982SPo Liu 		priv->active_offloads |= ENETC_F_QCI;
1565888ae5a3SPo Liu 		return 0;
156679e49982SPo Liu 	}
156779e49982SPo Liu 
1568888ae5a3SPo Liu 	err = enetc_psfp_disable(priv);
1569888ae5a3SPo Liu 	if (err)
1570888ae5a3SPo Liu 		return err;
1571888ae5a3SPo Liu 
1572888ae5a3SPo Liu 	priv->active_offloads &= ~ENETC_F_QCI;
1573888ae5a3SPo Liu 
157479e49982SPo Liu 	return 0;
157579e49982SPo Liu }
157679e49982SPo Liu 
15779deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en)
15789deba33fSClaudiu Manoil {
15799deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
15809deba33fSClaudiu Manoil 	int i;
15819deba33fSClaudiu Manoil 
15829deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
15839deba33fSClaudiu Manoil 		enetc_bdr_enable_rxvlan(&priv->si->hw, i, en);
15849deba33fSClaudiu Manoil }
15859deba33fSClaudiu Manoil 
15869deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en)
15879deba33fSClaudiu Manoil {
15889deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
15899deba33fSClaudiu Manoil 	int i;
15909deba33fSClaudiu Manoil 
15919deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
15929deba33fSClaudiu Manoil 		enetc_bdr_enable_txvlan(&priv->si->hw, i, en);
15939deba33fSClaudiu Manoil }
15949deba33fSClaudiu Manoil 
1595d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev,
1596d382563fSClaudiu Manoil 		       netdev_features_t features)
1597d382563fSClaudiu Manoil {
1598d382563fSClaudiu Manoil 	netdev_features_t changed = ndev->features ^ features;
1599888ae5a3SPo Liu 	int err = 0;
1600d382563fSClaudiu Manoil 
1601d382563fSClaudiu Manoil 	if (changed & NETIF_F_RXHASH)
1602d382563fSClaudiu Manoil 		enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH));
1603d382563fSClaudiu Manoil 
16049deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_RX)
16059deba33fSClaudiu Manoil 		enetc_enable_rxvlan(ndev,
16069deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_RX));
16079deba33fSClaudiu Manoil 
16089deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_TX)
16099deba33fSClaudiu Manoil 		enetc_enable_txvlan(ndev,
16109deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_TX));
16119deba33fSClaudiu Manoil 
161279e49982SPo Liu 	if (changed & NETIF_F_HW_TC)
1613888ae5a3SPo Liu 		err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC));
161479e49982SPo Liu 
1615888ae5a3SPo Liu 	return err;
1616d382563fSClaudiu Manoil }
1617d382563fSClaudiu Manoil 
1618434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1619d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr)
1620d3982312SY.b. Lu {
1621d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1622d3982312SY.b. Lu 	struct hwtstamp_config config;
1623434cebabSClaudiu Manoil 	int ao;
1624d3982312SY.b. Lu 
1625d3982312SY.b. Lu 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
1626d3982312SY.b. Lu 		return -EFAULT;
1627d3982312SY.b. Lu 
1628d3982312SY.b. Lu 	switch (config.tx_type) {
1629d3982312SY.b. Lu 	case HWTSTAMP_TX_OFF:
1630d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_TX_TSTAMP;
1631d3982312SY.b. Lu 		break;
1632d3982312SY.b. Lu 	case HWTSTAMP_TX_ON:
1633d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_TX_TSTAMP;
1634d3982312SY.b. Lu 		break;
1635d3982312SY.b. Lu 	default:
1636d3982312SY.b. Lu 		return -ERANGE;
1637d3982312SY.b. Lu 	}
1638d3982312SY.b. Lu 
1639434cebabSClaudiu Manoil 	ao = priv->active_offloads;
1640d3982312SY.b. Lu 	switch (config.rx_filter) {
1641d3982312SY.b. Lu 	case HWTSTAMP_FILTER_NONE:
1642d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_RX_TSTAMP;
1643d3982312SY.b. Lu 		break;
1644d3982312SY.b. Lu 	default:
1645d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_RX_TSTAMP;
1646d3982312SY.b. Lu 		config.rx_filter = HWTSTAMP_FILTER_ALL;
1647d3982312SY.b. Lu 	}
1648d3982312SY.b. Lu 
1649434cebabSClaudiu Manoil 	if (netif_running(ndev) && ao != priv->active_offloads) {
1650434cebabSClaudiu Manoil 		enetc_close(ndev);
1651434cebabSClaudiu Manoil 		enetc_open(ndev);
1652434cebabSClaudiu Manoil 	}
1653434cebabSClaudiu Manoil 
1654d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1655d3982312SY.b. Lu 	       -EFAULT : 0;
1656d3982312SY.b. Lu }
1657d3982312SY.b. Lu 
1658d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr)
1659d3982312SY.b. Lu {
1660d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1661d3982312SY.b. Lu 	struct hwtstamp_config config;
1662d3982312SY.b. Lu 
1663d3982312SY.b. Lu 	config.flags = 0;
1664d3982312SY.b. Lu 
1665d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_TX_TSTAMP)
1666d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_ON;
1667d3982312SY.b. Lu 	else
1668d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_OFF;
1669d3982312SY.b. Lu 
1670d3982312SY.b. Lu 	config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ?
1671d3982312SY.b. Lu 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE;
1672d3982312SY.b. Lu 
1673d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1674d3982312SY.b. Lu 	       -EFAULT : 0;
1675d3982312SY.b. Lu }
1676d3982312SY.b. Lu #endif
1677d3982312SY.b. Lu 
1678d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
1679d3982312SY.b. Lu {
168071b77a7aSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1681434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1682d3982312SY.b. Lu 	if (cmd == SIOCSHWTSTAMP)
1683d3982312SY.b. Lu 		return enetc_hwtstamp_set(ndev, rq);
1684d3982312SY.b. Lu 	if (cmd == SIOCGHWTSTAMP)
1685d3982312SY.b. Lu 		return enetc_hwtstamp_get(ndev, rq);
1686d3982312SY.b. Lu #endif
1687a613bafeSMichael Walle 
168871b77a7aSClaudiu Manoil 	if (!priv->phylink)
1689c55b810aSMichael Walle 		return -EOPNOTSUPP;
169071b77a7aSClaudiu Manoil 
169171b77a7aSClaudiu Manoil 	return phylink_mii_ioctl(priv->phylink, rq, cmd);
1692d3982312SY.b. Lu }
1693d3982312SY.b. Lu 
1694d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv)
1695d4fd0404SClaudiu Manoil {
1696d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
16971260e772SGustavo A. R. Silva 	int v_tx_rings;
1698d4fd0404SClaudiu Manoil 	int i, n, err, nvec;
1699d4fd0404SClaudiu Manoil 
1700d4fd0404SClaudiu Manoil 	nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num;
1701d4fd0404SClaudiu Manoil 	/* allocate MSIX for both messaging and Rx/Tx interrupts */
1702d4fd0404SClaudiu Manoil 	n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX);
1703d4fd0404SClaudiu Manoil 
1704d4fd0404SClaudiu Manoil 	if (n < 0)
1705d4fd0404SClaudiu Manoil 		return n;
1706d4fd0404SClaudiu Manoil 
1707d4fd0404SClaudiu Manoil 	if (n != nvec)
1708d4fd0404SClaudiu Manoil 		return -EPERM;
1709d4fd0404SClaudiu Manoil 
1710d4fd0404SClaudiu Manoil 	/* # of tx rings per int vector */
1711d4fd0404SClaudiu Manoil 	v_tx_rings = priv->num_tx_rings / priv->bdr_int_num;
1712d4fd0404SClaudiu Manoil 
1713d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1714d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v;
1715d4fd0404SClaudiu Manoil 		struct enetc_bdr *bdr;
1716d4fd0404SClaudiu Manoil 		int j;
1717d4fd0404SClaudiu Manoil 
17181260e772SGustavo A. R. Silva 		v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL);
1719d4fd0404SClaudiu Manoil 		if (!v) {
1720d4fd0404SClaudiu Manoil 			err = -ENOMEM;
1721d4fd0404SClaudiu Manoil 			goto fail;
1722d4fd0404SClaudiu Manoil 		}
1723d4fd0404SClaudiu Manoil 
1724d4fd0404SClaudiu Manoil 		priv->int_vector[i] = v;
1725d4fd0404SClaudiu Manoil 
1726ae0e6a5dSClaudiu Manoil 		/* init defaults for adaptive IC */
1727ae0e6a5dSClaudiu Manoil 		if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) {
1728ae0e6a5dSClaudiu Manoil 			v->rx_ictt = 0x1;
1729ae0e6a5dSClaudiu Manoil 			v->rx_dim_en = true;
1730ae0e6a5dSClaudiu Manoil 		}
1731ae0e6a5dSClaudiu Manoil 		INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work);
1732d4fd0404SClaudiu Manoil 		netif_napi_add(priv->ndev, &v->napi, enetc_poll,
1733d4fd0404SClaudiu Manoil 			       NAPI_POLL_WEIGHT);
1734d4fd0404SClaudiu Manoil 		v->count_tx_rings = v_tx_rings;
1735d4fd0404SClaudiu Manoil 
1736d4fd0404SClaudiu Manoil 		for (j = 0; j < v_tx_rings; j++) {
1737d4fd0404SClaudiu Manoil 			int idx;
1738d4fd0404SClaudiu Manoil 
1739d4fd0404SClaudiu Manoil 			/* default tx ring mapping policy */
1740d4fd0404SClaudiu Manoil 			if (priv->bdr_int_num == ENETC_MAX_BDR_INT)
1741d4fd0404SClaudiu Manoil 				idx = 2 * j + i; /* 2 CPUs */
1742d4fd0404SClaudiu Manoil 			else
1743d4fd0404SClaudiu Manoil 				idx = j + i * v_tx_rings; /* default */
1744d4fd0404SClaudiu Manoil 
1745d4fd0404SClaudiu Manoil 			__set_bit(idx, &v->tx_rings_map);
1746d4fd0404SClaudiu Manoil 			bdr = &v->tx_ring[j];
1747d4fd0404SClaudiu Manoil 			bdr->index = idx;
1748d4fd0404SClaudiu Manoil 			bdr->ndev = priv->ndev;
1749d4fd0404SClaudiu Manoil 			bdr->dev = priv->dev;
1750d4fd0404SClaudiu Manoil 			bdr->bd_count = priv->tx_bd_count;
1751d4fd0404SClaudiu Manoil 			priv->tx_ring[idx] = bdr;
1752d4fd0404SClaudiu Manoil 		}
1753d4fd0404SClaudiu Manoil 
1754d4fd0404SClaudiu Manoil 		bdr = &v->rx_ring;
1755d4fd0404SClaudiu Manoil 		bdr->index = i;
1756d4fd0404SClaudiu Manoil 		bdr->ndev = priv->ndev;
1757d4fd0404SClaudiu Manoil 		bdr->dev = priv->dev;
1758d4fd0404SClaudiu Manoil 		bdr->bd_count = priv->rx_bd_count;
1759d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = bdr;
1760d4fd0404SClaudiu Manoil 	}
1761d4fd0404SClaudiu Manoil 
1762d4fd0404SClaudiu Manoil 	return 0;
1763d4fd0404SClaudiu Manoil 
1764d4fd0404SClaudiu Manoil fail:
1765d4fd0404SClaudiu Manoil 	while (i--) {
1766d4fd0404SClaudiu Manoil 		netif_napi_del(&priv->int_vector[i]->napi);
1767ae0e6a5dSClaudiu Manoil 		cancel_work_sync(&priv->int_vector[i]->rx_dim.work);
1768d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1769d4fd0404SClaudiu Manoil 	}
1770d4fd0404SClaudiu Manoil 
1771d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(pdev);
1772d4fd0404SClaudiu Manoil 
1773d4fd0404SClaudiu Manoil 	return err;
1774d4fd0404SClaudiu Manoil }
1775d4fd0404SClaudiu Manoil 
1776d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv)
1777d4fd0404SClaudiu Manoil {
1778d4fd0404SClaudiu Manoil 	int i;
1779d4fd0404SClaudiu Manoil 
1780d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1781d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1782d4fd0404SClaudiu Manoil 
1783d4fd0404SClaudiu Manoil 		netif_napi_del(&v->napi);
1784ae0e6a5dSClaudiu Manoil 		cancel_work_sync(&v->rx_dim.work);
1785d4fd0404SClaudiu Manoil 	}
1786d4fd0404SClaudiu Manoil 
1787d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1788d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = NULL;
1789d4fd0404SClaudiu Manoil 
1790d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1791d4fd0404SClaudiu Manoil 		priv->tx_ring[i] = NULL;
1792d4fd0404SClaudiu Manoil 
1793d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1794d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1795d4fd0404SClaudiu Manoil 		priv->int_vector[i] = NULL;
1796d4fd0404SClaudiu Manoil 	}
1797d4fd0404SClaudiu Manoil 
1798d4fd0404SClaudiu Manoil 	/* disable all MSIX for this device */
1799d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(priv->si->pdev);
1800d4fd0404SClaudiu Manoil }
1801d4fd0404SClaudiu Manoil 
1802d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si)
1803d4fd0404SClaudiu Manoil {
1804d4fd0404SClaudiu Manoil 	char *p = (char *)si - si->pad;
1805d4fd0404SClaudiu Manoil 
1806d4fd0404SClaudiu Manoil 	kfree(p);
1807d4fd0404SClaudiu Manoil }
1808d4fd0404SClaudiu Manoil 
1809d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si)
1810d4fd0404SClaudiu Manoil {
1811d4fd0404SClaudiu Manoil 	if (si->pdev->revision == ENETC_REV1)
181282728b91SClaudiu Manoil 		si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP;
1813d4fd0404SClaudiu Manoil }
1814d4fd0404SClaudiu Manoil 
1815d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv)
1816d4fd0404SClaudiu Manoil {
1817d4fd0404SClaudiu Manoil 	struct enetc_si *si, *p;
1818d4fd0404SClaudiu Manoil 	struct enetc_hw *hw;
1819d4fd0404SClaudiu Manoil 	size_t alloc_size;
1820d4fd0404SClaudiu Manoil 	int err, len;
1821d4fd0404SClaudiu Manoil 
1822d4fd0404SClaudiu Manoil 	pcie_flr(pdev);
1823d4fd0404SClaudiu Manoil 	err = pci_enable_device_mem(pdev);
1824d4fd0404SClaudiu Manoil 	if (err) {
1825d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "device enable failed\n");
1826d4fd0404SClaudiu Manoil 		return err;
1827d4fd0404SClaudiu Manoil 	}
1828d4fd0404SClaudiu Manoil 
1829d4fd0404SClaudiu Manoil 	/* set up for high or low dma */
1830d4fd0404SClaudiu Manoil 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1831d4fd0404SClaudiu Manoil 	if (err) {
1832d4fd0404SClaudiu Manoil 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1833d4fd0404SClaudiu Manoil 		if (err) {
1834d4fd0404SClaudiu Manoil 			dev_err(&pdev->dev,
1835d4fd0404SClaudiu Manoil 				"DMA configuration failed: 0x%x\n", err);
1836d4fd0404SClaudiu Manoil 			goto err_dma;
1837d4fd0404SClaudiu Manoil 		}
1838d4fd0404SClaudiu Manoil 	}
1839d4fd0404SClaudiu Manoil 
1840d4fd0404SClaudiu Manoil 	err = pci_request_mem_regions(pdev, name);
1841d4fd0404SClaudiu Manoil 	if (err) {
1842d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err);
1843d4fd0404SClaudiu Manoil 		goto err_pci_mem_reg;
1844d4fd0404SClaudiu Manoil 	}
1845d4fd0404SClaudiu Manoil 
1846d4fd0404SClaudiu Manoil 	pci_set_master(pdev);
1847d4fd0404SClaudiu Manoil 
1848d4fd0404SClaudiu Manoil 	alloc_size = sizeof(struct enetc_si);
1849d4fd0404SClaudiu Manoil 	if (sizeof_priv) {
1850d4fd0404SClaudiu Manoil 		/* align priv to 32B */
1851d4fd0404SClaudiu Manoil 		alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN);
1852d4fd0404SClaudiu Manoil 		alloc_size += sizeof_priv;
1853d4fd0404SClaudiu Manoil 	}
1854d4fd0404SClaudiu Manoil 	/* force 32B alignment for enetc_si */
1855d4fd0404SClaudiu Manoil 	alloc_size += ENETC_SI_ALIGN - 1;
1856d4fd0404SClaudiu Manoil 
1857d4fd0404SClaudiu Manoil 	p = kzalloc(alloc_size, GFP_KERNEL);
1858d4fd0404SClaudiu Manoil 	if (!p) {
1859d4fd0404SClaudiu Manoil 		err = -ENOMEM;
1860d4fd0404SClaudiu Manoil 		goto err_alloc_si;
1861d4fd0404SClaudiu Manoil 	}
1862d4fd0404SClaudiu Manoil 
1863d4fd0404SClaudiu Manoil 	si = PTR_ALIGN(p, ENETC_SI_ALIGN);
1864d4fd0404SClaudiu Manoil 	si->pad = (char *)si - (char *)p;
1865d4fd0404SClaudiu Manoil 
1866d4fd0404SClaudiu Manoil 	pci_set_drvdata(pdev, si);
1867d4fd0404SClaudiu Manoil 	si->pdev = pdev;
1868d4fd0404SClaudiu Manoil 	hw = &si->hw;
1869d4fd0404SClaudiu Manoil 
1870d4fd0404SClaudiu Manoil 	len = pci_resource_len(pdev, ENETC_BAR_REGS);
1871d4fd0404SClaudiu Manoil 	hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len);
1872d4fd0404SClaudiu Manoil 	if (!hw->reg) {
1873d4fd0404SClaudiu Manoil 		err = -ENXIO;
1874d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "ioremap() failed\n");
1875d4fd0404SClaudiu Manoil 		goto err_ioremap;
1876d4fd0404SClaudiu Manoil 	}
1877d4fd0404SClaudiu Manoil 	if (len > ENETC_PORT_BASE)
1878d4fd0404SClaudiu Manoil 		hw->port = hw->reg + ENETC_PORT_BASE;
1879d4fd0404SClaudiu Manoil 	if (len > ENETC_GLOBAL_BASE)
1880d4fd0404SClaudiu Manoil 		hw->global = hw->reg + ENETC_GLOBAL_BASE;
1881d4fd0404SClaudiu Manoil 
1882d4fd0404SClaudiu Manoil 	enetc_detect_errata(si);
1883d4fd0404SClaudiu Manoil 
1884d4fd0404SClaudiu Manoil 	return 0;
1885d4fd0404SClaudiu Manoil 
1886d4fd0404SClaudiu Manoil err_ioremap:
1887d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
1888d4fd0404SClaudiu Manoil err_alloc_si:
1889d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
1890d4fd0404SClaudiu Manoil err_pci_mem_reg:
1891d4fd0404SClaudiu Manoil err_dma:
1892d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
1893d4fd0404SClaudiu Manoil 
1894d4fd0404SClaudiu Manoil 	return err;
1895d4fd0404SClaudiu Manoil }
1896d4fd0404SClaudiu Manoil 
1897d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev)
1898d4fd0404SClaudiu Manoil {
1899d4fd0404SClaudiu Manoil 	struct enetc_si *si = pci_get_drvdata(pdev);
1900d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1901d4fd0404SClaudiu Manoil 
1902d4fd0404SClaudiu Manoil 	iounmap(hw->reg);
1903d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
1904d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
1905d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
1906d4fd0404SClaudiu Manoil }
1907