1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d4fd0404SClaudiu Manoil #include <linux/tcp.h> 6d4fd0404SClaudiu Manoil #include <linux/udp.h> 7d4fd0404SClaudiu Manoil #include <linux/of_mdio.h> 8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 9d4fd0404SClaudiu Manoil 10d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */ 11d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val) ((val) + 2) 12d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */ 13d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS 13 14d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1) 15d4fd0404SClaudiu Manoil 16*d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 17*d3982312SY.b. Lu int active_offloads); 18d4fd0404SClaudiu Manoil 19d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 20d4fd0404SClaudiu Manoil { 21d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 22d4fd0404SClaudiu Manoil struct enetc_bdr *tx_ring; 23d4fd0404SClaudiu Manoil int count; 24d4fd0404SClaudiu Manoil 25d4fd0404SClaudiu Manoil tx_ring = priv->tx_ring[skb->queue_mapping]; 26d4fd0404SClaudiu Manoil 27d4fd0404SClaudiu Manoil if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 28d4fd0404SClaudiu Manoil if (unlikely(skb_linearize(skb))) 29d4fd0404SClaudiu Manoil goto drop_packet_err; 30d4fd0404SClaudiu Manoil 31d4fd0404SClaudiu Manoil count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 32d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 33d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 34d4fd0404SClaudiu Manoil return NETDEV_TX_BUSY; 35d4fd0404SClaudiu Manoil } 36d4fd0404SClaudiu Manoil 37*d3982312SY.b. Lu count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads); 38d4fd0404SClaudiu Manoil if (unlikely(!count)) 39d4fd0404SClaudiu Manoil goto drop_packet_err; 40d4fd0404SClaudiu Manoil 41d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 42d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 43d4fd0404SClaudiu Manoil 44d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 45d4fd0404SClaudiu Manoil 46d4fd0404SClaudiu Manoil drop_packet_err: 47d4fd0404SClaudiu Manoil dev_kfree_skb_any(skb); 48d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 49d4fd0404SClaudiu Manoil } 50d4fd0404SClaudiu Manoil 51d4fd0404SClaudiu Manoil static bool enetc_tx_csum(struct sk_buff *skb, union enetc_tx_bd *txbd) 52d4fd0404SClaudiu Manoil { 53d4fd0404SClaudiu Manoil int l3_start, l3_hsize; 54d4fd0404SClaudiu Manoil u16 l3_flags, l4_flags; 55d4fd0404SClaudiu Manoil 56d4fd0404SClaudiu Manoil if (skb->ip_summed != CHECKSUM_PARTIAL) 57d4fd0404SClaudiu Manoil return false; 58d4fd0404SClaudiu Manoil 59d4fd0404SClaudiu Manoil switch (skb->csum_offset) { 60d4fd0404SClaudiu Manoil case offsetof(struct tcphdr, check): 61d4fd0404SClaudiu Manoil l4_flags = ENETC_TXBD_L4_TCP; 62d4fd0404SClaudiu Manoil break; 63d4fd0404SClaudiu Manoil case offsetof(struct udphdr, check): 64d4fd0404SClaudiu Manoil l4_flags = ENETC_TXBD_L4_UDP; 65d4fd0404SClaudiu Manoil break; 66d4fd0404SClaudiu Manoil default: 67d4fd0404SClaudiu Manoil skb_checksum_help(skb); 68d4fd0404SClaudiu Manoil return false; 69d4fd0404SClaudiu Manoil } 70d4fd0404SClaudiu Manoil 71d4fd0404SClaudiu Manoil l3_start = skb_network_offset(skb); 72d4fd0404SClaudiu Manoil l3_hsize = skb_network_header_len(skb); 73d4fd0404SClaudiu Manoil 74d4fd0404SClaudiu Manoil l3_flags = 0; 75d4fd0404SClaudiu Manoil if (skb->protocol == htons(ETH_P_IPV6)) 76d4fd0404SClaudiu Manoil l3_flags = ENETC_TXBD_L3_IPV6; 77d4fd0404SClaudiu Manoil 78d4fd0404SClaudiu Manoil /* write BD fields */ 79d4fd0404SClaudiu Manoil txbd->l3_csoff = enetc_txbd_l3_csoff(l3_start, l3_hsize, l3_flags); 80d4fd0404SClaudiu Manoil txbd->l4_csoff = l4_flags; 81d4fd0404SClaudiu Manoil 82d4fd0404SClaudiu Manoil return true; 83d4fd0404SClaudiu Manoil } 84d4fd0404SClaudiu Manoil 85d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 86d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 87d4fd0404SClaudiu Manoil { 88d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 89d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 90d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 91d4fd0404SClaudiu Manoil else 92d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 93d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 94d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 95d4fd0404SClaudiu Manoil } 96d4fd0404SClaudiu Manoil 97d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring, 98d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 99d4fd0404SClaudiu Manoil { 100d4fd0404SClaudiu Manoil if (tx_swbd->dma) 101d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 102d4fd0404SClaudiu Manoil 103d4fd0404SClaudiu Manoil if (tx_swbd->skb) { 104d4fd0404SClaudiu Manoil dev_kfree_skb_any(tx_swbd->skb); 105d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 106d4fd0404SClaudiu Manoil } 107d4fd0404SClaudiu Manoil } 108d4fd0404SClaudiu Manoil 109*d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 110*d3982312SY.b. Lu int active_offloads) 111d4fd0404SClaudiu Manoil { 112d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 113d4fd0404SClaudiu Manoil struct skb_frag_struct *frag; 114d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 115d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 116d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 117d4fd0404SClaudiu Manoil bool do_vlan, do_tstamp; 118d4fd0404SClaudiu Manoil int i, count = 0; 119d4fd0404SClaudiu Manoil unsigned int f; 120d4fd0404SClaudiu Manoil dma_addr_t dma; 121d4fd0404SClaudiu Manoil u8 flags = 0; 122d4fd0404SClaudiu Manoil 123d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 124d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 125d4fd0404SClaudiu Manoil prefetchw(txbd); 126d4fd0404SClaudiu Manoil 127d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 128d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 129d4fd0404SClaudiu Manoil goto dma_err; 130d4fd0404SClaudiu Manoil 131d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 132d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 133d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 134d4fd0404SClaudiu Manoil 135d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 136d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 137d4fd0404SClaudiu Manoil tx_swbd->len = len; 138d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 139d4fd0404SClaudiu Manoil count++; 140d4fd0404SClaudiu Manoil 141d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 142*d3982312SY.b. Lu do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) && 143*d3982312SY.b. Lu (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP); 144*d3982312SY.b. Lu tx_swbd->do_tstamp = do_tstamp; 145*d3982312SY.b. Lu tx_swbd->check_wb = tx_swbd->do_tstamp; 146d4fd0404SClaudiu Manoil 147d4fd0404SClaudiu Manoil if (do_vlan || do_tstamp) 148d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 149d4fd0404SClaudiu Manoil 150d4fd0404SClaudiu Manoil if (enetc_tx_csum(skb, &temp_bd)) 151d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_CSUM | ENETC_TXBD_FLAGS_L4CS; 152d4fd0404SClaudiu Manoil 153d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 154d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 155d4fd0404SClaudiu Manoil temp_bd.flags = flags; 156d4fd0404SClaudiu Manoil 157d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 158d4fd0404SClaudiu Manoil u8 e_flags = 0; 159d4fd0404SClaudiu Manoil *txbd = temp_bd; 160d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 161d4fd0404SClaudiu Manoil 162d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 163d4fd0404SClaudiu Manoil flags = 0; 164d4fd0404SClaudiu Manoil tx_swbd++; 165d4fd0404SClaudiu Manoil txbd++; 166d4fd0404SClaudiu Manoil i++; 167d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 168d4fd0404SClaudiu Manoil i = 0; 169d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 170d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 171d4fd0404SClaudiu Manoil } 172d4fd0404SClaudiu Manoil prefetchw(txbd); 173d4fd0404SClaudiu Manoil 174d4fd0404SClaudiu Manoil if (do_vlan) { 175d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 176d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 177d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 178d4fd0404SClaudiu Manoil } 179d4fd0404SClaudiu Manoil 180d4fd0404SClaudiu Manoil if (do_tstamp) { 181d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 182d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 183d4fd0404SClaudiu Manoil } 184d4fd0404SClaudiu Manoil 185d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 186d4fd0404SClaudiu Manoil count++; 187d4fd0404SClaudiu Manoil } 188d4fd0404SClaudiu Manoil 189d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 190d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 191d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 192d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 193d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 194d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 195d4fd0404SClaudiu Manoil goto dma_err; 196d4fd0404SClaudiu Manoil 197d4fd0404SClaudiu Manoil *txbd = temp_bd; 198d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 199d4fd0404SClaudiu Manoil 200d4fd0404SClaudiu Manoil flags = 0; 201d4fd0404SClaudiu Manoil tx_swbd++; 202d4fd0404SClaudiu Manoil txbd++; 203d4fd0404SClaudiu Manoil i++; 204d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 205d4fd0404SClaudiu Manoil i = 0; 206d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 207d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 208d4fd0404SClaudiu Manoil } 209d4fd0404SClaudiu Manoil prefetchw(txbd); 210d4fd0404SClaudiu Manoil 211d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 212d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 213d4fd0404SClaudiu Manoil 214d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 215d4fd0404SClaudiu Manoil tx_swbd->len = len; 216d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 217d4fd0404SClaudiu Manoil count++; 218d4fd0404SClaudiu Manoil } 219d4fd0404SClaudiu Manoil 220d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 221d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 222d4fd0404SClaudiu Manoil temp_bd.flags = flags; 223d4fd0404SClaudiu Manoil *txbd = temp_bd; 224d4fd0404SClaudiu Manoil 225d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 226d4fd0404SClaudiu Manoil 227d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 228d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 229d4fd0404SClaudiu Manoil 230d4fd0404SClaudiu Manoil /* let H/W know BD ring has been updated */ 231d4fd0404SClaudiu Manoil enetc_wr_reg(tx_ring->tpir, i); /* includes wmb() */ 232d4fd0404SClaudiu Manoil 233d4fd0404SClaudiu Manoil return count; 234d4fd0404SClaudiu Manoil 235d4fd0404SClaudiu Manoil dma_err: 236d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 237d4fd0404SClaudiu Manoil 238d4fd0404SClaudiu Manoil do { 239d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 240d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 241d4fd0404SClaudiu Manoil if (i == 0) 242d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 243d4fd0404SClaudiu Manoil i--; 244d4fd0404SClaudiu Manoil } while (count--); 245d4fd0404SClaudiu Manoil 246d4fd0404SClaudiu Manoil return 0; 247d4fd0404SClaudiu Manoil } 248d4fd0404SClaudiu Manoil 249d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 250d4fd0404SClaudiu Manoil { 251d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 252d4fd0404SClaudiu Manoil int i; 253d4fd0404SClaudiu Manoil 254d4fd0404SClaudiu Manoil /* disable interrupts */ 255d4fd0404SClaudiu Manoil enetc_wr_reg(v->rbier, 0); 256d4fd0404SClaudiu Manoil 257d4fd0404SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, v->count_tx_rings) 258d4fd0404SClaudiu Manoil enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 0); 259d4fd0404SClaudiu Manoil 260d4fd0404SClaudiu Manoil napi_schedule_irqoff(&v->napi); 261d4fd0404SClaudiu Manoil 262d4fd0404SClaudiu Manoil return IRQ_HANDLED; 263d4fd0404SClaudiu Manoil } 264d4fd0404SClaudiu Manoil 265d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget); 266d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 267d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit); 268d4fd0404SClaudiu Manoil 269d4fd0404SClaudiu Manoil static int enetc_poll(struct napi_struct *napi, int budget) 270d4fd0404SClaudiu Manoil { 271d4fd0404SClaudiu Manoil struct enetc_int_vector 272d4fd0404SClaudiu Manoil *v = container_of(napi, struct enetc_int_vector, napi); 273d4fd0404SClaudiu Manoil bool complete = true; 274d4fd0404SClaudiu Manoil int work_done; 275d4fd0404SClaudiu Manoil int i; 276d4fd0404SClaudiu Manoil 277d4fd0404SClaudiu Manoil for (i = 0; i < v->count_tx_rings; i++) 278d4fd0404SClaudiu Manoil if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 279d4fd0404SClaudiu Manoil complete = false; 280d4fd0404SClaudiu Manoil 281d4fd0404SClaudiu Manoil work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget); 282d4fd0404SClaudiu Manoil if (work_done == budget) 283d4fd0404SClaudiu Manoil complete = false; 284d4fd0404SClaudiu Manoil 285d4fd0404SClaudiu Manoil if (!complete) 286d4fd0404SClaudiu Manoil return budget; 287d4fd0404SClaudiu Manoil 288d4fd0404SClaudiu Manoil napi_complete_done(napi, work_done); 289d4fd0404SClaudiu Manoil 290d4fd0404SClaudiu Manoil /* enable interrupts */ 291d4fd0404SClaudiu Manoil enetc_wr_reg(v->rbier, ENETC_RBIER_RXTIE); 292d4fd0404SClaudiu Manoil 293d4fd0404SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, v->count_tx_rings) 294d4fd0404SClaudiu Manoil enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 295d4fd0404SClaudiu Manoil ENETC_TBIER_TXTIE); 296d4fd0404SClaudiu Manoil 297d4fd0404SClaudiu Manoil return work_done; 298d4fd0404SClaudiu Manoil } 299d4fd0404SClaudiu Manoil 300d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 301d4fd0404SClaudiu Manoil { 302d4fd0404SClaudiu Manoil int pi = enetc_rd_reg(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 303d4fd0404SClaudiu Manoil 304d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 305d4fd0404SClaudiu Manoil } 306d4fd0404SClaudiu Manoil 307*d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 308*d3982312SY.b. Lu u64 *tstamp) 309*d3982312SY.b. Lu { 310*d3982312SY.b. Lu u32 lo, hi; 311*d3982312SY.b. Lu 312*d3982312SY.b. Lu lo = enetc_rd(hw, ENETC_SICTR0); 313*d3982312SY.b. Lu hi = enetc_rd(hw, ENETC_SICTR1); 314*d3982312SY.b. Lu if (lo <= txbd->wb.tstamp) 315*d3982312SY.b. Lu hi -= 1; 316*d3982312SY.b. Lu *tstamp = (u64)hi << 32 | txbd->wb.tstamp; 317*d3982312SY.b. Lu } 318*d3982312SY.b. Lu 319*d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 320*d3982312SY.b. Lu { 321*d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 322*d3982312SY.b. Lu 323*d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 324*d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 325*d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 326*d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 327*d3982312SY.b. Lu } 328*d3982312SY.b. Lu } 329*d3982312SY.b. Lu 330d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 331d4fd0404SClaudiu Manoil { 332d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 333d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 334d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 335d4fd0404SClaudiu Manoil int i, bds_to_clean; 336*d3982312SY.b. Lu bool do_tstamp; 337*d3982312SY.b. Lu u64 tstamp = 0; 338d4fd0404SClaudiu Manoil 339d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 340d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 341d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 342d4fd0404SClaudiu Manoil 343*d3982312SY.b. Lu do_tstamp = false; 344*d3982312SY.b. Lu 345d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 346d4fd0404SClaudiu Manoil bool is_eof = !!tx_swbd->skb; 347d4fd0404SClaudiu Manoil 348*d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 349*d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 350*d3982312SY.b. Lu union enetc_tx_bd *txbd; 351*d3982312SY.b. Lu 352*d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 353*d3982312SY.b. Lu 354*d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 355*d3982312SY.b. Lu tx_swbd->do_tstamp) { 356*d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 357*d3982312SY.b. Lu &tstamp); 358*d3982312SY.b. Lu do_tstamp = true; 359*d3982312SY.b. Lu } 360*d3982312SY.b. Lu } 361*d3982312SY.b. Lu 362f4a0be84SClaudiu Manoil if (likely(tx_swbd->dma)) 363d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 364f4a0be84SClaudiu Manoil 365d4fd0404SClaudiu Manoil if (is_eof) { 366*d3982312SY.b. Lu if (unlikely(do_tstamp)) { 367*d3982312SY.b. Lu enetc_tstamp_tx(tx_swbd->skb, tstamp); 368*d3982312SY.b. Lu do_tstamp = false; 369*d3982312SY.b. Lu } 370d4fd0404SClaudiu Manoil napi_consume_skb(tx_swbd->skb, napi_budget); 371d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 372d4fd0404SClaudiu Manoil } 373d4fd0404SClaudiu Manoil 374d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 375d4fd0404SClaudiu Manoil 376d4fd0404SClaudiu Manoil bds_to_clean--; 377d4fd0404SClaudiu Manoil tx_swbd++; 378d4fd0404SClaudiu Manoil i++; 379d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 380d4fd0404SClaudiu Manoil i = 0; 381d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 382d4fd0404SClaudiu Manoil } 383d4fd0404SClaudiu Manoil 384d4fd0404SClaudiu Manoil /* BD iteration loop end */ 385d4fd0404SClaudiu Manoil if (is_eof) { 386d4fd0404SClaudiu Manoil tx_frm_cnt++; 387d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 388d4fd0404SClaudiu Manoil enetc_wr_reg(tx_ring->idr, BIT(tx_ring->index) | 389d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 390d4fd0404SClaudiu Manoil } 391d4fd0404SClaudiu Manoil 392d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 393d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 394d4fd0404SClaudiu Manoil } 395d4fd0404SClaudiu Manoil 396d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 397d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 398d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 399d4fd0404SClaudiu Manoil 400d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 401d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 402d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 403d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 404d4fd0404SClaudiu Manoil } 405d4fd0404SClaudiu Manoil 406d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 407d4fd0404SClaudiu Manoil } 408d4fd0404SClaudiu Manoil 409d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 410d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 411d4fd0404SClaudiu Manoil { 412d4fd0404SClaudiu Manoil struct page *page; 413d4fd0404SClaudiu Manoil dma_addr_t addr; 414d4fd0404SClaudiu Manoil 415d4fd0404SClaudiu Manoil page = dev_alloc_page(); 416d4fd0404SClaudiu Manoil if (unlikely(!page)) 417d4fd0404SClaudiu Manoil return false; 418d4fd0404SClaudiu Manoil 419d4fd0404SClaudiu Manoil addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE); 420d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 421d4fd0404SClaudiu Manoil __free_page(page); 422d4fd0404SClaudiu Manoil 423d4fd0404SClaudiu Manoil return false; 424d4fd0404SClaudiu Manoil } 425d4fd0404SClaudiu Manoil 426d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 427d4fd0404SClaudiu Manoil rx_swbd->page = page; 428d4fd0404SClaudiu Manoil rx_swbd->page_offset = ENETC_RXB_PAD; 429d4fd0404SClaudiu Manoil 430d4fd0404SClaudiu Manoil return true; 431d4fd0404SClaudiu Manoil } 432d4fd0404SClaudiu Manoil 433d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 434d4fd0404SClaudiu Manoil { 435d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 436d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 437d4fd0404SClaudiu Manoil int i, j; 438d4fd0404SClaudiu Manoil 439d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 440d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 441d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, i); 442d4fd0404SClaudiu Manoil 443d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 444d4fd0404SClaudiu Manoil /* try reuse page */ 445d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 446d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 447d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 448d4fd0404SClaudiu Manoil break; 449d4fd0404SClaudiu Manoil } 450d4fd0404SClaudiu Manoil } 451d4fd0404SClaudiu Manoil 452d4fd0404SClaudiu Manoil /* update RxBD */ 453d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 454d4fd0404SClaudiu Manoil rx_swbd->page_offset); 455d4fd0404SClaudiu Manoil /* clear 'R" as well */ 456d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 457d4fd0404SClaudiu Manoil 458d4fd0404SClaudiu Manoil rx_swbd++; 459d4fd0404SClaudiu Manoil rxbd++; 460d4fd0404SClaudiu Manoil i++; 461d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 462d4fd0404SClaudiu Manoil i = 0; 463d4fd0404SClaudiu Manoil rx_swbd = rx_ring->rx_swbd; 464d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, 0); 465d4fd0404SClaudiu Manoil } 466d4fd0404SClaudiu Manoil } 467d4fd0404SClaudiu Manoil 468d4fd0404SClaudiu Manoil if (likely(j)) { 469d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 470d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 471d4fd0404SClaudiu Manoil /* update ENETC's consumer index */ 472d4fd0404SClaudiu Manoil enetc_wr_reg(rx_ring->rcir, i); 473d4fd0404SClaudiu Manoil } 474d4fd0404SClaudiu Manoil 475d4fd0404SClaudiu Manoil return j; 476d4fd0404SClaudiu Manoil } 477d4fd0404SClaudiu Manoil 478*d3982312SY.b. Lu #ifdef CONFIG_FSL_ENETC_HW_TIMESTAMPING 479*d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 480*d3982312SY.b. Lu union enetc_rx_bd *rxbd, 481*d3982312SY.b. Lu struct sk_buff *skb) 482*d3982312SY.b. Lu { 483*d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 484*d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 485*d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 486*d3982312SY.b. Lu u32 lo, hi; 487*d3982312SY.b. Lu u64 tstamp; 488*d3982312SY.b. Lu 489*d3982312SY.b. Lu if (rxbd->r.flags & ENETC_RXBD_FLAG_TSTMP) { 490*d3982312SY.b. Lu lo = enetc_rd(hw, ENETC_SICTR0); 491*d3982312SY.b. Lu hi = enetc_rd(hw, ENETC_SICTR1); 492*d3982312SY.b. Lu if (lo <= rxbd->r.tstamp) 493*d3982312SY.b. Lu hi -= 1; 494*d3982312SY.b. Lu 495*d3982312SY.b. Lu tstamp = (u64)hi << 32 | rxbd->r.tstamp; 496*d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 497*d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 498*d3982312SY.b. Lu } 499*d3982312SY.b. Lu } 500*d3982312SY.b. Lu #endif 501*d3982312SY.b. Lu 502d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 503d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 504d4fd0404SClaudiu Manoil { 505*d3982312SY.b. Lu #ifdef CONFIG_FSL_ENETC_HW_TIMESTAMPING 506*d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 507*d3982312SY.b. Lu #endif 508*d3982312SY.b. Lu /* TODO: hashing */ 509d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 510d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 511d4fd0404SClaudiu Manoil 512d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 513d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 514d4fd0404SClaudiu Manoil } 515d4fd0404SClaudiu Manoil 516d4fd0404SClaudiu Manoil /* copy VLAN to skb, if one is extracted, for now we assume it's a 517d4fd0404SClaudiu Manoil * standard TPID, but HW also supports custom values 518d4fd0404SClaudiu Manoil */ 519d4fd0404SClaudiu Manoil if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) 520d4fd0404SClaudiu Manoil __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), 521d4fd0404SClaudiu Manoil le16_to_cpu(rxbd->r.vlan_opt)); 522*d3982312SY.b. Lu #ifdef CONFIG_FSL_ENETC_HW_TIMESTAMPING 523*d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 524*d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 525*d3982312SY.b. Lu #endif 526d4fd0404SClaudiu Manoil } 527d4fd0404SClaudiu Manoil 528d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring, 529d4fd0404SClaudiu Manoil struct sk_buff *skb) 530d4fd0404SClaudiu Manoil { 531d4fd0404SClaudiu Manoil skb_record_rx_queue(skb, rx_ring->index); 532d4fd0404SClaudiu Manoil skb->protocol = eth_type_trans(skb, rx_ring->ndev); 533d4fd0404SClaudiu Manoil } 534d4fd0404SClaudiu Manoil 535d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page) 536d4fd0404SClaudiu Manoil { 537d4fd0404SClaudiu Manoil return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 538d4fd0404SClaudiu Manoil } 539d4fd0404SClaudiu Manoil 540d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring, 541d4fd0404SClaudiu Manoil struct enetc_rx_swbd *old) 542d4fd0404SClaudiu Manoil { 543d4fd0404SClaudiu Manoil struct enetc_rx_swbd *new; 544d4fd0404SClaudiu Manoil 545d4fd0404SClaudiu Manoil new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 546d4fd0404SClaudiu Manoil 547d4fd0404SClaudiu Manoil /* next buf that may reuse a page */ 548d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 549d4fd0404SClaudiu Manoil 550d4fd0404SClaudiu Manoil /* copy page reference */ 551d4fd0404SClaudiu Manoil *new = *old; 552d4fd0404SClaudiu Manoil } 553d4fd0404SClaudiu Manoil 554d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 555d4fd0404SClaudiu Manoil int i, u16 size) 556d4fd0404SClaudiu Manoil { 557d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 558d4fd0404SClaudiu Manoil 559d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 560d4fd0404SClaudiu Manoil rx_swbd->page_offset, 561d4fd0404SClaudiu Manoil size, DMA_FROM_DEVICE); 562d4fd0404SClaudiu Manoil return rx_swbd; 563d4fd0404SClaudiu Manoil } 564d4fd0404SClaudiu Manoil 565d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 566d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 567d4fd0404SClaudiu Manoil { 568d4fd0404SClaudiu Manoil if (likely(enetc_page_reusable(rx_swbd->page))) { 569d4fd0404SClaudiu Manoil rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 570d4fd0404SClaudiu Manoil page_ref_inc(rx_swbd->page); 571d4fd0404SClaudiu Manoil 572d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 573d4fd0404SClaudiu Manoil 574d4fd0404SClaudiu Manoil /* sync for use by the device */ 575d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 576d4fd0404SClaudiu Manoil rx_swbd->page_offset, 577d4fd0404SClaudiu Manoil ENETC_RXB_DMA_SIZE, 578d4fd0404SClaudiu Manoil DMA_FROM_DEVICE); 579d4fd0404SClaudiu Manoil } else { 580d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 581d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 582d4fd0404SClaudiu Manoil } 583d4fd0404SClaudiu Manoil 584d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 585d4fd0404SClaudiu Manoil } 586d4fd0404SClaudiu Manoil 587d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 588d4fd0404SClaudiu Manoil int i, u16 size) 589d4fd0404SClaudiu Manoil { 590d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 591d4fd0404SClaudiu Manoil struct sk_buff *skb; 592d4fd0404SClaudiu Manoil void *ba; 593d4fd0404SClaudiu Manoil 594d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 595d4fd0404SClaudiu Manoil skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE); 596d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 597d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 598d4fd0404SClaudiu Manoil return NULL; 599d4fd0404SClaudiu Manoil } 600d4fd0404SClaudiu Manoil 601d4fd0404SClaudiu Manoil skb_reserve(skb, ENETC_RXB_PAD); 602d4fd0404SClaudiu Manoil __skb_put(skb, size); 603d4fd0404SClaudiu Manoil 604d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 605d4fd0404SClaudiu Manoil 606d4fd0404SClaudiu Manoil return skb; 607d4fd0404SClaudiu Manoil } 608d4fd0404SClaudiu Manoil 609d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 610d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 611d4fd0404SClaudiu Manoil { 612d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 613d4fd0404SClaudiu Manoil 614d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 615d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 616d4fd0404SClaudiu Manoil 617d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 618d4fd0404SClaudiu Manoil } 619d4fd0404SClaudiu Manoil 620d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 621d4fd0404SClaudiu Manoil 622d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 623d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 624d4fd0404SClaudiu Manoil { 625d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 626d4fd0404SClaudiu Manoil int cleaned_cnt, i; 627d4fd0404SClaudiu Manoil 628d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 629d4fd0404SClaudiu Manoil /* next descriptor to process */ 630d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 631d4fd0404SClaudiu Manoil 632d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 633d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 634d4fd0404SClaudiu Manoil struct sk_buff *skb; 635d4fd0404SClaudiu Manoil u32 bd_status; 636d4fd0404SClaudiu Manoil u16 size; 637d4fd0404SClaudiu Manoil 638d4fd0404SClaudiu Manoil if (cleaned_cnt >= ENETC_RXBD_BUNDLE) { 639d4fd0404SClaudiu Manoil int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt); 640d4fd0404SClaudiu Manoil 641d4fd0404SClaudiu Manoil cleaned_cnt -= count; 642d4fd0404SClaudiu Manoil } 643d4fd0404SClaudiu Manoil 644d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, i); 645d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 646d4fd0404SClaudiu Manoil if (!bd_status) 647d4fd0404SClaudiu Manoil break; 648d4fd0404SClaudiu Manoil 649d4fd0404SClaudiu Manoil enetc_wr_reg(rx_ring->idr, BIT(rx_ring->index)); 650d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 651d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 652d4fd0404SClaudiu Manoil skb = enetc_map_rx_buff_to_skb(rx_ring, i, size); 653d4fd0404SClaudiu Manoil if (!skb) 654d4fd0404SClaudiu Manoil break; 655d4fd0404SClaudiu Manoil 656d4fd0404SClaudiu Manoil enetc_get_offloads(rx_ring, rxbd, skb); 657d4fd0404SClaudiu Manoil 658d4fd0404SClaudiu Manoil cleaned_cnt++; 659d4fd0404SClaudiu Manoil rxbd++; 660d4fd0404SClaudiu Manoil i++; 661d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 662d4fd0404SClaudiu Manoil i = 0; 663d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, 0); 664d4fd0404SClaudiu Manoil } 665d4fd0404SClaudiu Manoil 666d4fd0404SClaudiu Manoil if (unlikely(bd_status & 667d4fd0404SClaudiu Manoil ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) { 668d4fd0404SClaudiu Manoil dev_kfree_skb(skb); 669d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 670d4fd0404SClaudiu Manoil dma_rmb(); 671d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 672d4fd0404SClaudiu Manoil rxbd++; 673d4fd0404SClaudiu Manoil i++; 674d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 675d4fd0404SClaudiu Manoil i = 0; 676d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, 0); 677d4fd0404SClaudiu Manoil } 678d4fd0404SClaudiu Manoil } 679d4fd0404SClaudiu Manoil 680d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_dropped++; 681d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_errors++; 682d4fd0404SClaudiu Manoil 683d4fd0404SClaudiu Manoil break; 684d4fd0404SClaudiu Manoil } 685d4fd0404SClaudiu Manoil 686d4fd0404SClaudiu Manoil /* not last BD in frame? */ 687d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 688d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 689d4fd0404SClaudiu Manoil size = ENETC_RXB_DMA_SIZE; 690d4fd0404SClaudiu Manoil 691d4fd0404SClaudiu Manoil if (bd_status & ENETC_RXBD_LSTATUS_F) { 692d4fd0404SClaudiu Manoil dma_rmb(); 693d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 694d4fd0404SClaudiu Manoil } 695d4fd0404SClaudiu Manoil 696d4fd0404SClaudiu Manoil enetc_add_rx_buff_to_skb(rx_ring, i, size, skb); 697d4fd0404SClaudiu Manoil 698d4fd0404SClaudiu Manoil cleaned_cnt++; 699d4fd0404SClaudiu Manoil rxbd++; 700d4fd0404SClaudiu Manoil i++; 701d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 702d4fd0404SClaudiu Manoil i = 0; 703d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, 0); 704d4fd0404SClaudiu Manoil } 705d4fd0404SClaudiu Manoil } 706d4fd0404SClaudiu Manoil 707d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 708d4fd0404SClaudiu Manoil 709d4fd0404SClaudiu Manoil enetc_process_skb(rx_ring, skb); 710d4fd0404SClaudiu Manoil 711d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 712d4fd0404SClaudiu Manoil 713d4fd0404SClaudiu Manoil rx_frm_cnt++; 714d4fd0404SClaudiu Manoil } 715d4fd0404SClaudiu Manoil 716d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 717d4fd0404SClaudiu Manoil 718d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 719d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 720d4fd0404SClaudiu Manoil 721d4fd0404SClaudiu Manoil return rx_frm_cnt; 722d4fd0404SClaudiu Manoil } 723d4fd0404SClaudiu Manoil 724d4fd0404SClaudiu Manoil /* Probing and Init */ 725d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 726d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 727d4fd0404SClaudiu Manoil { 728d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 729d4fd0404SClaudiu Manoil u32 val; 730d4fd0404SClaudiu Manoil 731d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 732d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 733d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 734d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 735d382563fSClaudiu Manoil 736d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 737d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 738d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 739d382563fSClaudiu Manoil 740d382563fSClaudiu Manoil si->num_rss = 0; 741d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 742d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 743d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRSSCAPR); 744d382563fSClaudiu Manoil si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(val); 745d382563fSClaudiu Manoil } 746d4fd0404SClaudiu Manoil } 747d4fd0404SClaudiu Manoil 748d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 749d4fd0404SClaudiu Manoil { 750d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 751d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 752d4fd0404SClaudiu Manoil if (!r->bd_base) 753d4fd0404SClaudiu Manoil return -ENOMEM; 754d4fd0404SClaudiu Manoil 755d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 756d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 757d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 758d4fd0404SClaudiu Manoil r->bd_dma_base); 759d4fd0404SClaudiu Manoil return -EINVAL; 760d4fd0404SClaudiu Manoil } 761d4fd0404SClaudiu Manoil 762d4fd0404SClaudiu Manoil return 0; 763d4fd0404SClaudiu Manoil } 764d4fd0404SClaudiu Manoil 765d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 766d4fd0404SClaudiu Manoil { 767d4fd0404SClaudiu Manoil int err; 768d4fd0404SClaudiu Manoil 769d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 770d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 771d4fd0404SClaudiu Manoil return -ENOMEM; 772d4fd0404SClaudiu Manoil 773d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 774d4fd0404SClaudiu Manoil if (err) { 775d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 776d4fd0404SClaudiu Manoil return err; 777d4fd0404SClaudiu Manoil } 778d4fd0404SClaudiu Manoil 779d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 780d4fd0404SClaudiu Manoil txr->next_to_use = 0; 781d4fd0404SClaudiu Manoil 782d4fd0404SClaudiu Manoil return 0; 783d4fd0404SClaudiu Manoil } 784d4fd0404SClaudiu Manoil 785d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 786d4fd0404SClaudiu Manoil { 787d4fd0404SClaudiu Manoil int size, i; 788d4fd0404SClaudiu Manoil 789d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 790d4fd0404SClaudiu Manoil enetc_free_tx_skb(txr, &txr->tx_swbd[i]); 791d4fd0404SClaudiu Manoil 792d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 793d4fd0404SClaudiu Manoil 794d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 795d4fd0404SClaudiu Manoil txr->bd_base = NULL; 796d4fd0404SClaudiu Manoil 797d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 798d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 799d4fd0404SClaudiu Manoil } 800d4fd0404SClaudiu Manoil 801d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 802d4fd0404SClaudiu Manoil { 803d4fd0404SClaudiu Manoil int i, err; 804d4fd0404SClaudiu Manoil 805d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 806d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 807d4fd0404SClaudiu Manoil 808d4fd0404SClaudiu Manoil if (err) 809d4fd0404SClaudiu Manoil goto fail; 810d4fd0404SClaudiu Manoil } 811d4fd0404SClaudiu Manoil 812d4fd0404SClaudiu Manoil return 0; 813d4fd0404SClaudiu Manoil 814d4fd0404SClaudiu Manoil fail: 815d4fd0404SClaudiu Manoil while (i-- > 0) 816d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 817d4fd0404SClaudiu Manoil 818d4fd0404SClaudiu Manoil return err; 819d4fd0404SClaudiu Manoil } 820d4fd0404SClaudiu Manoil 821d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 822d4fd0404SClaudiu Manoil { 823d4fd0404SClaudiu Manoil int i; 824d4fd0404SClaudiu Manoil 825d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 826d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 827d4fd0404SClaudiu Manoil } 828d4fd0404SClaudiu Manoil 829d4fd0404SClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr) 830d4fd0404SClaudiu Manoil { 831d4fd0404SClaudiu Manoil int err; 832d4fd0404SClaudiu Manoil 833d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 834d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 835d4fd0404SClaudiu Manoil return -ENOMEM; 836d4fd0404SClaudiu Manoil 837d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, sizeof(union enetc_rx_bd)); 838d4fd0404SClaudiu Manoil if (err) { 839d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 840d4fd0404SClaudiu Manoil return err; 841d4fd0404SClaudiu Manoil } 842d4fd0404SClaudiu Manoil 843d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 844d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 845d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 846d4fd0404SClaudiu Manoil 847d4fd0404SClaudiu Manoil return 0; 848d4fd0404SClaudiu Manoil } 849d4fd0404SClaudiu Manoil 850d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 851d4fd0404SClaudiu Manoil { 852d4fd0404SClaudiu Manoil int size; 853d4fd0404SClaudiu Manoil 854d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 855d4fd0404SClaudiu Manoil 856d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 857d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 858d4fd0404SClaudiu Manoil 859d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 860d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 861d4fd0404SClaudiu Manoil } 862d4fd0404SClaudiu Manoil 863d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 864d4fd0404SClaudiu Manoil { 865d4fd0404SClaudiu Manoil int i, err; 866d4fd0404SClaudiu Manoil 867d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 868d4fd0404SClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i]); 869d4fd0404SClaudiu Manoil 870d4fd0404SClaudiu Manoil if (err) 871d4fd0404SClaudiu Manoil goto fail; 872d4fd0404SClaudiu Manoil } 873d4fd0404SClaudiu Manoil 874d4fd0404SClaudiu Manoil return 0; 875d4fd0404SClaudiu Manoil 876d4fd0404SClaudiu Manoil fail: 877d4fd0404SClaudiu Manoil while (i-- > 0) 878d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 879d4fd0404SClaudiu Manoil 880d4fd0404SClaudiu Manoil return err; 881d4fd0404SClaudiu Manoil } 882d4fd0404SClaudiu Manoil 883d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 884d4fd0404SClaudiu Manoil { 885d4fd0404SClaudiu Manoil int i; 886d4fd0404SClaudiu Manoil 887d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 888d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 889d4fd0404SClaudiu Manoil } 890d4fd0404SClaudiu Manoil 891d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 892d4fd0404SClaudiu Manoil { 893d4fd0404SClaudiu Manoil int i; 894d4fd0404SClaudiu Manoil 895d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 896d4fd0404SClaudiu Manoil return; 897d4fd0404SClaudiu Manoil 898d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 899d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 900d4fd0404SClaudiu Manoil 901d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 902d4fd0404SClaudiu Manoil } 903d4fd0404SClaudiu Manoil 904d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 905d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 906d4fd0404SClaudiu Manoil } 907d4fd0404SClaudiu Manoil 908d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 909d4fd0404SClaudiu Manoil { 910d4fd0404SClaudiu Manoil int i; 911d4fd0404SClaudiu Manoil 912d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 913d4fd0404SClaudiu Manoil return; 914d4fd0404SClaudiu Manoil 915d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 916d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 917d4fd0404SClaudiu Manoil 918d4fd0404SClaudiu Manoil if (!rx_swbd->page) 919d4fd0404SClaudiu Manoil continue; 920d4fd0404SClaudiu Manoil 921d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 922d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 923d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 924d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 925d4fd0404SClaudiu Manoil } 926d4fd0404SClaudiu Manoil 927d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 928d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 929d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 930d4fd0404SClaudiu Manoil } 931d4fd0404SClaudiu Manoil 932d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 933d4fd0404SClaudiu Manoil { 934d4fd0404SClaudiu Manoil int i; 935d4fd0404SClaudiu Manoil 936d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 937d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 938d4fd0404SClaudiu Manoil 939d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 940d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 941d4fd0404SClaudiu Manoil } 942d4fd0404SClaudiu Manoil 943d4fd0404SClaudiu Manoil static int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 944d4fd0404SClaudiu Manoil { 945d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 946d4fd0404SClaudiu Manoil 947d4fd0404SClaudiu Manoil cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base, 948d4fd0404SClaudiu Manoil GFP_KERNEL); 949d4fd0404SClaudiu Manoil if (!cbdr->bd_base) 950d4fd0404SClaudiu Manoil return -ENOMEM; 951d4fd0404SClaudiu Manoil 952d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 953d4fd0404SClaudiu Manoil if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) { 954d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 955d4fd0404SClaudiu Manoil return -EINVAL; 956d4fd0404SClaudiu Manoil } 957d4fd0404SClaudiu Manoil 958d4fd0404SClaudiu Manoil cbdr->next_to_clean = 0; 959d4fd0404SClaudiu Manoil cbdr->next_to_use = 0; 960d4fd0404SClaudiu Manoil 961d4fd0404SClaudiu Manoil return 0; 962d4fd0404SClaudiu Manoil } 963d4fd0404SClaudiu Manoil 964d4fd0404SClaudiu Manoil static void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 965d4fd0404SClaudiu Manoil { 966d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 967d4fd0404SClaudiu Manoil 968d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 969d4fd0404SClaudiu Manoil cbdr->bd_base = NULL; 970d4fd0404SClaudiu Manoil } 971d4fd0404SClaudiu Manoil 972d4fd0404SClaudiu Manoil static void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr) 973d4fd0404SClaudiu Manoil { 974d4fd0404SClaudiu Manoil /* set CBDR cache attributes */ 975d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR2, 976d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 977d4fd0404SClaudiu Manoil 978d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base)); 979d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base)); 980d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count)); 981d4fd0404SClaudiu Manoil 982d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRPIR, 0); 983d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRCIR, 0); 984d4fd0404SClaudiu Manoil 985d4fd0404SClaudiu Manoil /* enable ring */ 986d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, BIT(31)); 987d4fd0404SClaudiu Manoil 988d4fd0404SClaudiu Manoil cbdr->pir = hw->reg + ENETC_SICBDRPIR; 989d4fd0404SClaudiu Manoil cbdr->cir = hw->reg + ENETC_SICBDRCIR; 990d4fd0404SClaudiu Manoil } 991d4fd0404SClaudiu Manoil 992d4fd0404SClaudiu Manoil static void enetc_clear_cbdr(struct enetc_hw *hw) 993d4fd0404SClaudiu Manoil { 994d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, 0); 995d4fd0404SClaudiu Manoil } 996d4fd0404SClaudiu Manoil 997d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 998d382563fSClaudiu Manoil { 999d382563fSClaudiu Manoil int *rss_table; 1000d382563fSClaudiu Manoil int i; 1001d382563fSClaudiu Manoil 1002d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 1003d382563fSClaudiu Manoil if (!rss_table) 1004d382563fSClaudiu Manoil return -ENOMEM; 1005d382563fSClaudiu Manoil 1006d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1007d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1008d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1009d382563fSClaudiu Manoil 1010d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1011d382563fSClaudiu Manoil 1012d382563fSClaudiu Manoil kfree(rss_table); 1013d382563fSClaudiu Manoil 1014d382563fSClaudiu Manoil return 0; 1015d382563fSClaudiu Manoil } 1016d382563fSClaudiu Manoil 1017d4fd0404SClaudiu Manoil static int enetc_configure_si(struct enetc_ndev_priv *priv) 1018d4fd0404SClaudiu Manoil { 1019d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1020d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1021d382563fSClaudiu Manoil int err; 1022d4fd0404SClaudiu Manoil 1023d4fd0404SClaudiu Manoil enetc_setup_cbdr(hw, &si->cbd_ring); 1024d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1025d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1026d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1027d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1028d4fd0404SClaudiu Manoil /* enable SI */ 1029d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1030d4fd0404SClaudiu Manoil 1031d382563fSClaudiu Manoil if (si->num_rss) { 1032d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1033d382563fSClaudiu Manoil if (err) 1034d382563fSClaudiu Manoil return err; 1035d382563fSClaudiu Manoil } 1036d382563fSClaudiu Manoil 1037d4fd0404SClaudiu Manoil return 0; 1038d4fd0404SClaudiu Manoil } 1039d4fd0404SClaudiu Manoil 1040d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1041d4fd0404SClaudiu Manoil { 1042d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1043d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1044d4fd0404SClaudiu Manoil 1045d4fd0404SClaudiu Manoil priv->tx_bd_count = ENETC_BDR_DEFAULT_SIZE; 1046d4fd0404SClaudiu Manoil priv->rx_bd_count = ENETC_BDR_DEFAULT_SIZE; 1047d4fd0404SClaudiu Manoil 1048d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1049d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1050d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1051d4fd0404SClaudiu Manoil */ 1052d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1053d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1054d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1055d4fd0404SClaudiu Manoil 1056d4fd0404SClaudiu Manoil /* SI specific */ 1057d4fd0404SClaudiu Manoil si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE; 1058d4fd0404SClaudiu Manoil } 1059d4fd0404SClaudiu Manoil 1060d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1061d4fd0404SClaudiu Manoil { 1062d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1063d4fd0404SClaudiu Manoil int err; 1064d4fd0404SClaudiu Manoil 1065d4fd0404SClaudiu Manoil err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring); 1066d4fd0404SClaudiu Manoil if (err) 1067d4fd0404SClaudiu Manoil return err; 1068d4fd0404SClaudiu Manoil 1069d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1070d382563fSClaudiu Manoil GFP_KERNEL); 1071d382563fSClaudiu Manoil if (!priv->cls_rules) { 1072d382563fSClaudiu Manoil err = -ENOMEM; 1073d382563fSClaudiu Manoil goto err_alloc_cls; 1074d382563fSClaudiu Manoil } 1075d382563fSClaudiu Manoil 1076d4fd0404SClaudiu Manoil err = enetc_configure_si(priv); 1077d4fd0404SClaudiu Manoil if (err) 1078d4fd0404SClaudiu Manoil goto err_config_si; 1079d4fd0404SClaudiu Manoil 1080d4fd0404SClaudiu Manoil return 0; 1081d4fd0404SClaudiu Manoil 1082d4fd0404SClaudiu Manoil err_config_si: 1083d382563fSClaudiu Manoil kfree(priv->cls_rules); 1084d382563fSClaudiu Manoil err_alloc_cls: 1085d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1086d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1087d4fd0404SClaudiu Manoil 1088d4fd0404SClaudiu Manoil return err; 1089d4fd0404SClaudiu Manoil } 1090d4fd0404SClaudiu Manoil 1091d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1092d4fd0404SClaudiu Manoil { 1093d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1094d4fd0404SClaudiu Manoil 1095d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1096d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1097d382563fSClaudiu Manoil 1098d382563fSClaudiu Manoil kfree(priv->cls_rules); 1099d4fd0404SClaudiu Manoil } 1100d4fd0404SClaudiu Manoil 1101d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1102d4fd0404SClaudiu Manoil { 1103d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1104d4fd0404SClaudiu Manoil u32 tbmr; 1105d4fd0404SClaudiu Manoil 1106d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1107d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1108d4fd0404SClaudiu Manoil 1109d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1110d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1111d4fd0404SClaudiu Manoil 1112d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1113d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1114d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1115d4fd0404SClaudiu Manoil 1116d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1117d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1118d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1119d4fd0404SClaudiu Manoil 1120d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 1121d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICIR0, ENETC_TBICIR0_ICEN | 0x1); 1122d4fd0404SClaudiu Manoil 1123d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1124d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1125d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1126d4fd0404SClaudiu Manoil 1127d4fd0404SClaudiu Manoil /* enable ring */ 1128d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1129d4fd0404SClaudiu Manoil 1130d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1131d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1132d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1133d4fd0404SClaudiu Manoil } 1134d4fd0404SClaudiu Manoil 1135d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1136d4fd0404SClaudiu Manoil { 1137d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1138d4fd0404SClaudiu Manoil u32 rbmr; 1139d4fd0404SClaudiu Manoil 1140d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1141d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1142d4fd0404SClaudiu Manoil 1143d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1144d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1145d4fd0404SClaudiu Manoil 1146d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1147d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1148d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1149d4fd0404SClaudiu Manoil 1150d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1151d4fd0404SClaudiu Manoil 1152d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1153d4fd0404SClaudiu Manoil 1154d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 1155d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICIR0, ENETC_RBICIR0_ICEN | 0x1); 1156d4fd0404SClaudiu Manoil 1157d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1158*d3982312SY.b. Lu #ifdef CONFIG_FSL_ENETC_HW_TIMESTAMPING 1159*d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1160*d3982312SY.b. Lu #endif 1161d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1162d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1163d4fd0404SClaudiu Manoil 1164d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1165d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1166d4fd0404SClaudiu Manoil 1167d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 1168d4fd0404SClaudiu Manoil 1169d4fd0404SClaudiu Manoil /* enable ring */ 1170d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1171d4fd0404SClaudiu Manoil } 1172d4fd0404SClaudiu Manoil 1173d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1174d4fd0404SClaudiu Manoil { 1175d4fd0404SClaudiu Manoil int i; 1176d4fd0404SClaudiu Manoil 1177d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1178d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1179d4fd0404SClaudiu Manoil 1180d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1181d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1182d4fd0404SClaudiu Manoil } 1183d4fd0404SClaudiu Manoil 1184d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1185d4fd0404SClaudiu Manoil { 1186d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1187d4fd0404SClaudiu Manoil 1188d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1189d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1190d4fd0404SClaudiu Manoil } 1191d4fd0404SClaudiu Manoil 1192d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1193d4fd0404SClaudiu Manoil { 1194d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1195d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1196d4fd0404SClaudiu Manoil 1197d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1198d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1199d4fd0404SClaudiu Manoil 1200d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1201d4fd0404SClaudiu Manoil while (delay < timeout && 1202d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1203d4fd0404SClaudiu Manoil msleep(delay); 1204d4fd0404SClaudiu Manoil delay *= 2; 1205d4fd0404SClaudiu Manoil } 1206d4fd0404SClaudiu Manoil 1207d4fd0404SClaudiu Manoil if (delay >= timeout) 1208d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1209d4fd0404SClaudiu Manoil idx); 1210d4fd0404SClaudiu Manoil } 1211d4fd0404SClaudiu Manoil 1212d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1213d4fd0404SClaudiu Manoil { 1214d4fd0404SClaudiu Manoil int i; 1215d4fd0404SClaudiu Manoil 1216d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1217d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1218d4fd0404SClaudiu Manoil 1219d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1220d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1221d4fd0404SClaudiu Manoil 1222d4fd0404SClaudiu Manoil udelay(1); 1223d4fd0404SClaudiu Manoil } 1224d4fd0404SClaudiu Manoil 1225d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1226d4fd0404SClaudiu Manoil { 1227d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1228d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1229d4fd0404SClaudiu Manoil int i, j, err; 1230d4fd0404SClaudiu Manoil 1231d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1232d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1233d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1234d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1235d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1236d4fd0404SClaudiu Manoil 1237d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1238d4fd0404SClaudiu Manoil priv->ndev->name, i); 1239d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1240d4fd0404SClaudiu Manoil if (err) { 1241d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1242d4fd0404SClaudiu Manoil goto irq_err; 1243d4fd0404SClaudiu Manoil } 1244d4fd0404SClaudiu Manoil 1245d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1246d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 1247d4fd0404SClaudiu Manoil 1248d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1249d4fd0404SClaudiu Manoil 1250d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1251d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1252d4fd0404SClaudiu Manoil 1253d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1254d4fd0404SClaudiu Manoil } 1255d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1256d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1257d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1258d4fd0404SClaudiu Manoil } 1259d4fd0404SClaudiu Manoil 1260d4fd0404SClaudiu Manoil return 0; 1261d4fd0404SClaudiu Manoil 1262d4fd0404SClaudiu Manoil irq_err: 1263d4fd0404SClaudiu Manoil while (i--) { 1264d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1265d4fd0404SClaudiu Manoil 1266d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1267d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1268d4fd0404SClaudiu Manoil } 1269d4fd0404SClaudiu Manoil 1270d4fd0404SClaudiu Manoil return err; 1271d4fd0404SClaudiu Manoil } 1272d4fd0404SClaudiu Manoil 1273d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1274d4fd0404SClaudiu Manoil { 1275d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1276d4fd0404SClaudiu Manoil int i; 1277d4fd0404SClaudiu Manoil 1278d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1279d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1280d4fd0404SClaudiu Manoil 1281d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1282d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1283d4fd0404SClaudiu Manoil } 1284d4fd0404SClaudiu Manoil } 1285d4fd0404SClaudiu Manoil 1286d4fd0404SClaudiu Manoil static void enetc_enable_interrupts(struct enetc_ndev_priv *priv) 1287d4fd0404SClaudiu Manoil { 1288d4fd0404SClaudiu Manoil int i; 1289d4fd0404SClaudiu Manoil 1290d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1291d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1292d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, 1293d4fd0404SClaudiu Manoil ENETC_RBIER, ENETC_RBIER_RXTIE); 1294d4fd0404SClaudiu Manoil } 1295d4fd0404SClaudiu Manoil 1296d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1297d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, 1298d4fd0404SClaudiu Manoil ENETC_TBIER, ENETC_TBIER_TXTIE); 1299d4fd0404SClaudiu Manoil } 1300d4fd0404SClaudiu Manoil } 1301d4fd0404SClaudiu Manoil 1302d4fd0404SClaudiu Manoil static void enetc_disable_interrupts(struct enetc_ndev_priv *priv) 1303d4fd0404SClaudiu Manoil { 1304d4fd0404SClaudiu Manoil int i; 1305d4fd0404SClaudiu Manoil 1306d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1307d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1308d4fd0404SClaudiu Manoil 1309d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1310d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1311d4fd0404SClaudiu Manoil } 1312d4fd0404SClaudiu Manoil 1313d4fd0404SClaudiu Manoil static void adjust_link(struct net_device *ndev) 1314d4fd0404SClaudiu Manoil { 1315d4fd0404SClaudiu Manoil struct phy_device *phydev = ndev->phydev; 1316d4fd0404SClaudiu Manoil 1317d4fd0404SClaudiu Manoil phy_print_status(phydev); 1318d4fd0404SClaudiu Manoil } 1319d4fd0404SClaudiu Manoil 1320d4fd0404SClaudiu Manoil static int enetc_phy_connect(struct net_device *ndev) 1321d4fd0404SClaudiu Manoil { 1322d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1323d4fd0404SClaudiu Manoil struct phy_device *phydev; 1324d4fd0404SClaudiu Manoil 1325d4fd0404SClaudiu Manoil if (!priv->phy_node) 1326d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1327d4fd0404SClaudiu Manoil 1328d4fd0404SClaudiu Manoil phydev = of_phy_connect(ndev, priv->phy_node, &adjust_link, 1329d4fd0404SClaudiu Manoil 0, priv->if_mode); 1330d4fd0404SClaudiu Manoil if (!phydev) { 1331d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 1332d4fd0404SClaudiu Manoil return -ENODEV; 1333d4fd0404SClaudiu Manoil } 1334d4fd0404SClaudiu Manoil 1335d4fd0404SClaudiu Manoil phy_attached_info(phydev); 1336d4fd0404SClaudiu Manoil 1337d4fd0404SClaudiu Manoil return 0; 1338d4fd0404SClaudiu Manoil } 1339d4fd0404SClaudiu Manoil 1340d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 1341d4fd0404SClaudiu Manoil { 1342d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1343d4fd0404SClaudiu Manoil int i, err; 1344d4fd0404SClaudiu Manoil 1345d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 1346d4fd0404SClaudiu Manoil if (err) 1347d4fd0404SClaudiu Manoil return err; 1348d4fd0404SClaudiu Manoil 1349d4fd0404SClaudiu Manoil err = enetc_phy_connect(ndev); 1350d4fd0404SClaudiu Manoil if (err) 1351d4fd0404SClaudiu Manoil goto err_phy_connect; 1352d4fd0404SClaudiu Manoil 1353d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 1354d4fd0404SClaudiu Manoil if (err) 1355d4fd0404SClaudiu Manoil goto err_alloc_tx; 1356d4fd0404SClaudiu Manoil 1357d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 1358d4fd0404SClaudiu Manoil if (err) 1359d4fd0404SClaudiu Manoil goto err_alloc_rx; 1360d4fd0404SClaudiu Manoil 1361d4fd0404SClaudiu Manoil enetc_setup_bdrs(priv); 1362d4fd0404SClaudiu Manoil 1363d4fd0404SClaudiu Manoil err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1364d4fd0404SClaudiu Manoil if (err) 1365d4fd0404SClaudiu Manoil goto err_set_queues; 1366d4fd0404SClaudiu Manoil 1367d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 1368d4fd0404SClaudiu Manoil if (err) 1369d4fd0404SClaudiu Manoil goto err_set_queues; 1370d4fd0404SClaudiu Manoil 1371d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) 1372d4fd0404SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 1373d4fd0404SClaudiu Manoil 1374d4fd0404SClaudiu Manoil enetc_enable_interrupts(priv); 1375d4fd0404SClaudiu Manoil 1376d4fd0404SClaudiu Manoil if (ndev->phydev) 1377d4fd0404SClaudiu Manoil phy_start(ndev->phydev); 1378d4fd0404SClaudiu Manoil else 1379d4fd0404SClaudiu Manoil netif_carrier_on(ndev); 1380d4fd0404SClaudiu Manoil 1381d4fd0404SClaudiu Manoil netif_tx_start_all_queues(ndev); 1382d4fd0404SClaudiu Manoil 1383d4fd0404SClaudiu Manoil return 0; 1384d4fd0404SClaudiu Manoil 1385d4fd0404SClaudiu Manoil err_set_queues: 1386d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1387d4fd0404SClaudiu Manoil err_alloc_rx: 1388d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1389d4fd0404SClaudiu Manoil err_alloc_tx: 1390d4fd0404SClaudiu Manoil if (ndev->phydev) 1391d4fd0404SClaudiu Manoil phy_disconnect(ndev->phydev); 1392d4fd0404SClaudiu Manoil err_phy_connect: 1393d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1394d4fd0404SClaudiu Manoil 1395d4fd0404SClaudiu Manoil return err; 1396d4fd0404SClaudiu Manoil } 1397d4fd0404SClaudiu Manoil 1398d4fd0404SClaudiu Manoil int enetc_close(struct net_device *ndev) 1399d4fd0404SClaudiu Manoil { 1400d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1401d4fd0404SClaudiu Manoil int i; 1402d4fd0404SClaudiu Manoil 1403d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 1404d4fd0404SClaudiu Manoil 1405d4fd0404SClaudiu Manoil if (ndev->phydev) { 1406d4fd0404SClaudiu Manoil phy_stop(ndev->phydev); 1407d4fd0404SClaudiu Manoil phy_disconnect(ndev->phydev); 1408d4fd0404SClaudiu Manoil } else { 1409d4fd0404SClaudiu Manoil netif_carrier_off(ndev); 1410d4fd0404SClaudiu Manoil } 1411d4fd0404SClaudiu Manoil 1412d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1413d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 1414d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 1415d4fd0404SClaudiu Manoil } 1416d4fd0404SClaudiu Manoil 1417d4fd0404SClaudiu Manoil enetc_disable_interrupts(priv); 1418d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 1419d4fd0404SClaudiu Manoil 1420d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 1421d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1422d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1423d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1424d4fd0404SClaudiu Manoil 1425d4fd0404SClaudiu Manoil return 0; 1426d4fd0404SClaudiu Manoil } 1427d4fd0404SClaudiu Manoil 1428d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 1429d4fd0404SClaudiu Manoil { 1430d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1431d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 1432d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 1433d4fd0404SClaudiu Manoil int i; 1434d4fd0404SClaudiu Manoil 1435d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1436d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 1437d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 1438d4fd0404SClaudiu Manoil } 1439d4fd0404SClaudiu Manoil 1440d4fd0404SClaudiu Manoil stats->rx_packets = packets; 1441d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 1442d4fd0404SClaudiu Manoil bytes = 0; 1443d4fd0404SClaudiu Manoil packets = 0; 1444d4fd0404SClaudiu Manoil 1445d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1446d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 1447d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 1448d4fd0404SClaudiu Manoil } 1449d4fd0404SClaudiu Manoil 1450d4fd0404SClaudiu Manoil stats->tx_packets = packets; 1451d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 1452d4fd0404SClaudiu Manoil 1453d4fd0404SClaudiu Manoil return stats; 1454d4fd0404SClaudiu Manoil } 1455d4fd0404SClaudiu Manoil 1456d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 1457d382563fSClaudiu Manoil { 1458d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1459d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1460d382563fSClaudiu Manoil u32 reg; 1461d382563fSClaudiu Manoil 1462d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 1463d382563fSClaudiu Manoil 1464d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 1465d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 1466d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 1467d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 1468d382563fSClaudiu Manoil 1469d382563fSClaudiu Manoil return 0; 1470d382563fSClaudiu Manoil } 1471d382563fSClaudiu Manoil 1472d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 1473d382563fSClaudiu Manoil netdev_features_t features) 1474d382563fSClaudiu Manoil { 1475d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 1476d382563fSClaudiu Manoil 1477d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 1478d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 1479d382563fSClaudiu Manoil 1480d382563fSClaudiu Manoil return 0; 1481d382563fSClaudiu Manoil } 1482d382563fSClaudiu Manoil 1483*d3982312SY.b. Lu #ifdef CONFIG_FSL_ENETC_HW_TIMESTAMPING 1484*d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 1485*d3982312SY.b. Lu { 1486*d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1487*d3982312SY.b. Lu struct hwtstamp_config config; 1488*d3982312SY.b. Lu 1489*d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 1490*d3982312SY.b. Lu return -EFAULT; 1491*d3982312SY.b. Lu 1492*d3982312SY.b. Lu switch (config.tx_type) { 1493*d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 1494*d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP; 1495*d3982312SY.b. Lu break; 1496*d3982312SY.b. Lu case HWTSTAMP_TX_ON: 1497*d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 1498*d3982312SY.b. Lu break; 1499*d3982312SY.b. Lu default: 1500*d3982312SY.b. Lu return -ERANGE; 1501*d3982312SY.b. Lu } 1502*d3982312SY.b. Lu 1503*d3982312SY.b. Lu switch (config.rx_filter) { 1504*d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 1505*d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 1506*d3982312SY.b. Lu break; 1507*d3982312SY.b. Lu default: 1508*d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 1509*d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 1510*d3982312SY.b. Lu } 1511*d3982312SY.b. Lu 1512*d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1513*d3982312SY.b. Lu -EFAULT : 0; 1514*d3982312SY.b. Lu } 1515*d3982312SY.b. Lu 1516*d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 1517*d3982312SY.b. Lu { 1518*d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1519*d3982312SY.b. Lu struct hwtstamp_config config; 1520*d3982312SY.b. Lu 1521*d3982312SY.b. Lu config.flags = 0; 1522*d3982312SY.b. Lu 1523*d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_TX_TSTAMP) 1524*d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 1525*d3982312SY.b. Lu else 1526*d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 1527*d3982312SY.b. Lu 1528*d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 1529*d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 1530*d3982312SY.b. Lu 1531*d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1532*d3982312SY.b. Lu -EFAULT : 0; 1533*d3982312SY.b. Lu } 1534*d3982312SY.b. Lu #endif 1535*d3982312SY.b. Lu 1536*d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 1537*d3982312SY.b. Lu { 1538*d3982312SY.b. Lu #ifdef CONFIG_FSL_ENETC_HW_TIMESTAMPING 1539*d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 1540*d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 1541*d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 1542*d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 1543*d3982312SY.b. Lu #endif 1544*d3982312SY.b. Lu return -EINVAL; 1545*d3982312SY.b. Lu } 1546*d3982312SY.b. Lu 1547d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 1548d4fd0404SClaudiu Manoil { 1549d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1550d4fd0404SClaudiu Manoil int size, v_tx_rings; 1551d4fd0404SClaudiu Manoil int i, n, err, nvec; 1552d4fd0404SClaudiu Manoil 1553d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 1554d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 1555d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 1556d4fd0404SClaudiu Manoil 1557d4fd0404SClaudiu Manoil if (n < 0) 1558d4fd0404SClaudiu Manoil return n; 1559d4fd0404SClaudiu Manoil 1560d4fd0404SClaudiu Manoil if (n != nvec) 1561d4fd0404SClaudiu Manoil return -EPERM; 1562d4fd0404SClaudiu Manoil 1563d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 1564d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 1565d4fd0404SClaudiu Manoil size = sizeof(struct enetc_int_vector) + 1566d4fd0404SClaudiu Manoil sizeof(struct enetc_bdr) * v_tx_rings; 1567d4fd0404SClaudiu Manoil 1568d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1569d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 1570d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 1571d4fd0404SClaudiu Manoil int j; 1572d4fd0404SClaudiu Manoil 1573d4fd0404SClaudiu Manoil v = kzalloc(size, GFP_KERNEL); 1574d4fd0404SClaudiu Manoil if (!v) { 1575d4fd0404SClaudiu Manoil err = -ENOMEM; 1576d4fd0404SClaudiu Manoil goto fail; 1577d4fd0404SClaudiu Manoil } 1578d4fd0404SClaudiu Manoil 1579d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 1580d4fd0404SClaudiu Manoil 1581d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 1582d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 1583d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 1584d4fd0404SClaudiu Manoil 1585d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 1586d4fd0404SClaudiu Manoil int idx; 1587d4fd0404SClaudiu Manoil 1588d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 1589d4fd0404SClaudiu Manoil if (priv->bdr_int_num == ENETC_MAX_BDR_INT) 1590d4fd0404SClaudiu Manoil idx = 2 * j + i; /* 2 CPUs */ 1591d4fd0404SClaudiu Manoil else 1592d4fd0404SClaudiu Manoil idx = j + i * v_tx_rings; /* default */ 1593d4fd0404SClaudiu Manoil 1594d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 1595d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 1596d4fd0404SClaudiu Manoil bdr->index = idx; 1597d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1598d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1599d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 1600d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 1601d4fd0404SClaudiu Manoil } 1602d4fd0404SClaudiu Manoil 1603d4fd0404SClaudiu Manoil bdr = &v->rx_ring; 1604d4fd0404SClaudiu Manoil bdr->index = i; 1605d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1606d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1607d4fd0404SClaudiu Manoil bdr->bd_count = priv->rx_bd_count; 1608d4fd0404SClaudiu Manoil priv->rx_ring[i] = bdr; 1609d4fd0404SClaudiu Manoil } 1610d4fd0404SClaudiu Manoil 1611d4fd0404SClaudiu Manoil return 0; 1612d4fd0404SClaudiu Manoil 1613d4fd0404SClaudiu Manoil fail: 1614d4fd0404SClaudiu Manoil while (i--) { 1615d4fd0404SClaudiu Manoil netif_napi_del(&priv->int_vector[i]->napi); 1616d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1617d4fd0404SClaudiu Manoil } 1618d4fd0404SClaudiu Manoil 1619d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 1620d4fd0404SClaudiu Manoil 1621d4fd0404SClaudiu Manoil return err; 1622d4fd0404SClaudiu Manoil } 1623d4fd0404SClaudiu Manoil 1624d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 1625d4fd0404SClaudiu Manoil { 1626d4fd0404SClaudiu Manoil int i; 1627d4fd0404SClaudiu Manoil 1628d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1629d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1630d4fd0404SClaudiu Manoil 1631d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 1632d4fd0404SClaudiu Manoil } 1633d4fd0404SClaudiu Manoil 1634d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1635d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 1636d4fd0404SClaudiu Manoil 1637d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1638d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 1639d4fd0404SClaudiu Manoil 1640d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1641d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1642d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 1643d4fd0404SClaudiu Manoil } 1644d4fd0404SClaudiu Manoil 1645d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 1646d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 1647d4fd0404SClaudiu Manoil } 1648d4fd0404SClaudiu Manoil 1649d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 1650d4fd0404SClaudiu Manoil { 1651d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 1652d4fd0404SClaudiu Manoil 1653d4fd0404SClaudiu Manoil kfree(p); 1654d4fd0404SClaudiu Manoil } 1655d4fd0404SClaudiu Manoil 1656d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 1657d4fd0404SClaudiu Manoil { 1658d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 1659d4fd0404SClaudiu Manoil si->errata = ENETC_ERR_TXCSUM | ENETC_ERR_VLAN_ISOL | 1660d4fd0404SClaudiu Manoil ENETC_ERR_UCMCSWP; 1661d4fd0404SClaudiu Manoil } 1662d4fd0404SClaudiu Manoil 1663d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 1664d4fd0404SClaudiu Manoil { 1665d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 1666d4fd0404SClaudiu Manoil struct enetc_hw *hw; 1667d4fd0404SClaudiu Manoil size_t alloc_size; 1668d4fd0404SClaudiu Manoil int err, len; 1669d4fd0404SClaudiu Manoil 1670d4fd0404SClaudiu Manoil pcie_flr(pdev); 1671d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 1672d4fd0404SClaudiu Manoil if (err) { 1673d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 1674d4fd0404SClaudiu Manoil return err; 1675d4fd0404SClaudiu Manoil } 1676d4fd0404SClaudiu Manoil 1677d4fd0404SClaudiu Manoil /* set up for high or low dma */ 1678d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 1679d4fd0404SClaudiu Manoil if (err) { 1680d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 1681d4fd0404SClaudiu Manoil if (err) { 1682d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 1683d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 1684d4fd0404SClaudiu Manoil goto err_dma; 1685d4fd0404SClaudiu Manoil } 1686d4fd0404SClaudiu Manoil } 1687d4fd0404SClaudiu Manoil 1688d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 1689d4fd0404SClaudiu Manoil if (err) { 1690d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 1691d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 1692d4fd0404SClaudiu Manoil } 1693d4fd0404SClaudiu Manoil 1694d4fd0404SClaudiu Manoil pci_set_master(pdev); 1695d4fd0404SClaudiu Manoil 1696d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 1697d4fd0404SClaudiu Manoil if (sizeof_priv) { 1698d4fd0404SClaudiu Manoil /* align priv to 32B */ 1699d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 1700d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 1701d4fd0404SClaudiu Manoil } 1702d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 1703d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 1704d4fd0404SClaudiu Manoil 1705d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 1706d4fd0404SClaudiu Manoil if (!p) { 1707d4fd0404SClaudiu Manoil err = -ENOMEM; 1708d4fd0404SClaudiu Manoil goto err_alloc_si; 1709d4fd0404SClaudiu Manoil } 1710d4fd0404SClaudiu Manoil 1711d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 1712d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 1713d4fd0404SClaudiu Manoil 1714d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 1715d4fd0404SClaudiu Manoil si->pdev = pdev; 1716d4fd0404SClaudiu Manoil hw = &si->hw; 1717d4fd0404SClaudiu Manoil 1718d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 1719d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 1720d4fd0404SClaudiu Manoil if (!hw->reg) { 1721d4fd0404SClaudiu Manoil err = -ENXIO; 1722d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 1723d4fd0404SClaudiu Manoil goto err_ioremap; 1724d4fd0404SClaudiu Manoil } 1725d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 1726d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 1727d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 1728d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 1729d4fd0404SClaudiu Manoil 1730d4fd0404SClaudiu Manoil enetc_detect_errata(si); 1731d4fd0404SClaudiu Manoil 1732d4fd0404SClaudiu Manoil return 0; 1733d4fd0404SClaudiu Manoil 1734d4fd0404SClaudiu Manoil err_ioremap: 1735d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1736d4fd0404SClaudiu Manoil err_alloc_si: 1737d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1738d4fd0404SClaudiu Manoil err_pci_mem_reg: 1739d4fd0404SClaudiu Manoil err_dma: 1740d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1741d4fd0404SClaudiu Manoil 1742d4fd0404SClaudiu Manoil return err; 1743d4fd0404SClaudiu Manoil } 1744d4fd0404SClaudiu Manoil 1745d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 1746d4fd0404SClaudiu Manoil { 1747d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 1748d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1749d4fd0404SClaudiu Manoil 1750d4fd0404SClaudiu Manoil iounmap(hw->reg); 1751d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1752d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1753d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1754d4fd0404SClaudiu Manoil } 1755