xref: /openbmc/linux/drivers/net/ethernet/freescale/enetc/enetc.c (revision d382563f541b01f6a38fb1edd762a4cfcd2ca52a)
1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */
3d4fd0404SClaudiu Manoil 
4d4fd0404SClaudiu Manoil #include "enetc.h"
5d4fd0404SClaudiu Manoil #include <linux/tcp.h>
6d4fd0404SClaudiu Manoil #include <linux/udp.h>
7d4fd0404SClaudiu Manoil #include <linux/of_mdio.h>
8d4fd0404SClaudiu Manoil 
9d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */
10d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val)	((val) + 2)
11d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */
12d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS	13
13d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED	ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1)
14d4fd0404SClaudiu Manoil 
15d4fd0404SClaudiu Manoil static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb);
16d4fd0404SClaudiu Manoil 
17d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev)
18d4fd0404SClaudiu Manoil {
19d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
20d4fd0404SClaudiu Manoil 	struct enetc_bdr *tx_ring;
21d4fd0404SClaudiu Manoil 	int count;
22d4fd0404SClaudiu Manoil 
23d4fd0404SClaudiu Manoil 	tx_ring = priv->tx_ring[skb->queue_mapping];
24d4fd0404SClaudiu Manoil 
25d4fd0404SClaudiu Manoil 	if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS))
26d4fd0404SClaudiu Manoil 		if (unlikely(skb_linearize(skb)))
27d4fd0404SClaudiu Manoil 			goto drop_packet_err;
28d4fd0404SClaudiu Manoil 
29d4fd0404SClaudiu Manoil 	count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */
30d4fd0404SClaudiu Manoil 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) {
31d4fd0404SClaudiu Manoil 		netif_stop_subqueue(ndev, tx_ring->index);
32d4fd0404SClaudiu Manoil 		return NETDEV_TX_BUSY;
33d4fd0404SClaudiu Manoil 	}
34d4fd0404SClaudiu Manoil 
35d4fd0404SClaudiu Manoil 	count = enetc_map_tx_buffs(tx_ring, skb);
36d4fd0404SClaudiu Manoil 	if (unlikely(!count))
37d4fd0404SClaudiu Manoil 		goto drop_packet_err;
38d4fd0404SClaudiu Manoil 
39d4fd0404SClaudiu Manoil 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED)
40d4fd0404SClaudiu Manoil 		netif_stop_subqueue(ndev, tx_ring->index);
41d4fd0404SClaudiu Manoil 
42d4fd0404SClaudiu Manoil 	return NETDEV_TX_OK;
43d4fd0404SClaudiu Manoil 
44d4fd0404SClaudiu Manoil drop_packet_err:
45d4fd0404SClaudiu Manoil 	dev_kfree_skb_any(skb);
46d4fd0404SClaudiu Manoil 	return NETDEV_TX_OK;
47d4fd0404SClaudiu Manoil }
48d4fd0404SClaudiu Manoil 
49d4fd0404SClaudiu Manoil static bool enetc_tx_csum(struct sk_buff *skb, union enetc_tx_bd *txbd)
50d4fd0404SClaudiu Manoil {
51d4fd0404SClaudiu Manoil 	int l3_start, l3_hsize;
52d4fd0404SClaudiu Manoil 	u16 l3_flags, l4_flags;
53d4fd0404SClaudiu Manoil 
54d4fd0404SClaudiu Manoil 	if (skb->ip_summed != CHECKSUM_PARTIAL)
55d4fd0404SClaudiu Manoil 		return false;
56d4fd0404SClaudiu Manoil 
57d4fd0404SClaudiu Manoil 	switch (skb->csum_offset) {
58d4fd0404SClaudiu Manoil 	case offsetof(struct tcphdr, check):
59d4fd0404SClaudiu Manoil 		l4_flags = ENETC_TXBD_L4_TCP;
60d4fd0404SClaudiu Manoil 		break;
61d4fd0404SClaudiu Manoil 	case offsetof(struct udphdr, check):
62d4fd0404SClaudiu Manoil 		l4_flags = ENETC_TXBD_L4_UDP;
63d4fd0404SClaudiu Manoil 		break;
64d4fd0404SClaudiu Manoil 	default:
65d4fd0404SClaudiu Manoil 		skb_checksum_help(skb);
66d4fd0404SClaudiu Manoil 		return false;
67d4fd0404SClaudiu Manoil 	}
68d4fd0404SClaudiu Manoil 
69d4fd0404SClaudiu Manoil 	l3_start = skb_network_offset(skb);
70d4fd0404SClaudiu Manoil 	l3_hsize = skb_network_header_len(skb);
71d4fd0404SClaudiu Manoil 
72d4fd0404SClaudiu Manoil 	l3_flags = 0;
73d4fd0404SClaudiu Manoil 	if (skb->protocol == htons(ETH_P_IPV6))
74d4fd0404SClaudiu Manoil 		l3_flags = ENETC_TXBD_L3_IPV6;
75d4fd0404SClaudiu Manoil 
76d4fd0404SClaudiu Manoil 	/* write BD fields */
77d4fd0404SClaudiu Manoil 	txbd->l3_csoff = enetc_txbd_l3_csoff(l3_start, l3_hsize, l3_flags);
78d4fd0404SClaudiu Manoil 	txbd->l4_csoff = l4_flags;
79d4fd0404SClaudiu Manoil 
80d4fd0404SClaudiu Manoil 	return true;
81d4fd0404SClaudiu Manoil }
82d4fd0404SClaudiu Manoil 
83d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring,
84d4fd0404SClaudiu Manoil 				struct enetc_tx_swbd *tx_swbd)
85d4fd0404SClaudiu Manoil {
86d4fd0404SClaudiu Manoil 	if (tx_swbd->is_dma_page)
87d4fd0404SClaudiu Manoil 		dma_unmap_page(tx_ring->dev, tx_swbd->dma,
88d4fd0404SClaudiu Manoil 			       tx_swbd->len, DMA_TO_DEVICE);
89d4fd0404SClaudiu Manoil 	else
90d4fd0404SClaudiu Manoil 		dma_unmap_single(tx_ring->dev, tx_swbd->dma,
91d4fd0404SClaudiu Manoil 				 tx_swbd->len, DMA_TO_DEVICE);
92d4fd0404SClaudiu Manoil 	tx_swbd->dma = 0;
93d4fd0404SClaudiu Manoil }
94d4fd0404SClaudiu Manoil 
95d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring,
96d4fd0404SClaudiu Manoil 			      struct enetc_tx_swbd *tx_swbd)
97d4fd0404SClaudiu Manoil {
98d4fd0404SClaudiu Manoil 	if (tx_swbd->dma)
99d4fd0404SClaudiu Manoil 		enetc_unmap_tx_buff(tx_ring, tx_swbd);
100d4fd0404SClaudiu Manoil 
101d4fd0404SClaudiu Manoil 	if (tx_swbd->skb) {
102d4fd0404SClaudiu Manoil 		dev_kfree_skb_any(tx_swbd->skb);
103d4fd0404SClaudiu Manoil 		tx_swbd->skb = NULL;
104d4fd0404SClaudiu Manoil 	}
105d4fd0404SClaudiu Manoil }
106d4fd0404SClaudiu Manoil 
107d4fd0404SClaudiu Manoil static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb)
108d4fd0404SClaudiu Manoil {
109d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
110d4fd0404SClaudiu Manoil 	struct skb_frag_struct *frag;
111d4fd0404SClaudiu Manoil 	int len = skb_headlen(skb);
112d4fd0404SClaudiu Manoil 	union enetc_tx_bd temp_bd;
113d4fd0404SClaudiu Manoil 	union enetc_tx_bd *txbd;
114d4fd0404SClaudiu Manoil 	bool do_vlan, do_tstamp;
115d4fd0404SClaudiu Manoil 	int i, count = 0;
116d4fd0404SClaudiu Manoil 	unsigned int f;
117d4fd0404SClaudiu Manoil 	dma_addr_t dma;
118d4fd0404SClaudiu Manoil 	u8 flags = 0;
119d4fd0404SClaudiu Manoil 
120d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_use;
121d4fd0404SClaudiu Manoil 	txbd = ENETC_TXBD(*tx_ring, i);
122d4fd0404SClaudiu Manoil 	prefetchw(txbd);
123d4fd0404SClaudiu Manoil 
124d4fd0404SClaudiu Manoil 	dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE);
125d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(tx_ring->dev, dma)))
126d4fd0404SClaudiu Manoil 		goto dma_err;
127d4fd0404SClaudiu Manoil 
128d4fd0404SClaudiu Manoil 	temp_bd.addr = cpu_to_le64(dma);
129d4fd0404SClaudiu Manoil 	temp_bd.buf_len = cpu_to_le16(len);
130d4fd0404SClaudiu Manoil 	temp_bd.lstatus = 0;
131d4fd0404SClaudiu Manoil 
132d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
133d4fd0404SClaudiu Manoil 	tx_swbd->dma = dma;
134d4fd0404SClaudiu Manoil 	tx_swbd->len = len;
135d4fd0404SClaudiu Manoil 	tx_swbd->is_dma_page = 0;
136d4fd0404SClaudiu Manoil 	count++;
137d4fd0404SClaudiu Manoil 
138d4fd0404SClaudiu Manoil 	do_vlan = skb_vlan_tag_present(skb);
139d4fd0404SClaudiu Manoil 	do_tstamp = skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
140d4fd0404SClaudiu Manoil 
141d4fd0404SClaudiu Manoil 	if (do_vlan || do_tstamp)
142d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_EX;
143d4fd0404SClaudiu Manoil 
144d4fd0404SClaudiu Manoil 	if (enetc_tx_csum(skb, &temp_bd))
145d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_CSUM | ENETC_TXBD_FLAGS_L4CS;
146d4fd0404SClaudiu Manoil 
147d4fd0404SClaudiu Manoil 	/* first BD needs frm_len and offload flags set */
148d4fd0404SClaudiu Manoil 	temp_bd.frm_len = cpu_to_le16(skb->len);
149d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
150d4fd0404SClaudiu Manoil 
151d4fd0404SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_EX) {
152d4fd0404SClaudiu Manoil 		u8 e_flags = 0;
153d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
154d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
155d4fd0404SClaudiu Manoil 
156d4fd0404SClaudiu Manoil 		/* add extension BD for VLAN and/or timestamping */
157d4fd0404SClaudiu Manoil 		flags = 0;
158d4fd0404SClaudiu Manoil 		tx_swbd++;
159d4fd0404SClaudiu Manoil 		txbd++;
160d4fd0404SClaudiu Manoil 		i++;
161d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
162d4fd0404SClaudiu Manoil 			i = 0;
163d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
164d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
165d4fd0404SClaudiu Manoil 		}
166d4fd0404SClaudiu Manoil 		prefetchw(txbd);
167d4fd0404SClaudiu Manoil 
168d4fd0404SClaudiu Manoil 		if (do_vlan) {
169d4fd0404SClaudiu Manoil 			temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb));
170d4fd0404SClaudiu Manoil 			temp_bd.ext.tpid = 0; /* < C-TAG */
171d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS;
172d4fd0404SClaudiu Manoil 		}
173d4fd0404SClaudiu Manoil 
174d4fd0404SClaudiu Manoil 		if (do_tstamp) {
175d4fd0404SClaudiu Manoil 			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
176d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP;
177d4fd0404SClaudiu Manoil 		}
178d4fd0404SClaudiu Manoil 
179d4fd0404SClaudiu Manoil 		temp_bd.ext.e_flags = e_flags;
180d4fd0404SClaudiu Manoil 		count++;
181d4fd0404SClaudiu Manoil 	}
182d4fd0404SClaudiu Manoil 
183d4fd0404SClaudiu Manoil 	frag = &skb_shinfo(skb)->frags[0];
184d4fd0404SClaudiu Manoil 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) {
185d4fd0404SClaudiu Manoil 		len = skb_frag_size(frag);
186d4fd0404SClaudiu Manoil 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len,
187d4fd0404SClaudiu Manoil 				       DMA_TO_DEVICE);
188d4fd0404SClaudiu Manoil 		if (dma_mapping_error(tx_ring->dev, dma))
189d4fd0404SClaudiu Manoil 			goto dma_err;
190d4fd0404SClaudiu Manoil 
191d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
192d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
193d4fd0404SClaudiu Manoil 
194d4fd0404SClaudiu Manoil 		flags = 0;
195d4fd0404SClaudiu Manoil 		tx_swbd++;
196d4fd0404SClaudiu Manoil 		txbd++;
197d4fd0404SClaudiu Manoil 		i++;
198d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
199d4fd0404SClaudiu Manoil 			i = 0;
200d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
201d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
202d4fd0404SClaudiu Manoil 		}
203d4fd0404SClaudiu Manoil 		prefetchw(txbd);
204d4fd0404SClaudiu Manoil 
205d4fd0404SClaudiu Manoil 		temp_bd.addr = cpu_to_le64(dma);
206d4fd0404SClaudiu Manoil 		temp_bd.buf_len = cpu_to_le16(len);
207d4fd0404SClaudiu Manoil 
208d4fd0404SClaudiu Manoil 		tx_swbd->dma = dma;
209d4fd0404SClaudiu Manoil 		tx_swbd->len = len;
210d4fd0404SClaudiu Manoil 		tx_swbd->is_dma_page = 1;
211d4fd0404SClaudiu Manoil 		count++;
212d4fd0404SClaudiu Manoil 	}
213d4fd0404SClaudiu Manoil 
214d4fd0404SClaudiu Manoil 	/* last BD needs 'F' bit set */
215d4fd0404SClaudiu Manoil 	flags |= ENETC_TXBD_FLAGS_F;
216d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
217d4fd0404SClaudiu Manoil 	*txbd = temp_bd;
218d4fd0404SClaudiu Manoil 
219d4fd0404SClaudiu Manoil 	tx_ring->tx_swbd[i].skb = skb;
220d4fd0404SClaudiu Manoil 
221d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(tx_ring, &i);
222d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = i;
223d4fd0404SClaudiu Manoil 
224d4fd0404SClaudiu Manoil 	/* let H/W know BD ring has been updated */
225d4fd0404SClaudiu Manoil 	enetc_wr_reg(tx_ring->tpir, i); /* includes wmb() */
226d4fd0404SClaudiu Manoil 
227d4fd0404SClaudiu Manoil 	return count;
228d4fd0404SClaudiu Manoil 
229d4fd0404SClaudiu Manoil dma_err:
230d4fd0404SClaudiu Manoil 	dev_err(tx_ring->dev, "DMA map error");
231d4fd0404SClaudiu Manoil 
232d4fd0404SClaudiu Manoil 	do {
233d4fd0404SClaudiu Manoil 		tx_swbd = &tx_ring->tx_swbd[i];
234d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
235d4fd0404SClaudiu Manoil 		if (i == 0)
236d4fd0404SClaudiu Manoil 			i = tx_ring->bd_count;
237d4fd0404SClaudiu Manoil 		i--;
238d4fd0404SClaudiu Manoil 	} while (count--);
239d4fd0404SClaudiu Manoil 
240d4fd0404SClaudiu Manoil 	return 0;
241d4fd0404SClaudiu Manoil }
242d4fd0404SClaudiu Manoil 
243d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data)
244d4fd0404SClaudiu Manoil {
245d4fd0404SClaudiu Manoil 	struct enetc_int_vector	*v = data;
246d4fd0404SClaudiu Manoil 	int i;
247d4fd0404SClaudiu Manoil 
248d4fd0404SClaudiu Manoil 	/* disable interrupts */
249d4fd0404SClaudiu Manoil 	enetc_wr_reg(v->rbier, 0);
250d4fd0404SClaudiu Manoil 
251d4fd0404SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, v->count_tx_rings)
252d4fd0404SClaudiu Manoil 		enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 0);
253d4fd0404SClaudiu Manoil 
254d4fd0404SClaudiu Manoil 	napi_schedule_irqoff(&v->napi);
255d4fd0404SClaudiu Manoil 
256d4fd0404SClaudiu Manoil 	return IRQ_HANDLED;
257d4fd0404SClaudiu Manoil }
258d4fd0404SClaudiu Manoil 
259d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget);
260d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
261d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit);
262d4fd0404SClaudiu Manoil 
263d4fd0404SClaudiu Manoil static int enetc_poll(struct napi_struct *napi, int budget)
264d4fd0404SClaudiu Manoil {
265d4fd0404SClaudiu Manoil 	struct enetc_int_vector
266d4fd0404SClaudiu Manoil 		*v = container_of(napi, struct enetc_int_vector, napi);
267d4fd0404SClaudiu Manoil 	bool complete = true;
268d4fd0404SClaudiu Manoil 	int work_done;
269d4fd0404SClaudiu Manoil 	int i;
270d4fd0404SClaudiu Manoil 
271d4fd0404SClaudiu Manoil 	for (i = 0; i < v->count_tx_rings; i++)
272d4fd0404SClaudiu Manoil 		if (!enetc_clean_tx_ring(&v->tx_ring[i], budget))
273d4fd0404SClaudiu Manoil 			complete = false;
274d4fd0404SClaudiu Manoil 
275d4fd0404SClaudiu Manoil 	work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget);
276d4fd0404SClaudiu Manoil 	if (work_done == budget)
277d4fd0404SClaudiu Manoil 		complete = false;
278d4fd0404SClaudiu Manoil 
279d4fd0404SClaudiu Manoil 	if (!complete)
280d4fd0404SClaudiu Manoil 		return budget;
281d4fd0404SClaudiu Manoil 
282d4fd0404SClaudiu Manoil 	napi_complete_done(napi, work_done);
283d4fd0404SClaudiu Manoil 
284d4fd0404SClaudiu Manoil 	/* enable interrupts */
285d4fd0404SClaudiu Manoil 	enetc_wr_reg(v->rbier, ENETC_RBIER_RXTIE);
286d4fd0404SClaudiu Manoil 
287d4fd0404SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, v->count_tx_rings)
288d4fd0404SClaudiu Manoil 		enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i),
289d4fd0404SClaudiu Manoil 			     ENETC_TBIER_TXTIE);
290d4fd0404SClaudiu Manoil 
291d4fd0404SClaudiu Manoil 	return work_done;
292d4fd0404SClaudiu Manoil }
293d4fd0404SClaudiu Manoil 
294d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci)
295d4fd0404SClaudiu Manoil {
296d4fd0404SClaudiu Manoil 	int pi = enetc_rd_reg(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK;
297d4fd0404SClaudiu Manoil 
298d4fd0404SClaudiu Manoil 	return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi;
299d4fd0404SClaudiu Manoil }
300d4fd0404SClaudiu Manoil 
301d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget)
302d4fd0404SClaudiu Manoil {
303d4fd0404SClaudiu Manoil 	struct net_device *ndev = tx_ring->ndev;
304d4fd0404SClaudiu Manoil 	int tx_frm_cnt = 0, tx_byte_cnt = 0;
305d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
306d4fd0404SClaudiu Manoil 	int i, bds_to_clean;
307d4fd0404SClaudiu Manoil 
308d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_clean;
309d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
310d4fd0404SClaudiu Manoil 	bds_to_clean = enetc_bd_ready_count(tx_ring, i);
311d4fd0404SClaudiu Manoil 
312d4fd0404SClaudiu Manoil 	while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) {
313d4fd0404SClaudiu Manoil 		bool is_eof = !!tx_swbd->skb;
314d4fd0404SClaudiu Manoil 
315d4fd0404SClaudiu Manoil 		enetc_unmap_tx_buff(tx_ring, tx_swbd);
316d4fd0404SClaudiu Manoil 		if (is_eof) {
317d4fd0404SClaudiu Manoil 			napi_consume_skb(tx_swbd->skb, napi_budget);
318d4fd0404SClaudiu Manoil 			tx_swbd->skb = NULL;
319d4fd0404SClaudiu Manoil 		}
320d4fd0404SClaudiu Manoil 
321d4fd0404SClaudiu Manoil 		tx_byte_cnt += tx_swbd->len;
322d4fd0404SClaudiu Manoil 
323d4fd0404SClaudiu Manoil 		bds_to_clean--;
324d4fd0404SClaudiu Manoil 		tx_swbd++;
325d4fd0404SClaudiu Manoil 		i++;
326d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
327d4fd0404SClaudiu Manoil 			i = 0;
328d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
329d4fd0404SClaudiu Manoil 		}
330d4fd0404SClaudiu Manoil 
331d4fd0404SClaudiu Manoil 		/* BD iteration loop end */
332d4fd0404SClaudiu Manoil 		if (is_eof) {
333d4fd0404SClaudiu Manoil 			tx_frm_cnt++;
334d4fd0404SClaudiu Manoil 			/* re-arm interrupt source */
335d4fd0404SClaudiu Manoil 			enetc_wr_reg(tx_ring->idr, BIT(tx_ring->index) |
336d4fd0404SClaudiu Manoil 				     BIT(16 + tx_ring->index));
337d4fd0404SClaudiu Manoil 		}
338d4fd0404SClaudiu Manoil 
339d4fd0404SClaudiu Manoil 		if (unlikely(!bds_to_clean))
340d4fd0404SClaudiu Manoil 			bds_to_clean = enetc_bd_ready_count(tx_ring, i);
341d4fd0404SClaudiu Manoil 	}
342d4fd0404SClaudiu Manoil 
343d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = i;
344d4fd0404SClaudiu Manoil 	tx_ring->stats.packets += tx_frm_cnt;
345d4fd0404SClaudiu Manoil 	tx_ring->stats.bytes += tx_byte_cnt;
346d4fd0404SClaudiu Manoil 
347d4fd0404SClaudiu Manoil 	if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) &&
348d4fd0404SClaudiu Manoil 		     __netif_subqueue_stopped(ndev, tx_ring->index) &&
349d4fd0404SClaudiu Manoil 		     (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) {
350d4fd0404SClaudiu Manoil 		netif_wake_subqueue(ndev, tx_ring->index);
351d4fd0404SClaudiu Manoil 	}
352d4fd0404SClaudiu Manoil 
353d4fd0404SClaudiu Manoil 	return tx_frm_cnt != ENETC_DEFAULT_TX_WORK;
354d4fd0404SClaudiu Manoil }
355d4fd0404SClaudiu Manoil 
356d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring,
357d4fd0404SClaudiu Manoil 			   struct enetc_rx_swbd *rx_swbd)
358d4fd0404SClaudiu Manoil {
359d4fd0404SClaudiu Manoil 	struct page *page;
360d4fd0404SClaudiu Manoil 	dma_addr_t addr;
361d4fd0404SClaudiu Manoil 
362d4fd0404SClaudiu Manoil 	page = dev_alloc_page();
363d4fd0404SClaudiu Manoil 	if (unlikely(!page))
364d4fd0404SClaudiu Manoil 		return false;
365d4fd0404SClaudiu Manoil 
366d4fd0404SClaudiu Manoil 	addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
367d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(rx_ring->dev, addr))) {
368d4fd0404SClaudiu Manoil 		__free_page(page);
369d4fd0404SClaudiu Manoil 
370d4fd0404SClaudiu Manoil 		return false;
371d4fd0404SClaudiu Manoil 	}
372d4fd0404SClaudiu Manoil 
373d4fd0404SClaudiu Manoil 	rx_swbd->dma = addr;
374d4fd0404SClaudiu Manoil 	rx_swbd->page = page;
375d4fd0404SClaudiu Manoil 	rx_swbd->page_offset = ENETC_RXB_PAD;
376d4fd0404SClaudiu Manoil 
377d4fd0404SClaudiu Manoil 	return true;
378d4fd0404SClaudiu Manoil }
379d4fd0404SClaudiu Manoil 
380d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt)
381d4fd0404SClaudiu Manoil {
382d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd;
383d4fd0404SClaudiu Manoil 	union enetc_rx_bd *rxbd;
384d4fd0404SClaudiu Manoil 	int i, j;
385d4fd0404SClaudiu Manoil 
386d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_use;
387d4fd0404SClaudiu Manoil 	rx_swbd = &rx_ring->rx_swbd[i];
388d4fd0404SClaudiu Manoil 	rxbd = ENETC_RXBD(*rx_ring, i);
389d4fd0404SClaudiu Manoil 
390d4fd0404SClaudiu Manoil 	for (j = 0; j < buff_cnt; j++) {
391d4fd0404SClaudiu Manoil 		/* try reuse page */
392d4fd0404SClaudiu Manoil 		if (unlikely(!rx_swbd->page)) {
393d4fd0404SClaudiu Manoil 			if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) {
394d4fd0404SClaudiu Manoil 				rx_ring->stats.rx_alloc_errs++;
395d4fd0404SClaudiu Manoil 				break;
396d4fd0404SClaudiu Manoil 			}
397d4fd0404SClaudiu Manoil 		}
398d4fd0404SClaudiu Manoil 
399d4fd0404SClaudiu Manoil 		/* update RxBD */
400d4fd0404SClaudiu Manoil 		rxbd->w.addr = cpu_to_le64(rx_swbd->dma +
401d4fd0404SClaudiu Manoil 					   rx_swbd->page_offset);
402d4fd0404SClaudiu Manoil 		/* clear 'R" as well */
403d4fd0404SClaudiu Manoil 		rxbd->r.lstatus = 0;
404d4fd0404SClaudiu Manoil 
405d4fd0404SClaudiu Manoil 		rx_swbd++;
406d4fd0404SClaudiu Manoil 		rxbd++;
407d4fd0404SClaudiu Manoil 		i++;
408d4fd0404SClaudiu Manoil 		if (unlikely(i == rx_ring->bd_count)) {
409d4fd0404SClaudiu Manoil 			i = 0;
410d4fd0404SClaudiu Manoil 			rx_swbd = rx_ring->rx_swbd;
411d4fd0404SClaudiu Manoil 			rxbd = ENETC_RXBD(*rx_ring, 0);
412d4fd0404SClaudiu Manoil 		}
413d4fd0404SClaudiu Manoil 	}
414d4fd0404SClaudiu Manoil 
415d4fd0404SClaudiu Manoil 	if (likely(j)) {
416d4fd0404SClaudiu Manoil 		rx_ring->next_to_alloc = i; /* keep track from page reuse */
417d4fd0404SClaudiu Manoil 		rx_ring->next_to_use = i;
418d4fd0404SClaudiu Manoil 		/* update ENETC's consumer index */
419d4fd0404SClaudiu Manoil 		enetc_wr_reg(rx_ring->rcir, i);
420d4fd0404SClaudiu Manoil 	}
421d4fd0404SClaudiu Manoil 
422d4fd0404SClaudiu Manoil 	return j;
423d4fd0404SClaudiu Manoil }
424d4fd0404SClaudiu Manoil 
425d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring,
426d4fd0404SClaudiu Manoil 			       union enetc_rx_bd *rxbd, struct sk_buff *skb)
427d4fd0404SClaudiu Manoil {
428d4fd0404SClaudiu Manoil 	/* TODO: add tstamp, hashing */
429d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_RXCSUM) {
430d4fd0404SClaudiu Manoil 		u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum);
431d4fd0404SClaudiu Manoil 
432d4fd0404SClaudiu Manoil 		skb->csum = csum_unfold((__force __sum16)~htons(inet_csum));
433d4fd0404SClaudiu Manoil 		skb->ip_summed = CHECKSUM_COMPLETE;
434d4fd0404SClaudiu Manoil 	}
435d4fd0404SClaudiu Manoil 
436d4fd0404SClaudiu Manoil 	/* copy VLAN to skb, if one is extracted, for now we assume it's a
437d4fd0404SClaudiu Manoil 	 * standard TPID, but HW also supports custom values
438d4fd0404SClaudiu Manoil 	 */
439d4fd0404SClaudiu Manoil 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN)
440d4fd0404SClaudiu Manoil 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
441d4fd0404SClaudiu Manoil 				       le16_to_cpu(rxbd->r.vlan_opt));
442d4fd0404SClaudiu Manoil }
443d4fd0404SClaudiu Manoil 
444d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring,
445d4fd0404SClaudiu Manoil 			      struct sk_buff *skb)
446d4fd0404SClaudiu Manoil {
447d4fd0404SClaudiu Manoil 	skb_record_rx_queue(skb, rx_ring->index);
448d4fd0404SClaudiu Manoil 	skb->protocol = eth_type_trans(skb, rx_ring->ndev);
449d4fd0404SClaudiu Manoil }
450d4fd0404SClaudiu Manoil 
451d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page)
452d4fd0404SClaudiu Manoil {
453d4fd0404SClaudiu Manoil 	return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1);
454d4fd0404SClaudiu Manoil }
455d4fd0404SClaudiu Manoil 
456d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring,
457d4fd0404SClaudiu Manoil 			     struct enetc_rx_swbd *old)
458d4fd0404SClaudiu Manoil {
459d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *new;
460d4fd0404SClaudiu Manoil 
461d4fd0404SClaudiu Manoil 	new = &rx_ring->rx_swbd[rx_ring->next_to_alloc];
462d4fd0404SClaudiu Manoil 
463d4fd0404SClaudiu Manoil 	/* next buf that may reuse a page */
464d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc);
465d4fd0404SClaudiu Manoil 
466d4fd0404SClaudiu Manoil 	/* copy page reference */
467d4fd0404SClaudiu Manoil 	*new = *old;
468d4fd0404SClaudiu Manoil }
469d4fd0404SClaudiu Manoil 
470d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring,
471d4fd0404SClaudiu Manoil 					       int i, u16 size)
472d4fd0404SClaudiu Manoil {
473d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
474d4fd0404SClaudiu Manoil 
475d4fd0404SClaudiu Manoil 	dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma,
476d4fd0404SClaudiu Manoil 				      rx_swbd->page_offset,
477d4fd0404SClaudiu Manoil 				      size, DMA_FROM_DEVICE);
478d4fd0404SClaudiu Manoil 	return rx_swbd;
479d4fd0404SClaudiu Manoil }
480d4fd0404SClaudiu Manoil 
481d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring,
482d4fd0404SClaudiu Manoil 			      struct enetc_rx_swbd *rx_swbd)
483d4fd0404SClaudiu Manoil {
484d4fd0404SClaudiu Manoil 	if (likely(enetc_page_reusable(rx_swbd->page))) {
485d4fd0404SClaudiu Manoil 		rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE;
486d4fd0404SClaudiu Manoil 		page_ref_inc(rx_swbd->page);
487d4fd0404SClaudiu Manoil 
488d4fd0404SClaudiu Manoil 		enetc_reuse_page(rx_ring, rx_swbd);
489d4fd0404SClaudiu Manoil 
490d4fd0404SClaudiu Manoil 		/* sync for use by the device */
491d4fd0404SClaudiu Manoil 		dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
492d4fd0404SClaudiu Manoil 						 rx_swbd->page_offset,
493d4fd0404SClaudiu Manoil 						 ENETC_RXB_DMA_SIZE,
494d4fd0404SClaudiu Manoil 						 DMA_FROM_DEVICE);
495d4fd0404SClaudiu Manoil 	} else {
496d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
497d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
498d4fd0404SClaudiu Manoil 	}
499d4fd0404SClaudiu Manoil 
500d4fd0404SClaudiu Manoil 	rx_swbd->page = NULL;
501d4fd0404SClaudiu Manoil }
502d4fd0404SClaudiu Manoil 
503d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring,
504d4fd0404SClaudiu Manoil 						int i, u16 size)
505d4fd0404SClaudiu Manoil {
506d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
507d4fd0404SClaudiu Manoil 	struct sk_buff *skb;
508d4fd0404SClaudiu Manoil 	void *ba;
509d4fd0404SClaudiu Manoil 
510d4fd0404SClaudiu Manoil 	ba = page_address(rx_swbd->page) + rx_swbd->page_offset;
511d4fd0404SClaudiu Manoil 	skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE);
512d4fd0404SClaudiu Manoil 	if (unlikely(!skb)) {
513d4fd0404SClaudiu Manoil 		rx_ring->stats.rx_alloc_errs++;
514d4fd0404SClaudiu Manoil 		return NULL;
515d4fd0404SClaudiu Manoil 	}
516d4fd0404SClaudiu Manoil 
517d4fd0404SClaudiu Manoil 	skb_reserve(skb, ENETC_RXB_PAD);
518d4fd0404SClaudiu Manoil 	__skb_put(skb, size);
519d4fd0404SClaudiu Manoil 
520d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
521d4fd0404SClaudiu Manoil 
522d4fd0404SClaudiu Manoil 	return skb;
523d4fd0404SClaudiu Manoil }
524d4fd0404SClaudiu Manoil 
525d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i,
526d4fd0404SClaudiu Manoil 				     u16 size, struct sk_buff *skb)
527d4fd0404SClaudiu Manoil {
528d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
529d4fd0404SClaudiu Manoil 
530d4fd0404SClaudiu Manoil 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page,
531d4fd0404SClaudiu Manoil 			rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE);
532d4fd0404SClaudiu Manoil 
533d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
534d4fd0404SClaudiu Manoil }
535d4fd0404SClaudiu Manoil 
536d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */
537d4fd0404SClaudiu Manoil 
538d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
539d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit)
540d4fd0404SClaudiu Manoil {
541d4fd0404SClaudiu Manoil 	int rx_frm_cnt = 0, rx_byte_cnt = 0;
542d4fd0404SClaudiu Manoil 	int cleaned_cnt, i;
543d4fd0404SClaudiu Manoil 
544d4fd0404SClaudiu Manoil 	cleaned_cnt = enetc_bd_unused(rx_ring);
545d4fd0404SClaudiu Manoil 	/* next descriptor to process */
546d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_clean;
547d4fd0404SClaudiu Manoil 
548d4fd0404SClaudiu Manoil 	while (likely(rx_frm_cnt < work_limit)) {
549d4fd0404SClaudiu Manoil 		union enetc_rx_bd *rxbd;
550d4fd0404SClaudiu Manoil 		struct sk_buff *skb;
551d4fd0404SClaudiu Manoil 		u32 bd_status;
552d4fd0404SClaudiu Manoil 		u16 size;
553d4fd0404SClaudiu Manoil 
554d4fd0404SClaudiu Manoil 		if (cleaned_cnt >= ENETC_RXBD_BUNDLE) {
555d4fd0404SClaudiu Manoil 			int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt);
556d4fd0404SClaudiu Manoil 
557d4fd0404SClaudiu Manoil 			cleaned_cnt -= count;
558d4fd0404SClaudiu Manoil 		}
559d4fd0404SClaudiu Manoil 
560d4fd0404SClaudiu Manoil 		rxbd = ENETC_RXBD(*rx_ring, i);
561d4fd0404SClaudiu Manoil 		bd_status = le32_to_cpu(rxbd->r.lstatus);
562d4fd0404SClaudiu Manoil 		if (!bd_status)
563d4fd0404SClaudiu Manoil 			break;
564d4fd0404SClaudiu Manoil 
565d4fd0404SClaudiu Manoil 		enetc_wr_reg(rx_ring->idr, BIT(rx_ring->index));
566d4fd0404SClaudiu Manoil 		dma_rmb(); /* for reading other rxbd fields */
567d4fd0404SClaudiu Manoil 		size = le16_to_cpu(rxbd->r.buf_len);
568d4fd0404SClaudiu Manoil 		skb = enetc_map_rx_buff_to_skb(rx_ring, i, size);
569d4fd0404SClaudiu Manoil 		if (!skb)
570d4fd0404SClaudiu Manoil 			break;
571d4fd0404SClaudiu Manoil 
572d4fd0404SClaudiu Manoil 		enetc_get_offloads(rx_ring, rxbd, skb);
573d4fd0404SClaudiu Manoil 
574d4fd0404SClaudiu Manoil 		cleaned_cnt++;
575d4fd0404SClaudiu Manoil 		rxbd++;
576d4fd0404SClaudiu Manoil 		i++;
577d4fd0404SClaudiu Manoil 		if (unlikely(i == rx_ring->bd_count)) {
578d4fd0404SClaudiu Manoil 			i = 0;
579d4fd0404SClaudiu Manoil 			rxbd = ENETC_RXBD(*rx_ring, 0);
580d4fd0404SClaudiu Manoil 		}
581d4fd0404SClaudiu Manoil 
582d4fd0404SClaudiu Manoil 		if (unlikely(bd_status &
583d4fd0404SClaudiu Manoil 			     ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) {
584d4fd0404SClaudiu Manoil 			dev_kfree_skb(skb);
585d4fd0404SClaudiu Manoil 			while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
586d4fd0404SClaudiu Manoil 				dma_rmb();
587d4fd0404SClaudiu Manoil 				bd_status = le32_to_cpu(rxbd->r.lstatus);
588d4fd0404SClaudiu Manoil 				rxbd++;
589d4fd0404SClaudiu Manoil 				i++;
590d4fd0404SClaudiu Manoil 				if (unlikely(i == rx_ring->bd_count)) {
591d4fd0404SClaudiu Manoil 					i = 0;
592d4fd0404SClaudiu Manoil 					rxbd = ENETC_RXBD(*rx_ring, 0);
593d4fd0404SClaudiu Manoil 				}
594d4fd0404SClaudiu Manoil 			}
595d4fd0404SClaudiu Manoil 
596d4fd0404SClaudiu Manoil 			rx_ring->ndev->stats.rx_dropped++;
597d4fd0404SClaudiu Manoil 			rx_ring->ndev->stats.rx_errors++;
598d4fd0404SClaudiu Manoil 
599d4fd0404SClaudiu Manoil 			break;
600d4fd0404SClaudiu Manoil 		}
601d4fd0404SClaudiu Manoil 
602d4fd0404SClaudiu Manoil 		/* not last BD in frame? */
603d4fd0404SClaudiu Manoil 		while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
604d4fd0404SClaudiu Manoil 			bd_status = le32_to_cpu(rxbd->r.lstatus);
605d4fd0404SClaudiu Manoil 			size = ENETC_RXB_DMA_SIZE;
606d4fd0404SClaudiu Manoil 
607d4fd0404SClaudiu Manoil 			if (bd_status & ENETC_RXBD_LSTATUS_F) {
608d4fd0404SClaudiu Manoil 				dma_rmb();
609d4fd0404SClaudiu Manoil 				size = le16_to_cpu(rxbd->r.buf_len);
610d4fd0404SClaudiu Manoil 			}
611d4fd0404SClaudiu Manoil 
612d4fd0404SClaudiu Manoil 			enetc_add_rx_buff_to_skb(rx_ring, i, size, skb);
613d4fd0404SClaudiu Manoil 
614d4fd0404SClaudiu Manoil 			cleaned_cnt++;
615d4fd0404SClaudiu Manoil 			rxbd++;
616d4fd0404SClaudiu Manoil 			i++;
617d4fd0404SClaudiu Manoil 			if (unlikely(i == rx_ring->bd_count)) {
618d4fd0404SClaudiu Manoil 				i = 0;
619d4fd0404SClaudiu Manoil 				rxbd = ENETC_RXBD(*rx_ring, 0);
620d4fd0404SClaudiu Manoil 			}
621d4fd0404SClaudiu Manoil 		}
622d4fd0404SClaudiu Manoil 
623d4fd0404SClaudiu Manoil 		rx_byte_cnt += skb->len;
624d4fd0404SClaudiu Manoil 
625d4fd0404SClaudiu Manoil 		enetc_process_skb(rx_ring, skb);
626d4fd0404SClaudiu Manoil 
627d4fd0404SClaudiu Manoil 		napi_gro_receive(napi, skb);
628d4fd0404SClaudiu Manoil 
629d4fd0404SClaudiu Manoil 		rx_frm_cnt++;
630d4fd0404SClaudiu Manoil 	}
631d4fd0404SClaudiu Manoil 
632d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = i;
633d4fd0404SClaudiu Manoil 
634d4fd0404SClaudiu Manoil 	rx_ring->stats.packets += rx_frm_cnt;
635d4fd0404SClaudiu Manoil 	rx_ring->stats.bytes += rx_byte_cnt;
636d4fd0404SClaudiu Manoil 
637d4fd0404SClaudiu Manoil 	return rx_frm_cnt;
638d4fd0404SClaudiu Manoil }
639d4fd0404SClaudiu Manoil 
640d4fd0404SClaudiu Manoil /* Probing and Init */
641*d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64
642d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si)
643d4fd0404SClaudiu Manoil {
644d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
645d4fd0404SClaudiu Manoil 	u32 val;
646d4fd0404SClaudiu Manoil 
647d4fd0404SClaudiu Manoil 	/* find out how many of various resources we have to work with */
648d4fd0404SClaudiu Manoil 	val = enetc_rd(hw, ENETC_SICAPR0);
649d4fd0404SClaudiu Manoil 	si->num_rx_rings = (val >> 16) & 0xff;
650d4fd0404SClaudiu Manoil 	si->num_tx_rings = val & 0xff;
651*d382563fSClaudiu Manoil 
652*d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIRFSCAPR);
653*d382563fSClaudiu Manoil 	si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val);
654*d382563fSClaudiu Manoil 	si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE);
655*d382563fSClaudiu Manoil 
656*d382563fSClaudiu Manoil 	si->num_rss = 0;
657*d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIPCAPR0);
658*d382563fSClaudiu Manoil 	if (val & ENETC_SIPCAPR0_RSS) {
659*d382563fSClaudiu Manoil 		val = enetc_rd(hw, ENETC_SIRSSCAPR);
660*d382563fSClaudiu Manoil 		si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(val);
661*d382563fSClaudiu Manoil 	}
662d4fd0404SClaudiu Manoil }
663d4fd0404SClaudiu Manoil 
664d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size)
665d4fd0404SClaudiu Manoil {
666d4fd0404SClaudiu Manoil 	r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size,
667d4fd0404SClaudiu Manoil 					&r->bd_dma_base, GFP_KERNEL);
668d4fd0404SClaudiu Manoil 	if (!r->bd_base)
669d4fd0404SClaudiu Manoil 		return -ENOMEM;
670d4fd0404SClaudiu Manoil 
671d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
672d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(r->bd_dma_base, 128)) {
673d4fd0404SClaudiu Manoil 		dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base,
674d4fd0404SClaudiu Manoil 				  r->bd_dma_base);
675d4fd0404SClaudiu Manoil 		return -EINVAL;
676d4fd0404SClaudiu Manoil 	}
677d4fd0404SClaudiu Manoil 
678d4fd0404SClaudiu Manoil 	return 0;
679d4fd0404SClaudiu Manoil }
680d4fd0404SClaudiu Manoil 
681d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr)
682d4fd0404SClaudiu Manoil {
683d4fd0404SClaudiu Manoil 	int err;
684d4fd0404SClaudiu Manoil 
685d4fd0404SClaudiu Manoil 	txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd));
686d4fd0404SClaudiu Manoil 	if (!txr->tx_swbd)
687d4fd0404SClaudiu Manoil 		return -ENOMEM;
688d4fd0404SClaudiu Manoil 
689d4fd0404SClaudiu Manoil 	err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd));
690d4fd0404SClaudiu Manoil 	if (err) {
691d4fd0404SClaudiu Manoil 		vfree(txr->tx_swbd);
692d4fd0404SClaudiu Manoil 		return err;
693d4fd0404SClaudiu Manoil 	}
694d4fd0404SClaudiu Manoil 
695d4fd0404SClaudiu Manoil 	txr->next_to_clean = 0;
696d4fd0404SClaudiu Manoil 	txr->next_to_use = 0;
697d4fd0404SClaudiu Manoil 
698d4fd0404SClaudiu Manoil 	return 0;
699d4fd0404SClaudiu Manoil }
700d4fd0404SClaudiu Manoil 
701d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr)
702d4fd0404SClaudiu Manoil {
703d4fd0404SClaudiu Manoil 	int size, i;
704d4fd0404SClaudiu Manoil 
705d4fd0404SClaudiu Manoil 	for (i = 0; i < txr->bd_count; i++)
706d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(txr, &txr->tx_swbd[i]);
707d4fd0404SClaudiu Manoil 
708d4fd0404SClaudiu Manoil 	size = txr->bd_count * sizeof(union enetc_tx_bd);
709d4fd0404SClaudiu Manoil 
710d4fd0404SClaudiu Manoil 	dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base);
711d4fd0404SClaudiu Manoil 	txr->bd_base = NULL;
712d4fd0404SClaudiu Manoil 
713d4fd0404SClaudiu Manoil 	vfree(txr->tx_swbd);
714d4fd0404SClaudiu Manoil 	txr->tx_swbd = NULL;
715d4fd0404SClaudiu Manoil }
716d4fd0404SClaudiu Manoil 
717d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv)
718d4fd0404SClaudiu Manoil {
719d4fd0404SClaudiu Manoil 	int i, err;
720d4fd0404SClaudiu Manoil 
721d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
722d4fd0404SClaudiu Manoil 		err = enetc_alloc_txbdr(priv->tx_ring[i]);
723d4fd0404SClaudiu Manoil 
724d4fd0404SClaudiu Manoil 		if (err)
725d4fd0404SClaudiu Manoil 			goto fail;
726d4fd0404SClaudiu Manoil 	}
727d4fd0404SClaudiu Manoil 
728d4fd0404SClaudiu Manoil 	return 0;
729d4fd0404SClaudiu Manoil 
730d4fd0404SClaudiu Manoil fail:
731d4fd0404SClaudiu Manoil 	while (i-- > 0)
732d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
733d4fd0404SClaudiu Manoil 
734d4fd0404SClaudiu Manoil 	return err;
735d4fd0404SClaudiu Manoil }
736d4fd0404SClaudiu Manoil 
737d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv)
738d4fd0404SClaudiu Manoil {
739d4fd0404SClaudiu Manoil 	int i;
740d4fd0404SClaudiu Manoil 
741d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
742d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
743d4fd0404SClaudiu Manoil }
744d4fd0404SClaudiu Manoil 
745d4fd0404SClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr)
746d4fd0404SClaudiu Manoil {
747d4fd0404SClaudiu Manoil 	int err;
748d4fd0404SClaudiu Manoil 
749d4fd0404SClaudiu Manoil 	rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd));
750d4fd0404SClaudiu Manoil 	if (!rxr->rx_swbd)
751d4fd0404SClaudiu Manoil 		return -ENOMEM;
752d4fd0404SClaudiu Manoil 
753d4fd0404SClaudiu Manoil 	err = enetc_dma_alloc_bdr(rxr, sizeof(union enetc_rx_bd));
754d4fd0404SClaudiu Manoil 	if (err) {
755d4fd0404SClaudiu Manoil 		vfree(rxr->rx_swbd);
756d4fd0404SClaudiu Manoil 		return err;
757d4fd0404SClaudiu Manoil 	}
758d4fd0404SClaudiu Manoil 
759d4fd0404SClaudiu Manoil 	rxr->next_to_clean = 0;
760d4fd0404SClaudiu Manoil 	rxr->next_to_use = 0;
761d4fd0404SClaudiu Manoil 	rxr->next_to_alloc = 0;
762d4fd0404SClaudiu Manoil 
763d4fd0404SClaudiu Manoil 	return 0;
764d4fd0404SClaudiu Manoil }
765d4fd0404SClaudiu Manoil 
766d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr)
767d4fd0404SClaudiu Manoil {
768d4fd0404SClaudiu Manoil 	int size;
769d4fd0404SClaudiu Manoil 
770d4fd0404SClaudiu Manoil 	size = rxr->bd_count * sizeof(union enetc_rx_bd);
771d4fd0404SClaudiu Manoil 
772d4fd0404SClaudiu Manoil 	dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base);
773d4fd0404SClaudiu Manoil 	rxr->bd_base = NULL;
774d4fd0404SClaudiu Manoil 
775d4fd0404SClaudiu Manoil 	vfree(rxr->rx_swbd);
776d4fd0404SClaudiu Manoil 	rxr->rx_swbd = NULL;
777d4fd0404SClaudiu Manoil }
778d4fd0404SClaudiu Manoil 
779d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv)
780d4fd0404SClaudiu Manoil {
781d4fd0404SClaudiu Manoil 	int i, err;
782d4fd0404SClaudiu Manoil 
783d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
784d4fd0404SClaudiu Manoil 		err = enetc_alloc_rxbdr(priv->rx_ring[i]);
785d4fd0404SClaudiu Manoil 
786d4fd0404SClaudiu Manoil 		if (err)
787d4fd0404SClaudiu Manoil 			goto fail;
788d4fd0404SClaudiu Manoil 	}
789d4fd0404SClaudiu Manoil 
790d4fd0404SClaudiu Manoil 	return 0;
791d4fd0404SClaudiu Manoil 
792d4fd0404SClaudiu Manoil fail:
793d4fd0404SClaudiu Manoil 	while (i-- > 0)
794d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
795d4fd0404SClaudiu Manoil 
796d4fd0404SClaudiu Manoil 	return err;
797d4fd0404SClaudiu Manoil }
798d4fd0404SClaudiu Manoil 
799d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv)
800d4fd0404SClaudiu Manoil {
801d4fd0404SClaudiu Manoil 	int i;
802d4fd0404SClaudiu Manoil 
803d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
804d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
805d4fd0404SClaudiu Manoil }
806d4fd0404SClaudiu Manoil 
807d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring)
808d4fd0404SClaudiu Manoil {
809d4fd0404SClaudiu Manoil 	int i;
810d4fd0404SClaudiu Manoil 
811d4fd0404SClaudiu Manoil 	if (!tx_ring->tx_swbd)
812d4fd0404SClaudiu Manoil 		return;
813d4fd0404SClaudiu Manoil 
814d4fd0404SClaudiu Manoil 	for (i = 0; i < tx_ring->bd_count; i++) {
815d4fd0404SClaudiu Manoil 		struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i];
816d4fd0404SClaudiu Manoil 
817d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
818d4fd0404SClaudiu Manoil 	}
819d4fd0404SClaudiu Manoil 
820d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = 0;
821d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = 0;
822d4fd0404SClaudiu Manoil }
823d4fd0404SClaudiu Manoil 
824d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring)
825d4fd0404SClaudiu Manoil {
826d4fd0404SClaudiu Manoil 	int i;
827d4fd0404SClaudiu Manoil 
828d4fd0404SClaudiu Manoil 	if (!rx_ring->rx_swbd)
829d4fd0404SClaudiu Manoil 		return;
830d4fd0404SClaudiu Manoil 
831d4fd0404SClaudiu Manoil 	for (i = 0; i < rx_ring->bd_count; i++) {
832d4fd0404SClaudiu Manoil 		struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
833d4fd0404SClaudiu Manoil 
834d4fd0404SClaudiu Manoil 		if (!rx_swbd->page)
835d4fd0404SClaudiu Manoil 			continue;
836d4fd0404SClaudiu Manoil 
837d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
838d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
839d4fd0404SClaudiu Manoil 		__free_page(rx_swbd->page);
840d4fd0404SClaudiu Manoil 		rx_swbd->page = NULL;
841d4fd0404SClaudiu Manoil 	}
842d4fd0404SClaudiu Manoil 
843d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = 0;
844d4fd0404SClaudiu Manoil 	rx_ring->next_to_use = 0;
845d4fd0404SClaudiu Manoil 	rx_ring->next_to_alloc = 0;
846d4fd0404SClaudiu Manoil }
847d4fd0404SClaudiu Manoil 
848d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv)
849d4fd0404SClaudiu Manoil {
850d4fd0404SClaudiu Manoil 	int i;
851d4fd0404SClaudiu Manoil 
852d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
853d4fd0404SClaudiu Manoil 		enetc_free_rx_ring(priv->rx_ring[i]);
854d4fd0404SClaudiu Manoil 
855d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
856d4fd0404SClaudiu Manoil 		enetc_free_tx_ring(priv->tx_ring[i]);
857d4fd0404SClaudiu Manoil }
858d4fd0404SClaudiu Manoil 
859d4fd0404SClaudiu Manoil static int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
860d4fd0404SClaudiu Manoil {
861d4fd0404SClaudiu Manoil 	int size = cbdr->bd_count * sizeof(struct enetc_cbd);
862d4fd0404SClaudiu Manoil 
863d4fd0404SClaudiu Manoil 	cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base,
864d4fd0404SClaudiu Manoil 					   GFP_KERNEL);
865d4fd0404SClaudiu Manoil 	if (!cbdr->bd_base)
866d4fd0404SClaudiu Manoil 		return -ENOMEM;
867d4fd0404SClaudiu Manoil 
868d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
869d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) {
870d4fd0404SClaudiu Manoil 		dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
871d4fd0404SClaudiu Manoil 		return -EINVAL;
872d4fd0404SClaudiu Manoil 	}
873d4fd0404SClaudiu Manoil 
874d4fd0404SClaudiu Manoil 	cbdr->next_to_clean = 0;
875d4fd0404SClaudiu Manoil 	cbdr->next_to_use = 0;
876d4fd0404SClaudiu Manoil 
877d4fd0404SClaudiu Manoil 	return 0;
878d4fd0404SClaudiu Manoil }
879d4fd0404SClaudiu Manoil 
880d4fd0404SClaudiu Manoil static void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
881d4fd0404SClaudiu Manoil {
882d4fd0404SClaudiu Manoil 	int size = cbdr->bd_count * sizeof(struct enetc_cbd);
883d4fd0404SClaudiu Manoil 
884d4fd0404SClaudiu Manoil 	dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
885d4fd0404SClaudiu Manoil 	cbdr->bd_base = NULL;
886d4fd0404SClaudiu Manoil }
887d4fd0404SClaudiu Manoil 
888d4fd0404SClaudiu Manoil static void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr)
889d4fd0404SClaudiu Manoil {
890d4fd0404SClaudiu Manoil 	/* set CBDR cache attributes */
891d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR2,
892d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
893d4fd0404SClaudiu Manoil 
894d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base));
895d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base));
896d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count));
897d4fd0404SClaudiu Manoil 
898d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRPIR, 0);
899d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRCIR, 0);
900d4fd0404SClaudiu Manoil 
901d4fd0404SClaudiu Manoil 	/* enable ring */
902d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRMR, BIT(31));
903d4fd0404SClaudiu Manoil 
904d4fd0404SClaudiu Manoil 	cbdr->pir = hw->reg + ENETC_SICBDRPIR;
905d4fd0404SClaudiu Manoil 	cbdr->cir = hw->reg + ENETC_SICBDRCIR;
906d4fd0404SClaudiu Manoil }
907d4fd0404SClaudiu Manoil 
908d4fd0404SClaudiu Manoil static void enetc_clear_cbdr(struct enetc_hw *hw)
909d4fd0404SClaudiu Manoil {
910d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRMR, 0);
911d4fd0404SClaudiu Manoil }
912d4fd0404SClaudiu Manoil 
913*d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups)
914*d382563fSClaudiu Manoil {
915*d382563fSClaudiu Manoil 	int *rss_table;
916*d382563fSClaudiu Manoil 	int i;
917*d382563fSClaudiu Manoil 
918*d382563fSClaudiu Manoil 	rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL);
919*d382563fSClaudiu Manoil 	if (!rss_table)
920*d382563fSClaudiu Manoil 		return -ENOMEM;
921*d382563fSClaudiu Manoil 
922*d382563fSClaudiu Manoil 	/* Set up RSS table defaults */
923*d382563fSClaudiu Manoil 	for (i = 0; i < si->num_rss; i++)
924*d382563fSClaudiu Manoil 		rss_table[i] = i % num_groups;
925*d382563fSClaudiu Manoil 
926*d382563fSClaudiu Manoil 	enetc_set_rss_table(si, rss_table, si->num_rss);
927*d382563fSClaudiu Manoil 
928*d382563fSClaudiu Manoil 	kfree(rss_table);
929*d382563fSClaudiu Manoil 
930*d382563fSClaudiu Manoil 	return 0;
931*d382563fSClaudiu Manoil }
932*d382563fSClaudiu Manoil 
933d4fd0404SClaudiu Manoil static int enetc_configure_si(struct enetc_ndev_priv *priv)
934d4fd0404SClaudiu Manoil {
935d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
936d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
937*d382563fSClaudiu Manoil 	int err;
938d4fd0404SClaudiu Manoil 
939d4fd0404SClaudiu Manoil 	enetc_setup_cbdr(hw, &si->cbd_ring);
940d4fd0404SClaudiu Manoil 	/* set SI cache attributes */
941d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR0,
942d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
943d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI);
944d4fd0404SClaudiu Manoil 	/* enable SI */
945d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN);
946d4fd0404SClaudiu Manoil 
947*d382563fSClaudiu Manoil 	if (si->num_rss) {
948*d382563fSClaudiu Manoil 		err = enetc_setup_default_rss_table(si, priv->num_rx_rings);
949*d382563fSClaudiu Manoil 		if (err)
950*d382563fSClaudiu Manoil 			return err;
951*d382563fSClaudiu Manoil 	}
952*d382563fSClaudiu Manoil 
953d4fd0404SClaudiu Manoil 	return 0;
954d4fd0404SClaudiu Manoil }
955d4fd0404SClaudiu Manoil 
956d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv)
957d4fd0404SClaudiu Manoil {
958d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
959d4fd0404SClaudiu Manoil 	int cpus = num_online_cpus();
960d4fd0404SClaudiu Manoil 
961d4fd0404SClaudiu Manoil 	priv->tx_bd_count = ENETC_BDR_DEFAULT_SIZE;
962d4fd0404SClaudiu Manoil 	priv->rx_bd_count = ENETC_BDR_DEFAULT_SIZE;
963d4fd0404SClaudiu Manoil 
964d4fd0404SClaudiu Manoil 	/* Enable all available TX rings in order to configure as many
965d4fd0404SClaudiu Manoil 	 * priorities as possible, when needed.
966d4fd0404SClaudiu Manoil 	 * TODO: Make # of TX rings run-time configurable
967d4fd0404SClaudiu Manoil 	 */
968d4fd0404SClaudiu Manoil 	priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings);
969d4fd0404SClaudiu Manoil 	priv->num_tx_rings = si->num_tx_rings;
970d4fd0404SClaudiu Manoil 	priv->bdr_int_num = cpus;
971d4fd0404SClaudiu Manoil 
972d4fd0404SClaudiu Manoil 	/* SI specific */
973d4fd0404SClaudiu Manoil 	si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE;
974d4fd0404SClaudiu Manoil }
975d4fd0404SClaudiu Manoil 
976d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv)
977d4fd0404SClaudiu Manoil {
978d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
979d4fd0404SClaudiu Manoil 	int err;
980d4fd0404SClaudiu Manoil 
981d4fd0404SClaudiu Manoil 	err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring);
982d4fd0404SClaudiu Manoil 	if (err)
983d4fd0404SClaudiu Manoil 		return err;
984d4fd0404SClaudiu Manoil 
985*d382563fSClaudiu Manoil 	priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules),
986*d382563fSClaudiu Manoil 				  GFP_KERNEL);
987*d382563fSClaudiu Manoil 	if (!priv->cls_rules) {
988*d382563fSClaudiu Manoil 		err = -ENOMEM;
989*d382563fSClaudiu Manoil 		goto err_alloc_cls;
990*d382563fSClaudiu Manoil 	}
991*d382563fSClaudiu Manoil 
992d4fd0404SClaudiu Manoil 	err = enetc_configure_si(priv);
993d4fd0404SClaudiu Manoil 	if (err)
994d4fd0404SClaudiu Manoil 		goto err_config_si;
995d4fd0404SClaudiu Manoil 
996d4fd0404SClaudiu Manoil 	return 0;
997d4fd0404SClaudiu Manoil 
998d4fd0404SClaudiu Manoil err_config_si:
999*d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1000*d382563fSClaudiu Manoil err_alloc_cls:
1001d4fd0404SClaudiu Manoil 	enetc_clear_cbdr(&si->hw);
1002d4fd0404SClaudiu Manoil 	enetc_free_cbdr(priv->dev, &si->cbd_ring);
1003d4fd0404SClaudiu Manoil 
1004d4fd0404SClaudiu Manoil 	return err;
1005d4fd0404SClaudiu Manoil }
1006d4fd0404SClaudiu Manoil 
1007d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv)
1008d4fd0404SClaudiu Manoil {
1009d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1010d4fd0404SClaudiu Manoil 
1011d4fd0404SClaudiu Manoil 	enetc_clear_cbdr(&si->hw);
1012d4fd0404SClaudiu Manoil 	enetc_free_cbdr(priv->dev, &si->cbd_ring);
1013*d382563fSClaudiu Manoil 
1014*d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1015d4fd0404SClaudiu Manoil }
1016d4fd0404SClaudiu Manoil 
1017d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1018d4fd0404SClaudiu Manoil {
1019d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1020d4fd0404SClaudiu Manoil 	u32 tbmr;
1021d4fd0404SClaudiu Manoil 
1022d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR0,
1023d4fd0404SClaudiu Manoil 		       lower_32_bits(tx_ring->bd_dma_base));
1024d4fd0404SClaudiu Manoil 
1025d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR1,
1026d4fd0404SClaudiu Manoil 		       upper_32_bits(tx_ring->bd_dma_base));
1027d4fd0404SClaudiu Manoil 
1028d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */
1029d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBLENR,
1030d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(tx_ring->bd_count));
1031d4fd0404SClaudiu Manoil 
1032d4fd0404SClaudiu Manoil 	/* clearing PI/CI registers for Tx not supported, adjust sw indexes */
1033d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR);
1034d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR);
1035d4fd0404SClaudiu Manoil 
1036d4fd0404SClaudiu Manoil 	/* enable Tx ints by setting pkt thr to 1 */
1037d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBICIR0, ENETC_TBICIR0_ICEN | 0x1);
1038d4fd0404SClaudiu Manoil 
1039d4fd0404SClaudiu Manoil 	tbmr = ENETC_TBMR_EN;
1040d4fd0404SClaudiu Manoil 	if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
1041d4fd0404SClaudiu Manoil 		tbmr |= ENETC_TBMR_VIH;
1042d4fd0404SClaudiu Manoil 
1043d4fd0404SClaudiu Manoil 	/* enable ring */
1044d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr);
1045d4fd0404SClaudiu Manoil 
1046d4fd0404SClaudiu Manoil 	tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR);
1047d4fd0404SClaudiu Manoil 	tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR);
1048d4fd0404SClaudiu Manoil 	tx_ring->idr = hw->reg + ENETC_SITXIDR;
1049d4fd0404SClaudiu Manoil }
1050d4fd0404SClaudiu Manoil 
1051d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1052d4fd0404SClaudiu Manoil {
1053d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1054d4fd0404SClaudiu Manoil 	u32 rbmr;
1055d4fd0404SClaudiu Manoil 
1056d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0,
1057d4fd0404SClaudiu Manoil 		       lower_32_bits(rx_ring->bd_dma_base));
1058d4fd0404SClaudiu Manoil 
1059d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1,
1060d4fd0404SClaudiu Manoil 		       upper_32_bits(rx_ring->bd_dma_base));
1061d4fd0404SClaudiu Manoil 
1062d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */
1063d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBLENR,
1064d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(rx_ring->bd_count));
1065d4fd0404SClaudiu Manoil 
1066d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE);
1067d4fd0404SClaudiu Manoil 
1068d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0);
1069d4fd0404SClaudiu Manoil 
1070d4fd0404SClaudiu Manoil 	/* enable Rx ints by setting pkt thr to 1 */
1071d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBICIR0, ENETC_RBICIR0_ICEN | 0x1);
1072d4fd0404SClaudiu Manoil 
1073d4fd0404SClaudiu Manoil 	rbmr = ENETC_RBMR_EN;
1074d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
1075d4fd0404SClaudiu Manoil 		rbmr |= ENETC_RBMR_VTE;
1076d4fd0404SClaudiu Manoil 
1077d4fd0404SClaudiu Manoil 	rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR);
1078d4fd0404SClaudiu Manoil 	rx_ring->idr = hw->reg + ENETC_SIRXIDR;
1079d4fd0404SClaudiu Manoil 
1080d4fd0404SClaudiu Manoil 	enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring));
1081d4fd0404SClaudiu Manoil 
1082d4fd0404SClaudiu Manoil 	/* enable ring */
1083d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1084d4fd0404SClaudiu Manoil }
1085d4fd0404SClaudiu Manoil 
1086d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv)
1087d4fd0404SClaudiu Manoil {
1088d4fd0404SClaudiu Manoil 	int i;
1089d4fd0404SClaudiu Manoil 
1090d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1091d4fd0404SClaudiu Manoil 		enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]);
1092d4fd0404SClaudiu Manoil 
1093d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1094d4fd0404SClaudiu Manoil 		enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1095d4fd0404SClaudiu Manoil }
1096d4fd0404SClaudiu Manoil 
1097d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1098d4fd0404SClaudiu Manoil {
1099d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1100d4fd0404SClaudiu Manoil 
1101d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1102d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0);
1103d4fd0404SClaudiu Manoil }
1104d4fd0404SClaudiu Manoil 
1105d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1106d4fd0404SClaudiu Manoil {
1107d4fd0404SClaudiu Manoil 	int delay = 8, timeout = 100;
1108d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1109d4fd0404SClaudiu Manoil 
1110d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1111d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0);
1112d4fd0404SClaudiu Manoil 
1113d4fd0404SClaudiu Manoil 	/* wait for busy to clear */
1114d4fd0404SClaudiu Manoil 	while (delay < timeout &&
1115d4fd0404SClaudiu Manoil 	       enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) {
1116d4fd0404SClaudiu Manoil 		msleep(delay);
1117d4fd0404SClaudiu Manoil 		delay *= 2;
1118d4fd0404SClaudiu Manoil 	}
1119d4fd0404SClaudiu Manoil 
1120d4fd0404SClaudiu Manoil 	if (delay >= timeout)
1121d4fd0404SClaudiu Manoil 		netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n",
1122d4fd0404SClaudiu Manoil 			    idx);
1123d4fd0404SClaudiu Manoil }
1124d4fd0404SClaudiu Manoil 
1125d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv)
1126d4fd0404SClaudiu Manoil {
1127d4fd0404SClaudiu Manoil 	int i;
1128d4fd0404SClaudiu Manoil 
1129d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1130d4fd0404SClaudiu Manoil 		enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]);
1131d4fd0404SClaudiu Manoil 
1132d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1133d4fd0404SClaudiu Manoil 		enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1134d4fd0404SClaudiu Manoil 
1135d4fd0404SClaudiu Manoil 	udelay(1);
1136d4fd0404SClaudiu Manoil }
1137d4fd0404SClaudiu Manoil 
1138d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv)
1139d4fd0404SClaudiu Manoil {
1140d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1141d4fd0404SClaudiu Manoil 	cpumask_t cpu_mask;
1142d4fd0404SClaudiu Manoil 	int i, j, err;
1143d4fd0404SClaudiu Manoil 
1144d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1145d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1146d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1147d4fd0404SClaudiu Manoil 		int entry = ENETC_BDR_INT_BASE_IDX + i;
1148d4fd0404SClaudiu Manoil 		struct enetc_hw *hw = &priv->si->hw;
1149d4fd0404SClaudiu Manoil 
1150d4fd0404SClaudiu Manoil 		snprintf(v->name, sizeof(v->name), "%s-rxtx%d",
1151d4fd0404SClaudiu Manoil 			 priv->ndev->name, i);
1152d4fd0404SClaudiu Manoil 		err = request_irq(irq, enetc_msix, 0, v->name, v);
1153d4fd0404SClaudiu Manoil 		if (err) {
1154d4fd0404SClaudiu Manoil 			dev_err(priv->dev, "request_irq() failed!\n");
1155d4fd0404SClaudiu Manoil 			goto irq_err;
1156d4fd0404SClaudiu Manoil 		}
1157d4fd0404SClaudiu Manoil 
1158d4fd0404SClaudiu Manoil 		v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER);
1159d4fd0404SClaudiu Manoil 		v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER);
1160d4fd0404SClaudiu Manoil 
1161d4fd0404SClaudiu Manoil 		enetc_wr(hw, ENETC_SIMSIRRV(i), entry);
1162d4fd0404SClaudiu Manoil 
1163d4fd0404SClaudiu Manoil 		for (j = 0; j < v->count_tx_rings; j++) {
1164d4fd0404SClaudiu Manoil 			int idx = v->tx_ring[j].index;
1165d4fd0404SClaudiu Manoil 
1166d4fd0404SClaudiu Manoil 			enetc_wr(hw, ENETC_SIMSITRV(idx), entry);
1167d4fd0404SClaudiu Manoil 		}
1168d4fd0404SClaudiu Manoil 		cpumask_clear(&cpu_mask);
1169d4fd0404SClaudiu Manoil 		cpumask_set_cpu(i % num_online_cpus(), &cpu_mask);
1170d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, &cpu_mask);
1171d4fd0404SClaudiu Manoil 	}
1172d4fd0404SClaudiu Manoil 
1173d4fd0404SClaudiu Manoil 	return 0;
1174d4fd0404SClaudiu Manoil 
1175d4fd0404SClaudiu Manoil irq_err:
1176d4fd0404SClaudiu Manoil 	while (i--) {
1177d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1178d4fd0404SClaudiu Manoil 
1179d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1180d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1181d4fd0404SClaudiu Manoil 	}
1182d4fd0404SClaudiu Manoil 
1183d4fd0404SClaudiu Manoil 	return err;
1184d4fd0404SClaudiu Manoil }
1185d4fd0404SClaudiu Manoil 
1186d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv)
1187d4fd0404SClaudiu Manoil {
1188d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1189d4fd0404SClaudiu Manoil 	int i;
1190d4fd0404SClaudiu Manoil 
1191d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1192d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1193d4fd0404SClaudiu Manoil 
1194d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1195d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1196d4fd0404SClaudiu Manoil 	}
1197d4fd0404SClaudiu Manoil }
1198d4fd0404SClaudiu Manoil 
1199d4fd0404SClaudiu Manoil static void enetc_enable_interrupts(struct enetc_ndev_priv *priv)
1200d4fd0404SClaudiu Manoil {
1201d4fd0404SClaudiu Manoil 	int i;
1202d4fd0404SClaudiu Manoil 
1203d4fd0404SClaudiu Manoil 	/* enable Tx & Rx event indication */
1204d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1205d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(&priv->si->hw, i,
1206d4fd0404SClaudiu Manoil 			       ENETC_RBIER, ENETC_RBIER_RXTIE);
1207d4fd0404SClaudiu Manoil 	}
1208d4fd0404SClaudiu Manoil 
1209d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1210d4fd0404SClaudiu Manoil 		enetc_txbdr_wr(&priv->si->hw, i,
1211d4fd0404SClaudiu Manoil 			       ENETC_TBIER, ENETC_TBIER_TXTIE);
1212d4fd0404SClaudiu Manoil 	}
1213d4fd0404SClaudiu Manoil }
1214d4fd0404SClaudiu Manoil 
1215d4fd0404SClaudiu Manoil static void enetc_disable_interrupts(struct enetc_ndev_priv *priv)
1216d4fd0404SClaudiu Manoil {
1217d4fd0404SClaudiu Manoil 	int i;
1218d4fd0404SClaudiu Manoil 
1219d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1220d4fd0404SClaudiu Manoil 		enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0);
1221d4fd0404SClaudiu Manoil 
1222d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1223d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0);
1224d4fd0404SClaudiu Manoil }
1225d4fd0404SClaudiu Manoil 
1226d4fd0404SClaudiu Manoil static void adjust_link(struct net_device *ndev)
1227d4fd0404SClaudiu Manoil {
1228d4fd0404SClaudiu Manoil 	struct phy_device *phydev = ndev->phydev;
1229d4fd0404SClaudiu Manoil 
1230d4fd0404SClaudiu Manoil 	phy_print_status(phydev);
1231d4fd0404SClaudiu Manoil }
1232d4fd0404SClaudiu Manoil 
1233d4fd0404SClaudiu Manoil static int enetc_phy_connect(struct net_device *ndev)
1234d4fd0404SClaudiu Manoil {
1235d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1236d4fd0404SClaudiu Manoil 	struct phy_device *phydev;
1237d4fd0404SClaudiu Manoil 
1238d4fd0404SClaudiu Manoil 	if (!priv->phy_node)
1239d4fd0404SClaudiu Manoil 		return 0; /* phy-less mode */
1240d4fd0404SClaudiu Manoil 
1241d4fd0404SClaudiu Manoil 	phydev = of_phy_connect(ndev, priv->phy_node, &adjust_link,
1242d4fd0404SClaudiu Manoil 				0, priv->if_mode);
1243d4fd0404SClaudiu Manoil 	if (!phydev) {
1244d4fd0404SClaudiu Manoil 		dev_err(&ndev->dev, "could not attach to PHY\n");
1245d4fd0404SClaudiu Manoil 		return -ENODEV;
1246d4fd0404SClaudiu Manoil 	}
1247d4fd0404SClaudiu Manoil 
1248d4fd0404SClaudiu Manoil 	phy_attached_info(phydev);
1249d4fd0404SClaudiu Manoil 
1250d4fd0404SClaudiu Manoil 	return 0;
1251d4fd0404SClaudiu Manoil }
1252d4fd0404SClaudiu Manoil 
1253d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev)
1254d4fd0404SClaudiu Manoil {
1255d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1256d4fd0404SClaudiu Manoil 	int i, err;
1257d4fd0404SClaudiu Manoil 
1258d4fd0404SClaudiu Manoil 	err = enetc_setup_irqs(priv);
1259d4fd0404SClaudiu Manoil 	if (err)
1260d4fd0404SClaudiu Manoil 		return err;
1261d4fd0404SClaudiu Manoil 
1262d4fd0404SClaudiu Manoil 	err = enetc_phy_connect(ndev);
1263d4fd0404SClaudiu Manoil 	if (err)
1264d4fd0404SClaudiu Manoil 		goto err_phy_connect;
1265d4fd0404SClaudiu Manoil 
1266d4fd0404SClaudiu Manoil 	err = enetc_alloc_tx_resources(priv);
1267d4fd0404SClaudiu Manoil 	if (err)
1268d4fd0404SClaudiu Manoil 		goto err_alloc_tx;
1269d4fd0404SClaudiu Manoil 
1270d4fd0404SClaudiu Manoil 	err = enetc_alloc_rx_resources(priv);
1271d4fd0404SClaudiu Manoil 	if (err)
1272d4fd0404SClaudiu Manoil 		goto err_alloc_rx;
1273d4fd0404SClaudiu Manoil 
1274d4fd0404SClaudiu Manoil 	enetc_setup_bdrs(priv);
1275d4fd0404SClaudiu Manoil 
1276d4fd0404SClaudiu Manoil 	err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1277d4fd0404SClaudiu Manoil 	if (err)
1278d4fd0404SClaudiu Manoil 		goto err_set_queues;
1279d4fd0404SClaudiu Manoil 
1280d4fd0404SClaudiu Manoil 	err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings);
1281d4fd0404SClaudiu Manoil 	if (err)
1282d4fd0404SClaudiu Manoil 		goto err_set_queues;
1283d4fd0404SClaudiu Manoil 
1284d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++)
1285d4fd0404SClaudiu Manoil 		napi_enable(&priv->int_vector[i]->napi);
1286d4fd0404SClaudiu Manoil 
1287d4fd0404SClaudiu Manoil 	enetc_enable_interrupts(priv);
1288d4fd0404SClaudiu Manoil 
1289d4fd0404SClaudiu Manoil 	if (ndev->phydev)
1290d4fd0404SClaudiu Manoil 		phy_start(ndev->phydev);
1291d4fd0404SClaudiu Manoil 	else
1292d4fd0404SClaudiu Manoil 		netif_carrier_on(ndev);
1293d4fd0404SClaudiu Manoil 
1294d4fd0404SClaudiu Manoil 	netif_tx_start_all_queues(ndev);
1295d4fd0404SClaudiu Manoil 
1296d4fd0404SClaudiu Manoil 	return 0;
1297d4fd0404SClaudiu Manoil 
1298d4fd0404SClaudiu Manoil err_set_queues:
1299d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1300d4fd0404SClaudiu Manoil err_alloc_rx:
1301d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1302d4fd0404SClaudiu Manoil err_alloc_tx:
1303d4fd0404SClaudiu Manoil 	if (ndev->phydev)
1304d4fd0404SClaudiu Manoil 		phy_disconnect(ndev->phydev);
1305d4fd0404SClaudiu Manoil err_phy_connect:
1306d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1307d4fd0404SClaudiu Manoil 
1308d4fd0404SClaudiu Manoil 	return err;
1309d4fd0404SClaudiu Manoil }
1310d4fd0404SClaudiu Manoil 
1311d4fd0404SClaudiu Manoil int enetc_close(struct net_device *ndev)
1312d4fd0404SClaudiu Manoil {
1313d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1314d4fd0404SClaudiu Manoil 	int i;
1315d4fd0404SClaudiu Manoil 
1316d4fd0404SClaudiu Manoil 	netif_tx_stop_all_queues(ndev);
1317d4fd0404SClaudiu Manoil 
1318d4fd0404SClaudiu Manoil 	if (ndev->phydev) {
1319d4fd0404SClaudiu Manoil 		phy_stop(ndev->phydev);
1320d4fd0404SClaudiu Manoil 		phy_disconnect(ndev->phydev);
1321d4fd0404SClaudiu Manoil 	} else {
1322d4fd0404SClaudiu Manoil 		netif_carrier_off(ndev);
1323d4fd0404SClaudiu Manoil 	}
1324d4fd0404SClaudiu Manoil 
1325d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1326d4fd0404SClaudiu Manoil 		napi_synchronize(&priv->int_vector[i]->napi);
1327d4fd0404SClaudiu Manoil 		napi_disable(&priv->int_vector[i]->napi);
1328d4fd0404SClaudiu Manoil 	}
1329d4fd0404SClaudiu Manoil 
1330d4fd0404SClaudiu Manoil 	enetc_disable_interrupts(priv);
1331d4fd0404SClaudiu Manoil 	enetc_clear_bdrs(priv);
1332d4fd0404SClaudiu Manoil 
1333d4fd0404SClaudiu Manoil 	enetc_free_rxtx_rings(priv);
1334d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1335d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1336d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1337d4fd0404SClaudiu Manoil 
1338d4fd0404SClaudiu Manoil 	return 0;
1339d4fd0404SClaudiu Manoil }
1340d4fd0404SClaudiu Manoil 
1341d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev)
1342d4fd0404SClaudiu Manoil {
1343d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1344d4fd0404SClaudiu Manoil 	struct net_device_stats *stats = &ndev->stats;
1345d4fd0404SClaudiu Manoil 	unsigned long packets = 0, bytes = 0;
1346d4fd0404SClaudiu Manoil 	int i;
1347d4fd0404SClaudiu Manoil 
1348d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1349d4fd0404SClaudiu Manoil 		packets += priv->rx_ring[i]->stats.packets;
1350d4fd0404SClaudiu Manoil 		bytes	+= priv->rx_ring[i]->stats.bytes;
1351d4fd0404SClaudiu Manoil 	}
1352d4fd0404SClaudiu Manoil 
1353d4fd0404SClaudiu Manoil 	stats->rx_packets = packets;
1354d4fd0404SClaudiu Manoil 	stats->rx_bytes = bytes;
1355d4fd0404SClaudiu Manoil 	bytes = 0;
1356d4fd0404SClaudiu Manoil 	packets = 0;
1357d4fd0404SClaudiu Manoil 
1358d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1359d4fd0404SClaudiu Manoil 		packets += priv->tx_ring[i]->stats.packets;
1360d4fd0404SClaudiu Manoil 		bytes	+= priv->tx_ring[i]->stats.bytes;
1361d4fd0404SClaudiu Manoil 	}
1362d4fd0404SClaudiu Manoil 
1363d4fd0404SClaudiu Manoil 	stats->tx_packets = packets;
1364d4fd0404SClaudiu Manoil 	stats->tx_bytes = bytes;
1365d4fd0404SClaudiu Manoil 
1366d4fd0404SClaudiu Manoil 	return stats;
1367d4fd0404SClaudiu Manoil }
1368d4fd0404SClaudiu Manoil 
1369*d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en)
1370*d382563fSClaudiu Manoil {
1371*d382563fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1372*d382563fSClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
1373*d382563fSClaudiu Manoil 	u32 reg;
1374*d382563fSClaudiu Manoil 
1375*d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings);
1376*d382563fSClaudiu Manoil 
1377*d382563fSClaudiu Manoil 	reg = enetc_rd(hw, ENETC_SIMR);
1378*d382563fSClaudiu Manoil 	reg &= ~ENETC_SIMR_RSSE;
1379*d382563fSClaudiu Manoil 	reg |= (en) ? ENETC_SIMR_RSSE : 0;
1380*d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, reg);
1381*d382563fSClaudiu Manoil 
1382*d382563fSClaudiu Manoil 	return 0;
1383*d382563fSClaudiu Manoil }
1384*d382563fSClaudiu Manoil 
1385*d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev,
1386*d382563fSClaudiu Manoil 		       netdev_features_t features)
1387*d382563fSClaudiu Manoil {
1388*d382563fSClaudiu Manoil 	netdev_features_t changed = ndev->features ^ features;
1389*d382563fSClaudiu Manoil 
1390*d382563fSClaudiu Manoil 	if (changed & NETIF_F_RXHASH)
1391*d382563fSClaudiu Manoil 		enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH));
1392*d382563fSClaudiu Manoil 
1393*d382563fSClaudiu Manoil 	return 0;
1394*d382563fSClaudiu Manoil }
1395*d382563fSClaudiu Manoil 
1396d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv)
1397d4fd0404SClaudiu Manoil {
1398d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1399d4fd0404SClaudiu Manoil 	int size, v_tx_rings;
1400d4fd0404SClaudiu Manoil 	int i, n, err, nvec;
1401d4fd0404SClaudiu Manoil 
1402d4fd0404SClaudiu Manoil 	nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num;
1403d4fd0404SClaudiu Manoil 	/* allocate MSIX for both messaging and Rx/Tx interrupts */
1404d4fd0404SClaudiu Manoil 	n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX);
1405d4fd0404SClaudiu Manoil 
1406d4fd0404SClaudiu Manoil 	if (n < 0)
1407d4fd0404SClaudiu Manoil 		return n;
1408d4fd0404SClaudiu Manoil 
1409d4fd0404SClaudiu Manoil 	if (n != nvec)
1410d4fd0404SClaudiu Manoil 		return -EPERM;
1411d4fd0404SClaudiu Manoil 
1412d4fd0404SClaudiu Manoil 	/* # of tx rings per int vector */
1413d4fd0404SClaudiu Manoil 	v_tx_rings = priv->num_tx_rings / priv->bdr_int_num;
1414d4fd0404SClaudiu Manoil 	size = sizeof(struct enetc_int_vector) +
1415d4fd0404SClaudiu Manoil 	       sizeof(struct enetc_bdr) * v_tx_rings;
1416d4fd0404SClaudiu Manoil 
1417d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1418d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v;
1419d4fd0404SClaudiu Manoil 		struct enetc_bdr *bdr;
1420d4fd0404SClaudiu Manoil 		int j;
1421d4fd0404SClaudiu Manoil 
1422d4fd0404SClaudiu Manoil 		v = kzalloc(size, GFP_KERNEL);
1423d4fd0404SClaudiu Manoil 		if (!v) {
1424d4fd0404SClaudiu Manoil 			err = -ENOMEM;
1425d4fd0404SClaudiu Manoil 			goto fail;
1426d4fd0404SClaudiu Manoil 		}
1427d4fd0404SClaudiu Manoil 
1428d4fd0404SClaudiu Manoil 		priv->int_vector[i] = v;
1429d4fd0404SClaudiu Manoil 
1430d4fd0404SClaudiu Manoil 		netif_napi_add(priv->ndev, &v->napi, enetc_poll,
1431d4fd0404SClaudiu Manoil 			       NAPI_POLL_WEIGHT);
1432d4fd0404SClaudiu Manoil 		v->count_tx_rings = v_tx_rings;
1433d4fd0404SClaudiu Manoil 
1434d4fd0404SClaudiu Manoil 		for (j = 0; j < v_tx_rings; j++) {
1435d4fd0404SClaudiu Manoil 			int idx;
1436d4fd0404SClaudiu Manoil 
1437d4fd0404SClaudiu Manoil 			/* default tx ring mapping policy */
1438d4fd0404SClaudiu Manoil 			if (priv->bdr_int_num == ENETC_MAX_BDR_INT)
1439d4fd0404SClaudiu Manoil 				idx = 2 * j + i; /* 2 CPUs */
1440d4fd0404SClaudiu Manoil 			else
1441d4fd0404SClaudiu Manoil 				idx = j + i * v_tx_rings; /* default */
1442d4fd0404SClaudiu Manoil 
1443d4fd0404SClaudiu Manoil 			__set_bit(idx, &v->tx_rings_map);
1444d4fd0404SClaudiu Manoil 			bdr = &v->tx_ring[j];
1445d4fd0404SClaudiu Manoil 			bdr->index = idx;
1446d4fd0404SClaudiu Manoil 			bdr->ndev = priv->ndev;
1447d4fd0404SClaudiu Manoil 			bdr->dev = priv->dev;
1448d4fd0404SClaudiu Manoil 			bdr->bd_count = priv->tx_bd_count;
1449d4fd0404SClaudiu Manoil 			priv->tx_ring[idx] = bdr;
1450d4fd0404SClaudiu Manoil 		}
1451d4fd0404SClaudiu Manoil 
1452d4fd0404SClaudiu Manoil 		bdr = &v->rx_ring;
1453d4fd0404SClaudiu Manoil 		bdr->index = i;
1454d4fd0404SClaudiu Manoil 		bdr->ndev = priv->ndev;
1455d4fd0404SClaudiu Manoil 		bdr->dev = priv->dev;
1456d4fd0404SClaudiu Manoil 		bdr->bd_count = priv->rx_bd_count;
1457d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = bdr;
1458d4fd0404SClaudiu Manoil 	}
1459d4fd0404SClaudiu Manoil 
1460d4fd0404SClaudiu Manoil 	return 0;
1461d4fd0404SClaudiu Manoil 
1462d4fd0404SClaudiu Manoil fail:
1463d4fd0404SClaudiu Manoil 	while (i--) {
1464d4fd0404SClaudiu Manoil 		netif_napi_del(&priv->int_vector[i]->napi);
1465d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1466d4fd0404SClaudiu Manoil 	}
1467d4fd0404SClaudiu Manoil 
1468d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(pdev);
1469d4fd0404SClaudiu Manoil 
1470d4fd0404SClaudiu Manoil 	return err;
1471d4fd0404SClaudiu Manoil }
1472d4fd0404SClaudiu Manoil 
1473d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv)
1474d4fd0404SClaudiu Manoil {
1475d4fd0404SClaudiu Manoil 	int i;
1476d4fd0404SClaudiu Manoil 
1477d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1478d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1479d4fd0404SClaudiu Manoil 
1480d4fd0404SClaudiu Manoil 		netif_napi_del(&v->napi);
1481d4fd0404SClaudiu Manoil 	}
1482d4fd0404SClaudiu Manoil 
1483d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1484d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = NULL;
1485d4fd0404SClaudiu Manoil 
1486d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1487d4fd0404SClaudiu Manoil 		priv->tx_ring[i] = NULL;
1488d4fd0404SClaudiu Manoil 
1489d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1490d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1491d4fd0404SClaudiu Manoil 		priv->int_vector[i] = NULL;
1492d4fd0404SClaudiu Manoil 	}
1493d4fd0404SClaudiu Manoil 
1494d4fd0404SClaudiu Manoil 	/* disable all MSIX for this device */
1495d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(priv->si->pdev);
1496d4fd0404SClaudiu Manoil }
1497d4fd0404SClaudiu Manoil 
1498d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si)
1499d4fd0404SClaudiu Manoil {
1500d4fd0404SClaudiu Manoil 	char *p = (char *)si - si->pad;
1501d4fd0404SClaudiu Manoil 
1502d4fd0404SClaudiu Manoil 	kfree(p);
1503d4fd0404SClaudiu Manoil }
1504d4fd0404SClaudiu Manoil 
1505d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si)
1506d4fd0404SClaudiu Manoil {
1507d4fd0404SClaudiu Manoil 	if (si->pdev->revision == ENETC_REV1)
1508d4fd0404SClaudiu Manoil 		si->errata = ENETC_ERR_TXCSUM | ENETC_ERR_VLAN_ISOL |
1509d4fd0404SClaudiu Manoil 			     ENETC_ERR_UCMCSWP;
1510d4fd0404SClaudiu Manoil }
1511d4fd0404SClaudiu Manoil 
1512d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv)
1513d4fd0404SClaudiu Manoil {
1514d4fd0404SClaudiu Manoil 	struct enetc_si *si, *p;
1515d4fd0404SClaudiu Manoil 	struct enetc_hw *hw;
1516d4fd0404SClaudiu Manoil 	size_t alloc_size;
1517d4fd0404SClaudiu Manoil 	int err, len;
1518d4fd0404SClaudiu Manoil 
1519d4fd0404SClaudiu Manoil 	pcie_flr(pdev);
1520d4fd0404SClaudiu Manoil 	err = pci_enable_device_mem(pdev);
1521d4fd0404SClaudiu Manoil 	if (err) {
1522d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "device enable failed\n");
1523d4fd0404SClaudiu Manoil 		return err;
1524d4fd0404SClaudiu Manoil 	}
1525d4fd0404SClaudiu Manoil 
1526d4fd0404SClaudiu Manoil 	/* set up for high or low dma */
1527d4fd0404SClaudiu Manoil 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1528d4fd0404SClaudiu Manoil 	if (err) {
1529d4fd0404SClaudiu Manoil 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1530d4fd0404SClaudiu Manoil 		if (err) {
1531d4fd0404SClaudiu Manoil 			dev_err(&pdev->dev,
1532d4fd0404SClaudiu Manoil 				"DMA configuration failed: 0x%x\n", err);
1533d4fd0404SClaudiu Manoil 			goto err_dma;
1534d4fd0404SClaudiu Manoil 		}
1535d4fd0404SClaudiu Manoil 	}
1536d4fd0404SClaudiu Manoil 
1537d4fd0404SClaudiu Manoil 	err = pci_request_mem_regions(pdev, name);
1538d4fd0404SClaudiu Manoil 	if (err) {
1539d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err);
1540d4fd0404SClaudiu Manoil 		goto err_pci_mem_reg;
1541d4fd0404SClaudiu Manoil 	}
1542d4fd0404SClaudiu Manoil 
1543d4fd0404SClaudiu Manoil 	pci_set_master(pdev);
1544d4fd0404SClaudiu Manoil 
1545d4fd0404SClaudiu Manoil 	alloc_size = sizeof(struct enetc_si);
1546d4fd0404SClaudiu Manoil 	if (sizeof_priv) {
1547d4fd0404SClaudiu Manoil 		/* align priv to 32B */
1548d4fd0404SClaudiu Manoil 		alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN);
1549d4fd0404SClaudiu Manoil 		alloc_size += sizeof_priv;
1550d4fd0404SClaudiu Manoil 	}
1551d4fd0404SClaudiu Manoil 	/* force 32B alignment for enetc_si */
1552d4fd0404SClaudiu Manoil 	alloc_size += ENETC_SI_ALIGN - 1;
1553d4fd0404SClaudiu Manoil 
1554d4fd0404SClaudiu Manoil 	p = kzalloc(alloc_size, GFP_KERNEL);
1555d4fd0404SClaudiu Manoil 	if (!p) {
1556d4fd0404SClaudiu Manoil 		err = -ENOMEM;
1557d4fd0404SClaudiu Manoil 		goto err_alloc_si;
1558d4fd0404SClaudiu Manoil 	}
1559d4fd0404SClaudiu Manoil 
1560d4fd0404SClaudiu Manoil 	si = PTR_ALIGN(p, ENETC_SI_ALIGN);
1561d4fd0404SClaudiu Manoil 	si->pad = (char *)si - (char *)p;
1562d4fd0404SClaudiu Manoil 
1563d4fd0404SClaudiu Manoil 	pci_set_drvdata(pdev, si);
1564d4fd0404SClaudiu Manoil 	si->pdev = pdev;
1565d4fd0404SClaudiu Manoil 	hw = &si->hw;
1566d4fd0404SClaudiu Manoil 
1567d4fd0404SClaudiu Manoil 	len = pci_resource_len(pdev, ENETC_BAR_REGS);
1568d4fd0404SClaudiu Manoil 	hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len);
1569d4fd0404SClaudiu Manoil 	if (!hw->reg) {
1570d4fd0404SClaudiu Manoil 		err = -ENXIO;
1571d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "ioremap() failed\n");
1572d4fd0404SClaudiu Manoil 		goto err_ioremap;
1573d4fd0404SClaudiu Manoil 	}
1574d4fd0404SClaudiu Manoil 	if (len > ENETC_PORT_BASE)
1575d4fd0404SClaudiu Manoil 		hw->port = hw->reg + ENETC_PORT_BASE;
1576d4fd0404SClaudiu Manoil 	if (len > ENETC_GLOBAL_BASE)
1577d4fd0404SClaudiu Manoil 		hw->global = hw->reg + ENETC_GLOBAL_BASE;
1578d4fd0404SClaudiu Manoil 
1579d4fd0404SClaudiu Manoil 	enetc_detect_errata(si);
1580d4fd0404SClaudiu Manoil 
1581d4fd0404SClaudiu Manoil 	return 0;
1582d4fd0404SClaudiu Manoil 
1583d4fd0404SClaudiu Manoil err_ioremap:
1584d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
1585d4fd0404SClaudiu Manoil err_alloc_si:
1586d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
1587d4fd0404SClaudiu Manoil err_pci_mem_reg:
1588d4fd0404SClaudiu Manoil err_dma:
1589d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
1590d4fd0404SClaudiu Manoil 
1591d4fd0404SClaudiu Manoil 	return err;
1592d4fd0404SClaudiu Manoil }
1593d4fd0404SClaudiu Manoil 
1594d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev)
1595d4fd0404SClaudiu Manoil {
1596d4fd0404SClaudiu Manoil 	struct enetc_si *si = pci_get_drvdata(pdev);
1597d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1598d4fd0404SClaudiu Manoil 
1599d4fd0404SClaudiu Manoil 	iounmap(hw->reg);
1600d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
1601d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
1602d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
1603d4fd0404SClaudiu Manoil }
1604