xref: /openbmc/linux/drivers/net/ethernet/freescale/enetc/enetc.c (revision d1b15102dd16adc17fd5e4db8a485e6459f98906)
1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */
3d4fd0404SClaudiu Manoil 
4d4fd0404SClaudiu Manoil #include "enetc.h"
5*d1b15102SVladimir Oltean #include <linux/bpf_trace.h>
6d4fd0404SClaudiu Manoil #include <linux/tcp.h>
7d4fd0404SClaudiu Manoil #include <linux/udp.h>
8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h>
9847cbfc0SVladimir Oltean #include <net/pkt_sched.h>
10d4fd0404SClaudiu Manoil 
11d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */
12d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val)	((val) + 2)
13d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */
14d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS	13
15d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED	ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1)
16d4fd0404SClaudiu Manoil 
17d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring,
18d4fd0404SClaudiu Manoil 				struct enetc_tx_swbd *tx_swbd)
19d4fd0404SClaudiu Manoil {
20d4fd0404SClaudiu Manoil 	if (tx_swbd->is_dma_page)
21d4fd0404SClaudiu Manoil 		dma_unmap_page(tx_ring->dev, tx_swbd->dma,
22d4fd0404SClaudiu Manoil 			       tx_swbd->len, DMA_TO_DEVICE);
23d4fd0404SClaudiu Manoil 	else
24d4fd0404SClaudiu Manoil 		dma_unmap_single(tx_ring->dev, tx_swbd->dma,
25d4fd0404SClaudiu Manoil 				 tx_swbd->len, DMA_TO_DEVICE);
26d4fd0404SClaudiu Manoil 	tx_swbd->dma = 0;
27d4fd0404SClaudiu Manoil }
28d4fd0404SClaudiu Manoil 
29d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring,
30d4fd0404SClaudiu Manoil 			      struct enetc_tx_swbd *tx_swbd)
31d4fd0404SClaudiu Manoil {
32d4fd0404SClaudiu Manoil 	if (tx_swbd->dma)
33d4fd0404SClaudiu Manoil 		enetc_unmap_tx_buff(tx_ring, tx_swbd);
34d4fd0404SClaudiu Manoil 
35d4fd0404SClaudiu Manoil 	if (tx_swbd->skb) {
36d4fd0404SClaudiu Manoil 		dev_kfree_skb_any(tx_swbd->skb);
37d4fd0404SClaudiu Manoil 		tx_swbd->skb = NULL;
38d4fd0404SClaudiu Manoil 	}
39d4fd0404SClaudiu Manoil }
40d4fd0404SClaudiu Manoil 
41d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
42d3982312SY.b. Lu 			      int active_offloads)
43d4fd0404SClaudiu Manoil {
44d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
45d7840976SMatthew Wilcox (Oracle) 	skb_frag_t *frag;
46d4fd0404SClaudiu Manoil 	int len = skb_headlen(skb);
47d4fd0404SClaudiu Manoil 	union enetc_tx_bd temp_bd;
48d4fd0404SClaudiu Manoil 	union enetc_tx_bd *txbd;
49d4fd0404SClaudiu Manoil 	bool do_vlan, do_tstamp;
50d4fd0404SClaudiu Manoil 	int i, count = 0;
51d4fd0404SClaudiu Manoil 	unsigned int f;
52d4fd0404SClaudiu Manoil 	dma_addr_t dma;
53d4fd0404SClaudiu Manoil 	u8 flags = 0;
54d4fd0404SClaudiu Manoil 
55d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_use;
56d4fd0404SClaudiu Manoil 	txbd = ENETC_TXBD(*tx_ring, i);
57d4fd0404SClaudiu Manoil 	prefetchw(txbd);
58d4fd0404SClaudiu Manoil 
59d4fd0404SClaudiu Manoil 	dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE);
60d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(tx_ring->dev, dma)))
61d4fd0404SClaudiu Manoil 		goto dma_err;
62d4fd0404SClaudiu Manoil 
63d4fd0404SClaudiu Manoil 	temp_bd.addr = cpu_to_le64(dma);
64d4fd0404SClaudiu Manoil 	temp_bd.buf_len = cpu_to_le16(len);
65d4fd0404SClaudiu Manoil 	temp_bd.lstatus = 0;
66d4fd0404SClaudiu Manoil 
67d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
68d4fd0404SClaudiu Manoil 	tx_swbd->dma = dma;
69d4fd0404SClaudiu Manoil 	tx_swbd->len = len;
70d4fd0404SClaudiu Manoil 	tx_swbd->is_dma_page = 0;
71d4fd0404SClaudiu Manoil 	count++;
72d4fd0404SClaudiu Manoil 
73d4fd0404SClaudiu Manoil 	do_vlan = skb_vlan_tag_present(skb);
74d3982312SY.b. Lu 	do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) &&
75d3982312SY.b. Lu 		    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP);
76d3982312SY.b. Lu 	tx_swbd->do_tstamp = do_tstamp;
77d3982312SY.b. Lu 	tx_swbd->check_wb = tx_swbd->do_tstamp;
78d4fd0404SClaudiu Manoil 
79d4fd0404SClaudiu Manoil 	if (do_vlan || do_tstamp)
80d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_EX;
81d4fd0404SClaudiu Manoil 
8282728b91SClaudiu Manoil 	if (tx_ring->tsd_enable)
830d08c9ecSPo Liu 		flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART;
84d4fd0404SClaudiu Manoil 
85d4fd0404SClaudiu Manoil 	/* first BD needs frm_len and offload flags set */
86d4fd0404SClaudiu Manoil 	temp_bd.frm_len = cpu_to_le16(skb->len);
87d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
88d4fd0404SClaudiu Manoil 
8982728b91SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_TSE)
9082728b91SClaudiu Manoil 		temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns,
9182728b91SClaudiu Manoil 							  flags);
920d08c9ecSPo Liu 
93d4fd0404SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_EX) {
94d4fd0404SClaudiu Manoil 		u8 e_flags = 0;
95d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
96d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
97d4fd0404SClaudiu Manoil 
98d4fd0404SClaudiu Manoil 		/* add extension BD for VLAN and/or timestamping */
99d4fd0404SClaudiu Manoil 		flags = 0;
100d4fd0404SClaudiu Manoil 		tx_swbd++;
101d4fd0404SClaudiu Manoil 		txbd++;
102d4fd0404SClaudiu Manoil 		i++;
103d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
104d4fd0404SClaudiu Manoil 			i = 0;
105d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
106d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
107d4fd0404SClaudiu Manoil 		}
108d4fd0404SClaudiu Manoil 		prefetchw(txbd);
109d4fd0404SClaudiu Manoil 
110d4fd0404SClaudiu Manoil 		if (do_vlan) {
111d4fd0404SClaudiu Manoil 			temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb));
112d4fd0404SClaudiu Manoil 			temp_bd.ext.tpid = 0; /* < C-TAG */
113d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS;
114d4fd0404SClaudiu Manoil 		}
115d4fd0404SClaudiu Manoil 
116d4fd0404SClaudiu Manoil 		if (do_tstamp) {
117d4fd0404SClaudiu Manoil 			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
118d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP;
119d4fd0404SClaudiu Manoil 		}
120d4fd0404SClaudiu Manoil 
121d4fd0404SClaudiu Manoil 		temp_bd.ext.e_flags = e_flags;
122d4fd0404SClaudiu Manoil 		count++;
123d4fd0404SClaudiu Manoil 	}
124d4fd0404SClaudiu Manoil 
125d4fd0404SClaudiu Manoil 	frag = &skb_shinfo(skb)->frags[0];
126d4fd0404SClaudiu Manoil 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) {
127d4fd0404SClaudiu Manoil 		len = skb_frag_size(frag);
128d4fd0404SClaudiu Manoil 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len,
129d4fd0404SClaudiu Manoil 				       DMA_TO_DEVICE);
130d4fd0404SClaudiu Manoil 		if (dma_mapping_error(tx_ring->dev, dma))
131d4fd0404SClaudiu Manoil 			goto dma_err;
132d4fd0404SClaudiu Manoil 
133d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
134d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
135d4fd0404SClaudiu Manoil 
136d4fd0404SClaudiu Manoil 		flags = 0;
137d4fd0404SClaudiu Manoil 		tx_swbd++;
138d4fd0404SClaudiu Manoil 		txbd++;
139d4fd0404SClaudiu Manoil 		i++;
140d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
141d4fd0404SClaudiu Manoil 			i = 0;
142d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
143d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
144d4fd0404SClaudiu Manoil 		}
145d4fd0404SClaudiu Manoil 		prefetchw(txbd);
146d4fd0404SClaudiu Manoil 
147d4fd0404SClaudiu Manoil 		temp_bd.addr = cpu_to_le64(dma);
148d4fd0404SClaudiu Manoil 		temp_bd.buf_len = cpu_to_le16(len);
149d4fd0404SClaudiu Manoil 
150d4fd0404SClaudiu Manoil 		tx_swbd->dma = dma;
151d4fd0404SClaudiu Manoil 		tx_swbd->len = len;
152d4fd0404SClaudiu Manoil 		tx_swbd->is_dma_page = 1;
153d4fd0404SClaudiu Manoil 		count++;
154d4fd0404SClaudiu Manoil 	}
155d4fd0404SClaudiu Manoil 
156d4fd0404SClaudiu Manoil 	/* last BD needs 'F' bit set */
157d4fd0404SClaudiu Manoil 	flags |= ENETC_TXBD_FLAGS_F;
158d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
159d4fd0404SClaudiu Manoil 	*txbd = temp_bd;
160d4fd0404SClaudiu Manoil 
161d504498dSVladimir Oltean 	tx_ring->tx_swbd[i].is_eof = true;
162d4fd0404SClaudiu Manoil 	tx_ring->tx_swbd[i].skb = skb;
163d4fd0404SClaudiu Manoil 
164d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(tx_ring, &i);
165d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = i;
166d4fd0404SClaudiu Manoil 
1674caefbceSMichael Walle 	skb_tx_timestamp(skb);
1684caefbceSMichael Walle 
169d4fd0404SClaudiu Manoil 	/* let H/W know BD ring has been updated */
170fd5736bfSAlex Marginean 	enetc_wr_reg_hot(tx_ring->tpir, i); /* includes wmb() */
171d4fd0404SClaudiu Manoil 
172d4fd0404SClaudiu Manoil 	return count;
173d4fd0404SClaudiu Manoil 
174d4fd0404SClaudiu Manoil dma_err:
175d4fd0404SClaudiu Manoil 	dev_err(tx_ring->dev, "DMA map error");
176d4fd0404SClaudiu Manoil 
177d4fd0404SClaudiu Manoil 	do {
178d4fd0404SClaudiu Manoil 		tx_swbd = &tx_ring->tx_swbd[i];
179d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
180d4fd0404SClaudiu Manoil 		if (i == 0)
181d4fd0404SClaudiu Manoil 			i = tx_ring->bd_count;
182d4fd0404SClaudiu Manoil 		i--;
183d4fd0404SClaudiu Manoil 	} while (count--);
184d4fd0404SClaudiu Manoil 
185d4fd0404SClaudiu Manoil 	return 0;
186d4fd0404SClaudiu Manoil }
187d4fd0404SClaudiu Manoil 
1880486185eSVladimir Oltean netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev)
1890486185eSVladimir Oltean {
1900486185eSVladimir Oltean 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1910486185eSVladimir Oltean 	struct enetc_bdr *tx_ring;
1920486185eSVladimir Oltean 	int count;
1930486185eSVladimir Oltean 
1940486185eSVladimir Oltean 	tx_ring = priv->tx_ring[skb->queue_mapping];
1950486185eSVladimir Oltean 
1960486185eSVladimir Oltean 	if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS))
1970486185eSVladimir Oltean 		if (unlikely(skb_linearize(skb)))
1980486185eSVladimir Oltean 			goto drop_packet_err;
1990486185eSVladimir Oltean 
2000486185eSVladimir Oltean 	count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */
2010486185eSVladimir Oltean 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) {
2020486185eSVladimir Oltean 		netif_stop_subqueue(ndev, tx_ring->index);
2030486185eSVladimir Oltean 		return NETDEV_TX_BUSY;
2040486185eSVladimir Oltean 	}
2050486185eSVladimir Oltean 
2060486185eSVladimir Oltean 	enetc_lock_mdio();
2070486185eSVladimir Oltean 	count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads);
2080486185eSVladimir Oltean 	enetc_unlock_mdio();
2090486185eSVladimir Oltean 
2100486185eSVladimir Oltean 	if (unlikely(!count))
2110486185eSVladimir Oltean 		goto drop_packet_err;
2120486185eSVladimir Oltean 
2130486185eSVladimir Oltean 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED)
2140486185eSVladimir Oltean 		netif_stop_subqueue(ndev, tx_ring->index);
2150486185eSVladimir Oltean 
2160486185eSVladimir Oltean 	return NETDEV_TX_OK;
2170486185eSVladimir Oltean 
2180486185eSVladimir Oltean drop_packet_err:
2190486185eSVladimir Oltean 	dev_kfree_skb_any(skb);
2200486185eSVladimir Oltean 	return NETDEV_TX_OK;
2210486185eSVladimir Oltean }
2220486185eSVladimir Oltean 
223d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data)
224d4fd0404SClaudiu Manoil {
225d4fd0404SClaudiu Manoil 	struct enetc_int_vector	*v = data;
226d4fd0404SClaudiu Manoil 	int i;
227d4fd0404SClaudiu Manoil 
228fd5736bfSAlex Marginean 	enetc_lock_mdio();
229fd5736bfSAlex Marginean 
230d4fd0404SClaudiu Manoil 	/* disable interrupts */
231fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->rbier, 0);
232fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->ricr1, v->rx_ictt);
233d4fd0404SClaudiu Manoil 
2340574e200SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
235fd5736bfSAlex Marginean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0);
236fd5736bfSAlex Marginean 
237fd5736bfSAlex Marginean 	enetc_unlock_mdio();
238d4fd0404SClaudiu Manoil 
239215602a8SJiafei Pan 	napi_schedule(&v->napi);
240d4fd0404SClaudiu Manoil 
241d4fd0404SClaudiu Manoil 	return IRQ_HANDLED;
242d4fd0404SClaudiu Manoil }
243d4fd0404SClaudiu Manoil 
244ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w)
245ae0e6a5dSClaudiu Manoil {
246ae0e6a5dSClaudiu Manoil 	struct dim *dim = container_of(w, struct dim, work);
247ae0e6a5dSClaudiu Manoil 	struct dim_cq_moder moder =
248ae0e6a5dSClaudiu Manoil 		net_dim_get_rx_moderation(dim->mode, dim->profile_ix);
249ae0e6a5dSClaudiu Manoil 	struct enetc_int_vector	*v =
250ae0e6a5dSClaudiu Manoil 		container_of(dim, struct enetc_int_vector, rx_dim);
251ae0e6a5dSClaudiu Manoil 
252ae0e6a5dSClaudiu Manoil 	v->rx_ictt = enetc_usecs_to_cycles(moder.usec);
253ae0e6a5dSClaudiu Manoil 	dim->state = DIM_START_MEASURE;
254ae0e6a5dSClaudiu Manoil }
255ae0e6a5dSClaudiu Manoil 
256ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v)
257ae0e6a5dSClaudiu Manoil {
258ae0e6a5dSClaudiu Manoil 	struct dim_sample dim_sample;
259ae0e6a5dSClaudiu Manoil 
260ae0e6a5dSClaudiu Manoil 	v->comp_cnt++;
261ae0e6a5dSClaudiu Manoil 
262ae0e6a5dSClaudiu Manoil 	if (!v->rx_napi_work)
263ae0e6a5dSClaudiu Manoil 		return;
264ae0e6a5dSClaudiu Manoil 
265ae0e6a5dSClaudiu Manoil 	dim_update_sample(v->comp_cnt,
266ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.packets,
267ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.bytes,
268ae0e6a5dSClaudiu Manoil 			  &dim_sample);
269ae0e6a5dSClaudiu Manoil 	net_dim(&v->rx_dim, dim_sample);
270ae0e6a5dSClaudiu Manoil }
271ae0e6a5dSClaudiu Manoil 
272d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci)
273d4fd0404SClaudiu Manoil {
274fd5736bfSAlex Marginean 	int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK;
275d4fd0404SClaudiu Manoil 
276d4fd0404SClaudiu Manoil 	return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi;
277d4fd0404SClaudiu Manoil }
278d4fd0404SClaudiu Manoil 
27965d0cbb4SVladimir Oltean static bool enetc_page_reusable(struct page *page)
28065d0cbb4SVladimir Oltean {
28165d0cbb4SVladimir Oltean 	return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1);
28265d0cbb4SVladimir Oltean }
28365d0cbb4SVladimir Oltean 
28465d0cbb4SVladimir Oltean static void enetc_reuse_page(struct enetc_bdr *rx_ring,
28565d0cbb4SVladimir Oltean 			     struct enetc_rx_swbd *old)
28665d0cbb4SVladimir Oltean {
28765d0cbb4SVladimir Oltean 	struct enetc_rx_swbd *new;
28865d0cbb4SVladimir Oltean 
28965d0cbb4SVladimir Oltean 	new = &rx_ring->rx_swbd[rx_ring->next_to_alloc];
29065d0cbb4SVladimir Oltean 
29165d0cbb4SVladimir Oltean 	/* next buf that may reuse a page */
29265d0cbb4SVladimir Oltean 	enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc);
29365d0cbb4SVladimir Oltean 
29465d0cbb4SVladimir Oltean 	/* copy page reference */
29565d0cbb4SVladimir Oltean 	*new = *old;
29665d0cbb4SVladimir Oltean }
29765d0cbb4SVladimir Oltean 
298d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd,
299d3982312SY.b. Lu 				u64 *tstamp)
300d3982312SY.b. Lu {
301cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
302d3982312SY.b. Lu 
3036d36ecdbSVladimir Oltean 	lo = enetc_rd_hot(hw, ENETC_SICTR0);
3046d36ecdbSVladimir Oltean 	hi = enetc_rd_hot(hw, ENETC_SICTR1);
305cec4f328SY.b. Lu 	tstamp_lo = le32_to_cpu(txbd->wb.tstamp);
306cec4f328SY.b. Lu 	if (lo <= tstamp_lo)
307d3982312SY.b. Lu 		hi -= 1;
308cec4f328SY.b. Lu 	*tstamp = (u64)hi << 32 | tstamp_lo;
309d3982312SY.b. Lu }
310d3982312SY.b. Lu 
311d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp)
312d3982312SY.b. Lu {
313d3982312SY.b. Lu 	struct skb_shared_hwtstamps shhwtstamps;
314d3982312SY.b. Lu 
315d3982312SY.b. Lu 	if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) {
316d3982312SY.b. Lu 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
317d3982312SY.b. Lu 		shhwtstamps.hwtstamp = ns_to_ktime(tstamp);
318847cbfc0SVladimir Oltean 		skb_txtime_consumed(skb);
319d3982312SY.b. Lu 		skb_tstamp_tx(skb, &shhwtstamps);
320d3982312SY.b. Lu 	}
321d3982312SY.b. Lu }
322d3982312SY.b. Lu 
323d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget)
324d4fd0404SClaudiu Manoil {
325d4fd0404SClaudiu Manoil 	struct net_device *ndev = tx_ring->ndev;
326d4fd0404SClaudiu Manoil 	int tx_frm_cnt = 0, tx_byte_cnt = 0;
327d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
328d4fd0404SClaudiu Manoil 	int i, bds_to_clean;
329d3982312SY.b. Lu 	bool do_tstamp;
330d3982312SY.b. Lu 	u64 tstamp = 0;
331d4fd0404SClaudiu Manoil 
332d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_clean;
333d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
334fd5736bfSAlex Marginean 
335d4fd0404SClaudiu Manoil 	bds_to_clean = enetc_bd_ready_count(tx_ring, i);
336d4fd0404SClaudiu Manoil 
337d3982312SY.b. Lu 	do_tstamp = false;
338d3982312SY.b. Lu 
339d4fd0404SClaudiu Manoil 	while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) {
340d3982312SY.b. Lu 		if (unlikely(tx_swbd->check_wb)) {
341d3982312SY.b. Lu 			struct enetc_ndev_priv *priv = netdev_priv(ndev);
342d3982312SY.b. Lu 			union enetc_tx_bd *txbd;
343d3982312SY.b. Lu 
344d3982312SY.b. Lu 			txbd = ENETC_TXBD(*tx_ring, i);
345d3982312SY.b. Lu 
346d3982312SY.b. Lu 			if (txbd->flags & ENETC_TXBD_FLAGS_W &&
347d3982312SY.b. Lu 			    tx_swbd->do_tstamp) {
348d3982312SY.b. Lu 				enetc_get_tx_tstamp(&priv->si->hw, txbd,
349d3982312SY.b. Lu 						    &tstamp);
350d3982312SY.b. Lu 				do_tstamp = true;
351d3982312SY.b. Lu 			}
352d3982312SY.b. Lu 		}
353d3982312SY.b. Lu 
354f4a0be84SClaudiu Manoil 		if (likely(tx_swbd->dma))
355d4fd0404SClaudiu Manoil 			enetc_unmap_tx_buff(tx_ring, tx_swbd);
356f4a0be84SClaudiu Manoil 
357d504498dSVladimir Oltean 		if (tx_swbd->skb) {
358d3982312SY.b. Lu 			if (unlikely(do_tstamp)) {
359d3982312SY.b. Lu 				enetc_tstamp_tx(tx_swbd->skb, tstamp);
360d3982312SY.b. Lu 				do_tstamp = false;
361d3982312SY.b. Lu 			}
362d4fd0404SClaudiu Manoil 			napi_consume_skb(tx_swbd->skb, napi_budget);
363d4fd0404SClaudiu Manoil 			tx_swbd->skb = NULL;
364d4fd0404SClaudiu Manoil 		}
365d4fd0404SClaudiu Manoil 
366d4fd0404SClaudiu Manoil 		tx_byte_cnt += tx_swbd->len;
3671ee8d6f3SVladimir Oltean 		/* Scrub the swbd here so we don't have to do that
3681ee8d6f3SVladimir Oltean 		 * when we reuse it during xmit
3691ee8d6f3SVladimir Oltean 		 */
3701ee8d6f3SVladimir Oltean 		memset(tx_swbd, 0, sizeof(*tx_swbd));
371d4fd0404SClaudiu Manoil 
372d4fd0404SClaudiu Manoil 		bds_to_clean--;
373d4fd0404SClaudiu Manoil 		tx_swbd++;
374d4fd0404SClaudiu Manoil 		i++;
375d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
376d4fd0404SClaudiu Manoil 			i = 0;
377d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
378d4fd0404SClaudiu Manoil 		}
379d4fd0404SClaudiu Manoil 
380d4fd0404SClaudiu Manoil 		/* BD iteration loop end */
381d504498dSVladimir Oltean 		if (tx_swbd->is_eof) {
382d4fd0404SClaudiu Manoil 			tx_frm_cnt++;
383d4fd0404SClaudiu Manoil 			/* re-arm interrupt source */
384fd5736bfSAlex Marginean 			enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) |
385d4fd0404SClaudiu Manoil 					 BIT(16 + tx_ring->index));
386d4fd0404SClaudiu Manoil 		}
387d4fd0404SClaudiu Manoil 
388d4fd0404SClaudiu Manoil 		if (unlikely(!bds_to_clean))
389d4fd0404SClaudiu Manoil 			bds_to_clean = enetc_bd_ready_count(tx_ring, i);
390d4fd0404SClaudiu Manoil 	}
391d4fd0404SClaudiu Manoil 
392d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = i;
393d4fd0404SClaudiu Manoil 	tx_ring->stats.packets += tx_frm_cnt;
394d4fd0404SClaudiu Manoil 	tx_ring->stats.bytes += tx_byte_cnt;
395d4fd0404SClaudiu Manoil 
396d4fd0404SClaudiu Manoil 	if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) &&
397d4fd0404SClaudiu Manoil 		     __netif_subqueue_stopped(ndev, tx_ring->index) &&
398d4fd0404SClaudiu Manoil 		     (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) {
399d4fd0404SClaudiu Manoil 		netif_wake_subqueue(ndev, tx_ring->index);
400d4fd0404SClaudiu Manoil 	}
401d4fd0404SClaudiu Manoil 
402d4fd0404SClaudiu Manoil 	return tx_frm_cnt != ENETC_DEFAULT_TX_WORK;
403d4fd0404SClaudiu Manoil }
404d4fd0404SClaudiu Manoil 
405d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring,
406d4fd0404SClaudiu Manoil 			   struct enetc_rx_swbd *rx_swbd)
407d4fd0404SClaudiu Manoil {
408d4fd0404SClaudiu Manoil 	struct page *page;
409d4fd0404SClaudiu Manoil 	dma_addr_t addr;
410d4fd0404SClaudiu Manoil 
411d4fd0404SClaudiu Manoil 	page = dev_alloc_page();
412d4fd0404SClaudiu Manoil 	if (unlikely(!page))
413d4fd0404SClaudiu Manoil 		return false;
414d4fd0404SClaudiu Manoil 
415d4fd0404SClaudiu Manoil 	addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
416d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(rx_ring->dev, addr))) {
417d4fd0404SClaudiu Manoil 		__free_page(page);
418d4fd0404SClaudiu Manoil 
419d4fd0404SClaudiu Manoil 		return false;
420d4fd0404SClaudiu Manoil 	}
421d4fd0404SClaudiu Manoil 
422d4fd0404SClaudiu Manoil 	rx_swbd->dma = addr;
423d4fd0404SClaudiu Manoil 	rx_swbd->page = page;
424*d1b15102SVladimir Oltean 	rx_swbd->page_offset = rx_ring->buffer_offset;
425d4fd0404SClaudiu Manoil 
426d4fd0404SClaudiu Manoil 	return true;
427d4fd0404SClaudiu Manoil }
428d4fd0404SClaudiu Manoil 
429d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt)
430d4fd0404SClaudiu Manoil {
431d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd;
432d4fd0404SClaudiu Manoil 	union enetc_rx_bd *rxbd;
433d4fd0404SClaudiu Manoil 	int i, j;
434d4fd0404SClaudiu Manoil 
435d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_use;
436d4fd0404SClaudiu Manoil 	rx_swbd = &rx_ring->rx_swbd[i];
437714239acSClaudiu Manoil 	rxbd = enetc_rxbd(rx_ring, i);
438d4fd0404SClaudiu Manoil 
439d4fd0404SClaudiu Manoil 	for (j = 0; j < buff_cnt; j++) {
440d4fd0404SClaudiu Manoil 		/* try reuse page */
441d4fd0404SClaudiu Manoil 		if (unlikely(!rx_swbd->page)) {
442d4fd0404SClaudiu Manoil 			if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) {
443d4fd0404SClaudiu Manoil 				rx_ring->stats.rx_alloc_errs++;
444d4fd0404SClaudiu Manoil 				break;
445d4fd0404SClaudiu Manoil 			}
446d4fd0404SClaudiu Manoil 		}
447d4fd0404SClaudiu Manoil 
448d4fd0404SClaudiu Manoil 		/* update RxBD */
449d4fd0404SClaudiu Manoil 		rxbd->w.addr = cpu_to_le64(rx_swbd->dma +
450d4fd0404SClaudiu Manoil 					   rx_swbd->page_offset);
451d4fd0404SClaudiu Manoil 		/* clear 'R" as well */
452d4fd0404SClaudiu Manoil 		rxbd->r.lstatus = 0;
453d4fd0404SClaudiu Manoil 
454c027aa92SVladimir Oltean 		enetc_rxbd_next(rx_ring, &rxbd, &i);
455c027aa92SVladimir Oltean 		rx_swbd = &rx_ring->rx_swbd[i];
456d4fd0404SClaudiu Manoil 	}
457d4fd0404SClaudiu Manoil 
458d4fd0404SClaudiu Manoil 	if (likely(j)) {
459d4fd0404SClaudiu Manoil 		rx_ring->next_to_alloc = i; /* keep track from page reuse */
460d4fd0404SClaudiu Manoil 		rx_ring->next_to_use = i;
4617a5222cbSVladimir Oltean 
4627a5222cbSVladimir Oltean 		/* update ENETC's consumer index */
4637a5222cbSVladimir Oltean 		enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use);
464d4fd0404SClaudiu Manoil 	}
465d4fd0404SClaudiu Manoil 
466d4fd0404SClaudiu Manoil 	return j;
467d4fd0404SClaudiu Manoil }
468d4fd0404SClaudiu Manoil 
469434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
470d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev,
471d3982312SY.b. Lu 				union enetc_rx_bd *rxbd,
472d3982312SY.b. Lu 				struct sk_buff *skb)
473d3982312SY.b. Lu {
474d3982312SY.b. Lu 	struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
475d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
476d3982312SY.b. Lu 	struct enetc_hw *hw = &priv->si->hw;
477cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
478d3982312SY.b. Lu 	u64 tstamp;
479d3982312SY.b. Lu 
480cec4f328SY.b. Lu 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) {
481fd5736bfSAlex Marginean 		lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0);
482fd5736bfSAlex Marginean 		hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1);
483434cebabSClaudiu Manoil 		rxbd = enetc_rxbd_ext(rxbd);
484434cebabSClaudiu Manoil 		tstamp_lo = le32_to_cpu(rxbd->ext.tstamp);
485cec4f328SY.b. Lu 		if (lo <= tstamp_lo)
486d3982312SY.b. Lu 			hi -= 1;
487d3982312SY.b. Lu 
488cec4f328SY.b. Lu 		tstamp = (u64)hi << 32 | tstamp_lo;
489d3982312SY.b. Lu 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
490d3982312SY.b. Lu 		shhwtstamps->hwtstamp = ns_to_ktime(tstamp);
491d3982312SY.b. Lu 	}
492d3982312SY.b. Lu }
493d3982312SY.b. Lu #endif
494d3982312SY.b. Lu 
495d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring,
496d4fd0404SClaudiu Manoil 			       union enetc_rx_bd *rxbd, struct sk_buff *skb)
497d4fd0404SClaudiu Manoil {
498d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev);
499827b6fd0SVladimir Oltean 
500d3982312SY.b. Lu 	/* TODO: hashing */
501d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_RXCSUM) {
502d4fd0404SClaudiu Manoil 		u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum);
503d4fd0404SClaudiu Manoil 
504d4fd0404SClaudiu Manoil 		skb->csum = csum_unfold((__force __sum16)~htons(inet_csum));
505d4fd0404SClaudiu Manoil 		skb->ip_summed = CHECKSUM_COMPLETE;
506d4fd0404SClaudiu Manoil 	}
507d4fd0404SClaudiu Manoil 
508827b6fd0SVladimir Oltean 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) {
509827b6fd0SVladimir Oltean 		__be16 tpid = 0;
510827b6fd0SVladimir Oltean 
511827b6fd0SVladimir Oltean 		switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) {
512827b6fd0SVladimir Oltean 		case 0:
513827b6fd0SVladimir Oltean 			tpid = htons(ETH_P_8021Q);
514827b6fd0SVladimir Oltean 			break;
515827b6fd0SVladimir Oltean 		case 1:
516827b6fd0SVladimir Oltean 			tpid = htons(ETH_P_8021AD);
517827b6fd0SVladimir Oltean 			break;
518827b6fd0SVladimir Oltean 		case 2:
519827b6fd0SVladimir Oltean 			tpid = htons(enetc_port_rd(&priv->si->hw,
520827b6fd0SVladimir Oltean 						   ENETC_PCVLANR1));
521827b6fd0SVladimir Oltean 			break;
522827b6fd0SVladimir Oltean 		case 3:
523827b6fd0SVladimir Oltean 			tpid = htons(enetc_port_rd(&priv->si->hw,
524827b6fd0SVladimir Oltean 						   ENETC_PCVLANR2));
525827b6fd0SVladimir Oltean 			break;
526827b6fd0SVladimir Oltean 		default:
527827b6fd0SVladimir Oltean 			break;
528827b6fd0SVladimir Oltean 		}
529827b6fd0SVladimir Oltean 
530827b6fd0SVladimir Oltean 		__vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt));
531827b6fd0SVladimir Oltean 	}
532827b6fd0SVladimir Oltean 
533434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
534d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_RX_TSTAMP)
535d3982312SY.b. Lu 		enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb);
536d3982312SY.b. Lu #endif
537d4fd0404SClaudiu Manoil }
538d4fd0404SClaudiu Manoil 
539d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring,
540d4fd0404SClaudiu Manoil 					       int i, u16 size)
541d4fd0404SClaudiu Manoil {
542d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
543d4fd0404SClaudiu Manoil 
544d4fd0404SClaudiu Manoil 	dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma,
545d4fd0404SClaudiu Manoil 				      rx_swbd->page_offset,
546d4fd0404SClaudiu Manoil 				      size, DMA_FROM_DEVICE);
547d4fd0404SClaudiu Manoil 	return rx_swbd;
548d4fd0404SClaudiu Manoil }
549d4fd0404SClaudiu Manoil 
550d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring,
551d4fd0404SClaudiu Manoil 			      struct enetc_rx_swbd *rx_swbd)
552d4fd0404SClaudiu Manoil {
553d4fd0404SClaudiu Manoil 	if (likely(enetc_page_reusable(rx_swbd->page))) {
554*d1b15102SVladimir Oltean 		size_t buffer_size = ENETC_RXB_TRUESIZE - rx_ring->buffer_offset;
555*d1b15102SVladimir Oltean 
556d4fd0404SClaudiu Manoil 		rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE;
557d4fd0404SClaudiu Manoil 		page_ref_inc(rx_swbd->page);
558d4fd0404SClaudiu Manoil 
559d4fd0404SClaudiu Manoil 		enetc_reuse_page(rx_ring, rx_swbd);
560d4fd0404SClaudiu Manoil 
561d4fd0404SClaudiu Manoil 		/* sync for use by the device */
562d4fd0404SClaudiu Manoil 		dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
563d4fd0404SClaudiu Manoil 						 rx_swbd->page_offset,
564*d1b15102SVladimir Oltean 						 buffer_size, DMA_FROM_DEVICE);
565d4fd0404SClaudiu Manoil 	} else {
566d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
567d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
568d4fd0404SClaudiu Manoil 	}
569d4fd0404SClaudiu Manoil 
570d4fd0404SClaudiu Manoil 	rx_swbd->page = NULL;
571d4fd0404SClaudiu Manoil }
572d4fd0404SClaudiu Manoil 
573d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring,
574d4fd0404SClaudiu Manoil 						int i, u16 size)
575d4fd0404SClaudiu Manoil {
576d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
577d4fd0404SClaudiu Manoil 	struct sk_buff *skb;
578d4fd0404SClaudiu Manoil 	void *ba;
579d4fd0404SClaudiu Manoil 
580d4fd0404SClaudiu Manoil 	ba = page_address(rx_swbd->page) + rx_swbd->page_offset;
581*d1b15102SVladimir Oltean 	skb = build_skb(ba - rx_ring->buffer_offset, ENETC_RXB_TRUESIZE);
582d4fd0404SClaudiu Manoil 	if (unlikely(!skb)) {
583d4fd0404SClaudiu Manoil 		rx_ring->stats.rx_alloc_errs++;
584d4fd0404SClaudiu Manoil 		return NULL;
585d4fd0404SClaudiu Manoil 	}
586d4fd0404SClaudiu Manoil 
587*d1b15102SVladimir Oltean 	skb_reserve(skb, rx_ring->buffer_offset);
588d4fd0404SClaudiu Manoil 	__skb_put(skb, size);
589d4fd0404SClaudiu Manoil 
590d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
591d4fd0404SClaudiu Manoil 
592d4fd0404SClaudiu Manoil 	return skb;
593d4fd0404SClaudiu Manoil }
594d4fd0404SClaudiu Manoil 
595d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i,
596d4fd0404SClaudiu Manoil 				     u16 size, struct sk_buff *skb)
597d4fd0404SClaudiu Manoil {
598d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
599d4fd0404SClaudiu Manoil 
600d4fd0404SClaudiu Manoil 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page,
601d4fd0404SClaudiu Manoil 			rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE);
602d4fd0404SClaudiu Manoil 
603d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
604d4fd0404SClaudiu Manoil }
605d4fd0404SClaudiu Manoil 
6062fa423f5SVladimir Oltean static bool enetc_check_bd_errors_and_consume(struct enetc_bdr *rx_ring,
6072fa423f5SVladimir Oltean 					      u32 bd_status,
6082fa423f5SVladimir Oltean 					      union enetc_rx_bd **rxbd, int *i)
6092fa423f5SVladimir Oltean {
6102fa423f5SVladimir Oltean 	if (likely(!(bd_status & ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))))
6112fa423f5SVladimir Oltean 		return false;
6122fa423f5SVladimir Oltean 
6132fa423f5SVladimir Oltean 	enetc_rxbd_next(rx_ring, rxbd, i);
6142fa423f5SVladimir Oltean 
6152fa423f5SVladimir Oltean 	while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
6162fa423f5SVladimir Oltean 		dma_rmb();
6172fa423f5SVladimir Oltean 		bd_status = le32_to_cpu((*rxbd)->r.lstatus);
6182fa423f5SVladimir Oltean 
6192fa423f5SVladimir Oltean 		enetc_rxbd_next(rx_ring, rxbd, i);
6202fa423f5SVladimir Oltean 	}
6212fa423f5SVladimir Oltean 
6222fa423f5SVladimir Oltean 	rx_ring->ndev->stats.rx_dropped++;
6232fa423f5SVladimir Oltean 	rx_ring->ndev->stats.rx_errors++;
6242fa423f5SVladimir Oltean 
6252fa423f5SVladimir Oltean 	return true;
6262fa423f5SVladimir Oltean }
6272fa423f5SVladimir Oltean 
628a800abd3SVladimir Oltean static struct sk_buff *enetc_build_skb(struct enetc_bdr *rx_ring,
629a800abd3SVladimir Oltean 				       u32 bd_status, union enetc_rx_bd **rxbd,
630*d1b15102SVladimir Oltean 				       int *i, int *cleaned_cnt, int buffer_size)
631a800abd3SVladimir Oltean {
632a800abd3SVladimir Oltean 	struct sk_buff *skb;
633a800abd3SVladimir Oltean 	u16 size;
634a800abd3SVladimir Oltean 
635a800abd3SVladimir Oltean 	size = le16_to_cpu((*rxbd)->r.buf_len);
636a800abd3SVladimir Oltean 	skb = enetc_map_rx_buff_to_skb(rx_ring, *i, size);
637a800abd3SVladimir Oltean 	if (!skb)
638a800abd3SVladimir Oltean 		return NULL;
639a800abd3SVladimir Oltean 
640a800abd3SVladimir Oltean 	enetc_get_offloads(rx_ring, *rxbd, skb);
641a800abd3SVladimir Oltean 
642a800abd3SVladimir Oltean 	(*cleaned_cnt)++;
643a800abd3SVladimir Oltean 
644a800abd3SVladimir Oltean 	enetc_rxbd_next(rx_ring, rxbd, i);
645a800abd3SVladimir Oltean 
646a800abd3SVladimir Oltean 	/* not last BD in frame? */
647a800abd3SVladimir Oltean 	while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
648a800abd3SVladimir Oltean 		bd_status = le32_to_cpu((*rxbd)->r.lstatus);
649*d1b15102SVladimir Oltean 		size = buffer_size;
650a800abd3SVladimir Oltean 
651a800abd3SVladimir Oltean 		if (bd_status & ENETC_RXBD_LSTATUS_F) {
652a800abd3SVladimir Oltean 			dma_rmb();
653a800abd3SVladimir Oltean 			size = le16_to_cpu((*rxbd)->r.buf_len);
654a800abd3SVladimir Oltean 		}
655a800abd3SVladimir Oltean 
656a800abd3SVladimir Oltean 		enetc_add_rx_buff_to_skb(rx_ring, *i, size, skb);
657a800abd3SVladimir Oltean 
658a800abd3SVladimir Oltean 		(*cleaned_cnt)++;
659a800abd3SVladimir Oltean 
660a800abd3SVladimir Oltean 		enetc_rxbd_next(rx_ring, rxbd, i);
661a800abd3SVladimir Oltean 	}
662a800abd3SVladimir Oltean 
663a800abd3SVladimir Oltean 	skb_record_rx_queue(skb, rx_ring->index);
664a800abd3SVladimir Oltean 	skb->protocol = eth_type_trans(skb, rx_ring->ndev);
665a800abd3SVladimir Oltean 
666a800abd3SVladimir Oltean 	return skb;
667a800abd3SVladimir Oltean }
668a800abd3SVladimir Oltean 
669d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */
670d4fd0404SClaudiu Manoil 
671d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
672d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit)
673d4fd0404SClaudiu Manoil {
674d4fd0404SClaudiu Manoil 	int rx_frm_cnt = 0, rx_byte_cnt = 0;
675d4fd0404SClaudiu Manoil 	int cleaned_cnt, i;
676d4fd0404SClaudiu Manoil 
677d4fd0404SClaudiu Manoil 	cleaned_cnt = enetc_bd_unused(rx_ring);
678d4fd0404SClaudiu Manoil 	/* next descriptor to process */
679d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_clean;
680d4fd0404SClaudiu Manoil 
681d4fd0404SClaudiu Manoil 	while (likely(rx_frm_cnt < work_limit)) {
682d4fd0404SClaudiu Manoil 		union enetc_rx_bd *rxbd;
683d4fd0404SClaudiu Manoil 		struct sk_buff *skb;
684d4fd0404SClaudiu Manoil 		u32 bd_status;
685d4fd0404SClaudiu Manoil 
6867a5222cbSVladimir Oltean 		if (cleaned_cnt >= ENETC_RXBD_BUNDLE)
6877a5222cbSVladimir Oltean 			cleaned_cnt -= enetc_refill_rx_ring(rx_ring,
6887a5222cbSVladimir Oltean 							    cleaned_cnt);
689d4fd0404SClaudiu Manoil 
690714239acSClaudiu Manoil 		rxbd = enetc_rxbd(rx_ring, i);
691d4fd0404SClaudiu Manoil 		bd_status = le32_to_cpu(rxbd->r.lstatus);
6926d36ecdbSVladimir Oltean 		if (!bd_status)
693d4fd0404SClaudiu Manoil 			break;
694d4fd0404SClaudiu Manoil 
695fd5736bfSAlex Marginean 		enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index));
696d4fd0404SClaudiu Manoil 		dma_rmb(); /* for reading other rxbd fields */
6972fa423f5SVladimir Oltean 
6982fa423f5SVladimir Oltean 		if (enetc_check_bd_errors_and_consume(rx_ring, bd_status,
6992fa423f5SVladimir Oltean 						      &rxbd, &i))
7002fa423f5SVladimir Oltean 			break;
7012fa423f5SVladimir Oltean 
702a800abd3SVladimir Oltean 		skb = enetc_build_skb(rx_ring, bd_status, &rxbd, &i,
703*d1b15102SVladimir Oltean 				      &cleaned_cnt, ENETC_RXB_DMA_SIZE);
7046d36ecdbSVladimir Oltean 		if (!skb)
705d4fd0404SClaudiu Manoil 			break;
706d4fd0404SClaudiu Manoil 
707d4fd0404SClaudiu Manoil 		rx_byte_cnt += skb->len;
708a800abd3SVladimir Oltean 		rx_frm_cnt++;
709d4fd0404SClaudiu Manoil 
710d4fd0404SClaudiu Manoil 		napi_gro_receive(napi, skb);
711d4fd0404SClaudiu Manoil 	}
712d4fd0404SClaudiu Manoil 
713d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = i;
714d4fd0404SClaudiu Manoil 
715d4fd0404SClaudiu Manoil 	rx_ring->stats.packets += rx_frm_cnt;
716d4fd0404SClaudiu Manoil 	rx_ring->stats.bytes += rx_byte_cnt;
717d4fd0404SClaudiu Manoil 
718d4fd0404SClaudiu Manoil 	return rx_frm_cnt;
719d4fd0404SClaudiu Manoil }
720d4fd0404SClaudiu Manoil 
721*d1b15102SVladimir Oltean static void enetc_map_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i,
722*d1b15102SVladimir Oltean 				     struct xdp_buff *xdp_buff, u16 size)
723*d1b15102SVladimir Oltean {
724*d1b15102SVladimir Oltean 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
725*d1b15102SVladimir Oltean 	void *hard_start = page_address(rx_swbd->page) + rx_swbd->page_offset;
726*d1b15102SVladimir Oltean 	struct skb_shared_info *shinfo;
727*d1b15102SVladimir Oltean 
728*d1b15102SVladimir Oltean 	xdp_prepare_buff(xdp_buff, hard_start - rx_ring->buffer_offset,
729*d1b15102SVladimir Oltean 			 rx_ring->buffer_offset, size, false);
730*d1b15102SVladimir Oltean 
731*d1b15102SVladimir Oltean 	shinfo = xdp_get_shared_info_from_buff(xdp_buff);
732*d1b15102SVladimir Oltean 	shinfo->nr_frags = 0;
733*d1b15102SVladimir Oltean }
734*d1b15102SVladimir Oltean 
735*d1b15102SVladimir Oltean static void enetc_add_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i,
736*d1b15102SVladimir Oltean 				     u16 size, struct xdp_buff *xdp_buff)
737*d1b15102SVladimir Oltean {
738*d1b15102SVladimir Oltean 	struct skb_shared_info *shinfo = xdp_get_shared_info_from_buff(xdp_buff);
739*d1b15102SVladimir Oltean 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
740*d1b15102SVladimir Oltean 	skb_frag_t *frag = &shinfo->frags[shinfo->nr_frags];
741*d1b15102SVladimir Oltean 
742*d1b15102SVladimir Oltean 	skb_frag_off_set(frag, rx_swbd->page_offset);
743*d1b15102SVladimir Oltean 	skb_frag_size_set(frag, size);
744*d1b15102SVladimir Oltean 	__skb_frag_set_page(frag, rx_swbd->page);
745*d1b15102SVladimir Oltean 
746*d1b15102SVladimir Oltean 	shinfo->nr_frags++;
747*d1b15102SVladimir Oltean }
748*d1b15102SVladimir Oltean 
749*d1b15102SVladimir Oltean static void enetc_build_xdp_buff(struct enetc_bdr *rx_ring, u32 bd_status,
750*d1b15102SVladimir Oltean 				 union enetc_rx_bd **rxbd, int *i,
751*d1b15102SVladimir Oltean 				 int *cleaned_cnt, struct xdp_buff *xdp_buff)
752*d1b15102SVladimir Oltean {
753*d1b15102SVladimir Oltean 	u16 size = le16_to_cpu((*rxbd)->r.buf_len);
754*d1b15102SVladimir Oltean 
755*d1b15102SVladimir Oltean 	xdp_init_buff(xdp_buff, ENETC_RXB_TRUESIZE, &rx_ring->xdp.rxq);
756*d1b15102SVladimir Oltean 
757*d1b15102SVladimir Oltean 	enetc_map_rx_buff_to_xdp(rx_ring, *i, xdp_buff, size);
758*d1b15102SVladimir Oltean 	(*cleaned_cnt)++;
759*d1b15102SVladimir Oltean 	enetc_rxbd_next(rx_ring, rxbd, i);
760*d1b15102SVladimir Oltean 
761*d1b15102SVladimir Oltean 	/* not last BD in frame? */
762*d1b15102SVladimir Oltean 	while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
763*d1b15102SVladimir Oltean 		bd_status = le32_to_cpu((*rxbd)->r.lstatus);
764*d1b15102SVladimir Oltean 		size = ENETC_RXB_DMA_SIZE_XDP;
765*d1b15102SVladimir Oltean 
766*d1b15102SVladimir Oltean 		if (bd_status & ENETC_RXBD_LSTATUS_F) {
767*d1b15102SVladimir Oltean 			dma_rmb();
768*d1b15102SVladimir Oltean 			size = le16_to_cpu((*rxbd)->r.buf_len);
769*d1b15102SVladimir Oltean 		}
770*d1b15102SVladimir Oltean 
771*d1b15102SVladimir Oltean 		enetc_add_rx_buff_to_xdp(rx_ring, *i, size, xdp_buff);
772*d1b15102SVladimir Oltean 		(*cleaned_cnt)++;
773*d1b15102SVladimir Oltean 		enetc_rxbd_next(rx_ring, rxbd, i);
774*d1b15102SVladimir Oltean 	}
775*d1b15102SVladimir Oltean }
776*d1b15102SVladimir Oltean 
777*d1b15102SVladimir Oltean /* Reuse the current page without performing half-page buffer flipping */
778*d1b15102SVladimir Oltean static void enetc_put_xdp_buff(struct enetc_bdr *rx_ring,
779*d1b15102SVladimir Oltean 			       struct enetc_rx_swbd *rx_swbd)
780*d1b15102SVladimir Oltean {
781*d1b15102SVladimir Oltean 	enetc_reuse_page(rx_ring, rx_swbd);
782*d1b15102SVladimir Oltean 
783*d1b15102SVladimir Oltean 	/* sync for use by the device */
784*d1b15102SVladimir Oltean 	dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
785*d1b15102SVladimir Oltean 					 rx_swbd->page_offset,
786*d1b15102SVladimir Oltean 					 ENETC_RXB_DMA_SIZE_XDP,
787*d1b15102SVladimir Oltean 					 DMA_FROM_DEVICE);
788*d1b15102SVladimir Oltean 
789*d1b15102SVladimir Oltean 	rx_swbd->page = NULL;
790*d1b15102SVladimir Oltean }
791*d1b15102SVladimir Oltean 
792*d1b15102SVladimir Oltean static void enetc_xdp_drop(struct enetc_bdr *rx_ring, int rx_ring_first,
793*d1b15102SVladimir Oltean 			   int rx_ring_last)
794*d1b15102SVladimir Oltean {
795*d1b15102SVladimir Oltean 	while (rx_ring_first != rx_ring_last) {
796*d1b15102SVladimir Oltean 		enetc_put_xdp_buff(rx_ring,
797*d1b15102SVladimir Oltean 				   &rx_ring->rx_swbd[rx_ring_first]);
798*d1b15102SVladimir Oltean 		enetc_bdr_idx_inc(rx_ring, &rx_ring_first);
799*d1b15102SVladimir Oltean 	}
800*d1b15102SVladimir Oltean 	rx_ring->stats.xdp_drops++;
801*d1b15102SVladimir Oltean }
802*d1b15102SVladimir Oltean 
803*d1b15102SVladimir Oltean static int enetc_clean_rx_ring_xdp(struct enetc_bdr *rx_ring,
804*d1b15102SVladimir Oltean 				   struct napi_struct *napi, int work_limit,
805*d1b15102SVladimir Oltean 				   struct bpf_prog *prog)
806*d1b15102SVladimir Oltean {
807*d1b15102SVladimir Oltean 	int rx_frm_cnt = 0, rx_byte_cnt = 0;
808*d1b15102SVladimir Oltean 	int cleaned_cnt, i;
809*d1b15102SVladimir Oltean 	u32 xdp_act;
810*d1b15102SVladimir Oltean 
811*d1b15102SVladimir Oltean 	cleaned_cnt = enetc_bd_unused(rx_ring);
812*d1b15102SVladimir Oltean 	/* next descriptor to process */
813*d1b15102SVladimir Oltean 	i = rx_ring->next_to_clean;
814*d1b15102SVladimir Oltean 
815*d1b15102SVladimir Oltean 	while (likely(rx_frm_cnt < work_limit)) {
816*d1b15102SVladimir Oltean 		union enetc_rx_bd *rxbd, *orig_rxbd;
817*d1b15102SVladimir Oltean 		int orig_i, orig_cleaned_cnt;
818*d1b15102SVladimir Oltean 		struct xdp_buff xdp_buff;
819*d1b15102SVladimir Oltean 		struct sk_buff *skb;
820*d1b15102SVladimir Oltean 		u32 bd_status;
821*d1b15102SVladimir Oltean 
822*d1b15102SVladimir Oltean 		if (cleaned_cnt >= ENETC_RXBD_BUNDLE)
823*d1b15102SVladimir Oltean 			cleaned_cnt -= enetc_refill_rx_ring(rx_ring,
824*d1b15102SVladimir Oltean 							    cleaned_cnt);
825*d1b15102SVladimir Oltean 
826*d1b15102SVladimir Oltean 		rxbd = enetc_rxbd(rx_ring, i);
827*d1b15102SVladimir Oltean 		bd_status = le32_to_cpu(rxbd->r.lstatus);
828*d1b15102SVladimir Oltean 		if (!bd_status)
829*d1b15102SVladimir Oltean 			break;
830*d1b15102SVladimir Oltean 
831*d1b15102SVladimir Oltean 		enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index));
832*d1b15102SVladimir Oltean 		dma_rmb(); /* for reading other rxbd fields */
833*d1b15102SVladimir Oltean 
834*d1b15102SVladimir Oltean 		if (enetc_check_bd_errors_and_consume(rx_ring, bd_status,
835*d1b15102SVladimir Oltean 						      &rxbd, &i))
836*d1b15102SVladimir Oltean 			break;
837*d1b15102SVladimir Oltean 
838*d1b15102SVladimir Oltean 		orig_rxbd = rxbd;
839*d1b15102SVladimir Oltean 		orig_cleaned_cnt = cleaned_cnt;
840*d1b15102SVladimir Oltean 		orig_i = i;
841*d1b15102SVladimir Oltean 
842*d1b15102SVladimir Oltean 		enetc_build_xdp_buff(rx_ring, bd_status, &rxbd, &i,
843*d1b15102SVladimir Oltean 				     &cleaned_cnt, &xdp_buff);
844*d1b15102SVladimir Oltean 
845*d1b15102SVladimir Oltean 		xdp_act = bpf_prog_run_xdp(prog, &xdp_buff);
846*d1b15102SVladimir Oltean 
847*d1b15102SVladimir Oltean 		switch (xdp_act) {
848*d1b15102SVladimir Oltean 		case XDP_ABORTED:
849*d1b15102SVladimir Oltean 			trace_xdp_exception(rx_ring->ndev, prog, xdp_act);
850*d1b15102SVladimir Oltean 			fallthrough;
851*d1b15102SVladimir Oltean 		case XDP_DROP:
852*d1b15102SVladimir Oltean 			enetc_xdp_drop(rx_ring, orig_i, i);
853*d1b15102SVladimir Oltean 			break;
854*d1b15102SVladimir Oltean 		case XDP_PASS:
855*d1b15102SVladimir Oltean 			rxbd = orig_rxbd;
856*d1b15102SVladimir Oltean 			cleaned_cnt = orig_cleaned_cnt;
857*d1b15102SVladimir Oltean 			i = orig_i;
858*d1b15102SVladimir Oltean 
859*d1b15102SVladimir Oltean 			skb = enetc_build_skb(rx_ring, bd_status, &rxbd,
860*d1b15102SVladimir Oltean 					      &i, &cleaned_cnt,
861*d1b15102SVladimir Oltean 					      ENETC_RXB_DMA_SIZE_XDP);
862*d1b15102SVladimir Oltean 			if (unlikely(!skb))
863*d1b15102SVladimir Oltean 				/* Exit the switch/case, not the loop */
864*d1b15102SVladimir Oltean 				break;
865*d1b15102SVladimir Oltean 
866*d1b15102SVladimir Oltean 			napi_gro_receive(napi, skb);
867*d1b15102SVladimir Oltean 			break;
868*d1b15102SVladimir Oltean 		default:
869*d1b15102SVladimir Oltean 			bpf_warn_invalid_xdp_action(xdp_act);
870*d1b15102SVladimir Oltean 		}
871*d1b15102SVladimir Oltean 
872*d1b15102SVladimir Oltean 		rx_frm_cnt++;
873*d1b15102SVladimir Oltean 	}
874*d1b15102SVladimir Oltean 
875*d1b15102SVladimir Oltean 	rx_ring->next_to_clean = i;
876*d1b15102SVladimir Oltean 
877*d1b15102SVladimir Oltean 	rx_ring->stats.packets += rx_frm_cnt;
878*d1b15102SVladimir Oltean 	rx_ring->stats.bytes += rx_byte_cnt;
879*d1b15102SVladimir Oltean 
880*d1b15102SVladimir Oltean 	return rx_frm_cnt;
881*d1b15102SVladimir Oltean }
882*d1b15102SVladimir Oltean 
8838580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget)
8848580b3c3SVladimir Oltean {
8858580b3c3SVladimir Oltean 	struct enetc_int_vector
8868580b3c3SVladimir Oltean 		*v = container_of(napi, struct enetc_int_vector, napi);
887*d1b15102SVladimir Oltean 	struct enetc_bdr *rx_ring = &v->rx_ring;
888*d1b15102SVladimir Oltean 	struct bpf_prog *prog;
8898580b3c3SVladimir Oltean 	bool complete = true;
8908580b3c3SVladimir Oltean 	int work_done;
8918580b3c3SVladimir Oltean 	int i;
8928580b3c3SVladimir Oltean 
8938580b3c3SVladimir Oltean 	enetc_lock_mdio();
8948580b3c3SVladimir Oltean 
8958580b3c3SVladimir Oltean 	for (i = 0; i < v->count_tx_rings; i++)
8968580b3c3SVladimir Oltean 		if (!enetc_clean_tx_ring(&v->tx_ring[i], budget))
8978580b3c3SVladimir Oltean 			complete = false;
8988580b3c3SVladimir Oltean 
899*d1b15102SVladimir Oltean 	prog = rx_ring->xdp.prog;
900*d1b15102SVladimir Oltean 	if (prog)
901*d1b15102SVladimir Oltean 		work_done = enetc_clean_rx_ring_xdp(rx_ring, napi, budget, prog);
902*d1b15102SVladimir Oltean 	else
903*d1b15102SVladimir Oltean 		work_done = enetc_clean_rx_ring(rx_ring, napi, budget);
9048580b3c3SVladimir Oltean 	if (work_done == budget)
9058580b3c3SVladimir Oltean 		complete = false;
9068580b3c3SVladimir Oltean 	if (work_done)
9078580b3c3SVladimir Oltean 		v->rx_napi_work = true;
9088580b3c3SVladimir Oltean 
9098580b3c3SVladimir Oltean 	if (!complete) {
9108580b3c3SVladimir Oltean 		enetc_unlock_mdio();
9118580b3c3SVladimir Oltean 		return budget;
9128580b3c3SVladimir Oltean 	}
9138580b3c3SVladimir Oltean 
9148580b3c3SVladimir Oltean 	napi_complete_done(napi, work_done);
9158580b3c3SVladimir Oltean 
9168580b3c3SVladimir Oltean 	if (likely(v->rx_dim_en))
9178580b3c3SVladimir Oltean 		enetc_rx_net_dim(v);
9188580b3c3SVladimir Oltean 
9198580b3c3SVladimir Oltean 	v->rx_napi_work = false;
9208580b3c3SVladimir Oltean 
9218580b3c3SVladimir Oltean 	/* enable interrupts */
9228580b3c3SVladimir Oltean 	enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE);
9238580b3c3SVladimir Oltean 
9248580b3c3SVladimir Oltean 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
9258580b3c3SVladimir Oltean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i),
9268580b3c3SVladimir Oltean 				 ENETC_TBIER_TXTIE);
9278580b3c3SVladimir Oltean 
9288580b3c3SVladimir Oltean 	enetc_unlock_mdio();
9298580b3c3SVladimir Oltean 
9308580b3c3SVladimir Oltean 	return work_done;
9318580b3c3SVladimir Oltean }
9328580b3c3SVladimir Oltean 
933d4fd0404SClaudiu Manoil /* Probing and Init */
934d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64
935d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si)
936d4fd0404SClaudiu Manoil {
937d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
938d4fd0404SClaudiu Manoil 	u32 val;
939d4fd0404SClaudiu Manoil 
940d4fd0404SClaudiu Manoil 	/* find out how many of various resources we have to work with */
941d4fd0404SClaudiu Manoil 	val = enetc_rd(hw, ENETC_SICAPR0);
942d4fd0404SClaudiu Manoil 	si->num_rx_rings = (val >> 16) & 0xff;
943d4fd0404SClaudiu Manoil 	si->num_tx_rings = val & 0xff;
944d382563fSClaudiu Manoil 
945d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIRFSCAPR);
946d382563fSClaudiu Manoil 	si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val);
947d382563fSClaudiu Manoil 	si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE);
948d382563fSClaudiu Manoil 
949d382563fSClaudiu Manoil 	si->num_rss = 0;
950d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIPCAPR0);
951d382563fSClaudiu Manoil 	if (val & ENETC_SIPCAPR0_RSS) {
9522e47cb41SPo Liu 		u32 rss;
9532e47cb41SPo Liu 
9542e47cb41SPo Liu 		rss = enetc_rd(hw, ENETC_SIRSSCAPR);
9552e47cb41SPo Liu 		si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss);
956d382563fSClaudiu Manoil 	}
9572e47cb41SPo Liu 
9582e47cb41SPo Liu 	if (val & ENETC_SIPCAPR0_QBV)
9592e47cb41SPo Liu 		si->hw_features |= ENETC_SI_F_QBV;
96079e49982SPo Liu 
96179e49982SPo Liu 	if (val & ENETC_SIPCAPR0_PSFP)
96279e49982SPo Liu 		si->hw_features |= ENETC_SI_F_PSFP;
963d4fd0404SClaudiu Manoil }
964d4fd0404SClaudiu Manoil 
965d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size)
966d4fd0404SClaudiu Manoil {
967d4fd0404SClaudiu Manoil 	r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size,
968d4fd0404SClaudiu Manoil 					&r->bd_dma_base, GFP_KERNEL);
969d4fd0404SClaudiu Manoil 	if (!r->bd_base)
970d4fd0404SClaudiu Manoil 		return -ENOMEM;
971d4fd0404SClaudiu Manoil 
972d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
973d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(r->bd_dma_base, 128)) {
974d4fd0404SClaudiu Manoil 		dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base,
975d4fd0404SClaudiu Manoil 				  r->bd_dma_base);
976d4fd0404SClaudiu Manoil 		return -EINVAL;
977d4fd0404SClaudiu Manoil 	}
978d4fd0404SClaudiu Manoil 
979d4fd0404SClaudiu Manoil 	return 0;
980d4fd0404SClaudiu Manoil }
981d4fd0404SClaudiu Manoil 
982d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr)
983d4fd0404SClaudiu Manoil {
984d4fd0404SClaudiu Manoil 	int err;
985d4fd0404SClaudiu Manoil 
986d4fd0404SClaudiu Manoil 	txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd));
987d4fd0404SClaudiu Manoil 	if (!txr->tx_swbd)
988d4fd0404SClaudiu Manoil 		return -ENOMEM;
989d4fd0404SClaudiu Manoil 
990d4fd0404SClaudiu Manoil 	err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd));
991d4fd0404SClaudiu Manoil 	if (err) {
992d4fd0404SClaudiu Manoil 		vfree(txr->tx_swbd);
993d4fd0404SClaudiu Manoil 		return err;
994d4fd0404SClaudiu Manoil 	}
995d4fd0404SClaudiu Manoil 
996d4fd0404SClaudiu Manoil 	txr->next_to_clean = 0;
997d4fd0404SClaudiu Manoil 	txr->next_to_use = 0;
998d4fd0404SClaudiu Manoil 
999d4fd0404SClaudiu Manoil 	return 0;
1000d4fd0404SClaudiu Manoil }
1001d4fd0404SClaudiu Manoil 
1002d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr)
1003d4fd0404SClaudiu Manoil {
1004d4fd0404SClaudiu Manoil 	int size, i;
1005d4fd0404SClaudiu Manoil 
1006d4fd0404SClaudiu Manoil 	for (i = 0; i < txr->bd_count; i++)
1007d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(txr, &txr->tx_swbd[i]);
1008d4fd0404SClaudiu Manoil 
1009d4fd0404SClaudiu Manoil 	size = txr->bd_count * sizeof(union enetc_tx_bd);
1010d4fd0404SClaudiu Manoil 
1011d4fd0404SClaudiu Manoil 	dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base);
1012d4fd0404SClaudiu Manoil 	txr->bd_base = NULL;
1013d4fd0404SClaudiu Manoil 
1014d4fd0404SClaudiu Manoil 	vfree(txr->tx_swbd);
1015d4fd0404SClaudiu Manoil 	txr->tx_swbd = NULL;
1016d4fd0404SClaudiu Manoil }
1017d4fd0404SClaudiu Manoil 
1018d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv)
1019d4fd0404SClaudiu Manoil {
1020d4fd0404SClaudiu Manoil 	int i, err;
1021d4fd0404SClaudiu Manoil 
1022d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1023d4fd0404SClaudiu Manoil 		err = enetc_alloc_txbdr(priv->tx_ring[i]);
1024d4fd0404SClaudiu Manoil 
1025d4fd0404SClaudiu Manoil 		if (err)
1026d4fd0404SClaudiu Manoil 			goto fail;
1027d4fd0404SClaudiu Manoil 	}
1028d4fd0404SClaudiu Manoil 
1029d4fd0404SClaudiu Manoil 	return 0;
1030d4fd0404SClaudiu Manoil 
1031d4fd0404SClaudiu Manoil fail:
1032d4fd0404SClaudiu Manoil 	while (i-- > 0)
1033d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
1034d4fd0404SClaudiu Manoil 
1035d4fd0404SClaudiu Manoil 	return err;
1036d4fd0404SClaudiu Manoil }
1037d4fd0404SClaudiu Manoil 
1038d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv)
1039d4fd0404SClaudiu Manoil {
1040d4fd0404SClaudiu Manoil 	int i;
1041d4fd0404SClaudiu Manoil 
1042d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1043d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
1044d4fd0404SClaudiu Manoil }
1045d4fd0404SClaudiu Manoil 
1046434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended)
1047d4fd0404SClaudiu Manoil {
1048434cebabSClaudiu Manoil 	size_t size = sizeof(union enetc_rx_bd);
1049d4fd0404SClaudiu Manoil 	int err;
1050d4fd0404SClaudiu Manoil 
1051d4fd0404SClaudiu Manoil 	rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd));
1052d4fd0404SClaudiu Manoil 	if (!rxr->rx_swbd)
1053d4fd0404SClaudiu Manoil 		return -ENOMEM;
1054d4fd0404SClaudiu Manoil 
1055434cebabSClaudiu Manoil 	if (extended)
1056434cebabSClaudiu Manoil 		size *= 2;
1057434cebabSClaudiu Manoil 
1058434cebabSClaudiu Manoil 	err = enetc_dma_alloc_bdr(rxr, size);
1059d4fd0404SClaudiu Manoil 	if (err) {
1060d4fd0404SClaudiu Manoil 		vfree(rxr->rx_swbd);
1061d4fd0404SClaudiu Manoil 		return err;
1062d4fd0404SClaudiu Manoil 	}
1063d4fd0404SClaudiu Manoil 
1064d4fd0404SClaudiu Manoil 	rxr->next_to_clean = 0;
1065d4fd0404SClaudiu Manoil 	rxr->next_to_use = 0;
1066d4fd0404SClaudiu Manoil 	rxr->next_to_alloc = 0;
1067434cebabSClaudiu Manoil 	rxr->ext_en = extended;
1068d4fd0404SClaudiu Manoil 
1069d4fd0404SClaudiu Manoil 	return 0;
1070d4fd0404SClaudiu Manoil }
1071d4fd0404SClaudiu Manoil 
1072d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr)
1073d4fd0404SClaudiu Manoil {
1074d4fd0404SClaudiu Manoil 	int size;
1075d4fd0404SClaudiu Manoil 
1076d4fd0404SClaudiu Manoil 	size = rxr->bd_count * sizeof(union enetc_rx_bd);
1077d4fd0404SClaudiu Manoil 
1078d4fd0404SClaudiu Manoil 	dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base);
1079d4fd0404SClaudiu Manoil 	rxr->bd_base = NULL;
1080d4fd0404SClaudiu Manoil 
1081d4fd0404SClaudiu Manoil 	vfree(rxr->rx_swbd);
1082d4fd0404SClaudiu Manoil 	rxr->rx_swbd = NULL;
1083d4fd0404SClaudiu Manoil }
1084d4fd0404SClaudiu Manoil 
1085d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv)
1086d4fd0404SClaudiu Manoil {
1087434cebabSClaudiu Manoil 	bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP);
1088d4fd0404SClaudiu Manoil 	int i, err;
1089d4fd0404SClaudiu Manoil 
1090d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1091434cebabSClaudiu Manoil 		err = enetc_alloc_rxbdr(priv->rx_ring[i], extended);
1092d4fd0404SClaudiu Manoil 
1093d4fd0404SClaudiu Manoil 		if (err)
1094d4fd0404SClaudiu Manoil 			goto fail;
1095d4fd0404SClaudiu Manoil 	}
1096d4fd0404SClaudiu Manoil 
1097d4fd0404SClaudiu Manoil 	return 0;
1098d4fd0404SClaudiu Manoil 
1099d4fd0404SClaudiu Manoil fail:
1100d4fd0404SClaudiu Manoil 	while (i-- > 0)
1101d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
1102d4fd0404SClaudiu Manoil 
1103d4fd0404SClaudiu Manoil 	return err;
1104d4fd0404SClaudiu Manoil }
1105d4fd0404SClaudiu Manoil 
1106d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv)
1107d4fd0404SClaudiu Manoil {
1108d4fd0404SClaudiu Manoil 	int i;
1109d4fd0404SClaudiu Manoil 
1110d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1111d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
1112d4fd0404SClaudiu Manoil }
1113d4fd0404SClaudiu Manoil 
1114d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring)
1115d4fd0404SClaudiu Manoil {
1116d4fd0404SClaudiu Manoil 	int i;
1117d4fd0404SClaudiu Manoil 
1118d4fd0404SClaudiu Manoil 	if (!tx_ring->tx_swbd)
1119d4fd0404SClaudiu Manoil 		return;
1120d4fd0404SClaudiu Manoil 
1121d4fd0404SClaudiu Manoil 	for (i = 0; i < tx_ring->bd_count; i++) {
1122d4fd0404SClaudiu Manoil 		struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i];
1123d4fd0404SClaudiu Manoil 
1124d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
1125d4fd0404SClaudiu Manoil 	}
1126d4fd0404SClaudiu Manoil 
1127d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = 0;
1128d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = 0;
1129d4fd0404SClaudiu Manoil }
1130d4fd0404SClaudiu Manoil 
1131d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring)
1132d4fd0404SClaudiu Manoil {
1133d4fd0404SClaudiu Manoil 	int i;
1134d4fd0404SClaudiu Manoil 
1135d4fd0404SClaudiu Manoil 	if (!rx_ring->rx_swbd)
1136d4fd0404SClaudiu Manoil 		return;
1137d4fd0404SClaudiu Manoil 
1138d4fd0404SClaudiu Manoil 	for (i = 0; i < rx_ring->bd_count; i++) {
1139d4fd0404SClaudiu Manoil 		struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
1140d4fd0404SClaudiu Manoil 
1141d4fd0404SClaudiu Manoil 		if (!rx_swbd->page)
1142d4fd0404SClaudiu Manoil 			continue;
1143d4fd0404SClaudiu Manoil 
1144d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
1145d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
1146d4fd0404SClaudiu Manoil 		__free_page(rx_swbd->page);
1147d4fd0404SClaudiu Manoil 		rx_swbd->page = NULL;
1148d4fd0404SClaudiu Manoil 	}
1149d4fd0404SClaudiu Manoil 
1150d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = 0;
1151d4fd0404SClaudiu Manoil 	rx_ring->next_to_use = 0;
1152d4fd0404SClaudiu Manoil 	rx_ring->next_to_alloc = 0;
1153d4fd0404SClaudiu Manoil }
1154d4fd0404SClaudiu Manoil 
1155d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv)
1156d4fd0404SClaudiu Manoil {
1157d4fd0404SClaudiu Manoil 	int i;
1158d4fd0404SClaudiu Manoil 
1159d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1160d4fd0404SClaudiu Manoil 		enetc_free_rx_ring(priv->rx_ring[i]);
1161d4fd0404SClaudiu Manoil 
1162d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1163d4fd0404SClaudiu Manoil 		enetc_free_tx_ring(priv->tx_ring[i]);
1164d4fd0404SClaudiu Manoil }
1165d4fd0404SClaudiu Manoil 
1166d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups)
1167d382563fSClaudiu Manoil {
1168d382563fSClaudiu Manoil 	int *rss_table;
1169d382563fSClaudiu Manoil 	int i;
1170d382563fSClaudiu Manoil 
1171d382563fSClaudiu Manoil 	rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL);
1172d382563fSClaudiu Manoil 	if (!rss_table)
1173d382563fSClaudiu Manoil 		return -ENOMEM;
1174d382563fSClaudiu Manoil 
1175d382563fSClaudiu Manoil 	/* Set up RSS table defaults */
1176d382563fSClaudiu Manoil 	for (i = 0; i < si->num_rss; i++)
1177d382563fSClaudiu Manoil 		rss_table[i] = i % num_groups;
1178d382563fSClaudiu Manoil 
1179d382563fSClaudiu Manoil 	enetc_set_rss_table(si, rss_table, si->num_rss);
1180d382563fSClaudiu Manoil 
1181d382563fSClaudiu Manoil 	kfree(rss_table);
1182d382563fSClaudiu Manoil 
1183d382563fSClaudiu Manoil 	return 0;
1184d382563fSClaudiu Manoil }
1185d382563fSClaudiu Manoil 
1186c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv)
1187d4fd0404SClaudiu Manoil {
1188d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1189d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1190d382563fSClaudiu Manoil 	int err;
1191d4fd0404SClaudiu Manoil 
1192d4fd0404SClaudiu Manoil 	/* set SI cache attributes */
1193d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR0,
1194d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1195d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI);
1196d4fd0404SClaudiu Manoil 	/* enable SI */
1197d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN);
1198d4fd0404SClaudiu Manoil 
1199d382563fSClaudiu Manoil 	if (si->num_rss) {
1200d382563fSClaudiu Manoil 		err = enetc_setup_default_rss_table(si, priv->num_rx_rings);
1201d382563fSClaudiu Manoil 		if (err)
1202d382563fSClaudiu Manoil 			return err;
1203d382563fSClaudiu Manoil 	}
1204d382563fSClaudiu Manoil 
1205d4fd0404SClaudiu Manoil 	return 0;
1206d4fd0404SClaudiu Manoil }
1207d4fd0404SClaudiu Manoil 
1208d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv)
1209d4fd0404SClaudiu Manoil {
1210d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1211d4fd0404SClaudiu Manoil 	int cpus = num_online_cpus();
1212d4fd0404SClaudiu Manoil 
121302293dd4SClaudiu Manoil 	priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE;
121402293dd4SClaudiu Manoil 	priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE;
1215d4fd0404SClaudiu Manoil 
1216d4fd0404SClaudiu Manoil 	/* Enable all available TX rings in order to configure as many
1217d4fd0404SClaudiu Manoil 	 * priorities as possible, when needed.
1218d4fd0404SClaudiu Manoil 	 * TODO: Make # of TX rings run-time configurable
1219d4fd0404SClaudiu Manoil 	 */
1220d4fd0404SClaudiu Manoil 	priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings);
1221d4fd0404SClaudiu Manoil 	priv->num_tx_rings = si->num_tx_rings;
1222d4fd0404SClaudiu Manoil 	priv->bdr_int_num = cpus;
1223ae0e6a5dSClaudiu Manoil 	priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL;
1224ae0e6a5dSClaudiu Manoil 	priv->tx_ictt = ENETC_TXIC_TIMETHR;
1225d4fd0404SClaudiu Manoil }
1226d4fd0404SClaudiu Manoil 
1227d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv)
1228d4fd0404SClaudiu Manoil {
1229d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1230d4fd0404SClaudiu Manoil 
1231d382563fSClaudiu Manoil 	priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules),
1232d382563fSClaudiu Manoil 				  GFP_KERNEL);
12334b47c0b8SVladimir Oltean 	if (!priv->cls_rules)
12344b47c0b8SVladimir Oltean 		return -ENOMEM;
1235d382563fSClaudiu Manoil 
1236d4fd0404SClaudiu Manoil 	return 0;
1237d4fd0404SClaudiu Manoil }
1238d4fd0404SClaudiu Manoil 
1239d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv)
1240d4fd0404SClaudiu Manoil {
1241d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1242d4fd0404SClaudiu Manoil }
1243d4fd0404SClaudiu Manoil 
1244d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1245d4fd0404SClaudiu Manoil {
1246d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1247d4fd0404SClaudiu Manoil 	u32 tbmr;
1248d4fd0404SClaudiu Manoil 
1249d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR0,
1250d4fd0404SClaudiu Manoil 		       lower_32_bits(tx_ring->bd_dma_base));
1251d4fd0404SClaudiu Manoil 
1252d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR1,
1253d4fd0404SClaudiu Manoil 		       upper_32_bits(tx_ring->bd_dma_base));
1254d4fd0404SClaudiu Manoil 
1255d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */
1256d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBLENR,
1257d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(tx_ring->bd_count));
1258d4fd0404SClaudiu Manoil 
1259d4fd0404SClaudiu Manoil 	/* clearing PI/CI registers for Tx not supported, adjust sw indexes */
1260d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR);
1261d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR);
1262d4fd0404SClaudiu Manoil 
1263d4fd0404SClaudiu Manoil 	/* enable Tx ints by setting pkt thr to 1 */
126412460a0aSClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1);
1265d4fd0404SClaudiu Manoil 
1266d4fd0404SClaudiu Manoil 	tbmr = ENETC_TBMR_EN;
1267d4fd0404SClaudiu Manoil 	if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
1268d4fd0404SClaudiu Manoil 		tbmr |= ENETC_TBMR_VIH;
1269d4fd0404SClaudiu Manoil 
1270d4fd0404SClaudiu Manoil 	/* enable ring */
1271d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr);
1272d4fd0404SClaudiu Manoil 
1273d4fd0404SClaudiu Manoil 	tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR);
1274d4fd0404SClaudiu Manoil 	tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR);
1275d4fd0404SClaudiu Manoil 	tx_ring->idr = hw->reg + ENETC_SITXIDR;
1276d4fd0404SClaudiu Manoil }
1277d4fd0404SClaudiu Manoil 
1278d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1279d4fd0404SClaudiu Manoil {
1280d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1281d4fd0404SClaudiu Manoil 	u32 rbmr;
1282d4fd0404SClaudiu Manoil 
1283d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0,
1284d4fd0404SClaudiu Manoil 		       lower_32_bits(rx_ring->bd_dma_base));
1285d4fd0404SClaudiu Manoil 
1286d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1,
1287d4fd0404SClaudiu Manoil 		       upper_32_bits(rx_ring->bd_dma_base));
1288d4fd0404SClaudiu Manoil 
1289d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */
1290d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBLENR,
1291d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(rx_ring->bd_count));
1292d4fd0404SClaudiu Manoil 
1293*d1b15102SVladimir Oltean 	if (rx_ring->xdp.prog)
1294*d1b15102SVladimir Oltean 		enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE_XDP);
1295*d1b15102SVladimir Oltean 	else
1296d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE);
1297d4fd0404SClaudiu Manoil 
1298d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0);
1299d4fd0404SClaudiu Manoil 
1300d4fd0404SClaudiu Manoil 	/* enable Rx ints by setting pkt thr to 1 */
130112460a0aSClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1);
1302d4fd0404SClaudiu Manoil 
1303d4fd0404SClaudiu Manoil 	rbmr = ENETC_RBMR_EN;
1304434cebabSClaudiu Manoil 
1305434cebabSClaudiu Manoil 	if (rx_ring->ext_en)
1306d3982312SY.b. Lu 		rbmr |= ENETC_RBMR_BDS;
1307434cebabSClaudiu Manoil 
1308d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
1309d4fd0404SClaudiu Manoil 		rbmr |= ENETC_RBMR_VTE;
1310d4fd0404SClaudiu Manoil 
1311d4fd0404SClaudiu Manoil 	rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR);
1312d4fd0404SClaudiu Manoil 	rx_ring->idr = hw->reg + ENETC_SIRXIDR;
1313d4fd0404SClaudiu Manoil 
13147a5222cbSVladimir Oltean 	enetc_lock_mdio();
1315d4fd0404SClaudiu Manoil 	enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring));
13167a5222cbSVladimir Oltean 	enetc_unlock_mdio();
1317d4fd0404SClaudiu Manoil 
1318d4fd0404SClaudiu Manoil 	/* enable ring */
1319d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1320d4fd0404SClaudiu Manoil }
1321d4fd0404SClaudiu Manoil 
1322d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv)
1323d4fd0404SClaudiu Manoil {
1324d4fd0404SClaudiu Manoil 	int i;
1325d4fd0404SClaudiu Manoil 
1326d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1327d4fd0404SClaudiu Manoil 		enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]);
1328d4fd0404SClaudiu Manoil 
1329d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1330d4fd0404SClaudiu Manoil 		enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1331d4fd0404SClaudiu Manoil }
1332d4fd0404SClaudiu Manoil 
1333d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1334d4fd0404SClaudiu Manoil {
1335d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1336d4fd0404SClaudiu Manoil 
1337d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1338d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0);
1339d4fd0404SClaudiu Manoil }
1340d4fd0404SClaudiu Manoil 
1341d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1342d4fd0404SClaudiu Manoil {
1343d4fd0404SClaudiu Manoil 	int delay = 8, timeout = 100;
1344d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1345d4fd0404SClaudiu Manoil 
1346d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1347d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0);
1348d4fd0404SClaudiu Manoil 
1349d4fd0404SClaudiu Manoil 	/* wait for busy to clear */
1350d4fd0404SClaudiu Manoil 	while (delay < timeout &&
1351d4fd0404SClaudiu Manoil 	       enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) {
1352d4fd0404SClaudiu Manoil 		msleep(delay);
1353d4fd0404SClaudiu Manoil 		delay *= 2;
1354d4fd0404SClaudiu Manoil 	}
1355d4fd0404SClaudiu Manoil 
1356d4fd0404SClaudiu Manoil 	if (delay >= timeout)
1357d4fd0404SClaudiu Manoil 		netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n",
1358d4fd0404SClaudiu Manoil 			    idx);
1359d4fd0404SClaudiu Manoil }
1360d4fd0404SClaudiu Manoil 
1361d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv)
1362d4fd0404SClaudiu Manoil {
1363d4fd0404SClaudiu Manoil 	int i;
1364d4fd0404SClaudiu Manoil 
1365d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1366d4fd0404SClaudiu Manoil 		enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]);
1367d4fd0404SClaudiu Manoil 
1368d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1369d4fd0404SClaudiu Manoil 		enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1370d4fd0404SClaudiu Manoil 
1371d4fd0404SClaudiu Manoil 	udelay(1);
1372d4fd0404SClaudiu Manoil }
1373d4fd0404SClaudiu Manoil 
1374d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv)
1375d4fd0404SClaudiu Manoil {
1376d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1377d4fd0404SClaudiu Manoil 	cpumask_t cpu_mask;
1378d4fd0404SClaudiu Manoil 	int i, j, err;
1379d4fd0404SClaudiu Manoil 
1380d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1381d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1382d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1383d4fd0404SClaudiu Manoil 		int entry = ENETC_BDR_INT_BASE_IDX + i;
1384d4fd0404SClaudiu Manoil 		struct enetc_hw *hw = &priv->si->hw;
1385d4fd0404SClaudiu Manoil 
1386d4fd0404SClaudiu Manoil 		snprintf(v->name, sizeof(v->name), "%s-rxtx%d",
1387d4fd0404SClaudiu Manoil 			 priv->ndev->name, i);
1388d4fd0404SClaudiu Manoil 		err = request_irq(irq, enetc_msix, 0, v->name, v);
1389d4fd0404SClaudiu Manoil 		if (err) {
1390d4fd0404SClaudiu Manoil 			dev_err(priv->dev, "request_irq() failed!\n");
1391d4fd0404SClaudiu Manoil 			goto irq_err;
1392d4fd0404SClaudiu Manoil 		}
1393bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1394d4fd0404SClaudiu Manoil 
1395d4fd0404SClaudiu Manoil 		v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER);
1396d4fd0404SClaudiu Manoil 		v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER);
139791571081SClaudiu Manoil 		v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1);
1398d4fd0404SClaudiu Manoil 
1399d4fd0404SClaudiu Manoil 		enetc_wr(hw, ENETC_SIMSIRRV(i), entry);
1400d4fd0404SClaudiu Manoil 
1401d4fd0404SClaudiu Manoil 		for (j = 0; j < v->count_tx_rings; j++) {
1402d4fd0404SClaudiu Manoil 			int idx = v->tx_ring[j].index;
1403d4fd0404SClaudiu Manoil 
1404d4fd0404SClaudiu Manoil 			enetc_wr(hw, ENETC_SIMSITRV(idx), entry);
1405d4fd0404SClaudiu Manoil 		}
1406d4fd0404SClaudiu Manoil 		cpumask_clear(&cpu_mask);
1407d4fd0404SClaudiu Manoil 		cpumask_set_cpu(i % num_online_cpus(), &cpu_mask);
1408d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, &cpu_mask);
1409d4fd0404SClaudiu Manoil 	}
1410d4fd0404SClaudiu Manoil 
1411d4fd0404SClaudiu Manoil 	return 0;
1412d4fd0404SClaudiu Manoil 
1413d4fd0404SClaudiu Manoil irq_err:
1414d4fd0404SClaudiu Manoil 	while (i--) {
1415d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1416d4fd0404SClaudiu Manoil 
1417d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1418d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1419d4fd0404SClaudiu Manoil 	}
1420d4fd0404SClaudiu Manoil 
1421d4fd0404SClaudiu Manoil 	return err;
1422d4fd0404SClaudiu Manoil }
1423d4fd0404SClaudiu Manoil 
1424d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv)
1425d4fd0404SClaudiu Manoil {
1426d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1427d4fd0404SClaudiu Manoil 	int i;
1428d4fd0404SClaudiu Manoil 
1429d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1430d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1431d4fd0404SClaudiu Manoil 
1432d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1433d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1434d4fd0404SClaudiu Manoil 	}
1435d4fd0404SClaudiu Manoil }
1436d4fd0404SClaudiu Manoil 
1437bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv)
1438d4fd0404SClaudiu Manoil {
143991571081SClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
144091571081SClaudiu Manoil 	u32 icpt, ictt;
1441d4fd0404SClaudiu Manoil 	int i;
1442d4fd0404SClaudiu Manoil 
1443d4fd0404SClaudiu Manoil 	/* enable Tx & Rx event indication */
1444ae0e6a5dSClaudiu Manoil 	if (priv->ic_mode &
1445ae0e6a5dSClaudiu Manoil 	    (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) {
144691571081SClaudiu Manoil 		icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR);
144791571081SClaudiu Manoil 		/* init to non-0 minimum, will be adjusted later */
144891571081SClaudiu Manoil 		ictt = 0x1;
144991571081SClaudiu Manoil 	} else {
145091571081SClaudiu Manoil 		icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */
145191571081SClaudiu Manoil 		ictt = 0;
1452d4fd0404SClaudiu Manoil 	}
1453d4fd0404SClaudiu Manoil 
145491571081SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
145591571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt);
145691571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt);
145791571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE);
145891571081SClaudiu Manoil 	}
145991571081SClaudiu Manoil 
146091571081SClaudiu Manoil 	if (priv->ic_mode & ENETC_IC_TX_MANUAL)
146191571081SClaudiu Manoil 		icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR);
146291571081SClaudiu Manoil 	else
146391571081SClaudiu Manoil 		icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */
146491571081SClaudiu Manoil 
1465d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
146691571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt);
146791571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt);
146891571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE);
1469d4fd0404SClaudiu Manoil 	}
1470d4fd0404SClaudiu Manoil }
1471d4fd0404SClaudiu Manoil 
1472bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv)
1473d4fd0404SClaudiu Manoil {
1474d4fd0404SClaudiu Manoil 	int i;
1475d4fd0404SClaudiu Manoil 
1476d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1477d4fd0404SClaudiu Manoil 		enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0);
1478d4fd0404SClaudiu Manoil 
1479d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1480d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0);
1481d4fd0404SClaudiu Manoil }
1482d4fd0404SClaudiu Manoil 
148371b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev)
1484d4fd0404SClaudiu Manoil {
14852e47cb41SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1486a6a10d45SYangbo Lu 	struct ethtool_eee edata;
148771b77a7aSClaudiu Manoil 	int err;
1488d4fd0404SClaudiu Manoil 
148971b77a7aSClaudiu Manoil 	if (!priv->phylink)
1490d4fd0404SClaudiu Manoil 		return 0; /* phy-less mode */
1491d4fd0404SClaudiu Manoil 
149271b77a7aSClaudiu Manoil 	err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0);
149371b77a7aSClaudiu Manoil 	if (err) {
1494d4fd0404SClaudiu Manoil 		dev_err(&ndev->dev, "could not attach to PHY\n");
149571b77a7aSClaudiu Manoil 		return err;
1496d4fd0404SClaudiu Manoil 	}
1497d4fd0404SClaudiu Manoil 
1498a6a10d45SYangbo Lu 	/* disable EEE autoneg, until ENETC driver supports it */
1499a6a10d45SYangbo Lu 	memset(&edata, 0, sizeof(struct ethtool_eee));
150071b77a7aSClaudiu Manoil 	phylink_ethtool_set_eee(priv->phylink, &edata);
1501a6a10d45SYangbo Lu 
1502d4fd0404SClaudiu Manoil 	return 0;
1503d4fd0404SClaudiu Manoil }
1504d4fd0404SClaudiu Manoil 
150591571081SClaudiu Manoil void enetc_start(struct net_device *ndev)
1506bbb96dc7SClaudiu Manoil {
1507bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1508bbb96dc7SClaudiu Manoil 	int i;
1509bbb96dc7SClaudiu Manoil 
1510bbb96dc7SClaudiu Manoil 	enetc_setup_interrupts(priv);
1511bbb96dc7SClaudiu Manoil 
1512bbb96dc7SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1513bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1514bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1515bbb96dc7SClaudiu Manoil 
1516bbb96dc7SClaudiu Manoil 		napi_enable(&priv->int_vector[i]->napi);
1517bbb96dc7SClaudiu Manoil 		enable_irq(irq);
1518bbb96dc7SClaudiu Manoil 	}
1519bbb96dc7SClaudiu Manoil 
152071b77a7aSClaudiu Manoil 	if (priv->phylink)
152171b77a7aSClaudiu Manoil 		phylink_start(priv->phylink);
1522bbb96dc7SClaudiu Manoil 	else
1523bbb96dc7SClaudiu Manoil 		netif_carrier_on(ndev);
1524bbb96dc7SClaudiu Manoil 
1525bbb96dc7SClaudiu Manoil 	netif_tx_start_all_queues(ndev);
1526bbb96dc7SClaudiu Manoil }
1527bbb96dc7SClaudiu Manoil 
1528d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev)
1529d4fd0404SClaudiu Manoil {
1530d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1531bbb96dc7SClaudiu Manoil 	int err;
1532d4fd0404SClaudiu Manoil 
1533d4fd0404SClaudiu Manoil 	err = enetc_setup_irqs(priv);
1534d4fd0404SClaudiu Manoil 	if (err)
1535d4fd0404SClaudiu Manoil 		return err;
1536d4fd0404SClaudiu Manoil 
153771b77a7aSClaudiu Manoil 	err = enetc_phylink_connect(ndev);
1538d4fd0404SClaudiu Manoil 	if (err)
1539d4fd0404SClaudiu Manoil 		goto err_phy_connect;
1540d4fd0404SClaudiu Manoil 
1541d4fd0404SClaudiu Manoil 	err = enetc_alloc_tx_resources(priv);
1542d4fd0404SClaudiu Manoil 	if (err)
1543d4fd0404SClaudiu Manoil 		goto err_alloc_tx;
1544d4fd0404SClaudiu Manoil 
1545d4fd0404SClaudiu Manoil 	err = enetc_alloc_rx_resources(priv);
1546d4fd0404SClaudiu Manoil 	if (err)
1547d4fd0404SClaudiu Manoil 		goto err_alloc_rx;
1548d4fd0404SClaudiu Manoil 
1549d4fd0404SClaudiu Manoil 	err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1550d4fd0404SClaudiu Manoil 	if (err)
1551d4fd0404SClaudiu Manoil 		goto err_set_queues;
1552d4fd0404SClaudiu Manoil 
1553d4fd0404SClaudiu Manoil 	err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings);
1554d4fd0404SClaudiu Manoil 	if (err)
1555d4fd0404SClaudiu Manoil 		goto err_set_queues;
1556d4fd0404SClaudiu Manoil 
1557bbb96dc7SClaudiu Manoil 	enetc_setup_bdrs(priv);
1558bbb96dc7SClaudiu Manoil 	enetc_start(ndev);
1559d4fd0404SClaudiu Manoil 
1560d4fd0404SClaudiu Manoil 	return 0;
1561d4fd0404SClaudiu Manoil 
1562d4fd0404SClaudiu Manoil err_set_queues:
1563d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1564d4fd0404SClaudiu Manoil err_alloc_rx:
1565d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1566d4fd0404SClaudiu Manoil err_alloc_tx:
156771b77a7aSClaudiu Manoil 	if (priv->phylink)
156871b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1569d4fd0404SClaudiu Manoil err_phy_connect:
1570d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1571d4fd0404SClaudiu Manoil 
1572d4fd0404SClaudiu Manoil 	return err;
1573d4fd0404SClaudiu Manoil }
1574d4fd0404SClaudiu Manoil 
157591571081SClaudiu Manoil void enetc_stop(struct net_device *ndev)
1576d4fd0404SClaudiu Manoil {
1577d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1578d4fd0404SClaudiu Manoil 	int i;
1579d4fd0404SClaudiu Manoil 
1580d4fd0404SClaudiu Manoil 	netif_tx_stop_all_queues(ndev);
1581d4fd0404SClaudiu Manoil 
1582d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1583bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1584bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1585bbb96dc7SClaudiu Manoil 
1586bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1587d4fd0404SClaudiu Manoil 		napi_synchronize(&priv->int_vector[i]->napi);
1588d4fd0404SClaudiu Manoil 		napi_disable(&priv->int_vector[i]->napi);
1589d4fd0404SClaudiu Manoil 	}
1590d4fd0404SClaudiu Manoil 
159171b77a7aSClaudiu Manoil 	if (priv->phylink)
159271b77a7aSClaudiu Manoil 		phylink_stop(priv->phylink);
1593bbb96dc7SClaudiu Manoil 	else
1594bbb96dc7SClaudiu Manoil 		netif_carrier_off(ndev);
1595bbb96dc7SClaudiu Manoil 
1596bbb96dc7SClaudiu Manoil 	enetc_clear_interrupts(priv);
1597bbb96dc7SClaudiu Manoil }
1598bbb96dc7SClaudiu Manoil 
1599bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev)
1600bbb96dc7SClaudiu Manoil {
1601bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1602bbb96dc7SClaudiu Manoil 
1603bbb96dc7SClaudiu Manoil 	enetc_stop(ndev);
1604d4fd0404SClaudiu Manoil 	enetc_clear_bdrs(priv);
1605d4fd0404SClaudiu Manoil 
160671b77a7aSClaudiu Manoil 	if (priv->phylink)
160771b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1608d4fd0404SClaudiu Manoil 	enetc_free_rxtx_rings(priv);
1609d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1610d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1611d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1612d4fd0404SClaudiu Manoil 
1613d4fd0404SClaudiu Manoil 	return 0;
1614d4fd0404SClaudiu Manoil }
1615d4fd0404SClaudiu Manoil 
161613baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data)
1617cbe9e835SCamelia Groza {
1618cbe9e835SCamelia Groza 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1619cbe9e835SCamelia Groza 	struct tc_mqprio_qopt *mqprio = type_data;
1620cbe9e835SCamelia Groza 	struct enetc_bdr *tx_ring;
1621cbe9e835SCamelia Groza 	u8 num_tc;
1622cbe9e835SCamelia Groza 	int i;
1623cbe9e835SCamelia Groza 
1624cbe9e835SCamelia Groza 	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
1625cbe9e835SCamelia Groza 	num_tc = mqprio->num_tc;
1626cbe9e835SCamelia Groza 
1627cbe9e835SCamelia Groza 	if (!num_tc) {
1628cbe9e835SCamelia Groza 		netdev_reset_tc(ndev);
1629cbe9e835SCamelia Groza 		netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1630cbe9e835SCamelia Groza 
1631cbe9e835SCamelia Groza 		/* Reset all ring priorities to 0 */
1632cbe9e835SCamelia Groza 		for (i = 0; i < priv->num_tx_rings; i++) {
1633cbe9e835SCamelia Groza 			tx_ring = priv->tx_ring[i];
1634cbe9e835SCamelia Groza 			enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0);
1635cbe9e835SCamelia Groza 		}
1636cbe9e835SCamelia Groza 
1637cbe9e835SCamelia Groza 		return 0;
1638cbe9e835SCamelia Groza 	}
1639cbe9e835SCamelia Groza 
1640cbe9e835SCamelia Groza 	/* Check if we have enough BD rings available to accommodate all TCs */
1641cbe9e835SCamelia Groza 	if (num_tc > priv->num_tx_rings) {
1642cbe9e835SCamelia Groza 		netdev_err(ndev, "Max %d traffic classes supported\n",
1643cbe9e835SCamelia Groza 			   priv->num_tx_rings);
1644cbe9e835SCamelia Groza 		return -EINVAL;
1645cbe9e835SCamelia Groza 	}
1646cbe9e835SCamelia Groza 
1647cbe9e835SCamelia Groza 	/* For the moment, we use only one BD ring per TC.
1648cbe9e835SCamelia Groza 	 *
1649cbe9e835SCamelia Groza 	 * Configure num_tc BD rings with increasing priorities.
1650cbe9e835SCamelia Groza 	 */
1651cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++) {
1652cbe9e835SCamelia Groza 		tx_ring = priv->tx_ring[i];
1653cbe9e835SCamelia Groza 		enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i);
1654cbe9e835SCamelia Groza 	}
1655cbe9e835SCamelia Groza 
1656cbe9e835SCamelia Groza 	/* Reset the number of netdev queues based on the TC count */
1657cbe9e835SCamelia Groza 	netif_set_real_num_tx_queues(ndev, num_tc);
1658cbe9e835SCamelia Groza 
1659cbe9e835SCamelia Groza 	netdev_set_num_tc(ndev, num_tc);
1660cbe9e835SCamelia Groza 
1661cbe9e835SCamelia Groza 	/* Each TC is associated with one netdev queue */
1662cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++)
1663cbe9e835SCamelia Groza 		netdev_set_tc_queue(ndev, i, 1, i);
1664cbe9e835SCamelia Groza 
1665cbe9e835SCamelia Groza 	return 0;
1666cbe9e835SCamelia Groza }
1667cbe9e835SCamelia Groza 
166834c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type,
166934c6adf1SPo Liu 		   void *type_data)
167034c6adf1SPo Liu {
167134c6adf1SPo Liu 	switch (type) {
167234c6adf1SPo Liu 	case TC_SETUP_QDISC_MQPRIO:
167334c6adf1SPo Liu 		return enetc_setup_tc_mqprio(ndev, type_data);
167434c6adf1SPo Liu 	case TC_SETUP_QDISC_TAPRIO:
167534c6adf1SPo Liu 		return enetc_setup_tc_taprio(ndev, type_data);
1676c431047cSPo Liu 	case TC_SETUP_QDISC_CBS:
1677c431047cSPo Liu 		return enetc_setup_tc_cbs(ndev, type_data);
16780d08c9ecSPo Liu 	case TC_SETUP_QDISC_ETF:
16790d08c9ecSPo Liu 		return enetc_setup_tc_txtime(ndev, type_data);
1680888ae5a3SPo Liu 	case TC_SETUP_BLOCK:
1681888ae5a3SPo Liu 		return enetc_setup_tc_psfp(ndev, type_data);
168234c6adf1SPo Liu 	default:
168334c6adf1SPo Liu 		return -EOPNOTSUPP;
168434c6adf1SPo Liu 	}
168534c6adf1SPo Liu }
168634c6adf1SPo Liu 
1687*d1b15102SVladimir Oltean static int enetc_setup_xdp_prog(struct net_device *dev, struct bpf_prog *prog,
1688*d1b15102SVladimir Oltean 				struct netlink_ext_ack *extack)
1689*d1b15102SVladimir Oltean {
1690*d1b15102SVladimir Oltean 	struct enetc_ndev_priv *priv = netdev_priv(dev);
1691*d1b15102SVladimir Oltean 	struct bpf_prog *old_prog;
1692*d1b15102SVladimir Oltean 	bool is_up;
1693*d1b15102SVladimir Oltean 	int i;
1694*d1b15102SVladimir Oltean 
1695*d1b15102SVladimir Oltean 	/* The buffer layout is changing, so we need to drain the old
1696*d1b15102SVladimir Oltean 	 * RX buffers and seed new ones.
1697*d1b15102SVladimir Oltean 	 */
1698*d1b15102SVladimir Oltean 	is_up = netif_running(dev);
1699*d1b15102SVladimir Oltean 	if (is_up)
1700*d1b15102SVladimir Oltean 		dev_close(dev);
1701*d1b15102SVladimir Oltean 
1702*d1b15102SVladimir Oltean 	old_prog = xchg(&priv->xdp_prog, prog);
1703*d1b15102SVladimir Oltean 	if (old_prog)
1704*d1b15102SVladimir Oltean 		bpf_prog_put(old_prog);
1705*d1b15102SVladimir Oltean 
1706*d1b15102SVladimir Oltean 	for (i = 0; i < priv->num_rx_rings; i++) {
1707*d1b15102SVladimir Oltean 		struct enetc_bdr *rx_ring = priv->rx_ring[i];
1708*d1b15102SVladimir Oltean 
1709*d1b15102SVladimir Oltean 		rx_ring->xdp.prog = prog;
1710*d1b15102SVladimir Oltean 
1711*d1b15102SVladimir Oltean 		if (prog)
1712*d1b15102SVladimir Oltean 			rx_ring->buffer_offset = XDP_PACKET_HEADROOM;
1713*d1b15102SVladimir Oltean 		else
1714*d1b15102SVladimir Oltean 			rx_ring->buffer_offset = ENETC_RXB_PAD;
1715*d1b15102SVladimir Oltean 	}
1716*d1b15102SVladimir Oltean 
1717*d1b15102SVladimir Oltean 	if (is_up)
1718*d1b15102SVladimir Oltean 		return dev_open(dev, extack);
1719*d1b15102SVladimir Oltean 
1720*d1b15102SVladimir Oltean 	return 0;
1721*d1b15102SVladimir Oltean }
1722*d1b15102SVladimir Oltean 
1723*d1b15102SVladimir Oltean int enetc_setup_bpf(struct net_device *dev, struct netdev_bpf *xdp)
1724*d1b15102SVladimir Oltean {
1725*d1b15102SVladimir Oltean 	switch (xdp->command) {
1726*d1b15102SVladimir Oltean 	case XDP_SETUP_PROG:
1727*d1b15102SVladimir Oltean 		return enetc_setup_xdp_prog(dev, xdp->prog, xdp->extack);
1728*d1b15102SVladimir Oltean 	default:
1729*d1b15102SVladimir Oltean 		return -EINVAL;
1730*d1b15102SVladimir Oltean 	}
1731*d1b15102SVladimir Oltean 
1732*d1b15102SVladimir Oltean 	return 0;
1733*d1b15102SVladimir Oltean }
1734*d1b15102SVladimir Oltean 
1735d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev)
1736d4fd0404SClaudiu Manoil {
1737d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1738d4fd0404SClaudiu Manoil 	struct net_device_stats *stats = &ndev->stats;
1739d4fd0404SClaudiu Manoil 	unsigned long packets = 0, bytes = 0;
1740d4fd0404SClaudiu Manoil 	int i;
1741d4fd0404SClaudiu Manoil 
1742d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1743d4fd0404SClaudiu Manoil 		packets += priv->rx_ring[i]->stats.packets;
1744d4fd0404SClaudiu Manoil 		bytes	+= priv->rx_ring[i]->stats.bytes;
1745d4fd0404SClaudiu Manoil 	}
1746d4fd0404SClaudiu Manoil 
1747d4fd0404SClaudiu Manoil 	stats->rx_packets = packets;
1748d4fd0404SClaudiu Manoil 	stats->rx_bytes = bytes;
1749d4fd0404SClaudiu Manoil 	bytes = 0;
1750d4fd0404SClaudiu Manoil 	packets = 0;
1751d4fd0404SClaudiu Manoil 
1752d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1753d4fd0404SClaudiu Manoil 		packets += priv->tx_ring[i]->stats.packets;
1754d4fd0404SClaudiu Manoil 		bytes	+= priv->tx_ring[i]->stats.bytes;
1755d4fd0404SClaudiu Manoil 	}
1756d4fd0404SClaudiu Manoil 
1757d4fd0404SClaudiu Manoil 	stats->tx_packets = packets;
1758d4fd0404SClaudiu Manoil 	stats->tx_bytes = bytes;
1759d4fd0404SClaudiu Manoil 
1760d4fd0404SClaudiu Manoil 	return stats;
1761d4fd0404SClaudiu Manoil }
1762d4fd0404SClaudiu Manoil 
1763d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en)
1764d382563fSClaudiu Manoil {
1765d382563fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1766d382563fSClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
1767d382563fSClaudiu Manoil 	u32 reg;
1768d382563fSClaudiu Manoil 
1769d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings);
1770d382563fSClaudiu Manoil 
1771d382563fSClaudiu Manoil 	reg = enetc_rd(hw, ENETC_SIMR);
1772d382563fSClaudiu Manoil 	reg &= ~ENETC_SIMR_RSSE;
1773d382563fSClaudiu Manoil 	reg |= (en) ? ENETC_SIMR_RSSE : 0;
1774d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, reg);
1775d382563fSClaudiu Manoil 
1776d382563fSClaudiu Manoil 	return 0;
1777d382563fSClaudiu Manoil }
1778d382563fSClaudiu Manoil 
177979e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en)
178079e49982SPo Liu {
178179e49982SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1782888ae5a3SPo Liu 	int err;
178379e49982SPo Liu 
178479e49982SPo Liu 	if (en) {
1785888ae5a3SPo Liu 		err = enetc_psfp_enable(priv);
1786888ae5a3SPo Liu 		if (err)
1787888ae5a3SPo Liu 			return err;
1788888ae5a3SPo Liu 
178979e49982SPo Liu 		priv->active_offloads |= ENETC_F_QCI;
1790888ae5a3SPo Liu 		return 0;
179179e49982SPo Liu 	}
179279e49982SPo Liu 
1793888ae5a3SPo Liu 	err = enetc_psfp_disable(priv);
1794888ae5a3SPo Liu 	if (err)
1795888ae5a3SPo Liu 		return err;
1796888ae5a3SPo Liu 
1797888ae5a3SPo Liu 	priv->active_offloads &= ~ENETC_F_QCI;
1798888ae5a3SPo Liu 
179979e49982SPo Liu 	return 0;
180079e49982SPo Liu }
180179e49982SPo Liu 
18029deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en)
18039deba33fSClaudiu Manoil {
18049deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
18059deba33fSClaudiu Manoil 	int i;
18069deba33fSClaudiu Manoil 
18079deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
18089deba33fSClaudiu Manoil 		enetc_bdr_enable_rxvlan(&priv->si->hw, i, en);
18099deba33fSClaudiu Manoil }
18109deba33fSClaudiu Manoil 
18119deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en)
18129deba33fSClaudiu Manoil {
18139deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
18149deba33fSClaudiu Manoil 	int i;
18159deba33fSClaudiu Manoil 
18169deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
18179deba33fSClaudiu Manoil 		enetc_bdr_enable_txvlan(&priv->si->hw, i, en);
18189deba33fSClaudiu Manoil }
18199deba33fSClaudiu Manoil 
1820d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev,
1821d382563fSClaudiu Manoil 		       netdev_features_t features)
1822d382563fSClaudiu Manoil {
1823d382563fSClaudiu Manoil 	netdev_features_t changed = ndev->features ^ features;
1824888ae5a3SPo Liu 	int err = 0;
1825d382563fSClaudiu Manoil 
1826d382563fSClaudiu Manoil 	if (changed & NETIF_F_RXHASH)
1827d382563fSClaudiu Manoil 		enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH));
1828d382563fSClaudiu Manoil 
18299deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_RX)
18309deba33fSClaudiu Manoil 		enetc_enable_rxvlan(ndev,
18319deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_RX));
18329deba33fSClaudiu Manoil 
18339deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_TX)
18349deba33fSClaudiu Manoil 		enetc_enable_txvlan(ndev,
18359deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_TX));
18369deba33fSClaudiu Manoil 
183779e49982SPo Liu 	if (changed & NETIF_F_HW_TC)
1838888ae5a3SPo Liu 		err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC));
183979e49982SPo Liu 
1840888ae5a3SPo Liu 	return err;
1841d382563fSClaudiu Manoil }
1842d382563fSClaudiu Manoil 
1843434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1844d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr)
1845d3982312SY.b. Lu {
1846d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1847d3982312SY.b. Lu 	struct hwtstamp_config config;
1848434cebabSClaudiu Manoil 	int ao;
1849d3982312SY.b. Lu 
1850d3982312SY.b. Lu 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
1851d3982312SY.b. Lu 		return -EFAULT;
1852d3982312SY.b. Lu 
1853d3982312SY.b. Lu 	switch (config.tx_type) {
1854d3982312SY.b. Lu 	case HWTSTAMP_TX_OFF:
1855d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_TX_TSTAMP;
1856d3982312SY.b. Lu 		break;
1857d3982312SY.b. Lu 	case HWTSTAMP_TX_ON:
1858d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_TX_TSTAMP;
1859d3982312SY.b. Lu 		break;
1860d3982312SY.b. Lu 	default:
1861d3982312SY.b. Lu 		return -ERANGE;
1862d3982312SY.b. Lu 	}
1863d3982312SY.b. Lu 
1864434cebabSClaudiu Manoil 	ao = priv->active_offloads;
1865d3982312SY.b. Lu 	switch (config.rx_filter) {
1866d3982312SY.b. Lu 	case HWTSTAMP_FILTER_NONE:
1867d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_RX_TSTAMP;
1868d3982312SY.b. Lu 		break;
1869d3982312SY.b. Lu 	default:
1870d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_RX_TSTAMP;
1871d3982312SY.b. Lu 		config.rx_filter = HWTSTAMP_FILTER_ALL;
1872d3982312SY.b. Lu 	}
1873d3982312SY.b. Lu 
1874434cebabSClaudiu Manoil 	if (netif_running(ndev) && ao != priv->active_offloads) {
1875434cebabSClaudiu Manoil 		enetc_close(ndev);
1876434cebabSClaudiu Manoil 		enetc_open(ndev);
1877434cebabSClaudiu Manoil 	}
1878434cebabSClaudiu Manoil 
1879d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1880d3982312SY.b. Lu 	       -EFAULT : 0;
1881d3982312SY.b. Lu }
1882d3982312SY.b. Lu 
1883d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr)
1884d3982312SY.b. Lu {
1885d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1886d3982312SY.b. Lu 	struct hwtstamp_config config;
1887d3982312SY.b. Lu 
1888d3982312SY.b. Lu 	config.flags = 0;
1889d3982312SY.b. Lu 
1890d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_TX_TSTAMP)
1891d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_ON;
1892d3982312SY.b. Lu 	else
1893d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_OFF;
1894d3982312SY.b. Lu 
1895d3982312SY.b. Lu 	config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ?
1896d3982312SY.b. Lu 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE;
1897d3982312SY.b. Lu 
1898d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1899d3982312SY.b. Lu 	       -EFAULT : 0;
1900d3982312SY.b. Lu }
1901d3982312SY.b. Lu #endif
1902d3982312SY.b. Lu 
1903d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
1904d3982312SY.b. Lu {
190571b77a7aSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1906434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1907d3982312SY.b. Lu 	if (cmd == SIOCSHWTSTAMP)
1908d3982312SY.b. Lu 		return enetc_hwtstamp_set(ndev, rq);
1909d3982312SY.b. Lu 	if (cmd == SIOCGHWTSTAMP)
1910d3982312SY.b. Lu 		return enetc_hwtstamp_get(ndev, rq);
1911d3982312SY.b. Lu #endif
1912a613bafeSMichael Walle 
191371b77a7aSClaudiu Manoil 	if (!priv->phylink)
1914c55b810aSMichael Walle 		return -EOPNOTSUPP;
191571b77a7aSClaudiu Manoil 
191671b77a7aSClaudiu Manoil 	return phylink_mii_ioctl(priv->phylink, rq, cmd);
1917d3982312SY.b. Lu }
1918d3982312SY.b. Lu 
1919d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv)
1920d4fd0404SClaudiu Manoil {
1921d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
19221260e772SGustavo A. R. Silva 	int v_tx_rings;
1923d4fd0404SClaudiu Manoil 	int i, n, err, nvec;
1924d4fd0404SClaudiu Manoil 
1925d4fd0404SClaudiu Manoil 	nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num;
1926d4fd0404SClaudiu Manoil 	/* allocate MSIX for both messaging and Rx/Tx interrupts */
1927d4fd0404SClaudiu Manoil 	n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX);
1928d4fd0404SClaudiu Manoil 
1929d4fd0404SClaudiu Manoil 	if (n < 0)
1930d4fd0404SClaudiu Manoil 		return n;
1931d4fd0404SClaudiu Manoil 
1932d4fd0404SClaudiu Manoil 	if (n != nvec)
1933d4fd0404SClaudiu Manoil 		return -EPERM;
1934d4fd0404SClaudiu Manoil 
1935d4fd0404SClaudiu Manoil 	/* # of tx rings per int vector */
1936d4fd0404SClaudiu Manoil 	v_tx_rings = priv->num_tx_rings / priv->bdr_int_num;
1937d4fd0404SClaudiu Manoil 
1938d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1939d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v;
1940d4fd0404SClaudiu Manoil 		struct enetc_bdr *bdr;
1941d4fd0404SClaudiu Manoil 		int j;
1942d4fd0404SClaudiu Manoil 
19431260e772SGustavo A. R. Silva 		v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL);
1944d4fd0404SClaudiu Manoil 		if (!v) {
1945d4fd0404SClaudiu Manoil 			err = -ENOMEM;
1946d4fd0404SClaudiu Manoil 			goto fail;
1947d4fd0404SClaudiu Manoil 		}
1948d4fd0404SClaudiu Manoil 
1949d4fd0404SClaudiu Manoil 		priv->int_vector[i] = v;
1950d4fd0404SClaudiu Manoil 
1951*d1b15102SVladimir Oltean 		bdr = &v->rx_ring;
1952*d1b15102SVladimir Oltean 		bdr->index = i;
1953*d1b15102SVladimir Oltean 		bdr->ndev = priv->ndev;
1954*d1b15102SVladimir Oltean 		bdr->dev = priv->dev;
1955*d1b15102SVladimir Oltean 		bdr->bd_count = priv->rx_bd_count;
1956*d1b15102SVladimir Oltean 		bdr->buffer_offset = ENETC_RXB_PAD;
1957*d1b15102SVladimir Oltean 		priv->rx_ring[i] = bdr;
1958*d1b15102SVladimir Oltean 
1959*d1b15102SVladimir Oltean 		err = xdp_rxq_info_reg(&bdr->xdp.rxq, priv->ndev, i, 0);
1960*d1b15102SVladimir Oltean 		if (err) {
1961*d1b15102SVladimir Oltean 			kfree(v);
1962*d1b15102SVladimir Oltean 			goto fail;
1963*d1b15102SVladimir Oltean 		}
1964*d1b15102SVladimir Oltean 
1965*d1b15102SVladimir Oltean 		err = xdp_rxq_info_reg_mem_model(&bdr->xdp.rxq,
1966*d1b15102SVladimir Oltean 						 MEM_TYPE_PAGE_SHARED, NULL);
1967*d1b15102SVladimir Oltean 		if (err) {
1968*d1b15102SVladimir Oltean 			xdp_rxq_info_unreg(&bdr->xdp.rxq);
1969*d1b15102SVladimir Oltean 			kfree(v);
1970*d1b15102SVladimir Oltean 			goto fail;
1971*d1b15102SVladimir Oltean 		}
1972*d1b15102SVladimir Oltean 
1973ae0e6a5dSClaudiu Manoil 		/* init defaults for adaptive IC */
1974ae0e6a5dSClaudiu Manoil 		if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) {
1975ae0e6a5dSClaudiu Manoil 			v->rx_ictt = 0x1;
1976ae0e6a5dSClaudiu Manoil 			v->rx_dim_en = true;
1977ae0e6a5dSClaudiu Manoil 		}
1978ae0e6a5dSClaudiu Manoil 		INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work);
1979d4fd0404SClaudiu Manoil 		netif_napi_add(priv->ndev, &v->napi, enetc_poll,
1980d4fd0404SClaudiu Manoil 			       NAPI_POLL_WEIGHT);
1981d4fd0404SClaudiu Manoil 		v->count_tx_rings = v_tx_rings;
1982d4fd0404SClaudiu Manoil 
1983d4fd0404SClaudiu Manoil 		for (j = 0; j < v_tx_rings; j++) {
1984d4fd0404SClaudiu Manoil 			int idx;
1985d4fd0404SClaudiu Manoil 
1986d4fd0404SClaudiu Manoil 			/* default tx ring mapping policy */
1987d4fd0404SClaudiu Manoil 			if (priv->bdr_int_num == ENETC_MAX_BDR_INT)
1988d4fd0404SClaudiu Manoil 				idx = 2 * j + i; /* 2 CPUs */
1989d4fd0404SClaudiu Manoil 			else
1990d4fd0404SClaudiu Manoil 				idx = j + i * v_tx_rings; /* default */
1991d4fd0404SClaudiu Manoil 
1992d4fd0404SClaudiu Manoil 			__set_bit(idx, &v->tx_rings_map);
1993d4fd0404SClaudiu Manoil 			bdr = &v->tx_ring[j];
1994d4fd0404SClaudiu Manoil 			bdr->index = idx;
1995d4fd0404SClaudiu Manoil 			bdr->ndev = priv->ndev;
1996d4fd0404SClaudiu Manoil 			bdr->dev = priv->dev;
1997d4fd0404SClaudiu Manoil 			bdr->bd_count = priv->tx_bd_count;
1998d4fd0404SClaudiu Manoil 			priv->tx_ring[idx] = bdr;
1999d4fd0404SClaudiu Manoil 		}
2000d4fd0404SClaudiu Manoil 	}
2001d4fd0404SClaudiu Manoil 
2002d4fd0404SClaudiu Manoil 	return 0;
2003d4fd0404SClaudiu Manoil 
2004d4fd0404SClaudiu Manoil fail:
2005d4fd0404SClaudiu Manoil 	while (i--) {
2006*d1b15102SVladimir Oltean 		struct enetc_int_vector *v = priv->int_vector[i];
2007*d1b15102SVladimir Oltean 		struct enetc_bdr *rx_ring = &v->rx_ring;
2008*d1b15102SVladimir Oltean 
2009*d1b15102SVladimir Oltean 		xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq);
2010*d1b15102SVladimir Oltean 		xdp_rxq_info_unreg(&rx_ring->xdp.rxq);
2011*d1b15102SVladimir Oltean 		netif_napi_del(&v->napi);
2012*d1b15102SVladimir Oltean 		cancel_work_sync(&v->rx_dim.work);
2013*d1b15102SVladimir Oltean 		kfree(v);
2014d4fd0404SClaudiu Manoil 	}
2015d4fd0404SClaudiu Manoil 
2016d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(pdev);
2017d4fd0404SClaudiu Manoil 
2018d4fd0404SClaudiu Manoil 	return err;
2019d4fd0404SClaudiu Manoil }
2020d4fd0404SClaudiu Manoil 
2021d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv)
2022d4fd0404SClaudiu Manoil {
2023d4fd0404SClaudiu Manoil 	int i;
2024d4fd0404SClaudiu Manoil 
2025d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
2026d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
2027*d1b15102SVladimir Oltean 		struct enetc_bdr *rx_ring = &v->rx_ring;
2028d4fd0404SClaudiu Manoil 
2029*d1b15102SVladimir Oltean 		xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq);
2030*d1b15102SVladimir Oltean 		xdp_rxq_info_unreg(&rx_ring->xdp.rxq);
2031d4fd0404SClaudiu Manoil 		netif_napi_del(&v->napi);
2032ae0e6a5dSClaudiu Manoil 		cancel_work_sync(&v->rx_dim.work);
2033d4fd0404SClaudiu Manoil 	}
2034d4fd0404SClaudiu Manoil 
2035d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
2036d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = NULL;
2037d4fd0404SClaudiu Manoil 
2038d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
2039d4fd0404SClaudiu Manoil 		priv->tx_ring[i] = NULL;
2040d4fd0404SClaudiu Manoil 
2041d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
2042d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
2043d4fd0404SClaudiu Manoil 		priv->int_vector[i] = NULL;
2044d4fd0404SClaudiu Manoil 	}
2045d4fd0404SClaudiu Manoil 
2046d4fd0404SClaudiu Manoil 	/* disable all MSIX for this device */
2047d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(priv->si->pdev);
2048d4fd0404SClaudiu Manoil }
2049d4fd0404SClaudiu Manoil 
2050d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si)
2051d4fd0404SClaudiu Manoil {
2052d4fd0404SClaudiu Manoil 	char *p = (char *)si - si->pad;
2053d4fd0404SClaudiu Manoil 
2054d4fd0404SClaudiu Manoil 	kfree(p);
2055d4fd0404SClaudiu Manoil }
2056d4fd0404SClaudiu Manoil 
2057d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si)
2058d4fd0404SClaudiu Manoil {
2059d4fd0404SClaudiu Manoil 	if (si->pdev->revision == ENETC_REV1)
206082728b91SClaudiu Manoil 		si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP;
2061d4fd0404SClaudiu Manoil }
2062d4fd0404SClaudiu Manoil 
2063d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv)
2064d4fd0404SClaudiu Manoil {
2065d4fd0404SClaudiu Manoil 	struct enetc_si *si, *p;
2066d4fd0404SClaudiu Manoil 	struct enetc_hw *hw;
2067d4fd0404SClaudiu Manoil 	size_t alloc_size;
2068d4fd0404SClaudiu Manoil 	int err, len;
2069d4fd0404SClaudiu Manoil 
2070d4fd0404SClaudiu Manoil 	pcie_flr(pdev);
2071d4fd0404SClaudiu Manoil 	err = pci_enable_device_mem(pdev);
2072d4fd0404SClaudiu Manoil 	if (err) {
2073d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "device enable failed\n");
2074d4fd0404SClaudiu Manoil 		return err;
2075d4fd0404SClaudiu Manoil 	}
2076d4fd0404SClaudiu Manoil 
2077d4fd0404SClaudiu Manoil 	/* set up for high or low dma */
2078d4fd0404SClaudiu Manoil 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
2079d4fd0404SClaudiu Manoil 	if (err) {
2080d4fd0404SClaudiu Manoil 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2081d4fd0404SClaudiu Manoil 		if (err) {
2082d4fd0404SClaudiu Manoil 			dev_err(&pdev->dev,
2083d4fd0404SClaudiu Manoil 				"DMA configuration failed: 0x%x\n", err);
2084d4fd0404SClaudiu Manoil 			goto err_dma;
2085d4fd0404SClaudiu Manoil 		}
2086d4fd0404SClaudiu Manoil 	}
2087d4fd0404SClaudiu Manoil 
2088d4fd0404SClaudiu Manoil 	err = pci_request_mem_regions(pdev, name);
2089d4fd0404SClaudiu Manoil 	if (err) {
2090d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err);
2091d4fd0404SClaudiu Manoil 		goto err_pci_mem_reg;
2092d4fd0404SClaudiu Manoil 	}
2093d4fd0404SClaudiu Manoil 
2094d4fd0404SClaudiu Manoil 	pci_set_master(pdev);
2095d4fd0404SClaudiu Manoil 
2096d4fd0404SClaudiu Manoil 	alloc_size = sizeof(struct enetc_si);
2097d4fd0404SClaudiu Manoil 	if (sizeof_priv) {
2098d4fd0404SClaudiu Manoil 		/* align priv to 32B */
2099d4fd0404SClaudiu Manoil 		alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN);
2100d4fd0404SClaudiu Manoil 		alloc_size += sizeof_priv;
2101d4fd0404SClaudiu Manoil 	}
2102d4fd0404SClaudiu Manoil 	/* force 32B alignment for enetc_si */
2103d4fd0404SClaudiu Manoil 	alloc_size += ENETC_SI_ALIGN - 1;
2104d4fd0404SClaudiu Manoil 
2105d4fd0404SClaudiu Manoil 	p = kzalloc(alloc_size, GFP_KERNEL);
2106d4fd0404SClaudiu Manoil 	if (!p) {
2107d4fd0404SClaudiu Manoil 		err = -ENOMEM;
2108d4fd0404SClaudiu Manoil 		goto err_alloc_si;
2109d4fd0404SClaudiu Manoil 	}
2110d4fd0404SClaudiu Manoil 
2111d4fd0404SClaudiu Manoil 	si = PTR_ALIGN(p, ENETC_SI_ALIGN);
2112d4fd0404SClaudiu Manoil 	si->pad = (char *)si - (char *)p;
2113d4fd0404SClaudiu Manoil 
2114d4fd0404SClaudiu Manoil 	pci_set_drvdata(pdev, si);
2115d4fd0404SClaudiu Manoil 	si->pdev = pdev;
2116d4fd0404SClaudiu Manoil 	hw = &si->hw;
2117d4fd0404SClaudiu Manoil 
2118d4fd0404SClaudiu Manoil 	len = pci_resource_len(pdev, ENETC_BAR_REGS);
2119d4fd0404SClaudiu Manoil 	hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len);
2120d4fd0404SClaudiu Manoil 	if (!hw->reg) {
2121d4fd0404SClaudiu Manoil 		err = -ENXIO;
2122d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "ioremap() failed\n");
2123d4fd0404SClaudiu Manoil 		goto err_ioremap;
2124d4fd0404SClaudiu Manoil 	}
2125d4fd0404SClaudiu Manoil 	if (len > ENETC_PORT_BASE)
2126d4fd0404SClaudiu Manoil 		hw->port = hw->reg + ENETC_PORT_BASE;
2127d4fd0404SClaudiu Manoil 	if (len > ENETC_GLOBAL_BASE)
2128d4fd0404SClaudiu Manoil 		hw->global = hw->reg + ENETC_GLOBAL_BASE;
2129d4fd0404SClaudiu Manoil 
2130d4fd0404SClaudiu Manoil 	enetc_detect_errata(si);
2131d4fd0404SClaudiu Manoil 
2132d4fd0404SClaudiu Manoil 	return 0;
2133d4fd0404SClaudiu Manoil 
2134d4fd0404SClaudiu Manoil err_ioremap:
2135d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
2136d4fd0404SClaudiu Manoil err_alloc_si:
2137d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
2138d4fd0404SClaudiu Manoil err_pci_mem_reg:
2139d4fd0404SClaudiu Manoil err_dma:
2140d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
2141d4fd0404SClaudiu Manoil 
2142d4fd0404SClaudiu Manoil 	return err;
2143d4fd0404SClaudiu Manoil }
2144d4fd0404SClaudiu Manoil 
2145d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev)
2146d4fd0404SClaudiu Manoil {
2147d4fd0404SClaudiu Manoil 	struct enetc_si *si = pci_get_drvdata(pdev);
2148d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
2149d4fd0404SClaudiu Manoil 
2150d4fd0404SClaudiu Manoil 	iounmap(hw->reg);
2151d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
2152d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
2153d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
2154d4fd0404SClaudiu Manoil }
2155