1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d4fd0404SClaudiu Manoil #include <linux/tcp.h> 6d4fd0404SClaudiu Manoil #include <linux/udp.h> 7d4fd0404SClaudiu Manoil #include <linux/of_mdio.h> 8*bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 9d4fd0404SClaudiu Manoil 10d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */ 11d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val) ((val) + 2) 12d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */ 13d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS 13 14d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1) 15d4fd0404SClaudiu Manoil 16d4fd0404SClaudiu Manoil static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb); 17d4fd0404SClaudiu Manoil 18d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 19d4fd0404SClaudiu Manoil { 20d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 21d4fd0404SClaudiu Manoil struct enetc_bdr *tx_ring; 22d4fd0404SClaudiu Manoil int count; 23d4fd0404SClaudiu Manoil 24d4fd0404SClaudiu Manoil tx_ring = priv->tx_ring[skb->queue_mapping]; 25d4fd0404SClaudiu Manoil 26d4fd0404SClaudiu Manoil if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 27d4fd0404SClaudiu Manoil if (unlikely(skb_linearize(skb))) 28d4fd0404SClaudiu Manoil goto drop_packet_err; 29d4fd0404SClaudiu Manoil 30d4fd0404SClaudiu Manoil count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 31d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 32d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 33d4fd0404SClaudiu Manoil return NETDEV_TX_BUSY; 34d4fd0404SClaudiu Manoil } 35d4fd0404SClaudiu Manoil 36d4fd0404SClaudiu Manoil count = enetc_map_tx_buffs(tx_ring, skb); 37d4fd0404SClaudiu Manoil if (unlikely(!count)) 38d4fd0404SClaudiu Manoil goto drop_packet_err; 39d4fd0404SClaudiu Manoil 40d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 41d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 42d4fd0404SClaudiu Manoil 43d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 44d4fd0404SClaudiu Manoil 45d4fd0404SClaudiu Manoil drop_packet_err: 46d4fd0404SClaudiu Manoil dev_kfree_skb_any(skb); 47d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 48d4fd0404SClaudiu Manoil } 49d4fd0404SClaudiu Manoil 50d4fd0404SClaudiu Manoil static bool enetc_tx_csum(struct sk_buff *skb, union enetc_tx_bd *txbd) 51d4fd0404SClaudiu Manoil { 52d4fd0404SClaudiu Manoil int l3_start, l3_hsize; 53d4fd0404SClaudiu Manoil u16 l3_flags, l4_flags; 54d4fd0404SClaudiu Manoil 55d4fd0404SClaudiu Manoil if (skb->ip_summed != CHECKSUM_PARTIAL) 56d4fd0404SClaudiu Manoil return false; 57d4fd0404SClaudiu Manoil 58d4fd0404SClaudiu Manoil switch (skb->csum_offset) { 59d4fd0404SClaudiu Manoil case offsetof(struct tcphdr, check): 60d4fd0404SClaudiu Manoil l4_flags = ENETC_TXBD_L4_TCP; 61d4fd0404SClaudiu Manoil break; 62d4fd0404SClaudiu Manoil case offsetof(struct udphdr, check): 63d4fd0404SClaudiu Manoil l4_flags = ENETC_TXBD_L4_UDP; 64d4fd0404SClaudiu Manoil break; 65d4fd0404SClaudiu Manoil default: 66d4fd0404SClaudiu Manoil skb_checksum_help(skb); 67d4fd0404SClaudiu Manoil return false; 68d4fd0404SClaudiu Manoil } 69d4fd0404SClaudiu Manoil 70d4fd0404SClaudiu Manoil l3_start = skb_network_offset(skb); 71d4fd0404SClaudiu Manoil l3_hsize = skb_network_header_len(skb); 72d4fd0404SClaudiu Manoil 73d4fd0404SClaudiu Manoil l3_flags = 0; 74d4fd0404SClaudiu Manoil if (skb->protocol == htons(ETH_P_IPV6)) 75d4fd0404SClaudiu Manoil l3_flags = ENETC_TXBD_L3_IPV6; 76d4fd0404SClaudiu Manoil 77d4fd0404SClaudiu Manoil /* write BD fields */ 78d4fd0404SClaudiu Manoil txbd->l3_csoff = enetc_txbd_l3_csoff(l3_start, l3_hsize, l3_flags); 79d4fd0404SClaudiu Manoil txbd->l4_csoff = l4_flags; 80d4fd0404SClaudiu Manoil 81d4fd0404SClaudiu Manoil return true; 82d4fd0404SClaudiu Manoil } 83d4fd0404SClaudiu Manoil 84d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 85d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 86d4fd0404SClaudiu Manoil { 87d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 88d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 89d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 90d4fd0404SClaudiu Manoil else 91d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 92d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 93d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 94d4fd0404SClaudiu Manoil } 95d4fd0404SClaudiu Manoil 96d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring, 97d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 98d4fd0404SClaudiu Manoil { 99d4fd0404SClaudiu Manoil if (tx_swbd->dma) 100d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 101d4fd0404SClaudiu Manoil 102d4fd0404SClaudiu Manoil if (tx_swbd->skb) { 103d4fd0404SClaudiu Manoil dev_kfree_skb_any(tx_swbd->skb); 104d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 105d4fd0404SClaudiu Manoil } 106d4fd0404SClaudiu Manoil } 107d4fd0404SClaudiu Manoil 108d4fd0404SClaudiu Manoil static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb) 109d4fd0404SClaudiu Manoil { 110d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 111d4fd0404SClaudiu Manoil struct skb_frag_struct *frag; 112d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 113d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 114d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 115d4fd0404SClaudiu Manoil bool do_vlan, do_tstamp; 116d4fd0404SClaudiu Manoil int i, count = 0; 117d4fd0404SClaudiu Manoil unsigned int f; 118d4fd0404SClaudiu Manoil dma_addr_t dma; 119d4fd0404SClaudiu Manoil u8 flags = 0; 120d4fd0404SClaudiu Manoil 121d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 122d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 123d4fd0404SClaudiu Manoil prefetchw(txbd); 124d4fd0404SClaudiu Manoil 125d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 126d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 127d4fd0404SClaudiu Manoil goto dma_err; 128d4fd0404SClaudiu Manoil 129d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 130d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 131d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 132d4fd0404SClaudiu Manoil 133d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 134d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 135d4fd0404SClaudiu Manoil tx_swbd->len = len; 136d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 137d4fd0404SClaudiu Manoil count++; 138d4fd0404SClaudiu Manoil 139d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 140d4fd0404SClaudiu Manoil do_tstamp = skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP; 141d4fd0404SClaudiu Manoil 142d4fd0404SClaudiu Manoil if (do_vlan || do_tstamp) 143d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 144d4fd0404SClaudiu Manoil 145d4fd0404SClaudiu Manoil if (enetc_tx_csum(skb, &temp_bd)) 146d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_CSUM | ENETC_TXBD_FLAGS_L4CS; 147d4fd0404SClaudiu Manoil 148d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 149d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 150d4fd0404SClaudiu Manoil temp_bd.flags = flags; 151d4fd0404SClaudiu Manoil 152d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 153d4fd0404SClaudiu Manoil u8 e_flags = 0; 154d4fd0404SClaudiu Manoil *txbd = temp_bd; 155d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 156d4fd0404SClaudiu Manoil 157d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 158d4fd0404SClaudiu Manoil flags = 0; 159d4fd0404SClaudiu Manoil tx_swbd++; 160d4fd0404SClaudiu Manoil txbd++; 161d4fd0404SClaudiu Manoil i++; 162d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 163d4fd0404SClaudiu Manoil i = 0; 164d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 165d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 166d4fd0404SClaudiu Manoil } 167d4fd0404SClaudiu Manoil prefetchw(txbd); 168d4fd0404SClaudiu Manoil 169d4fd0404SClaudiu Manoil if (do_vlan) { 170d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 171d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 172d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 173d4fd0404SClaudiu Manoil } 174d4fd0404SClaudiu Manoil 175d4fd0404SClaudiu Manoil if (do_tstamp) { 176d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 177d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 178d4fd0404SClaudiu Manoil } 179d4fd0404SClaudiu Manoil 180d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 181d4fd0404SClaudiu Manoil count++; 182d4fd0404SClaudiu Manoil } 183d4fd0404SClaudiu Manoil 184d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 185d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 186d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 187d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 188d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 189d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 190d4fd0404SClaudiu Manoil goto dma_err; 191d4fd0404SClaudiu Manoil 192d4fd0404SClaudiu Manoil *txbd = temp_bd; 193d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 194d4fd0404SClaudiu Manoil 195d4fd0404SClaudiu Manoil flags = 0; 196d4fd0404SClaudiu Manoil tx_swbd++; 197d4fd0404SClaudiu Manoil txbd++; 198d4fd0404SClaudiu Manoil i++; 199d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 200d4fd0404SClaudiu Manoil i = 0; 201d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 202d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 203d4fd0404SClaudiu Manoil } 204d4fd0404SClaudiu Manoil prefetchw(txbd); 205d4fd0404SClaudiu Manoil 206d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 207d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 208d4fd0404SClaudiu Manoil 209d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 210d4fd0404SClaudiu Manoil tx_swbd->len = len; 211d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 212d4fd0404SClaudiu Manoil count++; 213d4fd0404SClaudiu Manoil } 214d4fd0404SClaudiu Manoil 215d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 216d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 217d4fd0404SClaudiu Manoil temp_bd.flags = flags; 218d4fd0404SClaudiu Manoil *txbd = temp_bd; 219d4fd0404SClaudiu Manoil 220d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 221d4fd0404SClaudiu Manoil 222d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 223d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 224d4fd0404SClaudiu Manoil 225d4fd0404SClaudiu Manoil /* let H/W know BD ring has been updated */ 226d4fd0404SClaudiu Manoil enetc_wr_reg(tx_ring->tpir, i); /* includes wmb() */ 227d4fd0404SClaudiu Manoil 228d4fd0404SClaudiu Manoil return count; 229d4fd0404SClaudiu Manoil 230d4fd0404SClaudiu Manoil dma_err: 231d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 232d4fd0404SClaudiu Manoil 233d4fd0404SClaudiu Manoil do { 234d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 235d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 236d4fd0404SClaudiu Manoil if (i == 0) 237d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 238d4fd0404SClaudiu Manoil i--; 239d4fd0404SClaudiu Manoil } while (count--); 240d4fd0404SClaudiu Manoil 241d4fd0404SClaudiu Manoil return 0; 242d4fd0404SClaudiu Manoil } 243d4fd0404SClaudiu Manoil 244d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 245d4fd0404SClaudiu Manoil { 246d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 247d4fd0404SClaudiu Manoil int i; 248d4fd0404SClaudiu Manoil 249d4fd0404SClaudiu Manoil /* disable interrupts */ 250d4fd0404SClaudiu Manoil enetc_wr_reg(v->rbier, 0); 251d4fd0404SClaudiu Manoil 252d4fd0404SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, v->count_tx_rings) 253d4fd0404SClaudiu Manoil enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 0); 254d4fd0404SClaudiu Manoil 255d4fd0404SClaudiu Manoil napi_schedule_irqoff(&v->napi); 256d4fd0404SClaudiu Manoil 257d4fd0404SClaudiu Manoil return IRQ_HANDLED; 258d4fd0404SClaudiu Manoil } 259d4fd0404SClaudiu Manoil 260d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget); 261d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 262d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit); 263d4fd0404SClaudiu Manoil 264d4fd0404SClaudiu Manoil static int enetc_poll(struct napi_struct *napi, int budget) 265d4fd0404SClaudiu Manoil { 266d4fd0404SClaudiu Manoil struct enetc_int_vector 267d4fd0404SClaudiu Manoil *v = container_of(napi, struct enetc_int_vector, napi); 268d4fd0404SClaudiu Manoil bool complete = true; 269d4fd0404SClaudiu Manoil int work_done; 270d4fd0404SClaudiu Manoil int i; 271d4fd0404SClaudiu Manoil 272d4fd0404SClaudiu Manoil for (i = 0; i < v->count_tx_rings; i++) 273d4fd0404SClaudiu Manoil if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 274d4fd0404SClaudiu Manoil complete = false; 275d4fd0404SClaudiu Manoil 276d4fd0404SClaudiu Manoil work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget); 277d4fd0404SClaudiu Manoil if (work_done == budget) 278d4fd0404SClaudiu Manoil complete = false; 279d4fd0404SClaudiu Manoil 280d4fd0404SClaudiu Manoil if (!complete) 281d4fd0404SClaudiu Manoil return budget; 282d4fd0404SClaudiu Manoil 283d4fd0404SClaudiu Manoil napi_complete_done(napi, work_done); 284d4fd0404SClaudiu Manoil 285d4fd0404SClaudiu Manoil /* enable interrupts */ 286d4fd0404SClaudiu Manoil enetc_wr_reg(v->rbier, ENETC_RBIER_RXTIE); 287d4fd0404SClaudiu Manoil 288d4fd0404SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, v->count_tx_rings) 289d4fd0404SClaudiu Manoil enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 290d4fd0404SClaudiu Manoil ENETC_TBIER_TXTIE); 291d4fd0404SClaudiu Manoil 292d4fd0404SClaudiu Manoil return work_done; 293d4fd0404SClaudiu Manoil } 294d4fd0404SClaudiu Manoil 295d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 296d4fd0404SClaudiu Manoil { 297d4fd0404SClaudiu Manoil int pi = enetc_rd_reg(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 298d4fd0404SClaudiu Manoil 299d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 300d4fd0404SClaudiu Manoil } 301d4fd0404SClaudiu Manoil 302d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 303d4fd0404SClaudiu Manoil { 304d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 305d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 306d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 307d4fd0404SClaudiu Manoil int i, bds_to_clean; 308d4fd0404SClaudiu Manoil 309d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 310d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 311d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 312d4fd0404SClaudiu Manoil 313d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 314d4fd0404SClaudiu Manoil bool is_eof = !!tx_swbd->skb; 315d4fd0404SClaudiu Manoil 316d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 317d4fd0404SClaudiu Manoil if (is_eof) { 318d4fd0404SClaudiu Manoil napi_consume_skb(tx_swbd->skb, napi_budget); 319d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 320d4fd0404SClaudiu Manoil } 321d4fd0404SClaudiu Manoil 322d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 323d4fd0404SClaudiu Manoil 324d4fd0404SClaudiu Manoil bds_to_clean--; 325d4fd0404SClaudiu Manoil tx_swbd++; 326d4fd0404SClaudiu Manoil i++; 327d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 328d4fd0404SClaudiu Manoil i = 0; 329d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 330d4fd0404SClaudiu Manoil } 331d4fd0404SClaudiu Manoil 332d4fd0404SClaudiu Manoil /* BD iteration loop end */ 333d4fd0404SClaudiu Manoil if (is_eof) { 334d4fd0404SClaudiu Manoil tx_frm_cnt++; 335d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 336d4fd0404SClaudiu Manoil enetc_wr_reg(tx_ring->idr, BIT(tx_ring->index) | 337d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 338d4fd0404SClaudiu Manoil } 339d4fd0404SClaudiu Manoil 340d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 341d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 342d4fd0404SClaudiu Manoil } 343d4fd0404SClaudiu Manoil 344d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 345d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 346d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 347d4fd0404SClaudiu Manoil 348d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 349d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 350d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 351d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 352d4fd0404SClaudiu Manoil } 353d4fd0404SClaudiu Manoil 354d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 355d4fd0404SClaudiu Manoil } 356d4fd0404SClaudiu Manoil 357d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 358d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 359d4fd0404SClaudiu Manoil { 360d4fd0404SClaudiu Manoil struct page *page; 361d4fd0404SClaudiu Manoil dma_addr_t addr; 362d4fd0404SClaudiu Manoil 363d4fd0404SClaudiu Manoil page = dev_alloc_page(); 364d4fd0404SClaudiu Manoil if (unlikely(!page)) 365d4fd0404SClaudiu Manoil return false; 366d4fd0404SClaudiu Manoil 367d4fd0404SClaudiu Manoil addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE); 368d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 369d4fd0404SClaudiu Manoil __free_page(page); 370d4fd0404SClaudiu Manoil 371d4fd0404SClaudiu Manoil return false; 372d4fd0404SClaudiu Manoil } 373d4fd0404SClaudiu Manoil 374d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 375d4fd0404SClaudiu Manoil rx_swbd->page = page; 376d4fd0404SClaudiu Manoil rx_swbd->page_offset = ENETC_RXB_PAD; 377d4fd0404SClaudiu Manoil 378d4fd0404SClaudiu Manoil return true; 379d4fd0404SClaudiu Manoil } 380d4fd0404SClaudiu Manoil 381d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 382d4fd0404SClaudiu Manoil { 383d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 384d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 385d4fd0404SClaudiu Manoil int i, j; 386d4fd0404SClaudiu Manoil 387d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 388d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 389d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, i); 390d4fd0404SClaudiu Manoil 391d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 392d4fd0404SClaudiu Manoil /* try reuse page */ 393d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 394d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 395d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 396d4fd0404SClaudiu Manoil break; 397d4fd0404SClaudiu Manoil } 398d4fd0404SClaudiu Manoil } 399d4fd0404SClaudiu Manoil 400d4fd0404SClaudiu Manoil /* update RxBD */ 401d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 402d4fd0404SClaudiu Manoil rx_swbd->page_offset); 403d4fd0404SClaudiu Manoil /* clear 'R" as well */ 404d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 405d4fd0404SClaudiu Manoil 406d4fd0404SClaudiu Manoil rx_swbd++; 407d4fd0404SClaudiu Manoil rxbd++; 408d4fd0404SClaudiu Manoil i++; 409d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 410d4fd0404SClaudiu Manoil i = 0; 411d4fd0404SClaudiu Manoil rx_swbd = rx_ring->rx_swbd; 412d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, 0); 413d4fd0404SClaudiu Manoil } 414d4fd0404SClaudiu Manoil } 415d4fd0404SClaudiu Manoil 416d4fd0404SClaudiu Manoil if (likely(j)) { 417d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 418d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 419d4fd0404SClaudiu Manoil /* update ENETC's consumer index */ 420d4fd0404SClaudiu Manoil enetc_wr_reg(rx_ring->rcir, i); 421d4fd0404SClaudiu Manoil } 422d4fd0404SClaudiu Manoil 423d4fd0404SClaudiu Manoil return j; 424d4fd0404SClaudiu Manoil } 425d4fd0404SClaudiu Manoil 426d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 427d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 428d4fd0404SClaudiu Manoil { 429d4fd0404SClaudiu Manoil /* TODO: add tstamp, hashing */ 430d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 431d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 432d4fd0404SClaudiu Manoil 433d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 434d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 435d4fd0404SClaudiu Manoil } 436d4fd0404SClaudiu Manoil 437d4fd0404SClaudiu Manoil /* copy VLAN to skb, if one is extracted, for now we assume it's a 438d4fd0404SClaudiu Manoil * standard TPID, but HW also supports custom values 439d4fd0404SClaudiu Manoil */ 440d4fd0404SClaudiu Manoil if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) 441d4fd0404SClaudiu Manoil __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), 442d4fd0404SClaudiu Manoil le16_to_cpu(rxbd->r.vlan_opt)); 443d4fd0404SClaudiu Manoil } 444d4fd0404SClaudiu Manoil 445d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring, 446d4fd0404SClaudiu Manoil struct sk_buff *skb) 447d4fd0404SClaudiu Manoil { 448d4fd0404SClaudiu Manoil skb_record_rx_queue(skb, rx_ring->index); 449d4fd0404SClaudiu Manoil skb->protocol = eth_type_trans(skb, rx_ring->ndev); 450d4fd0404SClaudiu Manoil } 451d4fd0404SClaudiu Manoil 452d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page) 453d4fd0404SClaudiu Manoil { 454d4fd0404SClaudiu Manoil return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 455d4fd0404SClaudiu Manoil } 456d4fd0404SClaudiu Manoil 457d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring, 458d4fd0404SClaudiu Manoil struct enetc_rx_swbd *old) 459d4fd0404SClaudiu Manoil { 460d4fd0404SClaudiu Manoil struct enetc_rx_swbd *new; 461d4fd0404SClaudiu Manoil 462d4fd0404SClaudiu Manoil new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 463d4fd0404SClaudiu Manoil 464d4fd0404SClaudiu Manoil /* next buf that may reuse a page */ 465d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 466d4fd0404SClaudiu Manoil 467d4fd0404SClaudiu Manoil /* copy page reference */ 468d4fd0404SClaudiu Manoil *new = *old; 469d4fd0404SClaudiu Manoil } 470d4fd0404SClaudiu Manoil 471d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 472d4fd0404SClaudiu Manoil int i, u16 size) 473d4fd0404SClaudiu Manoil { 474d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 475d4fd0404SClaudiu Manoil 476d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 477d4fd0404SClaudiu Manoil rx_swbd->page_offset, 478d4fd0404SClaudiu Manoil size, DMA_FROM_DEVICE); 479d4fd0404SClaudiu Manoil return rx_swbd; 480d4fd0404SClaudiu Manoil } 481d4fd0404SClaudiu Manoil 482d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 483d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 484d4fd0404SClaudiu Manoil { 485d4fd0404SClaudiu Manoil if (likely(enetc_page_reusable(rx_swbd->page))) { 486d4fd0404SClaudiu Manoil rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 487d4fd0404SClaudiu Manoil page_ref_inc(rx_swbd->page); 488d4fd0404SClaudiu Manoil 489d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 490d4fd0404SClaudiu Manoil 491d4fd0404SClaudiu Manoil /* sync for use by the device */ 492d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 493d4fd0404SClaudiu Manoil rx_swbd->page_offset, 494d4fd0404SClaudiu Manoil ENETC_RXB_DMA_SIZE, 495d4fd0404SClaudiu Manoil DMA_FROM_DEVICE); 496d4fd0404SClaudiu Manoil } else { 497d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 498d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 499d4fd0404SClaudiu Manoil } 500d4fd0404SClaudiu Manoil 501d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 502d4fd0404SClaudiu Manoil } 503d4fd0404SClaudiu Manoil 504d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 505d4fd0404SClaudiu Manoil int i, u16 size) 506d4fd0404SClaudiu Manoil { 507d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 508d4fd0404SClaudiu Manoil struct sk_buff *skb; 509d4fd0404SClaudiu Manoil void *ba; 510d4fd0404SClaudiu Manoil 511d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 512d4fd0404SClaudiu Manoil skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE); 513d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 514d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 515d4fd0404SClaudiu Manoil return NULL; 516d4fd0404SClaudiu Manoil } 517d4fd0404SClaudiu Manoil 518d4fd0404SClaudiu Manoil skb_reserve(skb, ENETC_RXB_PAD); 519d4fd0404SClaudiu Manoil __skb_put(skb, size); 520d4fd0404SClaudiu Manoil 521d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 522d4fd0404SClaudiu Manoil 523d4fd0404SClaudiu Manoil return skb; 524d4fd0404SClaudiu Manoil } 525d4fd0404SClaudiu Manoil 526d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 527d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 528d4fd0404SClaudiu Manoil { 529d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 530d4fd0404SClaudiu Manoil 531d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 532d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 533d4fd0404SClaudiu Manoil 534d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 535d4fd0404SClaudiu Manoil } 536d4fd0404SClaudiu Manoil 537d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 538d4fd0404SClaudiu Manoil 539d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 540d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 541d4fd0404SClaudiu Manoil { 542d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 543d4fd0404SClaudiu Manoil int cleaned_cnt, i; 544d4fd0404SClaudiu Manoil 545d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 546d4fd0404SClaudiu Manoil /* next descriptor to process */ 547d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 548d4fd0404SClaudiu Manoil 549d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 550d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 551d4fd0404SClaudiu Manoil struct sk_buff *skb; 552d4fd0404SClaudiu Manoil u32 bd_status; 553d4fd0404SClaudiu Manoil u16 size; 554d4fd0404SClaudiu Manoil 555d4fd0404SClaudiu Manoil if (cleaned_cnt >= ENETC_RXBD_BUNDLE) { 556d4fd0404SClaudiu Manoil int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt); 557d4fd0404SClaudiu Manoil 558d4fd0404SClaudiu Manoil cleaned_cnt -= count; 559d4fd0404SClaudiu Manoil } 560d4fd0404SClaudiu Manoil 561d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, i); 562d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 563d4fd0404SClaudiu Manoil if (!bd_status) 564d4fd0404SClaudiu Manoil break; 565d4fd0404SClaudiu Manoil 566d4fd0404SClaudiu Manoil enetc_wr_reg(rx_ring->idr, BIT(rx_ring->index)); 567d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 568d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 569d4fd0404SClaudiu Manoil skb = enetc_map_rx_buff_to_skb(rx_ring, i, size); 570d4fd0404SClaudiu Manoil if (!skb) 571d4fd0404SClaudiu Manoil break; 572d4fd0404SClaudiu Manoil 573d4fd0404SClaudiu Manoil enetc_get_offloads(rx_ring, rxbd, skb); 574d4fd0404SClaudiu Manoil 575d4fd0404SClaudiu Manoil cleaned_cnt++; 576d4fd0404SClaudiu Manoil rxbd++; 577d4fd0404SClaudiu Manoil i++; 578d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 579d4fd0404SClaudiu Manoil i = 0; 580d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, 0); 581d4fd0404SClaudiu Manoil } 582d4fd0404SClaudiu Manoil 583d4fd0404SClaudiu Manoil if (unlikely(bd_status & 584d4fd0404SClaudiu Manoil ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) { 585d4fd0404SClaudiu Manoil dev_kfree_skb(skb); 586d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 587d4fd0404SClaudiu Manoil dma_rmb(); 588d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 589d4fd0404SClaudiu Manoil rxbd++; 590d4fd0404SClaudiu Manoil i++; 591d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 592d4fd0404SClaudiu Manoil i = 0; 593d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, 0); 594d4fd0404SClaudiu Manoil } 595d4fd0404SClaudiu Manoil } 596d4fd0404SClaudiu Manoil 597d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_dropped++; 598d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_errors++; 599d4fd0404SClaudiu Manoil 600d4fd0404SClaudiu Manoil break; 601d4fd0404SClaudiu Manoil } 602d4fd0404SClaudiu Manoil 603d4fd0404SClaudiu Manoil /* not last BD in frame? */ 604d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 605d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 606d4fd0404SClaudiu Manoil size = ENETC_RXB_DMA_SIZE; 607d4fd0404SClaudiu Manoil 608d4fd0404SClaudiu Manoil if (bd_status & ENETC_RXBD_LSTATUS_F) { 609d4fd0404SClaudiu Manoil dma_rmb(); 610d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 611d4fd0404SClaudiu Manoil } 612d4fd0404SClaudiu Manoil 613d4fd0404SClaudiu Manoil enetc_add_rx_buff_to_skb(rx_ring, i, size, skb); 614d4fd0404SClaudiu Manoil 615d4fd0404SClaudiu Manoil cleaned_cnt++; 616d4fd0404SClaudiu Manoil rxbd++; 617d4fd0404SClaudiu Manoil i++; 618d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 619d4fd0404SClaudiu Manoil i = 0; 620d4fd0404SClaudiu Manoil rxbd = ENETC_RXBD(*rx_ring, 0); 621d4fd0404SClaudiu Manoil } 622d4fd0404SClaudiu Manoil } 623d4fd0404SClaudiu Manoil 624d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 625d4fd0404SClaudiu Manoil 626d4fd0404SClaudiu Manoil enetc_process_skb(rx_ring, skb); 627d4fd0404SClaudiu Manoil 628d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 629d4fd0404SClaudiu Manoil 630d4fd0404SClaudiu Manoil rx_frm_cnt++; 631d4fd0404SClaudiu Manoil } 632d4fd0404SClaudiu Manoil 633d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 634d4fd0404SClaudiu Manoil 635d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 636d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 637d4fd0404SClaudiu Manoil 638d4fd0404SClaudiu Manoil return rx_frm_cnt; 639d4fd0404SClaudiu Manoil } 640d4fd0404SClaudiu Manoil 641d4fd0404SClaudiu Manoil /* Probing and Init */ 642d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 643d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 644d4fd0404SClaudiu Manoil { 645d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 646d4fd0404SClaudiu Manoil u32 val; 647d4fd0404SClaudiu Manoil 648d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 649d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 650d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 651d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 652d382563fSClaudiu Manoil 653d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 654d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 655d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 656d382563fSClaudiu Manoil 657d382563fSClaudiu Manoil si->num_rss = 0; 658d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 659d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 660d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRSSCAPR); 661d382563fSClaudiu Manoil si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(val); 662d382563fSClaudiu Manoil } 663d4fd0404SClaudiu Manoil } 664d4fd0404SClaudiu Manoil 665d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 666d4fd0404SClaudiu Manoil { 667d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 668d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 669d4fd0404SClaudiu Manoil if (!r->bd_base) 670d4fd0404SClaudiu Manoil return -ENOMEM; 671d4fd0404SClaudiu Manoil 672d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 673d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 674d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 675d4fd0404SClaudiu Manoil r->bd_dma_base); 676d4fd0404SClaudiu Manoil return -EINVAL; 677d4fd0404SClaudiu Manoil } 678d4fd0404SClaudiu Manoil 679d4fd0404SClaudiu Manoil return 0; 680d4fd0404SClaudiu Manoil } 681d4fd0404SClaudiu Manoil 682d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 683d4fd0404SClaudiu Manoil { 684d4fd0404SClaudiu Manoil int err; 685d4fd0404SClaudiu Manoil 686d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 687d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 688d4fd0404SClaudiu Manoil return -ENOMEM; 689d4fd0404SClaudiu Manoil 690d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 691d4fd0404SClaudiu Manoil if (err) { 692d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 693d4fd0404SClaudiu Manoil return err; 694d4fd0404SClaudiu Manoil } 695d4fd0404SClaudiu Manoil 696d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 697d4fd0404SClaudiu Manoil txr->next_to_use = 0; 698d4fd0404SClaudiu Manoil 699d4fd0404SClaudiu Manoil return 0; 700d4fd0404SClaudiu Manoil } 701d4fd0404SClaudiu Manoil 702d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 703d4fd0404SClaudiu Manoil { 704d4fd0404SClaudiu Manoil int size, i; 705d4fd0404SClaudiu Manoil 706d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 707d4fd0404SClaudiu Manoil enetc_free_tx_skb(txr, &txr->tx_swbd[i]); 708d4fd0404SClaudiu Manoil 709d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 710d4fd0404SClaudiu Manoil 711d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 712d4fd0404SClaudiu Manoil txr->bd_base = NULL; 713d4fd0404SClaudiu Manoil 714d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 715d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 716d4fd0404SClaudiu Manoil } 717d4fd0404SClaudiu Manoil 718d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 719d4fd0404SClaudiu Manoil { 720d4fd0404SClaudiu Manoil int i, err; 721d4fd0404SClaudiu Manoil 722d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 723d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 724d4fd0404SClaudiu Manoil 725d4fd0404SClaudiu Manoil if (err) 726d4fd0404SClaudiu Manoil goto fail; 727d4fd0404SClaudiu Manoil } 728d4fd0404SClaudiu Manoil 729d4fd0404SClaudiu Manoil return 0; 730d4fd0404SClaudiu Manoil 731d4fd0404SClaudiu Manoil fail: 732d4fd0404SClaudiu Manoil while (i-- > 0) 733d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 734d4fd0404SClaudiu Manoil 735d4fd0404SClaudiu Manoil return err; 736d4fd0404SClaudiu Manoil } 737d4fd0404SClaudiu Manoil 738d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 739d4fd0404SClaudiu Manoil { 740d4fd0404SClaudiu Manoil int i; 741d4fd0404SClaudiu Manoil 742d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 743d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 744d4fd0404SClaudiu Manoil } 745d4fd0404SClaudiu Manoil 746d4fd0404SClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr) 747d4fd0404SClaudiu Manoil { 748d4fd0404SClaudiu Manoil int err; 749d4fd0404SClaudiu Manoil 750d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 751d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 752d4fd0404SClaudiu Manoil return -ENOMEM; 753d4fd0404SClaudiu Manoil 754d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, sizeof(union enetc_rx_bd)); 755d4fd0404SClaudiu Manoil if (err) { 756d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 757d4fd0404SClaudiu Manoil return err; 758d4fd0404SClaudiu Manoil } 759d4fd0404SClaudiu Manoil 760d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 761d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 762d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 763d4fd0404SClaudiu Manoil 764d4fd0404SClaudiu Manoil return 0; 765d4fd0404SClaudiu Manoil } 766d4fd0404SClaudiu Manoil 767d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 768d4fd0404SClaudiu Manoil { 769d4fd0404SClaudiu Manoil int size; 770d4fd0404SClaudiu Manoil 771d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 772d4fd0404SClaudiu Manoil 773d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 774d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 775d4fd0404SClaudiu Manoil 776d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 777d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 778d4fd0404SClaudiu Manoil } 779d4fd0404SClaudiu Manoil 780d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 781d4fd0404SClaudiu Manoil { 782d4fd0404SClaudiu Manoil int i, err; 783d4fd0404SClaudiu Manoil 784d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 785d4fd0404SClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i]); 786d4fd0404SClaudiu Manoil 787d4fd0404SClaudiu Manoil if (err) 788d4fd0404SClaudiu Manoil goto fail; 789d4fd0404SClaudiu Manoil } 790d4fd0404SClaudiu Manoil 791d4fd0404SClaudiu Manoil return 0; 792d4fd0404SClaudiu Manoil 793d4fd0404SClaudiu Manoil fail: 794d4fd0404SClaudiu Manoil while (i-- > 0) 795d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 796d4fd0404SClaudiu Manoil 797d4fd0404SClaudiu Manoil return err; 798d4fd0404SClaudiu Manoil } 799d4fd0404SClaudiu Manoil 800d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 801d4fd0404SClaudiu Manoil { 802d4fd0404SClaudiu Manoil int i; 803d4fd0404SClaudiu Manoil 804d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 805d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 806d4fd0404SClaudiu Manoil } 807d4fd0404SClaudiu Manoil 808d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 809d4fd0404SClaudiu Manoil { 810d4fd0404SClaudiu Manoil int i; 811d4fd0404SClaudiu Manoil 812d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 813d4fd0404SClaudiu Manoil return; 814d4fd0404SClaudiu Manoil 815d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 816d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 817d4fd0404SClaudiu Manoil 818d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 819d4fd0404SClaudiu Manoil } 820d4fd0404SClaudiu Manoil 821d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 822d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 823d4fd0404SClaudiu Manoil } 824d4fd0404SClaudiu Manoil 825d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 826d4fd0404SClaudiu Manoil { 827d4fd0404SClaudiu Manoil int i; 828d4fd0404SClaudiu Manoil 829d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 830d4fd0404SClaudiu Manoil return; 831d4fd0404SClaudiu Manoil 832d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 833d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 834d4fd0404SClaudiu Manoil 835d4fd0404SClaudiu Manoil if (!rx_swbd->page) 836d4fd0404SClaudiu Manoil continue; 837d4fd0404SClaudiu Manoil 838d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 839d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 840d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 841d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 842d4fd0404SClaudiu Manoil } 843d4fd0404SClaudiu Manoil 844d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 845d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 846d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 847d4fd0404SClaudiu Manoil } 848d4fd0404SClaudiu Manoil 849d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 850d4fd0404SClaudiu Manoil { 851d4fd0404SClaudiu Manoil int i; 852d4fd0404SClaudiu Manoil 853d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 854d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 855d4fd0404SClaudiu Manoil 856d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 857d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 858d4fd0404SClaudiu Manoil } 859d4fd0404SClaudiu Manoil 860d4fd0404SClaudiu Manoil static int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 861d4fd0404SClaudiu Manoil { 862d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 863d4fd0404SClaudiu Manoil 864d4fd0404SClaudiu Manoil cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base, 865d4fd0404SClaudiu Manoil GFP_KERNEL); 866d4fd0404SClaudiu Manoil if (!cbdr->bd_base) 867d4fd0404SClaudiu Manoil return -ENOMEM; 868d4fd0404SClaudiu Manoil 869d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 870d4fd0404SClaudiu Manoil if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) { 871d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 872d4fd0404SClaudiu Manoil return -EINVAL; 873d4fd0404SClaudiu Manoil } 874d4fd0404SClaudiu Manoil 875d4fd0404SClaudiu Manoil cbdr->next_to_clean = 0; 876d4fd0404SClaudiu Manoil cbdr->next_to_use = 0; 877d4fd0404SClaudiu Manoil 878d4fd0404SClaudiu Manoil return 0; 879d4fd0404SClaudiu Manoil } 880d4fd0404SClaudiu Manoil 881d4fd0404SClaudiu Manoil static void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 882d4fd0404SClaudiu Manoil { 883d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 884d4fd0404SClaudiu Manoil 885d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 886d4fd0404SClaudiu Manoil cbdr->bd_base = NULL; 887d4fd0404SClaudiu Manoil } 888d4fd0404SClaudiu Manoil 889d4fd0404SClaudiu Manoil static void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr) 890d4fd0404SClaudiu Manoil { 891d4fd0404SClaudiu Manoil /* set CBDR cache attributes */ 892d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR2, 893d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 894d4fd0404SClaudiu Manoil 895d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base)); 896d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base)); 897d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count)); 898d4fd0404SClaudiu Manoil 899d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRPIR, 0); 900d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRCIR, 0); 901d4fd0404SClaudiu Manoil 902d4fd0404SClaudiu Manoil /* enable ring */ 903d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, BIT(31)); 904d4fd0404SClaudiu Manoil 905d4fd0404SClaudiu Manoil cbdr->pir = hw->reg + ENETC_SICBDRPIR; 906d4fd0404SClaudiu Manoil cbdr->cir = hw->reg + ENETC_SICBDRCIR; 907d4fd0404SClaudiu Manoil } 908d4fd0404SClaudiu Manoil 909d4fd0404SClaudiu Manoil static void enetc_clear_cbdr(struct enetc_hw *hw) 910d4fd0404SClaudiu Manoil { 911d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, 0); 912d4fd0404SClaudiu Manoil } 913d4fd0404SClaudiu Manoil 914d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 915d382563fSClaudiu Manoil { 916d382563fSClaudiu Manoil int *rss_table; 917d382563fSClaudiu Manoil int i; 918d382563fSClaudiu Manoil 919d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 920d382563fSClaudiu Manoil if (!rss_table) 921d382563fSClaudiu Manoil return -ENOMEM; 922d382563fSClaudiu Manoil 923d382563fSClaudiu Manoil /* Set up RSS table defaults */ 924d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 925d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 926d382563fSClaudiu Manoil 927d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 928d382563fSClaudiu Manoil 929d382563fSClaudiu Manoil kfree(rss_table); 930d382563fSClaudiu Manoil 931d382563fSClaudiu Manoil return 0; 932d382563fSClaudiu Manoil } 933d382563fSClaudiu Manoil 934d4fd0404SClaudiu Manoil static int enetc_configure_si(struct enetc_ndev_priv *priv) 935d4fd0404SClaudiu Manoil { 936d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 937d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 938d382563fSClaudiu Manoil int err; 939d4fd0404SClaudiu Manoil 940d4fd0404SClaudiu Manoil enetc_setup_cbdr(hw, &si->cbd_ring); 941d4fd0404SClaudiu Manoil /* set SI cache attributes */ 942d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 943d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 944d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 945d4fd0404SClaudiu Manoil /* enable SI */ 946d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 947d4fd0404SClaudiu Manoil 948d382563fSClaudiu Manoil if (si->num_rss) { 949d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 950d382563fSClaudiu Manoil if (err) 951d382563fSClaudiu Manoil return err; 952d382563fSClaudiu Manoil } 953d382563fSClaudiu Manoil 954d4fd0404SClaudiu Manoil return 0; 955d4fd0404SClaudiu Manoil } 956d4fd0404SClaudiu Manoil 957d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 958d4fd0404SClaudiu Manoil { 959d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 960d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 961d4fd0404SClaudiu Manoil 962d4fd0404SClaudiu Manoil priv->tx_bd_count = ENETC_BDR_DEFAULT_SIZE; 963d4fd0404SClaudiu Manoil priv->rx_bd_count = ENETC_BDR_DEFAULT_SIZE; 964d4fd0404SClaudiu Manoil 965d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 966d4fd0404SClaudiu Manoil * priorities as possible, when needed. 967d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 968d4fd0404SClaudiu Manoil */ 969d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 970d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 971d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 972d4fd0404SClaudiu Manoil 973d4fd0404SClaudiu Manoil /* SI specific */ 974d4fd0404SClaudiu Manoil si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE; 975d4fd0404SClaudiu Manoil } 976d4fd0404SClaudiu Manoil 977d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 978d4fd0404SClaudiu Manoil { 979d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 980d4fd0404SClaudiu Manoil int err; 981d4fd0404SClaudiu Manoil 982d4fd0404SClaudiu Manoil err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring); 983d4fd0404SClaudiu Manoil if (err) 984d4fd0404SClaudiu Manoil return err; 985d4fd0404SClaudiu Manoil 986d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 987d382563fSClaudiu Manoil GFP_KERNEL); 988d382563fSClaudiu Manoil if (!priv->cls_rules) { 989d382563fSClaudiu Manoil err = -ENOMEM; 990d382563fSClaudiu Manoil goto err_alloc_cls; 991d382563fSClaudiu Manoil } 992d382563fSClaudiu Manoil 993d4fd0404SClaudiu Manoil err = enetc_configure_si(priv); 994d4fd0404SClaudiu Manoil if (err) 995d4fd0404SClaudiu Manoil goto err_config_si; 996d4fd0404SClaudiu Manoil 997d4fd0404SClaudiu Manoil return 0; 998d4fd0404SClaudiu Manoil 999d4fd0404SClaudiu Manoil err_config_si: 1000d382563fSClaudiu Manoil kfree(priv->cls_rules); 1001d382563fSClaudiu Manoil err_alloc_cls: 1002d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1003d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1004d4fd0404SClaudiu Manoil 1005d4fd0404SClaudiu Manoil return err; 1006d4fd0404SClaudiu Manoil } 1007d4fd0404SClaudiu Manoil 1008d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1009d4fd0404SClaudiu Manoil { 1010d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1011d4fd0404SClaudiu Manoil 1012d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1013d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1014d382563fSClaudiu Manoil 1015d382563fSClaudiu Manoil kfree(priv->cls_rules); 1016d4fd0404SClaudiu Manoil } 1017d4fd0404SClaudiu Manoil 1018d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1019d4fd0404SClaudiu Manoil { 1020d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1021d4fd0404SClaudiu Manoil u32 tbmr; 1022d4fd0404SClaudiu Manoil 1023d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1024d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1025d4fd0404SClaudiu Manoil 1026d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1027d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1028d4fd0404SClaudiu Manoil 1029d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1030d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1031d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1032d4fd0404SClaudiu Manoil 1033d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1034d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1035d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1036d4fd0404SClaudiu Manoil 1037d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 1038d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICIR0, ENETC_TBICIR0_ICEN | 0x1); 1039d4fd0404SClaudiu Manoil 1040d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1041d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1042d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1043d4fd0404SClaudiu Manoil 1044d4fd0404SClaudiu Manoil /* enable ring */ 1045d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1046d4fd0404SClaudiu Manoil 1047d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1048d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1049d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1050d4fd0404SClaudiu Manoil } 1051d4fd0404SClaudiu Manoil 1052d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1053d4fd0404SClaudiu Manoil { 1054d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1055d4fd0404SClaudiu Manoil u32 rbmr; 1056d4fd0404SClaudiu Manoil 1057d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1058d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1059d4fd0404SClaudiu Manoil 1060d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1061d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1062d4fd0404SClaudiu Manoil 1063d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1064d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1065d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1066d4fd0404SClaudiu Manoil 1067d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1068d4fd0404SClaudiu Manoil 1069d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1070d4fd0404SClaudiu Manoil 1071d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 1072d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICIR0, ENETC_RBICIR0_ICEN | 0x1); 1073d4fd0404SClaudiu Manoil 1074d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1075d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1076d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1077d4fd0404SClaudiu Manoil 1078d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1079d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1080d4fd0404SClaudiu Manoil 1081d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 1082d4fd0404SClaudiu Manoil 1083d4fd0404SClaudiu Manoil /* enable ring */ 1084d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1085d4fd0404SClaudiu Manoil } 1086d4fd0404SClaudiu Manoil 1087d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1088d4fd0404SClaudiu Manoil { 1089d4fd0404SClaudiu Manoil int i; 1090d4fd0404SClaudiu Manoil 1091d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1092d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1093d4fd0404SClaudiu Manoil 1094d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1095d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1096d4fd0404SClaudiu Manoil } 1097d4fd0404SClaudiu Manoil 1098d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1099d4fd0404SClaudiu Manoil { 1100d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1101d4fd0404SClaudiu Manoil 1102d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1103d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1104d4fd0404SClaudiu Manoil } 1105d4fd0404SClaudiu Manoil 1106d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1107d4fd0404SClaudiu Manoil { 1108d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1109d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1110d4fd0404SClaudiu Manoil 1111d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1112d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1113d4fd0404SClaudiu Manoil 1114d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1115d4fd0404SClaudiu Manoil while (delay < timeout && 1116d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1117d4fd0404SClaudiu Manoil msleep(delay); 1118d4fd0404SClaudiu Manoil delay *= 2; 1119d4fd0404SClaudiu Manoil } 1120d4fd0404SClaudiu Manoil 1121d4fd0404SClaudiu Manoil if (delay >= timeout) 1122d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1123d4fd0404SClaudiu Manoil idx); 1124d4fd0404SClaudiu Manoil } 1125d4fd0404SClaudiu Manoil 1126d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1127d4fd0404SClaudiu Manoil { 1128d4fd0404SClaudiu Manoil int i; 1129d4fd0404SClaudiu Manoil 1130d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1131d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1132d4fd0404SClaudiu Manoil 1133d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1134d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1135d4fd0404SClaudiu Manoil 1136d4fd0404SClaudiu Manoil udelay(1); 1137d4fd0404SClaudiu Manoil } 1138d4fd0404SClaudiu Manoil 1139d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1140d4fd0404SClaudiu Manoil { 1141d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1142d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1143d4fd0404SClaudiu Manoil int i, j, err; 1144d4fd0404SClaudiu Manoil 1145d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1146d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1147d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1148d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1149d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1150d4fd0404SClaudiu Manoil 1151d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1152d4fd0404SClaudiu Manoil priv->ndev->name, i); 1153d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1154d4fd0404SClaudiu Manoil if (err) { 1155d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1156d4fd0404SClaudiu Manoil goto irq_err; 1157d4fd0404SClaudiu Manoil } 1158d4fd0404SClaudiu Manoil 1159d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1160d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 1161d4fd0404SClaudiu Manoil 1162d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1163d4fd0404SClaudiu Manoil 1164d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1165d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1166d4fd0404SClaudiu Manoil 1167d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1168d4fd0404SClaudiu Manoil } 1169d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1170d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1171d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1172d4fd0404SClaudiu Manoil } 1173d4fd0404SClaudiu Manoil 1174d4fd0404SClaudiu Manoil return 0; 1175d4fd0404SClaudiu Manoil 1176d4fd0404SClaudiu Manoil irq_err: 1177d4fd0404SClaudiu Manoil while (i--) { 1178d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1179d4fd0404SClaudiu Manoil 1180d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1181d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1182d4fd0404SClaudiu Manoil } 1183d4fd0404SClaudiu Manoil 1184d4fd0404SClaudiu Manoil return err; 1185d4fd0404SClaudiu Manoil } 1186d4fd0404SClaudiu Manoil 1187d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1188d4fd0404SClaudiu Manoil { 1189d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1190d4fd0404SClaudiu Manoil int i; 1191d4fd0404SClaudiu Manoil 1192d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1193d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1194d4fd0404SClaudiu Manoil 1195d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1196d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1197d4fd0404SClaudiu Manoil } 1198d4fd0404SClaudiu Manoil } 1199d4fd0404SClaudiu Manoil 1200d4fd0404SClaudiu Manoil static void enetc_enable_interrupts(struct enetc_ndev_priv *priv) 1201d4fd0404SClaudiu Manoil { 1202d4fd0404SClaudiu Manoil int i; 1203d4fd0404SClaudiu Manoil 1204d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1205d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1206d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, 1207d4fd0404SClaudiu Manoil ENETC_RBIER, ENETC_RBIER_RXTIE); 1208d4fd0404SClaudiu Manoil } 1209d4fd0404SClaudiu Manoil 1210d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1211d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, 1212d4fd0404SClaudiu Manoil ENETC_TBIER, ENETC_TBIER_TXTIE); 1213d4fd0404SClaudiu Manoil } 1214d4fd0404SClaudiu Manoil } 1215d4fd0404SClaudiu Manoil 1216d4fd0404SClaudiu Manoil static void enetc_disable_interrupts(struct enetc_ndev_priv *priv) 1217d4fd0404SClaudiu Manoil { 1218d4fd0404SClaudiu Manoil int i; 1219d4fd0404SClaudiu Manoil 1220d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1221d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1222d4fd0404SClaudiu Manoil 1223d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1224d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1225d4fd0404SClaudiu Manoil } 1226d4fd0404SClaudiu Manoil 1227d4fd0404SClaudiu Manoil static void adjust_link(struct net_device *ndev) 1228d4fd0404SClaudiu Manoil { 1229d4fd0404SClaudiu Manoil struct phy_device *phydev = ndev->phydev; 1230d4fd0404SClaudiu Manoil 1231d4fd0404SClaudiu Manoil phy_print_status(phydev); 1232d4fd0404SClaudiu Manoil } 1233d4fd0404SClaudiu Manoil 1234d4fd0404SClaudiu Manoil static int enetc_phy_connect(struct net_device *ndev) 1235d4fd0404SClaudiu Manoil { 1236d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1237d4fd0404SClaudiu Manoil struct phy_device *phydev; 1238d4fd0404SClaudiu Manoil 1239d4fd0404SClaudiu Manoil if (!priv->phy_node) 1240d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1241d4fd0404SClaudiu Manoil 1242d4fd0404SClaudiu Manoil phydev = of_phy_connect(ndev, priv->phy_node, &adjust_link, 1243d4fd0404SClaudiu Manoil 0, priv->if_mode); 1244d4fd0404SClaudiu Manoil if (!phydev) { 1245d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 1246d4fd0404SClaudiu Manoil return -ENODEV; 1247d4fd0404SClaudiu Manoil } 1248d4fd0404SClaudiu Manoil 1249d4fd0404SClaudiu Manoil phy_attached_info(phydev); 1250d4fd0404SClaudiu Manoil 1251d4fd0404SClaudiu Manoil return 0; 1252d4fd0404SClaudiu Manoil } 1253d4fd0404SClaudiu Manoil 1254d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 1255d4fd0404SClaudiu Manoil { 1256d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1257d4fd0404SClaudiu Manoil int i, err; 1258d4fd0404SClaudiu Manoil 1259d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 1260d4fd0404SClaudiu Manoil if (err) 1261d4fd0404SClaudiu Manoil return err; 1262d4fd0404SClaudiu Manoil 1263d4fd0404SClaudiu Manoil err = enetc_phy_connect(ndev); 1264d4fd0404SClaudiu Manoil if (err) 1265d4fd0404SClaudiu Manoil goto err_phy_connect; 1266d4fd0404SClaudiu Manoil 1267d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 1268d4fd0404SClaudiu Manoil if (err) 1269d4fd0404SClaudiu Manoil goto err_alloc_tx; 1270d4fd0404SClaudiu Manoil 1271d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 1272d4fd0404SClaudiu Manoil if (err) 1273d4fd0404SClaudiu Manoil goto err_alloc_rx; 1274d4fd0404SClaudiu Manoil 1275d4fd0404SClaudiu Manoil enetc_setup_bdrs(priv); 1276d4fd0404SClaudiu Manoil 1277d4fd0404SClaudiu Manoil err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1278d4fd0404SClaudiu Manoil if (err) 1279d4fd0404SClaudiu Manoil goto err_set_queues; 1280d4fd0404SClaudiu Manoil 1281d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 1282d4fd0404SClaudiu Manoil if (err) 1283d4fd0404SClaudiu Manoil goto err_set_queues; 1284d4fd0404SClaudiu Manoil 1285d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) 1286d4fd0404SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 1287d4fd0404SClaudiu Manoil 1288d4fd0404SClaudiu Manoil enetc_enable_interrupts(priv); 1289d4fd0404SClaudiu Manoil 1290d4fd0404SClaudiu Manoil if (ndev->phydev) 1291d4fd0404SClaudiu Manoil phy_start(ndev->phydev); 1292d4fd0404SClaudiu Manoil else 1293d4fd0404SClaudiu Manoil netif_carrier_on(ndev); 1294d4fd0404SClaudiu Manoil 1295d4fd0404SClaudiu Manoil netif_tx_start_all_queues(ndev); 1296d4fd0404SClaudiu Manoil 1297d4fd0404SClaudiu Manoil return 0; 1298d4fd0404SClaudiu Manoil 1299d4fd0404SClaudiu Manoil err_set_queues: 1300d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1301d4fd0404SClaudiu Manoil err_alloc_rx: 1302d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1303d4fd0404SClaudiu Manoil err_alloc_tx: 1304d4fd0404SClaudiu Manoil if (ndev->phydev) 1305d4fd0404SClaudiu Manoil phy_disconnect(ndev->phydev); 1306d4fd0404SClaudiu Manoil err_phy_connect: 1307d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1308d4fd0404SClaudiu Manoil 1309d4fd0404SClaudiu Manoil return err; 1310d4fd0404SClaudiu Manoil } 1311d4fd0404SClaudiu Manoil 1312d4fd0404SClaudiu Manoil int enetc_close(struct net_device *ndev) 1313d4fd0404SClaudiu Manoil { 1314d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1315d4fd0404SClaudiu Manoil int i; 1316d4fd0404SClaudiu Manoil 1317d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 1318d4fd0404SClaudiu Manoil 1319d4fd0404SClaudiu Manoil if (ndev->phydev) { 1320d4fd0404SClaudiu Manoil phy_stop(ndev->phydev); 1321d4fd0404SClaudiu Manoil phy_disconnect(ndev->phydev); 1322d4fd0404SClaudiu Manoil } else { 1323d4fd0404SClaudiu Manoil netif_carrier_off(ndev); 1324d4fd0404SClaudiu Manoil } 1325d4fd0404SClaudiu Manoil 1326d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1327d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 1328d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 1329d4fd0404SClaudiu Manoil } 1330d4fd0404SClaudiu Manoil 1331d4fd0404SClaudiu Manoil enetc_disable_interrupts(priv); 1332d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 1333d4fd0404SClaudiu Manoil 1334d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 1335d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1336d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1337d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1338d4fd0404SClaudiu Manoil 1339d4fd0404SClaudiu Manoil return 0; 1340d4fd0404SClaudiu Manoil } 1341d4fd0404SClaudiu Manoil 1342d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 1343d4fd0404SClaudiu Manoil { 1344d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1345d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 1346d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 1347d4fd0404SClaudiu Manoil int i; 1348d4fd0404SClaudiu Manoil 1349d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1350d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 1351d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 1352d4fd0404SClaudiu Manoil } 1353d4fd0404SClaudiu Manoil 1354d4fd0404SClaudiu Manoil stats->rx_packets = packets; 1355d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 1356d4fd0404SClaudiu Manoil bytes = 0; 1357d4fd0404SClaudiu Manoil packets = 0; 1358d4fd0404SClaudiu Manoil 1359d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1360d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 1361d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 1362d4fd0404SClaudiu Manoil } 1363d4fd0404SClaudiu Manoil 1364d4fd0404SClaudiu Manoil stats->tx_packets = packets; 1365d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 1366d4fd0404SClaudiu Manoil 1367d4fd0404SClaudiu Manoil return stats; 1368d4fd0404SClaudiu Manoil } 1369d4fd0404SClaudiu Manoil 1370d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 1371d382563fSClaudiu Manoil { 1372d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1373d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1374d382563fSClaudiu Manoil u32 reg; 1375d382563fSClaudiu Manoil 1376d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 1377d382563fSClaudiu Manoil 1378d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 1379d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 1380d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 1381d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 1382d382563fSClaudiu Manoil 1383d382563fSClaudiu Manoil return 0; 1384d382563fSClaudiu Manoil } 1385d382563fSClaudiu Manoil 1386d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 1387d382563fSClaudiu Manoil netdev_features_t features) 1388d382563fSClaudiu Manoil { 1389d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 1390d382563fSClaudiu Manoil 1391d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 1392d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 1393d382563fSClaudiu Manoil 1394d382563fSClaudiu Manoil return 0; 1395d382563fSClaudiu Manoil } 1396d382563fSClaudiu Manoil 1397d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 1398d4fd0404SClaudiu Manoil { 1399d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1400d4fd0404SClaudiu Manoil int size, v_tx_rings; 1401d4fd0404SClaudiu Manoil int i, n, err, nvec; 1402d4fd0404SClaudiu Manoil 1403d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 1404d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 1405d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 1406d4fd0404SClaudiu Manoil 1407d4fd0404SClaudiu Manoil if (n < 0) 1408d4fd0404SClaudiu Manoil return n; 1409d4fd0404SClaudiu Manoil 1410d4fd0404SClaudiu Manoil if (n != nvec) 1411d4fd0404SClaudiu Manoil return -EPERM; 1412d4fd0404SClaudiu Manoil 1413d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 1414d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 1415d4fd0404SClaudiu Manoil size = sizeof(struct enetc_int_vector) + 1416d4fd0404SClaudiu Manoil sizeof(struct enetc_bdr) * v_tx_rings; 1417d4fd0404SClaudiu Manoil 1418d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1419d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 1420d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 1421d4fd0404SClaudiu Manoil int j; 1422d4fd0404SClaudiu Manoil 1423d4fd0404SClaudiu Manoil v = kzalloc(size, GFP_KERNEL); 1424d4fd0404SClaudiu Manoil if (!v) { 1425d4fd0404SClaudiu Manoil err = -ENOMEM; 1426d4fd0404SClaudiu Manoil goto fail; 1427d4fd0404SClaudiu Manoil } 1428d4fd0404SClaudiu Manoil 1429d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 1430d4fd0404SClaudiu Manoil 1431d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 1432d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 1433d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 1434d4fd0404SClaudiu Manoil 1435d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 1436d4fd0404SClaudiu Manoil int idx; 1437d4fd0404SClaudiu Manoil 1438d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 1439d4fd0404SClaudiu Manoil if (priv->bdr_int_num == ENETC_MAX_BDR_INT) 1440d4fd0404SClaudiu Manoil idx = 2 * j + i; /* 2 CPUs */ 1441d4fd0404SClaudiu Manoil else 1442d4fd0404SClaudiu Manoil idx = j + i * v_tx_rings; /* default */ 1443d4fd0404SClaudiu Manoil 1444d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 1445d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 1446d4fd0404SClaudiu Manoil bdr->index = idx; 1447d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1448d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1449d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 1450d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 1451d4fd0404SClaudiu Manoil } 1452d4fd0404SClaudiu Manoil 1453d4fd0404SClaudiu Manoil bdr = &v->rx_ring; 1454d4fd0404SClaudiu Manoil bdr->index = i; 1455d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1456d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1457d4fd0404SClaudiu Manoil bdr->bd_count = priv->rx_bd_count; 1458d4fd0404SClaudiu Manoil priv->rx_ring[i] = bdr; 1459d4fd0404SClaudiu Manoil } 1460d4fd0404SClaudiu Manoil 1461d4fd0404SClaudiu Manoil return 0; 1462d4fd0404SClaudiu Manoil 1463d4fd0404SClaudiu Manoil fail: 1464d4fd0404SClaudiu Manoil while (i--) { 1465d4fd0404SClaudiu Manoil netif_napi_del(&priv->int_vector[i]->napi); 1466d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1467d4fd0404SClaudiu Manoil } 1468d4fd0404SClaudiu Manoil 1469d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 1470d4fd0404SClaudiu Manoil 1471d4fd0404SClaudiu Manoil return err; 1472d4fd0404SClaudiu Manoil } 1473d4fd0404SClaudiu Manoil 1474d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 1475d4fd0404SClaudiu Manoil { 1476d4fd0404SClaudiu Manoil int i; 1477d4fd0404SClaudiu Manoil 1478d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1479d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1480d4fd0404SClaudiu Manoil 1481d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 1482d4fd0404SClaudiu Manoil } 1483d4fd0404SClaudiu Manoil 1484d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1485d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 1486d4fd0404SClaudiu Manoil 1487d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1488d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 1489d4fd0404SClaudiu Manoil 1490d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1491d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1492d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 1493d4fd0404SClaudiu Manoil } 1494d4fd0404SClaudiu Manoil 1495d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 1496d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 1497d4fd0404SClaudiu Manoil } 1498d4fd0404SClaudiu Manoil 1499d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 1500d4fd0404SClaudiu Manoil { 1501d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 1502d4fd0404SClaudiu Manoil 1503d4fd0404SClaudiu Manoil kfree(p); 1504d4fd0404SClaudiu Manoil } 1505d4fd0404SClaudiu Manoil 1506d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 1507d4fd0404SClaudiu Manoil { 1508d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 1509d4fd0404SClaudiu Manoil si->errata = ENETC_ERR_TXCSUM | ENETC_ERR_VLAN_ISOL | 1510d4fd0404SClaudiu Manoil ENETC_ERR_UCMCSWP; 1511d4fd0404SClaudiu Manoil } 1512d4fd0404SClaudiu Manoil 1513d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 1514d4fd0404SClaudiu Manoil { 1515d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 1516d4fd0404SClaudiu Manoil struct enetc_hw *hw; 1517d4fd0404SClaudiu Manoil size_t alloc_size; 1518d4fd0404SClaudiu Manoil int err, len; 1519d4fd0404SClaudiu Manoil 1520d4fd0404SClaudiu Manoil pcie_flr(pdev); 1521d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 1522d4fd0404SClaudiu Manoil if (err) { 1523d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 1524d4fd0404SClaudiu Manoil return err; 1525d4fd0404SClaudiu Manoil } 1526d4fd0404SClaudiu Manoil 1527d4fd0404SClaudiu Manoil /* set up for high or low dma */ 1528d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 1529d4fd0404SClaudiu Manoil if (err) { 1530d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 1531d4fd0404SClaudiu Manoil if (err) { 1532d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 1533d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 1534d4fd0404SClaudiu Manoil goto err_dma; 1535d4fd0404SClaudiu Manoil } 1536d4fd0404SClaudiu Manoil } 1537d4fd0404SClaudiu Manoil 1538d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 1539d4fd0404SClaudiu Manoil if (err) { 1540d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 1541d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 1542d4fd0404SClaudiu Manoil } 1543d4fd0404SClaudiu Manoil 1544d4fd0404SClaudiu Manoil pci_set_master(pdev); 1545d4fd0404SClaudiu Manoil 1546d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 1547d4fd0404SClaudiu Manoil if (sizeof_priv) { 1548d4fd0404SClaudiu Manoil /* align priv to 32B */ 1549d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 1550d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 1551d4fd0404SClaudiu Manoil } 1552d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 1553d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 1554d4fd0404SClaudiu Manoil 1555d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 1556d4fd0404SClaudiu Manoil if (!p) { 1557d4fd0404SClaudiu Manoil err = -ENOMEM; 1558d4fd0404SClaudiu Manoil goto err_alloc_si; 1559d4fd0404SClaudiu Manoil } 1560d4fd0404SClaudiu Manoil 1561d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 1562d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 1563d4fd0404SClaudiu Manoil 1564d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 1565d4fd0404SClaudiu Manoil si->pdev = pdev; 1566d4fd0404SClaudiu Manoil hw = &si->hw; 1567d4fd0404SClaudiu Manoil 1568d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 1569d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 1570d4fd0404SClaudiu Manoil if (!hw->reg) { 1571d4fd0404SClaudiu Manoil err = -ENXIO; 1572d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 1573d4fd0404SClaudiu Manoil goto err_ioremap; 1574d4fd0404SClaudiu Manoil } 1575d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 1576d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 1577d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 1578d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 1579d4fd0404SClaudiu Manoil 1580d4fd0404SClaudiu Manoil enetc_detect_errata(si); 1581d4fd0404SClaudiu Manoil 1582d4fd0404SClaudiu Manoil return 0; 1583d4fd0404SClaudiu Manoil 1584d4fd0404SClaudiu Manoil err_ioremap: 1585d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1586d4fd0404SClaudiu Manoil err_alloc_si: 1587d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1588d4fd0404SClaudiu Manoil err_pci_mem_reg: 1589d4fd0404SClaudiu Manoil err_dma: 1590d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1591d4fd0404SClaudiu Manoil 1592d4fd0404SClaudiu Manoil return err; 1593d4fd0404SClaudiu Manoil } 1594d4fd0404SClaudiu Manoil 1595d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 1596d4fd0404SClaudiu Manoil { 1597d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 1598d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1599d4fd0404SClaudiu Manoil 1600d4fd0404SClaudiu Manoil iounmap(hw->reg); 1601d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1602d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1603d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1604d4fd0404SClaudiu Manoil } 1605