1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d1b15102SVladimir Oltean #include <linux/bpf_trace.h> 6d4fd0404SClaudiu Manoil #include <linux/tcp.h> 7d4fd0404SClaudiu Manoil #include <linux/udp.h> 8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 97294380cSYangbo Lu #include <linux/ptp_classify.h> 10847cbfc0SVladimir Oltean #include <net/pkt_sched.h> 11d4fd0404SClaudiu Manoil 127eab503bSVladimir Oltean static int enetc_num_stack_tx_queues(struct enetc_ndev_priv *priv) 137eab503bSVladimir Oltean { 147eab503bSVladimir Oltean int num_tx_rings = priv->num_tx_rings; 157eab503bSVladimir Oltean int i; 167eab503bSVladimir Oltean 177eab503bSVladimir Oltean for (i = 0; i < priv->num_rx_rings; i++) 187eab503bSVladimir Oltean if (priv->rx_ring[i]->xdp.prog) 197eab503bSVladimir Oltean return num_tx_rings - num_possible_cpus(); 207eab503bSVladimir Oltean 217eab503bSVladimir Oltean return num_tx_rings; 227eab503bSVladimir Oltean } 237eab503bSVladimir Oltean 247eab503bSVladimir Oltean static struct enetc_bdr *enetc_rx_ring_from_xdp_tx_ring(struct enetc_ndev_priv *priv, 257eab503bSVladimir Oltean struct enetc_bdr *tx_ring) 267eab503bSVladimir Oltean { 277eab503bSVladimir Oltean int index = &priv->tx_ring[tx_ring->index] - priv->xdp_tx_ring; 287eab503bSVladimir Oltean 297eab503bSVladimir Oltean return priv->rx_ring[index]; 307eab503bSVladimir Oltean } 317eab503bSVladimir Oltean 329d2b68ccSVladimir Oltean static struct sk_buff *enetc_tx_swbd_get_skb(struct enetc_tx_swbd *tx_swbd) 339d2b68ccSVladimir Oltean { 349d2b68ccSVladimir Oltean if (tx_swbd->is_xdp_tx || tx_swbd->is_xdp_redirect) 359d2b68ccSVladimir Oltean return NULL; 369d2b68ccSVladimir Oltean 379d2b68ccSVladimir Oltean return tx_swbd->skb; 389d2b68ccSVladimir Oltean } 399d2b68ccSVladimir Oltean 409d2b68ccSVladimir Oltean static struct xdp_frame * 419d2b68ccSVladimir Oltean enetc_tx_swbd_get_xdp_frame(struct enetc_tx_swbd *tx_swbd) 429d2b68ccSVladimir Oltean { 439d2b68ccSVladimir Oltean if (tx_swbd->is_xdp_redirect) 449d2b68ccSVladimir Oltean return tx_swbd->xdp_frame; 459d2b68ccSVladimir Oltean 469d2b68ccSVladimir Oltean return NULL; 479d2b68ccSVladimir Oltean } 489d2b68ccSVladimir Oltean 49d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 50d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 51d4fd0404SClaudiu Manoil { 527ed2bc80SVladimir Oltean /* For XDP_TX, pages come from RX, whereas for the other contexts where 537ed2bc80SVladimir Oltean * we have is_dma_page_set, those come from skb_frag_dma_map. We need 547ed2bc80SVladimir Oltean * to match the DMA mapping length, so we need to differentiate those. 557ed2bc80SVladimir Oltean */ 56d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 57d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 587ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx ? PAGE_SIZE : tx_swbd->len, 597ed2bc80SVladimir Oltean tx_swbd->dir); 60d4fd0404SClaudiu Manoil else 61d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 627ed2bc80SVladimir Oltean tx_swbd->len, tx_swbd->dir); 63d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 64d4fd0404SClaudiu Manoil } 65d4fd0404SClaudiu Manoil 669d2b68ccSVladimir Oltean static void enetc_free_tx_frame(struct enetc_bdr *tx_ring, 67d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 68d4fd0404SClaudiu Manoil { 699d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd); 709d2b68ccSVladimir Oltean struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd); 719d2b68ccSVladimir Oltean 72d4fd0404SClaudiu Manoil if (tx_swbd->dma) 73d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 74d4fd0404SClaudiu Manoil 759d2b68ccSVladimir Oltean if (xdp_frame) { 769d2b68ccSVladimir Oltean xdp_return_frame(tx_swbd->xdp_frame); 779d2b68ccSVladimir Oltean tx_swbd->xdp_frame = NULL; 789d2b68ccSVladimir Oltean } else if (skb) { 799d2b68ccSVladimir Oltean dev_kfree_skb_any(skb); 80d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 81d4fd0404SClaudiu Manoil } 82d4fd0404SClaudiu Manoil } 83d4fd0404SClaudiu Manoil 847ed2bc80SVladimir Oltean /* Let H/W know BD ring has been updated */ 857ed2bc80SVladimir Oltean static void enetc_update_tx_ring_tail(struct enetc_bdr *tx_ring) 867ed2bc80SVladimir Oltean { 877ed2bc80SVladimir Oltean /* includes wmb() */ 887ed2bc80SVladimir Oltean enetc_wr_reg_hot(tx_ring->tpir, tx_ring->next_to_use); 897ed2bc80SVladimir Oltean } 907ed2bc80SVladimir Oltean 917294380cSYangbo Lu static int enetc_ptp_parse(struct sk_buff *skb, u8 *udp, 927294380cSYangbo Lu u8 *msgtype, u8 *twostep, 937294380cSYangbo Lu u16 *correction_offset, u16 *body_offset) 947294380cSYangbo Lu { 957294380cSYangbo Lu unsigned int ptp_class; 967294380cSYangbo Lu struct ptp_header *hdr; 977294380cSYangbo Lu unsigned int type; 987294380cSYangbo Lu u8 *base; 997294380cSYangbo Lu 1007294380cSYangbo Lu ptp_class = ptp_classify_raw(skb); 1017294380cSYangbo Lu if (ptp_class == PTP_CLASS_NONE) 1027294380cSYangbo Lu return -EINVAL; 1037294380cSYangbo Lu 1047294380cSYangbo Lu hdr = ptp_parse_header(skb, ptp_class); 1057294380cSYangbo Lu if (!hdr) 1067294380cSYangbo Lu return -EINVAL; 1077294380cSYangbo Lu 1087294380cSYangbo Lu type = ptp_class & PTP_CLASS_PMASK; 1097294380cSYangbo Lu if (type == PTP_CLASS_IPV4 || type == PTP_CLASS_IPV6) 1107294380cSYangbo Lu *udp = 1; 1117294380cSYangbo Lu else 1127294380cSYangbo Lu *udp = 0; 1137294380cSYangbo Lu 1147294380cSYangbo Lu *msgtype = ptp_get_msgtype(hdr, ptp_class); 1157294380cSYangbo Lu *twostep = hdr->flag_field[0] & 0x2; 1167294380cSYangbo Lu 1177294380cSYangbo Lu base = skb_mac_header(skb); 1187294380cSYangbo Lu *correction_offset = (u8 *)&hdr->correction - base; 1197294380cSYangbo Lu *body_offset = (u8 *)hdr + sizeof(struct ptp_header) - base; 1207294380cSYangbo Lu 1217294380cSYangbo Lu return 0; 1227294380cSYangbo Lu } 1237294380cSYangbo Lu 124f768e751SYangbo Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb) 125d4fd0404SClaudiu Manoil { 1267294380cSYangbo Lu bool do_vlan, do_onestep_tstamp = false, do_twostep_tstamp = false; 1277294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev); 1287294380cSYangbo Lu struct enetc_hw *hw = &priv->si->hw; 129d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 130d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 131d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 1327294380cSYangbo Lu u8 msgtype, twostep, udp; 133d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 1347294380cSYangbo Lu u16 offset1, offset2; 135d4fd0404SClaudiu Manoil int i, count = 0; 1367294380cSYangbo Lu skb_frag_t *frag; 137d4fd0404SClaudiu Manoil unsigned int f; 138d4fd0404SClaudiu Manoil dma_addr_t dma; 139d4fd0404SClaudiu Manoil u8 flags = 0; 140d4fd0404SClaudiu Manoil 141d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 142d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 143d4fd0404SClaudiu Manoil prefetchw(txbd); 144d4fd0404SClaudiu Manoil 145d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 146d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 147d4fd0404SClaudiu Manoil goto dma_err; 148d4fd0404SClaudiu Manoil 149d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 150d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 151d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 152d4fd0404SClaudiu Manoil 153d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 154d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 155d4fd0404SClaudiu Manoil tx_swbd->len = len; 156d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 1577ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 158d4fd0404SClaudiu Manoil count++; 159d4fd0404SClaudiu Manoil 160d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 1617294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 1627294380cSYangbo Lu if (enetc_ptp_parse(skb, &udp, &msgtype, &twostep, &offset1, 1637294380cSYangbo Lu &offset2) || 1647294380cSYangbo Lu msgtype != PTP_MSGTYPE_SYNC || twostep) 1657294380cSYangbo Lu WARN_ONCE(1, "Bad packet for one-step timestamping\n"); 1667294380cSYangbo Lu else 1677294380cSYangbo Lu do_onestep_tstamp = true; 1687294380cSYangbo Lu } else if (skb->cb[0] & ENETC_F_TX_TSTAMP) { 1697294380cSYangbo Lu do_twostep_tstamp = true; 1707294380cSYangbo Lu } 171d4fd0404SClaudiu Manoil 1727294380cSYangbo Lu tx_swbd->do_twostep_tstamp = do_twostep_tstamp; 1737294380cSYangbo Lu tx_swbd->check_wb = tx_swbd->do_twostep_tstamp; 1747294380cSYangbo Lu 1757294380cSYangbo Lu if (do_vlan || do_onestep_tstamp || do_twostep_tstamp) 176d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 177d4fd0404SClaudiu Manoil 17882728b91SClaudiu Manoil if (tx_ring->tsd_enable) 1790d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 180d4fd0404SClaudiu Manoil 181d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 182d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 183d4fd0404SClaudiu Manoil temp_bd.flags = flags; 184d4fd0404SClaudiu Manoil 18582728b91SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_TSE) 18682728b91SClaudiu Manoil temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns, 18782728b91SClaudiu Manoil flags); 1880d08c9ecSPo Liu 189d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 190d4fd0404SClaudiu Manoil u8 e_flags = 0; 191d4fd0404SClaudiu Manoil *txbd = temp_bd; 192d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 193d4fd0404SClaudiu Manoil 194d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 195d4fd0404SClaudiu Manoil flags = 0; 196d4fd0404SClaudiu Manoil tx_swbd++; 197d4fd0404SClaudiu Manoil txbd++; 198d4fd0404SClaudiu Manoil i++; 199d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 200d4fd0404SClaudiu Manoil i = 0; 201d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 202d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 203d4fd0404SClaudiu Manoil } 204d4fd0404SClaudiu Manoil prefetchw(txbd); 205d4fd0404SClaudiu Manoil 206d4fd0404SClaudiu Manoil if (do_vlan) { 207d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 208d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 209d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 210d4fd0404SClaudiu Manoil } 211d4fd0404SClaudiu Manoil 2127294380cSYangbo Lu if (do_onestep_tstamp) { 2137294380cSYangbo Lu u32 lo, hi, val; 2147294380cSYangbo Lu u64 sec, nsec; 2157294380cSYangbo Lu u8 *data; 2167294380cSYangbo Lu 2177294380cSYangbo Lu lo = enetc_rd_hot(hw, ENETC_SICTR0); 2187294380cSYangbo Lu hi = enetc_rd_hot(hw, ENETC_SICTR1); 2197294380cSYangbo Lu sec = (u64)hi << 32 | lo; 2207294380cSYangbo Lu nsec = do_div(sec, 1000000000); 2217294380cSYangbo Lu 2227294380cSYangbo Lu /* Configure extension BD */ 2237294380cSYangbo Lu temp_bd.ext.tstamp = cpu_to_le32(lo & 0x3fffffff); 2247294380cSYangbo Lu e_flags |= ENETC_TXBD_E_FLAGS_ONE_STEP_PTP; 2257294380cSYangbo Lu 2267294380cSYangbo Lu /* Update originTimestamp field of Sync packet 2277294380cSYangbo Lu * - 48 bits seconds field 2287294380cSYangbo Lu * - 32 bits nanseconds field 2297294380cSYangbo Lu */ 2307294380cSYangbo Lu data = skb_mac_header(skb); 2317294380cSYangbo Lu *(__be16 *)(data + offset2) = 2327294380cSYangbo Lu htons((sec >> 32) & 0xffff); 2337294380cSYangbo Lu *(__be32 *)(data + offset2 + 2) = 2347294380cSYangbo Lu htonl(sec & 0xffffffff); 2357294380cSYangbo Lu *(__be32 *)(data + offset2 + 6) = htonl(nsec); 2367294380cSYangbo Lu 2377294380cSYangbo Lu /* Configure single-step register */ 2387294380cSYangbo Lu val = ENETC_PM0_SINGLE_STEP_EN; 2397294380cSYangbo Lu val |= ENETC_SET_SINGLE_STEP_OFFSET(offset1); 2407294380cSYangbo Lu if (udp) 2417294380cSYangbo Lu val |= ENETC_PM0_SINGLE_STEP_CH; 2427294380cSYangbo Lu 2437294380cSYangbo Lu enetc_port_wr(hw, ENETC_PM0_SINGLE_STEP, val); 2447294380cSYangbo Lu enetc_port_wr(hw, ENETC_PM1_SINGLE_STEP, val); 2457294380cSYangbo Lu } else if (do_twostep_tstamp) { 246d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 247d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 248d4fd0404SClaudiu Manoil } 249d4fd0404SClaudiu Manoil 250d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 251d4fd0404SClaudiu Manoil count++; 252d4fd0404SClaudiu Manoil } 253d4fd0404SClaudiu Manoil 254d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 255d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 256d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 257d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 258d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 259d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 260d4fd0404SClaudiu Manoil goto dma_err; 261d4fd0404SClaudiu Manoil 262d4fd0404SClaudiu Manoil *txbd = temp_bd; 263d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 264d4fd0404SClaudiu Manoil 265d4fd0404SClaudiu Manoil flags = 0; 266d4fd0404SClaudiu Manoil tx_swbd++; 267d4fd0404SClaudiu Manoil txbd++; 268d4fd0404SClaudiu Manoil i++; 269d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 270d4fd0404SClaudiu Manoil i = 0; 271d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 272d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 273d4fd0404SClaudiu Manoil } 274d4fd0404SClaudiu Manoil prefetchw(txbd); 275d4fd0404SClaudiu Manoil 276d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 277d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 278d4fd0404SClaudiu Manoil 279d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 280d4fd0404SClaudiu Manoil tx_swbd->len = len; 281d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 2827ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 283d4fd0404SClaudiu Manoil count++; 284d4fd0404SClaudiu Manoil } 285d4fd0404SClaudiu Manoil 286d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 287d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 288d4fd0404SClaudiu Manoil temp_bd.flags = flags; 289d4fd0404SClaudiu Manoil *txbd = temp_bd; 290d4fd0404SClaudiu Manoil 291d504498dSVladimir Oltean tx_ring->tx_swbd[i].is_eof = true; 292d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 293d4fd0404SClaudiu Manoil 294d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 295d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 296d4fd0404SClaudiu Manoil 2974caefbceSMichael Walle skb_tx_timestamp(skb); 2984caefbceSMichael Walle 2997ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 300d4fd0404SClaudiu Manoil 301d4fd0404SClaudiu Manoil return count; 302d4fd0404SClaudiu Manoil 303d4fd0404SClaudiu Manoil dma_err: 304d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 305d4fd0404SClaudiu Manoil 306d4fd0404SClaudiu Manoil do { 307d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 3089d2b68ccSVladimir Oltean enetc_free_tx_frame(tx_ring, tx_swbd); 309d4fd0404SClaudiu Manoil if (i == 0) 310d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 311d4fd0404SClaudiu Manoil i--; 312d4fd0404SClaudiu Manoil } while (count--); 313d4fd0404SClaudiu Manoil 314d4fd0404SClaudiu Manoil return 0; 315d4fd0404SClaudiu Manoil } 316d4fd0404SClaudiu Manoil 3177294380cSYangbo Lu static netdev_tx_t enetc_start_xmit(struct sk_buff *skb, 3187294380cSYangbo Lu struct net_device *ndev) 3190486185eSVladimir Oltean { 3200486185eSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 3210486185eSVladimir Oltean struct enetc_bdr *tx_ring; 322*acede3c5SIoana Ciornei int count, err; 3230486185eSVladimir Oltean 3247ce9c3d3SYangbo Lu /* Queue one-step Sync packet if already locked */ 3257ce9c3d3SYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 3267ce9c3d3SYangbo Lu if (test_and_set_bit_lock(ENETC_TX_ONESTEP_TSTAMP_IN_PROGRESS, 3277ce9c3d3SYangbo Lu &priv->flags)) { 3287ce9c3d3SYangbo Lu skb_queue_tail(&priv->tx_skbs, skb); 3297ce9c3d3SYangbo Lu return NETDEV_TX_OK; 3307ce9c3d3SYangbo Lu } 3317ce9c3d3SYangbo Lu } 3327ce9c3d3SYangbo Lu 3330486185eSVladimir Oltean tx_ring = priv->tx_ring[skb->queue_mapping]; 3340486185eSVladimir Oltean 3350486185eSVladimir Oltean if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 3360486185eSVladimir Oltean if (unlikely(skb_linearize(skb))) 3370486185eSVladimir Oltean goto drop_packet_err; 3380486185eSVladimir Oltean 3390486185eSVladimir Oltean count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 3400486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 3410486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 3420486185eSVladimir Oltean return NETDEV_TX_BUSY; 3430486185eSVladimir Oltean } 3440486185eSVladimir Oltean 345*acede3c5SIoana Ciornei if (skb->ip_summed == CHECKSUM_PARTIAL) { 346*acede3c5SIoana Ciornei err = skb_checksum_help(skb); 347*acede3c5SIoana Ciornei if (err) 348*acede3c5SIoana Ciornei goto drop_packet_err; 349*acede3c5SIoana Ciornei } 350*acede3c5SIoana Ciornei 3510486185eSVladimir Oltean enetc_lock_mdio(); 352f768e751SYangbo Lu count = enetc_map_tx_buffs(tx_ring, skb); 3530486185eSVladimir Oltean enetc_unlock_mdio(); 3540486185eSVladimir Oltean 3550486185eSVladimir Oltean if (unlikely(!count)) 3560486185eSVladimir Oltean goto drop_packet_err; 3570486185eSVladimir Oltean 3580486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 3590486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 3600486185eSVladimir Oltean 3610486185eSVladimir Oltean return NETDEV_TX_OK; 3620486185eSVladimir Oltean 3630486185eSVladimir Oltean drop_packet_err: 3640486185eSVladimir Oltean dev_kfree_skb_any(skb); 3650486185eSVladimir Oltean return NETDEV_TX_OK; 3660486185eSVladimir Oltean } 3670486185eSVladimir Oltean 3687294380cSYangbo Lu netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 3697294380cSYangbo Lu { 3707294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 3717294380cSYangbo Lu u8 udp, msgtype, twostep; 3727294380cSYangbo Lu u16 offset1, offset2; 3737294380cSYangbo Lu 3747294380cSYangbo Lu /* Mark tx timestamp type on skb->cb[0] if requires */ 3757294380cSYangbo Lu if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 3767294380cSYangbo Lu (priv->active_offloads & ENETC_F_TX_TSTAMP_MASK)) { 3777294380cSYangbo Lu skb->cb[0] = priv->active_offloads & ENETC_F_TX_TSTAMP_MASK; 3787294380cSYangbo Lu } else { 3797294380cSYangbo Lu skb->cb[0] = 0; 3807294380cSYangbo Lu } 3817294380cSYangbo Lu 3827294380cSYangbo Lu /* Fall back to two-step timestamp if not one-step Sync packet */ 3837294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 3847294380cSYangbo Lu if (enetc_ptp_parse(skb, &udp, &msgtype, &twostep, 3857294380cSYangbo Lu &offset1, &offset2) || 3867294380cSYangbo Lu msgtype != PTP_MSGTYPE_SYNC || twostep != 0) 3877294380cSYangbo Lu skb->cb[0] = ENETC_F_TX_TSTAMP; 3887294380cSYangbo Lu } 3897294380cSYangbo Lu 3907294380cSYangbo Lu return enetc_start_xmit(skb, ndev); 3917294380cSYangbo Lu } 3927294380cSYangbo Lu 393d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 394d4fd0404SClaudiu Manoil { 395d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 396d4fd0404SClaudiu Manoil int i; 397d4fd0404SClaudiu Manoil 398fd5736bfSAlex Marginean enetc_lock_mdio(); 399fd5736bfSAlex Marginean 400d4fd0404SClaudiu Manoil /* disable interrupts */ 401fd5736bfSAlex Marginean enetc_wr_reg_hot(v->rbier, 0); 402fd5736bfSAlex Marginean enetc_wr_reg_hot(v->ricr1, v->rx_ictt); 403d4fd0404SClaudiu Manoil 4040574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 405fd5736bfSAlex Marginean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0); 406fd5736bfSAlex Marginean 407fd5736bfSAlex Marginean enetc_unlock_mdio(); 408d4fd0404SClaudiu Manoil 409215602a8SJiafei Pan napi_schedule(&v->napi); 410d4fd0404SClaudiu Manoil 411d4fd0404SClaudiu Manoil return IRQ_HANDLED; 412d4fd0404SClaudiu Manoil } 413d4fd0404SClaudiu Manoil 414ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 415ae0e6a5dSClaudiu Manoil { 416ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 417ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 418ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 419ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 420ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 421ae0e6a5dSClaudiu Manoil 422ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 423ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 424ae0e6a5dSClaudiu Manoil } 425ae0e6a5dSClaudiu Manoil 426ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 427ae0e6a5dSClaudiu Manoil { 4289f7afa05SClaudiu Manoil struct dim_sample dim_sample = {}; 429ae0e6a5dSClaudiu Manoil 430ae0e6a5dSClaudiu Manoil v->comp_cnt++; 431ae0e6a5dSClaudiu Manoil 432ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 433ae0e6a5dSClaudiu Manoil return; 434ae0e6a5dSClaudiu Manoil 435ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 436ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 437ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 438ae0e6a5dSClaudiu Manoil &dim_sample); 439ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 440ae0e6a5dSClaudiu Manoil } 441ae0e6a5dSClaudiu Manoil 442d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 443d4fd0404SClaudiu Manoil { 444fd5736bfSAlex Marginean int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 445d4fd0404SClaudiu Manoil 446d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 447d4fd0404SClaudiu Manoil } 448d4fd0404SClaudiu Manoil 44965d0cbb4SVladimir Oltean static bool enetc_page_reusable(struct page *page) 45065d0cbb4SVladimir Oltean { 45165d0cbb4SVladimir Oltean return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 45265d0cbb4SVladimir Oltean } 45365d0cbb4SVladimir Oltean 45465d0cbb4SVladimir Oltean static void enetc_reuse_page(struct enetc_bdr *rx_ring, 45565d0cbb4SVladimir Oltean struct enetc_rx_swbd *old) 45665d0cbb4SVladimir Oltean { 45765d0cbb4SVladimir Oltean struct enetc_rx_swbd *new; 45865d0cbb4SVladimir Oltean 45965d0cbb4SVladimir Oltean new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 46065d0cbb4SVladimir Oltean 46165d0cbb4SVladimir Oltean /* next buf that may reuse a page */ 46265d0cbb4SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 46365d0cbb4SVladimir Oltean 46465d0cbb4SVladimir Oltean /* copy page reference */ 46565d0cbb4SVladimir Oltean *new = *old; 46665d0cbb4SVladimir Oltean } 46765d0cbb4SVladimir Oltean 468d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 469d3982312SY.b. Lu u64 *tstamp) 470d3982312SY.b. Lu { 471cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 472d3982312SY.b. Lu 4736d36ecdbSVladimir Oltean lo = enetc_rd_hot(hw, ENETC_SICTR0); 4746d36ecdbSVladimir Oltean hi = enetc_rd_hot(hw, ENETC_SICTR1); 475cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 476cec4f328SY.b. Lu if (lo <= tstamp_lo) 477d3982312SY.b. Lu hi -= 1; 478cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 479d3982312SY.b. Lu } 480d3982312SY.b. Lu 481d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 482d3982312SY.b. Lu { 483d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 484d3982312SY.b. Lu 485d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 486d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 487d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 488847cbfc0SVladimir Oltean skb_txtime_consumed(skb); 489d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 490d3982312SY.b. Lu } 491d3982312SY.b. Lu } 492d3982312SY.b. Lu 4937ed2bc80SVladimir Oltean static void enetc_recycle_xdp_tx_buff(struct enetc_bdr *tx_ring, 4947ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd) 4957ed2bc80SVladimir Oltean { 4967ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev); 4977ed2bc80SVladimir Oltean struct enetc_rx_swbd rx_swbd = { 4987ed2bc80SVladimir Oltean .dma = tx_swbd->dma, 4997ed2bc80SVladimir Oltean .page = tx_swbd->page, 5007ed2bc80SVladimir Oltean .page_offset = tx_swbd->page_offset, 5017ed2bc80SVladimir Oltean .dir = tx_swbd->dir, 5027ed2bc80SVladimir Oltean .len = tx_swbd->len, 5037ed2bc80SVladimir Oltean }; 5047eab503bSVladimir Oltean struct enetc_bdr *rx_ring; 5057eab503bSVladimir Oltean 5067eab503bSVladimir Oltean rx_ring = enetc_rx_ring_from_xdp_tx_ring(priv, tx_ring); 5077ed2bc80SVladimir Oltean 5087ed2bc80SVladimir Oltean if (likely(enetc_swbd_unused(rx_ring))) { 5097ed2bc80SVladimir Oltean enetc_reuse_page(rx_ring, &rx_swbd); 5107ed2bc80SVladimir Oltean 5117ed2bc80SVladimir Oltean /* sync for use by the device */ 5127ed2bc80SVladimir Oltean dma_sync_single_range_for_device(rx_ring->dev, rx_swbd.dma, 5137ed2bc80SVladimir Oltean rx_swbd.page_offset, 5147ed2bc80SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP, 5157ed2bc80SVladimir Oltean rx_swbd.dir); 5167ed2bc80SVladimir Oltean 5177ed2bc80SVladimir Oltean rx_ring->stats.recycles++; 5187ed2bc80SVladimir Oltean } else { 5197ed2bc80SVladimir Oltean /* RX ring is already full, we need to unmap and free the 5207ed2bc80SVladimir Oltean * page, since there's nothing useful we can do with it. 5217ed2bc80SVladimir Oltean */ 5227ed2bc80SVladimir Oltean rx_ring->stats.recycle_failures++; 5237ed2bc80SVladimir Oltean 5247ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd.dma, PAGE_SIZE, 5257ed2bc80SVladimir Oltean rx_swbd.dir); 5267ed2bc80SVladimir Oltean __free_page(rx_swbd.page); 5277ed2bc80SVladimir Oltean } 5287ed2bc80SVladimir Oltean 5297ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight--; 5307ed2bc80SVladimir Oltean } 5317ed2bc80SVladimir Oltean 532d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 533d4fd0404SClaudiu Manoil { 534d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 5357294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 536d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 537d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 538d4fd0404SClaudiu Manoil int i, bds_to_clean; 5397294380cSYangbo Lu bool do_twostep_tstamp; 540d3982312SY.b. Lu u64 tstamp = 0; 541d4fd0404SClaudiu Manoil 542d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 543d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 544fd5736bfSAlex Marginean 545d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 546d4fd0404SClaudiu Manoil 5477294380cSYangbo Lu do_twostep_tstamp = false; 548d3982312SY.b. Lu 549d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 5509d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd); 5519d2b68ccSVladimir Oltean struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd); 552a93580a0SVladimir Oltean bool is_eof = tx_swbd->is_eof; 5539d2b68ccSVladimir Oltean 554d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 555d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 556d3982312SY.b. Lu union enetc_tx_bd *txbd; 557d3982312SY.b. Lu 558d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 559d3982312SY.b. Lu 560d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 5617294380cSYangbo Lu tx_swbd->do_twostep_tstamp) { 562d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 563d3982312SY.b. Lu &tstamp); 5647294380cSYangbo Lu do_twostep_tstamp = true; 565d3982312SY.b. Lu } 566d3982312SY.b. Lu } 567d3982312SY.b. Lu 5687ed2bc80SVladimir Oltean if (tx_swbd->is_xdp_tx) 5697ed2bc80SVladimir Oltean enetc_recycle_xdp_tx_buff(tx_ring, tx_swbd); 5707ed2bc80SVladimir Oltean else if (likely(tx_swbd->dma)) 571d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 572f4a0be84SClaudiu Manoil 5739d2b68ccSVladimir Oltean if (xdp_frame) { 5749d2b68ccSVladimir Oltean xdp_return_frame(xdp_frame); 5759d2b68ccSVladimir Oltean } else if (skb) { 5767294380cSYangbo Lu if (unlikely(tx_swbd->skb->cb[0] & 5777294380cSYangbo Lu ENETC_F_TX_ONESTEP_SYNC_TSTAMP)) { 5787294380cSYangbo Lu /* Start work to release lock for next one-step 5797294380cSYangbo Lu * timestamping packet. And send one skb in 5807294380cSYangbo Lu * tx_skbs queue if has. 5817294380cSYangbo Lu */ 582b6faf160SYangbo Lu schedule_work(&priv->tx_onestep_tstamp); 5837294380cSYangbo Lu } else if (unlikely(do_twostep_tstamp)) { 5849d2b68ccSVladimir Oltean enetc_tstamp_tx(skb, tstamp); 5857294380cSYangbo Lu do_twostep_tstamp = false; 586d3982312SY.b. Lu } 5879d2b68ccSVladimir Oltean napi_consume_skb(skb, napi_budget); 588d4fd0404SClaudiu Manoil } 589d4fd0404SClaudiu Manoil 590d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 5911ee8d6f3SVladimir Oltean /* Scrub the swbd here so we don't have to do that 5921ee8d6f3SVladimir Oltean * when we reuse it during xmit 5931ee8d6f3SVladimir Oltean */ 5941ee8d6f3SVladimir Oltean memset(tx_swbd, 0, sizeof(*tx_swbd)); 595d4fd0404SClaudiu Manoil 596d4fd0404SClaudiu Manoil bds_to_clean--; 597d4fd0404SClaudiu Manoil tx_swbd++; 598d4fd0404SClaudiu Manoil i++; 599d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 600d4fd0404SClaudiu Manoil i = 0; 601d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 602d4fd0404SClaudiu Manoil } 603d4fd0404SClaudiu Manoil 604d4fd0404SClaudiu Manoil /* BD iteration loop end */ 605a93580a0SVladimir Oltean if (is_eof) { 606d4fd0404SClaudiu Manoil tx_frm_cnt++; 607d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 608fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) | 609d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 610d4fd0404SClaudiu Manoil } 611d4fd0404SClaudiu Manoil 612d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 613d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 614d4fd0404SClaudiu Manoil } 615d4fd0404SClaudiu Manoil 616d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 617d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 618d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 619d4fd0404SClaudiu Manoil 620d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 621d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 622d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 623d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 624d4fd0404SClaudiu Manoil } 625d4fd0404SClaudiu Manoil 626d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 627d4fd0404SClaudiu Manoil } 628d4fd0404SClaudiu Manoil 629d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 630d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 631d4fd0404SClaudiu Manoil { 6327ed2bc80SVladimir Oltean bool xdp = !!(rx_ring->xdp.prog); 633d4fd0404SClaudiu Manoil struct page *page; 634d4fd0404SClaudiu Manoil dma_addr_t addr; 635d4fd0404SClaudiu Manoil 636d4fd0404SClaudiu Manoil page = dev_alloc_page(); 637d4fd0404SClaudiu Manoil if (unlikely(!page)) 638d4fd0404SClaudiu Manoil return false; 639d4fd0404SClaudiu Manoil 6407ed2bc80SVladimir Oltean /* For XDP_TX, we forgo dma_unmap -> dma_map */ 6417ed2bc80SVladimir Oltean rx_swbd->dir = xdp ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE; 6427ed2bc80SVladimir Oltean 6437ed2bc80SVladimir Oltean addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, rx_swbd->dir); 644d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 645d4fd0404SClaudiu Manoil __free_page(page); 646d4fd0404SClaudiu Manoil 647d4fd0404SClaudiu Manoil return false; 648d4fd0404SClaudiu Manoil } 649d4fd0404SClaudiu Manoil 650d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 651d4fd0404SClaudiu Manoil rx_swbd->page = page; 652d1b15102SVladimir Oltean rx_swbd->page_offset = rx_ring->buffer_offset; 653d4fd0404SClaudiu Manoil 654d4fd0404SClaudiu Manoil return true; 655d4fd0404SClaudiu Manoil } 656d4fd0404SClaudiu Manoil 657d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 658d4fd0404SClaudiu Manoil { 659d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 660d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 661d4fd0404SClaudiu Manoil int i, j; 662d4fd0404SClaudiu Manoil 663d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 664d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 665714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 666d4fd0404SClaudiu Manoil 667d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 668d4fd0404SClaudiu Manoil /* try reuse page */ 669d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 670d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 671d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 672d4fd0404SClaudiu Manoil break; 673d4fd0404SClaudiu Manoil } 674d4fd0404SClaudiu Manoil } 675d4fd0404SClaudiu Manoil 676d4fd0404SClaudiu Manoil /* update RxBD */ 677d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 678d4fd0404SClaudiu Manoil rx_swbd->page_offset); 679d4fd0404SClaudiu Manoil /* clear 'R" as well */ 680d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 681d4fd0404SClaudiu Manoil 682c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 683c027aa92SVladimir Oltean rx_swbd = &rx_ring->rx_swbd[i]; 684d4fd0404SClaudiu Manoil } 685d4fd0404SClaudiu Manoil 686d4fd0404SClaudiu Manoil if (likely(j)) { 687d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 688d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 6897a5222cbSVladimir Oltean 6907a5222cbSVladimir Oltean /* update ENETC's consumer index */ 6917a5222cbSVladimir Oltean enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use); 692d4fd0404SClaudiu Manoil } 693d4fd0404SClaudiu Manoil 694d4fd0404SClaudiu Manoil return j; 695d4fd0404SClaudiu Manoil } 696d4fd0404SClaudiu Manoil 697434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 698d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 699d3982312SY.b. Lu union enetc_rx_bd *rxbd, 700d3982312SY.b. Lu struct sk_buff *skb) 701d3982312SY.b. Lu { 702d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 703d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 704d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 705cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 706d3982312SY.b. Lu u64 tstamp; 707d3982312SY.b. Lu 708cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 709fd5736bfSAlex Marginean lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0); 710fd5736bfSAlex Marginean hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1); 711434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 712434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 713cec4f328SY.b. Lu if (lo <= tstamp_lo) 714d3982312SY.b. Lu hi -= 1; 715d3982312SY.b. Lu 716cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 717d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 718d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 719d3982312SY.b. Lu } 720d3982312SY.b. Lu } 721d3982312SY.b. Lu #endif 722d3982312SY.b. Lu 723d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 724d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 725d4fd0404SClaudiu Manoil { 726d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 727827b6fd0SVladimir Oltean 728d3982312SY.b. Lu /* TODO: hashing */ 729d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 730d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 731d4fd0404SClaudiu Manoil 732d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 733d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 734d4fd0404SClaudiu Manoil } 735d4fd0404SClaudiu Manoil 736827b6fd0SVladimir Oltean if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) { 737827b6fd0SVladimir Oltean __be16 tpid = 0; 738827b6fd0SVladimir Oltean 739827b6fd0SVladimir Oltean switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) { 740827b6fd0SVladimir Oltean case 0: 741827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021Q); 742827b6fd0SVladimir Oltean break; 743827b6fd0SVladimir Oltean case 1: 744827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021AD); 745827b6fd0SVladimir Oltean break; 746827b6fd0SVladimir Oltean case 2: 747827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 748827b6fd0SVladimir Oltean ENETC_PCVLANR1)); 749827b6fd0SVladimir Oltean break; 750827b6fd0SVladimir Oltean case 3: 751827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 752827b6fd0SVladimir Oltean ENETC_PCVLANR2)); 753827b6fd0SVladimir Oltean break; 754827b6fd0SVladimir Oltean default: 755827b6fd0SVladimir Oltean break; 756827b6fd0SVladimir Oltean } 757827b6fd0SVladimir Oltean 758827b6fd0SVladimir Oltean __vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt)); 759827b6fd0SVladimir Oltean } 760827b6fd0SVladimir Oltean 761434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 762d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 763d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 764d3982312SY.b. Lu #endif 765d4fd0404SClaudiu Manoil } 766d4fd0404SClaudiu Manoil 7677ed2bc80SVladimir Oltean /* This gets called during the non-XDP NAPI poll cycle as well as on XDP_PASS, 7687ed2bc80SVladimir Oltean * so it needs to work with both DMA_FROM_DEVICE as well as DMA_BIDIRECTIONAL 7697ed2bc80SVladimir Oltean * mapped buffers. 7707ed2bc80SVladimir Oltean */ 771d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 772d4fd0404SClaudiu Manoil int i, u16 size) 773d4fd0404SClaudiu Manoil { 774d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 775d4fd0404SClaudiu Manoil 776d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 777d4fd0404SClaudiu Manoil rx_swbd->page_offset, 7787ed2bc80SVladimir Oltean size, rx_swbd->dir); 779d4fd0404SClaudiu Manoil return rx_swbd; 780d4fd0404SClaudiu Manoil } 781d4fd0404SClaudiu Manoil 7826b04830dSVladimir Oltean /* Reuse the current page without performing half-page buffer flipping */ 783d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 784d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 785d4fd0404SClaudiu Manoil { 786d1b15102SVladimir Oltean size_t buffer_size = ENETC_RXB_TRUESIZE - rx_ring->buffer_offset; 787d1b15102SVladimir Oltean 788d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 789d4fd0404SClaudiu Manoil 790d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 791d4fd0404SClaudiu Manoil rx_swbd->page_offset, 7927ed2bc80SVladimir Oltean buffer_size, rx_swbd->dir); 7936b04830dSVladimir Oltean 7946b04830dSVladimir Oltean rx_swbd->page = NULL; 7956b04830dSVladimir Oltean } 7966b04830dSVladimir Oltean 7976b04830dSVladimir Oltean /* Reuse the current page by performing half-page buffer flipping */ 7986b04830dSVladimir Oltean static void enetc_flip_rx_buff(struct enetc_bdr *rx_ring, 7996b04830dSVladimir Oltean struct enetc_rx_swbd *rx_swbd) 8006b04830dSVladimir Oltean { 8016b04830dSVladimir Oltean if (likely(enetc_page_reusable(rx_swbd->page))) { 8026b04830dSVladimir Oltean rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 8036b04830dSVladimir Oltean page_ref_inc(rx_swbd->page); 8046b04830dSVladimir Oltean 8056b04830dSVladimir Oltean enetc_put_rx_buff(rx_ring, rx_swbd); 806d4fd0404SClaudiu Manoil } else { 8077ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 8087ed2bc80SVladimir Oltean rx_swbd->dir); 809d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 810d4fd0404SClaudiu Manoil } 8116b04830dSVladimir Oltean } 812d4fd0404SClaudiu Manoil 813d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 814d4fd0404SClaudiu Manoil int i, u16 size) 815d4fd0404SClaudiu Manoil { 816d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 817d4fd0404SClaudiu Manoil struct sk_buff *skb; 818d4fd0404SClaudiu Manoil void *ba; 819d4fd0404SClaudiu Manoil 820d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 821d1b15102SVladimir Oltean skb = build_skb(ba - rx_ring->buffer_offset, ENETC_RXB_TRUESIZE); 822d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 823d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 824d4fd0404SClaudiu Manoil return NULL; 825d4fd0404SClaudiu Manoil } 826d4fd0404SClaudiu Manoil 827d1b15102SVladimir Oltean skb_reserve(skb, rx_ring->buffer_offset); 828d4fd0404SClaudiu Manoil __skb_put(skb, size); 829d4fd0404SClaudiu Manoil 8306b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, rx_swbd); 831d4fd0404SClaudiu Manoil 832d4fd0404SClaudiu Manoil return skb; 833d4fd0404SClaudiu Manoil } 834d4fd0404SClaudiu Manoil 835d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 836d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 837d4fd0404SClaudiu Manoil { 838d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 839d4fd0404SClaudiu Manoil 840d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 841d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 842d4fd0404SClaudiu Manoil 8436b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, rx_swbd); 844d4fd0404SClaudiu Manoil } 845d4fd0404SClaudiu Manoil 8462fa423f5SVladimir Oltean static bool enetc_check_bd_errors_and_consume(struct enetc_bdr *rx_ring, 8472fa423f5SVladimir Oltean u32 bd_status, 8482fa423f5SVladimir Oltean union enetc_rx_bd **rxbd, int *i) 8492fa423f5SVladimir Oltean { 8502fa423f5SVladimir Oltean if (likely(!(bd_status & ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK)))) 8512fa423f5SVladimir Oltean return false; 8522fa423f5SVladimir Oltean 853672f9a21SVladimir Oltean enetc_put_rx_buff(rx_ring, &rx_ring->rx_swbd[*i]); 8542fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 8552fa423f5SVladimir Oltean 8562fa423f5SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 8572fa423f5SVladimir Oltean dma_rmb(); 8582fa423f5SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 8592fa423f5SVladimir Oltean 860672f9a21SVladimir Oltean enetc_put_rx_buff(rx_ring, &rx_ring->rx_swbd[*i]); 8612fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 8622fa423f5SVladimir Oltean } 8632fa423f5SVladimir Oltean 8642fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_dropped++; 8652fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_errors++; 8662fa423f5SVladimir Oltean 8672fa423f5SVladimir Oltean return true; 8682fa423f5SVladimir Oltean } 8692fa423f5SVladimir Oltean 870a800abd3SVladimir Oltean static struct sk_buff *enetc_build_skb(struct enetc_bdr *rx_ring, 871a800abd3SVladimir Oltean u32 bd_status, union enetc_rx_bd **rxbd, 872d1b15102SVladimir Oltean int *i, int *cleaned_cnt, int buffer_size) 873a800abd3SVladimir Oltean { 874a800abd3SVladimir Oltean struct sk_buff *skb; 875a800abd3SVladimir Oltean u16 size; 876a800abd3SVladimir Oltean 877a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 878a800abd3SVladimir Oltean skb = enetc_map_rx_buff_to_skb(rx_ring, *i, size); 879a800abd3SVladimir Oltean if (!skb) 880a800abd3SVladimir Oltean return NULL; 881a800abd3SVladimir Oltean 882a800abd3SVladimir Oltean enetc_get_offloads(rx_ring, *rxbd, skb); 883a800abd3SVladimir Oltean 884a800abd3SVladimir Oltean (*cleaned_cnt)++; 885a800abd3SVladimir Oltean 886a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 887a800abd3SVladimir Oltean 888a800abd3SVladimir Oltean /* not last BD in frame? */ 889a800abd3SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 890a800abd3SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 891d1b15102SVladimir Oltean size = buffer_size; 892a800abd3SVladimir Oltean 893a800abd3SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 894a800abd3SVladimir Oltean dma_rmb(); 895a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 896a800abd3SVladimir Oltean } 897a800abd3SVladimir Oltean 898a800abd3SVladimir Oltean enetc_add_rx_buff_to_skb(rx_ring, *i, size, skb); 899a800abd3SVladimir Oltean 900a800abd3SVladimir Oltean (*cleaned_cnt)++; 901a800abd3SVladimir Oltean 902a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 903a800abd3SVladimir Oltean } 904a800abd3SVladimir Oltean 905a800abd3SVladimir Oltean skb_record_rx_queue(skb, rx_ring->index); 906a800abd3SVladimir Oltean skb->protocol = eth_type_trans(skb, rx_ring->ndev); 907a800abd3SVladimir Oltean 908a800abd3SVladimir Oltean return skb; 909a800abd3SVladimir Oltean } 910a800abd3SVladimir Oltean 911d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 912d4fd0404SClaudiu Manoil 913d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 914d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 915d4fd0404SClaudiu Manoil { 916d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 917d4fd0404SClaudiu Manoil int cleaned_cnt, i; 918d4fd0404SClaudiu Manoil 919d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 920d4fd0404SClaudiu Manoil /* next descriptor to process */ 921d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 922d4fd0404SClaudiu Manoil 923d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 924d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 925d4fd0404SClaudiu Manoil struct sk_buff *skb; 926d4fd0404SClaudiu Manoil u32 bd_status; 927d4fd0404SClaudiu Manoil 9287a5222cbSVladimir Oltean if (cleaned_cnt >= ENETC_RXBD_BUNDLE) 9297a5222cbSVladimir Oltean cleaned_cnt -= enetc_refill_rx_ring(rx_ring, 9307a5222cbSVladimir Oltean cleaned_cnt); 931d4fd0404SClaudiu Manoil 932714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 933d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 9346d36ecdbSVladimir Oltean if (!bd_status) 935d4fd0404SClaudiu Manoil break; 936d4fd0404SClaudiu Manoil 937fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 938d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 9392fa423f5SVladimir Oltean 9402fa423f5SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 9412fa423f5SVladimir Oltean &rxbd, &i)) 9422fa423f5SVladimir Oltean break; 9432fa423f5SVladimir Oltean 944a800abd3SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, &i, 945d1b15102SVladimir Oltean &cleaned_cnt, ENETC_RXB_DMA_SIZE); 9466d36ecdbSVladimir Oltean if (!skb) 947d4fd0404SClaudiu Manoil break; 948d4fd0404SClaudiu Manoil 949d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 950a800abd3SVladimir Oltean rx_frm_cnt++; 951d4fd0404SClaudiu Manoil 952d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 953d4fd0404SClaudiu Manoil } 954d4fd0404SClaudiu Manoil 955d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 956d4fd0404SClaudiu Manoil 957d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 958d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 959d4fd0404SClaudiu Manoil 960d4fd0404SClaudiu Manoil return rx_frm_cnt; 961d4fd0404SClaudiu Manoil } 962d4fd0404SClaudiu Manoil 9637ed2bc80SVladimir Oltean static void enetc_xdp_map_tx_buff(struct enetc_bdr *tx_ring, int i, 9647ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd, 9657ed2bc80SVladimir Oltean int frm_len) 9667ed2bc80SVladimir Oltean { 9677ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 9687ed2bc80SVladimir Oltean 9697ed2bc80SVladimir Oltean prefetchw(txbd); 9707ed2bc80SVladimir Oltean 9717ed2bc80SVladimir Oltean enetc_clear_tx_bd(txbd); 9727ed2bc80SVladimir Oltean txbd->addr = cpu_to_le64(tx_swbd->dma + tx_swbd->page_offset); 9737ed2bc80SVladimir Oltean txbd->buf_len = cpu_to_le16(tx_swbd->len); 9747ed2bc80SVladimir Oltean txbd->frm_len = cpu_to_le16(frm_len); 9757ed2bc80SVladimir Oltean 9767ed2bc80SVladimir Oltean memcpy(&tx_ring->tx_swbd[i], tx_swbd, sizeof(*tx_swbd)); 9777ed2bc80SVladimir Oltean } 9787ed2bc80SVladimir Oltean 9797ed2bc80SVladimir Oltean /* Puts in the TX ring one XDP frame, mapped as an array of TX software buffer 9807ed2bc80SVladimir Oltean * descriptors. 9817ed2bc80SVladimir Oltean */ 9827ed2bc80SVladimir Oltean static bool enetc_xdp_tx(struct enetc_bdr *tx_ring, 9837ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_arr, int num_tx_swbd) 9847ed2bc80SVladimir Oltean { 9857ed2bc80SVladimir Oltean struct enetc_tx_swbd *tmp_tx_swbd = xdp_tx_arr; 9867ed2bc80SVladimir Oltean int i, k, frm_len = tmp_tx_swbd->len; 9877ed2bc80SVladimir Oltean 9887ed2bc80SVladimir Oltean if (unlikely(enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(num_tx_swbd))) 9897ed2bc80SVladimir Oltean return false; 9907ed2bc80SVladimir Oltean 9917ed2bc80SVladimir Oltean while (unlikely(!tmp_tx_swbd->is_eof)) { 9927ed2bc80SVladimir Oltean tmp_tx_swbd++; 9937ed2bc80SVladimir Oltean frm_len += tmp_tx_swbd->len; 9947ed2bc80SVladimir Oltean } 9957ed2bc80SVladimir Oltean 9967ed2bc80SVladimir Oltean i = tx_ring->next_to_use; 9977ed2bc80SVladimir Oltean 9987ed2bc80SVladimir Oltean for (k = 0; k < num_tx_swbd; k++) { 9997ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[k]; 10007ed2bc80SVladimir Oltean 10017ed2bc80SVladimir Oltean enetc_xdp_map_tx_buff(tx_ring, i, xdp_tx_swbd, frm_len); 10027ed2bc80SVladimir Oltean 10037ed2bc80SVladimir Oltean /* last BD needs 'F' bit set */ 10047ed2bc80SVladimir Oltean if (xdp_tx_swbd->is_eof) { 10057ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 10067ed2bc80SVladimir Oltean 10077ed2bc80SVladimir Oltean txbd->flags = ENETC_TXBD_FLAGS_F; 10087ed2bc80SVladimir Oltean } 10097ed2bc80SVladimir Oltean 10107ed2bc80SVladimir Oltean enetc_bdr_idx_inc(tx_ring, &i); 10117ed2bc80SVladimir Oltean } 10127ed2bc80SVladimir Oltean 10137ed2bc80SVladimir Oltean tx_ring->next_to_use = i; 10147ed2bc80SVladimir Oltean 10157ed2bc80SVladimir Oltean return true; 10167ed2bc80SVladimir Oltean } 10177ed2bc80SVladimir Oltean 10189d2b68ccSVladimir Oltean static int enetc_xdp_frame_to_xdp_tx_swbd(struct enetc_bdr *tx_ring, 10199d2b68ccSVladimir Oltean struct enetc_tx_swbd *xdp_tx_arr, 10209d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame) 10219d2b68ccSVladimir Oltean { 10229d2b68ccSVladimir Oltean struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[0]; 10239d2b68ccSVladimir Oltean struct skb_shared_info *shinfo; 10249d2b68ccSVladimir Oltean void *data = xdp_frame->data; 10259d2b68ccSVladimir Oltean int len = xdp_frame->len; 10269d2b68ccSVladimir Oltean skb_frag_t *frag; 10279d2b68ccSVladimir Oltean dma_addr_t dma; 10289d2b68ccSVladimir Oltean unsigned int f; 10299d2b68ccSVladimir Oltean int n = 0; 10309d2b68ccSVladimir Oltean 10319d2b68ccSVladimir Oltean dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE); 10329d2b68ccSVladimir Oltean if (unlikely(dma_mapping_error(tx_ring->dev, dma))) { 10339d2b68ccSVladimir Oltean netdev_err(tx_ring->ndev, "DMA map error\n"); 10349d2b68ccSVladimir Oltean return -1; 10359d2b68ccSVladimir Oltean } 10369d2b68ccSVladimir Oltean 10379d2b68ccSVladimir Oltean xdp_tx_swbd->dma = dma; 10389d2b68ccSVladimir Oltean xdp_tx_swbd->dir = DMA_TO_DEVICE; 10399d2b68ccSVladimir Oltean xdp_tx_swbd->len = len; 10409d2b68ccSVladimir Oltean xdp_tx_swbd->is_xdp_redirect = true; 10419d2b68ccSVladimir Oltean xdp_tx_swbd->is_eof = false; 10429d2b68ccSVladimir Oltean xdp_tx_swbd->xdp_frame = NULL; 10439d2b68ccSVladimir Oltean 10449d2b68ccSVladimir Oltean n++; 10459d2b68ccSVladimir Oltean xdp_tx_swbd = &xdp_tx_arr[n]; 10469d2b68ccSVladimir Oltean 10479d2b68ccSVladimir Oltean shinfo = xdp_get_shared_info_from_frame(xdp_frame); 10489d2b68ccSVladimir Oltean 10499d2b68ccSVladimir Oltean for (f = 0, frag = &shinfo->frags[0]; f < shinfo->nr_frags; 10509d2b68ccSVladimir Oltean f++, frag++) { 10519d2b68ccSVladimir Oltean data = skb_frag_address(frag); 10529d2b68ccSVladimir Oltean len = skb_frag_size(frag); 10539d2b68ccSVladimir Oltean 10549d2b68ccSVladimir Oltean dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE); 10559d2b68ccSVladimir Oltean if (unlikely(dma_mapping_error(tx_ring->dev, dma))) { 10569d2b68ccSVladimir Oltean /* Undo the DMA mapping for all fragments */ 1057626b598aSDan Carpenter while (--n >= 0) 10589d2b68ccSVladimir Oltean enetc_unmap_tx_buff(tx_ring, &xdp_tx_arr[n]); 10599d2b68ccSVladimir Oltean 10609d2b68ccSVladimir Oltean netdev_err(tx_ring->ndev, "DMA map error\n"); 10619d2b68ccSVladimir Oltean return -1; 10629d2b68ccSVladimir Oltean } 10639d2b68ccSVladimir Oltean 10649d2b68ccSVladimir Oltean xdp_tx_swbd->dma = dma; 10659d2b68ccSVladimir Oltean xdp_tx_swbd->dir = DMA_TO_DEVICE; 10669d2b68ccSVladimir Oltean xdp_tx_swbd->len = len; 10679d2b68ccSVladimir Oltean xdp_tx_swbd->is_xdp_redirect = true; 10689d2b68ccSVladimir Oltean xdp_tx_swbd->is_eof = false; 10699d2b68ccSVladimir Oltean xdp_tx_swbd->xdp_frame = NULL; 10709d2b68ccSVladimir Oltean 10719d2b68ccSVladimir Oltean n++; 10729d2b68ccSVladimir Oltean xdp_tx_swbd = &xdp_tx_arr[n]; 10739d2b68ccSVladimir Oltean } 10749d2b68ccSVladimir Oltean 10759d2b68ccSVladimir Oltean xdp_tx_arr[n - 1].is_eof = true; 10769d2b68ccSVladimir Oltean xdp_tx_arr[n - 1].xdp_frame = xdp_frame; 10779d2b68ccSVladimir Oltean 10789d2b68ccSVladimir Oltean return n; 10799d2b68ccSVladimir Oltean } 10809d2b68ccSVladimir Oltean 10819d2b68ccSVladimir Oltean int enetc_xdp_xmit(struct net_device *ndev, int num_frames, 10829d2b68ccSVladimir Oltean struct xdp_frame **frames, u32 flags) 10839d2b68ccSVladimir Oltean { 10849d2b68ccSVladimir Oltean struct enetc_tx_swbd xdp_redirect_arr[ENETC_MAX_SKB_FRAGS] = {0}; 10859d2b68ccSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 10869d2b68ccSVladimir Oltean struct enetc_bdr *tx_ring; 10879d2b68ccSVladimir Oltean int xdp_tx_bd_cnt, i, k; 10889d2b68ccSVladimir Oltean int xdp_tx_frm_cnt = 0; 10899d2b68ccSVladimir Oltean 109024e39309SVladimir Oltean enetc_lock_mdio(); 109124e39309SVladimir Oltean 10927eab503bSVladimir Oltean tx_ring = priv->xdp_tx_ring[smp_processor_id()]; 10939d2b68ccSVladimir Oltean 10949d2b68ccSVladimir Oltean prefetchw(ENETC_TXBD(*tx_ring, tx_ring->next_to_use)); 10959d2b68ccSVladimir Oltean 10969d2b68ccSVladimir Oltean for (k = 0; k < num_frames; k++) { 10979d2b68ccSVladimir Oltean xdp_tx_bd_cnt = enetc_xdp_frame_to_xdp_tx_swbd(tx_ring, 10989d2b68ccSVladimir Oltean xdp_redirect_arr, 10999d2b68ccSVladimir Oltean frames[k]); 11009d2b68ccSVladimir Oltean if (unlikely(xdp_tx_bd_cnt < 0)) 11019d2b68ccSVladimir Oltean break; 11029d2b68ccSVladimir Oltean 11039d2b68ccSVladimir Oltean if (unlikely(!enetc_xdp_tx(tx_ring, xdp_redirect_arr, 11049d2b68ccSVladimir Oltean xdp_tx_bd_cnt))) { 11059d2b68ccSVladimir Oltean for (i = 0; i < xdp_tx_bd_cnt; i++) 11069d2b68ccSVladimir Oltean enetc_unmap_tx_buff(tx_ring, 11079d2b68ccSVladimir Oltean &xdp_redirect_arr[i]); 11089d2b68ccSVladimir Oltean tx_ring->stats.xdp_tx_drops++; 11099d2b68ccSVladimir Oltean break; 11109d2b68ccSVladimir Oltean } 11119d2b68ccSVladimir Oltean 11129d2b68ccSVladimir Oltean xdp_tx_frm_cnt++; 11139d2b68ccSVladimir Oltean } 11149d2b68ccSVladimir Oltean 11159d2b68ccSVladimir Oltean if (unlikely((flags & XDP_XMIT_FLUSH) || k != xdp_tx_frm_cnt)) 11169d2b68ccSVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 11179d2b68ccSVladimir Oltean 11189d2b68ccSVladimir Oltean tx_ring->stats.xdp_tx += xdp_tx_frm_cnt; 11199d2b68ccSVladimir Oltean 112024e39309SVladimir Oltean enetc_unlock_mdio(); 112124e39309SVladimir Oltean 11229d2b68ccSVladimir Oltean return xdp_tx_frm_cnt; 11239d2b68ccSVladimir Oltean } 11249d2b68ccSVladimir Oltean 1125d1b15102SVladimir Oltean static void enetc_map_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 1126d1b15102SVladimir Oltean struct xdp_buff *xdp_buff, u16 size) 1127d1b15102SVladimir Oltean { 1128d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1129d1b15102SVladimir Oltean void *hard_start = page_address(rx_swbd->page) + rx_swbd->page_offset; 1130d1b15102SVladimir Oltean struct skb_shared_info *shinfo; 1131d1b15102SVladimir Oltean 11327ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 11337ed2bc80SVladimir Oltean rx_swbd->len = size; 11347ed2bc80SVladimir Oltean 1135d1b15102SVladimir Oltean xdp_prepare_buff(xdp_buff, hard_start - rx_ring->buffer_offset, 1136d1b15102SVladimir Oltean rx_ring->buffer_offset, size, false); 1137d1b15102SVladimir Oltean 1138d1b15102SVladimir Oltean shinfo = xdp_get_shared_info_from_buff(xdp_buff); 1139d1b15102SVladimir Oltean shinfo->nr_frags = 0; 1140d1b15102SVladimir Oltean } 1141d1b15102SVladimir Oltean 1142d1b15102SVladimir Oltean static void enetc_add_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 1143d1b15102SVladimir Oltean u16 size, struct xdp_buff *xdp_buff) 1144d1b15102SVladimir Oltean { 1145d1b15102SVladimir Oltean struct skb_shared_info *shinfo = xdp_get_shared_info_from_buff(xdp_buff); 1146d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1147d1b15102SVladimir Oltean skb_frag_t *frag = &shinfo->frags[shinfo->nr_frags]; 1148d1b15102SVladimir Oltean 11497ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 11507ed2bc80SVladimir Oltean rx_swbd->len = size; 11517ed2bc80SVladimir Oltean 1152d1b15102SVladimir Oltean skb_frag_off_set(frag, rx_swbd->page_offset); 1153d1b15102SVladimir Oltean skb_frag_size_set(frag, size); 1154d1b15102SVladimir Oltean __skb_frag_set_page(frag, rx_swbd->page); 1155d1b15102SVladimir Oltean 1156d1b15102SVladimir Oltean shinfo->nr_frags++; 1157d1b15102SVladimir Oltean } 1158d1b15102SVladimir Oltean 1159d1b15102SVladimir Oltean static void enetc_build_xdp_buff(struct enetc_bdr *rx_ring, u32 bd_status, 1160d1b15102SVladimir Oltean union enetc_rx_bd **rxbd, int *i, 1161d1b15102SVladimir Oltean int *cleaned_cnt, struct xdp_buff *xdp_buff) 1162d1b15102SVladimir Oltean { 1163d1b15102SVladimir Oltean u16 size = le16_to_cpu((*rxbd)->r.buf_len); 1164d1b15102SVladimir Oltean 1165d1b15102SVladimir Oltean xdp_init_buff(xdp_buff, ENETC_RXB_TRUESIZE, &rx_ring->xdp.rxq); 1166d1b15102SVladimir Oltean 1167d1b15102SVladimir Oltean enetc_map_rx_buff_to_xdp(rx_ring, *i, xdp_buff, size); 1168d1b15102SVladimir Oltean (*cleaned_cnt)++; 1169d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1170d1b15102SVladimir Oltean 1171d1b15102SVladimir Oltean /* not last BD in frame? */ 1172d1b15102SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 1173d1b15102SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 1174d1b15102SVladimir Oltean size = ENETC_RXB_DMA_SIZE_XDP; 1175d1b15102SVladimir Oltean 1176d1b15102SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 1177d1b15102SVladimir Oltean dma_rmb(); 1178d1b15102SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 1179d1b15102SVladimir Oltean } 1180d1b15102SVladimir Oltean 1181d1b15102SVladimir Oltean enetc_add_rx_buff_to_xdp(rx_ring, *i, size, xdp_buff); 1182d1b15102SVladimir Oltean (*cleaned_cnt)++; 1183d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1184d1b15102SVladimir Oltean } 1185d1b15102SVladimir Oltean } 1186d1b15102SVladimir Oltean 11877ed2bc80SVladimir Oltean /* Convert RX buffer descriptors to TX buffer descriptors. These will be 118892ff9a6eSVladimir Oltean * recycled back into the RX ring in enetc_clean_tx_ring. 11897ed2bc80SVladimir Oltean */ 11907ed2bc80SVladimir Oltean static int enetc_rx_swbd_to_xdp_tx_swbd(struct enetc_tx_swbd *xdp_tx_arr, 11917ed2bc80SVladimir Oltean struct enetc_bdr *rx_ring, 11927ed2bc80SVladimir Oltean int rx_ring_first, int rx_ring_last) 11937ed2bc80SVladimir Oltean { 11947ed2bc80SVladimir Oltean int n = 0; 11957ed2bc80SVladimir Oltean 11967ed2bc80SVladimir Oltean for (; rx_ring_first != rx_ring_last; 11977ed2bc80SVladimir Oltean n++, enetc_bdr_idx_inc(rx_ring, &rx_ring_first)) { 11987ed2bc80SVladimir Oltean struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first]; 11997ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd = &xdp_tx_arr[n]; 12007ed2bc80SVladimir Oltean 12017ed2bc80SVladimir Oltean /* No need to dma_map, we already have DMA_BIDIRECTIONAL */ 12027ed2bc80SVladimir Oltean tx_swbd->dma = rx_swbd->dma; 12037ed2bc80SVladimir Oltean tx_swbd->dir = rx_swbd->dir; 12047ed2bc80SVladimir Oltean tx_swbd->page = rx_swbd->page; 12057ed2bc80SVladimir Oltean tx_swbd->page_offset = rx_swbd->page_offset; 12067ed2bc80SVladimir Oltean tx_swbd->len = rx_swbd->len; 12077ed2bc80SVladimir Oltean tx_swbd->is_dma_page = true; 12087ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx = true; 12097ed2bc80SVladimir Oltean tx_swbd->is_eof = false; 12107ed2bc80SVladimir Oltean } 12117ed2bc80SVladimir Oltean 12127ed2bc80SVladimir Oltean /* We rely on caller providing an rx_ring_last > rx_ring_first */ 12137ed2bc80SVladimir Oltean xdp_tx_arr[n - 1].is_eof = true; 12147ed2bc80SVladimir Oltean 12157ed2bc80SVladimir Oltean return n; 12167ed2bc80SVladimir Oltean } 12177ed2bc80SVladimir Oltean 1218d1b15102SVladimir Oltean static void enetc_xdp_drop(struct enetc_bdr *rx_ring, int rx_ring_first, 1219d1b15102SVladimir Oltean int rx_ring_last) 1220d1b15102SVladimir Oltean { 1221d1b15102SVladimir Oltean while (rx_ring_first != rx_ring_last) { 12226b04830dSVladimir Oltean enetc_put_rx_buff(rx_ring, 1223d1b15102SVladimir Oltean &rx_ring->rx_swbd[rx_ring_first]); 1224d1b15102SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring_first); 1225d1b15102SVladimir Oltean } 1226d1b15102SVladimir Oltean rx_ring->stats.xdp_drops++; 1227d1b15102SVladimir Oltean } 1228d1b15102SVladimir Oltean 12299d2b68ccSVladimir Oltean static void enetc_xdp_free(struct enetc_bdr *rx_ring, int rx_ring_first, 12309d2b68ccSVladimir Oltean int rx_ring_last) 12319d2b68ccSVladimir Oltean { 12329d2b68ccSVladimir Oltean while (rx_ring_first != rx_ring_last) { 12339d2b68ccSVladimir Oltean struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first]; 12349d2b68ccSVladimir Oltean 12359d2b68ccSVladimir Oltean if (rx_swbd->page) { 12369d2b68ccSVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 12379d2b68ccSVladimir Oltean rx_swbd->dir); 12389d2b68ccSVladimir Oltean __free_page(rx_swbd->page); 12399d2b68ccSVladimir Oltean rx_swbd->page = NULL; 12409d2b68ccSVladimir Oltean } 12419d2b68ccSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring_first); 12429d2b68ccSVladimir Oltean } 12439d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect_failures++; 12449d2b68ccSVladimir Oltean } 12459d2b68ccSVladimir Oltean 1246d1b15102SVladimir Oltean static int enetc_clean_rx_ring_xdp(struct enetc_bdr *rx_ring, 1247d1b15102SVladimir Oltean struct napi_struct *napi, int work_limit, 1248d1b15102SVladimir Oltean struct bpf_prog *prog) 1249d1b15102SVladimir Oltean { 12509d2b68ccSVladimir Oltean int xdp_tx_bd_cnt, xdp_tx_frm_cnt = 0, xdp_redirect_frm_cnt = 0; 12517ed2bc80SVladimir Oltean struct enetc_tx_swbd xdp_tx_arr[ENETC_MAX_SKB_FRAGS] = {0}; 12527ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 1253d1b15102SVladimir Oltean int rx_frm_cnt = 0, rx_byte_cnt = 0; 12547eab503bSVladimir Oltean struct enetc_bdr *tx_ring; 1255d1b15102SVladimir Oltean int cleaned_cnt, i; 1256d1b15102SVladimir Oltean u32 xdp_act; 1257d1b15102SVladimir Oltean 1258d1b15102SVladimir Oltean cleaned_cnt = enetc_bd_unused(rx_ring); 1259d1b15102SVladimir Oltean /* next descriptor to process */ 1260d1b15102SVladimir Oltean i = rx_ring->next_to_clean; 1261d1b15102SVladimir Oltean 1262d1b15102SVladimir Oltean while (likely(rx_frm_cnt < work_limit)) { 1263d1b15102SVladimir Oltean union enetc_rx_bd *rxbd, *orig_rxbd; 1264d1b15102SVladimir Oltean int orig_i, orig_cleaned_cnt; 1265d1b15102SVladimir Oltean struct xdp_buff xdp_buff; 1266d1b15102SVladimir Oltean struct sk_buff *skb; 12679d2b68ccSVladimir Oltean int tmp_orig_i, err; 1268d1b15102SVladimir Oltean u32 bd_status; 1269d1b15102SVladimir Oltean 1270d1b15102SVladimir Oltean rxbd = enetc_rxbd(rx_ring, i); 1271d1b15102SVladimir Oltean bd_status = le32_to_cpu(rxbd->r.lstatus); 1272d1b15102SVladimir Oltean if (!bd_status) 1273d1b15102SVladimir Oltean break; 1274d1b15102SVladimir Oltean 1275d1b15102SVladimir Oltean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 1276d1b15102SVladimir Oltean dma_rmb(); /* for reading other rxbd fields */ 1277d1b15102SVladimir Oltean 1278d1b15102SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 1279d1b15102SVladimir Oltean &rxbd, &i)) 1280d1b15102SVladimir Oltean break; 1281d1b15102SVladimir Oltean 1282d1b15102SVladimir Oltean orig_rxbd = rxbd; 1283d1b15102SVladimir Oltean orig_cleaned_cnt = cleaned_cnt; 1284d1b15102SVladimir Oltean orig_i = i; 1285d1b15102SVladimir Oltean 1286d1b15102SVladimir Oltean enetc_build_xdp_buff(rx_ring, bd_status, &rxbd, &i, 1287d1b15102SVladimir Oltean &cleaned_cnt, &xdp_buff); 1288d1b15102SVladimir Oltean 1289d1b15102SVladimir Oltean xdp_act = bpf_prog_run_xdp(prog, &xdp_buff); 1290d1b15102SVladimir Oltean 1291d1b15102SVladimir Oltean switch (xdp_act) { 1292975acc83SVladimir Oltean default: 1293975acc83SVladimir Oltean bpf_warn_invalid_xdp_action(xdp_act); 1294975acc83SVladimir Oltean fallthrough; 1295d1b15102SVladimir Oltean case XDP_ABORTED: 1296d1b15102SVladimir Oltean trace_xdp_exception(rx_ring->ndev, prog, xdp_act); 1297d1b15102SVladimir Oltean fallthrough; 1298d1b15102SVladimir Oltean case XDP_DROP: 1299d1b15102SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 1300d1b15102SVladimir Oltean break; 1301d1b15102SVladimir Oltean case XDP_PASS: 1302d1b15102SVladimir Oltean rxbd = orig_rxbd; 1303d1b15102SVladimir Oltean cleaned_cnt = orig_cleaned_cnt; 1304d1b15102SVladimir Oltean i = orig_i; 1305d1b15102SVladimir Oltean 1306d1b15102SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, 1307d1b15102SVladimir Oltean &i, &cleaned_cnt, 1308d1b15102SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP); 1309d1b15102SVladimir Oltean if (unlikely(!skb)) 13108f50d8bbSVladimir Oltean goto out; 1311d1b15102SVladimir Oltean 1312d1b15102SVladimir Oltean napi_gro_receive(napi, skb); 1313d1b15102SVladimir Oltean break; 13147ed2bc80SVladimir Oltean case XDP_TX: 13157eab503bSVladimir Oltean tx_ring = priv->xdp_tx_ring[rx_ring->index]; 13167ed2bc80SVladimir Oltean xdp_tx_bd_cnt = enetc_rx_swbd_to_xdp_tx_swbd(xdp_tx_arr, 13177ed2bc80SVladimir Oltean rx_ring, 13187ed2bc80SVladimir Oltean orig_i, i); 13197ed2bc80SVladimir Oltean 13207ed2bc80SVladimir Oltean if (!enetc_xdp_tx(tx_ring, xdp_tx_arr, xdp_tx_bd_cnt)) { 13217ed2bc80SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 13227ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx_drops++; 13237ed2bc80SVladimir Oltean } else { 13247ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx += xdp_tx_bd_cnt; 13257ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight += xdp_tx_bd_cnt; 13267ed2bc80SVladimir Oltean xdp_tx_frm_cnt++; 132792ff9a6eSVladimir Oltean /* The XDP_TX enqueue was successful, so we 132892ff9a6eSVladimir Oltean * need to scrub the RX software BDs because 132992ff9a6eSVladimir Oltean * the ownership of the buffers no longer 133092ff9a6eSVladimir Oltean * belongs to the RX ring, and we must prevent 133192ff9a6eSVladimir Oltean * enetc_refill_rx_ring() from reusing 133292ff9a6eSVladimir Oltean * rx_swbd->page. 133392ff9a6eSVladimir Oltean */ 133492ff9a6eSVladimir Oltean while (orig_i != i) { 133592ff9a6eSVladimir Oltean rx_ring->rx_swbd[orig_i].page = NULL; 133692ff9a6eSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &orig_i); 133792ff9a6eSVladimir Oltean } 13387ed2bc80SVladimir Oltean } 13397ed2bc80SVladimir Oltean break; 13409d2b68ccSVladimir Oltean case XDP_REDIRECT: 13419d2b68ccSVladimir Oltean /* xdp_return_frame does not support S/G in the sense 13429d2b68ccSVladimir Oltean * that it leaks the fragments (__xdp_return should not 13439d2b68ccSVladimir Oltean * call page_frag_free only for the initial buffer). 13449d2b68ccSVladimir Oltean * Until XDP_REDIRECT gains support for S/G let's keep 13459d2b68ccSVladimir Oltean * the code structure in place, but dead. We drop the 13469d2b68ccSVladimir Oltean * S/G frames ourselves to avoid memory leaks which 13479d2b68ccSVladimir Oltean * would otherwise leave the kernel OOM. 13489d2b68ccSVladimir Oltean */ 13499d2b68ccSVladimir Oltean if (unlikely(cleaned_cnt - orig_cleaned_cnt != 1)) { 13509d2b68ccSVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 13519d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect_sg++; 13529d2b68ccSVladimir Oltean break; 13539d2b68ccSVladimir Oltean } 13549d2b68ccSVladimir Oltean 13559d2b68ccSVladimir Oltean tmp_orig_i = orig_i; 13569d2b68ccSVladimir Oltean 13579d2b68ccSVladimir Oltean while (orig_i != i) { 13586b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, 13599d2b68ccSVladimir Oltean &rx_ring->rx_swbd[orig_i]); 13609d2b68ccSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &orig_i); 13619d2b68ccSVladimir Oltean } 13629d2b68ccSVladimir Oltean 13639d2b68ccSVladimir Oltean err = xdp_do_redirect(rx_ring->ndev, &xdp_buff, prog); 13649d2b68ccSVladimir Oltean if (unlikely(err)) { 13659d2b68ccSVladimir Oltean enetc_xdp_free(rx_ring, tmp_orig_i, i); 13669d2b68ccSVladimir Oltean } else { 13679d2b68ccSVladimir Oltean xdp_redirect_frm_cnt++; 13689d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect++; 13699d2b68ccSVladimir Oltean } 1370d1b15102SVladimir Oltean } 1371d1b15102SVladimir Oltean 1372d1b15102SVladimir Oltean rx_frm_cnt++; 1373d1b15102SVladimir Oltean } 1374d1b15102SVladimir Oltean 13758f50d8bbSVladimir Oltean out: 1376d1b15102SVladimir Oltean rx_ring->next_to_clean = i; 1377d1b15102SVladimir Oltean 1378d1b15102SVladimir Oltean rx_ring->stats.packets += rx_frm_cnt; 1379d1b15102SVladimir Oltean rx_ring->stats.bytes += rx_byte_cnt; 1380d1b15102SVladimir Oltean 13819d2b68ccSVladimir Oltean if (xdp_redirect_frm_cnt) 13829d2b68ccSVladimir Oltean xdp_do_flush_map(); 13839d2b68ccSVladimir Oltean 13847ed2bc80SVladimir Oltean if (xdp_tx_frm_cnt) 13857ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 13867ed2bc80SVladimir Oltean 13877ed2bc80SVladimir Oltean if (cleaned_cnt > rx_ring->xdp.xdp_tx_in_flight) 13887ed2bc80SVladimir Oltean enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring) - 13897ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight); 13907ed2bc80SVladimir Oltean 1391d1b15102SVladimir Oltean return rx_frm_cnt; 1392d1b15102SVladimir Oltean } 1393d1b15102SVladimir Oltean 13948580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget) 13958580b3c3SVladimir Oltean { 13968580b3c3SVladimir Oltean struct enetc_int_vector 13978580b3c3SVladimir Oltean *v = container_of(napi, struct enetc_int_vector, napi); 1398d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 1399d1b15102SVladimir Oltean struct bpf_prog *prog; 14008580b3c3SVladimir Oltean bool complete = true; 14018580b3c3SVladimir Oltean int work_done; 14028580b3c3SVladimir Oltean int i; 14038580b3c3SVladimir Oltean 14048580b3c3SVladimir Oltean enetc_lock_mdio(); 14058580b3c3SVladimir Oltean 14068580b3c3SVladimir Oltean for (i = 0; i < v->count_tx_rings; i++) 14078580b3c3SVladimir Oltean if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 14088580b3c3SVladimir Oltean complete = false; 14098580b3c3SVladimir Oltean 1410d1b15102SVladimir Oltean prog = rx_ring->xdp.prog; 1411d1b15102SVladimir Oltean if (prog) 1412d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring_xdp(rx_ring, napi, budget, prog); 1413d1b15102SVladimir Oltean else 1414d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring(rx_ring, napi, budget); 14158580b3c3SVladimir Oltean if (work_done == budget) 14168580b3c3SVladimir Oltean complete = false; 14178580b3c3SVladimir Oltean if (work_done) 14188580b3c3SVladimir Oltean v->rx_napi_work = true; 14198580b3c3SVladimir Oltean 14208580b3c3SVladimir Oltean if (!complete) { 14218580b3c3SVladimir Oltean enetc_unlock_mdio(); 14228580b3c3SVladimir Oltean return budget; 14238580b3c3SVladimir Oltean } 14248580b3c3SVladimir Oltean 14258580b3c3SVladimir Oltean napi_complete_done(napi, work_done); 14268580b3c3SVladimir Oltean 14278580b3c3SVladimir Oltean if (likely(v->rx_dim_en)) 14288580b3c3SVladimir Oltean enetc_rx_net_dim(v); 14298580b3c3SVladimir Oltean 14308580b3c3SVladimir Oltean v->rx_napi_work = false; 14318580b3c3SVladimir Oltean 14328580b3c3SVladimir Oltean /* enable interrupts */ 14338580b3c3SVladimir Oltean enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE); 14348580b3c3SVladimir Oltean 14358580b3c3SVladimir Oltean for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 14368580b3c3SVladimir Oltean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 14378580b3c3SVladimir Oltean ENETC_TBIER_TXTIE); 14388580b3c3SVladimir Oltean 14398580b3c3SVladimir Oltean enetc_unlock_mdio(); 14408580b3c3SVladimir Oltean 14418580b3c3SVladimir Oltean return work_done; 14428580b3c3SVladimir Oltean } 14438580b3c3SVladimir Oltean 1444d4fd0404SClaudiu Manoil /* Probing and Init */ 1445d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 1446d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 1447d4fd0404SClaudiu Manoil { 1448d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1449d4fd0404SClaudiu Manoil u32 val; 1450d4fd0404SClaudiu Manoil 1451d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 1452d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 1453d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 1454d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 1455d382563fSClaudiu Manoil 1456d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 1457d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 1458d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 1459d382563fSClaudiu Manoil 1460d382563fSClaudiu Manoil si->num_rss = 0; 1461d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 1462d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 14632e47cb41SPo Liu u32 rss; 14642e47cb41SPo Liu 14652e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 14662e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 1467d382563fSClaudiu Manoil } 14682e47cb41SPo Liu 14692e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 14702e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 147179e49982SPo Liu 147279e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 147379e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 1474d4fd0404SClaudiu Manoil } 1475d4fd0404SClaudiu Manoil 1476d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 1477d4fd0404SClaudiu Manoil { 1478d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 1479d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 1480d4fd0404SClaudiu Manoil if (!r->bd_base) 1481d4fd0404SClaudiu Manoil return -ENOMEM; 1482d4fd0404SClaudiu Manoil 1483d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 1484d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 1485d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 1486d4fd0404SClaudiu Manoil r->bd_dma_base); 1487d4fd0404SClaudiu Manoil return -EINVAL; 1488d4fd0404SClaudiu Manoil } 1489d4fd0404SClaudiu Manoil 1490d4fd0404SClaudiu Manoil return 0; 1491d4fd0404SClaudiu Manoil } 1492d4fd0404SClaudiu Manoil 1493d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 1494d4fd0404SClaudiu Manoil { 1495d4fd0404SClaudiu Manoil int err; 1496d4fd0404SClaudiu Manoil 1497d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 1498d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 1499d4fd0404SClaudiu Manoil return -ENOMEM; 1500d4fd0404SClaudiu Manoil 1501d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 1502d4fd0404SClaudiu Manoil if (err) { 1503d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 1504d4fd0404SClaudiu Manoil return err; 1505d4fd0404SClaudiu Manoil } 1506d4fd0404SClaudiu Manoil 1507d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 1508d4fd0404SClaudiu Manoil txr->next_to_use = 0; 1509d4fd0404SClaudiu Manoil 1510d4fd0404SClaudiu Manoil return 0; 1511d4fd0404SClaudiu Manoil } 1512d4fd0404SClaudiu Manoil 1513d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 1514d4fd0404SClaudiu Manoil { 1515d4fd0404SClaudiu Manoil int size, i; 1516d4fd0404SClaudiu Manoil 1517d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 15189d2b68ccSVladimir Oltean enetc_free_tx_frame(txr, &txr->tx_swbd[i]); 1519d4fd0404SClaudiu Manoil 1520d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 1521d4fd0404SClaudiu Manoil 1522d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 1523d4fd0404SClaudiu Manoil txr->bd_base = NULL; 1524d4fd0404SClaudiu Manoil 1525d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 1526d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 1527d4fd0404SClaudiu Manoil } 1528d4fd0404SClaudiu Manoil 1529d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 1530d4fd0404SClaudiu Manoil { 1531d4fd0404SClaudiu Manoil int i, err; 1532d4fd0404SClaudiu Manoil 1533d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1534d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 1535d4fd0404SClaudiu Manoil 1536d4fd0404SClaudiu Manoil if (err) 1537d4fd0404SClaudiu Manoil goto fail; 1538d4fd0404SClaudiu Manoil } 1539d4fd0404SClaudiu Manoil 1540d4fd0404SClaudiu Manoil return 0; 1541d4fd0404SClaudiu Manoil 1542d4fd0404SClaudiu Manoil fail: 1543d4fd0404SClaudiu Manoil while (i-- > 0) 1544d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1545d4fd0404SClaudiu Manoil 1546d4fd0404SClaudiu Manoil return err; 1547d4fd0404SClaudiu Manoil } 1548d4fd0404SClaudiu Manoil 1549d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 1550d4fd0404SClaudiu Manoil { 1551d4fd0404SClaudiu Manoil int i; 1552d4fd0404SClaudiu Manoil 1553d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1554d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1555d4fd0404SClaudiu Manoil } 1556d4fd0404SClaudiu Manoil 1557434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 1558d4fd0404SClaudiu Manoil { 1559434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 1560d4fd0404SClaudiu Manoil int err; 1561d4fd0404SClaudiu Manoil 1562d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 1563d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 1564d4fd0404SClaudiu Manoil return -ENOMEM; 1565d4fd0404SClaudiu Manoil 1566434cebabSClaudiu Manoil if (extended) 1567434cebabSClaudiu Manoil size *= 2; 1568434cebabSClaudiu Manoil 1569434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 1570d4fd0404SClaudiu Manoil if (err) { 1571d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1572d4fd0404SClaudiu Manoil return err; 1573d4fd0404SClaudiu Manoil } 1574d4fd0404SClaudiu Manoil 1575d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 1576d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 1577d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 1578434cebabSClaudiu Manoil rxr->ext_en = extended; 1579d4fd0404SClaudiu Manoil 1580d4fd0404SClaudiu Manoil return 0; 1581d4fd0404SClaudiu Manoil } 1582d4fd0404SClaudiu Manoil 1583d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 1584d4fd0404SClaudiu Manoil { 1585d4fd0404SClaudiu Manoil int size; 1586d4fd0404SClaudiu Manoil 1587d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 1588d4fd0404SClaudiu Manoil 1589d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 1590d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 1591d4fd0404SClaudiu Manoil 1592d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1593d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 1594d4fd0404SClaudiu Manoil } 1595d4fd0404SClaudiu Manoil 1596d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 1597d4fd0404SClaudiu Manoil { 1598434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 1599d4fd0404SClaudiu Manoil int i, err; 1600d4fd0404SClaudiu Manoil 1601d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1602434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 1603d4fd0404SClaudiu Manoil 1604d4fd0404SClaudiu Manoil if (err) 1605d4fd0404SClaudiu Manoil goto fail; 1606d4fd0404SClaudiu Manoil } 1607d4fd0404SClaudiu Manoil 1608d4fd0404SClaudiu Manoil return 0; 1609d4fd0404SClaudiu Manoil 1610d4fd0404SClaudiu Manoil fail: 1611d4fd0404SClaudiu Manoil while (i-- > 0) 1612d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1613d4fd0404SClaudiu Manoil 1614d4fd0404SClaudiu Manoil return err; 1615d4fd0404SClaudiu Manoil } 1616d4fd0404SClaudiu Manoil 1617d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 1618d4fd0404SClaudiu Manoil { 1619d4fd0404SClaudiu Manoil int i; 1620d4fd0404SClaudiu Manoil 1621d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1622d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1623d4fd0404SClaudiu Manoil } 1624d4fd0404SClaudiu Manoil 1625d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 1626d4fd0404SClaudiu Manoil { 1627d4fd0404SClaudiu Manoil int i; 1628d4fd0404SClaudiu Manoil 1629d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 1630d4fd0404SClaudiu Manoil return; 1631d4fd0404SClaudiu Manoil 1632d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 1633d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 1634d4fd0404SClaudiu Manoil 16359d2b68ccSVladimir Oltean enetc_free_tx_frame(tx_ring, tx_swbd); 1636d4fd0404SClaudiu Manoil } 1637d4fd0404SClaudiu Manoil 1638d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 1639d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 1640d4fd0404SClaudiu Manoil } 1641d4fd0404SClaudiu Manoil 1642d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 1643d4fd0404SClaudiu Manoil { 1644d4fd0404SClaudiu Manoil int i; 1645d4fd0404SClaudiu Manoil 1646d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 1647d4fd0404SClaudiu Manoil return; 1648d4fd0404SClaudiu Manoil 1649d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 1650d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 1651d4fd0404SClaudiu Manoil 1652d4fd0404SClaudiu Manoil if (!rx_swbd->page) 1653d4fd0404SClaudiu Manoil continue; 1654d4fd0404SClaudiu Manoil 16557ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 16567ed2bc80SVladimir Oltean rx_swbd->dir); 1657d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 1658d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 1659d4fd0404SClaudiu Manoil } 1660d4fd0404SClaudiu Manoil 1661d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 1662d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 1663d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 1664d4fd0404SClaudiu Manoil } 1665d4fd0404SClaudiu Manoil 1666d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 1667d4fd0404SClaudiu Manoil { 1668d4fd0404SClaudiu Manoil int i; 1669d4fd0404SClaudiu Manoil 1670d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1671d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 1672d4fd0404SClaudiu Manoil 1673d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1674d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 1675d4fd0404SClaudiu Manoil } 1676d4fd0404SClaudiu Manoil 1677d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 1678d382563fSClaudiu Manoil { 1679d382563fSClaudiu Manoil int *rss_table; 1680d382563fSClaudiu Manoil int i; 1681d382563fSClaudiu Manoil 1682d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 1683d382563fSClaudiu Manoil if (!rss_table) 1684d382563fSClaudiu Manoil return -ENOMEM; 1685d382563fSClaudiu Manoil 1686d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1687d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1688d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1689d382563fSClaudiu Manoil 1690d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1691d382563fSClaudiu Manoil 1692d382563fSClaudiu Manoil kfree(rss_table); 1693d382563fSClaudiu Manoil 1694d382563fSClaudiu Manoil return 0; 1695d382563fSClaudiu Manoil } 1696d382563fSClaudiu Manoil 1697c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv) 1698d4fd0404SClaudiu Manoil { 1699d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1700d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1701d382563fSClaudiu Manoil int err; 1702d4fd0404SClaudiu Manoil 1703d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1704d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1705d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1706d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1707d4fd0404SClaudiu Manoil /* enable SI */ 1708d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1709d4fd0404SClaudiu Manoil 1710d382563fSClaudiu Manoil if (si->num_rss) { 1711d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1712d382563fSClaudiu Manoil if (err) 1713d382563fSClaudiu Manoil return err; 1714d382563fSClaudiu Manoil } 1715d382563fSClaudiu Manoil 1716d4fd0404SClaudiu Manoil return 0; 1717d4fd0404SClaudiu Manoil } 1718d4fd0404SClaudiu Manoil 1719d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1720d4fd0404SClaudiu Manoil { 1721d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1722d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1723d4fd0404SClaudiu Manoil 172402293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 172502293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 1726d4fd0404SClaudiu Manoil 1727d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1728d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1729d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1730d4fd0404SClaudiu Manoil */ 1731d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1732d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1733d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1734ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 1735ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 1736d4fd0404SClaudiu Manoil } 1737d4fd0404SClaudiu Manoil 1738d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1739d4fd0404SClaudiu Manoil { 1740d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1741d4fd0404SClaudiu Manoil 1742d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1743d382563fSClaudiu Manoil GFP_KERNEL); 17444b47c0b8SVladimir Oltean if (!priv->cls_rules) 17454b47c0b8SVladimir Oltean return -ENOMEM; 1746d382563fSClaudiu Manoil 1747d4fd0404SClaudiu Manoil return 0; 1748d4fd0404SClaudiu Manoil } 1749d4fd0404SClaudiu Manoil 1750d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1751d4fd0404SClaudiu Manoil { 1752d382563fSClaudiu Manoil kfree(priv->cls_rules); 1753d4fd0404SClaudiu Manoil } 1754d4fd0404SClaudiu Manoil 1755d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1756d4fd0404SClaudiu Manoil { 1757d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1758d4fd0404SClaudiu Manoil u32 tbmr; 1759d4fd0404SClaudiu Manoil 1760d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1761d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1762d4fd0404SClaudiu Manoil 1763d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1764d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1765d4fd0404SClaudiu Manoil 1766d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1767d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1768d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1769d4fd0404SClaudiu Manoil 1770d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1771d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1772d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1773d4fd0404SClaudiu Manoil 1774d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 177512460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 1776d4fd0404SClaudiu Manoil 1777d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1778d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1779d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1780d4fd0404SClaudiu Manoil 1781d4fd0404SClaudiu Manoil /* enable ring */ 1782d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1783d4fd0404SClaudiu Manoil 1784d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1785d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1786d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1787d4fd0404SClaudiu Manoil } 1788d4fd0404SClaudiu Manoil 1789d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1790d4fd0404SClaudiu Manoil { 1791d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1792d4fd0404SClaudiu Manoil u32 rbmr; 1793d4fd0404SClaudiu Manoil 1794d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1795d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1796d4fd0404SClaudiu Manoil 1797d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1798d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1799d4fd0404SClaudiu Manoil 1800d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1801d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1802d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1803d4fd0404SClaudiu Manoil 1804d1b15102SVladimir Oltean if (rx_ring->xdp.prog) 1805d1b15102SVladimir Oltean enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE_XDP); 1806d1b15102SVladimir Oltean else 1807d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1808d4fd0404SClaudiu Manoil 1809d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1810d4fd0404SClaudiu Manoil 1811d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 181212460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 1813d4fd0404SClaudiu Manoil 1814d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1815434cebabSClaudiu Manoil 1816434cebabSClaudiu Manoil if (rx_ring->ext_en) 1817d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1818434cebabSClaudiu Manoil 1819d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1820d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1821d4fd0404SClaudiu Manoil 1822d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1823d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1824d4fd0404SClaudiu Manoil 18257a5222cbSVladimir Oltean enetc_lock_mdio(); 1826d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 18277a5222cbSVladimir Oltean enetc_unlock_mdio(); 1828d4fd0404SClaudiu Manoil 1829d4fd0404SClaudiu Manoil /* enable ring */ 1830d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1831d4fd0404SClaudiu Manoil } 1832d4fd0404SClaudiu Manoil 1833d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1834d4fd0404SClaudiu Manoil { 1835d4fd0404SClaudiu Manoil int i; 1836d4fd0404SClaudiu Manoil 1837d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1838d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1839d4fd0404SClaudiu Manoil 1840d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1841d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1842d4fd0404SClaudiu Manoil } 1843d4fd0404SClaudiu Manoil 1844d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1845d4fd0404SClaudiu Manoil { 1846d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1847d4fd0404SClaudiu Manoil 1848d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1849d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1850d4fd0404SClaudiu Manoil } 1851d4fd0404SClaudiu Manoil 1852d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1853d4fd0404SClaudiu Manoil { 1854d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1855d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1856d4fd0404SClaudiu Manoil 1857d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1858d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1859d4fd0404SClaudiu Manoil 1860d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1861d4fd0404SClaudiu Manoil while (delay < timeout && 1862d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1863d4fd0404SClaudiu Manoil msleep(delay); 1864d4fd0404SClaudiu Manoil delay *= 2; 1865d4fd0404SClaudiu Manoil } 1866d4fd0404SClaudiu Manoil 1867d4fd0404SClaudiu Manoil if (delay >= timeout) 1868d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1869d4fd0404SClaudiu Manoil idx); 1870d4fd0404SClaudiu Manoil } 1871d4fd0404SClaudiu Manoil 1872d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1873d4fd0404SClaudiu Manoil { 1874d4fd0404SClaudiu Manoil int i; 1875d4fd0404SClaudiu Manoil 1876d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1877d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1878d4fd0404SClaudiu Manoil 1879d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1880d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1881d4fd0404SClaudiu Manoil 1882d4fd0404SClaudiu Manoil udelay(1); 1883d4fd0404SClaudiu Manoil } 1884d4fd0404SClaudiu Manoil 1885d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1886d4fd0404SClaudiu Manoil { 1887d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1888d4fd0404SClaudiu Manoil int i, j, err; 1889d4fd0404SClaudiu Manoil 1890d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1891d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1892d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1893d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1894d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1895d4fd0404SClaudiu Manoil 1896d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1897d4fd0404SClaudiu Manoil priv->ndev->name, i); 1898d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1899d4fd0404SClaudiu Manoil if (err) { 1900d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1901d4fd0404SClaudiu Manoil goto irq_err; 1902d4fd0404SClaudiu Manoil } 1903bbb96dc7SClaudiu Manoil disable_irq(irq); 1904d4fd0404SClaudiu Manoil 1905d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1906d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 190791571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 1908d4fd0404SClaudiu Manoil 1909d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1910d4fd0404SClaudiu Manoil 1911d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1912d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1913d4fd0404SClaudiu Manoil 1914d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1915d4fd0404SClaudiu Manoil } 19167237a494SClaudiu Manoil irq_set_affinity_hint(irq, get_cpu_mask(i % num_online_cpus())); 1917d4fd0404SClaudiu Manoil } 1918d4fd0404SClaudiu Manoil 1919d4fd0404SClaudiu Manoil return 0; 1920d4fd0404SClaudiu Manoil 1921d4fd0404SClaudiu Manoil irq_err: 1922d4fd0404SClaudiu Manoil while (i--) { 1923d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1924d4fd0404SClaudiu Manoil 1925d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1926d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1927d4fd0404SClaudiu Manoil } 1928d4fd0404SClaudiu Manoil 1929d4fd0404SClaudiu Manoil return err; 1930d4fd0404SClaudiu Manoil } 1931d4fd0404SClaudiu Manoil 1932d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1933d4fd0404SClaudiu Manoil { 1934d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1935d4fd0404SClaudiu Manoil int i; 1936d4fd0404SClaudiu Manoil 1937d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1938d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1939d4fd0404SClaudiu Manoil 1940d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1941d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1942d4fd0404SClaudiu Manoil } 1943d4fd0404SClaudiu Manoil } 1944d4fd0404SClaudiu Manoil 1945bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 1946d4fd0404SClaudiu Manoil { 194791571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 194891571081SClaudiu Manoil u32 icpt, ictt; 1949d4fd0404SClaudiu Manoil int i; 1950d4fd0404SClaudiu Manoil 1951d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1952ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 1953ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 195491571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 195591571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 195691571081SClaudiu Manoil ictt = 0x1; 195791571081SClaudiu Manoil } else { 195891571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 195991571081SClaudiu Manoil ictt = 0; 1960d4fd0404SClaudiu Manoil } 1961d4fd0404SClaudiu Manoil 196291571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 196391571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 196491571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 196591571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 196691571081SClaudiu Manoil } 196791571081SClaudiu Manoil 196891571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 196991571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 197091571081SClaudiu Manoil else 197191571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 197291571081SClaudiu Manoil 1973d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 197491571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 197591571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 197691571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 1977d4fd0404SClaudiu Manoil } 1978d4fd0404SClaudiu Manoil } 1979d4fd0404SClaudiu Manoil 1980bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 1981d4fd0404SClaudiu Manoil { 1982d4fd0404SClaudiu Manoil int i; 1983d4fd0404SClaudiu Manoil 1984d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1985d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1986d4fd0404SClaudiu Manoil 1987d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1988d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1989d4fd0404SClaudiu Manoil } 1990d4fd0404SClaudiu Manoil 199171b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev) 1992d4fd0404SClaudiu Manoil { 19932e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1994a6a10d45SYangbo Lu struct ethtool_eee edata; 199571b77a7aSClaudiu Manoil int err; 1996d4fd0404SClaudiu Manoil 199771b77a7aSClaudiu Manoil if (!priv->phylink) 1998d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1999d4fd0404SClaudiu Manoil 200071b77a7aSClaudiu Manoil err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0); 200171b77a7aSClaudiu Manoil if (err) { 2002d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 200371b77a7aSClaudiu Manoil return err; 2004d4fd0404SClaudiu Manoil } 2005d4fd0404SClaudiu Manoil 2006a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 2007a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 200871b77a7aSClaudiu Manoil phylink_ethtool_set_eee(priv->phylink, &edata); 2009a6a10d45SYangbo Lu 2010d4fd0404SClaudiu Manoil return 0; 2011d4fd0404SClaudiu Manoil } 2012d4fd0404SClaudiu Manoil 20137294380cSYangbo Lu static void enetc_tx_onestep_tstamp(struct work_struct *work) 20147294380cSYangbo Lu { 20157294380cSYangbo Lu struct enetc_ndev_priv *priv; 20167294380cSYangbo Lu struct sk_buff *skb; 20177294380cSYangbo Lu 20187294380cSYangbo Lu priv = container_of(work, struct enetc_ndev_priv, tx_onestep_tstamp); 20197294380cSYangbo Lu 20207294380cSYangbo Lu netif_tx_lock(priv->ndev); 20217294380cSYangbo Lu 20227294380cSYangbo Lu clear_bit_unlock(ENETC_TX_ONESTEP_TSTAMP_IN_PROGRESS, &priv->flags); 20237294380cSYangbo Lu skb = skb_dequeue(&priv->tx_skbs); 20247294380cSYangbo Lu if (skb) 20257294380cSYangbo Lu enetc_start_xmit(skb, priv->ndev); 20267294380cSYangbo Lu 20277294380cSYangbo Lu netif_tx_unlock(priv->ndev); 20287294380cSYangbo Lu } 20297294380cSYangbo Lu 20307294380cSYangbo Lu static void enetc_tx_onestep_tstamp_init(struct enetc_ndev_priv *priv) 20317294380cSYangbo Lu { 20327294380cSYangbo Lu INIT_WORK(&priv->tx_onestep_tstamp, enetc_tx_onestep_tstamp); 20337294380cSYangbo Lu skb_queue_head_init(&priv->tx_skbs); 20347294380cSYangbo Lu } 20357294380cSYangbo Lu 203691571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 2037bbb96dc7SClaudiu Manoil { 2038bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2039bbb96dc7SClaudiu Manoil int i; 2040bbb96dc7SClaudiu Manoil 2041bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 2042bbb96dc7SClaudiu Manoil 2043bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2044bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 2045bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 2046bbb96dc7SClaudiu Manoil 2047bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 2048bbb96dc7SClaudiu Manoil enable_irq(irq); 2049bbb96dc7SClaudiu Manoil } 2050bbb96dc7SClaudiu Manoil 205171b77a7aSClaudiu Manoil if (priv->phylink) 205271b77a7aSClaudiu Manoil phylink_start(priv->phylink); 2053bbb96dc7SClaudiu Manoil else 2054bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 2055bbb96dc7SClaudiu Manoil 2056bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 2057bbb96dc7SClaudiu Manoil } 2058bbb96dc7SClaudiu Manoil 2059d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 2060d4fd0404SClaudiu Manoil { 2061d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 20627eab503bSVladimir Oltean int num_stack_tx_queues; 2063bbb96dc7SClaudiu Manoil int err; 2064d4fd0404SClaudiu Manoil 2065d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 2066d4fd0404SClaudiu Manoil if (err) 2067d4fd0404SClaudiu Manoil return err; 2068d4fd0404SClaudiu Manoil 206971b77a7aSClaudiu Manoil err = enetc_phylink_connect(ndev); 2070d4fd0404SClaudiu Manoil if (err) 2071d4fd0404SClaudiu Manoil goto err_phy_connect; 2072d4fd0404SClaudiu Manoil 2073d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 2074d4fd0404SClaudiu Manoil if (err) 2075d4fd0404SClaudiu Manoil goto err_alloc_tx; 2076d4fd0404SClaudiu Manoil 2077d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 2078d4fd0404SClaudiu Manoil if (err) 2079d4fd0404SClaudiu Manoil goto err_alloc_rx; 2080d4fd0404SClaudiu Manoil 20817eab503bSVladimir Oltean num_stack_tx_queues = enetc_num_stack_tx_queues(priv); 20827eab503bSVladimir Oltean 20837eab503bSVladimir Oltean err = netif_set_real_num_tx_queues(ndev, num_stack_tx_queues); 2084d4fd0404SClaudiu Manoil if (err) 2085d4fd0404SClaudiu Manoil goto err_set_queues; 2086d4fd0404SClaudiu Manoil 2087d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 2088d4fd0404SClaudiu Manoil if (err) 2089d4fd0404SClaudiu Manoil goto err_set_queues; 2090d4fd0404SClaudiu Manoil 20917294380cSYangbo Lu enetc_tx_onestep_tstamp_init(priv); 2092bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 2093bbb96dc7SClaudiu Manoil enetc_start(ndev); 2094d4fd0404SClaudiu Manoil 2095d4fd0404SClaudiu Manoil return 0; 2096d4fd0404SClaudiu Manoil 2097d4fd0404SClaudiu Manoil err_set_queues: 2098d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 2099d4fd0404SClaudiu Manoil err_alloc_rx: 2100d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 2101d4fd0404SClaudiu Manoil err_alloc_tx: 210271b77a7aSClaudiu Manoil if (priv->phylink) 210371b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 2104d4fd0404SClaudiu Manoil err_phy_connect: 2105d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 2106d4fd0404SClaudiu Manoil 2107d4fd0404SClaudiu Manoil return err; 2108d4fd0404SClaudiu Manoil } 2109d4fd0404SClaudiu Manoil 211091571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 2111d4fd0404SClaudiu Manoil { 2112d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2113d4fd0404SClaudiu Manoil int i; 2114d4fd0404SClaudiu Manoil 2115d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 2116d4fd0404SClaudiu Manoil 2117d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2118bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 2119bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 2120bbb96dc7SClaudiu Manoil 2121bbb96dc7SClaudiu Manoil disable_irq(irq); 2122d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 2123d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 2124d4fd0404SClaudiu Manoil } 2125d4fd0404SClaudiu Manoil 212671b77a7aSClaudiu Manoil if (priv->phylink) 212771b77a7aSClaudiu Manoil phylink_stop(priv->phylink); 2128bbb96dc7SClaudiu Manoil else 2129bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 2130bbb96dc7SClaudiu Manoil 2131bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 2132bbb96dc7SClaudiu Manoil } 2133bbb96dc7SClaudiu Manoil 2134bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 2135bbb96dc7SClaudiu Manoil { 2136bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2137bbb96dc7SClaudiu Manoil 2138bbb96dc7SClaudiu Manoil enetc_stop(ndev); 2139d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 2140d4fd0404SClaudiu Manoil 214171b77a7aSClaudiu Manoil if (priv->phylink) 214271b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 2143d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 2144d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 2145d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 2146d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 2147d4fd0404SClaudiu Manoil 2148d4fd0404SClaudiu Manoil return 0; 2149d4fd0404SClaudiu Manoil } 2150d4fd0404SClaudiu Manoil 215113baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 2152cbe9e835SCamelia Groza { 2153cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 2154cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 2155cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 21567eab503bSVladimir Oltean int num_stack_tx_queues; 2157cbe9e835SCamelia Groza u8 num_tc; 2158cbe9e835SCamelia Groza int i; 2159cbe9e835SCamelia Groza 21607eab503bSVladimir Oltean num_stack_tx_queues = enetc_num_stack_tx_queues(priv); 2161cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 2162cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 2163cbe9e835SCamelia Groza 2164cbe9e835SCamelia Groza if (!num_tc) { 2165cbe9e835SCamelia Groza netdev_reset_tc(ndev); 21667eab503bSVladimir Oltean netif_set_real_num_tx_queues(ndev, num_stack_tx_queues); 2167cbe9e835SCamelia Groza 2168cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 2169cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 2170cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 2171cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 2172cbe9e835SCamelia Groza } 2173cbe9e835SCamelia Groza 2174cbe9e835SCamelia Groza return 0; 2175cbe9e835SCamelia Groza } 2176cbe9e835SCamelia Groza 2177cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 21787eab503bSVladimir Oltean if (num_tc > num_stack_tx_queues) { 2179cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 2180cbe9e835SCamelia Groza priv->num_tx_rings); 2181cbe9e835SCamelia Groza return -EINVAL; 2182cbe9e835SCamelia Groza } 2183cbe9e835SCamelia Groza 2184cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 2185cbe9e835SCamelia Groza * 2186cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 2187cbe9e835SCamelia Groza */ 2188cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 2189cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 2190cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 2191cbe9e835SCamelia Groza } 2192cbe9e835SCamelia Groza 2193cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 2194cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 2195cbe9e835SCamelia Groza 2196cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 2197cbe9e835SCamelia Groza 2198cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 2199cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 2200cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 2201cbe9e835SCamelia Groza 2202cbe9e835SCamelia Groza return 0; 2203cbe9e835SCamelia Groza } 2204cbe9e835SCamelia Groza 220534c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 220634c6adf1SPo Liu void *type_data) 220734c6adf1SPo Liu { 220834c6adf1SPo Liu switch (type) { 220934c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 221034c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 221134c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 221234c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 2213c431047cSPo Liu case TC_SETUP_QDISC_CBS: 2214c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 22150d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 22160d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 2217888ae5a3SPo Liu case TC_SETUP_BLOCK: 2218888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 221934c6adf1SPo Liu default: 222034c6adf1SPo Liu return -EOPNOTSUPP; 222134c6adf1SPo Liu } 222234c6adf1SPo Liu } 222334c6adf1SPo Liu 2224d1b15102SVladimir Oltean static int enetc_setup_xdp_prog(struct net_device *dev, struct bpf_prog *prog, 2225d1b15102SVladimir Oltean struct netlink_ext_ack *extack) 2226d1b15102SVladimir Oltean { 2227d1b15102SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(dev); 2228d1b15102SVladimir Oltean struct bpf_prog *old_prog; 2229d1b15102SVladimir Oltean bool is_up; 2230d1b15102SVladimir Oltean int i; 2231d1b15102SVladimir Oltean 2232d1b15102SVladimir Oltean /* The buffer layout is changing, so we need to drain the old 2233d1b15102SVladimir Oltean * RX buffers and seed new ones. 2234d1b15102SVladimir Oltean */ 2235d1b15102SVladimir Oltean is_up = netif_running(dev); 2236d1b15102SVladimir Oltean if (is_up) 2237d1b15102SVladimir Oltean dev_close(dev); 2238d1b15102SVladimir Oltean 2239d1b15102SVladimir Oltean old_prog = xchg(&priv->xdp_prog, prog); 2240d1b15102SVladimir Oltean if (old_prog) 2241d1b15102SVladimir Oltean bpf_prog_put(old_prog); 2242d1b15102SVladimir Oltean 2243d1b15102SVladimir Oltean for (i = 0; i < priv->num_rx_rings; i++) { 2244d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = priv->rx_ring[i]; 2245d1b15102SVladimir Oltean 2246d1b15102SVladimir Oltean rx_ring->xdp.prog = prog; 2247d1b15102SVladimir Oltean 2248d1b15102SVladimir Oltean if (prog) 2249d1b15102SVladimir Oltean rx_ring->buffer_offset = XDP_PACKET_HEADROOM; 2250d1b15102SVladimir Oltean else 2251d1b15102SVladimir Oltean rx_ring->buffer_offset = ENETC_RXB_PAD; 2252d1b15102SVladimir Oltean } 2253d1b15102SVladimir Oltean 2254d1b15102SVladimir Oltean if (is_up) 2255d1b15102SVladimir Oltean return dev_open(dev, extack); 2256d1b15102SVladimir Oltean 2257d1b15102SVladimir Oltean return 0; 2258d1b15102SVladimir Oltean } 2259d1b15102SVladimir Oltean 2260d1b15102SVladimir Oltean int enetc_setup_bpf(struct net_device *dev, struct netdev_bpf *xdp) 2261d1b15102SVladimir Oltean { 2262d1b15102SVladimir Oltean switch (xdp->command) { 2263d1b15102SVladimir Oltean case XDP_SETUP_PROG: 2264d1b15102SVladimir Oltean return enetc_setup_xdp_prog(dev, xdp->prog, xdp->extack); 2265d1b15102SVladimir Oltean default: 2266d1b15102SVladimir Oltean return -EINVAL; 2267d1b15102SVladimir Oltean } 2268d1b15102SVladimir Oltean 2269d1b15102SVladimir Oltean return 0; 2270d1b15102SVladimir Oltean } 2271d1b15102SVladimir Oltean 2272d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 2273d4fd0404SClaudiu Manoil { 2274d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2275d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 2276d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 2277d4fd0404SClaudiu Manoil int i; 2278d4fd0404SClaudiu Manoil 2279d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 2280d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 2281d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 2282d4fd0404SClaudiu Manoil } 2283d4fd0404SClaudiu Manoil 2284d4fd0404SClaudiu Manoil stats->rx_packets = packets; 2285d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 2286d4fd0404SClaudiu Manoil bytes = 0; 2287d4fd0404SClaudiu Manoil packets = 0; 2288d4fd0404SClaudiu Manoil 2289d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 2290d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 2291d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 2292d4fd0404SClaudiu Manoil } 2293d4fd0404SClaudiu Manoil 2294d4fd0404SClaudiu Manoil stats->tx_packets = packets; 2295d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 2296d4fd0404SClaudiu Manoil 2297d4fd0404SClaudiu Manoil return stats; 2298d4fd0404SClaudiu Manoil } 2299d4fd0404SClaudiu Manoil 2300d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 2301d382563fSClaudiu Manoil { 2302d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2303d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 2304d382563fSClaudiu Manoil u32 reg; 2305d382563fSClaudiu Manoil 2306d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 2307d382563fSClaudiu Manoil 2308d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 2309d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 2310d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 2311d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 2312d382563fSClaudiu Manoil 2313d382563fSClaudiu Manoil return 0; 2314d382563fSClaudiu Manoil } 2315d382563fSClaudiu Manoil 231679e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 231779e49982SPo Liu { 231879e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2319888ae5a3SPo Liu int err; 232079e49982SPo Liu 232179e49982SPo Liu if (en) { 2322888ae5a3SPo Liu err = enetc_psfp_enable(priv); 2323888ae5a3SPo Liu if (err) 2324888ae5a3SPo Liu return err; 2325888ae5a3SPo Liu 232679e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 2327888ae5a3SPo Liu return 0; 232879e49982SPo Liu } 232979e49982SPo Liu 2330888ae5a3SPo Liu err = enetc_psfp_disable(priv); 2331888ae5a3SPo Liu if (err) 2332888ae5a3SPo Liu return err; 2333888ae5a3SPo Liu 2334888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 2335888ae5a3SPo Liu 233679e49982SPo Liu return 0; 233779e49982SPo Liu } 233879e49982SPo Liu 23399deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 23409deba33fSClaudiu Manoil { 23419deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 23429deba33fSClaudiu Manoil int i; 23439deba33fSClaudiu Manoil 23449deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 23459deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 23469deba33fSClaudiu Manoil } 23479deba33fSClaudiu Manoil 23489deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 23499deba33fSClaudiu Manoil { 23509deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 23519deba33fSClaudiu Manoil int i; 23529deba33fSClaudiu Manoil 23539deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 23549deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 23559deba33fSClaudiu Manoil } 23569deba33fSClaudiu Manoil 2357d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 2358d382563fSClaudiu Manoil netdev_features_t features) 2359d382563fSClaudiu Manoil { 2360d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 2361888ae5a3SPo Liu int err = 0; 2362d382563fSClaudiu Manoil 2363d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 2364d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 2365d382563fSClaudiu Manoil 23669deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 23679deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 23689deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 23699deba33fSClaudiu Manoil 23709deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 23719deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 23729deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 23739deba33fSClaudiu Manoil 237479e49982SPo Liu if (changed & NETIF_F_HW_TC) 2375888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 237679e49982SPo Liu 2377888ae5a3SPo Liu return err; 2378d382563fSClaudiu Manoil } 2379d382563fSClaudiu Manoil 2380434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2381d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 2382d3982312SY.b. Lu { 2383d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2384d3982312SY.b. Lu struct hwtstamp_config config; 2385434cebabSClaudiu Manoil int ao; 2386d3982312SY.b. Lu 2387d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 2388d3982312SY.b. Lu return -EFAULT; 2389d3982312SY.b. Lu 2390d3982312SY.b. Lu switch (config.tx_type) { 2391d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 23927294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 2393d3982312SY.b. Lu break; 2394d3982312SY.b. Lu case HWTSTAMP_TX_ON: 23957294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 2396d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 2397d3982312SY.b. Lu break; 23987294380cSYangbo Lu case HWTSTAMP_TX_ONESTEP_SYNC: 23997294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 24007294380cSYangbo Lu priv->active_offloads |= ENETC_F_TX_ONESTEP_SYNC_TSTAMP; 24017294380cSYangbo Lu break; 2402d3982312SY.b. Lu default: 2403d3982312SY.b. Lu return -ERANGE; 2404d3982312SY.b. Lu } 2405d3982312SY.b. Lu 2406434cebabSClaudiu Manoil ao = priv->active_offloads; 2407d3982312SY.b. Lu switch (config.rx_filter) { 2408d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 2409d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 2410d3982312SY.b. Lu break; 2411d3982312SY.b. Lu default: 2412d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 2413d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 2414d3982312SY.b. Lu } 2415d3982312SY.b. Lu 2416434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 2417434cebabSClaudiu Manoil enetc_close(ndev); 2418434cebabSClaudiu Manoil enetc_open(ndev); 2419434cebabSClaudiu Manoil } 2420434cebabSClaudiu Manoil 2421d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2422d3982312SY.b. Lu -EFAULT : 0; 2423d3982312SY.b. Lu } 2424d3982312SY.b. Lu 2425d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 2426d3982312SY.b. Lu { 2427d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2428d3982312SY.b. Lu struct hwtstamp_config config; 2429d3982312SY.b. Lu 2430d3982312SY.b. Lu config.flags = 0; 2431d3982312SY.b. Lu 24327294380cSYangbo Lu if (priv->active_offloads & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) 24337294380cSYangbo Lu config.tx_type = HWTSTAMP_TX_ONESTEP_SYNC; 24347294380cSYangbo Lu else if (priv->active_offloads & ENETC_F_TX_TSTAMP) 2435d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 2436d3982312SY.b. Lu else 2437d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 2438d3982312SY.b. Lu 2439d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 2440d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 2441d3982312SY.b. Lu 2442d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2443d3982312SY.b. Lu -EFAULT : 0; 2444d3982312SY.b. Lu } 2445d3982312SY.b. Lu #endif 2446d3982312SY.b. Lu 2447d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 2448d3982312SY.b. Lu { 244971b77a7aSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2450434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2451d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 2452d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 2453d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 2454d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 2455d3982312SY.b. Lu #endif 2456a613bafeSMichael Walle 245771b77a7aSClaudiu Manoil if (!priv->phylink) 2458c55b810aSMichael Walle return -EOPNOTSUPP; 245971b77a7aSClaudiu Manoil 246071b77a7aSClaudiu Manoil return phylink_mii_ioctl(priv->phylink, rq, cmd); 2461d3982312SY.b. Lu } 2462d3982312SY.b. Lu 2463d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 2464d4fd0404SClaudiu Manoil { 2465d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 24667eab503bSVladimir Oltean int first_xdp_tx_ring; 2467d4fd0404SClaudiu Manoil int i, n, err, nvec; 24687eab503bSVladimir Oltean int v_tx_rings; 2469d4fd0404SClaudiu Manoil 2470d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 2471d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 2472d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 2473d4fd0404SClaudiu Manoil 2474d4fd0404SClaudiu Manoil if (n < 0) 2475d4fd0404SClaudiu Manoil return n; 2476d4fd0404SClaudiu Manoil 2477d4fd0404SClaudiu Manoil if (n != nvec) 2478d4fd0404SClaudiu Manoil return -EPERM; 2479d4fd0404SClaudiu Manoil 2480d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 2481d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 2482d4fd0404SClaudiu Manoil 2483d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2484d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 2485d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 2486d4fd0404SClaudiu Manoil int j; 2487d4fd0404SClaudiu Manoil 24881260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 2489d4fd0404SClaudiu Manoil if (!v) { 2490d4fd0404SClaudiu Manoil err = -ENOMEM; 2491d4fd0404SClaudiu Manoil goto fail; 2492d4fd0404SClaudiu Manoil } 2493d4fd0404SClaudiu Manoil 2494d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 2495d4fd0404SClaudiu Manoil 2496d1b15102SVladimir Oltean bdr = &v->rx_ring; 2497d1b15102SVladimir Oltean bdr->index = i; 2498d1b15102SVladimir Oltean bdr->ndev = priv->ndev; 2499d1b15102SVladimir Oltean bdr->dev = priv->dev; 2500d1b15102SVladimir Oltean bdr->bd_count = priv->rx_bd_count; 2501d1b15102SVladimir Oltean bdr->buffer_offset = ENETC_RXB_PAD; 2502d1b15102SVladimir Oltean priv->rx_ring[i] = bdr; 2503d1b15102SVladimir Oltean 2504d1b15102SVladimir Oltean err = xdp_rxq_info_reg(&bdr->xdp.rxq, priv->ndev, i, 0); 2505d1b15102SVladimir Oltean if (err) { 2506d1b15102SVladimir Oltean kfree(v); 2507d1b15102SVladimir Oltean goto fail; 2508d1b15102SVladimir Oltean } 2509d1b15102SVladimir Oltean 2510d1b15102SVladimir Oltean err = xdp_rxq_info_reg_mem_model(&bdr->xdp.rxq, 2511d1b15102SVladimir Oltean MEM_TYPE_PAGE_SHARED, NULL); 2512d1b15102SVladimir Oltean if (err) { 2513d1b15102SVladimir Oltean xdp_rxq_info_unreg(&bdr->xdp.rxq); 2514d1b15102SVladimir Oltean kfree(v); 2515d1b15102SVladimir Oltean goto fail; 2516d1b15102SVladimir Oltean } 2517d1b15102SVladimir Oltean 2518ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 2519ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 2520ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 2521ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 2522ae0e6a5dSClaudiu Manoil } 2523ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 2524d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 2525d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 2526d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 2527d4fd0404SClaudiu Manoil 2528d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 2529d4fd0404SClaudiu Manoil int idx; 2530d4fd0404SClaudiu Manoil 2531d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 25326c5e6b4cSClaudiu Manoil idx = priv->bdr_int_num * j + i; 2533d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 2534d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 2535d4fd0404SClaudiu Manoil bdr->index = idx; 2536d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 2537d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 2538d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 2539d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 2540d4fd0404SClaudiu Manoil } 2541d4fd0404SClaudiu Manoil } 2542d4fd0404SClaudiu Manoil 25437eab503bSVladimir Oltean first_xdp_tx_ring = priv->num_tx_rings - num_possible_cpus(); 25447eab503bSVladimir Oltean priv->xdp_tx_ring = &priv->tx_ring[first_xdp_tx_ring]; 25457eab503bSVladimir Oltean 2546d4fd0404SClaudiu Manoil return 0; 2547d4fd0404SClaudiu Manoil 2548d4fd0404SClaudiu Manoil fail: 2549d4fd0404SClaudiu Manoil while (i--) { 2550d1b15102SVladimir Oltean struct enetc_int_vector *v = priv->int_vector[i]; 2551d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2552d1b15102SVladimir Oltean 2553d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2554d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2555d1b15102SVladimir Oltean netif_napi_del(&v->napi); 2556d1b15102SVladimir Oltean cancel_work_sync(&v->rx_dim.work); 2557d1b15102SVladimir Oltean kfree(v); 2558d4fd0404SClaudiu Manoil } 2559d4fd0404SClaudiu Manoil 2560d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 2561d4fd0404SClaudiu Manoil 2562d4fd0404SClaudiu Manoil return err; 2563d4fd0404SClaudiu Manoil } 2564d4fd0404SClaudiu Manoil 2565d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 2566d4fd0404SClaudiu Manoil { 2567d4fd0404SClaudiu Manoil int i; 2568d4fd0404SClaudiu Manoil 2569d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2570d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 2571d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2572d4fd0404SClaudiu Manoil 2573d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2574d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2575d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 2576ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 2577d4fd0404SClaudiu Manoil } 2578d4fd0404SClaudiu Manoil 2579d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 2580d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 2581d4fd0404SClaudiu Manoil 2582d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 2583d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 2584d4fd0404SClaudiu Manoil 2585d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2586d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 2587d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 2588d4fd0404SClaudiu Manoil } 2589d4fd0404SClaudiu Manoil 2590d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 2591d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 2592d4fd0404SClaudiu Manoil } 2593d4fd0404SClaudiu Manoil 2594d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 2595d4fd0404SClaudiu Manoil { 2596d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 2597d4fd0404SClaudiu Manoil 2598d4fd0404SClaudiu Manoil kfree(p); 2599d4fd0404SClaudiu Manoil } 2600d4fd0404SClaudiu Manoil 2601d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 2602d4fd0404SClaudiu Manoil { 2603d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 260482728b91SClaudiu Manoil si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP; 2605d4fd0404SClaudiu Manoil } 2606d4fd0404SClaudiu Manoil 2607d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 2608d4fd0404SClaudiu Manoil { 2609d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 2610d4fd0404SClaudiu Manoil struct enetc_hw *hw; 2611d4fd0404SClaudiu Manoil size_t alloc_size; 2612d4fd0404SClaudiu Manoil int err, len; 2613d4fd0404SClaudiu Manoil 2614d4fd0404SClaudiu Manoil pcie_flr(pdev); 2615d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 2616a72691eeSCai Huoqing if (err) 2617a72691eeSCai Huoqing return dev_err_probe(&pdev->dev, err, "device enable failed\n"); 2618d4fd0404SClaudiu Manoil 2619d4fd0404SClaudiu Manoil /* set up for high or low dma */ 2620d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 2621d4fd0404SClaudiu Manoil if (err) { 2622d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 2623d4fd0404SClaudiu Manoil if (err) { 2624d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 2625d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 2626d4fd0404SClaudiu Manoil goto err_dma; 2627d4fd0404SClaudiu Manoil } 2628d4fd0404SClaudiu Manoil } 2629d4fd0404SClaudiu Manoil 2630d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 2631d4fd0404SClaudiu Manoil if (err) { 2632d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 2633d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 2634d4fd0404SClaudiu Manoil } 2635d4fd0404SClaudiu Manoil 2636d4fd0404SClaudiu Manoil pci_set_master(pdev); 2637d4fd0404SClaudiu Manoil 2638d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 2639d4fd0404SClaudiu Manoil if (sizeof_priv) { 2640d4fd0404SClaudiu Manoil /* align priv to 32B */ 2641d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 2642d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 2643d4fd0404SClaudiu Manoil } 2644d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 2645d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 2646d4fd0404SClaudiu Manoil 2647d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 2648d4fd0404SClaudiu Manoil if (!p) { 2649d4fd0404SClaudiu Manoil err = -ENOMEM; 2650d4fd0404SClaudiu Manoil goto err_alloc_si; 2651d4fd0404SClaudiu Manoil } 2652d4fd0404SClaudiu Manoil 2653d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 2654d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 2655d4fd0404SClaudiu Manoil 2656d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 2657d4fd0404SClaudiu Manoil si->pdev = pdev; 2658d4fd0404SClaudiu Manoil hw = &si->hw; 2659d4fd0404SClaudiu Manoil 2660d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 2661d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 2662d4fd0404SClaudiu Manoil if (!hw->reg) { 2663d4fd0404SClaudiu Manoil err = -ENXIO; 2664d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 2665d4fd0404SClaudiu Manoil goto err_ioremap; 2666d4fd0404SClaudiu Manoil } 2667d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 2668d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 2669d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 2670d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 2671d4fd0404SClaudiu Manoil 2672d4fd0404SClaudiu Manoil enetc_detect_errata(si); 2673d4fd0404SClaudiu Manoil 2674d4fd0404SClaudiu Manoil return 0; 2675d4fd0404SClaudiu Manoil 2676d4fd0404SClaudiu Manoil err_ioremap: 2677d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2678d4fd0404SClaudiu Manoil err_alloc_si: 2679d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2680d4fd0404SClaudiu Manoil err_pci_mem_reg: 2681d4fd0404SClaudiu Manoil err_dma: 2682d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2683d4fd0404SClaudiu Manoil 2684d4fd0404SClaudiu Manoil return err; 2685d4fd0404SClaudiu Manoil } 2686d4fd0404SClaudiu Manoil 2687d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 2688d4fd0404SClaudiu Manoil { 2689d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 2690d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 2691d4fd0404SClaudiu Manoil 2692d4fd0404SClaudiu Manoil iounmap(hw->reg); 2693d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2694d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2695d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2696d4fd0404SClaudiu Manoil } 2697