1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d4fd0404SClaudiu Manoil #include <linux/tcp.h> 6d4fd0404SClaudiu Manoil #include <linux/udp.h> 7bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 8847cbfc0SVladimir Oltean #include <net/pkt_sched.h> 9d4fd0404SClaudiu Manoil 10d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */ 11d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val) ((val) + 2) 12d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */ 13d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS 13 14d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1) 15d4fd0404SClaudiu Manoil 16d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 17d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 18d4fd0404SClaudiu Manoil { 19d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 20d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 21d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 22d4fd0404SClaudiu Manoil else 23d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 24d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 25d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 26d4fd0404SClaudiu Manoil } 27d4fd0404SClaudiu Manoil 28d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring, 29d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 30d4fd0404SClaudiu Manoil { 31d4fd0404SClaudiu Manoil if (tx_swbd->dma) 32d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 33d4fd0404SClaudiu Manoil 34d4fd0404SClaudiu Manoil if (tx_swbd->skb) { 35d4fd0404SClaudiu Manoil dev_kfree_skb_any(tx_swbd->skb); 36d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 37d4fd0404SClaudiu Manoil } 38d4fd0404SClaudiu Manoil } 39d4fd0404SClaudiu Manoil 40d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 41d3982312SY.b. Lu int active_offloads) 42d4fd0404SClaudiu Manoil { 43d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 44d7840976SMatthew Wilcox (Oracle) skb_frag_t *frag; 45d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 46d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 47d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 48d4fd0404SClaudiu Manoil bool do_vlan, do_tstamp; 49d4fd0404SClaudiu Manoil int i, count = 0; 50d4fd0404SClaudiu Manoil unsigned int f; 51d4fd0404SClaudiu Manoil dma_addr_t dma; 52d4fd0404SClaudiu Manoil u8 flags = 0; 53d4fd0404SClaudiu Manoil 54d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 55d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 56d4fd0404SClaudiu Manoil prefetchw(txbd); 57d4fd0404SClaudiu Manoil 58d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 59d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 60d4fd0404SClaudiu Manoil goto dma_err; 61d4fd0404SClaudiu Manoil 62d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 63d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 64d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 65d4fd0404SClaudiu Manoil 66d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 67d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 68d4fd0404SClaudiu Manoil tx_swbd->len = len; 69d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 70d4fd0404SClaudiu Manoil count++; 71d4fd0404SClaudiu Manoil 72d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 73d3982312SY.b. Lu do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) && 74d3982312SY.b. Lu (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP); 75d3982312SY.b. Lu tx_swbd->do_tstamp = do_tstamp; 76d3982312SY.b. Lu tx_swbd->check_wb = tx_swbd->do_tstamp; 77d4fd0404SClaudiu Manoil 78d4fd0404SClaudiu Manoil if (do_vlan || do_tstamp) 79d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 80d4fd0404SClaudiu Manoil 8182728b91SClaudiu Manoil if (tx_ring->tsd_enable) 820d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 83d4fd0404SClaudiu Manoil 84d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 85d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 86d4fd0404SClaudiu Manoil temp_bd.flags = flags; 87d4fd0404SClaudiu Manoil 8882728b91SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_TSE) 8982728b91SClaudiu Manoil temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns, 9082728b91SClaudiu Manoil flags); 910d08c9ecSPo Liu 92d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 93d4fd0404SClaudiu Manoil u8 e_flags = 0; 94d4fd0404SClaudiu Manoil *txbd = temp_bd; 95d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 96d4fd0404SClaudiu Manoil 97d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 98d4fd0404SClaudiu Manoil flags = 0; 99d4fd0404SClaudiu Manoil tx_swbd++; 100d4fd0404SClaudiu Manoil txbd++; 101d4fd0404SClaudiu Manoil i++; 102d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 103d4fd0404SClaudiu Manoil i = 0; 104d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 105d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 106d4fd0404SClaudiu Manoil } 107d4fd0404SClaudiu Manoil prefetchw(txbd); 108d4fd0404SClaudiu Manoil 109d4fd0404SClaudiu Manoil if (do_vlan) { 110d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 111d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 112d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 113d4fd0404SClaudiu Manoil } 114d4fd0404SClaudiu Manoil 115d4fd0404SClaudiu Manoil if (do_tstamp) { 116d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 117d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 118d4fd0404SClaudiu Manoil } 119d4fd0404SClaudiu Manoil 120d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 121d4fd0404SClaudiu Manoil count++; 122d4fd0404SClaudiu Manoil } 123d4fd0404SClaudiu Manoil 124d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 125d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 126d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 127d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 128d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 129d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 130d4fd0404SClaudiu Manoil goto dma_err; 131d4fd0404SClaudiu Manoil 132d4fd0404SClaudiu Manoil *txbd = temp_bd; 133d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 134d4fd0404SClaudiu Manoil 135d4fd0404SClaudiu Manoil flags = 0; 136d4fd0404SClaudiu Manoil tx_swbd++; 137d4fd0404SClaudiu Manoil txbd++; 138d4fd0404SClaudiu Manoil i++; 139d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 140d4fd0404SClaudiu Manoil i = 0; 141d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 142d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 143d4fd0404SClaudiu Manoil } 144d4fd0404SClaudiu Manoil prefetchw(txbd); 145d4fd0404SClaudiu Manoil 146d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 147d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 148d4fd0404SClaudiu Manoil 149d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 150d4fd0404SClaudiu Manoil tx_swbd->len = len; 151d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 152d4fd0404SClaudiu Manoil count++; 153d4fd0404SClaudiu Manoil } 154d4fd0404SClaudiu Manoil 155d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 156d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 157d4fd0404SClaudiu Manoil temp_bd.flags = flags; 158d4fd0404SClaudiu Manoil *txbd = temp_bd; 159d4fd0404SClaudiu Manoil 160d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 161d4fd0404SClaudiu Manoil 162d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 163d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 164d4fd0404SClaudiu Manoil 1654caefbceSMichael Walle skb_tx_timestamp(skb); 1664caefbceSMichael Walle 167d4fd0404SClaudiu Manoil /* let H/W know BD ring has been updated */ 168fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->tpir, i); /* includes wmb() */ 169d4fd0404SClaudiu Manoil 170d4fd0404SClaudiu Manoil return count; 171d4fd0404SClaudiu Manoil 172d4fd0404SClaudiu Manoil dma_err: 173d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 174d4fd0404SClaudiu Manoil 175d4fd0404SClaudiu Manoil do { 176d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 177d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 178d4fd0404SClaudiu Manoil if (i == 0) 179d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 180d4fd0404SClaudiu Manoil i--; 181d4fd0404SClaudiu Manoil } while (count--); 182d4fd0404SClaudiu Manoil 183d4fd0404SClaudiu Manoil return 0; 184d4fd0404SClaudiu Manoil } 185d4fd0404SClaudiu Manoil 1860486185eSVladimir Oltean netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 1870486185eSVladimir Oltean { 1880486185eSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 1890486185eSVladimir Oltean struct enetc_bdr *tx_ring; 1900486185eSVladimir Oltean int count; 1910486185eSVladimir Oltean 1920486185eSVladimir Oltean tx_ring = priv->tx_ring[skb->queue_mapping]; 1930486185eSVladimir Oltean 1940486185eSVladimir Oltean if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 1950486185eSVladimir Oltean if (unlikely(skb_linearize(skb))) 1960486185eSVladimir Oltean goto drop_packet_err; 1970486185eSVladimir Oltean 1980486185eSVladimir Oltean count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 1990486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 2000486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 2010486185eSVladimir Oltean return NETDEV_TX_BUSY; 2020486185eSVladimir Oltean } 2030486185eSVladimir Oltean 2040486185eSVladimir Oltean enetc_lock_mdio(); 2050486185eSVladimir Oltean count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads); 2060486185eSVladimir Oltean enetc_unlock_mdio(); 2070486185eSVladimir Oltean 2080486185eSVladimir Oltean if (unlikely(!count)) 2090486185eSVladimir Oltean goto drop_packet_err; 2100486185eSVladimir Oltean 2110486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 2120486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 2130486185eSVladimir Oltean 2140486185eSVladimir Oltean return NETDEV_TX_OK; 2150486185eSVladimir Oltean 2160486185eSVladimir Oltean drop_packet_err: 2170486185eSVladimir Oltean dev_kfree_skb_any(skb); 2180486185eSVladimir Oltean return NETDEV_TX_OK; 2190486185eSVladimir Oltean } 2200486185eSVladimir Oltean 221d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 222d4fd0404SClaudiu Manoil { 223d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 224d4fd0404SClaudiu Manoil int i; 225d4fd0404SClaudiu Manoil 226fd5736bfSAlex Marginean enetc_lock_mdio(); 227fd5736bfSAlex Marginean 228d4fd0404SClaudiu Manoil /* disable interrupts */ 229fd5736bfSAlex Marginean enetc_wr_reg_hot(v->rbier, 0); 230fd5736bfSAlex Marginean enetc_wr_reg_hot(v->ricr1, v->rx_ictt); 231d4fd0404SClaudiu Manoil 2320574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 233fd5736bfSAlex Marginean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0); 234fd5736bfSAlex Marginean 235fd5736bfSAlex Marginean enetc_unlock_mdio(); 236d4fd0404SClaudiu Manoil 237215602a8SJiafei Pan napi_schedule(&v->napi); 238d4fd0404SClaudiu Manoil 239d4fd0404SClaudiu Manoil return IRQ_HANDLED; 240d4fd0404SClaudiu Manoil } 241d4fd0404SClaudiu Manoil 242ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 243ae0e6a5dSClaudiu Manoil { 244ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 245ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 246ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 247ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 248ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 249ae0e6a5dSClaudiu Manoil 250ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 251ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 252ae0e6a5dSClaudiu Manoil } 253ae0e6a5dSClaudiu Manoil 254ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 255ae0e6a5dSClaudiu Manoil { 256ae0e6a5dSClaudiu Manoil struct dim_sample dim_sample; 257ae0e6a5dSClaudiu Manoil 258ae0e6a5dSClaudiu Manoil v->comp_cnt++; 259ae0e6a5dSClaudiu Manoil 260ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 261ae0e6a5dSClaudiu Manoil return; 262ae0e6a5dSClaudiu Manoil 263ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 264ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 265ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 266ae0e6a5dSClaudiu Manoil &dim_sample); 267ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 268ae0e6a5dSClaudiu Manoil } 269ae0e6a5dSClaudiu Manoil 270d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 271d4fd0404SClaudiu Manoil { 272fd5736bfSAlex Marginean int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 273d4fd0404SClaudiu Manoil 274d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 275d4fd0404SClaudiu Manoil } 276d4fd0404SClaudiu Manoil 277d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 278d3982312SY.b. Lu u64 *tstamp) 279d3982312SY.b. Lu { 280cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 281d3982312SY.b. Lu 2826d36ecdbSVladimir Oltean lo = enetc_rd_hot(hw, ENETC_SICTR0); 2836d36ecdbSVladimir Oltean hi = enetc_rd_hot(hw, ENETC_SICTR1); 284cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 285cec4f328SY.b. Lu if (lo <= tstamp_lo) 286d3982312SY.b. Lu hi -= 1; 287cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 288d3982312SY.b. Lu } 289d3982312SY.b. Lu 290d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 291d3982312SY.b. Lu { 292d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 293d3982312SY.b. Lu 294d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 295d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 296d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 297847cbfc0SVladimir Oltean skb_txtime_consumed(skb); 298d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 299d3982312SY.b. Lu } 300d3982312SY.b. Lu } 301d3982312SY.b. Lu 302d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 303d4fd0404SClaudiu Manoil { 304d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 305d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 306d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 307d4fd0404SClaudiu Manoil int i, bds_to_clean; 308d3982312SY.b. Lu bool do_tstamp; 309d3982312SY.b. Lu u64 tstamp = 0; 310d4fd0404SClaudiu Manoil 311d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 312d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 313fd5736bfSAlex Marginean 314d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 315d4fd0404SClaudiu Manoil 316d3982312SY.b. Lu do_tstamp = false; 317d3982312SY.b. Lu 318d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 319d4fd0404SClaudiu Manoil bool is_eof = !!tx_swbd->skb; 320d4fd0404SClaudiu Manoil 321d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 322d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 323d3982312SY.b. Lu union enetc_tx_bd *txbd; 324d3982312SY.b. Lu 325d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 326d3982312SY.b. Lu 327d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 328d3982312SY.b. Lu tx_swbd->do_tstamp) { 329d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 330d3982312SY.b. Lu &tstamp); 331d3982312SY.b. Lu do_tstamp = true; 332d3982312SY.b. Lu } 333d3982312SY.b. Lu } 334d3982312SY.b. Lu 335f4a0be84SClaudiu Manoil if (likely(tx_swbd->dma)) 336d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 337f4a0be84SClaudiu Manoil 338d4fd0404SClaudiu Manoil if (is_eof) { 339d3982312SY.b. Lu if (unlikely(do_tstamp)) { 340d3982312SY.b. Lu enetc_tstamp_tx(tx_swbd->skb, tstamp); 341d3982312SY.b. Lu do_tstamp = false; 342d3982312SY.b. Lu } 343d4fd0404SClaudiu Manoil napi_consume_skb(tx_swbd->skb, napi_budget); 344d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 345d4fd0404SClaudiu Manoil } 346d4fd0404SClaudiu Manoil 347d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 348d4fd0404SClaudiu Manoil 349d4fd0404SClaudiu Manoil bds_to_clean--; 350d4fd0404SClaudiu Manoil tx_swbd++; 351d4fd0404SClaudiu Manoil i++; 352d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 353d4fd0404SClaudiu Manoil i = 0; 354d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 355d4fd0404SClaudiu Manoil } 356d4fd0404SClaudiu Manoil 357d4fd0404SClaudiu Manoil /* BD iteration loop end */ 358d4fd0404SClaudiu Manoil if (is_eof) { 359d4fd0404SClaudiu Manoil tx_frm_cnt++; 360d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 361fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) | 362d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 363d4fd0404SClaudiu Manoil } 364d4fd0404SClaudiu Manoil 365d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 366d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 367d4fd0404SClaudiu Manoil } 368d4fd0404SClaudiu Manoil 369d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 370d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 371d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 372d4fd0404SClaudiu Manoil 373d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 374d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 375d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 376d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 377d4fd0404SClaudiu Manoil } 378d4fd0404SClaudiu Manoil 379d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 380d4fd0404SClaudiu Manoil } 381d4fd0404SClaudiu Manoil 382d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 383d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 384d4fd0404SClaudiu Manoil { 385d4fd0404SClaudiu Manoil struct page *page; 386d4fd0404SClaudiu Manoil dma_addr_t addr; 387d4fd0404SClaudiu Manoil 388d4fd0404SClaudiu Manoil page = dev_alloc_page(); 389d4fd0404SClaudiu Manoil if (unlikely(!page)) 390d4fd0404SClaudiu Manoil return false; 391d4fd0404SClaudiu Manoil 392d4fd0404SClaudiu Manoil addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE); 393d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 394d4fd0404SClaudiu Manoil __free_page(page); 395d4fd0404SClaudiu Manoil 396d4fd0404SClaudiu Manoil return false; 397d4fd0404SClaudiu Manoil } 398d4fd0404SClaudiu Manoil 399d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 400d4fd0404SClaudiu Manoil rx_swbd->page = page; 401d4fd0404SClaudiu Manoil rx_swbd->page_offset = ENETC_RXB_PAD; 402d4fd0404SClaudiu Manoil 403d4fd0404SClaudiu Manoil return true; 404d4fd0404SClaudiu Manoil } 405d4fd0404SClaudiu Manoil 406d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 407d4fd0404SClaudiu Manoil { 408d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 409d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 410d4fd0404SClaudiu Manoil int i, j; 411d4fd0404SClaudiu Manoil 412d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 413d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 414714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 415d4fd0404SClaudiu Manoil 416d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 417d4fd0404SClaudiu Manoil /* try reuse page */ 418d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 419d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 420d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 421d4fd0404SClaudiu Manoil break; 422d4fd0404SClaudiu Manoil } 423d4fd0404SClaudiu Manoil } 424d4fd0404SClaudiu Manoil 425d4fd0404SClaudiu Manoil /* update RxBD */ 426d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 427d4fd0404SClaudiu Manoil rx_swbd->page_offset); 428d4fd0404SClaudiu Manoil /* clear 'R" as well */ 429d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 430d4fd0404SClaudiu Manoil 431c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 432c027aa92SVladimir Oltean rx_swbd = &rx_ring->rx_swbd[i]; 433d4fd0404SClaudiu Manoil } 434d4fd0404SClaudiu Manoil 435d4fd0404SClaudiu Manoil if (likely(j)) { 436d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 437d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 4387a5222cbSVladimir Oltean 4397a5222cbSVladimir Oltean /* update ENETC's consumer index */ 4407a5222cbSVladimir Oltean enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use); 441d4fd0404SClaudiu Manoil } 442d4fd0404SClaudiu Manoil 443d4fd0404SClaudiu Manoil return j; 444d4fd0404SClaudiu Manoil } 445d4fd0404SClaudiu Manoil 446434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 447d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 448d3982312SY.b. Lu union enetc_rx_bd *rxbd, 449d3982312SY.b. Lu struct sk_buff *skb) 450d3982312SY.b. Lu { 451d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 452d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 453d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 454cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 455d3982312SY.b. Lu u64 tstamp; 456d3982312SY.b. Lu 457cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 458fd5736bfSAlex Marginean lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0); 459fd5736bfSAlex Marginean hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1); 460434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 461434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 462cec4f328SY.b. Lu if (lo <= tstamp_lo) 463d3982312SY.b. Lu hi -= 1; 464d3982312SY.b. Lu 465cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 466d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 467d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 468d3982312SY.b. Lu } 469d3982312SY.b. Lu } 470d3982312SY.b. Lu #endif 471d3982312SY.b. Lu 472d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 473d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 474d4fd0404SClaudiu Manoil { 475d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 476827b6fd0SVladimir Oltean 477d3982312SY.b. Lu /* TODO: hashing */ 478d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 479d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 480d4fd0404SClaudiu Manoil 481d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 482d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 483d4fd0404SClaudiu Manoil } 484d4fd0404SClaudiu Manoil 485827b6fd0SVladimir Oltean if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) { 486827b6fd0SVladimir Oltean __be16 tpid = 0; 487827b6fd0SVladimir Oltean 488827b6fd0SVladimir Oltean switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) { 489827b6fd0SVladimir Oltean case 0: 490827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021Q); 491827b6fd0SVladimir Oltean break; 492827b6fd0SVladimir Oltean case 1: 493827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021AD); 494827b6fd0SVladimir Oltean break; 495827b6fd0SVladimir Oltean case 2: 496827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 497827b6fd0SVladimir Oltean ENETC_PCVLANR1)); 498827b6fd0SVladimir Oltean break; 499827b6fd0SVladimir Oltean case 3: 500827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 501827b6fd0SVladimir Oltean ENETC_PCVLANR2)); 502827b6fd0SVladimir Oltean break; 503827b6fd0SVladimir Oltean default: 504827b6fd0SVladimir Oltean break; 505827b6fd0SVladimir Oltean } 506827b6fd0SVladimir Oltean 507827b6fd0SVladimir Oltean __vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt)); 508827b6fd0SVladimir Oltean } 509827b6fd0SVladimir Oltean 510434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 511d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 512d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 513d3982312SY.b. Lu #endif 514d4fd0404SClaudiu Manoil } 515d4fd0404SClaudiu Manoil 516d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page) 517d4fd0404SClaudiu Manoil { 518d4fd0404SClaudiu Manoil return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 519d4fd0404SClaudiu Manoil } 520d4fd0404SClaudiu Manoil 521d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring, 522d4fd0404SClaudiu Manoil struct enetc_rx_swbd *old) 523d4fd0404SClaudiu Manoil { 524d4fd0404SClaudiu Manoil struct enetc_rx_swbd *new; 525d4fd0404SClaudiu Manoil 526d4fd0404SClaudiu Manoil new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 527d4fd0404SClaudiu Manoil 528d4fd0404SClaudiu Manoil /* next buf that may reuse a page */ 529d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 530d4fd0404SClaudiu Manoil 531d4fd0404SClaudiu Manoil /* copy page reference */ 532d4fd0404SClaudiu Manoil *new = *old; 533d4fd0404SClaudiu Manoil } 534d4fd0404SClaudiu Manoil 535d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 536d4fd0404SClaudiu Manoil int i, u16 size) 537d4fd0404SClaudiu Manoil { 538d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 539d4fd0404SClaudiu Manoil 540d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 541d4fd0404SClaudiu Manoil rx_swbd->page_offset, 542d4fd0404SClaudiu Manoil size, DMA_FROM_DEVICE); 543d4fd0404SClaudiu Manoil return rx_swbd; 544d4fd0404SClaudiu Manoil } 545d4fd0404SClaudiu Manoil 546d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 547d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 548d4fd0404SClaudiu Manoil { 549d4fd0404SClaudiu Manoil if (likely(enetc_page_reusable(rx_swbd->page))) { 550d4fd0404SClaudiu Manoil rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 551d4fd0404SClaudiu Manoil page_ref_inc(rx_swbd->page); 552d4fd0404SClaudiu Manoil 553d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 554d4fd0404SClaudiu Manoil 555d4fd0404SClaudiu Manoil /* sync for use by the device */ 556d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 557d4fd0404SClaudiu Manoil rx_swbd->page_offset, 558d4fd0404SClaudiu Manoil ENETC_RXB_DMA_SIZE, 559d4fd0404SClaudiu Manoil DMA_FROM_DEVICE); 560d4fd0404SClaudiu Manoil } else { 561d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 562d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 563d4fd0404SClaudiu Manoil } 564d4fd0404SClaudiu Manoil 565d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 566d4fd0404SClaudiu Manoil } 567d4fd0404SClaudiu Manoil 568d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 569d4fd0404SClaudiu Manoil int i, u16 size) 570d4fd0404SClaudiu Manoil { 571d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 572d4fd0404SClaudiu Manoil struct sk_buff *skb; 573d4fd0404SClaudiu Manoil void *ba; 574d4fd0404SClaudiu Manoil 575d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 576d4fd0404SClaudiu Manoil skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE); 577d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 578d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 579d4fd0404SClaudiu Manoil return NULL; 580d4fd0404SClaudiu Manoil } 581d4fd0404SClaudiu Manoil 582d4fd0404SClaudiu Manoil skb_reserve(skb, ENETC_RXB_PAD); 583d4fd0404SClaudiu Manoil __skb_put(skb, size); 584d4fd0404SClaudiu Manoil 585d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 586d4fd0404SClaudiu Manoil 587d4fd0404SClaudiu Manoil return skb; 588d4fd0404SClaudiu Manoil } 589d4fd0404SClaudiu Manoil 590d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 591d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 592d4fd0404SClaudiu Manoil { 593d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 594d4fd0404SClaudiu Manoil 595d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 596d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 597d4fd0404SClaudiu Manoil 598d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 599d4fd0404SClaudiu Manoil } 600d4fd0404SClaudiu Manoil 6012fa423f5SVladimir Oltean static bool enetc_check_bd_errors_and_consume(struct enetc_bdr *rx_ring, 6022fa423f5SVladimir Oltean u32 bd_status, 6032fa423f5SVladimir Oltean union enetc_rx_bd **rxbd, int *i) 6042fa423f5SVladimir Oltean { 6052fa423f5SVladimir Oltean if (likely(!(bd_status & ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK)))) 6062fa423f5SVladimir Oltean return false; 6072fa423f5SVladimir Oltean 6082fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 6092fa423f5SVladimir Oltean 6102fa423f5SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 6112fa423f5SVladimir Oltean dma_rmb(); 6122fa423f5SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 6132fa423f5SVladimir Oltean 6142fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 6152fa423f5SVladimir Oltean } 6162fa423f5SVladimir Oltean 6172fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_dropped++; 6182fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_errors++; 6192fa423f5SVladimir Oltean 6202fa423f5SVladimir Oltean return true; 6212fa423f5SVladimir Oltean } 6222fa423f5SVladimir Oltean 623*a800abd3SVladimir Oltean static struct sk_buff *enetc_build_skb(struct enetc_bdr *rx_ring, 624*a800abd3SVladimir Oltean u32 bd_status, union enetc_rx_bd **rxbd, 625*a800abd3SVladimir Oltean int *i, int *cleaned_cnt) 626*a800abd3SVladimir Oltean { 627*a800abd3SVladimir Oltean struct sk_buff *skb; 628*a800abd3SVladimir Oltean u16 size; 629*a800abd3SVladimir Oltean 630*a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 631*a800abd3SVladimir Oltean skb = enetc_map_rx_buff_to_skb(rx_ring, *i, size); 632*a800abd3SVladimir Oltean if (!skb) 633*a800abd3SVladimir Oltean return NULL; 634*a800abd3SVladimir Oltean 635*a800abd3SVladimir Oltean enetc_get_offloads(rx_ring, *rxbd, skb); 636*a800abd3SVladimir Oltean 637*a800abd3SVladimir Oltean (*cleaned_cnt)++; 638*a800abd3SVladimir Oltean 639*a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 640*a800abd3SVladimir Oltean 641*a800abd3SVladimir Oltean /* not last BD in frame? */ 642*a800abd3SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 643*a800abd3SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 644*a800abd3SVladimir Oltean size = ENETC_RXB_DMA_SIZE; 645*a800abd3SVladimir Oltean 646*a800abd3SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 647*a800abd3SVladimir Oltean dma_rmb(); 648*a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 649*a800abd3SVladimir Oltean } 650*a800abd3SVladimir Oltean 651*a800abd3SVladimir Oltean enetc_add_rx_buff_to_skb(rx_ring, *i, size, skb); 652*a800abd3SVladimir Oltean 653*a800abd3SVladimir Oltean (*cleaned_cnt)++; 654*a800abd3SVladimir Oltean 655*a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 656*a800abd3SVladimir Oltean } 657*a800abd3SVladimir Oltean 658*a800abd3SVladimir Oltean skb_record_rx_queue(skb, rx_ring->index); 659*a800abd3SVladimir Oltean skb->protocol = eth_type_trans(skb, rx_ring->ndev); 660*a800abd3SVladimir Oltean 661*a800abd3SVladimir Oltean return skb; 662*a800abd3SVladimir Oltean } 663*a800abd3SVladimir Oltean 664d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 665d4fd0404SClaudiu Manoil 666d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 667d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 668d4fd0404SClaudiu Manoil { 669d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 670d4fd0404SClaudiu Manoil int cleaned_cnt, i; 671d4fd0404SClaudiu Manoil 672d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 673d4fd0404SClaudiu Manoil /* next descriptor to process */ 674d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 675d4fd0404SClaudiu Manoil 676d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 677d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 678d4fd0404SClaudiu Manoil struct sk_buff *skb; 679d4fd0404SClaudiu Manoil u32 bd_status; 680d4fd0404SClaudiu Manoil 6817a5222cbSVladimir Oltean if (cleaned_cnt >= ENETC_RXBD_BUNDLE) 6827a5222cbSVladimir Oltean cleaned_cnt -= enetc_refill_rx_ring(rx_ring, 6837a5222cbSVladimir Oltean cleaned_cnt); 684d4fd0404SClaudiu Manoil 685714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 686d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 6876d36ecdbSVladimir Oltean if (!bd_status) 688d4fd0404SClaudiu Manoil break; 689d4fd0404SClaudiu Manoil 690fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 691d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 6922fa423f5SVladimir Oltean 6932fa423f5SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 6942fa423f5SVladimir Oltean &rxbd, &i)) 6952fa423f5SVladimir Oltean break; 6962fa423f5SVladimir Oltean 697*a800abd3SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, &i, 698*a800abd3SVladimir Oltean &cleaned_cnt); 6996d36ecdbSVladimir Oltean if (!skb) 700d4fd0404SClaudiu Manoil break; 701d4fd0404SClaudiu Manoil 702d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 703*a800abd3SVladimir Oltean rx_frm_cnt++; 704d4fd0404SClaudiu Manoil 705d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 706d4fd0404SClaudiu Manoil } 707d4fd0404SClaudiu Manoil 708d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 709d4fd0404SClaudiu Manoil 710d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 711d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 712d4fd0404SClaudiu Manoil 713d4fd0404SClaudiu Manoil return rx_frm_cnt; 714d4fd0404SClaudiu Manoil } 715d4fd0404SClaudiu Manoil 7168580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget) 7178580b3c3SVladimir Oltean { 7188580b3c3SVladimir Oltean struct enetc_int_vector 7198580b3c3SVladimir Oltean *v = container_of(napi, struct enetc_int_vector, napi); 7208580b3c3SVladimir Oltean bool complete = true; 7218580b3c3SVladimir Oltean int work_done; 7228580b3c3SVladimir Oltean int i; 7238580b3c3SVladimir Oltean 7248580b3c3SVladimir Oltean enetc_lock_mdio(); 7258580b3c3SVladimir Oltean 7268580b3c3SVladimir Oltean for (i = 0; i < v->count_tx_rings; i++) 7278580b3c3SVladimir Oltean if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 7288580b3c3SVladimir Oltean complete = false; 7298580b3c3SVladimir Oltean 7308580b3c3SVladimir Oltean work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget); 7318580b3c3SVladimir Oltean if (work_done == budget) 7328580b3c3SVladimir Oltean complete = false; 7338580b3c3SVladimir Oltean if (work_done) 7348580b3c3SVladimir Oltean v->rx_napi_work = true; 7358580b3c3SVladimir Oltean 7368580b3c3SVladimir Oltean if (!complete) { 7378580b3c3SVladimir Oltean enetc_unlock_mdio(); 7388580b3c3SVladimir Oltean return budget; 7398580b3c3SVladimir Oltean } 7408580b3c3SVladimir Oltean 7418580b3c3SVladimir Oltean napi_complete_done(napi, work_done); 7428580b3c3SVladimir Oltean 7438580b3c3SVladimir Oltean if (likely(v->rx_dim_en)) 7448580b3c3SVladimir Oltean enetc_rx_net_dim(v); 7458580b3c3SVladimir Oltean 7468580b3c3SVladimir Oltean v->rx_napi_work = false; 7478580b3c3SVladimir Oltean 7488580b3c3SVladimir Oltean /* enable interrupts */ 7498580b3c3SVladimir Oltean enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE); 7508580b3c3SVladimir Oltean 7518580b3c3SVladimir Oltean for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 7528580b3c3SVladimir Oltean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 7538580b3c3SVladimir Oltean ENETC_TBIER_TXTIE); 7548580b3c3SVladimir Oltean 7558580b3c3SVladimir Oltean enetc_unlock_mdio(); 7568580b3c3SVladimir Oltean 7578580b3c3SVladimir Oltean return work_done; 7588580b3c3SVladimir Oltean } 7598580b3c3SVladimir Oltean 760d4fd0404SClaudiu Manoil /* Probing and Init */ 761d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 762d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 763d4fd0404SClaudiu Manoil { 764d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 765d4fd0404SClaudiu Manoil u32 val; 766d4fd0404SClaudiu Manoil 767d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 768d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 769d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 770d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 771d382563fSClaudiu Manoil 772d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 773d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 774d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 775d382563fSClaudiu Manoil 776d382563fSClaudiu Manoil si->num_rss = 0; 777d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 778d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 7792e47cb41SPo Liu u32 rss; 7802e47cb41SPo Liu 7812e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 7822e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 783d382563fSClaudiu Manoil } 7842e47cb41SPo Liu 7852e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 7862e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 78779e49982SPo Liu 78879e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 78979e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 790d4fd0404SClaudiu Manoil } 791d4fd0404SClaudiu Manoil 792d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 793d4fd0404SClaudiu Manoil { 794d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 795d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 796d4fd0404SClaudiu Manoil if (!r->bd_base) 797d4fd0404SClaudiu Manoil return -ENOMEM; 798d4fd0404SClaudiu Manoil 799d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 800d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 801d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 802d4fd0404SClaudiu Manoil r->bd_dma_base); 803d4fd0404SClaudiu Manoil return -EINVAL; 804d4fd0404SClaudiu Manoil } 805d4fd0404SClaudiu Manoil 806d4fd0404SClaudiu Manoil return 0; 807d4fd0404SClaudiu Manoil } 808d4fd0404SClaudiu Manoil 809d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 810d4fd0404SClaudiu Manoil { 811d4fd0404SClaudiu Manoil int err; 812d4fd0404SClaudiu Manoil 813d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 814d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 815d4fd0404SClaudiu Manoil return -ENOMEM; 816d4fd0404SClaudiu Manoil 817d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 818d4fd0404SClaudiu Manoil if (err) { 819d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 820d4fd0404SClaudiu Manoil return err; 821d4fd0404SClaudiu Manoil } 822d4fd0404SClaudiu Manoil 823d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 824d4fd0404SClaudiu Manoil txr->next_to_use = 0; 825d4fd0404SClaudiu Manoil 826d4fd0404SClaudiu Manoil return 0; 827d4fd0404SClaudiu Manoil } 828d4fd0404SClaudiu Manoil 829d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 830d4fd0404SClaudiu Manoil { 831d4fd0404SClaudiu Manoil int size, i; 832d4fd0404SClaudiu Manoil 833d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 834d4fd0404SClaudiu Manoil enetc_free_tx_skb(txr, &txr->tx_swbd[i]); 835d4fd0404SClaudiu Manoil 836d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 837d4fd0404SClaudiu Manoil 838d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 839d4fd0404SClaudiu Manoil txr->bd_base = NULL; 840d4fd0404SClaudiu Manoil 841d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 842d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 843d4fd0404SClaudiu Manoil } 844d4fd0404SClaudiu Manoil 845d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 846d4fd0404SClaudiu Manoil { 847d4fd0404SClaudiu Manoil int i, err; 848d4fd0404SClaudiu Manoil 849d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 850d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 851d4fd0404SClaudiu Manoil 852d4fd0404SClaudiu Manoil if (err) 853d4fd0404SClaudiu Manoil goto fail; 854d4fd0404SClaudiu Manoil } 855d4fd0404SClaudiu Manoil 856d4fd0404SClaudiu Manoil return 0; 857d4fd0404SClaudiu Manoil 858d4fd0404SClaudiu Manoil fail: 859d4fd0404SClaudiu Manoil while (i-- > 0) 860d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 861d4fd0404SClaudiu Manoil 862d4fd0404SClaudiu Manoil return err; 863d4fd0404SClaudiu Manoil } 864d4fd0404SClaudiu Manoil 865d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 866d4fd0404SClaudiu Manoil { 867d4fd0404SClaudiu Manoil int i; 868d4fd0404SClaudiu Manoil 869d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 870d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 871d4fd0404SClaudiu Manoil } 872d4fd0404SClaudiu Manoil 873434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 874d4fd0404SClaudiu Manoil { 875434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 876d4fd0404SClaudiu Manoil int err; 877d4fd0404SClaudiu Manoil 878d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 879d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 880d4fd0404SClaudiu Manoil return -ENOMEM; 881d4fd0404SClaudiu Manoil 882434cebabSClaudiu Manoil if (extended) 883434cebabSClaudiu Manoil size *= 2; 884434cebabSClaudiu Manoil 885434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 886d4fd0404SClaudiu Manoil if (err) { 887d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 888d4fd0404SClaudiu Manoil return err; 889d4fd0404SClaudiu Manoil } 890d4fd0404SClaudiu Manoil 891d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 892d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 893d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 894434cebabSClaudiu Manoil rxr->ext_en = extended; 895d4fd0404SClaudiu Manoil 896d4fd0404SClaudiu Manoil return 0; 897d4fd0404SClaudiu Manoil } 898d4fd0404SClaudiu Manoil 899d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 900d4fd0404SClaudiu Manoil { 901d4fd0404SClaudiu Manoil int size; 902d4fd0404SClaudiu Manoil 903d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 904d4fd0404SClaudiu Manoil 905d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 906d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 907d4fd0404SClaudiu Manoil 908d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 909d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 910d4fd0404SClaudiu Manoil } 911d4fd0404SClaudiu Manoil 912d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 913d4fd0404SClaudiu Manoil { 914434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 915d4fd0404SClaudiu Manoil int i, err; 916d4fd0404SClaudiu Manoil 917d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 918434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 919d4fd0404SClaudiu Manoil 920d4fd0404SClaudiu Manoil if (err) 921d4fd0404SClaudiu Manoil goto fail; 922d4fd0404SClaudiu Manoil } 923d4fd0404SClaudiu Manoil 924d4fd0404SClaudiu Manoil return 0; 925d4fd0404SClaudiu Manoil 926d4fd0404SClaudiu Manoil fail: 927d4fd0404SClaudiu Manoil while (i-- > 0) 928d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 929d4fd0404SClaudiu Manoil 930d4fd0404SClaudiu Manoil return err; 931d4fd0404SClaudiu Manoil } 932d4fd0404SClaudiu Manoil 933d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 934d4fd0404SClaudiu Manoil { 935d4fd0404SClaudiu Manoil int i; 936d4fd0404SClaudiu Manoil 937d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 938d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 939d4fd0404SClaudiu Manoil } 940d4fd0404SClaudiu Manoil 941d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 942d4fd0404SClaudiu Manoil { 943d4fd0404SClaudiu Manoil int i; 944d4fd0404SClaudiu Manoil 945d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 946d4fd0404SClaudiu Manoil return; 947d4fd0404SClaudiu Manoil 948d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 949d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 950d4fd0404SClaudiu Manoil 951d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 952d4fd0404SClaudiu Manoil } 953d4fd0404SClaudiu Manoil 954d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 955d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 956d4fd0404SClaudiu Manoil } 957d4fd0404SClaudiu Manoil 958d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 959d4fd0404SClaudiu Manoil { 960d4fd0404SClaudiu Manoil int i; 961d4fd0404SClaudiu Manoil 962d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 963d4fd0404SClaudiu Manoil return; 964d4fd0404SClaudiu Manoil 965d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 966d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 967d4fd0404SClaudiu Manoil 968d4fd0404SClaudiu Manoil if (!rx_swbd->page) 969d4fd0404SClaudiu Manoil continue; 970d4fd0404SClaudiu Manoil 971d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 972d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 973d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 974d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 975d4fd0404SClaudiu Manoil } 976d4fd0404SClaudiu Manoil 977d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 978d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 979d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 980d4fd0404SClaudiu Manoil } 981d4fd0404SClaudiu Manoil 982d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 983d4fd0404SClaudiu Manoil { 984d4fd0404SClaudiu Manoil int i; 985d4fd0404SClaudiu Manoil 986d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 987d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 988d4fd0404SClaudiu Manoil 989d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 990d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 991d4fd0404SClaudiu Manoil } 992d4fd0404SClaudiu Manoil 993d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 994d382563fSClaudiu Manoil { 995d382563fSClaudiu Manoil int *rss_table; 996d382563fSClaudiu Manoil int i; 997d382563fSClaudiu Manoil 998d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 999d382563fSClaudiu Manoil if (!rss_table) 1000d382563fSClaudiu Manoil return -ENOMEM; 1001d382563fSClaudiu Manoil 1002d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1003d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1004d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1005d382563fSClaudiu Manoil 1006d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1007d382563fSClaudiu Manoil 1008d382563fSClaudiu Manoil kfree(rss_table); 1009d382563fSClaudiu Manoil 1010d382563fSClaudiu Manoil return 0; 1011d382563fSClaudiu Manoil } 1012d382563fSClaudiu Manoil 1013c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv) 1014d4fd0404SClaudiu Manoil { 1015d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1016d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1017d382563fSClaudiu Manoil int err; 1018d4fd0404SClaudiu Manoil 1019d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1020d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1021d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1022d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1023d4fd0404SClaudiu Manoil /* enable SI */ 1024d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1025d4fd0404SClaudiu Manoil 1026d382563fSClaudiu Manoil if (si->num_rss) { 1027d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1028d382563fSClaudiu Manoil if (err) 1029d382563fSClaudiu Manoil return err; 1030d382563fSClaudiu Manoil } 1031d382563fSClaudiu Manoil 1032d4fd0404SClaudiu Manoil return 0; 1033d4fd0404SClaudiu Manoil } 1034d4fd0404SClaudiu Manoil 1035d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1036d4fd0404SClaudiu Manoil { 1037d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1038d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1039d4fd0404SClaudiu Manoil 104002293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 104102293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 1042d4fd0404SClaudiu Manoil 1043d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1044d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1045d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1046d4fd0404SClaudiu Manoil */ 1047d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1048d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1049d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1050ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 1051ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 1052d4fd0404SClaudiu Manoil } 1053d4fd0404SClaudiu Manoil 1054d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1055d4fd0404SClaudiu Manoil { 1056d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1057d4fd0404SClaudiu Manoil 1058d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1059d382563fSClaudiu Manoil GFP_KERNEL); 10604b47c0b8SVladimir Oltean if (!priv->cls_rules) 10614b47c0b8SVladimir Oltean return -ENOMEM; 1062d382563fSClaudiu Manoil 1063d4fd0404SClaudiu Manoil return 0; 1064d4fd0404SClaudiu Manoil } 1065d4fd0404SClaudiu Manoil 1066d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1067d4fd0404SClaudiu Manoil { 1068d382563fSClaudiu Manoil kfree(priv->cls_rules); 1069d4fd0404SClaudiu Manoil } 1070d4fd0404SClaudiu Manoil 1071d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1072d4fd0404SClaudiu Manoil { 1073d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1074d4fd0404SClaudiu Manoil u32 tbmr; 1075d4fd0404SClaudiu Manoil 1076d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1077d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1078d4fd0404SClaudiu Manoil 1079d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1080d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1081d4fd0404SClaudiu Manoil 1082d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1083d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1084d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1085d4fd0404SClaudiu Manoil 1086d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1087d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1088d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1089d4fd0404SClaudiu Manoil 1090d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 109112460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 1092d4fd0404SClaudiu Manoil 1093d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1094d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1095d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1096d4fd0404SClaudiu Manoil 1097d4fd0404SClaudiu Manoil /* enable ring */ 1098d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1099d4fd0404SClaudiu Manoil 1100d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1101d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1102d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1103d4fd0404SClaudiu Manoil } 1104d4fd0404SClaudiu Manoil 1105d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1106d4fd0404SClaudiu Manoil { 1107d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1108d4fd0404SClaudiu Manoil u32 rbmr; 1109d4fd0404SClaudiu Manoil 1110d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1111d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1112d4fd0404SClaudiu Manoil 1113d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1114d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1115d4fd0404SClaudiu Manoil 1116d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1117d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1118d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1119d4fd0404SClaudiu Manoil 1120d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1121d4fd0404SClaudiu Manoil 1122d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1123d4fd0404SClaudiu Manoil 1124d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 112512460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 1126d4fd0404SClaudiu Manoil 1127d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1128434cebabSClaudiu Manoil 1129434cebabSClaudiu Manoil if (rx_ring->ext_en) 1130d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1131434cebabSClaudiu Manoil 1132d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1133d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1134d4fd0404SClaudiu Manoil 1135d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1136d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1137d4fd0404SClaudiu Manoil 11387a5222cbSVladimir Oltean enetc_lock_mdio(); 1139d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 11407a5222cbSVladimir Oltean enetc_unlock_mdio(); 1141d4fd0404SClaudiu Manoil 1142d4fd0404SClaudiu Manoil /* enable ring */ 1143d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1144d4fd0404SClaudiu Manoil } 1145d4fd0404SClaudiu Manoil 1146d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1147d4fd0404SClaudiu Manoil { 1148d4fd0404SClaudiu Manoil int i; 1149d4fd0404SClaudiu Manoil 1150d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1151d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1152d4fd0404SClaudiu Manoil 1153d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1154d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1155d4fd0404SClaudiu Manoil } 1156d4fd0404SClaudiu Manoil 1157d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1158d4fd0404SClaudiu Manoil { 1159d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1160d4fd0404SClaudiu Manoil 1161d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1162d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1163d4fd0404SClaudiu Manoil } 1164d4fd0404SClaudiu Manoil 1165d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1166d4fd0404SClaudiu Manoil { 1167d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1168d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1169d4fd0404SClaudiu Manoil 1170d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1171d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1172d4fd0404SClaudiu Manoil 1173d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1174d4fd0404SClaudiu Manoil while (delay < timeout && 1175d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1176d4fd0404SClaudiu Manoil msleep(delay); 1177d4fd0404SClaudiu Manoil delay *= 2; 1178d4fd0404SClaudiu Manoil } 1179d4fd0404SClaudiu Manoil 1180d4fd0404SClaudiu Manoil if (delay >= timeout) 1181d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1182d4fd0404SClaudiu Manoil idx); 1183d4fd0404SClaudiu Manoil } 1184d4fd0404SClaudiu Manoil 1185d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1186d4fd0404SClaudiu Manoil { 1187d4fd0404SClaudiu Manoil int i; 1188d4fd0404SClaudiu Manoil 1189d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1190d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1191d4fd0404SClaudiu Manoil 1192d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1193d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1194d4fd0404SClaudiu Manoil 1195d4fd0404SClaudiu Manoil udelay(1); 1196d4fd0404SClaudiu Manoil } 1197d4fd0404SClaudiu Manoil 1198d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1199d4fd0404SClaudiu Manoil { 1200d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1201d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1202d4fd0404SClaudiu Manoil int i, j, err; 1203d4fd0404SClaudiu Manoil 1204d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1205d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1206d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1207d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1208d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1209d4fd0404SClaudiu Manoil 1210d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1211d4fd0404SClaudiu Manoil priv->ndev->name, i); 1212d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1213d4fd0404SClaudiu Manoil if (err) { 1214d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1215d4fd0404SClaudiu Manoil goto irq_err; 1216d4fd0404SClaudiu Manoil } 1217bbb96dc7SClaudiu Manoil disable_irq(irq); 1218d4fd0404SClaudiu Manoil 1219d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1220d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 122191571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 1222d4fd0404SClaudiu Manoil 1223d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1224d4fd0404SClaudiu Manoil 1225d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1226d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1227d4fd0404SClaudiu Manoil 1228d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1229d4fd0404SClaudiu Manoil } 1230d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1231d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1232d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1233d4fd0404SClaudiu Manoil } 1234d4fd0404SClaudiu Manoil 1235d4fd0404SClaudiu Manoil return 0; 1236d4fd0404SClaudiu Manoil 1237d4fd0404SClaudiu Manoil irq_err: 1238d4fd0404SClaudiu Manoil while (i--) { 1239d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1240d4fd0404SClaudiu Manoil 1241d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1242d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1243d4fd0404SClaudiu Manoil } 1244d4fd0404SClaudiu Manoil 1245d4fd0404SClaudiu Manoil return err; 1246d4fd0404SClaudiu Manoil } 1247d4fd0404SClaudiu Manoil 1248d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1249d4fd0404SClaudiu Manoil { 1250d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1251d4fd0404SClaudiu Manoil int i; 1252d4fd0404SClaudiu Manoil 1253d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1254d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1255d4fd0404SClaudiu Manoil 1256d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1257d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1258d4fd0404SClaudiu Manoil } 1259d4fd0404SClaudiu Manoil } 1260d4fd0404SClaudiu Manoil 1261bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 1262d4fd0404SClaudiu Manoil { 126391571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 126491571081SClaudiu Manoil u32 icpt, ictt; 1265d4fd0404SClaudiu Manoil int i; 1266d4fd0404SClaudiu Manoil 1267d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1268ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 1269ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 127091571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 127191571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 127291571081SClaudiu Manoil ictt = 0x1; 127391571081SClaudiu Manoil } else { 127491571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 127591571081SClaudiu Manoil ictt = 0; 1276d4fd0404SClaudiu Manoil } 1277d4fd0404SClaudiu Manoil 127891571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 127991571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 128091571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 128191571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 128291571081SClaudiu Manoil } 128391571081SClaudiu Manoil 128491571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 128591571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 128691571081SClaudiu Manoil else 128791571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 128891571081SClaudiu Manoil 1289d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 129091571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 129191571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 129291571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 1293d4fd0404SClaudiu Manoil } 1294d4fd0404SClaudiu Manoil } 1295d4fd0404SClaudiu Manoil 1296bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 1297d4fd0404SClaudiu Manoil { 1298d4fd0404SClaudiu Manoil int i; 1299d4fd0404SClaudiu Manoil 1300d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1301d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1302d4fd0404SClaudiu Manoil 1303d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1304d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1305d4fd0404SClaudiu Manoil } 1306d4fd0404SClaudiu Manoil 130771b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev) 1308d4fd0404SClaudiu Manoil { 13092e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1310a6a10d45SYangbo Lu struct ethtool_eee edata; 131171b77a7aSClaudiu Manoil int err; 1312d4fd0404SClaudiu Manoil 131371b77a7aSClaudiu Manoil if (!priv->phylink) 1314d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1315d4fd0404SClaudiu Manoil 131671b77a7aSClaudiu Manoil err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0); 131771b77a7aSClaudiu Manoil if (err) { 1318d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 131971b77a7aSClaudiu Manoil return err; 1320d4fd0404SClaudiu Manoil } 1321d4fd0404SClaudiu Manoil 1322a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 1323a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 132471b77a7aSClaudiu Manoil phylink_ethtool_set_eee(priv->phylink, &edata); 1325a6a10d45SYangbo Lu 1326d4fd0404SClaudiu Manoil return 0; 1327d4fd0404SClaudiu Manoil } 1328d4fd0404SClaudiu Manoil 132991571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 1330bbb96dc7SClaudiu Manoil { 1331bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1332bbb96dc7SClaudiu Manoil int i; 1333bbb96dc7SClaudiu Manoil 1334bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 1335bbb96dc7SClaudiu Manoil 1336bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1337bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1338bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1339bbb96dc7SClaudiu Manoil 1340bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 1341bbb96dc7SClaudiu Manoil enable_irq(irq); 1342bbb96dc7SClaudiu Manoil } 1343bbb96dc7SClaudiu Manoil 134471b77a7aSClaudiu Manoil if (priv->phylink) 134571b77a7aSClaudiu Manoil phylink_start(priv->phylink); 1346bbb96dc7SClaudiu Manoil else 1347bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 1348bbb96dc7SClaudiu Manoil 1349bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 1350bbb96dc7SClaudiu Manoil } 1351bbb96dc7SClaudiu Manoil 1352d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 1353d4fd0404SClaudiu Manoil { 1354d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1355bbb96dc7SClaudiu Manoil int err; 1356d4fd0404SClaudiu Manoil 1357d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 1358d4fd0404SClaudiu Manoil if (err) 1359d4fd0404SClaudiu Manoil return err; 1360d4fd0404SClaudiu Manoil 136171b77a7aSClaudiu Manoil err = enetc_phylink_connect(ndev); 1362d4fd0404SClaudiu Manoil if (err) 1363d4fd0404SClaudiu Manoil goto err_phy_connect; 1364d4fd0404SClaudiu Manoil 1365d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 1366d4fd0404SClaudiu Manoil if (err) 1367d4fd0404SClaudiu Manoil goto err_alloc_tx; 1368d4fd0404SClaudiu Manoil 1369d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 1370d4fd0404SClaudiu Manoil if (err) 1371d4fd0404SClaudiu Manoil goto err_alloc_rx; 1372d4fd0404SClaudiu Manoil 1373d4fd0404SClaudiu Manoil err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1374d4fd0404SClaudiu Manoil if (err) 1375d4fd0404SClaudiu Manoil goto err_set_queues; 1376d4fd0404SClaudiu Manoil 1377d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 1378d4fd0404SClaudiu Manoil if (err) 1379d4fd0404SClaudiu Manoil goto err_set_queues; 1380d4fd0404SClaudiu Manoil 1381bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 1382bbb96dc7SClaudiu Manoil enetc_start(ndev); 1383d4fd0404SClaudiu Manoil 1384d4fd0404SClaudiu Manoil return 0; 1385d4fd0404SClaudiu Manoil 1386d4fd0404SClaudiu Manoil err_set_queues: 1387d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1388d4fd0404SClaudiu Manoil err_alloc_rx: 1389d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1390d4fd0404SClaudiu Manoil err_alloc_tx: 139171b77a7aSClaudiu Manoil if (priv->phylink) 139271b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1393d4fd0404SClaudiu Manoil err_phy_connect: 1394d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1395d4fd0404SClaudiu Manoil 1396d4fd0404SClaudiu Manoil return err; 1397d4fd0404SClaudiu Manoil } 1398d4fd0404SClaudiu Manoil 139991571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 1400d4fd0404SClaudiu Manoil { 1401d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1402d4fd0404SClaudiu Manoil int i; 1403d4fd0404SClaudiu Manoil 1404d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 1405d4fd0404SClaudiu Manoil 1406d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1407bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1408bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1409bbb96dc7SClaudiu Manoil 1410bbb96dc7SClaudiu Manoil disable_irq(irq); 1411d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 1412d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 1413d4fd0404SClaudiu Manoil } 1414d4fd0404SClaudiu Manoil 141571b77a7aSClaudiu Manoil if (priv->phylink) 141671b77a7aSClaudiu Manoil phylink_stop(priv->phylink); 1417bbb96dc7SClaudiu Manoil else 1418bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 1419bbb96dc7SClaudiu Manoil 1420bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 1421bbb96dc7SClaudiu Manoil } 1422bbb96dc7SClaudiu Manoil 1423bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 1424bbb96dc7SClaudiu Manoil { 1425bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1426bbb96dc7SClaudiu Manoil 1427bbb96dc7SClaudiu Manoil enetc_stop(ndev); 1428d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 1429d4fd0404SClaudiu Manoil 143071b77a7aSClaudiu Manoil if (priv->phylink) 143171b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1432d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 1433d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1434d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1435d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1436d4fd0404SClaudiu Manoil 1437d4fd0404SClaudiu Manoil return 0; 1438d4fd0404SClaudiu Manoil } 1439d4fd0404SClaudiu Manoil 144013baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 1441cbe9e835SCamelia Groza { 1442cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 1443cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 1444cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 1445cbe9e835SCamelia Groza u8 num_tc; 1446cbe9e835SCamelia Groza int i; 1447cbe9e835SCamelia Groza 1448cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 1449cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 1450cbe9e835SCamelia Groza 1451cbe9e835SCamelia Groza if (!num_tc) { 1452cbe9e835SCamelia Groza netdev_reset_tc(ndev); 1453cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1454cbe9e835SCamelia Groza 1455cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 1456cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 1457cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1458cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 1459cbe9e835SCamelia Groza } 1460cbe9e835SCamelia Groza 1461cbe9e835SCamelia Groza return 0; 1462cbe9e835SCamelia Groza } 1463cbe9e835SCamelia Groza 1464cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 1465cbe9e835SCamelia Groza if (num_tc > priv->num_tx_rings) { 1466cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 1467cbe9e835SCamelia Groza priv->num_tx_rings); 1468cbe9e835SCamelia Groza return -EINVAL; 1469cbe9e835SCamelia Groza } 1470cbe9e835SCamelia Groza 1471cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 1472cbe9e835SCamelia Groza * 1473cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 1474cbe9e835SCamelia Groza */ 1475cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 1476cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1477cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 1478cbe9e835SCamelia Groza } 1479cbe9e835SCamelia Groza 1480cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 1481cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 1482cbe9e835SCamelia Groza 1483cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 1484cbe9e835SCamelia Groza 1485cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 1486cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 1487cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 1488cbe9e835SCamelia Groza 1489cbe9e835SCamelia Groza return 0; 1490cbe9e835SCamelia Groza } 1491cbe9e835SCamelia Groza 149234c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 149334c6adf1SPo Liu void *type_data) 149434c6adf1SPo Liu { 149534c6adf1SPo Liu switch (type) { 149634c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 149734c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 149834c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 149934c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 1500c431047cSPo Liu case TC_SETUP_QDISC_CBS: 1501c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 15020d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 15030d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 1504888ae5a3SPo Liu case TC_SETUP_BLOCK: 1505888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 150634c6adf1SPo Liu default: 150734c6adf1SPo Liu return -EOPNOTSUPP; 150834c6adf1SPo Liu } 150934c6adf1SPo Liu } 151034c6adf1SPo Liu 1511d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 1512d4fd0404SClaudiu Manoil { 1513d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1514d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 1515d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 1516d4fd0404SClaudiu Manoil int i; 1517d4fd0404SClaudiu Manoil 1518d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1519d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 1520d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 1521d4fd0404SClaudiu Manoil } 1522d4fd0404SClaudiu Manoil 1523d4fd0404SClaudiu Manoil stats->rx_packets = packets; 1524d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 1525d4fd0404SClaudiu Manoil bytes = 0; 1526d4fd0404SClaudiu Manoil packets = 0; 1527d4fd0404SClaudiu Manoil 1528d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1529d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 1530d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 1531d4fd0404SClaudiu Manoil } 1532d4fd0404SClaudiu Manoil 1533d4fd0404SClaudiu Manoil stats->tx_packets = packets; 1534d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 1535d4fd0404SClaudiu Manoil 1536d4fd0404SClaudiu Manoil return stats; 1537d4fd0404SClaudiu Manoil } 1538d4fd0404SClaudiu Manoil 1539d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 1540d382563fSClaudiu Manoil { 1541d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1542d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1543d382563fSClaudiu Manoil u32 reg; 1544d382563fSClaudiu Manoil 1545d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 1546d382563fSClaudiu Manoil 1547d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 1548d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 1549d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 1550d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 1551d382563fSClaudiu Manoil 1552d382563fSClaudiu Manoil return 0; 1553d382563fSClaudiu Manoil } 1554d382563fSClaudiu Manoil 155579e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 155679e49982SPo Liu { 155779e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1558888ae5a3SPo Liu int err; 155979e49982SPo Liu 156079e49982SPo Liu if (en) { 1561888ae5a3SPo Liu err = enetc_psfp_enable(priv); 1562888ae5a3SPo Liu if (err) 1563888ae5a3SPo Liu return err; 1564888ae5a3SPo Liu 156579e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 1566888ae5a3SPo Liu return 0; 156779e49982SPo Liu } 156879e49982SPo Liu 1569888ae5a3SPo Liu err = enetc_psfp_disable(priv); 1570888ae5a3SPo Liu if (err) 1571888ae5a3SPo Liu return err; 1572888ae5a3SPo Liu 1573888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 1574888ae5a3SPo Liu 157579e49982SPo Liu return 0; 157679e49982SPo Liu } 157779e49982SPo Liu 15789deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 15799deba33fSClaudiu Manoil { 15809deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 15819deba33fSClaudiu Manoil int i; 15829deba33fSClaudiu Manoil 15839deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 15849deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 15859deba33fSClaudiu Manoil } 15869deba33fSClaudiu Manoil 15879deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 15889deba33fSClaudiu Manoil { 15899deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 15909deba33fSClaudiu Manoil int i; 15919deba33fSClaudiu Manoil 15929deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 15939deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 15949deba33fSClaudiu Manoil } 15959deba33fSClaudiu Manoil 1596d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 1597d382563fSClaudiu Manoil netdev_features_t features) 1598d382563fSClaudiu Manoil { 1599d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 1600888ae5a3SPo Liu int err = 0; 1601d382563fSClaudiu Manoil 1602d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 1603d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 1604d382563fSClaudiu Manoil 16059deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 16069deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 16079deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 16089deba33fSClaudiu Manoil 16099deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 16109deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 16119deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 16129deba33fSClaudiu Manoil 161379e49982SPo Liu if (changed & NETIF_F_HW_TC) 1614888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 161579e49982SPo Liu 1616888ae5a3SPo Liu return err; 1617d382563fSClaudiu Manoil } 1618d382563fSClaudiu Manoil 1619434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1620d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 1621d3982312SY.b. Lu { 1622d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1623d3982312SY.b. Lu struct hwtstamp_config config; 1624434cebabSClaudiu Manoil int ao; 1625d3982312SY.b. Lu 1626d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 1627d3982312SY.b. Lu return -EFAULT; 1628d3982312SY.b. Lu 1629d3982312SY.b. Lu switch (config.tx_type) { 1630d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 1631d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP; 1632d3982312SY.b. Lu break; 1633d3982312SY.b. Lu case HWTSTAMP_TX_ON: 1634d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 1635d3982312SY.b. Lu break; 1636d3982312SY.b. Lu default: 1637d3982312SY.b. Lu return -ERANGE; 1638d3982312SY.b. Lu } 1639d3982312SY.b. Lu 1640434cebabSClaudiu Manoil ao = priv->active_offloads; 1641d3982312SY.b. Lu switch (config.rx_filter) { 1642d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 1643d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 1644d3982312SY.b. Lu break; 1645d3982312SY.b. Lu default: 1646d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 1647d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 1648d3982312SY.b. Lu } 1649d3982312SY.b. Lu 1650434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 1651434cebabSClaudiu Manoil enetc_close(ndev); 1652434cebabSClaudiu Manoil enetc_open(ndev); 1653434cebabSClaudiu Manoil } 1654434cebabSClaudiu Manoil 1655d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1656d3982312SY.b. Lu -EFAULT : 0; 1657d3982312SY.b. Lu } 1658d3982312SY.b. Lu 1659d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 1660d3982312SY.b. Lu { 1661d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1662d3982312SY.b. Lu struct hwtstamp_config config; 1663d3982312SY.b. Lu 1664d3982312SY.b. Lu config.flags = 0; 1665d3982312SY.b. Lu 1666d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_TX_TSTAMP) 1667d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 1668d3982312SY.b. Lu else 1669d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 1670d3982312SY.b. Lu 1671d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 1672d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 1673d3982312SY.b. Lu 1674d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1675d3982312SY.b. Lu -EFAULT : 0; 1676d3982312SY.b. Lu } 1677d3982312SY.b. Lu #endif 1678d3982312SY.b. Lu 1679d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 1680d3982312SY.b. Lu { 168171b77a7aSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1682434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1683d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 1684d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 1685d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 1686d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 1687d3982312SY.b. Lu #endif 1688a613bafeSMichael Walle 168971b77a7aSClaudiu Manoil if (!priv->phylink) 1690c55b810aSMichael Walle return -EOPNOTSUPP; 169171b77a7aSClaudiu Manoil 169271b77a7aSClaudiu Manoil return phylink_mii_ioctl(priv->phylink, rq, cmd); 1693d3982312SY.b. Lu } 1694d3982312SY.b. Lu 1695d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 1696d4fd0404SClaudiu Manoil { 1697d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 16981260e772SGustavo A. R. Silva int v_tx_rings; 1699d4fd0404SClaudiu Manoil int i, n, err, nvec; 1700d4fd0404SClaudiu Manoil 1701d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 1702d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 1703d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 1704d4fd0404SClaudiu Manoil 1705d4fd0404SClaudiu Manoil if (n < 0) 1706d4fd0404SClaudiu Manoil return n; 1707d4fd0404SClaudiu Manoil 1708d4fd0404SClaudiu Manoil if (n != nvec) 1709d4fd0404SClaudiu Manoil return -EPERM; 1710d4fd0404SClaudiu Manoil 1711d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 1712d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 1713d4fd0404SClaudiu Manoil 1714d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1715d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 1716d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 1717d4fd0404SClaudiu Manoil int j; 1718d4fd0404SClaudiu Manoil 17191260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 1720d4fd0404SClaudiu Manoil if (!v) { 1721d4fd0404SClaudiu Manoil err = -ENOMEM; 1722d4fd0404SClaudiu Manoil goto fail; 1723d4fd0404SClaudiu Manoil } 1724d4fd0404SClaudiu Manoil 1725d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 1726d4fd0404SClaudiu Manoil 1727ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 1728ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 1729ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 1730ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 1731ae0e6a5dSClaudiu Manoil } 1732ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 1733d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 1734d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 1735d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 1736d4fd0404SClaudiu Manoil 1737d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 1738d4fd0404SClaudiu Manoil int idx; 1739d4fd0404SClaudiu Manoil 1740d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 1741d4fd0404SClaudiu Manoil if (priv->bdr_int_num == ENETC_MAX_BDR_INT) 1742d4fd0404SClaudiu Manoil idx = 2 * j + i; /* 2 CPUs */ 1743d4fd0404SClaudiu Manoil else 1744d4fd0404SClaudiu Manoil idx = j + i * v_tx_rings; /* default */ 1745d4fd0404SClaudiu Manoil 1746d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 1747d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 1748d4fd0404SClaudiu Manoil bdr->index = idx; 1749d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1750d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1751d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 1752d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 1753d4fd0404SClaudiu Manoil } 1754d4fd0404SClaudiu Manoil 1755d4fd0404SClaudiu Manoil bdr = &v->rx_ring; 1756d4fd0404SClaudiu Manoil bdr->index = i; 1757d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1758d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1759d4fd0404SClaudiu Manoil bdr->bd_count = priv->rx_bd_count; 1760d4fd0404SClaudiu Manoil priv->rx_ring[i] = bdr; 1761d4fd0404SClaudiu Manoil } 1762d4fd0404SClaudiu Manoil 1763d4fd0404SClaudiu Manoil return 0; 1764d4fd0404SClaudiu Manoil 1765d4fd0404SClaudiu Manoil fail: 1766d4fd0404SClaudiu Manoil while (i--) { 1767d4fd0404SClaudiu Manoil netif_napi_del(&priv->int_vector[i]->napi); 1768ae0e6a5dSClaudiu Manoil cancel_work_sync(&priv->int_vector[i]->rx_dim.work); 1769d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1770d4fd0404SClaudiu Manoil } 1771d4fd0404SClaudiu Manoil 1772d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 1773d4fd0404SClaudiu Manoil 1774d4fd0404SClaudiu Manoil return err; 1775d4fd0404SClaudiu Manoil } 1776d4fd0404SClaudiu Manoil 1777d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 1778d4fd0404SClaudiu Manoil { 1779d4fd0404SClaudiu Manoil int i; 1780d4fd0404SClaudiu Manoil 1781d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1782d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1783d4fd0404SClaudiu Manoil 1784d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 1785ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 1786d4fd0404SClaudiu Manoil } 1787d4fd0404SClaudiu Manoil 1788d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1789d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 1790d4fd0404SClaudiu Manoil 1791d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1792d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 1793d4fd0404SClaudiu Manoil 1794d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1795d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1796d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 1797d4fd0404SClaudiu Manoil } 1798d4fd0404SClaudiu Manoil 1799d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 1800d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 1801d4fd0404SClaudiu Manoil } 1802d4fd0404SClaudiu Manoil 1803d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 1804d4fd0404SClaudiu Manoil { 1805d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 1806d4fd0404SClaudiu Manoil 1807d4fd0404SClaudiu Manoil kfree(p); 1808d4fd0404SClaudiu Manoil } 1809d4fd0404SClaudiu Manoil 1810d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 1811d4fd0404SClaudiu Manoil { 1812d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 181382728b91SClaudiu Manoil si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP; 1814d4fd0404SClaudiu Manoil } 1815d4fd0404SClaudiu Manoil 1816d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 1817d4fd0404SClaudiu Manoil { 1818d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 1819d4fd0404SClaudiu Manoil struct enetc_hw *hw; 1820d4fd0404SClaudiu Manoil size_t alloc_size; 1821d4fd0404SClaudiu Manoil int err, len; 1822d4fd0404SClaudiu Manoil 1823d4fd0404SClaudiu Manoil pcie_flr(pdev); 1824d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 1825d4fd0404SClaudiu Manoil if (err) { 1826d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 1827d4fd0404SClaudiu Manoil return err; 1828d4fd0404SClaudiu Manoil } 1829d4fd0404SClaudiu Manoil 1830d4fd0404SClaudiu Manoil /* set up for high or low dma */ 1831d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 1832d4fd0404SClaudiu Manoil if (err) { 1833d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 1834d4fd0404SClaudiu Manoil if (err) { 1835d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 1836d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 1837d4fd0404SClaudiu Manoil goto err_dma; 1838d4fd0404SClaudiu Manoil } 1839d4fd0404SClaudiu Manoil } 1840d4fd0404SClaudiu Manoil 1841d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 1842d4fd0404SClaudiu Manoil if (err) { 1843d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 1844d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 1845d4fd0404SClaudiu Manoil } 1846d4fd0404SClaudiu Manoil 1847d4fd0404SClaudiu Manoil pci_set_master(pdev); 1848d4fd0404SClaudiu Manoil 1849d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 1850d4fd0404SClaudiu Manoil if (sizeof_priv) { 1851d4fd0404SClaudiu Manoil /* align priv to 32B */ 1852d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 1853d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 1854d4fd0404SClaudiu Manoil } 1855d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 1856d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 1857d4fd0404SClaudiu Manoil 1858d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 1859d4fd0404SClaudiu Manoil if (!p) { 1860d4fd0404SClaudiu Manoil err = -ENOMEM; 1861d4fd0404SClaudiu Manoil goto err_alloc_si; 1862d4fd0404SClaudiu Manoil } 1863d4fd0404SClaudiu Manoil 1864d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 1865d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 1866d4fd0404SClaudiu Manoil 1867d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 1868d4fd0404SClaudiu Manoil si->pdev = pdev; 1869d4fd0404SClaudiu Manoil hw = &si->hw; 1870d4fd0404SClaudiu Manoil 1871d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 1872d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 1873d4fd0404SClaudiu Manoil if (!hw->reg) { 1874d4fd0404SClaudiu Manoil err = -ENXIO; 1875d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 1876d4fd0404SClaudiu Manoil goto err_ioremap; 1877d4fd0404SClaudiu Manoil } 1878d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 1879d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 1880d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 1881d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 1882d4fd0404SClaudiu Manoil 1883d4fd0404SClaudiu Manoil enetc_detect_errata(si); 1884d4fd0404SClaudiu Manoil 1885d4fd0404SClaudiu Manoil return 0; 1886d4fd0404SClaudiu Manoil 1887d4fd0404SClaudiu Manoil err_ioremap: 1888d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1889d4fd0404SClaudiu Manoil err_alloc_si: 1890d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1891d4fd0404SClaudiu Manoil err_pci_mem_reg: 1892d4fd0404SClaudiu Manoil err_dma: 1893d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1894d4fd0404SClaudiu Manoil 1895d4fd0404SClaudiu Manoil return err; 1896d4fd0404SClaudiu Manoil } 1897d4fd0404SClaudiu Manoil 1898d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 1899d4fd0404SClaudiu Manoil { 1900d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 1901d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1902d4fd0404SClaudiu Manoil 1903d4fd0404SClaudiu Manoil iounmap(hw->reg); 1904d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1905d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1906d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1907d4fd0404SClaudiu Manoil } 1908