1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d1b15102SVladimir Oltean #include <linux/bpf_trace.h> 6d4fd0404SClaudiu Manoil #include <linux/tcp.h> 7d4fd0404SClaudiu Manoil #include <linux/udp.h> 8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 97294380cSYangbo Lu #include <linux/ptp_classify.h> 10847cbfc0SVladimir Oltean #include <net/pkt_sched.h> 11d4fd0404SClaudiu Manoil 127eab503bSVladimir Oltean static int enetc_num_stack_tx_queues(struct enetc_ndev_priv *priv) 137eab503bSVladimir Oltean { 147eab503bSVladimir Oltean int num_tx_rings = priv->num_tx_rings; 157eab503bSVladimir Oltean int i; 167eab503bSVladimir Oltean 177eab503bSVladimir Oltean for (i = 0; i < priv->num_rx_rings; i++) 187eab503bSVladimir Oltean if (priv->rx_ring[i]->xdp.prog) 197eab503bSVladimir Oltean return num_tx_rings - num_possible_cpus(); 207eab503bSVladimir Oltean 217eab503bSVladimir Oltean return num_tx_rings; 227eab503bSVladimir Oltean } 237eab503bSVladimir Oltean 247eab503bSVladimir Oltean static struct enetc_bdr *enetc_rx_ring_from_xdp_tx_ring(struct enetc_ndev_priv *priv, 257eab503bSVladimir Oltean struct enetc_bdr *tx_ring) 267eab503bSVladimir Oltean { 277eab503bSVladimir Oltean int index = &priv->tx_ring[tx_ring->index] - priv->xdp_tx_ring; 287eab503bSVladimir Oltean 297eab503bSVladimir Oltean return priv->rx_ring[index]; 307eab503bSVladimir Oltean } 317eab503bSVladimir Oltean 329d2b68ccSVladimir Oltean static struct sk_buff *enetc_tx_swbd_get_skb(struct enetc_tx_swbd *tx_swbd) 339d2b68ccSVladimir Oltean { 349d2b68ccSVladimir Oltean if (tx_swbd->is_xdp_tx || tx_swbd->is_xdp_redirect) 359d2b68ccSVladimir Oltean return NULL; 369d2b68ccSVladimir Oltean 379d2b68ccSVladimir Oltean return tx_swbd->skb; 389d2b68ccSVladimir Oltean } 399d2b68ccSVladimir Oltean 409d2b68ccSVladimir Oltean static struct xdp_frame * 419d2b68ccSVladimir Oltean enetc_tx_swbd_get_xdp_frame(struct enetc_tx_swbd *tx_swbd) 429d2b68ccSVladimir Oltean { 439d2b68ccSVladimir Oltean if (tx_swbd->is_xdp_redirect) 449d2b68ccSVladimir Oltean return tx_swbd->xdp_frame; 459d2b68ccSVladimir Oltean 469d2b68ccSVladimir Oltean return NULL; 479d2b68ccSVladimir Oltean } 489d2b68ccSVladimir Oltean 49d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 50d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 51d4fd0404SClaudiu Manoil { 527ed2bc80SVladimir Oltean /* For XDP_TX, pages come from RX, whereas for the other contexts where 537ed2bc80SVladimir Oltean * we have is_dma_page_set, those come from skb_frag_dma_map. We need 547ed2bc80SVladimir Oltean * to match the DMA mapping length, so we need to differentiate those. 557ed2bc80SVladimir Oltean */ 56d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 57d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 587ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx ? PAGE_SIZE : tx_swbd->len, 597ed2bc80SVladimir Oltean tx_swbd->dir); 60d4fd0404SClaudiu Manoil else 61d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 627ed2bc80SVladimir Oltean tx_swbd->len, tx_swbd->dir); 63d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 64d4fd0404SClaudiu Manoil } 65d4fd0404SClaudiu Manoil 669d2b68ccSVladimir Oltean static void enetc_free_tx_frame(struct enetc_bdr *tx_ring, 67d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 68d4fd0404SClaudiu Manoil { 699d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd); 709d2b68ccSVladimir Oltean struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd); 719d2b68ccSVladimir Oltean 72d4fd0404SClaudiu Manoil if (tx_swbd->dma) 73d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 74d4fd0404SClaudiu Manoil 759d2b68ccSVladimir Oltean if (xdp_frame) { 769d2b68ccSVladimir Oltean xdp_return_frame(tx_swbd->xdp_frame); 779d2b68ccSVladimir Oltean tx_swbd->xdp_frame = NULL; 789d2b68ccSVladimir Oltean } else if (skb) { 799d2b68ccSVladimir Oltean dev_kfree_skb_any(skb); 80d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 81d4fd0404SClaudiu Manoil } 82d4fd0404SClaudiu Manoil } 83d4fd0404SClaudiu Manoil 847ed2bc80SVladimir Oltean /* Let H/W know BD ring has been updated */ 857ed2bc80SVladimir Oltean static void enetc_update_tx_ring_tail(struct enetc_bdr *tx_ring) 867ed2bc80SVladimir Oltean { 877ed2bc80SVladimir Oltean /* includes wmb() */ 887ed2bc80SVladimir Oltean enetc_wr_reg_hot(tx_ring->tpir, tx_ring->next_to_use); 897ed2bc80SVladimir Oltean } 907ed2bc80SVladimir Oltean 917294380cSYangbo Lu static int enetc_ptp_parse(struct sk_buff *skb, u8 *udp, 927294380cSYangbo Lu u8 *msgtype, u8 *twostep, 937294380cSYangbo Lu u16 *correction_offset, u16 *body_offset) 947294380cSYangbo Lu { 957294380cSYangbo Lu unsigned int ptp_class; 967294380cSYangbo Lu struct ptp_header *hdr; 977294380cSYangbo Lu unsigned int type; 987294380cSYangbo Lu u8 *base; 997294380cSYangbo Lu 1007294380cSYangbo Lu ptp_class = ptp_classify_raw(skb); 1017294380cSYangbo Lu if (ptp_class == PTP_CLASS_NONE) 1027294380cSYangbo Lu return -EINVAL; 1037294380cSYangbo Lu 1047294380cSYangbo Lu hdr = ptp_parse_header(skb, ptp_class); 1057294380cSYangbo Lu if (!hdr) 1067294380cSYangbo Lu return -EINVAL; 1077294380cSYangbo Lu 1087294380cSYangbo Lu type = ptp_class & PTP_CLASS_PMASK; 1097294380cSYangbo Lu if (type == PTP_CLASS_IPV4 || type == PTP_CLASS_IPV6) 1107294380cSYangbo Lu *udp = 1; 1117294380cSYangbo Lu else 1127294380cSYangbo Lu *udp = 0; 1137294380cSYangbo Lu 1147294380cSYangbo Lu *msgtype = ptp_get_msgtype(hdr, ptp_class); 1157294380cSYangbo Lu *twostep = hdr->flag_field[0] & 0x2; 1167294380cSYangbo Lu 1177294380cSYangbo Lu base = skb_mac_header(skb); 1187294380cSYangbo Lu *correction_offset = (u8 *)&hdr->correction - base; 1197294380cSYangbo Lu *body_offset = (u8 *)hdr + sizeof(struct ptp_header) - base; 1207294380cSYangbo Lu 1217294380cSYangbo Lu return 0; 1227294380cSYangbo Lu } 1237294380cSYangbo Lu 124f768e751SYangbo Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb) 125d4fd0404SClaudiu Manoil { 1267294380cSYangbo Lu bool do_vlan, do_onestep_tstamp = false, do_twostep_tstamp = false; 1277294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev); 1287294380cSYangbo Lu struct enetc_hw *hw = &priv->si->hw; 129d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 130d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 131d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 1327294380cSYangbo Lu u8 msgtype, twostep, udp; 133d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 1347294380cSYangbo Lu u16 offset1, offset2; 135d4fd0404SClaudiu Manoil int i, count = 0; 1367294380cSYangbo Lu skb_frag_t *frag; 137d4fd0404SClaudiu Manoil unsigned int f; 138d4fd0404SClaudiu Manoil dma_addr_t dma; 139d4fd0404SClaudiu Manoil u8 flags = 0; 140d4fd0404SClaudiu Manoil 141d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 142d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 143d4fd0404SClaudiu Manoil prefetchw(txbd); 144d4fd0404SClaudiu Manoil 145d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 146d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 147d4fd0404SClaudiu Manoil goto dma_err; 148d4fd0404SClaudiu Manoil 149d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 150d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 151d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 152d4fd0404SClaudiu Manoil 153d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 154d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 155d4fd0404SClaudiu Manoil tx_swbd->len = len; 156d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 1577ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 158d4fd0404SClaudiu Manoil count++; 159d4fd0404SClaudiu Manoil 160d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 1617294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 1627294380cSYangbo Lu if (enetc_ptp_parse(skb, &udp, &msgtype, &twostep, &offset1, 1637294380cSYangbo Lu &offset2) || 1647294380cSYangbo Lu msgtype != PTP_MSGTYPE_SYNC || twostep) 1657294380cSYangbo Lu WARN_ONCE(1, "Bad packet for one-step timestamping\n"); 1667294380cSYangbo Lu else 1677294380cSYangbo Lu do_onestep_tstamp = true; 1687294380cSYangbo Lu } else if (skb->cb[0] & ENETC_F_TX_TSTAMP) { 1697294380cSYangbo Lu do_twostep_tstamp = true; 1707294380cSYangbo Lu } 171d4fd0404SClaudiu Manoil 1727294380cSYangbo Lu tx_swbd->do_twostep_tstamp = do_twostep_tstamp; 1737294380cSYangbo Lu tx_swbd->check_wb = tx_swbd->do_twostep_tstamp; 1747294380cSYangbo Lu 1757294380cSYangbo Lu if (do_vlan || do_onestep_tstamp || do_twostep_tstamp) 176d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 177d4fd0404SClaudiu Manoil 17882728b91SClaudiu Manoil if (tx_ring->tsd_enable) 1790d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 180d4fd0404SClaudiu Manoil 181d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 182d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 183d4fd0404SClaudiu Manoil temp_bd.flags = flags; 184d4fd0404SClaudiu Manoil 18582728b91SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_TSE) 18682728b91SClaudiu Manoil temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns, 18782728b91SClaudiu Manoil flags); 1880d08c9ecSPo Liu 189d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 190d4fd0404SClaudiu Manoil u8 e_flags = 0; 191d4fd0404SClaudiu Manoil *txbd = temp_bd; 192d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 193d4fd0404SClaudiu Manoil 194d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 195d4fd0404SClaudiu Manoil flags = 0; 196d4fd0404SClaudiu Manoil tx_swbd++; 197d4fd0404SClaudiu Manoil txbd++; 198d4fd0404SClaudiu Manoil i++; 199d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 200d4fd0404SClaudiu Manoil i = 0; 201d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 202d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 203d4fd0404SClaudiu Manoil } 204d4fd0404SClaudiu Manoil prefetchw(txbd); 205d4fd0404SClaudiu Manoil 206d4fd0404SClaudiu Manoil if (do_vlan) { 207d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 208d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 209d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 210d4fd0404SClaudiu Manoil } 211d4fd0404SClaudiu Manoil 2127294380cSYangbo Lu if (do_onestep_tstamp) { 2137294380cSYangbo Lu u32 lo, hi, val; 2147294380cSYangbo Lu u64 sec, nsec; 2157294380cSYangbo Lu u8 *data; 2167294380cSYangbo Lu 2177294380cSYangbo Lu lo = enetc_rd_hot(hw, ENETC_SICTR0); 2187294380cSYangbo Lu hi = enetc_rd_hot(hw, ENETC_SICTR1); 2197294380cSYangbo Lu sec = (u64)hi << 32 | lo; 2207294380cSYangbo Lu nsec = do_div(sec, 1000000000); 2217294380cSYangbo Lu 2227294380cSYangbo Lu /* Configure extension BD */ 2237294380cSYangbo Lu temp_bd.ext.tstamp = cpu_to_le32(lo & 0x3fffffff); 2247294380cSYangbo Lu e_flags |= ENETC_TXBD_E_FLAGS_ONE_STEP_PTP; 2257294380cSYangbo Lu 2267294380cSYangbo Lu /* Update originTimestamp field of Sync packet 2277294380cSYangbo Lu * - 48 bits seconds field 2287294380cSYangbo Lu * - 32 bits nanseconds field 2297294380cSYangbo Lu */ 2307294380cSYangbo Lu data = skb_mac_header(skb); 2317294380cSYangbo Lu *(__be16 *)(data + offset2) = 2327294380cSYangbo Lu htons((sec >> 32) & 0xffff); 2337294380cSYangbo Lu *(__be32 *)(data + offset2 + 2) = 2347294380cSYangbo Lu htonl(sec & 0xffffffff); 2357294380cSYangbo Lu *(__be32 *)(data + offset2 + 6) = htonl(nsec); 2367294380cSYangbo Lu 2377294380cSYangbo Lu /* Configure single-step register */ 2387294380cSYangbo Lu val = ENETC_PM0_SINGLE_STEP_EN; 2397294380cSYangbo Lu val |= ENETC_SET_SINGLE_STEP_OFFSET(offset1); 2407294380cSYangbo Lu if (udp) 2417294380cSYangbo Lu val |= ENETC_PM0_SINGLE_STEP_CH; 2427294380cSYangbo Lu 2437294380cSYangbo Lu enetc_port_wr(hw, ENETC_PM0_SINGLE_STEP, val); 2447294380cSYangbo Lu enetc_port_wr(hw, ENETC_PM1_SINGLE_STEP, val); 2457294380cSYangbo Lu } else if (do_twostep_tstamp) { 246d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 247d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 248d4fd0404SClaudiu Manoil } 249d4fd0404SClaudiu Manoil 250d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 251d4fd0404SClaudiu Manoil count++; 252d4fd0404SClaudiu Manoil } 253d4fd0404SClaudiu Manoil 254d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 255d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 256d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 257d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 258d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 259d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 260d4fd0404SClaudiu Manoil goto dma_err; 261d4fd0404SClaudiu Manoil 262d4fd0404SClaudiu Manoil *txbd = temp_bd; 263d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 264d4fd0404SClaudiu Manoil 265d4fd0404SClaudiu Manoil flags = 0; 266d4fd0404SClaudiu Manoil tx_swbd++; 267d4fd0404SClaudiu Manoil txbd++; 268d4fd0404SClaudiu Manoil i++; 269d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 270d4fd0404SClaudiu Manoil i = 0; 271d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 272d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 273d4fd0404SClaudiu Manoil } 274d4fd0404SClaudiu Manoil prefetchw(txbd); 275d4fd0404SClaudiu Manoil 276d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 277d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 278d4fd0404SClaudiu Manoil 279d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 280d4fd0404SClaudiu Manoil tx_swbd->len = len; 281d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 2827ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 283d4fd0404SClaudiu Manoil count++; 284d4fd0404SClaudiu Manoil } 285d4fd0404SClaudiu Manoil 286d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 287d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 288d4fd0404SClaudiu Manoil temp_bd.flags = flags; 289d4fd0404SClaudiu Manoil *txbd = temp_bd; 290d4fd0404SClaudiu Manoil 291d504498dSVladimir Oltean tx_ring->tx_swbd[i].is_eof = true; 292d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 293d4fd0404SClaudiu Manoil 294d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 295d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 296d4fd0404SClaudiu Manoil 2974caefbceSMichael Walle skb_tx_timestamp(skb); 2984caefbceSMichael Walle 2997ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 300d4fd0404SClaudiu Manoil 301d4fd0404SClaudiu Manoil return count; 302d4fd0404SClaudiu Manoil 303d4fd0404SClaudiu Manoil dma_err: 304d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 305d4fd0404SClaudiu Manoil 306d4fd0404SClaudiu Manoil do { 307d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 3089d2b68ccSVladimir Oltean enetc_free_tx_frame(tx_ring, tx_swbd); 309d4fd0404SClaudiu Manoil if (i == 0) 310d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 311d4fd0404SClaudiu Manoil i--; 312d4fd0404SClaudiu Manoil } while (count--); 313d4fd0404SClaudiu Manoil 314d4fd0404SClaudiu Manoil return 0; 315d4fd0404SClaudiu Manoil } 316d4fd0404SClaudiu Manoil 3177294380cSYangbo Lu static netdev_tx_t enetc_start_xmit(struct sk_buff *skb, 3187294380cSYangbo Lu struct net_device *ndev) 3190486185eSVladimir Oltean { 3200486185eSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 3210486185eSVladimir Oltean struct enetc_bdr *tx_ring; 3220486185eSVladimir Oltean int count; 3230486185eSVladimir Oltean 3240486185eSVladimir Oltean tx_ring = priv->tx_ring[skb->queue_mapping]; 3250486185eSVladimir Oltean 3260486185eSVladimir Oltean if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 3270486185eSVladimir Oltean if (unlikely(skb_linearize(skb))) 3280486185eSVladimir Oltean goto drop_packet_err; 3290486185eSVladimir Oltean 3300486185eSVladimir Oltean count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 3310486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 3320486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 3330486185eSVladimir Oltean return NETDEV_TX_BUSY; 3340486185eSVladimir Oltean } 3350486185eSVladimir Oltean 3360486185eSVladimir Oltean enetc_lock_mdio(); 337f768e751SYangbo Lu count = enetc_map_tx_buffs(tx_ring, skb); 3380486185eSVladimir Oltean enetc_unlock_mdio(); 3390486185eSVladimir Oltean 3400486185eSVladimir Oltean if (unlikely(!count)) 3410486185eSVladimir Oltean goto drop_packet_err; 3420486185eSVladimir Oltean 3430486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 3440486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 3450486185eSVladimir Oltean 3460486185eSVladimir Oltean return NETDEV_TX_OK; 3470486185eSVladimir Oltean 3480486185eSVladimir Oltean drop_packet_err: 3490486185eSVladimir Oltean dev_kfree_skb_any(skb); 3500486185eSVladimir Oltean return NETDEV_TX_OK; 3510486185eSVladimir Oltean } 3520486185eSVladimir Oltean 3537294380cSYangbo Lu netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 3547294380cSYangbo Lu { 3557294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 3567294380cSYangbo Lu u8 udp, msgtype, twostep; 3577294380cSYangbo Lu u16 offset1, offset2; 3587294380cSYangbo Lu 3597294380cSYangbo Lu /* Mark tx timestamp type on skb->cb[0] if requires */ 3607294380cSYangbo Lu if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 3617294380cSYangbo Lu (priv->active_offloads & ENETC_F_TX_TSTAMP_MASK)) { 3627294380cSYangbo Lu skb->cb[0] = priv->active_offloads & ENETC_F_TX_TSTAMP_MASK; 3637294380cSYangbo Lu } else { 3647294380cSYangbo Lu skb->cb[0] = 0; 3657294380cSYangbo Lu } 3667294380cSYangbo Lu 3677294380cSYangbo Lu /* Fall back to two-step timestamp if not one-step Sync packet */ 3687294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 3697294380cSYangbo Lu if (enetc_ptp_parse(skb, &udp, &msgtype, &twostep, 3707294380cSYangbo Lu &offset1, &offset2) || 3717294380cSYangbo Lu msgtype != PTP_MSGTYPE_SYNC || twostep != 0) 3727294380cSYangbo Lu skb->cb[0] = ENETC_F_TX_TSTAMP; 3737294380cSYangbo Lu } 3747294380cSYangbo Lu 3757294380cSYangbo Lu /* Queue one-step Sync packet if already locked */ 3767294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 3777294380cSYangbo Lu if (test_and_set_bit_lock(ENETC_TX_ONESTEP_TSTAMP_IN_PROGRESS, 3787294380cSYangbo Lu &priv->flags)) { 3797294380cSYangbo Lu skb_queue_tail(&priv->tx_skbs, skb); 3807294380cSYangbo Lu return NETDEV_TX_OK; 3817294380cSYangbo Lu } 3827294380cSYangbo Lu } 3837294380cSYangbo Lu 3847294380cSYangbo Lu return enetc_start_xmit(skb, ndev); 3857294380cSYangbo Lu } 3867294380cSYangbo Lu 387d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 388d4fd0404SClaudiu Manoil { 389d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 390d4fd0404SClaudiu Manoil int i; 391d4fd0404SClaudiu Manoil 392fd5736bfSAlex Marginean enetc_lock_mdio(); 393fd5736bfSAlex Marginean 394d4fd0404SClaudiu Manoil /* disable interrupts */ 395fd5736bfSAlex Marginean enetc_wr_reg_hot(v->rbier, 0); 396fd5736bfSAlex Marginean enetc_wr_reg_hot(v->ricr1, v->rx_ictt); 397d4fd0404SClaudiu Manoil 3980574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 399fd5736bfSAlex Marginean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0); 400fd5736bfSAlex Marginean 401fd5736bfSAlex Marginean enetc_unlock_mdio(); 402d4fd0404SClaudiu Manoil 403215602a8SJiafei Pan napi_schedule(&v->napi); 404d4fd0404SClaudiu Manoil 405d4fd0404SClaudiu Manoil return IRQ_HANDLED; 406d4fd0404SClaudiu Manoil } 407d4fd0404SClaudiu Manoil 408ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 409ae0e6a5dSClaudiu Manoil { 410ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 411ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 412ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 413ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 414ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 415ae0e6a5dSClaudiu Manoil 416ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 417ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 418ae0e6a5dSClaudiu Manoil } 419ae0e6a5dSClaudiu Manoil 420ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 421ae0e6a5dSClaudiu Manoil { 422ae0e6a5dSClaudiu Manoil struct dim_sample dim_sample; 423ae0e6a5dSClaudiu Manoil 424ae0e6a5dSClaudiu Manoil v->comp_cnt++; 425ae0e6a5dSClaudiu Manoil 426ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 427ae0e6a5dSClaudiu Manoil return; 428ae0e6a5dSClaudiu Manoil 429ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 430ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 431ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 432ae0e6a5dSClaudiu Manoil &dim_sample); 433ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 434ae0e6a5dSClaudiu Manoil } 435ae0e6a5dSClaudiu Manoil 436d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 437d4fd0404SClaudiu Manoil { 438fd5736bfSAlex Marginean int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 439d4fd0404SClaudiu Manoil 440d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 441d4fd0404SClaudiu Manoil } 442d4fd0404SClaudiu Manoil 44365d0cbb4SVladimir Oltean static bool enetc_page_reusable(struct page *page) 44465d0cbb4SVladimir Oltean { 44565d0cbb4SVladimir Oltean return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 44665d0cbb4SVladimir Oltean } 44765d0cbb4SVladimir Oltean 44865d0cbb4SVladimir Oltean static void enetc_reuse_page(struct enetc_bdr *rx_ring, 44965d0cbb4SVladimir Oltean struct enetc_rx_swbd *old) 45065d0cbb4SVladimir Oltean { 45165d0cbb4SVladimir Oltean struct enetc_rx_swbd *new; 45265d0cbb4SVladimir Oltean 45365d0cbb4SVladimir Oltean new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 45465d0cbb4SVladimir Oltean 45565d0cbb4SVladimir Oltean /* next buf that may reuse a page */ 45665d0cbb4SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 45765d0cbb4SVladimir Oltean 45865d0cbb4SVladimir Oltean /* copy page reference */ 45965d0cbb4SVladimir Oltean *new = *old; 46065d0cbb4SVladimir Oltean } 46165d0cbb4SVladimir Oltean 462d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 463d3982312SY.b. Lu u64 *tstamp) 464d3982312SY.b. Lu { 465cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 466d3982312SY.b. Lu 4676d36ecdbSVladimir Oltean lo = enetc_rd_hot(hw, ENETC_SICTR0); 4686d36ecdbSVladimir Oltean hi = enetc_rd_hot(hw, ENETC_SICTR1); 469cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 470cec4f328SY.b. Lu if (lo <= tstamp_lo) 471d3982312SY.b. Lu hi -= 1; 472cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 473d3982312SY.b. Lu } 474d3982312SY.b. Lu 475d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 476d3982312SY.b. Lu { 477d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 478d3982312SY.b. Lu 479d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 480d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 481d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 482847cbfc0SVladimir Oltean skb_txtime_consumed(skb); 483d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 484d3982312SY.b. Lu } 485d3982312SY.b. Lu } 486d3982312SY.b. Lu 4877ed2bc80SVladimir Oltean static void enetc_recycle_xdp_tx_buff(struct enetc_bdr *tx_ring, 4887ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd) 4897ed2bc80SVladimir Oltean { 4907ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev); 4917ed2bc80SVladimir Oltean struct enetc_rx_swbd rx_swbd = { 4927ed2bc80SVladimir Oltean .dma = tx_swbd->dma, 4937ed2bc80SVladimir Oltean .page = tx_swbd->page, 4947ed2bc80SVladimir Oltean .page_offset = tx_swbd->page_offset, 4957ed2bc80SVladimir Oltean .dir = tx_swbd->dir, 4967ed2bc80SVladimir Oltean .len = tx_swbd->len, 4977ed2bc80SVladimir Oltean }; 4987eab503bSVladimir Oltean struct enetc_bdr *rx_ring; 4997eab503bSVladimir Oltean 5007eab503bSVladimir Oltean rx_ring = enetc_rx_ring_from_xdp_tx_ring(priv, tx_ring); 5017ed2bc80SVladimir Oltean 5027ed2bc80SVladimir Oltean if (likely(enetc_swbd_unused(rx_ring))) { 5037ed2bc80SVladimir Oltean enetc_reuse_page(rx_ring, &rx_swbd); 5047ed2bc80SVladimir Oltean 5057ed2bc80SVladimir Oltean /* sync for use by the device */ 5067ed2bc80SVladimir Oltean dma_sync_single_range_for_device(rx_ring->dev, rx_swbd.dma, 5077ed2bc80SVladimir Oltean rx_swbd.page_offset, 5087ed2bc80SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP, 5097ed2bc80SVladimir Oltean rx_swbd.dir); 5107ed2bc80SVladimir Oltean 5117ed2bc80SVladimir Oltean rx_ring->stats.recycles++; 5127ed2bc80SVladimir Oltean } else { 5137ed2bc80SVladimir Oltean /* RX ring is already full, we need to unmap and free the 5147ed2bc80SVladimir Oltean * page, since there's nothing useful we can do with it. 5157ed2bc80SVladimir Oltean */ 5167ed2bc80SVladimir Oltean rx_ring->stats.recycle_failures++; 5177ed2bc80SVladimir Oltean 5187ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd.dma, PAGE_SIZE, 5197ed2bc80SVladimir Oltean rx_swbd.dir); 5207ed2bc80SVladimir Oltean __free_page(rx_swbd.page); 5217ed2bc80SVladimir Oltean } 5227ed2bc80SVladimir Oltean 5237ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight--; 5247ed2bc80SVladimir Oltean } 5257ed2bc80SVladimir Oltean 526d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 527d4fd0404SClaudiu Manoil { 528d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 5297294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 530d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 531d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 532d4fd0404SClaudiu Manoil int i, bds_to_clean; 5337294380cSYangbo Lu bool do_twostep_tstamp; 534d3982312SY.b. Lu u64 tstamp = 0; 535d4fd0404SClaudiu Manoil 536d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 537d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 538fd5736bfSAlex Marginean 539d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 540d4fd0404SClaudiu Manoil 5417294380cSYangbo Lu do_twostep_tstamp = false; 542d3982312SY.b. Lu 543d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 5449d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd); 5459d2b68ccSVladimir Oltean struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd); 546a93580a0SVladimir Oltean bool is_eof = tx_swbd->is_eof; 5479d2b68ccSVladimir Oltean 548d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 549d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 550d3982312SY.b. Lu union enetc_tx_bd *txbd; 551d3982312SY.b. Lu 552d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 553d3982312SY.b. Lu 554d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 5557294380cSYangbo Lu tx_swbd->do_twostep_tstamp) { 556d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 557d3982312SY.b. Lu &tstamp); 5587294380cSYangbo Lu do_twostep_tstamp = true; 559d3982312SY.b. Lu } 560d3982312SY.b. Lu } 561d3982312SY.b. Lu 5627ed2bc80SVladimir Oltean if (tx_swbd->is_xdp_tx) 5637ed2bc80SVladimir Oltean enetc_recycle_xdp_tx_buff(tx_ring, tx_swbd); 5647ed2bc80SVladimir Oltean else if (likely(tx_swbd->dma)) 565d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 566f4a0be84SClaudiu Manoil 5679d2b68ccSVladimir Oltean if (xdp_frame) { 5689d2b68ccSVladimir Oltean xdp_return_frame(xdp_frame); 5699d2b68ccSVladimir Oltean } else if (skb) { 5707294380cSYangbo Lu if (unlikely(tx_swbd->skb->cb[0] & 5717294380cSYangbo Lu ENETC_F_TX_ONESTEP_SYNC_TSTAMP)) { 5727294380cSYangbo Lu /* Start work to release lock for next one-step 5737294380cSYangbo Lu * timestamping packet. And send one skb in 5747294380cSYangbo Lu * tx_skbs queue if has. 5757294380cSYangbo Lu */ 576b6faf160SYangbo Lu schedule_work(&priv->tx_onestep_tstamp); 5777294380cSYangbo Lu } else if (unlikely(do_twostep_tstamp)) { 5789d2b68ccSVladimir Oltean enetc_tstamp_tx(skb, tstamp); 5797294380cSYangbo Lu do_twostep_tstamp = false; 580d3982312SY.b. Lu } 5819d2b68ccSVladimir Oltean napi_consume_skb(skb, napi_budget); 582d4fd0404SClaudiu Manoil } 583d4fd0404SClaudiu Manoil 584d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 5851ee8d6f3SVladimir Oltean /* Scrub the swbd here so we don't have to do that 5861ee8d6f3SVladimir Oltean * when we reuse it during xmit 5871ee8d6f3SVladimir Oltean */ 5881ee8d6f3SVladimir Oltean memset(tx_swbd, 0, sizeof(*tx_swbd)); 589d4fd0404SClaudiu Manoil 590d4fd0404SClaudiu Manoil bds_to_clean--; 591d4fd0404SClaudiu Manoil tx_swbd++; 592d4fd0404SClaudiu Manoil i++; 593d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 594d4fd0404SClaudiu Manoil i = 0; 595d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 596d4fd0404SClaudiu Manoil } 597d4fd0404SClaudiu Manoil 598d4fd0404SClaudiu Manoil /* BD iteration loop end */ 599a93580a0SVladimir Oltean if (is_eof) { 600d4fd0404SClaudiu Manoil tx_frm_cnt++; 601d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 602fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) | 603d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 604d4fd0404SClaudiu Manoil } 605d4fd0404SClaudiu Manoil 606d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 607d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 608d4fd0404SClaudiu Manoil } 609d4fd0404SClaudiu Manoil 610d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 611d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 612d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 613d4fd0404SClaudiu Manoil 614d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 615d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 616d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 617d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 618d4fd0404SClaudiu Manoil } 619d4fd0404SClaudiu Manoil 620d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 621d4fd0404SClaudiu Manoil } 622d4fd0404SClaudiu Manoil 623d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 624d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 625d4fd0404SClaudiu Manoil { 6267ed2bc80SVladimir Oltean bool xdp = !!(rx_ring->xdp.prog); 627d4fd0404SClaudiu Manoil struct page *page; 628d4fd0404SClaudiu Manoil dma_addr_t addr; 629d4fd0404SClaudiu Manoil 630d4fd0404SClaudiu Manoil page = dev_alloc_page(); 631d4fd0404SClaudiu Manoil if (unlikely(!page)) 632d4fd0404SClaudiu Manoil return false; 633d4fd0404SClaudiu Manoil 6347ed2bc80SVladimir Oltean /* For XDP_TX, we forgo dma_unmap -> dma_map */ 6357ed2bc80SVladimir Oltean rx_swbd->dir = xdp ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE; 6367ed2bc80SVladimir Oltean 6377ed2bc80SVladimir Oltean addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, rx_swbd->dir); 638d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 639d4fd0404SClaudiu Manoil __free_page(page); 640d4fd0404SClaudiu Manoil 641d4fd0404SClaudiu Manoil return false; 642d4fd0404SClaudiu Manoil } 643d4fd0404SClaudiu Manoil 644d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 645d4fd0404SClaudiu Manoil rx_swbd->page = page; 646d1b15102SVladimir Oltean rx_swbd->page_offset = rx_ring->buffer_offset; 647d4fd0404SClaudiu Manoil 648d4fd0404SClaudiu Manoil return true; 649d4fd0404SClaudiu Manoil } 650d4fd0404SClaudiu Manoil 651d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 652d4fd0404SClaudiu Manoil { 653d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 654d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 655d4fd0404SClaudiu Manoil int i, j; 656d4fd0404SClaudiu Manoil 657d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 658d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 659714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 660d4fd0404SClaudiu Manoil 661d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 662d4fd0404SClaudiu Manoil /* try reuse page */ 663d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 664d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 665d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 666d4fd0404SClaudiu Manoil break; 667d4fd0404SClaudiu Manoil } 668d4fd0404SClaudiu Manoil } 669d4fd0404SClaudiu Manoil 670d4fd0404SClaudiu Manoil /* update RxBD */ 671d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 672d4fd0404SClaudiu Manoil rx_swbd->page_offset); 673d4fd0404SClaudiu Manoil /* clear 'R" as well */ 674d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 675d4fd0404SClaudiu Manoil 676c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 677c027aa92SVladimir Oltean rx_swbd = &rx_ring->rx_swbd[i]; 678d4fd0404SClaudiu Manoil } 679d4fd0404SClaudiu Manoil 680d4fd0404SClaudiu Manoil if (likely(j)) { 681d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 682d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 6837a5222cbSVladimir Oltean 6847a5222cbSVladimir Oltean /* update ENETC's consumer index */ 6857a5222cbSVladimir Oltean enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use); 686d4fd0404SClaudiu Manoil } 687d4fd0404SClaudiu Manoil 688d4fd0404SClaudiu Manoil return j; 689d4fd0404SClaudiu Manoil } 690d4fd0404SClaudiu Manoil 691434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 692d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 693d3982312SY.b. Lu union enetc_rx_bd *rxbd, 694d3982312SY.b. Lu struct sk_buff *skb) 695d3982312SY.b. Lu { 696d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 697d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 698d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 699cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 700d3982312SY.b. Lu u64 tstamp; 701d3982312SY.b. Lu 702cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 703fd5736bfSAlex Marginean lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0); 704fd5736bfSAlex Marginean hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1); 705434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 706434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 707cec4f328SY.b. Lu if (lo <= tstamp_lo) 708d3982312SY.b. Lu hi -= 1; 709d3982312SY.b. Lu 710cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 711d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 712d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 713d3982312SY.b. Lu } 714d3982312SY.b. Lu } 715d3982312SY.b. Lu #endif 716d3982312SY.b. Lu 717d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 718d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 719d4fd0404SClaudiu Manoil { 720d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 721827b6fd0SVladimir Oltean 722d3982312SY.b. Lu /* TODO: hashing */ 723d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 724d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 725d4fd0404SClaudiu Manoil 726d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 727d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 728d4fd0404SClaudiu Manoil } 729d4fd0404SClaudiu Manoil 730827b6fd0SVladimir Oltean if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) { 731827b6fd0SVladimir Oltean __be16 tpid = 0; 732827b6fd0SVladimir Oltean 733827b6fd0SVladimir Oltean switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) { 734827b6fd0SVladimir Oltean case 0: 735827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021Q); 736827b6fd0SVladimir Oltean break; 737827b6fd0SVladimir Oltean case 1: 738827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021AD); 739827b6fd0SVladimir Oltean break; 740827b6fd0SVladimir Oltean case 2: 741827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 742827b6fd0SVladimir Oltean ENETC_PCVLANR1)); 743827b6fd0SVladimir Oltean break; 744827b6fd0SVladimir Oltean case 3: 745827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 746827b6fd0SVladimir Oltean ENETC_PCVLANR2)); 747827b6fd0SVladimir Oltean break; 748827b6fd0SVladimir Oltean default: 749827b6fd0SVladimir Oltean break; 750827b6fd0SVladimir Oltean } 751827b6fd0SVladimir Oltean 752827b6fd0SVladimir Oltean __vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt)); 753827b6fd0SVladimir Oltean } 754827b6fd0SVladimir Oltean 755434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 756d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 757d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 758d3982312SY.b. Lu #endif 759d4fd0404SClaudiu Manoil } 760d4fd0404SClaudiu Manoil 7617ed2bc80SVladimir Oltean /* This gets called during the non-XDP NAPI poll cycle as well as on XDP_PASS, 7627ed2bc80SVladimir Oltean * so it needs to work with both DMA_FROM_DEVICE as well as DMA_BIDIRECTIONAL 7637ed2bc80SVladimir Oltean * mapped buffers. 7647ed2bc80SVladimir Oltean */ 765d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 766d4fd0404SClaudiu Manoil int i, u16 size) 767d4fd0404SClaudiu Manoil { 768d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 769d4fd0404SClaudiu Manoil 770d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 771d4fd0404SClaudiu Manoil rx_swbd->page_offset, 7727ed2bc80SVladimir Oltean size, rx_swbd->dir); 773d4fd0404SClaudiu Manoil return rx_swbd; 774d4fd0404SClaudiu Manoil } 775d4fd0404SClaudiu Manoil 7766b04830dSVladimir Oltean /* Reuse the current page without performing half-page buffer flipping */ 777d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 778d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 779d4fd0404SClaudiu Manoil { 780d1b15102SVladimir Oltean size_t buffer_size = ENETC_RXB_TRUESIZE - rx_ring->buffer_offset; 781d1b15102SVladimir Oltean 782d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 783d4fd0404SClaudiu Manoil 784d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 785d4fd0404SClaudiu Manoil rx_swbd->page_offset, 7867ed2bc80SVladimir Oltean buffer_size, rx_swbd->dir); 7876b04830dSVladimir Oltean 7886b04830dSVladimir Oltean rx_swbd->page = NULL; 7896b04830dSVladimir Oltean } 7906b04830dSVladimir Oltean 7916b04830dSVladimir Oltean /* Reuse the current page by performing half-page buffer flipping */ 7926b04830dSVladimir Oltean static void enetc_flip_rx_buff(struct enetc_bdr *rx_ring, 7936b04830dSVladimir Oltean struct enetc_rx_swbd *rx_swbd) 7946b04830dSVladimir Oltean { 7956b04830dSVladimir Oltean if (likely(enetc_page_reusable(rx_swbd->page))) { 7966b04830dSVladimir Oltean rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 7976b04830dSVladimir Oltean page_ref_inc(rx_swbd->page); 7986b04830dSVladimir Oltean 7996b04830dSVladimir Oltean enetc_put_rx_buff(rx_ring, rx_swbd); 800d4fd0404SClaudiu Manoil } else { 8017ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 8027ed2bc80SVladimir Oltean rx_swbd->dir); 803d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 804d4fd0404SClaudiu Manoil } 8056b04830dSVladimir Oltean } 806d4fd0404SClaudiu Manoil 807d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 808d4fd0404SClaudiu Manoil int i, u16 size) 809d4fd0404SClaudiu Manoil { 810d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 811d4fd0404SClaudiu Manoil struct sk_buff *skb; 812d4fd0404SClaudiu Manoil void *ba; 813d4fd0404SClaudiu Manoil 814d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 815d1b15102SVladimir Oltean skb = build_skb(ba - rx_ring->buffer_offset, ENETC_RXB_TRUESIZE); 816d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 817d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 818d4fd0404SClaudiu Manoil return NULL; 819d4fd0404SClaudiu Manoil } 820d4fd0404SClaudiu Manoil 821d1b15102SVladimir Oltean skb_reserve(skb, rx_ring->buffer_offset); 822d4fd0404SClaudiu Manoil __skb_put(skb, size); 823d4fd0404SClaudiu Manoil 8246b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, rx_swbd); 825d4fd0404SClaudiu Manoil 826d4fd0404SClaudiu Manoil return skb; 827d4fd0404SClaudiu Manoil } 828d4fd0404SClaudiu Manoil 829d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 830d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 831d4fd0404SClaudiu Manoil { 832d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 833d4fd0404SClaudiu Manoil 834d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 835d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 836d4fd0404SClaudiu Manoil 8376b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, rx_swbd); 838d4fd0404SClaudiu Manoil } 839d4fd0404SClaudiu Manoil 8402fa423f5SVladimir Oltean static bool enetc_check_bd_errors_and_consume(struct enetc_bdr *rx_ring, 8412fa423f5SVladimir Oltean u32 bd_status, 8422fa423f5SVladimir Oltean union enetc_rx_bd **rxbd, int *i) 8432fa423f5SVladimir Oltean { 8442fa423f5SVladimir Oltean if (likely(!(bd_status & ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK)))) 8452fa423f5SVladimir Oltean return false; 8462fa423f5SVladimir Oltean 847672f9a21SVladimir Oltean enetc_put_rx_buff(rx_ring, &rx_ring->rx_swbd[*i]); 8482fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 8492fa423f5SVladimir Oltean 8502fa423f5SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 8512fa423f5SVladimir Oltean dma_rmb(); 8522fa423f5SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 8532fa423f5SVladimir Oltean 854672f9a21SVladimir Oltean enetc_put_rx_buff(rx_ring, &rx_ring->rx_swbd[*i]); 8552fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 8562fa423f5SVladimir Oltean } 8572fa423f5SVladimir Oltean 8582fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_dropped++; 8592fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_errors++; 8602fa423f5SVladimir Oltean 8612fa423f5SVladimir Oltean return true; 8622fa423f5SVladimir Oltean } 8632fa423f5SVladimir Oltean 864a800abd3SVladimir Oltean static struct sk_buff *enetc_build_skb(struct enetc_bdr *rx_ring, 865a800abd3SVladimir Oltean u32 bd_status, union enetc_rx_bd **rxbd, 866d1b15102SVladimir Oltean int *i, int *cleaned_cnt, int buffer_size) 867a800abd3SVladimir Oltean { 868a800abd3SVladimir Oltean struct sk_buff *skb; 869a800abd3SVladimir Oltean u16 size; 870a800abd3SVladimir Oltean 871a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 872a800abd3SVladimir Oltean skb = enetc_map_rx_buff_to_skb(rx_ring, *i, size); 873a800abd3SVladimir Oltean if (!skb) 874a800abd3SVladimir Oltean return NULL; 875a800abd3SVladimir Oltean 876a800abd3SVladimir Oltean enetc_get_offloads(rx_ring, *rxbd, skb); 877a800abd3SVladimir Oltean 878a800abd3SVladimir Oltean (*cleaned_cnt)++; 879a800abd3SVladimir Oltean 880a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 881a800abd3SVladimir Oltean 882a800abd3SVladimir Oltean /* not last BD in frame? */ 883a800abd3SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 884a800abd3SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 885d1b15102SVladimir Oltean size = buffer_size; 886a800abd3SVladimir Oltean 887a800abd3SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 888a800abd3SVladimir Oltean dma_rmb(); 889a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 890a800abd3SVladimir Oltean } 891a800abd3SVladimir Oltean 892a800abd3SVladimir Oltean enetc_add_rx_buff_to_skb(rx_ring, *i, size, skb); 893a800abd3SVladimir Oltean 894a800abd3SVladimir Oltean (*cleaned_cnt)++; 895a800abd3SVladimir Oltean 896a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 897a800abd3SVladimir Oltean } 898a800abd3SVladimir Oltean 899a800abd3SVladimir Oltean skb_record_rx_queue(skb, rx_ring->index); 900a800abd3SVladimir Oltean skb->protocol = eth_type_trans(skb, rx_ring->ndev); 901a800abd3SVladimir Oltean 902a800abd3SVladimir Oltean return skb; 903a800abd3SVladimir Oltean } 904a800abd3SVladimir Oltean 905d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 906d4fd0404SClaudiu Manoil 907d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 908d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 909d4fd0404SClaudiu Manoil { 910d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 911d4fd0404SClaudiu Manoil int cleaned_cnt, i; 912d4fd0404SClaudiu Manoil 913d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 914d4fd0404SClaudiu Manoil /* next descriptor to process */ 915d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 916d4fd0404SClaudiu Manoil 917d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 918d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 919d4fd0404SClaudiu Manoil struct sk_buff *skb; 920d4fd0404SClaudiu Manoil u32 bd_status; 921d4fd0404SClaudiu Manoil 9227a5222cbSVladimir Oltean if (cleaned_cnt >= ENETC_RXBD_BUNDLE) 9237a5222cbSVladimir Oltean cleaned_cnt -= enetc_refill_rx_ring(rx_ring, 9247a5222cbSVladimir Oltean cleaned_cnt); 925d4fd0404SClaudiu Manoil 926714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 927d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 9286d36ecdbSVladimir Oltean if (!bd_status) 929d4fd0404SClaudiu Manoil break; 930d4fd0404SClaudiu Manoil 931fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 932d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 9332fa423f5SVladimir Oltean 9342fa423f5SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 9352fa423f5SVladimir Oltean &rxbd, &i)) 9362fa423f5SVladimir Oltean break; 9372fa423f5SVladimir Oltean 938a800abd3SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, &i, 939d1b15102SVladimir Oltean &cleaned_cnt, ENETC_RXB_DMA_SIZE); 9406d36ecdbSVladimir Oltean if (!skb) 941d4fd0404SClaudiu Manoil break; 942d4fd0404SClaudiu Manoil 943d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 944a800abd3SVladimir Oltean rx_frm_cnt++; 945d4fd0404SClaudiu Manoil 946d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 947d4fd0404SClaudiu Manoil } 948d4fd0404SClaudiu Manoil 949d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 950d4fd0404SClaudiu Manoil 951d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 952d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 953d4fd0404SClaudiu Manoil 954d4fd0404SClaudiu Manoil return rx_frm_cnt; 955d4fd0404SClaudiu Manoil } 956d4fd0404SClaudiu Manoil 9577ed2bc80SVladimir Oltean static void enetc_xdp_map_tx_buff(struct enetc_bdr *tx_ring, int i, 9587ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd, 9597ed2bc80SVladimir Oltean int frm_len) 9607ed2bc80SVladimir Oltean { 9617ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 9627ed2bc80SVladimir Oltean 9637ed2bc80SVladimir Oltean prefetchw(txbd); 9647ed2bc80SVladimir Oltean 9657ed2bc80SVladimir Oltean enetc_clear_tx_bd(txbd); 9667ed2bc80SVladimir Oltean txbd->addr = cpu_to_le64(tx_swbd->dma + tx_swbd->page_offset); 9677ed2bc80SVladimir Oltean txbd->buf_len = cpu_to_le16(tx_swbd->len); 9687ed2bc80SVladimir Oltean txbd->frm_len = cpu_to_le16(frm_len); 9697ed2bc80SVladimir Oltean 9707ed2bc80SVladimir Oltean memcpy(&tx_ring->tx_swbd[i], tx_swbd, sizeof(*tx_swbd)); 9717ed2bc80SVladimir Oltean } 9727ed2bc80SVladimir Oltean 9737ed2bc80SVladimir Oltean /* Puts in the TX ring one XDP frame, mapped as an array of TX software buffer 9747ed2bc80SVladimir Oltean * descriptors. 9757ed2bc80SVladimir Oltean */ 9767ed2bc80SVladimir Oltean static bool enetc_xdp_tx(struct enetc_bdr *tx_ring, 9777ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_arr, int num_tx_swbd) 9787ed2bc80SVladimir Oltean { 9797ed2bc80SVladimir Oltean struct enetc_tx_swbd *tmp_tx_swbd = xdp_tx_arr; 9807ed2bc80SVladimir Oltean int i, k, frm_len = tmp_tx_swbd->len; 9817ed2bc80SVladimir Oltean 9827ed2bc80SVladimir Oltean if (unlikely(enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(num_tx_swbd))) 9837ed2bc80SVladimir Oltean return false; 9847ed2bc80SVladimir Oltean 9857ed2bc80SVladimir Oltean while (unlikely(!tmp_tx_swbd->is_eof)) { 9867ed2bc80SVladimir Oltean tmp_tx_swbd++; 9877ed2bc80SVladimir Oltean frm_len += tmp_tx_swbd->len; 9887ed2bc80SVladimir Oltean } 9897ed2bc80SVladimir Oltean 9907ed2bc80SVladimir Oltean i = tx_ring->next_to_use; 9917ed2bc80SVladimir Oltean 9927ed2bc80SVladimir Oltean for (k = 0; k < num_tx_swbd; k++) { 9937ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[k]; 9947ed2bc80SVladimir Oltean 9957ed2bc80SVladimir Oltean enetc_xdp_map_tx_buff(tx_ring, i, xdp_tx_swbd, frm_len); 9967ed2bc80SVladimir Oltean 9977ed2bc80SVladimir Oltean /* last BD needs 'F' bit set */ 9987ed2bc80SVladimir Oltean if (xdp_tx_swbd->is_eof) { 9997ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 10007ed2bc80SVladimir Oltean 10017ed2bc80SVladimir Oltean txbd->flags = ENETC_TXBD_FLAGS_F; 10027ed2bc80SVladimir Oltean } 10037ed2bc80SVladimir Oltean 10047ed2bc80SVladimir Oltean enetc_bdr_idx_inc(tx_ring, &i); 10057ed2bc80SVladimir Oltean } 10067ed2bc80SVladimir Oltean 10077ed2bc80SVladimir Oltean tx_ring->next_to_use = i; 10087ed2bc80SVladimir Oltean 10097ed2bc80SVladimir Oltean return true; 10107ed2bc80SVladimir Oltean } 10117ed2bc80SVladimir Oltean 10129d2b68ccSVladimir Oltean static int enetc_xdp_frame_to_xdp_tx_swbd(struct enetc_bdr *tx_ring, 10139d2b68ccSVladimir Oltean struct enetc_tx_swbd *xdp_tx_arr, 10149d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame) 10159d2b68ccSVladimir Oltean { 10169d2b68ccSVladimir Oltean struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[0]; 10179d2b68ccSVladimir Oltean struct skb_shared_info *shinfo; 10189d2b68ccSVladimir Oltean void *data = xdp_frame->data; 10199d2b68ccSVladimir Oltean int len = xdp_frame->len; 10209d2b68ccSVladimir Oltean skb_frag_t *frag; 10219d2b68ccSVladimir Oltean dma_addr_t dma; 10229d2b68ccSVladimir Oltean unsigned int f; 10239d2b68ccSVladimir Oltean int n = 0; 10249d2b68ccSVladimir Oltean 10259d2b68ccSVladimir Oltean dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE); 10269d2b68ccSVladimir Oltean if (unlikely(dma_mapping_error(tx_ring->dev, dma))) { 10279d2b68ccSVladimir Oltean netdev_err(tx_ring->ndev, "DMA map error\n"); 10289d2b68ccSVladimir Oltean return -1; 10299d2b68ccSVladimir Oltean } 10309d2b68ccSVladimir Oltean 10319d2b68ccSVladimir Oltean xdp_tx_swbd->dma = dma; 10329d2b68ccSVladimir Oltean xdp_tx_swbd->dir = DMA_TO_DEVICE; 10339d2b68ccSVladimir Oltean xdp_tx_swbd->len = len; 10349d2b68ccSVladimir Oltean xdp_tx_swbd->is_xdp_redirect = true; 10359d2b68ccSVladimir Oltean xdp_tx_swbd->is_eof = false; 10369d2b68ccSVladimir Oltean xdp_tx_swbd->xdp_frame = NULL; 10379d2b68ccSVladimir Oltean 10389d2b68ccSVladimir Oltean n++; 10399d2b68ccSVladimir Oltean xdp_tx_swbd = &xdp_tx_arr[n]; 10409d2b68ccSVladimir Oltean 10419d2b68ccSVladimir Oltean shinfo = xdp_get_shared_info_from_frame(xdp_frame); 10429d2b68ccSVladimir Oltean 10439d2b68ccSVladimir Oltean for (f = 0, frag = &shinfo->frags[0]; f < shinfo->nr_frags; 10449d2b68ccSVladimir Oltean f++, frag++) { 10459d2b68ccSVladimir Oltean data = skb_frag_address(frag); 10469d2b68ccSVladimir Oltean len = skb_frag_size(frag); 10479d2b68ccSVladimir Oltean 10489d2b68ccSVladimir Oltean dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE); 10499d2b68ccSVladimir Oltean if (unlikely(dma_mapping_error(tx_ring->dev, dma))) { 10509d2b68ccSVladimir Oltean /* Undo the DMA mapping for all fragments */ 1051626b598aSDan Carpenter while (--n >= 0) 10529d2b68ccSVladimir Oltean enetc_unmap_tx_buff(tx_ring, &xdp_tx_arr[n]); 10539d2b68ccSVladimir Oltean 10549d2b68ccSVladimir Oltean netdev_err(tx_ring->ndev, "DMA map error\n"); 10559d2b68ccSVladimir Oltean return -1; 10569d2b68ccSVladimir Oltean } 10579d2b68ccSVladimir Oltean 10589d2b68ccSVladimir Oltean xdp_tx_swbd->dma = dma; 10599d2b68ccSVladimir Oltean xdp_tx_swbd->dir = DMA_TO_DEVICE; 10609d2b68ccSVladimir Oltean xdp_tx_swbd->len = len; 10619d2b68ccSVladimir Oltean xdp_tx_swbd->is_xdp_redirect = true; 10629d2b68ccSVladimir Oltean xdp_tx_swbd->is_eof = false; 10639d2b68ccSVladimir Oltean xdp_tx_swbd->xdp_frame = NULL; 10649d2b68ccSVladimir Oltean 10659d2b68ccSVladimir Oltean n++; 10669d2b68ccSVladimir Oltean xdp_tx_swbd = &xdp_tx_arr[n]; 10679d2b68ccSVladimir Oltean } 10689d2b68ccSVladimir Oltean 10699d2b68ccSVladimir Oltean xdp_tx_arr[n - 1].is_eof = true; 10709d2b68ccSVladimir Oltean xdp_tx_arr[n - 1].xdp_frame = xdp_frame; 10719d2b68ccSVladimir Oltean 10729d2b68ccSVladimir Oltean return n; 10739d2b68ccSVladimir Oltean } 10749d2b68ccSVladimir Oltean 10759d2b68ccSVladimir Oltean int enetc_xdp_xmit(struct net_device *ndev, int num_frames, 10769d2b68ccSVladimir Oltean struct xdp_frame **frames, u32 flags) 10779d2b68ccSVladimir Oltean { 10789d2b68ccSVladimir Oltean struct enetc_tx_swbd xdp_redirect_arr[ENETC_MAX_SKB_FRAGS] = {0}; 10799d2b68ccSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 10809d2b68ccSVladimir Oltean struct enetc_bdr *tx_ring; 10819d2b68ccSVladimir Oltean int xdp_tx_bd_cnt, i, k; 10829d2b68ccSVladimir Oltean int xdp_tx_frm_cnt = 0; 10839d2b68ccSVladimir Oltean 10847eab503bSVladimir Oltean tx_ring = priv->xdp_tx_ring[smp_processor_id()]; 10859d2b68ccSVladimir Oltean 10869d2b68ccSVladimir Oltean prefetchw(ENETC_TXBD(*tx_ring, tx_ring->next_to_use)); 10879d2b68ccSVladimir Oltean 10889d2b68ccSVladimir Oltean for (k = 0; k < num_frames; k++) { 10899d2b68ccSVladimir Oltean xdp_tx_bd_cnt = enetc_xdp_frame_to_xdp_tx_swbd(tx_ring, 10909d2b68ccSVladimir Oltean xdp_redirect_arr, 10919d2b68ccSVladimir Oltean frames[k]); 10929d2b68ccSVladimir Oltean if (unlikely(xdp_tx_bd_cnt < 0)) 10939d2b68ccSVladimir Oltean break; 10949d2b68ccSVladimir Oltean 10959d2b68ccSVladimir Oltean if (unlikely(!enetc_xdp_tx(tx_ring, xdp_redirect_arr, 10969d2b68ccSVladimir Oltean xdp_tx_bd_cnt))) { 10979d2b68ccSVladimir Oltean for (i = 0; i < xdp_tx_bd_cnt; i++) 10989d2b68ccSVladimir Oltean enetc_unmap_tx_buff(tx_ring, 10999d2b68ccSVladimir Oltean &xdp_redirect_arr[i]); 11009d2b68ccSVladimir Oltean tx_ring->stats.xdp_tx_drops++; 11019d2b68ccSVladimir Oltean break; 11029d2b68ccSVladimir Oltean } 11039d2b68ccSVladimir Oltean 11049d2b68ccSVladimir Oltean xdp_tx_frm_cnt++; 11059d2b68ccSVladimir Oltean } 11069d2b68ccSVladimir Oltean 11079d2b68ccSVladimir Oltean if (unlikely((flags & XDP_XMIT_FLUSH) || k != xdp_tx_frm_cnt)) 11089d2b68ccSVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 11099d2b68ccSVladimir Oltean 11109d2b68ccSVladimir Oltean tx_ring->stats.xdp_tx += xdp_tx_frm_cnt; 11119d2b68ccSVladimir Oltean 11129d2b68ccSVladimir Oltean return xdp_tx_frm_cnt; 11139d2b68ccSVladimir Oltean } 11149d2b68ccSVladimir Oltean 1115d1b15102SVladimir Oltean static void enetc_map_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 1116d1b15102SVladimir Oltean struct xdp_buff *xdp_buff, u16 size) 1117d1b15102SVladimir Oltean { 1118d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1119d1b15102SVladimir Oltean void *hard_start = page_address(rx_swbd->page) + rx_swbd->page_offset; 1120d1b15102SVladimir Oltean struct skb_shared_info *shinfo; 1121d1b15102SVladimir Oltean 11227ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 11237ed2bc80SVladimir Oltean rx_swbd->len = size; 11247ed2bc80SVladimir Oltean 1125d1b15102SVladimir Oltean xdp_prepare_buff(xdp_buff, hard_start - rx_ring->buffer_offset, 1126d1b15102SVladimir Oltean rx_ring->buffer_offset, size, false); 1127d1b15102SVladimir Oltean 1128d1b15102SVladimir Oltean shinfo = xdp_get_shared_info_from_buff(xdp_buff); 1129d1b15102SVladimir Oltean shinfo->nr_frags = 0; 1130d1b15102SVladimir Oltean } 1131d1b15102SVladimir Oltean 1132d1b15102SVladimir Oltean static void enetc_add_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 1133d1b15102SVladimir Oltean u16 size, struct xdp_buff *xdp_buff) 1134d1b15102SVladimir Oltean { 1135d1b15102SVladimir Oltean struct skb_shared_info *shinfo = xdp_get_shared_info_from_buff(xdp_buff); 1136d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1137d1b15102SVladimir Oltean skb_frag_t *frag = &shinfo->frags[shinfo->nr_frags]; 1138d1b15102SVladimir Oltean 11397ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 11407ed2bc80SVladimir Oltean rx_swbd->len = size; 11417ed2bc80SVladimir Oltean 1142d1b15102SVladimir Oltean skb_frag_off_set(frag, rx_swbd->page_offset); 1143d1b15102SVladimir Oltean skb_frag_size_set(frag, size); 1144d1b15102SVladimir Oltean __skb_frag_set_page(frag, rx_swbd->page); 1145d1b15102SVladimir Oltean 1146d1b15102SVladimir Oltean shinfo->nr_frags++; 1147d1b15102SVladimir Oltean } 1148d1b15102SVladimir Oltean 1149d1b15102SVladimir Oltean static void enetc_build_xdp_buff(struct enetc_bdr *rx_ring, u32 bd_status, 1150d1b15102SVladimir Oltean union enetc_rx_bd **rxbd, int *i, 1151d1b15102SVladimir Oltean int *cleaned_cnt, struct xdp_buff *xdp_buff) 1152d1b15102SVladimir Oltean { 1153d1b15102SVladimir Oltean u16 size = le16_to_cpu((*rxbd)->r.buf_len); 1154d1b15102SVladimir Oltean 1155d1b15102SVladimir Oltean xdp_init_buff(xdp_buff, ENETC_RXB_TRUESIZE, &rx_ring->xdp.rxq); 1156d1b15102SVladimir Oltean 1157d1b15102SVladimir Oltean enetc_map_rx_buff_to_xdp(rx_ring, *i, xdp_buff, size); 1158d1b15102SVladimir Oltean (*cleaned_cnt)++; 1159d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1160d1b15102SVladimir Oltean 1161d1b15102SVladimir Oltean /* not last BD in frame? */ 1162d1b15102SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 1163d1b15102SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 1164d1b15102SVladimir Oltean size = ENETC_RXB_DMA_SIZE_XDP; 1165d1b15102SVladimir Oltean 1166d1b15102SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 1167d1b15102SVladimir Oltean dma_rmb(); 1168d1b15102SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 1169d1b15102SVladimir Oltean } 1170d1b15102SVladimir Oltean 1171d1b15102SVladimir Oltean enetc_add_rx_buff_to_xdp(rx_ring, *i, size, xdp_buff); 1172d1b15102SVladimir Oltean (*cleaned_cnt)++; 1173d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1174d1b15102SVladimir Oltean } 1175d1b15102SVladimir Oltean } 1176d1b15102SVladimir Oltean 11777ed2bc80SVladimir Oltean /* Convert RX buffer descriptors to TX buffer descriptors. These will be 11787ed2bc80SVladimir Oltean * recycled back into the RX ring in enetc_clean_tx_ring. We need to scrub the 11797ed2bc80SVladimir Oltean * RX software BDs because the ownership of the buffer no longer belongs to the 11807ed2bc80SVladimir Oltean * RX ring, so enetc_refill_rx_ring may not reuse rx_swbd->page. 11817ed2bc80SVladimir Oltean */ 11827ed2bc80SVladimir Oltean static int enetc_rx_swbd_to_xdp_tx_swbd(struct enetc_tx_swbd *xdp_tx_arr, 11837ed2bc80SVladimir Oltean struct enetc_bdr *rx_ring, 11847ed2bc80SVladimir Oltean int rx_ring_first, int rx_ring_last) 11857ed2bc80SVladimir Oltean { 11867ed2bc80SVladimir Oltean int n = 0; 11877ed2bc80SVladimir Oltean 11887ed2bc80SVladimir Oltean for (; rx_ring_first != rx_ring_last; 11897ed2bc80SVladimir Oltean n++, enetc_bdr_idx_inc(rx_ring, &rx_ring_first)) { 11907ed2bc80SVladimir Oltean struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first]; 11917ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd = &xdp_tx_arr[n]; 11927ed2bc80SVladimir Oltean 11937ed2bc80SVladimir Oltean /* No need to dma_map, we already have DMA_BIDIRECTIONAL */ 11947ed2bc80SVladimir Oltean tx_swbd->dma = rx_swbd->dma; 11957ed2bc80SVladimir Oltean tx_swbd->dir = rx_swbd->dir; 11967ed2bc80SVladimir Oltean tx_swbd->page = rx_swbd->page; 11977ed2bc80SVladimir Oltean tx_swbd->page_offset = rx_swbd->page_offset; 11987ed2bc80SVladimir Oltean tx_swbd->len = rx_swbd->len; 11997ed2bc80SVladimir Oltean tx_swbd->is_dma_page = true; 12007ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx = true; 12017ed2bc80SVladimir Oltean tx_swbd->is_eof = false; 12027ed2bc80SVladimir Oltean memset(rx_swbd, 0, sizeof(*rx_swbd)); 12037ed2bc80SVladimir Oltean } 12047ed2bc80SVladimir Oltean 12057ed2bc80SVladimir Oltean /* We rely on caller providing an rx_ring_last > rx_ring_first */ 12067ed2bc80SVladimir Oltean xdp_tx_arr[n - 1].is_eof = true; 12077ed2bc80SVladimir Oltean 12087ed2bc80SVladimir Oltean return n; 12097ed2bc80SVladimir Oltean } 12107ed2bc80SVladimir Oltean 1211d1b15102SVladimir Oltean static void enetc_xdp_drop(struct enetc_bdr *rx_ring, int rx_ring_first, 1212d1b15102SVladimir Oltean int rx_ring_last) 1213d1b15102SVladimir Oltean { 1214d1b15102SVladimir Oltean while (rx_ring_first != rx_ring_last) { 12156b04830dSVladimir Oltean enetc_put_rx_buff(rx_ring, 1216d1b15102SVladimir Oltean &rx_ring->rx_swbd[rx_ring_first]); 1217d1b15102SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring_first); 1218d1b15102SVladimir Oltean } 1219d1b15102SVladimir Oltean rx_ring->stats.xdp_drops++; 1220d1b15102SVladimir Oltean } 1221d1b15102SVladimir Oltean 12229d2b68ccSVladimir Oltean static void enetc_xdp_free(struct enetc_bdr *rx_ring, int rx_ring_first, 12239d2b68ccSVladimir Oltean int rx_ring_last) 12249d2b68ccSVladimir Oltean { 12259d2b68ccSVladimir Oltean while (rx_ring_first != rx_ring_last) { 12269d2b68ccSVladimir Oltean struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first]; 12279d2b68ccSVladimir Oltean 12289d2b68ccSVladimir Oltean if (rx_swbd->page) { 12299d2b68ccSVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 12309d2b68ccSVladimir Oltean rx_swbd->dir); 12319d2b68ccSVladimir Oltean __free_page(rx_swbd->page); 12329d2b68ccSVladimir Oltean rx_swbd->page = NULL; 12339d2b68ccSVladimir Oltean } 12349d2b68ccSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring_first); 12359d2b68ccSVladimir Oltean } 12369d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect_failures++; 12379d2b68ccSVladimir Oltean } 12389d2b68ccSVladimir Oltean 1239d1b15102SVladimir Oltean static int enetc_clean_rx_ring_xdp(struct enetc_bdr *rx_ring, 1240d1b15102SVladimir Oltean struct napi_struct *napi, int work_limit, 1241d1b15102SVladimir Oltean struct bpf_prog *prog) 1242d1b15102SVladimir Oltean { 12439d2b68ccSVladimir Oltean int xdp_tx_bd_cnt, xdp_tx_frm_cnt = 0, xdp_redirect_frm_cnt = 0; 12447ed2bc80SVladimir Oltean struct enetc_tx_swbd xdp_tx_arr[ENETC_MAX_SKB_FRAGS] = {0}; 12457ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 1246d1b15102SVladimir Oltean int rx_frm_cnt = 0, rx_byte_cnt = 0; 12477eab503bSVladimir Oltean struct enetc_bdr *tx_ring; 1248d1b15102SVladimir Oltean int cleaned_cnt, i; 1249d1b15102SVladimir Oltean u32 xdp_act; 1250d1b15102SVladimir Oltean 1251d1b15102SVladimir Oltean cleaned_cnt = enetc_bd_unused(rx_ring); 1252d1b15102SVladimir Oltean /* next descriptor to process */ 1253d1b15102SVladimir Oltean i = rx_ring->next_to_clean; 1254d1b15102SVladimir Oltean 1255d1b15102SVladimir Oltean while (likely(rx_frm_cnt < work_limit)) { 1256d1b15102SVladimir Oltean union enetc_rx_bd *rxbd, *orig_rxbd; 1257d1b15102SVladimir Oltean int orig_i, orig_cleaned_cnt; 1258d1b15102SVladimir Oltean struct xdp_buff xdp_buff; 1259d1b15102SVladimir Oltean struct sk_buff *skb; 12609d2b68ccSVladimir Oltean int tmp_orig_i, err; 1261d1b15102SVladimir Oltean u32 bd_status; 1262d1b15102SVladimir Oltean 1263d1b15102SVladimir Oltean rxbd = enetc_rxbd(rx_ring, i); 1264d1b15102SVladimir Oltean bd_status = le32_to_cpu(rxbd->r.lstatus); 1265d1b15102SVladimir Oltean if (!bd_status) 1266d1b15102SVladimir Oltean break; 1267d1b15102SVladimir Oltean 1268d1b15102SVladimir Oltean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 1269d1b15102SVladimir Oltean dma_rmb(); /* for reading other rxbd fields */ 1270d1b15102SVladimir Oltean 1271d1b15102SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 1272d1b15102SVladimir Oltean &rxbd, &i)) 1273d1b15102SVladimir Oltean break; 1274d1b15102SVladimir Oltean 1275d1b15102SVladimir Oltean orig_rxbd = rxbd; 1276d1b15102SVladimir Oltean orig_cleaned_cnt = cleaned_cnt; 1277d1b15102SVladimir Oltean orig_i = i; 1278d1b15102SVladimir Oltean 1279d1b15102SVladimir Oltean enetc_build_xdp_buff(rx_ring, bd_status, &rxbd, &i, 1280d1b15102SVladimir Oltean &cleaned_cnt, &xdp_buff); 1281d1b15102SVladimir Oltean 1282d1b15102SVladimir Oltean xdp_act = bpf_prog_run_xdp(prog, &xdp_buff); 1283d1b15102SVladimir Oltean 1284d1b15102SVladimir Oltean switch (xdp_act) { 1285*975acc83SVladimir Oltean default: 1286*975acc83SVladimir Oltean bpf_warn_invalid_xdp_action(xdp_act); 1287*975acc83SVladimir Oltean fallthrough; 1288d1b15102SVladimir Oltean case XDP_ABORTED: 1289d1b15102SVladimir Oltean trace_xdp_exception(rx_ring->ndev, prog, xdp_act); 1290d1b15102SVladimir Oltean fallthrough; 1291d1b15102SVladimir Oltean case XDP_DROP: 1292d1b15102SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 1293d1b15102SVladimir Oltean break; 1294d1b15102SVladimir Oltean case XDP_PASS: 1295d1b15102SVladimir Oltean rxbd = orig_rxbd; 1296d1b15102SVladimir Oltean cleaned_cnt = orig_cleaned_cnt; 1297d1b15102SVladimir Oltean i = orig_i; 1298d1b15102SVladimir Oltean 1299d1b15102SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, 1300d1b15102SVladimir Oltean &i, &cleaned_cnt, 1301d1b15102SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP); 1302d1b15102SVladimir Oltean if (unlikely(!skb)) 13038f50d8bbSVladimir Oltean goto out; 1304d1b15102SVladimir Oltean 1305d1b15102SVladimir Oltean napi_gro_receive(napi, skb); 1306d1b15102SVladimir Oltean break; 13077ed2bc80SVladimir Oltean case XDP_TX: 13087eab503bSVladimir Oltean tx_ring = priv->xdp_tx_ring[rx_ring->index]; 13097ed2bc80SVladimir Oltean xdp_tx_bd_cnt = enetc_rx_swbd_to_xdp_tx_swbd(xdp_tx_arr, 13107ed2bc80SVladimir Oltean rx_ring, 13117ed2bc80SVladimir Oltean orig_i, i); 13127ed2bc80SVladimir Oltean 13137ed2bc80SVladimir Oltean if (!enetc_xdp_tx(tx_ring, xdp_tx_arr, xdp_tx_bd_cnt)) { 13147ed2bc80SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 13157ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx_drops++; 13167ed2bc80SVladimir Oltean } else { 13177ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx += xdp_tx_bd_cnt; 13187ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight += xdp_tx_bd_cnt; 13197ed2bc80SVladimir Oltean xdp_tx_frm_cnt++; 13207ed2bc80SVladimir Oltean } 13217ed2bc80SVladimir Oltean break; 13229d2b68ccSVladimir Oltean case XDP_REDIRECT: 13239d2b68ccSVladimir Oltean /* xdp_return_frame does not support S/G in the sense 13249d2b68ccSVladimir Oltean * that it leaks the fragments (__xdp_return should not 13259d2b68ccSVladimir Oltean * call page_frag_free only for the initial buffer). 13269d2b68ccSVladimir Oltean * Until XDP_REDIRECT gains support for S/G let's keep 13279d2b68ccSVladimir Oltean * the code structure in place, but dead. We drop the 13289d2b68ccSVladimir Oltean * S/G frames ourselves to avoid memory leaks which 13299d2b68ccSVladimir Oltean * would otherwise leave the kernel OOM. 13309d2b68ccSVladimir Oltean */ 13319d2b68ccSVladimir Oltean if (unlikely(cleaned_cnt - orig_cleaned_cnt != 1)) { 13329d2b68ccSVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 13339d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect_sg++; 13349d2b68ccSVladimir Oltean break; 13359d2b68ccSVladimir Oltean } 13369d2b68ccSVladimir Oltean 13379d2b68ccSVladimir Oltean tmp_orig_i = orig_i; 13389d2b68ccSVladimir Oltean 13399d2b68ccSVladimir Oltean while (orig_i != i) { 13406b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, 13419d2b68ccSVladimir Oltean &rx_ring->rx_swbd[orig_i]); 13429d2b68ccSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &orig_i); 13439d2b68ccSVladimir Oltean } 13449d2b68ccSVladimir Oltean 13459d2b68ccSVladimir Oltean err = xdp_do_redirect(rx_ring->ndev, &xdp_buff, prog); 13469d2b68ccSVladimir Oltean if (unlikely(err)) { 13479d2b68ccSVladimir Oltean enetc_xdp_free(rx_ring, tmp_orig_i, i); 13489d2b68ccSVladimir Oltean } else { 13499d2b68ccSVladimir Oltean xdp_redirect_frm_cnt++; 13509d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect++; 13519d2b68ccSVladimir Oltean } 1352d1b15102SVladimir Oltean } 1353d1b15102SVladimir Oltean 1354d1b15102SVladimir Oltean rx_frm_cnt++; 1355d1b15102SVladimir Oltean } 1356d1b15102SVladimir Oltean 13578f50d8bbSVladimir Oltean out: 1358d1b15102SVladimir Oltean rx_ring->next_to_clean = i; 1359d1b15102SVladimir Oltean 1360d1b15102SVladimir Oltean rx_ring->stats.packets += rx_frm_cnt; 1361d1b15102SVladimir Oltean rx_ring->stats.bytes += rx_byte_cnt; 1362d1b15102SVladimir Oltean 13639d2b68ccSVladimir Oltean if (xdp_redirect_frm_cnt) 13649d2b68ccSVladimir Oltean xdp_do_flush_map(); 13659d2b68ccSVladimir Oltean 13667ed2bc80SVladimir Oltean if (xdp_tx_frm_cnt) 13677ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 13687ed2bc80SVladimir Oltean 13697ed2bc80SVladimir Oltean if (cleaned_cnt > rx_ring->xdp.xdp_tx_in_flight) 13707ed2bc80SVladimir Oltean enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring) - 13717ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight); 13727ed2bc80SVladimir Oltean 1373d1b15102SVladimir Oltean return rx_frm_cnt; 1374d1b15102SVladimir Oltean } 1375d1b15102SVladimir Oltean 13768580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget) 13778580b3c3SVladimir Oltean { 13788580b3c3SVladimir Oltean struct enetc_int_vector 13798580b3c3SVladimir Oltean *v = container_of(napi, struct enetc_int_vector, napi); 1380d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 1381d1b15102SVladimir Oltean struct bpf_prog *prog; 13828580b3c3SVladimir Oltean bool complete = true; 13838580b3c3SVladimir Oltean int work_done; 13848580b3c3SVladimir Oltean int i; 13858580b3c3SVladimir Oltean 13868580b3c3SVladimir Oltean enetc_lock_mdio(); 13878580b3c3SVladimir Oltean 13888580b3c3SVladimir Oltean for (i = 0; i < v->count_tx_rings; i++) 13898580b3c3SVladimir Oltean if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 13908580b3c3SVladimir Oltean complete = false; 13918580b3c3SVladimir Oltean 1392d1b15102SVladimir Oltean prog = rx_ring->xdp.prog; 1393d1b15102SVladimir Oltean if (prog) 1394d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring_xdp(rx_ring, napi, budget, prog); 1395d1b15102SVladimir Oltean else 1396d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring(rx_ring, napi, budget); 13978580b3c3SVladimir Oltean if (work_done == budget) 13988580b3c3SVladimir Oltean complete = false; 13998580b3c3SVladimir Oltean if (work_done) 14008580b3c3SVladimir Oltean v->rx_napi_work = true; 14018580b3c3SVladimir Oltean 14028580b3c3SVladimir Oltean if (!complete) { 14038580b3c3SVladimir Oltean enetc_unlock_mdio(); 14048580b3c3SVladimir Oltean return budget; 14058580b3c3SVladimir Oltean } 14068580b3c3SVladimir Oltean 14078580b3c3SVladimir Oltean napi_complete_done(napi, work_done); 14088580b3c3SVladimir Oltean 14098580b3c3SVladimir Oltean if (likely(v->rx_dim_en)) 14108580b3c3SVladimir Oltean enetc_rx_net_dim(v); 14118580b3c3SVladimir Oltean 14128580b3c3SVladimir Oltean v->rx_napi_work = false; 14138580b3c3SVladimir Oltean 14148580b3c3SVladimir Oltean /* enable interrupts */ 14158580b3c3SVladimir Oltean enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE); 14168580b3c3SVladimir Oltean 14178580b3c3SVladimir Oltean for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 14188580b3c3SVladimir Oltean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 14198580b3c3SVladimir Oltean ENETC_TBIER_TXTIE); 14208580b3c3SVladimir Oltean 14218580b3c3SVladimir Oltean enetc_unlock_mdio(); 14228580b3c3SVladimir Oltean 14238580b3c3SVladimir Oltean return work_done; 14248580b3c3SVladimir Oltean } 14258580b3c3SVladimir Oltean 1426d4fd0404SClaudiu Manoil /* Probing and Init */ 1427d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 1428d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 1429d4fd0404SClaudiu Manoil { 1430d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1431d4fd0404SClaudiu Manoil u32 val; 1432d4fd0404SClaudiu Manoil 1433d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 1434d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 1435d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 1436d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 1437d382563fSClaudiu Manoil 1438d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 1439d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 1440d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 1441d382563fSClaudiu Manoil 1442d382563fSClaudiu Manoil si->num_rss = 0; 1443d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 1444d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 14452e47cb41SPo Liu u32 rss; 14462e47cb41SPo Liu 14472e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 14482e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 1449d382563fSClaudiu Manoil } 14502e47cb41SPo Liu 14512e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 14522e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 145379e49982SPo Liu 145479e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 145579e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 1456d4fd0404SClaudiu Manoil } 1457d4fd0404SClaudiu Manoil 1458d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 1459d4fd0404SClaudiu Manoil { 1460d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 1461d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 1462d4fd0404SClaudiu Manoil if (!r->bd_base) 1463d4fd0404SClaudiu Manoil return -ENOMEM; 1464d4fd0404SClaudiu Manoil 1465d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 1466d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 1467d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 1468d4fd0404SClaudiu Manoil r->bd_dma_base); 1469d4fd0404SClaudiu Manoil return -EINVAL; 1470d4fd0404SClaudiu Manoil } 1471d4fd0404SClaudiu Manoil 1472d4fd0404SClaudiu Manoil return 0; 1473d4fd0404SClaudiu Manoil } 1474d4fd0404SClaudiu Manoil 1475d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 1476d4fd0404SClaudiu Manoil { 1477d4fd0404SClaudiu Manoil int err; 1478d4fd0404SClaudiu Manoil 1479d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 1480d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 1481d4fd0404SClaudiu Manoil return -ENOMEM; 1482d4fd0404SClaudiu Manoil 1483d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 1484d4fd0404SClaudiu Manoil if (err) { 1485d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 1486d4fd0404SClaudiu Manoil return err; 1487d4fd0404SClaudiu Manoil } 1488d4fd0404SClaudiu Manoil 1489d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 1490d4fd0404SClaudiu Manoil txr->next_to_use = 0; 1491d4fd0404SClaudiu Manoil 1492d4fd0404SClaudiu Manoil return 0; 1493d4fd0404SClaudiu Manoil } 1494d4fd0404SClaudiu Manoil 1495d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 1496d4fd0404SClaudiu Manoil { 1497d4fd0404SClaudiu Manoil int size, i; 1498d4fd0404SClaudiu Manoil 1499d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 15009d2b68ccSVladimir Oltean enetc_free_tx_frame(txr, &txr->tx_swbd[i]); 1501d4fd0404SClaudiu Manoil 1502d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 1503d4fd0404SClaudiu Manoil 1504d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 1505d4fd0404SClaudiu Manoil txr->bd_base = NULL; 1506d4fd0404SClaudiu Manoil 1507d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 1508d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 1509d4fd0404SClaudiu Manoil } 1510d4fd0404SClaudiu Manoil 1511d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 1512d4fd0404SClaudiu Manoil { 1513d4fd0404SClaudiu Manoil int i, err; 1514d4fd0404SClaudiu Manoil 1515d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1516d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 1517d4fd0404SClaudiu Manoil 1518d4fd0404SClaudiu Manoil if (err) 1519d4fd0404SClaudiu Manoil goto fail; 1520d4fd0404SClaudiu Manoil } 1521d4fd0404SClaudiu Manoil 1522d4fd0404SClaudiu Manoil return 0; 1523d4fd0404SClaudiu Manoil 1524d4fd0404SClaudiu Manoil fail: 1525d4fd0404SClaudiu Manoil while (i-- > 0) 1526d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1527d4fd0404SClaudiu Manoil 1528d4fd0404SClaudiu Manoil return err; 1529d4fd0404SClaudiu Manoil } 1530d4fd0404SClaudiu Manoil 1531d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 1532d4fd0404SClaudiu Manoil { 1533d4fd0404SClaudiu Manoil int i; 1534d4fd0404SClaudiu Manoil 1535d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1536d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1537d4fd0404SClaudiu Manoil } 1538d4fd0404SClaudiu Manoil 1539434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 1540d4fd0404SClaudiu Manoil { 1541434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 1542d4fd0404SClaudiu Manoil int err; 1543d4fd0404SClaudiu Manoil 1544d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 1545d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 1546d4fd0404SClaudiu Manoil return -ENOMEM; 1547d4fd0404SClaudiu Manoil 1548434cebabSClaudiu Manoil if (extended) 1549434cebabSClaudiu Manoil size *= 2; 1550434cebabSClaudiu Manoil 1551434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 1552d4fd0404SClaudiu Manoil if (err) { 1553d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1554d4fd0404SClaudiu Manoil return err; 1555d4fd0404SClaudiu Manoil } 1556d4fd0404SClaudiu Manoil 1557d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 1558d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 1559d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 1560434cebabSClaudiu Manoil rxr->ext_en = extended; 1561d4fd0404SClaudiu Manoil 1562d4fd0404SClaudiu Manoil return 0; 1563d4fd0404SClaudiu Manoil } 1564d4fd0404SClaudiu Manoil 1565d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 1566d4fd0404SClaudiu Manoil { 1567d4fd0404SClaudiu Manoil int size; 1568d4fd0404SClaudiu Manoil 1569d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 1570d4fd0404SClaudiu Manoil 1571d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 1572d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 1573d4fd0404SClaudiu Manoil 1574d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1575d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 1576d4fd0404SClaudiu Manoil } 1577d4fd0404SClaudiu Manoil 1578d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 1579d4fd0404SClaudiu Manoil { 1580434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 1581d4fd0404SClaudiu Manoil int i, err; 1582d4fd0404SClaudiu Manoil 1583d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1584434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 1585d4fd0404SClaudiu Manoil 1586d4fd0404SClaudiu Manoil if (err) 1587d4fd0404SClaudiu Manoil goto fail; 1588d4fd0404SClaudiu Manoil } 1589d4fd0404SClaudiu Manoil 1590d4fd0404SClaudiu Manoil return 0; 1591d4fd0404SClaudiu Manoil 1592d4fd0404SClaudiu Manoil fail: 1593d4fd0404SClaudiu Manoil while (i-- > 0) 1594d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1595d4fd0404SClaudiu Manoil 1596d4fd0404SClaudiu Manoil return err; 1597d4fd0404SClaudiu Manoil } 1598d4fd0404SClaudiu Manoil 1599d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 1600d4fd0404SClaudiu Manoil { 1601d4fd0404SClaudiu Manoil int i; 1602d4fd0404SClaudiu Manoil 1603d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1604d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1605d4fd0404SClaudiu Manoil } 1606d4fd0404SClaudiu Manoil 1607d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 1608d4fd0404SClaudiu Manoil { 1609d4fd0404SClaudiu Manoil int i; 1610d4fd0404SClaudiu Manoil 1611d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 1612d4fd0404SClaudiu Manoil return; 1613d4fd0404SClaudiu Manoil 1614d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 1615d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 1616d4fd0404SClaudiu Manoil 16179d2b68ccSVladimir Oltean enetc_free_tx_frame(tx_ring, tx_swbd); 1618d4fd0404SClaudiu Manoil } 1619d4fd0404SClaudiu Manoil 1620d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 1621d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 1622d4fd0404SClaudiu Manoil } 1623d4fd0404SClaudiu Manoil 1624d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 1625d4fd0404SClaudiu Manoil { 1626d4fd0404SClaudiu Manoil int i; 1627d4fd0404SClaudiu Manoil 1628d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 1629d4fd0404SClaudiu Manoil return; 1630d4fd0404SClaudiu Manoil 1631d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 1632d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 1633d4fd0404SClaudiu Manoil 1634d4fd0404SClaudiu Manoil if (!rx_swbd->page) 1635d4fd0404SClaudiu Manoil continue; 1636d4fd0404SClaudiu Manoil 16377ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 16387ed2bc80SVladimir Oltean rx_swbd->dir); 1639d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 1640d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 1641d4fd0404SClaudiu Manoil } 1642d4fd0404SClaudiu Manoil 1643d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 1644d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 1645d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 1646d4fd0404SClaudiu Manoil } 1647d4fd0404SClaudiu Manoil 1648d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 1649d4fd0404SClaudiu Manoil { 1650d4fd0404SClaudiu Manoil int i; 1651d4fd0404SClaudiu Manoil 1652d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1653d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 1654d4fd0404SClaudiu Manoil 1655d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1656d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 1657d4fd0404SClaudiu Manoil } 1658d4fd0404SClaudiu Manoil 1659d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 1660d382563fSClaudiu Manoil { 1661d382563fSClaudiu Manoil int *rss_table; 1662d382563fSClaudiu Manoil int i; 1663d382563fSClaudiu Manoil 1664d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 1665d382563fSClaudiu Manoil if (!rss_table) 1666d382563fSClaudiu Manoil return -ENOMEM; 1667d382563fSClaudiu Manoil 1668d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1669d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1670d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1671d382563fSClaudiu Manoil 1672d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1673d382563fSClaudiu Manoil 1674d382563fSClaudiu Manoil kfree(rss_table); 1675d382563fSClaudiu Manoil 1676d382563fSClaudiu Manoil return 0; 1677d382563fSClaudiu Manoil } 1678d382563fSClaudiu Manoil 1679c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv) 1680d4fd0404SClaudiu Manoil { 1681d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1682d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1683d382563fSClaudiu Manoil int err; 1684d4fd0404SClaudiu Manoil 1685d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1686d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1687d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1688d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1689d4fd0404SClaudiu Manoil /* enable SI */ 1690d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1691d4fd0404SClaudiu Manoil 1692d382563fSClaudiu Manoil if (si->num_rss) { 1693d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1694d382563fSClaudiu Manoil if (err) 1695d382563fSClaudiu Manoil return err; 1696d382563fSClaudiu Manoil } 1697d382563fSClaudiu Manoil 1698d4fd0404SClaudiu Manoil return 0; 1699d4fd0404SClaudiu Manoil } 1700d4fd0404SClaudiu Manoil 1701d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1702d4fd0404SClaudiu Manoil { 1703d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1704d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1705d4fd0404SClaudiu Manoil 170602293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 170702293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 1708d4fd0404SClaudiu Manoil 1709d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1710d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1711d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1712d4fd0404SClaudiu Manoil */ 1713d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1714d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1715d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1716ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 1717ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 1718d4fd0404SClaudiu Manoil } 1719d4fd0404SClaudiu Manoil 1720d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1721d4fd0404SClaudiu Manoil { 1722d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1723d4fd0404SClaudiu Manoil 1724d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1725d382563fSClaudiu Manoil GFP_KERNEL); 17264b47c0b8SVladimir Oltean if (!priv->cls_rules) 17274b47c0b8SVladimir Oltean return -ENOMEM; 1728d382563fSClaudiu Manoil 1729d4fd0404SClaudiu Manoil return 0; 1730d4fd0404SClaudiu Manoil } 1731d4fd0404SClaudiu Manoil 1732d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1733d4fd0404SClaudiu Manoil { 1734d382563fSClaudiu Manoil kfree(priv->cls_rules); 1735d4fd0404SClaudiu Manoil } 1736d4fd0404SClaudiu Manoil 1737d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1738d4fd0404SClaudiu Manoil { 1739d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1740d4fd0404SClaudiu Manoil u32 tbmr; 1741d4fd0404SClaudiu Manoil 1742d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1743d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1744d4fd0404SClaudiu Manoil 1745d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1746d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1747d4fd0404SClaudiu Manoil 1748d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1749d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1750d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1751d4fd0404SClaudiu Manoil 1752d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1753d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1754d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1755d4fd0404SClaudiu Manoil 1756d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 175712460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 1758d4fd0404SClaudiu Manoil 1759d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1760d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1761d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1762d4fd0404SClaudiu Manoil 1763d4fd0404SClaudiu Manoil /* enable ring */ 1764d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1765d4fd0404SClaudiu Manoil 1766d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1767d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1768d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1769d4fd0404SClaudiu Manoil } 1770d4fd0404SClaudiu Manoil 1771d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1772d4fd0404SClaudiu Manoil { 1773d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1774d4fd0404SClaudiu Manoil u32 rbmr; 1775d4fd0404SClaudiu Manoil 1776d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1777d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1778d4fd0404SClaudiu Manoil 1779d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1780d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1781d4fd0404SClaudiu Manoil 1782d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1783d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1784d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1785d4fd0404SClaudiu Manoil 1786d1b15102SVladimir Oltean if (rx_ring->xdp.prog) 1787d1b15102SVladimir Oltean enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE_XDP); 1788d1b15102SVladimir Oltean else 1789d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1790d4fd0404SClaudiu Manoil 1791d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1792d4fd0404SClaudiu Manoil 1793d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 179412460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 1795d4fd0404SClaudiu Manoil 1796d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1797434cebabSClaudiu Manoil 1798434cebabSClaudiu Manoil if (rx_ring->ext_en) 1799d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1800434cebabSClaudiu Manoil 1801d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1802d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1803d4fd0404SClaudiu Manoil 1804d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1805d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1806d4fd0404SClaudiu Manoil 18077a5222cbSVladimir Oltean enetc_lock_mdio(); 1808d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 18097a5222cbSVladimir Oltean enetc_unlock_mdio(); 1810d4fd0404SClaudiu Manoil 1811d4fd0404SClaudiu Manoil /* enable ring */ 1812d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1813d4fd0404SClaudiu Manoil } 1814d4fd0404SClaudiu Manoil 1815d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1816d4fd0404SClaudiu Manoil { 1817d4fd0404SClaudiu Manoil int i; 1818d4fd0404SClaudiu Manoil 1819d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1820d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1821d4fd0404SClaudiu Manoil 1822d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1823d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1824d4fd0404SClaudiu Manoil } 1825d4fd0404SClaudiu Manoil 1826d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1827d4fd0404SClaudiu Manoil { 1828d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1829d4fd0404SClaudiu Manoil 1830d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1831d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1832d4fd0404SClaudiu Manoil } 1833d4fd0404SClaudiu Manoil 1834d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1835d4fd0404SClaudiu Manoil { 1836d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1837d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1838d4fd0404SClaudiu Manoil 1839d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1840d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1841d4fd0404SClaudiu Manoil 1842d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1843d4fd0404SClaudiu Manoil while (delay < timeout && 1844d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1845d4fd0404SClaudiu Manoil msleep(delay); 1846d4fd0404SClaudiu Manoil delay *= 2; 1847d4fd0404SClaudiu Manoil } 1848d4fd0404SClaudiu Manoil 1849d4fd0404SClaudiu Manoil if (delay >= timeout) 1850d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1851d4fd0404SClaudiu Manoil idx); 1852d4fd0404SClaudiu Manoil } 1853d4fd0404SClaudiu Manoil 1854d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1855d4fd0404SClaudiu Manoil { 1856d4fd0404SClaudiu Manoil int i; 1857d4fd0404SClaudiu Manoil 1858d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1859d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1860d4fd0404SClaudiu Manoil 1861d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1862d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1863d4fd0404SClaudiu Manoil 1864d4fd0404SClaudiu Manoil udelay(1); 1865d4fd0404SClaudiu Manoil } 1866d4fd0404SClaudiu Manoil 1867d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1868d4fd0404SClaudiu Manoil { 1869d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1870d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1871d4fd0404SClaudiu Manoil int i, j, err; 1872d4fd0404SClaudiu Manoil 1873d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1874d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1875d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1876d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1877d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1878d4fd0404SClaudiu Manoil 1879d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1880d4fd0404SClaudiu Manoil priv->ndev->name, i); 1881d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1882d4fd0404SClaudiu Manoil if (err) { 1883d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1884d4fd0404SClaudiu Manoil goto irq_err; 1885d4fd0404SClaudiu Manoil } 1886bbb96dc7SClaudiu Manoil disable_irq(irq); 1887d4fd0404SClaudiu Manoil 1888d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1889d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 189091571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 1891d4fd0404SClaudiu Manoil 1892d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1893d4fd0404SClaudiu Manoil 1894d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1895d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1896d4fd0404SClaudiu Manoil 1897d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1898d4fd0404SClaudiu Manoil } 1899d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1900d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1901d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1902d4fd0404SClaudiu Manoil } 1903d4fd0404SClaudiu Manoil 1904d4fd0404SClaudiu Manoil return 0; 1905d4fd0404SClaudiu Manoil 1906d4fd0404SClaudiu Manoil irq_err: 1907d4fd0404SClaudiu Manoil while (i--) { 1908d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1909d4fd0404SClaudiu Manoil 1910d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1911d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1912d4fd0404SClaudiu Manoil } 1913d4fd0404SClaudiu Manoil 1914d4fd0404SClaudiu Manoil return err; 1915d4fd0404SClaudiu Manoil } 1916d4fd0404SClaudiu Manoil 1917d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1918d4fd0404SClaudiu Manoil { 1919d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1920d4fd0404SClaudiu Manoil int i; 1921d4fd0404SClaudiu Manoil 1922d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1923d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1924d4fd0404SClaudiu Manoil 1925d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1926d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1927d4fd0404SClaudiu Manoil } 1928d4fd0404SClaudiu Manoil } 1929d4fd0404SClaudiu Manoil 1930bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 1931d4fd0404SClaudiu Manoil { 193291571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 193391571081SClaudiu Manoil u32 icpt, ictt; 1934d4fd0404SClaudiu Manoil int i; 1935d4fd0404SClaudiu Manoil 1936d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1937ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 1938ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 193991571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 194091571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 194191571081SClaudiu Manoil ictt = 0x1; 194291571081SClaudiu Manoil } else { 194391571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 194491571081SClaudiu Manoil ictt = 0; 1945d4fd0404SClaudiu Manoil } 1946d4fd0404SClaudiu Manoil 194791571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 194891571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 194991571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 195091571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 195191571081SClaudiu Manoil } 195291571081SClaudiu Manoil 195391571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 195491571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 195591571081SClaudiu Manoil else 195691571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 195791571081SClaudiu Manoil 1958d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 195991571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 196091571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 196191571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 1962d4fd0404SClaudiu Manoil } 1963d4fd0404SClaudiu Manoil } 1964d4fd0404SClaudiu Manoil 1965bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 1966d4fd0404SClaudiu Manoil { 1967d4fd0404SClaudiu Manoil int i; 1968d4fd0404SClaudiu Manoil 1969d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1970d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1971d4fd0404SClaudiu Manoil 1972d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1973d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1974d4fd0404SClaudiu Manoil } 1975d4fd0404SClaudiu Manoil 197671b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev) 1977d4fd0404SClaudiu Manoil { 19782e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1979a6a10d45SYangbo Lu struct ethtool_eee edata; 198071b77a7aSClaudiu Manoil int err; 1981d4fd0404SClaudiu Manoil 198271b77a7aSClaudiu Manoil if (!priv->phylink) 1983d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1984d4fd0404SClaudiu Manoil 198571b77a7aSClaudiu Manoil err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0); 198671b77a7aSClaudiu Manoil if (err) { 1987d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 198871b77a7aSClaudiu Manoil return err; 1989d4fd0404SClaudiu Manoil } 1990d4fd0404SClaudiu Manoil 1991a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 1992a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 199371b77a7aSClaudiu Manoil phylink_ethtool_set_eee(priv->phylink, &edata); 1994a6a10d45SYangbo Lu 1995d4fd0404SClaudiu Manoil return 0; 1996d4fd0404SClaudiu Manoil } 1997d4fd0404SClaudiu Manoil 19987294380cSYangbo Lu static void enetc_tx_onestep_tstamp(struct work_struct *work) 19997294380cSYangbo Lu { 20007294380cSYangbo Lu struct enetc_ndev_priv *priv; 20017294380cSYangbo Lu struct sk_buff *skb; 20027294380cSYangbo Lu 20037294380cSYangbo Lu priv = container_of(work, struct enetc_ndev_priv, tx_onestep_tstamp); 20047294380cSYangbo Lu 20057294380cSYangbo Lu netif_tx_lock(priv->ndev); 20067294380cSYangbo Lu 20077294380cSYangbo Lu clear_bit_unlock(ENETC_TX_ONESTEP_TSTAMP_IN_PROGRESS, &priv->flags); 20087294380cSYangbo Lu skb = skb_dequeue(&priv->tx_skbs); 20097294380cSYangbo Lu if (skb) 20107294380cSYangbo Lu enetc_start_xmit(skb, priv->ndev); 20117294380cSYangbo Lu 20127294380cSYangbo Lu netif_tx_unlock(priv->ndev); 20137294380cSYangbo Lu } 20147294380cSYangbo Lu 20157294380cSYangbo Lu static void enetc_tx_onestep_tstamp_init(struct enetc_ndev_priv *priv) 20167294380cSYangbo Lu { 20177294380cSYangbo Lu INIT_WORK(&priv->tx_onestep_tstamp, enetc_tx_onestep_tstamp); 20187294380cSYangbo Lu skb_queue_head_init(&priv->tx_skbs); 20197294380cSYangbo Lu } 20207294380cSYangbo Lu 202191571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 2022bbb96dc7SClaudiu Manoil { 2023bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2024bbb96dc7SClaudiu Manoil int i; 2025bbb96dc7SClaudiu Manoil 2026bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 2027bbb96dc7SClaudiu Manoil 2028bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2029bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 2030bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 2031bbb96dc7SClaudiu Manoil 2032bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 2033bbb96dc7SClaudiu Manoil enable_irq(irq); 2034bbb96dc7SClaudiu Manoil } 2035bbb96dc7SClaudiu Manoil 203671b77a7aSClaudiu Manoil if (priv->phylink) 203771b77a7aSClaudiu Manoil phylink_start(priv->phylink); 2038bbb96dc7SClaudiu Manoil else 2039bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 2040bbb96dc7SClaudiu Manoil 2041bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 2042bbb96dc7SClaudiu Manoil } 2043bbb96dc7SClaudiu Manoil 2044d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 2045d4fd0404SClaudiu Manoil { 2046d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 20477eab503bSVladimir Oltean int num_stack_tx_queues; 2048bbb96dc7SClaudiu Manoil int err; 2049d4fd0404SClaudiu Manoil 2050d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 2051d4fd0404SClaudiu Manoil if (err) 2052d4fd0404SClaudiu Manoil return err; 2053d4fd0404SClaudiu Manoil 205471b77a7aSClaudiu Manoil err = enetc_phylink_connect(ndev); 2055d4fd0404SClaudiu Manoil if (err) 2056d4fd0404SClaudiu Manoil goto err_phy_connect; 2057d4fd0404SClaudiu Manoil 2058d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 2059d4fd0404SClaudiu Manoil if (err) 2060d4fd0404SClaudiu Manoil goto err_alloc_tx; 2061d4fd0404SClaudiu Manoil 2062d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 2063d4fd0404SClaudiu Manoil if (err) 2064d4fd0404SClaudiu Manoil goto err_alloc_rx; 2065d4fd0404SClaudiu Manoil 20667eab503bSVladimir Oltean num_stack_tx_queues = enetc_num_stack_tx_queues(priv); 20677eab503bSVladimir Oltean 20687eab503bSVladimir Oltean err = netif_set_real_num_tx_queues(ndev, num_stack_tx_queues); 2069d4fd0404SClaudiu Manoil if (err) 2070d4fd0404SClaudiu Manoil goto err_set_queues; 2071d4fd0404SClaudiu Manoil 2072d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 2073d4fd0404SClaudiu Manoil if (err) 2074d4fd0404SClaudiu Manoil goto err_set_queues; 2075d4fd0404SClaudiu Manoil 20767294380cSYangbo Lu enetc_tx_onestep_tstamp_init(priv); 2077bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 2078bbb96dc7SClaudiu Manoil enetc_start(ndev); 2079d4fd0404SClaudiu Manoil 2080d4fd0404SClaudiu Manoil return 0; 2081d4fd0404SClaudiu Manoil 2082d4fd0404SClaudiu Manoil err_set_queues: 2083d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 2084d4fd0404SClaudiu Manoil err_alloc_rx: 2085d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 2086d4fd0404SClaudiu Manoil err_alloc_tx: 208771b77a7aSClaudiu Manoil if (priv->phylink) 208871b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 2089d4fd0404SClaudiu Manoil err_phy_connect: 2090d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 2091d4fd0404SClaudiu Manoil 2092d4fd0404SClaudiu Manoil return err; 2093d4fd0404SClaudiu Manoil } 2094d4fd0404SClaudiu Manoil 209591571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 2096d4fd0404SClaudiu Manoil { 2097d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2098d4fd0404SClaudiu Manoil int i; 2099d4fd0404SClaudiu Manoil 2100d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 2101d4fd0404SClaudiu Manoil 2102d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2103bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 2104bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 2105bbb96dc7SClaudiu Manoil 2106bbb96dc7SClaudiu Manoil disable_irq(irq); 2107d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 2108d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 2109d4fd0404SClaudiu Manoil } 2110d4fd0404SClaudiu Manoil 211171b77a7aSClaudiu Manoil if (priv->phylink) 211271b77a7aSClaudiu Manoil phylink_stop(priv->phylink); 2113bbb96dc7SClaudiu Manoil else 2114bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 2115bbb96dc7SClaudiu Manoil 2116bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 2117bbb96dc7SClaudiu Manoil } 2118bbb96dc7SClaudiu Manoil 2119bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 2120bbb96dc7SClaudiu Manoil { 2121bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2122bbb96dc7SClaudiu Manoil 2123bbb96dc7SClaudiu Manoil enetc_stop(ndev); 2124d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 2125d4fd0404SClaudiu Manoil 212671b77a7aSClaudiu Manoil if (priv->phylink) 212771b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 2128d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 2129d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 2130d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 2131d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 2132d4fd0404SClaudiu Manoil 2133d4fd0404SClaudiu Manoil return 0; 2134d4fd0404SClaudiu Manoil } 2135d4fd0404SClaudiu Manoil 213613baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 2137cbe9e835SCamelia Groza { 2138cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 2139cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 2140cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 21417eab503bSVladimir Oltean int num_stack_tx_queues; 2142cbe9e835SCamelia Groza u8 num_tc; 2143cbe9e835SCamelia Groza int i; 2144cbe9e835SCamelia Groza 21457eab503bSVladimir Oltean num_stack_tx_queues = enetc_num_stack_tx_queues(priv); 2146cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 2147cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 2148cbe9e835SCamelia Groza 2149cbe9e835SCamelia Groza if (!num_tc) { 2150cbe9e835SCamelia Groza netdev_reset_tc(ndev); 21517eab503bSVladimir Oltean netif_set_real_num_tx_queues(ndev, num_stack_tx_queues); 2152cbe9e835SCamelia Groza 2153cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 2154cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 2155cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 2156cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 2157cbe9e835SCamelia Groza } 2158cbe9e835SCamelia Groza 2159cbe9e835SCamelia Groza return 0; 2160cbe9e835SCamelia Groza } 2161cbe9e835SCamelia Groza 2162cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 21637eab503bSVladimir Oltean if (num_tc > num_stack_tx_queues) { 2164cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 2165cbe9e835SCamelia Groza priv->num_tx_rings); 2166cbe9e835SCamelia Groza return -EINVAL; 2167cbe9e835SCamelia Groza } 2168cbe9e835SCamelia Groza 2169cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 2170cbe9e835SCamelia Groza * 2171cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 2172cbe9e835SCamelia Groza */ 2173cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 2174cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 2175cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 2176cbe9e835SCamelia Groza } 2177cbe9e835SCamelia Groza 2178cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 2179cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 2180cbe9e835SCamelia Groza 2181cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 2182cbe9e835SCamelia Groza 2183cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 2184cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 2185cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 2186cbe9e835SCamelia Groza 2187cbe9e835SCamelia Groza return 0; 2188cbe9e835SCamelia Groza } 2189cbe9e835SCamelia Groza 219034c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 219134c6adf1SPo Liu void *type_data) 219234c6adf1SPo Liu { 219334c6adf1SPo Liu switch (type) { 219434c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 219534c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 219634c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 219734c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 2198c431047cSPo Liu case TC_SETUP_QDISC_CBS: 2199c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 22000d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 22010d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 2202888ae5a3SPo Liu case TC_SETUP_BLOCK: 2203888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 220434c6adf1SPo Liu default: 220534c6adf1SPo Liu return -EOPNOTSUPP; 220634c6adf1SPo Liu } 220734c6adf1SPo Liu } 220834c6adf1SPo Liu 2209d1b15102SVladimir Oltean static int enetc_setup_xdp_prog(struct net_device *dev, struct bpf_prog *prog, 2210d1b15102SVladimir Oltean struct netlink_ext_ack *extack) 2211d1b15102SVladimir Oltean { 2212d1b15102SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(dev); 2213d1b15102SVladimir Oltean struct bpf_prog *old_prog; 2214d1b15102SVladimir Oltean bool is_up; 2215d1b15102SVladimir Oltean int i; 2216d1b15102SVladimir Oltean 2217d1b15102SVladimir Oltean /* The buffer layout is changing, so we need to drain the old 2218d1b15102SVladimir Oltean * RX buffers and seed new ones. 2219d1b15102SVladimir Oltean */ 2220d1b15102SVladimir Oltean is_up = netif_running(dev); 2221d1b15102SVladimir Oltean if (is_up) 2222d1b15102SVladimir Oltean dev_close(dev); 2223d1b15102SVladimir Oltean 2224d1b15102SVladimir Oltean old_prog = xchg(&priv->xdp_prog, prog); 2225d1b15102SVladimir Oltean if (old_prog) 2226d1b15102SVladimir Oltean bpf_prog_put(old_prog); 2227d1b15102SVladimir Oltean 2228d1b15102SVladimir Oltean for (i = 0; i < priv->num_rx_rings; i++) { 2229d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = priv->rx_ring[i]; 2230d1b15102SVladimir Oltean 2231d1b15102SVladimir Oltean rx_ring->xdp.prog = prog; 2232d1b15102SVladimir Oltean 2233d1b15102SVladimir Oltean if (prog) 2234d1b15102SVladimir Oltean rx_ring->buffer_offset = XDP_PACKET_HEADROOM; 2235d1b15102SVladimir Oltean else 2236d1b15102SVladimir Oltean rx_ring->buffer_offset = ENETC_RXB_PAD; 2237d1b15102SVladimir Oltean } 2238d1b15102SVladimir Oltean 2239d1b15102SVladimir Oltean if (is_up) 2240d1b15102SVladimir Oltean return dev_open(dev, extack); 2241d1b15102SVladimir Oltean 2242d1b15102SVladimir Oltean return 0; 2243d1b15102SVladimir Oltean } 2244d1b15102SVladimir Oltean 2245d1b15102SVladimir Oltean int enetc_setup_bpf(struct net_device *dev, struct netdev_bpf *xdp) 2246d1b15102SVladimir Oltean { 2247d1b15102SVladimir Oltean switch (xdp->command) { 2248d1b15102SVladimir Oltean case XDP_SETUP_PROG: 2249d1b15102SVladimir Oltean return enetc_setup_xdp_prog(dev, xdp->prog, xdp->extack); 2250d1b15102SVladimir Oltean default: 2251d1b15102SVladimir Oltean return -EINVAL; 2252d1b15102SVladimir Oltean } 2253d1b15102SVladimir Oltean 2254d1b15102SVladimir Oltean return 0; 2255d1b15102SVladimir Oltean } 2256d1b15102SVladimir Oltean 2257d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 2258d4fd0404SClaudiu Manoil { 2259d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2260d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 2261d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 2262d4fd0404SClaudiu Manoil int i; 2263d4fd0404SClaudiu Manoil 2264d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 2265d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 2266d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 2267d4fd0404SClaudiu Manoil } 2268d4fd0404SClaudiu Manoil 2269d4fd0404SClaudiu Manoil stats->rx_packets = packets; 2270d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 2271d4fd0404SClaudiu Manoil bytes = 0; 2272d4fd0404SClaudiu Manoil packets = 0; 2273d4fd0404SClaudiu Manoil 2274d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 2275d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 2276d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 2277d4fd0404SClaudiu Manoil } 2278d4fd0404SClaudiu Manoil 2279d4fd0404SClaudiu Manoil stats->tx_packets = packets; 2280d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 2281d4fd0404SClaudiu Manoil 2282d4fd0404SClaudiu Manoil return stats; 2283d4fd0404SClaudiu Manoil } 2284d4fd0404SClaudiu Manoil 2285d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 2286d382563fSClaudiu Manoil { 2287d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2288d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 2289d382563fSClaudiu Manoil u32 reg; 2290d382563fSClaudiu Manoil 2291d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 2292d382563fSClaudiu Manoil 2293d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 2294d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 2295d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 2296d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 2297d382563fSClaudiu Manoil 2298d382563fSClaudiu Manoil return 0; 2299d382563fSClaudiu Manoil } 2300d382563fSClaudiu Manoil 230179e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 230279e49982SPo Liu { 230379e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2304888ae5a3SPo Liu int err; 230579e49982SPo Liu 230679e49982SPo Liu if (en) { 2307888ae5a3SPo Liu err = enetc_psfp_enable(priv); 2308888ae5a3SPo Liu if (err) 2309888ae5a3SPo Liu return err; 2310888ae5a3SPo Liu 231179e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 2312888ae5a3SPo Liu return 0; 231379e49982SPo Liu } 231479e49982SPo Liu 2315888ae5a3SPo Liu err = enetc_psfp_disable(priv); 2316888ae5a3SPo Liu if (err) 2317888ae5a3SPo Liu return err; 2318888ae5a3SPo Liu 2319888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 2320888ae5a3SPo Liu 232179e49982SPo Liu return 0; 232279e49982SPo Liu } 232379e49982SPo Liu 23249deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 23259deba33fSClaudiu Manoil { 23269deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 23279deba33fSClaudiu Manoil int i; 23289deba33fSClaudiu Manoil 23299deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 23309deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 23319deba33fSClaudiu Manoil } 23329deba33fSClaudiu Manoil 23339deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 23349deba33fSClaudiu Manoil { 23359deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 23369deba33fSClaudiu Manoil int i; 23379deba33fSClaudiu Manoil 23389deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 23399deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 23409deba33fSClaudiu Manoil } 23419deba33fSClaudiu Manoil 2342d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 2343d382563fSClaudiu Manoil netdev_features_t features) 2344d382563fSClaudiu Manoil { 2345d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 2346888ae5a3SPo Liu int err = 0; 2347d382563fSClaudiu Manoil 2348d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 2349d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 2350d382563fSClaudiu Manoil 23519deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 23529deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 23539deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 23549deba33fSClaudiu Manoil 23559deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 23569deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 23579deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 23589deba33fSClaudiu Manoil 235979e49982SPo Liu if (changed & NETIF_F_HW_TC) 2360888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 236179e49982SPo Liu 2362888ae5a3SPo Liu return err; 2363d382563fSClaudiu Manoil } 2364d382563fSClaudiu Manoil 2365434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2366d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 2367d3982312SY.b. Lu { 2368d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2369d3982312SY.b. Lu struct hwtstamp_config config; 2370434cebabSClaudiu Manoil int ao; 2371d3982312SY.b. Lu 2372d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 2373d3982312SY.b. Lu return -EFAULT; 2374d3982312SY.b. Lu 2375d3982312SY.b. Lu switch (config.tx_type) { 2376d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 23777294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 2378d3982312SY.b. Lu break; 2379d3982312SY.b. Lu case HWTSTAMP_TX_ON: 23807294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 2381d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 2382d3982312SY.b. Lu break; 23837294380cSYangbo Lu case HWTSTAMP_TX_ONESTEP_SYNC: 23847294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 23857294380cSYangbo Lu priv->active_offloads |= ENETC_F_TX_ONESTEP_SYNC_TSTAMP; 23867294380cSYangbo Lu break; 2387d3982312SY.b. Lu default: 2388d3982312SY.b. Lu return -ERANGE; 2389d3982312SY.b. Lu } 2390d3982312SY.b. Lu 2391434cebabSClaudiu Manoil ao = priv->active_offloads; 2392d3982312SY.b. Lu switch (config.rx_filter) { 2393d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 2394d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 2395d3982312SY.b. Lu break; 2396d3982312SY.b. Lu default: 2397d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 2398d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 2399d3982312SY.b. Lu } 2400d3982312SY.b. Lu 2401434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 2402434cebabSClaudiu Manoil enetc_close(ndev); 2403434cebabSClaudiu Manoil enetc_open(ndev); 2404434cebabSClaudiu Manoil } 2405434cebabSClaudiu Manoil 2406d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2407d3982312SY.b. Lu -EFAULT : 0; 2408d3982312SY.b. Lu } 2409d3982312SY.b. Lu 2410d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 2411d3982312SY.b. Lu { 2412d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2413d3982312SY.b. Lu struct hwtstamp_config config; 2414d3982312SY.b. Lu 2415d3982312SY.b. Lu config.flags = 0; 2416d3982312SY.b. Lu 24177294380cSYangbo Lu if (priv->active_offloads & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) 24187294380cSYangbo Lu config.tx_type = HWTSTAMP_TX_ONESTEP_SYNC; 24197294380cSYangbo Lu else if (priv->active_offloads & ENETC_F_TX_TSTAMP) 2420d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 2421d3982312SY.b. Lu else 2422d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 2423d3982312SY.b. Lu 2424d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 2425d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 2426d3982312SY.b. Lu 2427d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2428d3982312SY.b. Lu -EFAULT : 0; 2429d3982312SY.b. Lu } 2430d3982312SY.b. Lu #endif 2431d3982312SY.b. Lu 2432d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 2433d3982312SY.b. Lu { 243471b77a7aSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2435434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2436d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 2437d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 2438d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 2439d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 2440d3982312SY.b. Lu #endif 2441a613bafeSMichael Walle 244271b77a7aSClaudiu Manoil if (!priv->phylink) 2443c55b810aSMichael Walle return -EOPNOTSUPP; 244471b77a7aSClaudiu Manoil 244571b77a7aSClaudiu Manoil return phylink_mii_ioctl(priv->phylink, rq, cmd); 2446d3982312SY.b. Lu } 2447d3982312SY.b. Lu 2448d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 2449d4fd0404SClaudiu Manoil { 2450d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 24517eab503bSVladimir Oltean int first_xdp_tx_ring; 2452d4fd0404SClaudiu Manoil int i, n, err, nvec; 24537eab503bSVladimir Oltean int v_tx_rings; 2454d4fd0404SClaudiu Manoil 2455d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 2456d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 2457d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 2458d4fd0404SClaudiu Manoil 2459d4fd0404SClaudiu Manoil if (n < 0) 2460d4fd0404SClaudiu Manoil return n; 2461d4fd0404SClaudiu Manoil 2462d4fd0404SClaudiu Manoil if (n != nvec) 2463d4fd0404SClaudiu Manoil return -EPERM; 2464d4fd0404SClaudiu Manoil 2465d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 2466d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 2467d4fd0404SClaudiu Manoil 2468d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2469d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 2470d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 2471d4fd0404SClaudiu Manoil int j; 2472d4fd0404SClaudiu Manoil 24731260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 2474d4fd0404SClaudiu Manoil if (!v) { 2475d4fd0404SClaudiu Manoil err = -ENOMEM; 2476d4fd0404SClaudiu Manoil goto fail; 2477d4fd0404SClaudiu Manoil } 2478d4fd0404SClaudiu Manoil 2479d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 2480d4fd0404SClaudiu Manoil 2481d1b15102SVladimir Oltean bdr = &v->rx_ring; 2482d1b15102SVladimir Oltean bdr->index = i; 2483d1b15102SVladimir Oltean bdr->ndev = priv->ndev; 2484d1b15102SVladimir Oltean bdr->dev = priv->dev; 2485d1b15102SVladimir Oltean bdr->bd_count = priv->rx_bd_count; 2486d1b15102SVladimir Oltean bdr->buffer_offset = ENETC_RXB_PAD; 2487d1b15102SVladimir Oltean priv->rx_ring[i] = bdr; 2488d1b15102SVladimir Oltean 2489d1b15102SVladimir Oltean err = xdp_rxq_info_reg(&bdr->xdp.rxq, priv->ndev, i, 0); 2490d1b15102SVladimir Oltean if (err) { 2491d1b15102SVladimir Oltean kfree(v); 2492d1b15102SVladimir Oltean goto fail; 2493d1b15102SVladimir Oltean } 2494d1b15102SVladimir Oltean 2495d1b15102SVladimir Oltean err = xdp_rxq_info_reg_mem_model(&bdr->xdp.rxq, 2496d1b15102SVladimir Oltean MEM_TYPE_PAGE_SHARED, NULL); 2497d1b15102SVladimir Oltean if (err) { 2498d1b15102SVladimir Oltean xdp_rxq_info_unreg(&bdr->xdp.rxq); 2499d1b15102SVladimir Oltean kfree(v); 2500d1b15102SVladimir Oltean goto fail; 2501d1b15102SVladimir Oltean } 2502d1b15102SVladimir Oltean 2503ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 2504ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 2505ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 2506ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 2507ae0e6a5dSClaudiu Manoil } 2508ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 2509d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 2510d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 2511d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 2512d4fd0404SClaudiu Manoil 2513d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 2514d4fd0404SClaudiu Manoil int idx; 2515d4fd0404SClaudiu Manoil 2516d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 25176c5e6b4cSClaudiu Manoil idx = priv->bdr_int_num * j + i; 2518d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 2519d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 2520d4fd0404SClaudiu Manoil bdr->index = idx; 2521d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 2522d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 2523d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 2524d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 2525d4fd0404SClaudiu Manoil } 2526d4fd0404SClaudiu Manoil } 2527d4fd0404SClaudiu Manoil 25287eab503bSVladimir Oltean first_xdp_tx_ring = priv->num_tx_rings - num_possible_cpus(); 25297eab503bSVladimir Oltean priv->xdp_tx_ring = &priv->tx_ring[first_xdp_tx_ring]; 25307eab503bSVladimir Oltean 2531d4fd0404SClaudiu Manoil return 0; 2532d4fd0404SClaudiu Manoil 2533d4fd0404SClaudiu Manoil fail: 2534d4fd0404SClaudiu Manoil while (i--) { 2535d1b15102SVladimir Oltean struct enetc_int_vector *v = priv->int_vector[i]; 2536d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2537d1b15102SVladimir Oltean 2538d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2539d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2540d1b15102SVladimir Oltean netif_napi_del(&v->napi); 2541d1b15102SVladimir Oltean cancel_work_sync(&v->rx_dim.work); 2542d1b15102SVladimir Oltean kfree(v); 2543d4fd0404SClaudiu Manoil } 2544d4fd0404SClaudiu Manoil 2545d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 2546d4fd0404SClaudiu Manoil 2547d4fd0404SClaudiu Manoil return err; 2548d4fd0404SClaudiu Manoil } 2549d4fd0404SClaudiu Manoil 2550d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 2551d4fd0404SClaudiu Manoil { 2552d4fd0404SClaudiu Manoil int i; 2553d4fd0404SClaudiu Manoil 2554d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2555d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 2556d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2557d4fd0404SClaudiu Manoil 2558d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2559d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2560d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 2561ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 2562d4fd0404SClaudiu Manoil } 2563d4fd0404SClaudiu Manoil 2564d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 2565d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 2566d4fd0404SClaudiu Manoil 2567d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 2568d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 2569d4fd0404SClaudiu Manoil 2570d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2571d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 2572d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 2573d4fd0404SClaudiu Manoil } 2574d4fd0404SClaudiu Manoil 2575d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 2576d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 2577d4fd0404SClaudiu Manoil } 2578d4fd0404SClaudiu Manoil 2579d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 2580d4fd0404SClaudiu Manoil { 2581d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 2582d4fd0404SClaudiu Manoil 2583d4fd0404SClaudiu Manoil kfree(p); 2584d4fd0404SClaudiu Manoil } 2585d4fd0404SClaudiu Manoil 2586d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 2587d4fd0404SClaudiu Manoil { 2588d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 258982728b91SClaudiu Manoil si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP; 2590d4fd0404SClaudiu Manoil } 2591d4fd0404SClaudiu Manoil 2592d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 2593d4fd0404SClaudiu Manoil { 2594d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 2595d4fd0404SClaudiu Manoil struct enetc_hw *hw; 2596d4fd0404SClaudiu Manoil size_t alloc_size; 2597d4fd0404SClaudiu Manoil int err, len; 2598d4fd0404SClaudiu Manoil 2599d4fd0404SClaudiu Manoil pcie_flr(pdev); 2600d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 2601d4fd0404SClaudiu Manoil if (err) { 2602d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 2603d4fd0404SClaudiu Manoil return err; 2604d4fd0404SClaudiu Manoil } 2605d4fd0404SClaudiu Manoil 2606d4fd0404SClaudiu Manoil /* set up for high or low dma */ 2607d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 2608d4fd0404SClaudiu Manoil if (err) { 2609d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 2610d4fd0404SClaudiu Manoil if (err) { 2611d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 2612d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 2613d4fd0404SClaudiu Manoil goto err_dma; 2614d4fd0404SClaudiu Manoil } 2615d4fd0404SClaudiu Manoil } 2616d4fd0404SClaudiu Manoil 2617d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 2618d4fd0404SClaudiu Manoil if (err) { 2619d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 2620d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 2621d4fd0404SClaudiu Manoil } 2622d4fd0404SClaudiu Manoil 2623d4fd0404SClaudiu Manoil pci_set_master(pdev); 2624d4fd0404SClaudiu Manoil 2625d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 2626d4fd0404SClaudiu Manoil if (sizeof_priv) { 2627d4fd0404SClaudiu Manoil /* align priv to 32B */ 2628d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 2629d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 2630d4fd0404SClaudiu Manoil } 2631d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 2632d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 2633d4fd0404SClaudiu Manoil 2634d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 2635d4fd0404SClaudiu Manoil if (!p) { 2636d4fd0404SClaudiu Manoil err = -ENOMEM; 2637d4fd0404SClaudiu Manoil goto err_alloc_si; 2638d4fd0404SClaudiu Manoil } 2639d4fd0404SClaudiu Manoil 2640d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 2641d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 2642d4fd0404SClaudiu Manoil 2643d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 2644d4fd0404SClaudiu Manoil si->pdev = pdev; 2645d4fd0404SClaudiu Manoil hw = &si->hw; 2646d4fd0404SClaudiu Manoil 2647d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 2648d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 2649d4fd0404SClaudiu Manoil if (!hw->reg) { 2650d4fd0404SClaudiu Manoil err = -ENXIO; 2651d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 2652d4fd0404SClaudiu Manoil goto err_ioremap; 2653d4fd0404SClaudiu Manoil } 2654d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 2655d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 2656d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 2657d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 2658d4fd0404SClaudiu Manoil 2659d4fd0404SClaudiu Manoil enetc_detect_errata(si); 2660d4fd0404SClaudiu Manoil 2661d4fd0404SClaudiu Manoil return 0; 2662d4fd0404SClaudiu Manoil 2663d4fd0404SClaudiu Manoil err_ioremap: 2664d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2665d4fd0404SClaudiu Manoil err_alloc_si: 2666d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2667d4fd0404SClaudiu Manoil err_pci_mem_reg: 2668d4fd0404SClaudiu Manoil err_dma: 2669d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2670d4fd0404SClaudiu Manoil 2671d4fd0404SClaudiu Manoil return err; 2672d4fd0404SClaudiu Manoil } 2673d4fd0404SClaudiu Manoil 2674d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 2675d4fd0404SClaudiu Manoil { 2676d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 2677d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 2678d4fd0404SClaudiu Manoil 2679d4fd0404SClaudiu Manoil iounmap(hw->reg); 2680d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2681d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2682d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2683d4fd0404SClaudiu Manoil } 2684