1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d4fd0404SClaudiu Manoil #include <linux/tcp.h> 6d4fd0404SClaudiu Manoil #include <linux/udp.h> 7bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 8847cbfc0SVladimir Oltean #include <net/pkt_sched.h> 9d4fd0404SClaudiu Manoil 10d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */ 11d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val) ((val) + 2) 12d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */ 13d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS 13 14d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1) 15d4fd0404SClaudiu Manoil 16d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 17d3982312SY.b. Lu int active_offloads); 18d4fd0404SClaudiu Manoil 19d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 20d4fd0404SClaudiu Manoil { 21d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 22d4fd0404SClaudiu Manoil struct enetc_bdr *tx_ring; 23d4fd0404SClaudiu Manoil int count; 24d4fd0404SClaudiu Manoil 25d4fd0404SClaudiu Manoil tx_ring = priv->tx_ring[skb->queue_mapping]; 26d4fd0404SClaudiu Manoil 27d4fd0404SClaudiu Manoil if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 28d4fd0404SClaudiu Manoil if (unlikely(skb_linearize(skb))) 29d4fd0404SClaudiu Manoil goto drop_packet_err; 30d4fd0404SClaudiu Manoil 31d4fd0404SClaudiu Manoil count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 32d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 33d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 34d4fd0404SClaudiu Manoil return NETDEV_TX_BUSY; 35d4fd0404SClaudiu Manoil } 36d4fd0404SClaudiu Manoil 37fd5736bfSAlex Marginean enetc_lock_mdio(); 38d3982312SY.b. Lu count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads); 39fd5736bfSAlex Marginean enetc_unlock_mdio(); 40fd5736bfSAlex Marginean 41d4fd0404SClaudiu Manoil if (unlikely(!count)) 42d4fd0404SClaudiu Manoil goto drop_packet_err; 43d4fd0404SClaudiu Manoil 44d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 45d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 46d4fd0404SClaudiu Manoil 47d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 48d4fd0404SClaudiu Manoil 49d4fd0404SClaudiu Manoil drop_packet_err: 50d4fd0404SClaudiu Manoil dev_kfree_skb_any(skb); 51d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 52d4fd0404SClaudiu Manoil } 53d4fd0404SClaudiu Manoil 54d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 55d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 56d4fd0404SClaudiu Manoil { 57d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 58d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 59d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 60d4fd0404SClaudiu Manoil else 61d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 62d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 63d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 64d4fd0404SClaudiu Manoil } 65d4fd0404SClaudiu Manoil 66d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring, 67d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 68d4fd0404SClaudiu Manoil { 69d4fd0404SClaudiu Manoil if (tx_swbd->dma) 70d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 71d4fd0404SClaudiu Manoil 72d4fd0404SClaudiu Manoil if (tx_swbd->skb) { 73d4fd0404SClaudiu Manoil dev_kfree_skb_any(tx_swbd->skb); 74d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 75d4fd0404SClaudiu Manoil } 76d4fd0404SClaudiu Manoil } 77d4fd0404SClaudiu Manoil 78d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 79d3982312SY.b. Lu int active_offloads) 80d4fd0404SClaudiu Manoil { 81d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 82d7840976SMatthew Wilcox (Oracle) skb_frag_t *frag; 83d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 84d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 85d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 86d4fd0404SClaudiu Manoil bool do_vlan, do_tstamp; 87d4fd0404SClaudiu Manoil int i, count = 0; 88d4fd0404SClaudiu Manoil unsigned int f; 89d4fd0404SClaudiu Manoil dma_addr_t dma; 90d4fd0404SClaudiu Manoil u8 flags = 0; 91d4fd0404SClaudiu Manoil 92d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 93d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 94d4fd0404SClaudiu Manoil prefetchw(txbd); 95d4fd0404SClaudiu Manoil 96d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 97d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 98d4fd0404SClaudiu Manoil goto dma_err; 99d4fd0404SClaudiu Manoil 100d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 101d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 102d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 103d4fd0404SClaudiu Manoil 104d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 105d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 106d4fd0404SClaudiu Manoil tx_swbd->len = len; 107d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 108d4fd0404SClaudiu Manoil count++; 109d4fd0404SClaudiu Manoil 110d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 111d3982312SY.b. Lu do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) && 112d3982312SY.b. Lu (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP); 113d3982312SY.b. Lu tx_swbd->do_tstamp = do_tstamp; 114d3982312SY.b. Lu tx_swbd->check_wb = tx_swbd->do_tstamp; 115d4fd0404SClaudiu Manoil 116d4fd0404SClaudiu Manoil if (do_vlan || do_tstamp) 117d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 118d4fd0404SClaudiu Manoil 11982728b91SClaudiu Manoil if (tx_ring->tsd_enable) 1200d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 121d4fd0404SClaudiu Manoil 122d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 123d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 124d4fd0404SClaudiu Manoil temp_bd.flags = flags; 125d4fd0404SClaudiu Manoil 12682728b91SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_TSE) 12782728b91SClaudiu Manoil temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns, 12882728b91SClaudiu Manoil flags); 1290d08c9ecSPo Liu 130d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 131d4fd0404SClaudiu Manoil u8 e_flags = 0; 132d4fd0404SClaudiu Manoil *txbd = temp_bd; 133d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 134d4fd0404SClaudiu Manoil 135d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 136d4fd0404SClaudiu Manoil flags = 0; 137d4fd0404SClaudiu Manoil tx_swbd++; 138d4fd0404SClaudiu Manoil txbd++; 139d4fd0404SClaudiu Manoil i++; 140d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 141d4fd0404SClaudiu Manoil i = 0; 142d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 143d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 144d4fd0404SClaudiu Manoil } 145d4fd0404SClaudiu Manoil prefetchw(txbd); 146d4fd0404SClaudiu Manoil 147d4fd0404SClaudiu Manoil if (do_vlan) { 148d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 149d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 150d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 151d4fd0404SClaudiu Manoil } 152d4fd0404SClaudiu Manoil 153d4fd0404SClaudiu Manoil if (do_tstamp) { 154d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 155d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 156d4fd0404SClaudiu Manoil } 157d4fd0404SClaudiu Manoil 158d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 159d4fd0404SClaudiu Manoil count++; 160d4fd0404SClaudiu Manoil } 161d4fd0404SClaudiu Manoil 162d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 163d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 164d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 165d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 166d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 167d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 168d4fd0404SClaudiu Manoil goto dma_err; 169d4fd0404SClaudiu Manoil 170d4fd0404SClaudiu Manoil *txbd = temp_bd; 171d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 172d4fd0404SClaudiu Manoil 173d4fd0404SClaudiu Manoil flags = 0; 174d4fd0404SClaudiu Manoil tx_swbd++; 175d4fd0404SClaudiu Manoil txbd++; 176d4fd0404SClaudiu Manoil i++; 177d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 178d4fd0404SClaudiu Manoil i = 0; 179d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 180d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 181d4fd0404SClaudiu Manoil } 182d4fd0404SClaudiu Manoil prefetchw(txbd); 183d4fd0404SClaudiu Manoil 184d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 185d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 186d4fd0404SClaudiu Manoil 187d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 188d4fd0404SClaudiu Manoil tx_swbd->len = len; 189d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 190d4fd0404SClaudiu Manoil count++; 191d4fd0404SClaudiu Manoil } 192d4fd0404SClaudiu Manoil 193d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 194d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 195d4fd0404SClaudiu Manoil temp_bd.flags = flags; 196d4fd0404SClaudiu Manoil *txbd = temp_bd; 197d4fd0404SClaudiu Manoil 198d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 199d4fd0404SClaudiu Manoil 200d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 201d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 202d4fd0404SClaudiu Manoil 2034caefbceSMichael Walle skb_tx_timestamp(skb); 2044caefbceSMichael Walle 205d4fd0404SClaudiu Manoil /* let H/W know BD ring has been updated */ 206fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->tpir, i); /* includes wmb() */ 207d4fd0404SClaudiu Manoil 208d4fd0404SClaudiu Manoil return count; 209d4fd0404SClaudiu Manoil 210d4fd0404SClaudiu Manoil dma_err: 211d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 212d4fd0404SClaudiu Manoil 213d4fd0404SClaudiu Manoil do { 214d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 215d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 216d4fd0404SClaudiu Manoil if (i == 0) 217d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 218d4fd0404SClaudiu Manoil i--; 219d4fd0404SClaudiu Manoil } while (count--); 220d4fd0404SClaudiu Manoil 221d4fd0404SClaudiu Manoil return 0; 222d4fd0404SClaudiu Manoil } 223d4fd0404SClaudiu Manoil 224d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 225d4fd0404SClaudiu Manoil { 226d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 227d4fd0404SClaudiu Manoil int i; 228d4fd0404SClaudiu Manoil 229fd5736bfSAlex Marginean enetc_lock_mdio(); 230fd5736bfSAlex Marginean 231d4fd0404SClaudiu Manoil /* disable interrupts */ 232fd5736bfSAlex Marginean enetc_wr_reg_hot(v->rbier, 0); 233fd5736bfSAlex Marginean enetc_wr_reg_hot(v->ricr1, v->rx_ictt); 234d4fd0404SClaudiu Manoil 2350574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 236fd5736bfSAlex Marginean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0); 237fd5736bfSAlex Marginean 238fd5736bfSAlex Marginean enetc_unlock_mdio(); 239d4fd0404SClaudiu Manoil 240215602a8SJiafei Pan napi_schedule(&v->napi); 241d4fd0404SClaudiu Manoil 242d4fd0404SClaudiu Manoil return IRQ_HANDLED; 243d4fd0404SClaudiu Manoil } 244d4fd0404SClaudiu Manoil 245ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 246ae0e6a5dSClaudiu Manoil { 247ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 248ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 249ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 250ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 251ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 252ae0e6a5dSClaudiu Manoil 253ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 254ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 255ae0e6a5dSClaudiu Manoil } 256ae0e6a5dSClaudiu Manoil 257ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 258ae0e6a5dSClaudiu Manoil { 259ae0e6a5dSClaudiu Manoil struct dim_sample dim_sample; 260ae0e6a5dSClaudiu Manoil 261ae0e6a5dSClaudiu Manoil v->comp_cnt++; 262ae0e6a5dSClaudiu Manoil 263ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 264ae0e6a5dSClaudiu Manoil return; 265ae0e6a5dSClaudiu Manoil 266ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 267ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 268ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 269ae0e6a5dSClaudiu Manoil &dim_sample); 270ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 271ae0e6a5dSClaudiu Manoil } 272ae0e6a5dSClaudiu Manoil 273d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 274d4fd0404SClaudiu Manoil { 275fd5736bfSAlex Marginean int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 276d4fd0404SClaudiu Manoil 277d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 278d4fd0404SClaudiu Manoil } 279d4fd0404SClaudiu Manoil 280d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 281d3982312SY.b. Lu u64 *tstamp) 282d3982312SY.b. Lu { 283cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 284d3982312SY.b. Lu 2856d36ecdbSVladimir Oltean lo = enetc_rd_hot(hw, ENETC_SICTR0); 2866d36ecdbSVladimir Oltean hi = enetc_rd_hot(hw, ENETC_SICTR1); 287cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 288cec4f328SY.b. Lu if (lo <= tstamp_lo) 289d3982312SY.b. Lu hi -= 1; 290cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 291d3982312SY.b. Lu } 292d3982312SY.b. Lu 293d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 294d3982312SY.b. Lu { 295d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 296d3982312SY.b. Lu 297d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 298d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 299d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 300847cbfc0SVladimir Oltean skb_txtime_consumed(skb); 301d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 302d3982312SY.b. Lu } 303d3982312SY.b. Lu } 304d3982312SY.b. Lu 305d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 306d4fd0404SClaudiu Manoil { 307d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 308d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 309d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 310d4fd0404SClaudiu Manoil int i, bds_to_clean; 311d3982312SY.b. Lu bool do_tstamp; 312d3982312SY.b. Lu u64 tstamp = 0; 313d4fd0404SClaudiu Manoil 314d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 315d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 316fd5736bfSAlex Marginean 317d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 318d4fd0404SClaudiu Manoil 319d3982312SY.b. Lu do_tstamp = false; 320d3982312SY.b. Lu 321d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 322d4fd0404SClaudiu Manoil bool is_eof = !!tx_swbd->skb; 323d4fd0404SClaudiu Manoil 324d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 325d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 326d3982312SY.b. Lu union enetc_tx_bd *txbd; 327d3982312SY.b. Lu 328d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 329d3982312SY.b. Lu 330d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 331d3982312SY.b. Lu tx_swbd->do_tstamp) { 332d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 333d3982312SY.b. Lu &tstamp); 334d3982312SY.b. Lu do_tstamp = true; 335d3982312SY.b. Lu } 336d3982312SY.b. Lu } 337d3982312SY.b. Lu 338f4a0be84SClaudiu Manoil if (likely(tx_swbd->dma)) 339d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 340f4a0be84SClaudiu Manoil 341d4fd0404SClaudiu Manoil if (is_eof) { 342d3982312SY.b. Lu if (unlikely(do_tstamp)) { 343d3982312SY.b. Lu enetc_tstamp_tx(tx_swbd->skb, tstamp); 344d3982312SY.b. Lu do_tstamp = false; 345d3982312SY.b. Lu } 346d4fd0404SClaudiu Manoil napi_consume_skb(tx_swbd->skb, napi_budget); 347d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 348d4fd0404SClaudiu Manoil } 349d4fd0404SClaudiu Manoil 350d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 351d4fd0404SClaudiu Manoil 352d4fd0404SClaudiu Manoil bds_to_clean--; 353d4fd0404SClaudiu Manoil tx_swbd++; 354d4fd0404SClaudiu Manoil i++; 355d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 356d4fd0404SClaudiu Manoil i = 0; 357d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 358d4fd0404SClaudiu Manoil } 359d4fd0404SClaudiu Manoil 360d4fd0404SClaudiu Manoil /* BD iteration loop end */ 361d4fd0404SClaudiu Manoil if (is_eof) { 362d4fd0404SClaudiu Manoil tx_frm_cnt++; 363d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 364fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) | 365d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 366d4fd0404SClaudiu Manoil } 367d4fd0404SClaudiu Manoil 368d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 369d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 370d4fd0404SClaudiu Manoil } 371d4fd0404SClaudiu Manoil 372d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 373d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 374d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 375d4fd0404SClaudiu Manoil 376d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 377d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 378d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 379d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 380d4fd0404SClaudiu Manoil } 381d4fd0404SClaudiu Manoil 382d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 383d4fd0404SClaudiu Manoil } 384d4fd0404SClaudiu Manoil 385d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 386d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 387d4fd0404SClaudiu Manoil { 388d4fd0404SClaudiu Manoil struct page *page; 389d4fd0404SClaudiu Manoil dma_addr_t addr; 390d4fd0404SClaudiu Manoil 391d4fd0404SClaudiu Manoil page = dev_alloc_page(); 392d4fd0404SClaudiu Manoil if (unlikely(!page)) 393d4fd0404SClaudiu Manoil return false; 394d4fd0404SClaudiu Manoil 395d4fd0404SClaudiu Manoil addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE); 396d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 397d4fd0404SClaudiu Manoil __free_page(page); 398d4fd0404SClaudiu Manoil 399d4fd0404SClaudiu Manoil return false; 400d4fd0404SClaudiu Manoil } 401d4fd0404SClaudiu Manoil 402d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 403d4fd0404SClaudiu Manoil rx_swbd->page = page; 404d4fd0404SClaudiu Manoil rx_swbd->page_offset = ENETC_RXB_PAD; 405d4fd0404SClaudiu Manoil 406d4fd0404SClaudiu Manoil return true; 407d4fd0404SClaudiu Manoil } 408d4fd0404SClaudiu Manoil 409d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 410d4fd0404SClaudiu Manoil { 411d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 412d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 413d4fd0404SClaudiu Manoil int i, j; 414d4fd0404SClaudiu Manoil 415d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 416d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 417714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 418d4fd0404SClaudiu Manoil 419d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 420d4fd0404SClaudiu Manoil /* try reuse page */ 421d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 422d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 423d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 424d4fd0404SClaudiu Manoil break; 425d4fd0404SClaudiu Manoil } 426d4fd0404SClaudiu Manoil } 427d4fd0404SClaudiu Manoil 428d4fd0404SClaudiu Manoil /* update RxBD */ 429d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 430d4fd0404SClaudiu Manoil rx_swbd->page_offset); 431d4fd0404SClaudiu Manoil /* clear 'R" as well */ 432d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 433d4fd0404SClaudiu Manoil 434c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 435c027aa92SVladimir Oltean rx_swbd = &rx_ring->rx_swbd[i]; 436d4fd0404SClaudiu Manoil } 437d4fd0404SClaudiu Manoil 438d4fd0404SClaudiu Manoil if (likely(j)) { 439d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 440d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 441d4fd0404SClaudiu Manoil } 442d4fd0404SClaudiu Manoil 443d4fd0404SClaudiu Manoil return j; 444d4fd0404SClaudiu Manoil } 445d4fd0404SClaudiu Manoil 446434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 447d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 448d3982312SY.b. Lu union enetc_rx_bd *rxbd, 449d3982312SY.b. Lu struct sk_buff *skb) 450d3982312SY.b. Lu { 451d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 452d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 453d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 454cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 455d3982312SY.b. Lu u64 tstamp; 456d3982312SY.b. Lu 457cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 458fd5736bfSAlex Marginean lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0); 459fd5736bfSAlex Marginean hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1); 460434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 461434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 462cec4f328SY.b. Lu if (lo <= tstamp_lo) 463d3982312SY.b. Lu hi -= 1; 464d3982312SY.b. Lu 465cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 466d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 467d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 468d3982312SY.b. Lu } 469d3982312SY.b. Lu } 470d3982312SY.b. Lu #endif 471d3982312SY.b. Lu 472d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 473d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 474d4fd0404SClaudiu Manoil { 475d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 476827b6fd0SVladimir Oltean 477d3982312SY.b. Lu /* TODO: hashing */ 478d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 479d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 480d4fd0404SClaudiu Manoil 481d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 482d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 483d4fd0404SClaudiu Manoil } 484d4fd0404SClaudiu Manoil 485827b6fd0SVladimir Oltean if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) { 486827b6fd0SVladimir Oltean __be16 tpid = 0; 487827b6fd0SVladimir Oltean 488827b6fd0SVladimir Oltean switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) { 489827b6fd0SVladimir Oltean case 0: 490827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021Q); 491827b6fd0SVladimir Oltean break; 492827b6fd0SVladimir Oltean case 1: 493827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021AD); 494827b6fd0SVladimir Oltean break; 495827b6fd0SVladimir Oltean case 2: 496827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 497827b6fd0SVladimir Oltean ENETC_PCVLANR1)); 498827b6fd0SVladimir Oltean break; 499827b6fd0SVladimir Oltean case 3: 500827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 501827b6fd0SVladimir Oltean ENETC_PCVLANR2)); 502827b6fd0SVladimir Oltean break; 503827b6fd0SVladimir Oltean default: 504827b6fd0SVladimir Oltean break; 505827b6fd0SVladimir Oltean } 506827b6fd0SVladimir Oltean 507827b6fd0SVladimir Oltean __vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt)); 508827b6fd0SVladimir Oltean } 509827b6fd0SVladimir Oltean 510434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 511d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 512d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 513d3982312SY.b. Lu #endif 514d4fd0404SClaudiu Manoil } 515d4fd0404SClaudiu Manoil 516d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring, 517d4fd0404SClaudiu Manoil struct sk_buff *skb) 518d4fd0404SClaudiu Manoil { 519d4fd0404SClaudiu Manoil skb_record_rx_queue(skb, rx_ring->index); 520d4fd0404SClaudiu Manoil skb->protocol = eth_type_trans(skb, rx_ring->ndev); 521d4fd0404SClaudiu Manoil } 522d4fd0404SClaudiu Manoil 523d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page) 524d4fd0404SClaudiu Manoil { 525d4fd0404SClaudiu Manoil return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 526d4fd0404SClaudiu Manoil } 527d4fd0404SClaudiu Manoil 528d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring, 529d4fd0404SClaudiu Manoil struct enetc_rx_swbd *old) 530d4fd0404SClaudiu Manoil { 531d4fd0404SClaudiu Manoil struct enetc_rx_swbd *new; 532d4fd0404SClaudiu Manoil 533d4fd0404SClaudiu Manoil new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 534d4fd0404SClaudiu Manoil 535d4fd0404SClaudiu Manoil /* next buf that may reuse a page */ 536d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 537d4fd0404SClaudiu Manoil 538d4fd0404SClaudiu Manoil /* copy page reference */ 539d4fd0404SClaudiu Manoil *new = *old; 540d4fd0404SClaudiu Manoil } 541d4fd0404SClaudiu Manoil 542d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 543d4fd0404SClaudiu Manoil int i, u16 size) 544d4fd0404SClaudiu Manoil { 545d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 546d4fd0404SClaudiu Manoil 547d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 548d4fd0404SClaudiu Manoil rx_swbd->page_offset, 549d4fd0404SClaudiu Manoil size, DMA_FROM_DEVICE); 550d4fd0404SClaudiu Manoil return rx_swbd; 551d4fd0404SClaudiu Manoil } 552d4fd0404SClaudiu Manoil 553d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 554d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 555d4fd0404SClaudiu Manoil { 556d4fd0404SClaudiu Manoil if (likely(enetc_page_reusable(rx_swbd->page))) { 557d4fd0404SClaudiu Manoil rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 558d4fd0404SClaudiu Manoil page_ref_inc(rx_swbd->page); 559d4fd0404SClaudiu Manoil 560d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 561d4fd0404SClaudiu Manoil 562d4fd0404SClaudiu Manoil /* sync for use by the device */ 563d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 564d4fd0404SClaudiu Manoil rx_swbd->page_offset, 565d4fd0404SClaudiu Manoil ENETC_RXB_DMA_SIZE, 566d4fd0404SClaudiu Manoil DMA_FROM_DEVICE); 567d4fd0404SClaudiu Manoil } else { 568d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 569d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 570d4fd0404SClaudiu Manoil } 571d4fd0404SClaudiu Manoil 572d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 573d4fd0404SClaudiu Manoil } 574d4fd0404SClaudiu Manoil 575d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 576d4fd0404SClaudiu Manoil int i, u16 size) 577d4fd0404SClaudiu Manoil { 578d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 579d4fd0404SClaudiu Manoil struct sk_buff *skb; 580d4fd0404SClaudiu Manoil void *ba; 581d4fd0404SClaudiu Manoil 582d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 583d4fd0404SClaudiu Manoil skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE); 584d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 585d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 586d4fd0404SClaudiu Manoil return NULL; 587d4fd0404SClaudiu Manoil } 588d4fd0404SClaudiu Manoil 589d4fd0404SClaudiu Manoil skb_reserve(skb, ENETC_RXB_PAD); 590d4fd0404SClaudiu Manoil __skb_put(skb, size); 591d4fd0404SClaudiu Manoil 592d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 593d4fd0404SClaudiu Manoil 594d4fd0404SClaudiu Manoil return skb; 595d4fd0404SClaudiu Manoil } 596d4fd0404SClaudiu Manoil 597d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 598d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 599d4fd0404SClaudiu Manoil { 600d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 601d4fd0404SClaudiu Manoil 602d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 603d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 604d4fd0404SClaudiu Manoil 605d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 606d4fd0404SClaudiu Manoil } 607d4fd0404SClaudiu Manoil 608d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 609d4fd0404SClaudiu Manoil 610d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 611d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 612d4fd0404SClaudiu Manoil { 613d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 614d4fd0404SClaudiu Manoil int cleaned_cnt, i; 615d4fd0404SClaudiu Manoil 616d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 617d4fd0404SClaudiu Manoil /* next descriptor to process */ 618d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 619d4fd0404SClaudiu Manoil 620d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 621d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 622d4fd0404SClaudiu Manoil struct sk_buff *skb; 623d4fd0404SClaudiu Manoil u32 bd_status; 624d4fd0404SClaudiu Manoil u16 size; 625d4fd0404SClaudiu Manoil 626d4fd0404SClaudiu Manoil if (cleaned_cnt >= ENETC_RXBD_BUNDLE) { 627d4fd0404SClaudiu Manoil int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt); 628d4fd0404SClaudiu Manoil 629fd5736bfSAlex Marginean /* update ENETC's consumer index */ 630fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use); 631d4fd0404SClaudiu Manoil cleaned_cnt -= count; 632d4fd0404SClaudiu Manoil } 633d4fd0404SClaudiu Manoil 634714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 635d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 6366d36ecdbSVladimir Oltean if (!bd_status) 637d4fd0404SClaudiu Manoil break; 638d4fd0404SClaudiu Manoil 639fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 640d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 641d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 642d4fd0404SClaudiu Manoil skb = enetc_map_rx_buff_to_skb(rx_ring, i, size); 6436d36ecdbSVladimir Oltean if (!skb) 644d4fd0404SClaudiu Manoil break; 645d4fd0404SClaudiu Manoil 646d4fd0404SClaudiu Manoil enetc_get_offloads(rx_ring, rxbd, skb); 647d4fd0404SClaudiu Manoil 648d4fd0404SClaudiu Manoil cleaned_cnt++; 649714239acSClaudiu Manoil 650c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 651d4fd0404SClaudiu Manoil 652d4fd0404SClaudiu Manoil if (unlikely(bd_status & 653d4fd0404SClaudiu Manoil ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) { 654d4fd0404SClaudiu Manoil dev_kfree_skb(skb); 655d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 656d4fd0404SClaudiu Manoil dma_rmb(); 657d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 658714239acSClaudiu Manoil 659c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 660d4fd0404SClaudiu Manoil } 661d4fd0404SClaudiu Manoil 662d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_dropped++; 663d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_errors++; 664d4fd0404SClaudiu Manoil 665d4fd0404SClaudiu Manoil break; 666d4fd0404SClaudiu Manoil } 667d4fd0404SClaudiu Manoil 668d4fd0404SClaudiu Manoil /* not last BD in frame? */ 669d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 670d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 671d4fd0404SClaudiu Manoil size = ENETC_RXB_DMA_SIZE; 672d4fd0404SClaudiu Manoil 673d4fd0404SClaudiu Manoil if (bd_status & ENETC_RXBD_LSTATUS_F) { 674d4fd0404SClaudiu Manoil dma_rmb(); 675d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 676d4fd0404SClaudiu Manoil } 677d4fd0404SClaudiu Manoil 678d4fd0404SClaudiu Manoil enetc_add_rx_buff_to_skb(rx_ring, i, size, skb); 679d4fd0404SClaudiu Manoil 680d4fd0404SClaudiu Manoil cleaned_cnt++; 681714239acSClaudiu Manoil 682c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 683d4fd0404SClaudiu Manoil } 684d4fd0404SClaudiu Manoil 685d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 686d4fd0404SClaudiu Manoil 687d4fd0404SClaudiu Manoil enetc_process_skb(rx_ring, skb); 688d4fd0404SClaudiu Manoil 689d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 690d4fd0404SClaudiu Manoil 691d4fd0404SClaudiu Manoil rx_frm_cnt++; 692d4fd0404SClaudiu Manoil } 693d4fd0404SClaudiu Manoil 694d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 695d4fd0404SClaudiu Manoil 696d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 697d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 698d4fd0404SClaudiu Manoil 699d4fd0404SClaudiu Manoil return rx_frm_cnt; 700d4fd0404SClaudiu Manoil } 701d4fd0404SClaudiu Manoil 702*8580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget) 703*8580b3c3SVladimir Oltean { 704*8580b3c3SVladimir Oltean struct enetc_int_vector 705*8580b3c3SVladimir Oltean *v = container_of(napi, struct enetc_int_vector, napi); 706*8580b3c3SVladimir Oltean bool complete = true; 707*8580b3c3SVladimir Oltean int work_done; 708*8580b3c3SVladimir Oltean int i; 709*8580b3c3SVladimir Oltean 710*8580b3c3SVladimir Oltean enetc_lock_mdio(); 711*8580b3c3SVladimir Oltean 712*8580b3c3SVladimir Oltean for (i = 0; i < v->count_tx_rings; i++) 713*8580b3c3SVladimir Oltean if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 714*8580b3c3SVladimir Oltean complete = false; 715*8580b3c3SVladimir Oltean 716*8580b3c3SVladimir Oltean work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget); 717*8580b3c3SVladimir Oltean if (work_done == budget) 718*8580b3c3SVladimir Oltean complete = false; 719*8580b3c3SVladimir Oltean if (work_done) 720*8580b3c3SVladimir Oltean v->rx_napi_work = true; 721*8580b3c3SVladimir Oltean 722*8580b3c3SVladimir Oltean if (!complete) { 723*8580b3c3SVladimir Oltean enetc_unlock_mdio(); 724*8580b3c3SVladimir Oltean return budget; 725*8580b3c3SVladimir Oltean } 726*8580b3c3SVladimir Oltean 727*8580b3c3SVladimir Oltean napi_complete_done(napi, work_done); 728*8580b3c3SVladimir Oltean 729*8580b3c3SVladimir Oltean if (likely(v->rx_dim_en)) 730*8580b3c3SVladimir Oltean enetc_rx_net_dim(v); 731*8580b3c3SVladimir Oltean 732*8580b3c3SVladimir Oltean v->rx_napi_work = false; 733*8580b3c3SVladimir Oltean 734*8580b3c3SVladimir Oltean /* enable interrupts */ 735*8580b3c3SVladimir Oltean enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE); 736*8580b3c3SVladimir Oltean 737*8580b3c3SVladimir Oltean for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 738*8580b3c3SVladimir Oltean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 739*8580b3c3SVladimir Oltean ENETC_TBIER_TXTIE); 740*8580b3c3SVladimir Oltean 741*8580b3c3SVladimir Oltean enetc_unlock_mdio(); 742*8580b3c3SVladimir Oltean 743*8580b3c3SVladimir Oltean return work_done; 744*8580b3c3SVladimir Oltean } 745*8580b3c3SVladimir Oltean 746d4fd0404SClaudiu Manoil /* Probing and Init */ 747d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 748d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 749d4fd0404SClaudiu Manoil { 750d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 751d4fd0404SClaudiu Manoil u32 val; 752d4fd0404SClaudiu Manoil 753d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 754d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 755d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 756d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 757d382563fSClaudiu Manoil 758d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 759d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 760d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 761d382563fSClaudiu Manoil 762d382563fSClaudiu Manoil si->num_rss = 0; 763d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 764d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 7652e47cb41SPo Liu u32 rss; 7662e47cb41SPo Liu 7672e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 7682e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 769d382563fSClaudiu Manoil } 7702e47cb41SPo Liu 7712e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 7722e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 77379e49982SPo Liu 77479e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 77579e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 776d4fd0404SClaudiu Manoil } 777d4fd0404SClaudiu Manoil 778d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 779d4fd0404SClaudiu Manoil { 780d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 781d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 782d4fd0404SClaudiu Manoil if (!r->bd_base) 783d4fd0404SClaudiu Manoil return -ENOMEM; 784d4fd0404SClaudiu Manoil 785d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 786d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 787d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 788d4fd0404SClaudiu Manoil r->bd_dma_base); 789d4fd0404SClaudiu Manoil return -EINVAL; 790d4fd0404SClaudiu Manoil } 791d4fd0404SClaudiu Manoil 792d4fd0404SClaudiu Manoil return 0; 793d4fd0404SClaudiu Manoil } 794d4fd0404SClaudiu Manoil 795d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 796d4fd0404SClaudiu Manoil { 797d4fd0404SClaudiu Manoil int err; 798d4fd0404SClaudiu Manoil 799d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 800d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 801d4fd0404SClaudiu Manoil return -ENOMEM; 802d4fd0404SClaudiu Manoil 803d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 804d4fd0404SClaudiu Manoil if (err) { 805d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 806d4fd0404SClaudiu Manoil return err; 807d4fd0404SClaudiu Manoil } 808d4fd0404SClaudiu Manoil 809d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 810d4fd0404SClaudiu Manoil txr->next_to_use = 0; 811d4fd0404SClaudiu Manoil 812d4fd0404SClaudiu Manoil return 0; 813d4fd0404SClaudiu Manoil } 814d4fd0404SClaudiu Manoil 815d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 816d4fd0404SClaudiu Manoil { 817d4fd0404SClaudiu Manoil int size, i; 818d4fd0404SClaudiu Manoil 819d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 820d4fd0404SClaudiu Manoil enetc_free_tx_skb(txr, &txr->tx_swbd[i]); 821d4fd0404SClaudiu Manoil 822d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 823d4fd0404SClaudiu Manoil 824d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 825d4fd0404SClaudiu Manoil txr->bd_base = NULL; 826d4fd0404SClaudiu Manoil 827d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 828d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 829d4fd0404SClaudiu Manoil } 830d4fd0404SClaudiu Manoil 831d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 832d4fd0404SClaudiu Manoil { 833d4fd0404SClaudiu Manoil int i, err; 834d4fd0404SClaudiu Manoil 835d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 836d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 837d4fd0404SClaudiu Manoil 838d4fd0404SClaudiu Manoil if (err) 839d4fd0404SClaudiu Manoil goto fail; 840d4fd0404SClaudiu Manoil } 841d4fd0404SClaudiu Manoil 842d4fd0404SClaudiu Manoil return 0; 843d4fd0404SClaudiu Manoil 844d4fd0404SClaudiu Manoil fail: 845d4fd0404SClaudiu Manoil while (i-- > 0) 846d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 847d4fd0404SClaudiu Manoil 848d4fd0404SClaudiu Manoil return err; 849d4fd0404SClaudiu Manoil } 850d4fd0404SClaudiu Manoil 851d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 852d4fd0404SClaudiu Manoil { 853d4fd0404SClaudiu Manoil int i; 854d4fd0404SClaudiu Manoil 855d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 856d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 857d4fd0404SClaudiu Manoil } 858d4fd0404SClaudiu Manoil 859434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 860d4fd0404SClaudiu Manoil { 861434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 862d4fd0404SClaudiu Manoil int err; 863d4fd0404SClaudiu Manoil 864d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 865d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 866d4fd0404SClaudiu Manoil return -ENOMEM; 867d4fd0404SClaudiu Manoil 868434cebabSClaudiu Manoil if (extended) 869434cebabSClaudiu Manoil size *= 2; 870434cebabSClaudiu Manoil 871434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 872d4fd0404SClaudiu Manoil if (err) { 873d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 874d4fd0404SClaudiu Manoil return err; 875d4fd0404SClaudiu Manoil } 876d4fd0404SClaudiu Manoil 877d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 878d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 879d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 880434cebabSClaudiu Manoil rxr->ext_en = extended; 881d4fd0404SClaudiu Manoil 882d4fd0404SClaudiu Manoil return 0; 883d4fd0404SClaudiu Manoil } 884d4fd0404SClaudiu Manoil 885d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 886d4fd0404SClaudiu Manoil { 887d4fd0404SClaudiu Manoil int size; 888d4fd0404SClaudiu Manoil 889d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 890d4fd0404SClaudiu Manoil 891d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 892d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 893d4fd0404SClaudiu Manoil 894d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 895d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 896d4fd0404SClaudiu Manoil } 897d4fd0404SClaudiu Manoil 898d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 899d4fd0404SClaudiu Manoil { 900434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 901d4fd0404SClaudiu Manoil int i, err; 902d4fd0404SClaudiu Manoil 903d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 904434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 905d4fd0404SClaudiu Manoil 906d4fd0404SClaudiu Manoil if (err) 907d4fd0404SClaudiu Manoil goto fail; 908d4fd0404SClaudiu Manoil } 909d4fd0404SClaudiu Manoil 910d4fd0404SClaudiu Manoil return 0; 911d4fd0404SClaudiu Manoil 912d4fd0404SClaudiu Manoil fail: 913d4fd0404SClaudiu Manoil while (i-- > 0) 914d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 915d4fd0404SClaudiu Manoil 916d4fd0404SClaudiu Manoil return err; 917d4fd0404SClaudiu Manoil } 918d4fd0404SClaudiu Manoil 919d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 920d4fd0404SClaudiu Manoil { 921d4fd0404SClaudiu Manoil int i; 922d4fd0404SClaudiu Manoil 923d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 924d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 925d4fd0404SClaudiu Manoil } 926d4fd0404SClaudiu Manoil 927d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 928d4fd0404SClaudiu Manoil { 929d4fd0404SClaudiu Manoil int i; 930d4fd0404SClaudiu Manoil 931d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 932d4fd0404SClaudiu Manoil return; 933d4fd0404SClaudiu Manoil 934d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 935d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 936d4fd0404SClaudiu Manoil 937d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 938d4fd0404SClaudiu Manoil } 939d4fd0404SClaudiu Manoil 940d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 941d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 942d4fd0404SClaudiu Manoil } 943d4fd0404SClaudiu Manoil 944d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 945d4fd0404SClaudiu Manoil { 946d4fd0404SClaudiu Manoil int i; 947d4fd0404SClaudiu Manoil 948d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 949d4fd0404SClaudiu Manoil return; 950d4fd0404SClaudiu Manoil 951d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 952d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 953d4fd0404SClaudiu Manoil 954d4fd0404SClaudiu Manoil if (!rx_swbd->page) 955d4fd0404SClaudiu Manoil continue; 956d4fd0404SClaudiu Manoil 957d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 958d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 959d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 960d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 961d4fd0404SClaudiu Manoil } 962d4fd0404SClaudiu Manoil 963d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 964d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 965d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 966d4fd0404SClaudiu Manoil } 967d4fd0404SClaudiu Manoil 968d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 969d4fd0404SClaudiu Manoil { 970d4fd0404SClaudiu Manoil int i; 971d4fd0404SClaudiu Manoil 972d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 973d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 974d4fd0404SClaudiu Manoil 975d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 976d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 977d4fd0404SClaudiu Manoil } 978d4fd0404SClaudiu Manoil 979d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 980d382563fSClaudiu Manoil { 981d382563fSClaudiu Manoil int *rss_table; 982d382563fSClaudiu Manoil int i; 983d382563fSClaudiu Manoil 984d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 985d382563fSClaudiu Manoil if (!rss_table) 986d382563fSClaudiu Manoil return -ENOMEM; 987d382563fSClaudiu Manoil 988d382563fSClaudiu Manoil /* Set up RSS table defaults */ 989d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 990d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 991d382563fSClaudiu Manoil 992d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 993d382563fSClaudiu Manoil 994d382563fSClaudiu Manoil kfree(rss_table); 995d382563fSClaudiu Manoil 996d382563fSClaudiu Manoil return 0; 997d382563fSClaudiu Manoil } 998d382563fSClaudiu Manoil 999c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv) 1000d4fd0404SClaudiu Manoil { 1001d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1002d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1003d382563fSClaudiu Manoil int err; 1004d4fd0404SClaudiu Manoil 1005d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1006d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1007d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1008d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1009d4fd0404SClaudiu Manoil /* enable SI */ 1010d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1011d4fd0404SClaudiu Manoil 1012d382563fSClaudiu Manoil if (si->num_rss) { 1013d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1014d382563fSClaudiu Manoil if (err) 1015d382563fSClaudiu Manoil return err; 1016d382563fSClaudiu Manoil } 1017d382563fSClaudiu Manoil 1018d4fd0404SClaudiu Manoil return 0; 1019d4fd0404SClaudiu Manoil } 1020d4fd0404SClaudiu Manoil 1021d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1022d4fd0404SClaudiu Manoil { 1023d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1024d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1025d4fd0404SClaudiu Manoil 102602293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 102702293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 1028d4fd0404SClaudiu Manoil 1029d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1030d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1031d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1032d4fd0404SClaudiu Manoil */ 1033d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1034d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1035d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1036ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 1037ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 1038d4fd0404SClaudiu Manoil } 1039d4fd0404SClaudiu Manoil 1040d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1041d4fd0404SClaudiu Manoil { 1042d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1043d4fd0404SClaudiu Manoil 1044d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1045d382563fSClaudiu Manoil GFP_KERNEL); 10464b47c0b8SVladimir Oltean if (!priv->cls_rules) 10474b47c0b8SVladimir Oltean return -ENOMEM; 1048d382563fSClaudiu Manoil 1049d4fd0404SClaudiu Manoil return 0; 1050d4fd0404SClaudiu Manoil } 1051d4fd0404SClaudiu Manoil 1052d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1053d4fd0404SClaudiu Manoil { 1054d382563fSClaudiu Manoil kfree(priv->cls_rules); 1055d4fd0404SClaudiu Manoil } 1056d4fd0404SClaudiu Manoil 1057d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1058d4fd0404SClaudiu Manoil { 1059d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1060d4fd0404SClaudiu Manoil u32 tbmr; 1061d4fd0404SClaudiu Manoil 1062d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1063d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1064d4fd0404SClaudiu Manoil 1065d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1066d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1067d4fd0404SClaudiu Manoil 1068d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1069d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1070d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1071d4fd0404SClaudiu Manoil 1072d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1073d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1074d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1075d4fd0404SClaudiu Manoil 1076d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 107712460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 1078d4fd0404SClaudiu Manoil 1079d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1080d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1081d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1082d4fd0404SClaudiu Manoil 1083d4fd0404SClaudiu Manoil /* enable ring */ 1084d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1085d4fd0404SClaudiu Manoil 1086d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1087d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1088d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1089d4fd0404SClaudiu Manoil } 1090d4fd0404SClaudiu Manoil 1091d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1092d4fd0404SClaudiu Manoil { 1093d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1094d4fd0404SClaudiu Manoil u32 rbmr; 1095d4fd0404SClaudiu Manoil 1096d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1097d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1098d4fd0404SClaudiu Manoil 1099d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1100d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1101d4fd0404SClaudiu Manoil 1102d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1103d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1104d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1105d4fd0404SClaudiu Manoil 1106d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1107d4fd0404SClaudiu Manoil 1108d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1109d4fd0404SClaudiu Manoil 1110d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 111112460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 1112d4fd0404SClaudiu Manoil 1113d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1114434cebabSClaudiu Manoil 1115434cebabSClaudiu Manoil if (rx_ring->ext_en) 1116d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1117434cebabSClaudiu Manoil 1118d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1119d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1120d4fd0404SClaudiu Manoil 1121d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1122d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1123d4fd0404SClaudiu Manoil 1124d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 11253a5d12c9SVladimir Oltean /* update ENETC's consumer index */ 11263a5d12c9SVladimir Oltean enetc_rxbdr_wr(hw, idx, ENETC_RBCIR, rx_ring->next_to_use); 1127d4fd0404SClaudiu Manoil 1128d4fd0404SClaudiu Manoil /* enable ring */ 1129d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1130d4fd0404SClaudiu Manoil } 1131d4fd0404SClaudiu Manoil 1132d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1133d4fd0404SClaudiu Manoil { 1134d4fd0404SClaudiu Manoil int i; 1135d4fd0404SClaudiu Manoil 1136d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1137d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1138d4fd0404SClaudiu Manoil 1139d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1140d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1141d4fd0404SClaudiu Manoil } 1142d4fd0404SClaudiu Manoil 1143d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1144d4fd0404SClaudiu Manoil { 1145d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1146d4fd0404SClaudiu Manoil 1147d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1148d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1149d4fd0404SClaudiu Manoil } 1150d4fd0404SClaudiu Manoil 1151d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1152d4fd0404SClaudiu Manoil { 1153d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1154d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1155d4fd0404SClaudiu Manoil 1156d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1157d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1158d4fd0404SClaudiu Manoil 1159d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1160d4fd0404SClaudiu Manoil while (delay < timeout && 1161d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1162d4fd0404SClaudiu Manoil msleep(delay); 1163d4fd0404SClaudiu Manoil delay *= 2; 1164d4fd0404SClaudiu Manoil } 1165d4fd0404SClaudiu Manoil 1166d4fd0404SClaudiu Manoil if (delay >= timeout) 1167d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1168d4fd0404SClaudiu Manoil idx); 1169d4fd0404SClaudiu Manoil } 1170d4fd0404SClaudiu Manoil 1171d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1172d4fd0404SClaudiu Manoil { 1173d4fd0404SClaudiu Manoil int i; 1174d4fd0404SClaudiu Manoil 1175d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1176d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1177d4fd0404SClaudiu Manoil 1178d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1179d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1180d4fd0404SClaudiu Manoil 1181d4fd0404SClaudiu Manoil udelay(1); 1182d4fd0404SClaudiu Manoil } 1183d4fd0404SClaudiu Manoil 1184d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1185d4fd0404SClaudiu Manoil { 1186d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1187d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1188d4fd0404SClaudiu Manoil int i, j, err; 1189d4fd0404SClaudiu Manoil 1190d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1191d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1192d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1193d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1194d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1195d4fd0404SClaudiu Manoil 1196d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1197d4fd0404SClaudiu Manoil priv->ndev->name, i); 1198d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1199d4fd0404SClaudiu Manoil if (err) { 1200d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1201d4fd0404SClaudiu Manoil goto irq_err; 1202d4fd0404SClaudiu Manoil } 1203bbb96dc7SClaudiu Manoil disable_irq(irq); 1204d4fd0404SClaudiu Manoil 1205d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1206d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 120791571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 1208d4fd0404SClaudiu Manoil 1209d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1210d4fd0404SClaudiu Manoil 1211d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1212d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1213d4fd0404SClaudiu Manoil 1214d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1215d4fd0404SClaudiu Manoil } 1216d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1217d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1218d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1219d4fd0404SClaudiu Manoil } 1220d4fd0404SClaudiu Manoil 1221d4fd0404SClaudiu Manoil return 0; 1222d4fd0404SClaudiu Manoil 1223d4fd0404SClaudiu Manoil irq_err: 1224d4fd0404SClaudiu Manoil while (i--) { 1225d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1226d4fd0404SClaudiu Manoil 1227d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1228d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1229d4fd0404SClaudiu Manoil } 1230d4fd0404SClaudiu Manoil 1231d4fd0404SClaudiu Manoil return err; 1232d4fd0404SClaudiu Manoil } 1233d4fd0404SClaudiu Manoil 1234d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1235d4fd0404SClaudiu Manoil { 1236d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1237d4fd0404SClaudiu Manoil int i; 1238d4fd0404SClaudiu Manoil 1239d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1240d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1241d4fd0404SClaudiu Manoil 1242d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1243d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1244d4fd0404SClaudiu Manoil } 1245d4fd0404SClaudiu Manoil } 1246d4fd0404SClaudiu Manoil 1247bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 1248d4fd0404SClaudiu Manoil { 124991571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 125091571081SClaudiu Manoil u32 icpt, ictt; 1251d4fd0404SClaudiu Manoil int i; 1252d4fd0404SClaudiu Manoil 1253d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1254ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 1255ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 125691571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 125791571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 125891571081SClaudiu Manoil ictt = 0x1; 125991571081SClaudiu Manoil } else { 126091571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 126191571081SClaudiu Manoil ictt = 0; 1262d4fd0404SClaudiu Manoil } 1263d4fd0404SClaudiu Manoil 126491571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 126591571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 126691571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 126791571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 126891571081SClaudiu Manoil } 126991571081SClaudiu Manoil 127091571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 127191571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 127291571081SClaudiu Manoil else 127391571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 127491571081SClaudiu Manoil 1275d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 127691571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 127791571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 127891571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 1279d4fd0404SClaudiu Manoil } 1280d4fd0404SClaudiu Manoil } 1281d4fd0404SClaudiu Manoil 1282bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 1283d4fd0404SClaudiu Manoil { 1284d4fd0404SClaudiu Manoil int i; 1285d4fd0404SClaudiu Manoil 1286d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1287d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1288d4fd0404SClaudiu Manoil 1289d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1290d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1291d4fd0404SClaudiu Manoil } 1292d4fd0404SClaudiu Manoil 129371b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev) 1294d4fd0404SClaudiu Manoil { 12952e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1296a6a10d45SYangbo Lu struct ethtool_eee edata; 129771b77a7aSClaudiu Manoil int err; 1298d4fd0404SClaudiu Manoil 129971b77a7aSClaudiu Manoil if (!priv->phylink) 1300d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1301d4fd0404SClaudiu Manoil 130271b77a7aSClaudiu Manoil err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0); 130371b77a7aSClaudiu Manoil if (err) { 1304d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 130571b77a7aSClaudiu Manoil return err; 1306d4fd0404SClaudiu Manoil } 1307d4fd0404SClaudiu Manoil 1308a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 1309a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 131071b77a7aSClaudiu Manoil phylink_ethtool_set_eee(priv->phylink, &edata); 1311a6a10d45SYangbo Lu 1312d4fd0404SClaudiu Manoil return 0; 1313d4fd0404SClaudiu Manoil } 1314d4fd0404SClaudiu Manoil 131591571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 1316bbb96dc7SClaudiu Manoil { 1317bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1318bbb96dc7SClaudiu Manoil int i; 1319bbb96dc7SClaudiu Manoil 1320bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 1321bbb96dc7SClaudiu Manoil 1322bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1323bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1324bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1325bbb96dc7SClaudiu Manoil 1326bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 1327bbb96dc7SClaudiu Manoil enable_irq(irq); 1328bbb96dc7SClaudiu Manoil } 1329bbb96dc7SClaudiu Manoil 133071b77a7aSClaudiu Manoil if (priv->phylink) 133171b77a7aSClaudiu Manoil phylink_start(priv->phylink); 1332bbb96dc7SClaudiu Manoil else 1333bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 1334bbb96dc7SClaudiu Manoil 1335bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 1336bbb96dc7SClaudiu Manoil } 1337bbb96dc7SClaudiu Manoil 1338d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 1339d4fd0404SClaudiu Manoil { 1340d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1341bbb96dc7SClaudiu Manoil int err; 1342d4fd0404SClaudiu Manoil 1343d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 1344d4fd0404SClaudiu Manoil if (err) 1345d4fd0404SClaudiu Manoil return err; 1346d4fd0404SClaudiu Manoil 134771b77a7aSClaudiu Manoil err = enetc_phylink_connect(ndev); 1348d4fd0404SClaudiu Manoil if (err) 1349d4fd0404SClaudiu Manoil goto err_phy_connect; 1350d4fd0404SClaudiu Manoil 1351d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 1352d4fd0404SClaudiu Manoil if (err) 1353d4fd0404SClaudiu Manoil goto err_alloc_tx; 1354d4fd0404SClaudiu Manoil 1355d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 1356d4fd0404SClaudiu Manoil if (err) 1357d4fd0404SClaudiu Manoil goto err_alloc_rx; 1358d4fd0404SClaudiu Manoil 1359d4fd0404SClaudiu Manoil err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1360d4fd0404SClaudiu Manoil if (err) 1361d4fd0404SClaudiu Manoil goto err_set_queues; 1362d4fd0404SClaudiu Manoil 1363d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 1364d4fd0404SClaudiu Manoil if (err) 1365d4fd0404SClaudiu Manoil goto err_set_queues; 1366d4fd0404SClaudiu Manoil 1367bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 1368bbb96dc7SClaudiu Manoil enetc_start(ndev); 1369d4fd0404SClaudiu Manoil 1370d4fd0404SClaudiu Manoil return 0; 1371d4fd0404SClaudiu Manoil 1372d4fd0404SClaudiu Manoil err_set_queues: 1373d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1374d4fd0404SClaudiu Manoil err_alloc_rx: 1375d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1376d4fd0404SClaudiu Manoil err_alloc_tx: 137771b77a7aSClaudiu Manoil if (priv->phylink) 137871b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1379d4fd0404SClaudiu Manoil err_phy_connect: 1380d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1381d4fd0404SClaudiu Manoil 1382d4fd0404SClaudiu Manoil return err; 1383d4fd0404SClaudiu Manoil } 1384d4fd0404SClaudiu Manoil 138591571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 1386d4fd0404SClaudiu Manoil { 1387d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1388d4fd0404SClaudiu Manoil int i; 1389d4fd0404SClaudiu Manoil 1390d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 1391d4fd0404SClaudiu Manoil 1392d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1393bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1394bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1395bbb96dc7SClaudiu Manoil 1396bbb96dc7SClaudiu Manoil disable_irq(irq); 1397d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 1398d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 1399d4fd0404SClaudiu Manoil } 1400d4fd0404SClaudiu Manoil 140171b77a7aSClaudiu Manoil if (priv->phylink) 140271b77a7aSClaudiu Manoil phylink_stop(priv->phylink); 1403bbb96dc7SClaudiu Manoil else 1404bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 1405bbb96dc7SClaudiu Manoil 1406bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 1407bbb96dc7SClaudiu Manoil } 1408bbb96dc7SClaudiu Manoil 1409bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 1410bbb96dc7SClaudiu Manoil { 1411bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1412bbb96dc7SClaudiu Manoil 1413bbb96dc7SClaudiu Manoil enetc_stop(ndev); 1414d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 1415d4fd0404SClaudiu Manoil 141671b77a7aSClaudiu Manoil if (priv->phylink) 141771b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1418d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 1419d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1420d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1421d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1422d4fd0404SClaudiu Manoil 1423d4fd0404SClaudiu Manoil return 0; 1424d4fd0404SClaudiu Manoil } 1425d4fd0404SClaudiu Manoil 142613baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 1427cbe9e835SCamelia Groza { 1428cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 1429cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 1430cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 1431cbe9e835SCamelia Groza u8 num_tc; 1432cbe9e835SCamelia Groza int i; 1433cbe9e835SCamelia Groza 1434cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 1435cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 1436cbe9e835SCamelia Groza 1437cbe9e835SCamelia Groza if (!num_tc) { 1438cbe9e835SCamelia Groza netdev_reset_tc(ndev); 1439cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1440cbe9e835SCamelia Groza 1441cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 1442cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 1443cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1444cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 1445cbe9e835SCamelia Groza } 1446cbe9e835SCamelia Groza 1447cbe9e835SCamelia Groza return 0; 1448cbe9e835SCamelia Groza } 1449cbe9e835SCamelia Groza 1450cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 1451cbe9e835SCamelia Groza if (num_tc > priv->num_tx_rings) { 1452cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 1453cbe9e835SCamelia Groza priv->num_tx_rings); 1454cbe9e835SCamelia Groza return -EINVAL; 1455cbe9e835SCamelia Groza } 1456cbe9e835SCamelia Groza 1457cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 1458cbe9e835SCamelia Groza * 1459cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 1460cbe9e835SCamelia Groza */ 1461cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 1462cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1463cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 1464cbe9e835SCamelia Groza } 1465cbe9e835SCamelia Groza 1466cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 1467cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 1468cbe9e835SCamelia Groza 1469cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 1470cbe9e835SCamelia Groza 1471cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 1472cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 1473cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 1474cbe9e835SCamelia Groza 1475cbe9e835SCamelia Groza return 0; 1476cbe9e835SCamelia Groza } 1477cbe9e835SCamelia Groza 147834c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 147934c6adf1SPo Liu void *type_data) 148034c6adf1SPo Liu { 148134c6adf1SPo Liu switch (type) { 148234c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 148334c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 148434c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 148534c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 1486c431047cSPo Liu case TC_SETUP_QDISC_CBS: 1487c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 14880d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 14890d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 1490888ae5a3SPo Liu case TC_SETUP_BLOCK: 1491888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 149234c6adf1SPo Liu default: 149334c6adf1SPo Liu return -EOPNOTSUPP; 149434c6adf1SPo Liu } 149534c6adf1SPo Liu } 149634c6adf1SPo Liu 1497d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 1498d4fd0404SClaudiu Manoil { 1499d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1500d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 1501d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 1502d4fd0404SClaudiu Manoil int i; 1503d4fd0404SClaudiu Manoil 1504d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1505d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 1506d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 1507d4fd0404SClaudiu Manoil } 1508d4fd0404SClaudiu Manoil 1509d4fd0404SClaudiu Manoil stats->rx_packets = packets; 1510d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 1511d4fd0404SClaudiu Manoil bytes = 0; 1512d4fd0404SClaudiu Manoil packets = 0; 1513d4fd0404SClaudiu Manoil 1514d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1515d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 1516d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 1517d4fd0404SClaudiu Manoil } 1518d4fd0404SClaudiu Manoil 1519d4fd0404SClaudiu Manoil stats->tx_packets = packets; 1520d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 1521d4fd0404SClaudiu Manoil 1522d4fd0404SClaudiu Manoil return stats; 1523d4fd0404SClaudiu Manoil } 1524d4fd0404SClaudiu Manoil 1525d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 1526d382563fSClaudiu Manoil { 1527d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1528d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1529d382563fSClaudiu Manoil u32 reg; 1530d382563fSClaudiu Manoil 1531d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 1532d382563fSClaudiu Manoil 1533d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 1534d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 1535d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 1536d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 1537d382563fSClaudiu Manoil 1538d382563fSClaudiu Manoil return 0; 1539d382563fSClaudiu Manoil } 1540d382563fSClaudiu Manoil 154179e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 154279e49982SPo Liu { 154379e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1544888ae5a3SPo Liu int err; 154579e49982SPo Liu 154679e49982SPo Liu if (en) { 1547888ae5a3SPo Liu err = enetc_psfp_enable(priv); 1548888ae5a3SPo Liu if (err) 1549888ae5a3SPo Liu return err; 1550888ae5a3SPo Liu 155179e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 1552888ae5a3SPo Liu return 0; 155379e49982SPo Liu } 155479e49982SPo Liu 1555888ae5a3SPo Liu err = enetc_psfp_disable(priv); 1556888ae5a3SPo Liu if (err) 1557888ae5a3SPo Liu return err; 1558888ae5a3SPo Liu 1559888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 1560888ae5a3SPo Liu 156179e49982SPo Liu return 0; 156279e49982SPo Liu } 156379e49982SPo Liu 15649deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 15659deba33fSClaudiu Manoil { 15669deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 15679deba33fSClaudiu Manoil int i; 15689deba33fSClaudiu Manoil 15699deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 15709deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 15719deba33fSClaudiu Manoil } 15729deba33fSClaudiu Manoil 15739deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 15749deba33fSClaudiu Manoil { 15759deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 15769deba33fSClaudiu Manoil int i; 15779deba33fSClaudiu Manoil 15789deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 15799deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 15809deba33fSClaudiu Manoil } 15819deba33fSClaudiu Manoil 1582d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 1583d382563fSClaudiu Manoil netdev_features_t features) 1584d382563fSClaudiu Manoil { 1585d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 1586888ae5a3SPo Liu int err = 0; 1587d382563fSClaudiu Manoil 1588d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 1589d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 1590d382563fSClaudiu Manoil 15919deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 15929deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 15939deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 15949deba33fSClaudiu Manoil 15959deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 15969deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 15979deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 15989deba33fSClaudiu Manoil 159979e49982SPo Liu if (changed & NETIF_F_HW_TC) 1600888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 160179e49982SPo Liu 1602888ae5a3SPo Liu return err; 1603d382563fSClaudiu Manoil } 1604d382563fSClaudiu Manoil 1605434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1606d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 1607d3982312SY.b. Lu { 1608d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1609d3982312SY.b. Lu struct hwtstamp_config config; 1610434cebabSClaudiu Manoil int ao; 1611d3982312SY.b. Lu 1612d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 1613d3982312SY.b. Lu return -EFAULT; 1614d3982312SY.b. Lu 1615d3982312SY.b. Lu switch (config.tx_type) { 1616d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 1617d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP; 1618d3982312SY.b. Lu break; 1619d3982312SY.b. Lu case HWTSTAMP_TX_ON: 1620d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 1621d3982312SY.b. Lu break; 1622d3982312SY.b. Lu default: 1623d3982312SY.b. Lu return -ERANGE; 1624d3982312SY.b. Lu } 1625d3982312SY.b. Lu 1626434cebabSClaudiu Manoil ao = priv->active_offloads; 1627d3982312SY.b. Lu switch (config.rx_filter) { 1628d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 1629d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 1630d3982312SY.b. Lu break; 1631d3982312SY.b. Lu default: 1632d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 1633d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 1634d3982312SY.b. Lu } 1635d3982312SY.b. Lu 1636434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 1637434cebabSClaudiu Manoil enetc_close(ndev); 1638434cebabSClaudiu Manoil enetc_open(ndev); 1639434cebabSClaudiu Manoil } 1640434cebabSClaudiu Manoil 1641d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1642d3982312SY.b. Lu -EFAULT : 0; 1643d3982312SY.b. Lu } 1644d3982312SY.b. Lu 1645d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 1646d3982312SY.b. Lu { 1647d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1648d3982312SY.b. Lu struct hwtstamp_config config; 1649d3982312SY.b. Lu 1650d3982312SY.b. Lu config.flags = 0; 1651d3982312SY.b. Lu 1652d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_TX_TSTAMP) 1653d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 1654d3982312SY.b. Lu else 1655d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 1656d3982312SY.b. Lu 1657d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 1658d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 1659d3982312SY.b. Lu 1660d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1661d3982312SY.b. Lu -EFAULT : 0; 1662d3982312SY.b. Lu } 1663d3982312SY.b. Lu #endif 1664d3982312SY.b. Lu 1665d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 1666d3982312SY.b. Lu { 166771b77a7aSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1668434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1669d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 1670d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 1671d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 1672d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 1673d3982312SY.b. Lu #endif 1674a613bafeSMichael Walle 167571b77a7aSClaudiu Manoil if (!priv->phylink) 1676c55b810aSMichael Walle return -EOPNOTSUPP; 167771b77a7aSClaudiu Manoil 167871b77a7aSClaudiu Manoil return phylink_mii_ioctl(priv->phylink, rq, cmd); 1679d3982312SY.b. Lu } 1680d3982312SY.b. Lu 1681d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 1682d4fd0404SClaudiu Manoil { 1683d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 16841260e772SGustavo A. R. Silva int v_tx_rings; 1685d4fd0404SClaudiu Manoil int i, n, err, nvec; 1686d4fd0404SClaudiu Manoil 1687d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 1688d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 1689d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 1690d4fd0404SClaudiu Manoil 1691d4fd0404SClaudiu Manoil if (n < 0) 1692d4fd0404SClaudiu Manoil return n; 1693d4fd0404SClaudiu Manoil 1694d4fd0404SClaudiu Manoil if (n != nvec) 1695d4fd0404SClaudiu Manoil return -EPERM; 1696d4fd0404SClaudiu Manoil 1697d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 1698d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 1699d4fd0404SClaudiu Manoil 1700d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1701d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 1702d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 1703d4fd0404SClaudiu Manoil int j; 1704d4fd0404SClaudiu Manoil 17051260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 1706d4fd0404SClaudiu Manoil if (!v) { 1707d4fd0404SClaudiu Manoil err = -ENOMEM; 1708d4fd0404SClaudiu Manoil goto fail; 1709d4fd0404SClaudiu Manoil } 1710d4fd0404SClaudiu Manoil 1711d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 1712d4fd0404SClaudiu Manoil 1713ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 1714ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 1715ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 1716ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 1717ae0e6a5dSClaudiu Manoil } 1718ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 1719d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 1720d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 1721d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 1722d4fd0404SClaudiu Manoil 1723d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 1724d4fd0404SClaudiu Manoil int idx; 1725d4fd0404SClaudiu Manoil 1726d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 1727d4fd0404SClaudiu Manoil if (priv->bdr_int_num == ENETC_MAX_BDR_INT) 1728d4fd0404SClaudiu Manoil idx = 2 * j + i; /* 2 CPUs */ 1729d4fd0404SClaudiu Manoil else 1730d4fd0404SClaudiu Manoil idx = j + i * v_tx_rings; /* default */ 1731d4fd0404SClaudiu Manoil 1732d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 1733d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 1734d4fd0404SClaudiu Manoil bdr->index = idx; 1735d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1736d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1737d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 1738d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 1739d4fd0404SClaudiu Manoil } 1740d4fd0404SClaudiu Manoil 1741d4fd0404SClaudiu Manoil bdr = &v->rx_ring; 1742d4fd0404SClaudiu Manoil bdr->index = i; 1743d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1744d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1745d4fd0404SClaudiu Manoil bdr->bd_count = priv->rx_bd_count; 1746d4fd0404SClaudiu Manoil priv->rx_ring[i] = bdr; 1747d4fd0404SClaudiu Manoil } 1748d4fd0404SClaudiu Manoil 1749d4fd0404SClaudiu Manoil return 0; 1750d4fd0404SClaudiu Manoil 1751d4fd0404SClaudiu Manoil fail: 1752d4fd0404SClaudiu Manoil while (i--) { 1753d4fd0404SClaudiu Manoil netif_napi_del(&priv->int_vector[i]->napi); 1754ae0e6a5dSClaudiu Manoil cancel_work_sync(&priv->int_vector[i]->rx_dim.work); 1755d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1756d4fd0404SClaudiu Manoil } 1757d4fd0404SClaudiu Manoil 1758d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 1759d4fd0404SClaudiu Manoil 1760d4fd0404SClaudiu Manoil return err; 1761d4fd0404SClaudiu Manoil } 1762d4fd0404SClaudiu Manoil 1763d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 1764d4fd0404SClaudiu Manoil { 1765d4fd0404SClaudiu Manoil int i; 1766d4fd0404SClaudiu Manoil 1767d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1768d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1769d4fd0404SClaudiu Manoil 1770d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 1771ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 1772d4fd0404SClaudiu Manoil } 1773d4fd0404SClaudiu Manoil 1774d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1775d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 1776d4fd0404SClaudiu Manoil 1777d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1778d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 1779d4fd0404SClaudiu Manoil 1780d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1781d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1782d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 1783d4fd0404SClaudiu Manoil } 1784d4fd0404SClaudiu Manoil 1785d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 1786d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 1787d4fd0404SClaudiu Manoil } 1788d4fd0404SClaudiu Manoil 1789d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 1790d4fd0404SClaudiu Manoil { 1791d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 1792d4fd0404SClaudiu Manoil 1793d4fd0404SClaudiu Manoil kfree(p); 1794d4fd0404SClaudiu Manoil } 1795d4fd0404SClaudiu Manoil 1796d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 1797d4fd0404SClaudiu Manoil { 1798d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 179982728b91SClaudiu Manoil si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP; 1800d4fd0404SClaudiu Manoil } 1801d4fd0404SClaudiu Manoil 1802d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 1803d4fd0404SClaudiu Manoil { 1804d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 1805d4fd0404SClaudiu Manoil struct enetc_hw *hw; 1806d4fd0404SClaudiu Manoil size_t alloc_size; 1807d4fd0404SClaudiu Manoil int err, len; 1808d4fd0404SClaudiu Manoil 1809d4fd0404SClaudiu Manoil pcie_flr(pdev); 1810d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 1811d4fd0404SClaudiu Manoil if (err) { 1812d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 1813d4fd0404SClaudiu Manoil return err; 1814d4fd0404SClaudiu Manoil } 1815d4fd0404SClaudiu Manoil 1816d4fd0404SClaudiu Manoil /* set up for high or low dma */ 1817d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 1818d4fd0404SClaudiu Manoil if (err) { 1819d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 1820d4fd0404SClaudiu Manoil if (err) { 1821d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 1822d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 1823d4fd0404SClaudiu Manoil goto err_dma; 1824d4fd0404SClaudiu Manoil } 1825d4fd0404SClaudiu Manoil } 1826d4fd0404SClaudiu Manoil 1827d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 1828d4fd0404SClaudiu Manoil if (err) { 1829d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 1830d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 1831d4fd0404SClaudiu Manoil } 1832d4fd0404SClaudiu Manoil 1833d4fd0404SClaudiu Manoil pci_set_master(pdev); 1834d4fd0404SClaudiu Manoil 1835d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 1836d4fd0404SClaudiu Manoil if (sizeof_priv) { 1837d4fd0404SClaudiu Manoil /* align priv to 32B */ 1838d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 1839d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 1840d4fd0404SClaudiu Manoil } 1841d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 1842d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 1843d4fd0404SClaudiu Manoil 1844d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 1845d4fd0404SClaudiu Manoil if (!p) { 1846d4fd0404SClaudiu Manoil err = -ENOMEM; 1847d4fd0404SClaudiu Manoil goto err_alloc_si; 1848d4fd0404SClaudiu Manoil } 1849d4fd0404SClaudiu Manoil 1850d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 1851d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 1852d4fd0404SClaudiu Manoil 1853d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 1854d4fd0404SClaudiu Manoil si->pdev = pdev; 1855d4fd0404SClaudiu Manoil hw = &si->hw; 1856d4fd0404SClaudiu Manoil 1857d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 1858d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 1859d4fd0404SClaudiu Manoil if (!hw->reg) { 1860d4fd0404SClaudiu Manoil err = -ENXIO; 1861d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 1862d4fd0404SClaudiu Manoil goto err_ioremap; 1863d4fd0404SClaudiu Manoil } 1864d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 1865d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 1866d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 1867d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 1868d4fd0404SClaudiu Manoil 1869d4fd0404SClaudiu Manoil enetc_detect_errata(si); 1870d4fd0404SClaudiu Manoil 1871d4fd0404SClaudiu Manoil return 0; 1872d4fd0404SClaudiu Manoil 1873d4fd0404SClaudiu Manoil err_ioremap: 1874d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1875d4fd0404SClaudiu Manoil err_alloc_si: 1876d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1877d4fd0404SClaudiu Manoil err_pci_mem_reg: 1878d4fd0404SClaudiu Manoil err_dma: 1879d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1880d4fd0404SClaudiu Manoil 1881d4fd0404SClaudiu Manoil return err; 1882d4fd0404SClaudiu Manoil } 1883d4fd0404SClaudiu Manoil 1884d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 1885d4fd0404SClaudiu Manoil { 1886d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 1887d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1888d4fd0404SClaudiu Manoil 1889d4fd0404SClaudiu Manoil iounmap(hw->reg); 1890d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1891d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1892d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1893d4fd0404SClaudiu Manoil } 1894