1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d4fd0404SClaudiu Manoil #include <linux/tcp.h> 6d4fd0404SClaudiu Manoil #include <linux/udp.h> 7bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 8*847cbfc0SVladimir Oltean #include <net/pkt_sched.h> 9d4fd0404SClaudiu Manoil 10d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */ 11d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val) ((val) + 2) 12d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */ 13d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS 13 14d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1) 15d4fd0404SClaudiu Manoil 16d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 17d3982312SY.b. Lu int active_offloads); 18d4fd0404SClaudiu Manoil 19d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 20d4fd0404SClaudiu Manoil { 21d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 22d4fd0404SClaudiu Manoil struct enetc_bdr *tx_ring; 23d4fd0404SClaudiu Manoil int count; 24d4fd0404SClaudiu Manoil 25d4fd0404SClaudiu Manoil tx_ring = priv->tx_ring[skb->queue_mapping]; 26d4fd0404SClaudiu Manoil 27d4fd0404SClaudiu Manoil if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 28d4fd0404SClaudiu Manoil if (unlikely(skb_linearize(skb))) 29d4fd0404SClaudiu Manoil goto drop_packet_err; 30d4fd0404SClaudiu Manoil 31d4fd0404SClaudiu Manoil count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 32d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 33d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 34d4fd0404SClaudiu Manoil return NETDEV_TX_BUSY; 35d4fd0404SClaudiu Manoil } 36d4fd0404SClaudiu Manoil 37fd5736bfSAlex Marginean enetc_lock_mdio(); 38d3982312SY.b. Lu count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads); 39fd5736bfSAlex Marginean enetc_unlock_mdio(); 40fd5736bfSAlex Marginean 41d4fd0404SClaudiu Manoil if (unlikely(!count)) 42d4fd0404SClaudiu Manoil goto drop_packet_err; 43d4fd0404SClaudiu Manoil 44d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 45d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 46d4fd0404SClaudiu Manoil 47d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 48d4fd0404SClaudiu Manoil 49d4fd0404SClaudiu Manoil drop_packet_err: 50d4fd0404SClaudiu Manoil dev_kfree_skb_any(skb); 51d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 52d4fd0404SClaudiu Manoil } 53d4fd0404SClaudiu Manoil 54d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 55d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 56d4fd0404SClaudiu Manoil { 57d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 58d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 59d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 60d4fd0404SClaudiu Manoil else 61d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 62d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 63d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 64d4fd0404SClaudiu Manoil } 65d4fd0404SClaudiu Manoil 66d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring, 67d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 68d4fd0404SClaudiu Manoil { 69d4fd0404SClaudiu Manoil if (tx_swbd->dma) 70d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 71d4fd0404SClaudiu Manoil 72d4fd0404SClaudiu Manoil if (tx_swbd->skb) { 73d4fd0404SClaudiu Manoil dev_kfree_skb_any(tx_swbd->skb); 74d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 75d4fd0404SClaudiu Manoil } 76d4fd0404SClaudiu Manoil } 77d4fd0404SClaudiu Manoil 78d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 79d3982312SY.b. Lu int active_offloads) 80d4fd0404SClaudiu Manoil { 81d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 82d7840976SMatthew Wilcox (Oracle) skb_frag_t *frag; 83d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 84d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 85d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 86d4fd0404SClaudiu Manoil bool do_vlan, do_tstamp; 87d4fd0404SClaudiu Manoil int i, count = 0; 88d4fd0404SClaudiu Manoil unsigned int f; 89d4fd0404SClaudiu Manoil dma_addr_t dma; 90d4fd0404SClaudiu Manoil u8 flags = 0; 91d4fd0404SClaudiu Manoil 92d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 93d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 94d4fd0404SClaudiu Manoil prefetchw(txbd); 95d4fd0404SClaudiu Manoil 96d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 97d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 98d4fd0404SClaudiu Manoil goto dma_err; 99d4fd0404SClaudiu Manoil 100d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 101d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 102d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 103d4fd0404SClaudiu Manoil 104d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 105d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 106d4fd0404SClaudiu Manoil tx_swbd->len = len; 107d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 108d4fd0404SClaudiu Manoil count++; 109d4fd0404SClaudiu Manoil 110d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 111d3982312SY.b. Lu do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) && 112d3982312SY.b. Lu (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP); 113d3982312SY.b. Lu tx_swbd->do_tstamp = do_tstamp; 114d3982312SY.b. Lu tx_swbd->check_wb = tx_swbd->do_tstamp; 115d4fd0404SClaudiu Manoil 116d4fd0404SClaudiu Manoil if (do_vlan || do_tstamp) 117d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 118d4fd0404SClaudiu Manoil 11982728b91SClaudiu Manoil if (tx_ring->tsd_enable) 1200d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 121d4fd0404SClaudiu Manoil 122d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 123d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 124d4fd0404SClaudiu Manoil temp_bd.flags = flags; 125d4fd0404SClaudiu Manoil 12682728b91SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_TSE) 12782728b91SClaudiu Manoil temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns, 12882728b91SClaudiu Manoil flags); 1290d08c9ecSPo Liu 130d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 131d4fd0404SClaudiu Manoil u8 e_flags = 0; 132d4fd0404SClaudiu Manoil *txbd = temp_bd; 133d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 134d4fd0404SClaudiu Manoil 135d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 136d4fd0404SClaudiu Manoil flags = 0; 137d4fd0404SClaudiu Manoil tx_swbd++; 138d4fd0404SClaudiu Manoil txbd++; 139d4fd0404SClaudiu Manoil i++; 140d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 141d4fd0404SClaudiu Manoil i = 0; 142d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 143d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 144d4fd0404SClaudiu Manoil } 145d4fd0404SClaudiu Manoil prefetchw(txbd); 146d4fd0404SClaudiu Manoil 147d4fd0404SClaudiu Manoil if (do_vlan) { 148d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 149d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 150d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 151d4fd0404SClaudiu Manoil } 152d4fd0404SClaudiu Manoil 153d4fd0404SClaudiu Manoil if (do_tstamp) { 154d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 155d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 156d4fd0404SClaudiu Manoil } 157d4fd0404SClaudiu Manoil 158d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 159d4fd0404SClaudiu Manoil count++; 160d4fd0404SClaudiu Manoil } 161d4fd0404SClaudiu Manoil 162d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 163d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 164d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 165d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 166d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 167d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 168d4fd0404SClaudiu Manoil goto dma_err; 169d4fd0404SClaudiu Manoil 170d4fd0404SClaudiu Manoil *txbd = temp_bd; 171d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 172d4fd0404SClaudiu Manoil 173d4fd0404SClaudiu Manoil flags = 0; 174d4fd0404SClaudiu Manoil tx_swbd++; 175d4fd0404SClaudiu Manoil txbd++; 176d4fd0404SClaudiu Manoil i++; 177d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 178d4fd0404SClaudiu Manoil i = 0; 179d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 180d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 181d4fd0404SClaudiu Manoil } 182d4fd0404SClaudiu Manoil prefetchw(txbd); 183d4fd0404SClaudiu Manoil 184d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 185d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 186d4fd0404SClaudiu Manoil 187d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 188d4fd0404SClaudiu Manoil tx_swbd->len = len; 189d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 190d4fd0404SClaudiu Manoil count++; 191d4fd0404SClaudiu Manoil } 192d4fd0404SClaudiu Manoil 193d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 194d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 195d4fd0404SClaudiu Manoil temp_bd.flags = flags; 196d4fd0404SClaudiu Manoil *txbd = temp_bd; 197d4fd0404SClaudiu Manoil 198d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 199d4fd0404SClaudiu Manoil 200d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 201d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 202d4fd0404SClaudiu Manoil 2034caefbceSMichael Walle skb_tx_timestamp(skb); 2044caefbceSMichael Walle 205d4fd0404SClaudiu Manoil /* let H/W know BD ring has been updated */ 206fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->tpir, i); /* includes wmb() */ 207d4fd0404SClaudiu Manoil 208d4fd0404SClaudiu Manoil return count; 209d4fd0404SClaudiu Manoil 210d4fd0404SClaudiu Manoil dma_err: 211d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 212d4fd0404SClaudiu Manoil 213d4fd0404SClaudiu Manoil do { 214d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 215d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 216d4fd0404SClaudiu Manoil if (i == 0) 217d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 218d4fd0404SClaudiu Manoil i--; 219d4fd0404SClaudiu Manoil } while (count--); 220d4fd0404SClaudiu Manoil 221d4fd0404SClaudiu Manoil return 0; 222d4fd0404SClaudiu Manoil } 223d4fd0404SClaudiu Manoil 224d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 225d4fd0404SClaudiu Manoil { 226d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 227d4fd0404SClaudiu Manoil int i; 228d4fd0404SClaudiu Manoil 229fd5736bfSAlex Marginean enetc_lock_mdio(); 230fd5736bfSAlex Marginean 231d4fd0404SClaudiu Manoil /* disable interrupts */ 232fd5736bfSAlex Marginean enetc_wr_reg_hot(v->rbier, 0); 233fd5736bfSAlex Marginean enetc_wr_reg_hot(v->ricr1, v->rx_ictt); 234d4fd0404SClaudiu Manoil 2350574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 236fd5736bfSAlex Marginean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0); 237fd5736bfSAlex Marginean 238fd5736bfSAlex Marginean enetc_unlock_mdio(); 239d4fd0404SClaudiu Manoil 240215602a8SJiafei Pan napi_schedule(&v->napi); 241d4fd0404SClaudiu Manoil 242d4fd0404SClaudiu Manoil return IRQ_HANDLED; 243d4fd0404SClaudiu Manoil } 244d4fd0404SClaudiu Manoil 245d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget); 246d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 247d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit); 248d4fd0404SClaudiu Manoil 249ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 250ae0e6a5dSClaudiu Manoil { 251ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 252ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 253ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 254ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 255ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 256ae0e6a5dSClaudiu Manoil 257ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 258ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 259ae0e6a5dSClaudiu Manoil } 260ae0e6a5dSClaudiu Manoil 261ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 262ae0e6a5dSClaudiu Manoil { 263ae0e6a5dSClaudiu Manoil struct dim_sample dim_sample; 264ae0e6a5dSClaudiu Manoil 265ae0e6a5dSClaudiu Manoil v->comp_cnt++; 266ae0e6a5dSClaudiu Manoil 267ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 268ae0e6a5dSClaudiu Manoil return; 269ae0e6a5dSClaudiu Manoil 270ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 271ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 272ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 273ae0e6a5dSClaudiu Manoil &dim_sample); 274ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 275ae0e6a5dSClaudiu Manoil } 276ae0e6a5dSClaudiu Manoil 277d4fd0404SClaudiu Manoil static int enetc_poll(struct napi_struct *napi, int budget) 278d4fd0404SClaudiu Manoil { 279d4fd0404SClaudiu Manoil struct enetc_int_vector 280d4fd0404SClaudiu Manoil *v = container_of(napi, struct enetc_int_vector, napi); 281d4fd0404SClaudiu Manoil bool complete = true; 282d4fd0404SClaudiu Manoil int work_done; 283d4fd0404SClaudiu Manoil int i; 284d4fd0404SClaudiu Manoil 2856d36ecdbSVladimir Oltean enetc_lock_mdio(); 2866d36ecdbSVladimir Oltean 287d4fd0404SClaudiu Manoil for (i = 0; i < v->count_tx_rings; i++) 288d4fd0404SClaudiu Manoil if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 289d4fd0404SClaudiu Manoil complete = false; 290d4fd0404SClaudiu Manoil 291d4fd0404SClaudiu Manoil work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget); 292d4fd0404SClaudiu Manoil if (work_done == budget) 293d4fd0404SClaudiu Manoil complete = false; 294ae0e6a5dSClaudiu Manoil if (work_done) 295ae0e6a5dSClaudiu Manoil v->rx_napi_work = true; 296d4fd0404SClaudiu Manoil 2976d36ecdbSVladimir Oltean if (!complete) { 2986d36ecdbSVladimir Oltean enetc_unlock_mdio(); 299d4fd0404SClaudiu Manoil return budget; 3006d36ecdbSVladimir Oltean } 301d4fd0404SClaudiu Manoil 302d4fd0404SClaudiu Manoil napi_complete_done(napi, work_done); 303d4fd0404SClaudiu Manoil 304ae0e6a5dSClaudiu Manoil if (likely(v->rx_dim_en)) 305ae0e6a5dSClaudiu Manoil enetc_rx_net_dim(v); 306ae0e6a5dSClaudiu Manoil 307ae0e6a5dSClaudiu Manoil v->rx_napi_work = false; 308ae0e6a5dSClaudiu Manoil 309d4fd0404SClaudiu Manoil /* enable interrupts */ 310fd5736bfSAlex Marginean enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE); 311d4fd0404SClaudiu Manoil 3120574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 313fd5736bfSAlex Marginean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 314d4fd0404SClaudiu Manoil ENETC_TBIER_TXTIE); 315d4fd0404SClaudiu Manoil 316fd5736bfSAlex Marginean enetc_unlock_mdio(); 317fd5736bfSAlex Marginean 318d4fd0404SClaudiu Manoil return work_done; 319d4fd0404SClaudiu Manoil } 320d4fd0404SClaudiu Manoil 321d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 322d4fd0404SClaudiu Manoil { 323fd5736bfSAlex Marginean int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 324d4fd0404SClaudiu Manoil 325d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 326d4fd0404SClaudiu Manoil } 327d4fd0404SClaudiu Manoil 328d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 329d3982312SY.b. Lu u64 *tstamp) 330d3982312SY.b. Lu { 331cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 332d3982312SY.b. Lu 3336d36ecdbSVladimir Oltean lo = enetc_rd_hot(hw, ENETC_SICTR0); 3346d36ecdbSVladimir Oltean hi = enetc_rd_hot(hw, ENETC_SICTR1); 335cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 336cec4f328SY.b. Lu if (lo <= tstamp_lo) 337d3982312SY.b. Lu hi -= 1; 338cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 339d3982312SY.b. Lu } 340d3982312SY.b. Lu 341d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 342d3982312SY.b. Lu { 343d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 344d3982312SY.b. Lu 345d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 346d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 347d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 348*847cbfc0SVladimir Oltean skb_txtime_consumed(skb); 349d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 350d3982312SY.b. Lu } 351d3982312SY.b. Lu } 352d3982312SY.b. Lu 353d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 354d4fd0404SClaudiu Manoil { 355d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 356d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 357d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 358d4fd0404SClaudiu Manoil int i, bds_to_clean; 359d3982312SY.b. Lu bool do_tstamp; 360d3982312SY.b. Lu u64 tstamp = 0; 361d4fd0404SClaudiu Manoil 362d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 363d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 364fd5736bfSAlex Marginean 365d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 366d4fd0404SClaudiu Manoil 367d3982312SY.b. Lu do_tstamp = false; 368d3982312SY.b. Lu 369d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 370d4fd0404SClaudiu Manoil bool is_eof = !!tx_swbd->skb; 371d4fd0404SClaudiu Manoil 372d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 373d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 374d3982312SY.b. Lu union enetc_tx_bd *txbd; 375d3982312SY.b. Lu 376d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 377d3982312SY.b. Lu 378d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 379d3982312SY.b. Lu tx_swbd->do_tstamp) { 380d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 381d3982312SY.b. Lu &tstamp); 382d3982312SY.b. Lu do_tstamp = true; 383d3982312SY.b. Lu } 384d3982312SY.b. Lu } 385d3982312SY.b. Lu 386f4a0be84SClaudiu Manoil if (likely(tx_swbd->dma)) 387d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 388f4a0be84SClaudiu Manoil 389d4fd0404SClaudiu Manoil if (is_eof) { 390d3982312SY.b. Lu if (unlikely(do_tstamp)) { 391d3982312SY.b. Lu enetc_tstamp_tx(tx_swbd->skb, tstamp); 392d3982312SY.b. Lu do_tstamp = false; 393d3982312SY.b. Lu } 394d4fd0404SClaudiu Manoil napi_consume_skb(tx_swbd->skb, napi_budget); 395d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 396d4fd0404SClaudiu Manoil } 397d4fd0404SClaudiu Manoil 398d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 399d4fd0404SClaudiu Manoil 400d4fd0404SClaudiu Manoil bds_to_clean--; 401d4fd0404SClaudiu Manoil tx_swbd++; 402d4fd0404SClaudiu Manoil i++; 403d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 404d4fd0404SClaudiu Manoil i = 0; 405d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 406d4fd0404SClaudiu Manoil } 407d4fd0404SClaudiu Manoil 408d4fd0404SClaudiu Manoil /* BD iteration loop end */ 409d4fd0404SClaudiu Manoil if (is_eof) { 410d4fd0404SClaudiu Manoil tx_frm_cnt++; 411d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 412fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) | 413d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 414d4fd0404SClaudiu Manoil } 415d4fd0404SClaudiu Manoil 416d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 417d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 418d4fd0404SClaudiu Manoil } 419d4fd0404SClaudiu Manoil 420d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 421d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 422d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 423d4fd0404SClaudiu Manoil 424d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 425d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 426d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 427d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 428d4fd0404SClaudiu Manoil } 429d4fd0404SClaudiu Manoil 430d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 431d4fd0404SClaudiu Manoil } 432d4fd0404SClaudiu Manoil 433d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 434d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 435d4fd0404SClaudiu Manoil { 436d4fd0404SClaudiu Manoil struct page *page; 437d4fd0404SClaudiu Manoil dma_addr_t addr; 438d4fd0404SClaudiu Manoil 439d4fd0404SClaudiu Manoil page = dev_alloc_page(); 440d4fd0404SClaudiu Manoil if (unlikely(!page)) 441d4fd0404SClaudiu Manoil return false; 442d4fd0404SClaudiu Manoil 443d4fd0404SClaudiu Manoil addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE); 444d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 445d4fd0404SClaudiu Manoil __free_page(page); 446d4fd0404SClaudiu Manoil 447d4fd0404SClaudiu Manoil return false; 448d4fd0404SClaudiu Manoil } 449d4fd0404SClaudiu Manoil 450d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 451d4fd0404SClaudiu Manoil rx_swbd->page = page; 452d4fd0404SClaudiu Manoil rx_swbd->page_offset = ENETC_RXB_PAD; 453d4fd0404SClaudiu Manoil 454d4fd0404SClaudiu Manoil return true; 455d4fd0404SClaudiu Manoil } 456d4fd0404SClaudiu Manoil 457d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 458d4fd0404SClaudiu Manoil { 459d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 460d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 461d4fd0404SClaudiu Manoil int i, j; 462d4fd0404SClaudiu Manoil 463d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 464d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 465714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 466d4fd0404SClaudiu Manoil 467d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 468d4fd0404SClaudiu Manoil /* try reuse page */ 469d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 470d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 471d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 472d4fd0404SClaudiu Manoil break; 473d4fd0404SClaudiu Manoil } 474d4fd0404SClaudiu Manoil } 475d4fd0404SClaudiu Manoil 476d4fd0404SClaudiu Manoil /* update RxBD */ 477d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 478d4fd0404SClaudiu Manoil rx_swbd->page_offset); 479d4fd0404SClaudiu Manoil /* clear 'R" as well */ 480d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 481d4fd0404SClaudiu Manoil 482714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 483d4fd0404SClaudiu Manoil rx_swbd++; 484d4fd0404SClaudiu Manoil i++; 485d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 486d4fd0404SClaudiu Manoil i = 0; 487d4fd0404SClaudiu Manoil rx_swbd = rx_ring->rx_swbd; 488d4fd0404SClaudiu Manoil } 489d4fd0404SClaudiu Manoil } 490d4fd0404SClaudiu Manoil 491d4fd0404SClaudiu Manoil if (likely(j)) { 492d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 493d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 494d4fd0404SClaudiu Manoil } 495d4fd0404SClaudiu Manoil 496d4fd0404SClaudiu Manoil return j; 497d4fd0404SClaudiu Manoil } 498d4fd0404SClaudiu Manoil 499434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 500d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 501d3982312SY.b. Lu union enetc_rx_bd *rxbd, 502d3982312SY.b. Lu struct sk_buff *skb) 503d3982312SY.b. Lu { 504d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 505d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 506d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 507cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 508d3982312SY.b. Lu u64 tstamp; 509d3982312SY.b. Lu 510cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 511fd5736bfSAlex Marginean lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0); 512fd5736bfSAlex Marginean hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1); 513434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 514434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 515cec4f328SY.b. Lu if (lo <= tstamp_lo) 516d3982312SY.b. Lu hi -= 1; 517d3982312SY.b. Lu 518cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 519d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 520d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 521d3982312SY.b. Lu } 522d3982312SY.b. Lu } 523d3982312SY.b. Lu #endif 524d3982312SY.b. Lu 525d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 526d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 527d4fd0404SClaudiu Manoil { 528d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 529827b6fd0SVladimir Oltean 530d3982312SY.b. Lu /* TODO: hashing */ 531d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 532d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 533d4fd0404SClaudiu Manoil 534d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 535d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 536d4fd0404SClaudiu Manoil } 537d4fd0404SClaudiu Manoil 538827b6fd0SVladimir Oltean if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) { 539827b6fd0SVladimir Oltean __be16 tpid = 0; 540827b6fd0SVladimir Oltean 541827b6fd0SVladimir Oltean switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) { 542827b6fd0SVladimir Oltean case 0: 543827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021Q); 544827b6fd0SVladimir Oltean break; 545827b6fd0SVladimir Oltean case 1: 546827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021AD); 547827b6fd0SVladimir Oltean break; 548827b6fd0SVladimir Oltean case 2: 549827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 550827b6fd0SVladimir Oltean ENETC_PCVLANR1)); 551827b6fd0SVladimir Oltean break; 552827b6fd0SVladimir Oltean case 3: 553827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 554827b6fd0SVladimir Oltean ENETC_PCVLANR2)); 555827b6fd0SVladimir Oltean break; 556827b6fd0SVladimir Oltean default: 557827b6fd0SVladimir Oltean break; 558827b6fd0SVladimir Oltean } 559827b6fd0SVladimir Oltean 560827b6fd0SVladimir Oltean __vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt)); 561827b6fd0SVladimir Oltean } 562827b6fd0SVladimir Oltean 563434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 564d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 565d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 566d3982312SY.b. Lu #endif 567d4fd0404SClaudiu Manoil } 568d4fd0404SClaudiu Manoil 569d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring, 570d4fd0404SClaudiu Manoil struct sk_buff *skb) 571d4fd0404SClaudiu Manoil { 572d4fd0404SClaudiu Manoil skb_record_rx_queue(skb, rx_ring->index); 573d4fd0404SClaudiu Manoil skb->protocol = eth_type_trans(skb, rx_ring->ndev); 574d4fd0404SClaudiu Manoil } 575d4fd0404SClaudiu Manoil 576d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page) 577d4fd0404SClaudiu Manoil { 578d4fd0404SClaudiu Manoil return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 579d4fd0404SClaudiu Manoil } 580d4fd0404SClaudiu Manoil 581d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring, 582d4fd0404SClaudiu Manoil struct enetc_rx_swbd *old) 583d4fd0404SClaudiu Manoil { 584d4fd0404SClaudiu Manoil struct enetc_rx_swbd *new; 585d4fd0404SClaudiu Manoil 586d4fd0404SClaudiu Manoil new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 587d4fd0404SClaudiu Manoil 588d4fd0404SClaudiu Manoil /* next buf that may reuse a page */ 589d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 590d4fd0404SClaudiu Manoil 591d4fd0404SClaudiu Manoil /* copy page reference */ 592d4fd0404SClaudiu Manoil *new = *old; 593d4fd0404SClaudiu Manoil } 594d4fd0404SClaudiu Manoil 595d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 596d4fd0404SClaudiu Manoil int i, u16 size) 597d4fd0404SClaudiu Manoil { 598d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 599d4fd0404SClaudiu Manoil 600d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 601d4fd0404SClaudiu Manoil rx_swbd->page_offset, 602d4fd0404SClaudiu Manoil size, DMA_FROM_DEVICE); 603d4fd0404SClaudiu Manoil return rx_swbd; 604d4fd0404SClaudiu Manoil } 605d4fd0404SClaudiu Manoil 606d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 607d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 608d4fd0404SClaudiu Manoil { 609d4fd0404SClaudiu Manoil if (likely(enetc_page_reusable(rx_swbd->page))) { 610d4fd0404SClaudiu Manoil rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 611d4fd0404SClaudiu Manoil page_ref_inc(rx_swbd->page); 612d4fd0404SClaudiu Manoil 613d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 614d4fd0404SClaudiu Manoil 615d4fd0404SClaudiu Manoil /* sync for use by the device */ 616d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 617d4fd0404SClaudiu Manoil rx_swbd->page_offset, 618d4fd0404SClaudiu Manoil ENETC_RXB_DMA_SIZE, 619d4fd0404SClaudiu Manoil DMA_FROM_DEVICE); 620d4fd0404SClaudiu Manoil } else { 621d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 622d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 623d4fd0404SClaudiu Manoil } 624d4fd0404SClaudiu Manoil 625d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 626d4fd0404SClaudiu Manoil } 627d4fd0404SClaudiu Manoil 628d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 629d4fd0404SClaudiu Manoil int i, u16 size) 630d4fd0404SClaudiu Manoil { 631d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 632d4fd0404SClaudiu Manoil struct sk_buff *skb; 633d4fd0404SClaudiu Manoil void *ba; 634d4fd0404SClaudiu Manoil 635d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 636d4fd0404SClaudiu Manoil skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE); 637d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 638d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 639d4fd0404SClaudiu Manoil return NULL; 640d4fd0404SClaudiu Manoil } 641d4fd0404SClaudiu Manoil 642d4fd0404SClaudiu Manoil skb_reserve(skb, ENETC_RXB_PAD); 643d4fd0404SClaudiu Manoil __skb_put(skb, size); 644d4fd0404SClaudiu Manoil 645d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 646d4fd0404SClaudiu Manoil 647d4fd0404SClaudiu Manoil return skb; 648d4fd0404SClaudiu Manoil } 649d4fd0404SClaudiu Manoil 650d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 651d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 652d4fd0404SClaudiu Manoil { 653d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 654d4fd0404SClaudiu Manoil 655d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 656d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 657d4fd0404SClaudiu Manoil 658d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 659d4fd0404SClaudiu Manoil } 660d4fd0404SClaudiu Manoil 661d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 662d4fd0404SClaudiu Manoil 663d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 664d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 665d4fd0404SClaudiu Manoil { 666d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 667d4fd0404SClaudiu Manoil int cleaned_cnt, i; 668d4fd0404SClaudiu Manoil 669d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 670d4fd0404SClaudiu Manoil /* next descriptor to process */ 671d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 672d4fd0404SClaudiu Manoil 673d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 674d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 675d4fd0404SClaudiu Manoil struct sk_buff *skb; 676d4fd0404SClaudiu Manoil u32 bd_status; 677d4fd0404SClaudiu Manoil u16 size; 678d4fd0404SClaudiu Manoil 679d4fd0404SClaudiu Manoil if (cleaned_cnt >= ENETC_RXBD_BUNDLE) { 680d4fd0404SClaudiu Manoil int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt); 681d4fd0404SClaudiu Manoil 682fd5736bfSAlex Marginean /* update ENETC's consumer index */ 683fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use); 684d4fd0404SClaudiu Manoil cleaned_cnt -= count; 685d4fd0404SClaudiu Manoil } 686d4fd0404SClaudiu Manoil 687714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 688d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 6896d36ecdbSVladimir Oltean if (!bd_status) 690d4fd0404SClaudiu Manoil break; 691d4fd0404SClaudiu Manoil 692fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 693d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 694d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 695d4fd0404SClaudiu Manoil skb = enetc_map_rx_buff_to_skb(rx_ring, i, size); 6966d36ecdbSVladimir Oltean if (!skb) 697d4fd0404SClaudiu Manoil break; 698d4fd0404SClaudiu Manoil 699d4fd0404SClaudiu Manoil enetc_get_offloads(rx_ring, rxbd, skb); 700d4fd0404SClaudiu Manoil 701d4fd0404SClaudiu Manoil cleaned_cnt++; 702714239acSClaudiu Manoil 703714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 704714239acSClaudiu Manoil if (unlikely(++i == rx_ring->bd_count)) 705d4fd0404SClaudiu Manoil i = 0; 706d4fd0404SClaudiu Manoil 707d4fd0404SClaudiu Manoil if (unlikely(bd_status & 708d4fd0404SClaudiu Manoil ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) { 709d4fd0404SClaudiu Manoil dev_kfree_skb(skb); 710d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 711d4fd0404SClaudiu Manoil dma_rmb(); 712d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 713714239acSClaudiu Manoil 714714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 715714239acSClaudiu Manoil if (unlikely(++i == rx_ring->bd_count)) 716d4fd0404SClaudiu Manoil i = 0; 717d4fd0404SClaudiu Manoil } 718d4fd0404SClaudiu Manoil 719d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_dropped++; 720d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_errors++; 721d4fd0404SClaudiu Manoil 722d4fd0404SClaudiu Manoil break; 723d4fd0404SClaudiu Manoil } 724d4fd0404SClaudiu Manoil 725d4fd0404SClaudiu Manoil /* not last BD in frame? */ 726d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 727d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 728d4fd0404SClaudiu Manoil size = ENETC_RXB_DMA_SIZE; 729d4fd0404SClaudiu Manoil 730d4fd0404SClaudiu Manoil if (bd_status & ENETC_RXBD_LSTATUS_F) { 731d4fd0404SClaudiu Manoil dma_rmb(); 732d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 733d4fd0404SClaudiu Manoil } 734d4fd0404SClaudiu Manoil 735d4fd0404SClaudiu Manoil enetc_add_rx_buff_to_skb(rx_ring, i, size, skb); 736d4fd0404SClaudiu Manoil 737d4fd0404SClaudiu Manoil cleaned_cnt++; 738714239acSClaudiu Manoil 739714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 740714239acSClaudiu Manoil if (unlikely(++i == rx_ring->bd_count)) 741d4fd0404SClaudiu Manoil i = 0; 742d4fd0404SClaudiu Manoil } 743d4fd0404SClaudiu Manoil 744d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 745d4fd0404SClaudiu Manoil 746d4fd0404SClaudiu Manoil enetc_process_skb(rx_ring, skb); 747d4fd0404SClaudiu Manoil 748d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 749d4fd0404SClaudiu Manoil 750d4fd0404SClaudiu Manoil rx_frm_cnt++; 751d4fd0404SClaudiu Manoil } 752d4fd0404SClaudiu Manoil 753d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 754d4fd0404SClaudiu Manoil 755d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 756d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 757d4fd0404SClaudiu Manoil 758d4fd0404SClaudiu Manoil return rx_frm_cnt; 759d4fd0404SClaudiu Manoil } 760d4fd0404SClaudiu Manoil 761d4fd0404SClaudiu Manoil /* Probing and Init */ 762d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 763d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 764d4fd0404SClaudiu Manoil { 765d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 766d4fd0404SClaudiu Manoil u32 val; 767d4fd0404SClaudiu Manoil 768d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 769d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 770d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 771d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 772d382563fSClaudiu Manoil 773d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 774d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 775d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 776d382563fSClaudiu Manoil 777d382563fSClaudiu Manoil si->num_rss = 0; 778d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 779d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 7802e47cb41SPo Liu u32 rss; 7812e47cb41SPo Liu 7822e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 7832e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 784d382563fSClaudiu Manoil } 7852e47cb41SPo Liu 7862e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 7872e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 78879e49982SPo Liu 78979e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 79079e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 791d4fd0404SClaudiu Manoil } 792d4fd0404SClaudiu Manoil 793d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 794d4fd0404SClaudiu Manoil { 795d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 796d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 797d4fd0404SClaudiu Manoil if (!r->bd_base) 798d4fd0404SClaudiu Manoil return -ENOMEM; 799d4fd0404SClaudiu Manoil 800d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 801d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 802d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 803d4fd0404SClaudiu Manoil r->bd_dma_base); 804d4fd0404SClaudiu Manoil return -EINVAL; 805d4fd0404SClaudiu Manoil } 806d4fd0404SClaudiu Manoil 807d4fd0404SClaudiu Manoil return 0; 808d4fd0404SClaudiu Manoil } 809d4fd0404SClaudiu Manoil 810d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 811d4fd0404SClaudiu Manoil { 812d4fd0404SClaudiu Manoil int err; 813d4fd0404SClaudiu Manoil 814d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 815d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 816d4fd0404SClaudiu Manoil return -ENOMEM; 817d4fd0404SClaudiu Manoil 818d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 819d4fd0404SClaudiu Manoil if (err) { 820d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 821d4fd0404SClaudiu Manoil return err; 822d4fd0404SClaudiu Manoil } 823d4fd0404SClaudiu Manoil 824d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 825d4fd0404SClaudiu Manoil txr->next_to_use = 0; 826d4fd0404SClaudiu Manoil 827d4fd0404SClaudiu Manoil return 0; 828d4fd0404SClaudiu Manoil } 829d4fd0404SClaudiu Manoil 830d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 831d4fd0404SClaudiu Manoil { 832d4fd0404SClaudiu Manoil int size, i; 833d4fd0404SClaudiu Manoil 834d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 835d4fd0404SClaudiu Manoil enetc_free_tx_skb(txr, &txr->tx_swbd[i]); 836d4fd0404SClaudiu Manoil 837d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 838d4fd0404SClaudiu Manoil 839d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 840d4fd0404SClaudiu Manoil txr->bd_base = NULL; 841d4fd0404SClaudiu Manoil 842d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 843d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 844d4fd0404SClaudiu Manoil } 845d4fd0404SClaudiu Manoil 846d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 847d4fd0404SClaudiu Manoil { 848d4fd0404SClaudiu Manoil int i, err; 849d4fd0404SClaudiu Manoil 850d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 851d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 852d4fd0404SClaudiu Manoil 853d4fd0404SClaudiu Manoil if (err) 854d4fd0404SClaudiu Manoil goto fail; 855d4fd0404SClaudiu Manoil } 856d4fd0404SClaudiu Manoil 857d4fd0404SClaudiu Manoil return 0; 858d4fd0404SClaudiu Manoil 859d4fd0404SClaudiu Manoil fail: 860d4fd0404SClaudiu Manoil while (i-- > 0) 861d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 862d4fd0404SClaudiu Manoil 863d4fd0404SClaudiu Manoil return err; 864d4fd0404SClaudiu Manoil } 865d4fd0404SClaudiu Manoil 866d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 867d4fd0404SClaudiu Manoil { 868d4fd0404SClaudiu Manoil int i; 869d4fd0404SClaudiu Manoil 870d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 871d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 872d4fd0404SClaudiu Manoil } 873d4fd0404SClaudiu Manoil 874434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 875d4fd0404SClaudiu Manoil { 876434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 877d4fd0404SClaudiu Manoil int err; 878d4fd0404SClaudiu Manoil 879d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 880d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 881d4fd0404SClaudiu Manoil return -ENOMEM; 882d4fd0404SClaudiu Manoil 883434cebabSClaudiu Manoil if (extended) 884434cebabSClaudiu Manoil size *= 2; 885434cebabSClaudiu Manoil 886434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 887d4fd0404SClaudiu Manoil if (err) { 888d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 889d4fd0404SClaudiu Manoil return err; 890d4fd0404SClaudiu Manoil } 891d4fd0404SClaudiu Manoil 892d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 893d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 894d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 895434cebabSClaudiu Manoil rxr->ext_en = extended; 896d4fd0404SClaudiu Manoil 897d4fd0404SClaudiu Manoil return 0; 898d4fd0404SClaudiu Manoil } 899d4fd0404SClaudiu Manoil 900d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 901d4fd0404SClaudiu Manoil { 902d4fd0404SClaudiu Manoil int size; 903d4fd0404SClaudiu Manoil 904d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 905d4fd0404SClaudiu Manoil 906d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 907d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 908d4fd0404SClaudiu Manoil 909d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 910d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 911d4fd0404SClaudiu Manoil } 912d4fd0404SClaudiu Manoil 913d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 914d4fd0404SClaudiu Manoil { 915434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 916d4fd0404SClaudiu Manoil int i, err; 917d4fd0404SClaudiu Manoil 918d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 919434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 920d4fd0404SClaudiu Manoil 921d4fd0404SClaudiu Manoil if (err) 922d4fd0404SClaudiu Manoil goto fail; 923d4fd0404SClaudiu Manoil } 924d4fd0404SClaudiu Manoil 925d4fd0404SClaudiu Manoil return 0; 926d4fd0404SClaudiu Manoil 927d4fd0404SClaudiu Manoil fail: 928d4fd0404SClaudiu Manoil while (i-- > 0) 929d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 930d4fd0404SClaudiu Manoil 931d4fd0404SClaudiu Manoil return err; 932d4fd0404SClaudiu Manoil } 933d4fd0404SClaudiu Manoil 934d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 935d4fd0404SClaudiu Manoil { 936d4fd0404SClaudiu Manoil int i; 937d4fd0404SClaudiu Manoil 938d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 939d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 940d4fd0404SClaudiu Manoil } 941d4fd0404SClaudiu Manoil 942d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 943d4fd0404SClaudiu Manoil { 944d4fd0404SClaudiu Manoil int i; 945d4fd0404SClaudiu Manoil 946d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 947d4fd0404SClaudiu Manoil return; 948d4fd0404SClaudiu Manoil 949d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 950d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 951d4fd0404SClaudiu Manoil 952d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 953d4fd0404SClaudiu Manoil } 954d4fd0404SClaudiu Manoil 955d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 956d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 957d4fd0404SClaudiu Manoil } 958d4fd0404SClaudiu Manoil 959d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 960d4fd0404SClaudiu Manoil { 961d4fd0404SClaudiu Manoil int i; 962d4fd0404SClaudiu Manoil 963d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 964d4fd0404SClaudiu Manoil return; 965d4fd0404SClaudiu Manoil 966d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 967d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 968d4fd0404SClaudiu Manoil 969d4fd0404SClaudiu Manoil if (!rx_swbd->page) 970d4fd0404SClaudiu Manoil continue; 971d4fd0404SClaudiu Manoil 972d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 973d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 974d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 975d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 976d4fd0404SClaudiu Manoil } 977d4fd0404SClaudiu Manoil 978d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 979d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 980d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 981d4fd0404SClaudiu Manoil } 982d4fd0404SClaudiu Manoil 983d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 984d4fd0404SClaudiu Manoil { 985d4fd0404SClaudiu Manoil int i; 986d4fd0404SClaudiu Manoil 987d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 988d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 989d4fd0404SClaudiu Manoil 990d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 991d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 992d4fd0404SClaudiu Manoil } 993d4fd0404SClaudiu Manoil 9943222b5b6SVladimir Oltean int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 995d4fd0404SClaudiu Manoil { 996d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 997d4fd0404SClaudiu Manoil 998d4fd0404SClaudiu Manoil cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base, 999d4fd0404SClaudiu Manoil GFP_KERNEL); 1000d4fd0404SClaudiu Manoil if (!cbdr->bd_base) 1001d4fd0404SClaudiu Manoil return -ENOMEM; 1002d4fd0404SClaudiu Manoil 1003d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 1004d4fd0404SClaudiu Manoil if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) { 1005d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 1006d4fd0404SClaudiu Manoil return -EINVAL; 1007d4fd0404SClaudiu Manoil } 1008d4fd0404SClaudiu Manoil 1009d4fd0404SClaudiu Manoil cbdr->next_to_clean = 0; 1010d4fd0404SClaudiu Manoil cbdr->next_to_use = 0; 1011d4fd0404SClaudiu Manoil 1012d4fd0404SClaudiu Manoil return 0; 1013d4fd0404SClaudiu Manoil } 1014d4fd0404SClaudiu Manoil 10153222b5b6SVladimir Oltean void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 1016d4fd0404SClaudiu Manoil { 1017d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 1018d4fd0404SClaudiu Manoil 1019d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 1020d4fd0404SClaudiu Manoil cbdr->bd_base = NULL; 1021d4fd0404SClaudiu Manoil } 1022d4fd0404SClaudiu Manoil 10233222b5b6SVladimir Oltean void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr) 1024d4fd0404SClaudiu Manoil { 1025d4fd0404SClaudiu Manoil /* set CBDR cache attributes */ 1026d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR2, 1027d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1028d4fd0404SClaudiu Manoil 1029d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base)); 1030d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base)); 1031d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count)); 1032d4fd0404SClaudiu Manoil 1033d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRPIR, 0); 1034d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRCIR, 0); 1035d4fd0404SClaudiu Manoil 1036d4fd0404SClaudiu Manoil /* enable ring */ 1037d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, BIT(31)); 1038d4fd0404SClaudiu Manoil 1039d4fd0404SClaudiu Manoil cbdr->pir = hw->reg + ENETC_SICBDRPIR; 1040d4fd0404SClaudiu Manoil cbdr->cir = hw->reg + ENETC_SICBDRCIR; 1041d4fd0404SClaudiu Manoil } 1042d4fd0404SClaudiu Manoil 10433222b5b6SVladimir Oltean void enetc_clear_cbdr(struct enetc_hw *hw) 1044d4fd0404SClaudiu Manoil { 1045d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, 0); 1046d4fd0404SClaudiu Manoil } 1047d4fd0404SClaudiu Manoil 1048d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 1049d382563fSClaudiu Manoil { 1050d382563fSClaudiu Manoil int *rss_table; 1051d382563fSClaudiu Manoil int i; 1052d382563fSClaudiu Manoil 1053d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 1054d382563fSClaudiu Manoil if (!rss_table) 1055d382563fSClaudiu Manoil return -ENOMEM; 1056d382563fSClaudiu Manoil 1057d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1058d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1059d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1060d382563fSClaudiu Manoil 1061d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1062d382563fSClaudiu Manoil 1063d382563fSClaudiu Manoil kfree(rss_table); 1064d382563fSClaudiu Manoil 1065d382563fSClaudiu Manoil return 0; 1066d382563fSClaudiu Manoil } 1067d382563fSClaudiu Manoil 1068c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv) 1069d4fd0404SClaudiu Manoil { 1070d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1071d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1072d382563fSClaudiu Manoil int err; 1073d4fd0404SClaudiu Manoil 1074d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1075d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1076d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1077d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1078d4fd0404SClaudiu Manoil /* enable SI */ 1079d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1080d4fd0404SClaudiu Manoil 1081d382563fSClaudiu Manoil if (si->num_rss) { 1082d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1083d382563fSClaudiu Manoil if (err) 1084d382563fSClaudiu Manoil return err; 1085d382563fSClaudiu Manoil } 1086d382563fSClaudiu Manoil 1087d4fd0404SClaudiu Manoil return 0; 1088d4fd0404SClaudiu Manoil } 1089d4fd0404SClaudiu Manoil 1090d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1091d4fd0404SClaudiu Manoil { 1092d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1093d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1094d4fd0404SClaudiu Manoil 109502293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 109602293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 1097d4fd0404SClaudiu Manoil 1098d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1099d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1100d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1101d4fd0404SClaudiu Manoil */ 1102d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1103d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1104d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1105ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 1106ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 1107d4fd0404SClaudiu Manoil 1108d4fd0404SClaudiu Manoil /* SI specific */ 1109d4fd0404SClaudiu Manoil si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE; 1110d4fd0404SClaudiu Manoil } 1111d4fd0404SClaudiu Manoil 1112d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1113d4fd0404SClaudiu Manoil { 1114d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1115d4fd0404SClaudiu Manoil int err; 1116d4fd0404SClaudiu Manoil 1117d4fd0404SClaudiu Manoil err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring); 1118d4fd0404SClaudiu Manoil if (err) 1119d4fd0404SClaudiu Manoil return err; 1120d4fd0404SClaudiu Manoil 1121c646d10dSVladimir Oltean enetc_setup_cbdr(&si->hw, &si->cbd_ring); 1122c646d10dSVladimir Oltean 1123d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1124d382563fSClaudiu Manoil GFP_KERNEL); 1125d382563fSClaudiu Manoil if (!priv->cls_rules) { 1126d382563fSClaudiu Manoil err = -ENOMEM; 1127d382563fSClaudiu Manoil goto err_alloc_cls; 1128d382563fSClaudiu Manoil } 1129d382563fSClaudiu Manoil 1130d4fd0404SClaudiu Manoil return 0; 1131d4fd0404SClaudiu Manoil 1132d382563fSClaudiu Manoil err_alloc_cls: 1133d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1134d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1135d4fd0404SClaudiu Manoil 1136d4fd0404SClaudiu Manoil return err; 1137d4fd0404SClaudiu Manoil } 1138d4fd0404SClaudiu Manoil 1139d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1140d4fd0404SClaudiu Manoil { 1141d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1142d4fd0404SClaudiu Manoil 1143d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1144d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1145d382563fSClaudiu Manoil 1146d382563fSClaudiu Manoil kfree(priv->cls_rules); 1147d4fd0404SClaudiu Manoil } 1148d4fd0404SClaudiu Manoil 1149d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1150d4fd0404SClaudiu Manoil { 1151d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1152d4fd0404SClaudiu Manoil u32 tbmr; 1153d4fd0404SClaudiu Manoil 1154d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1155d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1156d4fd0404SClaudiu Manoil 1157d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1158d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1159d4fd0404SClaudiu Manoil 1160d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1161d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1162d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1163d4fd0404SClaudiu Manoil 1164d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1165d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1166d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1167d4fd0404SClaudiu Manoil 1168d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 116912460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 1170d4fd0404SClaudiu Manoil 1171d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1172d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1173d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1174d4fd0404SClaudiu Manoil 1175d4fd0404SClaudiu Manoil /* enable ring */ 1176d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1177d4fd0404SClaudiu Manoil 1178d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1179d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1180d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1181d4fd0404SClaudiu Manoil } 1182d4fd0404SClaudiu Manoil 1183d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1184d4fd0404SClaudiu Manoil { 1185d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1186d4fd0404SClaudiu Manoil u32 rbmr; 1187d4fd0404SClaudiu Manoil 1188d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1189d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1190d4fd0404SClaudiu Manoil 1191d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1192d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1193d4fd0404SClaudiu Manoil 1194d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1195d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1196d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1197d4fd0404SClaudiu Manoil 1198d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1199d4fd0404SClaudiu Manoil 1200d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1201d4fd0404SClaudiu Manoil 1202d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 120312460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 1204d4fd0404SClaudiu Manoil 1205d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1206434cebabSClaudiu Manoil 1207434cebabSClaudiu Manoil if (rx_ring->ext_en) 1208d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1209434cebabSClaudiu Manoil 1210d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1211d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1212d4fd0404SClaudiu Manoil 1213d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1214d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1215d4fd0404SClaudiu Manoil 1216d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 12173a5d12c9SVladimir Oltean /* update ENETC's consumer index */ 12183a5d12c9SVladimir Oltean enetc_rxbdr_wr(hw, idx, ENETC_RBCIR, rx_ring->next_to_use); 1219d4fd0404SClaudiu Manoil 1220d4fd0404SClaudiu Manoil /* enable ring */ 1221d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1222d4fd0404SClaudiu Manoil } 1223d4fd0404SClaudiu Manoil 1224d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1225d4fd0404SClaudiu Manoil { 1226d4fd0404SClaudiu Manoil int i; 1227d4fd0404SClaudiu Manoil 1228d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1229d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1230d4fd0404SClaudiu Manoil 1231d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1232d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1233d4fd0404SClaudiu Manoil } 1234d4fd0404SClaudiu Manoil 1235d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1236d4fd0404SClaudiu Manoil { 1237d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1238d4fd0404SClaudiu Manoil 1239d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1240d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1241d4fd0404SClaudiu Manoil } 1242d4fd0404SClaudiu Manoil 1243d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1244d4fd0404SClaudiu Manoil { 1245d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1246d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1247d4fd0404SClaudiu Manoil 1248d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1249d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1250d4fd0404SClaudiu Manoil 1251d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1252d4fd0404SClaudiu Manoil while (delay < timeout && 1253d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1254d4fd0404SClaudiu Manoil msleep(delay); 1255d4fd0404SClaudiu Manoil delay *= 2; 1256d4fd0404SClaudiu Manoil } 1257d4fd0404SClaudiu Manoil 1258d4fd0404SClaudiu Manoil if (delay >= timeout) 1259d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1260d4fd0404SClaudiu Manoil idx); 1261d4fd0404SClaudiu Manoil } 1262d4fd0404SClaudiu Manoil 1263d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1264d4fd0404SClaudiu Manoil { 1265d4fd0404SClaudiu Manoil int i; 1266d4fd0404SClaudiu Manoil 1267d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1268d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1269d4fd0404SClaudiu Manoil 1270d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1271d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1272d4fd0404SClaudiu Manoil 1273d4fd0404SClaudiu Manoil udelay(1); 1274d4fd0404SClaudiu Manoil } 1275d4fd0404SClaudiu Manoil 1276d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1277d4fd0404SClaudiu Manoil { 1278d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1279d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1280d4fd0404SClaudiu Manoil int i, j, err; 1281d4fd0404SClaudiu Manoil 1282d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1283d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1284d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1285d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1286d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1287d4fd0404SClaudiu Manoil 1288d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1289d4fd0404SClaudiu Manoil priv->ndev->name, i); 1290d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1291d4fd0404SClaudiu Manoil if (err) { 1292d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1293d4fd0404SClaudiu Manoil goto irq_err; 1294d4fd0404SClaudiu Manoil } 1295bbb96dc7SClaudiu Manoil disable_irq(irq); 1296d4fd0404SClaudiu Manoil 1297d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1298d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 129991571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 1300d4fd0404SClaudiu Manoil 1301d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1302d4fd0404SClaudiu Manoil 1303d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1304d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1305d4fd0404SClaudiu Manoil 1306d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1307d4fd0404SClaudiu Manoil } 1308d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1309d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1310d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1311d4fd0404SClaudiu Manoil } 1312d4fd0404SClaudiu Manoil 1313d4fd0404SClaudiu Manoil return 0; 1314d4fd0404SClaudiu Manoil 1315d4fd0404SClaudiu Manoil irq_err: 1316d4fd0404SClaudiu Manoil while (i--) { 1317d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1318d4fd0404SClaudiu Manoil 1319d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1320d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1321d4fd0404SClaudiu Manoil } 1322d4fd0404SClaudiu Manoil 1323d4fd0404SClaudiu Manoil return err; 1324d4fd0404SClaudiu Manoil } 1325d4fd0404SClaudiu Manoil 1326d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1327d4fd0404SClaudiu Manoil { 1328d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1329d4fd0404SClaudiu Manoil int i; 1330d4fd0404SClaudiu Manoil 1331d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1332d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1333d4fd0404SClaudiu Manoil 1334d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1335d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1336d4fd0404SClaudiu Manoil } 1337d4fd0404SClaudiu Manoil } 1338d4fd0404SClaudiu Manoil 1339bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 1340d4fd0404SClaudiu Manoil { 134191571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 134291571081SClaudiu Manoil u32 icpt, ictt; 1343d4fd0404SClaudiu Manoil int i; 1344d4fd0404SClaudiu Manoil 1345d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1346ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 1347ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 134891571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 134991571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 135091571081SClaudiu Manoil ictt = 0x1; 135191571081SClaudiu Manoil } else { 135291571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 135391571081SClaudiu Manoil ictt = 0; 1354d4fd0404SClaudiu Manoil } 1355d4fd0404SClaudiu Manoil 135691571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 135791571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 135891571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 135991571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 136091571081SClaudiu Manoil } 136191571081SClaudiu Manoil 136291571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 136391571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 136491571081SClaudiu Manoil else 136591571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 136691571081SClaudiu Manoil 1367d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 136891571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 136991571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 137091571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 1371d4fd0404SClaudiu Manoil } 1372d4fd0404SClaudiu Manoil } 1373d4fd0404SClaudiu Manoil 1374bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 1375d4fd0404SClaudiu Manoil { 1376d4fd0404SClaudiu Manoil int i; 1377d4fd0404SClaudiu Manoil 1378d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1379d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1380d4fd0404SClaudiu Manoil 1381d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1382d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1383d4fd0404SClaudiu Manoil } 1384d4fd0404SClaudiu Manoil 138571b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev) 1386d4fd0404SClaudiu Manoil { 13872e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1388a6a10d45SYangbo Lu struct ethtool_eee edata; 138971b77a7aSClaudiu Manoil int err; 1390d4fd0404SClaudiu Manoil 139171b77a7aSClaudiu Manoil if (!priv->phylink) 1392d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1393d4fd0404SClaudiu Manoil 139471b77a7aSClaudiu Manoil err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0); 139571b77a7aSClaudiu Manoil if (err) { 1396d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 139771b77a7aSClaudiu Manoil return err; 1398d4fd0404SClaudiu Manoil } 1399d4fd0404SClaudiu Manoil 1400a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 1401a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 140271b77a7aSClaudiu Manoil phylink_ethtool_set_eee(priv->phylink, &edata); 1403a6a10d45SYangbo Lu 1404d4fd0404SClaudiu Manoil return 0; 1405d4fd0404SClaudiu Manoil } 1406d4fd0404SClaudiu Manoil 140791571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 1408bbb96dc7SClaudiu Manoil { 1409bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1410bbb96dc7SClaudiu Manoil int i; 1411bbb96dc7SClaudiu Manoil 1412bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 1413bbb96dc7SClaudiu Manoil 1414bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1415bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1416bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1417bbb96dc7SClaudiu Manoil 1418bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 1419bbb96dc7SClaudiu Manoil enable_irq(irq); 1420bbb96dc7SClaudiu Manoil } 1421bbb96dc7SClaudiu Manoil 142271b77a7aSClaudiu Manoil if (priv->phylink) 142371b77a7aSClaudiu Manoil phylink_start(priv->phylink); 1424bbb96dc7SClaudiu Manoil else 1425bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 1426bbb96dc7SClaudiu Manoil 1427bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 1428bbb96dc7SClaudiu Manoil } 1429bbb96dc7SClaudiu Manoil 1430d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 1431d4fd0404SClaudiu Manoil { 1432d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1433bbb96dc7SClaudiu Manoil int err; 1434d4fd0404SClaudiu Manoil 1435d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 1436d4fd0404SClaudiu Manoil if (err) 1437d4fd0404SClaudiu Manoil return err; 1438d4fd0404SClaudiu Manoil 143971b77a7aSClaudiu Manoil err = enetc_phylink_connect(ndev); 1440d4fd0404SClaudiu Manoil if (err) 1441d4fd0404SClaudiu Manoil goto err_phy_connect; 1442d4fd0404SClaudiu Manoil 1443d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 1444d4fd0404SClaudiu Manoil if (err) 1445d4fd0404SClaudiu Manoil goto err_alloc_tx; 1446d4fd0404SClaudiu Manoil 1447d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 1448d4fd0404SClaudiu Manoil if (err) 1449d4fd0404SClaudiu Manoil goto err_alloc_rx; 1450d4fd0404SClaudiu Manoil 1451d4fd0404SClaudiu Manoil err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1452d4fd0404SClaudiu Manoil if (err) 1453d4fd0404SClaudiu Manoil goto err_set_queues; 1454d4fd0404SClaudiu Manoil 1455d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 1456d4fd0404SClaudiu Manoil if (err) 1457d4fd0404SClaudiu Manoil goto err_set_queues; 1458d4fd0404SClaudiu Manoil 1459bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 1460bbb96dc7SClaudiu Manoil enetc_start(ndev); 1461d4fd0404SClaudiu Manoil 1462d4fd0404SClaudiu Manoil return 0; 1463d4fd0404SClaudiu Manoil 1464d4fd0404SClaudiu Manoil err_set_queues: 1465d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1466d4fd0404SClaudiu Manoil err_alloc_rx: 1467d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1468d4fd0404SClaudiu Manoil err_alloc_tx: 146971b77a7aSClaudiu Manoil if (priv->phylink) 147071b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1471d4fd0404SClaudiu Manoil err_phy_connect: 1472d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1473d4fd0404SClaudiu Manoil 1474d4fd0404SClaudiu Manoil return err; 1475d4fd0404SClaudiu Manoil } 1476d4fd0404SClaudiu Manoil 147791571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 1478d4fd0404SClaudiu Manoil { 1479d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1480d4fd0404SClaudiu Manoil int i; 1481d4fd0404SClaudiu Manoil 1482d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 1483d4fd0404SClaudiu Manoil 1484d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1485bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1486bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1487bbb96dc7SClaudiu Manoil 1488bbb96dc7SClaudiu Manoil disable_irq(irq); 1489d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 1490d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 1491d4fd0404SClaudiu Manoil } 1492d4fd0404SClaudiu Manoil 149371b77a7aSClaudiu Manoil if (priv->phylink) 149471b77a7aSClaudiu Manoil phylink_stop(priv->phylink); 1495bbb96dc7SClaudiu Manoil else 1496bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 1497bbb96dc7SClaudiu Manoil 1498bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 1499bbb96dc7SClaudiu Manoil } 1500bbb96dc7SClaudiu Manoil 1501bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 1502bbb96dc7SClaudiu Manoil { 1503bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1504bbb96dc7SClaudiu Manoil 1505bbb96dc7SClaudiu Manoil enetc_stop(ndev); 1506d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 1507d4fd0404SClaudiu Manoil 150871b77a7aSClaudiu Manoil if (priv->phylink) 150971b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1510d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 1511d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1512d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1513d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1514d4fd0404SClaudiu Manoil 1515d4fd0404SClaudiu Manoil return 0; 1516d4fd0404SClaudiu Manoil } 1517d4fd0404SClaudiu Manoil 151813baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 1519cbe9e835SCamelia Groza { 1520cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 1521cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 1522cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 1523cbe9e835SCamelia Groza u8 num_tc; 1524cbe9e835SCamelia Groza int i; 1525cbe9e835SCamelia Groza 1526cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 1527cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 1528cbe9e835SCamelia Groza 1529cbe9e835SCamelia Groza if (!num_tc) { 1530cbe9e835SCamelia Groza netdev_reset_tc(ndev); 1531cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1532cbe9e835SCamelia Groza 1533cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 1534cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 1535cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1536cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 1537cbe9e835SCamelia Groza } 1538cbe9e835SCamelia Groza 1539cbe9e835SCamelia Groza return 0; 1540cbe9e835SCamelia Groza } 1541cbe9e835SCamelia Groza 1542cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 1543cbe9e835SCamelia Groza if (num_tc > priv->num_tx_rings) { 1544cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 1545cbe9e835SCamelia Groza priv->num_tx_rings); 1546cbe9e835SCamelia Groza return -EINVAL; 1547cbe9e835SCamelia Groza } 1548cbe9e835SCamelia Groza 1549cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 1550cbe9e835SCamelia Groza * 1551cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 1552cbe9e835SCamelia Groza */ 1553cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 1554cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1555cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 1556cbe9e835SCamelia Groza } 1557cbe9e835SCamelia Groza 1558cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 1559cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 1560cbe9e835SCamelia Groza 1561cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 1562cbe9e835SCamelia Groza 1563cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 1564cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 1565cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 1566cbe9e835SCamelia Groza 1567cbe9e835SCamelia Groza return 0; 1568cbe9e835SCamelia Groza } 1569cbe9e835SCamelia Groza 157034c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 157134c6adf1SPo Liu void *type_data) 157234c6adf1SPo Liu { 157334c6adf1SPo Liu switch (type) { 157434c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 157534c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 157634c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 157734c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 1578c431047cSPo Liu case TC_SETUP_QDISC_CBS: 1579c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 15800d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 15810d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 1582888ae5a3SPo Liu case TC_SETUP_BLOCK: 1583888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 158434c6adf1SPo Liu default: 158534c6adf1SPo Liu return -EOPNOTSUPP; 158634c6adf1SPo Liu } 158734c6adf1SPo Liu } 158834c6adf1SPo Liu 1589d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 1590d4fd0404SClaudiu Manoil { 1591d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1592d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 1593d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 1594d4fd0404SClaudiu Manoil int i; 1595d4fd0404SClaudiu Manoil 1596d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1597d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 1598d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 1599d4fd0404SClaudiu Manoil } 1600d4fd0404SClaudiu Manoil 1601d4fd0404SClaudiu Manoil stats->rx_packets = packets; 1602d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 1603d4fd0404SClaudiu Manoil bytes = 0; 1604d4fd0404SClaudiu Manoil packets = 0; 1605d4fd0404SClaudiu Manoil 1606d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1607d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 1608d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 1609d4fd0404SClaudiu Manoil } 1610d4fd0404SClaudiu Manoil 1611d4fd0404SClaudiu Manoil stats->tx_packets = packets; 1612d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 1613d4fd0404SClaudiu Manoil 1614d4fd0404SClaudiu Manoil return stats; 1615d4fd0404SClaudiu Manoil } 1616d4fd0404SClaudiu Manoil 1617d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 1618d382563fSClaudiu Manoil { 1619d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1620d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1621d382563fSClaudiu Manoil u32 reg; 1622d382563fSClaudiu Manoil 1623d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 1624d382563fSClaudiu Manoil 1625d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 1626d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 1627d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 1628d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 1629d382563fSClaudiu Manoil 1630d382563fSClaudiu Manoil return 0; 1631d382563fSClaudiu Manoil } 1632d382563fSClaudiu Manoil 163379e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 163479e49982SPo Liu { 163579e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1636888ae5a3SPo Liu int err; 163779e49982SPo Liu 163879e49982SPo Liu if (en) { 1639888ae5a3SPo Liu err = enetc_psfp_enable(priv); 1640888ae5a3SPo Liu if (err) 1641888ae5a3SPo Liu return err; 1642888ae5a3SPo Liu 164379e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 1644888ae5a3SPo Liu return 0; 164579e49982SPo Liu } 164679e49982SPo Liu 1647888ae5a3SPo Liu err = enetc_psfp_disable(priv); 1648888ae5a3SPo Liu if (err) 1649888ae5a3SPo Liu return err; 1650888ae5a3SPo Liu 1651888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 1652888ae5a3SPo Liu 165379e49982SPo Liu return 0; 165479e49982SPo Liu } 165579e49982SPo Liu 16569deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 16579deba33fSClaudiu Manoil { 16589deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 16599deba33fSClaudiu Manoil int i; 16609deba33fSClaudiu Manoil 16619deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 16629deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 16639deba33fSClaudiu Manoil } 16649deba33fSClaudiu Manoil 16659deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 16669deba33fSClaudiu Manoil { 16679deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 16689deba33fSClaudiu Manoil int i; 16699deba33fSClaudiu Manoil 16709deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 16719deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 16729deba33fSClaudiu Manoil } 16739deba33fSClaudiu Manoil 1674d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 1675d382563fSClaudiu Manoil netdev_features_t features) 1676d382563fSClaudiu Manoil { 1677d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 1678888ae5a3SPo Liu int err = 0; 1679d382563fSClaudiu Manoil 1680d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 1681d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 1682d382563fSClaudiu Manoil 16839deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 16849deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 16859deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 16869deba33fSClaudiu Manoil 16879deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 16889deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 16899deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 16909deba33fSClaudiu Manoil 169179e49982SPo Liu if (changed & NETIF_F_HW_TC) 1692888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 169379e49982SPo Liu 1694888ae5a3SPo Liu return err; 1695d382563fSClaudiu Manoil } 1696d382563fSClaudiu Manoil 1697434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1698d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 1699d3982312SY.b. Lu { 1700d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1701d3982312SY.b. Lu struct hwtstamp_config config; 1702434cebabSClaudiu Manoil int ao; 1703d3982312SY.b. Lu 1704d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 1705d3982312SY.b. Lu return -EFAULT; 1706d3982312SY.b. Lu 1707d3982312SY.b. Lu switch (config.tx_type) { 1708d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 1709d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP; 1710d3982312SY.b. Lu break; 1711d3982312SY.b. Lu case HWTSTAMP_TX_ON: 1712d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 1713d3982312SY.b. Lu break; 1714d3982312SY.b. Lu default: 1715d3982312SY.b. Lu return -ERANGE; 1716d3982312SY.b. Lu } 1717d3982312SY.b. Lu 1718434cebabSClaudiu Manoil ao = priv->active_offloads; 1719d3982312SY.b. Lu switch (config.rx_filter) { 1720d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 1721d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 1722d3982312SY.b. Lu break; 1723d3982312SY.b. Lu default: 1724d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 1725d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 1726d3982312SY.b. Lu } 1727d3982312SY.b. Lu 1728434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 1729434cebabSClaudiu Manoil enetc_close(ndev); 1730434cebabSClaudiu Manoil enetc_open(ndev); 1731434cebabSClaudiu Manoil } 1732434cebabSClaudiu Manoil 1733d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1734d3982312SY.b. Lu -EFAULT : 0; 1735d3982312SY.b. Lu } 1736d3982312SY.b. Lu 1737d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 1738d3982312SY.b. Lu { 1739d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1740d3982312SY.b. Lu struct hwtstamp_config config; 1741d3982312SY.b. Lu 1742d3982312SY.b. Lu config.flags = 0; 1743d3982312SY.b. Lu 1744d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_TX_TSTAMP) 1745d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 1746d3982312SY.b. Lu else 1747d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 1748d3982312SY.b. Lu 1749d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 1750d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 1751d3982312SY.b. Lu 1752d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1753d3982312SY.b. Lu -EFAULT : 0; 1754d3982312SY.b. Lu } 1755d3982312SY.b. Lu #endif 1756d3982312SY.b. Lu 1757d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 1758d3982312SY.b. Lu { 175971b77a7aSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1760434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1761d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 1762d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 1763d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 1764d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 1765d3982312SY.b. Lu #endif 1766a613bafeSMichael Walle 176771b77a7aSClaudiu Manoil if (!priv->phylink) 1768c55b810aSMichael Walle return -EOPNOTSUPP; 176971b77a7aSClaudiu Manoil 177071b77a7aSClaudiu Manoil return phylink_mii_ioctl(priv->phylink, rq, cmd); 1771d3982312SY.b. Lu } 1772d3982312SY.b. Lu 1773d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 1774d4fd0404SClaudiu Manoil { 1775d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 17761260e772SGustavo A. R. Silva int v_tx_rings; 1777d4fd0404SClaudiu Manoil int i, n, err, nvec; 1778d4fd0404SClaudiu Manoil 1779d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 1780d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 1781d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 1782d4fd0404SClaudiu Manoil 1783d4fd0404SClaudiu Manoil if (n < 0) 1784d4fd0404SClaudiu Manoil return n; 1785d4fd0404SClaudiu Manoil 1786d4fd0404SClaudiu Manoil if (n != nvec) 1787d4fd0404SClaudiu Manoil return -EPERM; 1788d4fd0404SClaudiu Manoil 1789d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 1790d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 1791d4fd0404SClaudiu Manoil 1792d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1793d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 1794d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 1795d4fd0404SClaudiu Manoil int j; 1796d4fd0404SClaudiu Manoil 17971260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 1798d4fd0404SClaudiu Manoil if (!v) { 1799d4fd0404SClaudiu Manoil err = -ENOMEM; 1800d4fd0404SClaudiu Manoil goto fail; 1801d4fd0404SClaudiu Manoil } 1802d4fd0404SClaudiu Manoil 1803d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 1804d4fd0404SClaudiu Manoil 1805ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 1806ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 1807ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 1808ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 1809ae0e6a5dSClaudiu Manoil } 1810ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 1811d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 1812d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 1813d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 1814d4fd0404SClaudiu Manoil 1815d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 1816d4fd0404SClaudiu Manoil int idx; 1817d4fd0404SClaudiu Manoil 1818d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 1819d4fd0404SClaudiu Manoil if (priv->bdr_int_num == ENETC_MAX_BDR_INT) 1820d4fd0404SClaudiu Manoil idx = 2 * j + i; /* 2 CPUs */ 1821d4fd0404SClaudiu Manoil else 1822d4fd0404SClaudiu Manoil idx = j + i * v_tx_rings; /* default */ 1823d4fd0404SClaudiu Manoil 1824d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 1825d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 1826d4fd0404SClaudiu Manoil bdr->index = idx; 1827d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1828d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1829d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 1830d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 1831d4fd0404SClaudiu Manoil } 1832d4fd0404SClaudiu Manoil 1833d4fd0404SClaudiu Manoil bdr = &v->rx_ring; 1834d4fd0404SClaudiu Manoil bdr->index = i; 1835d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1836d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1837d4fd0404SClaudiu Manoil bdr->bd_count = priv->rx_bd_count; 1838d4fd0404SClaudiu Manoil priv->rx_ring[i] = bdr; 1839d4fd0404SClaudiu Manoil } 1840d4fd0404SClaudiu Manoil 1841d4fd0404SClaudiu Manoil return 0; 1842d4fd0404SClaudiu Manoil 1843d4fd0404SClaudiu Manoil fail: 1844d4fd0404SClaudiu Manoil while (i--) { 1845d4fd0404SClaudiu Manoil netif_napi_del(&priv->int_vector[i]->napi); 1846ae0e6a5dSClaudiu Manoil cancel_work_sync(&priv->int_vector[i]->rx_dim.work); 1847d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1848d4fd0404SClaudiu Manoil } 1849d4fd0404SClaudiu Manoil 1850d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 1851d4fd0404SClaudiu Manoil 1852d4fd0404SClaudiu Manoil return err; 1853d4fd0404SClaudiu Manoil } 1854d4fd0404SClaudiu Manoil 1855d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 1856d4fd0404SClaudiu Manoil { 1857d4fd0404SClaudiu Manoil int i; 1858d4fd0404SClaudiu Manoil 1859d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1860d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1861d4fd0404SClaudiu Manoil 1862d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 1863ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 1864d4fd0404SClaudiu Manoil } 1865d4fd0404SClaudiu Manoil 1866d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1867d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 1868d4fd0404SClaudiu Manoil 1869d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1870d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 1871d4fd0404SClaudiu Manoil 1872d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1873d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1874d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 1875d4fd0404SClaudiu Manoil } 1876d4fd0404SClaudiu Manoil 1877d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 1878d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 1879d4fd0404SClaudiu Manoil } 1880d4fd0404SClaudiu Manoil 1881d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 1882d4fd0404SClaudiu Manoil { 1883d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 1884d4fd0404SClaudiu Manoil 1885d4fd0404SClaudiu Manoil kfree(p); 1886d4fd0404SClaudiu Manoil } 1887d4fd0404SClaudiu Manoil 1888d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 1889d4fd0404SClaudiu Manoil { 1890d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 189182728b91SClaudiu Manoil si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP; 1892d4fd0404SClaudiu Manoil } 1893d4fd0404SClaudiu Manoil 1894d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 1895d4fd0404SClaudiu Manoil { 1896d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 1897d4fd0404SClaudiu Manoil struct enetc_hw *hw; 1898d4fd0404SClaudiu Manoil size_t alloc_size; 1899d4fd0404SClaudiu Manoil int err, len; 1900d4fd0404SClaudiu Manoil 1901d4fd0404SClaudiu Manoil pcie_flr(pdev); 1902d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 1903d4fd0404SClaudiu Manoil if (err) { 1904d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 1905d4fd0404SClaudiu Manoil return err; 1906d4fd0404SClaudiu Manoil } 1907d4fd0404SClaudiu Manoil 1908d4fd0404SClaudiu Manoil /* set up for high or low dma */ 1909d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 1910d4fd0404SClaudiu Manoil if (err) { 1911d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 1912d4fd0404SClaudiu Manoil if (err) { 1913d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 1914d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 1915d4fd0404SClaudiu Manoil goto err_dma; 1916d4fd0404SClaudiu Manoil } 1917d4fd0404SClaudiu Manoil } 1918d4fd0404SClaudiu Manoil 1919d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 1920d4fd0404SClaudiu Manoil if (err) { 1921d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 1922d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 1923d4fd0404SClaudiu Manoil } 1924d4fd0404SClaudiu Manoil 1925d4fd0404SClaudiu Manoil pci_set_master(pdev); 1926d4fd0404SClaudiu Manoil 1927d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 1928d4fd0404SClaudiu Manoil if (sizeof_priv) { 1929d4fd0404SClaudiu Manoil /* align priv to 32B */ 1930d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 1931d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 1932d4fd0404SClaudiu Manoil } 1933d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 1934d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 1935d4fd0404SClaudiu Manoil 1936d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 1937d4fd0404SClaudiu Manoil if (!p) { 1938d4fd0404SClaudiu Manoil err = -ENOMEM; 1939d4fd0404SClaudiu Manoil goto err_alloc_si; 1940d4fd0404SClaudiu Manoil } 1941d4fd0404SClaudiu Manoil 1942d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 1943d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 1944d4fd0404SClaudiu Manoil 1945d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 1946d4fd0404SClaudiu Manoil si->pdev = pdev; 1947d4fd0404SClaudiu Manoil hw = &si->hw; 1948d4fd0404SClaudiu Manoil 1949d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 1950d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 1951d4fd0404SClaudiu Manoil if (!hw->reg) { 1952d4fd0404SClaudiu Manoil err = -ENXIO; 1953d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 1954d4fd0404SClaudiu Manoil goto err_ioremap; 1955d4fd0404SClaudiu Manoil } 1956d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 1957d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 1958d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 1959d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 1960d4fd0404SClaudiu Manoil 1961d4fd0404SClaudiu Manoil enetc_detect_errata(si); 1962d4fd0404SClaudiu Manoil 1963d4fd0404SClaudiu Manoil return 0; 1964d4fd0404SClaudiu Manoil 1965d4fd0404SClaudiu Manoil err_ioremap: 1966d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1967d4fd0404SClaudiu Manoil err_alloc_si: 1968d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1969d4fd0404SClaudiu Manoil err_pci_mem_reg: 1970d4fd0404SClaudiu Manoil err_dma: 1971d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1972d4fd0404SClaudiu Manoil 1973d4fd0404SClaudiu Manoil return err; 1974d4fd0404SClaudiu Manoil } 1975d4fd0404SClaudiu Manoil 1976d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 1977d4fd0404SClaudiu Manoil { 1978d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 1979d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1980d4fd0404SClaudiu Manoil 1981d4fd0404SClaudiu Manoil iounmap(hw->reg); 1982d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1983d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1984d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1985d4fd0404SClaudiu Manoil } 1986