1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d1b15102SVladimir Oltean #include <linux/bpf_trace.h> 6d4fd0404SClaudiu Manoil #include <linux/tcp.h> 7d4fd0404SClaudiu Manoil #include <linux/udp.h> 8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 9847cbfc0SVladimir Oltean #include <net/pkt_sched.h> 10d4fd0404SClaudiu Manoil 11d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 12d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 13d4fd0404SClaudiu Manoil { 14*7ed2bc80SVladimir Oltean /* For XDP_TX, pages come from RX, whereas for the other contexts where 15*7ed2bc80SVladimir Oltean * we have is_dma_page_set, those come from skb_frag_dma_map. We need 16*7ed2bc80SVladimir Oltean * to match the DMA mapping length, so we need to differentiate those. 17*7ed2bc80SVladimir Oltean */ 18d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 19d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 20*7ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx ? PAGE_SIZE : tx_swbd->len, 21*7ed2bc80SVladimir Oltean tx_swbd->dir); 22d4fd0404SClaudiu Manoil else 23d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 24*7ed2bc80SVladimir Oltean tx_swbd->len, tx_swbd->dir); 25d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 26d4fd0404SClaudiu Manoil } 27d4fd0404SClaudiu Manoil 28d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring, 29d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 30d4fd0404SClaudiu Manoil { 31d4fd0404SClaudiu Manoil if (tx_swbd->dma) 32d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 33d4fd0404SClaudiu Manoil 34d4fd0404SClaudiu Manoil if (tx_swbd->skb) { 35d4fd0404SClaudiu Manoil dev_kfree_skb_any(tx_swbd->skb); 36d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 37d4fd0404SClaudiu Manoil } 38d4fd0404SClaudiu Manoil } 39d4fd0404SClaudiu Manoil 40*7ed2bc80SVladimir Oltean /* Let H/W know BD ring has been updated */ 41*7ed2bc80SVladimir Oltean static void enetc_update_tx_ring_tail(struct enetc_bdr *tx_ring) 42*7ed2bc80SVladimir Oltean { 43*7ed2bc80SVladimir Oltean /* includes wmb() */ 44*7ed2bc80SVladimir Oltean enetc_wr_reg_hot(tx_ring->tpir, tx_ring->next_to_use); 45*7ed2bc80SVladimir Oltean } 46*7ed2bc80SVladimir Oltean 47d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 48d3982312SY.b. Lu int active_offloads) 49d4fd0404SClaudiu Manoil { 50d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 51d7840976SMatthew Wilcox (Oracle) skb_frag_t *frag; 52d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 53d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 54d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 55d4fd0404SClaudiu Manoil bool do_vlan, do_tstamp; 56d4fd0404SClaudiu Manoil int i, count = 0; 57d4fd0404SClaudiu Manoil unsigned int f; 58d4fd0404SClaudiu Manoil dma_addr_t dma; 59d4fd0404SClaudiu Manoil u8 flags = 0; 60d4fd0404SClaudiu Manoil 61d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 62d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 63d4fd0404SClaudiu Manoil prefetchw(txbd); 64d4fd0404SClaudiu Manoil 65d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 66d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 67d4fd0404SClaudiu Manoil goto dma_err; 68d4fd0404SClaudiu Manoil 69d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 70d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 71d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 72d4fd0404SClaudiu Manoil 73d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 74d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 75d4fd0404SClaudiu Manoil tx_swbd->len = len; 76d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 77*7ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 78d4fd0404SClaudiu Manoil count++; 79d4fd0404SClaudiu Manoil 80d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 81d3982312SY.b. Lu do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) && 82d3982312SY.b. Lu (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP); 83d3982312SY.b. Lu tx_swbd->do_tstamp = do_tstamp; 84d3982312SY.b. Lu tx_swbd->check_wb = tx_swbd->do_tstamp; 85d4fd0404SClaudiu Manoil 86d4fd0404SClaudiu Manoil if (do_vlan || do_tstamp) 87d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 88d4fd0404SClaudiu Manoil 8982728b91SClaudiu Manoil if (tx_ring->tsd_enable) 900d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 91d4fd0404SClaudiu Manoil 92d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 93d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 94d4fd0404SClaudiu Manoil temp_bd.flags = flags; 95d4fd0404SClaudiu Manoil 9682728b91SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_TSE) 9782728b91SClaudiu Manoil temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns, 9882728b91SClaudiu Manoil flags); 990d08c9ecSPo Liu 100d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 101d4fd0404SClaudiu Manoil u8 e_flags = 0; 102d4fd0404SClaudiu Manoil *txbd = temp_bd; 103d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 104d4fd0404SClaudiu Manoil 105d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 106d4fd0404SClaudiu Manoil flags = 0; 107d4fd0404SClaudiu Manoil tx_swbd++; 108d4fd0404SClaudiu Manoil txbd++; 109d4fd0404SClaudiu Manoil i++; 110d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 111d4fd0404SClaudiu Manoil i = 0; 112d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 113d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 114d4fd0404SClaudiu Manoil } 115d4fd0404SClaudiu Manoil prefetchw(txbd); 116d4fd0404SClaudiu Manoil 117d4fd0404SClaudiu Manoil if (do_vlan) { 118d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 119d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 120d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 121d4fd0404SClaudiu Manoil } 122d4fd0404SClaudiu Manoil 123d4fd0404SClaudiu Manoil if (do_tstamp) { 124d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 125d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 126d4fd0404SClaudiu Manoil } 127d4fd0404SClaudiu Manoil 128d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 129d4fd0404SClaudiu Manoil count++; 130d4fd0404SClaudiu Manoil } 131d4fd0404SClaudiu Manoil 132d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 133d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 134d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 135d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 136d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 137d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 138d4fd0404SClaudiu Manoil goto dma_err; 139d4fd0404SClaudiu Manoil 140d4fd0404SClaudiu Manoil *txbd = temp_bd; 141d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 142d4fd0404SClaudiu Manoil 143d4fd0404SClaudiu Manoil flags = 0; 144d4fd0404SClaudiu Manoil tx_swbd++; 145d4fd0404SClaudiu Manoil txbd++; 146d4fd0404SClaudiu Manoil i++; 147d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 148d4fd0404SClaudiu Manoil i = 0; 149d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 150d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 151d4fd0404SClaudiu Manoil } 152d4fd0404SClaudiu Manoil prefetchw(txbd); 153d4fd0404SClaudiu Manoil 154d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 155d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 156d4fd0404SClaudiu Manoil 157d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 158d4fd0404SClaudiu Manoil tx_swbd->len = len; 159d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 160*7ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 161d4fd0404SClaudiu Manoil count++; 162d4fd0404SClaudiu Manoil } 163d4fd0404SClaudiu Manoil 164d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 165d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 166d4fd0404SClaudiu Manoil temp_bd.flags = flags; 167d4fd0404SClaudiu Manoil *txbd = temp_bd; 168d4fd0404SClaudiu Manoil 169d504498dSVladimir Oltean tx_ring->tx_swbd[i].is_eof = true; 170d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 171d4fd0404SClaudiu Manoil 172d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 173d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 174d4fd0404SClaudiu Manoil 1754caefbceSMichael Walle skb_tx_timestamp(skb); 1764caefbceSMichael Walle 177*7ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 178d4fd0404SClaudiu Manoil 179d4fd0404SClaudiu Manoil return count; 180d4fd0404SClaudiu Manoil 181d4fd0404SClaudiu Manoil dma_err: 182d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 183d4fd0404SClaudiu Manoil 184d4fd0404SClaudiu Manoil do { 185d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 186d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 187d4fd0404SClaudiu Manoil if (i == 0) 188d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 189d4fd0404SClaudiu Manoil i--; 190d4fd0404SClaudiu Manoil } while (count--); 191d4fd0404SClaudiu Manoil 192d4fd0404SClaudiu Manoil return 0; 193d4fd0404SClaudiu Manoil } 194d4fd0404SClaudiu Manoil 1950486185eSVladimir Oltean netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 1960486185eSVladimir Oltean { 1970486185eSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 1980486185eSVladimir Oltean struct enetc_bdr *tx_ring; 1990486185eSVladimir Oltean int count; 2000486185eSVladimir Oltean 2010486185eSVladimir Oltean tx_ring = priv->tx_ring[skb->queue_mapping]; 2020486185eSVladimir Oltean 2030486185eSVladimir Oltean if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 2040486185eSVladimir Oltean if (unlikely(skb_linearize(skb))) 2050486185eSVladimir Oltean goto drop_packet_err; 2060486185eSVladimir Oltean 2070486185eSVladimir Oltean count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 2080486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 2090486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 2100486185eSVladimir Oltean return NETDEV_TX_BUSY; 2110486185eSVladimir Oltean } 2120486185eSVladimir Oltean 2130486185eSVladimir Oltean enetc_lock_mdio(); 2140486185eSVladimir Oltean count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads); 2150486185eSVladimir Oltean enetc_unlock_mdio(); 2160486185eSVladimir Oltean 2170486185eSVladimir Oltean if (unlikely(!count)) 2180486185eSVladimir Oltean goto drop_packet_err; 2190486185eSVladimir Oltean 2200486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 2210486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 2220486185eSVladimir Oltean 2230486185eSVladimir Oltean return NETDEV_TX_OK; 2240486185eSVladimir Oltean 2250486185eSVladimir Oltean drop_packet_err: 2260486185eSVladimir Oltean dev_kfree_skb_any(skb); 2270486185eSVladimir Oltean return NETDEV_TX_OK; 2280486185eSVladimir Oltean } 2290486185eSVladimir Oltean 230d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 231d4fd0404SClaudiu Manoil { 232d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 233d4fd0404SClaudiu Manoil int i; 234d4fd0404SClaudiu Manoil 235fd5736bfSAlex Marginean enetc_lock_mdio(); 236fd5736bfSAlex Marginean 237d4fd0404SClaudiu Manoil /* disable interrupts */ 238fd5736bfSAlex Marginean enetc_wr_reg_hot(v->rbier, 0); 239fd5736bfSAlex Marginean enetc_wr_reg_hot(v->ricr1, v->rx_ictt); 240d4fd0404SClaudiu Manoil 2410574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 242fd5736bfSAlex Marginean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0); 243fd5736bfSAlex Marginean 244fd5736bfSAlex Marginean enetc_unlock_mdio(); 245d4fd0404SClaudiu Manoil 246215602a8SJiafei Pan napi_schedule(&v->napi); 247d4fd0404SClaudiu Manoil 248d4fd0404SClaudiu Manoil return IRQ_HANDLED; 249d4fd0404SClaudiu Manoil } 250d4fd0404SClaudiu Manoil 251ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 252ae0e6a5dSClaudiu Manoil { 253ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 254ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 255ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 256ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 257ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 258ae0e6a5dSClaudiu Manoil 259ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 260ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 261ae0e6a5dSClaudiu Manoil } 262ae0e6a5dSClaudiu Manoil 263ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 264ae0e6a5dSClaudiu Manoil { 265ae0e6a5dSClaudiu Manoil struct dim_sample dim_sample; 266ae0e6a5dSClaudiu Manoil 267ae0e6a5dSClaudiu Manoil v->comp_cnt++; 268ae0e6a5dSClaudiu Manoil 269ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 270ae0e6a5dSClaudiu Manoil return; 271ae0e6a5dSClaudiu Manoil 272ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 273ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 274ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 275ae0e6a5dSClaudiu Manoil &dim_sample); 276ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 277ae0e6a5dSClaudiu Manoil } 278ae0e6a5dSClaudiu Manoil 279d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 280d4fd0404SClaudiu Manoil { 281fd5736bfSAlex Marginean int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 282d4fd0404SClaudiu Manoil 283d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 284d4fd0404SClaudiu Manoil } 285d4fd0404SClaudiu Manoil 28665d0cbb4SVladimir Oltean static bool enetc_page_reusable(struct page *page) 28765d0cbb4SVladimir Oltean { 28865d0cbb4SVladimir Oltean return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 28965d0cbb4SVladimir Oltean } 29065d0cbb4SVladimir Oltean 29165d0cbb4SVladimir Oltean static void enetc_reuse_page(struct enetc_bdr *rx_ring, 29265d0cbb4SVladimir Oltean struct enetc_rx_swbd *old) 29365d0cbb4SVladimir Oltean { 29465d0cbb4SVladimir Oltean struct enetc_rx_swbd *new; 29565d0cbb4SVladimir Oltean 29665d0cbb4SVladimir Oltean new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 29765d0cbb4SVladimir Oltean 29865d0cbb4SVladimir Oltean /* next buf that may reuse a page */ 29965d0cbb4SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 30065d0cbb4SVladimir Oltean 30165d0cbb4SVladimir Oltean /* copy page reference */ 30265d0cbb4SVladimir Oltean *new = *old; 30365d0cbb4SVladimir Oltean } 30465d0cbb4SVladimir Oltean 305d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 306d3982312SY.b. Lu u64 *tstamp) 307d3982312SY.b. Lu { 308cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 309d3982312SY.b. Lu 3106d36ecdbSVladimir Oltean lo = enetc_rd_hot(hw, ENETC_SICTR0); 3116d36ecdbSVladimir Oltean hi = enetc_rd_hot(hw, ENETC_SICTR1); 312cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 313cec4f328SY.b. Lu if (lo <= tstamp_lo) 314d3982312SY.b. Lu hi -= 1; 315cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 316d3982312SY.b. Lu } 317d3982312SY.b. Lu 318d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 319d3982312SY.b. Lu { 320d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 321d3982312SY.b. Lu 322d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 323d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 324d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 325847cbfc0SVladimir Oltean skb_txtime_consumed(skb); 326d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 327d3982312SY.b. Lu } 328d3982312SY.b. Lu } 329d3982312SY.b. Lu 330*7ed2bc80SVladimir Oltean static void enetc_recycle_xdp_tx_buff(struct enetc_bdr *tx_ring, 331*7ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd) 332*7ed2bc80SVladimir Oltean { 333*7ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev); 334*7ed2bc80SVladimir Oltean struct enetc_bdr *rx_ring = priv->rx_ring[tx_ring->index]; 335*7ed2bc80SVladimir Oltean struct enetc_rx_swbd rx_swbd = { 336*7ed2bc80SVladimir Oltean .dma = tx_swbd->dma, 337*7ed2bc80SVladimir Oltean .page = tx_swbd->page, 338*7ed2bc80SVladimir Oltean .page_offset = tx_swbd->page_offset, 339*7ed2bc80SVladimir Oltean .dir = tx_swbd->dir, 340*7ed2bc80SVladimir Oltean .len = tx_swbd->len, 341*7ed2bc80SVladimir Oltean }; 342*7ed2bc80SVladimir Oltean 343*7ed2bc80SVladimir Oltean if (likely(enetc_swbd_unused(rx_ring))) { 344*7ed2bc80SVladimir Oltean enetc_reuse_page(rx_ring, &rx_swbd); 345*7ed2bc80SVladimir Oltean 346*7ed2bc80SVladimir Oltean /* sync for use by the device */ 347*7ed2bc80SVladimir Oltean dma_sync_single_range_for_device(rx_ring->dev, rx_swbd.dma, 348*7ed2bc80SVladimir Oltean rx_swbd.page_offset, 349*7ed2bc80SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP, 350*7ed2bc80SVladimir Oltean rx_swbd.dir); 351*7ed2bc80SVladimir Oltean 352*7ed2bc80SVladimir Oltean rx_ring->stats.recycles++; 353*7ed2bc80SVladimir Oltean } else { 354*7ed2bc80SVladimir Oltean /* RX ring is already full, we need to unmap and free the 355*7ed2bc80SVladimir Oltean * page, since there's nothing useful we can do with it. 356*7ed2bc80SVladimir Oltean */ 357*7ed2bc80SVladimir Oltean rx_ring->stats.recycle_failures++; 358*7ed2bc80SVladimir Oltean 359*7ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd.dma, PAGE_SIZE, 360*7ed2bc80SVladimir Oltean rx_swbd.dir); 361*7ed2bc80SVladimir Oltean __free_page(rx_swbd.page); 362*7ed2bc80SVladimir Oltean } 363*7ed2bc80SVladimir Oltean 364*7ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight--; 365*7ed2bc80SVladimir Oltean } 366*7ed2bc80SVladimir Oltean 367d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 368d4fd0404SClaudiu Manoil { 369d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 370d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 371d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 372d4fd0404SClaudiu Manoil int i, bds_to_clean; 373d3982312SY.b. Lu bool do_tstamp; 374d3982312SY.b. Lu u64 tstamp = 0; 375d4fd0404SClaudiu Manoil 376d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 377d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 378fd5736bfSAlex Marginean 379d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 380d4fd0404SClaudiu Manoil 381d3982312SY.b. Lu do_tstamp = false; 382d3982312SY.b. Lu 383d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 384d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 385d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 386d3982312SY.b. Lu union enetc_tx_bd *txbd; 387d3982312SY.b. Lu 388d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 389d3982312SY.b. Lu 390d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 391d3982312SY.b. Lu tx_swbd->do_tstamp) { 392d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 393d3982312SY.b. Lu &tstamp); 394d3982312SY.b. Lu do_tstamp = true; 395d3982312SY.b. Lu } 396d3982312SY.b. Lu } 397d3982312SY.b. Lu 398*7ed2bc80SVladimir Oltean if (tx_swbd->is_xdp_tx) 399*7ed2bc80SVladimir Oltean enetc_recycle_xdp_tx_buff(tx_ring, tx_swbd); 400*7ed2bc80SVladimir Oltean else if (likely(tx_swbd->dma)) 401d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 402f4a0be84SClaudiu Manoil 403d504498dSVladimir Oltean if (tx_swbd->skb) { 404d3982312SY.b. Lu if (unlikely(do_tstamp)) { 405d3982312SY.b. Lu enetc_tstamp_tx(tx_swbd->skb, tstamp); 406d3982312SY.b. Lu do_tstamp = false; 407d3982312SY.b. Lu } 408d4fd0404SClaudiu Manoil napi_consume_skb(tx_swbd->skb, napi_budget); 409d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 410d4fd0404SClaudiu Manoil } 411d4fd0404SClaudiu Manoil 412d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 4131ee8d6f3SVladimir Oltean /* Scrub the swbd here so we don't have to do that 4141ee8d6f3SVladimir Oltean * when we reuse it during xmit 4151ee8d6f3SVladimir Oltean */ 4161ee8d6f3SVladimir Oltean memset(tx_swbd, 0, sizeof(*tx_swbd)); 417d4fd0404SClaudiu Manoil 418d4fd0404SClaudiu Manoil bds_to_clean--; 419d4fd0404SClaudiu Manoil tx_swbd++; 420d4fd0404SClaudiu Manoil i++; 421d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 422d4fd0404SClaudiu Manoil i = 0; 423d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 424d4fd0404SClaudiu Manoil } 425d4fd0404SClaudiu Manoil 426d4fd0404SClaudiu Manoil /* BD iteration loop end */ 427d504498dSVladimir Oltean if (tx_swbd->is_eof) { 428d4fd0404SClaudiu Manoil tx_frm_cnt++; 429d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 430fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) | 431d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 432d4fd0404SClaudiu Manoil } 433d4fd0404SClaudiu Manoil 434d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 435d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 436d4fd0404SClaudiu Manoil } 437d4fd0404SClaudiu Manoil 438d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 439d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 440d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 441d4fd0404SClaudiu Manoil 442d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 443d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 444d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 445d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 446d4fd0404SClaudiu Manoil } 447d4fd0404SClaudiu Manoil 448d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 449d4fd0404SClaudiu Manoil } 450d4fd0404SClaudiu Manoil 451d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 452d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 453d4fd0404SClaudiu Manoil { 454*7ed2bc80SVladimir Oltean bool xdp = !!(rx_ring->xdp.prog); 455d4fd0404SClaudiu Manoil struct page *page; 456d4fd0404SClaudiu Manoil dma_addr_t addr; 457d4fd0404SClaudiu Manoil 458d4fd0404SClaudiu Manoil page = dev_alloc_page(); 459d4fd0404SClaudiu Manoil if (unlikely(!page)) 460d4fd0404SClaudiu Manoil return false; 461d4fd0404SClaudiu Manoil 462*7ed2bc80SVladimir Oltean /* For XDP_TX, we forgo dma_unmap -> dma_map */ 463*7ed2bc80SVladimir Oltean rx_swbd->dir = xdp ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE; 464*7ed2bc80SVladimir Oltean 465*7ed2bc80SVladimir Oltean addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, rx_swbd->dir); 466d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 467d4fd0404SClaudiu Manoil __free_page(page); 468d4fd0404SClaudiu Manoil 469d4fd0404SClaudiu Manoil return false; 470d4fd0404SClaudiu Manoil } 471d4fd0404SClaudiu Manoil 472d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 473d4fd0404SClaudiu Manoil rx_swbd->page = page; 474d1b15102SVladimir Oltean rx_swbd->page_offset = rx_ring->buffer_offset; 475d4fd0404SClaudiu Manoil 476d4fd0404SClaudiu Manoil return true; 477d4fd0404SClaudiu Manoil } 478d4fd0404SClaudiu Manoil 479d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 480d4fd0404SClaudiu Manoil { 481d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 482d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 483d4fd0404SClaudiu Manoil int i, j; 484d4fd0404SClaudiu Manoil 485d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 486d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 487714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 488d4fd0404SClaudiu Manoil 489d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 490d4fd0404SClaudiu Manoil /* try reuse page */ 491d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 492d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 493d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 494d4fd0404SClaudiu Manoil break; 495d4fd0404SClaudiu Manoil } 496d4fd0404SClaudiu Manoil } 497d4fd0404SClaudiu Manoil 498d4fd0404SClaudiu Manoil /* update RxBD */ 499d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 500d4fd0404SClaudiu Manoil rx_swbd->page_offset); 501d4fd0404SClaudiu Manoil /* clear 'R" as well */ 502d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 503d4fd0404SClaudiu Manoil 504c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 505c027aa92SVladimir Oltean rx_swbd = &rx_ring->rx_swbd[i]; 506d4fd0404SClaudiu Manoil } 507d4fd0404SClaudiu Manoil 508d4fd0404SClaudiu Manoil if (likely(j)) { 509d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 510d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 5117a5222cbSVladimir Oltean 5127a5222cbSVladimir Oltean /* update ENETC's consumer index */ 5137a5222cbSVladimir Oltean enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use); 514d4fd0404SClaudiu Manoil } 515d4fd0404SClaudiu Manoil 516d4fd0404SClaudiu Manoil return j; 517d4fd0404SClaudiu Manoil } 518d4fd0404SClaudiu Manoil 519434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 520d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 521d3982312SY.b. Lu union enetc_rx_bd *rxbd, 522d3982312SY.b. Lu struct sk_buff *skb) 523d3982312SY.b. Lu { 524d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 525d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 526d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 527cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 528d3982312SY.b. Lu u64 tstamp; 529d3982312SY.b. Lu 530cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 531fd5736bfSAlex Marginean lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0); 532fd5736bfSAlex Marginean hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1); 533434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 534434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 535cec4f328SY.b. Lu if (lo <= tstamp_lo) 536d3982312SY.b. Lu hi -= 1; 537d3982312SY.b. Lu 538cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 539d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 540d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 541d3982312SY.b. Lu } 542d3982312SY.b. Lu } 543d3982312SY.b. Lu #endif 544d3982312SY.b. Lu 545d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 546d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 547d4fd0404SClaudiu Manoil { 548d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 549827b6fd0SVladimir Oltean 550d3982312SY.b. Lu /* TODO: hashing */ 551d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 552d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 553d4fd0404SClaudiu Manoil 554d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 555d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 556d4fd0404SClaudiu Manoil } 557d4fd0404SClaudiu Manoil 558827b6fd0SVladimir Oltean if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) { 559827b6fd0SVladimir Oltean __be16 tpid = 0; 560827b6fd0SVladimir Oltean 561827b6fd0SVladimir Oltean switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) { 562827b6fd0SVladimir Oltean case 0: 563827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021Q); 564827b6fd0SVladimir Oltean break; 565827b6fd0SVladimir Oltean case 1: 566827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021AD); 567827b6fd0SVladimir Oltean break; 568827b6fd0SVladimir Oltean case 2: 569827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 570827b6fd0SVladimir Oltean ENETC_PCVLANR1)); 571827b6fd0SVladimir Oltean break; 572827b6fd0SVladimir Oltean case 3: 573827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 574827b6fd0SVladimir Oltean ENETC_PCVLANR2)); 575827b6fd0SVladimir Oltean break; 576827b6fd0SVladimir Oltean default: 577827b6fd0SVladimir Oltean break; 578827b6fd0SVladimir Oltean } 579827b6fd0SVladimir Oltean 580827b6fd0SVladimir Oltean __vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt)); 581827b6fd0SVladimir Oltean } 582827b6fd0SVladimir Oltean 583434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 584d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 585d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 586d3982312SY.b. Lu #endif 587d4fd0404SClaudiu Manoil } 588d4fd0404SClaudiu Manoil 589*7ed2bc80SVladimir Oltean /* This gets called during the non-XDP NAPI poll cycle as well as on XDP_PASS, 590*7ed2bc80SVladimir Oltean * so it needs to work with both DMA_FROM_DEVICE as well as DMA_BIDIRECTIONAL 591*7ed2bc80SVladimir Oltean * mapped buffers. 592*7ed2bc80SVladimir Oltean */ 593d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 594d4fd0404SClaudiu Manoil int i, u16 size) 595d4fd0404SClaudiu Manoil { 596d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 597d4fd0404SClaudiu Manoil 598d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 599d4fd0404SClaudiu Manoil rx_swbd->page_offset, 600*7ed2bc80SVladimir Oltean size, rx_swbd->dir); 601d4fd0404SClaudiu Manoil return rx_swbd; 602d4fd0404SClaudiu Manoil } 603d4fd0404SClaudiu Manoil 604d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 605d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 606d4fd0404SClaudiu Manoil { 607d4fd0404SClaudiu Manoil if (likely(enetc_page_reusable(rx_swbd->page))) { 608d1b15102SVladimir Oltean size_t buffer_size = ENETC_RXB_TRUESIZE - rx_ring->buffer_offset; 609d1b15102SVladimir Oltean 610d4fd0404SClaudiu Manoil rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 611d4fd0404SClaudiu Manoil page_ref_inc(rx_swbd->page); 612d4fd0404SClaudiu Manoil 613d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 614d4fd0404SClaudiu Manoil 615d4fd0404SClaudiu Manoil /* sync for use by the device */ 616d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 617d4fd0404SClaudiu Manoil rx_swbd->page_offset, 618*7ed2bc80SVladimir Oltean buffer_size, rx_swbd->dir); 619d4fd0404SClaudiu Manoil } else { 620*7ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 621*7ed2bc80SVladimir Oltean rx_swbd->dir); 622d4fd0404SClaudiu Manoil } 623d4fd0404SClaudiu Manoil 624d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 625d4fd0404SClaudiu Manoil } 626d4fd0404SClaudiu Manoil 627d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 628d4fd0404SClaudiu Manoil int i, u16 size) 629d4fd0404SClaudiu Manoil { 630d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 631d4fd0404SClaudiu Manoil struct sk_buff *skb; 632d4fd0404SClaudiu Manoil void *ba; 633d4fd0404SClaudiu Manoil 634d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 635d1b15102SVladimir Oltean skb = build_skb(ba - rx_ring->buffer_offset, ENETC_RXB_TRUESIZE); 636d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 637d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 638d4fd0404SClaudiu Manoil return NULL; 639d4fd0404SClaudiu Manoil } 640d4fd0404SClaudiu Manoil 641d1b15102SVladimir Oltean skb_reserve(skb, rx_ring->buffer_offset); 642d4fd0404SClaudiu Manoil __skb_put(skb, size); 643d4fd0404SClaudiu Manoil 644d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 645d4fd0404SClaudiu Manoil 646d4fd0404SClaudiu Manoil return skb; 647d4fd0404SClaudiu Manoil } 648d4fd0404SClaudiu Manoil 649d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 650d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 651d4fd0404SClaudiu Manoil { 652d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 653d4fd0404SClaudiu Manoil 654d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 655d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 656d4fd0404SClaudiu Manoil 657d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 658d4fd0404SClaudiu Manoil } 659d4fd0404SClaudiu Manoil 6602fa423f5SVladimir Oltean static bool enetc_check_bd_errors_and_consume(struct enetc_bdr *rx_ring, 6612fa423f5SVladimir Oltean u32 bd_status, 6622fa423f5SVladimir Oltean union enetc_rx_bd **rxbd, int *i) 6632fa423f5SVladimir Oltean { 6642fa423f5SVladimir Oltean if (likely(!(bd_status & ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK)))) 6652fa423f5SVladimir Oltean return false; 6662fa423f5SVladimir Oltean 6672fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 6682fa423f5SVladimir Oltean 6692fa423f5SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 6702fa423f5SVladimir Oltean dma_rmb(); 6712fa423f5SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 6722fa423f5SVladimir Oltean 6732fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 6742fa423f5SVladimir Oltean } 6752fa423f5SVladimir Oltean 6762fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_dropped++; 6772fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_errors++; 6782fa423f5SVladimir Oltean 6792fa423f5SVladimir Oltean return true; 6802fa423f5SVladimir Oltean } 6812fa423f5SVladimir Oltean 682a800abd3SVladimir Oltean static struct sk_buff *enetc_build_skb(struct enetc_bdr *rx_ring, 683a800abd3SVladimir Oltean u32 bd_status, union enetc_rx_bd **rxbd, 684d1b15102SVladimir Oltean int *i, int *cleaned_cnt, int buffer_size) 685a800abd3SVladimir Oltean { 686a800abd3SVladimir Oltean struct sk_buff *skb; 687a800abd3SVladimir Oltean u16 size; 688a800abd3SVladimir Oltean 689a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 690a800abd3SVladimir Oltean skb = enetc_map_rx_buff_to_skb(rx_ring, *i, size); 691a800abd3SVladimir Oltean if (!skb) 692a800abd3SVladimir Oltean return NULL; 693a800abd3SVladimir Oltean 694a800abd3SVladimir Oltean enetc_get_offloads(rx_ring, *rxbd, skb); 695a800abd3SVladimir Oltean 696a800abd3SVladimir Oltean (*cleaned_cnt)++; 697a800abd3SVladimir Oltean 698a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 699a800abd3SVladimir Oltean 700a800abd3SVladimir Oltean /* not last BD in frame? */ 701a800abd3SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 702a800abd3SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 703d1b15102SVladimir Oltean size = buffer_size; 704a800abd3SVladimir Oltean 705a800abd3SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 706a800abd3SVladimir Oltean dma_rmb(); 707a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 708a800abd3SVladimir Oltean } 709a800abd3SVladimir Oltean 710a800abd3SVladimir Oltean enetc_add_rx_buff_to_skb(rx_ring, *i, size, skb); 711a800abd3SVladimir Oltean 712a800abd3SVladimir Oltean (*cleaned_cnt)++; 713a800abd3SVladimir Oltean 714a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 715a800abd3SVladimir Oltean } 716a800abd3SVladimir Oltean 717a800abd3SVladimir Oltean skb_record_rx_queue(skb, rx_ring->index); 718a800abd3SVladimir Oltean skb->protocol = eth_type_trans(skb, rx_ring->ndev); 719a800abd3SVladimir Oltean 720a800abd3SVladimir Oltean return skb; 721a800abd3SVladimir Oltean } 722a800abd3SVladimir Oltean 723d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 724d4fd0404SClaudiu Manoil 725d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 726d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 727d4fd0404SClaudiu Manoil { 728d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 729d4fd0404SClaudiu Manoil int cleaned_cnt, i; 730d4fd0404SClaudiu Manoil 731d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 732d4fd0404SClaudiu Manoil /* next descriptor to process */ 733d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 734d4fd0404SClaudiu Manoil 735d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 736d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 737d4fd0404SClaudiu Manoil struct sk_buff *skb; 738d4fd0404SClaudiu Manoil u32 bd_status; 739d4fd0404SClaudiu Manoil 7407a5222cbSVladimir Oltean if (cleaned_cnt >= ENETC_RXBD_BUNDLE) 7417a5222cbSVladimir Oltean cleaned_cnt -= enetc_refill_rx_ring(rx_ring, 7427a5222cbSVladimir Oltean cleaned_cnt); 743d4fd0404SClaudiu Manoil 744714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 745d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 7466d36ecdbSVladimir Oltean if (!bd_status) 747d4fd0404SClaudiu Manoil break; 748d4fd0404SClaudiu Manoil 749fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 750d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 7512fa423f5SVladimir Oltean 7522fa423f5SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 7532fa423f5SVladimir Oltean &rxbd, &i)) 7542fa423f5SVladimir Oltean break; 7552fa423f5SVladimir Oltean 756a800abd3SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, &i, 757d1b15102SVladimir Oltean &cleaned_cnt, ENETC_RXB_DMA_SIZE); 7586d36ecdbSVladimir Oltean if (!skb) 759d4fd0404SClaudiu Manoil break; 760d4fd0404SClaudiu Manoil 761d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 762a800abd3SVladimir Oltean rx_frm_cnt++; 763d4fd0404SClaudiu Manoil 764d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 765d4fd0404SClaudiu Manoil } 766d4fd0404SClaudiu Manoil 767d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 768d4fd0404SClaudiu Manoil 769d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 770d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 771d4fd0404SClaudiu Manoil 772d4fd0404SClaudiu Manoil return rx_frm_cnt; 773d4fd0404SClaudiu Manoil } 774d4fd0404SClaudiu Manoil 775*7ed2bc80SVladimir Oltean static void enetc_xdp_map_tx_buff(struct enetc_bdr *tx_ring, int i, 776*7ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd, 777*7ed2bc80SVladimir Oltean int frm_len) 778*7ed2bc80SVladimir Oltean { 779*7ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 780*7ed2bc80SVladimir Oltean 781*7ed2bc80SVladimir Oltean prefetchw(txbd); 782*7ed2bc80SVladimir Oltean 783*7ed2bc80SVladimir Oltean enetc_clear_tx_bd(txbd); 784*7ed2bc80SVladimir Oltean txbd->addr = cpu_to_le64(tx_swbd->dma + tx_swbd->page_offset); 785*7ed2bc80SVladimir Oltean txbd->buf_len = cpu_to_le16(tx_swbd->len); 786*7ed2bc80SVladimir Oltean txbd->frm_len = cpu_to_le16(frm_len); 787*7ed2bc80SVladimir Oltean 788*7ed2bc80SVladimir Oltean memcpy(&tx_ring->tx_swbd[i], tx_swbd, sizeof(*tx_swbd)); 789*7ed2bc80SVladimir Oltean } 790*7ed2bc80SVladimir Oltean 791*7ed2bc80SVladimir Oltean /* Puts in the TX ring one XDP frame, mapped as an array of TX software buffer 792*7ed2bc80SVladimir Oltean * descriptors. 793*7ed2bc80SVladimir Oltean */ 794*7ed2bc80SVladimir Oltean static bool enetc_xdp_tx(struct enetc_bdr *tx_ring, 795*7ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_arr, int num_tx_swbd) 796*7ed2bc80SVladimir Oltean { 797*7ed2bc80SVladimir Oltean struct enetc_tx_swbd *tmp_tx_swbd = xdp_tx_arr; 798*7ed2bc80SVladimir Oltean int i, k, frm_len = tmp_tx_swbd->len; 799*7ed2bc80SVladimir Oltean 800*7ed2bc80SVladimir Oltean if (unlikely(enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(num_tx_swbd))) 801*7ed2bc80SVladimir Oltean return false; 802*7ed2bc80SVladimir Oltean 803*7ed2bc80SVladimir Oltean while (unlikely(!tmp_tx_swbd->is_eof)) { 804*7ed2bc80SVladimir Oltean tmp_tx_swbd++; 805*7ed2bc80SVladimir Oltean frm_len += tmp_tx_swbd->len; 806*7ed2bc80SVladimir Oltean } 807*7ed2bc80SVladimir Oltean 808*7ed2bc80SVladimir Oltean i = tx_ring->next_to_use; 809*7ed2bc80SVladimir Oltean 810*7ed2bc80SVladimir Oltean for (k = 0; k < num_tx_swbd; k++) { 811*7ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[k]; 812*7ed2bc80SVladimir Oltean 813*7ed2bc80SVladimir Oltean enetc_xdp_map_tx_buff(tx_ring, i, xdp_tx_swbd, frm_len); 814*7ed2bc80SVladimir Oltean 815*7ed2bc80SVladimir Oltean /* last BD needs 'F' bit set */ 816*7ed2bc80SVladimir Oltean if (xdp_tx_swbd->is_eof) { 817*7ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 818*7ed2bc80SVladimir Oltean 819*7ed2bc80SVladimir Oltean txbd->flags = ENETC_TXBD_FLAGS_F; 820*7ed2bc80SVladimir Oltean } 821*7ed2bc80SVladimir Oltean 822*7ed2bc80SVladimir Oltean enetc_bdr_idx_inc(tx_ring, &i); 823*7ed2bc80SVladimir Oltean } 824*7ed2bc80SVladimir Oltean 825*7ed2bc80SVladimir Oltean tx_ring->next_to_use = i; 826*7ed2bc80SVladimir Oltean 827*7ed2bc80SVladimir Oltean return true; 828*7ed2bc80SVladimir Oltean } 829*7ed2bc80SVladimir Oltean 830d1b15102SVladimir Oltean static void enetc_map_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 831d1b15102SVladimir Oltean struct xdp_buff *xdp_buff, u16 size) 832d1b15102SVladimir Oltean { 833d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 834d1b15102SVladimir Oltean void *hard_start = page_address(rx_swbd->page) + rx_swbd->page_offset; 835d1b15102SVladimir Oltean struct skb_shared_info *shinfo; 836d1b15102SVladimir Oltean 837*7ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 838*7ed2bc80SVladimir Oltean rx_swbd->len = size; 839*7ed2bc80SVladimir Oltean 840d1b15102SVladimir Oltean xdp_prepare_buff(xdp_buff, hard_start - rx_ring->buffer_offset, 841d1b15102SVladimir Oltean rx_ring->buffer_offset, size, false); 842d1b15102SVladimir Oltean 843d1b15102SVladimir Oltean shinfo = xdp_get_shared_info_from_buff(xdp_buff); 844d1b15102SVladimir Oltean shinfo->nr_frags = 0; 845d1b15102SVladimir Oltean } 846d1b15102SVladimir Oltean 847d1b15102SVladimir Oltean static void enetc_add_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 848d1b15102SVladimir Oltean u16 size, struct xdp_buff *xdp_buff) 849d1b15102SVladimir Oltean { 850d1b15102SVladimir Oltean struct skb_shared_info *shinfo = xdp_get_shared_info_from_buff(xdp_buff); 851d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 852d1b15102SVladimir Oltean skb_frag_t *frag = &shinfo->frags[shinfo->nr_frags]; 853d1b15102SVladimir Oltean 854*7ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 855*7ed2bc80SVladimir Oltean rx_swbd->len = size; 856*7ed2bc80SVladimir Oltean 857d1b15102SVladimir Oltean skb_frag_off_set(frag, rx_swbd->page_offset); 858d1b15102SVladimir Oltean skb_frag_size_set(frag, size); 859d1b15102SVladimir Oltean __skb_frag_set_page(frag, rx_swbd->page); 860d1b15102SVladimir Oltean 861d1b15102SVladimir Oltean shinfo->nr_frags++; 862d1b15102SVladimir Oltean } 863d1b15102SVladimir Oltean 864d1b15102SVladimir Oltean static void enetc_build_xdp_buff(struct enetc_bdr *rx_ring, u32 bd_status, 865d1b15102SVladimir Oltean union enetc_rx_bd **rxbd, int *i, 866d1b15102SVladimir Oltean int *cleaned_cnt, struct xdp_buff *xdp_buff) 867d1b15102SVladimir Oltean { 868d1b15102SVladimir Oltean u16 size = le16_to_cpu((*rxbd)->r.buf_len); 869d1b15102SVladimir Oltean 870d1b15102SVladimir Oltean xdp_init_buff(xdp_buff, ENETC_RXB_TRUESIZE, &rx_ring->xdp.rxq); 871d1b15102SVladimir Oltean 872d1b15102SVladimir Oltean enetc_map_rx_buff_to_xdp(rx_ring, *i, xdp_buff, size); 873d1b15102SVladimir Oltean (*cleaned_cnt)++; 874d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 875d1b15102SVladimir Oltean 876d1b15102SVladimir Oltean /* not last BD in frame? */ 877d1b15102SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 878d1b15102SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 879d1b15102SVladimir Oltean size = ENETC_RXB_DMA_SIZE_XDP; 880d1b15102SVladimir Oltean 881d1b15102SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 882d1b15102SVladimir Oltean dma_rmb(); 883d1b15102SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 884d1b15102SVladimir Oltean } 885d1b15102SVladimir Oltean 886d1b15102SVladimir Oltean enetc_add_rx_buff_to_xdp(rx_ring, *i, size, xdp_buff); 887d1b15102SVladimir Oltean (*cleaned_cnt)++; 888d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 889d1b15102SVladimir Oltean } 890d1b15102SVladimir Oltean } 891d1b15102SVladimir Oltean 892d1b15102SVladimir Oltean /* Reuse the current page without performing half-page buffer flipping */ 893d1b15102SVladimir Oltean static void enetc_put_xdp_buff(struct enetc_bdr *rx_ring, 894d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd) 895d1b15102SVladimir Oltean { 896d1b15102SVladimir Oltean enetc_reuse_page(rx_ring, rx_swbd); 897d1b15102SVladimir Oltean 898d1b15102SVladimir Oltean dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 899d1b15102SVladimir Oltean rx_swbd->page_offset, 900d1b15102SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP, 901*7ed2bc80SVladimir Oltean rx_swbd->dir); 902d1b15102SVladimir Oltean 903d1b15102SVladimir Oltean rx_swbd->page = NULL; 904d1b15102SVladimir Oltean } 905d1b15102SVladimir Oltean 906*7ed2bc80SVladimir Oltean /* Convert RX buffer descriptors to TX buffer descriptors. These will be 907*7ed2bc80SVladimir Oltean * recycled back into the RX ring in enetc_clean_tx_ring. We need to scrub the 908*7ed2bc80SVladimir Oltean * RX software BDs because the ownership of the buffer no longer belongs to the 909*7ed2bc80SVladimir Oltean * RX ring, so enetc_refill_rx_ring may not reuse rx_swbd->page. 910*7ed2bc80SVladimir Oltean */ 911*7ed2bc80SVladimir Oltean static int enetc_rx_swbd_to_xdp_tx_swbd(struct enetc_tx_swbd *xdp_tx_arr, 912*7ed2bc80SVladimir Oltean struct enetc_bdr *rx_ring, 913*7ed2bc80SVladimir Oltean int rx_ring_first, int rx_ring_last) 914*7ed2bc80SVladimir Oltean { 915*7ed2bc80SVladimir Oltean int n = 0; 916*7ed2bc80SVladimir Oltean 917*7ed2bc80SVladimir Oltean for (; rx_ring_first != rx_ring_last; 918*7ed2bc80SVladimir Oltean n++, enetc_bdr_idx_inc(rx_ring, &rx_ring_first)) { 919*7ed2bc80SVladimir Oltean struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first]; 920*7ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd = &xdp_tx_arr[n]; 921*7ed2bc80SVladimir Oltean 922*7ed2bc80SVladimir Oltean /* No need to dma_map, we already have DMA_BIDIRECTIONAL */ 923*7ed2bc80SVladimir Oltean tx_swbd->dma = rx_swbd->dma; 924*7ed2bc80SVladimir Oltean tx_swbd->dir = rx_swbd->dir; 925*7ed2bc80SVladimir Oltean tx_swbd->page = rx_swbd->page; 926*7ed2bc80SVladimir Oltean tx_swbd->page_offset = rx_swbd->page_offset; 927*7ed2bc80SVladimir Oltean tx_swbd->len = rx_swbd->len; 928*7ed2bc80SVladimir Oltean tx_swbd->is_dma_page = true; 929*7ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx = true; 930*7ed2bc80SVladimir Oltean tx_swbd->is_eof = false; 931*7ed2bc80SVladimir Oltean memset(rx_swbd, 0, sizeof(*rx_swbd)); 932*7ed2bc80SVladimir Oltean } 933*7ed2bc80SVladimir Oltean 934*7ed2bc80SVladimir Oltean /* We rely on caller providing an rx_ring_last > rx_ring_first */ 935*7ed2bc80SVladimir Oltean xdp_tx_arr[n - 1].is_eof = true; 936*7ed2bc80SVladimir Oltean 937*7ed2bc80SVladimir Oltean return n; 938*7ed2bc80SVladimir Oltean } 939*7ed2bc80SVladimir Oltean 940d1b15102SVladimir Oltean static void enetc_xdp_drop(struct enetc_bdr *rx_ring, int rx_ring_first, 941d1b15102SVladimir Oltean int rx_ring_last) 942d1b15102SVladimir Oltean { 943d1b15102SVladimir Oltean while (rx_ring_first != rx_ring_last) { 944d1b15102SVladimir Oltean enetc_put_xdp_buff(rx_ring, 945d1b15102SVladimir Oltean &rx_ring->rx_swbd[rx_ring_first]); 946d1b15102SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring_first); 947d1b15102SVladimir Oltean } 948d1b15102SVladimir Oltean rx_ring->stats.xdp_drops++; 949d1b15102SVladimir Oltean } 950d1b15102SVladimir Oltean 951d1b15102SVladimir Oltean static int enetc_clean_rx_ring_xdp(struct enetc_bdr *rx_ring, 952d1b15102SVladimir Oltean struct napi_struct *napi, int work_limit, 953d1b15102SVladimir Oltean struct bpf_prog *prog) 954d1b15102SVladimir Oltean { 955*7ed2bc80SVladimir Oltean struct enetc_tx_swbd xdp_tx_arr[ENETC_MAX_SKB_FRAGS] = {0}; 956*7ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 957*7ed2bc80SVladimir Oltean struct enetc_bdr *tx_ring = priv->tx_ring[rx_ring->index]; 958*7ed2bc80SVladimir Oltean int xdp_tx_bd_cnt, xdp_tx_frm_cnt = 0; 959d1b15102SVladimir Oltean int rx_frm_cnt = 0, rx_byte_cnt = 0; 960d1b15102SVladimir Oltean int cleaned_cnt, i; 961d1b15102SVladimir Oltean u32 xdp_act; 962d1b15102SVladimir Oltean 963d1b15102SVladimir Oltean cleaned_cnt = enetc_bd_unused(rx_ring); 964d1b15102SVladimir Oltean /* next descriptor to process */ 965d1b15102SVladimir Oltean i = rx_ring->next_to_clean; 966d1b15102SVladimir Oltean 967d1b15102SVladimir Oltean while (likely(rx_frm_cnt < work_limit)) { 968d1b15102SVladimir Oltean union enetc_rx_bd *rxbd, *orig_rxbd; 969d1b15102SVladimir Oltean int orig_i, orig_cleaned_cnt; 970d1b15102SVladimir Oltean struct xdp_buff xdp_buff; 971d1b15102SVladimir Oltean struct sk_buff *skb; 972d1b15102SVladimir Oltean u32 bd_status; 973d1b15102SVladimir Oltean 974d1b15102SVladimir Oltean rxbd = enetc_rxbd(rx_ring, i); 975d1b15102SVladimir Oltean bd_status = le32_to_cpu(rxbd->r.lstatus); 976d1b15102SVladimir Oltean if (!bd_status) 977d1b15102SVladimir Oltean break; 978d1b15102SVladimir Oltean 979d1b15102SVladimir Oltean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 980d1b15102SVladimir Oltean dma_rmb(); /* for reading other rxbd fields */ 981d1b15102SVladimir Oltean 982d1b15102SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 983d1b15102SVladimir Oltean &rxbd, &i)) 984d1b15102SVladimir Oltean break; 985d1b15102SVladimir Oltean 986d1b15102SVladimir Oltean orig_rxbd = rxbd; 987d1b15102SVladimir Oltean orig_cleaned_cnt = cleaned_cnt; 988d1b15102SVladimir Oltean orig_i = i; 989d1b15102SVladimir Oltean 990d1b15102SVladimir Oltean enetc_build_xdp_buff(rx_ring, bd_status, &rxbd, &i, 991d1b15102SVladimir Oltean &cleaned_cnt, &xdp_buff); 992d1b15102SVladimir Oltean 993d1b15102SVladimir Oltean xdp_act = bpf_prog_run_xdp(prog, &xdp_buff); 994d1b15102SVladimir Oltean 995d1b15102SVladimir Oltean switch (xdp_act) { 996d1b15102SVladimir Oltean case XDP_ABORTED: 997d1b15102SVladimir Oltean trace_xdp_exception(rx_ring->ndev, prog, xdp_act); 998d1b15102SVladimir Oltean fallthrough; 999d1b15102SVladimir Oltean case XDP_DROP: 1000d1b15102SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 1001d1b15102SVladimir Oltean break; 1002d1b15102SVladimir Oltean case XDP_PASS: 1003d1b15102SVladimir Oltean rxbd = orig_rxbd; 1004d1b15102SVladimir Oltean cleaned_cnt = orig_cleaned_cnt; 1005d1b15102SVladimir Oltean i = orig_i; 1006d1b15102SVladimir Oltean 1007d1b15102SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, 1008d1b15102SVladimir Oltean &i, &cleaned_cnt, 1009d1b15102SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP); 1010d1b15102SVladimir Oltean if (unlikely(!skb)) 1011d1b15102SVladimir Oltean /* Exit the switch/case, not the loop */ 1012d1b15102SVladimir Oltean break; 1013d1b15102SVladimir Oltean 1014d1b15102SVladimir Oltean napi_gro_receive(napi, skb); 1015d1b15102SVladimir Oltean break; 1016*7ed2bc80SVladimir Oltean case XDP_TX: 1017*7ed2bc80SVladimir Oltean xdp_tx_bd_cnt = enetc_rx_swbd_to_xdp_tx_swbd(xdp_tx_arr, 1018*7ed2bc80SVladimir Oltean rx_ring, 1019*7ed2bc80SVladimir Oltean orig_i, i); 1020*7ed2bc80SVladimir Oltean 1021*7ed2bc80SVladimir Oltean if (!enetc_xdp_tx(tx_ring, xdp_tx_arr, xdp_tx_bd_cnt)) { 1022*7ed2bc80SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 1023*7ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx_drops++; 1024*7ed2bc80SVladimir Oltean } else { 1025*7ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx += xdp_tx_bd_cnt; 1026*7ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight += xdp_tx_bd_cnt; 1027*7ed2bc80SVladimir Oltean xdp_tx_frm_cnt++; 1028*7ed2bc80SVladimir Oltean } 1029*7ed2bc80SVladimir Oltean break; 1030d1b15102SVladimir Oltean default: 1031d1b15102SVladimir Oltean bpf_warn_invalid_xdp_action(xdp_act); 1032d1b15102SVladimir Oltean } 1033d1b15102SVladimir Oltean 1034d1b15102SVladimir Oltean rx_frm_cnt++; 1035d1b15102SVladimir Oltean } 1036d1b15102SVladimir Oltean 1037d1b15102SVladimir Oltean rx_ring->next_to_clean = i; 1038d1b15102SVladimir Oltean 1039d1b15102SVladimir Oltean rx_ring->stats.packets += rx_frm_cnt; 1040d1b15102SVladimir Oltean rx_ring->stats.bytes += rx_byte_cnt; 1041d1b15102SVladimir Oltean 1042*7ed2bc80SVladimir Oltean if (xdp_tx_frm_cnt) 1043*7ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 1044*7ed2bc80SVladimir Oltean 1045*7ed2bc80SVladimir Oltean if (cleaned_cnt > rx_ring->xdp.xdp_tx_in_flight) 1046*7ed2bc80SVladimir Oltean enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring) - 1047*7ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight); 1048*7ed2bc80SVladimir Oltean 1049d1b15102SVladimir Oltean return rx_frm_cnt; 1050d1b15102SVladimir Oltean } 1051d1b15102SVladimir Oltean 10528580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget) 10538580b3c3SVladimir Oltean { 10548580b3c3SVladimir Oltean struct enetc_int_vector 10558580b3c3SVladimir Oltean *v = container_of(napi, struct enetc_int_vector, napi); 1056d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 1057d1b15102SVladimir Oltean struct bpf_prog *prog; 10588580b3c3SVladimir Oltean bool complete = true; 10598580b3c3SVladimir Oltean int work_done; 10608580b3c3SVladimir Oltean int i; 10618580b3c3SVladimir Oltean 10628580b3c3SVladimir Oltean enetc_lock_mdio(); 10638580b3c3SVladimir Oltean 10648580b3c3SVladimir Oltean for (i = 0; i < v->count_tx_rings; i++) 10658580b3c3SVladimir Oltean if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 10668580b3c3SVladimir Oltean complete = false; 10678580b3c3SVladimir Oltean 1068d1b15102SVladimir Oltean prog = rx_ring->xdp.prog; 1069d1b15102SVladimir Oltean if (prog) 1070d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring_xdp(rx_ring, napi, budget, prog); 1071d1b15102SVladimir Oltean else 1072d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring(rx_ring, napi, budget); 10738580b3c3SVladimir Oltean if (work_done == budget) 10748580b3c3SVladimir Oltean complete = false; 10758580b3c3SVladimir Oltean if (work_done) 10768580b3c3SVladimir Oltean v->rx_napi_work = true; 10778580b3c3SVladimir Oltean 10788580b3c3SVladimir Oltean if (!complete) { 10798580b3c3SVladimir Oltean enetc_unlock_mdio(); 10808580b3c3SVladimir Oltean return budget; 10818580b3c3SVladimir Oltean } 10828580b3c3SVladimir Oltean 10838580b3c3SVladimir Oltean napi_complete_done(napi, work_done); 10848580b3c3SVladimir Oltean 10858580b3c3SVladimir Oltean if (likely(v->rx_dim_en)) 10868580b3c3SVladimir Oltean enetc_rx_net_dim(v); 10878580b3c3SVladimir Oltean 10888580b3c3SVladimir Oltean v->rx_napi_work = false; 10898580b3c3SVladimir Oltean 10908580b3c3SVladimir Oltean /* enable interrupts */ 10918580b3c3SVladimir Oltean enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE); 10928580b3c3SVladimir Oltean 10938580b3c3SVladimir Oltean for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 10948580b3c3SVladimir Oltean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 10958580b3c3SVladimir Oltean ENETC_TBIER_TXTIE); 10968580b3c3SVladimir Oltean 10978580b3c3SVladimir Oltean enetc_unlock_mdio(); 10988580b3c3SVladimir Oltean 10998580b3c3SVladimir Oltean return work_done; 11008580b3c3SVladimir Oltean } 11018580b3c3SVladimir Oltean 1102d4fd0404SClaudiu Manoil /* Probing and Init */ 1103d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 1104d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 1105d4fd0404SClaudiu Manoil { 1106d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1107d4fd0404SClaudiu Manoil u32 val; 1108d4fd0404SClaudiu Manoil 1109d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 1110d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 1111d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 1112d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 1113d382563fSClaudiu Manoil 1114d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 1115d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 1116d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 1117d382563fSClaudiu Manoil 1118d382563fSClaudiu Manoil si->num_rss = 0; 1119d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 1120d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 11212e47cb41SPo Liu u32 rss; 11222e47cb41SPo Liu 11232e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 11242e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 1125d382563fSClaudiu Manoil } 11262e47cb41SPo Liu 11272e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 11282e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 112979e49982SPo Liu 113079e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 113179e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 1132d4fd0404SClaudiu Manoil } 1133d4fd0404SClaudiu Manoil 1134d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 1135d4fd0404SClaudiu Manoil { 1136d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 1137d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 1138d4fd0404SClaudiu Manoil if (!r->bd_base) 1139d4fd0404SClaudiu Manoil return -ENOMEM; 1140d4fd0404SClaudiu Manoil 1141d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 1142d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 1143d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 1144d4fd0404SClaudiu Manoil r->bd_dma_base); 1145d4fd0404SClaudiu Manoil return -EINVAL; 1146d4fd0404SClaudiu Manoil } 1147d4fd0404SClaudiu Manoil 1148d4fd0404SClaudiu Manoil return 0; 1149d4fd0404SClaudiu Manoil } 1150d4fd0404SClaudiu Manoil 1151d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 1152d4fd0404SClaudiu Manoil { 1153d4fd0404SClaudiu Manoil int err; 1154d4fd0404SClaudiu Manoil 1155d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 1156d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 1157d4fd0404SClaudiu Manoil return -ENOMEM; 1158d4fd0404SClaudiu Manoil 1159d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 1160d4fd0404SClaudiu Manoil if (err) { 1161d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 1162d4fd0404SClaudiu Manoil return err; 1163d4fd0404SClaudiu Manoil } 1164d4fd0404SClaudiu Manoil 1165d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 1166d4fd0404SClaudiu Manoil txr->next_to_use = 0; 1167d4fd0404SClaudiu Manoil 1168d4fd0404SClaudiu Manoil return 0; 1169d4fd0404SClaudiu Manoil } 1170d4fd0404SClaudiu Manoil 1171d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 1172d4fd0404SClaudiu Manoil { 1173d4fd0404SClaudiu Manoil int size, i; 1174d4fd0404SClaudiu Manoil 1175d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 1176d4fd0404SClaudiu Manoil enetc_free_tx_skb(txr, &txr->tx_swbd[i]); 1177d4fd0404SClaudiu Manoil 1178d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 1179d4fd0404SClaudiu Manoil 1180d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 1181d4fd0404SClaudiu Manoil txr->bd_base = NULL; 1182d4fd0404SClaudiu Manoil 1183d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 1184d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 1185d4fd0404SClaudiu Manoil } 1186d4fd0404SClaudiu Manoil 1187d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 1188d4fd0404SClaudiu Manoil { 1189d4fd0404SClaudiu Manoil int i, err; 1190d4fd0404SClaudiu Manoil 1191d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1192d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 1193d4fd0404SClaudiu Manoil 1194d4fd0404SClaudiu Manoil if (err) 1195d4fd0404SClaudiu Manoil goto fail; 1196d4fd0404SClaudiu Manoil } 1197d4fd0404SClaudiu Manoil 1198d4fd0404SClaudiu Manoil return 0; 1199d4fd0404SClaudiu Manoil 1200d4fd0404SClaudiu Manoil fail: 1201d4fd0404SClaudiu Manoil while (i-- > 0) 1202d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1203d4fd0404SClaudiu Manoil 1204d4fd0404SClaudiu Manoil return err; 1205d4fd0404SClaudiu Manoil } 1206d4fd0404SClaudiu Manoil 1207d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 1208d4fd0404SClaudiu Manoil { 1209d4fd0404SClaudiu Manoil int i; 1210d4fd0404SClaudiu Manoil 1211d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1212d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1213d4fd0404SClaudiu Manoil } 1214d4fd0404SClaudiu Manoil 1215434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 1216d4fd0404SClaudiu Manoil { 1217434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 1218d4fd0404SClaudiu Manoil int err; 1219d4fd0404SClaudiu Manoil 1220d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 1221d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 1222d4fd0404SClaudiu Manoil return -ENOMEM; 1223d4fd0404SClaudiu Manoil 1224434cebabSClaudiu Manoil if (extended) 1225434cebabSClaudiu Manoil size *= 2; 1226434cebabSClaudiu Manoil 1227434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 1228d4fd0404SClaudiu Manoil if (err) { 1229d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1230d4fd0404SClaudiu Manoil return err; 1231d4fd0404SClaudiu Manoil } 1232d4fd0404SClaudiu Manoil 1233d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 1234d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 1235d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 1236434cebabSClaudiu Manoil rxr->ext_en = extended; 1237d4fd0404SClaudiu Manoil 1238d4fd0404SClaudiu Manoil return 0; 1239d4fd0404SClaudiu Manoil } 1240d4fd0404SClaudiu Manoil 1241d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 1242d4fd0404SClaudiu Manoil { 1243d4fd0404SClaudiu Manoil int size; 1244d4fd0404SClaudiu Manoil 1245d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 1246d4fd0404SClaudiu Manoil 1247d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 1248d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 1249d4fd0404SClaudiu Manoil 1250d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1251d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 1252d4fd0404SClaudiu Manoil } 1253d4fd0404SClaudiu Manoil 1254d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 1255d4fd0404SClaudiu Manoil { 1256434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 1257d4fd0404SClaudiu Manoil int i, err; 1258d4fd0404SClaudiu Manoil 1259d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1260434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 1261d4fd0404SClaudiu Manoil 1262d4fd0404SClaudiu Manoil if (err) 1263d4fd0404SClaudiu Manoil goto fail; 1264d4fd0404SClaudiu Manoil } 1265d4fd0404SClaudiu Manoil 1266d4fd0404SClaudiu Manoil return 0; 1267d4fd0404SClaudiu Manoil 1268d4fd0404SClaudiu Manoil fail: 1269d4fd0404SClaudiu Manoil while (i-- > 0) 1270d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1271d4fd0404SClaudiu Manoil 1272d4fd0404SClaudiu Manoil return err; 1273d4fd0404SClaudiu Manoil } 1274d4fd0404SClaudiu Manoil 1275d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 1276d4fd0404SClaudiu Manoil { 1277d4fd0404SClaudiu Manoil int i; 1278d4fd0404SClaudiu Manoil 1279d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1280d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1281d4fd0404SClaudiu Manoil } 1282d4fd0404SClaudiu Manoil 1283d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 1284d4fd0404SClaudiu Manoil { 1285d4fd0404SClaudiu Manoil int i; 1286d4fd0404SClaudiu Manoil 1287d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 1288d4fd0404SClaudiu Manoil return; 1289d4fd0404SClaudiu Manoil 1290d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 1291d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 1292d4fd0404SClaudiu Manoil 1293d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 1294d4fd0404SClaudiu Manoil } 1295d4fd0404SClaudiu Manoil 1296d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 1297d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 1298d4fd0404SClaudiu Manoil } 1299d4fd0404SClaudiu Manoil 1300d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 1301d4fd0404SClaudiu Manoil { 1302d4fd0404SClaudiu Manoil int i; 1303d4fd0404SClaudiu Manoil 1304d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 1305d4fd0404SClaudiu Manoil return; 1306d4fd0404SClaudiu Manoil 1307d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 1308d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 1309d4fd0404SClaudiu Manoil 1310d4fd0404SClaudiu Manoil if (!rx_swbd->page) 1311d4fd0404SClaudiu Manoil continue; 1312d4fd0404SClaudiu Manoil 1313*7ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 1314*7ed2bc80SVladimir Oltean rx_swbd->dir); 1315d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 1316d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 1317d4fd0404SClaudiu Manoil } 1318d4fd0404SClaudiu Manoil 1319d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 1320d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 1321d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 1322d4fd0404SClaudiu Manoil } 1323d4fd0404SClaudiu Manoil 1324d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 1325d4fd0404SClaudiu Manoil { 1326d4fd0404SClaudiu Manoil int i; 1327d4fd0404SClaudiu Manoil 1328d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1329d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 1330d4fd0404SClaudiu Manoil 1331d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1332d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 1333d4fd0404SClaudiu Manoil } 1334d4fd0404SClaudiu Manoil 1335d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 1336d382563fSClaudiu Manoil { 1337d382563fSClaudiu Manoil int *rss_table; 1338d382563fSClaudiu Manoil int i; 1339d382563fSClaudiu Manoil 1340d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 1341d382563fSClaudiu Manoil if (!rss_table) 1342d382563fSClaudiu Manoil return -ENOMEM; 1343d382563fSClaudiu Manoil 1344d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1345d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1346d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1347d382563fSClaudiu Manoil 1348d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1349d382563fSClaudiu Manoil 1350d382563fSClaudiu Manoil kfree(rss_table); 1351d382563fSClaudiu Manoil 1352d382563fSClaudiu Manoil return 0; 1353d382563fSClaudiu Manoil } 1354d382563fSClaudiu Manoil 1355c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv) 1356d4fd0404SClaudiu Manoil { 1357d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1358d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1359d382563fSClaudiu Manoil int err; 1360d4fd0404SClaudiu Manoil 1361d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1362d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1363d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1364d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1365d4fd0404SClaudiu Manoil /* enable SI */ 1366d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1367d4fd0404SClaudiu Manoil 1368d382563fSClaudiu Manoil if (si->num_rss) { 1369d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1370d382563fSClaudiu Manoil if (err) 1371d382563fSClaudiu Manoil return err; 1372d382563fSClaudiu Manoil } 1373d382563fSClaudiu Manoil 1374d4fd0404SClaudiu Manoil return 0; 1375d4fd0404SClaudiu Manoil } 1376d4fd0404SClaudiu Manoil 1377d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1378d4fd0404SClaudiu Manoil { 1379d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1380d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1381d4fd0404SClaudiu Manoil 138202293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 138302293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 1384d4fd0404SClaudiu Manoil 1385d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1386d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1387d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1388d4fd0404SClaudiu Manoil */ 1389d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1390d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1391d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1392ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 1393ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 1394d4fd0404SClaudiu Manoil } 1395d4fd0404SClaudiu Manoil 1396d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1397d4fd0404SClaudiu Manoil { 1398d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1399d4fd0404SClaudiu Manoil 1400d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1401d382563fSClaudiu Manoil GFP_KERNEL); 14024b47c0b8SVladimir Oltean if (!priv->cls_rules) 14034b47c0b8SVladimir Oltean return -ENOMEM; 1404d382563fSClaudiu Manoil 1405d4fd0404SClaudiu Manoil return 0; 1406d4fd0404SClaudiu Manoil } 1407d4fd0404SClaudiu Manoil 1408d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1409d4fd0404SClaudiu Manoil { 1410d382563fSClaudiu Manoil kfree(priv->cls_rules); 1411d4fd0404SClaudiu Manoil } 1412d4fd0404SClaudiu Manoil 1413d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1414d4fd0404SClaudiu Manoil { 1415d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1416d4fd0404SClaudiu Manoil u32 tbmr; 1417d4fd0404SClaudiu Manoil 1418d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1419d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1420d4fd0404SClaudiu Manoil 1421d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1422d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1423d4fd0404SClaudiu Manoil 1424d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1425d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1426d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1427d4fd0404SClaudiu Manoil 1428d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1429d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1430d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1431d4fd0404SClaudiu Manoil 1432d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 143312460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 1434d4fd0404SClaudiu Manoil 1435d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1436d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1437d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1438d4fd0404SClaudiu Manoil 1439d4fd0404SClaudiu Manoil /* enable ring */ 1440d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1441d4fd0404SClaudiu Manoil 1442d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1443d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1444d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1445d4fd0404SClaudiu Manoil } 1446d4fd0404SClaudiu Manoil 1447d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1448d4fd0404SClaudiu Manoil { 1449d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1450d4fd0404SClaudiu Manoil u32 rbmr; 1451d4fd0404SClaudiu Manoil 1452d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1453d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1454d4fd0404SClaudiu Manoil 1455d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1456d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1457d4fd0404SClaudiu Manoil 1458d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1459d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1460d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1461d4fd0404SClaudiu Manoil 1462d1b15102SVladimir Oltean if (rx_ring->xdp.prog) 1463d1b15102SVladimir Oltean enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE_XDP); 1464d1b15102SVladimir Oltean else 1465d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1466d4fd0404SClaudiu Manoil 1467d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1468d4fd0404SClaudiu Manoil 1469d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 147012460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 1471d4fd0404SClaudiu Manoil 1472d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1473434cebabSClaudiu Manoil 1474434cebabSClaudiu Manoil if (rx_ring->ext_en) 1475d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1476434cebabSClaudiu Manoil 1477d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1478d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1479d4fd0404SClaudiu Manoil 1480d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1481d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1482d4fd0404SClaudiu Manoil 14837a5222cbSVladimir Oltean enetc_lock_mdio(); 1484d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 14857a5222cbSVladimir Oltean enetc_unlock_mdio(); 1486d4fd0404SClaudiu Manoil 1487d4fd0404SClaudiu Manoil /* enable ring */ 1488d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1489d4fd0404SClaudiu Manoil } 1490d4fd0404SClaudiu Manoil 1491d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1492d4fd0404SClaudiu Manoil { 1493d4fd0404SClaudiu Manoil int i; 1494d4fd0404SClaudiu Manoil 1495d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1496d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1497d4fd0404SClaudiu Manoil 1498d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1499d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1500d4fd0404SClaudiu Manoil } 1501d4fd0404SClaudiu Manoil 1502d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1503d4fd0404SClaudiu Manoil { 1504d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1505d4fd0404SClaudiu Manoil 1506d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1507d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1508d4fd0404SClaudiu Manoil } 1509d4fd0404SClaudiu Manoil 1510d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1511d4fd0404SClaudiu Manoil { 1512d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1513d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1514d4fd0404SClaudiu Manoil 1515d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1516d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1517d4fd0404SClaudiu Manoil 1518d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1519d4fd0404SClaudiu Manoil while (delay < timeout && 1520d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1521d4fd0404SClaudiu Manoil msleep(delay); 1522d4fd0404SClaudiu Manoil delay *= 2; 1523d4fd0404SClaudiu Manoil } 1524d4fd0404SClaudiu Manoil 1525d4fd0404SClaudiu Manoil if (delay >= timeout) 1526d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1527d4fd0404SClaudiu Manoil idx); 1528d4fd0404SClaudiu Manoil } 1529d4fd0404SClaudiu Manoil 1530d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1531d4fd0404SClaudiu Manoil { 1532d4fd0404SClaudiu Manoil int i; 1533d4fd0404SClaudiu Manoil 1534d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1535d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1536d4fd0404SClaudiu Manoil 1537d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1538d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1539d4fd0404SClaudiu Manoil 1540d4fd0404SClaudiu Manoil udelay(1); 1541d4fd0404SClaudiu Manoil } 1542d4fd0404SClaudiu Manoil 1543d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1544d4fd0404SClaudiu Manoil { 1545d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1546d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1547d4fd0404SClaudiu Manoil int i, j, err; 1548d4fd0404SClaudiu Manoil 1549d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1550d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1551d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1552d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1553d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1554d4fd0404SClaudiu Manoil 1555d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1556d4fd0404SClaudiu Manoil priv->ndev->name, i); 1557d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1558d4fd0404SClaudiu Manoil if (err) { 1559d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1560d4fd0404SClaudiu Manoil goto irq_err; 1561d4fd0404SClaudiu Manoil } 1562bbb96dc7SClaudiu Manoil disable_irq(irq); 1563d4fd0404SClaudiu Manoil 1564d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1565d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 156691571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 1567d4fd0404SClaudiu Manoil 1568d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1569d4fd0404SClaudiu Manoil 1570d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1571d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1572d4fd0404SClaudiu Manoil 1573d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1574d4fd0404SClaudiu Manoil } 1575d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1576d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1577d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1578d4fd0404SClaudiu Manoil } 1579d4fd0404SClaudiu Manoil 1580d4fd0404SClaudiu Manoil return 0; 1581d4fd0404SClaudiu Manoil 1582d4fd0404SClaudiu Manoil irq_err: 1583d4fd0404SClaudiu Manoil while (i--) { 1584d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1585d4fd0404SClaudiu Manoil 1586d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1587d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1588d4fd0404SClaudiu Manoil } 1589d4fd0404SClaudiu Manoil 1590d4fd0404SClaudiu Manoil return err; 1591d4fd0404SClaudiu Manoil } 1592d4fd0404SClaudiu Manoil 1593d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1594d4fd0404SClaudiu Manoil { 1595d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1596d4fd0404SClaudiu Manoil int i; 1597d4fd0404SClaudiu Manoil 1598d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1599d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1600d4fd0404SClaudiu Manoil 1601d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1602d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1603d4fd0404SClaudiu Manoil } 1604d4fd0404SClaudiu Manoil } 1605d4fd0404SClaudiu Manoil 1606bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 1607d4fd0404SClaudiu Manoil { 160891571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 160991571081SClaudiu Manoil u32 icpt, ictt; 1610d4fd0404SClaudiu Manoil int i; 1611d4fd0404SClaudiu Manoil 1612d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1613ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 1614ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 161591571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 161691571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 161791571081SClaudiu Manoil ictt = 0x1; 161891571081SClaudiu Manoil } else { 161991571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 162091571081SClaudiu Manoil ictt = 0; 1621d4fd0404SClaudiu Manoil } 1622d4fd0404SClaudiu Manoil 162391571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 162491571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 162591571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 162691571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 162791571081SClaudiu Manoil } 162891571081SClaudiu Manoil 162991571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 163091571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 163191571081SClaudiu Manoil else 163291571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 163391571081SClaudiu Manoil 1634d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 163591571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 163691571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 163791571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 1638d4fd0404SClaudiu Manoil } 1639d4fd0404SClaudiu Manoil } 1640d4fd0404SClaudiu Manoil 1641bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 1642d4fd0404SClaudiu Manoil { 1643d4fd0404SClaudiu Manoil int i; 1644d4fd0404SClaudiu Manoil 1645d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1646d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1647d4fd0404SClaudiu Manoil 1648d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1649d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1650d4fd0404SClaudiu Manoil } 1651d4fd0404SClaudiu Manoil 165271b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev) 1653d4fd0404SClaudiu Manoil { 16542e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1655a6a10d45SYangbo Lu struct ethtool_eee edata; 165671b77a7aSClaudiu Manoil int err; 1657d4fd0404SClaudiu Manoil 165871b77a7aSClaudiu Manoil if (!priv->phylink) 1659d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1660d4fd0404SClaudiu Manoil 166171b77a7aSClaudiu Manoil err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0); 166271b77a7aSClaudiu Manoil if (err) { 1663d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 166471b77a7aSClaudiu Manoil return err; 1665d4fd0404SClaudiu Manoil } 1666d4fd0404SClaudiu Manoil 1667a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 1668a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 166971b77a7aSClaudiu Manoil phylink_ethtool_set_eee(priv->phylink, &edata); 1670a6a10d45SYangbo Lu 1671d4fd0404SClaudiu Manoil return 0; 1672d4fd0404SClaudiu Manoil } 1673d4fd0404SClaudiu Manoil 167491571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 1675bbb96dc7SClaudiu Manoil { 1676bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1677bbb96dc7SClaudiu Manoil int i; 1678bbb96dc7SClaudiu Manoil 1679bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 1680bbb96dc7SClaudiu Manoil 1681bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1682bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1683bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1684bbb96dc7SClaudiu Manoil 1685bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 1686bbb96dc7SClaudiu Manoil enable_irq(irq); 1687bbb96dc7SClaudiu Manoil } 1688bbb96dc7SClaudiu Manoil 168971b77a7aSClaudiu Manoil if (priv->phylink) 169071b77a7aSClaudiu Manoil phylink_start(priv->phylink); 1691bbb96dc7SClaudiu Manoil else 1692bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 1693bbb96dc7SClaudiu Manoil 1694bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 1695bbb96dc7SClaudiu Manoil } 1696bbb96dc7SClaudiu Manoil 1697d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 1698d4fd0404SClaudiu Manoil { 1699d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1700bbb96dc7SClaudiu Manoil int err; 1701d4fd0404SClaudiu Manoil 1702d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 1703d4fd0404SClaudiu Manoil if (err) 1704d4fd0404SClaudiu Manoil return err; 1705d4fd0404SClaudiu Manoil 170671b77a7aSClaudiu Manoil err = enetc_phylink_connect(ndev); 1707d4fd0404SClaudiu Manoil if (err) 1708d4fd0404SClaudiu Manoil goto err_phy_connect; 1709d4fd0404SClaudiu Manoil 1710d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 1711d4fd0404SClaudiu Manoil if (err) 1712d4fd0404SClaudiu Manoil goto err_alloc_tx; 1713d4fd0404SClaudiu Manoil 1714d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 1715d4fd0404SClaudiu Manoil if (err) 1716d4fd0404SClaudiu Manoil goto err_alloc_rx; 1717d4fd0404SClaudiu Manoil 1718d4fd0404SClaudiu Manoil err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1719d4fd0404SClaudiu Manoil if (err) 1720d4fd0404SClaudiu Manoil goto err_set_queues; 1721d4fd0404SClaudiu Manoil 1722d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 1723d4fd0404SClaudiu Manoil if (err) 1724d4fd0404SClaudiu Manoil goto err_set_queues; 1725d4fd0404SClaudiu Manoil 1726bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 1727bbb96dc7SClaudiu Manoil enetc_start(ndev); 1728d4fd0404SClaudiu Manoil 1729d4fd0404SClaudiu Manoil return 0; 1730d4fd0404SClaudiu Manoil 1731d4fd0404SClaudiu Manoil err_set_queues: 1732d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1733d4fd0404SClaudiu Manoil err_alloc_rx: 1734d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1735d4fd0404SClaudiu Manoil err_alloc_tx: 173671b77a7aSClaudiu Manoil if (priv->phylink) 173771b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1738d4fd0404SClaudiu Manoil err_phy_connect: 1739d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1740d4fd0404SClaudiu Manoil 1741d4fd0404SClaudiu Manoil return err; 1742d4fd0404SClaudiu Manoil } 1743d4fd0404SClaudiu Manoil 174491571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 1745d4fd0404SClaudiu Manoil { 1746d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1747d4fd0404SClaudiu Manoil int i; 1748d4fd0404SClaudiu Manoil 1749d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 1750d4fd0404SClaudiu Manoil 1751d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1752bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1753bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1754bbb96dc7SClaudiu Manoil 1755bbb96dc7SClaudiu Manoil disable_irq(irq); 1756d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 1757d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 1758d4fd0404SClaudiu Manoil } 1759d4fd0404SClaudiu Manoil 176071b77a7aSClaudiu Manoil if (priv->phylink) 176171b77a7aSClaudiu Manoil phylink_stop(priv->phylink); 1762bbb96dc7SClaudiu Manoil else 1763bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 1764bbb96dc7SClaudiu Manoil 1765bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 1766bbb96dc7SClaudiu Manoil } 1767bbb96dc7SClaudiu Manoil 1768bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 1769bbb96dc7SClaudiu Manoil { 1770bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1771bbb96dc7SClaudiu Manoil 1772bbb96dc7SClaudiu Manoil enetc_stop(ndev); 1773d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 1774d4fd0404SClaudiu Manoil 177571b77a7aSClaudiu Manoil if (priv->phylink) 177671b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1777d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 1778d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1779d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1780d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1781d4fd0404SClaudiu Manoil 1782d4fd0404SClaudiu Manoil return 0; 1783d4fd0404SClaudiu Manoil } 1784d4fd0404SClaudiu Manoil 178513baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 1786cbe9e835SCamelia Groza { 1787cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 1788cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 1789cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 1790cbe9e835SCamelia Groza u8 num_tc; 1791cbe9e835SCamelia Groza int i; 1792cbe9e835SCamelia Groza 1793cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 1794cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 1795cbe9e835SCamelia Groza 1796cbe9e835SCamelia Groza if (!num_tc) { 1797cbe9e835SCamelia Groza netdev_reset_tc(ndev); 1798cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1799cbe9e835SCamelia Groza 1800cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 1801cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 1802cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1803cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 1804cbe9e835SCamelia Groza } 1805cbe9e835SCamelia Groza 1806cbe9e835SCamelia Groza return 0; 1807cbe9e835SCamelia Groza } 1808cbe9e835SCamelia Groza 1809cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 1810cbe9e835SCamelia Groza if (num_tc > priv->num_tx_rings) { 1811cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 1812cbe9e835SCamelia Groza priv->num_tx_rings); 1813cbe9e835SCamelia Groza return -EINVAL; 1814cbe9e835SCamelia Groza } 1815cbe9e835SCamelia Groza 1816cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 1817cbe9e835SCamelia Groza * 1818cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 1819cbe9e835SCamelia Groza */ 1820cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 1821cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1822cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 1823cbe9e835SCamelia Groza } 1824cbe9e835SCamelia Groza 1825cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 1826cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 1827cbe9e835SCamelia Groza 1828cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 1829cbe9e835SCamelia Groza 1830cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 1831cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 1832cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 1833cbe9e835SCamelia Groza 1834cbe9e835SCamelia Groza return 0; 1835cbe9e835SCamelia Groza } 1836cbe9e835SCamelia Groza 183734c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 183834c6adf1SPo Liu void *type_data) 183934c6adf1SPo Liu { 184034c6adf1SPo Liu switch (type) { 184134c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 184234c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 184334c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 184434c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 1845c431047cSPo Liu case TC_SETUP_QDISC_CBS: 1846c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 18470d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 18480d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 1849888ae5a3SPo Liu case TC_SETUP_BLOCK: 1850888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 185134c6adf1SPo Liu default: 185234c6adf1SPo Liu return -EOPNOTSUPP; 185334c6adf1SPo Liu } 185434c6adf1SPo Liu } 185534c6adf1SPo Liu 1856d1b15102SVladimir Oltean static int enetc_setup_xdp_prog(struct net_device *dev, struct bpf_prog *prog, 1857d1b15102SVladimir Oltean struct netlink_ext_ack *extack) 1858d1b15102SVladimir Oltean { 1859d1b15102SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(dev); 1860d1b15102SVladimir Oltean struct bpf_prog *old_prog; 1861d1b15102SVladimir Oltean bool is_up; 1862d1b15102SVladimir Oltean int i; 1863d1b15102SVladimir Oltean 1864d1b15102SVladimir Oltean /* The buffer layout is changing, so we need to drain the old 1865d1b15102SVladimir Oltean * RX buffers and seed new ones. 1866d1b15102SVladimir Oltean */ 1867d1b15102SVladimir Oltean is_up = netif_running(dev); 1868d1b15102SVladimir Oltean if (is_up) 1869d1b15102SVladimir Oltean dev_close(dev); 1870d1b15102SVladimir Oltean 1871d1b15102SVladimir Oltean old_prog = xchg(&priv->xdp_prog, prog); 1872d1b15102SVladimir Oltean if (old_prog) 1873d1b15102SVladimir Oltean bpf_prog_put(old_prog); 1874d1b15102SVladimir Oltean 1875d1b15102SVladimir Oltean for (i = 0; i < priv->num_rx_rings; i++) { 1876d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = priv->rx_ring[i]; 1877d1b15102SVladimir Oltean 1878d1b15102SVladimir Oltean rx_ring->xdp.prog = prog; 1879d1b15102SVladimir Oltean 1880d1b15102SVladimir Oltean if (prog) 1881d1b15102SVladimir Oltean rx_ring->buffer_offset = XDP_PACKET_HEADROOM; 1882d1b15102SVladimir Oltean else 1883d1b15102SVladimir Oltean rx_ring->buffer_offset = ENETC_RXB_PAD; 1884d1b15102SVladimir Oltean } 1885d1b15102SVladimir Oltean 1886d1b15102SVladimir Oltean if (is_up) 1887d1b15102SVladimir Oltean return dev_open(dev, extack); 1888d1b15102SVladimir Oltean 1889d1b15102SVladimir Oltean return 0; 1890d1b15102SVladimir Oltean } 1891d1b15102SVladimir Oltean 1892d1b15102SVladimir Oltean int enetc_setup_bpf(struct net_device *dev, struct netdev_bpf *xdp) 1893d1b15102SVladimir Oltean { 1894d1b15102SVladimir Oltean switch (xdp->command) { 1895d1b15102SVladimir Oltean case XDP_SETUP_PROG: 1896d1b15102SVladimir Oltean return enetc_setup_xdp_prog(dev, xdp->prog, xdp->extack); 1897d1b15102SVladimir Oltean default: 1898d1b15102SVladimir Oltean return -EINVAL; 1899d1b15102SVladimir Oltean } 1900d1b15102SVladimir Oltean 1901d1b15102SVladimir Oltean return 0; 1902d1b15102SVladimir Oltean } 1903d1b15102SVladimir Oltean 1904d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 1905d4fd0404SClaudiu Manoil { 1906d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1907d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 1908d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 1909d4fd0404SClaudiu Manoil int i; 1910d4fd0404SClaudiu Manoil 1911d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1912d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 1913d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 1914d4fd0404SClaudiu Manoil } 1915d4fd0404SClaudiu Manoil 1916d4fd0404SClaudiu Manoil stats->rx_packets = packets; 1917d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 1918d4fd0404SClaudiu Manoil bytes = 0; 1919d4fd0404SClaudiu Manoil packets = 0; 1920d4fd0404SClaudiu Manoil 1921d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1922d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 1923d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 1924d4fd0404SClaudiu Manoil } 1925d4fd0404SClaudiu Manoil 1926d4fd0404SClaudiu Manoil stats->tx_packets = packets; 1927d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 1928d4fd0404SClaudiu Manoil 1929d4fd0404SClaudiu Manoil return stats; 1930d4fd0404SClaudiu Manoil } 1931d4fd0404SClaudiu Manoil 1932d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 1933d382563fSClaudiu Manoil { 1934d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1935d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1936d382563fSClaudiu Manoil u32 reg; 1937d382563fSClaudiu Manoil 1938d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 1939d382563fSClaudiu Manoil 1940d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 1941d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 1942d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 1943d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 1944d382563fSClaudiu Manoil 1945d382563fSClaudiu Manoil return 0; 1946d382563fSClaudiu Manoil } 1947d382563fSClaudiu Manoil 194879e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 194979e49982SPo Liu { 195079e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1951888ae5a3SPo Liu int err; 195279e49982SPo Liu 195379e49982SPo Liu if (en) { 1954888ae5a3SPo Liu err = enetc_psfp_enable(priv); 1955888ae5a3SPo Liu if (err) 1956888ae5a3SPo Liu return err; 1957888ae5a3SPo Liu 195879e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 1959888ae5a3SPo Liu return 0; 196079e49982SPo Liu } 196179e49982SPo Liu 1962888ae5a3SPo Liu err = enetc_psfp_disable(priv); 1963888ae5a3SPo Liu if (err) 1964888ae5a3SPo Liu return err; 1965888ae5a3SPo Liu 1966888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 1967888ae5a3SPo Liu 196879e49982SPo Liu return 0; 196979e49982SPo Liu } 197079e49982SPo Liu 19719deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 19729deba33fSClaudiu Manoil { 19739deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 19749deba33fSClaudiu Manoil int i; 19759deba33fSClaudiu Manoil 19769deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 19779deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 19789deba33fSClaudiu Manoil } 19799deba33fSClaudiu Manoil 19809deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 19819deba33fSClaudiu Manoil { 19829deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 19839deba33fSClaudiu Manoil int i; 19849deba33fSClaudiu Manoil 19859deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 19869deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 19879deba33fSClaudiu Manoil } 19889deba33fSClaudiu Manoil 1989d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 1990d382563fSClaudiu Manoil netdev_features_t features) 1991d382563fSClaudiu Manoil { 1992d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 1993888ae5a3SPo Liu int err = 0; 1994d382563fSClaudiu Manoil 1995d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 1996d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 1997d382563fSClaudiu Manoil 19989deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 19999deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 20009deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 20019deba33fSClaudiu Manoil 20029deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 20039deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 20049deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 20059deba33fSClaudiu Manoil 200679e49982SPo Liu if (changed & NETIF_F_HW_TC) 2007888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 200879e49982SPo Liu 2009888ae5a3SPo Liu return err; 2010d382563fSClaudiu Manoil } 2011d382563fSClaudiu Manoil 2012434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2013d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 2014d3982312SY.b. Lu { 2015d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2016d3982312SY.b. Lu struct hwtstamp_config config; 2017434cebabSClaudiu Manoil int ao; 2018d3982312SY.b. Lu 2019d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 2020d3982312SY.b. Lu return -EFAULT; 2021d3982312SY.b. Lu 2022d3982312SY.b. Lu switch (config.tx_type) { 2023d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 2024d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP; 2025d3982312SY.b. Lu break; 2026d3982312SY.b. Lu case HWTSTAMP_TX_ON: 2027d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 2028d3982312SY.b. Lu break; 2029d3982312SY.b. Lu default: 2030d3982312SY.b. Lu return -ERANGE; 2031d3982312SY.b. Lu } 2032d3982312SY.b. Lu 2033434cebabSClaudiu Manoil ao = priv->active_offloads; 2034d3982312SY.b. Lu switch (config.rx_filter) { 2035d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 2036d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 2037d3982312SY.b. Lu break; 2038d3982312SY.b. Lu default: 2039d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 2040d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 2041d3982312SY.b. Lu } 2042d3982312SY.b. Lu 2043434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 2044434cebabSClaudiu Manoil enetc_close(ndev); 2045434cebabSClaudiu Manoil enetc_open(ndev); 2046434cebabSClaudiu Manoil } 2047434cebabSClaudiu Manoil 2048d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2049d3982312SY.b. Lu -EFAULT : 0; 2050d3982312SY.b. Lu } 2051d3982312SY.b. Lu 2052d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 2053d3982312SY.b. Lu { 2054d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2055d3982312SY.b. Lu struct hwtstamp_config config; 2056d3982312SY.b. Lu 2057d3982312SY.b. Lu config.flags = 0; 2058d3982312SY.b. Lu 2059d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_TX_TSTAMP) 2060d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 2061d3982312SY.b. Lu else 2062d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 2063d3982312SY.b. Lu 2064d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 2065d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 2066d3982312SY.b. Lu 2067d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2068d3982312SY.b. Lu -EFAULT : 0; 2069d3982312SY.b. Lu } 2070d3982312SY.b. Lu #endif 2071d3982312SY.b. Lu 2072d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 2073d3982312SY.b. Lu { 207471b77a7aSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2075434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2076d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 2077d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 2078d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 2079d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 2080d3982312SY.b. Lu #endif 2081a613bafeSMichael Walle 208271b77a7aSClaudiu Manoil if (!priv->phylink) 2083c55b810aSMichael Walle return -EOPNOTSUPP; 208471b77a7aSClaudiu Manoil 208571b77a7aSClaudiu Manoil return phylink_mii_ioctl(priv->phylink, rq, cmd); 2086d3982312SY.b. Lu } 2087d3982312SY.b. Lu 2088d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 2089d4fd0404SClaudiu Manoil { 2090d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 20911260e772SGustavo A. R. Silva int v_tx_rings; 2092d4fd0404SClaudiu Manoil int i, n, err, nvec; 2093d4fd0404SClaudiu Manoil 2094d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 2095d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 2096d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 2097d4fd0404SClaudiu Manoil 2098d4fd0404SClaudiu Manoil if (n < 0) 2099d4fd0404SClaudiu Manoil return n; 2100d4fd0404SClaudiu Manoil 2101d4fd0404SClaudiu Manoil if (n != nvec) 2102d4fd0404SClaudiu Manoil return -EPERM; 2103d4fd0404SClaudiu Manoil 2104d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 2105d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 2106d4fd0404SClaudiu Manoil 2107d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2108d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 2109d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 2110d4fd0404SClaudiu Manoil int j; 2111d4fd0404SClaudiu Manoil 21121260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 2113d4fd0404SClaudiu Manoil if (!v) { 2114d4fd0404SClaudiu Manoil err = -ENOMEM; 2115d4fd0404SClaudiu Manoil goto fail; 2116d4fd0404SClaudiu Manoil } 2117d4fd0404SClaudiu Manoil 2118d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 2119d4fd0404SClaudiu Manoil 2120d1b15102SVladimir Oltean bdr = &v->rx_ring; 2121d1b15102SVladimir Oltean bdr->index = i; 2122d1b15102SVladimir Oltean bdr->ndev = priv->ndev; 2123d1b15102SVladimir Oltean bdr->dev = priv->dev; 2124d1b15102SVladimir Oltean bdr->bd_count = priv->rx_bd_count; 2125d1b15102SVladimir Oltean bdr->buffer_offset = ENETC_RXB_PAD; 2126d1b15102SVladimir Oltean priv->rx_ring[i] = bdr; 2127d1b15102SVladimir Oltean 2128d1b15102SVladimir Oltean err = xdp_rxq_info_reg(&bdr->xdp.rxq, priv->ndev, i, 0); 2129d1b15102SVladimir Oltean if (err) { 2130d1b15102SVladimir Oltean kfree(v); 2131d1b15102SVladimir Oltean goto fail; 2132d1b15102SVladimir Oltean } 2133d1b15102SVladimir Oltean 2134d1b15102SVladimir Oltean err = xdp_rxq_info_reg_mem_model(&bdr->xdp.rxq, 2135d1b15102SVladimir Oltean MEM_TYPE_PAGE_SHARED, NULL); 2136d1b15102SVladimir Oltean if (err) { 2137d1b15102SVladimir Oltean xdp_rxq_info_unreg(&bdr->xdp.rxq); 2138d1b15102SVladimir Oltean kfree(v); 2139d1b15102SVladimir Oltean goto fail; 2140d1b15102SVladimir Oltean } 2141d1b15102SVladimir Oltean 2142ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 2143ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 2144ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 2145ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 2146ae0e6a5dSClaudiu Manoil } 2147ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 2148d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 2149d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 2150d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 2151d4fd0404SClaudiu Manoil 2152d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 2153d4fd0404SClaudiu Manoil int idx; 2154d4fd0404SClaudiu Manoil 2155d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 2156d4fd0404SClaudiu Manoil if (priv->bdr_int_num == ENETC_MAX_BDR_INT) 2157d4fd0404SClaudiu Manoil idx = 2 * j + i; /* 2 CPUs */ 2158d4fd0404SClaudiu Manoil else 2159d4fd0404SClaudiu Manoil idx = j + i * v_tx_rings; /* default */ 2160d4fd0404SClaudiu Manoil 2161d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 2162d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 2163d4fd0404SClaudiu Manoil bdr->index = idx; 2164d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 2165d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 2166d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 2167d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 2168d4fd0404SClaudiu Manoil } 2169d4fd0404SClaudiu Manoil } 2170d4fd0404SClaudiu Manoil 2171d4fd0404SClaudiu Manoil return 0; 2172d4fd0404SClaudiu Manoil 2173d4fd0404SClaudiu Manoil fail: 2174d4fd0404SClaudiu Manoil while (i--) { 2175d1b15102SVladimir Oltean struct enetc_int_vector *v = priv->int_vector[i]; 2176d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2177d1b15102SVladimir Oltean 2178d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2179d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2180d1b15102SVladimir Oltean netif_napi_del(&v->napi); 2181d1b15102SVladimir Oltean cancel_work_sync(&v->rx_dim.work); 2182d1b15102SVladimir Oltean kfree(v); 2183d4fd0404SClaudiu Manoil } 2184d4fd0404SClaudiu Manoil 2185d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 2186d4fd0404SClaudiu Manoil 2187d4fd0404SClaudiu Manoil return err; 2188d4fd0404SClaudiu Manoil } 2189d4fd0404SClaudiu Manoil 2190d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 2191d4fd0404SClaudiu Manoil { 2192d4fd0404SClaudiu Manoil int i; 2193d4fd0404SClaudiu Manoil 2194d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2195d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 2196d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2197d4fd0404SClaudiu Manoil 2198d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2199d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2200d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 2201ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 2202d4fd0404SClaudiu Manoil } 2203d4fd0404SClaudiu Manoil 2204d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 2205d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 2206d4fd0404SClaudiu Manoil 2207d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 2208d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 2209d4fd0404SClaudiu Manoil 2210d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2211d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 2212d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 2213d4fd0404SClaudiu Manoil } 2214d4fd0404SClaudiu Manoil 2215d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 2216d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 2217d4fd0404SClaudiu Manoil } 2218d4fd0404SClaudiu Manoil 2219d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 2220d4fd0404SClaudiu Manoil { 2221d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 2222d4fd0404SClaudiu Manoil 2223d4fd0404SClaudiu Manoil kfree(p); 2224d4fd0404SClaudiu Manoil } 2225d4fd0404SClaudiu Manoil 2226d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 2227d4fd0404SClaudiu Manoil { 2228d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 222982728b91SClaudiu Manoil si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP; 2230d4fd0404SClaudiu Manoil } 2231d4fd0404SClaudiu Manoil 2232d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 2233d4fd0404SClaudiu Manoil { 2234d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 2235d4fd0404SClaudiu Manoil struct enetc_hw *hw; 2236d4fd0404SClaudiu Manoil size_t alloc_size; 2237d4fd0404SClaudiu Manoil int err, len; 2238d4fd0404SClaudiu Manoil 2239d4fd0404SClaudiu Manoil pcie_flr(pdev); 2240d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 2241d4fd0404SClaudiu Manoil if (err) { 2242d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 2243d4fd0404SClaudiu Manoil return err; 2244d4fd0404SClaudiu Manoil } 2245d4fd0404SClaudiu Manoil 2246d4fd0404SClaudiu Manoil /* set up for high or low dma */ 2247d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 2248d4fd0404SClaudiu Manoil if (err) { 2249d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 2250d4fd0404SClaudiu Manoil if (err) { 2251d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 2252d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 2253d4fd0404SClaudiu Manoil goto err_dma; 2254d4fd0404SClaudiu Manoil } 2255d4fd0404SClaudiu Manoil } 2256d4fd0404SClaudiu Manoil 2257d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 2258d4fd0404SClaudiu Manoil if (err) { 2259d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 2260d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 2261d4fd0404SClaudiu Manoil } 2262d4fd0404SClaudiu Manoil 2263d4fd0404SClaudiu Manoil pci_set_master(pdev); 2264d4fd0404SClaudiu Manoil 2265d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 2266d4fd0404SClaudiu Manoil if (sizeof_priv) { 2267d4fd0404SClaudiu Manoil /* align priv to 32B */ 2268d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 2269d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 2270d4fd0404SClaudiu Manoil } 2271d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 2272d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 2273d4fd0404SClaudiu Manoil 2274d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 2275d4fd0404SClaudiu Manoil if (!p) { 2276d4fd0404SClaudiu Manoil err = -ENOMEM; 2277d4fd0404SClaudiu Manoil goto err_alloc_si; 2278d4fd0404SClaudiu Manoil } 2279d4fd0404SClaudiu Manoil 2280d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 2281d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 2282d4fd0404SClaudiu Manoil 2283d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 2284d4fd0404SClaudiu Manoil si->pdev = pdev; 2285d4fd0404SClaudiu Manoil hw = &si->hw; 2286d4fd0404SClaudiu Manoil 2287d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 2288d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 2289d4fd0404SClaudiu Manoil if (!hw->reg) { 2290d4fd0404SClaudiu Manoil err = -ENXIO; 2291d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 2292d4fd0404SClaudiu Manoil goto err_ioremap; 2293d4fd0404SClaudiu Manoil } 2294d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 2295d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 2296d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 2297d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 2298d4fd0404SClaudiu Manoil 2299d4fd0404SClaudiu Manoil enetc_detect_errata(si); 2300d4fd0404SClaudiu Manoil 2301d4fd0404SClaudiu Manoil return 0; 2302d4fd0404SClaudiu Manoil 2303d4fd0404SClaudiu Manoil err_ioremap: 2304d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2305d4fd0404SClaudiu Manoil err_alloc_si: 2306d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2307d4fd0404SClaudiu Manoil err_pci_mem_reg: 2308d4fd0404SClaudiu Manoil err_dma: 2309d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2310d4fd0404SClaudiu Manoil 2311d4fd0404SClaudiu Manoil return err; 2312d4fd0404SClaudiu Manoil } 2313d4fd0404SClaudiu Manoil 2314d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 2315d4fd0404SClaudiu Manoil { 2316d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 2317d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 2318d4fd0404SClaudiu Manoil 2319d4fd0404SClaudiu Manoil iounmap(hw->reg); 2320d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2321d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2322d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2323d4fd0404SClaudiu Manoil } 2324