xref: /openbmc/linux/drivers/net/ethernet/freescale/enetc/enetc.c (revision 79e499829f3ff5b8f70c87baf1b03ebb3401a3e4)
1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */
3d4fd0404SClaudiu Manoil 
4d4fd0404SClaudiu Manoil #include "enetc.h"
5d4fd0404SClaudiu Manoil #include <linux/tcp.h>
6d4fd0404SClaudiu Manoil #include <linux/udp.h>
7d4fd0404SClaudiu Manoil #include <linux/of_mdio.h>
8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h>
9d4fd0404SClaudiu Manoil 
10d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */
11d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val)	((val) + 2)
12d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */
13d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS	13
14d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED	ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1)
15d4fd0404SClaudiu Manoil 
16d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
17d3982312SY.b. Lu 			      int active_offloads);
18d4fd0404SClaudiu Manoil 
19d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev)
20d4fd0404SClaudiu Manoil {
21d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
22d4fd0404SClaudiu Manoil 	struct enetc_bdr *tx_ring;
23d4fd0404SClaudiu Manoil 	int count;
24d4fd0404SClaudiu Manoil 
25d4fd0404SClaudiu Manoil 	tx_ring = priv->tx_ring[skb->queue_mapping];
26d4fd0404SClaudiu Manoil 
27d4fd0404SClaudiu Manoil 	if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS))
28d4fd0404SClaudiu Manoil 		if (unlikely(skb_linearize(skb)))
29d4fd0404SClaudiu Manoil 			goto drop_packet_err;
30d4fd0404SClaudiu Manoil 
31d4fd0404SClaudiu Manoil 	count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */
32d4fd0404SClaudiu Manoil 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) {
33d4fd0404SClaudiu Manoil 		netif_stop_subqueue(ndev, tx_ring->index);
34d4fd0404SClaudiu Manoil 		return NETDEV_TX_BUSY;
35d4fd0404SClaudiu Manoil 	}
36d4fd0404SClaudiu Manoil 
37d3982312SY.b. Lu 	count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads);
38d4fd0404SClaudiu Manoil 	if (unlikely(!count))
39d4fd0404SClaudiu Manoil 		goto drop_packet_err;
40d4fd0404SClaudiu Manoil 
41d4fd0404SClaudiu Manoil 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED)
42d4fd0404SClaudiu Manoil 		netif_stop_subqueue(ndev, tx_ring->index);
43d4fd0404SClaudiu Manoil 
44d4fd0404SClaudiu Manoil 	return NETDEV_TX_OK;
45d4fd0404SClaudiu Manoil 
46d4fd0404SClaudiu Manoil drop_packet_err:
47d4fd0404SClaudiu Manoil 	dev_kfree_skb_any(skb);
48d4fd0404SClaudiu Manoil 	return NETDEV_TX_OK;
49d4fd0404SClaudiu Manoil }
50d4fd0404SClaudiu Manoil 
51d4fd0404SClaudiu Manoil static bool enetc_tx_csum(struct sk_buff *skb, union enetc_tx_bd *txbd)
52d4fd0404SClaudiu Manoil {
53d4fd0404SClaudiu Manoil 	int l3_start, l3_hsize;
54d4fd0404SClaudiu Manoil 	u16 l3_flags, l4_flags;
55d4fd0404SClaudiu Manoil 
56d4fd0404SClaudiu Manoil 	if (skb->ip_summed != CHECKSUM_PARTIAL)
57d4fd0404SClaudiu Manoil 		return false;
58d4fd0404SClaudiu Manoil 
59d4fd0404SClaudiu Manoil 	switch (skb->csum_offset) {
60d4fd0404SClaudiu Manoil 	case offsetof(struct tcphdr, check):
61d4fd0404SClaudiu Manoil 		l4_flags = ENETC_TXBD_L4_TCP;
62d4fd0404SClaudiu Manoil 		break;
63d4fd0404SClaudiu Manoil 	case offsetof(struct udphdr, check):
64d4fd0404SClaudiu Manoil 		l4_flags = ENETC_TXBD_L4_UDP;
65d4fd0404SClaudiu Manoil 		break;
66d4fd0404SClaudiu Manoil 	default:
67d4fd0404SClaudiu Manoil 		skb_checksum_help(skb);
68d4fd0404SClaudiu Manoil 		return false;
69d4fd0404SClaudiu Manoil 	}
70d4fd0404SClaudiu Manoil 
71d4fd0404SClaudiu Manoil 	l3_start = skb_network_offset(skb);
72d4fd0404SClaudiu Manoil 	l3_hsize = skb_network_header_len(skb);
73d4fd0404SClaudiu Manoil 
74d4fd0404SClaudiu Manoil 	l3_flags = 0;
75d4fd0404SClaudiu Manoil 	if (skb->protocol == htons(ETH_P_IPV6))
76d4fd0404SClaudiu Manoil 		l3_flags = ENETC_TXBD_L3_IPV6;
77d4fd0404SClaudiu Manoil 
78d4fd0404SClaudiu Manoil 	/* write BD fields */
79d4fd0404SClaudiu Manoil 	txbd->l3_csoff = enetc_txbd_l3_csoff(l3_start, l3_hsize, l3_flags);
80d4fd0404SClaudiu Manoil 	txbd->l4_csoff = l4_flags;
81d4fd0404SClaudiu Manoil 
82d4fd0404SClaudiu Manoil 	return true;
83d4fd0404SClaudiu Manoil }
84d4fd0404SClaudiu Manoil 
85d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring,
86d4fd0404SClaudiu Manoil 				struct enetc_tx_swbd *tx_swbd)
87d4fd0404SClaudiu Manoil {
88d4fd0404SClaudiu Manoil 	if (tx_swbd->is_dma_page)
89d4fd0404SClaudiu Manoil 		dma_unmap_page(tx_ring->dev, tx_swbd->dma,
90d4fd0404SClaudiu Manoil 			       tx_swbd->len, DMA_TO_DEVICE);
91d4fd0404SClaudiu Manoil 	else
92d4fd0404SClaudiu Manoil 		dma_unmap_single(tx_ring->dev, tx_swbd->dma,
93d4fd0404SClaudiu Manoil 				 tx_swbd->len, DMA_TO_DEVICE);
94d4fd0404SClaudiu Manoil 	tx_swbd->dma = 0;
95d4fd0404SClaudiu Manoil }
96d4fd0404SClaudiu Manoil 
97d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring,
98d4fd0404SClaudiu Manoil 			      struct enetc_tx_swbd *tx_swbd)
99d4fd0404SClaudiu Manoil {
100d4fd0404SClaudiu Manoil 	if (tx_swbd->dma)
101d4fd0404SClaudiu Manoil 		enetc_unmap_tx_buff(tx_ring, tx_swbd);
102d4fd0404SClaudiu Manoil 
103d4fd0404SClaudiu Manoil 	if (tx_swbd->skb) {
104d4fd0404SClaudiu Manoil 		dev_kfree_skb_any(tx_swbd->skb);
105d4fd0404SClaudiu Manoil 		tx_swbd->skb = NULL;
106d4fd0404SClaudiu Manoil 	}
107d4fd0404SClaudiu Manoil }
108d4fd0404SClaudiu Manoil 
109d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
110d3982312SY.b. Lu 			      int active_offloads)
111d4fd0404SClaudiu Manoil {
112d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
113d7840976SMatthew Wilcox (Oracle) 	skb_frag_t *frag;
114d4fd0404SClaudiu Manoil 	int len = skb_headlen(skb);
115d4fd0404SClaudiu Manoil 	union enetc_tx_bd temp_bd;
116d4fd0404SClaudiu Manoil 	union enetc_tx_bd *txbd;
117d4fd0404SClaudiu Manoil 	bool do_vlan, do_tstamp;
118d4fd0404SClaudiu Manoil 	int i, count = 0;
119d4fd0404SClaudiu Manoil 	unsigned int f;
120d4fd0404SClaudiu Manoil 	dma_addr_t dma;
121d4fd0404SClaudiu Manoil 	u8 flags = 0;
122d4fd0404SClaudiu Manoil 
123d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_use;
124d4fd0404SClaudiu Manoil 	txbd = ENETC_TXBD(*tx_ring, i);
125d4fd0404SClaudiu Manoil 	prefetchw(txbd);
126d4fd0404SClaudiu Manoil 
127d4fd0404SClaudiu Manoil 	dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE);
128d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(tx_ring->dev, dma)))
129d4fd0404SClaudiu Manoil 		goto dma_err;
130d4fd0404SClaudiu Manoil 
131d4fd0404SClaudiu Manoil 	temp_bd.addr = cpu_to_le64(dma);
132d4fd0404SClaudiu Manoil 	temp_bd.buf_len = cpu_to_le16(len);
133d4fd0404SClaudiu Manoil 	temp_bd.lstatus = 0;
134d4fd0404SClaudiu Manoil 
135d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
136d4fd0404SClaudiu Manoil 	tx_swbd->dma = dma;
137d4fd0404SClaudiu Manoil 	tx_swbd->len = len;
138d4fd0404SClaudiu Manoil 	tx_swbd->is_dma_page = 0;
139d4fd0404SClaudiu Manoil 	count++;
140d4fd0404SClaudiu Manoil 
141d4fd0404SClaudiu Manoil 	do_vlan = skb_vlan_tag_present(skb);
142d3982312SY.b. Lu 	do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) &&
143d3982312SY.b. Lu 		    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP);
144d3982312SY.b. Lu 	tx_swbd->do_tstamp = do_tstamp;
145d3982312SY.b. Lu 	tx_swbd->check_wb = tx_swbd->do_tstamp;
146d4fd0404SClaudiu Manoil 
147d4fd0404SClaudiu Manoil 	if (do_vlan || do_tstamp)
148d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_EX;
149d4fd0404SClaudiu Manoil 
150d4fd0404SClaudiu Manoil 	if (enetc_tx_csum(skb, &temp_bd))
151d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_CSUM | ENETC_TXBD_FLAGS_L4CS;
1520d08c9ecSPo Liu 	else if (tx_ring->tsd_enable)
1530d08c9ecSPo Liu 		flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART;
154d4fd0404SClaudiu Manoil 
155d4fd0404SClaudiu Manoil 	/* first BD needs frm_len and offload flags set */
156d4fd0404SClaudiu Manoil 	temp_bd.frm_len = cpu_to_le16(skb->len);
157d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
158d4fd0404SClaudiu Manoil 
1590d08c9ecSPo Liu 	if (flags & ENETC_TXBD_FLAGS_TSE) {
1600d08c9ecSPo Liu 		u32 temp;
1610d08c9ecSPo Liu 
1620d08c9ecSPo Liu 		temp = (skb->skb_mstamp_ns >> 5 & ENETC_TXBD_TXSTART_MASK)
1630d08c9ecSPo Liu 			| (flags << ENETC_TXBD_FLAGS_OFFSET);
1640d08c9ecSPo Liu 		temp_bd.txstart = cpu_to_le32(temp);
1650d08c9ecSPo Liu 	}
1660d08c9ecSPo Liu 
167d4fd0404SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_EX) {
168d4fd0404SClaudiu Manoil 		u8 e_flags = 0;
169d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
170d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
171d4fd0404SClaudiu Manoil 
172d4fd0404SClaudiu Manoil 		/* add extension BD for VLAN and/or timestamping */
173d4fd0404SClaudiu Manoil 		flags = 0;
174d4fd0404SClaudiu Manoil 		tx_swbd++;
175d4fd0404SClaudiu Manoil 		txbd++;
176d4fd0404SClaudiu Manoil 		i++;
177d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
178d4fd0404SClaudiu Manoil 			i = 0;
179d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
180d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
181d4fd0404SClaudiu Manoil 		}
182d4fd0404SClaudiu Manoil 		prefetchw(txbd);
183d4fd0404SClaudiu Manoil 
184d4fd0404SClaudiu Manoil 		if (do_vlan) {
185d4fd0404SClaudiu Manoil 			temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb));
186d4fd0404SClaudiu Manoil 			temp_bd.ext.tpid = 0; /* < C-TAG */
187d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS;
188d4fd0404SClaudiu Manoil 		}
189d4fd0404SClaudiu Manoil 
190d4fd0404SClaudiu Manoil 		if (do_tstamp) {
191d4fd0404SClaudiu Manoil 			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
192d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP;
193d4fd0404SClaudiu Manoil 		}
194d4fd0404SClaudiu Manoil 
195d4fd0404SClaudiu Manoil 		temp_bd.ext.e_flags = e_flags;
196d4fd0404SClaudiu Manoil 		count++;
197d4fd0404SClaudiu Manoil 	}
198d4fd0404SClaudiu Manoil 
199d4fd0404SClaudiu Manoil 	frag = &skb_shinfo(skb)->frags[0];
200d4fd0404SClaudiu Manoil 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) {
201d4fd0404SClaudiu Manoil 		len = skb_frag_size(frag);
202d4fd0404SClaudiu Manoil 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len,
203d4fd0404SClaudiu Manoil 				       DMA_TO_DEVICE);
204d4fd0404SClaudiu Manoil 		if (dma_mapping_error(tx_ring->dev, dma))
205d4fd0404SClaudiu Manoil 			goto dma_err;
206d4fd0404SClaudiu Manoil 
207d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
208d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
209d4fd0404SClaudiu Manoil 
210d4fd0404SClaudiu Manoil 		flags = 0;
211d4fd0404SClaudiu Manoil 		tx_swbd++;
212d4fd0404SClaudiu Manoil 		txbd++;
213d4fd0404SClaudiu Manoil 		i++;
214d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
215d4fd0404SClaudiu Manoil 			i = 0;
216d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
217d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
218d4fd0404SClaudiu Manoil 		}
219d4fd0404SClaudiu Manoil 		prefetchw(txbd);
220d4fd0404SClaudiu Manoil 
221d4fd0404SClaudiu Manoil 		temp_bd.addr = cpu_to_le64(dma);
222d4fd0404SClaudiu Manoil 		temp_bd.buf_len = cpu_to_le16(len);
223d4fd0404SClaudiu Manoil 
224d4fd0404SClaudiu Manoil 		tx_swbd->dma = dma;
225d4fd0404SClaudiu Manoil 		tx_swbd->len = len;
226d4fd0404SClaudiu Manoil 		tx_swbd->is_dma_page = 1;
227d4fd0404SClaudiu Manoil 		count++;
228d4fd0404SClaudiu Manoil 	}
229d4fd0404SClaudiu Manoil 
230d4fd0404SClaudiu Manoil 	/* last BD needs 'F' bit set */
231d4fd0404SClaudiu Manoil 	flags |= ENETC_TXBD_FLAGS_F;
232d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
233d4fd0404SClaudiu Manoil 	*txbd = temp_bd;
234d4fd0404SClaudiu Manoil 
235d4fd0404SClaudiu Manoil 	tx_ring->tx_swbd[i].skb = skb;
236d4fd0404SClaudiu Manoil 
237d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(tx_ring, &i);
238d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = i;
239d4fd0404SClaudiu Manoil 
2404caefbceSMichael Walle 	skb_tx_timestamp(skb);
2414caefbceSMichael Walle 
242d4fd0404SClaudiu Manoil 	/* let H/W know BD ring has been updated */
243d4fd0404SClaudiu Manoil 	enetc_wr_reg(tx_ring->tpir, i); /* includes wmb() */
244d4fd0404SClaudiu Manoil 
245d4fd0404SClaudiu Manoil 	return count;
246d4fd0404SClaudiu Manoil 
247d4fd0404SClaudiu Manoil dma_err:
248d4fd0404SClaudiu Manoil 	dev_err(tx_ring->dev, "DMA map error");
249d4fd0404SClaudiu Manoil 
250d4fd0404SClaudiu Manoil 	do {
251d4fd0404SClaudiu Manoil 		tx_swbd = &tx_ring->tx_swbd[i];
252d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
253d4fd0404SClaudiu Manoil 		if (i == 0)
254d4fd0404SClaudiu Manoil 			i = tx_ring->bd_count;
255d4fd0404SClaudiu Manoil 		i--;
256d4fd0404SClaudiu Manoil 	} while (count--);
257d4fd0404SClaudiu Manoil 
258d4fd0404SClaudiu Manoil 	return 0;
259d4fd0404SClaudiu Manoil }
260d4fd0404SClaudiu Manoil 
261d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data)
262d4fd0404SClaudiu Manoil {
263d4fd0404SClaudiu Manoil 	struct enetc_int_vector	*v = data;
264d4fd0404SClaudiu Manoil 	int i;
265d4fd0404SClaudiu Manoil 
266d4fd0404SClaudiu Manoil 	/* disable interrupts */
267d4fd0404SClaudiu Manoil 	enetc_wr_reg(v->rbier, 0);
268d4fd0404SClaudiu Manoil 
269d4fd0404SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, v->count_tx_rings)
270d4fd0404SClaudiu Manoil 		enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 0);
271d4fd0404SClaudiu Manoil 
272d4fd0404SClaudiu Manoil 	napi_schedule_irqoff(&v->napi);
273d4fd0404SClaudiu Manoil 
274d4fd0404SClaudiu Manoil 	return IRQ_HANDLED;
275d4fd0404SClaudiu Manoil }
276d4fd0404SClaudiu Manoil 
277d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget);
278d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
279d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit);
280d4fd0404SClaudiu Manoil 
281d4fd0404SClaudiu Manoil static int enetc_poll(struct napi_struct *napi, int budget)
282d4fd0404SClaudiu Manoil {
283d4fd0404SClaudiu Manoil 	struct enetc_int_vector
284d4fd0404SClaudiu Manoil 		*v = container_of(napi, struct enetc_int_vector, napi);
285d4fd0404SClaudiu Manoil 	bool complete = true;
286d4fd0404SClaudiu Manoil 	int work_done;
287d4fd0404SClaudiu Manoil 	int i;
288d4fd0404SClaudiu Manoil 
289d4fd0404SClaudiu Manoil 	for (i = 0; i < v->count_tx_rings; i++)
290d4fd0404SClaudiu Manoil 		if (!enetc_clean_tx_ring(&v->tx_ring[i], budget))
291d4fd0404SClaudiu Manoil 			complete = false;
292d4fd0404SClaudiu Manoil 
293d4fd0404SClaudiu Manoil 	work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget);
294d4fd0404SClaudiu Manoil 	if (work_done == budget)
295d4fd0404SClaudiu Manoil 		complete = false;
296d4fd0404SClaudiu Manoil 
297d4fd0404SClaudiu Manoil 	if (!complete)
298d4fd0404SClaudiu Manoil 		return budget;
299d4fd0404SClaudiu Manoil 
300d4fd0404SClaudiu Manoil 	napi_complete_done(napi, work_done);
301d4fd0404SClaudiu Manoil 
302d4fd0404SClaudiu Manoil 	/* enable interrupts */
303d4fd0404SClaudiu Manoil 	enetc_wr_reg(v->rbier, ENETC_RBIER_RXTIE);
304d4fd0404SClaudiu Manoil 
305d4fd0404SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, v->count_tx_rings)
306d4fd0404SClaudiu Manoil 		enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i),
307d4fd0404SClaudiu Manoil 			     ENETC_TBIER_TXTIE);
308d4fd0404SClaudiu Manoil 
309d4fd0404SClaudiu Manoil 	return work_done;
310d4fd0404SClaudiu Manoil }
311d4fd0404SClaudiu Manoil 
312d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci)
313d4fd0404SClaudiu Manoil {
314d4fd0404SClaudiu Manoil 	int pi = enetc_rd_reg(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK;
315d4fd0404SClaudiu Manoil 
316d4fd0404SClaudiu Manoil 	return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi;
317d4fd0404SClaudiu Manoil }
318d4fd0404SClaudiu Manoil 
319d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd,
320d3982312SY.b. Lu 				u64 *tstamp)
321d3982312SY.b. Lu {
322cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
323d3982312SY.b. Lu 
324d3982312SY.b. Lu 	lo = enetc_rd(hw, ENETC_SICTR0);
325d3982312SY.b. Lu 	hi = enetc_rd(hw, ENETC_SICTR1);
326cec4f328SY.b. Lu 	tstamp_lo = le32_to_cpu(txbd->wb.tstamp);
327cec4f328SY.b. Lu 	if (lo <= tstamp_lo)
328d3982312SY.b. Lu 		hi -= 1;
329cec4f328SY.b. Lu 	*tstamp = (u64)hi << 32 | tstamp_lo;
330d3982312SY.b. Lu }
331d3982312SY.b. Lu 
332d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp)
333d3982312SY.b. Lu {
334d3982312SY.b. Lu 	struct skb_shared_hwtstamps shhwtstamps;
335d3982312SY.b. Lu 
336d3982312SY.b. Lu 	if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) {
337d3982312SY.b. Lu 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
338d3982312SY.b. Lu 		shhwtstamps.hwtstamp = ns_to_ktime(tstamp);
339d3982312SY.b. Lu 		skb_tstamp_tx(skb, &shhwtstamps);
340d3982312SY.b. Lu 	}
341d3982312SY.b. Lu }
342d3982312SY.b. Lu 
343d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget)
344d4fd0404SClaudiu Manoil {
345d4fd0404SClaudiu Manoil 	struct net_device *ndev = tx_ring->ndev;
346d4fd0404SClaudiu Manoil 	int tx_frm_cnt = 0, tx_byte_cnt = 0;
347d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
348d4fd0404SClaudiu Manoil 	int i, bds_to_clean;
349d3982312SY.b. Lu 	bool do_tstamp;
350d3982312SY.b. Lu 	u64 tstamp = 0;
351d4fd0404SClaudiu Manoil 
352d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_clean;
353d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
354d4fd0404SClaudiu Manoil 	bds_to_clean = enetc_bd_ready_count(tx_ring, i);
355d4fd0404SClaudiu Manoil 
356d3982312SY.b. Lu 	do_tstamp = false;
357d3982312SY.b. Lu 
358d4fd0404SClaudiu Manoil 	while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) {
359d4fd0404SClaudiu Manoil 		bool is_eof = !!tx_swbd->skb;
360d4fd0404SClaudiu Manoil 
361d3982312SY.b. Lu 		if (unlikely(tx_swbd->check_wb)) {
362d3982312SY.b. Lu 			struct enetc_ndev_priv *priv = netdev_priv(ndev);
363d3982312SY.b. Lu 			union enetc_tx_bd *txbd;
364d3982312SY.b. Lu 
365d3982312SY.b. Lu 			txbd = ENETC_TXBD(*tx_ring, i);
366d3982312SY.b. Lu 
367d3982312SY.b. Lu 			if (txbd->flags & ENETC_TXBD_FLAGS_W &&
368d3982312SY.b. Lu 			    tx_swbd->do_tstamp) {
369d3982312SY.b. Lu 				enetc_get_tx_tstamp(&priv->si->hw, txbd,
370d3982312SY.b. Lu 						    &tstamp);
371d3982312SY.b. Lu 				do_tstamp = true;
372d3982312SY.b. Lu 			}
373d3982312SY.b. Lu 		}
374d3982312SY.b. Lu 
375f4a0be84SClaudiu Manoil 		if (likely(tx_swbd->dma))
376d4fd0404SClaudiu Manoil 			enetc_unmap_tx_buff(tx_ring, tx_swbd);
377f4a0be84SClaudiu Manoil 
378d4fd0404SClaudiu Manoil 		if (is_eof) {
379d3982312SY.b. Lu 			if (unlikely(do_tstamp)) {
380d3982312SY.b. Lu 				enetc_tstamp_tx(tx_swbd->skb, tstamp);
381d3982312SY.b. Lu 				do_tstamp = false;
382d3982312SY.b. Lu 			}
383d4fd0404SClaudiu Manoil 			napi_consume_skb(tx_swbd->skb, napi_budget);
384d4fd0404SClaudiu Manoil 			tx_swbd->skb = NULL;
385d4fd0404SClaudiu Manoil 		}
386d4fd0404SClaudiu Manoil 
387d4fd0404SClaudiu Manoil 		tx_byte_cnt += tx_swbd->len;
388d4fd0404SClaudiu Manoil 
389d4fd0404SClaudiu Manoil 		bds_to_clean--;
390d4fd0404SClaudiu Manoil 		tx_swbd++;
391d4fd0404SClaudiu Manoil 		i++;
392d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
393d4fd0404SClaudiu Manoil 			i = 0;
394d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
395d4fd0404SClaudiu Manoil 		}
396d4fd0404SClaudiu Manoil 
397d4fd0404SClaudiu Manoil 		/* BD iteration loop end */
398d4fd0404SClaudiu Manoil 		if (is_eof) {
399d4fd0404SClaudiu Manoil 			tx_frm_cnt++;
400d4fd0404SClaudiu Manoil 			/* re-arm interrupt source */
401d4fd0404SClaudiu Manoil 			enetc_wr_reg(tx_ring->idr, BIT(tx_ring->index) |
402d4fd0404SClaudiu Manoil 				     BIT(16 + tx_ring->index));
403d4fd0404SClaudiu Manoil 		}
404d4fd0404SClaudiu Manoil 
405d4fd0404SClaudiu Manoil 		if (unlikely(!bds_to_clean))
406d4fd0404SClaudiu Manoil 			bds_to_clean = enetc_bd_ready_count(tx_ring, i);
407d4fd0404SClaudiu Manoil 	}
408d4fd0404SClaudiu Manoil 
409d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = i;
410d4fd0404SClaudiu Manoil 	tx_ring->stats.packets += tx_frm_cnt;
411d4fd0404SClaudiu Manoil 	tx_ring->stats.bytes += tx_byte_cnt;
412d4fd0404SClaudiu Manoil 
413d4fd0404SClaudiu Manoil 	if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) &&
414d4fd0404SClaudiu Manoil 		     __netif_subqueue_stopped(ndev, tx_ring->index) &&
415d4fd0404SClaudiu Manoil 		     (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) {
416d4fd0404SClaudiu Manoil 		netif_wake_subqueue(ndev, tx_ring->index);
417d4fd0404SClaudiu Manoil 	}
418d4fd0404SClaudiu Manoil 
419d4fd0404SClaudiu Manoil 	return tx_frm_cnt != ENETC_DEFAULT_TX_WORK;
420d4fd0404SClaudiu Manoil }
421d4fd0404SClaudiu Manoil 
422d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring,
423d4fd0404SClaudiu Manoil 			   struct enetc_rx_swbd *rx_swbd)
424d4fd0404SClaudiu Manoil {
425d4fd0404SClaudiu Manoil 	struct page *page;
426d4fd0404SClaudiu Manoil 	dma_addr_t addr;
427d4fd0404SClaudiu Manoil 
428d4fd0404SClaudiu Manoil 	page = dev_alloc_page();
429d4fd0404SClaudiu Manoil 	if (unlikely(!page))
430d4fd0404SClaudiu Manoil 		return false;
431d4fd0404SClaudiu Manoil 
432d4fd0404SClaudiu Manoil 	addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
433d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(rx_ring->dev, addr))) {
434d4fd0404SClaudiu Manoil 		__free_page(page);
435d4fd0404SClaudiu Manoil 
436d4fd0404SClaudiu Manoil 		return false;
437d4fd0404SClaudiu Manoil 	}
438d4fd0404SClaudiu Manoil 
439d4fd0404SClaudiu Manoil 	rx_swbd->dma = addr;
440d4fd0404SClaudiu Manoil 	rx_swbd->page = page;
441d4fd0404SClaudiu Manoil 	rx_swbd->page_offset = ENETC_RXB_PAD;
442d4fd0404SClaudiu Manoil 
443d4fd0404SClaudiu Manoil 	return true;
444d4fd0404SClaudiu Manoil }
445d4fd0404SClaudiu Manoil 
446d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt)
447d4fd0404SClaudiu Manoil {
448d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd;
449d4fd0404SClaudiu Manoil 	union enetc_rx_bd *rxbd;
450d4fd0404SClaudiu Manoil 	int i, j;
451d4fd0404SClaudiu Manoil 
452d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_use;
453d4fd0404SClaudiu Manoil 	rx_swbd = &rx_ring->rx_swbd[i];
454714239acSClaudiu Manoil 	rxbd = enetc_rxbd(rx_ring, i);
455d4fd0404SClaudiu Manoil 
456d4fd0404SClaudiu Manoil 	for (j = 0; j < buff_cnt; j++) {
457d4fd0404SClaudiu Manoil 		/* try reuse page */
458d4fd0404SClaudiu Manoil 		if (unlikely(!rx_swbd->page)) {
459d4fd0404SClaudiu Manoil 			if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) {
460d4fd0404SClaudiu Manoil 				rx_ring->stats.rx_alloc_errs++;
461d4fd0404SClaudiu Manoil 				break;
462d4fd0404SClaudiu Manoil 			}
463d4fd0404SClaudiu Manoil 		}
464d4fd0404SClaudiu Manoil 
465d4fd0404SClaudiu Manoil 		/* update RxBD */
466d4fd0404SClaudiu Manoil 		rxbd->w.addr = cpu_to_le64(rx_swbd->dma +
467d4fd0404SClaudiu Manoil 					   rx_swbd->page_offset);
468d4fd0404SClaudiu Manoil 		/* clear 'R" as well */
469d4fd0404SClaudiu Manoil 		rxbd->r.lstatus = 0;
470d4fd0404SClaudiu Manoil 
471714239acSClaudiu Manoil 		rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
472d4fd0404SClaudiu Manoil 		rx_swbd++;
473d4fd0404SClaudiu Manoil 		i++;
474d4fd0404SClaudiu Manoil 		if (unlikely(i == rx_ring->bd_count)) {
475d4fd0404SClaudiu Manoil 			i = 0;
476d4fd0404SClaudiu Manoil 			rx_swbd = rx_ring->rx_swbd;
477d4fd0404SClaudiu Manoil 		}
478d4fd0404SClaudiu Manoil 	}
479d4fd0404SClaudiu Manoil 
480d4fd0404SClaudiu Manoil 	if (likely(j)) {
481d4fd0404SClaudiu Manoil 		rx_ring->next_to_alloc = i; /* keep track from page reuse */
482d4fd0404SClaudiu Manoil 		rx_ring->next_to_use = i;
483d4fd0404SClaudiu Manoil 		/* update ENETC's consumer index */
484d4fd0404SClaudiu Manoil 		enetc_wr_reg(rx_ring->rcir, i);
485d4fd0404SClaudiu Manoil 	}
486d4fd0404SClaudiu Manoil 
487d4fd0404SClaudiu Manoil 	return j;
488d4fd0404SClaudiu Manoil }
489d4fd0404SClaudiu Manoil 
490434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
491d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev,
492d3982312SY.b. Lu 				union enetc_rx_bd *rxbd,
493d3982312SY.b. Lu 				struct sk_buff *skb)
494d3982312SY.b. Lu {
495d3982312SY.b. Lu 	struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
496d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
497d3982312SY.b. Lu 	struct enetc_hw *hw = &priv->si->hw;
498cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
499d3982312SY.b. Lu 	u64 tstamp;
500d3982312SY.b. Lu 
501cec4f328SY.b. Lu 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) {
502d3982312SY.b. Lu 		lo = enetc_rd(hw, ENETC_SICTR0);
503d3982312SY.b. Lu 		hi = enetc_rd(hw, ENETC_SICTR1);
504434cebabSClaudiu Manoil 		rxbd = enetc_rxbd_ext(rxbd);
505434cebabSClaudiu Manoil 		tstamp_lo = le32_to_cpu(rxbd->ext.tstamp);
506cec4f328SY.b. Lu 		if (lo <= tstamp_lo)
507d3982312SY.b. Lu 			hi -= 1;
508d3982312SY.b. Lu 
509cec4f328SY.b. Lu 		tstamp = (u64)hi << 32 | tstamp_lo;
510d3982312SY.b. Lu 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
511d3982312SY.b. Lu 		shhwtstamps->hwtstamp = ns_to_ktime(tstamp);
512d3982312SY.b. Lu 	}
513d3982312SY.b. Lu }
514d3982312SY.b. Lu #endif
515d3982312SY.b. Lu 
516d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring,
517d4fd0404SClaudiu Manoil 			       union enetc_rx_bd *rxbd, struct sk_buff *skb)
518d4fd0404SClaudiu Manoil {
519434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
520d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev);
521d3982312SY.b. Lu #endif
522d3982312SY.b. Lu 	/* TODO: hashing */
523d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_RXCSUM) {
524d4fd0404SClaudiu Manoil 		u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum);
525d4fd0404SClaudiu Manoil 
526d4fd0404SClaudiu Manoil 		skb->csum = csum_unfold((__force __sum16)~htons(inet_csum));
527d4fd0404SClaudiu Manoil 		skb->ip_summed = CHECKSUM_COMPLETE;
528d4fd0404SClaudiu Manoil 	}
529d4fd0404SClaudiu Manoil 
530d4fd0404SClaudiu Manoil 	/* copy VLAN to skb, if one is extracted, for now we assume it's a
531d4fd0404SClaudiu Manoil 	 * standard TPID, but HW also supports custom values
532d4fd0404SClaudiu Manoil 	 */
533d4fd0404SClaudiu Manoil 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN)
534d4fd0404SClaudiu Manoil 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
535d4fd0404SClaudiu Manoil 				       le16_to_cpu(rxbd->r.vlan_opt));
536434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
537d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_RX_TSTAMP)
538d3982312SY.b. Lu 		enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb);
539d3982312SY.b. Lu #endif
540d4fd0404SClaudiu Manoil }
541d4fd0404SClaudiu Manoil 
542d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring,
543d4fd0404SClaudiu Manoil 			      struct sk_buff *skb)
544d4fd0404SClaudiu Manoil {
545d4fd0404SClaudiu Manoil 	skb_record_rx_queue(skb, rx_ring->index);
546d4fd0404SClaudiu Manoil 	skb->protocol = eth_type_trans(skb, rx_ring->ndev);
547d4fd0404SClaudiu Manoil }
548d4fd0404SClaudiu Manoil 
549d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page)
550d4fd0404SClaudiu Manoil {
551d4fd0404SClaudiu Manoil 	return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1);
552d4fd0404SClaudiu Manoil }
553d4fd0404SClaudiu Manoil 
554d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring,
555d4fd0404SClaudiu Manoil 			     struct enetc_rx_swbd *old)
556d4fd0404SClaudiu Manoil {
557d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *new;
558d4fd0404SClaudiu Manoil 
559d4fd0404SClaudiu Manoil 	new = &rx_ring->rx_swbd[rx_ring->next_to_alloc];
560d4fd0404SClaudiu Manoil 
561d4fd0404SClaudiu Manoil 	/* next buf that may reuse a page */
562d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc);
563d4fd0404SClaudiu Manoil 
564d4fd0404SClaudiu Manoil 	/* copy page reference */
565d4fd0404SClaudiu Manoil 	*new = *old;
566d4fd0404SClaudiu Manoil }
567d4fd0404SClaudiu Manoil 
568d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring,
569d4fd0404SClaudiu Manoil 					       int i, u16 size)
570d4fd0404SClaudiu Manoil {
571d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
572d4fd0404SClaudiu Manoil 
573d4fd0404SClaudiu Manoil 	dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma,
574d4fd0404SClaudiu Manoil 				      rx_swbd->page_offset,
575d4fd0404SClaudiu Manoil 				      size, DMA_FROM_DEVICE);
576d4fd0404SClaudiu Manoil 	return rx_swbd;
577d4fd0404SClaudiu Manoil }
578d4fd0404SClaudiu Manoil 
579d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring,
580d4fd0404SClaudiu Manoil 			      struct enetc_rx_swbd *rx_swbd)
581d4fd0404SClaudiu Manoil {
582d4fd0404SClaudiu Manoil 	if (likely(enetc_page_reusable(rx_swbd->page))) {
583d4fd0404SClaudiu Manoil 		rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE;
584d4fd0404SClaudiu Manoil 		page_ref_inc(rx_swbd->page);
585d4fd0404SClaudiu Manoil 
586d4fd0404SClaudiu Manoil 		enetc_reuse_page(rx_ring, rx_swbd);
587d4fd0404SClaudiu Manoil 
588d4fd0404SClaudiu Manoil 		/* sync for use by the device */
589d4fd0404SClaudiu Manoil 		dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
590d4fd0404SClaudiu Manoil 						 rx_swbd->page_offset,
591d4fd0404SClaudiu Manoil 						 ENETC_RXB_DMA_SIZE,
592d4fd0404SClaudiu Manoil 						 DMA_FROM_DEVICE);
593d4fd0404SClaudiu Manoil 	} else {
594d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
595d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
596d4fd0404SClaudiu Manoil 	}
597d4fd0404SClaudiu Manoil 
598d4fd0404SClaudiu Manoil 	rx_swbd->page = NULL;
599d4fd0404SClaudiu Manoil }
600d4fd0404SClaudiu Manoil 
601d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring,
602d4fd0404SClaudiu Manoil 						int i, u16 size)
603d4fd0404SClaudiu Manoil {
604d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
605d4fd0404SClaudiu Manoil 	struct sk_buff *skb;
606d4fd0404SClaudiu Manoil 	void *ba;
607d4fd0404SClaudiu Manoil 
608d4fd0404SClaudiu Manoil 	ba = page_address(rx_swbd->page) + rx_swbd->page_offset;
609d4fd0404SClaudiu Manoil 	skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE);
610d4fd0404SClaudiu Manoil 	if (unlikely(!skb)) {
611d4fd0404SClaudiu Manoil 		rx_ring->stats.rx_alloc_errs++;
612d4fd0404SClaudiu Manoil 		return NULL;
613d4fd0404SClaudiu Manoil 	}
614d4fd0404SClaudiu Manoil 
615d4fd0404SClaudiu Manoil 	skb_reserve(skb, ENETC_RXB_PAD);
616d4fd0404SClaudiu Manoil 	__skb_put(skb, size);
617d4fd0404SClaudiu Manoil 
618d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
619d4fd0404SClaudiu Manoil 
620d4fd0404SClaudiu Manoil 	return skb;
621d4fd0404SClaudiu Manoil }
622d4fd0404SClaudiu Manoil 
623d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i,
624d4fd0404SClaudiu Manoil 				     u16 size, struct sk_buff *skb)
625d4fd0404SClaudiu Manoil {
626d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
627d4fd0404SClaudiu Manoil 
628d4fd0404SClaudiu Manoil 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page,
629d4fd0404SClaudiu Manoil 			rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE);
630d4fd0404SClaudiu Manoil 
631d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
632d4fd0404SClaudiu Manoil }
633d4fd0404SClaudiu Manoil 
634d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */
635d4fd0404SClaudiu Manoil 
636d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
637d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit)
638d4fd0404SClaudiu Manoil {
639d4fd0404SClaudiu Manoil 	int rx_frm_cnt = 0, rx_byte_cnt = 0;
640d4fd0404SClaudiu Manoil 	int cleaned_cnt, i;
641d4fd0404SClaudiu Manoil 
642d4fd0404SClaudiu Manoil 	cleaned_cnt = enetc_bd_unused(rx_ring);
643d4fd0404SClaudiu Manoil 	/* next descriptor to process */
644d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_clean;
645d4fd0404SClaudiu Manoil 
646d4fd0404SClaudiu Manoil 	while (likely(rx_frm_cnt < work_limit)) {
647d4fd0404SClaudiu Manoil 		union enetc_rx_bd *rxbd;
648d4fd0404SClaudiu Manoil 		struct sk_buff *skb;
649d4fd0404SClaudiu Manoil 		u32 bd_status;
650d4fd0404SClaudiu Manoil 		u16 size;
651d4fd0404SClaudiu Manoil 
652d4fd0404SClaudiu Manoil 		if (cleaned_cnt >= ENETC_RXBD_BUNDLE) {
653d4fd0404SClaudiu Manoil 			int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt);
654d4fd0404SClaudiu Manoil 
655d4fd0404SClaudiu Manoil 			cleaned_cnt -= count;
656d4fd0404SClaudiu Manoil 		}
657d4fd0404SClaudiu Manoil 
658714239acSClaudiu Manoil 		rxbd = enetc_rxbd(rx_ring, i);
659d4fd0404SClaudiu Manoil 		bd_status = le32_to_cpu(rxbd->r.lstatus);
660d4fd0404SClaudiu Manoil 		if (!bd_status)
661d4fd0404SClaudiu Manoil 			break;
662d4fd0404SClaudiu Manoil 
663d4fd0404SClaudiu Manoil 		enetc_wr_reg(rx_ring->idr, BIT(rx_ring->index));
664d4fd0404SClaudiu Manoil 		dma_rmb(); /* for reading other rxbd fields */
665d4fd0404SClaudiu Manoil 		size = le16_to_cpu(rxbd->r.buf_len);
666d4fd0404SClaudiu Manoil 		skb = enetc_map_rx_buff_to_skb(rx_ring, i, size);
667d4fd0404SClaudiu Manoil 		if (!skb)
668d4fd0404SClaudiu Manoil 			break;
669d4fd0404SClaudiu Manoil 
670d4fd0404SClaudiu Manoil 		enetc_get_offloads(rx_ring, rxbd, skb);
671d4fd0404SClaudiu Manoil 
672d4fd0404SClaudiu Manoil 		cleaned_cnt++;
673714239acSClaudiu Manoil 
674714239acSClaudiu Manoil 		rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
675714239acSClaudiu Manoil 		if (unlikely(++i == rx_ring->bd_count))
676d4fd0404SClaudiu Manoil 			i = 0;
677d4fd0404SClaudiu Manoil 
678d4fd0404SClaudiu Manoil 		if (unlikely(bd_status &
679d4fd0404SClaudiu Manoil 			     ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) {
680d4fd0404SClaudiu Manoil 			dev_kfree_skb(skb);
681d4fd0404SClaudiu Manoil 			while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
682d4fd0404SClaudiu Manoil 				dma_rmb();
683d4fd0404SClaudiu Manoil 				bd_status = le32_to_cpu(rxbd->r.lstatus);
684714239acSClaudiu Manoil 
685714239acSClaudiu Manoil 				rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
686714239acSClaudiu Manoil 				if (unlikely(++i == rx_ring->bd_count))
687d4fd0404SClaudiu Manoil 					i = 0;
688d4fd0404SClaudiu Manoil 			}
689d4fd0404SClaudiu Manoil 
690d4fd0404SClaudiu Manoil 			rx_ring->ndev->stats.rx_dropped++;
691d4fd0404SClaudiu Manoil 			rx_ring->ndev->stats.rx_errors++;
692d4fd0404SClaudiu Manoil 
693d4fd0404SClaudiu Manoil 			break;
694d4fd0404SClaudiu Manoil 		}
695d4fd0404SClaudiu Manoil 
696d4fd0404SClaudiu Manoil 		/* not last BD in frame? */
697d4fd0404SClaudiu Manoil 		while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
698d4fd0404SClaudiu Manoil 			bd_status = le32_to_cpu(rxbd->r.lstatus);
699d4fd0404SClaudiu Manoil 			size = ENETC_RXB_DMA_SIZE;
700d4fd0404SClaudiu Manoil 
701d4fd0404SClaudiu Manoil 			if (bd_status & ENETC_RXBD_LSTATUS_F) {
702d4fd0404SClaudiu Manoil 				dma_rmb();
703d4fd0404SClaudiu Manoil 				size = le16_to_cpu(rxbd->r.buf_len);
704d4fd0404SClaudiu Manoil 			}
705d4fd0404SClaudiu Manoil 
706d4fd0404SClaudiu Manoil 			enetc_add_rx_buff_to_skb(rx_ring, i, size, skb);
707d4fd0404SClaudiu Manoil 
708d4fd0404SClaudiu Manoil 			cleaned_cnt++;
709714239acSClaudiu Manoil 
710714239acSClaudiu Manoil 			rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
711714239acSClaudiu Manoil 			if (unlikely(++i == rx_ring->bd_count))
712d4fd0404SClaudiu Manoil 				i = 0;
713d4fd0404SClaudiu Manoil 		}
714d4fd0404SClaudiu Manoil 
715d4fd0404SClaudiu Manoil 		rx_byte_cnt += skb->len;
716d4fd0404SClaudiu Manoil 
717d4fd0404SClaudiu Manoil 		enetc_process_skb(rx_ring, skb);
718d4fd0404SClaudiu Manoil 
719d4fd0404SClaudiu Manoil 		napi_gro_receive(napi, skb);
720d4fd0404SClaudiu Manoil 
721d4fd0404SClaudiu Manoil 		rx_frm_cnt++;
722d4fd0404SClaudiu Manoil 	}
723d4fd0404SClaudiu Manoil 
724d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = i;
725d4fd0404SClaudiu Manoil 
726d4fd0404SClaudiu Manoil 	rx_ring->stats.packets += rx_frm_cnt;
727d4fd0404SClaudiu Manoil 	rx_ring->stats.bytes += rx_byte_cnt;
728d4fd0404SClaudiu Manoil 
729d4fd0404SClaudiu Manoil 	return rx_frm_cnt;
730d4fd0404SClaudiu Manoil }
731d4fd0404SClaudiu Manoil 
732d4fd0404SClaudiu Manoil /* Probing and Init */
733d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64
734d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si)
735d4fd0404SClaudiu Manoil {
736d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
737d4fd0404SClaudiu Manoil 	u32 val;
738d4fd0404SClaudiu Manoil 
739d4fd0404SClaudiu Manoil 	/* find out how many of various resources we have to work with */
740d4fd0404SClaudiu Manoil 	val = enetc_rd(hw, ENETC_SICAPR0);
741d4fd0404SClaudiu Manoil 	si->num_rx_rings = (val >> 16) & 0xff;
742d4fd0404SClaudiu Manoil 	si->num_tx_rings = val & 0xff;
743d382563fSClaudiu Manoil 
744d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIRFSCAPR);
745d382563fSClaudiu Manoil 	si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val);
746d382563fSClaudiu Manoil 	si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE);
747d382563fSClaudiu Manoil 
748d382563fSClaudiu Manoil 	si->num_rss = 0;
749d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIPCAPR0);
750d382563fSClaudiu Manoil 	if (val & ENETC_SIPCAPR0_RSS) {
7512e47cb41SPo Liu 		u32 rss;
7522e47cb41SPo Liu 
7532e47cb41SPo Liu 		rss = enetc_rd(hw, ENETC_SIRSSCAPR);
7542e47cb41SPo Liu 		si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss);
755d382563fSClaudiu Manoil 	}
7562e47cb41SPo Liu 
7572e47cb41SPo Liu 	if (val & ENETC_SIPCAPR0_QBV)
7582e47cb41SPo Liu 		si->hw_features |= ENETC_SI_F_QBV;
759*79e49982SPo Liu 
760*79e49982SPo Liu 	if (val & ENETC_SIPCAPR0_PSFP)
761*79e49982SPo Liu 		si->hw_features |= ENETC_SI_F_PSFP;
762d4fd0404SClaudiu Manoil }
763d4fd0404SClaudiu Manoil 
764d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size)
765d4fd0404SClaudiu Manoil {
766d4fd0404SClaudiu Manoil 	r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size,
767d4fd0404SClaudiu Manoil 					&r->bd_dma_base, GFP_KERNEL);
768d4fd0404SClaudiu Manoil 	if (!r->bd_base)
769d4fd0404SClaudiu Manoil 		return -ENOMEM;
770d4fd0404SClaudiu Manoil 
771d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
772d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(r->bd_dma_base, 128)) {
773d4fd0404SClaudiu Manoil 		dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base,
774d4fd0404SClaudiu Manoil 				  r->bd_dma_base);
775d4fd0404SClaudiu Manoil 		return -EINVAL;
776d4fd0404SClaudiu Manoil 	}
777d4fd0404SClaudiu Manoil 
778d4fd0404SClaudiu Manoil 	return 0;
779d4fd0404SClaudiu Manoil }
780d4fd0404SClaudiu Manoil 
781d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr)
782d4fd0404SClaudiu Manoil {
783d4fd0404SClaudiu Manoil 	int err;
784d4fd0404SClaudiu Manoil 
785d4fd0404SClaudiu Manoil 	txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd));
786d4fd0404SClaudiu Manoil 	if (!txr->tx_swbd)
787d4fd0404SClaudiu Manoil 		return -ENOMEM;
788d4fd0404SClaudiu Manoil 
789d4fd0404SClaudiu Manoil 	err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd));
790d4fd0404SClaudiu Manoil 	if (err) {
791d4fd0404SClaudiu Manoil 		vfree(txr->tx_swbd);
792d4fd0404SClaudiu Manoil 		return err;
793d4fd0404SClaudiu Manoil 	}
794d4fd0404SClaudiu Manoil 
795d4fd0404SClaudiu Manoil 	txr->next_to_clean = 0;
796d4fd0404SClaudiu Manoil 	txr->next_to_use = 0;
797d4fd0404SClaudiu Manoil 
798d4fd0404SClaudiu Manoil 	return 0;
799d4fd0404SClaudiu Manoil }
800d4fd0404SClaudiu Manoil 
801d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr)
802d4fd0404SClaudiu Manoil {
803d4fd0404SClaudiu Manoil 	int size, i;
804d4fd0404SClaudiu Manoil 
805d4fd0404SClaudiu Manoil 	for (i = 0; i < txr->bd_count; i++)
806d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(txr, &txr->tx_swbd[i]);
807d4fd0404SClaudiu Manoil 
808d4fd0404SClaudiu Manoil 	size = txr->bd_count * sizeof(union enetc_tx_bd);
809d4fd0404SClaudiu Manoil 
810d4fd0404SClaudiu Manoil 	dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base);
811d4fd0404SClaudiu Manoil 	txr->bd_base = NULL;
812d4fd0404SClaudiu Manoil 
813d4fd0404SClaudiu Manoil 	vfree(txr->tx_swbd);
814d4fd0404SClaudiu Manoil 	txr->tx_swbd = NULL;
815d4fd0404SClaudiu Manoil }
816d4fd0404SClaudiu Manoil 
817d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv)
818d4fd0404SClaudiu Manoil {
819d4fd0404SClaudiu Manoil 	int i, err;
820d4fd0404SClaudiu Manoil 
821d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
822d4fd0404SClaudiu Manoil 		err = enetc_alloc_txbdr(priv->tx_ring[i]);
823d4fd0404SClaudiu Manoil 
824d4fd0404SClaudiu Manoil 		if (err)
825d4fd0404SClaudiu Manoil 			goto fail;
826d4fd0404SClaudiu Manoil 	}
827d4fd0404SClaudiu Manoil 
828d4fd0404SClaudiu Manoil 	return 0;
829d4fd0404SClaudiu Manoil 
830d4fd0404SClaudiu Manoil fail:
831d4fd0404SClaudiu Manoil 	while (i-- > 0)
832d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
833d4fd0404SClaudiu Manoil 
834d4fd0404SClaudiu Manoil 	return err;
835d4fd0404SClaudiu Manoil }
836d4fd0404SClaudiu Manoil 
837d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv)
838d4fd0404SClaudiu Manoil {
839d4fd0404SClaudiu Manoil 	int i;
840d4fd0404SClaudiu Manoil 
841d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
842d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
843d4fd0404SClaudiu Manoil }
844d4fd0404SClaudiu Manoil 
845434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended)
846d4fd0404SClaudiu Manoil {
847434cebabSClaudiu Manoil 	size_t size = sizeof(union enetc_rx_bd);
848d4fd0404SClaudiu Manoil 	int err;
849d4fd0404SClaudiu Manoil 
850d4fd0404SClaudiu Manoil 	rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd));
851d4fd0404SClaudiu Manoil 	if (!rxr->rx_swbd)
852d4fd0404SClaudiu Manoil 		return -ENOMEM;
853d4fd0404SClaudiu Manoil 
854434cebabSClaudiu Manoil 	if (extended)
855434cebabSClaudiu Manoil 		size *= 2;
856434cebabSClaudiu Manoil 
857434cebabSClaudiu Manoil 	err = enetc_dma_alloc_bdr(rxr, size);
858d4fd0404SClaudiu Manoil 	if (err) {
859d4fd0404SClaudiu Manoil 		vfree(rxr->rx_swbd);
860d4fd0404SClaudiu Manoil 		return err;
861d4fd0404SClaudiu Manoil 	}
862d4fd0404SClaudiu Manoil 
863d4fd0404SClaudiu Manoil 	rxr->next_to_clean = 0;
864d4fd0404SClaudiu Manoil 	rxr->next_to_use = 0;
865d4fd0404SClaudiu Manoil 	rxr->next_to_alloc = 0;
866434cebabSClaudiu Manoil 	rxr->ext_en = extended;
867d4fd0404SClaudiu Manoil 
868d4fd0404SClaudiu Manoil 	return 0;
869d4fd0404SClaudiu Manoil }
870d4fd0404SClaudiu Manoil 
871d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr)
872d4fd0404SClaudiu Manoil {
873d4fd0404SClaudiu Manoil 	int size;
874d4fd0404SClaudiu Manoil 
875d4fd0404SClaudiu Manoil 	size = rxr->bd_count * sizeof(union enetc_rx_bd);
876d4fd0404SClaudiu Manoil 
877d4fd0404SClaudiu Manoil 	dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base);
878d4fd0404SClaudiu Manoil 	rxr->bd_base = NULL;
879d4fd0404SClaudiu Manoil 
880d4fd0404SClaudiu Manoil 	vfree(rxr->rx_swbd);
881d4fd0404SClaudiu Manoil 	rxr->rx_swbd = NULL;
882d4fd0404SClaudiu Manoil }
883d4fd0404SClaudiu Manoil 
884d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv)
885d4fd0404SClaudiu Manoil {
886434cebabSClaudiu Manoil 	bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP);
887d4fd0404SClaudiu Manoil 	int i, err;
888d4fd0404SClaudiu Manoil 
889d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
890434cebabSClaudiu Manoil 		err = enetc_alloc_rxbdr(priv->rx_ring[i], extended);
891d4fd0404SClaudiu Manoil 
892d4fd0404SClaudiu Manoil 		if (err)
893d4fd0404SClaudiu Manoil 			goto fail;
894d4fd0404SClaudiu Manoil 	}
895d4fd0404SClaudiu Manoil 
896d4fd0404SClaudiu Manoil 	return 0;
897d4fd0404SClaudiu Manoil 
898d4fd0404SClaudiu Manoil fail:
899d4fd0404SClaudiu Manoil 	while (i-- > 0)
900d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
901d4fd0404SClaudiu Manoil 
902d4fd0404SClaudiu Manoil 	return err;
903d4fd0404SClaudiu Manoil }
904d4fd0404SClaudiu Manoil 
905d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv)
906d4fd0404SClaudiu Manoil {
907d4fd0404SClaudiu Manoil 	int i;
908d4fd0404SClaudiu Manoil 
909d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
910d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
911d4fd0404SClaudiu Manoil }
912d4fd0404SClaudiu Manoil 
913d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring)
914d4fd0404SClaudiu Manoil {
915d4fd0404SClaudiu Manoil 	int i;
916d4fd0404SClaudiu Manoil 
917d4fd0404SClaudiu Manoil 	if (!tx_ring->tx_swbd)
918d4fd0404SClaudiu Manoil 		return;
919d4fd0404SClaudiu Manoil 
920d4fd0404SClaudiu Manoil 	for (i = 0; i < tx_ring->bd_count; i++) {
921d4fd0404SClaudiu Manoil 		struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i];
922d4fd0404SClaudiu Manoil 
923d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
924d4fd0404SClaudiu Manoil 	}
925d4fd0404SClaudiu Manoil 
926d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = 0;
927d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = 0;
928d4fd0404SClaudiu Manoil }
929d4fd0404SClaudiu Manoil 
930d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring)
931d4fd0404SClaudiu Manoil {
932d4fd0404SClaudiu Manoil 	int i;
933d4fd0404SClaudiu Manoil 
934d4fd0404SClaudiu Manoil 	if (!rx_ring->rx_swbd)
935d4fd0404SClaudiu Manoil 		return;
936d4fd0404SClaudiu Manoil 
937d4fd0404SClaudiu Manoil 	for (i = 0; i < rx_ring->bd_count; i++) {
938d4fd0404SClaudiu Manoil 		struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
939d4fd0404SClaudiu Manoil 
940d4fd0404SClaudiu Manoil 		if (!rx_swbd->page)
941d4fd0404SClaudiu Manoil 			continue;
942d4fd0404SClaudiu Manoil 
943d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
944d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
945d4fd0404SClaudiu Manoil 		__free_page(rx_swbd->page);
946d4fd0404SClaudiu Manoil 		rx_swbd->page = NULL;
947d4fd0404SClaudiu Manoil 	}
948d4fd0404SClaudiu Manoil 
949d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = 0;
950d4fd0404SClaudiu Manoil 	rx_ring->next_to_use = 0;
951d4fd0404SClaudiu Manoil 	rx_ring->next_to_alloc = 0;
952d4fd0404SClaudiu Manoil }
953d4fd0404SClaudiu Manoil 
954d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv)
955d4fd0404SClaudiu Manoil {
956d4fd0404SClaudiu Manoil 	int i;
957d4fd0404SClaudiu Manoil 
958d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
959d4fd0404SClaudiu Manoil 		enetc_free_rx_ring(priv->rx_ring[i]);
960d4fd0404SClaudiu Manoil 
961d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
962d4fd0404SClaudiu Manoil 		enetc_free_tx_ring(priv->tx_ring[i]);
963d4fd0404SClaudiu Manoil }
964d4fd0404SClaudiu Manoil 
965d4fd0404SClaudiu Manoil static int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
966d4fd0404SClaudiu Manoil {
967d4fd0404SClaudiu Manoil 	int size = cbdr->bd_count * sizeof(struct enetc_cbd);
968d4fd0404SClaudiu Manoil 
969d4fd0404SClaudiu Manoil 	cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base,
970d4fd0404SClaudiu Manoil 					   GFP_KERNEL);
971d4fd0404SClaudiu Manoil 	if (!cbdr->bd_base)
972d4fd0404SClaudiu Manoil 		return -ENOMEM;
973d4fd0404SClaudiu Manoil 
974d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
975d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) {
976d4fd0404SClaudiu Manoil 		dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
977d4fd0404SClaudiu Manoil 		return -EINVAL;
978d4fd0404SClaudiu Manoil 	}
979d4fd0404SClaudiu Manoil 
980d4fd0404SClaudiu Manoil 	cbdr->next_to_clean = 0;
981d4fd0404SClaudiu Manoil 	cbdr->next_to_use = 0;
982d4fd0404SClaudiu Manoil 
983d4fd0404SClaudiu Manoil 	return 0;
984d4fd0404SClaudiu Manoil }
985d4fd0404SClaudiu Manoil 
986d4fd0404SClaudiu Manoil static void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
987d4fd0404SClaudiu Manoil {
988d4fd0404SClaudiu Manoil 	int size = cbdr->bd_count * sizeof(struct enetc_cbd);
989d4fd0404SClaudiu Manoil 
990d4fd0404SClaudiu Manoil 	dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
991d4fd0404SClaudiu Manoil 	cbdr->bd_base = NULL;
992d4fd0404SClaudiu Manoil }
993d4fd0404SClaudiu Manoil 
994d4fd0404SClaudiu Manoil static void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr)
995d4fd0404SClaudiu Manoil {
996d4fd0404SClaudiu Manoil 	/* set CBDR cache attributes */
997d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR2,
998d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
999d4fd0404SClaudiu Manoil 
1000d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base));
1001d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base));
1002d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count));
1003d4fd0404SClaudiu Manoil 
1004d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRPIR, 0);
1005d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRCIR, 0);
1006d4fd0404SClaudiu Manoil 
1007d4fd0404SClaudiu Manoil 	/* enable ring */
1008d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRMR, BIT(31));
1009d4fd0404SClaudiu Manoil 
1010d4fd0404SClaudiu Manoil 	cbdr->pir = hw->reg + ENETC_SICBDRPIR;
1011d4fd0404SClaudiu Manoil 	cbdr->cir = hw->reg + ENETC_SICBDRCIR;
1012d4fd0404SClaudiu Manoil }
1013d4fd0404SClaudiu Manoil 
1014d4fd0404SClaudiu Manoil static void enetc_clear_cbdr(struct enetc_hw *hw)
1015d4fd0404SClaudiu Manoil {
1016d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRMR, 0);
1017d4fd0404SClaudiu Manoil }
1018d4fd0404SClaudiu Manoil 
1019d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups)
1020d382563fSClaudiu Manoil {
1021d382563fSClaudiu Manoil 	int *rss_table;
1022d382563fSClaudiu Manoil 	int i;
1023d382563fSClaudiu Manoil 
1024d382563fSClaudiu Manoil 	rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL);
1025d382563fSClaudiu Manoil 	if (!rss_table)
1026d382563fSClaudiu Manoil 		return -ENOMEM;
1027d382563fSClaudiu Manoil 
1028d382563fSClaudiu Manoil 	/* Set up RSS table defaults */
1029d382563fSClaudiu Manoil 	for (i = 0; i < si->num_rss; i++)
1030d382563fSClaudiu Manoil 		rss_table[i] = i % num_groups;
1031d382563fSClaudiu Manoil 
1032d382563fSClaudiu Manoil 	enetc_set_rss_table(si, rss_table, si->num_rss);
1033d382563fSClaudiu Manoil 
1034d382563fSClaudiu Manoil 	kfree(rss_table);
1035d382563fSClaudiu Manoil 
1036d382563fSClaudiu Manoil 	return 0;
1037d382563fSClaudiu Manoil }
1038d382563fSClaudiu Manoil 
1039d4fd0404SClaudiu Manoil static int enetc_configure_si(struct enetc_ndev_priv *priv)
1040d4fd0404SClaudiu Manoil {
1041d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1042d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1043d382563fSClaudiu Manoil 	int err;
1044d4fd0404SClaudiu Manoil 
1045d4fd0404SClaudiu Manoil 	enetc_setup_cbdr(hw, &si->cbd_ring);
1046d4fd0404SClaudiu Manoil 	/* set SI cache attributes */
1047d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR0,
1048d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1049d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI);
1050d4fd0404SClaudiu Manoil 	/* enable SI */
1051d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN);
1052d4fd0404SClaudiu Manoil 
1053d382563fSClaudiu Manoil 	if (si->num_rss) {
1054d382563fSClaudiu Manoil 		err = enetc_setup_default_rss_table(si, priv->num_rx_rings);
1055d382563fSClaudiu Manoil 		if (err)
1056d382563fSClaudiu Manoil 			return err;
1057d382563fSClaudiu Manoil 	}
1058d382563fSClaudiu Manoil 
1059d4fd0404SClaudiu Manoil 	return 0;
1060d4fd0404SClaudiu Manoil }
1061d4fd0404SClaudiu Manoil 
1062d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv)
1063d4fd0404SClaudiu Manoil {
1064d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1065d4fd0404SClaudiu Manoil 	int cpus = num_online_cpus();
1066d4fd0404SClaudiu Manoil 
1067d4fd0404SClaudiu Manoil 	priv->tx_bd_count = ENETC_BDR_DEFAULT_SIZE;
1068d4fd0404SClaudiu Manoil 	priv->rx_bd_count = ENETC_BDR_DEFAULT_SIZE;
1069d4fd0404SClaudiu Manoil 
1070d4fd0404SClaudiu Manoil 	/* Enable all available TX rings in order to configure as many
1071d4fd0404SClaudiu Manoil 	 * priorities as possible, when needed.
1072d4fd0404SClaudiu Manoil 	 * TODO: Make # of TX rings run-time configurable
1073d4fd0404SClaudiu Manoil 	 */
1074d4fd0404SClaudiu Manoil 	priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings);
1075d4fd0404SClaudiu Manoil 	priv->num_tx_rings = si->num_tx_rings;
1076d4fd0404SClaudiu Manoil 	priv->bdr_int_num = cpus;
1077d4fd0404SClaudiu Manoil 
1078d4fd0404SClaudiu Manoil 	/* SI specific */
1079d4fd0404SClaudiu Manoil 	si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE;
1080d4fd0404SClaudiu Manoil }
1081d4fd0404SClaudiu Manoil 
1082d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv)
1083d4fd0404SClaudiu Manoil {
1084d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1085d4fd0404SClaudiu Manoil 	int err;
1086d4fd0404SClaudiu Manoil 
1087d4fd0404SClaudiu Manoil 	err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring);
1088d4fd0404SClaudiu Manoil 	if (err)
1089d4fd0404SClaudiu Manoil 		return err;
1090d4fd0404SClaudiu Manoil 
1091d382563fSClaudiu Manoil 	priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules),
1092d382563fSClaudiu Manoil 				  GFP_KERNEL);
1093d382563fSClaudiu Manoil 	if (!priv->cls_rules) {
1094d382563fSClaudiu Manoil 		err = -ENOMEM;
1095d382563fSClaudiu Manoil 		goto err_alloc_cls;
1096d382563fSClaudiu Manoil 	}
1097d382563fSClaudiu Manoil 
1098d4fd0404SClaudiu Manoil 	err = enetc_configure_si(priv);
1099d4fd0404SClaudiu Manoil 	if (err)
1100d4fd0404SClaudiu Manoil 		goto err_config_si;
1101d4fd0404SClaudiu Manoil 
1102d4fd0404SClaudiu Manoil 	return 0;
1103d4fd0404SClaudiu Manoil 
1104d4fd0404SClaudiu Manoil err_config_si:
1105d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1106d382563fSClaudiu Manoil err_alloc_cls:
1107d4fd0404SClaudiu Manoil 	enetc_clear_cbdr(&si->hw);
1108d4fd0404SClaudiu Manoil 	enetc_free_cbdr(priv->dev, &si->cbd_ring);
1109d4fd0404SClaudiu Manoil 
1110d4fd0404SClaudiu Manoil 	return err;
1111d4fd0404SClaudiu Manoil }
1112d4fd0404SClaudiu Manoil 
1113d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv)
1114d4fd0404SClaudiu Manoil {
1115d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1116d4fd0404SClaudiu Manoil 
1117d4fd0404SClaudiu Manoil 	enetc_clear_cbdr(&si->hw);
1118d4fd0404SClaudiu Manoil 	enetc_free_cbdr(priv->dev, &si->cbd_ring);
1119d382563fSClaudiu Manoil 
1120d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1121d4fd0404SClaudiu Manoil }
1122d4fd0404SClaudiu Manoil 
1123d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1124d4fd0404SClaudiu Manoil {
1125d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1126d4fd0404SClaudiu Manoil 	u32 tbmr;
1127d4fd0404SClaudiu Manoil 
1128d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR0,
1129d4fd0404SClaudiu Manoil 		       lower_32_bits(tx_ring->bd_dma_base));
1130d4fd0404SClaudiu Manoil 
1131d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR1,
1132d4fd0404SClaudiu Manoil 		       upper_32_bits(tx_ring->bd_dma_base));
1133d4fd0404SClaudiu Manoil 
1134d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */
1135d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBLENR,
1136d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(tx_ring->bd_count));
1137d4fd0404SClaudiu Manoil 
1138d4fd0404SClaudiu Manoil 	/* clearing PI/CI registers for Tx not supported, adjust sw indexes */
1139d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR);
1140d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR);
1141d4fd0404SClaudiu Manoil 
1142d4fd0404SClaudiu Manoil 	/* enable Tx ints by setting pkt thr to 1 */
1143d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBICIR0, ENETC_TBICIR0_ICEN | 0x1);
1144d4fd0404SClaudiu Manoil 
1145d4fd0404SClaudiu Manoil 	tbmr = ENETC_TBMR_EN;
1146d4fd0404SClaudiu Manoil 	if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
1147d4fd0404SClaudiu Manoil 		tbmr |= ENETC_TBMR_VIH;
1148d4fd0404SClaudiu Manoil 
1149d4fd0404SClaudiu Manoil 	/* enable ring */
1150d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr);
1151d4fd0404SClaudiu Manoil 
1152d4fd0404SClaudiu Manoil 	tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR);
1153d4fd0404SClaudiu Manoil 	tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR);
1154d4fd0404SClaudiu Manoil 	tx_ring->idr = hw->reg + ENETC_SITXIDR;
1155d4fd0404SClaudiu Manoil }
1156d4fd0404SClaudiu Manoil 
1157d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1158d4fd0404SClaudiu Manoil {
1159d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1160d4fd0404SClaudiu Manoil 	u32 rbmr;
1161d4fd0404SClaudiu Manoil 
1162d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0,
1163d4fd0404SClaudiu Manoil 		       lower_32_bits(rx_ring->bd_dma_base));
1164d4fd0404SClaudiu Manoil 
1165d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1,
1166d4fd0404SClaudiu Manoil 		       upper_32_bits(rx_ring->bd_dma_base));
1167d4fd0404SClaudiu Manoil 
1168d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */
1169d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBLENR,
1170d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(rx_ring->bd_count));
1171d4fd0404SClaudiu Manoil 
1172d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE);
1173d4fd0404SClaudiu Manoil 
1174d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0);
1175d4fd0404SClaudiu Manoil 
1176d4fd0404SClaudiu Manoil 	/* enable Rx ints by setting pkt thr to 1 */
1177d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBICIR0, ENETC_RBICIR0_ICEN | 0x1);
1178d4fd0404SClaudiu Manoil 
1179d4fd0404SClaudiu Manoil 	rbmr = ENETC_RBMR_EN;
1180434cebabSClaudiu Manoil 
1181434cebabSClaudiu Manoil 	if (rx_ring->ext_en)
1182d3982312SY.b. Lu 		rbmr |= ENETC_RBMR_BDS;
1183434cebabSClaudiu Manoil 
1184d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
1185d4fd0404SClaudiu Manoil 		rbmr |= ENETC_RBMR_VTE;
1186d4fd0404SClaudiu Manoil 
1187d4fd0404SClaudiu Manoil 	rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR);
1188d4fd0404SClaudiu Manoil 	rx_ring->idr = hw->reg + ENETC_SIRXIDR;
1189d4fd0404SClaudiu Manoil 
1190d4fd0404SClaudiu Manoil 	enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring));
1191d4fd0404SClaudiu Manoil 
1192d4fd0404SClaudiu Manoil 	/* enable ring */
1193d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1194d4fd0404SClaudiu Manoil }
1195d4fd0404SClaudiu Manoil 
1196d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv)
1197d4fd0404SClaudiu Manoil {
1198d4fd0404SClaudiu Manoil 	int i;
1199d4fd0404SClaudiu Manoil 
1200d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1201d4fd0404SClaudiu Manoil 		enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]);
1202d4fd0404SClaudiu Manoil 
1203d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1204d4fd0404SClaudiu Manoil 		enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1205d4fd0404SClaudiu Manoil }
1206d4fd0404SClaudiu Manoil 
1207d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1208d4fd0404SClaudiu Manoil {
1209d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1210d4fd0404SClaudiu Manoil 
1211d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1212d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0);
1213d4fd0404SClaudiu Manoil }
1214d4fd0404SClaudiu Manoil 
1215d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1216d4fd0404SClaudiu Manoil {
1217d4fd0404SClaudiu Manoil 	int delay = 8, timeout = 100;
1218d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1219d4fd0404SClaudiu Manoil 
1220d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1221d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0);
1222d4fd0404SClaudiu Manoil 
1223d4fd0404SClaudiu Manoil 	/* wait for busy to clear */
1224d4fd0404SClaudiu Manoil 	while (delay < timeout &&
1225d4fd0404SClaudiu Manoil 	       enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) {
1226d4fd0404SClaudiu Manoil 		msleep(delay);
1227d4fd0404SClaudiu Manoil 		delay *= 2;
1228d4fd0404SClaudiu Manoil 	}
1229d4fd0404SClaudiu Manoil 
1230d4fd0404SClaudiu Manoil 	if (delay >= timeout)
1231d4fd0404SClaudiu Manoil 		netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n",
1232d4fd0404SClaudiu Manoil 			    idx);
1233d4fd0404SClaudiu Manoil }
1234d4fd0404SClaudiu Manoil 
1235d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv)
1236d4fd0404SClaudiu Manoil {
1237d4fd0404SClaudiu Manoil 	int i;
1238d4fd0404SClaudiu Manoil 
1239d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1240d4fd0404SClaudiu Manoil 		enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]);
1241d4fd0404SClaudiu Manoil 
1242d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1243d4fd0404SClaudiu Manoil 		enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1244d4fd0404SClaudiu Manoil 
1245d4fd0404SClaudiu Manoil 	udelay(1);
1246d4fd0404SClaudiu Manoil }
1247d4fd0404SClaudiu Manoil 
1248d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv)
1249d4fd0404SClaudiu Manoil {
1250d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1251d4fd0404SClaudiu Manoil 	cpumask_t cpu_mask;
1252d4fd0404SClaudiu Manoil 	int i, j, err;
1253d4fd0404SClaudiu Manoil 
1254d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1255d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1256d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1257d4fd0404SClaudiu Manoil 		int entry = ENETC_BDR_INT_BASE_IDX + i;
1258d4fd0404SClaudiu Manoil 		struct enetc_hw *hw = &priv->si->hw;
1259d4fd0404SClaudiu Manoil 
1260d4fd0404SClaudiu Manoil 		snprintf(v->name, sizeof(v->name), "%s-rxtx%d",
1261d4fd0404SClaudiu Manoil 			 priv->ndev->name, i);
1262d4fd0404SClaudiu Manoil 		err = request_irq(irq, enetc_msix, 0, v->name, v);
1263d4fd0404SClaudiu Manoil 		if (err) {
1264d4fd0404SClaudiu Manoil 			dev_err(priv->dev, "request_irq() failed!\n");
1265d4fd0404SClaudiu Manoil 			goto irq_err;
1266d4fd0404SClaudiu Manoil 		}
1267d4fd0404SClaudiu Manoil 
1268d4fd0404SClaudiu Manoil 		v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER);
1269d4fd0404SClaudiu Manoil 		v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER);
1270d4fd0404SClaudiu Manoil 
1271d4fd0404SClaudiu Manoil 		enetc_wr(hw, ENETC_SIMSIRRV(i), entry);
1272d4fd0404SClaudiu Manoil 
1273d4fd0404SClaudiu Manoil 		for (j = 0; j < v->count_tx_rings; j++) {
1274d4fd0404SClaudiu Manoil 			int idx = v->tx_ring[j].index;
1275d4fd0404SClaudiu Manoil 
1276d4fd0404SClaudiu Manoil 			enetc_wr(hw, ENETC_SIMSITRV(idx), entry);
1277d4fd0404SClaudiu Manoil 		}
1278d4fd0404SClaudiu Manoil 		cpumask_clear(&cpu_mask);
1279d4fd0404SClaudiu Manoil 		cpumask_set_cpu(i % num_online_cpus(), &cpu_mask);
1280d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, &cpu_mask);
1281d4fd0404SClaudiu Manoil 	}
1282d4fd0404SClaudiu Manoil 
1283d4fd0404SClaudiu Manoil 	return 0;
1284d4fd0404SClaudiu Manoil 
1285d4fd0404SClaudiu Manoil irq_err:
1286d4fd0404SClaudiu Manoil 	while (i--) {
1287d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1288d4fd0404SClaudiu Manoil 
1289d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1290d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1291d4fd0404SClaudiu Manoil 	}
1292d4fd0404SClaudiu Manoil 
1293d4fd0404SClaudiu Manoil 	return err;
1294d4fd0404SClaudiu Manoil }
1295d4fd0404SClaudiu Manoil 
1296d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv)
1297d4fd0404SClaudiu Manoil {
1298d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1299d4fd0404SClaudiu Manoil 	int i;
1300d4fd0404SClaudiu Manoil 
1301d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1302d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1303d4fd0404SClaudiu Manoil 
1304d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1305d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1306d4fd0404SClaudiu Manoil 	}
1307d4fd0404SClaudiu Manoil }
1308d4fd0404SClaudiu Manoil 
1309d4fd0404SClaudiu Manoil static void enetc_enable_interrupts(struct enetc_ndev_priv *priv)
1310d4fd0404SClaudiu Manoil {
1311d4fd0404SClaudiu Manoil 	int i;
1312d4fd0404SClaudiu Manoil 
1313d4fd0404SClaudiu Manoil 	/* enable Tx & Rx event indication */
1314d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1315d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(&priv->si->hw, i,
1316d4fd0404SClaudiu Manoil 			       ENETC_RBIER, ENETC_RBIER_RXTIE);
1317d4fd0404SClaudiu Manoil 	}
1318d4fd0404SClaudiu Manoil 
1319d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1320d4fd0404SClaudiu Manoil 		enetc_txbdr_wr(&priv->si->hw, i,
1321d4fd0404SClaudiu Manoil 			       ENETC_TBIER, ENETC_TBIER_TXTIE);
1322d4fd0404SClaudiu Manoil 	}
1323d4fd0404SClaudiu Manoil }
1324d4fd0404SClaudiu Manoil 
1325d4fd0404SClaudiu Manoil static void enetc_disable_interrupts(struct enetc_ndev_priv *priv)
1326d4fd0404SClaudiu Manoil {
1327d4fd0404SClaudiu Manoil 	int i;
1328d4fd0404SClaudiu Manoil 
1329d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1330d4fd0404SClaudiu Manoil 		enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0);
1331d4fd0404SClaudiu Manoil 
1332d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1333d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0);
1334d4fd0404SClaudiu Manoil }
1335d4fd0404SClaudiu Manoil 
1336d4fd0404SClaudiu Manoil static void adjust_link(struct net_device *ndev)
1337d4fd0404SClaudiu Manoil {
13382e47cb41SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1339d4fd0404SClaudiu Manoil 	struct phy_device *phydev = ndev->phydev;
1340d4fd0404SClaudiu Manoil 
13412e47cb41SPo Liu 	if (priv->active_offloads & ENETC_F_QBV)
13422e47cb41SPo Liu 		enetc_sched_speed_set(ndev);
13432e47cb41SPo Liu 
1344d4fd0404SClaudiu Manoil 	phy_print_status(phydev);
1345d4fd0404SClaudiu Manoil }
1346d4fd0404SClaudiu Manoil 
1347d4fd0404SClaudiu Manoil static int enetc_phy_connect(struct net_device *ndev)
1348d4fd0404SClaudiu Manoil {
1349d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1350d4fd0404SClaudiu Manoil 	struct phy_device *phydev;
1351a6a10d45SYangbo Lu 	struct ethtool_eee edata;
1352d4fd0404SClaudiu Manoil 
1353d4fd0404SClaudiu Manoil 	if (!priv->phy_node)
1354d4fd0404SClaudiu Manoil 		return 0; /* phy-less mode */
1355d4fd0404SClaudiu Manoil 
1356d4fd0404SClaudiu Manoil 	phydev = of_phy_connect(ndev, priv->phy_node, &adjust_link,
1357d4fd0404SClaudiu Manoil 				0, priv->if_mode);
1358d4fd0404SClaudiu Manoil 	if (!phydev) {
1359d4fd0404SClaudiu Manoil 		dev_err(&ndev->dev, "could not attach to PHY\n");
1360d4fd0404SClaudiu Manoil 		return -ENODEV;
1361d4fd0404SClaudiu Manoil 	}
1362d4fd0404SClaudiu Manoil 
1363d4fd0404SClaudiu Manoil 	phy_attached_info(phydev);
1364d4fd0404SClaudiu Manoil 
1365a6a10d45SYangbo Lu 	/* disable EEE autoneg, until ENETC driver supports it */
1366a6a10d45SYangbo Lu 	memset(&edata, 0, sizeof(struct ethtool_eee));
1367a6a10d45SYangbo Lu 	phy_ethtool_set_eee(phydev, &edata);
1368a6a10d45SYangbo Lu 
1369d4fd0404SClaudiu Manoil 	return 0;
1370d4fd0404SClaudiu Manoil }
1371d4fd0404SClaudiu Manoil 
1372d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev)
1373d4fd0404SClaudiu Manoil {
1374d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1375d4fd0404SClaudiu Manoil 	int i, err;
1376d4fd0404SClaudiu Manoil 
1377d4fd0404SClaudiu Manoil 	err = enetc_setup_irqs(priv);
1378d4fd0404SClaudiu Manoil 	if (err)
1379d4fd0404SClaudiu Manoil 		return err;
1380d4fd0404SClaudiu Manoil 
1381d4fd0404SClaudiu Manoil 	err = enetc_phy_connect(ndev);
1382d4fd0404SClaudiu Manoil 	if (err)
1383d4fd0404SClaudiu Manoil 		goto err_phy_connect;
1384d4fd0404SClaudiu Manoil 
1385d4fd0404SClaudiu Manoil 	err = enetc_alloc_tx_resources(priv);
1386d4fd0404SClaudiu Manoil 	if (err)
1387d4fd0404SClaudiu Manoil 		goto err_alloc_tx;
1388d4fd0404SClaudiu Manoil 
1389d4fd0404SClaudiu Manoil 	err = enetc_alloc_rx_resources(priv);
1390d4fd0404SClaudiu Manoil 	if (err)
1391d4fd0404SClaudiu Manoil 		goto err_alloc_rx;
1392d4fd0404SClaudiu Manoil 
1393d4fd0404SClaudiu Manoil 	enetc_setup_bdrs(priv);
1394d4fd0404SClaudiu Manoil 
1395d4fd0404SClaudiu Manoil 	err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1396d4fd0404SClaudiu Manoil 	if (err)
1397d4fd0404SClaudiu Manoil 		goto err_set_queues;
1398d4fd0404SClaudiu Manoil 
1399d4fd0404SClaudiu Manoil 	err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings);
1400d4fd0404SClaudiu Manoil 	if (err)
1401d4fd0404SClaudiu Manoil 		goto err_set_queues;
1402d4fd0404SClaudiu Manoil 
1403d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++)
1404d4fd0404SClaudiu Manoil 		napi_enable(&priv->int_vector[i]->napi);
1405d4fd0404SClaudiu Manoil 
1406d4fd0404SClaudiu Manoil 	enetc_enable_interrupts(priv);
1407d4fd0404SClaudiu Manoil 
1408d4fd0404SClaudiu Manoil 	if (ndev->phydev)
1409d4fd0404SClaudiu Manoil 		phy_start(ndev->phydev);
1410d4fd0404SClaudiu Manoil 	else
1411d4fd0404SClaudiu Manoil 		netif_carrier_on(ndev);
1412d4fd0404SClaudiu Manoil 
1413d4fd0404SClaudiu Manoil 	netif_tx_start_all_queues(ndev);
1414d4fd0404SClaudiu Manoil 
1415d4fd0404SClaudiu Manoil 	return 0;
1416d4fd0404SClaudiu Manoil 
1417d4fd0404SClaudiu Manoil err_set_queues:
1418d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1419d4fd0404SClaudiu Manoil err_alloc_rx:
1420d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1421d4fd0404SClaudiu Manoil err_alloc_tx:
1422d4fd0404SClaudiu Manoil 	if (ndev->phydev)
1423d4fd0404SClaudiu Manoil 		phy_disconnect(ndev->phydev);
1424d4fd0404SClaudiu Manoil err_phy_connect:
1425d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1426d4fd0404SClaudiu Manoil 
1427d4fd0404SClaudiu Manoil 	return err;
1428d4fd0404SClaudiu Manoil }
1429d4fd0404SClaudiu Manoil 
1430d4fd0404SClaudiu Manoil int enetc_close(struct net_device *ndev)
1431d4fd0404SClaudiu Manoil {
1432d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1433d4fd0404SClaudiu Manoil 	int i;
1434d4fd0404SClaudiu Manoil 
1435d4fd0404SClaudiu Manoil 	netif_tx_stop_all_queues(ndev);
1436d4fd0404SClaudiu Manoil 
1437d4fd0404SClaudiu Manoil 	if (ndev->phydev) {
1438d4fd0404SClaudiu Manoil 		phy_stop(ndev->phydev);
1439d4fd0404SClaudiu Manoil 		phy_disconnect(ndev->phydev);
1440d4fd0404SClaudiu Manoil 	} else {
1441d4fd0404SClaudiu Manoil 		netif_carrier_off(ndev);
1442d4fd0404SClaudiu Manoil 	}
1443d4fd0404SClaudiu Manoil 
1444d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1445d4fd0404SClaudiu Manoil 		napi_synchronize(&priv->int_vector[i]->napi);
1446d4fd0404SClaudiu Manoil 		napi_disable(&priv->int_vector[i]->napi);
1447d4fd0404SClaudiu Manoil 	}
1448d4fd0404SClaudiu Manoil 
1449d4fd0404SClaudiu Manoil 	enetc_disable_interrupts(priv);
1450d4fd0404SClaudiu Manoil 	enetc_clear_bdrs(priv);
1451d4fd0404SClaudiu Manoil 
1452d4fd0404SClaudiu Manoil 	enetc_free_rxtx_rings(priv);
1453d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1454d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1455d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1456d4fd0404SClaudiu Manoil 
1457d4fd0404SClaudiu Manoil 	return 0;
1458d4fd0404SClaudiu Manoil }
1459d4fd0404SClaudiu Manoil 
146013baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data)
1461cbe9e835SCamelia Groza {
1462cbe9e835SCamelia Groza 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1463cbe9e835SCamelia Groza 	struct tc_mqprio_qopt *mqprio = type_data;
1464cbe9e835SCamelia Groza 	struct enetc_bdr *tx_ring;
1465cbe9e835SCamelia Groza 	u8 num_tc;
1466cbe9e835SCamelia Groza 	int i;
1467cbe9e835SCamelia Groza 
1468cbe9e835SCamelia Groza 	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
1469cbe9e835SCamelia Groza 	num_tc = mqprio->num_tc;
1470cbe9e835SCamelia Groza 
1471cbe9e835SCamelia Groza 	if (!num_tc) {
1472cbe9e835SCamelia Groza 		netdev_reset_tc(ndev);
1473cbe9e835SCamelia Groza 		netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1474cbe9e835SCamelia Groza 
1475cbe9e835SCamelia Groza 		/* Reset all ring priorities to 0 */
1476cbe9e835SCamelia Groza 		for (i = 0; i < priv->num_tx_rings; i++) {
1477cbe9e835SCamelia Groza 			tx_ring = priv->tx_ring[i];
1478cbe9e835SCamelia Groza 			enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0);
1479cbe9e835SCamelia Groza 		}
1480cbe9e835SCamelia Groza 
1481cbe9e835SCamelia Groza 		return 0;
1482cbe9e835SCamelia Groza 	}
1483cbe9e835SCamelia Groza 
1484cbe9e835SCamelia Groza 	/* Check if we have enough BD rings available to accommodate all TCs */
1485cbe9e835SCamelia Groza 	if (num_tc > priv->num_tx_rings) {
1486cbe9e835SCamelia Groza 		netdev_err(ndev, "Max %d traffic classes supported\n",
1487cbe9e835SCamelia Groza 			   priv->num_tx_rings);
1488cbe9e835SCamelia Groza 		return -EINVAL;
1489cbe9e835SCamelia Groza 	}
1490cbe9e835SCamelia Groza 
1491cbe9e835SCamelia Groza 	/* For the moment, we use only one BD ring per TC.
1492cbe9e835SCamelia Groza 	 *
1493cbe9e835SCamelia Groza 	 * Configure num_tc BD rings with increasing priorities.
1494cbe9e835SCamelia Groza 	 */
1495cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++) {
1496cbe9e835SCamelia Groza 		tx_ring = priv->tx_ring[i];
1497cbe9e835SCamelia Groza 		enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i);
1498cbe9e835SCamelia Groza 	}
1499cbe9e835SCamelia Groza 
1500cbe9e835SCamelia Groza 	/* Reset the number of netdev queues based on the TC count */
1501cbe9e835SCamelia Groza 	netif_set_real_num_tx_queues(ndev, num_tc);
1502cbe9e835SCamelia Groza 
1503cbe9e835SCamelia Groza 	netdev_set_num_tc(ndev, num_tc);
1504cbe9e835SCamelia Groza 
1505cbe9e835SCamelia Groza 	/* Each TC is associated with one netdev queue */
1506cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++)
1507cbe9e835SCamelia Groza 		netdev_set_tc_queue(ndev, i, 1, i);
1508cbe9e835SCamelia Groza 
1509cbe9e835SCamelia Groza 	return 0;
1510cbe9e835SCamelia Groza }
1511cbe9e835SCamelia Groza 
151234c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type,
151334c6adf1SPo Liu 		   void *type_data)
151434c6adf1SPo Liu {
151534c6adf1SPo Liu 	switch (type) {
151634c6adf1SPo Liu 	case TC_SETUP_QDISC_MQPRIO:
151734c6adf1SPo Liu 		return enetc_setup_tc_mqprio(ndev, type_data);
151834c6adf1SPo Liu 	case TC_SETUP_QDISC_TAPRIO:
151934c6adf1SPo Liu 		return enetc_setup_tc_taprio(ndev, type_data);
1520c431047cSPo Liu 	case TC_SETUP_QDISC_CBS:
1521c431047cSPo Liu 		return enetc_setup_tc_cbs(ndev, type_data);
15220d08c9ecSPo Liu 	case TC_SETUP_QDISC_ETF:
15230d08c9ecSPo Liu 		return enetc_setup_tc_txtime(ndev, type_data);
152434c6adf1SPo Liu 	default:
152534c6adf1SPo Liu 		return -EOPNOTSUPP;
152634c6adf1SPo Liu 	}
152734c6adf1SPo Liu }
152834c6adf1SPo Liu 
1529d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev)
1530d4fd0404SClaudiu Manoil {
1531d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1532d4fd0404SClaudiu Manoil 	struct net_device_stats *stats = &ndev->stats;
1533d4fd0404SClaudiu Manoil 	unsigned long packets = 0, bytes = 0;
1534d4fd0404SClaudiu Manoil 	int i;
1535d4fd0404SClaudiu Manoil 
1536d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1537d4fd0404SClaudiu Manoil 		packets += priv->rx_ring[i]->stats.packets;
1538d4fd0404SClaudiu Manoil 		bytes	+= priv->rx_ring[i]->stats.bytes;
1539d4fd0404SClaudiu Manoil 	}
1540d4fd0404SClaudiu Manoil 
1541d4fd0404SClaudiu Manoil 	stats->rx_packets = packets;
1542d4fd0404SClaudiu Manoil 	stats->rx_bytes = bytes;
1543d4fd0404SClaudiu Manoil 	bytes = 0;
1544d4fd0404SClaudiu Manoil 	packets = 0;
1545d4fd0404SClaudiu Manoil 
1546d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1547d4fd0404SClaudiu Manoil 		packets += priv->tx_ring[i]->stats.packets;
1548d4fd0404SClaudiu Manoil 		bytes	+= priv->tx_ring[i]->stats.bytes;
1549d4fd0404SClaudiu Manoil 	}
1550d4fd0404SClaudiu Manoil 
1551d4fd0404SClaudiu Manoil 	stats->tx_packets = packets;
1552d4fd0404SClaudiu Manoil 	stats->tx_bytes = bytes;
1553d4fd0404SClaudiu Manoil 
1554d4fd0404SClaudiu Manoil 	return stats;
1555d4fd0404SClaudiu Manoil }
1556d4fd0404SClaudiu Manoil 
1557d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en)
1558d382563fSClaudiu Manoil {
1559d382563fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1560d382563fSClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
1561d382563fSClaudiu Manoil 	u32 reg;
1562d382563fSClaudiu Manoil 
1563d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings);
1564d382563fSClaudiu Manoil 
1565d382563fSClaudiu Manoil 	reg = enetc_rd(hw, ENETC_SIMR);
1566d382563fSClaudiu Manoil 	reg &= ~ENETC_SIMR_RSSE;
1567d382563fSClaudiu Manoil 	reg |= (en) ? ENETC_SIMR_RSSE : 0;
1568d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, reg);
1569d382563fSClaudiu Manoil 
1570d382563fSClaudiu Manoil 	return 0;
1571d382563fSClaudiu Manoil }
1572d382563fSClaudiu Manoil 
1573*79e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en)
1574*79e49982SPo Liu {
1575*79e49982SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1576*79e49982SPo Liu 
1577*79e49982SPo Liu 	if (en) {
1578*79e49982SPo Liu 		priv->active_offloads |= ENETC_F_QCI;
1579*79e49982SPo Liu 		enetc_get_max_cap(priv);
1580*79e49982SPo Liu 		enetc_psfp_enable(&priv->si->hw);
1581*79e49982SPo Liu 	} else {
1582*79e49982SPo Liu 		priv->active_offloads &= ~ENETC_F_QCI;
1583*79e49982SPo Liu 		memset(&priv->psfp_cap, 0, sizeof(struct psfp_cap));
1584*79e49982SPo Liu 		enetc_psfp_disable(&priv->si->hw);
1585*79e49982SPo Liu 	}
1586*79e49982SPo Liu 
1587*79e49982SPo Liu 	return 0;
1588*79e49982SPo Liu }
1589*79e49982SPo Liu 
1590d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev,
1591d382563fSClaudiu Manoil 		       netdev_features_t features)
1592d382563fSClaudiu Manoil {
1593d382563fSClaudiu Manoil 	netdev_features_t changed = ndev->features ^ features;
1594d382563fSClaudiu Manoil 
1595d382563fSClaudiu Manoil 	if (changed & NETIF_F_RXHASH)
1596d382563fSClaudiu Manoil 		enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH));
1597d382563fSClaudiu Manoil 
1598*79e49982SPo Liu 	if (changed & NETIF_F_HW_TC)
1599*79e49982SPo Liu 		enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC));
1600*79e49982SPo Liu 
1601d382563fSClaudiu Manoil 	return 0;
1602d382563fSClaudiu Manoil }
1603d382563fSClaudiu Manoil 
1604434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1605d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr)
1606d3982312SY.b. Lu {
1607d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1608d3982312SY.b. Lu 	struct hwtstamp_config config;
1609434cebabSClaudiu Manoil 	int ao;
1610d3982312SY.b. Lu 
1611d3982312SY.b. Lu 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
1612d3982312SY.b. Lu 		return -EFAULT;
1613d3982312SY.b. Lu 
1614d3982312SY.b. Lu 	switch (config.tx_type) {
1615d3982312SY.b. Lu 	case HWTSTAMP_TX_OFF:
1616d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_TX_TSTAMP;
1617d3982312SY.b. Lu 		break;
1618d3982312SY.b. Lu 	case HWTSTAMP_TX_ON:
1619d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_TX_TSTAMP;
1620d3982312SY.b. Lu 		break;
1621d3982312SY.b. Lu 	default:
1622d3982312SY.b. Lu 		return -ERANGE;
1623d3982312SY.b. Lu 	}
1624d3982312SY.b. Lu 
1625434cebabSClaudiu Manoil 	ao = priv->active_offloads;
1626d3982312SY.b. Lu 	switch (config.rx_filter) {
1627d3982312SY.b. Lu 	case HWTSTAMP_FILTER_NONE:
1628d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_RX_TSTAMP;
1629d3982312SY.b. Lu 		break;
1630d3982312SY.b. Lu 	default:
1631d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_RX_TSTAMP;
1632d3982312SY.b. Lu 		config.rx_filter = HWTSTAMP_FILTER_ALL;
1633d3982312SY.b. Lu 	}
1634d3982312SY.b. Lu 
1635434cebabSClaudiu Manoil 	if (netif_running(ndev) && ao != priv->active_offloads) {
1636434cebabSClaudiu Manoil 		enetc_close(ndev);
1637434cebabSClaudiu Manoil 		enetc_open(ndev);
1638434cebabSClaudiu Manoil 	}
1639434cebabSClaudiu Manoil 
1640d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1641d3982312SY.b. Lu 	       -EFAULT : 0;
1642d3982312SY.b. Lu }
1643d3982312SY.b. Lu 
1644d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr)
1645d3982312SY.b. Lu {
1646d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1647d3982312SY.b. Lu 	struct hwtstamp_config config;
1648d3982312SY.b. Lu 
1649d3982312SY.b. Lu 	config.flags = 0;
1650d3982312SY.b. Lu 
1651d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_TX_TSTAMP)
1652d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_ON;
1653d3982312SY.b. Lu 	else
1654d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_OFF;
1655d3982312SY.b. Lu 
1656d3982312SY.b. Lu 	config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ?
1657d3982312SY.b. Lu 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE;
1658d3982312SY.b. Lu 
1659d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1660d3982312SY.b. Lu 	       -EFAULT : 0;
1661d3982312SY.b. Lu }
1662d3982312SY.b. Lu #endif
1663d3982312SY.b. Lu 
1664d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
1665d3982312SY.b. Lu {
1666434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1667d3982312SY.b. Lu 	if (cmd == SIOCSHWTSTAMP)
1668d3982312SY.b. Lu 		return enetc_hwtstamp_set(ndev, rq);
1669d3982312SY.b. Lu 	if (cmd == SIOCGHWTSTAMP)
1670d3982312SY.b. Lu 		return enetc_hwtstamp_get(ndev, rq);
1671d3982312SY.b. Lu #endif
1672a613bafeSMichael Walle 
1673a613bafeSMichael Walle 	if (!ndev->phydev)
1674c55b810aSMichael Walle 		return -EOPNOTSUPP;
1675a613bafeSMichael Walle 	return phy_mii_ioctl(ndev->phydev, rq, cmd);
1676d3982312SY.b. Lu }
1677d3982312SY.b. Lu 
1678d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv)
1679d4fd0404SClaudiu Manoil {
1680d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1681d4fd0404SClaudiu Manoil 	int size, v_tx_rings;
1682d4fd0404SClaudiu Manoil 	int i, n, err, nvec;
1683d4fd0404SClaudiu Manoil 
1684d4fd0404SClaudiu Manoil 	nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num;
1685d4fd0404SClaudiu Manoil 	/* allocate MSIX for both messaging and Rx/Tx interrupts */
1686d4fd0404SClaudiu Manoil 	n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX);
1687d4fd0404SClaudiu Manoil 
1688d4fd0404SClaudiu Manoil 	if (n < 0)
1689d4fd0404SClaudiu Manoil 		return n;
1690d4fd0404SClaudiu Manoil 
1691d4fd0404SClaudiu Manoil 	if (n != nvec)
1692d4fd0404SClaudiu Manoil 		return -EPERM;
1693d4fd0404SClaudiu Manoil 
1694d4fd0404SClaudiu Manoil 	/* # of tx rings per int vector */
1695d4fd0404SClaudiu Manoil 	v_tx_rings = priv->num_tx_rings / priv->bdr_int_num;
1696d4fd0404SClaudiu Manoil 	size = sizeof(struct enetc_int_vector) +
1697d4fd0404SClaudiu Manoil 	       sizeof(struct enetc_bdr) * v_tx_rings;
1698d4fd0404SClaudiu Manoil 
1699d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1700d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v;
1701d4fd0404SClaudiu Manoil 		struct enetc_bdr *bdr;
1702d4fd0404SClaudiu Manoil 		int j;
1703d4fd0404SClaudiu Manoil 
1704d4fd0404SClaudiu Manoil 		v = kzalloc(size, GFP_KERNEL);
1705d4fd0404SClaudiu Manoil 		if (!v) {
1706d4fd0404SClaudiu Manoil 			err = -ENOMEM;
1707d4fd0404SClaudiu Manoil 			goto fail;
1708d4fd0404SClaudiu Manoil 		}
1709d4fd0404SClaudiu Manoil 
1710d4fd0404SClaudiu Manoil 		priv->int_vector[i] = v;
1711d4fd0404SClaudiu Manoil 
1712d4fd0404SClaudiu Manoil 		netif_napi_add(priv->ndev, &v->napi, enetc_poll,
1713d4fd0404SClaudiu Manoil 			       NAPI_POLL_WEIGHT);
1714d4fd0404SClaudiu Manoil 		v->count_tx_rings = v_tx_rings;
1715d4fd0404SClaudiu Manoil 
1716d4fd0404SClaudiu Manoil 		for (j = 0; j < v_tx_rings; j++) {
1717d4fd0404SClaudiu Manoil 			int idx;
1718d4fd0404SClaudiu Manoil 
1719d4fd0404SClaudiu Manoil 			/* default tx ring mapping policy */
1720d4fd0404SClaudiu Manoil 			if (priv->bdr_int_num == ENETC_MAX_BDR_INT)
1721d4fd0404SClaudiu Manoil 				idx = 2 * j + i; /* 2 CPUs */
1722d4fd0404SClaudiu Manoil 			else
1723d4fd0404SClaudiu Manoil 				idx = j + i * v_tx_rings; /* default */
1724d4fd0404SClaudiu Manoil 
1725d4fd0404SClaudiu Manoil 			__set_bit(idx, &v->tx_rings_map);
1726d4fd0404SClaudiu Manoil 			bdr = &v->tx_ring[j];
1727d4fd0404SClaudiu Manoil 			bdr->index = idx;
1728d4fd0404SClaudiu Manoil 			bdr->ndev = priv->ndev;
1729d4fd0404SClaudiu Manoil 			bdr->dev = priv->dev;
1730d4fd0404SClaudiu Manoil 			bdr->bd_count = priv->tx_bd_count;
1731d4fd0404SClaudiu Manoil 			priv->tx_ring[idx] = bdr;
1732d4fd0404SClaudiu Manoil 		}
1733d4fd0404SClaudiu Manoil 
1734d4fd0404SClaudiu Manoil 		bdr = &v->rx_ring;
1735d4fd0404SClaudiu Manoil 		bdr->index = i;
1736d4fd0404SClaudiu Manoil 		bdr->ndev = priv->ndev;
1737d4fd0404SClaudiu Manoil 		bdr->dev = priv->dev;
1738d4fd0404SClaudiu Manoil 		bdr->bd_count = priv->rx_bd_count;
1739d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = bdr;
1740d4fd0404SClaudiu Manoil 	}
1741d4fd0404SClaudiu Manoil 
1742d4fd0404SClaudiu Manoil 	return 0;
1743d4fd0404SClaudiu Manoil 
1744d4fd0404SClaudiu Manoil fail:
1745d4fd0404SClaudiu Manoil 	while (i--) {
1746d4fd0404SClaudiu Manoil 		netif_napi_del(&priv->int_vector[i]->napi);
1747d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1748d4fd0404SClaudiu Manoil 	}
1749d4fd0404SClaudiu Manoil 
1750d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(pdev);
1751d4fd0404SClaudiu Manoil 
1752d4fd0404SClaudiu Manoil 	return err;
1753d4fd0404SClaudiu Manoil }
1754d4fd0404SClaudiu Manoil 
1755d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv)
1756d4fd0404SClaudiu Manoil {
1757d4fd0404SClaudiu Manoil 	int i;
1758d4fd0404SClaudiu Manoil 
1759d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1760d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1761d4fd0404SClaudiu Manoil 
1762d4fd0404SClaudiu Manoil 		netif_napi_del(&v->napi);
1763d4fd0404SClaudiu Manoil 	}
1764d4fd0404SClaudiu Manoil 
1765d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1766d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = NULL;
1767d4fd0404SClaudiu Manoil 
1768d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1769d4fd0404SClaudiu Manoil 		priv->tx_ring[i] = NULL;
1770d4fd0404SClaudiu Manoil 
1771d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1772d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1773d4fd0404SClaudiu Manoil 		priv->int_vector[i] = NULL;
1774d4fd0404SClaudiu Manoil 	}
1775d4fd0404SClaudiu Manoil 
1776d4fd0404SClaudiu Manoil 	/* disable all MSIX for this device */
1777d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(priv->si->pdev);
1778d4fd0404SClaudiu Manoil }
1779d4fd0404SClaudiu Manoil 
1780d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si)
1781d4fd0404SClaudiu Manoil {
1782d4fd0404SClaudiu Manoil 	char *p = (char *)si - si->pad;
1783d4fd0404SClaudiu Manoil 
1784d4fd0404SClaudiu Manoil 	kfree(p);
1785d4fd0404SClaudiu Manoil }
1786d4fd0404SClaudiu Manoil 
1787d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si)
1788d4fd0404SClaudiu Manoil {
1789d4fd0404SClaudiu Manoil 	if (si->pdev->revision == ENETC_REV1)
1790d4fd0404SClaudiu Manoil 		si->errata = ENETC_ERR_TXCSUM | ENETC_ERR_VLAN_ISOL |
1791d4fd0404SClaudiu Manoil 			     ENETC_ERR_UCMCSWP;
1792d4fd0404SClaudiu Manoil }
1793d4fd0404SClaudiu Manoil 
1794d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv)
1795d4fd0404SClaudiu Manoil {
1796d4fd0404SClaudiu Manoil 	struct enetc_si *si, *p;
1797d4fd0404SClaudiu Manoil 	struct enetc_hw *hw;
1798d4fd0404SClaudiu Manoil 	size_t alloc_size;
1799d4fd0404SClaudiu Manoil 	int err, len;
1800d4fd0404SClaudiu Manoil 
1801d4fd0404SClaudiu Manoil 	pcie_flr(pdev);
1802d4fd0404SClaudiu Manoil 	err = pci_enable_device_mem(pdev);
1803d4fd0404SClaudiu Manoil 	if (err) {
1804d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "device enable failed\n");
1805d4fd0404SClaudiu Manoil 		return err;
1806d4fd0404SClaudiu Manoil 	}
1807d4fd0404SClaudiu Manoil 
1808d4fd0404SClaudiu Manoil 	/* set up for high or low dma */
1809d4fd0404SClaudiu Manoil 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1810d4fd0404SClaudiu Manoil 	if (err) {
1811d4fd0404SClaudiu Manoil 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1812d4fd0404SClaudiu Manoil 		if (err) {
1813d4fd0404SClaudiu Manoil 			dev_err(&pdev->dev,
1814d4fd0404SClaudiu Manoil 				"DMA configuration failed: 0x%x\n", err);
1815d4fd0404SClaudiu Manoil 			goto err_dma;
1816d4fd0404SClaudiu Manoil 		}
1817d4fd0404SClaudiu Manoil 	}
1818d4fd0404SClaudiu Manoil 
1819d4fd0404SClaudiu Manoil 	err = pci_request_mem_regions(pdev, name);
1820d4fd0404SClaudiu Manoil 	if (err) {
1821d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err);
1822d4fd0404SClaudiu Manoil 		goto err_pci_mem_reg;
1823d4fd0404SClaudiu Manoil 	}
1824d4fd0404SClaudiu Manoil 
1825d4fd0404SClaudiu Manoil 	pci_set_master(pdev);
1826d4fd0404SClaudiu Manoil 
1827d4fd0404SClaudiu Manoil 	alloc_size = sizeof(struct enetc_si);
1828d4fd0404SClaudiu Manoil 	if (sizeof_priv) {
1829d4fd0404SClaudiu Manoil 		/* align priv to 32B */
1830d4fd0404SClaudiu Manoil 		alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN);
1831d4fd0404SClaudiu Manoil 		alloc_size += sizeof_priv;
1832d4fd0404SClaudiu Manoil 	}
1833d4fd0404SClaudiu Manoil 	/* force 32B alignment for enetc_si */
1834d4fd0404SClaudiu Manoil 	alloc_size += ENETC_SI_ALIGN - 1;
1835d4fd0404SClaudiu Manoil 
1836d4fd0404SClaudiu Manoil 	p = kzalloc(alloc_size, GFP_KERNEL);
1837d4fd0404SClaudiu Manoil 	if (!p) {
1838d4fd0404SClaudiu Manoil 		err = -ENOMEM;
1839d4fd0404SClaudiu Manoil 		goto err_alloc_si;
1840d4fd0404SClaudiu Manoil 	}
1841d4fd0404SClaudiu Manoil 
1842d4fd0404SClaudiu Manoil 	si = PTR_ALIGN(p, ENETC_SI_ALIGN);
1843d4fd0404SClaudiu Manoil 	si->pad = (char *)si - (char *)p;
1844d4fd0404SClaudiu Manoil 
1845d4fd0404SClaudiu Manoil 	pci_set_drvdata(pdev, si);
1846d4fd0404SClaudiu Manoil 	si->pdev = pdev;
1847d4fd0404SClaudiu Manoil 	hw = &si->hw;
1848d4fd0404SClaudiu Manoil 
1849d4fd0404SClaudiu Manoil 	len = pci_resource_len(pdev, ENETC_BAR_REGS);
1850d4fd0404SClaudiu Manoil 	hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len);
1851d4fd0404SClaudiu Manoil 	if (!hw->reg) {
1852d4fd0404SClaudiu Manoil 		err = -ENXIO;
1853d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "ioremap() failed\n");
1854d4fd0404SClaudiu Manoil 		goto err_ioremap;
1855d4fd0404SClaudiu Manoil 	}
1856d4fd0404SClaudiu Manoil 	if (len > ENETC_PORT_BASE)
1857d4fd0404SClaudiu Manoil 		hw->port = hw->reg + ENETC_PORT_BASE;
1858d4fd0404SClaudiu Manoil 	if (len > ENETC_GLOBAL_BASE)
1859d4fd0404SClaudiu Manoil 		hw->global = hw->reg + ENETC_GLOBAL_BASE;
1860d4fd0404SClaudiu Manoil 
1861d4fd0404SClaudiu Manoil 	enetc_detect_errata(si);
1862d4fd0404SClaudiu Manoil 
1863d4fd0404SClaudiu Manoil 	return 0;
1864d4fd0404SClaudiu Manoil 
1865d4fd0404SClaudiu Manoil err_ioremap:
1866d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
1867d4fd0404SClaudiu Manoil err_alloc_si:
1868d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
1869d4fd0404SClaudiu Manoil err_pci_mem_reg:
1870d4fd0404SClaudiu Manoil err_dma:
1871d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
1872d4fd0404SClaudiu Manoil 
1873d4fd0404SClaudiu Manoil 	return err;
1874d4fd0404SClaudiu Manoil }
1875d4fd0404SClaudiu Manoil 
1876d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev)
1877d4fd0404SClaudiu Manoil {
1878d4fd0404SClaudiu Manoil 	struct enetc_si *si = pci_get_drvdata(pdev);
1879d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1880d4fd0404SClaudiu Manoil 
1881d4fd0404SClaudiu Manoil 	iounmap(hw->reg);
1882d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
1883d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
1884d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
1885d4fd0404SClaudiu Manoil }
1886