1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d4fd0404SClaudiu Manoil #include <linux/tcp.h> 6d4fd0404SClaudiu Manoil #include <linux/udp.h> 7bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 8d4fd0404SClaudiu Manoil 9d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */ 10d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val) ((val) + 2) 11d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */ 12d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS 13 13d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1) 14d4fd0404SClaudiu Manoil 15d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 16d3982312SY.b. Lu int active_offloads); 17d4fd0404SClaudiu Manoil 18d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 19d4fd0404SClaudiu Manoil { 20d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 21d4fd0404SClaudiu Manoil struct enetc_bdr *tx_ring; 22d4fd0404SClaudiu Manoil int count; 23d4fd0404SClaudiu Manoil 24d4fd0404SClaudiu Manoil tx_ring = priv->tx_ring[skb->queue_mapping]; 25d4fd0404SClaudiu Manoil 26d4fd0404SClaudiu Manoil if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 27d4fd0404SClaudiu Manoil if (unlikely(skb_linearize(skb))) 28d4fd0404SClaudiu Manoil goto drop_packet_err; 29d4fd0404SClaudiu Manoil 30d4fd0404SClaudiu Manoil count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 31d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 32d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 33d4fd0404SClaudiu Manoil return NETDEV_TX_BUSY; 34d4fd0404SClaudiu Manoil } 35d4fd0404SClaudiu Manoil 36d3982312SY.b. Lu count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads); 37d4fd0404SClaudiu Manoil if (unlikely(!count)) 38d4fd0404SClaudiu Manoil goto drop_packet_err; 39d4fd0404SClaudiu Manoil 40d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 41d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 42d4fd0404SClaudiu Manoil 43d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 44d4fd0404SClaudiu Manoil 45d4fd0404SClaudiu Manoil drop_packet_err: 46d4fd0404SClaudiu Manoil dev_kfree_skb_any(skb); 47d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 48d4fd0404SClaudiu Manoil } 49d4fd0404SClaudiu Manoil 50d4fd0404SClaudiu Manoil static bool enetc_tx_csum(struct sk_buff *skb, union enetc_tx_bd *txbd) 51d4fd0404SClaudiu Manoil { 52d4fd0404SClaudiu Manoil int l3_start, l3_hsize; 53d4fd0404SClaudiu Manoil u16 l3_flags, l4_flags; 54d4fd0404SClaudiu Manoil 55d4fd0404SClaudiu Manoil if (skb->ip_summed != CHECKSUM_PARTIAL) 56d4fd0404SClaudiu Manoil return false; 57d4fd0404SClaudiu Manoil 58d4fd0404SClaudiu Manoil switch (skb->csum_offset) { 59d4fd0404SClaudiu Manoil case offsetof(struct tcphdr, check): 60d4fd0404SClaudiu Manoil l4_flags = ENETC_TXBD_L4_TCP; 61d4fd0404SClaudiu Manoil break; 62d4fd0404SClaudiu Manoil case offsetof(struct udphdr, check): 63d4fd0404SClaudiu Manoil l4_flags = ENETC_TXBD_L4_UDP; 64d4fd0404SClaudiu Manoil break; 65d4fd0404SClaudiu Manoil default: 66d4fd0404SClaudiu Manoil skb_checksum_help(skb); 67d4fd0404SClaudiu Manoil return false; 68d4fd0404SClaudiu Manoil } 69d4fd0404SClaudiu Manoil 70d4fd0404SClaudiu Manoil l3_start = skb_network_offset(skb); 71d4fd0404SClaudiu Manoil l3_hsize = skb_network_header_len(skb); 72d4fd0404SClaudiu Manoil 73d4fd0404SClaudiu Manoil l3_flags = 0; 74d4fd0404SClaudiu Manoil if (skb->protocol == htons(ETH_P_IPV6)) 75d4fd0404SClaudiu Manoil l3_flags = ENETC_TXBD_L3_IPV6; 76d4fd0404SClaudiu Manoil 77d4fd0404SClaudiu Manoil /* write BD fields */ 78d4fd0404SClaudiu Manoil txbd->l3_csoff = enetc_txbd_l3_csoff(l3_start, l3_hsize, l3_flags); 79d4fd0404SClaudiu Manoil txbd->l4_csoff = l4_flags; 80d4fd0404SClaudiu Manoil 81d4fd0404SClaudiu Manoil return true; 82d4fd0404SClaudiu Manoil } 83d4fd0404SClaudiu Manoil 84d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 85d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 86d4fd0404SClaudiu Manoil { 87d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 88d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 89d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 90d4fd0404SClaudiu Manoil else 91d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 92d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 93d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 94d4fd0404SClaudiu Manoil } 95d4fd0404SClaudiu Manoil 96d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring, 97d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 98d4fd0404SClaudiu Manoil { 99d4fd0404SClaudiu Manoil if (tx_swbd->dma) 100d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 101d4fd0404SClaudiu Manoil 102d4fd0404SClaudiu Manoil if (tx_swbd->skb) { 103d4fd0404SClaudiu Manoil dev_kfree_skb_any(tx_swbd->skb); 104d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 105d4fd0404SClaudiu Manoil } 106d4fd0404SClaudiu Manoil } 107d4fd0404SClaudiu Manoil 108d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 109d3982312SY.b. Lu int active_offloads) 110d4fd0404SClaudiu Manoil { 111d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 112d7840976SMatthew Wilcox (Oracle) skb_frag_t *frag; 113d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 114d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 115d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 116d4fd0404SClaudiu Manoil bool do_vlan, do_tstamp; 117d4fd0404SClaudiu Manoil int i, count = 0; 118d4fd0404SClaudiu Manoil unsigned int f; 119d4fd0404SClaudiu Manoil dma_addr_t dma; 120d4fd0404SClaudiu Manoil u8 flags = 0; 121d4fd0404SClaudiu Manoil 122d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 123d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 124d4fd0404SClaudiu Manoil prefetchw(txbd); 125d4fd0404SClaudiu Manoil 126d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 127d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 128d4fd0404SClaudiu Manoil goto dma_err; 129d4fd0404SClaudiu Manoil 130d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 131d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 132d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 133d4fd0404SClaudiu Manoil 134d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 135d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 136d4fd0404SClaudiu Manoil tx_swbd->len = len; 137d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 138d4fd0404SClaudiu Manoil count++; 139d4fd0404SClaudiu Manoil 140d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 141d3982312SY.b. Lu do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) && 142d3982312SY.b. Lu (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP); 143d3982312SY.b. Lu tx_swbd->do_tstamp = do_tstamp; 144d3982312SY.b. Lu tx_swbd->check_wb = tx_swbd->do_tstamp; 145d4fd0404SClaudiu Manoil 146d4fd0404SClaudiu Manoil if (do_vlan || do_tstamp) 147d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 148d4fd0404SClaudiu Manoil 149d4fd0404SClaudiu Manoil if (enetc_tx_csum(skb, &temp_bd)) 150d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_CSUM | ENETC_TXBD_FLAGS_L4CS; 1510d08c9ecSPo Liu else if (tx_ring->tsd_enable) 1520d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 153d4fd0404SClaudiu Manoil 154d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 155d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 156d4fd0404SClaudiu Manoil temp_bd.flags = flags; 157d4fd0404SClaudiu Manoil 1580d08c9ecSPo Liu if (flags & ENETC_TXBD_FLAGS_TSE) { 1590d08c9ecSPo Liu u32 temp; 1600d08c9ecSPo Liu 1610d08c9ecSPo Liu temp = (skb->skb_mstamp_ns >> 5 & ENETC_TXBD_TXSTART_MASK) 1620d08c9ecSPo Liu | (flags << ENETC_TXBD_FLAGS_OFFSET); 1630d08c9ecSPo Liu temp_bd.txstart = cpu_to_le32(temp); 1640d08c9ecSPo Liu } 1650d08c9ecSPo Liu 166d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 167d4fd0404SClaudiu Manoil u8 e_flags = 0; 168d4fd0404SClaudiu Manoil *txbd = temp_bd; 169d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 170d4fd0404SClaudiu Manoil 171d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 172d4fd0404SClaudiu Manoil flags = 0; 173d4fd0404SClaudiu Manoil tx_swbd++; 174d4fd0404SClaudiu Manoil txbd++; 175d4fd0404SClaudiu Manoil i++; 176d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 177d4fd0404SClaudiu Manoil i = 0; 178d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 179d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 180d4fd0404SClaudiu Manoil } 181d4fd0404SClaudiu Manoil prefetchw(txbd); 182d4fd0404SClaudiu Manoil 183d4fd0404SClaudiu Manoil if (do_vlan) { 184d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 185d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 186d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 187d4fd0404SClaudiu Manoil } 188d4fd0404SClaudiu Manoil 189d4fd0404SClaudiu Manoil if (do_tstamp) { 190d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 191d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 192d4fd0404SClaudiu Manoil } 193d4fd0404SClaudiu Manoil 194d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 195d4fd0404SClaudiu Manoil count++; 196d4fd0404SClaudiu Manoil } 197d4fd0404SClaudiu Manoil 198d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 199d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 200d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 201d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 202d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 203d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 204d4fd0404SClaudiu Manoil goto dma_err; 205d4fd0404SClaudiu Manoil 206d4fd0404SClaudiu Manoil *txbd = temp_bd; 207d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 208d4fd0404SClaudiu Manoil 209d4fd0404SClaudiu Manoil flags = 0; 210d4fd0404SClaudiu Manoil tx_swbd++; 211d4fd0404SClaudiu Manoil txbd++; 212d4fd0404SClaudiu Manoil i++; 213d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 214d4fd0404SClaudiu Manoil i = 0; 215d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 216d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 217d4fd0404SClaudiu Manoil } 218d4fd0404SClaudiu Manoil prefetchw(txbd); 219d4fd0404SClaudiu Manoil 220d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 221d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 222d4fd0404SClaudiu Manoil 223d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 224d4fd0404SClaudiu Manoil tx_swbd->len = len; 225d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 226d4fd0404SClaudiu Manoil count++; 227d4fd0404SClaudiu Manoil } 228d4fd0404SClaudiu Manoil 229d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 230d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 231d4fd0404SClaudiu Manoil temp_bd.flags = flags; 232d4fd0404SClaudiu Manoil *txbd = temp_bd; 233d4fd0404SClaudiu Manoil 234d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 235d4fd0404SClaudiu Manoil 236d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 237d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 238d4fd0404SClaudiu Manoil 2394caefbceSMichael Walle skb_tx_timestamp(skb); 2404caefbceSMichael Walle 241d4fd0404SClaudiu Manoil /* let H/W know BD ring has been updated */ 242d4fd0404SClaudiu Manoil enetc_wr_reg(tx_ring->tpir, i); /* includes wmb() */ 243d4fd0404SClaudiu Manoil 244d4fd0404SClaudiu Manoil return count; 245d4fd0404SClaudiu Manoil 246d4fd0404SClaudiu Manoil dma_err: 247d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 248d4fd0404SClaudiu Manoil 249d4fd0404SClaudiu Manoil do { 250d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 251d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 252d4fd0404SClaudiu Manoil if (i == 0) 253d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 254d4fd0404SClaudiu Manoil i--; 255d4fd0404SClaudiu Manoil } while (count--); 256d4fd0404SClaudiu Manoil 257d4fd0404SClaudiu Manoil return 0; 258d4fd0404SClaudiu Manoil } 259d4fd0404SClaudiu Manoil 260d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 261d4fd0404SClaudiu Manoil { 262d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 263d4fd0404SClaudiu Manoil int i; 264d4fd0404SClaudiu Manoil 265d4fd0404SClaudiu Manoil /* disable interrupts */ 266d4fd0404SClaudiu Manoil enetc_wr_reg(v->rbier, 0); 26791571081SClaudiu Manoil enetc_wr_reg(v->ricr1, v->rx_ictt); 268d4fd0404SClaudiu Manoil 2690574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 270d4fd0404SClaudiu Manoil enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 0); 271d4fd0404SClaudiu Manoil 272215602a8SJiafei Pan napi_schedule(&v->napi); 273d4fd0404SClaudiu Manoil 274d4fd0404SClaudiu Manoil return IRQ_HANDLED; 275d4fd0404SClaudiu Manoil } 276d4fd0404SClaudiu Manoil 277d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget); 278d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 279d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit); 280d4fd0404SClaudiu Manoil 281ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 282ae0e6a5dSClaudiu Manoil { 283ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 284ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 285ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 286ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 287ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 288ae0e6a5dSClaudiu Manoil 289ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 290ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 291ae0e6a5dSClaudiu Manoil } 292ae0e6a5dSClaudiu Manoil 293ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 294ae0e6a5dSClaudiu Manoil { 295ae0e6a5dSClaudiu Manoil struct dim_sample dim_sample; 296ae0e6a5dSClaudiu Manoil 297ae0e6a5dSClaudiu Manoil v->comp_cnt++; 298ae0e6a5dSClaudiu Manoil 299ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 300ae0e6a5dSClaudiu Manoil return; 301ae0e6a5dSClaudiu Manoil 302ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 303ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 304ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 305ae0e6a5dSClaudiu Manoil &dim_sample); 306ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 307ae0e6a5dSClaudiu Manoil } 308ae0e6a5dSClaudiu Manoil 309d4fd0404SClaudiu Manoil static int enetc_poll(struct napi_struct *napi, int budget) 310d4fd0404SClaudiu Manoil { 311d4fd0404SClaudiu Manoil struct enetc_int_vector 312d4fd0404SClaudiu Manoil *v = container_of(napi, struct enetc_int_vector, napi); 313d4fd0404SClaudiu Manoil bool complete = true; 314d4fd0404SClaudiu Manoil int work_done; 315d4fd0404SClaudiu Manoil int i; 316d4fd0404SClaudiu Manoil 317d4fd0404SClaudiu Manoil for (i = 0; i < v->count_tx_rings; i++) 318d4fd0404SClaudiu Manoil if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 319d4fd0404SClaudiu Manoil complete = false; 320d4fd0404SClaudiu Manoil 321d4fd0404SClaudiu Manoil work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget); 322d4fd0404SClaudiu Manoil if (work_done == budget) 323d4fd0404SClaudiu Manoil complete = false; 324ae0e6a5dSClaudiu Manoil if (work_done) 325ae0e6a5dSClaudiu Manoil v->rx_napi_work = true; 326d4fd0404SClaudiu Manoil 327d4fd0404SClaudiu Manoil if (!complete) 328d4fd0404SClaudiu Manoil return budget; 329d4fd0404SClaudiu Manoil 330d4fd0404SClaudiu Manoil napi_complete_done(napi, work_done); 331d4fd0404SClaudiu Manoil 332ae0e6a5dSClaudiu Manoil if (likely(v->rx_dim_en)) 333ae0e6a5dSClaudiu Manoil enetc_rx_net_dim(v); 334ae0e6a5dSClaudiu Manoil 335ae0e6a5dSClaudiu Manoil v->rx_napi_work = false; 336ae0e6a5dSClaudiu Manoil 337d4fd0404SClaudiu Manoil /* enable interrupts */ 338d4fd0404SClaudiu Manoil enetc_wr_reg(v->rbier, ENETC_RBIER_RXTIE); 339d4fd0404SClaudiu Manoil 3400574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 341d4fd0404SClaudiu Manoil enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 342d4fd0404SClaudiu Manoil ENETC_TBIER_TXTIE); 343d4fd0404SClaudiu Manoil 344d4fd0404SClaudiu Manoil return work_done; 345d4fd0404SClaudiu Manoil } 346d4fd0404SClaudiu Manoil 347d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 348d4fd0404SClaudiu Manoil { 349d4fd0404SClaudiu Manoil int pi = enetc_rd_reg(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 350d4fd0404SClaudiu Manoil 351d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 352d4fd0404SClaudiu Manoil } 353d4fd0404SClaudiu Manoil 354d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 355d3982312SY.b. Lu u64 *tstamp) 356d3982312SY.b. Lu { 357cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 358d3982312SY.b. Lu 359d3982312SY.b. Lu lo = enetc_rd(hw, ENETC_SICTR0); 360d3982312SY.b. Lu hi = enetc_rd(hw, ENETC_SICTR1); 361cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 362cec4f328SY.b. Lu if (lo <= tstamp_lo) 363d3982312SY.b. Lu hi -= 1; 364cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 365d3982312SY.b. Lu } 366d3982312SY.b. Lu 367d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 368d3982312SY.b. Lu { 369d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 370d3982312SY.b. Lu 371d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 372d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 373d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 374d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 375d3982312SY.b. Lu } 376d3982312SY.b. Lu } 377d3982312SY.b. Lu 378d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 379d4fd0404SClaudiu Manoil { 380d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 381d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 382d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 383d4fd0404SClaudiu Manoil int i, bds_to_clean; 384d3982312SY.b. Lu bool do_tstamp; 385d3982312SY.b. Lu u64 tstamp = 0; 386d4fd0404SClaudiu Manoil 387d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 388d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 389d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 390d4fd0404SClaudiu Manoil 391d3982312SY.b. Lu do_tstamp = false; 392d3982312SY.b. Lu 393d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 394d4fd0404SClaudiu Manoil bool is_eof = !!tx_swbd->skb; 395d4fd0404SClaudiu Manoil 396d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 397d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 398d3982312SY.b. Lu union enetc_tx_bd *txbd; 399d3982312SY.b. Lu 400d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 401d3982312SY.b. Lu 402d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 403d3982312SY.b. Lu tx_swbd->do_tstamp) { 404d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 405d3982312SY.b. Lu &tstamp); 406d3982312SY.b. Lu do_tstamp = true; 407d3982312SY.b. Lu } 408d3982312SY.b. Lu } 409d3982312SY.b. Lu 410f4a0be84SClaudiu Manoil if (likely(tx_swbd->dma)) 411d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 412f4a0be84SClaudiu Manoil 413d4fd0404SClaudiu Manoil if (is_eof) { 414d3982312SY.b. Lu if (unlikely(do_tstamp)) { 415d3982312SY.b. Lu enetc_tstamp_tx(tx_swbd->skb, tstamp); 416d3982312SY.b. Lu do_tstamp = false; 417d3982312SY.b. Lu } 418d4fd0404SClaudiu Manoil napi_consume_skb(tx_swbd->skb, napi_budget); 419d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 420d4fd0404SClaudiu Manoil } 421d4fd0404SClaudiu Manoil 422d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 423d4fd0404SClaudiu Manoil 424d4fd0404SClaudiu Manoil bds_to_clean--; 425d4fd0404SClaudiu Manoil tx_swbd++; 426d4fd0404SClaudiu Manoil i++; 427d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 428d4fd0404SClaudiu Manoil i = 0; 429d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 430d4fd0404SClaudiu Manoil } 431d4fd0404SClaudiu Manoil 432d4fd0404SClaudiu Manoil /* BD iteration loop end */ 433d4fd0404SClaudiu Manoil if (is_eof) { 434d4fd0404SClaudiu Manoil tx_frm_cnt++; 435d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 436d4fd0404SClaudiu Manoil enetc_wr_reg(tx_ring->idr, BIT(tx_ring->index) | 437d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 438d4fd0404SClaudiu Manoil } 439d4fd0404SClaudiu Manoil 440d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 441d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 442d4fd0404SClaudiu Manoil } 443d4fd0404SClaudiu Manoil 444d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 445d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 446d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 447d4fd0404SClaudiu Manoil 448d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 449d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 450d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 451d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 452d4fd0404SClaudiu Manoil } 453d4fd0404SClaudiu Manoil 454d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 455d4fd0404SClaudiu Manoil } 456d4fd0404SClaudiu Manoil 457d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 458d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 459d4fd0404SClaudiu Manoil { 460d4fd0404SClaudiu Manoil struct page *page; 461d4fd0404SClaudiu Manoil dma_addr_t addr; 462d4fd0404SClaudiu Manoil 463d4fd0404SClaudiu Manoil page = dev_alloc_page(); 464d4fd0404SClaudiu Manoil if (unlikely(!page)) 465d4fd0404SClaudiu Manoil return false; 466d4fd0404SClaudiu Manoil 467d4fd0404SClaudiu Manoil addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE); 468d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 469d4fd0404SClaudiu Manoil __free_page(page); 470d4fd0404SClaudiu Manoil 471d4fd0404SClaudiu Manoil return false; 472d4fd0404SClaudiu Manoil } 473d4fd0404SClaudiu Manoil 474d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 475d4fd0404SClaudiu Manoil rx_swbd->page = page; 476d4fd0404SClaudiu Manoil rx_swbd->page_offset = ENETC_RXB_PAD; 477d4fd0404SClaudiu Manoil 478d4fd0404SClaudiu Manoil return true; 479d4fd0404SClaudiu Manoil } 480d4fd0404SClaudiu Manoil 481d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 482d4fd0404SClaudiu Manoil { 483d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 484d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 485d4fd0404SClaudiu Manoil int i, j; 486d4fd0404SClaudiu Manoil 487d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 488d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 489714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 490d4fd0404SClaudiu Manoil 491d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 492d4fd0404SClaudiu Manoil /* try reuse page */ 493d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 494d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 495d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 496d4fd0404SClaudiu Manoil break; 497d4fd0404SClaudiu Manoil } 498d4fd0404SClaudiu Manoil } 499d4fd0404SClaudiu Manoil 500d4fd0404SClaudiu Manoil /* update RxBD */ 501d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 502d4fd0404SClaudiu Manoil rx_swbd->page_offset); 503d4fd0404SClaudiu Manoil /* clear 'R" as well */ 504d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 505d4fd0404SClaudiu Manoil 506714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 507d4fd0404SClaudiu Manoil rx_swbd++; 508d4fd0404SClaudiu Manoil i++; 509d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 510d4fd0404SClaudiu Manoil i = 0; 511d4fd0404SClaudiu Manoil rx_swbd = rx_ring->rx_swbd; 512d4fd0404SClaudiu Manoil } 513d4fd0404SClaudiu Manoil } 514d4fd0404SClaudiu Manoil 515d4fd0404SClaudiu Manoil if (likely(j)) { 516d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 517d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 518d4fd0404SClaudiu Manoil /* update ENETC's consumer index */ 519d4fd0404SClaudiu Manoil enetc_wr_reg(rx_ring->rcir, i); 520d4fd0404SClaudiu Manoil } 521d4fd0404SClaudiu Manoil 522d4fd0404SClaudiu Manoil return j; 523d4fd0404SClaudiu Manoil } 524d4fd0404SClaudiu Manoil 525434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 526d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 527d3982312SY.b. Lu union enetc_rx_bd *rxbd, 528d3982312SY.b. Lu struct sk_buff *skb) 529d3982312SY.b. Lu { 530d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 531d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 532d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 533cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 534d3982312SY.b. Lu u64 tstamp; 535d3982312SY.b. Lu 536cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 537d3982312SY.b. Lu lo = enetc_rd(hw, ENETC_SICTR0); 538d3982312SY.b. Lu hi = enetc_rd(hw, ENETC_SICTR1); 539434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 540434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 541cec4f328SY.b. Lu if (lo <= tstamp_lo) 542d3982312SY.b. Lu hi -= 1; 543d3982312SY.b. Lu 544cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 545d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 546d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 547d3982312SY.b. Lu } 548d3982312SY.b. Lu } 549d3982312SY.b. Lu #endif 550d3982312SY.b. Lu 551d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 552d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 553d4fd0404SClaudiu Manoil { 554434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 555d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 556d3982312SY.b. Lu #endif 557d3982312SY.b. Lu /* TODO: hashing */ 558d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 559d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 560d4fd0404SClaudiu Manoil 561d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 562d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 563d4fd0404SClaudiu Manoil } 564d4fd0404SClaudiu Manoil 565d4fd0404SClaudiu Manoil /* copy VLAN to skb, if one is extracted, for now we assume it's a 566d4fd0404SClaudiu Manoil * standard TPID, but HW also supports custom values 567d4fd0404SClaudiu Manoil */ 568d4fd0404SClaudiu Manoil if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) 569d4fd0404SClaudiu Manoil __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), 570d4fd0404SClaudiu Manoil le16_to_cpu(rxbd->r.vlan_opt)); 571434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 572d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 573d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 574d3982312SY.b. Lu #endif 575d4fd0404SClaudiu Manoil } 576d4fd0404SClaudiu Manoil 577d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring, 578d4fd0404SClaudiu Manoil struct sk_buff *skb) 579d4fd0404SClaudiu Manoil { 580d4fd0404SClaudiu Manoil skb_record_rx_queue(skb, rx_ring->index); 581d4fd0404SClaudiu Manoil skb->protocol = eth_type_trans(skb, rx_ring->ndev); 582d4fd0404SClaudiu Manoil } 583d4fd0404SClaudiu Manoil 584d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page) 585d4fd0404SClaudiu Manoil { 586d4fd0404SClaudiu Manoil return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 587d4fd0404SClaudiu Manoil } 588d4fd0404SClaudiu Manoil 589d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring, 590d4fd0404SClaudiu Manoil struct enetc_rx_swbd *old) 591d4fd0404SClaudiu Manoil { 592d4fd0404SClaudiu Manoil struct enetc_rx_swbd *new; 593d4fd0404SClaudiu Manoil 594d4fd0404SClaudiu Manoil new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 595d4fd0404SClaudiu Manoil 596d4fd0404SClaudiu Manoil /* next buf that may reuse a page */ 597d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 598d4fd0404SClaudiu Manoil 599d4fd0404SClaudiu Manoil /* copy page reference */ 600d4fd0404SClaudiu Manoil *new = *old; 601d4fd0404SClaudiu Manoil } 602d4fd0404SClaudiu Manoil 603d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 604d4fd0404SClaudiu Manoil int i, u16 size) 605d4fd0404SClaudiu Manoil { 606d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 607d4fd0404SClaudiu Manoil 608d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 609d4fd0404SClaudiu Manoil rx_swbd->page_offset, 610d4fd0404SClaudiu Manoil size, DMA_FROM_DEVICE); 611d4fd0404SClaudiu Manoil return rx_swbd; 612d4fd0404SClaudiu Manoil } 613d4fd0404SClaudiu Manoil 614d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 615d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 616d4fd0404SClaudiu Manoil { 617d4fd0404SClaudiu Manoil if (likely(enetc_page_reusable(rx_swbd->page))) { 618d4fd0404SClaudiu Manoil rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 619d4fd0404SClaudiu Manoil page_ref_inc(rx_swbd->page); 620d4fd0404SClaudiu Manoil 621d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 622d4fd0404SClaudiu Manoil 623d4fd0404SClaudiu Manoil /* sync for use by the device */ 624d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 625d4fd0404SClaudiu Manoil rx_swbd->page_offset, 626d4fd0404SClaudiu Manoil ENETC_RXB_DMA_SIZE, 627d4fd0404SClaudiu Manoil DMA_FROM_DEVICE); 628d4fd0404SClaudiu Manoil } else { 629d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 630d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 631d4fd0404SClaudiu Manoil } 632d4fd0404SClaudiu Manoil 633d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 634d4fd0404SClaudiu Manoil } 635d4fd0404SClaudiu Manoil 636d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 637d4fd0404SClaudiu Manoil int i, u16 size) 638d4fd0404SClaudiu Manoil { 639d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 640d4fd0404SClaudiu Manoil struct sk_buff *skb; 641d4fd0404SClaudiu Manoil void *ba; 642d4fd0404SClaudiu Manoil 643d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 644d4fd0404SClaudiu Manoil skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE); 645d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 646d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 647d4fd0404SClaudiu Manoil return NULL; 648d4fd0404SClaudiu Manoil } 649d4fd0404SClaudiu Manoil 650d4fd0404SClaudiu Manoil skb_reserve(skb, ENETC_RXB_PAD); 651d4fd0404SClaudiu Manoil __skb_put(skb, size); 652d4fd0404SClaudiu Manoil 653d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 654d4fd0404SClaudiu Manoil 655d4fd0404SClaudiu Manoil return skb; 656d4fd0404SClaudiu Manoil } 657d4fd0404SClaudiu Manoil 658d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 659d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 660d4fd0404SClaudiu Manoil { 661d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 662d4fd0404SClaudiu Manoil 663d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 664d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 665d4fd0404SClaudiu Manoil 666d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 667d4fd0404SClaudiu Manoil } 668d4fd0404SClaudiu Manoil 669d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 670d4fd0404SClaudiu Manoil 671d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 672d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 673d4fd0404SClaudiu Manoil { 674d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 675d4fd0404SClaudiu Manoil int cleaned_cnt, i; 676d4fd0404SClaudiu Manoil 677d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 678d4fd0404SClaudiu Manoil /* next descriptor to process */ 679d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 680d4fd0404SClaudiu Manoil 681d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 682d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 683d4fd0404SClaudiu Manoil struct sk_buff *skb; 684d4fd0404SClaudiu Manoil u32 bd_status; 685d4fd0404SClaudiu Manoil u16 size; 686d4fd0404SClaudiu Manoil 687d4fd0404SClaudiu Manoil if (cleaned_cnt >= ENETC_RXBD_BUNDLE) { 688d4fd0404SClaudiu Manoil int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt); 689d4fd0404SClaudiu Manoil 690d4fd0404SClaudiu Manoil cleaned_cnt -= count; 691d4fd0404SClaudiu Manoil } 692d4fd0404SClaudiu Manoil 693714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 694d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 695d4fd0404SClaudiu Manoil if (!bd_status) 696d4fd0404SClaudiu Manoil break; 697d4fd0404SClaudiu Manoil 698d4fd0404SClaudiu Manoil enetc_wr_reg(rx_ring->idr, BIT(rx_ring->index)); 699d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 700d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 701d4fd0404SClaudiu Manoil skb = enetc_map_rx_buff_to_skb(rx_ring, i, size); 702d4fd0404SClaudiu Manoil if (!skb) 703d4fd0404SClaudiu Manoil break; 704d4fd0404SClaudiu Manoil 705d4fd0404SClaudiu Manoil enetc_get_offloads(rx_ring, rxbd, skb); 706d4fd0404SClaudiu Manoil 707d4fd0404SClaudiu Manoil cleaned_cnt++; 708714239acSClaudiu Manoil 709714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 710714239acSClaudiu Manoil if (unlikely(++i == rx_ring->bd_count)) 711d4fd0404SClaudiu Manoil i = 0; 712d4fd0404SClaudiu Manoil 713d4fd0404SClaudiu Manoil if (unlikely(bd_status & 714d4fd0404SClaudiu Manoil ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) { 715d4fd0404SClaudiu Manoil dev_kfree_skb(skb); 716d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 717d4fd0404SClaudiu Manoil dma_rmb(); 718d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 719714239acSClaudiu Manoil 720714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 721714239acSClaudiu Manoil if (unlikely(++i == rx_ring->bd_count)) 722d4fd0404SClaudiu Manoil i = 0; 723d4fd0404SClaudiu Manoil } 724d4fd0404SClaudiu Manoil 725d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_dropped++; 726d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_errors++; 727d4fd0404SClaudiu Manoil 728d4fd0404SClaudiu Manoil break; 729d4fd0404SClaudiu Manoil } 730d4fd0404SClaudiu Manoil 731d4fd0404SClaudiu Manoil /* not last BD in frame? */ 732d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 733d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 734d4fd0404SClaudiu Manoil size = ENETC_RXB_DMA_SIZE; 735d4fd0404SClaudiu Manoil 736d4fd0404SClaudiu Manoil if (bd_status & ENETC_RXBD_LSTATUS_F) { 737d4fd0404SClaudiu Manoil dma_rmb(); 738d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 739d4fd0404SClaudiu Manoil } 740d4fd0404SClaudiu Manoil 741d4fd0404SClaudiu Manoil enetc_add_rx_buff_to_skb(rx_ring, i, size, skb); 742d4fd0404SClaudiu Manoil 743d4fd0404SClaudiu Manoil cleaned_cnt++; 744714239acSClaudiu Manoil 745714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 746714239acSClaudiu Manoil if (unlikely(++i == rx_ring->bd_count)) 747d4fd0404SClaudiu Manoil i = 0; 748d4fd0404SClaudiu Manoil } 749d4fd0404SClaudiu Manoil 750d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 751d4fd0404SClaudiu Manoil 752d4fd0404SClaudiu Manoil enetc_process_skb(rx_ring, skb); 753d4fd0404SClaudiu Manoil 754d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 755d4fd0404SClaudiu Manoil 756d4fd0404SClaudiu Manoil rx_frm_cnt++; 757d4fd0404SClaudiu Manoil } 758d4fd0404SClaudiu Manoil 759d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 760d4fd0404SClaudiu Manoil 761d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 762d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 763d4fd0404SClaudiu Manoil 764d4fd0404SClaudiu Manoil return rx_frm_cnt; 765d4fd0404SClaudiu Manoil } 766d4fd0404SClaudiu Manoil 767d4fd0404SClaudiu Manoil /* Probing and Init */ 768d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 769d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 770d4fd0404SClaudiu Manoil { 771d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 772d4fd0404SClaudiu Manoil u32 val; 773d4fd0404SClaudiu Manoil 774d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 775d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 776d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 777d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 778d382563fSClaudiu Manoil 779d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 780d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 781d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 782d382563fSClaudiu Manoil 783d382563fSClaudiu Manoil si->num_rss = 0; 784d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 785d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 7862e47cb41SPo Liu u32 rss; 7872e47cb41SPo Liu 7882e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 7892e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 790d382563fSClaudiu Manoil } 7912e47cb41SPo Liu 7922e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 7932e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 79479e49982SPo Liu 79579e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 79679e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 797d4fd0404SClaudiu Manoil } 798d4fd0404SClaudiu Manoil 799d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 800d4fd0404SClaudiu Manoil { 801d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 802d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 803d4fd0404SClaudiu Manoil if (!r->bd_base) 804d4fd0404SClaudiu Manoil return -ENOMEM; 805d4fd0404SClaudiu Manoil 806d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 807d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 808d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 809d4fd0404SClaudiu Manoil r->bd_dma_base); 810d4fd0404SClaudiu Manoil return -EINVAL; 811d4fd0404SClaudiu Manoil } 812d4fd0404SClaudiu Manoil 813d4fd0404SClaudiu Manoil return 0; 814d4fd0404SClaudiu Manoil } 815d4fd0404SClaudiu Manoil 816d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 817d4fd0404SClaudiu Manoil { 818d4fd0404SClaudiu Manoil int err; 819d4fd0404SClaudiu Manoil 820d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 821d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 822d4fd0404SClaudiu Manoil return -ENOMEM; 823d4fd0404SClaudiu Manoil 824d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 825d4fd0404SClaudiu Manoil if (err) { 826d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 827d4fd0404SClaudiu Manoil return err; 828d4fd0404SClaudiu Manoil } 829d4fd0404SClaudiu Manoil 830d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 831d4fd0404SClaudiu Manoil txr->next_to_use = 0; 832d4fd0404SClaudiu Manoil 833d4fd0404SClaudiu Manoil return 0; 834d4fd0404SClaudiu Manoil } 835d4fd0404SClaudiu Manoil 836d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 837d4fd0404SClaudiu Manoil { 838d4fd0404SClaudiu Manoil int size, i; 839d4fd0404SClaudiu Manoil 840d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 841d4fd0404SClaudiu Manoil enetc_free_tx_skb(txr, &txr->tx_swbd[i]); 842d4fd0404SClaudiu Manoil 843d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 844d4fd0404SClaudiu Manoil 845d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 846d4fd0404SClaudiu Manoil txr->bd_base = NULL; 847d4fd0404SClaudiu Manoil 848d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 849d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 850d4fd0404SClaudiu Manoil } 851d4fd0404SClaudiu Manoil 852d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 853d4fd0404SClaudiu Manoil { 854d4fd0404SClaudiu Manoil int i, err; 855d4fd0404SClaudiu Manoil 856d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 857d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 858d4fd0404SClaudiu Manoil 859d4fd0404SClaudiu Manoil if (err) 860d4fd0404SClaudiu Manoil goto fail; 861d4fd0404SClaudiu Manoil } 862d4fd0404SClaudiu Manoil 863d4fd0404SClaudiu Manoil return 0; 864d4fd0404SClaudiu Manoil 865d4fd0404SClaudiu Manoil fail: 866d4fd0404SClaudiu Manoil while (i-- > 0) 867d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 868d4fd0404SClaudiu Manoil 869d4fd0404SClaudiu Manoil return err; 870d4fd0404SClaudiu Manoil } 871d4fd0404SClaudiu Manoil 872d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 873d4fd0404SClaudiu Manoil { 874d4fd0404SClaudiu Manoil int i; 875d4fd0404SClaudiu Manoil 876d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 877d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 878d4fd0404SClaudiu Manoil } 879d4fd0404SClaudiu Manoil 880434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 881d4fd0404SClaudiu Manoil { 882434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 883d4fd0404SClaudiu Manoil int err; 884d4fd0404SClaudiu Manoil 885d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 886d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 887d4fd0404SClaudiu Manoil return -ENOMEM; 888d4fd0404SClaudiu Manoil 889434cebabSClaudiu Manoil if (extended) 890434cebabSClaudiu Manoil size *= 2; 891434cebabSClaudiu Manoil 892434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 893d4fd0404SClaudiu Manoil if (err) { 894d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 895d4fd0404SClaudiu Manoil return err; 896d4fd0404SClaudiu Manoil } 897d4fd0404SClaudiu Manoil 898d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 899d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 900d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 901434cebabSClaudiu Manoil rxr->ext_en = extended; 902d4fd0404SClaudiu Manoil 903d4fd0404SClaudiu Manoil return 0; 904d4fd0404SClaudiu Manoil } 905d4fd0404SClaudiu Manoil 906d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 907d4fd0404SClaudiu Manoil { 908d4fd0404SClaudiu Manoil int size; 909d4fd0404SClaudiu Manoil 910d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 911d4fd0404SClaudiu Manoil 912d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 913d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 914d4fd0404SClaudiu Manoil 915d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 916d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 917d4fd0404SClaudiu Manoil } 918d4fd0404SClaudiu Manoil 919d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 920d4fd0404SClaudiu Manoil { 921434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 922d4fd0404SClaudiu Manoil int i, err; 923d4fd0404SClaudiu Manoil 924d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 925434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 926d4fd0404SClaudiu Manoil 927d4fd0404SClaudiu Manoil if (err) 928d4fd0404SClaudiu Manoil goto fail; 929d4fd0404SClaudiu Manoil } 930d4fd0404SClaudiu Manoil 931d4fd0404SClaudiu Manoil return 0; 932d4fd0404SClaudiu Manoil 933d4fd0404SClaudiu Manoil fail: 934d4fd0404SClaudiu Manoil while (i-- > 0) 935d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 936d4fd0404SClaudiu Manoil 937d4fd0404SClaudiu Manoil return err; 938d4fd0404SClaudiu Manoil } 939d4fd0404SClaudiu Manoil 940d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 941d4fd0404SClaudiu Manoil { 942d4fd0404SClaudiu Manoil int i; 943d4fd0404SClaudiu Manoil 944d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 945d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 946d4fd0404SClaudiu Manoil } 947d4fd0404SClaudiu Manoil 948d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 949d4fd0404SClaudiu Manoil { 950d4fd0404SClaudiu Manoil int i; 951d4fd0404SClaudiu Manoil 952d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 953d4fd0404SClaudiu Manoil return; 954d4fd0404SClaudiu Manoil 955d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 956d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 957d4fd0404SClaudiu Manoil 958d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 959d4fd0404SClaudiu Manoil } 960d4fd0404SClaudiu Manoil 961d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 962d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 963d4fd0404SClaudiu Manoil } 964d4fd0404SClaudiu Manoil 965d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 966d4fd0404SClaudiu Manoil { 967d4fd0404SClaudiu Manoil int i; 968d4fd0404SClaudiu Manoil 969d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 970d4fd0404SClaudiu Manoil return; 971d4fd0404SClaudiu Manoil 972d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 973d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 974d4fd0404SClaudiu Manoil 975d4fd0404SClaudiu Manoil if (!rx_swbd->page) 976d4fd0404SClaudiu Manoil continue; 977d4fd0404SClaudiu Manoil 978d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 979d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 980d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 981d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 982d4fd0404SClaudiu Manoil } 983d4fd0404SClaudiu Manoil 984d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 985d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 986d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 987d4fd0404SClaudiu Manoil } 988d4fd0404SClaudiu Manoil 989d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 990d4fd0404SClaudiu Manoil { 991d4fd0404SClaudiu Manoil int i; 992d4fd0404SClaudiu Manoil 993d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 994d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 995d4fd0404SClaudiu Manoil 996d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 997d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 998d4fd0404SClaudiu Manoil } 999d4fd0404SClaudiu Manoil 1000d4fd0404SClaudiu Manoil static int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 1001d4fd0404SClaudiu Manoil { 1002d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 1003d4fd0404SClaudiu Manoil 1004d4fd0404SClaudiu Manoil cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base, 1005d4fd0404SClaudiu Manoil GFP_KERNEL); 1006d4fd0404SClaudiu Manoil if (!cbdr->bd_base) 1007d4fd0404SClaudiu Manoil return -ENOMEM; 1008d4fd0404SClaudiu Manoil 1009d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 1010d4fd0404SClaudiu Manoil if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) { 1011d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 1012d4fd0404SClaudiu Manoil return -EINVAL; 1013d4fd0404SClaudiu Manoil } 1014d4fd0404SClaudiu Manoil 1015d4fd0404SClaudiu Manoil cbdr->next_to_clean = 0; 1016d4fd0404SClaudiu Manoil cbdr->next_to_use = 0; 1017d4fd0404SClaudiu Manoil 1018d4fd0404SClaudiu Manoil return 0; 1019d4fd0404SClaudiu Manoil } 1020d4fd0404SClaudiu Manoil 1021d4fd0404SClaudiu Manoil static void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 1022d4fd0404SClaudiu Manoil { 1023d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 1024d4fd0404SClaudiu Manoil 1025d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 1026d4fd0404SClaudiu Manoil cbdr->bd_base = NULL; 1027d4fd0404SClaudiu Manoil } 1028d4fd0404SClaudiu Manoil 1029d4fd0404SClaudiu Manoil static void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr) 1030d4fd0404SClaudiu Manoil { 1031d4fd0404SClaudiu Manoil /* set CBDR cache attributes */ 1032d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR2, 1033d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1034d4fd0404SClaudiu Manoil 1035d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base)); 1036d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base)); 1037d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count)); 1038d4fd0404SClaudiu Manoil 1039d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRPIR, 0); 1040d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRCIR, 0); 1041d4fd0404SClaudiu Manoil 1042d4fd0404SClaudiu Manoil /* enable ring */ 1043d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, BIT(31)); 1044d4fd0404SClaudiu Manoil 1045d4fd0404SClaudiu Manoil cbdr->pir = hw->reg + ENETC_SICBDRPIR; 1046d4fd0404SClaudiu Manoil cbdr->cir = hw->reg + ENETC_SICBDRCIR; 1047d4fd0404SClaudiu Manoil } 1048d4fd0404SClaudiu Manoil 1049d4fd0404SClaudiu Manoil static void enetc_clear_cbdr(struct enetc_hw *hw) 1050d4fd0404SClaudiu Manoil { 1051d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, 0); 1052d4fd0404SClaudiu Manoil } 1053d4fd0404SClaudiu Manoil 1054d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 1055d382563fSClaudiu Manoil { 1056d382563fSClaudiu Manoil int *rss_table; 1057d382563fSClaudiu Manoil int i; 1058d382563fSClaudiu Manoil 1059d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 1060d382563fSClaudiu Manoil if (!rss_table) 1061d382563fSClaudiu Manoil return -ENOMEM; 1062d382563fSClaudiu Manoil 1063d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1064d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1065d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1066d382563fSClaudiu Manoil 1067d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1068d382563fSClaudiu Manoil 1069d382563fSClaudiu Manoil kfree(rss_table); 1070d382563fSClaudiu Manoil 1071d382563fSClaudiu Manoil return 0; 1072d382563fSClaudiu Manoil } 1073d382563fSClaudiu Manoil 1074d4fd0404SClaudiu Manoil static int enetc_configure_si(struct enetc_ndev_priv *priv) 1075d4fd0404SClaudiu Manoil { 1076d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1077d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1078d382563fSClaudiu Manoil int err; 1079d4fd0404SClaudiu Manoil 1080d4fd0404SClaudiu Manoil enetc_setup_cbdr(hw, &si->cbd_ring); 1081d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1082d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1083d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1084d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1085d4fd0404SClaudiu Manoil /* enable SI */ 1086d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1087d4fd0404SClaudiu Manoil 1088d382563fSClaudiu Manoil if (si->num_rss) { 1089d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1090d382563fSClaudiu Manoil if (err) 1091d382563fSClaudiu Manoil return err; 1092d382563fSClaudiu Manoil } 1093d382563fSClaudiu Manoil 1094d4fd0404SClaudiu Manoil return 0; 1095d4fd0404SClaudiu Manoil } 1096d4fd0404SClaudiu Manoil 1097d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1098d4fd0404SClaudiu Manoil { 1099d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1100d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1101d4fd0404SClaudiu Manoil 110202293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 110302293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 1104d4fd0404SClaudiu Manoil 1105d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1106d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1107d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1108d4fd0404SClaudiu Manoil */ 1109d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1110d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1111d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1112ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 1113ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 1114d4fd0404SClaudiu Manoil 1115d4fd0404SClaudiu Manoil /* SI specific */ 1116d4fd0404SClaudiu Manoil si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE; 1117d4fd0404SClaudiu Manoil } 1118d4fd0404SClaudiu Manoil 1119d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1120d4fd0404SClaudiu Manoil { 1121d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1122d4fd0404SClaudiu Manoil int err; 1123d4fd0404SClaudiu Manoil 1124d4fd0404SClaudiu Manoil err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring); 1125d4fd0404SClaudiu Manoil if (err) 1126d4fd0404SClaudiu Manoil return err; 1127d4fd0404SClaudiu Manoil 1128d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1129d382563fSClaudiu Manoil GFP_KERNEL); 1130d382563fSClaudiu Manoil if (!priv->cls_rules) { 1131d382563fSClaudiu Manoil err = -ENOMEM; 1132d382563fSClaudiu Manoil goto err_alloc_cls; 1133d382563fSClaudiu Manoil } 1134d382563fSClaudiu Manoil 1135d4fd0404SClaudiu Manoil err = enetc_configure_si(priv); 1136d4fd0404SClaudiu Manoil if (err) 1137d4fd0404SClaudiu Manoil goto err_config_si; 1138d4fd0404SClaudiu Manoil 1139d4fd0404SClaudiu Manoil return 0; 1140d4fd0404SClaudiu Manoil 1141d4fd0404SClaudiu Manoil err_config_si: 1142d382563fSClaudiu Manoil kfree(priv->cls_rules); 1143d382563fSClaudiu Manoil err_alloc_cls: 1144d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1145d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1146d4fd0404SClaudiu Manoil 1147d4fd0404SClaudiu Manoil return err; 1148d4fd0404SClaudiu Manoil } 1149d4fd0404SClaudiu Manoil 1150d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1151d4fd0404SClaudiu Manoil { 1152d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1153d4fd0404SClaudiu Manoil 1154d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1155d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1156d382563fSClaudiu Manoil 1157d382563fSClaudiu Manoil kfree(priv->cls_rules); 1158d4fd0404SClaudiu Manoil } 1159d4fd0404SClaudiu Manoil 1160d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1161d4fd0404SClaudiu Manoil { 1162d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1163d4fd0404SClaudiu Manoil u32 tbmr; 1164d4fd0404SClaudiu Manoil 1165d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1166d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1167d4fd0404SClaudiu Manoil 1168d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1169d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1170d4fd0404SClaudiu Manoil 1171d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1172d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1173d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1174d4fd0404SClaudiu Manoil 1175d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1176d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1177d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1178d4fd0404SClaudiu Manoil 1179d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 118012460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 1181d4fd0404SClaudiu Manoil 1182d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1183d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1184d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1185d4fd0404SClaudiu Manoil 1186d4fd0404SClaudiu Manoil /* enable ring */ 1187d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1188d4fd0404SClaudiu Manoil 1189d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1190d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1191d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1192d4fd0404SClaudiu Manoil } 1193d4fd0404SClaudiu Manoil 1194d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1195d4fd0404SClaudiu Manoil { 1196d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1197d4fd0404SClaudiu Manoil u32 rbmr; 1198d4fd0404SClaudiu Manoil 1199d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1200d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1201d4fd0404SClaudiu Manoil 1202d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1203d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1204d4fd0404SClaudiu Manoil 1205d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1206d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1207d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1208d4fd0404SClaudiu Manoil 1209d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1210d4fd0404SClaudiu Manoil 1211d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1212d4fd0404SClaudiu Manoil 1213d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 121412460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 1215d4fd0404SClaudiu Manoil 1216d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1217434cebabSClaudiu Manoil 1218434cebabSClaudiu Manoil if (rx_ring->ext_en) 1219d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1220434cebabSClaudiu Manoil 1221d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1222d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1223d4fd0404SClaudiu Manoil 1224d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1225d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1226d4fd0404SClaudiu Manoil 1227d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 1228d4fd0404SClaudiu Manoil 1229d4fd0404SClaudiu Manoil /* enable ring */ 1230d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1231d4fd0404SClaudiu Manoil } 1232d4fd0404SClaudiu Manoil 1233d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1234d4fd0404SClaudiu Manoil { 1235d4fd0404SClaudiu Manoil int i; 1236d4fd0404SClaudiu Manoil 1237d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1238d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1239d4fd0404SClaudiu Manoil 1240d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1241d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1242d4fd0404SClaudiu Manoil } 1243d4fd0404SClaudiu Manoil 1244d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1245d4fd0404SClaudiu Manoil { 1246d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1247d4fd0404SClaudiu Manoil 1248d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1249d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1250d4fd0404SClaudiu Manoil } 1251d4fd0404SClaudiu Manoil 1252d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1253d4fd0404SClaudiu Manoil { 1254d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1255d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1256d4fd0404SClaudiu Manoil 1257d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1258d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1259d4fd0404SClaudiu Manoil 1260d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1261d4fd0404SClaudiu Manoil while (delay < timeout && 1262d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1263d4fd0404SClaudiu Manoil msleep(delay); 1264d4fd0404SClaudiu Manoil delay *= 2; 1265d4fd0404SClaudiu Manoil } 1266d4fd0404SClaudiu Manoil 1267d4fd0404SClaudiu Manoil if (delay >= timeout) 1268d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1269d4fd0404SClaudiu Manoil idx); 1270d4fd0404SClaudiu Manoil } 1271d4fd0404SClaudiu Manoil 1272d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1273d4fd0404SClaudiu Manoil { 1274d4fd0404SClaudiu Manoil int i; 1275d4fd0404SClaudiu Manoil 1276d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1277d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1278d4fd0404SClaudiu Manoil 1279d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1280d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1281d4fd0404SClaudiu Manoil 1282d4fd0404SClaudiu Manoil udelay(1); 1283d4fd0404SClaudiu Manoil } 1284d4fd0404SClaudiu Manoil 1285d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1286d4fd0404SClaudiu Manoil { 1287d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1288d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1289d4fd0404SClaudiu Manoil int i, j, err; 1290d4fd0404SClaudiu Manoil 1291d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1292d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1293d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1294d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1295d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1296d4fd0404SClaudiu Manoil 1297d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1298d4fd0404SClaudiu Manoil priv->ndev->name, i); 1299d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1300d4fd0404SClaudiu Manoil if (err) { 1301d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1302d4fd0404SClaudiu Manoil goto irq_err; 1303d4fd0404SClaudiu Manoil } 1304bbb96dc7SClaudiu Manoil disable_irq(irq); 1305d4fd0404SClaudiu Manoil 1306d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1307d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 130891571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 1309d4fd0404SClaudiu Manoil 1310d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1311d4fd0404SClaudiu Manoil 1312d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1313d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1314d4fd0404SClaudiu Manoil 1315d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1316d4fd0404SClaudiu Manoil } 1317d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1318d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1319d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1320d4fd0404SClaudiu Manoil } 1321d4fd0404SClaudiu Manoil 1322d4fd0404SClaudiu Manoil return 0; 1323d4fd0404SClaudiu Manoil 1324d4fd0404SClaudiu Manoil irq_err: 1325d4fd0404SClaudiu Manoil while (i--) { 1326d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1327d4fd0404SClaudiu Manoil 1328d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1329d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1330d4fd0404SClaudiu Manoil } 1331d4fd0404SClaudiu Manoil 1332d4fd0404SClaudiu Manoil return err; 1333d4fd0404SClaudiu Manoil } 1334d4fd0404SClaudiu Manoil 1335d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1336d4fd0404SClaudiu Manoil { 1337d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1338d4fd0404SClaudiu Manoil int i; 1339d4fd0404SClaudiu Manoil 1340d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1341d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1342d4fd0404SClaudiu Manoil 1343d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1344d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1345d4fd0404SClaudiu Manoil } 1346d4fd0404SClaudiu Manoil } 1347d4fd0404SClaudiu Manoil 1348bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 1349d4fd0404SClaudiu Manoil { 135091571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 135191571081SClaudiu Manoil u32 icpt, ictt; 1352d4fd0404SClaudiu Manoil int i; 1353d4fd0404SClaudiu Manoil 1354d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1355ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 1356ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 135791571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 135891571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 135991571081SClaudiu Manoil ictt = 0x1; 136091571081SClaudiu Manoil } else { 136191571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 136291571081SClaudiu Manoil ictt = 0; 1363d4fd0404SClaudiu Manoil } 1364d4fd0404SClaudiu Manoil 136591571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 136691571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 136791571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 136891571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 136991571081SClaudiu Manoil } 137091571081SClaudiu Manoil 137191571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 137291571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 137391571081SClaudiu Manoil else 137491571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 137591571081SClaudiu Manoil 1376d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 137791571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 137891571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 137991571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 1380d4fd0404SClaudiu Manoil } 1381d4fd0404SClaudiu Manoil } 1382d4fd0404SClaudiu Manoil 1383bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 1384d4fd0404SClaudiu Manoil { 1385d4fd0404SClaudiu Manoil int i; 1386d4fd0404SClaudiu Manoil 1387d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1388d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1389d4fd0404SClaudiu Manoil 1390d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1391d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1392d4fd0404SClaudiu Manoil } 1393d4fd0404SClaudiu Manoil 1394*71b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev) 1395d4fd0404SClaudiu Manoil { 13962e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1397a6a10d45SYangbo Lu struct ethtool_eee edata; 1398*71b77a7aSClaudiu Manoil int err; 1399d4fd0404SClaudiu Manoil 1400*71b77a7aSClaudiu Manoil if (!priv->phylink) 1401d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1402d4fd0404SClaudiu Manoil 1403*71b77a7aSClaudiu Manoil err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0); 1404*71b77a7aSClaudiu Manoil if (err) { 1405d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 1406*71b77a7aSClaudiu Manoil return err; 1407d4fd0404SClaudiu Manoil } 1408d4fd0404SClaudiu Manoil 1409a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 1410a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 1411*71b77a7aSClaudiu Manoil phylink_ethtool_set_eee(priv->phylink, &edata); 1412a6a10d45SYangbo Lu 1413d4fd0404SClaudiu Manoil return 0; 1414d4fd0404SClaudiu Manoil } 1415d4fd0404SClaudiu Manoil 141691571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 1417bbb96dc7SClaudiu Manoil { 1418bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1419bbb96dc7SClaudiu Manoil int i; 1420bbb96dc7SClaudiu Manoil 1421bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 1422bbb96dc7SClaudiu Manoil 1423bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1424bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1425bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1426bbb96dc7SClaudiu Manoil 1427bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 1428bbb96dc7SClaudiu Manoil enable_irq(irq); 1429bbb96dc7SClaudiu Manoil } 1430bbb96dc7SClaudiu Manoil 1431*71b77a7aSClaudiu Manoil if (priv->phylink) 1432*71b77a7aSClaudiu Manoil phylink_start(priv->phylink); 1433bbb96dc7SClaudiu Manoil else 1434bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 1435bbb96dc7SClaudiu Manoil 1436bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 1437bbb96dc7SClaudiu Manoil } 1438bbb96dc7SClaudiu Manoil 1439d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 1440d4fd0404SClaudiu Manoil { 1441d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1442bbb96dc7SClaudiu Manoil int err; 1443d4fd0404SClaudiu Manoil 1444d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 1445d4fd0404SClaudiu Manoil if (err) 1446d4fd0404SClaudiu Manoil return err; 1447d4fd0404SClaudiu Manoil 1448*71b77a7aSClaudiu Manoil err = enetc_phylink_connect(ndev); 1449d4fd0404SClaudiu Manoil if (err) 1450d4fd0404SClaudiu Manoil goto err_phy_connect; 1451d4fd0404SClaudiu Manoil 1452d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 1453d4fd0404SClaudiu Manoil if (err) 1454d4fd0404SClaudiu Manoil goto err_alloc_tx; 1455d4fd0404SClaudiu Manoil 1456d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 1457d4fd0404SClaudiu Manoil if (err) 1458d4fd0404SClaudiu Manoil goto err_alloc_rx; 1459d4fd0404SClaudiu Manoil 1460d4fd0404SClaudiu Manoil err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1461d4fd0404SClaudiu Manoil if (err) 1462d4fd0404SClaudiu Manoil goto err_set_queues; 1463d4fd0404SClaudiu Manoil 1464d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 1465d4fd0404SClaudiu Manoil if (err) 1466d4fd0404SClaudiu Manoil goto err_set_queues; 1467d4fd0404SClaudiu Manoil 1468bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 1469bbb96dc7SClaudiu Manoil enetc_start(ndev); 1470d4fd0404SClaudiu Manoil 1471d4fd0404SClaudiu Manoil return 0; 1472d4fd0404SClaudiu Manoil 1473d4fd0404SClaudiu Manoil err_set_queues: 1474d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1475d4fd0404SClaudiu Manoil err_alloc_rx: 1476d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1477d4fd0404SClaudiu Manoil err_alloc_tx: 1478*71b77a7aSClaudiu Manoil if (priv->phylink) 1479*71b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1480d4fd0404SClaudiu Manoil err_phy_connect: 1481d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1482d4fd0404SClaudiu Manoil 1483d4fd0404SClaudiu Manoil return err; 1484d4fd0404SClaudiu Manoil } 1485d4fd0404SClaudiu Manoil 148691571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 1487d4fd0404SClaudiu Manoil { 1488d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1489d4fd0404SClaudiu Manoil int i; 1490d4fd0404SClaudiu Manoil 1491d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 1492d4fd0404SClaudiu Manoil 1493d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1494bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1495bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1496bbb96dc7SClaudiu Manoil 1497bbb96dc7SClaudiu Manoil disable_irq(irq); 1498d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 1499d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 1500d4fd0404SClaudiu Manoil } 1501d4fd0404SClaudiu Manoil 1502*71b77a7aSClaudiu Manoil if (priv->phylink) 1503*71b77a7aSClaudiu Manoil phylink_stop(priv->phylink); 1504bbb96dc7SClaudiu Manoil else 1505bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 1506bbb96dc7SClaudiu Manoil 1507bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 1508bbb96dc7SClaudiu Manoil } 1509bbb96dc7SClaudiu Manoil 1510bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 1511bbb96dc7SClaudiu Manoil { 1512bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1513bbb96dc7SClaudiu Manoil 1514bbb96dc7SClaudiu Manoil enetc_stop(ndev); 1515d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 1516d4fd0404SClaudiu Manoil 1517*71b77a7aSClaudiu Manoil if (priv->phylink) 1518*71b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 1519d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 1520d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1521d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1522d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1523d4fd0404SClaudiu Manoil 1524d4fd0404SClaudiu Manoil return 0; 1525d4fd0404SClaudiu Manoil } 1526d4fd0404SClaudiu Manoil 152713baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 1528cbe9e835SCamelia Groza { 1529cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 1530cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 1531cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 1532cbe9e835SCamelia Groza u8 num_tc; 1533cbe9e835SCamelia Groza int i; 1534cbe9e835SCamelia Groza 1535cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 1536cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 1537cbe9e835SCamelia Groza 1538cbe9e835SCamelia Groza if (!num_tc) { 1539cbe9e835SCamelia Groza netdev_reset_tc(ndev); 1540cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1541cbe9e835SCamelia Groza 1542cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 1543cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 1544cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1545cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 1546cbe9e835SCamelia Groza } 1547cbe9e835SCamelia Groza 1548cbe9e835SCamelia Groza return 0; 1549cbe9e835SCamelia Groza } 1550cbe9e835SCamelia Groza 1551cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 1552cbe9e835SCamelia Groza if (num_tc > priv->num_tx_rings) { 1553cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 1554cbe9e835SCamelia Groza priv->num_tx_rings); 1555cbe9e835SCamelia Groza return -EINVAL; 1556cbe9e835SCamelia Groza } 1557cbe9e835SCamelia Groza 1558cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 1559cbe9e835SCamelia Groza * 1560cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 1561cbe9e835SCamelia Groza */ 1562cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 1563cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1564cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 1565cbe9e835SCamelia Groza } 1566cbe9e835SCamelia Groza 1567cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 1568cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 1569cbe9e835SCamelia Groza 1570cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 1571cbe9e835SCamelia Groza 1572cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 1573cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 1574cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 1575cbe9e835SCamelia Groza 1576cbe9e835SCamelia Groza return 0; 1577cbe9e835SCamelia Groza } 1578cbe9e835SCamelia Groza 157934c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 158034c6adf1SPo Liu void *type_data) 158134c6adf1SPo Liu { 158234c6adf1SPo Liu switch (type) { 158334c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 158434c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 158534c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 158634c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 1587c431047cSPo Liu case TC_SETUP_QDISC_CBS: 1588c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 15890d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 15900d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 1591888ae5a3SPo Liu case TC_SETUP_BLOCK: 1592888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 159334c6adf1SPo Liu default: 159434c6adf1SPo Liu return -EOPNOTSUPP; 159534c6adf1SPo Liu } 159634c6adf1SPo Liu } 159734c6adf1SPo Liu 1598d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 1599d4fd0404SClaudiu Manoil { 1600d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1601d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 1602d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 1603d4fd0404SClaudiu Manoil int i; 1604d4fd0404SClaudiu Manoil 1605d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1606d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 1607d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 1608d4fd0404SClaudiu Manoil } 1609d4fd0404SClaudiu Manoil 1610d4fd0404SClaudiu Manoil stats->rx_packets = packets; 1611d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 1612d4fd0404SClaudiu Manoil bytes = 0; 1613d4fd0404SClaudiu Manoil packets = 0; 1614d4fd0404SClaudiu Manoil 1615d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1616d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 1617d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 1618d4fd0404SClaudiu Manoil } 1619d4fd0404SClaudiu Manoil 1620d4fd0404SClaudiu Manoil stats->tx_packets = packets; 1621d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 1622d4fd0404SClaudiu Manoil 1623d4fd0404SClaudiu Manoil return stats; 1624d4fd0404SClaudiu Manoil } 1625d4fd0404SClaudiu Manoil 1626d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 1627d382563fSClaudiu Manoil { 1628d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1629d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1630d382563fSClaudiu Manoil u32 reg; 1631d382563fSClaudiu Manoil 1632d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 1633d382563fSClaudiu Manoil 1634d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 1635d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 1636d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 1637d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 1638d382563fSClaudiu Manoil 1639d382563fSClaudiu Manoil return 0; 1640d382563fSClaudiu Manoil } 1641d382563fSClaudiu Manoil 164279e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 164379e49982SPo Liu { 164479e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1645888ae5a3SPo Liu int err; 164679e49982SPo Liu 164779e49982SPo Liu if (en) { 1648888ae5a3SPo Liu err = enetc_psfp_enable(priv); 1649888ae5a3SPo Liu if (err) 1650888ae5a3SPo Liu return err; 1651888ae5a3SPo Liu 165279e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 1653888ae5a3SPo Liu return 0; 165479e49982SPo Liu } 165579e49982SPo Liu 1656888ae5a3SPo Liu err = enetc_psfp_disable(priv); 1657888ae5a3SPo Liu if (err) 1658888ae5a3SPo Liu return err; 1659888ae5a3SPo Liu 1660888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 1661888ae5a3SPo Liu 166279e49982SPo Liu return 0; 166379e49982SPo Liu } 166479e49982SPo Liu 16659deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 16669deba33fSClaudiu Manoil { 16679deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 16689deba33fSClaudiu Manoil int i; 16699deba33fSClaudiu Manoil 16709deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 16719deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 16729deba33fSClaudiu Manoil } 16739deba33fSClaudiu Manoil 16749deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 16759deba33fSClaudiu Manoil { 16769deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 16779deba33fSClaudiu Manoil int i; 16789deba33fSClaudiu Manoil 16799deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 16809deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 16819deba33fSClaudiu Manoil } 16829deba33fSClaudiu Manoil 1683d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 1684d382563fSClaudiu Manoil netdev_features_t features) 1685d382563fSClaudiu Manoil { 1686d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 1687888ae5a3SPo Liu int err = 0; 1688d382563fSClaudiu Manoil 1689d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 1690d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 1691d382563fSClaudiu Manoil 16929deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 16939deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 16949deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 16959deba33fSClaudiu Manoil 16969deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 16979deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 16989deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 16999deba33fSClaudiu Manoil 170079e49982SPo Liu if (changed & NETIF_F_HW_TC) 1701888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 170279e49982SPo Liu 1703888ae5a3SPo Liu return err; 1704d382563fSClaudiu Manoil } 1705d382563fSClaudiu Manoil 1706434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1707d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 1708d3982312SY.b. Lu { 1709d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1710d3982312SY.b. Lu struct hwtstamp_config config; 1711434cebabSClaudiu Manoil int ao; 1712d3982312SY.b. Lu 1713d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 1714d3982312SY.b. Lu return -EFAULT; 1715d3982312SY.b. Lu 1716d3982312SY.b. Lu switch (config.tx_type) { 1717d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 1718d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP; 1719d3982312SY.b. Lu break; 1720d3982312SY.b. Lu case HWTSTAMP_TX_ON: 1721d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 1722d3982312SY.b. Lu break; 1723d3982312SY.b. Lu default: 1724d3982312SY.b. Lu return -ERANGE; 1725d3982312SY.b. Lu } 1726d3982312SY.b. Lu 1727434cebabSClaudiu Manoil ao = priv->active_offloads; 1728d3982312SY.b. Lu switch (config.rx_filter) { 1729d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 1730d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 1731d3982312SY.b. Lu break; 1732d3982312SY.b. Lu default: 1733d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 1734d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 1735d3982312SY.b. Lu } 1736d3982312SY.b. Lu 1737434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 1738434cebabSClaudiu Manoil enetc_close(ndev); 1739434cebabSClaudiu Manoil enetc_open(ndev); 1740434cebabSClaudiu Manoil } 1741434cebabSClaudiu Manoil 1742d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1743d3982312SY.b. Lu -EFAULT : 0; 1744d3982312SY.b. Lu } 1745d3982312SY.b. Lu 1746d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 1747d3982312SY.b. Lu { 1748d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1749d3982312SY.b. Lu struct hwtstamp_config config; 1750d3982312SY.b. Lu 1751d3982312SY.b. Lu config.flags = 0; 1752d3982312SY.b. Lu 1753d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_TX_TSTAMP) 1754d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 1755d3982312SY.b. Lu else 1756d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 1757d3982312SY.b. Lu 1758d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 1759d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 1760d3982312SY.b. Lu 1761d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1762d3982312SY.b. Lu -EFAULT : 0; 1763d3982312SY.b. Lu } 1764d3982312SY.b. Lu #endif 1765d3982312SY.b. Lu 1766d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 1767d3982312SY.b. Lu { 1768*71b77a7aSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1769434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1770d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 1771d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 1772d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 1773d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 1774d3982312SY.b. Lu #endif 1775a613bafeSMichael Walle 1776*71b77a7aSClaudiu Manoil if (!priv->phylink) 1777c55b810aSMichael Walle return -EOPNOTSUPP; 1778*71b77a7aSClaudiu Manoil 1779*71b77a7aSClaudiu Manoil return phylink_mii_ioctl(priv->phylink, rq, cmd); 1780d3982312SY.b. Lu } 1781d3982312SY.b. Lu 1782d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 1783d4fd0404SClaudiu Manoil { 1784d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 17851260e772SGustavo A. R. Silva int v_tx_rings; 1786d4fd0404SClaudiu Manoil int i, n, err, nvec; 1787d4fd0404SClaudiu Manoil 1788d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 1789d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 1790d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 1791d4fd0404SClaudiu Manoil 1792d4fd0404SClaudiu Manoil if (n < 0) 1793d4fd0404SClaudiu Manoil return n; 1794d4fd0404SClaudiu Manoil 1795d4fd0404SClaudiu Manoil if (n != nvec) 1796d4fd0404SClaudiu Manoil return -EPERM; 1797d4fd0404SClaudiu Manoil 1798d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 1799d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 1800d4fd0404SClaudiu Manoil 1801d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1802d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 1803d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 1804d4fd0404SClaudiu Manoil int j; 1805d4fd0404SClaudiu Manoil 18061260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 1807d4fd0404SClaudiu Manoil if (!v) { 1808d4fd0404SClaudiu Manoil err = -ENOMEM; 1809d4fd0404SClaudiu Manoil goto fail; 1810d4fd0404SClaudiu Manoil } 1811d4fd0404SClaudiu Manoil 1812d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 1813d4fd0404SClaudiu Manoil 1814ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 1815ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 1816ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 1817ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 1818ae0e6a5dSClaudiu Manoil } 1819ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 1820d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 1821d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 1822d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 1823d4fd0404SClaudiu Manoil 1824d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 1825d4fd0404SClaudiu Manoil int idx; 1826d4fd0404SClaudiu Manoil 1827d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 1828d4fd0404SClaudiu Manoil if (priv->bdr_int_num == ENETC_MAX_BDR_INT) 1829d4fd0404SClaudiu Manoil idx = 2 * j + i; /* 2 CPUs */ 1830d4fd0404SClaudiu Manoil else 1831d4fd0404SClaudiu Manoil idx = j + i * v_tx_rings; /* default */ 1832d4fd0404SClaudiu Manoil 1833d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 1834d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 1835d4fd0404SClaudiu Manoil bdr->index = idx; 1836d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1837d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1838d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 1839d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 1840d4fd0404SClaudiu Manoil } 1841d4fd0404SClaudiu Manoil 1842d4fd0404SClaudiu Manoil bdr = &v->rx_ring; 1843d4fd0404SClaudiu Manoil bdr->index = i; 1844d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1845d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1846d4fd0404SClaudiu Manoil bdr->bd_count = priv->rx_bd_count; 1847d4fd0404SClaudiu Manoil priv->rx_ring[i] = bdr; 1848d4fd0404SClaudiu Manoil } 1849d4fd0404SClaudiu Manoil 1850d4fd0404SClaudiu Manoil return 0; 1851d4fd0404SClaudiu Manoil 1852d4fd0404SClaudiu Manoil fail: 1853d4fd0404SClaudiu Manoil while (i--) { 1854d4fd0404SClaudiu Manoil netif_napi_del(&priv->int_vector[i]->napi); 1855ae0e6a5dSClaudiu Manoil cancel_work_sync(&priv->int_vector[i]->rx_dim.work); 1856d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1857d4fd0404SClaudiu Manoil } 1858d4fd0404SClaudiu Manoil 1859d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 1860d4fd0404SClaudiu Manoil 1861d4fd0404SClaudiu Manoil return err; 1862d4fd0404SClaudiu Manoil } 1863d4fd0404SClaudiu Manoil 1864d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 1865d4fd0404SClaudiu Manoil { 1866d4fd0404SClaudiu Manoil int i; 1867d4fd0404SClaudiu Manoil 1868d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1869d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1870d4fd0404SClaudiu Manoil 1871d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 1872ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 1873d4fd0404SClaudiu Manoil } 1874d4fd0404SClaudiu Manoil 1875d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1876d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 1877d4fd0404SClaudiu Manoil 1878d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1879d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 1880d4fd0404SClaudiu Manoil 1881d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1882d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1883d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 1884d4fd0404SClaudiu Manoil } 1885d4fd0404SClaudiu Manoil 1886d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 1887d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 1888d4fd0404SClaudiu Manoil } 1889d4fd0404SClaudiu Manoil 1890d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 1891d4fd0404SClaudiu Manoil { 1892d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 1893d4fd0404SClaudiu Manoil 1894d4fd0404SClaudiu Manoil kfree(p); 1895d4fd0404SClaudiu Manoil } 1896d4fd0404SClaudiu Manoil 1897d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 1898d4fd0404SClaudiu Manoil { 1899d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 1900d4fd0404SClaudiu Manoil si->errata = ENETC_ERR_TXCSUM | ENETC_ERR_VLAN_ISOL | 1901d4fd0404SClaudiu Manoil ENETC_ERR_UCMCSWP; 1902d4fd0404SClaudiu Manoil } 1903d4fd0404SClaudiu Manoil 1904d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 1905d4fd0404SClaudiu Manoil { 1906d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 1907d4fd0404SClaudiu Manoil struct enetc_hw *hw; 1908d4fd0404SClaudiu Manoil size_t alloc_size; 1909d4fd0404SClaudiu Manoil int err, len; 1910d4fd0404SClaudiu Manoil 1911d4fd0404SClaudiu Manoil pcie_flr(pdev); 1912d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 1913d4fd0404SClaudiu Manoil if (err) { 1914d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 1915d4fd0404SClaudiu Manoil return err; 1916d4fd0404SClaudiu Manoil } 1917d4fd0404SClaudiu Manoil 1918d4fd0404SClaudiu Manoil /* set up for high or low dma */ 1919d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 1920d4fd0404SClaudiu Manoil if (err) { 1921d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 1922d4fd0404SClaudiu Manoil if (err) { 1923d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 1924d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 1925d4fd0404SClaudiu Manoil goto err_dma; 1926d4fd0404SClaudiu Manoil } 1927d4fd0404SClaudiu Manoil } 1928d4fd0404SClaudiu Manoil 1929d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 1930d4fd0404SClaudiu Manoil if (err) { 1931d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 1932d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 1933d4fd0404SClaudiu Manoil } 1934d4fd0404SClaudiu Manoil 1935d4fd0404SClaudiu Manoil pci_set_master(pdev); 1936d4fd0404SClaudiu Manoil 1937d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 1938d4fd0404SClaudiu Manoil if (sizeof_priv) { 1939d4fd0404SClaudiu Manoil /* align priv to 32B */ 1940d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 1941d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 1942d4fd0404SClaudiu Manoil } 1943d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 1944d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 1945d4fd0404SClaudiu Manoil 1946d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 1947d4fd0404SClaudiu Manoil if (!p) { 1948d4fd0404SClaudiu Manoil err = -ENOMEM; 1949d4fd0404SClaudiu Manoil goto err_alloc_si; 1950d4fd0404SClaudiu Manoil } 1951d4fd0404SClaudiu Manoil 1952d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 1953d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 1954d4fd0404SClaudiu Manoil 1955d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 1956d4fd0404SClaudiu Manoil si->pdev = pdev; 1957d4fd0404SClaudiu Manoil hw = &si->hw; 1958d4fd0404SClaudiu Manoil 1959d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 1960d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 1961d4fd0404SClaudiu Manoil if (!hw->reg) { 1962d4fd0404SClaudiu Manoil err = -ENXIO; 1963d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 1964d4fd0404SClaudiu Manoil goto err_ioremap; 1965d4fd0404SClaudiu Manoil } 1966d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 1967d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 1968d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 1969d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 1970d4fd0404SClaudiu Manoil 1971d4fd0404SClaudiu Manoil enetc_detect_errata(si); 1972d4fd0404SClaudiu Manoil 1973d4fd0404SClaudiu Manoil return 0; 1974d4fd0404SClaudiu Manoil 1975d4fd0404SClaudiu Manoil err_ioremap: 1976d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1977d4fd0404SClaudiu Manoil err_alloc_si: 1978d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1979d4fd0404SClaudiu Manoil err_pci_mem_reg: 1980d4fd0404SClaudiu Manoil err_dma: 1981d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1982d4fd0404SClaudiu Manoil 1983d4fd0404SClaudiu Manoil return err; 1984d4fd0404SClaudiu Manoil } 1985d4fd0404SClaudiu Manoil 1986d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 1987d4fd0404SClaudiu Manoil { 1988d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 1989d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1990d4fd0404SClaudiu Manoil 1991d4fd0404SClaudiu Manoil iounmap(hw->reg); 1992d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1993d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1994d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1995d4fd0404SClaudiu Manoil } 1996