xref: /openbmc/linux/drivers/net/ethernet/freescale/enetc/enetc.c (revision 6d36ecdbc4410e61a0e02adc5d3abeee22a8ffd3)
1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */
3d4fd0404SClaudiu Manoil 
4d4fd0404SClaudiu Manoil #include "enetc.h"
5d4fd0404SClaudiu Manoil #include <linux/tcp.h>
6d4fd0404SClaudiu Manoil #include <linux/udp.h>
7bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h>
8d4fd0404SClaudiu Manoil 
9d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */
10d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val)	((val) + 2)
11d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */
12d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS	13
13d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED	ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1)
14d4fd0404SClaudiu Manoil 
15d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
16d3982312SY.b. Lu 			      int active_offloads);
17d4fd0404SClaudiu Manoil 
18d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev)
19d4fd0404SClaudiu Manoil {
20d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
21d4fd0404SClaudiu Manoil 	struct enetc_bdr *tx_ring;
22d4fd0404SClaudiu Manoil 	int count;
23d4fd0404SClaudiu Manoil 
24d4fd0404SClaudiu Manoil 	tx_ring = priv->tx_ring[skb->queue_mapping];
25d4fd0404SClaudiu Manoil 
26d4fd0404SClaudiu Manoil 	if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS))
27d4fd0404SClaudiu Manoil 		if (unlikely(skb_linearize(skb)))
28d4fd0404SClaudiu Manoil 			goto drop_packet_err;
29d4fd0404SClaudiu Manoil 
30d4fd0404SClaudiu Manoil 	count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */
31d4fd0404SClaudiu Manoil 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) {
32d4fd0404SClaudiu Manoil 		netif_stop_subqueue(ndev, tx_ring->index);
33d4fd0404SClaudiu Manoil 		return NETDEV_TX_BUSY;
34d4fd0404SClaudiu Manoil 	}
35d4fd0404SClaudiu Manoil 
36fd5736bfSAlex Marginean 	enetc_lock_mdio();
37d3982312SY.b. Lu 	count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads);
38fd5736bfSAlex Marginean 	enetc_unlock_mdio();
39fd5736bfSAlex Marginean 
40d4fd0404SClaudiu Manoil 	if (unlikely(!count))
41d4fd0404SClaudiu Manoil 		goto drop_packet_err;
42d4fd0404SClaudiu Manoil 
43d4fd0404SClaudiu Manoil 	if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED)
44d4fd0404SClaudiu Manoil 		netif_stop_subqueue(ndev, tx_ring->index);
45d4fd0404SClaudiu Manoil 
46d4fd0404SClaudiu Manoil 	return NETDEV_TX_OK;
47d4fd0404SClaudiu Manoil 
48d4fd0404SClaudiu Manoil drop_packet_err:
49d4fd0404SClaudiu Manoil 	dev_kfree_skb_any(skb);
50d4fd0404SClaudiu Manoil 	return NETDEV_TX_OK;
51d4fd0404SClaudiu Manoil }
52d4fd0404SClaudiu Manoil 
53d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring,
54d4fd0404SClaudiu Manoil 				struct enetc_tx_swbd *tx_swbd)
55d4fd0404SClaudiu Manoil {
56d4fd0404SClaudiu Manoil 	if (tx_swbd->is_dma_page)
57d4fd0404SClaudiu Manoil 		dma_unmap_page(tx_ring->dev, tx_swbd->dma,
58d4fd0404SClaudiu Manoil 			       tx_swbd->len, DMA_TO_DEVICE);
59d4fd0404SClaudiu Manoil 	else
60d4fd0404SClaudiu Manoil 		dma_unmap_single(tx_ring->dev, tx_swbd->dma,
61d4fd0404SClaudiu Manoil 				 tx_swbd->len, DMA_TO_DEVICE);
62d4fd0404SClaudiu Manoil 	tx_swbd->dma = 0;
63d4fd0404SClaudiu Manoil }
64d4fd0404SClaudiu Manoil 
65d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring,
66d4fd0404SClaudiu Manoil 			      struct enetc_tx_swbd *tx_swbd)
67d4fd0404SClaudiu Manoil {
68d4fd0404SClaudiu Manoil 	if (tx_swbd->dma)
69d4fd0404SClaudiu Manoil 		enetc_unmap_tx_buff(tx_ring, tx_swbd);
70d4fd0404SClaudiu Manoil 
71d4fd0404SClaudiu Manoil 	if (tx_swbd->skb) {
72d4fd0404SClaudiu Manoil 		dev_kfree_skb_any(tx_swbd->skb);
73d4fd0404SClaudiu Manoil 		tx_swbd->skb = NULL;
74d4fd0404SClaudiu Manoil 	}
75d4fd0404SClaudiu Manoil }
76d4fd0404SClaudiu Manoil 
77d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb,
78d3982312SY.b. Lu 			      int active_offloads)
79d4fd0404SClaudiu Manoil {
80d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
81d7840976SMatthew Wilcox (Oracle) 	skb_frag_t *frag;
82d4fd0404SClaudiu Manoil 	int len = skb_headlen(skb);
83d4fd0404SClaudiu Manoil 	union enetc_tx_bd temp_bd;
84d4fd0404SClaudiu Manoil 	union enetc_tx_bd *txbd;
85d4fd0404SClaudiu Manoil 	bool do_vlan, do_tstamp;
86d4fd0404SClaudiu Manoil 	int i, count = 0;
87d4fd0404SClaudiu Manoil 	unsigned int f;
88d4fd0404SClaudiu Manoil 	dma_addr_t dma;
89d4fd0404SClaudiu Manoil 	u8 flags = 0;
90d4fd0404SClaudiu Manoil 
91d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_use;
92d4fd0404SClaudiu Manoil 	txbd = ENETC_TXBD(*tx_ring, i);
93d4fd0404SClaudiu Manoil 	prefetchw(txbd);
94d4fd0404SClaudiu Manoil 
95d4fd0404SClaudiu Manoil 	dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE);
96d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(tx_ring->dev, dma)))
97d4fd0404SClaudiu Manoil 		goto dma_err;
98d4fd0404SClaudiu Manoil 
99d4fd0404SClaudiu Manoil 	temp_bd.addr = cpu_to_le64(dma);
100d4fd0404SClaudiu Manoil 	temp_bd.buf_len = cpu_to_le16(len);
101d4fd0404SClaudiu Manoil 	temp_bd.lstatus = 0;
102d4fd0404SClaudiu Manoil 
103d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
104d4fd0404SClaudiu Manoil 	tx_swbd->dma = dma;
105d4fd0404SClaudiu Manoil 	tx_swbd->len = len;
106d4fd0404SClaudiu Manoil 	tx_swbd->is_dma_page = 0;
107d4fd0404SClaudiu Manoil 	count++;
108d4fd0404SClaudiu Manoil 
109d4fd0404SClaudiu Manoil 	do_vlan = skb_vlan_tag_present(skb);
110d3982312SY.b. Lu 	do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) &&
111d3982312SY.b. Lu 		    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP);
112d3982312SY.b. Lu 	tx_swbd->do_tstamp = do_tstamp;
113d3982312SY.b. Lu 	tx_swbd->check_wb = tx_swbd->do_tstamp;
114d4fd0404SClaudiu Manoil 
115d4fd0404SClaudiu Manoil 	if (do_vlan || do_tstamp)
116d4fd0404SClaudiu Manoil 		flags |= ENETC_TXBD_FLAGS_EX;
117d4fd0404SClaudiu Manoil 
11882728b91SClaudiu Manoil 	if (tx_ring->tsd_enable)
1190d08c9ecSPo Liu 		flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART;
120d4fd0404SClaudiu Manoil 
121d4fd0404SClaudiu Manoil 	/* first BD needs frm_len and offload flags set */
122d4fd0404SClaudiu Manoil 	temp_bd.frm_len = cpu_to_le16(skb->len);
123d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
124d4fd0404SClaudiu Manoil 
12582728b91SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_TSE)
12682728b91SClaudiu Manoil 		temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns,
12782728b91SClaudiu Manoil 							  flags);
1280d08c9ecSPo Liu 
129d4fd0404SClaudiu Manoil 	if (flags & ENETC_TXBD_FLAGS_EX) {
130d4fd0404SClaudiu Manoil 		u8 e_flags = 0;
131d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
132d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
133d4fd0404SClaudiu Manoil 
134d4fd0404SClaudiu Manoil 		/* add extension BD for VLAN and/or timestamping */
135d4fd0404SClaudiu Manoil 		flags = 0;
136d4fd0404SClaudiu Manoil 		tx_swbd++;
137d4fd0404SClaudiu Manoil 		txbd++;
138d4fd0404SClaudiu Manoil 		i++;
139d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
140d4fd0404SClaudiu Manoil 			i = 0;
141d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
142d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
143d4fd0404SClaudiu Manoil 		}
144d4fd0404SClaudiu Manoil 		prefetchw(txbd);
145d4fd0404SClaudiu Manoil 
146d4fd0404SClaudiu Manoil 		if (do_vlan) {
147d4fd0404SClaudiu Manoil 			temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb));
148d4fd0404SClaudiu Manoil 			temp_bd.ext.tpid = 0; /* < C-TAG */
149d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS;
150d4fd0404SClaudiu Manoil 		}
151d4fd0404SClaudiu Manoil 
152d4fd0404SClaudiu Manoil 		if (do_tstamp) {
153d4fd0404SClaudiu Manoil 			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
154d4fd0404SClaudiu Manoil 			e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP;
155d4fd0404SClaudiu Manoil 		}
156d4fd0404SClaudiu Manoil 
157d4fd0404SClaudiu Manoil 		temp_bd.ext.e_flags = e_flags;
158d4fd0404SClaudiu Manoil 		count++;
159d4fd0404SClaudiu Manoil 	}
160d4fd0404SClaudiu Manoil 
161d4fd0404SClaudiu Manoil 	frag = &skb_shinfo(skb)->frags[0];
162d4fd0404SClaudiu Manoil 	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) {
163d4fd0404SClaudiu Manoil 		len = skb_frag_size(frag);
164d4fd0404SClaudiu Manoil 		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len,
165d4fd0404SClaudiu Manoil 				       DMA_TO_DEVICE);
166d4fd0404SClaudiu Manoil 		if (dma_mapping_error(tx_ring->dev, dma))
167d4fd0404SClaudiu Manoil 			goto dma_err;
168d4fd0404SClaudiu Manoil 
169d4fd0404SClaudiu Manoil 		*txbd = temp_bd;
170d4fd0404SClaudiu Manoil 		enetc_clear_tx_bd(&temp_bd);
171d4fd0404SClaudiu Manoil 
172d4fd0404SClaudiu Manoil 		flags = 0;
173d4fd0404SClaudiu Manoil 		tx_swbd++;
174d4fd0404SClaudiu Manoil 		txbd++;
175d4fd0404SClaudiu Manoil 		i++;
176d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
177d4fd0404SClaudiu Manoil 			i = 0;
178d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
179d4fd0404SClaudiu Manoil 			txbd = ENETC_TXBD(*tx_ring, 0);
180d4fd0404SClaudiu Manoil 		}
181d4fd0404SClaudiu Manoil 		prefetchw(txbd);
182d4fd0404SClaudiu Manoil 
183d4fd0404SClaudiu Manoil 		temp_bd.addr = cpu_to_le64(dma);
184d4fd0404SClaudiu Manoil 		temp_bd.buf_len = cpu_to_le16(len);
185d4fd0404SClaudiu Manoil 
186d4fd0404SClaudiu Manoil 		tx_swbd->dma = dma;
187d4fd0404SClaudiu Manoil 		tx_swbd->len = len;
188d4fd0404SClaudiu Manoil 		tx_swbd->is_dma_page = 1;
189d4fd0404SClaudiu Manoil 		count++;
190d4fd0404SClaudiu Manoil 	}
191d4fd0404SClaudiu Manoil 
192d4fd0404SClaudiu Manoil 	/* last BD needs 'F' bit set */
193d4fd0404SClaudiu Manoil 	flags |= ENETC_TXBD_FLAGS_F;
194d4fd0404SClaudiu Manoil 	temp_bd.flags = flags;
195d4fd0404SClaudiu Manoil 	*txbd = temp_bd;
196d4fd0404SClaudiu Manoil 
197d4fd0404SClaudiu Manoil 	tx_ring->tx_swbd[i].skb = skb;
198d4fd0404SClaudiu Manoil 
199d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(tx_ring, &i);
200d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = i;
201d4fd0404SClaudiu Manoil 
2024caefbceSMichael Walle 	skb_tx_timestamp(skb);
2034caefbceSMichael Walle 
204d4fd0404SClaudiu Manoil 	/* let H/W know BD ring has been updated */
205fd5736bfSAlex Marginean 	enetc_wr_reg_hot(tx_ring->tpir, i); /* includes wmb() */
206d4fd0404SClaudiu Manoil 
207d4fd0404SClaudiu Manoil 	return count;
208d4fd0404SClaudiu Manoil 
209d4fd0404SClaudiu Manoil dma_err:
210d4fd0404SClaudiu Manoil 	dev_err(tx_ring->dev, "DMA map error");
211d4fd0404SClaudiu Manoil 
212d4fd0404SClaudiu Manoil 	do {
213d4fd0404SClaudiu Manoil 		tx_swbd = &tx_ring->tx_swbd[i];
214d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
215d4fd0404SClaudiu Manoil 		if (i == 0)
216d4fd0404SClaudiu Manoil 			i = tx_ring->bd_count;
217d4fd0404SClaudiu Manoil 		i--;
218d4fd0404SClaudiu Manoil 	} while (count--);
219d4fd0404SClaudiu Manoil 
220d4fd0404SClaudiu Manoil 	return 0;
221d4fd0404SClaudiu Manoil }
222d4fd0404SClaudiu Manoil 
223d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data)
224d4fd0404SClaudiu Manoil {
225d4fd0404SClaudiu Manoil 	struct enetc_int_vector	*v = data;
226d4fd0404SClaudiu Manoil 	int i;
227d4fd0404SClaudiu Manoil 
228fd5736bfSAlex Marginean 	enetc_lock_mdio();
229fd5736bfSAlex Marginean 
230d4fd0404SClaudiu Manoil 	/* disable interrupts */
231fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->rbier, 0);
232fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->ricr1, v->rx_ictt);
233d4fd0404SClaudiu Manoil 
2340574e200SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
235fd5736bfSAlex Marginean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0);
236fd5736bfSAlex Marginean 
237fd5736bfSAlex Marginean 	enetc_unlock_mdio();
238d4fd0404SClaudiu Manoil 
239215602a8SJiafei Pan 	napi_schedule(&v->napi);
240d4fd0404SClaudiu Manoil 
241d4fd0404SClaudiu Manoil 	return IRQ_HANDLED;
242d4fd0404SClaudiu Manoil }
243d4fd0404SClaudiu Manoil 
244d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget);
245d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
246d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit);
247d4fd0404SClaudiu Manoil 
248ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w)
249ae0e6a5dSClaudiu Manoil {
250ae0e6a5dSClaudiu Manoil 	struct dim *dim = container_of(w, struct dim, work);
251ae0e6a5dSClaudiu Manoil 	struct dim_cq_moder moder =
252ae0e6a5dSClaudiu Manoil 		net_dim_get_rx_moderation(dim->mode, dim->profile_ix);
253ae0e6a5dSClaudiu Manoil 	struct enetc_int_vector	*v =
254ae0e6a5dSClaudiu Manoil 		container_of(dim, struct enetc_int_vector, rx_dim);
255ae0e6a5dSClaudiu Manoil 
256ae0e6a5dSClaudiu Manoil 	v->rx_ictt = enetc_usecs_to_cycles(moder.usec);
257ae0e6a5dSClaudiu Manoil 	dim->state = DIM_START_MEASURE;
258ae0e6a5dSClaudiu Manoil }
259ae0e6a5dSClaudiu Manoil 
260ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v)
261ae0e6a5dSClaudiu Manoil {
262ae0e6a5dSClaudiu Manoil 	struct dim_sample dim_sample;
263ae0e6a5dSClaudiu Manoil 
264ae0e6a5dSClaudiu Manoil 	v->comp_cnt++;
265ae0e6a5dSClaudiu Manoil 
266ae0e6a5dSClaudiu Manoil 	if (!v->rx_napi_work)
267ae0e6a5dSClaudiu Manoil 		return;
268ae0e6a5dSClaudiu Manoil 
269ae0e6a5dSClaudiu Manoil 	dim_update_sample(v->comp_cnt,
270ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.packets,
271ae0e6a5dSClaudiu Manoil 			  v->rx_ring.stats.bytes,
272ae0e6a5dSClaudiu Manoil 			  &dim_sample);
273ae0e6a5dSClaudiu Manoil 	net_dim(&v->rx_dim, dim_sample);
274ae0e6a5dSClaudiu Manoil }
275ae0e6a5dSClaudiu Manoil 
276d4fd0404SClaudiu Manoil static int enetc_poll(struct napi_struct *napi, int budget)
277d4fd0404SClaudiu Manoil {
278d4fd0404SClaudiu Manoil 	struct enetc_int_vector
279d4fd0404SClaudiu Manoil 		*v = container_of(napi, struct enetc_int_vector, napi);
280d4fd0404SClaudiu Manoil 	bool complete = true;
281d4fd0404SClaudiu Manoil 	int work_done;
282d4fd0404SClaudiu Manoil 	int i;
283d4fd0404SClaudiu Manoil 
284*6d36ecdbSVladimir Oltean 	enetc_lock_mdio();
285*6d36ecdbSVladimir Oltean 
286d4fd0404SClaudiu Manoil 	for (i = 0; i < v->count_tx_rings; i++)
287d4fd0404SClaudiu Manoil 		if (!enetc_clean_tx_ring(&v->tx_ring[i], budget))
288d4fd0404SClaudiu Manoil 			complete = false;
289d4fd0404SClaudiu Manoil 
290d4fd0404SClaudiu Manoil 	work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget);
291d4fd0404SClaudiu Manoil 	if (work_done == budget)
292d4fd0404SClaudiu Manoil 		complete = false;
293ae0e6a5dSClaudiu Manoil 	if (work_done)
294ae0e6a5dSClaudiu Manoil 		v->rx_napi_work = true;
295d4fd0404SClaudiu Manoil 
296*6d36ecdbSVladimir Oltean 	if (!complete) {
297*6d36ecdbSVladimir Oltean 		enetc_unlock_mdio();
298d4fd0404SClaudiu Manoil 		return budget;
299*6d36ecdbSVladimir Oltean 	}
300d4fd0404SClaudiu Manoil 
301d4fd0404SClaudiu Manoil 	napi_complete_done(napi, work_done);
302d4fd0404SClaudiu Manoil 
303ae0e6a5dSClaudiu Manoil 	if (likely(v->rx_dim_en))
304ae0e6a5dSClaudiu Manoil 		enetc_rx_net_dim(v);
305ae0e6a5dSClaudiu Manoil 
306ae0e6a5dSClaudiu Manoil 	v->rx_napi_work = false;
307ae0e6a5dSClaudiu Manoil 
308d4fd0404SClaudiu Manoil 	/* enable interrupts */
309fd5736bfSAlex Marginean 	enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE);
310d4fd0404SClaudiu Manoil 
3110574e200SClaudiu Manoil 	for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS)
312fd5736bfSAlex Marginean 		enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i),
313d4fd0404SClaudiu Manoil 				 ENETC_TBIER_TXTIE);
314d4fd0404SClaudiu Manoil 
315fd5736bfSAlex Marginean 	enetc_unlock_mdio();
316fd5736bfSAlex Marginean 
317d4fd0404SClaudiu Manoil 	return work_done;
318d4fd0404SClaudiu Manoil }
319d4fd0404SClaudiu Manoil 
320d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci)
321d4fd0404SClaudiu Manoil {
322fd5736bfSAlex Marginean 	int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK;
323d4fd0404SClaudiu Manoil 
324d4fd0404SClaudiu Manoil 	return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi;
325d4fd0404SClaudiu Manoil }
326d4fd0404SClaudiu Manoil 
327d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd,
328d3982312SY.b. Lu 				u64 *tstamp)
329d3982312SY.b. Lu {
330cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
331d3982312SY.b. Lu 
332*6d36ecdbSVladimir Oltean 	lo = enetc_rd_hot(hw, ENETC_SICTR0);
333*6d36ecdbSVladimir Oltean 	hi = enetc_rd_hot(hw, ENETC_SICTR1);
334cec4f328SY.b. Lu 	tstamp_lo = le32_to_cpu(txbd->wb.tstamp);
335cec4f328SY.b. Lu 	if (lo <= tstamp_lo)
336d3982312SY.b. Lu 		hi -= 1;
337cec4f328SY.b. Lu 	*tstamp = (u64)hi << 32 | tstamp_lo;
338d3982312SY.b. Lu }
339d3982312SY.b. Lu 
340d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp)
341d3982312SY.b. Lu {
342d3982312SY.b. Lu 	struct skb_shared_hwtstamps shhwtstamps;
343d3982312SY.b. Lu 
344d3982312SY.b. Lu 	if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) {
345d3982312SY.b. Lu 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
346d3982312SY.b. Lu 		shhwtstamps.hwtstamp = ns_to_ktime(tstamp);
347d3982312SY.b. Lu 		skb_tstamp_tx(skb, &shhwtstamps);
348d3982312SY.b. Lu 	}
349d3982312SY.b. Lu }
350d3982312SY.b. Lu 
351d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget)
352d4fd0404SClaudiu Manoil {
353d4fd0404SClaudiu Manoil 	struct net_device *ndev = tx_ring->ndev;
354d4fd0404SClaudiu Manoil 	int tx_frm_cnt = 0, tx_byte_cnt = 0;
355d4fd0404SClaudiu Manoil 	struct enetc_tx_swbd *tx_swbd;
356d4fd0404SClaudiu Manoil 	int i, bds_to_clean;
357d3982312SY.b. Lu 	bool do_tstamp;
358d3982312SY.b. Lu 	u64 tstamp = 0;
359d4fd0404SClaudiu Manoil 
360d4fd0404SClaudiu Manoil 	i = tx_ring->next_to_clean;
361d4fd0404SClaudiu Manoil 	tx_swbd = &tx_ring->tx_swbd[i];
362fd5736bfSAlex Marginean 
363d4fd0404SClaudiu Manoil 	bds_to_clean = enetc_bd_ready_count(tx_ring, i);
364d4fd0404SClaudiu Manoil 
365d3982312SY.b. Lu 	do_tstamp = false;
366d3982312SY.b. Lu 
367d4fd0404SClaudiu Manoil 	while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) {
368d4fd0404SClaudiu Manoil 		bool is_eof = !!tx_swbd->skb;
369d4fd0404SClaudiu Manoil 
370d3982312SY.b. Lu 		if (unlikely(tx_swbd->check_wb)) {
371d3982312SY.b. Lu 			struct enetc_ndev_priv *priv = netdev_priv(ndev);
372d3982312SY.b. Lu 			union enetc_tx_bd *txbd;
373d3982312SY.b. Lu 
374d3982312SY.b. Lu 			txbd = ENETC_TXBD(*tx_ring, i);
375d3982312SY.b. Lu 
376d3982312SY.b. Lu 			if (txbd->flags & ENETC_TXBD_FLAGS_W &&
377d3982312SY.b. Lu 			    tx_swbd->do_tstamp) {
378d3982312SY.b. Lu 				enetc_get_tx_tstamp(&priv->si->hw, txbd,
379d3982312SY.b. Lu 						    &tstamp);
380d3982312SY.b. Lu 				do_tstamp = true;
381d3982312SY.b. Lu 			}
382d3982312SY.b. Lu 		}
383d3982312SY.b. Lu 
384f4a0be84SClaudiu Manoil 		if (likely(tx_swbd->dma))
385d4fd0404SClaudiu Manoil 			enetc_unmap_tx_buff(tx_ring, tx_swbd);
386f4a0be84SClaudiu Manoil 
387d4fd0404SClaudiu Manoil 		if (is_eof) {
388d3982312SY.b. Lu 			if (unlikely(do_tstamp)) {
389d3982312SY.b. Lu 				enetc_tstamp_tx(tx_swbd->skb, tstamp);
390d3982312SY.b. Lu 				do_tstamp = false;
391d3982312SY.b. Lu 			}
392d4fd0404SClaudiu Manoil 			napi_consume_skb(tx_swbd->skb, napi_budget);
393d4fd0404SClaudiu Manoil 			tx_swbd->skb = NULL;
394d4fd0404SClaudiu Manoil 		}
395d4fd0404SClaudiu Manoil 
396d4fd0404SClaudiu Manoil 		tx_byte_cnt += tx_swbd->len;
397d4fd0404SClaudiu Manoil 
398d4fd0404SClaudiu Manoil 		bds_to_clean--;
399d4fd0404SClaudiu Manoil 		tx_swbd++;
400d4fd0404SClaudiu Manoil 		i++;
401d4fd0404SClaudiu Manoil 		if (unlikely(i == tx_ring->bd_count)) {
402d4fd0404SClaudiu Manoil 			i = 0;
403d4fd0404SClaudiu Manoil 			tx_swbd = tx_ring->tx_swbd;
404d4fd0404SClaudiu Manoil 		}
405d4fd0404SClaudiu Manoil 
406d4fd0404SClaudiu Manoil 		/* BD iteration loop end */
407d4fd0404SClaudiu Manoil 		if (is_eof) {
408d4fd0404SClaudiu Manoil 			tx_frm_cnt++;
409d4fd0404SClaudiu Manoil 			/* re-arm interrupt source */
410fd5736bfSAlex Marginean 			enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) |
411d4fd0404SClaudiu Manoil 					 BIT(16 + tx_ring->index));
412d4fd0404SClaudiu Manoil 		}
413d4fd0404SClaudiu Manoil 
414d4fd0404SClaudiu Manoil 		if (unlikely(!bds_to_clean))
415d4fd0404SClaudiu Manoil 			bds_to_clean = enetc_bd_ready_count(tx_ring, i);
416d4fd0404SClaudiu Manoil 	}
417d4fd0404SClaudiu Manoil 
418d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = i;
419d4fd0404SClaudiu Manoil 	tx_ring->stats.packets += tx_frm_cnt;
420d4fd0404SClaudiu Manoil 	tx_ring->stats.bytes += tx_byte_cnt;
421d4fd0404SClaudiu Manoil 
422d4fd0404SClaudiu Manoil 	if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) &&
423d4fd0404SClaudiu Manoil 		     __netif_subqueue_stopped(ndev, tx_ring->index) &&
424d4fd0404SClaudiu Manoil 		     (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) {
425d4fd0404SClaudiu Manoil 		netif_wake_subqueue(ndev, tx_ring->index);
426d4fd0404SClaudiu Manoil 	}
427d4fd0404SClaudiu Manoil 
428d4fd0404SClaudiu Manoil 	return tx_frm_cnt != ENETC_DEFAULT_TX_WORK;
429d4fd0404SClaudiu Manoil }
430d4fd0404SClaudiu Manoil 
431d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring,
432d4fd0404SClaudiu Manoil 			   struct enetc_rx_swbd *rx_swbd)
433d4fd0404SClaudiu Manoil {
434d4fd0404SClaudiu Manoil 	struct page *page;
435d4fd0404SClaudiu Manoil 	dma_addr_t addr;
436d4fd0404SClaudiu Manoil 
437d4fd0404SClaudiu Manoil 	page = dev_alloc_page();
438d4fd0404SClaudiu Manoil 	if (unlikely(!page))
439d4fd0404SClaudiu Manoil 		return false;
440d4fd0404SClaudiu Manoil 
441d4fd0404SClaudiu Manoil 	addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
442d4fd0404SClaudiu Manoil 	if (unlikely(dma_mapping_error(rx_ring->dev, addr))) {
443d4fd0404SClaudiu Manoil 		__free_page(page);
444d4fd0404SClaudiu Manoil 
445d4fd0404SClaudiu Manoil 		return false;
446d4fd0404SClaudiu Manoil 	}
447d4fd0404SClaudiu Manoil 
448d4fd0404SClaudiu Manoil 	rx_swbd->dma = addr;
449d4fd0404SClaudiu Manoil 	rx_swbd->page = page;
450d4fd0404SClaudiu Manoil 	rx_swbd->page_offset = ENETC_RXB_PAD;
451d4fd0404SClaudiu Manoil 
452d4fd0404SClaudiu Manoil 	return true;
453d4fd0404SClaudiu Manoil }
454d4fd0404SClaudiu Manoil 
455d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt)
456d4fd0404SClaudiu Manoil {
457d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd;
458d4fd0404SClaudiu Manoil 	union enetc_rx_bd *rxbd;
459d4fd0404SClaudiu Manoil 	int i, j;
460d4fd0404SClaudiu Manoil 
461d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_use;
462d4fd0404SClaudiu Manoil 	rx_swbd = &rx_ring->rx_swbd[i];
463714239acSClaudiu Manoil 	rxbd = enetc_rxbd(rx_ring, i);
464d4fd0404SClaudiu Manoil 
465d4fd0404SClaudiu Manoil 	for (j = 0; j < buff_cnt; j++) {
466d4fd0404SClaudiu Manoil 		/* try reuse page */
467d4fd0404SClaudiu Manoil 		if (unlikely(!rx_swbd->page)) {
468d4fd0404SClaudiu Manoil 			if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) {
469d4fd0404SClaudiu Manoil 				rx_ring->stats.rx_alloc_errs++;
470d4fd0404SClaudiu Manoil 				break;
471d4fd0404SClaudiu Manoil 			}
472d4fd0404SClaudiu Manoil 		}
473d4fd0404SClaudiu Manoil 
474d4fd0404SClaudiu Manoil 		/* update RxBD */
475d4fd0404SClaudiu Manoil 		rxbd->w.addr = cpu_to_le64(rx_swbd->dma +
476d4fd0404SClaudiu Manoil 					   rx_swbd->page_offset);
477d4fd0404SClaudiu Manoil 		/* clear 'R" as well */
478d4fd0404SClaudiu Manoil 		rxbd->r.lstatus = 0;
479d4fd0404SClaudiu Manoil 
480714239acSClaudiu Manoil 		rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
481d4fd0404SClaudiu Manoil 		rx_swbd++;
482d4fd0404SClaudiu Manoil 		i++;
483d4fd0404SClaudiu Manoil 		if (unlikely(i == rx_ring->bd_count)) {
484d4fd0404SClaudiu Manoil 			i = 0;
485d4fd0404SClaudiu Manoil 			rx_swbd = rx_ring->rx_swbd;
486d4fd0404SClaudiu Manoil 		}
487d4fd0404SClaudiu Manoil 	}
488d4fd0404SClaudiu Manoil 
489d4fd0404SClaudiu Manoil 	if (likely(j)) {
490d4fd0404SClaudiu Manoil 		rx_ring->next_to_alloc = i; /* keep track from page reuse */
491d4fd0404SClaudiu Manoil 		rx_ring->next_to_use = i;
492d4fd0404SClaudiu Manoil 	}
493d4fd0404SClaudiu Manoil 
494d4fd0404SClaudiu Manoil 	return j;
495d4fd0404SClaudiu Manoil }
496d4fd0404SClaudiu Manoil 
497434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
498d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev,
499d3982312SY.b. Lu 				union enetc_rx_bd *rxbd,
500d3982312SY.b. Lu 				struct sk_buff *skb)
501d3982312SY.b. Lu {
502d3982312SY.b. Lu 	struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
503d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
504d3982312SY.b. Lu 	struct enetc_hw *hw = &priv->si->hw;
505cec4f328SY.b. Lu 	u32 lo, hi, tstamp_lo;
506d3982312SY.b. Lu 	u64 tstamp;
507d3982312SY.b. Lu 
508cec4f328SY.b. Lu 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) {
509fd5736bfSAlex Marginean 		lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0);
510fd5736bfSAlex Marginean 		hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1);
511434cebabSClaudiu Manoil 		rxbd = enetc_rxbd_ext(rxbd);
512434cebabSClaudiu Manoil 		tstamp_lo = le32_to_cpu(rxbd->ext.tstamp);
513cec4f328SY.b. Lu 		if (lo <= tstamp_lo)
514d3982312SY.b. Lu 			hi -= 1;
515d3982312SY.b. Lu 
516cec4f328SY.b. Lu 		tstamp = (u64)hi << 32 | tstamp_lo;
517d3982312SY.b. Lu 		memset(shhwtstamps, 0, sizeof(*shhwtstamps));
518d3982312SY.b. Lu 		shhwtstamps->hwtstamp = ns_to_ktime(tstamp);
519d3982312SY.b. Lu 	}
520d3982312SY.b. Lu }
521d3982312SY.b. Lu #endif
522d3982312SY.b. Lu 
523d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring,
524d4fd0404SClaudiu Manoil 			       union enetc_rx_bd *rxbd, struct sk_buff *skb)
525d4fd0404SClaudiu Manoil {
526434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
527d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev);
528d3982312SY.b. Lu #endif
529d3982312SY.b. Lu 	/* TODO: hashing */
530d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_RXCSUM) {
531d4fd0404SClaudiu Manoil 		u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum);
532d4fd0404SClaudiu Manoil 
533d4fd0404SClaudiu Manoil 		skb->csum = csum_unfold((__force __sum16)~htons(inet_csum));
534d4fd0404SClaudiu Manoil 		skb->ip_summed = CHECKSUM_COMPLETE;
535d4fd0404SClaudiu Manoil 	}
536d4fd0404SClaudiu Manoil 
537d4fd0404SClaudiu Manoil 	/* copy VLAN to skb, if one is extracted, for now we assume it's a
538d4fd0404SClaudiu Manoil 	 * standard TPID, but HW also supports custom values
539d4fd0404SClaudiu Manoil 	 */
540d4fd0404SClaudiu Manoil 	if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN)
541d4fd0404SClaudiu Manoil 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
542d4fd0404SClaudiu Manoil 				       le16_to_cpu(rxbd->r.vlan_opt));
543434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
544d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_RX_TSTAMP)
545d3982312SY.b. Lu 		enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb);
546d3982312SY.b. Lu #endif
547d4fd0404SClaudiu Manoil }
548d4fd0404SClaudiu Manoil 
549d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring,
550d4fd0404SClaudiu Manoil 			      struct sk_buff *skb)
551d4fd0404SClaudiu Manoil {
552d4fd0404SClaudiu Manoil 	skb_record_rx_queue(skb, rx_ring->index);
553d4fd0404SClaudiu Manoil 	skb->protocol = eth_type_trans(skb, rx_ring->ndev);
554d4fd0404SClaudiu Manoil }
555d4fd0404SClaudiu Manoil 
556d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page)
557d4fd0404SClaudiu Manoil {
558d4fd0404SClaudiu Manoil 	return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1);
559d4fd0404SClaudiu Manoil }
560d4fd0404SClaudiu Manoil 
561d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring,
562d4fd0404SClaudiu Manoil 			     struct enetc_rx_swbd *old)
563d4fd0404SClaudiu Manoil {
564d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *new;
565d4fd0404SClaudiu Manoil 
566d4fd0404SClaudiu Manoil 	new = &rx_ring->rx_swbd[rx_ring->next_to_alloc];
567d4fd0404SClaudiu Manoil 
568d4fd0404SClaudiu Manoil 	/* next buf that may reuse a page */
569d4fd0404SClaudiu Manoil 	enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc);
570d4fd0404SClaudiu Manoil 
571d4fd0404SClaudiu Manoil 	/* copy page reference */
572d4fd0404SClaudiu Manoil 	*new = *old;
573d4fd0404SClaudiu Manoil }
574d4fd0404SClaudiu Manoil 
575d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring,
576d4fd0404SClaudiu Manoil 					       int i, u16 size)
577d4fd0404SClaudiu Manoil {
578d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
579d4fd0404SClaudiu Manoil 
580d4fd0404SClaudiu Manoil 	dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma,
581d4fd0404SClaudiu Manoil 				      rx_swbd->page_offset,
582d4fd0404SClaudiu Manoil 				      size, DMA_FROM_DEVICE);
583d4fd0404SClaudiu Manoil 	return rx_swbd;
584d4fd0404SClaudiu Manoil }
585d4fd0404SClaudiu Manoil 
586d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring,
587d4fd0404SClaudiu Manoil 			      struct enetc_rx_swbd *rx_swbd)
588d4fd0404SClaudiu Manoil {
589d4fd0404SClaudiu Manoil 	if (likely(enetc_page_reusable(rx_swbd->page))) {
590d4fd0404SClaudiu Manoil 		rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE;
591d4fd0404SClaudiu Manoil 		page_ref_inc(rx_swbd->page);
592d4fd0404SClaudiu Manoil 
593d4fd0404SClaudiu Manoil 		enetc_reuse_page(rx_ring, rx_swbd);
594d4fd0404SClaudiu Manoil 
595d4fd0404SClaudiu Manoil 		/* sync for use by the device */
596d4fd0404SClaudiu Manoil 		dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma,
597d4fd0404SClaudiu Manoil 						 rx_swbd->page_offset,
598d4fd0404SClaudiu Manoil 						 ENETC_RXB_DMA_SIZE,
599d4fd0404SClaudiu Manoil 						 DMA_FROM_DEVICE);
600d4fd0404SClaudiu Manoil 	} else {
601d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
602d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
603d4fd0404SClaudiu Manoil 	}
604d4fd0404SClaudiu Manoil 
605d4fd0404SClaudiu Manoil 	rx_swbd->page = NULL;
606d4fd0404SClaudiu Manoil }
607d4fd0404SClaudiu Manoil 
608d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring,
609d4fd0404SClaudiu Manoil 						int i, u16 size)
610d4fd0404SClaudiu Manoil {
611d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
612d4fd0404SClaudiu Manoil 	struct sk_buff *skb;
613d4fd0404SClaudiu Manoil 	void *ba;
614d4fd0404SClaudiu Manoil 
615d4fd0404SClaudiu Manoil 	ba = page_address(rx_swbd->page) + rx_swbd->page_offset;
616d4fd0404SClaudiu Manoil 	skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE);
617d4fd0404SClaudiu Manoil 	if (unlikely(!skb)) {
618d4fd0404SClaudiu Manoil 		rx_ring->stats.rx_alloc_errs++;
619d4fd0404SClaudiu Manoil 		return NULL;
620d4fd0404SClaudiu Manoil 	}
621d4fd0404SClaudiu Manoil 
622d4fd0404SClaudiu Manoil 	skb_reserve(skb, ENETC_RXB_PAD);
623d4fd0404SClaudiu Manoil 	__skb_put(skb, size);
624d4fd0404SClaudiu Manoil 
625d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
626d4fd0404SClaudiu Manoil 
627d4fd0404SClaudiu Manoil 	return skb;
628d4fd0404SClaudiu Manoil }
629d4fd0404SClaudiu Manoil 
630d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i,
631d4fd0404SClaudiu Manoil 				     u16 size, struct sk_buff *skb)
632d4fd0404SClaudiu Manoil {
633d4fd0404SClaudiu Manoil 	struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size);
634d4fd0404SClaudiu Manoil 
635d4fd0404SClaudiu Manoil 	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page,
636d4fd0404SClaudiu Manoil 			rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE);
637d4fd0404SClaudiu Manoil 
638d4fd0404SClaudiu Manoil 	enetc_put_rx_buff(rx_ring, rx_swbd);
639d4fd0404SClaudiu Manoil }
640d4fd0404SClaudiu Manoil 
641d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */
642d4fd0404SClaudiu Manoil 
643d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring,
644d4fd0404SClaudiu Manoil 			       struct napi_struct *napi, int work_limit)
645d4fd0404SClaudiu Manoil {
646d4fd0404SClaudiu Manoil 	int rx_frm_cnt = 0, rx_byte_cnt = 0;
647d4fd0404SClaudiu Manoil 	int cleaned_cnt, i;
648d4fd0404SClaudiu Manoil 
649d4fd0404SClaudiu Manoil 	cleaned_cnt = enetc_bd_unused(rx_ring);
650d4fd0404SClaudiu Manoil 	/* next descriptor to process */
651d4fd0404SClaudiu Manoil 	i = rx_ring->next_to_clean;
652d4fd0404SClaudiu Manoil 
653d4fd0404SClaudiu Manoil 	while (likely(rx_frm_cnt < work_limit)) {
654d4fd0404SClaudiu Manoil 		union enetc_rx_bd *rxbd;
655d4fd0404SClaudiu Manoil 		struct sk_buff *skb;
656d4fd0404SClaudiu Manoil 		u32 bd_status;
657d4fd0404SClaudiu Manoil 		u16 size;
658d4fd0404SClaudiu Manoil 
659d4fd0404SClaudiu Manoil 		if (cleaned_cnt >= ENETC_RXBD_BUNDLE) {
660d4fd0404SClaudiu Manoil 			int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt);
661d4fd0404SClaudiu Manoil 
662fd5736bfSAlex Marginean 			/* update ENETC's consumer index */
663fd5736bfSAlex Marginean 			enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use);
664d4fd0404SClaudiu Manoil 			cleaned_cnt -= count;
665d4fd0404SClaudiu Manoil 		}
666d4fd0404SClaudiu Manoil 
667714239acSClaudiu Manoil 		rxbd = enetc_rxbd(rx_ring, i);
668d4fd0404SClaudiu Manoil 		bd_status = le32_to_cpu(rxbd->r.lstatus);
669*6d36ecdbSVladimir Oltean 		if (!bd_status)
670d4fd0404SClaudiu Manoil 			break;
671d4fd0404SClaudiu Manoil 
672fd5736bfSAlex Marginean 		enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index));
673d4fd0404SClaudiu Manoil 		dma_rmb(); /* for reading other rxbd fields */
674d4fd0404SClaudiu Manoil 		size = le16_to_cpu(rxbd->r.buf_len);
675d4fd0404SClaudiu Manoil 		skb = enetc_map_rx_buff_to_skb(rx_ring, i, size);
676*6d36ecdbSVladimir Oltean 		if (!skb)
677d4fd0404SClaudiu Manoil 			break;
678d4fd0404SClaudiu Manoil 
679d4fd0404SClaudiu Manoil 		enetc_get_offloads(rx_ring, rxbd, skb);
680d4fd0404SClaudiu Manoil 
681d4fd0404SClaudiu Manoil 		cleaned_cnt++;
682714239acSClaudiu Manoil 
683714239acSClaudiu Manoil 		rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
684714239acSClaudiu Manoil 		if (unlikely(++i == rx_ring->bd_count))
685d4fd0404SClaudiu Manoil 			i = 0;
686d4fd0404SClaudiu Manoil 
687d4fd0404SClaudiu Manoil 		if (unlikely(bd_status &
688d4fd0404SClaudiu Manoil 			     ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) {
689d4fd0404SClaudiu Manoil 			dev_kfree_skb(skb);
690d4fd0404SClaudiu Manoil 			while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
691d4fd0404SClaudiu Manoil 				dma_rmb();
692d4fd0404SClaudiu Manoil 				bd_status = le32_to_cpu(rxbd->r.lstatus);
693714239acSClaudiu Manoil 
694714239acSClaudiu Manoil 				rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
695714239acSClaudiu Manoil 				if (unlikely(++i == rx_ring->bd_count))
696d4fd0404SClaudiu Manoil 					i = 0;
697d4fd0404SClaudiu Manoil 			}
698d4fd0404SClaudiu Manoil 
699d4fd0404SClaudiu Manoil 			rx_ring->ndev->stats.rx_dropped++;
700d4fd0404SClaudiu Manoil 			rx_ring->ndev->stats.rx_errors++;
701d4fd0404SClaudiu Manoil 
702d4fd0404SClaudiu Manoil 			break;
703d4fd0404SClaudiu Manoil 		}
704d4fd0404SClaudiu Manoil 
705d4fd0404SClaudiu Manoil 		/* not last BD in frame? */
706d4fd0404SClaudiu Manoil 		while (!(bd_status & ENETC_RXBD_LSTATUS_F)) {
707d4fd0404SClaudiu Manoil 			bd_status = le32_to_cpu(rxbd->r.lstatus);
708d4fd0404SClaudiu Manoil 			size = ENETC_RXB_DMA_SIZE;
709d4fd0404SClaudiu Manoil 
710d4fd0404SClaudiu Manoil 			if (bd_status & ENETC_RXBD_LSTATUS_F) {
711d4fd0404SClaudiu Manoil 				dma_rmb();
712d4fd0404SClaudiu Manoil 				size = le16_to_cpu(rxbd->r.buf_len);
713d4fd0404SClaudiu Manoil 			}
714d4fd0404SClaudiu Manoil 
715d4fd0404SClaudiu Manoil 			enetc_add_rx_buff_to_skb(rx_ring, i, size, skb);
716d4fd0404SClaudiu Manoil 
717d4fd0404SClaudiu Manoil 			cleaned_cnt++;
718714239acSClaudiu Manoil 
719714239acSClaudiu Manoil 			rxbd = enetc_rxbd_next(rx_ring, rxbd, i);
720714239acSClaudiu Manoil 			if (unlikely(++i == rx_ring->bd_count))
721d4fd0404SClaudiu Manoil 				i = 0;
722d4fd0404SClaudiu Manoil 		}
723d4fd0404SClaudiu Manoil 
724d4fd0404SClaudiu Manoil 		rx_byte_cnt += skb->len;
725d4fd0404SClaudiu Manoil 
726d4fd0404SClaudiu Manoil 		enetc_process_skb(rx_ring, skb);
727d4fd0404SClaudiu Manoil 
728d4fd0404SClaudiu Manoil 		napi_gro_receive(napi, skb);
729d4fd0404SClaudiu Manoil 
730d4fd0404SClaudiu Manoil 		rx_frm_cnt++;
731d4fd0404SClaudiu Manoil 	}
732d4fd0404SClaudiu Manoil 
733d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = i;
734d4fd0404SClaudiu Manoil 
735d4fd0404SClaudiu Manoil 	rx_ring->stats.packets += rx_frm_cnt;
736d4fd0404SClaudiu Manoil 	rx_ring->stats.bytes += rx_byte_cnt;
737d4fd0404SClaudiu Manoil 
738d4fd0404SClaudiu Manoil 	return rx_frm_cnt;
739d4fd0404SClaudiu Manoil }
740d4fd0404SClaudiu Manoil 
741d4fd0404SClaudiu Manoil /* Probing and Init */
742d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64
743d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si)
744d4fd0404SClaudiu Manoil {
745d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
746d4fd0404SClaudiu Manoil 	u32 val;
747d4fd0404SClaudiu Manoil 
748d4fd0404SClaudiu Manoil 	/* find out how many of various resources we have to work with */
749d4fd0404SClaudiu Manoil 	val = enetc_rd(hw, ENETC_SICAPR0);
750d4fd0404SClaudiu Manoil 	si->num_rx_rings = (val >> 16) & 0xff;
751d4fd0404SClaudiu Manoil 	si->num_tx_rings = val & 0xff;
752d382563fSClaudiu Manoil 
753d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIRFSCAPR);
754d382563fSClaudiu Manoil 	si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val);
755d382563fSClaudiu Manoil 	si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE);
756d382563fSClaudiu Manoil 
757d382563fSClaudiu Manoil 	si->num_rss = 0;
758d382563fSClaudiu Manoil 	val = enetc_rd(hw, ENETC_SIPCAPR0);
759d382563fSClaudiu Manoil 	if (val & ENETC_SIPCAPR0_RSS) {
7602e47cb41SPo Liu 		u32 rss;
7612e47cb41SPo Liu 
7622e47cb41SPo Liu 		rss = enetc_rd(hw, ENETC_SIRSSCAPR);
7632e47cb41SPo Liu 		si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss);
764d382563fSClaudiu Manoil 	}
7652e47cb41SPo Liu 
7662e47cb41SPo Liu 	if (val & ENETC_SIPCAPR0_QBV)
7672e47cb41SPo Liu 		si->hw_features |= ENETC_SI_F_QBV;
76879e49982SPo Liu 
76979e49982SPo Liu 	if (val & ENETC_SIPCAPR0_PSFP)
77079e49982SPo Liu 		si->hw_features |= ENETC_SI_F_PSFP;
771d4fd0404SClaudiu Manoil }
772d4fd0404SClaudiu Manoil 
773d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size)
774d4fd0404SClaudiu Manoil {
775d4fd0404SClaudiu Manoil 	r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size,
776d4fd0404SClaudiu Manoil 					&r->bd_dma_base, GFP_KERNEL);
777d4fd0404SClaudiu Manoil 	if (!r->bd_base)
778d4fd0404SClaudiu Manoil 		return -ENOMEM;
779d4fd0404SClaudiu Manoil 
780d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
781d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(r->bd_dma_base, 128)) {
782d4fd0404SClaudiu Manoil 		dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base,
783d4fd0404SClaudiu Manoil 				  r->bd_dma_base);
784d4fd0404SClaudiu Manoil 		return -EINVAL;
785d4fd0404SClaudiu Manoil 	}
786d4fd0404SClaudiu Manoil 
787d4fd0404SClaudiu Manoil 	return 0;
788d4fd0404SClaudiu Manoil }
789d4fd0404SClaudiu Manoil 
790d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr)
791d4fd0404SClaudiu Manoil {
792d4fd0404SClaudiu Manoil 	int err;
793d4fd0404SClaudiu Manoil 
794d4fd0404SClaudiu Manoil 	txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd));
795d4fd0404SClaudiu Manoil 	if (!txr->tx_swbd)
796d4fd0404SClaudiu Manoil 		return -ENOMEM;
797d4fd0404SClaudiu Manoil 
798d4fd0404SClaudiu Manoil 	err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd));
799d4fd0404SClaudiu Manoil 	if (err) {
800d4fd0404SClaudiu Manoil 		vfree(txr->tx_swbd);
801d4fd0404SClaudiu Manoil 		return err;
802d4fd0404SClaudiu Manoil 	}
803d4fd0404SClaudiu Manoil 
804d4fd0404SClaudiu Manoil 	txr->next_to_clean = 0;
805d4fd0404SClaudiu Manoil 	txr->next_to_use = 0;
806d4fd0404SClaudiu Manoil 
807d4fd0404SClaudiu Manoil 	return 0;
808d4fd0404SClaudiu Manoil }
809d4fd0404SClaudiu Manoil 
810d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr)
811d4fd0404SClaudiu Manoil {
812d4fd0404SClaudiu Manoil 	int size, i;
813d4fd0404SClaudiu Manoil 
814d4fd0404SClaudiu Manoil 	for (i = 0; i < txr->bd_count; i++)
815d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(txr, &txr->tx_swbd[i]);
816d4fd0404SClaudiu Manoil 
817d4fd0404SClaudiu Manoil 	size = txr->bd_count * sizeof(union enetc_tx_bd);
818d4fd0404SClaudiu Manoil 
819d4fd0404SClaudiu Manoil 	dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base);
820d4fd0404SClaudiu Manoil 	txr->bd_base = NULL;
821d4fd0404SClaudiu Manoil 
822d4fd0404SClaudiu Manoil 	vfree(txr->tx_swbd);
823d4fd0404SClaudiu Manoil 	txr->tx_swbd = NULL;
824d4fd0404SClaudiu Manoil }
825d4fd0404SClaudiu Manoil 
826d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv)
827d4fd0404SClaudiu Manoil {
828d4fd0404SClaudiu Manoil 	int i, err;
829d4fd0404SClaudiu Manoil 
830d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
831d4fd0404SClaudiu Manoil 		err = enetc_alloc_txbdr(priv->tx_ring[i]);
832d4fd0404SClaudiu Manoil 
833d4fd0404SClaudiu Manoil 		if (err)
834d4fd0404SClaudiu Manoil 			goto fail;
835d4fd0404SClaudiu Manoil 	}
836d4fd0404SClaudiu Manoil 
837d4fd0404SClaudiu Manoil 	return 0;
838d4fd0404SClaudiu Manoil 
839d4fd0404SClaudiu Manoil fail:
840d4fd0404SClaudiu Manoil 	while (i-- > 0)
841d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
842d4fd0404SClaudiu Manoil 
843d4fd0404SClaudiu Manoil 	return err;
844d4fd0404SClaudiu Manoil }
845d4fd0404SClaudiu Manoil 
846d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv)
847d4fd0404SClaudiu Manoil {
848d4fd0404SClaudiu Manoil 	int i;
849d4fd0404SClaudiu Manoil 
850d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
851d4fd0404SClaudiu Manoil 		enetc_free_txbdr(priv->tx_ring[i]);
852d4fd0404SClaudiu Manoil }
853d4fd0404SClaudiu Manoil 
854434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended)
855d4fd0404SClaudiu Manoil {
856434cebabSClaudiu Manoil 	size_t size = sizeof(union enetc_rx_bd);
857d4fd0404SClaudiu Manoil 	int err;
858d4fd0404SClaudiu Manoil 
859d4fd0404SClaudiu Manoil 	rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd));
860d4fd0404SClaudiu Manoil 	if (!rxr->rx_swbd)
861d4fd0404SClaudiu Manoil 		return -ENOMEM;
862d4fd0404SClaudiu Manoil 
863434cebabSClaudiu Manoil 	if (extended)
864434cebabSClaudiu Manoil 		size *= 2;
865434cebabSClaudiu Manoil 
866434cebabSClaudiu Manoil 	err = enetc_dma_alloc_bdr(rxr, size);
867d4fd0404SClaudiu Manoil 	if (err) {
868d4fd0404SClaudiu Manoil 		vfree(rxr->rx_swbd);
869d4fd0404SClaudiu Manoil 		return err;
870d4fd0404SClaudiu Manoil 	}
871d4fd0404SClaudiu Manoil 
872d4fd0404SClaudiu Manoil 	rxr->next_to_clean = 0;
873d4fd0404SClaudiu Manoil 	rxr->next_to_use = 0;
874d4fd0404SClaudiu Manoil 	rxr->next_to_alloc = 0;
875434cebabSClaudiu Manoil 	rxr->ext_en = extended;
876d4fd0404SClaudiu Manoil 
877d4fd0404SClaudiu Manoil 	return 0;
878d4fd0404SClaudiu Manoil }
879d4fd0404SClaudiu Manoil 
880d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr)
881d4fd0404SClaudiu Manoil {
882d4fd0404SClaudiu Manoil 	int size;
883d4fd0404SClaudiu Manoil 
884d4fd0404SClaudiu Manoil 	size = rxr->bd_count * sizeof(union enetc_rx_bd);
885d4fd0404SClaudiu Manoil 
886d4fd0404SClaudiu Manoil 	dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base);
887d4fd0404SClaudiu Manoil 	rxr->bd_base = NULL;
888d4fd0404SClaudiu Manoil 
889d4fd0404SClaudiu Manoil 	vfree(rxr->rx_swbd);
890d4fd0404SClaudiu Manoil 	rxr->rx_swbd = NULL;
891d4fd0404SClaudiu Manoil }
892d4fd0404SClaudiu Manoil 
893d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv)
894d4fd0404SClaudiu Manoil {
895434cebabSClaudiu Manoil 	bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP);
896d4fd0404SClaudiu Manoil 	int i, err;
897d4fd0404SClaudiu Manoil 
898d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
899434cebabSClaudiu Manoil 		err = enetc_alloc_rxbdr(priv->rx_ring[i], extended);
900d4fd0404SClaudiu Manoil 
901d4fd0404SClaudiu Manoil 		if (err)
902d4fd0404SClaudiu Manoil 			goto fail;
903d4fd0404SClaudiu Manoil 	}
904d4fd0404SClaudiu Manoil 
905d4fd0404SClaudiu Manoil 	return 0;
906d4fd0404SClaudiu Manoil 
907d4fd0404SClaudiu Manoil fail:
908d4fd0404SClaudiu Manoil 	while (i-- > 0)
909d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
910d4fd0404SClaudiu Manoil 
911d4fd0404SClaudiu Manoil 	return err;
912d4fd0404SClaudiu Manoil }
913d4fd0404SClaudiu Manoil 
914d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv)
915d4fd0404SClaudiu Manoil {
916d4fd0404SClaudiu Manoil 	int i;
917d4fd0404SClaudiu Manoil 
918d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
919d4fd0404SClaudiu Manoil 		enetc_free_rxbdr(priv->rx_ring[i]);
920d4fd0404SClaudiu Manoil }
921d4fd0404SClaudiu Manoil 
922d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring)
923d4fd0404SClaudiu Manoil {
924d4fd0404SClaudiu Manoil 	int i;
925d4fd0404SClaudiu Manoil 
926d4fd0404SClaudiu Manoil 	if (!tx_ring->tx_swbd)
927d4fd0404SClaudiu Manoil 		return;
928d4fd0404SClaudiu Manoil 
929d4fd0404SClaudiu Manoil 	for (i = 0; i < tx_ring->bd_count; i++) {
930d4fd0404SClaudiu Manoil 		struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i];
931d4fd0404SClaudiu Manoil 
932d4fd0404SClaudiu Manoil 		enetc_free_tx_skb(tx_ring, tx_swbd);
933d4fd0404SClaudiu Manoil 	}
934d4fd0404SClaudiu Manoil 
935d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = 0;
936d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = 0;
937d4fd0404SClaudiu Manoil }
938d4fd0404SClaudiu Manoil 
939d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring)
940d4fd0404SClaudiu Manoil {
941d4fd0404SClaudiu Manoil 	int i;
942d4fd0404SClaudiu Manoil 
943d4fd0404SClaudiu Manoil 	if (!rx_ring->rx_swbd)
944d4fd0404SClaudiu Manoil 		return;
945d4fd0404SClaudiu Manoil 
946d4fd0404SClaudiu Manoil 	for (i = 0; i < rx_ring->bd_count; i++) {
947d4fd0404SClaudiu Manoil 		struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i];
948d4fd0404SClaudiu Manoil 
949d4fd0404SClaudiu Manoil 		if (!rx_swbd->page)
950d4fd0404SClaudiu Manoil 			continue;
951d4fd0404SClaudiu Manoil 
952d4fd0404SClaudiu Manoil 		dma_unmap_page(rx_ring->dev, rx_swbd->dma,
953d4fd0404SClaudiu Manoil 			       PAGE_SIZE, DMA_FROM_DEVICE);
954d4fd0404SClaudiu Manoil 		__free_page(rx_swbd->page);
955d4fd0404SClaudiu Manoil 		rx_swbd->page = NULL;
956d4fd0404SClaudiu Manoil 	}
957d4fd0404SClaudiu Manoil 
958d4fd0404SClaudiu Manoil 	rx_ring->next_to_clean = 0;
959d4fd0404SClaudiu Manoil 	rx_ring->next_to_use = 0;
960d4fd0404SClaudiu Manoil 	rx_ring->next_to_alloc = 0;
961d4fd0404SClaudiu Manoil }
962d4fd0404SClaudiu Manoil 
963d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv)
964d4fd0404SClaudiu Manoil {
965d4fd0404SClaudiu Manoil 	int i;
966d4fd0404SClaudiu Manoil 
967d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
968d4fd0404SClaudiu Manoil 		enetc_free_rx_ring(priv->rx_ring[i]);
969d4fd0404SClaudiu Manoil 
970d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
971d4fd0404SClaudiu Manoil 		enetc_free_tx_ring(priv->tx_ring[i]);
972d4fd0404SClaudiu Manoil }
973d4fd0404SClaudiu Manoil 
9743222b5b6SVladimir Oltean int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
975d4fd0404SClaudiu Manoil {
976d4fd0404SClaudiu Manoil 	int size = cbdr->bd_count * sizeof(struct enetc_cbd);
977d4fd0404SClaudiu Manoil 
978d4fd0404SClaudiu Manoil 	cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base,
979d4fd0404SClaudiu Manoil 					   GFP_KERNEL);
980d4fd0404SClaudiu Manoil 	if (!cbdr->bd_base)
981d4fd0404SClaudiu Manoil 		return -ENOMEM;
982d4fd0404SClaudiu Manoil 
983d4fd0404SClaudiu Manoil 	/* h/w requires 128B alignment */
984d4fd0404SClaudiu Manoil 	if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) {
985d4fd0404SClaudiu Manoil 		dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
986d4fd0404SClaudiu Manoil 		return -EINVAL;
987d4fd0404SClaudiu Manoil 	}
988d4fd0404SClaudiu Manoil 
989d4fd0404SClaudiu Manoil 	cbdr->next_to_clean = 0;
990d4fd0404SClaudiu Manoil 	cbdr->next_to_use = 0;
991d4fd0404SClaudiu Manoil 
992d4fd0404SClaudiu Manoil 	return 0;
993d4fd0404SClaudiu Manoil }
994d4fd0404SClaudiu Manoil 
9953222b5b6SVladimir Oltean void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr)
996d4fd0404SClaudiu Manoil {
997d4fd0404SClaudiu Manoil 	int size = cbdr->bd_count * sizeof(struct enetc_cbd);
998d4fd0404SClaudiu Manoil 
999d4fd0404SClaudiu Manoil 	dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base);
1000d4fd0404SClaudiu Manoil 	cbdr->bd_base = NULL;
1001d4fd0404SClaudiu Manoil }
1002d4fd0404SClaudiu Manoil 
10033222b5b6SVladimir Oltean void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr)
1004d4fd0404SClaudiu Manoil {
1005d4fd0404SClaudiu Manoil 	/* set CBDR cache attributes */
1006d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR2,
1007d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1008d4fd0404SClaudiu Manoil 
1009d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base));
1010d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base));
1011d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count));
1012d4fd0404SClaudiu Manoil 
1013d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRPIR, 0);
1014d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRCIR, 0);
1015d4fd0404SClaudiu Manoil 
1016d4fd0404SClaudiu Manoil 	/* enable ring */
1017d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRMR, BIT(31));
1018d4fd0404SClaudiu Manoil 
1019d4fd0404SClaudiu Manoil 	cbdr->pir = hw->reg + ENETC_SICBDRPIR;
1020d4fd0404SClaudiu Manoil 	cbdr->cir = hw->reg + ENETC_SICBDRCIR;
1021d4fd0404SClaudiu Manoil }
1022d4fd0404SClaudiu Manoil 
10233222b5b6SVladimir Oltean void enetc_clear_cbdr(struct enetc_hw *hw)
1024d4fd0404SClaudiu Manoil {
1025d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICBDRMR, 0);
1026d4fd0404SClaudiu Manoil }
1027d4fd0404SClaudiu Manoil 
1028d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups)
1029d382563fSClaudiu Manoil {
1030d382563fSClaudiu Manoil 	int *rss_table;
1031d382563fSClaudiu Manoil 	int i;
1032d382563fSClaudiu Manoil 
1033d382563fSClaudiu Manoil 	rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL);
1034d382563fSClaudiu Manoil 	if (!rss_table)
1035d382563fSClaudiu Manoil 		return -ENOMEM;
1036d382563fSClaudiu Manoil 
1037d382563fSClaudiu Manoil 	/* Set up RSS table defaults */
1038d382563fSClaudiu Manoil 	for (i = 0; i < si->num_rss; i++)
1039d382563fSClaudiu Manoil 		rss_table[i] = i % num_groups;
1040d382563fSClaudiu Manoil 
1041d382563fSClaudiu Manoil 	enetc_set_rss_table(si, rss_table, si->num_rss);
1042d382563fSClaudiu Manoil 
1043d382563fSClaudiu Manoil 	kfree(rss_table);
1044d382563fSClaudiu Manoil 
1045d382563fSClaudiu Manoil 	return 0;
1046d382563fSClaudiu Manoil }
1047d382563fSClaudiu Manoil 
1048c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv)
1049d4fd0404SClaudiu Manoil {
1050d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1051d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1052d382563fSClaudiu Manoil 	int err;
1053d4fd0404SClaudiu Manoil 
1054d4fd0404SClaudiu Manoil 	/* set SI cache attributes */
1055d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR0,
1056d4fd0404SClaudiu Manoil 		 ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT);
1057d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI);
1058d4fd0404SClaudiu Manoil 	/* enable SI */
1059d4fd0404SClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN);
1060d4fd0404SClaudiu Manoil 
1061d382563fSClaudiu Manoil 	if (si->num_rss) {
1062d382563fSClaudiu Manoil 		err = enetc_setup_default_rss_table(si, priv->num_rx_rings);
1063d382563fSClaudiu Manoil 		if (err)
1064d382563fSClaudiu Manoil 			return err;
1065d382563fSClaudiu Manoil 	}
1066d382563fSClaudiu Manoil 
1067d4fd0404SClaudiu Manoil 	return 0;
1068d4fd0404SClaudiu Manoil }
1069d4fd0404SClaudiu Manoil 
1070d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv)
1071d4fd0404SClaudiu Manoil {
1072d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1073d4fd0404SClaudiu Manoil 	int cpus = num_online_cpus();
1074d4fd0404SClaudiu Manoil 
107502293dd4SClaudiu Manoil 	priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE;
107602293dd4SClaudiu Manoil 	priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE;
1077d4fd0404SClaudiu Manoil 
1078d4fd0404SClaudiu Manoil 	/* Enable all available TX rings in order to configure as many
1079d4fd0404SClaudiu Manoil 	 * priorities as possible, when needed.
1080d4fd0404SClaudiu Manoil 	 * TODO: Make # of TX rings run-time configurable
1081d4fd0404SClaudiu Manoil 	 */
1082d4fd0404SClaudiu Manoil 	priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings);
1083d4fd0404SClaudiu Manoil 	priv->num_tx_rings = si->num_tx_rings;
1084d4fd0404SClaudiu Manoil 	priv->bdr_int_num = cpus;
1085ae0e6a5dSClaudiu Manoil 	priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL;
1086ae0e6a5dSClaudiu Manoil 	priv->tx_ictt = ENETC_TXIC_TIMETHR;
1087d4fd0404SClaudiu Manoil 
1088d4fd0404SClaudiu Manoil 	/* SI specific */
1089d4fd0404SClaudiu Manoil 	si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE;
1090d4fd0404SClaudiu Manoil }
1091d4fd0404SClaudiu Manoil 
1092d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv)
1093d4fd0404SClaudiu Manoil {
1094d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1095d4fd0404SClaudiu Manoil 	int err;
1096d4fd0404SClaudiu Manoil 
1097d4fd0404SClaudiu Manoil 	err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring);
1098d4fd0404SClaudiu Manoil 	if (err)
1099d4fd0404SClaudiu Manoil 		return err;
1100d4fd0404SClaudiu Manoil 
1101c646d10dSVladimir Oltean 	enetc_setup_cbdr(&si->hw, &si->cbd_ring);
1102c646d10dSVladimir Oltean 
1103d382563fSClaudiu Manoil 	priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules),
1104d382563fSClaudiu Manoil 				  GFP_KERNEL);
1105d382563fSClaudiu Manoil 	if (!priv->cls_rules) {
1106d382563fSClaudiu Manoil 		err = -ENOMEM;
1107d382563fSClaudiu Manoil 		goto err_alloc_cls;
1108d382563fSClaudiu Manoil 	}
1109d382563fSClaudiu Manoil 
1110d4fd0404SClaudiu Manoil 	return 0;
1111d4fd0404SClaudiu Manoil 
1112d382563fSClaudiu Manoil err_alloc_cls:
1113d4fd0404SClaudiu Manoil 	enetc_clear_cbdr(&si->hw);
1114d4fd0404SClaudiu Manoil 	enetc_free_cbdr(priv->dev, &si->cbd_ring);
1115d4fd0404SClaudiu Manoil 
1116d4fd0404SClaudiu Manoil 	return err;
1117d4fd0404SClaudiu Manoil }
1118d4fd0404SClaudiu Manoil 
1119d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv)
1120d4fd0404SClaudiu Manoil {
1121d4fd0404SClaudiu Manoil 	struct enetc_si *si = priv->si;
1122d4fd0404SClaudiu Manoil 
1123d4fd0404SClaudiu Manoil 	enetc_clear_cbdr(&si->hw);
1124d4fd0404SClaudiu Manoil 	enetc_free_cbdr(priv->dev, &si->cbd_ring);
1125d382563fSClaudiu Manoil 
1126d382563fSClaudiu Manoil 	kfree(priv->cls_rules);
1127d4fd0404SClaudiu Manoil }
1128d4fd0404SClaudiu Manoil 
1129d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1130d4fd0404SClaudiu Manoil {
1131d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1132d4fd0404SClaudiu Manoil 	u32 tbmr;
1133d4fd0404SClaudiu Manoil 
1134d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR0,
1135d4fd0404SClaudiu Manoil 		       lower_32_bits(tx_ring->bd_dma_base));
1136d4fd0404SClaudiu Manoil 
1137d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBBAR1,
1138d4fd0404SClaudiu Manoil 		       upper_32_bits(tx_ring->bd_dma_base));
1139d4fd0404SClaudiu Manoil 
1140d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */
1141d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBLENR,
1142d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(tx_ring->bd_count));
1143d4fd0404SClaudiu Manoil 
1144d4fd0404SClaudiu Manoil 	/* clearing PI/CI registers for Tx not supported, adjust sw indexes */
1145d4fd0404SClaudiu Manoil 	tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR);
1146d4fd0404SClaudiu Manoil 	tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR);
1147d4fd0404SClaudiu Manoil 
1148d4fd0404SClaudiu Manoil 	/* enable Tx ints by setting pkt thr to 1 */
114912460a0aSClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1);
1150d4fd0404SClaudiu Manoil 
1151d4fd0404SClaudiu Manoil 	tbmr = ENETC_TBMR_EN;
1152d4fd0404SClaudiu Manoil 	if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
1153d4fd0404SClaudiu Manoil 		tbmr |= ENETC_TBMR_VIH;
1154d4fd0404SClaudiu Manoil 
1155d4fd0404SClaudiu Manoil 	/* enable ring */
1156d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr);
1157d4fd0404SClaudiu Manoil 
1158d4fd0404SClaudiu Manoil 	tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR);
1159d4fd0404SClaudiu Manoil 	tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR);
1160d4fd0404SClaudiu Manoil 	tx_ring->idr = hw->reg + ENETC_SITXIDR;
1161d4fd0404SClaudiu Manoil }
1162d4fd0404SClaudiu Manoil 
1163d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1164d4fd0404SClaudiu Manoil {
1165d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1166d4fd0404SClaudiu Manoil 	u32 rbmr;
1167d4fd0404SClaudiu Manoil 
1168d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0,
1169d4fd0404SClaudiu Manoil 		       lower_32_bits(rx_ring->bd_dma_base));
1170d4fd0404SClaudiu Manoil 
1171d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1,
1172d4fd0404SClaudiu Manoil 		       upper_32_bits(rx_ring->bd_dma_base));
1173d4fd0404SClaudiu Manoil 
1174d4fd0404SClaudiu Manoil 	WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */
1175d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBLENR,
1176d4fd0404SClaudiu Manoil 		       ENETC_RTBLENR_LEN(rx_ring->bd_count));
1177d4fd0404SClaudiu Manoil 
1178d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE);
1179d4fd0404SClaudiu Manoil 
1180d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0);
1181d4fd0404SClaudiu Manoil 
1182d4fd0404SClaudiu Manoil 	/* enable Rx ints by setting pkt thr to 1 */
118312460a0aSClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1);
1184d4fd0404SClaudiu Manoil 
1185d4fd0404SClaudiu Manoil 	rbmr = ENETC_RBMR_EN;
1186434cebabSClaudiu Manoil 
1187434cebabSClaudiu Manoil 	if (rx_ring->ext_en)
1188d3982312SY.b. Lu 		rbmr |= ENETC_RBMR_BDS;
1189434cebabSClaudiu Manoil 
1190d4fd0404SClaudiu Manoil 	if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
1191d4fd0404SClaudiu Manoil 		rbmr |= ENETC_RBMR_VTE;
1192d4fd0404SClaudiu Manoil 
1193d4fd0404SClaudiu Manoil 	rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR);
1194d4fd0404SClaudiu Manoil 	rx_ring->idr = hw->reg + ENETC_SIRXIDR;
1195d4fd0404SClaudiu Manoil 
1196d4fd0404SClaudiu Manoil 	enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring));
1197fd5736bfSAlex Marginean 	enetc_wr(hw, ENETC_SIRXIDR, rx_ring->next_to_use);
1198d4fd0404SClaudiu Manoil 
1199d4fd0404SClaudiu Manoil 	/* enable ring */
1200d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1201d4fd0404SClaudiu Manoil }
1202d4fd0404SClaudiu Manoil 
1203d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv)
1204d4fd0404SClaudiu Manoil {
1205d4fd0404SClaudiu Manoil 	int i;
1206d4fd0404SClaudiu Manoil 
1207d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1208d4fd0404SClaudiu Manoil 		enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]);
1209d4fd0404SClaudiu Manoil 
1210d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1211d4fd0404SClaudiu Manoil 		enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1212d4fd0404SClaudiu Manoil }
1213d4fd0404SClaudiu Manoil 
1214d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring)
1215d4fd0404SClaudiu Manoil {
1216d4fd0404SClaudiu Manoil 	int idx = rx_ring->index;
1217d4fd0404SClaudiu Manoil 
1218d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1219d4fd0404SClaudiu Manoil 	enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0);
1220d4fd0404SClaudiu Manoil }
1221d4fd0404SClaudiu Manoil 
1222d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring)
1223d4fd0404SClaudiu Manoil {
1224d4fd0404SClaudiu Manoil 	int delay = 8, timeout = 100;
1225d4fd0404SClaudiu Manoil 	int idx = tx_ring->index;
1226d4fd0404SClaudiu Manoil 
1227d4fd0404SClaudiu Manoil 	/* disable EN bit on ring */
1228d4fd0404SClaudiu Manoil 	enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0);
1229d4fd0404SClaudiu Manoil 
1230d4fd0404SClaudiu Manoil 	/* wait for busy to clear */
1231d4fd0404SClaudiu Manoil 	while (delay < timeout &&
1232d4fd0404SClaudiu Manoil 	       enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) {
1233d4fd0404SClaudiu Manoil 		msleep(delay);
1234d4fd0404SClaudiu Manoil 		delay *= 2;
1235d4fd0404SClaudiu Manoil 	}
1236d4fd0404SClaudiu Manoil 
1237d4fd0404SClaudiu Manoil 	if (delay >= timeout)
1238d4fd0404SClaudiu Manoil 		netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n",
1239d4fd0404SClaudiu Manoil 			    idx);
1240d4fd0404SClaudiu Manoil }
1241d4fd0404SClaudiu Manoil 
1242d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv)
1243d4fd0404SClaudiu Manoil {
1244d4fd0404SClaudiu Manoil 	int i;
1245d4fd0404SClaudiu Manoil 
1246d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1247d4fd0404SClaudiu Manoil 		enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]);
1248d4fd0404SClaudiu Manoil 
1249d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1250d4fd0404SClaudiu Manoil 		enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]);
1251d4fd0404SClaudiu Manoil 
1252d4fd0404SClaudiu Manoil 	udelay(1);
1253d4fd0404SClaudiu Manoil }
1254d4fd0404SClaudiu Manoil 
1255d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv)
1256d4fd0404SClaudiu Manoil {
1257d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1258d4fd0404SClaudiu Manoil 	cpumask_t cpu_mask;
1259d4fd0404SClaudiu Manoil 	int i, j, err;
1260d4fd0404SClaudiu Manoil 
1261d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1262d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1263d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1264d4fd0404SClaudiu Manoil 		int entry = ENETC_BDR_INT_BASE_IDX + i;
1265d4fd0404SClaudiu Manoil 		struct enetc_hw *hw = &priv->si->hw;
1266d4fd0404SClaudiu Manoil 
1267d4fd0404SClaudiu Manoil 		snprintf(v->name, sizeof(v->name), "%s-rxtx%d",
1268d4fd0404SClaudiu Manoil 			 priv->ndev->name, i);
1269d4fd0404SClaudiu Manoil 		err = request_irq(irq, enetc_msix, 0, v->name, v);
1270d4fd0404SClaudiu Manoil 		if (err) {
1271d4fd0404SClaudiu Manoil 			dev_err(priv->dev, "request_irq() failed!\n");
1272d4fd0404SClaudiu Manoil 			goto irq_err;
1273d4fd0404SClaudiu Manoil 		}
1274bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1275d4fd0404SClaudiu Manoil 
1276d4fd0404SClaudiu Manoil 		v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER);
1277d4fd0404SClaudiu Manoil 		v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER);
127891571081SClaudiu Manoil 		v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1);
1279d4fd0404SClaudiu Manoil 
1280d4fd0404SClaudiu Manoil 		enetc_wr(hw, ENETC_SIMSIRRV(i), entry);
1281d4fd0404SClaudiu Manoil 
1282d4fd0404SClaudiu Manoil 		for (j = 0; j < v->count_tx_rings; j++) {
1283d4fd0404SClaudiu Manoil 			int idx = v->tx_ring[j].index;
1284d4fd0404SClaudiu Manoil 
1285d4fd0404SClaudiu Manoil 			enetc_wr(hw, ENETC_SIMSITRV(idx), entry);
1286d4fd0404SClaudiu Manoil 		}
1287d4fd0404SClaudiu Manoil 		cpumask_clear(&cpu_mask);
1288d4fd0404SClaudiu Manoil 		cpumask_set_cpu(i % num_online_cpus(), &cpu_mask);
1289d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, &cpu_mask);
1290d4fd0404SClaudiu Manoil 	}
1291d4fd0404SClaudiu Manoil 
1292d4fd0404SClaudiu Manoil 	return 0;
1293d4fd0404SClaudiu Manoil 
1294d4fd0404SClaudiu Manoil irq_err:
1295d4fd0404SClaudiu Manoil 	while (i--) {
1296d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1297d4fd0404SClaudiu Manoil 
1298d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1299d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1300d4fd0404SClaudiu Manoil 	}
1301d4fd0404SClaudiu Manoil 
1302d4fd0404SClaudiu Manoil 	return err;
1303d4fd0404SClaudiu Manoil }
1304d4fd0404SClaudiu Manoil 
1305d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv)
1306d4fd0404SClaudiu Manoil {
1307d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
1308d4fd0404SClaudiu Manoil 	int i;
1309d4fd0404SClaudiu Manoil 
1310d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1311d4fd0404SClaudiu Manoil 		int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i);
1312d4fd0404SClaudiu Manoil 
1313d4fd0404SClaudiu Manoil 		irq_set_affinity_hint(irq, NULL);
1314d4fd0404SClaudiu Manoil 		free_irq(irq, priv->int_vector[i]);
1315d4fd0404SClaudiu Manoil 	}
1316d4fd0404SClaudiu Manoil }
1317d4fd0404SClaudiu Manoil 
1318bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv)
1319d4fd0404SClaudiu Manoil {
132091571081SClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
132191571081SClaudiu Manoil 	u32 icpt, ictt;
1322d4fd0404SClaudiu Manoil 	int i;
1323d4fd0404SClaudiu Manoil 
1324d4fd0404SClaudiu Manoil 	/* enable Tx & Rx event indication */
1325ae0e6a5dSClaudiu Manoil 	if (priv->ic_mode &
1326ae0e6a5dSClaudiu Manoil 	    (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) {
132791571081SClaudiu Manoil 		icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR);
132891571081SClaudiu Manoil 		/* init to non-0 minimum, will be adjusted later */
132991571081SClaudiu Manoil 		ictt = 0x1;
133091571081SClaudiu Manoil 	} else {
133191571081SClaudiu Manoil 		icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */
133291571081SClaudiu Manoil 		ictt = 0;
1333d4fd0404SClaudiu Manoil 	}
1334d4fd0404SClaudiu Manoil 
133591571081SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
133691571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt);
133791571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt);
133891571081SClaudiu Manoil 		enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE);
133991571081SClaudiu Manoil 	}
134091571081SClaudiu Manoil 
134191571081SClaudiu Manoil 	if (priv->ic_mode & ENETC_IC_TX_MANUAL)
134291571081SClaudiu Manoil 		icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR);
134391571081SClaudiu Manoil 	else
134491571081SClaudiu Manoil 		icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */
134591571081SClaudiu Manoil 
1346d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
134791571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt);
134891571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt);
134991571081SClaudiu Manoil 		enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE);
1350d4fd0404SClaudiu Manoil 	}
1351d4fd0404SClaudiu Manoil }
1352d4fd0404SClaudiu Manoil 
1353bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv)
1354d4fd0404SClaudiu Manoil {
1355d4fd0404SClaudiu Manoil 	int i;
1356d4fd0404SClaudiu Manoil 
1357d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1358d4fd0404SClaudiu Manoil 		enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0);
1359d4fd0404SClaudiu Manoil 
1360d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1361d4fd0404SClaudiu Manoil 		enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0);
1362d4fd0404SClaudiu Manoil }
1363d4fd0404SClaudiu Manoil 
136471b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev)
1365d4fd0404SClaudiu Manoil {
13662e47cb41SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1367a6a10d45SYangbo Lu 	struct ethtool_eee edata;
136871b77a7aSClaudiu Manoil 	int err;
1369d4fd0404SClaudiu Manoil 
137071b77a7aSClaudiu Manoil 	if (!priv->phylink)
1371d4fd0404SClaudiu Manoil 		return 0; /* phy-less mode */
1372d4fd0404SClaudiu Manoil 
137371b77a7aSClaudiu Manoil 	err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0);
137471b77a7aSClaudiu Manoil 	if (err) {
1375d4fd0404SClaudiu Manoil 		dev_err(&ndev->dev, "could not attach to PHY\n");
137671b77a7aSClaudiu Manoil 		return err;
1377d4fd0404SClaudiu Manoil 	}
1378d4fd0404SClaudiu Manoil 
1379a6a10d45SYangbo Lu 	/* disable EEE autoneg, until ENETC driver supports it */
1380a6a10d45SYangbo Lu 	memset(&edata, 0, sizeof(struct ethtool_eee));
138171b77a7aSClaudiu Manoil 	phylink_ethtool_set_eee(priv->phylink, &edata);
1382a6a10d45SYangbo Lu 
1383d4fd0404SClaudiu Manoil 	return 0;
1384d4fd0404SClaudiu Manoil }
1385d4fd0404SClaudiu Manoil 
138691571081SClaudiu Manoil void enetc_start(struct net_device *ndev)
1387bbb96dc7SClaudiu Manoil {
1388bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1389bbb96dc7SClaudiu Manoil 	int i;
1390bbb96dc7SClaudiu Manoil 
1391bbb96dc7SClaudiu Manoil 	enetc_setup_interrupts(priv);
1392bbb96dc7SClaudiu Manoil 
1393bbb96dc7SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1394bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1395bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1396bbb96dc7SClaudiu Manoil 
1397bbb96dc7SClaudiu Manoil 		napi_enable(&priv->int_vector[i]->napi);
1398bbb96dc7SClaudiu Manoil 		enable_irq(irq);
1399bbb96dc7SClaudiu Manoil 	}
1400bbb96dc7SClaudiu Manoil 
140171b77a7aSClaudiu Manoil 	if (priv->phylink)
140271b77a7aSClaudiu Manoil 		phylink_start(priv->phylink);
1403bbb96dc7SClaudiu Manoil 	else
1404bbb96dc7SClaudiu Manoil 		netif_carrier_on(ndev);
1405bbb96dc7SClaudiu Manoil 
1406bbb96dc7SClaudiu Manoil 	netif_tx_start_all_queues(ndev);
1407bbb96dc7SClaudiu Manoil }
1408bbb96dc7SClaudiu Manoil 
1409d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev)
1410d4fd0404SClaudiu Manoil {
1411d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1412bbb96dc7SClaudiu Manoil 	int err;
1413d4fd0404SClaudiu Manoil 
1414d4fd0404SClaudiu Manoil 	err = enetc_setup_irqs(priv);
1415d4fd0404SClaudiu Manoil 	if (err)
1416d4fd0404SClaudiu Manoil 		return err;
1417d4fd0404SClaudiu Manoil 
141871b77a7aSClaudiu Manoil 	err = enetc_phylink_connect(ndev);
1419d4fd0404SClaudiu Manoil 	if (err)
1420d4fd0404SClaudiu Manoil 		goto err_phy_connect;
1421d4fd0404SClaudiu Manoil 
1422d4fd0404SClaudiu Manoil 	err = enetc_alloc_tx_resources(priv);
1423d4fd0404SClaudiu Manoil 	if (err)
1424d4fd0404SClaudiu Manoil 		goto err_alloc_tx;
1425d4fd0404SClaudiu Manoil 
1426d4fd0404SClaudiu Manoil 	err = enetc_alloc_rx_resources(priv);
1427d4fd0404SClaudiu Manoil 	if (err)
1428d4fd0404SClaudiu Manoil 		goto err_alloc_rx;
1429d4fd0404SClaudiu Manoil 
1430d4fd0404SClaudiu Manoil 	err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1431d4fd0404SClaudiu Manoil 	if (err)
1432d4fd0404SClaudiu Manoil 		goto err_set_queues;
1433d4fd0404SClaudiu Manoil 
1434d4fd0404SClaudiu Manoil 	err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings);
1435d4fd0404SClaudiu Manoil 	if (err)
1436d4fd0404SClaudiu Manoil 		goto err_set_queues;
1437d4fd0404SClaudiu Manoil 
1438bbb96dc7SClaudiu Manoil 	enetc_setup_bdrs(priv);
1439bbb96dc7SClaudiu Manoil 	enetc_start(ndev);
1440d4fd0404SClaudiu Manoil 
1441d4fd0404SClaudiu Manoil 	return 0;
1442d4fd0404SClaudiu Manoil 
1443d4fd0404SClaudiu Manoil err_set_queues:
1444d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1445d4fd0404SClaudiu Manoil err_alloc_rx:
1446d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1447d4fd0404SClaudiu Manoil err_alloc_tx:
144871b77a7aSClaudiu Manoil 	if (priv->phylink)
144971b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1450d4fd0404SClaudiu Manoil err_phy_connect:
1451d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1452d4fd0404SClaudiu Manoil 
1453d4fd0404SClaudiu Manoil 	return err;
1454d4fd0404SClaudiu Manoil }
1455d4fd0404SClaudiu Manoil 
145691571081SClaudiu Manoil void enetc_stop(struct net_device *ndev)
1457d4fd0404SClaudiu Manoil {
1458d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1459d4fd0404SClaudiu Manoil 	int i;
1460d4fd0404SClaudiu Manoil 
1461d4fd0404SClaudiu Manoil 	netif_tx_stop_all_queues(ndev);
1462d4fd0404SClaudiu Manoil 
1463d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1464bbb96dc7SClaudiu Manoil 		int irq = pci_irq_vector(priv->si->pdev,
1465bbb96dc7SClaudiu Manoil 					 ENETC_BDR_INT_BASE_IDX + i);
1466bbb96dc7SClaudiu Manoil 
1467bbb96dc7SClaudiu Manoil 		disable_irq(irq);
1468d4fd0404SClaudiu Manoil 		napi_synchronize(&priv->int_vector[i]->napi);
1469d4fd0404SClaudiu Manoil 		napi_disable(&priv->int_vector[i]->napi);
1470d4fd0404SClaudiu Manoil 	}
1471d4fd0404SClaudiu Manoil 
147271b77a7aSClaudiu Manoil 	if (priv->phylink)
147371b77a7aSClaudiu Manoil 		phylink_stop(priv->phylink);
1474bbb96dc7SClaudiu Manoil 	else
1475bbb96dc7SClaudiu Manoil 		netif_carrier_off(ndev);
1476bbb96dc7SClaudiu Manoil 
1477bbb96dc7SClaudiu Manoil 	enetc_clear_interrupts(priv);
1478bbb96dc7SClaudiu Manoil }
1479bbb96dc7SClaudiu Manoil 
1480bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev)
1481bbb96dc7SClaudiu Manoil {
1482bbb96dc7SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1483bbb96dc7SClaudiu Manoil 
1484bbb96dc7SClaudiu Manoil 	enetc_stop(ndev);
1485d4fd0404SClaudiu Manoil 	enetc_clear_bdrs(priv);
1486d4fd0404SClaudiu Manoil 
148771b77a7aSClaudiu Manoil 	if (priv->phylink)
148871b77a7aSClaudiu Manoil 		phylink_disconnect_phy(priv->phylink);
1489d4fd0404SClaudiu Manoil 	enetc_free_rxtx_rings(priv);
1490d4fd0404SClaudiu Manoil 	enetc_free_rx_resources(priv);
1491d4fd0404SClaudiu Manoil 	enetc_free_tx_resources(priv);
1492d4fd0404SClaudiu Manoil 	enetc_free_irqs(priv);
1493d4fd0404SClaudiu Manoil 
1494d4fd0404SClaudiu Manoil 	return 0;
1495d4fd0404SClaudiu Manoil }
1496d4fd0404SClaudiu Manoil 
149713baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data)
1498cbe9e835SCamelia Groza {
1499cbe9e835SCamelia Groza 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1500cbe9e835SCamelia Groza 	struct tc_mqprio_qopt *mqprio = type_data;
1501cbe9e835SCamelia Groza 	struct enetc_bdr *tx_ring;
1502cbe9e835SCamelia Groza 	u8 num_tc;
1503cbe9e835SCamelia Groza 	int i;
1504cbe9e835SCamelia Groza 
1505cbe9e835SCamelia Groza 	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
1506cbe9e835SCamelia Groza 	num_tc = mqprio->num_tc;
1507cbe9e835SCamelia Groza 
1508cbe9e835SCamelia Groza 	if (!num_tc) {
1509cbe9e835SCamelia Groza 		netdev_reset_tc(ndev);
1510cbe9e835SCamelia Groza 		netif_set_real_num_tx_queues(ndev, priv->num_tx_rings);
1511cbe9e835SCamelia Groza 
1512cbe9e835SCamelia Groza 		/* Reset all ring priorities to 0 */
1513cbe9e835SCamelia Groza 		for (i = 0; i < priv->num_tx_rings; i++) {
1514cbe9e835SCamelia Groza 			tx_ring = priv->tx_ring[i];
1515cbe9e835SCamelia Groza 			enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0);
1516cbe9e835SCamelia Groza 		}
1517cbe9e835SCamelia Groza 
1518cbe9e835SCamelia Groza 		return 0;
1519cbe9e835SCamelia Groza 	}
1520cbe9e835SCamelia Groza 
1521cbe9e835SCamelia Groza 	/* Check if we have enough BD rings available to accommodate all TCs */
1522cbe9e835SCamelia Groza 	if (num_tc > priv->num_tx_rings) {
1523cbe9e835SCamelia Groza 		netdev_err(ndev, "Max %d traffic classes supported\n",
1524cbe9e835SCamelia Groza 			   priv->num_tx_rings);
1525cbe9e835SCamelia Groza 		return -EINVAL;
1526cbe9e835SCamelia Groza 	}
1527cbe9e835SCamelia Groza 
1528cbe9e835SCamelia Groza 	/* For the moment, we use only one BD ring per TC.
1529cbe9e835SCamelia Groza 	 *
1530cbe9e835SCamelia Groza 	 * Configure num_tc BD rings with increasing priorities.
1531cbe9e835SCamelia Groza 	 */
1532cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++) {
1533cbe9e835SCamelia Groza 		tx_ring = priv->tx_ring[i];
1534cbe9e835SCamelia Groza 		enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i);
1535cbe9e835SCamelia Groza 	}
1536cbe9e835SCamelia Groza 
1537cbe9e835SCamelia Groza 	/* Reset the number of netdev queues based on the TC count */
1538cbe9e835SCamelia Groza 	netif_set_real_num_tx_queues(ndev, num_tc);
1539cbe9e835SCamelia Groza 
1540cbe9e835SCamelia Groza 	netdev_set_num_tc(ndev, num_tc);
1541cbe9e835SCamelia Groza 
1542cbe9e835SCamelia Groza 	/* Each TC is associated with one netdev queue */
1543cbe9e835SCamelia Groza 	for (i = 0; i < num_tc; i++)
1544cbe9e835SCamelia Groza 		netdev_set_tc_queue(ndev, i, 1, i);
1545cbe9e835SCamelia Groza 
1546cbe9e835SCamelia Groza 	return 0;
1547cbe9e835SCamelia Groza }
1548cbe9e835SCamelia Groza 
154934c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type,
155034c6adf1SPo Liu 		   void *type_data)
155134c6adf1SPo Liu {
155234c6adf1SPo Liu 	switch (type) {
155334c6adf1SPo Liu 	case TC_SETUP_QDISC_MQPRIO:
155434c6adf1SPo Liu 		return enetc_setup_tc_mqprio(ndev, type_data);
155534c6adf1SPo Liu 	case TC_SETUP_QDISC_TAPRIO:
155634c6adf1SPo Liu 		return enetc_setup_tc_taprio(ndev, type_data);
1557c431047cSPo Liu 	case TC_SETUP_QDISC_CBS:
1558c431047cSPo Liu 		return enetc_setup_tc_cbs(ndev, type_data);
15590d08c9ecSPo Liu 	case TC_SETUP_QDISC_ETF:
15600d08c9ecSPo Liu 		return enetc_setup_tc_txtime(ndev, type_data);
1561888ae5a3SPo Liu 	case TC_SETUP_BLOCK:
1562888ae5a3SPo Liu 		return enetc_setup_tc_psfp(ndev, type_data);
156334c6adf1SPo Liu 	default:
156434c6adf1SPo Liu 		return -EOPNOTSUPP;
156534c6adf1SPo Liu 	}
156634c6adf1SPo Liu }
156734c6adf1SPo Liu 
1568d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev)
1569d4fd0404SClaudiu Manoil {
1570d4fd0404SClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1571d4fd0404SClaudiu Manoil 	struct net_device_stats *stats = &ndev->stats;
1572d4fd0404SClaudiu Manoil 	unsigned long packets = 0, bytes = 0;
1573d4fd0404SClaudiu Manoil 	int i;
1574d4fd0404SClaudiu Manoil 
1575d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++) {
1576d4fd0404SClaudiu Manoil 		packets += priv->rx_ring[i]->stats.packets;
1577d4fd0404SClaudiu Manoil 		bytes	+= priv->rx_ring[i]->stats.bytes;
1578d4fd0404SClaudiu Manoil 	}
1579d4fd0404SClaudiu Manoil 
1580d4fd0404SClaudiu Manoil 	stats->rx_packets = packets;
1581d4fd0404SClaudiu Manoil 	stats->rx_bytes = bytes;
1582d4fd0404SClaudiu Manoil 	bytes = 0;
1583d4fd0404SClaudiu Manoil 	packets = 0;
1584d4fd0404SClaudiu Manoil 
1585d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++) {
1586d4fd0404SClaudiu Manoil 		packets += priv->tx_ring[i]->stats.packets;
1587d4fd0404SClaudiu Manoil 		bytes	+= priv->tx_ring[i]->stats.bytes;
1588d4fd0404SClaudiu Manoil 	}
1589d4fd0404SClaudiu Manoil 
1590d4fd0404SClaudiu Manoil 	stats->tx_packets = packets;
1591d4fd0404SClaudiu Manoil 	stats->tx_bytes = bytes;
1592d4fd0404SClaudiu Manoil 
1593d4fd0404SClaudiu Manoil 	return stats;
1594d4fd0404SClaudiu Manoil }
1595d4fd0404SClaudiu Manoil 
1596d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en)
1597d382563fSClaudiu Manoil {
1598d382563fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1599d382563fSClaudiu Manoil 	struct enetc_hw *hw = &priv->si->hw;
1600d382563fSClaudiu Manoil 	u32 reg;
1601d382563fSClaudiu Manoil 
1602d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings);
1603d382563fSClaudiu Manoil 
1604d382563fSClaudiu Manoil 	reg = enetc_rd(hw, ENETC_SIMR);
1605d382563fSClaudiu Manoil 	reg &= ~ENETC_SIMR_RSSE;
1606d382563fSClaudiu Manoil 	reg |= (en) ? ENETC_SIMR_RSSE : 0;
1607d382563fSClaudiu Manoil 	enetc_wr(hw, ENETC_SIMR, reg);
1608d382563fSClaudiu Manoil 
1609d382563fSClaudiu Manoil 	return 0;
1610d382563fSClaudiu Manoil }
1611d382563fSClaudiu Manoil 
161279e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en)
161379e49982SPo Liu {
161479e49982SPo Liu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1615888ae5a3SPo Liu 	int err;
161679e49982SPo Liu 
161779e49982SPo Liu 	if (en) {
1618888ae5a3SPo Liu 		err = enetc_psfp_enable(priv);
1619888ae5a3SPo Liu 		if (err)
1620888ae5a3SPo Liu 			return err;
1621888ae5a3SPo Liu 
162279e49982SPo Liu 		priv->active_offloads |= ENETC_F_QCI;
1623888ae5a3SPo Liu 		return 0;
162479e49982SPo Liu 	}
162579e49982SPo Liu 
1626888ae5a3SPo Liu 	err = enetc_psfp_disable(priv);
1627888ae5a3SPo Liu 	if (err)
1628888ae5a3SPo Liu 		return err;
1629888ae5a3SPo Liu 
1630888ae5a3SPo Liu 	priv->active_offloads &= ~ENETC_F_QCI;
1631888ae5a3SPo Liu 
163279e49982SPo Liu 	return 0;
163379e49982SPo Liu }
163479e49982SPo Liu 
16359deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en)
16369deba33fSClaudiu Manoil {
16379deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
16389deba33fSClaudiu Manoil 	int i;
16399deba33fSClaudiu Manoil 
16409deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
16419deba33fSClaudiu Manoil 		enetc_bdr_enable_rxvlan(&priv->si->hw, i, en);
16429deba33fSClaudiu Manoil }
16439deba33fSClaudiu Manoil 
16449deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en)
16459deba33fSClaudiu Manoil {
16469deba33fSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
16479deba33fSClaudiu Manoil 	int i;
16489deba33fSClaudiu Manoil 
16499deba33fSClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
16509deba33fSClaudiu Manoil 		enetc_bdr_enable_txvlan(&priv->si->hw, i, en);
16519deba33fSClaudiu Manoil }
16529deba33fSClaudiu Manoil 
1653d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev,
1654d382563fSClaudiu Manoil 		       netdev_features_t features)
1655d382563fSClaudiu Manoil {
1656d382563fSClaudiu Manoil 	netdev_features_t changed = ndev->features ^ features;
1657888ae5a3SPo Liu 	int err = 0;
1658d382563fSClaudiu Manoil 
1659d382563fSClaudiu Manoil 	if (changed & NETIF_F_RXHASH)
1660d382563fSClaudiu Manoil 		enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH));
1661d382563fSClaudiu Manoil 
16629deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_RX)
16639deba33fSClaudiu Manoil 		enetc_enable_rxvlan(ndev,
16649deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_RX));
16659deba33fSClaudiu Manoil 
16669deba33fSClaudiu Manoil 	if (changed & NETIF_F_HW_VLAN_CTAG_TX)
16679deba33fSClaudiu Manoil 		enetc_enable_txvlan(ndev,
16689deba33fSClaudiu Manoil 				    !!(features & NETIF_F_HW_VLAN_CTAG_TX));
16699deba33fSClaudiu Manoil 
167079e49982SPo Liu 	if (changed & NETIF_F_HW_TC)
1671888ae5a3SPo Liu 		err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC));
167279e49982SPo Liu 
1673888ae5a3SPo Liu 	return err;
1674d382563fSClaudiu Manoil }
1675d382563fSClaudiu Manoil 
1676434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1677d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr)
1678d3982312SY.b. Lu {
1679d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1680d3982312SY.b. Lu 	struct hwtstamp_config config;
1681434cebabSClaudiu Manoil 	int ao;
1682d3982312SY.b. Lu 
1683d3982312SY.b. Lu 	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
1684d3982312SY.b. Lu 		return -EFAULT;
1685d3982312SY.b. Lu 
1686d3982312SY.b. Lu 	switch (config.tx_type) {
1687d3982312SY.b. Lu 	case HWTSTAMP_TX_OFF:
1688d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_TX_TSTAMP;
1689d3982312SY.b. Lu 		break;
1690d3982312SY.b. Lu 	case HWTSTAMP_TX_ON:
1691d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_TX_TSTAMP;
1692d3982312SY.b. Lu 		break;
1693d3982312SY.b. Lu 	default:
1694d3982312SY.b. Lu 		return -ERANGE;
1695d3982312SY.b. Lu 	}
1696d3982312SY.b. Lu 
1697434cebabSClaudiu Manoil 	ao = priv->active_offloads;
1698d3982312SY.b. Lu 	switch (config.rx_filter) {
1699d3982312SY.b. Lu 	case HWTSTAMP_FILTER_NONE:
1700d3982312SY.b. Lu 		priv->active_offloads &= ~ENETC_F_RX_TSTAMP;
1701d3982312SY.b. Lu 		break;
1702d3982312SY.b. Lu 	default:
1703d3982312SY.b. Lu 		priv->active_offloads |= ENETC_F_RX_TSTAMP;
1704d3982312SY.b. Lu 		config.rx_filter = HWTSTAMP_FILTER_ALL;
1705d3982312SY.b. Lu 	}
1706d3982312SY.b. Lu 
1707434cebabSClaudiu Manoil 	if (netif_running(ndev) && ao != priv->active_offloads) {
1708434cebabSClaudiu Manoil 		enetc_close(ndev);
1709434cebabSClaudiu Manoil 		enetc_open(ndev);
1710434cebabSClaudiu Manoil 	}
1711434cebabSClaudiu Manoil 
1712d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1713d3982312SY.b. Lu 	       -EFAULT : 0;
1714d3982312SY.b. Lu }
1715d3982312SY.b. Lu 
1716d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr)
1717d3982312SY.b. Lu {
1718d3982312SY.b. Lu 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1719d3982312SY.b. Lu 	struct hwtstamp_config config;
1720d3982312SY.b. Lu 
1721d3982312SY.b. Lu 	config.flags = 0;
1722d3982312SY.b. Lu 
1723d3982312SY.b. Lu 	if (priv->active_offloads & ENETC_F_TX_TSTAMP)
1724d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_ON;
1725d3982312SY.b. Lu 	else
1726d3982312SY.b. Lu 		config.tx_type = HWTSTAMP_TX_OFF;
1727d3982312SY.b. Lu 
1728d3982312SY.b. Lu 	config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ?
1729d3982312SY.b. Lu 			    HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE;
1730d3982312SY.b. Lu 
1731d3982312SY.b. Lu 	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1732d3982312SY.b. Lu 	       -EFAULT : 0;
1733d3982312SY.b. Lu }
1734d3982312SY.b. Lu #endif
1735d3982312SY.b. Lu 
1736d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
1737d3982312SY.b. Lu {
173871b77a7aSClaudiu Manoil 	struct enetc_ndev_priv *priv = netdev_priv(ndev);
1739434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK
1740d3982312SY.b. Lu 	if (cmd == SIOCSHWTSTAMP)
1741d3982312SY.b. Lu 		return enetc_hwtstamp_set(ndev, rq);
1742d3982312SY.b. Lu 	if (cmd == SIOCGHWTSTAMP)
1743d3982312SY.b. Lu 		return enetc_hwtstamp_get(ndev, rq);
1744d3982312SY.b. Lu #endif
1745a613bafeSMichael Walle 
174671b77a7aSClaudiu Manoil 	if (!priv->phylink)
1747c55b810aSMichael Walle 		return -EOPNOTSUPP;
174871b77a7aSClaudiu Manoil 
174971b77a7aSClaudiu Manoil 	return phylink_mii_ioctl(priv->phylink, rq, cmd);
1750d3982312SY.b. Lu }
1751d3982312SY.b. Lu 
1752d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv)
1753d4fd0404SClaudiu Manoil {
1754d4fd0404SClaudiu Manoil 	struct pci_dev *pdev = priv->si->pdev;
17551260e772SGustavo A. R. Silva 	int v_tx_rings;
1756d4fd0404SClaudiu Manoil 	int i, n, err, nvec;
1757d4fd0404SClaudiu Manoil 
1758d4fd0404SClaudiu Manoil 	nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num;
1759d4fd0404SClaudiu Manoil 	/* allocate MSIX for both messaging and Rx/Tx interrupts */
1760d4fd0404SClaudiu Manoil 	n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX);
1761d4fd0404SClaudiu Manoil 
1762d4fd0404SClaudiu Manoil 	if (n < 0)
1763d4fd0404SClaudiu Manoil 		return n;
1764d4fd0404SClaudiu Manoil 
1765d4fd0404SClaudiu Manoil 	if (n != nvec)
1766d4fd0404SClaudiu Manoil 		return -EPERM;
1767d4fd0404SClaudiu Manoil 
1768d4fd0404SClaudiu Manoil 	/* # of tx rings per int vector */
1769d4fd0404SClaudiu Manoil 	v_tx_rings = priv->num_tx_rings / priv->bdr_int_num;
1770d4fd0404SClaudiu Manoil 
1771d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1772d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v;
1773d4fd0404SClaudiu Manoil 		struct enetc_bdr *bdr;
1774d4fd0404SClaudiu Manoil 		int j;
1775d4fd0404SClaudiu Manoil 
17761260e772SGustavo A. R. Silva 		v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL);
1777d4fd0404SClaudiu Manoil 		if (!v) {
1778d4fd0404SClaudiu Manoil 			err = -ENOMEM;
1779d4fd0404SClaudiu Manoil 			goto fail;
1780d4fd0404SClaudiu Manoil 		}
1781d4fd0404SClaudiu Manoil 
1782d4fd0404SClaudiu Manoil 		priv->int_vector[i] = v;
1783d4fd0404SClaudiu Manoil 
1784ae0e6a5dSClaudiu Manoil 		/* init defaults for adaptive IC */
1785ae0e6a5dSClaudiu Manoil 		if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) {
1786ae0e6a5dSClaudiu Manoil 			v->rx_ictt = 0x1;
1787ae0e6a5dSClaudiu Manoil 			v->rx_dim_en = true;
1788ae0e6a5dSClaudiu Manoil 		}
1789ae0e6a5dSClaudiu Manoil 		INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work);
1790d4fd0404SClaudiu Manoil 		netif_napi_add(priv->ndev, &v->napi, enetc_poll,
1791d4fd0404SClaudiu Manoil 			       NAPI_POLL_WEIGHT);
1792d4fd0404SClaudiu Manoil 		v->count_tx_rings = v_tx_rings;
1793d4fd0404SClaudiu Manoil 
1794d4fd0404SClaudiu Manoil 		for (j = 0; j < v_tx_rings; j++) {
1795d4fd0404SClaudiu Manoil 			int idx;
1796d4fd0404SClaudiu Manoil 
1797d4fd0404SClaudiu Manoil 			/* default tx ring mapping policy */
1798d4fd0404SClaudiu Manoil 			if (priv->bdr_int_num == ENETC_MAX_BDR_INT)
1799d4fd0404SClaudiu Manoil 				idx = 2 * j + i; /* 2 CPUs */
1800d4fd0404SClaudiu Manoil 			else
1801d4fd0404SClaudiu Manoil 				idx = j + i * v_tx_rings; /* default */
1802d4fd0404SClaudiu Manoil 
1803d4fd0404SClaudiu Manoil 			__set_bit(idx, &v->tx_rings_map);
1804d4fd0404SClaudiu Manoil 			bdr = &v->tx_ring[j];
1805d4fd0404SClaudiu Manoil 			bdr->index = idx;
1806d4fd0404SClaudiu Manoil 			bdr->ndev = priv->ndev;
1807d4fd0404SClaudiu Manoil 			bdr->dev = priv->dev;
1808d4fd0404SClaudiu Manoil 			bdr->bd_count = priv->tx_bd_count;
1809d4fd0404SClaudiu Manoil 			priv->tx_ring[idx] = bdr;
1810d4fd0404SClaudiu Manoil 		}
1811d4fd0404SClaudiu Manoil 
1812d4fd0404SClaudiu Manoil 		bdr = &v->rx_ring;
1813d4fd0404SClaudiu Manoil 		bdr->index = i;
1814d4fd0404SClaudiu Manoil 		bdr->ndev = priv->ndev;
1815d4fd0404SClaudiu Manoil 		bdr->dev = priv->dev;
1816d4fd0404SClaudiu Manoil 		bdr->bd_count = priv->rx_bd_count;
1817d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = bdr;
1818d4fd0404SClaudiu Manoil 	}
1819d4fd0404SClaudiu Manoil 
1820d4fd0404SClaudiu Manoil 	return 0;
1821d4fd0404SClaudiu Manoil 
1822d4fd0404SClaudiu Manoil fail:
1823d4fd0404SClaudiu Manoil 	while (i--) {
1824d4fd0404SClaudiu Manoil 		netif_napi_del(&priv->int_vector[i]->napi);
1825ae0e6a5dSClaudiu Manoil 		cancel_work_sync(&priv->int_vector[i]->rx_dim.work);
1826d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1827d4fd0404SClaudiu Manoil 	}
1828d4fd0404SClaudiu Manoil 
1829d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(pdev);
1830d4fd0404SClaudiu Manoil 
1831d4fd0404SClaudiu Manoil 	return err;
1832d4fd0404SClaudiu Manoil }
1833d4fd0404SClaudiu Manoil 
1834d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv)
1835d4fd0404SClaudiu Manoil {
1836d4fd0404SClaudiu Manoil 	int i;
1837d4fd0404SClaudiu Manoil 
1838d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1839d4fd0404SClaudiu Manoil 		struct enetc_int_vector *v = priv->int_vector[i];
1840d4fd0404SClaudiu Manoil 
1841d4fd0404SClaudiu Manoil 		netif_napi_del(&v->napi);
1842ae0e6a5dSClaudiu Manoil 		cancel_work_sync(&v->rx_dim.work);
1843d4fd0404SClaudiu Manoil 	}
1844d4fd0404SClaudiu Manoil 
1845d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_rx_rings; i++)
1846d4fd0404SClaudiu Manoil 		priv->rx_ring[i] = NULL;
1847d4fd0404SClaudiu Manoil 
1848d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->num_tx_rings; i++)
1849d4fd0404SClaudiu Manoil 		priv->tx_ring[i] = NULL;
1850d4fd0404SClaudiu Manoil 
1851d4fd0404SClaudiu Manoil 	for (i = 0; i < priv->bdr_int_num; i++) {
1852d4fd0404SClaudiu Manoil 		kfree(priv->int_vector[i]);
1853d4fd0404SClaudiu Manoil 		priv->int_vector[i] = NULL;
1854d4fd0404SClaudiu Manoil 	}
1855d4fd0404SClaudiu Manoil 
1856d4fd0404SClaudiu Manoil 	/* disable all MSIX for this device */
1857d4fd0404SClaudiu Manoil 	pci_free_irq_vectors(priv->si->pdev);
1858d4fd0404SClaudiu Manoil }
1859d4fd0404SClaudiu Manoil 
1860d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si)
1861d4fd0404SClaudiu Manoil {
1862d4fd0404SClaudiu Manoil 	char *p = (char *)si - si->pad;
1863d4fd0404SClaudiu Manoil 
1864d4fd0404SClaudiu Manoil 	kfree(p);
1865d4fd0404SClaudiu Manoil }
1866d4fd0404SClaudiu Manoil 
1867d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si)
1868d4fd0404SClaudiu Manoil {
1869d4fd0404SClaudiu Manoil 	if (si->pdev->revision == ENETC_REV1)
187082728b91SClaudiu Manoil 		si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP;
1871d4fd0404SClaudiu Manoil }
1872d4fd0404SClaudiu Manoil 
1873d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv)
1874d4fd0404SClaudiu Manoil {
1875d4fd0404SClaudiu Manoil 	struct enetc_si *si, *p;
1876d4fd0404SClaudiu Manoil 	struct enetc_hw *hw;
1877d4fd0404SClaudiu Manoil 	size_t alloc_size;
1878d4fd0404SClaudiu Manoil 	int err, len;
1879d4fd0404SClaudiu Manoil 
1880d4fd0404SClaudiu Manoil 	pcie_flr(pdev);
1881d4fd0404SClaudiu Manoil 	err = pci_enable_device_mem(pdev);
1882d4fd0404SClaudiu Manoil 	if (err) {
1883d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "device enable failed\n");
1884d4fd0404SClaudiu Manoil 		return err;
1885d4fd0404SClaudiu Manoil 	}
1886d4fd0404SClaudiu Manoil 
1887d4fd0404SClaudiu Manoil 	/* set up for high or low dma */
1888d4fd0404SClaudiu Manoil 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1889d4fd0404SClaudiu Manoil 	if (err) {
1890d4fd0404SClaudiu Manoil 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1891d4fd0404SClaudiu Manoil 		if (err) {
1892d4fd0404SClaudiu Manoil 			dev_err(&pdev->dev,
1893d4fd0404SClaudiu Manoil 				"DMA configuration failed: 0x%x\n", err);
1894d4fd0404SClaudiu Manoil 			goto err_dma;
1895d4fd0404SClaudiu Manoil 		}
1896d4fd0404SClaudiu Manoil 	}
1897d4fd0404SClaudiu Manoil 
1898d4fd0404SClaudiu Manoil 	err = pci_request_mem_regions(pdev, name);
1899d4fd0404SClaudiu Manoil 	if (err) {
1900d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err);
1901d4fd0404SClaudiu Manoil 		goto err_pci_mem_reg;
1902d4fd0404SClaudiu Manoil 	}
1903d4fd0404SClaudiu Manoil 
1904d4fd0404SClaudiu Manoil 	pci_set_master(pdev);
1905d4fd0404SClaudiu Manoil 
1906d4fd0404SClaudiu Manoil 	alloc_size = sizeof(struct enetc_si);
1907d4fd0404SClaudiu Manoil 	if (sizeof_priv) {
1908d4fd0404SClaudiu Manoil 		/* align priv to 32B */
1909d4fd0404SClaudiu Manoil 		alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN);
1910d4fd0404SClaudiu Manoil 		alloc_size += sizeof_priv;
1911d4fd0404SClaudiu Manoil 	}
1912d4fd0404SClaudiu Manoil 	/* force 32B alignment for enetc_si */
1913d4fd0404SClaudiu Manoil 	alloc_size += ENETC_SI_ALIGN - 1;
1914d4fd0404SClaudiu Manoil 
1915d4fd0404SClaudiu Manoil 	p = kzalloc(alloc_size, GFP_KERNEL);
1916d4fd0404SClaudiu Manoil 	if (!p) {
1917d4fd0404SClaudiu Manoil 		err = -ENOMEM;
1918d4fd0404SClaudiu Manoil 		goto err_alloc_si;
1919d4fd0404SClaudiu Manoil 	}
1920d4fd0404SClaudiu Manoil 
1921d4fd0404SClaudiu Manoil 	si = PTR_ALIGN(p, ENETC_SI_ALIGN);
1922d4fd0404SClaudiu Manoil 	si->pad = (char *)si - (char *)p;
1923d4fd0404SClaudiu Manoil 
1924d4fd0404SClaudiu Manoil 	pci_set_drvdata(pdev, si);
1925d4fd0404SClaudiu Manoil 	si->pdev = pdev;
1926d4fd0404SClaudiu Manoil 	hw = &si->hw;
1927d4fd0404SClaudiu Manoil 
1928d4fd0404SClaudiu Manoil 	len = pci_resource_len(pdev, ENETC_BAR_REGS);
1929d4fd0404SClaudiu Manoil 	hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len);
1930d4fd0404SClaudiu Manoil 	if (!hw->reg) {
1931d4fd0404SClaudiu Manoil 		err = -ENXIO;
1932d4fd0404SClaudiu Manoil 		dev_err(&pdev->dev, "ioremap() failed\n");
1933d4fd0404SClaudiu Manoil 		goto err_ioremap;
1934d4fd0404SClaudiu Manoil 	}
1935d4fd0404SClaudiu Manoil 	if (len > ENETC_PORT_BASE)
1936d4fd0404SClaudiu Manoil 		hw->port = hw->reg + ENETC_PORT_BASE;
1937d4fd0404SClaudiu Manoil 	if (len > ENETC_GLOBAL_BASE)
1938d4fd0404SClaudiu Manoil 		hw->global = hw->reg + ENETC_GLOBAL_BASE;
1939d4fd0404SClaudiu Manoil 
1940d4fd0404SClaudiu Manoil 	enetc_detect_errata(si);
1941d4fd0404SClaudiu Manoil 
1942d4fd0404SClaudiu Manoil 	return 0;
1943d4fd0404SClaudiu Manoil 
1944d4fd0404SClaudiu Manoil err_ioremap:
1945d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
1946d4fd0404SClaudiu Manoil err_alloc_si:
1947d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
1948d4fd0404SClaudiu Manoil err_pci_mem_reg:
1949d4fd0404SClaudiu Manoil err_dma:
1950d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
1951d4fd0404SClaudiu Manoil 
1952d4fd0404SClaudiu Manoil 	return err;
1953d4fd0404SClaudiu Manoil }
1954d4fd0404SClaudiu Manoil 
1955d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev)
1956d4fd0404SClaudiu Manoil {
1957d4fd0404SClaudiu Manoil 	struct enetc_si *si = pci_get_drvdata(pdev);
1958d4fd0404SClaudiu Manoil 	struct enetc_hw *hw = &si->hw;
1959d4fd0404SClaudiu Manoil 
1960d4fd0404SClaudiu Manoil 	iounmap(hw->reg);
1961d4fd0404SClaudiu Manoil 	enetc_kfree_si(si);
1962d4fd0404SClaudiu Manoil 	pci_release_mem_regions(pdev);
1963d4fd0404SClaudiu Manoil 	pci_disable_device(pdev);
1964d4fd0404SClaudiu Manoil }
1965