1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d1b15102SVladimir Oltean #include <linux/bpf_trace.h> 6d4fd0404SClaudiu Manoil #include <linux/tcp.h> 7d4fd0404SClaudiu Manoil #include <linux/udp.h> 8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 97294380cSYangbo Lu #include <linux/ptp_classify.h> 10847cbfc0SVladimir Oltean #include <net/pkt_sched.h> 11d4fd0404SClaudiu Manoil 129d2b68ccSVladimir Oltean static struct sk_buff *enetc_tx_swbd_get_skb(struct enetc_tx_swbd *tx_swbd) 139d2b68ccSVladimir Oltean { 149d2b68ccSVladimir Oltean if (tx_swbd->is_xdp_tx || tx_swbd->is_xdp_redirect) 159d2b68ccSVladimir Oltean return NULL; 169d2b68ccSVladimir Oltean 179d2b68ccSVladimir Oltean return tx_swbd->skb; 189d2b68ccSVladimir Oltean } 199d2b68ccSVladimir Oltean 209d2b68ccSVladimir Oltean static struct xdp_frame * 219d2b68ccSVladimir Oltean enetc_tx_swbd_get_xdp_frame(struct enetc_tx_swbd *tx_swbd) 229d2b68ccSVladimir Oltean { 239d2b68ccSVladimir Oltean if (tx_swbd->is_xdp_redirect) 249d2b68ccSVladimir Oltean return tx_swbd->xdp_frame; 259d2b68ccSVladimir Oltean 269d2b68ccSVladimir Oltean return NULL; 279d2b68ccSVladimir Oltean } 289d2b68ccSVladimir Oltean 29d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 30d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 31d4fd0404SClaudiu Manoil { 327ed2bc80SVladimir Oltean /* For XDP_TX, pages come from RX, whereas for the other contexts where 337ed2bc80SVladimir Oltean * we have is_dma_page_set, those come from skb_frag_dma_map. We need 347ed2bc80SVladimir Oltean * to match the DMA mapping length, so we need to differentiate those. 357ed2bc80SVladimir Oltean */ 36d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 37d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 387ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx ? PAGE_SIZE : tx_swbd->len, 397ed2bc80SVladimir Oltean tx_swbd->dir); 40d4fd0404SClaudiu Manoil else 41d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 427ed2bc80SVladimir Oltean tx_swbd->len, tx_swbd->dir); 43d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 44d4fd0404SClaudiu Manoil } 45d4fd0404SClaudiu Manoil 469d2b68ccSVladimir Oltean static void enetc_free_tx_frame(struct enetc_bdr *tx_ring, 47d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 48d4fd0404SClaudiu Manoil { 499d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd); 509d2b68ccSVladimir Oltean struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd); 519d2b68ccSVladimir Oltean 52d4fd0404SClaudiu Manoil if (tx_swbd->dma) 53d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 54d4fd0404SClaudiu Manoil 559d2b68ccSVladimir Oltean if (xdp_frame) { 569d2b68ccSVladimir Oltean xdp_return_frame(tx_swbd->xdp_frame); 579d2b68ccSVladimir Oltean tx_swbd->xdp_frame = NULL; 589d2b68ccSVladimir Oltean } else if (skb) { 599d2b68ccSVladimir Oltean dev_kfree_skb_any(skb); 60d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 61d4fd0404SClaudiu Manoil } 62d4fd0404SClaudiu Manoil } 63d4fd0404SClaudiu Manoil 647ed2bc80SVladimir Oltean /* Let H/W know BD ring has been updated */ 657ed2bc80SVladimir Oltean static void enetc_update_tx_ring_tail(struct enetc_bdr *tx_ring) 667ed2bc80SVladimir Oltean { 677ed2bc80SVladimir Oltean /* includes wmb() */ 687ed2bc80SVladimir Oltean enetc_wr_reg_hot(tx_ring->tpir, tx_ring->next_to_use); 697ed2bc80SVladimir Oltean } 707ed2bc80SVladimir Oltean 717294380cSYangbo Lu static int enetc_ptp_parse(struct sk_buff *skb, u8 *udp, 727294380cSYangbo Lu u8 *msgtype, u8 *twostep, 737294380cSYangbo Lu u16 *correction_offset, u16 *body_offset) 747294380cSYangbo Lu { 757294380cSYangbo Lu unsigned int ptp_class; 767294380cSYangbo Lu struct ptp_header *hdr; 777294380cSYangbo Lu unsigned int type; 787294380cSYangbo Lu u8 *base; 797294380cSYangbo Lu 807294380cSYangbo Lu ptp_class = ptp_classify_raw(skb); 817294380cSYangbo Lu if (ptp_class == PTP_CLASS_NONE) 827294380cSYangbo Lu return -EINVAL; 837294380cSYangbo Lu 847294380cSYangbo Lu hdr = ptp_parse_header(skb, ptp_class); 857294380cSYangbo Lu if (!hdr) 867294380cSYangbo Lu return -EINVAL; 877294380cSYangbo Lu 887294380cSYangbo Lu type = ptp_class & PTP_CLASS_PMASK; 897294380cSYangbo Lu if (type == PTP_CLASS_IPV4 || type == PTP_CLASS_IPV6) 907294380cSYangbo Lu *udp = 1; 917294380cSYangbo Lu else 927294380cSYangbo Lu *udp = 0; 937294380cSYangbo Lu 947294380cSYangbo Lu *msgtype = ptp_get_msgtype(hdr, ptp_class); 957294380cSYangbo Lu *twostep = hdr->flag_field[0] & 0x2; 967294380cSYangbo Lu 977294380cSYangbo Lu base = skb_mac_header(skb); 987294380cSYangbo Lu *correction_offset = (u8 *)&hdr->correction - base; 997294380cSYangbo Lu *body_offset = (u8 *)hdr + sizeof(struct ptp_header) - base; 1007294380cSYangbo Lu 1017294380cSYangbo Lu return 0; 1027294380cSYangbo Lu } 1037294380cSYangbo Lu 104f768e751SYangbo Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb) 105d4fd0404SClaudiu Manoil { 1067294380cSYangbo Lu bool do_vlan, do_onestep_tstamp = false, do_twostep_tstamp = false; 1077294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev); 1087294380cSYangbo Lu struct enetc_hw *hw = &priv->si->hw; 109d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 110d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 111d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 1127294380cSYangbo Lu u8 msgtype, twostep, udp; 113d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 1147294380cSYangbo Lu u16 offset1, offset2; 115d4fd0404SClaudiu Manoil int i, count = 0; 1167294380cSYangbo Lu skb_frag_t *frag; 117d4fd0404SClaudiu Manoil unsigned int f; 118d4fd0404SClaudiu Manoil dma_addr_t dma; 119d4fd0404SClaudiu Manoil u8 flags = 0; 120d4fd0404SClaudiu Manoil 121d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 122d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 123d4fd0404SClaudiu Manoil prefetchw(txbd); 124d4fd0404SClaudiu Manoil 125d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 126d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 127d4fd0404SClaudiu Manoil goto dma_err; 128d4fd0404SClaudiu Manoil 129d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 130d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 131d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 132d4fd0404SClaudiu Manoil 133d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 134d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 135d4fd0404SClaudiu Manoil tx_swbd->len = len; 136d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 1377ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 138d4fd0404SClaudiu Manoil count++; 139d4fd0404SClaudiu Manoil 140d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 1417294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 1427294380cSYangbo Lu if (enetc_ptp_parse(skb, &udp, &msgtype, &twostep, &offset1, 1437294380cSYangbo Lu &offset2) || 1447294380cSYangbo Lu msgtype != PTP_MSGTYPE_SYNC || twostep) 1457294380cSYangbo Lu WARN_ONCE(1, "Bad packet for one-step timestamping\n"); 1467294380cSYangbo Lu else 1477294380cSYangbo Lu do_onestep_tstamp = true; 1487294380cSYangbo Lu } else if (skb->cb[0] & ENETC_F_TX_TSTAMP) { 1497294380cSYangbo Lu do_twostep_tstamp = true; 1507294380cSYangbo Lu } 151d4fd0404SClaudiu Manoil 1527294380cSYangbo Lu tx_swbd->do_twostep_tstamp = do_twostep_tstamp; 1537294380cSYangbo Lu tx_swbd->check_wb = tx_swbd->do_twostep_tstamp; 1547294380cSYangbo Lu 1557294380cSYangbo Lu if (do_vlan || do_onestep_tstamp || do_twostep_tstamp) 156d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 157d4fd0404SClaudiu Manoil 15882728b91SClaudiu Manoil if (tx_ring->tsd_enable) 1590d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 160d4fd0404SClaudiu Manoil 161d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 162d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 163d4fd0404SClaudiu Manoil temp_bd.flags = flags; 164d4fd0404SClaudiu Manoil 16582728b91SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_TSE) 16682728b91SClaudiu Manoil temp_bd.txstart = enetc_txbd_set_tx_start(skb->skb_mstamp_ns, 16782728b91SClaudiu Manoil flags); 1680d08c9ecSPo Liu 169d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 170d4fd0404SClaudiu Manoil u8 e_flags = 0; 171d4fd0404SClaudiu Manoil *txbd = temp_bd; 172d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 173d4fd0404SClaudiu Manoil 174d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 175d4fd0404SClaudiu Manoil flags = 0; 176d4fd0404SClaudiu Manoil tx_swbd++; 177d4fd0404SClaudiu Manoil txbd++; 178d4fd0404SClaudiu Manoil i++; 179d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 180d4fd0404SClaudiu Manoil i = 0; 181d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 182d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 183d4fd0404SClaudiu Manoil } 184d4fd0404SClaudiu Manoil prefetchw(txbd); 185d4fd0404SClaudiu Manoil 186d4fd0404SClaudiu Manoil if (do_vlan) { 187d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 188d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 189d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 190d4fd0404SClaudiu Manoil } 191d4fd0404SClaudiu Manoil 1927294380cSYangbo Lu if (do_onestep_tstamp) { 1937294380cSYangbo Lu u32 lo, hi, val; 1947294380cSYangbo Lu u64 sec, nsec; 1957294380cSYangbo Lu u8 *data; 1967294380cSYangbo Lu 1977294380cSYangbo Lu lo = enetc_rd_hot(hw, ENETC_SICTR0); 1987294380cSYangbo Lu hi = enetc_rd_hot(hw, ENETC_SICTR1); 1997294380cSYangbo Lu sec = (u64)hi << 32 | lo; 2007294380cSYangbo Lu nsec = do_div(sec, 1000000000); 2017294380cSYangbo Lu 2027294380cSYangbo Lu /* Configure extension BD */ 2037294380cSYangbo Lu temp_bd.ext.tstamp = cpu_to_le32(lo & 0x3fffffff); 2047294380cSYangbo Lu e_flags |= ENETC_TXBD_E_FLAGS_ONE_STEP_PTP; 2057294380cSYangbo Lu 2067294380cSYangbo Lu /* Update originTimestamp field of Sync packet 2077294380cSYangbo Lu * - 48 bits seconds field 2087294380cSYangbo Lu * - 32 bits nanseconds field 2097294380cSYangbo Lu */ 2107294380cSYangbo Lu data = skb_mac_header(skb); 2117294380cSYangbo Lu *(__be16 *)(data + offset2) = 2127294380cSYangbo Lu htons((sec >> 32) & 0xffff); 2137294380cSYangbo Lu *(__be32 *)(data + offset2 + 2) = 2147294380cSYangbo Lu htonl(sec & 0xffffffff); 2157294380cSYangbo Lu *(__be32 *)(data + offset2 + 6) = htonl(nsec); 2167294380cSYangbo Lu 2177294380cSYangbo Lu /* Configure single-step register */ 2187294380cSYangbo Lu val = ENETC_PM0_SINGLE_STEP_EN; 2197294380cSYangbo Lu val |= ENETC_SET_SINGLE_STEP_OFFSET(offset1); 2207294380cSYangbo Lu if (udp) 2217294380cSYangbo Lu val |= ENETC_PM0_SINGLE_STEP_CH; 2227294380cSYangbo Lu 2237294380cSYangbo Lu enetc_port_wr(hw, ENETC_PM0_SINGLE_STEP, val); 2247294380cSYangbo Lu enetc_port_wr(hw, ENETC_PM1_SINGLE_STEP, val); 2257294380cSYangbo Lu } else if (do_twostep_tstamp) { 226d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 227d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 228d4fd0404SClaudiu Manoil } 229d4fd0404SClaudiu Manoil 230d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 231d4fd0404SClaudiu Manoil count++; 232d4fd0404SClaudiu Manoil } 233d4fd0404SClaudiu Manoil 234d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 235d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 236d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 237d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 238d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 239d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 240d4fd0404SClaudiu Manoil goto dma_err; 241d4fd0404SClaudiu Manoil 242d4fd0404SClaudiu Manoil *txbd = temp_bd; 243d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 244d4fd0404SClaudiu Manoil 245d4fd0404SClaudiu Manoil flags = 0; 246d4fd0404SClaudiu Manoil tx_swbd++; 247d4fd0404SClaudiu Manoil txbd++; 248d4fd0404SClaudiu Manoil i++; 249d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 250d4fd0404SClaudiu Manoil i = 0; 251d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 252d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 253d4fd0404SClaudiu Manoil } 254d4fd0404SClaudiu Manoil prefetchw(txbd); 255d4fd0404SClaudiu Manoil 256d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 257d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 258d4fd0404SClaudiu Manoil 259d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 260d4fd0404SClaudiu Manoil tx_swbd->len = len; 261d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 2627ed2bc80SVladimir Oltean tx_swbd->dir = DMA_TO_DEVICE; 263d4fd0404SClaudiu Manoil count++; 264d4fd0404SClaudiu Manoil } 265d4fd0404SClaudiu Manoil 266d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 267d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 268d4fd0404SClaudiu Manoil temp_bd.flags = flags; 269d4fd0404SClaudiu Manoil *txbd = temp_bd; 270d4fd0404SClaudiu Manoil 271d504498dSVladimir Oltean tx_ring->tx_swbd[i].is_eof = true; 272d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 273d4fd0404SClaudiu Manoil 274d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 275d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 276d4fd0404SClaudiu Manoil 2774caefbceSMichael Walle skb_tx_timestamp(skb); 2784caefbceSMichael Walle 2797ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 280d4fd0404SClaudiu Manoil 281d4fd0404SClaudiu Manoil return count; 282d4fd0404SClaudiu Manoil 283d4fd0404SClaudiu Manoil dma_err: 284d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 285d4fd0404SClaudiu Manoil 286d4fd0404SClaudiu Manoil do { 287d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 2889d2b68ccSVladimir Oltean enetc_free_tx_frame(tx_ring, tx_swbd); 289d4fd0404SClaudiu Manoil if (i == 0) 290d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 291d4fd0404SClaudiu Manoil i--; 292d4fd0404SClaudiu Manoil } while (count--); 293d4fd0404SClaudiu Manoil 294d4fd0404SClaudiu Manoil return 0; 295d4fd0404SClaudiu Manoil } 296d4fd0404SClaudiu Manoil 2977294380cSYangbo Lu static netdev_tx_t enetc_start_xmit(struct sk_buff *skb, 2987294380cSYangbo Lu struct net_device *ndev) 2990486185eSVladimir Oltean { 3000486185eSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 3010486185eSVladimir Oltean struct enetc_bdr *tx_ring; 3020486185eSVladimir Oltean int count; 3030486185eSVladimir Oltean 3040486185eSVladimir Oltean tx_ring = priv->tx_ring[skb->queue_mapping]; 3050486185eSVladimir Oltean 3060486185eSVladimir Oltean if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 3070486185eSVladimir Oltean if (unlikely(skb_linearize(skb))) 3080486185eSVladimir Oltean goto drop_packet_err; 3090486185eSVladimir Oltean 3100486185eSVladimir Oltean count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 3110486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 3120486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 3130486185eSVladimir Oltean return NETDEV_TX_BUSY; 3140486185eSVladimir Oltean } 3150486185eSVladimir Oltean 3160486185eSVladimir Oltean enetc_lock_mdio(); 317f768e751SYangbo Lu count = enetc_map_tx_buffs(tx_ring, skb); 3180486185eSVladimir Oltean enetc_unlock_mdio(); 3190486185eSVladimir Oltean 3200486185eSVladimir Oltean if (unlikely(!count)) 3210486185eSVladimir Oltean goto drop_packet_err; 3220486185eSVladimir Oltean 3230486185eSVladimir Oltean if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 3240486185eSVladimir Oltean netif_stop_subqueue(ndev, tx_ring->index); 3250486185eSVladimir Oltean 3260486185eSVladimir Oltean return NETDEV_TX_OK; 3270486185eSVladimir Oltean 3280486185eSVladimir Oltean drop_packet_err: 3290486185eSVladimir Oltean dev_kfree_skb_any(skb); 3300486185eSVladimir Oltean return NETDEV_TX_OK; 3310486185eSVladimir Oltean } 3320486185eSVladimir Oltean 3337294380cSYangbo Lu netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 3347294380cSYangbo Lu { 3357294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 3367294380cSYangbo Lu u8 udp, msgtype, twostep; 3377294380cSYangbo Lu u16 offset1, offset2; 3387294380cSYangbo Lu 3397294380cSYangbo Lu /* Mark tx timestamp type on skb->cb[0] if requires */ 3407294380cSYangbo Lu if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && 3417294380cSYangbo Lu (priv->active_offloads & ENETC_F_TX_TSTAMP_MASK)) { 3427294380cSYangbo Lu skb->cb[0] = priv->active_offloads & ENETC_F_TX_TSTAMP_MASK; 3437294380cSYangbo Lu } else { 3447294380cSYangbo Lu skb->cb[0] = 0; 3457294380cSYangbo Lu } 3467294380cSYangbo Lu 3477294380cSYangbo Lu /* Fall back to two-step timestamp if not one-step Sync packet */ 3487294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 3497294380cSYangbo Lu if (enetc_ptp_parse(skb, &udp, &msgtype, &twostep, 3507294380cSYangbo Lu &offset1, &offset2) || 3517294380cSYangbo Lu msgtype != PTP_MSGTYPE_SYNC || twostep != 0) 3527294380cSYangbo Lu skb->cb[0] = ENETC_F_TX_TSTAMP; 3537294380cSYangbo Lu } 3547294380cSYangbo Lu 3557294380cSYangbo Lu /* Queue one-step Sync packet if already locked */ 3567294380cSYangbo Lu if (skb->cb[0] & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) { 3577294380cSYangbo Lu if (test_and_set_bit_lock(ENETC_TX_ONESTEP_TSTAMP_IN_PROGRESS, 3587294380cSYangbo Lu &priv->flags)) { 3597294380cSYangbo Lu skb_queue_tail(&priv->tx_skbs, skb); 3607294380cSYangbo Lu return NETDEV_TX_OK; 3617294380cSYangbo Lu } 3627294380cSYangbo Lu } 3637294380cSYangbo Lu 3647294380cSYangbo Lu return enetc_start_xmit(skb, ndev); 3657294380cSYangbo Lu } 3667294380cSYangbo Lu 367d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 368d4fd0404SClaudiu Manoil { 369d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 370d4fd0404SClaudiu Manoil int i; 371d4fd0404SClaudiu Manoil 372fd5736bfSAlex Marginean enetc_lock_mdio(); 373fd5736bfSAlex Marginean 374d4fd0404SClaudiu Manoil /* disable interrupts */ 375fd5736bfSAlex Marginean enetc_wr_reg_hot(v->rbier, 0); 376fd5736bfSAlex Marginean enetc_wr_reg_hot(v->ricr1, v->rx_ictt); 377d4fd0404SClaudiu Manoil 3780574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 379fd5736bfSAlex Marginean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 0); 380fd5736bfSAlex Marginean 381fd5736bfSAlex Marginean enetc_unlock_mdio(); 382d4fd0404SClaudiu Manoil 383215602a8SJiafei Pan napi_schedule(&v->napi); 384d4fd0404SClaudiu Manoil 385d4fd0404SClaudiu Manoil return IRQ_HANDLED; 386d4fd0404SClaudiu Manoil } 387d4fd0404SClaudiu Manoil 388ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 389ae0e6a5dSClaudiu Manoil { 390ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 391ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 392ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 393ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 394ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 395ae0e6a5dSClaudiu Manoil 396ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 397ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 398ae0e6a5dSClaudiu Manoil } 399ae0e6a5dSClaudiu Manoil 400ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 401ae0e6a5dSClaudiu Manoil { 402ae0e6a5dSClaudiu Manoil struct dim_sample dim_sample; 403ae0e6a5dSClaudiu Manoil 404ae0e6a5dSClaudiu Manoil v->comp_cnt++; 405ae0e6a5dSClaudiu Manoil 406ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 407ae0e6a5dSClaudiu Manoil return; 408ae0e6a5dSClaudiu Manoil 409ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 410ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 411ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 412ae0e6a5dSClaudiu Manoil &dim_sample); 413ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 414ae0e6a5dSClaudiu Manoil } 415ae0e6a5dSClaudiu Manoil 416d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 417d4fd0404SClaudiu Manoil { 418fd5736bfSAlex Marginean int pi = enetc_rd_reg_hot(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 419d4fd0404SClaudiu Manoil 420d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 421d4fd0404SClaudiu Manoil } 422d4fd0404SClaudiu Manoil 42365d0cbb4SVladimir Oltean static bool enetc_page_reusable(struct page *page) 42465d0cbb4SVladimir Oltean { 42565d0cbb4SVladimir Oltean return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 42665d0cbb4SVladimir Oltean } 42765d0cbb4SVladimir Oltean 42865d0cbb4SVladimir Oltean static void enetc_reuse_page(struct enetc_bdr *rx_ring, 42965d0cbb4SVladimir Oltean struct enetc_rx_swbd *old) 43065d0cbb4SVladimir Oltean { 43165d0cbb4SVladimir Oltean struct enetc_rx_swbd *new; 43265d0cbb4SVladimir Oltean 43365d0cbb4SVladimir Oltean new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 43465d0cbb4SVladimir Oltean 43565d0cbb4SVladimir Oltean /* next buf that may reuse a page */ 43665d0cbb4SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 43765d0cbb4SVladimir Oltean 43865d0cbb4SVladimir Oltean /* copy page reference */ 43965d0cbb4SVladimir Oltean *new = *old; 44065d0cbb4SVladimir Oltean } 44165d0cbb4SVladimir Oltean 442d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 443d3982312SY.b. Lu u64 *tstamp) 444d3982312SY.b. Lu { 445cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 446d3982312SY.b. Lu 4476d36ecdbSVladimir Oltean lo = enetc_rd_hot(hw, ENETC_SICTR0); 4486d36ecdbSVladimir Oltean hi = enetc_rd_hot(hw, ENETC_SICTR1); 449cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 450cec4f328SY.b. Lu if (lo <= tstamp_lo) 451d3982312SY.b. Lu hi -= 1; 452cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 453d3982312SY.b. Lu } 454d3982312SY.b. Lu 455d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 456d3982312SY.b. Lu { 457d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 458d3982312SY.b. Lu 459d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 460d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 461d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 462847cbfc0SVladimir Oltean skb_txtime_consumed(skb); 463d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 464d3982312SY.b. Lu } 465d3982312SY.b. Lu } 466d3982312SY.b. Lu 4677ed2bc80SVladimir Oltean static void enetc_recycle_xdp_tx_buff(struct enetc_bdr *tx_ring, 4687ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd) 4697ed2bc80SVladimir Oltean { 4707ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(tx_ring->ndev); 4717ed2bc80SVladimir Oltean struct enetc_bdr *rx_ring = priv->rx_ring[tx_ring->index]; 4727ed2bc80SVladimir Oltean struct enetc_rx_swbd rx_swbd = { 4737ed2bc80SVladimir Oltean .dma = tx_swbd->dma, 4747ed2bc80SVladimir Oltean .page = tx_swbd->page, 4757ed2bc80SVladimir Oltean .page_offset = tx_swbd->page_offset, 4767ed2bc80SVladimir Oltean .dir = tx_swbd->dir, 4777ed2bc80SVladimir Oltean .len = tx_swbd->len, 4787ed2bc80SVladimir Oltean }; 4797ed2bc80SVladimir Oltean 4807ed2bc80SVladimir Oltean if (likely(enetc_swbd_unused(rx_ring))) { 4817ed2bc80SVladimir Oltean enetc_reuse_page(rx_ring, &rx_swbd); 4827ed2bc80SVladimir Oltean 4837ed2bc80SVladimir Oltean /* sync for use by the device */ 4847ed2bc80SVladimir Oltean dma_sync_single_range_for_device(rx_ring->dev, rx_swbd.dma, 4857ed2bc80SVladimir Oltean rx_swbd.page_offset, 4867ed2bc80SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP, 4877ed2bc80SVladimir Oltean rx_swbd.dir); 4887ed2bc80SVladimir Oltean 4897ed2bc80SVladimir Oltean rx_ring->stats.recycles++; 4907ed2bc80SVladimir Oltean } else { 4917ed2bc80SVladimir Oltean /* RX ring is already full, we need to unmap and free the 4927ed2bc80SVladimir Oltean * page, since there's nothing useful we can do with it. 4937ed2bc80SVladimir Oltean */ 4947ed2bc80SVladimir Oltean rx_ring->stats.recycle_failures++; 4957ed2bc80SVladimir Oltean 4967ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd.dma, PAGE_SIZE, 4977ed2bc80SVladimir Oltean rx_swbd.dir); 4987ed2bc80SVladimir Oltean __free_page(rx_swbd.page); 4997ed2bc80SVladimir Oltean } 5007ed2bc80SVladimir Oltean 5017ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight--; 5027ed2bc80SVladimir Oltean } 5037ed2bc80SVladimir Oltean 504d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 505d4fd0404SClaudiu Manoil { 506d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 5077294380cSYangbo Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 508d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 509d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 510d4fd0404SClaudiu Manoil int i, bds_to_clean; 5117294380cSYangbo Lu bool do_twostep_tstamp; 512d3982312SY.b. Lu u64 tstamp = 0; 513d4fd0404SClaudiu Manoil 514d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 515d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 516fd5736bfSAlex Marginean 517d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 518d4fd0404SClaudiu Manoil 5197294380cSYangbo Lu do_twostep_tstamp = false; 520d3982312SY.b. Lu 521d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 5229d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame = enetc_tx_swbd_get_xdp_frame(tx_swbd); 5239d2b68ccSVladimir Oltean struct sk_buff *skb = enetc_tx_swbd_get_skb(tx_swbd); 524a93580a0SVladimir Oltean bool is_eof = tx_swbd->is_eof; 5259d2b68ccSVladimir Oltean 526d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 527d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 528d3982312SY.b. Lu union enetc_tx_bd *txbd; 529d3982312SY.b. Lu 530d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 531d3982312SY.b. Lu 532d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 5337294380cSYangbo Lu tx_swbd->do_twostep_tstamp) { 534d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 535d3982312SY.b. Lu &tstamp); 5367294380cSYangbo Lu do_twostep_tstamp = true; 537d3982312SY.b. Lu } 538d3982312SY.b. Lu } 539d3982312SY.b. Lu 5407ed2bc80SVladimir Oltean if (tx_swbd->is_xdp_tx) 5417ed2bc80SVladimir Oltean enetc_recycle_xdp_tx_buff(tx_ring, tx_swbd); 5427ed2bc80SVladimir Oltean else if (likely(tx_swbd->dma)) 543d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 544f4a0be84SClaudiu Manoil 5459d2b68ccSVladimir Oltean if (xdp_frame) { 5469d2b68ccSVladimir Oltean xdp_return_frame(xdp_frame); 5479d2b68ccSVladimir Oltean } else if (skb) { 5487294380cSYangbo Lu if (unlikely(tx_swbd->skb->cb[0] & 5497294380cSYangbo Lu ENETC_F_TX_ONESTEP_SYNC_TSTAMP)) { 5507294380cSYangbo Lu /* Start work to release lock for next one-step 5517294380cSYangbo Lu * timestamping packet. And send one skb in 5527294380cSYangbo Lu * tx_skbs queue if has. 5537294380cSYangbo Lu */ 554b6faf160SYangbo Lu schedule_work(&priv->tx_onestep_tstamp); 5557294380cSYangbo Lu } else if (unlikely(do_twostep_tstamp)) { 5569d2b68ccSVladimir Oltean enetc_tstamp_tx(skb, tstamp); 5577294380cSYangbo Lu do_twostep_tstamp = false; 558d3982312SY.b. Lu } 5599d2b68ccSVladimir Oltean napi_consume_skb(skb, napi_budget); 560d4fd0404SClaudiu Manoil } 561d4fd0404SClaudiu Manoil 562d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 5631ee8d6f3SVladimir Oltean /* Scrub the swbd here so we don't have to do that 5641ee8d6f3SVladimir Oltean * when we reuse it during xmit 5651ee8d6f3SVladimir Oltean */ 5661ee8d6f3SVladimir Oltean memset(tx_swbd, 0, sizeof(*tx_swbd)); 567d4fd0404SClaudiu Manoil 568d4fd0404SClaudiu Manoil bds_to_clean--; 569d4fd0404SClaudiu Manoil tx_swbd++; 570d4fd0404SClaudiu Manoil i++; 571d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 572d4fd0404SClaudiu Manoil i = 0; 573d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 574d4fd0404SClaudiu Manoil } 575d4fd0404SClaudiu Manoil 576d4fd0404SClaudiu Manoil /* BD iteration loop end */ 577a93580a0SVladimir Oltean if (is_eof) { 578d4fd0404SClaudiu Manoil tx_frm_cnt++; 579d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 580fd5736bfSAlex Marginean enetc_wr_reg_hot(tx_ring->idr, BIT(tx_ring->index) | 581d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 582d4fd0404SClaudiu Manoil } 583d4fd0404SClaudiu Manoil 584d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 585d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 586d4fd0404SClaudiu Manoil } 587d4fd0404SClaudiu Manoil 588d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 589d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 590d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 591d4fd0404SClaudiu Manoil 592d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 593d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 594d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 595d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 596d4fd0404SClaudiu Manoil } 597d4fd0404SClaudiu Manoil 598d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 599d4fd0404SClaudiu Manoil } 600d4fd0404SClaudiu Manoil 601d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 602d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 603d4fd0404SClaudiu Manoil { 6047ed2bc80SVladimir Oltean bool xdp = !!(rx_ring->xdp.prog); 605d4fd0404SClaudiu Manoil struct page *page; 606d4fd0404SClaudiu Manoil dma_addr_t addr; 607d4fd0404SClaudiu Manoil 608d4fd0404SClaudiu Manoil page = dev_alloc_page(); 609d4fd0404SClaudiu Manoil if (unlikely(!page)) 610d4fd0404SClaudiu Manoil return false; 611d4fd0404SClaudiu Manoil 6127ed2bc80SVladimir Oltean /* For XDP_TX, we forgo dma_unmap -> dma_map */ 6137ed2bc80SVladimir Oltean rx_swbd->dir = xdp ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE; 6147ed2bc80SVladimir Oltean 6157ed2bc80SVladimir Oltean addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, rx_swbd->dir); 616d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 617d4fd0404SClaudiu Manoil __free_page(page); 618d4fd0404SClaudiu Manoil 619d4fd0404SClaudiu Manoil return false; 620d4fd0404SClaudiu Manoil } 621d4fd0404SClaudiu Manoil 622d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 623d4fd0404SClaudiu Manoil rx_swbd->page = page; 624d1b15102SVladimir Oltean rx_swbd->page_offset = rx_ring->buffer_offset; 625d4fd0404SClaudiu Manoil 626d4fd0404SClaudiu Manoil return true; 627d4fd0404SClaudiu Manoil } 628d4fd0404SClaudiu Manoil 629d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 630d4fd0404SClaudiu Manoil { 631d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 632d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 633d4fd0404SClaudiu Manoil int i, j; 634d4fd0404SClaudiu Manoil 635d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 636d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 637714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 638d4fd0404SClaudiu Manoil 639d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 640d4fd0404SClaudiu Manoil /* try reuse page */ 641d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 642d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 643d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 644d4fd0404SClaudiu Manoil break; 645d4fd0404SClaudiu Manoil } 646d4fd0404SClaudiu Manoil } 647d4fd0404SClaudiu Manoil 648d4fd0404SClaudiu Manoil /* update RxBD */ 649d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 650d4fd0404SClaudiu Manoil rx_swbd->page_offset); 651d4fd0404SClaudiu Manoil /* clear 'R" as well */ 652d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 653d4fd0404SClaudiu Manoil 654c027aa92SVladimir Oltean enetc_rxbd_next(rx_ring, &rxbd, &i); 655c027aa92SVladimir Oltean rx_swbd = &rx_ring->rx_swbd[i]; 656d4fd0404SClaudiu Manoil } 657d4fd0404SClaudiu Manoil 658d4fd0404SClaudiu Manoil if (likely(j)) { 659d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 660d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 6617a5222cbSVladimir Oltean 6627a5222cbSVladimir Oltean /* update ENETC's consumer index */ 6637a5222cbSVladimir Oltean enetc_wr_reg_hot(rx_ring->rcir, rx_ring->next_to_use); 664d4fd0404SClaudiu Manoil } 665d4fd0404SClaudiu Manoil 666d4fd0404SClaudiu Manoil return j; 667d4fd0404SClaudiu Manoil } 668d4fd0404SClaudiu Manoil 669434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 670d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 671d3982312SY.b. Lu union enetc_rx_bd *rxbd, 672d3982312SY.b. Lu struct sk_buff *skb) 673d3982312SY.b. Lu { 674d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 675d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 676d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 677cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 678d3982312SY.b. Lu u64 tstamp; 679d3982312SY.b. Lu 680cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 681fd5736bfSAlex Marginean lo = enetc_rd_reg_hot(hw->reg + ENETC_SICTR0); 682fd5736bfSAlex Marginean hi = enetc_rd_reg_hot(hw->reg + ENETC_SICTR1); 683434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 684434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 685cec4f328SY.b. Lu if (lo <= tstamp_lo) 686d3982312SY.b. Lu hi -= 1; 687d3982312SY.b. Lu 688cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 689d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 690d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 691d3982312SY.b. Lu } 692d3982312SY.b. Lu } 693d3982312SY.b. Lu #endif 694d3982312SY.b. Lu 695d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 696d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 697d4fd0404SClaudiu Manoil { 698d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 699827b6fd0SVladimir Oltean 700d3982312SY.b. Lu /* TODO: hashing */ 701d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 702d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 703d4fd0404SClaudiu Manoil 704d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 705d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 706d4fd0404SClaudiu Manoil } 707d4fd0404SClaudiu Manoil 708827b6fd0SVladimir Oltean if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) { 709827b6fd0SVladimir Oltean __be16 tpid = 0; 710827b6fd0SVladimir Oltean 711827b6fd0SVladimir Oltean switch (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TPID) { 712827b6fd0SVladimir Oltean case 0: 713827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021Q); 714827b6fd0SVladimir Oltean break; 715827b6fd0SVladimir Oltean case 1: 716827b6fd0SVladimir Oltean tpid = htons(ETH_P_8021AD); 717827b6fd0SVladimir Oltean break; 718827b6fd0SVladimir Oltean case 2: 719827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 720827b6fd0SVladimir Oltean ENETC_PCVLANR1)); 721827b6fd0SVladimir Oltean break; 722827b6fd0SVladimir Oltean case 3: 723827b6fd0SVladimir Oltean tpid = htons(enetc_port_rd(&priv->si->hw, 724827b6fd0SVladimir Oltean ENETC_PCVLANR2)); 725827b6fd0SVladimir Oltean break; 726827b6fd0SVladimir Oltean default: 727827b6fd0SVladimir Oltean break; 728827b6fd0SVladimir Oltean } 729827b6fd0SVladimir Oltean 730827b6fd0SVladimir Oltean __vlan_hwaccel_put_tag(skb, tpid, le16_to_cpu(rxbd->r.vlan_opt)); 731827b6fd0SVladimir Oltean } 732827b6fd0SVladimir Oltean 733434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 734d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 735d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 736d3982312SY.b. Lu #endif 737d4fd0404SClaudiu Manoil } 738d4fd0404SClaudiu Manoil 7397ed2bc80SVladimir Oltean /* This gets called during the non-XDP NAPI poll cycle as well as on XDP_PASS, 7407ed2bc80SVladimir Oltean * so it needs to work with both DMA_FROM_DEVICE as well as DMA_BIDIRECTIONAL 7417ed2bc80SVladimir Oltean * mapped buffers. 7427ed2bc80SVladimir Oltean */ 743d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 744d4fd0404SClaudiu Manoil int i, u16 size) 745d4fd0404SClaudiu Manoil { 746d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 747d4fd0404SClaudiu Manoil 748d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 749d4fd0404SClaudiu Manoil rx_swbd->page_offset, 7507ed2bc80SVladimir Oltean size, rx_swbd->dir); 751d4fd0404SClaudiu Manoil return rx_swbd; 752d4fd0404SClaudiu Manoil } 753d4fd0404SClaudiu Manoil 754*6b04830dSVladimir Oltean /* Reuse the current page without performing half-page buffer flipping */ 755d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 756d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 757d4fd0404SClaudiu Manoil { 758d1b15102SVladimir Oltean size_t buffer_size = ENETC_RXB_TRUESIZE - rx_ring->buffer_offset; 759d1b15102SVladimir Oltean 760d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 761d4fd0404SClaudiu Manoil 762d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 763d4fd0404SClaudiu Manoil rx_swbd->page_offset, 7647ed2bc80SVladimir Oltean buffer_size, rx_swbd->dir); 765*6b04830dSVladimir Oltean 766*6b04830dSVladimir Oltean rx_swbd->page = NULL; 767*6b04830dSVladimir Oltean } 768*6b04830dSVladimir Oltean 769*6b04830dSVladimir Oltean /* Reuse the current page by performing half-page buffer flipping */ 770*6b04830dSVladimir Oltean static void enetc_flip_rx_buff(struct enetc_bdr *rx_ring, 771*6b04830dSVladimir Oltean struct enetc_rx_swbd *rx_swbd) 772*6b04830dSVladimir Oltean { 773*6b04830dSVladimir Oltean if (likely(enetc_page_reusable(rx_swbd->page))) { 774*6b04830dSVladimir Oltean rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 775*6b04830dSVladimir Oltean page_ref_inc(rx_swbd->page); 776*6b04830dSVladimir Oltean 777*6b04830dSVladimir Oltean enetc_put_rx_buff(rx_ring, rx_swbd); 778d4fd0404SClaudiu Manoil } else { 7797ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 7807ed2bc80SVladimir Oltean rx_swbd->dir); 781d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 782d4fd0404SClaudiu Manoil } 783*6b04830dSVladimir Oltean } 784d4fd0404SClaudiu Manoil 785d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 786d4fd0404SClaudiu Manoil int i, u16 size) 787d4fd0404SClaudiu Manoil { 788d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 789d4fd0404SClaudiu Manoil struct sk_buff *skb; 790d4fd0404SClaudiu Manoil void *ba; 791d4fd0404SClaudiu Manoil 792d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 793d1b15102SVladimir Oltean skb = build_skb(ba - rx_ring->buffer_offset, ENETC_RXB_TRUESIZE); 794d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 795d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 796d4fd0404SClaudiu Manoil return NULL; 797d4fd0404SClaudiu Manoil } 798d4fd0404SClaudiu Manoil 799d1b15102SVladimir Oltean skb_reserve(skb, rx_ring->buffer_offset); 800d4fd0404SClaudiu Manoil __skb_put(skb, size); 801d4fd0404SClaudiu Manoil 802*6b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, rx_swbd); 803d4fd0404SClaudiu Manoil 804d4fd0404SClaudiu Manoil return skb; 805d4fd0404SClaudiu Manoil } 806d4fd0404SClaudiu Manoil 807d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 808d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 809d4fd0404SClaudiu Manoil { 810d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 811d4fd0404SClaudiu Manoil 812d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 813d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 814d4fd0404SClaudiu Manoil 815*6b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, rx_swbd); 816d4fd0404SClaudiu Manoil } 817d4fd0404SClaudiu Manoil 8182fa423f5SVladimir Oltean static bool enetc_check_bd_errors_and_consume(struct enetc_bdr *rx_ring, 8192fa423f5SVladimir Oltean u32 bd_status, 8202fa423f5SVladimir Oltean union enetc_rx_bd **rxbd, int *i) 8212fa423f5SVladimir Oltean { 8222fa423f5SVladimir Oltean if (likely(!(bd_status & ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK)))) 8232fa423f5SVladimir Oltean return false; 8242fa423f5SVladimir Oltean 8252fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 8262fa423f5SVladimir Oltean 8272fa423f5SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 8282fa423f5SVladimir Oltean dma_rmb(); 8292fa423f5SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 8302fa423f5SVladimir Oltean 8312fa423f5SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 8322fa423f5SVladimir Oltean } 8332fa423f5SVladimir Oltean 8342fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_dropped++; 8352fa423f5SVladimir Oltean rx_ring->ndev->stats.rx_errors++; 8362fa423f5SVladimir Oltean 8372fa423f5SVladimir Oltean return true; 8382fa423f5SVladimir Oltean } 8392fa423f5SVladimir Oltean 840a800abd3SVladimir Oltean static struct sk_buff *enetc_build_skb(struct enetc_bdr *rx_ring, 841a800abd3SVladimir Oltean u32 bd_status, union enetc_rx_bd **rxbd, 842d1b15102SVladimir Oltean int *i, int *cleaned_cnt, int buffer_size) 843a800abd3SVladimir Oltean { 844a800abd3SVladimir Oltean struct sk_buff *skb; 845a800abd3SVladimir Oltean u16 size; 846a800abd3SVladimir Oltean 847a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 848a800abd3SVladimir Oltean skb = enetc_map_rx_buff_to_skb(rx_ring, *i, size); 849a800abd3SVladimir Oltean if (!skb) 850a800abd3SVladimir Oltean return NULL; 851a800abd3SVladimir Oltean 852a800abd3SVladimir Oltean enetc_get_offloads(rx_ring, *rxbd, skb); 853a800abd3SVladimir Oltean 854a800abd3SVladimir Oltean (*cleaned_cnt)++; 855a800abd3SVladimir Oltean 856a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 857a800abd3SVladimir Oltean 858a800abd3SVladimir Oltean /* not last BD in frame? */ 859a800abd3SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 860a800abd3SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 861d1b15102SVladimir Oltean size = buffer_size; 862a800abd3SVladimir Oltean 863a800abd3SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 864a800abd3SVladimir Oltean dma_rmb(); 865a800abd3SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 866a800abd3SVladimir Oltean } 867a800abd3SVladimir Oltean 868a800abd3SVladimir Oltean enetc_add_rx_buff_to_skb(rx_ring, *i, size, skb); 869a800abd3SVladimir Oltean 870a800abd3SVladimir Oltean (*cleaned_cnt)++; 871a800abd3SVladimir Oltean 872a800abd3SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 873a800abd3SVladimir Oltean } 874a800abd3SVladimir Oltean 875a800abd3SVladimir Oltean skb_record_rx_queue(skb, rx_ring->index); 876a800abd3SVladimir Oltean skb->protocol = eth_type_trans(skb, rx_ring->ndev); 877a800abd3SVladimir Oltean 878a800abd3SVladimir Oltean return skb; 879a800abd3SVladimir Oltean } 880a800abd3SVladimir Oltean 881d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 882d4fd0404SClaudiu Manoil 883d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 884d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 885d4fd0404SClaudiu Manoil { 886d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 887d4fd0404SClaudiu Manoil int cleaned_cnt, i; 888d4fd0404SClaudiu Manoil 889d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 890d4fd0404SClaudiu Manoil /* next descriptor to process */ 891d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 892d4fd0404SClaudiu Manoil 893d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 894d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 895d4fd0404SClaudiu Manoil struct sk_buff *skb; 896d4fd0404SClaudiu Manoil u32 bd_status; 897d4fd0404SClaudiu Manoil 8987a5222cbSVladimir Oltean if (cleaned_cnt >= ENETC_RXBD_BUNDLE) 8997a5222cbSVladimir Oltean cleaned_cnt -= enetc_refill_rx_ring(rx_ring, 9007a5222cbSVladimir Oltean cleaned_cnt); 901d4fd0404SClaudiu Manoil 902714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 903d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 9046d36ecdbSVladimir Oltean if (!bd_status) 905d4fd0404SClaudiu Manoil break; 906d4fd0404SClaudiu Manoil 907fd5736bfSAlex Marginean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 908d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 9092fa423f5SVladimir Oltean 9102fa423f5SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 9112fa423f5SVladimir Oltean &rxbd, &i)) 9122fa423f5SVladimir Oltean break; 9132fa423f5SVladimir Oltean 914a800abd3SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, &i, 915d1b15102SVladimir Oltean &cleaned_cnt, ENETC_RXB_DMA_SIZE); 9166d36ecdbSVladimir Oltean if (!skb) 917d4fd0404SClaudiu Manoil break; 918d4fd0404SClaudiu Manoil 919d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 920a800abd3SVladimir Oltean rx_frm_cnt++; 921d4fd0404SClaudiu Manoil 922d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 923d4fd0404SClaudiu Manoil } 924d4fd0404SClaudiu Manoil 925d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 926d4fd0404SClaudiu Manoil 927d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 928d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 929d4fd0404SClaudiu Manoil 930d4fd0404SClaudiu Manoil return rx_frm_cnt; 931d4fd0404SClaudiu Manoil } 932d4fd0404SClaudiu Manoil 9337ed2bc80SVladimir Oltean static void enetc_xdp_map_tx_buff(struct enetc_bdr *tx_ring, int i, 9347ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd, 9357ed2bc80SVladimir Oltean int frm_len) 9367ed2bc80SVladimir Oltean { 9377ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 9387ed2bc80SVladimir Oltean 9397ed2bc80SVladimir Oltean prefetchw(txbd); 9407ed2bc80SVladimir Oltean 9417ed2bc80SVladimir Oltean enetc_clear_tx_bd(txbd); 9427ed2bc80SVladimir Oltean txbd->addr = cpu_to_le64(tx_swbd->dma + tx_swbd->page_offset); 9437ed2bc80SVladimir Oltean txbd->buf_len = cpu_to_le16(tx_swbd->len); 9447ed2bc80SVladimir Oltean txbd->frm_len = cpu_to_le16(frm_len); 9457ed2bc80SVladimir Oltean 9467ed2bc80SVladimir Oltean memcpy(&tx_ring->tx_swbd[i], tx_swbd, sizeof(*tx_swbd)); 9477ed2bc80SVladimir Oltean } 9487ed2bc80SVladimir Oltean 9497ed2bc80SVladimir Oltean /* Puts in the TX ring one XDP frame, mapped as an array of TX software buffer 9507ed2bc80SVladimir Oltean * descriptors. 9517ed2bc80SVladimir Oltean */ 9527ed2bc80SVladimir Oltean static bool enetc_xdp_tx(struct enetc_bdr *tx_ring, 9537ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_arr, int num_tx_swbd) 9547ed2bc80SVladimir Oltean { 9557ed2bc80SVladimir Oltean struct enetc_tx_swbd *tmp_tx_swbd = xdp_tx_arr; 9567ed2bc80SVladimir Oltean int i, k, frm_len = tmp_tx_swbd->len; 9577ed2bc80SVladimir Oltean 9587ed2bc80SVladimir Oltean if (unlikely(enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(num_tx_swbd))) 9597ed2bc80SVladimir Oltean return false; 9607ed2bc80SVladimir Oltean 9617ed2bc80SVladimir Oltean while (unlikely(!tmp_tx_swbd->is_eof)) { 9627ed2bc80SVladimir Oltean tmp_tx_swbd++; 9637ed2bc80SVladimir Oltean frm_len += tmp_tx_swbd->len; 9647ed2bc80SVladimir Oltean } 9657ed2bc80SVladimir Oltean 9667ed2bc80SVladimir Oltean i = tx_ring->next_to_use; 9677ed2bc80SVladimir Oltean 9687ed2bc80SVladimir Oltean for (k = 0; k < num_tx_swbd; k++) { 9697ed2bc80SVladimir Oltean struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[k]; 9707ed2bc80SVladimir Oltean 9717ed2bc80SVladimir Oltean enetc_xdp_map_tx_buff(tx_ring, i, xdp_tx_swbd, frm_len); 9727ed2bc80SVladimir Oltean 9737ed2bc80SVladimir Oltean /* last BD needs 'F' bit set */ 9747ed2bc80SVladimir Oltean if (xdp_tx_swbd->is_eof) { 9757ed2bc80SVladimir Oltean union enetc_tx_bd *txbd = ENETC_TXBD(*tx_ring, i); 9767ed2bc80SVladimir Oltean 9777ed2bc80SVladimir Oltean txbd->flags = ENETC_TXBD_FLAGS_F; 9787ed2bc80SVladimir Oltean } 9797ed2bc80SVladimir Oltean 9807ed2bc80SVladimir Oltean enetc_bdr_idx_inc(tx_ring, &i); 9817ed2bc80SVladimir Oltean } 9827ed2bc80SVladimir Oltean 9837ed2bc80SVladimir Oltean tx_ring->next_to_use = i; 9847ed2bc80SVladimir Oltean 9857ed2bc80SVladimir Oltean return true; 9867ed2bc80SVladimir Oltean } 9877ed2bc80SVladimir Oltean 9889d2b68ccSVladimir Oltean static int enetc_xdp_frame_to_xdp_tx_swbd(struct enetc_bdr *tx_ring, 9899d2b68ccSVladimir Oltean struct enetc_tx_swbd *xdp_tx_arr, 9909d2b68ccSVladimir Oltean struct xdp_frame *xdp_frame) 9919d2b68ccSVladimir Oltean { 9929d2b68ccSVladimir Oltean struct enetc_tx_swbd *xdp_tx_swbd = &xdp_tx_arr[0]; 9939d2b68ccSVladimir Oltean struct skb_shared_info *shinfo; 9949d2b68ccSVladimir Oltean void *data = xdp_frame->data; 9959d2b68ccSVladimir Oltean int len = xdp_frame->len; 9969d2b68ccSVladimir Oltean skb_frag_t *frag; 9979d2b68ccSVladimir Oltean dma_addr_t dma; 9989d2b68ccSVladimir Oltean unsigned int f; 9999d2b68ccSVladimir Oltean int n = 0; 10009d2b68ccSVladimir Oltean 10019d2b68ccSVladimir Oltean dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE); 10029d2b68ccSVladimir Oltean if (unlikely(dma_mapping_error(tx_ring->dev, dma))) { 10039d2b68ccSVladimir Oltean netdev_err(tx_ring->ndev, "DMA map error\n"); 10049d2b68ccSVladimir Oltean return -1; 10059d2b68ccSVladimir Oltean } 10069d2b68ccSVladimir Oltean 10079d2b68ccSVladimir Oltean xdp_tx_swbd->dma = dma; 10089d2b68ccSVladimir Oltean xdp_tx_swbd->dir = DMA_TO_DEVICE; 10099d2b68ccSVladimir Oltean xdp_tx_swbd->len = len; 10109d2b68ccSVladimir Oltean xdp_tx_swbd->is_xdp_redirect = true; 10119d2b68ccSVladimir Oltean xdp_tx_swbd->is_eof = false; 10129d2b68ccSVladimir Oltean xdp_tx_swbd->xdp_frame = NULL; 10139d2b68ccSVladimir Oltean 10149d2b68ccSVladimir Oltean n++; 10159d2b68ccSVladimir Oltean xdp_tx_swbd = &xdp_tx_arr[n]; 10169d2b68ccSVladimir Oltean 10179d2b68ccSVladimir Oltean shinfo = xdp_get_shared_info_from_frame(xdp_frame); 10189d2b68ccSVladimir Oltean 10199d2b68ccSVladimir Oltean for (f = 0, frag = &shinfo->frags[0]; f < shinfo->nr_frags; 10209d2b68ccSVladimir Oltean f++, frag++) { 10219d2b68ccSVladimir Oltean data = skb_frag_address(frag); 10229d2b68ccSVladimir Oltean len = skb_frag_size(frag); 10239d2b68ccSVladimir Oltean 10249d2b68ccSVladimir Oltean dma = dma_map_single(tx_ring->dev, data, len, DMA_TO_DEVICE); 10259d2b68ccSVladimir Oltean if (unlikely(dma_mapping_error(tx_ring->dev, dma))) { 10269d2b68ccSVladimir Oltean /* Undo the DMA mapping for all fragments */ 1027626b598aSDan Carpenter while (--n >= 0) 10289d2b68ccSVladimir Oltean enetc_unmap_tx_buff(tx_ring, &xdp_tx_arr[n]); 10299d2b68ccSVladimir Oltean 10309d2b68ccSVladimir Oltean netdev_err(tx_ring->ndev, "DMA map error\n"); 10319d2b68ccSVladimir Oltean return -1; 10329d2b68ccSVladimir Oltean } 10339d2b68ccSVladimir Oltean 10349d2b68ccSVladimir Oltean xdp_tx_swbd->dma = dma; 10359d2b68ccSVladimir Oltean xdp_tx_swbd->dir = DMA_TO_DEVICE; 10369d2b68ccSVladimir Oltean xdp_tx_swbd->len = len; 10379d2b68ccSVladimir Oltean xdp_tx_swbd->is_xdp_redirect = true; 10389d2b68ccSVladimir Oltean xdp_tx_swbd->is_eof = false; 10399d2b68ccSVladimir Oltean xdp_tx_swbd->xdp_frame = NULL; 10409d2b68ccSVladimir Oltean 10419d2b68ccSVladimir Oltean n++; 10429d2b68ccSVladimir Oltean xdp_tx_swbd = &xdp_tx_arr[n]; 10439d2b68ccSVladimir Oltean } 10449d2b68ccSVladimir Oltean 10459d2b68ccSVladimir Oltean xdp_tx_arr[n - 1].is_eof = true; 10469d2b68ccSVladimir Oltean xdp_tx_arr[n - 1].xdp_frame = xdp_frame; 10479d2b68ccSVladimir Oltean 10489d2b68ccSVladimir Oltean return n; 10499d2b68ccSVladimir Oltean } 10509d2b68ccSVladimir Oltean 10519d2b68ccSVladimir Oltean int enetc_xdp_xmit(struct net_device *ndev, int num_frames, 10529d2b68ccSVladimir Oltean struct xdp_frame **frames, u32 flags) 10539d2b68ccSVladimir Oltean { 10549d2b68ccSVladimir Oltean struct enetc_tx_swbd xdp_redirect_arr[ENETC_MAX_SKB_FRAGS] = {0}; 10559d2b68ccSVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(ndev); 10569d2b68ccSVladimir Oltean struct enetc_bdr *tx_ring; 10579d2b68ccSVladimir Oltean int xdp_tx_bd_cnt, i, k; 10589d2b68ccSVladimir Oltean int xdp_tx_frm_cnt = 0; 10599d2b68ccSVladimir Oltean 10609d2b68ccSVladimir Oltean tx_ring = priv->tx_ring[smp_processor_id()]; 10619d2b68ccSVladimir Oltean 10629d2b68ccSVladimir Oltean prefetchw(ENETC_TXBD(*tx_ring, tx_ring->next_to_use)); 10639d2b68ccSVladimir Oltean 10649d2b68ccSVladimir Oltean for (k = 0; k < num_frames; k++) { 10659d2b68ccSVladimir Oltean xdp_tx_bd_cnt = enetc_xdp_frame_to_xdp_tx_swbd(tx_ring, 10669d2b68ccSVladimir Oltean xdp_redirect_arr, 10679d2b68ccSVladimir Oltean frames[k]); 10689d2b68ccSVladimir Oltean if (unlikely(xdp_tx_bd_cnt < 0)) 10699d2b68ccSVladimir Oltean break; 10709d2b68ccSVladimir Oltean 10719d2b68ccSVladimir Oltean if (unlikely(!enetc_xdp_tx(tx_ring, xdp_redirect_arr, 10729d2b68ccSVladimir Oltean xdp_tx_bd_cnt))) { 10739d2b68ccSVladimir Oltean for (i = 0; i < xdp_tx_bd_cnt; i++) 10749d2b68ccSVladimir Oltean enetc_unmap_tx_buff(tx_ring, 10759d2b68ccSVladimir Oltean &xdp_redirect_arr[i]); 10769d2b68ccSVladimir Oltean tx_ring->stats.xdp_tx_drops++; 10779d2b68ccSVladimir Oltean break; 10789d2b68ccSVladimir Oltean } 10799d2b68ccSVladimir Oltean 10809d2b68ccSVladimir Oltean xdp_tx_frm_cnt++; 10819d2b68ccSVladimir Oltean } 10829d2b68ccSVladimir Oltean 10839d2b68ccSVladimir Oltean if (unlikely((flags & XDP_XMIT_FLUSH) || k != xdp_tx_frm_cnt)) 10849d2b68ccSVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 10859d2b68ccSVladimir Oltean 10869d2b68ccSVladimir Oltean tx_ring->stats.xdp_tx += xdp_tx_frm_cnt; 10879d2b68ccSVladimir Oltean 10889d2b68ccSVladimir Oltean return xdp_tx_frm_cnt; 10899d2b68ccSVladimir Oltean } 10909d2b68ccSVladimir Oltean 1091d1b15102SVladimir Oltean static void enetc_map_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 1092d1b15102SVladimir Oltean struct xdp_buff *xdp_buff, u16 size) 1093d1b15102SVladimir Oltean { 1094d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1095d1b15102SVladimir Oltean void *hard_start = page_address(rx_swbd->page) + rx_swbd->page_offset; 1096d1b15102SVladimir Oltean struct skb_shared_info *shinfo; 1097d1b15102SVladimir Oltean 10987ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 10997ed2bc80SVladimir Oltean rx_swbd->len = size; 11007ed2bc80SVladimir Oltean 1101d1b15102SVladimir Oltean xdp_prepare_buff(xdp_buff, hard_start - rx_ring->buffer_offset, 1102d1b15102SVladimir Oltean rx_ring->buffer_offset, size, false); 1103d1b15102SVladimir Oltean 1104d1b15102SVladimir Oltean shinfo = xdp_get_shared_info_from_buff(xdp_buff); 1105d1b15102SVladimir Oltean shinfo->nr_frags = 0; 1106d1b15102SVladimir Oltean } 1107d1b15102SVladimir Oltean 1108d1b15102SVladimir Oltean static void enetc_add_rx_buff_to_xdp(struct enetc_bdr *rx_ring, int i, 1109d1b15102SVladimir Oltean u16 size, struct xdp_buff *xdp_buff) 1110d1b15102SVladimir Oltean { 1111d1b15102SVladimir Oltean struct skb_shared_info *shinfo = xdp_get_shared_info_from_buff(xdp_buff); 1112d1b15102SVladimir Oltean struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 1113d1b15102SVladimir Oltean skb_frag_t *frag = &shinfo->frags[shinfo->nr_frags]; 1114d1b15102SVladimir Oltean 11157ed2bc80SVladimir Oltean /* To be used for XDP_TX */ 11167ed2bc80SVladimir Oltean rx_swbd->len = size; 11177ed2bc80SVladimir Oltean 1118d1b15102SVladimir Oltean skb_frag_off_set(frag, rx_swbd->page_offset); 1119d1b15102SVladimir Oltean skb_frag_size_set(frag, size); 1120d1b15102SVladimir Oltean __skb_frag_set_page(frag, rx_swbd->page); 1121d1b15102SVladimir Oltean 1122d1b15102SVladimir Oltean shinfo->nr_frags++; 1123d1b15102SVladimir Oltean } 1124d1b15102SVladimir Oltean 1125d1b15102SVladimir Oltean static void enetc_build_xdp_buff(struct enetc_bdr *rx_ring, u32 bd_status, 1126d1b15102SVladimir Oltean union enetc_rx_bd **rxbd, int *i, 1127d1b15102SVladimir Oltean int *cleaned_cnt, struct xdp_buff *xdp_buff) 1128d1b15102SVladimir Oltean { 1129d1b15102SVladimir Oltean u16 size = le16_to_cpu((*rxbd)->r.buf_len); 1130d1b15102SVladimir Oltean 1131d1b15102SVladimir Oltean xdp_init_buff(xdp_buff, ENETC_RXB_TRUESIZE, &rx_ring->xdp.rxq); 1132d1b15102SVladimir Oltean 1133d1b15102SVladimir Oltean enetc_map_rx_buff_to_xdp(rx_ring, *i, xdp_buff, size); 1134d1b15102SVladimir Oltean (*cleaned_cnt)++; 1135d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1136d1b15102SVladimir Oltean 1137d1b15102SVladimir Oltean /* not last BD in frame? */ 1138d1b15102SVladimir Oltean while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 1139d1b15102SVladimir Oltean bd_status = le32_to_cpu((*rxbd)->r.lstatus); 1140d1b15102SVladimir Oltean size = ENETC_RXB_DMA_SIZE_XDP; 1141d1b15102SVladimir Oltean 1142d1b15102SVladimir Oltean if (bd_status & ENETC_RXBD_LSTATUS_F) { 1143d1b15102SVladimir Oltean dma_rmb(); 1144d1b15102SVladimir Oltean size = le16_to_cpu((*rxbd)->r.buf_len); 1145d1b15102SVladimir Oltean } 1146d1b15102SVladimir Oltean 1147d1b15102SVladimir Oltean enetc_add_rx_buff_to_xdp(rx_ring, *i, size, xdp_buff); 1148d1b15102SVladimir Oltean (*cleaned_cnt)++; 1149d1b15102SVladimir Oltean enetc_rxbd_next(rx_ring, rxbd, i); 1150d1b15102SVladimir Oltean } 1151d1b15102SVladimir Oltean } 1152d1b15102SVladimir Oltean 11537ed2bc80SVladimir Oltean /* Convert RX buffer descriptors to TX buffer descriptors. These will be 11547ed2bc80SVladimir Oltean * recycled back into the RX ring in enetc_clean_tx_ring. We need to scrub the 11557ed2bc80SVladimir Oltean * RX software BDs because the ownership of the buffer no longer belongs to the 11567ed2bc80SVladimir Oltean * RX ring, so enetc_refill_rx_ring may not reuse rx_swbd->page. 11577ed2bc80SVladimir Oltean */ 11587ed2bc80SVladimir Oltean static int enetc_rx_swbd_to_xdp_tx_swbd(struct enetc_tx_swbd *xdp_tx_arr, 11597ed2bc80SVladimir Oltean struct enetc_bdr *rx_ring, 11607ed2bc80SVladimir Oltean int rx_ring_first, int rx_ring_last) 11617ed2bc80SVladimir Oltean { 11627ed2bc80SVladimir Oltean int n = 0; 11637ed2bc80SVladimir Oltean 11647ed2bc80SVladimir Oltean for (; rx_ring_first != rx_ring_last; 11657ed2bc80SVladimir Oltean n++, enetc_bdr_idx_inc(rx_ring, &rx_ring_first)) { 11667ed2bc80SVladimir Oltean struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first]; 11677ed2bc80SVladimir Oltean struct enetc_tx_swbd *tx_swbd = &xdp_tx_arr[n]; 11687ed2bc80SVladimir Oltean 11697ed2bc80SVladimir Oltean /* No need to dma_map, we already have DMA_BIDIRECTIONAL */ 11707ed2bc80SVladimir Oltean tx_swbd->dma = rx_swbd->dma; 11717ed2bc80SVladimir Oltean tx_swbd->dir = rx_swbd->dir; 11727ed2bc80SVladimir Oltean tx_swbd->page = rx_swbd->page; 11737ed2bc80SVladimir Oltean tx_swbd->page_offset = rx_swbd->page_offset; 11747ed2bc80SVladimir Oltean tx_swbd->len = rx_swbd->len; 11757ed2bc80SVladimir Oltean tx_swbd->is_dma_page = true; 11767ed2bc80SVladimir Oltean tx_swbd->is_xdp_tx = true; 11777ed2bc80SVladimir Oltean tx_swbd->is_eof = false; 11787ed2bc80SVladimir Oltean memset(rx_swbd, 0, sizeof(*rx_swbd)); 11797ed2bc80SVladimir Oltean } 11807ed2bc80SVladimir Oltean 11817ed2bc80SVladimir Oltean /* We rely on caller providing an rx_ring_last > rx_ring_first */ 11827ed2bc80SVladimir Oltean xdp_tx_arr[n - 1].is_eof = true; 11837ed2bc80SVladimir Oltean 11847ed2bc80SVladimir Oltean return n; 11857ed2bc80SVladimir Oltean } 11867ed2bc80SVladimir Oltean 1187d1b15102SVladimir Oltean static void enetc_xdp_drop(struct enetc_bdr *rx_ring, int rx_ring_first, 1188d1b15102SVladimir Oltean int rx_ring_last) 1189d1b15102SVladimir Oltean { 1190d1b15102SVladimir Oltean while (rx_ring_first != rx_ring_last) { 1191*6b04830dSVladimir Oltean enetc_put_rx_buff(rx_ring, 1192d1b15102SVladimir Oltean &rx_ring->rx_swbd[rx_ring_first]); 1193d1b15102SVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring_first); 1194d1b15102SVladimir Oltean } 1195d1b15102SVladimir Oltean rx_ring->stats.xdp_drops++; 1196d1b15102SVladimir Oltean } 1197d1b15102SVladimir Oltean 11989d2b68ccSVladimir Oltean static void enetc_xdp_free(struct enetc_bdr *rx_ring, int rx_ring_first, 11999d2b68ccSVladimir Oltean int rx_ring_last) 12009d2b68ccSVladimir Oltean { 12019d2b68ccSVladimir Oltean while (rx_ring_first != rx_ring_last) { 12029d2b68ccSVladimir Oltean struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[rx_ring_first]; 12039d2b68ccSVladimir Oltean 12049d2b68ccSVladimir Oltean if (rx_swbd->page) { 12059d2b68ccSVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 12069d2b68ccSVladimir Oltean rx_swbd->dir); 12079d2b68ccSVladimir Oltean __free_page(rx_swbd->page); 12089d2b68ccSVladimir Oltean rx_swbd->page = NULL; 12099d2b68ccSVladimir Oltean } 12109d2b68ccSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &rx_ring_first); 12119d2b68ccSVladimir Oltean } 12129d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect_failures++; 12139d2b68ccSVladimir Oltean } 12149d2b68ccSVladimir Oltean 1215d1b15102SVladimir Oltean static int enetc_clean_rx_ring_xdp(struct enetc_bdr *rx_ring, 1216d1b15102SVladimir Oltean struct napi_struct *napi, int work_limit, 1217d1b15102SVladimir Oltean struct bpf_prog *prog) 1218d1b15102SVladimir Oltean { 12199d2b68ccSVladimir Oltean int xdp_tx_bd_cnt, xdp_tx_frm_cnt = 0, xdp_redirect_frm_cnt = 0; 12207ed2bc80SVladimir Oltean struct enetc_tx_swbd xdp_tx_arr[ENETC_MAX_SKB_FRAGS] = {0}; 12217ed2bc80SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 12227ed2bc80SVladimir Oltean struct enetc_bdr *tx_ring = priv->tx_ring[rx_ring->index]; 1223d1b15102SVladimir Oltean int rx_frm_cnt = 0, rx_byte_cnt = 0; 1224d1b15102SVladimir Oltean int cleaned_cnt, i; 1225d1b15102SVladimir Oltean u32 xdp_act; 1226d1b15102SVladimir Oltean 1227d1b15102SVladimir Oltean cleaned_cnt = enetc_bd_unused(rx_ring); 1228d1b15102SVladimir Oltean /* next descriptor to process */ 1229d1b15102SVladimir Oltean i = rx_ring->next_to_clean; 1230d1b15102SVladimir Oltean 1231d1b15102SVladimir Oltean while (likely(rx_frm_cnt < work_limit)) { 1232d1b15102SVladimir Oltean union enetc_rx_bd *rxbd, *orig_rxbd; 1233d1b15102SVladimir Oltean int orig_i, orig_cleaned_cnt; 1234d1b15102SVladimir Oltean struct xdp_buff xdp_buff; 1235d1b15102SVladimir Oltean struct sk_buff *skb; 12369d2b68ccSVladimir Oltean int tmp_orig_i, err; 1237d1b15102SVladimir Oltean u32 bd_status; 1238d1b15102SVladimir Oltean 1239d1b15102SVladimir Oltean rxbd = enetc_rxbd(rx_ring, i); 1240d1b15102SVladimir Oltean bd_status = le32_to_cpu(rxbd->r.lstatus); 1241d1b15102SVladimir Oltean if (!bd_status) 1242d1b15102SVladimir Oltean break; 1243d1b15102SVladimir Oltean 1244d1b15102SVladimir Oltean enetc_wr_reg_hot(rx_ring->idr, BIT(rx_ring->index)); 1245d1b15102SVladimir Oltean dma_rmb(); /* for reading other rxbd fields */ 1246d1b15102SVladimir Oltean 1247d1b15102SVladimir Oltean if (enetc_check_bd_errors_and_consume(rx_ring, bd_status, 1248d1b15102SVladimir Oltean &rxbd, &i)) 1249d1b15102SVladimir Oltean break; 1250d1b15102SVladimir Oltean 1251d1b15102SVladimir Oltean orig_rxbd = rxbd; 1252d1b15102SVladimir Oltean orig_cleaned_cnt = cleaned_cnt; 1253d1b15102SVladimir Oltean orig_i = i; 1254d1b15102SVladimir Oltean 1255d1b15102SVladimir Oltean enetc_build_xdp_buff(rx_ring, bd_status, &rxbd, &i, 1256d1b15102SVladimir Oltean &cleaned_cnt, &xdp_buff); 1257d1b15102SVladimir Oltean 1258d1b15102SVladimir Oltean xdp_act = bpf_prog_run_xdp(prog, &xdp_buff); 1259d1b15102SVladimir Oltean 1260d1b15102SVladimir Oltean switch (xdp_act) { 1261d1b15102SVladimir Oltean case XDP_ABORTED: 1262d1b15102SVladimir Oltean trace_xdp_exception(rx_ring->ndev, prog, xdp_act); 1263d1b15102SVladimir Oltean fallthrough; 1264d1b15102SVladimir Oltean case XDP_DROP: 1265d1b15102SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 1266d1b15102SVladimir Oltean break; 1267d1b15102SVladimir Oltean case XDP_PASS: 1268d1b15102SVladimir Oltean rxbd = orig_rxbd; 1269d1b15102SVladimir Oltean cleaned_cnt = orig_cleaned_cnt; 1270d1b15102SVladimir Oltean i = orig_i; 1271d1b15102SVladimir Oltean 1272d1b15102SVladimir Oltean skb = enetc_build_skb(rx_ring, bd_status, &rxbd, 1273d1b15102SVladimir Oltean &i, &cleaned_cnt, 1274d1b15102SVladimir Oltean ENETC_RXB_DMA_SIZE_XDP); 1275d1b15102SVladimir Oltean if (unlikely(!skb)) 1276d1b15102SVladimir Oltean /* Exit the switch/case, not the loop */ 1277d1b15102SVladimir Oltean break; 1278d1b15102SVladimir Oltean 1279d1b15102SVladimir Oltean napi_gro_receive(napi, skb); 1280d1b15102SVladimir Oltean break; 12817ed2bc80SVladimir Oltean case XDP_TX: 12827ed2bc80SVladimir Oltean xdp_tx_bd_cnt = enetc_rx_swbd_to_xdp_tx_swbd(xdp_tx_arr, 12837ed2bc80SVladimir Oltean rx_ring, 12847ed2bc80SVladimir Oltean orig_i, i); 12857ed2bc80SVladimir Oltean 12867ed2bc80SVladimir Oltean if (!enetc_xdp_tx(tx_ring, xdp_tx_arr, xdp_tx_bd_cnt)) { 12877ed2bc80SVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 12887ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx_drops++; 12897ed2bc80SVladimir Oltean } else { 12907ed2bc80SVladimir Oltean tx_ring->stats.xdp_tx += xdp_tx_bd_cnt; 12917ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight += xdp_tx_bd_cnt; 12927ed2bc80SVladimir Oltean xdp_tx_frm_cnt++; 12937ed2bc80SVladimir Oltean } 12947ed2bc80SVladimir Oltean break; 12959d2b68ccSVladimir Oltean case XDP_REDIRECT: 12969d2b68ccSVladimir Oltean /* xdp_return_frame does not support S/G in the sense 12979d2b68ccSVladimir Oltean * that it leaks the fragments (__xdp_return should not 12989d2b68ccSVladimir Oltean * call page_frag_free only for the initial buffer). 12999d2b68ccSVladimir Oltean * Until XDP_REDIRECT gains support for S/G let's keep 13009d2b68ccSVladimir Oltean * the code structure in place, but dead. We drop the 13019d2b68ccSVladimir Oltean * S/G frames ourselves to avoid memory leaks which 13029d2b68ccSVladimir Oltean * would otherwise leave the kernel OOM. 13039d2b68ccSVladimir Oltean */ 13049d2b68ccSVladimir Oltean if (unlikely(cleaned_cnt - orig_cleaned_cnt != 1)) { 13059d2b68ccSVladimir Oltean enetc_xdp_drop(rx_ring, orig_i, i); 13069d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect_sg++; 13079d2b68ccSVladimir Oltean break; 13089d2b68ccSVladimir Oltean } 13099d2b68ccSVladimir Oltean 13109d2b68ccSVladimir Oltean tmp_orig_i = orig_i; 13119d2b68ccSVladimir Oltean 13129d2b68ccSVladimir Oltean while (orig_i != i) { 1313*6b04830dSVladimir Oltean enetc_flip_rx_buff(rx_ring, 13149d2b68ccSVladimir Oltean &rx_ring->rx_swbd[orig_i]); 13159d2b68ccSVladimir Oltean enetc_bdr_idx_inc(rx_ring, &orig_i); 13169d2b68ccSVladimir Oltean } 13179d2b68ccSVladimir Oltean 13189d2b68ccSVladimir Oltean err = xdp_do_redirect(rx_ring->ndev, &xdp_buff, prog); 13199d2b68ccSVladimir Oltean if (unlikely(err)) { 13209d2b68ccSVladimir Oltean enetc_xdp_free(rx_ring, tmp_orig_i, i); 13219d2b68ccSVladimir Oltean } else { 13229d2b68ccSVladimir Oltean xdp_redirect_frm_cnt++; 13239d2b68ccSVladimir Oltean rx_ring->stats.xdp_redirect++; 13249d2b68ccSVladimir Oltean } 13259d2b68ccSVladimir Oltean 13269d2b68ccSVladimir Oltean if (unlikely(xdp_redirect_frm_cnt > ENETC_DEFAULT_TX_WORK)) { 13279d2b68ccSVladimir Oltean xdp_do_flush_map(); 13289d2b68ccSVladimir Oltean xdp_redirect_frm_cnt = 0; 13299d2b68ccSVladimir Oltean } 13309d2b68ccSVladimir Oltean 13319d2b68ccSVladimir Oltean break; 1332d1b15102SVladimir Oltean default: 1333d1b15102SVladimir Oltean bpf_warn_invalid_xdp_action(xdp_act); 1334d1b15102SVladimir Oltean } 1335d1b15102SVladimir Oltean 1336d1b15102SVladimir Oltean rx_frm_cnt++; 1337d1b15102SVladimir Oltean } 1338d1b15102SVladimir Oltean 1339d1b15102SVladimir Oltean rx_ring->next_to_clean = i; 1340d1b15102SVladimir Oltean 1341d1b15102SVladimir Oltean rx_ring->stats.packets += rx_frm_cnt; 1342d1b15102SVladimir Oltean rx_ring->stats.bytes += rx_byte_cnt; 1343d1b15102SVladimir Oltean 13449d2b68ccSVladimir Oltean if (xdp_redirect_frm_cnt) 13459d2b68ccSVladimir Oltean xdp_do_flush_map(); 13469d2b68ccSVladimir Oltean 13477ed2bc80SVladimir Oltean if (xdp_tx_frm_cnt) 13487ed2bc80SVladimir Oltean enetc_update_tx_ring_tail(tx_ring); 13497ed2bc80SVladimir Oltean 13507ed2bc80SVladimir Oltean if (cleaned_cnt > rx_ring->xdp.xdp_tx_in_flight) 13517ed2bc80SVladimir Oltean enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring) - 13527ed2bc80SVladimir Oltean rx_ring->xdp.xdp_tx_in_flight); 13537ed2bc80SVladimir Oltean 1354d1b15102SVladimir Oltean return rx_frm_cnt; 1355d1b15102SVladimir Oltean } 1356d1b15102SVladimir Oltean 13578580b3c3SVladimir Oltean static int enetc_poll(struct napi_struct *napi, int budget) 13588580b3c3SVladimir Oltean { 13598580b3c3SVladimir Oltean struct enetc_int_vector 13608580b3c3SVladimir Oltean *v = container_of(napi, struct enetc_int_vector, napi); 1361d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 1362d1b15102SVladimir Oltean struct bpf_prog *prog; 13638580b3c3SVladimir Oltean bool complete = true; 13648580b3c3SVladimir Oltean int work_done; 13658580b3c3SVladimir Oltean int i; 13668580b3c3SVladimir Oltean 13678580b3c3SVladimir Oltean enetc_lock_mdio(); 13688580b3c3SVladimir Oltean 13698580b3c3SVladimir Oltean for (i = 0; i < v->count_tx_rings; i++) 13708580b3c3SVladimir Oltean if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 13718580b3c3SVladimir Oltean complete = false; 13728580b3c3SVladimir Oltean 1373d1b15102SVladimir Oltean prog = rx_ring->xdp.prog; 1374d1b15102SVladimir Oltean if (prog) 1375d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring_xdp(rx_ring, napi, budget, prog); 1376d1b15102SVladimir Oltean else 1377d1b15102SVladimir Oltean work_done = enetc_clean_rx_ring(rx_ring, napi, budget); 13788580b3c3SVladimir Oltean if (work_done == budget) 13798580b3c3SVladimir Oltean complete = false; 13808580b3c3SVladimir Oltean if (work_done) 13818580b3c3SVladimir Oltean v->rx_napi_work = true; 13828580b3c3SVladimir Oltean 13838580b3c3SVladimir Oltean if (!complete) { 13848580b3c3SVladimir Oltean enetc_unlock_mdio(); 13858580b3c3SVladimir Oltean return budget; 13868580b3c3SVladimir Oltean } 13878580b3c3SVladimir Oltean 13888580b3c3SVladimir Oltean napi_complete_done(napi, work_done); 13898580b3c3SVladimir Oltean 13908580b3c3SVladimir Oltean if (likely(v->rx_dim_en)) 13918580b3c3SVladimir Oltean enetc_rx_net_dim(v); 13928580b3c3SVladimir Oltean 13938580b3c3SVladimir Oltean v->rx_napi_work = false; 13948580b3c3SVladimir Oltean 13958580b3c3SVladimir Oltean /* enable interrupts */ 13968580b3c3SVladimir Oltean enetc_wr_reg_hot(v->rbier, ENETC_RBIER_RXTIE); 13978580b3c3SVladimir Oltean 13988580b3c3SVladimir Oltean for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 13998580b3c3SVladimir Oltean enetc_wr_reg_hot(v->tbier_base + ENETC_BDR_OFF(i), 14008580b3c3SVladimir Oltean ENETC_TBIER_TXTIE); 14018580b3c3SVladimir Oltean 14028580b3c3SVladimir Oltean enetc_unlock_mdio(); 14038580b3c3SVladimir Oltean 14048580b3c3SVladimir Oltean return work_done; 14058580b3c3SVladimir Oltean } 14068580b3c3SVladimir Oltean 1407d4fd0404SClaudiu Manoil /* Probing and Init */ 1408d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 1409d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 1410d4fd0404SClaudiu Manoil { 1411d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1412d4fd0404SClaudiu Manoil u32 val; 1413d4fd0404SClaudiu Manoil 1414d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 1415d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 1416d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 1417d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 1418d382563fSClaudiu Manoil 1419d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 1420d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 1421d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 1422d382563fSClaudiu Manoil 1423d382563fSClaudiu Manoil si->num_rss = 0; 1424d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 1425d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 14262e47cb41SPo Liu u32 rss; 14272e47cb41SPo Liu 14282e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 14292e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 1430d382563fSClaudiu Manoil } 14312e47cb41SPo Liu 14322e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 14332e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 143479e49982SPo Liu 143579e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 143679e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 1437d4fd0404SClaudiu Manoil } 1438d4fd0404SClaudiu Manoil 1439d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 1440d4fd0404SClaudiu Manoil { 1441d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 1442d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 1443d4fd0404SClaudiu Manoil if (!r->bd_base) 1444d4fd0404SClaudiu Manoil return -ENOMEM; 1445d4fd0404SClaudiu Manoil 1446d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 1447d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 1448d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 1449d4fd0404SClaudiu Manoil r->bd_dma_base); 1450d4fd0404SClaudiu Manoil return -EINVAL; 1451d4fd0404SClaudiu Manoil } 1452d4fd0404SClaudiu Manoil 1453d4fd0404SClaudiu Manoil return 0; 1454d4fd0404SClaudiu Manoil } 1455d4fd0404SClaudiu Manoil 1456d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 1457d4fd0404SClaudiu Manoil { 1458d4fd0404SClaudiu Manoil int err; 1459d4fd0404SClaudiu Manoil 1460d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 1461d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 1462d4fd0404SClaudiu Manoil return -ENOMEM; 1463d4fd0404SClaudiu Manoil 1464d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 1465d4fd0404SClaudiu Manoil if (err) { 1466d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 1467d4fd0404SClaudiu Manoil return err; 1468d4fd0404SClaudiu Manoil } 1469d4fd0404SClaudiu Manoil 1470d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 1471d4fd0404SClaudiu Manoil txr->next_to_use = 0; 1472d4fd0404SClaudiu Manoil 1473d4fd0404SClaudiu Manoil return 0; 1474d4fd0404SClaudiu Manoil } 1475d4fd0404SClaudiu Manoil 1476d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 1477d4fd0404SClaudiu Manoil { 1478d4fd0404SClaudiu Manoil int size, i; 1479d4fd0404SClaudiu Manoil 1480d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 14819d2b68ccSVladimir Oltean enetc_free_tx_frame(txr, &txr->tx_swbd[i]); 1482d4fd0404SClaudiu Manoil 1483d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 1484d4fd0404SClaudiu Manoil 1485d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 1486d4fd0404SClaudiu Manoil txr->bd_base = NULL; 1487d4fd0404SClaudiu Manoil 1488d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 1489d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 1490d4fd0404SClaudiu Manoil } 1491d4fd0404SClaudiu Manoil 1492d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 1493d4fd0404SClaudiu Manoil { 1494d4fd0404SClaudiu Manoil int i, err; 1495d4fd0404SClaudiu Manoil 1496d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1497d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 1498d4fd0404SClaudiu Manoil 1499d4fd0404SClaudiu Manoil if (err) 1500d4fd0404SClaudiu Manoil goto fail; 1501d4fd0404SClaudiu Manoil } 1502d4fd0404SClaudiu Manoil 1503d4fd0404SClaudiu Manoil return 0; 1504d4fd0404SClaudiu Manoil 1505d4fd0404SClaudiu Manoil fail: 1506d4fd0404SClaudiu Manoil while (i-- > 0) 1507d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1508d4fd0404SClaudiu Manoil 1509d4fd0404SClaudiu Manoil return err; 1510d4fd0404SClaudiu Manoil } 1511d4fd0404SClaudiu Manoil 1512d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 1513d4fd0404SClaudiu Manoil { 1514d4fd0404SClaudiu Manoil int i; 1515d4fd0404SClaudiu Manoil 1516d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1517d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 1518d4fd0404SClaudiu Manoil } 1519d4fd0404SClaudiu Manoil 1520434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 1521d4fd0404SClaudiu Manoil { 1522434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 1523d4fd0404SClaudiu Manoil int err; 1524d4fd0404SClaudiu Manoil 1525d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 1526d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 1527d4fd0404SClaudiu Manoil return -ENOMEM; 1528d4fd0404SClaudiu Manoil 1529434cebabSClaudiu Manoil if (extended) 1530434cebabSClaudiu Manoil size *= 2; 1531434cebabSClaudiu Manoil 1532434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 1533d4fd0404SClaudiu Manoil if (err) { 1534d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1535d4fd0404SClaudiu Manoil return err; 1536d4fd0404SClaudiu Manoil } 1537d4fd0404SClaudiu Manoil 1538d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 1539d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 1540d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 1541434cebabSClaudiu Manoil rxr->ext_en = extended; 1542d4fd0404SClaudiu Manoil 1543d4fd0404SClaudiu Manoil return 0; 1544d4fd0404SClaudiu Manoil } 1545d4fd0404SClaudiu Manoil 1546d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 1547d4fd0404SClaudiu Manoil { 1548d4fd0404SClaudiu Manoil int size; 1549d4fd0404SClaudiu Manoil 1550d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 1551d4fd0404SClaudiu Manoil 1552d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 1553d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 1554d4fd0404SClaudiu Manoil 1555d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 1556d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 1557d4fd0404SClaudiu Manoil } 1558d4fd0404SClaudiu Manoil 1559d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 1560d4fd0404SClaudiu Manoil { 1561434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 1562d4fd0404SClaudiu Manoil int i, err; 1563d4fd0404SClaudiu Manoil 1564d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1565434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 1566d4fd0404SClaudiu Manoil 1567d4fd0404SClaudiu Manoil if (err) 1568d4fd0404SClaudiu Manoil goto fail; 1569d4fd0404SClaudiu Manoil } 1570d4fd0404SClaudiu Manoil 1571d4fd0404SClaudiu Manoil return 0; 1572d4fd0404SClaudiu Manoil 1573d4fd0404SClaudiu Manoil fail: 1574d4fd0404SClaudiu Manoil while (i-- > 0) 1575d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1576d4fd0404SClaudiu Manoil 1577d4fd0404SClaudiu Manoil return err; 1578d4fd0404SClaudiu Manoil } 1579d4fd0404SClaudiu Manoil 1580d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 1581d4fd0404SClaudiu Manoil { 1582d4fd0404SClaudiu Manoil int i; 1583d4fd0404SClaudiu Manoil 1584d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1585d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 1586d4fd0404SClaudiu Manoil } 1587d4fd0404SClaudiu Manoil 1588d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 1589d4fd0404SClaudiu Manoil { 1590d4fd0404SClaudiu Manoil int i; 1591d4fd0404SClaudiu Manoil 1592d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 1593d4fd0404SClaudiu Manoil return; 1594d4fd0404SClaudiu Manoil 1595d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 1596d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 1597d4fd0404SClaudiu Manoil 15989d2b68ccSVladimir Oltean enetc_free_tx_frame(tx_ring, tx_swbd); 1599d4fd0404SClaudiu Manoil } 1600d4fd0404SClaudiu Manoil 1601d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 1602d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 1603d4fd0404SClaudiu Manoil } 1604d4fd0404SClaudiu Manoil 1605d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 1606d4fd0404SClaudiu Manoil { 1607d4fd0404SClaudiu Manoil int i; 1608d4fd0404SClaudiu Manoil 1609d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 1610d4fd0404SClaudiu Manoil return; 1611d4fd0404SClaudiu Manoil 1612d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 1613d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 1614d4fd0404SClaudiu Manoil 1615d4fd0404SClaudiu Manoil if (!rx_swbd->page) 1616d4fd0404SClaudiu Manoil continue; 1617d4fd0404SClaudiu Manoil 16187ed2bc80SVladimir Oltean dma_unmap_page(rx_ring->dev, rx_swbd->dma, PAGE_SIZE, 16197ed2bc80SVladimir Oltean rx_swbd->dir); 1620d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 1621d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 1622d4fd0404SClaudiu Manoil } 1623d4fd0404SClaudiu Manoil 1624d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 1625d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 1626d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 1627d4fd0404SClaudiu Manoil } 1628d4fd0404SClaudiu Manoil 1629d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 1630d4fd0404SClaudiu Manoil { 1631d4fd0404SClaudiu Manoil int i; 1632d4fd0404SClaudiu Manoil 1633d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1634d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 1635d4fd0404SClaudiu Manoil 1636d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1637d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 1638d4fd0404SClaudiu Manoil } 1639d4fd0404SClaudiu Manoil 1640d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 1641d382563fSClaudiu Manoil { 1642d382563fSClaudiu Manoil int *rss_table; 1643d382563fSClaudiu Manoil int i; 1644d382563fSClaudiu Manoil 1645d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 1646d382563fSClaudiu Manoil if (!rss_table) 1647d382563fSClaudiu Manoil return -ENOMEM; 1648d382563fSClaudiu Manoil 1649d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1650d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1651d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1652d382563fSClaudiu Manoil 1653d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1654d382563fSClaudiu Manoil 1655d382563fSClaudiu Manoil kfree(rss_table); 1656d382563fSClaudiu Manoil 1657d382563fSClaudiu Manoil return 0; 1658d382563fSClaudiu Manoil } 1659d382563fSClaudiu Manoil 1660c646d10dSVladimir Oltean int enetc_configure_si(struct enetc_ndev_priv *priv) 1661d4fd0404SClaudiu Manoil { 1662d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1663d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1664d382563fSClaudiu Manoil int err; 1665d4fd0404SClaudiu Manoil 1666d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1667d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1668d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1669d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1670d4fd0404SClaudiu Manoil /* enable SI */ 1671d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1672d4fd0404SClaudiu Manoil 1673d382563fSClaudiu Manoil if (si->num_rss) { 1674d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1675d382563fSClaudiu Manoil if (err) 1676d382563fSClaudiu Manoil return err; 1677d382563fSClaudiu Manoil } 1678d382563fSClaudiu Manoil 1679d4fd0404SClaudiu Manoil return 0; 1680d4fd0404SClaudiu Manoil } 1681d4fd0404SClaudiu Manoil 1682d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1683d4fd0404SClaudiu Manoil { 1684d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1685d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1686d4fd0404SClaudiu Manoil 168702293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 168802293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 1689d4fd0404SClaudiu Manoil 1690d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1691d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1692d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1693d4fd0404SClaudiu Manoil */ 1694d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1695d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1696d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1697ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 1698ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 1699d4fd0404SClaudiu Manoil } 1700d4fd0404SClaudiu Manoil 1701d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1702d4fd0404SClaudiu Manoil { 1703d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1704d4fd0404SClaudiu Manoil 1705d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1706d382563fSClaudiu Manoil GFP_KERNEL); 17074b47c0b8SVladimir Oltean if (!priv->cls_rules) 17084b47c0b8SVladimir Oltean return -ENOMEM; 1709d382563fSClaudiu Manoil 1710d4fd0404SClaudiu Manoil return 0; 1711d4fd0404SClaudiu Manoil } 1712d4fd0404SClaudiu Manoil 1713d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1714d4fd0404SClaudiu Manoil { 1715d382563fSClaudiu Manoil kfree(priv->cls_rules); 1716d4fd0404SClaudiu Manoil } 1717d4fd0404SClaudiu Manoil 1718d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1719d4fd0404SClaudiu Manoil { 1720d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1721d4fd0404SClaudiu Manoil u32 tbmr; 1722d4fd0404SClaudiu Manoil 1723d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1724d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1725d4fd0404SClaudiu Manoil 1726d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1727d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1728d4fd0404SClaudiu Manoil 1729d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1730d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1731d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1732d4fd0404SClaudiu Manoil 1733d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1734d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1735d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1736d4fd0404SClaudiu Manoil 1737d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 173812460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 1739d4fd0404SClaudiu Manoil 1740d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1741d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1742d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1743d4fd0404SClaudiu Manoil 1744d4fd0404SClaudiu Manoil /* enable ring */ 1745d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1746d4fd0404SClaudiu Manoil 1747d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1748d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1749d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1750d4fd0404SClaudiu Manoil } 1751d4fd0404SClaudiu Manoil 1752d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1753d4fd0404SClaudiu Manoil { 1754d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1755d4fd0404SClaudiu Manoil u32 rbmr; 1756d4fd0404SClaudiu Manoil 1757d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1758d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1759d4fd0404SClaudiu Manoil 1760d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1761d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1762d4fd0404SClaudiu Manoil 1763d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1764d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1765d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1766d4fd0404SClaudiu Manoil 1767d1b15102SVladimir Oltean if (rx_ring->xdp.prog) 1768d1b15102SVladimir Oltean enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE_XDP); 1769d1b15102SVladimir Oltean else 1770d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1771d4fd0404SClaudiu Manoil 1772d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1773d4fd0404SClaudiu Manoil 1774d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 177512460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 1776d4fd0404SClaudiu Manoil 1777d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1778434cebabSClaudiu Manoil 1779434cebabSClaudiu Manoil if (rx_ring->ext_en) 1780d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1781434cebabSClaudiu Manoil 1782d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1783d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1784d4fd0404SClaudiu Manoil 1785d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1786d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1787d4fd0404SClaudiu Manoil 17887a5222cbSVladimir Oltean enetc_lock_mdio(); 1789d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 17907a5222cbSVladimir Oltean enetc_unlock_mdio(); 1791d4fd0404SClaudiu Manoil 1792d4fd0404SClaudiu Manoil /* enable ring */ 1793d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1794d4fd0404SClaudiu Manoil } 1795d4fd0404SClaudiu Manoil 1796d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1797d4fd0404SClaudiu Manoil { 1798d4fd0404SClaudiu Manoil int i; 1799d4fd0404SClaudiu Manoil 1800d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1801d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1802d4fd0404SClaudiu Manoil 1803d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1804d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1805d4fd0404SClaudiu Manoil } 1806d4fd0404SClaudiu Manoil 1807d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1808d4fd0404SClaudiu Manoil { 1809d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1810d4fd0404SClaudiu Manoil 1811d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1812d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1813d4fd0404SClaudiu Manoil } 1814d4fd0404SClaudiu Manoil 1815d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1816d4fd0404SClaudiu Manoil { 1817d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1818d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1819d4fd0404SClaudiu Manoil 1820d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1821d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1822d4fd0404SClaudiu Manoil 1823d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1824d4fd0404SClaudiu Manoil while (delay < timeout && 1825d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1826d4fd0404SClaudiu Manoil msleep(delay); 1827d4fd0404SClaudiu Manoil delay *= 2; 1828d4fd0404SClaudiu Manoil } 1829d4fd0404SClaudiu Manoil 1830d4fd0404SClaudiu Manoil if (delay >= timeout) 1831d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1832d4fd0404SClaudiu Manoil idx); 1833d4fd0404SClaudiu Manoil } 1834d4fd0404SClaudiu Manoil 1835d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1836d4fd0404SClaudiu Manoil { 1837d4fd0404SClaudiu Manoil int i; 1838d4fd0404SClaudiu Manoil 1839d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1840d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1841d4fd0404SClaudiu Manoil 1842d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1843d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1844d4fd0404SClaudiu Manoil 1845d4fd0404SClaudiu Manoil udelay(1); 1846d4fd0404SClaudiu Manoil } 1847d4fd0404SClaudiu Manoil 1848d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1849d4fd0404SClaudiu Manoil { 1850d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1851d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1852d4fd0404SClaudiu Manoil int i, j, err; 1853d4fd0404SClaudiu Manoil 1854d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1855d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1856d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1857d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1858d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1859d4fd0404SClaudiu Manoil 1860d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1861d4fd0404SClaudiu Manoil priv->ndev->name, i); 1862d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1863d4fd0404SClaudiu Manoil if (err) { 1864d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1865d4fd0404SClaudiu Manoil goto irq_err; 1866d4fd0404SClaudiu Manoil } 1867bbb96dc7SClaudiu Manoil disable_irq(irq); 1868d4fd0404SClaudiu Manoil 1869d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1870d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 187191571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 1872d4fd0404SClaudiu Manoil 1873d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1874d4fd0404SClaudiu Manoil 1875d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1876d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1877d4fd0404SClaudiu Manoil 1878d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1879d4fd0404SClaudiu Manoil } 1880d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1881d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1882d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1883d4fd0404SClaudiu Manoil } 1884d4fd0404SClaudiu Manoil 1885d4fd0404SClaudiu Manoil return 0; 1886d4fd0404SClaudiu Manoil 1887d4fd0404SClaudiu Manoil irq_err: 1888d4fd0404SClaudiu Manoil while (i--) { 1889d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1890d4fd0404SClaudiu Manoil 1891d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1892d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1893d4fd0404SClaudiu Manoil } 1894d4fd0404SClaudiu Manoil 1895d4fd0404SClaudiu Manoil return err; 1896d4fd0404SClaudiu Manoil } 1897d4fd0404SClaudiu Manoil 1898d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1899d4fd0404SClaudiu Manoil { 1900d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1901d4fd0404SClaudiu Manoil int i; 1902d4fd0404SClaudiu Manoil 1903d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1904d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1905d4fd0404SClaudiu Manoil 1906d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1907d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1908d4fd0404SClaudiu Manoil } 1909d4fd0404SClaudiu Manoil } 1910d4fd0404SClaudiu Manoil 1911bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 1912d4fd0404SClaudiu Manoil { 191391571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 191491571081SClaudiu Manoil u32 icpt, ictt; 1915d4fd0404SClaudiu Manoil int i; 1916d4fd0404SClaudiu Manoil 1917d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1918ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 1919ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 192091571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 192191571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 192291571081SClaudiu Manoil ictt = 0x1; 192391571081SClaudiu Manoil } else { 192491571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 192591571081SClaudiu Manoil ictt = 0; 1926d4fd0404SClaudiu Manoil } 1927d4fd0404SClaudiu Manoil 192891571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 192991571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 193091571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 193191571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 193291571081SClaudiu Manoil } 193391571081SClaudiu Manoil 193491571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 193591571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 193691571081SClaudiu Manoil else 193791571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 193891571081SClaudiu Manoil 1939d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 194091571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 194191571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 194291571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 1943d4fd0404SClaudiu Manoil } 1944d4fd0404SClaudiu Manoil } 1945d4fd0404SClaudiu Manoil 1946bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 1947d4fd0404SClaudiu Manoil { 1948d4fd0404SClaudiu Manoil int i; 1949d4fd0404SClaudiu Manoil 1950d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1951d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1952d4fd0404SClaudiu Manoil 1953d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1954d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1955d4fd0404SClaudiu Manoil } 1956d4fd0404SClaudiu Manoil 195771b77a7aSClaudiu Manoil static int enetc_phylink_connect(struct net_device *ndev) 1958d4fd0404SClaudiu Manoil { 19592e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1960a6a10d45SYangbo Lu struct ethtool_eee edata; 196171b77a7aSClaudiu Manoil int err; 1962d4fd0404SClaudiu Manoil 196371b77a7aSClaudiu Manoil if (!priv->phylink) 1964d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1965d4fd0404SClaudiu Manoil 196671b77a7aSClaudiu Manoil err = phylink_of_phy_connect(priv->phylink, priv->dev->of_node, 0); 196771b77a7aSClaudiu Manoil if (err) { 1968d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 196971b77a7aSClaudiu Manoil return err; 1970d4fd0404SClaudiu Manoil } 1971d4fd0404SClaudiu Manoil 1972a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 1973a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 197471b77a7aSClaudiu Manoil phylink_ethtool_set_eee(priv->phylink, &edata); 1975a6a10d45SYangbo Lu 1976d4fd0404SClaudiu Manoil return 0; 1977d4fd0404SClaudiu Manoil } 1978d4fd0404SClaudiu Manoil 19797294380cSYangbo Lu static void enetc_tx_onestep_tstamp(struct work_struct *work) 19807294380cSYangbo Lu { 19817294380cSYangbo Lu struct enetc_ndev_priv *priv; 19827294380cSYangbo Lu struct sk_buff *skb; 19837294380cSYangbo Lu 19847294380cSYangbo Lu priv = container_of(work, struct enetc_ndev_priv, tx_onestep_tstamp); 19857294380cSYangbo Lu 19867294380cSYangbo Lu netif_tx_lock(priv->ndev); 19877294380cSYangbo Lu 19887294380cSYangbo Lu clear_bit_unlock(ENETC_TX_ONESTEP_TSTAMP_IN_PROGRESS, &priv->flags); 19897294380cSYangbo Lu skb = skb_dequeue(&priv->tx_skbs); 19907294380cSYangbo Lu if (skb) 19917294380cSYangbo Lu enetc_start_xmit(skb, priv->ndev); 19927294380cSYangbo Lu 19937294380cSYangbo Lu netif_tx_unlock(priv->ndev); 19947294380cSYangbo Lu } 19957294380cSYangbo Lu 19967294380cSYangbo Lu static void enetc_tx_onestep_tstamp_init(struct enetc_ndev_priv *priv) 19977294380cSYangbo Lu { 19987294380cSYangbo Lu INIT_WORK(&priv->tx_onestep_tstamp, enetc_tx_onestep_tstamp); 19997294380cSYangbo Lu skb_queue_head_init(&priv->tx_skbs); 20007294380cSYangbo Lu } 20017294380cSYangbo Lu 200291571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 2003bbb96dc7SClaudiu Manoil { 2004bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2005bbb96dc7SClaudiu Manoil int i; 2006bbb96dc7SClaudiu Manoil 2007bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 2008bbb96dc7SClaudiu Manoil 2009bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2010bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 2011bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 2012bbb96dc7SClaudiu Manoil 2013bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 2014bbb96dc7SClaudiu Manoil enable_irq(irq); 2015bbb96dc7SClaudiu Manoil } 2016bbb96dc7SClaudiu Manoil 201771b77a7aSClaudiu Manoil if (priv->phylink) 201871b77a7aSClaudiu Manoil phylink_start(priv->phylink); 2019bbb96dc7SClaudiu Manoil else 2020bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 2021bbb96dc7SClaudiu Manoil 2022bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 2023bbb96dc7SClaudiu Manoil } 2024bbb96dc7SClaudiu Manoil 2025d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 2026d4fd0404SClaudiu Manoil { 2027d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2028bbb96dc7SClaudiu Manoil int err; 2029d4fd0404SClaudiu Manoil 2030d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 2031d4fd0404SClaudiu Manoil if (err) 2032d4fd0404SClaudiu Manoil return err; 2033d4fd0404SClaudiu Manoil 203471b77a7aSClaudiu Manoil err = enetc_phylink_connect(ndev); 2035d4fd0404SClaudiu Manoil if (err) 2036d4fd0404SClaudiu Manoil goto err_phy_connect; 2037d4fd0404SClaudiu Manoil 2038d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 2039d4fd0404SClaudiu Manoil if (err) 2040d4fd0404SClaudiu Manoil goto err_alloc_tx; 2041d4fd0404SClaudiu Manoil 2042d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 2043d4fd0404SClaudiu Manoil if (err) 2044d4fd0404SClaudiu Manoil goto err_alloc_rx; 2045d4fd0404SClaudiu Manoil 2046d4fd0404SClaudiu Manoil err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 2047d4fd0404SClaudiu Manoil if (err) 2048d4fd0404SClaudiu Manoil goto err_set_queues; 2049d4fd0404SClaudiu Manoil 2050d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 2051d4fd0404SClaudiu Manoil if (err) 2052d4fd0404SClaudiu Manoil goto err_set_queues; 2053d4fd0404SClaudiu Manoil 20547294380cSYangbo Lu enetc_tx_onestep_tstamp_init(priv); 2055bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 2056bbb96dc7SClaudiu Manoil enetc_start(ndev); 2057d4fd0404SClaudiu Manoil 2058d4fd0404SClaudiu Manoil return 0; 2059d4fd0404SClaudiu Manoil 2060d4fd0404SClaudiu Manoil err_set_queues: 2061d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 2062d4fd0404SClaudiu Manoil err_alloc_rx: 2063d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 2064d4fd0404SClaudiu Manoil err_alloc_tx: 206571b77a7aSClaudiu Manoil if (priv->phylink) 206671b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 2067d4fd0404SClaudiu Manoil err_phy_connect: 2068d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 2069d4fd0404SClaudiu Manoil 2070d4fd0404SClaudiu Manoil return err; 2071d4fd0404SClaudiu Manoil } 2072d4fd0404SClaudiu Manoil 207391571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 2074d4fd0404SClaudiu Manoil { 2075d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2076d4fd0404SClaudiu Manoil int i; 2077d4fd0404SClaudiu Manoil 2078d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 2079d4fd0404SClaudiu Manoil 2080d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2081bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 2082bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 2083bbb96dc7SClaudiu Manoil 2084bbb96dc7SClaudiu Manoil disable_irq(irq); 2085d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 2086d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 2087d4fd0404SClaudiu Manoil } 2088d4fd0404SClaudiu Manoil 208971b77a7aSClaudiu Manoil if (priv->phylink) 209071b77a7aSClaudiu Manoil phylink_stop(priv->phylink); 2091bbb96dc7SClaudiu Manoil else 2092bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 2093bbb96dc7SClaudiu Manoil 2094bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 2095bbb96dc7SClaudiu Manoil } 2096bbb96dc7SClaudiu Manoil 2097bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 2098bbb96dc7SClaudiu Manoil { 2099bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2100bbb96dc7SClaudiu Manoil 2101bbb96dc7SClaudiu Manoil enetc_stop(ndev); 2102d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 2103d4fd0404SClaudiu Manoil 210471b77a7aSClaudiu Manoil if (priv->phylink) 210571b77a7aSClaudiu Manoil phylink_disconnect_phy(priv->phylink); 2106d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 2107d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 2108d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 2109d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 2110d4fd0404SClaudiu Manoil 2111d4fd0404SClaudiu Manoil return 0; 2112d4fd0404SClaudiu Manoil } 2113d4fd0404SClaudiu Manoil 211413baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 2115cbe9e835SCamelia Groza { 2116cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 2117cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 2118cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 2119cbe9e835SCamelia Groza u8 num_tc; 2120cbe9e835SCamelia Groza int i; 2121cbe9e835SCamelia Groza 2122cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 2123cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 2124cbe9e835SCamelia Groza 2125cbe9e835SCamelia Groza if (!num_tc) { 2126cbe9e835SCamelia Groza netdev_reset_tc(ndev); 2127cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 2128cbe9e835SCamelia Groza 2129cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 2130cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 2131cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 2132cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 2133cbe9e835SCamelia Groza } 2134cbe9e835SCamelia Groza 2135cbe9e835SCamelia Groza return 0; 2136cbe9e835SCamelia Groza } 2137cbe9e835SCamelia Groza 2138cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 2139cbe9e835SCamelia Groza if (num_tc > priv->num_tx_rings) { 2140cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 2141cbe9e835SCamelia Groza priv->num_tx_rings); 2142cbe9e835SCamelia Groza return -EINVAL; 2143cbe9e835SCamelia Groza } 2144cbe9e835SCamelia Groza 2145cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 2146cbe9e835SCamelia Groza * 2147cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 2148cbe9e835SCamelia Groza */ 2149cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 2150cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 2151cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 2152cbe9e835SCamelia Groza } 2153cbe9e835SCamelia Groza 2154cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 2155cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 2156cbe9e835SCamelia Groza 2157cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 2158cbe9e835SCamelia Groza 2159cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 2160cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 2161cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 2162cbe9e835SCamelia Groza 2163cbe9e835SCamelia Groza return 0; 2164cbe9e835SCamelia Groza } 2165cbe9e835SCamelia Groza 216634c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 216734c6adf1SPo Liu void *type_data) 216834c6adf1SPo Liu { 216934c6adf1SPo Liu switch (type) { 217034c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 217134c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 217234c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 217334c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 2174c431047cSPo Liu case TC_SETUP_QDISC_CBS: 2175c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 21760d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 21770d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 2178888ae5a3SPo Liu case TC_SETUP_BLOCK: 2179888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 218034c6adf1SPo Liu default: 218134c6adf1SPo Liu return -EOPNOTSUPP; 218234c6adf1SPo Liu } 218334c6adf1SPo Liu } 218434c6adf1SPo Liu 2185d1b15102SVladimir Oltean static int enetc_setup_xdp_prog(struct net_device *dev, struct bpf_prog *prog, 2186d1b15102SVladimir Oltean struct netlink_ext_ack *extack) 2187d1b15102SVladimir Oltean { 2188d1b15102SVladimir Oltean struct enetc_ndev_priv *priv = netdev_priv(dev); 2189d1b15102SVladimir Oltean struct bpf_prog *old_prog; 2190d1b15102SVladimir Oltean bool is_up; 2191d1b15102SVladimir Oltean int i; 2192d1b15102SVladimir Oltean 2193d1b15102SVladimir Oltean /* The buffer layout is changing, so we need to drain the old 2194d1b15102SVladimir Oltean * RX buffers and seed new ones. 2195d1b15102SVladimir Oltean */ 2196d1b15102SVladimir Oltean is_up = netif_running(dev); 2197d1b15102SVladimir Oltean if (is_up) 2198d1b15102SVladimir Oltean dev_close(dev); 2199d1b15102SVladimir Oltean 2200d1b15102SVladimir Oltean old_prog = xchg(&priv->xdp_prog, prog); 2201d1b15102SVladimir Oltean if (old_prog) 2202d1b15102SVladimir Oltean bpf_prog_put(old_prog); 2203d1b15102SVladimir Oltean 2204d1b15102SVladimir Oltean for (i = 0; i < priv->num_rx_rings; i++) { 2205d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = priv->rx_ring[i]; 2206d1b15102SVladimir Oltean 2207d1b15102SVladimir Oltean rx_ring->xdp.prog = prog; 2208d1b15102SVladimir Oltean 2209d1b15102SVladimir Oltean if (prog) 2210d1b15102SVladimir Oltean rx_ring->buffer_offset = XDP_PACKET_HEADROOM; 2211d1b15102SVladimir Oltean else 2212d1b15102SVladimir Oltean rx_ring->buffer_offset = ENETC_RXB_PAD; 2213d1b15102SVladimir Oltean } 2214d1b15102SVladimir Oltean 2215d1b15102SVladimir Oltean if (is_up) 2216d1b15102SVladimir Oltean return dev_open(dev, extack); 2217d1b15102SVladimir Oltean 2218d1b15102SVladimir Oltean return 0; 2219d1b15102SVladimir Oltean } 2220d1b15102SVladimir Oltean 2221d1b15102SVladimir Oltean int enetc_setup_bpf(struct net_device *dev, struct netdev_bpf *xdp) 2222d1b15102SVladimir Oltean { 2223d1b15102SVladimir Oltean switch (xdp->command) { 2224d1b15102SVladimir Oltean case XDP_SETUP_PROG: 2225d1b15102SVladimir Oltean return enetc_setup_xdp_prog(dev, xdp->prog, xdp->extack); 2226d1b15102SVladimir Oltean default: 2227d1b15102SVladimir Oltean return -EINVAL; 2228d1b15102SVladimir Oltean } 2229d1b15102SVladimir Oltean 2230d1b15102SVladimir Oltean return 0; 2231d1b15102SVladimir Oltean } 2232d1b15102SVladimir Oltean 2233d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 2234d4fd0404SClaudiu Manoil { 2235d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2236d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 2237d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 2238d4fd0404SClaudiu Manoil int i; 2239d4fd0404SClaudiu Manoil 2240d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 2241d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 2242d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 2243d4fd0404SClaudiu Manoil } 2244d4fd0404SClaudiu Manoil 2245d4fd0404SClaudiu Manoil stats->rx_packets = packets; 2246d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 2247d4fd0404SClaudiu Manoil bytes = 0; 2248d4fd0404SClaudiu Manoil packets = 0; 2249d4fd0404SClaudiu Manoil 2250d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 2251d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 2252d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 2253d4fd0404SClaudiu Manoil } 2254d4fd0404SClaudiu Manoil 2255d4fd0404SClaudiu Manoil stats->tx_packets = packets; 2256d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 2257d4fd0404SClaudiu Manoil 2258d4fd0404SClaudiu Manoil return stats; 2259d4fd0404SClaudiu Manoil } 2260d4fd0404SClaudiu Manoil 2261d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 2262d382563fSClaudiu Manoil { 2263d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2264d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 2265d382563fSClaudiu Manoil u32 reg; 2266d382563fSClaudiu Manoil 2267d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 2268d382563fSClaudiu Manoil 2269d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 2270d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 2271d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 2272d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 2273d382563fSClaudiu Manoil 2274d382563fSClaudiu Manoil return 0; 2275d382563fSClaudiu Manoil } 2276d382563fSClaudiu Manoil 227779e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 227879e49982SPo Liu { 227979e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2280888ae5a3SPo Liu int err; 228179e49982SPo Liu 228279e49982SPo Liu if (en) { 2283888ae5a3SPo Liu err = enetc_psfp_enable(priv); 2284888ae5a3SPo Liu if (err) 2285888ae5a3SPo Liu return err; 2286888ae5a3SPo Liu 228779e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 2288888ae5a3SPo Liu return 0; 228979e49982SPo Liu } 229079e49982SPo Liu 2291888ae5a3SPo Liu err = enetc_psfp_disable(priv); 2292888ae5a3SPo Liu if (err) 2293888ae5a3SPo Liu return err; 2294888ae5a3SPo Liu 2295888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 2296888ae5a3SPo Liu 229779e49982SPo Liu return 0; 229879e49982SPo Liu } 229979e49982SPo Liu 23009deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 23019deba33fSClaudiu Manoil { 23029deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 23039deba33fSClaudiu Manoil int i; 23049deba33fSClaudiu Manoil 23059deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 23069deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 23079deba33fSClaudiu Manoil } 23089deba33fSClaudiu Manoil 23099deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 23109deba33fSClaudiu Manoil { 23119deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 23129deba33fSClaudiu Manoil int i; 23139deba33fSClaudiu Manoil 23149deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 23159deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 23169deba33fSClaudiu Manoil } 23179deba33fSClaudiu Manoil 2318d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 2319d382563fSClaudiu Manoil netdev_features_t features) 2320d382563fSClaudiu Manoil { 2321d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 2322888ae5a3SPo Liu int err = 0; 2323d382563fSClaudiu Manoil 2324d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 2325d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 2326d382563fSClaudiu Manoil 23279deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 23289deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 23299deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 23309deba33fSClaudiu Manoil 23319deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 23329deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 23339deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 23349deba33fSClaudiu Manoil 233579e49982SPo Liu if (changed & NETIF_F_HW_TC) 2336888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 233779e49982SPo Liu 2338888ae5a3SPo Liu return err; 2339d382563fSClaudiu Manoil } 2340d382563fSClaudiu Manoil 2341434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2342d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 2343d3982312SY.b. Lu { 2344d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2345d3982312SY.b. Lu struct hwtstamp_config config; 2346434cebabSClaudiu Manoil int ao; 2347d3982312SY.b. Lu 2348d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 2349d3982312SY.b. Lu return -EFAULT; 2350d3982312SY.b. Lu 2351d3982312SY.b. Lu switch (config.tx_type) { 2352d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 23537294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 2354d3982312SY.b. Lu break; 2355d3982312SY.b. Lu case HWTSTAMP_TX_ON: 23567294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 2357d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 2358d3982312SY.b. Lu break; 23597294380cSYangbo Lu case HWTSTAMP_TX_ONESTEP_SYNC: 23607294380cSYangbo Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP_MASK; 23617294380cSYangbo Lu priv->active_offloads |= ENETC_F_TX_ONESTEP_SYNC_TSTAMP; 23627294380cSYangbo Lu break; 2363d3982312SY.b. Lu default: 2364d3982312SY.b. Lu return -ERANGE; 2365d3982312SY.b. Lu } 2366d3982312SY.b. Lu 2367434cebabSClaudiu Manoil ao = priv->active_offloads; 2368d3982312SY.b. Lu switch (config.rx_filter) { 2369d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 2370d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 2371d3982312SY.b. Lu break; 2372d3982312SY.b. Lu default: 2373d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 2374d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 2375d3982312SY.b. Lu } 2376d3982312SY.b. Lu 2377434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 2378434cebabSClaudiu Manoil enetc_close(ndev); 2379434cebabSClaudiu Manoil enetc_open(ndev); 2380434cebabSClaudiu Manoil } 2381434cebabSClaudiu Manoil 2382d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2383d3982312SY.b. Lu -EFAULT : 0; 2384d3982312SY.b. Lu } 2385d3982312SY.b. Lu 2386d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 2387d3982312SY.b. Lu { 2388d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 2389d3982312SY.b. Lu struct hwtstamp_config config; 2390d3982312SY.b. Lu 2391d3982312SY.b. Lu config.flags = 0; 2392d3982312SY.b. Lu 23937294380cSYangbo Lu if (priv->active_offloads & ENETC_F_TX_ONESTEP_SYNC_TSTAMP) 23947294380cSYangbo Lu config.tx_type = HWTSTAMP_TX_ONESTEP_SYNC; 23957294380cSYangbo Lu else if (priv->active_offloads & ENETC_F_TX_TSTAMP) 2396d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 2397d3982312SY.b. Lu else 2398d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 2399d3982312SY.b. Lu 2400d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 2401d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 2402d3982312SY.b. Lu 2403d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 2404d3982312SY.b. Lu -EFAULT : 0; 2405d3982312SY.b. Lu } 2406d3982312SY.b. Lu #endif 2407d3982312SY.b. Lu 2408d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 2409d3982312SY.b. Lu { 241071b77a7aSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 2411434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 2412d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 2413d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 2414d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 2415d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 2416d3982312SY.b. Lu #endif 2417a613bafeSMichael Walle 241871b77a7aSClaudiu Manoil if (!priv->phylink) 2419c55b810aSMichael Walle return -EOPNOTSUPP; 242071b77a7aSClaudiu Manoil 242171b77a7aSClaudiu Manoil return phylink_mii_ioctl(priv->phylink, rq, cmd); 2422d3982312SY.b. Lu } 2423d3982312SY.b. Lu 2424d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 2425d4fd0404SClaudiu Manoil { 2426d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 24271260e772SGustavo A. R. Silva int v_tx_rings; 2428d4fd0404SClaudiu Manoil int i, n, err, nvec; 2429d4fd0404SClaudiu Manoil 2430d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 2431d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 2432d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 2433d4fd0404SClaudiu Manoil 2434d4fd0404SClaudiu Manoil if (n < 0) 2435d4fd0404SClaudiu Manoil return n; 2436d4fd0404SClaudiu Manoil 2437d4fd0404SClaudiu Manoil if (n != nvec) 2438d4fd0404SClaudiu Manoil return -EPERM; 2439d4fd0404SClaudiu Manoil 2440d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 2441d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 2442d4fd0404SClaudiu Manoil 2443d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2444d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 2445d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 2446d4fd0404SClaudiu Manoil int j; 2447d4fd0404SClaudiu Manoil 24481260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 2449d4fd0404SClaudiu Manoil if (!v) { 2450d4fd0404SClaudiu Manoil err = -ENOMEM; 2451d4fd0404SClaudiu Manoil goto fail; 2452d4fd0404SClaudiu Manoil } 2453d4fd0404SClaudiu Manoil 2454d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 2455d4fd0404SClaudiu Manoil 2456d1b15102SVladimir Oltean bdr = &v->rx_ring; 2457d1b15102SVladimir Oltean bdr->index = i; 2458d1b15102SVladimir Oltean bdr->ndev = priv->ndev; 2459d1b15102SVladimir Oltean bdr->dev = priv->dev; 2460d1b15102SVladimir Oltean bdr->bd_count = priv->rx_bd_count; 2461d1b15102SVladimir Oltean bdr->buffer_offset = ENETC_RXB_PAD; 2462d1b15102SVladimir Oltean priv->rx_ring[i] = bdr; 2463d1b15102SVladimir Oltean 2464d1b15102SVladimir Oltean err = xdp_rxq_info_reg(&bdr->xdp.rxq, priv->ndev, i, 0); 2465d1b15102SVladimir Oltean if (err) { 2466d1b15102SVladimir Oltean kfree(v); 2467d1b15102SVladimir Oltean goto fail; 2468d1b15102SVladimir Oltean } 2469d1b15102SVladimir Oltean 2470d1b15102SVladimir Oltean err = xdp_rxq_info_reg_mem_model(&bdr->xdp.rxq, 2471d1b15102SVladimir Oltean MEM_TYPE_PAGE_SHARED, NULL); 2472d1b15102SVladimir Oltean if (err) { 2473d1b15102SVladimir Oltean xdp_rxq_info_unreg(&bdr->xdp.rxq); 2474d1b15102SVladimir Oltean kfree(v); 2475d1b15102SVladimir Oltean goto fail; 2476d1b15102SVladimir Oltean } 2477d1b15102SVladimir Oltean 2478ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 2479ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 2480ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 2481ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 2482ae0e6a5dSClaudiu Manoil } 2483ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 2484d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 2485d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 2486d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 2487d4fd0404SClaudiu Manoil 2488d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 2489d4fd0404SClaudiu Manoil int idx; 2490d4fd0404SClaudiu Manoil 2491d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 24926c5e6b4cSClaudiu Manoil idx = priv->bdr_int_num * j + i; 2493d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 2494d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 2495d4fd0404SClaudiu Manoil bdr->index = idx; 2496d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 2497d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 2498d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 2499d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 2500d4fd0404SClaudiu Manoil } 2501d4fd0404SClaudiu Manoil } 2502d4fd0404SClaudiu Manoil 2503d4fd0404SClaudiu Manoil return 0; 2504d4fd0404SClaudiu Manoil 2505d4fd0404SClaudiu Manoil fail: 2506d4fd0404SClaudiu Manoil while (i--) { 2507d1b15102SVladimir Oltean struct enetc_int_vector *v = priv->int_vector[i]; 2508d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2509d1b15102SVladimir Oltean 2510d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2511d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2512d1b15102SVladimir Oltean netif_napi_del(&v->napi); 2513d1b15102SVladimir Oltean cancel_work_sync(&v->rx_dim.work); 2514d1b15102SVladimir Oltean kfree(v); 2515d4fd0404SClaudiu Manoil } 2516d4fd0404SClaudiu Manoil 2517d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 2518d4fd0404SClaudiu Manoil 2519d4fd0404SClaudiu Manoil return err; 2520d4fd0404SClaudiu Manoil } 2521d4fd0404SClaudiu Manoil 2522d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 2523d4fd0404SClaudiu Manoil { 2524d4fd0404SClaudiu Manoil int i; 2525d4fd0404SClaudiu Manoil 2526d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2527d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 2528d1b15102SVladimir Oltean struct enetc_bdr *rx_ring = &v->rx_ring; 2529d4fd0404SClaudiu Manoil 2530d1b15102SVladimir Oltean xdp_rxq_info_unreg_mem_model(&rx_ring->xdp.rxq); 2531d1b15102SVladimir Oltean xdp_rxq_info_unreg(&rx_ring->xdp.rxq); 2532d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 2533ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 2534d4fd0404SClaudiu Manoil } 2535d4fd0404SClaudiu Manoil 2536d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 2537d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 2538d4fd0404SClaudiu Manoil 2539d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 2540d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 2541d4fd0404SClaudiu Manoil 2542d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 2543d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 2544d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 2545d4fd0404SClaudiu Manoil } 2546d4fd0404SClaudiu Manoil 2547d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 2548d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 2549d4fd0404SClaudiu Manoil } 2550d4fd0404SClaudiu Manoil 2551d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 2552d4fd0404SClaudiu Manoil { 2553d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 2554d4fd0404SClaudiu Manoil 2555d4fd0404SClaudiu Manoil kfree(p); 2556d4fd0404SClaudiu Manoil } 2557d4fd0404SClaudiu Manoil 2558d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 2559d4fd0404SClaudiu Manoil { 2560d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 256182728b91SClaudiu Manoil si->errata = ENETC_ERR_VLAN_ISOL | ENETC_ERR_UCMCSWP; 2562d4fd0404SClaudiu Manoil } 2563d4fd0404SClaudiu Manoil 2564d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 2565d4fd0404SClaudiu Manoil { 2566d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 2567d4fd0404SClaudiu Manoil struct enetc_hw *hw; 2568d4fd0404SClaudiu Manoil size_t alloc_size; 2569d4fd0404SClaudiu Manoil int err, len; 2570d4fd0404SClaudiu Manoil 2571d4fd0404SClaudiu Manoil pcie_flr(pdev); 2572d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 2573d4fd0404SClaudiu Manoil if (err) { 2574d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 2575d4fd0404SClaudiu Manoil return err; 2576d4fd0404SClaudiu Manoil } 2577d4fd0404SClaudiu Manoil 2578d4fd0404SClaudiu Manoil /* set up for high or low dma */ 2579d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 2580d4fd0404SClaudiu Manoil if (err) { 2581d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 2582d4fd0404SClaudiu Manoil if (err) { 2583d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 2584d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 2585d4fd0404SClaudiu Manoil goto err_dma; 2586d4fd0404SClaudiu Manoil } 2587d4fd0404SClaudiu Manoil } 2588d4fd0404SClaudiu Manoil 2589d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 2590d4fd0404SClaudiu Manoil if (err) { 2591d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 2592d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 2593d4fd0404SClaudiu Manoil } 2594d4fd0404SClaudiu Manoil 2595d4fd0404SClaudiu Manoil pci_set_master(pdev); 2596d4fd0404SClaudiu Manoil 2597d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 2598d4fd0404SClaudiu Manoil if (sizeof_priv) { 2599d4fd0404SClaudiu Manoil /* align priv to 32B */ 2600d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 2601d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 2602d4fd0404SClaudiu Manoil } 2603d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 2604d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 2605d4fd0404SClaudiu Manoil 2606d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 2607d4fd0404SClaudiu Manoil if (!p) { 2608d4fd0404SClaudiu Manoil err = -ENOMEM; 2609d4fd0404SClaudiu Manoil goto err_alloc_si; 2610d4fd0404SClaudiu Manoil } 2611d4fd0404SClaudiu Manoil 2612d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 2613d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 2614d4fd0404SClaudiu Manoil 2615d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 2616d4fd0404SClaudiu Manoil si->pdev = pdev; 2617d4fd0404SClaudiu Manoil hw = &si->hw; 2618d4fd0404SClaudiu Manoil 2619d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 2620d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 2621d4fd0404SClaudiu Manoil if (!hw->reg) { 2622d4fd0404SClaudiu Manoil err = -ENXIO; 2623d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 2624d4fd0404SClaudiu Manoil goto err_ioremap; 2625d4fd0404SClaudiu Manoil } 2626d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 2627d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 2628d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 2629d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 2630d4fd0404SClaudiu Manoil 2631d4fd0404SClaudiu Manoil enetc_detect_errata(si); 2632d4fd0404SClaudiu Manoil 2633d4fd0404SClaudiu Manoil return 0; 2634d4fd0404SClaudiu Manoil 2635d4fd0404SClaudiu Manoil err_ioremap: 2636d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2637d4fd0404SClaudiu Manoil err_alloc_si: 2638d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2639d4fd0404SClaudiu Manoil err_pci_mem_reg: 2640d4fd0404SClaudiu Manoil err_dma: 2641d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2642d4fd0404SClaudiu Manoil 2643d4fd0404SClaudiu Manoil return err; 2644d4fd0404SClaudiu Manoil } 2645d4fd0404SClaudiu Manoil 2646d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 2647d4fd0404SClaudiu Manoil { 2648d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 2649d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 2650d4fd0404SClaudiu Manoil 2651d4fd0404SClaudiu Manoil iounmap(hw->reg); 2652d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2653d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2654d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2655d4fd0404SClaudiu Manoil } 2656