1d4fd0404SClaudiu Manoil // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2d4fd0404SClaudiu Manoil /* Copyright 2017-2019 NXP */ 3d4fd0404SClaudiu Manoil 4d4fd0404SClaudiu Manoil #include "enetc.h" 5d4fd0404SClaudiu Manoil #include <linux/tcp.h> 6d4fd0404SClaudiu Manoil #include <linux/udp.h> 7d4fd0404SClaudiu Manoil #include <linux/of_mdio.h> 8bbcbf2eeSStephen Rothwell #include <linux/vmalloc.h> 9d4fd0404SClaudiu Manoil 10d4fd0404SClaudiu Manoil /* ENETC overhead: optional extension BD + 1 BD gap */ 11d4fd0404SClaudiu Manoil #define ENETC_TXBDS_NEEDED(val) ((val) + 2) 12d4fd0404SClaudiu Manoil /* max # of chained Tx BDs is 15, including head and extension BD */ 13d4fd0404SClaudiu Manoil #define ENETC_MAX_SKB_FRAGS 13 14d4fd0404SClaudiu Manoil #define ENETC_TXBDS_MAX_NEEDED ENETC_TXBDS_NEEDED(ENETC_MAX_SKB_FRAGS + 1) 15d4fd0404SClaudiu Manoil 16d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 17d3982312SY.b. Lu int active_offloads); 18d4fd0404SClaudiu Manoil 19d4fd0404SClaudiu Manoil netdev_tx_t enetc_xmit(struct sk_buff *skb, struct net_device *ndev) 20d4fd0404SClaudiu Manoil { 21d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 22d4fd0404SClaudiu Manoil struct enetc_bdr *tx_ring; 23d4fd0404SClaudiu Manoil int count; 24d4fd0404SClaudiu Manoil 25d4fd0404SClaudiu Manoil tx_ring = priv->tx_ring[skb->queue_mapping]; 26d4fd0404SClaudiu Manoil 27d4fd0404SClaudiu Manoil if (unlikely(skb_shinfo(skb)->nr_frags > ENETC_MAX_SKB_FRAGS)) 28d4fd0404SClaudiu Manoil if (unlikely(skb_linearize(skb))) 29d4fd0404SClaudiu Manoil goto drop_packet_err; 30d4fd0404SClaudiu Manoil 31d4fd0404SClaudiu Manoil count = skb_shinfo(skb)->nr_frags + 1; /* fragments + head */ 32d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_NEEDED(count)) { 33d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 34d4fd0404SClaudiu Manoil return NETDEV_TX_BUSY; 35d4fd0404SClaudiu Manoil } 36d4fd0404SClaudiu Manoil 37d3982312SY.b. Lu count = enetc_map_tx_buffs(tx_ring, skb, priv->active_offloads); 38d4fd0404SClaudiu Manoil if (unlikely(!count)) 39d4fd0404SClaudiu Manoil goto drop_packet_err; 40d4fd0404SClaudiu Manoil 41d4fd0404SClaudiu Manoil if (enetc_bd_unused(tx_ring) < ENETC_TXBDS_MAX_NEEDED) 42d4fd0404SClaudiu Manoil netif_stop_subqueue(ndev, tx_ring->index); 43d4fd0404SClaudiu Manoil 44d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 45d4fd0404SClaudiu Manoil 46d4fd0404SClaudiu Manoil drop_packet_err: 47d4fd0404SClaudiu Manoil dev_kfree_skb_any(skb); 48d4fd0404SClaudiu Manoil return NETDEV_TX_OK; 49d4fd0404SClaudiu Manoil } 50d4fd0404SClaudiu Manoil 51d4fd0404SClaudiu Manoil static bool enetc_tx_csum(struct sk_buff *skb, union enetc_tx_bd *txbd) 52d4fd0404SClaudiu Manoil { 53d4fd0404SClaudiu Manoil int l3_start, l3_hsize; 54d4fd0404SClaudiu Manoil u16 l3_flags, l4_flags; 55d4fd0404SClaudiu Manoil 56d4fd0404SClaudiu Manoil if (skb->ip_summed != CHECKSUM_PARTIAL) 57d4fd0404SClaudiu Manoil return false; 58d4fd0404SClaudiu Manoil 59d4fd0404SClaudiu Manoil switch (skb->csum_offset) { 60d4fd0404SClaudiu Manoil case offsetof(struct tcphdr, check): 61d4fd0404SClaudiu Manoil l4_flags = ENETC_TXBD_L4_TCP; 62d4fd0404SClaudiu Manoil break; 63d4fd0404SClaudiu Manoil case offsetof(struct udphdr, check): 64d4fd0404SClaudiu Manoil l4_flags = ENETC_TXBD_L4_UDP; 65d4fd0404SClaudiu Manoil break; 66d4fd0404SClaudiu Manoil default: 67d4fd0404SClaudiu Manoil skb_checksum_help(skb); 68d4fd0404SClaudiu Manoil return false; 69d4fd0404SClaudiu Manoil } 70d4fd0404SClaudiu Manoil 71d4fd0404SClaudiu Manoil l3_start = skb_network_offset(skb); 72d4fd0404SClaudiu Manoil l3_hsize = skb_network_header_len(skb); 73d4fd0404SClaudiu Manoil 74d4fd0404SClaudiu Manoil l3_flags = 0; 75d4fd0404SClaudiu Manoil if (skb->protocol == htons(ETH_P_IPV6)) 76d4fd0404SClaudiu Manoil l3_flags = ENETC_TXBD_L3_IPV6; 77d4fd0404SClaudiu Manoil 78d4fd0404SClaudiu Manoil /* write BD fields */ 79d4fd0404SClaudiu Manoil txbd->l3_csoff = enetc_txbd_l3_csoff(l3_start, l3_hsize, l3_flags); 80d4fd0404SClaudiu Manoil txbd->l4_csoff = l4_flags; 81d4fd0404SClaudiu Manoil 82d4fd0404SClaudiu Manoil return true; 83d4fd0404SClaudiu Manoil } 84d4fd0404SClaudiu Manoil 85d4fd0404SClaudiu Manoil static void enetc_unmap_tx_buff(struct enetc_bdr *tx_ring, 86d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 87d4fd0404SClaudiu Manoil { 88d4fd0404SClaudiu Manoil if (tx_swbd->is_dma_page) 89d4fd0404SClaudiu Manoil dma_unmap_page(tx_ring->dev, tx_swbd->dma, 90d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 91d4fd0404SClaudiu Manoil else 92d4fd0404SClaudiu Manoil dma_unmap_single(tx_ring->dev, tx_swbd->dma, 93d4fd0404SClaudiu Manoil tx_swbd->len, DMA_TO_DEVICE); 94d4fd0404SClaudiu Manoil tx_swbd->dma = 0; 95d4fd0404SClaudiu Manoil } 96d4fd0404SClaudiu Manoil 97d4fd0404SClaudiu Manoil static void enetc_free_tx_skb(struct enetc_bdr *tx_ring, 98d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd) 99d4fd0404SClaudiu Manoil { 100d4fd0404SClaudiu Manoil if (tx_swbd->dma) 101d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 102d4fd0404SClaudiu Manoil 103d4fd0404SClaudiu Manoil if (tx_swbd->skb) { 104d4fd0404SClaudiu Manoil dev_kfree_skb_any(tx_swbd->skb); 105d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 106d4fd0404SClaudiu Manoil } 107d4fd0404SClaudiu Manoil } 108d4fd0404SClaudiu Manoil 109d3982312SY.b. Lu static int enetc_map_tx_buffs(struct enetc_bdr *tx_ring, struct sk_buff *skb, 110d3982312SY.b. Lu int active_offloads) 111d4fd0404SClaudiu Manoil { 112d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 113d7840976SMatthew Wilcox (Oracle) skb_frag_t *frag; 114d4fd0404SClaudiu Manoil int len = skb_headlen(skb); 115d4fd0404SClaudiu Manoil union enetc_tx_bd temp_bd; 116d4fd0404SClaudiu Manoil union enetc_tx_bd *txbd; 117d4fd0404SClaudiu Manoil bool do_vlan, do_tstamp; 118d4fd0404SClaudiu Manoil int i, count = 0; 119d4fd0404SClaudiu Manoil unsigned int f; 120d4fd0404SClaudiu Manoil dma_addr_t dma; 121d4fd0404SClaudiu Manoil u8 flags = 0; 122d4fd0404SClaudiu Manoil 123d4fd0404SClaudiu Manoil i = tx_ring->next_to_use; 124d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, i); 125d4fd0404SClaudiu Manoil prefetchw(txbd); 126d4fd0404SClaudiu Manoil 127d4fd0404SClaudiu Manoil dma = dma_map_single(tx_ring->dev, skb->data, len, DMA_TO_DEVICE); 128d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(tx_ring->dev, dma))) 129d4fd0404SClaudiu Manoil goto dma_err; 130d4fd0404SClaudiu Manoil 131d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 132d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 133d4fd0404SClaudiu Manoil temp_bd.lstatus = 0; 134d4fd0404SClaudiu Manoil 135d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 136d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 137d4fd0404SClaudiu Manoil tx_swbd->len = len; 138d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 0; 139d4fd0404SClaudiu Manoil count++; 140d4fd0404SClaudiu Manoil 141d4fd0404SClaudiu Manoil do_vlan = skb_vlan_tag_present(skb); 142d3982312SY.b. Lu do_tstamp = (active_offloads & ENETC_F_TX_TSTAMP) && 143d3982312SY.b. Lu (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP); 144d3982312SY.b. Lu tx_swbd->do_tstamp = do_tstamp; 145d3982312SY.b. Lu tx_swbd->check_wb = tx_swbd->do_tstamp; 146d4fd0404SClaudiu Manoil 147d4fd0404SClaudiu Manoil if (do_vlan || do_tstamp) 148d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_EX; 149d4fd0404SClaudiu Manoil 150d4fd0404SClaudiu Manoil if (enetc_tx_csum(skb, &temp_bd)) 151d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_CSUM | ENETC_TXBD_FLAGS_L4CS; 1520d08c9ecSPo Liu else if (tx_ring->tsd_enable) 1530d08c9ecSPo Liu flags |= ENETC_TXBD_FLAGS_TSE | ENETC_TXBD_FLAGS_TXSTART; 154d4fd0404SClaudiu Manoil 155d4fd0404SClaudiu Manoil /* first BD needs frm_len and offload flags set */ 156d4fd0404SClaudiu Manoil temp_bd.frm_len = cpu_to_le16(skb->len); 157d4fd0404SClaudiu Manoil temp_bd.flags = flags; 158d4fd0404SClaudiu Manoil 1590d08c9ecSPo Liu if (flags & ENETC_TXBD_FLAGS_TSE) { 1600d08c9ecSPo Liu u32 temp; 1610d08c9ecSPo Liu 1620d08c9ecSPo Liu temp = (skb->skb_mstamp_ns >> 5 & ENETC_TXBD_TXSTART_MASK) 1630d08c9ecSPo Liu | (flags << ENETC_TXBD_FLAGS_OFFSET); 1640d08c9ecSPo Liu temp_bd.txstart = cpu_to_le32(temp); 1650d08c9ecSPo Liu } 1660d08c9ecSPo Liu 167d4fd0404SClaudiu Manoil if (flags & ENETC_TXBD_FLAGS_EX) { 168d4fd0404SClaudiu Manoil u8 e_flags = 0; 169d4fd0404SClaudiu Manoil *txbd = temp_bd; 170d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 171d4fd0404SClaudiu Manoil 172d4fd0404SClaudiu Manoil /* add extension BD for VLAN and/or timestamping */ 173d4fd0404SClaudiu Manoil flags = 0; 174d4fd0404SClaudiu Manoil tx_swbd++; 175d4fd0404SClaudiu Manoil txbd++; 176d4fd0404SClaudiu Manoil i++; 177d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 178d4fd0404SClaudiu Manoil i = 0; 179d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 180d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 181d4fd0404SClaudiu Manoil } 182d4fd0404SClaudiu Manoil prefetchw(txbd); 183d4fd0404SClaudiu Manoil 184d4fd0404SClaudiu Manoil if (do_vlan) { 185d4fd0404SClaudiu Manoil temp_bd.ext.vid = cpu_to_le16(skb_vlan_tag_get(skb)); 186d4fd0404SClaudiu Manoil temp_bd.ext.tpid = 0; /* < C-TAG */ 187d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_VLAN_INS; 188d4fd0404SClaudiu Manoil } 189d4fd0404SClaudiu Manoil 190d4fd0404SClaudiu Manoil if (do_tstamp) { 191d4fd0404SClaudiu Manoil skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 192d4fd0404SClaudiu Manoil e_flags |= ENETC_TXBD_E_FLAGS_TWO_STEP_PTP; 193d4fd0404SClaudiu Manoil } 194d4fd0404SClaudiu Manoil 195d4fd0404SClaudiu Manoil temp_bd.ext.e_flags = e_flags; 196d4fd0404SClaudiu Manoil count++; 197d4fd0404SClaudiu Manoil } 198d4fd0404SClaudiu Manoil 199d4fd0404SClaudiu Manoil frag = &skb_shinfo(skb)->frags[0]; 200d4fd0404SClaudiu Manoil for (f = 0; f < skb_shinfo(skb)->nr_frags; f++, frag++) { 201d4fd0404SClaudiu Manoil len = skb_frag_size(frag); 202d4fd0404SClaudiu Manoil dma = skb_frag_dma_map(tx_ring->dev, frag, 0, len, 203d4fd0404SClaudiu Manoil DMA_TO_DEVICE); 204d4fd0404SClaudiu Manoil if (dma_mapping_error(tx_ring->dev, dma)) 205d4fd0404SClaudiu Manoil goto dma_err; 206d4fd0404SClaudiu Manoil 207d4fd0404SClaudiu Manoil *txbd = temp_bd; 208d4fd0404SClaudiu Manoil enetc_clear_tx_bd(&temp_bd); 209d4fd0404SClaudiu Manoil 210d4fd0404SClaudiu Manoil flags = 0; 211d4fd0404SClaudiu Manoil tx_swbd++; 212d4fd0404SClaudiu Manoil txbd++; 213d4fd0404SClaudiu Manoil i++; 214d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 215d4fd0404SClaudiu Manoil i = 0; 216d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 217d4fd0404SClaudiu Manoil txbd = ENETC_TXBD(*tx_ring, 0); 218d4fd0404SClaudiu Manoil } 219d4fd0404SClaudiu Manoil prefetchw(txbd); 220d4fd0404SClaudiu Manoil 221d4fd0404SClaudiu Manoil temp_bd.addr = cpu_to_le64(dma); 222d4fd0404SClaudiu Manoil temp_bd.buf_len = cpu_to_le16(len); 223d4fd0404SClaudiu Manoil 224d4fd0404SClaudiu Manoil tx_swbd->dma = dma; 225d4fd0404SClaudiu Manoil tx_swbd->len = len; 226d4fd0404SClaudiu Manoil tx_swbd->is_dma_page = 1; 227d4fd0404SClaudiu Manoil count++; 228d4fd0404SClaudiu Manoil } 229d4fd0404SClaudiu Manoil 230d4fd0404SClaudiu Manoil /* last BD needs 'F' bit set */ 231d4fd0404SClaudiu Manoil flags |= ENETC_TXBD_FLAGS_F; 232d4fd0404SClaudiu Manoil temp_bd.flags = flags; 233d4fd0404SClaudiu Manoil *txbd = temp_bd; 234d4fd0404SClaudiu Manoil 235d4fd0404SClaudiu Manoil tx_ring->tx_swbd[i].skb = skb; 236d4fd0404SClaudiu Manoil 237d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(tx_ring, &i); 238d4fd0404SClaudiu Manoil tx_ring->next_to_use = i; 239d4fd0404SClaudiu Manoil 2404caefbceSMichael Walle skb_tx_timestamp(skb); 2414caefbceSMichael Walle 242d4fd0404SClaudiu Manoil /* let H/W know BD ring has been updated */ 243d4fd0404SClaudiu Manoil enetc_wr_reg(tx_ring->tpir, i); /* includes wmb() */ 244d4fd0404SClaudiu Manoil 245d4fd0404SClaudiu Manoil return count; 246d4fd0404SClaudiu Manoil 247d4fd0404SClaudiu Manoil dma_err: 248d4fd0404SClaudiu Manoil dev_err(tx_ring->dev, "DMA map error"); 249d4fd0404SClaudiu Manoil 250d4fd0404SClaudiu Manoil do { 251d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 252d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 253d4fd0404SClaudiu Manoil if (i == 0) 254d4fd0404SClaudiu Manoil i = tx_ring->bd_count; 255d4fd0404SClaudiu Manoil i--; 256d4fd0404SClaudiu Manoil } while (count--); 257d4fd0404SClaudiu Manoil 258d4fd0404SClaudiu Manoil return 0; 259d4fd0404SClaudiu Manoil } 260d4fd0404SClaudiu Manoil 261d4fd0404SClaudiu Manoil static irqreturn_t enetc_msix(int irq, void *data) 262d4fd0404SClaudiu Manoil { 263d4fd0404SClaudiu Manoil struct enetc_int_vector *v = data; 264d4fd0404SClaudiu Manoil int i; 265d4fd0404SClaudiu Manoil 266d4fd0404SClaudiu Manoil /* disable interrupts */ 267d4fd0404SClaudiu Manoil enetc_wr_reg(v->rbier, 0); 26891571081SClaudiu Manoil enetc_wr_reg(v->ricr1, v->rx_ictt); 269d4fd0404SClaudiu Manoil 2700574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 271d4fd0404SClaudiu Manoil enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 0); 272d4fd0404SClaudiu Manoil 273*215602a8SJiafei Pan napi_schedule(&v->napi); 274d4fd0404SClaudiu Manoil 275d4fd0404SClaudiu Manoil return IRQ_HANDLED; 276d4fd0404SClaudiu Manoil } 277d4fd0404SClaudiu Manoil 278d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget); 279d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 280d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit); 281d4fd0404SClaudiu Manoil 282ae0e6a5dSClaudiu Manoil static void enetc_rx_dim_work(struct work_struct *w) 283ae0e6a5dSClaudiu Manoil { 284ae0e6a5dSClaudiu Manoil struct dim *dim = container_of(w, struct dim, work); 285ae0e6a5dSClaudiu Manoil struct dim_cq_moder moder = 286ae0e6a5dSClaudiu Manoil net_dim_get_rx_moderation(dim->mode, dim->profile_ix); 287ae0e6a5dSClaudiu Manoil struct enetc_int_vector *v = 288ae0e6a5dSClaudiu Manoil container_of(dim, struct enetc_int_vector, rx_dim); 289ae0e6a5dSClaudiu Manoil 290ae0e6a5dSClaudiu Manoil v->rx_ictt = enetc_usecs_to_cycles(moder.usec); 291ae0e6a5dSClaudiu Manoil dim->state = DIM_START_MEASURE; 292ae0e6a5dSClaudiu Manoil } 293ae0e6a5dSClaudiu Manoil 294ae0e6a5dSClaudiu Manoil static void enetc_rx_net_dim(struct enetc_int_vector *v) 295ae0e6a5dSClaudiu Manoil { 296ae0e6a5dSClaudiu Manoil struct dim_sample dim_sample; 297ae0e6a5dSClaudiu Manoil 298ae0e6a5dSClaudiu Manoil v->comp_cnt++; 299ae0e6a5dSClaudiu Manoil 300ae0e6a5dSClaudiu Manoil if (!v->rx_napi_work) 301ae0e6a5dSClaudiu Manoil return; 302ae0e6a5dSClaudiu Manoil 303ae0e6a5dSClaudiu Manoil dim_update_sample(v->comp_cnt, 304ae0e6a5dSClaudiu Manoil v->rx_ring.stats.packets, 305ae0e6a5dSClaudiu Manoil v->rx_ring.stats.bytes, 306ae0e6a5dSClaudiu Manoil &dim_sample); 307ae0e6a5dSClaudiu Manoil net_dim(&v->rx_dim, dim_sample); 308ae0e6a5dSClaudiu Manoil } 309ae0e6a5dSClaudiu Manoil 310d4fd0404SClaudiu Manoil static int enetc_poll(struct napi_struct *napi, int budget) 311d4fd0404SClaudiu Manoil { 312d4fd0404SClaudiu Manoil struct enetc_int_vector 313d4fd0404SClaudiu Manoil *v = container_of(napi, struct enetc_int_vector, napi); 314d4fd0404SClaudiu Manoil bool complete = true; 315d4fd0404SClaudiu Manoil int work_done; 316d4fd0404SClaudiu Manoil int i; 317d4fd0404SClaudiu Manoil 318d4fd0404SClaudiu Manoil for (i = 0; i < v->count_tx_rings; i++) 319d4fd0404SClaudiu Manoil if (!enetc_clean_tx_ring(&v->tx_ring[i], budget)) 320d4fd0404SClaudiu Manoil complete = false; 321d4fd0404SClaudiu Manoil 322d4fd0404SClaudiu Manoil work_done = enetc_clean_rx_ring(&v->rx_ring, napi, budget); 323d4fd0404SClaudiu Manoil if (work_done == budget) 324d4fd0404SClaudiu Manoil complete = false; 325ae0e6a5dSClaudiu Manoil if (work_done) 326ae0e6a5dSClaudiu Manoil v->rx_napi_work = true; 327d4fd0404SClaudiu Manoil 328d4fd0404SClaudiu Manoil if (!complete) 329d4fd0404SClaudiu Manoil return budget; 330d4fd0404SClaudiu Manoil 331d4fd0404SClaudiu Manoil napi_complete_done(napi, work_done); 332d4fd0404SClaudiu Manoil 333ae0e6a5dSClaudiu Manoil if (likely(v->rx_dim_en)) 334ae0e6a5dSClaudiu Manoil enetc_rx_net_dim(v); 335ae0e6a5dSClaudiu Manoil 336ae0e6a5dSClaudiu Manoil v->rx_napi_work = false; 337ae0e6a5dSClaudiu Manoil 338d4fd0404SClaudiu Manoil /* enable interrupts */ 339d4fd0404SClaudiu Manoil enetc_wr_reg(v->rbier, ENETC_RBIER_RXTIE); 340d4fd0404SClaudiu Manoil 3410574e200SClaudiu Manoil for_each_set_bit(i, &v->tx_rings_map, ENETC_MAX_NUM_TXQS) 342d4fd0404SClaudiu Manoil enetc_wr_reg(v->tbier_base + ENETC_BDR_OFF(i), 343d4fd0404SClaudiu Manoil ENETC_TBIER_TXTIE); 344d4fd0404SClaudiu Manoil 345d4fd0404SClaudiu Manoil return work_done; 346d4fd0404SClaudiu Manoil } 347d4fd0404SClaudiu Manoil 348d4fd0404SClaudiu Manoil static int enetc_bd_ready_count(struct enetc_bdr *tx_ring, int ci) 349d4fd0404SClaudiu Manoil { 350d4fd0404SClaudiu Manoil int pi = enetc_rd_reg(tx_ring->tcir) & ENETC_TBCIR_IDX_MASK; 351d4fd0404SClaudiu Manoil 352d4fd0404SClaudiu Manoil return pi >= ci ? pi - ci : tx_ring->bd_count - ci + pi; 353d4fd0404SClaudiu Manoil } 354d4fd0404SClaudiu Manoil 355d3982312SY.b. Lu static void enetc_get_tx_tstamp(struct enetc_hw *hw, union enetc_tx_bd *txbd, 356d3982312SY.b. Lu u64 *tstamp) 357d3982312SY.b. Lu { 358cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 359d3982312SY.b. Lu 360d3982312SY.b. Lu lo = enetc_rd(hw, ENETC_SICTR0); 361d3982312SY.b. Lu hi = enetc_rd(hw, ENETC_SICTR1); 362cec4f328SY.b. Lu tstamp_lo = le32_to_cpu(txbd->wb.tstamp); 363cec4f328SY.b. Lu if (lo <= tstamp_lo) 364d3982312SY.b. Lu hi -= 1; 365cec4f328SY.b. Lu *tstamp = (u64)hi << 32 | tstamp_lo; 366d3982312SY.b. Lu } 367d3982312SY.b. Lu 368d3982312SY.b. Lu static void enetc_tstamp_tx(struct sk_buff *skb, u64 tstamp) 369d3982312SY.b. Lu { 370d3982312SY.b. Lu struct skb_shared_hwtstamps shhwtstamps; 371d3982312SY.b. Lu 372d3982312SY.b. Lu if (skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) { 373d3982312SY.b. Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 374d3982312SY.b. Lu shhwtstamps.hwtstamp = ns_to_ktime(tstamp); 375d3982312SY.b. Lu skb_tstamp_tx(skb, &shhwtstamps); 376d3982312SY.b. Lu } 377d3982312SY.b. Lu } 378d3982312SY.b. Lu 379d4fd0404SClaudiu Manoil static bool enetc_clean_tx_ring(struct enetc_bdr *tx_ring, int napi_budget) 380d4fd0404SClaudiu Manoil { 381d4fd0404SClaudiu Manoil struct net_device *ndev = tx_ring->ndev; 382d4fd0404SClaudiu Manoil int tx_frm_cnt = 0, tx_byte_cnt = 0; 383d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd; 384d4fd0404SClaudiu Manoil int i, bds_to_clean; 385d3982312SY.b. Lu bool do_tstamp; 386d3982312SY.b. Lu u64 tstamp = 0; 387d4fd0404SClaudiu Manoil 388d4fd0404SClaudiu Manoil i = tx_ring->next_to_clean; 389d4fd0404SClaudiu Manoil tx_swbd = &tx_ring->tx_swbd[i]; 390d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 391d4fd0404SClaudiu Manoil 392d3982312SY.b. Lu do_tstamp = false; 393d3982312SY.b. Lu 394d4fd0404SClaudiu Manoil while (bds_to_clean && tx_frm_cnt < ENETC_DEFAULT_TX_WORK) { 395d4fd0404SClaudiu Manoil bool is_eof = !!tx_swbd->skb; 396d4fd0404SClaudiu Manoil 397d3982312SY.b. Lu if (unlikely(tx_swbd->check_wb)) { 398d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 399d3982312SY.b. Lu union enetc_tx_bd *txbd; 400d3982312SY.b. Lu 401d3982312SY.b. Lu txbd = ENETC_TXBD(*tx_ring, i); 402d3982312SY.b. Lu 403d3982312SY.b. Lu if (txbd->flags & ENETC_TXBD_FLAGS_W && 404d3982312SY.b. Lu tx_swbd->do_tstamp) { 405d3982312SY.b. Lu enetc_get_tx_tstamp(&priv->si->hw, txbd, 406d3982312SY.b. Lu &tstamp); 407d3982312SY.b. Lu do_tstamp = true; 408d3982312SY.b. Lu } 409d3982312SY.b. Lu } 410d3982312SY.b. Lu 411f4a0be84SClaudiu Manoil if (likely(tx_swbd->dma)) 412d4fd0404SClaudiu Manoil enetc_unmap_tx_buff(tx_ring, tx_swbd); 413f4a0be84SClaudiu Manoil 414d4fd0404SClaudiu Manoil if (is_eof) { 415d3982312SY.b. Lu if (unlikely(do_tstamp)) { 416d3982312SY.b. Lu enetc_tstamp_tx(tx_swbd->skb, tstamp); 417d3982312SY.b. Lu do_tstamp = false; 418d3982312SY.b. Lu } 419d4fd0404SClaudiu Manoil napi_consume_skb(tx_swbd->skb, napi_budget); 420d4fd0404SClaudiu Manoil tx_swbd->skb = NULL; 421d4fd0404SClaudiu Manoil } 422d4fd0404SClaudiu Manoil 423d4fd0404SClaudiu Manoil tx_byte_cnt += tx_swbd->len; 424d4fd0404SClaudiu Manoil 425d4fd0404SClaudiu Manoil bds_to_clean--; 426d4fd0404SClaudiu Manoil tx_swbd++; 427d4fd0404SClaudiu Manoil i++; 428d4fd0404SClaudiu Manoil if (unlikely(i == tx_ring->bd_count)) { 429d4fd0404SClaudiu Manoil i = 0; 430d4fd0404SClaudiu Manoil tx_swbd = tx_ring->tx_swbd; 431d4fd0404SClaudiu Manoil } 432d4fd0404SClaudiu Manoil 433d4fd0404SClaudiu Manoil /* BD iteration loop end */ 434d4fd0404SClaudiu Manoil if (is_eof) { 435d4fd0404SClaudiu Manoil tx_frm_cnt++; 436d4fd0404SClaudiu Manoil /* re-arm interrupt source */ 437d4fd0404SClaudiu Manoil enetc_wr_reg(tx_ring->idr, BIT(tx_ring->index) | 438d4fd0404SClaudiu Manoil BIT(16 + tx_ring->index)); 439d4fd0404SClaudiu Manoil } 440d4fd0404SClaudiu Manoil 441d4fd0404SClaudiu Manoil if (unlikely(!bds_to_clean)) 442d4fd0404SClaudiu Manoil bds_to_clean = enetc_bd_ready_count(tx_ring, i); 443d4fd0404SClaudiu Manoil } 444d4fd0404SClaudiu Manoil 445d4fd0404SClaudiu Manoil tx_ring->next_to_clean = i; 446d4fd0404SClaudiu Manoil tx_ring->stats.packets += tx_frm_cnt; 447d4fd0404SClaudiu Manoil tx_ring->stats.bytes += tx_byte_cnt; 448d4fd0404SClaudiu Manoil 449d4fd0404SClaudiu Manoil if (unlikely(tx_frm_cnt && netif_carrier_ok(ndev) && 450d4fd0404SClaudiu Manoil __netif_subqueue_stopped(ndev, tx_ring->index) && 451d4fd0404SClaudiu Manoil (enetc_bd_unused(tx_ring) >= ENETC_TXBDS_MAX_NEEDED))) { 452d4fd0404SClaudiu Manoil netif_wake_subqueue(ndev, tx_ring->index); 453d4fd0404SClaudiu Manoil } 454d4fd0404SClaudiu Manoil 455d4fd0404SClaudiu Manoil return tx_frm_cnt != ENETC_DEFAULT_TX_WORK; 456d4fd0404SClaudiu Manoil } 457d4fd0404SClaudiu Manoil 458d4fd0404SClaudiu Manoil static bool enetc_new_page(struct enetc_bdr *rx_ring, 459d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 460d4fd0404SClaudiu Manoil { 461d4fd0404SClaudiu Manoil struct page *page; 462d4fd0404SClaudiu Manoil dma_addr_t addr; 463d4fd0404SClaudiu Manoil 464d4fd0404SClaudiu Manoil page = dev_alloc_page(); 465d4fd0404SClaudiu Manoil if (unlikely(!page)) 466d4fd0404SClaudiu Manoil return false; 467d4fd0404SClaudiu Manoil 468d4fd0404SClaudiu Manoil addr = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE); 469d4fd0404SClaudiu Manoil if (unlikely(dma_mapping_error(rx_ring->dev, addr))) { 470d4fd0404SClaudiu Manoil __free_page(page); 471d4fd0404SClaudiu Manoil 472d4fd0404SClaudiu Manoil return false; 473d4fd0404SClaudiu Manoil } 474d4fd0404SClaudiu Manoil 475d4fd0404SClaudiu Manoil rx_swbd->dma = addr; 476d4fd0404SClaudiu Manoil rx_swbd->page = page; 477d4fd0404SClaudiu Manoil rx_swbd->page_offset = ENETC_RXB_PAD; 478d4fd0404SClaudiu Manoil 479d4fd0404SClaudiu Manoil return true; 480d4fd0404SClaudiu Manoil } 481d4fd0404SClaudiu Manoil 482d4fd0404SClaudiu Manoil static int enetc_refill_rx_ring(struct enetc_bdr *rx_ring, const int buff_cnt) 483d4fd0404SClaudiu Manoil { 484d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd; 485d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 486d4fd0404SClaudiu Manoil int i, j; 487d4fd0404SClaudiu Manoil 488d4fd0404SClaudiu Manoil i = rx_ring->next_to_use; 489d4fd0404SClaudiu Manoil rx_swbd = &rx_ring->rx_swbd[i]; 490714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 491d4fd0404SClaudiu Manoil 492d4fd0404SClaudiu Manoil for (j = 0; j < buff_cnt; j++) { 493d4fd0404SClaudiu Manoil /* try reuse page */ 494d4fd0404SClaudiu Manoil if (unlikely(!rx_swbd->page)) { 495d4fd0404SClaudiu Manoil if (unlikely(!enetc_new_page(rx_ring, rx_swbd))) { 496d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 497d4fd0404SClaudiu Manoil break; 498d4fd0404SClaudiu Manoil } 499d4fd0404SClaudiu Manoil } 500d4fd0404SClaudiu Manoil 501d4fd0404SClaudiu Manoil /* update RxBD */ 502d4fd0404SClaudiu Manoil rxbd->w.addr = cpu_to_le64(rx_swbd->dma + 503d4fd0404SClaudiu Manoil rx_swbd->page_offset); 504d4fd0404SClaudiu Manoil /* clear 'R" as well */ 505d4fd0404SClaudiu Manoil rxbd->r.lstatus = 0; 506d4fd0404SClaudiu Manoil 507714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 508d4fd0404SClaudiu Manoil rx_swbd++; 509d4fd0404SClaudiu Manoil i++; 510d4fd0404SClaudiu Manoil if (unlikely(i == rx_ring->bd_count)) { 511d4fd0404SClaudiu Manoil i = 0; 512d4fd0404SClaudiu Manoil rx_swbd = rx_ring->rx_swbd; 513d4fd0404SClaudiu Manoil } 514d4fd0404SClaudiu Manoil } 515d4fd0404SClaudiu Manoil 516d4fd0404SClaudiu Manoil if (likely(j)) { 517d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = i; /* keep track from page reuse */ 518d4fd0404SClaudiu Manoil rx_ring->next_to_use = i; 519d4fd0404SClaudiu Manoil /* update ENETC's consumer index */ 520d4fd0404SClaudiu Manoil enetc_wr_reg(rx_ring->rcir, i); 521d4fd0404SClaudiu Manoil } 522d4fd0404SClaudiu Manoil 523d4fd0404SClaudiu Manoil return j; 524d4fd0404SClaudiu Manoil } 525d4fd0404SClaudiu Manoil 526434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 527d3982312SY.b. Lu static void enetc_get_rx_tstamp(struct net_device *ndev, 528d3982312SY.b. Lu union enetc_rx_bd *rxbd, 529d3982312SY.b. Lu struct sk_buff *skb) 530d3982312SY.b. Lu { 531d3982312SY.b. Lu struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb); 532d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 533d3982312SY.b. Lu struct enetc_hw *hw = &priv->si->hw; 534cec4f328SY.b. Lu u32 lo, hi, tstamp_lo; 535d3982312SY.b. Lu u64 tstamp; 536d3982312SY.b. Lu 537cec4f328SY.b. Lu if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_TSTMP) { 538d3982312SY.b. Lu lo = enetc_rd(hw, ENETC_SICTR0); 539d3982312SY.b. Lu hi = enetc_rd(hw, ENETC_SICTR1); 540434cebabSClaudiu Manoil rxbd = enetc_rxbd_ext(rxbd); 541434cebabSClaudiu Manoil tstamp_lo = le32_to_cpu(rxbd->ext.tstamp); 542cec4f328SY.b. Lu if (lo <= tstamp_lo) 543d3982312SY.b. Lu hi -= 1; 544d3982312SY.b. Lu 545cec4f328SY.b. Lu tstamp = (u64)hi << 32 | tstamp_lo; 546d3982312SY.b. Lu memset(shhwtstamps, 0, sizeof(*shhwtstamps)); 547d3982312SY.b. Lu shhwtstamps->hwtstamp = ns_to_ktime(tstamp); 548d3982312SY.b. Lu } 549d3982312SY.b. Lu } 550d3982312SY.b. Lu #endif 551d3982312SY.b. Lu 552d4fd0404SClaudiu Manoil static void enetc_get_offloads(struct enetc_bdr *rx_ring, 553d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd, struct sk_buff *skb) 554d4fd0404SClaudiu Manoil { 555434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 556d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(rx_ring->ndev); 557d3982312SY.b. Lu #endif 558d3982312SY.b. Lu /* TODO: hashing */ 559d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_RXCSUM) { 560d4fd0404SClaudiu Manoil u16 inet_csum = le16_to_cpu(rxbd->r.inet_csum); 561d4fd0404SClaudiu Manoil 562d4fd0404SClaudiu Manoil skb->csum = csum_unfold((__force __sum16)~htons(inet_csum)); 563d4fd0404SClaudiu Manoil skb->ip_summed = CHECKSUM_COMPLETE; 564d4fd0404SClaudiu Manoil } 565d4fd0404SClaudiu Manoil 566d4fd0404SClaudiu Manoil /* copy VLAN to skb, if one is extracted, for now we assume it's a 567d4fd0404SClaudiu Manoil * standard TPID, but HW also supports custom values 568d4fd0404SClaudiu Manoil */ 569d4fd0404SClaudiu Manoil if (le16_to_cpu(rxbd->r.flags) & ENETC_RXBD_FLAG_VLAN) 570d4fd0404SClaudiu Manoil __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), 571d4fd0404SClaudiu Manoil le16_to_cpu(rxbd->r.vlan_opt)); 572434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 573d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_RX_TSTAMP) 574d3982312SY.b. Lu enetc_get_rx_tstamp(rx_ring->ndev, rxbd, skb); 575d3982312SY.b. Lu #endif 576d4fd0404SClaudiu Manoil } 577d4fd0404SClaudiu Manoil 578d4fd0404SClaudiu Manoil static void enetc_process_skb(struct enetc_bdr *rx_ring, 579d4fd0404SClaudiu Manoil struct sk_buff *skb) 580d4fd0404SClaudiu Manoil { 581d4fd0404SClaudiu Manoil skb_record_rx_queue(skb, rx_ring->index); 582d4fd0404SClaudiu Manoil skb->protocol = eth_type_trans(skb, rx_ring->ndev); 583d4fd0404SClaudiu Manoil } 584d4fd0404SClaudiu Manoil 585d4fd0404SClaudiu Manoil static bool enetc_page_reusable(struct page *page) 586d4fd0404SClaudiu Manoil { 587d4fd0404SClaudiu Manoil return (!page_is_pfmemalloc(page) && page_ref_count(page) == 1); 588d4fd0404SClaudiu Manoil } 589d4fd0404SClaudiu Manoil 590d4fd0404SClaudiu Manoil static void enetc_reuse_page(struct enetc_bdr *rx_ring, 591d4fd0404SClaudiu Manoil struct enetc_rx_swbd *old) 592d4fd0404SClaudiu Manoil { 593d4fd0404SClaudiu Manoil struct enetc_rx_swbd *new; 594d4fd0404SClaudiu Manoil 595d4fd0404SClaudiu Manoil new = &rx_ring->rx_swbd[rx_ring->next_to_alloc]; 596d4fd0404SClaudiu Manoil 597d4fd0404SClaudiu Manoil /* next buf that may reuse a page */ 598d4fd0404SClaudiu Manoil enetc_bdr_idx_inc(rx_ring, &rx_ring->next_to_alloc); 599d4fd0404SClaudiu Manoil 600d4fd0404SClaudiu Manoil /* copy page reference */ 601d4fd0404SClaudiu Manoil *new = *old; 602d4fd0404SClaudiu Manoil } 603d4fd0404SClaudiu Manoil 604d4fd0404SClaudiu Manoil static struct enetc_rx_swbd *enetc_get_rx_buff(struct enetc_bdr *rx_ring, 605d4fd0404SClaudiu Manoil int i, u16 size) 606d4fd0404SClaudiu Manoil { 607d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 608d4fd0404SClaudiu Manoil 609d4fd0404SClaudiu Manoil dma_sync_single_range_for_cpu(rx_ring->dev, rx_swbd->dma, 610d4fd0404SClaudiu Manoil rx_swbd->page_offset, 611d4fd0404SClaudiu Manoil size, DMA_FROM_DEVICE); 612d4fd0404SClaudiu Manoil return rx_swbd; 613d4fd0404SClaudiu Manoil } 614d4fd0404SClaudiu Manoil 615d4fd0404SClaudiu Manoil static void enetc_put_rx_buff(struct enetc_bdr *rx_ring, 616d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd) 617d4fd0404SClaudiu Manoil { 618d4fd0404SClaudiu Manoil if (likely(enetc_page_reusable(rx_swbd->page))) { 619d4fd0404SClaudiu Manoil rx_swbd->page_offset ^= ENETC_RXB_TRUESIZE; 620d4fd0404SClaudiu Manoil page_ref_inc(rx_swbd->page); 621d4fd0404SClaudiu Manoil 622d4fd0404SClaudiu Manoil enetc_reuse_page(rx_ring, rx_swbd); 623d4fd0404SClaudiu Manoil 624d4fd0404SClaudiu Manoil /* sync for use by the device */ 625d4fd0404SClaudiu Manoil dma_sync_single_range_for_device(rx_ring->dev, rx_swbd->dma, 626d4fd0404SClaudiu Manoil rx_swbd->page_offset, 627d4fd0404SClaudiu Manoil ENETC_RXB_DMA_SIZE, 628d4fd0404SClaudiu Manoil DMA_FROM_DEVICE); 629d4fd0404SClaudiu Manoil } else { 630d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 631d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 632d4fd0404SClaudiu Manoil } 633d4fd0404SClaudiu Manoil 634d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 635d4fd0404SClaudiu Manoil } 636d4fd0404SClaudiu Manoil 637d4fd0404SClaudiu Manoil static struct sk_buff *enetc_map_rx_buff_to_skb(struct enetc_bdr *rx_ring, 638d4fd0404SClaudiu Manoil int i, u16 size) 639d4fd0404SClaudiu Manoil { 640d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 641d4fd0404SClaudiu Manoil struct sk_buff *skb; 642d4fd0404SClaudiu Manoil void *ba; 643d4fd0404SClaudiu Manoil 644d4fd0404SClaudiu Manoil ba = page_address(rx_swbd->page) + rx_swbd->page_offset; 645d4fd0404SClaudiu Manoil skb = build_skb(ba - ENETC_RXB_PAD, ENETC_RXB_TRUESIZE); 646d4fd0404SClaudiu Manoil if (unlikely(!skb)) { 647d4fd0404SClaudiu Manoil rx_ring->stats.rx_alloc_errs++; 648d4fd0404SClaudiu Manoil return NULL; 649d4fd0404SClaudiu Manoil } 650d4fd0404SClaudiu Manoil 651d4fd0404SClaudiu Manoil skb_reserve(skb, ENETC_RXB_PAD); 652d4fd0404SClaudiu Manoil __skb_put(skb, size); 653d4fd0404SClaudiu Manoil 654d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 655d4fd0404SClaudiu Manoil 656d4fd0404SClaudiu Manoil return skb; 657d4fd0404SClaudiu Manoil } 658d4fd0404SClaudiu Manoil 659d4fd0404SClaudiu Manoil static void enetc_add_rx_buff_to_skb(struct enetc_bdr *rx_ring, int i, 660d4fd0404SClaudiu Manoil u16 size, struct sk_buff *skb) 661d4fd0404SClaudiu Manoil { 662d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = enetc_get_rx_buff(rx_ring, i, size); 663d4fd0404SClaudiu Manoil 664d4fd0404SClaudiu Manoil skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_swbd->page, 665d4fd0404SClaudiu Manoil rx_swbd->page_offset, size, ENETC_RXB_TRUESIZE); 666d4fd0404SClaudiu Manoil 667d4fd0404SClaudiu Manoil enetc_put_rx_buff(rx_ring, rx_swbd); 668d4fd0404SClaudiu Manoil } 669d4fd0404SClaudiu Manoil 670d4fd0404SClaudiu Manoil #define ENETC_RXBD_BUNDLE 16 /* # of BDs to update at once */ 671d4fd0404SClaudiu Manoil 672d4fd0404SClaudiu Manoil static int enetc_clean_rx_ring(struct enetc_bdr *rx_ring, 673d4fd0404SClaudiu Manoil struct napi_struct *napi, int work_limit) 674d4fd0404SClaudiu Manoil { 675d4fd0404SClaudiu Manoil int rx_frm_cnt = 0, rx_byte_cnt = 0; 676d4fd0404SClaudiu Manoil int cleaned_cnt, i; 677d4fd0404SClaudiu Manoil 678d4fd0404SClaudiu Manoil cleaned_cnt = enetc_bd_unused(rx_ring); 679d4fd0404SClaudiu Manoil /* next descriptor to process */ 680d4fd0404SClaudiu Manoil i = rx_ring->next_to_clean; 681d4fd0404SClaudiu Manoil 682d4fd0404SClaudiu Manoil while (likely(rx_frm_cnt < work_limit)) { 683d4fd0404SClaudiu Manoil union enetc_rx_bd *rxbd; 684d4fd0404SClaudiu Manoil struct sk_buff *skb; 685d4fd0404SClaudiu Manoil u32 bd_status; 686d4fd0404SClaudiu Manoil u16 size; 687d4fd0404SClaudiu Manoil 688d4fd0404SClaudiu Manoil if (cleaned_cnt >= ENETC_RXBD_BUNDLE) { 689d4fd0404SClaudiu Manoil int count = enetc_refill_rx_ring(rx_ring, cleaned_cnt); 690d4fd0404SClaudiu Manoil 691d4fd0404SClaudiu Manoil cleaned_cnt -= count; 692d4fd0404SClaudiu Manoil } 693d4fd0404SClaudiu Manoil 694714239acSClaudiu Manoil rxbd = enetc_rxbd(rx_ring, i); 695d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 696d4fd0404SClaudiu Manoil if (!bd_status) 697d4fd0404SClaudiu Manoil break; 698d4fd0404SClaudiu Manoil 699d4fd0404SClaudiu Manoil enetc_wr_reg(rx_ring->idr, BIT(rx_ring->index)); 700d4fd0404SClaudiu Manoil dma_rmb(); /* for reading other rxbd fields */ 701d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 702d4fd0404SClaudiu Manoil skb = enetc_map_rx_buff_to_skb(rx_ring, i, size); 703d4fd0404SClaudiu Manoil if (!skb) 704d4fd0404SClaudiu Manoil break; 705d4fd0404SClaudiu Manoil 706d4fd0404SClaudiu Manoil enetc_get_offloads(rx_ring, rxbd, skb); 707d4fd0404SClaudiu Manoil 708d4fd0404SClaudiu Manoil cleaned_cnt++; 709714239acSClaudiu Manoil 710714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 711714239acSClaudiu Manoil if (unlikely(++i == rx_ring->bd_count)) 712d4fd0404SClaudiu Manoil i = 0; 713d4fd0404SClaudiu Manoil 714d4fd0404SClaudiu Manoil if (unlikely(bd_status & 715d4fd0404SClaudiu Manoil ENETC_RXBD_LSTATUS(ENETC_RXBD_ERR_MASK))) { 716d4fd0404SClaudiu Manoil dev_kfree_skb(skb); 717d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 718d4fd0404SClaudiu Manoil dma_rmb(); 719d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 720714239acSClaudiu Manoil 721714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 722714239acSClaudiu Manoil if (unlikely(++i == rx_ring->bd_count)) 723d4fd0404SClaudiu Manoil i = 0; 724d4fd0404SClaudiu Manoil } 725d4fd0404SClaudiu Manoil 726d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_dropped++; 727d4fd0404SClaudiu Manoil rx_ring->ndev->stats.rx_errors++; 728d4fd0404SClaudiu Manoil 729d4fd0404SClaudiu Manoil break; 730d4fd0404SClaudiu Manoil } 731d4fd0404SClaudiu Manoil 732d4fd0404SClaudiu Manoil /* not last BD in frame? */ 733d4fd0404SClaudiu Manoil while (!(bd_status & ENETC_RXBD_LSTATUS_F)) { 734d4fd0404SClaudiu Manoil bd_status = le32_to_cpu(rxbd->r.lstatus); 735d4fd0404SClaudiu Manoil size = ENETC_RXB_DMA_SIZE; 736d4fd0404SClaudiu Manoil 737d4fd0404SClaudiu Manoil if (bd_status & ENETC_RXBD_LSTATUS_F) { 738d4fd0404SClaudiu Manoil dma_rmb(); 739d4fd0404SClaudiu Manoil size = le16_to_cpu(rxbd->r.buf_len); 740d4fd0404SClaudiu Manoil } 741d4fd0404SClaudiu Manoil 742d4fd0404SClaudiu Manoil enetc_add_rx_buff_to_skb(rx_ring, i, size, skb); 743d4fd0404SClaudiu Manoil 744d4fd0404SClaudiu Manoil cleaned_cnt++; 745714239acSClaudiu Manoil 746714239acSClaudiu Manoil rxbd = enetc_rxbd_next(rx_ring, rxbd, i); 747714239acSClaudiu Manoil if (unlikely(++i == rx_ring->bd_count)) 748d4fd0404SClaudiu Manoil i = 0; 749d4fd0404SClaudiu Manoil } 750d4fd0404SClaudiu Manoil 751d4fd0404SClaudiu Manoil rx_byte_cnt += skb->len; 752d4fd0404SClaudiu Manoil 753d4fd0404SClaudiu Manoil enetc_process_skb(rx_ring, skb); 754d4fd0404SClaudiu Manoil 755d4fd0404SClaudiu Manoil napi_gro_receive(napi, skb); 756d4fd0404SClaudiu Manoil 757d4fd0404SClaudiu Manoil rx_frm_cnt++; 758d4fd0404SClaudiu Manoil } 759d4fd0404SClaudiu Manoil 760d4fd0404SClaudiu Manoil rx_ring->next_to_clean = i; 761d4fd0404SClaudiu Manoil 762d4fd0404SClaudiu Manoil rx_ring->stats.packets += rx_frm_cnt; 763d4fd0404SClaudiu Manoil rx_ring->stats.bytes += rx_byte_cnt; 764d4fd0404SClaudiu Manoil 765d4fd0404SClaudiu Manoil return rx_frm_cnt; 766d4fd0404SClaudiu Manoil } 767d4fd0404SClaudiu Manoil 768d4fd0404SClaudiu Manoil /* Probing and Init */ 769d382563fSClaudiu Manoil #define ENETC_MAX_RFS_SIZE 64 770d4fd0404SClaudiu Manoil void enetc_get_si_caps(struct enetc_si *si) 771d4fd0404SClaudiu Manoil { 772d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 773d4fd0404SClaudiu Manoil u32 val; 774d4fd0404SClaudiu Manoil 775d4fd0404SClaudiu Manoil /* find out how many of various resources we have to work with */ 776d4fd0404SClaudiu Manoil val = enetc_rd(hw, ENETC_SICAPR0); 777d4fd0404SClaudiu Manoil si->num_rx_rings = (val >> 16) & 0xff; 778d4fd0404SClaudiu Manoil si->num_tx_rings = val & 0xff; 779d382563fSClaudiu Manoil 780d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIRFSCAPR); 781d382563fSClaudiu Manoil si->num_fs_entries = ENETC_SIRFSCAPR_GET_NUM_RFS(val); 782d382563fSClaudiu Manoil si->num_fs_entries = min(si->num_fs_entries, ENETC_MAX_RFS_SIZE); 783d382563fSClaudiu Manoil 784d382563fSClaudiu Manoil si->num_rss = 0; 785d382563fSClaudiu Manoil val = enetc_rd(hw, ENETC_SIPCAPR0); 786d382563fSClaudiu Manoil if (val & ENETC_SIPCAPR0_RSS) { 7872e47cb41SPo Liu u32 rss; 7882e47cb41SPo Liu 7892e47cb41SPo Liu rss = enetc_rd(hw, ENETC_SIRSSCAPR); 7902e47cb41SPo Liu si->num_rss = ENETC_SIRSSCAPR_GET_NUM_RSS(rss); 791d382563fSClaudiu Manoil } 7922e47cb41SPo Liu 7932e47cb41SPo Liu if (val & ENETC_SIPCAPR0_QBV) 7942e47cb41SPo Liu si->hw_features |= ENETC_SI_F_QBV; 79579e49982SPo Liu 79679e49982SPo Liu if (val & ENETC_SIPCAPR0_PSFP) 79779e49982SPo Liu si->hw_features |= ENETC_SI_F_PSFP; 798d4fd0404SClaudiu Manoil } 799d4fd0404SClaudiu Manoil 800d4fd0404SClaudiu Manoil static int enetc_dma_alloc_bdr(struct enetc_bdr *r, size_t bd_size) 801d4fd0404SClaudiu Manoil { 802d4fd0404SClaudiu Manoil r->bd_base = dma_alloc_coherent(r->dev, r->bd_count * bd_size, 803d4fd0404SClaudiu Manoil &r->bd_dma_base, GFP_KERNEL); 804d4fd0404SClaudiu Manoil if (!r->bd_base) 805d4fd0404SClaudiu Manoil return -ENOMEM; 806d4fd0404SClaudiu Manoil 807d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 808d4fd0404SClaudiu Manoil if (!IS_ALIGNED(r->bd_dma_base, 128)) { 809d4fd0404SClaudiu Manoil dma_free_coherent(r->dev, r->bd_count * bd_size, r->bd_base, 810d4fd0404SClaudiu Manoil r->bd_dma_base); 811d4fd0404SClaudiu Manoil return -EINVAL; 812d4fd0404SClaudiu Manoil } 813d4fd0404SClaudiu Manoil 814d4fd0404SClaudiu Manoil return 0; 815d4fd0404SClaudiu Manoil } 816d4fd0404SClaudiu Manoil 817d4fd0404SClaudiu Manoil static int enetc_alloc_txbdr(struct enetc_bdr *txr) 818d4fd0404SClaudiu Manoil { 819d4fd0404SClaudiu Manoil int err; 820d4fd0404SClaudiu Manoil 821d4fd0404SClaudiu Manoil txr->tx_swbd = vzalloc(txr->bd_count * sizeof(struct enetc_tx_swbd)); 822d4fd0404SClaudiu Manoil if (!txr->tx_swbd) 823d4fd0404SClaudiu Manoil return -ENOMEM; 824d4fd0404SClaudiu Manoil 825d4fd0404SClaudiu Manoil err = enetc_dma_alloc_bdr(txr, sizeof(union enetc_tx_bd)); 826d4fd0404SClaudiu Manoil if (err) { 827d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 828d4fd0404SClaudiu Manoil return err; 829d4fd0404SClaudiu Manoil } 830d4fd0404SClaudiu Manoil 831d4fd0404SClaudiu Manoil txr->next_to_clean = 0; 832d4fd0404SClaudiu Manoil txr->next_to_use = 0; 833d4fd0404SClaudiu Manoil 834d4fd0404SClaudiu Manoil return 0; 835d4fd0404SClaudiu Manoil } 836d4fd0404SClaudiu Manoil 837d4fd0404SClaudiu Manoil static void enetc_free_txbdr(struct enetc_bdr *txr) 838d4fd0404SClaudiu Manoil { 839d4fd0404SClaudiu Manoil int size, i; 840d4fd0404SClaudiu Manoil 841d4fd0404SClaudiu Manoil for (i = 0; i < txr->bd_count; i++) 842d4fd0404SClaudiu Manoil enetc_free_tx_skb(txr, &txr->tx_swbd[i]); 843d4fd0404SClaudiu Manoil 844d4fd0404SClaudiu Manoil size = txr->bd_count * sizeof(union enetc_tx_bd); 845d4fd0404SClaudiu Manoil 846d4fd0404SClaudiu Manoil dma_free_coherent(txr->dev, size, txr->bd_base, txr->bd_dma_base); 847d4fd0404SClaudiu Manoil txr->bd_base = NULL; 848d4fd0404SClaudiu Manoil 849d4fd0404SClaudiu Manoil vfree(txr->tx_swbd); 850d4fd0404SClaudiu Manoil txr->tx_swbd = NULL; 851d4fd0404SClaudiu Manoil } 852d4fd0404SClaudiu Manoil 853d4fd0404SClaudiu Manoil static int enetc_alloc_tx_resources(struct enetc_ndev_priv *priv) 854d4fd0404SClaudiu Manoil { 855d4fd0404SClaudiu Manoil int i, err; 856d4fd0404SClaudiu Manoil 857d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 858d4fd0404SClaudiu Manoil err = enetc_alloc_txbdr(priv->tx_ring[i]); 859d4fd0404SClaudiu Manoil 860d4fd0404SClaudiu Manoil if (err) 861d4fd0404SClaudiu Manoil goto fail; 862d4fd0404SClaudiu Manoil } 863d4fd0404SClaudiu Manoil 864d4fd0404SClaudiu Manoil return 0; 865d4fd0404SClaudiu Manoil 866d4fd0404SClaudiu Manoil fail: 867d4fd0404SClaudiu Manoil while (i-- > 0) 868d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 869d4fd0404SClaudiu Manoil 870d4fd0404SClaudiu Manoil return err; 871d4fd0404SClaudiu Manoil } 872d4fd0404SClaudiu Manoil 873d4fd0404SClaudiu Manoil static void enetc_free_tx_resources(struct enetc_ndev_priv *priv) 874d4fd0404SClaudiu Manoil { 875d4fd0404SClaudiu Manoil int i; 876d4fd0404SClaudiu Manoil 877d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 878d4fd0404SClaudiu Manoil enetc_free_txbdr(priv->tx_ring[i]); 879d4fd0404SClaudiu Manoil } 880d4fd0404SClaudiu Manoil 881434cebabSClaudiu Manoil static int enetc_alloc_rxbdr(struct enetc_bdr *rxr, bool extended) 882d4fd0404SClaudiu Manoil { 883434cebabSClaudiu Manoil size_t size = sizeof(union enetc_rx_bd); 884d4fd0404SClaudiu Manoil int err; 885d4fd0404SClaudiu Manoil 886d4fd0404SClaudiu Manoil rxr->rx_swbd = vzalloc(rxr->bd_count * sizeof(struct enetc_rx_swbd)); 887d4fd0404SClaudiu Manoil if (!rxr->rx_swbd) 888d4fd0404SClaudiu Manoil return -ENOMEM; 889d4fd0404SClaudiu Manoil 890434cebabSClaudiu Manoil if (extended) 891434cebabSClaudiu Manoil size *= 2; 892434cebabSClaudiu Manoil 893434cebabSClaudiu Manoil err = enetc_dma_alloc_bdr(rxr, size); 894d4fd0404SClaudiu Manoil if (err) { 895d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 896d4fd0404SClaudiu Manoil return err; 897d4fd0404SClaudiu Manoil } 898d4fd0404SClaudiu Manoil 899d4fd0404SClaudiu Manoil rxr->next_to_clean = 0; 900d4fd0404SClaudiu Manoil rxr->next_to_use = 0; 901d4fd0404SClaudiu Manoil rxr->next_to_alloc = 0; 902434cebabSClaudiu Manoil rxr->ext_en = extended; 903d4fd0404SClaudiu Manoil 904d4fd0404SClaudiu Manoil return 0; 905d4fd0404SClaudiu Manoil } 906d4fd0404SClaudiu Manoil 907d4fd0404SClaudiu Manoil static void enetc_free_rxbdr(struct enetc_bdr *rxr) 908d4fd0404SClaudiu Manoil { 909d4fd0404SClaudiu Manoil int size; 910d4fd0404SClaudiu Manoil 911d4fd0404SClaudiu Manoil size = rxr->bd_count * sizeof(union enetc_rx_bd); 912d4fd0404SClaudiu Manoil 913d4fd0404SClaudiu Manoil dma_free_coherent(rxr->dev, size, rxr->bd_base, rxr->bd_dma_base); 914d4fd0404SClaudiu Manoil rxr->bd_base = NULL; 915d4fd0404SClaudiu Manoil 916d4fd0404SClaudiu Manoil vfree(rxr->rx_swbd); 917d4fd0404SClaudiu Manoil rxr->rx_swbd = NULL; 918d4fd0404SClaudiu Manoil } 919d4fd0404SClaudiu Manoil 920d4fd0404SClaudiu Manoil static int enetc_alloc_rx_resources(struct enetc_ndev_priv *priv) 921d4fd0404SClaudiu Manoil { 922434cebabSClaudiu Manoil bool extended = !!(priv->active_offloads & ENETC_F_RX_TSTAMP); 923d4fd0404SClaudiu Manoil int i, err; 924d4fd0404SClaudiu Manoil 925d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 926434cebabSClaudiu Manoil err = enetc_alloc_rxbdr(priv->rx_ring[i], extended); 927d4fd0404SClaudiu Manoil 928d4fd0404SClaudiu Manoil if (err) 929d4fd0404SClaudiu Manoil goto fail; 930d4fd0404SClaudiu Manoil } 931d4fd0404SClaudiu Manoil 932d4fd0404SClaudiu Manoil return 0; 933d4fd0404SClaudiu Manoil 934d4fd0404SClaudiu Manoil fail: 935d4fd0404SClaudiu Manoil while (i-- > 0) 936d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 937d4fd0404SClaudiu Manoil 938d4fd0404SClaudiu Manoil return err; 939d4fd0404SClaudiu Manoil } 940d4fd0404SClaudiu Manoil 941d4fd0404SClaudiu Manoil static void enetc_free_rx_resources(struct enetc_ndev_priv *priv) 942d4fd0404SClaudiu Manoil { 943d4fd0404SClaudiu Manoil int i; 944d4fd0404SClaudiu Manoil 945d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 946d4fd0404SClaudiu Manoil enetc_free_rxbdr(priv->rx_ring[i]); 947d4fd0404SClaudiu Manoil } 948d4fd0404SClaudiu Manoil 949d4fd0404SClaudiu Manoil static void enetc_free_tx_ring(struct enetc_bdr *tx_ring) 950d4fd0404SClaudiu Manoil { 951d4fd0404SClaudiu Manoil int i; 952d4fd0404SClaudiu Manoil 953d4fd0404SClaudiu Manoil if (!tx_ring->tx_swbd) 954d4fd0404SClaudiu Manoil return; 955d4fd0404SClaudiu Manoil 956d4fd0404SClaudiu Manoil for (i = 0; i < tx_ring->bd_count; i++) { 957d4fd0404SClaudiu Manoil struct enetc_tx_swbd *tx_swbd = &tx_ring->tx_swbd[i]; 958d4fd0404SClaudiu Manoil 959d4fd0404SClaudiu Manoil enetc_free_tx_skb(tx_ring, tx_swbd); 960d4fd0404SClaudiu Manoil } 961d4fd0404SClaudiu Manoil 962d4fd0404SClaudiu Manoil tx_ring->next_to_clean = 0; 963d4fd0404SClaudiu Manoil tx_ring->next_to_use = 0; 964d4fd0404SClaudiu Manoil } 965d4fd0404SClaudiu Manoil 966d4fd0404SClaudiu Manoil static void enetc_free_rx_ring(struct enetc_bdr *rx_ring) 967d4fd0404SClaudiu Manoil { 968d4fd0404SClaudiu Manoil int i; 969d4fd0404SClaudiu Manoil 970d4fd0404SClaudiu Manoil if (!rx_ring->rx_swbd) 971d4fd0404SClaudiu Manoil return; 972d4fd0404SClaudiu Manoil 973d4fd0404SClaudiu Manoil for (i = 0; i < rx_ring->bd_count; i++) { 974d4fd0404SClaudiu Manoil struct enetc_rx_swbd *rx_swbd = &rx_ring->rx_swbd[i]; 975d4fd0404SClaudiu Manoil 976d4fd0404SClaudiu Manoil if (!rx_swbd->page) 977d4fd0404SClaudiu Manoil continue; 978d4fd0404SClaudiu Manoil 979d4fd0404SClaudiu Manoil dma_unmap_page(rx_ring->dev, rx_swbd->dma, 980d4fd0404SClaudiu Manoil PAGE_SIZE, DMA_FROM_DEVICE); 981d4fd0404SClaudiu Manoil __free_page(rx_swbd->page); 982d4fd0404SClaudiu Manoil rx_swbd->page = NULL; 983d4fd0404SClaudiu Manoil } 984d4fd0404SClaudiu Manoil 985d4fd0404SClaudiu Manoil rx_ring->next_to_clean = 0; 986d4fd0404SClaudiu Manoil rx_ring->next_to_use = 0; 987d4fd0404SClaudiu Manoil rx_ring->next_to_alloc = 0; 988d4fd0404SClaudiu Manoil } 989d4fd0404SClaudiu Manoil 990d4fd0404SClaudiu Manoil static void enetc_free_rxtx_rings(struct enetc_ndev_priv *priv) 991d4fd0404SClaudiu Manoil { 992d4fd0404SClaudiu Manoil int i; 993d4fd0404SClaudiu Manoil 994d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 995d4fd0404SClaudiu Manoil enetc_free_rx_ring(priv->rx_ring[i]); 996d4fd0404SClaudiu Manoil 997d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 998d4fd0404SClaudiu Manoil enetc_free_tx_ring(priv->tx_ring[i]); 999d4fd0404SClaudiu Manoil } 1000d4fd0404SClaudiu Manoil 1001d4fd0404SClaudiu Manoil static int enetc_alloc_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 1002d4fd0404SClaudiu Manoil { 1003d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 1004d4fd0404SClaudiu Manoil 1005d4fd0404SClaudiu Manoil cbdr->bd_base = dma_alloc_coherent(dev, size, &cbdr->bd_dma_base, 1006d4fd0404SClaudiu Manoil GFP_KERNEL); 1007d4fd0404SClaudiu Manoil if (!cbdr->bd_base) 1008d4fd0404SClaudiu Manoil return -ENOMEM; 1009d4fd0404SClaudiu Manoil 1010d4fd0404SClaudiu Manoil /* h/w requires 128B alignment */ 1011d4fd0404SClaudiu Manoil if (!IS_ALIGNED(cbdr->bd_dma_base, 128)) { 1012d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 1013d4fd0404SClaudiu Manoil return -EINVAL; 1014d4fd0404SClaudiu Manoil } 1015d4fd0404SClaudiu Manoil 1016d4fd0404SClaudiu Manoil cbdr->next_to_clean = 0; 1017d4fd0404SClaudiu Manoil cbdr->next_to_use = 0; 1018d4fd0404SClaudiu Manoil 1019d4fd0404SClaudiu Manoil return 0; 1020d4fd0404SClaudiu Manoil } 1021d4fd0404SClaudiu Manoil 1022d4fd0404SClaudiu Manoil static void enetc_free_cbdr(struct device *dev, struct enetc_cbdr *cbdr) 1023d4fd0404SClaudiu Manoil { 1024d4fd0404SClaudiu Manoil int size = cbdr->bd_count * sizeof(struct enetc_cbd); 1025d4fd0404SClaudiu Manoil 1026d4fd0404SClaudiu Manoil dma_free_coherent(dev, size, cbdr->bd_base, cbdr->bd_dma_base); 1027d4fd0404SClaudiu Manoil cbdr->bd_base = NULL; 1028d4fd0404SClaudiu Manoil } 1029d4fd0404SClaudiu Manoil 1030d4fd0404SClaudiu Manoil static void enetc_setup_cbdr(struct enetc_hw *hw, struct enetc_cbdr *cbdr) 1031d4fd0404SClaudiu Manoil { 1032d4fd0404SClaudiu Manoil /* set CBDR cache attributes */ 1033d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR2, 1034d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1035d4fd0404SClaudiu Manoil 1036d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR0, lower_32_bits(cbdr->bd_dma_base)); 1037d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRBAR1, upper_32_bits(cbdr->bd_dma_base)); 1038d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRLENR, ENETC_RTBLENR_LEN(cbdr->bd_count)); 1039d4fd0404SClaudiu Manoil 1040d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRPIR, 0); 1041d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRCIR, 0); 1042d4fd0404SClaudiu Manoil 1043d4fd0404SClaudiu Manoil /* enable ring */ 1044d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, BIT(31)); 1045d4fd0404SClaudiu Manoil 1046d4fd0404SClaudiu Manoil cbdr->pir = hw->reg + ENETC_SICBDRPIR; 1047d4fd0404SClaudiu Manoil cbdr->cir = hw->reg + ENETC_SICBDRCIR; 1048d4fd0404SClaudiu Manoil } 1049d4fd0404SClaudiu Manoil 1050d4fd0404SClaudiu Manoil static void enetc_clear_cbdr(struct enetc_hw *hw) 1051d4fd0404SClaudiu Manoil { 1052d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICBDRMR, 0); 1053d4fd0404SClaudiu Manoil } 1054d4fd0404SClaudiu Manoil 1055d382563fSClaudiu Manoil static int enetc_setup_default_rss_table(struct enetc_si *si, int num_groups) 1056d382563fSClaudiu Manoil { 1057d382563fSClaudiu Manoil int *rss_table; 1058d382563fSClaudiu Manoil int i; 1059d382563fSClaudiu Manoil 1060d382563fSClaudiu Manoil rss_table = kmalloc_array(si->num_rss, sizeof(*rss_table), GFP_KERNEL); 1061d382563fSClaudiu Manoil if (!rss_table) 1062d382563fSClaudiu Manoil return -ENOMEM; 1063d382563fSClaudiu Manoil 1064d382563fSClaudiu Manoil /* Set up RSS table defaults */ 1065d382563fSClaudiu Manoil for (i = 0; i < si->num_rss; i++) 1066d382563fSClaudiu Manoil rss_table[i] = i % num_groups; 1067d382563fSClaudiu Manoil 1068d382563fSClaudiu Manoil enetc_set_rss_table(si, rss_table, si->num_rss); 1069d382563fSClaudiu Manoil 1070d382563fSClaudiu Manoil kfree(rss_table); 1071d382563fSClaudiu Manoil 1072d382563fSClaudiu Manoil return 0; 1073d382563fSClaudiu Manoil } 1074d382563fSClaudiu Manoil 1075d4fd0404SClaudiu Manoil static int enetc_configure_si(struct enetc_ndev_priv *priv) 1076d4fd0404SClaudiu Manoil { 1077d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1078d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 1079d382563fSClaudiu Manoil int err; 1080d4fd0404SClaudiu Manoil 1081d4fd0404SClaudiu Manoil enetc_setup_cbdr(hw, &si->cbd_ring); 1082d4fd0404SClaudiu Manoil /* set SI cache attributes */ 1083d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR0, 1084d4fd0404SClaudiu Manoil ENETC_SICAR_RD_COHERENT | ENETC_SICAR_WR_COHERENT); 1085d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SICAR1, ENETC_SICAR_MSI); 1086d4fd0404SClaudiu Manoil /* enable SI */ 1087d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMR, ENETC_SIMR_EN); 1088d4fd0404SClaudiu Manoil 1089d382563fSClaudiu Manoil if (si->num_rss) { 1090d382563fSClaudiu Manoil err = enetc_setup_default_rss_table(si, priv->num_rx_rings); 1091d382563fSClaudiu Manoil if (err) 1092d382563fSClaudiu Manoil return err; 1093d382563fSClaudiu Manoil } 1094d382563fSClaudiu Manoil 1095d4fd0404SClaudiu Manoil return 0; 1096d4fd0404SClaudiu Manoil } 1097d4fd0404SClaudiu Manoil 1098d4fd0404SClaudiu Manoil void enetc_init_si_rings_params(struct enetc_ndev_priv *priv) 1099d4fd0404SClaudiu Manoil { 1100d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1101d4fd0404SClaudiu Manoil int cpus = num_online_cpus(); 1102d4fd0404SClaudiu Manoil 110302293dd4SClaudiu Manoil priv->tx_bd_count = ENETC_TX_RING_DEFAULT_SIZE; 110402293dd4SClaudiu Manoil priv->rx_bd_count = ENETC_RX_RING_DEFAULT_SIZE; 1105d4fd0404SClaudiu Manoil 1106d4fd0404SClaudiu Manoil /* Enable all available TX rings in order to configure as many 1107d4fd0404SClaudiu Manoil * priorities as possible, when needed. 1108d4fd0404SClaudiu Manoil * TODO: Make # of TX rings run-time configurable 1109d4fd0404SClaudiu Manoil */ 1110d4fd0404SClaudiu Manoil priv->num_rx_rings = min_t(int, cpus, si->num_rx_rings); 1111d4fd0404SClaudiu Manoil priv->num_tx_rings = si->num_tx_rings; 1112d4fd0404SClaudiu Manoil priv->bdr_int_num = cpus; 1113ae0e6a5dSClaudiu Manoil priv->ic_mode = ENETC_IC_RX_ADAPTIVE | ENETC_IC_TX_MANUAL; 1114ae0e6a5dSClaudiu Manoil priv->tx_ictt = ENETC_TXIC_TIMETHR; 1115d4fd0404SClaudiu Manoil 1116d4fd0404SClaudiu Manoil /* SI specific */ 1117d4fd0404SClaudiu Manoil si->cbd_ring.bd_count = ENETC_CBDR_DEFAULT_SIZE; 1118d4fd0404SClaudiu Manoil } 1119d4fd0404SClaudiu Manoil 1120d4fd0404SClaudiu Manoil int enetc_alloc_si_resources(struct enetc_ndev_priv *priv) 1121d4fd0404SClaudiu Manoil { 1122d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1123d4fd0404SClaudiu Manoil int err; 1124d4fd0404SClaudiu Manoil 1125d4fd0404SClaudiu Manoil err = enetc_alloc_cbdr(priv->dev, &si->cbd_ring); 1126d4fd0404SClaudiu Manoil if (err) 1127d4fd0404SClaudiu Manoil return err; 1128d4fd0404SClaudiu Manoil 1129d382563fSClaudiu Manoil priv->cls_rules = kcalloc(si->num_fs_entries, sizeof(*priv->cls_rules), 1130d382563fSClaudiu Manoil GFP_KERNEL); 1131d382563fSClaudiu Manoil if (!priv->cls_rules) { 1132d382563fSClaudiu Manoil err = -ENOMEM; 1133d382563fSClaudiu Manoil goto err_alloc_cls; 1134d382563fSClaudiu Manoil } 1135d382563fSClaudiu Manoil 1136d4fd0404SClaudiu Manoil err = enetc_configure_si(priv); 1137d4fd0404SClaudiu Manoil if (err) 1138d4fd0404SClaudiu Manoil goto err_config_si; 1139d4fd0404SClaudiu Manoil 1140d4fd0404SClaudiu Manoil return 0; 1141d4fd0404SClaudiu Manoil 1142d4fd0404SClaudiu Manoil err_config_si: 1143d382563fSClaudiu Manoil kfree(priv->cls_rules); 1144d382563fSClaudiu Manoil err_alloc_cls: 1145d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1146d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1147d4fd0404SClaudiu Manoil 1148d4fd0404SClaudiu Manoil return err; 1149d4fd0404SClaudiu Manoil } 1150d4fd0404SClaudiu Manoil 1151d4fd0404SClaudiu Manoil void enetc_free_si_resources(struct enetc_ndev_priv *priv) 1152d4fd0404SClaudiu Manoil { 1153d4fd0404SClaudiu Manoil struct enetc_si *si = priv->si; 1154d4fd0404SClaudiu Manoil 1155d4fd0404SClaudiu Manoil enetc_clear_cbdr(&si->hw); 1156d4fd0404SClaudiu Manoil enetc_free_cbdr(priv->dev, &si->cbd_ring); 1157d382563fSClaudiu Manoil 1158d382563fSClaudiu Manoil kfree(priv->cls_rules); 1159d4fd0404SClaudiu Manoil } 1160d4fd0404SClaudiu Manoil 1161d4fd0404SClaudiu Manoil static void enetc_setup_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1162d4fd0404SClaudiu Manoil { 1163d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1164d4fd0404SClaudiu Manoil u32 tbmr; 1165d4fd0404SClaudiu Manoil 1166d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR0, 1167d4fd0404SClaudiu Manoil lower_32_bits(tx_ring->bd_dma_base)); 1168d4fd0404SClaudiu Manoil 1169d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBBAR1, 1170d4fd0404SClaudiu Manoil upper_32_bits(tx_ring->bd_dma_base)); 1171d4fd0404SClaudiu Manoil 1172d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(tx_ring->bd_count, 64)); /* multiple of 64 */ 1173d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBLENR, 1174d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(tx_ring->bd_count)); 1175d4fd0404SClaudiu Manoil 1176d4fd0404SClaudiu Manoil /* clearing PI/CI registers for Tx not supported, adjust sw indexes */ 1177d4fd0404SClaudiu Manoil tx_ring->next_to_use = enetc_txbdr_rd(hw, idx, ENETC_TBPIR); 1178d4fd0404SClaudiu Manoil tx_ring->next_to_clean = enetc_txbdr_rd(hw, idx, ENETC_TBCIR); 1179d4fd0404SClaudiu Manoil 1180d4fd0404SClaudiu Manoil /* enable Tx ints by setting pkt thr to 1 */ 118112460a0aSClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBICR0, ENETC_TBICR0_ICEN | 0x1); 1182d4fd0404SClaudiu Manoil 1183d4fd0404SClaudiu Manoil tbmr = ENETC_TBMR_EN; 1184d4fd0404SClaudiu Manoil if (tx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_TX) 1185d4fd0404SClaudiu Manoil tbmr |= ENETC_TBMR_VIH; 1186d4fd0404SClaudiu Manoil 1187d4fd0404SClaudiu Manoil /* enable ring */ 1188d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, tbmr); 1189d4fd0404SClaudiu Manoil 1190d4fd0404SClaudiu Manoil tx_ring->tpir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBPIR); 1191d4fd0404SClaudiu Manoil tx_ring->tcir = hw->reg + ENETC_BDR(TX, idx, ENETC_TBCIR); 1192d4fd0404SClaudiu Manoil tx_ring->idr = hw->reg + ENETC_SITXIDR; 1193d4fd0404SClaudiu Manoil } 1194d4fd0404SClaudiu Manoil 1195d4fd0404SClaudiu Manoil static void enetc_setup_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1196d4fd0404SClaudiu Manoil { 1197d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1198d4fd0404SClaudiu Manoil u32 rbmr; 1199d4fd0404SClaudiu Manoil 1200d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR0, 1201d4fd0404SClaudiu Manoil lower_32_bits(rx_ring->bd_dma_base)); 1202d4fd0404SClaudiu Manoil 1203d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBAR1, 1204d4fd0404SClaudiu Manoil upper_32_bits(rx_ring->bd_dma_base)); 1205d4fd0404SClaudiu Manoil 1206d4fd0404SClaudiu Manoil WARN_ON(!IS_ALIGNED(rx_ring->bd_count, 64)); /* multiple of 64 */ 1207d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBLENR, 1208d4fd0404SClaudiu Manoil ENETC_RTBLENR_LEN(rx_ring->bd_count)); 1209d4fd0404SClaudiu Manoil 1210d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBBSR, ENETC_RXB_DMA_SIZE); 1211d4fd0404SClaudiu Manoil 1212d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBPIR, 0); 1213d4fd0404SClaudiu Manoil 1214d4fd0404SClaudiu Manoil /* enable Rx ints by setting pkt thr to 1 */ 121512460a0aSClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBICR0, ENETC_RBICR0_ICEN | 0x1); 1216d4fd0404SClaudiu Manoil 1217d4fd0404SClaudiu Manoil rbmr = ENETC_RBMR_EN; 1218434cebabSClaudiu Manoil 1219434cebabSClaudiu Manoil if (rx_ring->ext_en) 1220d3982312SY.b. Lu rbmr |= ENETC_RBMR_BDS; 1221434cebabSClaudiu Manoil 1222d4fd0404SClaudiu Manoil if (rx_ring->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) 1223d4fd0404SClaudiu Manoil rbmr |= ENETC_RBMR_VTE; 1224d4fd0404SClaudiu Manoil 1225d4fd0404SClaudiu Manoil rx_ring->rcir = hw->reg + ENETC_BDR(RX, idx, ENETC_RBCIR); 1226d4fd0404SClaudiu Manoil rx_ring->idr = hw->reg + ENETC_SIRXIDR; 1227d4fd0404SClaudiu Manoil 1228d4fd0404SClaudiu Manoil enetc_refill_rx_ring(rx_ring, enetc_bd_unused(rx_ring)); 1229d4fd0404SClaudiu Manoil 1230d4fd0404SClaudiu Manoil /* enable ring */ 1231d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr); 1232d4fd0404SClaudiu Manoil } 1233d4fd0404SClaudiu Manoil 1234d4fd0404SClaudiu Manoil static void enetc_setup_bdrs(struct enetc_ndev_priv *priv) 1235d4fd0404SClaudiu Manoil { 1236d4fd0404SClaudiu Manoil int i; 1237d4fd0404SClaudiu Manoil 1238d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1239d4fd0404SClaudiu Manoil enetc_setup_txbdr(&priv->si->hw, priv->tx_ring[i]); 1240d4fd0404SClaudiu Manoil 1241d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1242d4fd0404SClaudiu Manoil enetc_setup_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1243d4fd0404SClaudiu Manoil } 1244d4fd0404SClaudiu Manoil 1245d4fd0404SClaudiu Manoil static void enetc_clear_rxbdr(struct enetc_hw *hw, struct enetc_bdr *rx_ring) 1246d4fd0404SClaudiu Manoil { 1247d4fd0404SClaudiu Manoil int idx = rx_ring->index; 1248d4fd0404SClaudiu Manoil 1249d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1250d4fd0404SClaudiu Manoil enetc_rxbdr_wr(hw, idx, ENETC_RBMR, 0); 1251d4fd0404SClaudiu Manoil } 1252d4fd0404SClaudiu Manoil 1253d4fd0404SClaudiu Manoil static void enetc_clear_txbdr(struct enetc_hw *hw, struct enetc_bdr *tx_ring) 1254d4fd0404SClaudiu Manoil { 1255d4fd0404SClaudiu Manoil int delay = 8, timeout = 100; 1256d4fd0404SClaudiu Manoil int idx = tx_ring->index; 1257d4fd0404SClaudiu Manoil 1258d4fd0404SClaudiu Manoil /* disable EN bit on ring */ 1259d4fd0404SClaudiu Manoil enetc_txbdr_wr(hw, idx, ENETC_TBMR, 0); 1260d4fd0404SClaudiu Manoil 1261d4fd0404SClaudiu Manoil /* wait for busy to clear */ 1262d4fd0404SClaudiu Manoil while (delay < timeout && 1263d4fd0404SClaudiu Manoil enetc_txbdr_rd(hw, idx, ENETC_TBSR) & ENETC_TBSR_BUSY) { 1264d4fd0404SClaudiu Manoil msleep(delay); 1265d4fd0404SClaudiu Manoil delay *= 2; 1266d4fd0404SClaudiu Manoil } 1267d4fd0404SClaudiu Manoil 1268d4fd0404SClaudiu Manoil if (delay >= timeout) 1269d4fd0404SClaudiu Manoil netdev_warn(tx_ring->ndev, "timeout for tx ring #%d clear\n", 1270d4fd0404SClaudiu Manoil idx); 1271d4fd0404SClaudiu Manoil } 1272d4fd0404SClaudiu Manoil 1273d4fd0404SClaudiu Manoil static void enetc_clear_bdrs(struct enetc_ndev_priv *priv) 1274d4fd0404SClaudiu Manoil { 1275d4fd0404SClaudiu Manoil int i; 1276d4fd0404SClaudiu Manoil 1277d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1278d4fd0404SClaudiu Manoil enetc_clear_txbdr(&priv->si->hw, priv->tx_ring[i]); 1279d4fd0404SClaudiu Manoil 1280d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1281d4fd0404SClaudiu Manoil enetc_clear_rxbdr(&priv->si->hw, priv->rx_ring[i]); 1282d4fd0404SClaudiu Manoil 1283d4fd0404SClaudiu Manoil udelay(1); 1284d4fd0404SClaudiu Manoil } 1285d4fd0404SClaudiu Manoil 1286d4fd0404SClaudiu Manoil static int enetc_setup_irqs(struct enetc_ndev_priv *priv) 1287d4fd0404SClaudiu Manoil { 1288d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1289d4fd0404SClaudiu Manoil cpumask_t cpu_mask; 1290d4fd0404SClaudiu Manoil int i, j, err; 1291d4fd0404SClaudiu Manoil 1292d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1293d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1294d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1295d4fd0404SClaudiu Manoil int entry = ENETC_BDR_INT_BASE_IDX + i; 1296d4fd0404SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1297d4fd0404SClaudiu Manoil 1298d4fd0404SClaudiu Manoil snprintf(v->name, sizeof(v->name), "%s-rxtx%d", 1299d4fd0404SClaudiu Manoil priv->ndev->name, i); 1300d4fd0404SClaudiu Manoil err = request_irq(irq, enetc_msix, 0, v->name, v); 1301d4fd0404SClaudiu Manoil if (err) { 1302d4fd0404SClaudiu Manoil dev_err(priv->dev, "request_irq() failed!\n"); 1303d4fd0404SClaudiu Manoil goto irq_err; 1304d4fd0404SClaudiu Manoil } 1305bbb96dc7SClaudiu Manoil disable_irq(irq); 1306d4fd0404SClaudiu Manoil 1307d4fd0404SClaudiu Manoil v->tbier_base = hw->reg + ENETC_BDR(TX, 0, ENETC_TBIER); 1308d4fd0404SClaudiu Manoil v->rbier = hw->reg + ENETC_BDR(RX, i, ENETC_RBIER); 130991571081SClaudiu Manoil v->ricr1 = hw->reg + ENETC_BDR(RX, i, ENETC_RBICR1); 1310d4fd0404SClaudiu Manoil 1311d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSIRRV(i), entry); 1312d4fd0404SClaudiu Manoil 1313d4fd0404SClaudiu Manoil for (j = 0; j < v->count_tx_rings; j++) { 1314d4fd0404SClaudiu Manoil int idx = v->tx_ring[j].index; 1315d4fd0404SClaudiu Manoil 1316d4fd0404SClaudiu Manoil enetc_wr(hw, ENETC_SIMSITRV(idx), entry); 1317d4fd0404SClaudiu Manoil } 1318d4fd0404SClaudiu Manoil cpumask_clear(&cpu_mask); 1319d4fd0404SClaudiu Manoil cpumask_set_cpu(i % num_online_cpus(), &cpu_mask); 1320d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, &cpu_mask); 1321d4fd0404SClaudiu Manoil } 1322d4fd0404SClaudiu Manoil 1323d4fd0404SClaudiu Manoil return 0; 1324d4fd0404SClaudiu Manoil 1325d4fd0404SClaudiu Manoil irq_err: 1326d4fd0404SClaudiu Manoil while (i--) { 1327d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1328d4fd0404SClaudiu Manoil 1329d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1330d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1331d4fd0404SClaudiu Manoil } 1332d4fd0404SClaudiu Manoil 1333d4fd0404SClaudiu Manoil return err; 1334d4fd0404SClaudiu Manoil } 1335d4fd0404SClaudiu Manoil 1336d4fd0404SClaudiu Manoil static void enetc_free_irqs(struct enetc_ndev_priv *priv) 1337d4fd0404SClaudiu Manoil { 1338d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 1339d4fd0404SClaudiu Manoil int i; 1340d4fd0404SClaudiu Manoil 1341d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1342d4fd0404SClaudiu Manoil int irq = pci_irq_vector(pdev, ENETC_BDR_INT_BASE_IDX + i); 1343d4fd0404SClaudiu Manoil 1344d4fd0404SClaudiu Manoil irq_set_affinity_hint(irq, NULL); 1345d4fd0404SClaudiu Manoil free_irq(irq, priv->int_vector[i]); 1346d4fd0404SClaudiu Manoil } 1347d4fd0404SClaudiu Manoil } 1348d4fd0404SClaudiu Manoil 1349bbb96dc7SClaudiu Manoil static void enetc_setup_interrupts(struct enetc_ndev_priv *priv) 1350d4fd0404SClaudiu Manoil { 135191571081SClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 135291571081SClaudiu Manoil u32 icpt, ictt; 1353d4fd0404SClaudiu Manoil int i; 1354d4fd0404SClaudiu Manoil 1355d4fd0404SClaudiu Manoil /* enable Tx & Rx event indication */ 1356ae0e6a5dSClaudiu Manoil if (priv->ic_mode & 1357ae0e6a5dSClaudiu Manoil (ENETC_IC_RX_MANUAL | ENETC_IC_RX_ADAPTIVE)) { 135891571081SClaudiu Manoil icpt = ENETC_RBICR0_SET_ICPT(ENETC_RXIC_PKTTHR); 135991571081SClaudiu Manoil /* init to non-0 minimum, will be adjusted later */ 136091571081SClaudiu Manoil ictt = 0x1; 136191571081SClaudiu Manoil } else { 136291571081SClaudiu Manoil icpt = 0x1; /* enable Rx ints by setting pkt thr to 1 */ 136391571081SClaudiu Manoil ictt = 0; 1364d4fd0404SClaudiu Manoil } 1365d4fd0404SClaudiu Manoil 136691571081SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 136791571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR1, ictt); 136891571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBICR0, ENETC_RBICR0_ICEN | icpt); 136991571081SClaudiu Manoil enetc_rxbdr_wr(hw, i, ENETC_RBIER, ENETC_RBIER_RXTIE); 137091571081SClaudiu Manoil } 137191571081SClaudiu Manoil 137291571081SClaudiu Manoil if (priv->ic_mode & ENETC_IC_TX_MANUAL) 137391571081SClaudiu Manoil icpt = ENETC_TBICR0_SET_ICPT(ENETC_TXIC_PKTTHR); 137491571081SClaudiu Manoil else 137591571081SClaudiu Manoil icpt = 0x1; /* enable Tx ints by setting pkt thr to 1 */ 137691571081SClaudiu Manoil 1377d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 137891571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR1, priv->tx_ictt); 137991571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBICR0, ENETC_TBICR0_ICEN | icpt); 138091571081SClaudiu Manoil enetc_txbdr_wr(hw, i, ENETC_TBIER, ENETC_TBIER_TXTIE); 1381d4fd0404SClaudiu Manoil } 1382d4fd0404SClaudiu Manoil } 1383d4fd0404SClaudiu Manoil 1384bbb96dc7SClaudiu Manoil static void enetc_clear_interrupts(struct enetc_ndev_priv *priv) 1385d4fd0404SClaudiu Manoil { 1386d4fd0404SClaudiu Manoil int i; 1387d4fd0404SClaudiu Manoil 1388d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1389d4fd0404SClaudiu Manoil enetc_txbdr_wr(&priv->si->hw, i, ENETC_TBIER, 0); 1390d4fd0404SClaudiu Manoil 1391d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1392d4fd0404SClaudiu Manoil enetc_rxbdr_wr(&priv->si->hw, i, ENETC_RBIER, 0); 1393d4fd0404SClaudiu Manoil } 1394d4fd0404SClaudiu Manoil 1395d4fd0404SClaudiu Manoil static void adjust_link(struct net_device *ndev) 1396d4fd0404SClaudiu Manoil { 13972e47cb41SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1398d4fd0404SClaudiu Manoil struct phy_device *phydev = ndev->phydev; 1399d4fd0404SClaudiu Manoil 14002e47cb41SPo Liu if (priv->active_offloads & ENETC_F_QBV) 14012e47cb41SPo Liu enetc_sched_speed_set(ndev); 14022e47cb41SPo Liu 1403d4fd0404SClaudiu Manoil phy_print_status(phydev); 1404d4fd0404SClaudiu Manoil } 1405d4fd0404SClaudiu Manoil 1406d4fd0404SClaudiu Manoil static int enetc_phy_connect(struct net_device *ndev) 1407d4fd0404SClaudiu Manoil { 1408d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1409d4fd0404SClaudiu Manoil struct phy_device *phydev; 1410a6a10d45SYangbo Lu struct ethtool_eee edata; 1411d4fd0404SClaudiu Manoil 1412d4fd0404SClaudiu Manoil if (!priv->phy_node) 1413d4fd0404SClaudiu Manoil return 0; /* phy-less mode */ 1414d4fd0404SClaudiu Manoil 1415d4fd0404SClaudiu Manoil phydev = of_phy_connect(ndev, priv->phy_node, &adjust_link, 1416d4fd0404SClaudiu Manoil 0, priv->if_mode); 1417d4fd0404SClaudiu Manoil if (!phydev) { 1418d4fd0404SClaudiu Manoil dev_err(&ndev->dev, "could not attach to PHY\n"); 1419d4fd0404SClaudiu Manoil return -ENODEV; 1420d4fd0404SClaudiu Manoil } 1421d4fd0404SClaudiu Manoil 1422d4fd0404SClaudiu Manoil phy_attached_info(phydev); 1423d4fd0404SClaudiu Manoil 1424a6a10d45SYangbo Lu /* disable EEE autoneg, until ENETC driver supports it */ 1425a6a10d45SYangbo Lu memset(&edata, 0, sizeof(struct ethtool_eee)); 1426a6a10d45SYangbo Lu phy_ethtool_set_eee(phydev, &edata); 1427a6a10d45SYangbo Lu 1428d4fd0404SClaudiu Manoil return 0; 1429d4fd0404SClaudiu Manoil } 1430d4fd0404SClaudiu Manoil 143191571081SClaudiu Manoil void enetc_start(struct net_device *ndev) 1432bbb96dc7SClaudiu Manoil { 1433bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1434bbb96dc7SClaudiu Manoil int i; 1435bbb96dc7SClaudiu Manoil 1436bbb96dc7SClaudiu Manoil enetc_setup_interrupts(priv); 1437bbb96dc7SClaudiu Manoil 1438bbb96dc7SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1439bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1440bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1441bbb96dc7SClaudiu Manoil 1442bbb96dc7SClaudiu Manoil napi_enable(&priv->int_vector[i]->napi); 1443bbb96dc7SClaudiu Manoil enable_irq(irq); 1444bbb96dc7SClaudiu Manoil } 1445bbb96dc7SClaudiu Manoil 1446bbb96dc7SClaudiu Manoil if (ndev->phydev) 1447bbb96dc7SClaudiu Manoil phy_start(ndev->phydev); 1448bbb96dc7SClaudiu Manoil else 1449bbb96dc7SClaudiu Manoil netif_carrier_on(ndev); 1450bbb96dc7SClaudiu Manoil 1451bbb96dc7SClaudiu Manoil netif_tx_start_all_queues(ndev); 1452bbb96dc7SClaudiu Manoil } 1453bbb96dc7SClaudiu Manoil 1454d4fd0404SClaudiu Manoil int enetc_open(struct net_device *ndev) 1455d4fd0404SClaudiu Manoil { 1456d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1457bbb96dc7SClaudiu Manoil int err; 1458d4fd0404SClaudiu Manoil 1459d4fd0404SClaudiu Manoil err = enetc_setup_irqs(priv); 1460d4fd0404SClaudiu Manoil if (err) 1461d4fd0404SClaudiu Manoil return err; 1462d4fd0404SClaudiu Manoil 1463d4fd0404SClaudiu Manoil err = enetc_phy_connect(ndev); 1464d4fd0404SClaudiu Manoil if (err) 1465d4fd0404SClaudiu Manoil goto err_phy_connect; 1466d4fd0404SClaudiu Manoil 1467d4fd0404SClaudiu Manoil err = enetc_alloc_tx_resources(priv); 1468d4fd0404SClaudiu Manoil if (err) 1469d4fd0404SClaudiu Manoil goto err_alloc_tx; 1470d4fd0404SClaudiu Manoil 1471d4fd0404SClaudiu Manoil err = enetc_alloc_rx_resources(priv); 1472d4fd0404SClaudiu Manoil if (err) 1473d4fd0404SClaudiu Manoil goto err_alloc_rx; 1474d4fd0404SClaudiu Manoil 1475d4fd0404SClaudiu Manoil err = netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1476d4fd0404SClaudiu Manoil if (err) 1477d4fd0404SClaudiu Manoil goto err_set_queues; 1478d4fd0404SClaudiu Manoil 1479d4fd0404SClaudiu Manoil err = netif_set_real_num_rx_queues(ndev, priv->num_rx_rings); 1480d4fd0404SClaudiu Manoil if (err) 1481d4fd0404SClaudiu Manoil goto err_set_queues; 1482d4fd0404SClaudiu Manoil 1483bbb96dc7SClaudiu Manoil enetc_setup_bdrs(priv); 1484bbb96dc7SClaudiu Manoil enetc_start(ndev); 1485d4fd0404SClaudiu Manoil 1486d4fd0404SClaudiu Manoil return 0; 1487d4fd0404SClaudiu Manoil 1488d4fd0404SClaudiu Manoil err_set_queues: 1489d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1490d4fd0404SClaudiu Manoil err_alloc_rx: 1491d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1492d4fd0404SClaudiu Manoil err_alloc_tx: 1493d4fd0404SClaudiu Manoil if (ndev->phydev) 1494d4fd0404SClaudiu Manoil phy_disconnect(ndev->phydev); 1495d4fd0404SClaudiu Manoil err_phy_connect: 1496d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1497d4fd0404SClaudiu Manoil 1498d4fd0404SClaudiu Manoil return err; 1499d4fd0404SClaudiu Manoil } 1500d4fd0404SClaudiu Manoil 150191571081SClaudiu Manoil void enetc_stop(struct net_device *ndev) 1502d4fd0404SClaudiu Manoil { 1503d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1504d4fd0404SClaudiu Manoil int i; 1505d4fd0404SClaudiu Manoil 1506d4fd0404SClaudiu Manoil netif_tx_stop_all_queues(ndev); 1507d4fd0404SClaudiu Manoil 1508d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1509bbb96dc7SClaudiu Manoil int irq = pci_irq_vector(priv->si->pdev, 1510bbb96dc7SClaudiu Manoil ENETC_BDR_INT_BASE_IDX + i); 1511bbb96dc7SClaudiu Manoil 1512bbb96dc7SClaudiu Manoil disable_irq(irq); 1513d4fd0404SClaudiu Manoil napi_synchronize(&priv->int_vector[i]->napi); 1514d4fd0404SClaudiu Manoil napi_disable(&priv->int_vector[i]->napi); 1515d4fd0404SClaudiu Manoil } 1516d4fd0404SClaudiu Manoil 1517bbb96dc7SClaudiu Manoil if (ndev->phydev) 1518bbb96dc7SClaudiu Manoil phy_stop(ndev->phydev); 1519bbb96dc7SClaudiu Manoil else 1520bbb96dc7SClaudiu Manoil netif_carrier_off(ndev); 1521bbb96dc7SClaudiu Manoil 1522bbb96dc7SClaudiu Manoil enetc_clear_interrupts(priv); 1523bbb96dc7SClaudiu Manoil } 1524bbb96dc7SClaudiu Manoil 1525bbb96dc7SClaudiu Manoil int enetc_close(struct net_device *ndev) 1526bbb96dc7SClaudiu Manoil { 1527bbb96dc7SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1528bbb96dc7SClaudiu Manoil 1529bbb96dc7SClaudiu Manoil enetc_stop(ndev); 1530d4fd0404SClaudiu Manoil enetc_clear_bdrs(priv); 1531d4fd0404SClaudiu Manoil 1532bbb96dc7SClaudiu Manoil if (ndev->phydev) 1533bbb96dc7SClaudiu Manoil phy_disconnect(ndev->phydev); 1534d4fd0404SClaudiu Manoil enetc_free_rxtx_rings(priv); 1535d4fd0404SClaudiu Manoil enetc_free_rx_resources(priv); 1536d4fd0404SClaudiu Manoil enetc_free_tx_resources(priv); 1537d4fd0404SClaudiu Manoil enetc_free_irqs(priv); 1538d4fd0404SClaudiu Manoil 1539d4fd0404SClaudiu Manoil return 0; 1540d4fd0404SClaudiu Manoil } 1541d4fd0404SClaudiu Manoil 154213baf667SMao Wenan static int enetc_setup_tc_mqprio(struct net_device *ndev, void *type_data) 1543cbe9e835SCamelia Groza { 1544cbe9e835SCamelia Groza struct enetc_ndev_priv *priv = netdev_priv(ndev); 1545cbe9e835SCamelia Groza struct tc_mqprio_qopt *mqprio = type_data; 1546cbe9e835SCamelia Groza struct enetc_bdr *tx_ring; 1547cbe9e835SCamelia Groza u8 num_tc; 1548cbe9e835SCamelia Groza int i; 1549cbe9e835SCamelia Groza 1550cbe9e835SCamelia Groza mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS; 1551cbe9e835SCamelia Groza num_tc = mqprio->num_tc; 1552cbe9e835SCamelia Groza 1553cbe9e835SCamelia Groza if (!num_tc) { 1554cbe9e835SCamelia Groza netdev_reset_tc(ndev); 1555cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, priv->num_tx_rings); 1556cbe9e835SCamelia Groza 1557cbe9e835SCamelia Groza /* Reset all ring priorities to 0 */ 1558cbe9e835SCamelia Groza for (i = 0; i < priv->num_tx_rings; i++) { 1559cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1560cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, 0); 1561cbe9e835SCamelia Groza } 1562cbe9e835SCamelia Groza 1563cbe9e835SCamelia Groza return 0; 1564cbe9e835SCamelia Groza } 1565cbe9e835SCamelia Groza 1566cbe9e835SCamelia Groza /* Check if we have enough BD rings available to accommodate all TCs */ 1567cbe9e835SCamelia Groza if (num_tc > priv->num_tx_rings) { 1568cbe9e835SCamelia Groza netdev_err(ndev, "Max %d traffic classes supported\n", 1569cbe9e835SCamelia Groza priv->num_tx_rings); 1570cbe9e835SCamelia Groza return -EINVAL; 1571cbe9e835SCamelia Groza } 1572cbe9e835SCamelia Groza 1573cbe9e835SCamelia Groza /* For the moment, we use only one BD ring per TC. 1574cbe9e835SCamelia Groza * 1575cbe9e835SCamelia Groza * Configure num_tc BD rings with increasing priorities. 1576cbe9e835SCamelia Groza */ 1577cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) { 1578cbe9e835SCamelia Groza tx_ring = priv->tx_ring[i]; 1579cbe9e835SCamelia Groza enetc_set_bdr_prio(&priv->si->hw, tx_ring->index, i); 1580cbe9e835SCamelia Groza } 1581cbe9e835SCamelia Groza 1582cbe9e835SCamelia Groza /* Reset the number of netdev queues based on the TC count */ 1583cbe9e835SCamelia Groza netif_set_real_num_tx_queues(ndev, num_tc); 1584cbe9e835SCamelia Groza 1585cbe9e835SCamelia Groza netdev_set_num_tc(ndev, num_tc); 1586cbe9e835SCamelia Groza 1587cbe9e835SCamelia Groza /* Each TC is associated with one netdev queue */ 1588cbe9e835SCamelia Groza for (i = 0; i < num_tc; i++) 1589cbe9e835SCamelia Groza netdev_set_tc_queue(ndev, i, 1, i); 1590cbe9e835SCamelia Groza 1591cbe9e835SCamelia Groza return 0; 1592cbe9e835SCamelia Groza } 1593cbe9e835SCamelia Groza 159434c6adf1SPo Liu int enetc_setup_tc(struct net_device *ndev, enum tc_setup_type type, 159534c6adf1SPo Liu void *type_data) 159634c6adf1SPo Liu { 159734c6adf1SPo Liu switch (type) { 159834c6adf1SPo Liu case TC_SETUP_QDISC_MQPRIO: 159934c6adf1SPo Liu return enetc_setup_tc_mqprio(ndev, type_data); 160034c6adf1SPo Liu case TC_SETUP_QDISC_TAPRIO: 160134c6adf1SPo Liu return enetc_setup_tc_taprio(ndev, type_data); 1602c431047cSPo Liu case TC_SETUP_QDISC_CBS: 1603c431047cSPo Liu return enetc_setup_tc_cbs(ndev, type_data); 16040d08c9ecSPo Liu case TC_SETUP_QDISC_ETF: 16050d08c9ecSPo Liu return enetc_setup_tc_txtime(ndev, type_data); 1606888ae5a3SPo Liu case TC_SETUP_BLOCK: 1607888ae5a3SPo Liu return enetc_setup_tc_psfp(ndev, type_data); 160834c6adf1SPo Liu default: 160934c6adf1SPo Liu return -EOPNOTSUPP; 161034c6adf1SPo Liu } 161134c6adf1SPo Liu } 161234c6adf1SPo Liu 1613d4fd0404SClaudiu Manoil struct net_device_stats *enetc_get_stats(struct net_device *ndev) 1614d4fd0404SClaudiu Manoil { 1615d4fd0404SClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1616d4fd0404SClaudiu Manoil struct net_device_stats *stats = &ndev->stats; 1617d4fd0404SClaudiu Manoil unsigned long packets = 0, bytes = 0; 1618d4fd0404SClaudiu Manoil int i; 1619d4fd0404SClaudiu Manoil 1620d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) { 1621d4fd0404SClaudiu Manoil packets += priv->rx_ring[i]->stats.packets; 1622d4fd0404SClaudiu Manoil bytes += priv->rx_ring[i]->stats.bytes; 1623d4fd0404SClaudiu Manoil } 1624d4fd0404SClaudiu Manoil 1625d4fd0404SClaudiu Manoil stats->rx_packets = packets; 1626d4fd0404SClaudiu Manoil stats->rx_bytes = bytes; 1627d4fd0404SClaudiu Manoil bytes = 0; 1628d4fd0404SClaudiu Manoil packets = 0; 1629d4fd0404SClaudiu Manoil 1630d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) { 1631d4fd0404SClaudiu Manoil packets += priv->tx_ring[i]->stats.packets; 1632d4fd0404SClaudiu Manoil bytes += priv->tx_ring[i]->stats.bytes; 1633d4fd0404SClaudiu Manoil } 1634d4fd0404SClaudiu Manoil 1635d4fd0404SClaudiu Manoil stats->tx_packets = packets; 1636d4fd0404SClaudiu Manoil stats->tx_bytes = bytes; 1637d4fd0404SClaudiu Manoil 1638d4fd0404SClaudiu Manoil return stats; 1639d4fd0404SClaudiu Manoil } 1640d4fd0404SClaudiu Manoil 1641d382563fSClaudiu Manoil static int enetc_set_rss(struct net_device *ndev, int en) 1642d382563fSClaudiu Manoil { 1643d382563fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 1644d382563fSClaudiu Manoil struct enetc_hw *hw = &priv->si->hw; 1645d382563fSClaudiu Manoil u32 reg; 1646d382563fSClaudiu Manoil 1647d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIRBGCR, priv->num_rx_rings); 1648d382563fSClaudiu Manoil 1649d382563fSClaudiu Manoil reg = enetc_rd(hw, ENETC_SIMR); 1650d382563fSClaudiu Manoil reg &= ~ENETC_SIMR_RSSE; 1651d382563fSClaudiu Manoil reg |= (en) ? ENETC_SIMR_RSSE : 0; 1652d382563fSClaudiu Manoil enetc_wr(hw, ENETC_SIMR, reg); 1653d382563fSClaudiu Manoil 1654d382563fSClaudiu Manoil return 0; 1655d382563fSClaudiu Manoil } 1656d382563fSClaudiu Manoil 165779e49982SPo Liu static int enetc_set_psfp(struct net_device *ndev, int en) 165879e49982SPo Liu { 165979e49982SPo Liu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1660888ae5a3SPo Liu int err; 166179e49982SPo Liu 166279e49982SPo Liu if (en) { 1663888ae5a3SPo Liu err = enetc_psfp_enable(priv); 1664888ae5a3SPo Liu if (err) 1665888ae5a3SPo Liu return err; 1666888ae5a3SPo Liu 166779e49982SPo Liu priv->active_offloads |= ENETC_F_QCI; 1668888ae5a3SPo Liu return 0; 166979e49982SPo Liu } 167079e49982SPo Liu 1671888ae5a3SPo Liu err = enetc_psfp_disable(priv); 1672888ae5a3SPo Liu if (err) 1673888ae5a3SPo Liu return err; 1674888ae5a3SPo Liu 1675888ae5a3SPo Liu priv->active_offloads &= ~ENETC_F_QCI; 1676888ae5a3SPo Liu 167779e49982SPo Liu return 0; 167879e49982SPo Liu } 167979e49982SPo Liu 16809deba33fSClaudiu Manoil static void enetc_enable_rxvlan(struct net_device *ndev, bool en) 16819deba33fSClaudiu Manoil { 16829deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 16839deba33fSClaudiu Manoil int i; 16849deba33fSClaudiu Manoil 16859deba33fSClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 16869deba33fSClaudiu Manoil enetc_bdr_enable_rxvlan(&priv->si->hw, i, en); 16879deba33fSClaudiu Manoil } 16889deba33fSClaudiu Manoil 16899deba33fSClaudiu Manoil static void enetc_enable_txvlan(struct net_device *ndev, bool en) 16909deba33fSClaudiu Manoil { 16919deba33fSClaudiu Manoil struct enetc_ndev_priv *priv = netdev_priv(ndev); 16929deba33fSClaudiu Manoil int i; 16939deba33fSClaudiu Manoil 16949deba33fSClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 16959deba33fSClaudiu Manoil enetc_bdr_enable_txvlan(&priv->si->hw, i, en); 16969deba33fSClaudiu Manoil } 16979deba33fSClaudiu Manoil 1698d382563fSClaudiu Manoil int enetc_set_features(struct net_device *ndev, 1699d382563fSClaudiu Manoil netdev_features_t features) 1700d382563fSClaudiu Manoil { 1701d382563fSClaudiu Manoil netdev_features_t changed = ndev->features ^ features; 1702888ae5a3SPo Liu int err = 0; 1703d382563fSClaudiu Manoil 1704d382563fSClaudiu Manoil if (changed & NETIF_F_RXHASH) 1705d382563fSClaudiu Manoil enetc_set_rss(ndev, !!(features & NETIF_F_RXHASH)); 1706d382563fSClaudiu Manoil 17079deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_RX) 17089deba33fSClaudiu Manoil enetc_enable_rxvlan(ndev, 17099deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_RX)); 17109deba33fSClaudiu Manoil 17119deba33fSClaudiu Manoil if (changed & NETIF_F_HW_VLAN_CTAG_TX) 17129deba33fSClaudiu Manoil enetc_enable_txvlan(ndev, 17139deba33fSClaudiu Manoil !!(features & NETIF_F_HW_VLAN_CTAG_TX)); 17149deba33fSClaudiu Manoil 171579e49982SPo Liu if (changed & NETIF_F_HW_TC) 1716888ae5a3SPo Liu err = enetc_set_psfp(ndev, !!(features & NETIF_F_HW_TC)); 171779e49982SPo Liu 1718888ae5a3SPo Liu return err; 1719d382563fSClaudiu Manoil } 1720d382563fSClaudiu Manoil 1721434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1722d3982312SY.b. Lu static int enetc_hwtstamp_set(struct net_device *ndev, struct ifreq *ifr) 1723d3982312SY.b. Lu { 1724d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1725d3982312SY.b. Lu struct hwtstamp_config config; 1726434cebabSClaudiu Manoil int ao; 1727d3982312SY.b. Lu 1728d3982312SY.b. Lu if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) 1729d3982312SY.b. Lu return -EFAULT; 1730d3982312SY.b. Lu 1731d3982312SY.b. Lu switch (config.tx_type) { 1732d3982312SY.b. Lu case HWTSTAMP_TX_OFF: 1733d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_TX_TSTAMP; 1734d3982312SY.b. Lu break; 1735d3982312SY.b. Lu case HWTSTAMP_TX_ON: 1736d3982312SY.b. Lu priv->active_offloads |= ENETC_F_TX_TSTAMP; 1737d3982312SY.b. Lu break; 1738d3982312SY.b. Lu default: 1739d3982312SY.b. Lu return -ERANGE; 1740d3982312SY.b. Lu } 1741d3982312SY.b. Lu 1742434cebabSClaudiu Manoil ao = priv->active_offloads; 1743d3982312SY.b. Lu switch (config.rx_filter) { 1744d3982312SY.b. Lu case HWTSTAMP_FILTER_NONE: 1745d3982312SY.b. Lu priv->active_offloads &= ~ENETC_F_RX_TSTAMP; 1746d3982312SY.b. Lu break; 1747d3982312SY.b. Lu default: 1748d3982312SY.b. Lu priv->active_offloads |= ENETC_F_RX_TSTAMP; 1749d3982312SY.b. Lu config.rx_filter = HWTSTAMP_FILTER_ALL; 1750d3982312SY.b. Lu } 1751d3982312SY.b. Lu 1752434cebabSClaudiu Manoil if (netif_running(ndev) && ao != priv->active_offloads) { 1753434cebabSClaudiu Manoil enetc_close(ndev); 1754434cebabSClaudiu Manoil enetc_open(ndev); 1755434cebabSClaudiu Manoil } 1756434cebabSClaudiu Manoil 1757d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1758d3982312SY.b. Lu -EFAULT : 0; 1759d3982312SY.b. Lu } 1760d3982312SY.b. Lu 1761d3982312SY.b. Lu static int enetc_hwtstamp_get(struct net_device *ndev, struct ifreq *ifr) 1762d3982312SY.b. Lu { 1763d3982312SY.b. Lu struct enetc_ndev_priv *priv = netdev_priv(ndev); 1764d3982312SY.b. Lu struct hwtstamp_config config; 1765d3982312SY.b. Lu 1766d3982312SY.b. Lu config.flags = 0; 1767d3982312SY.b. Lu 1768d3982312SY.b. Lu if (priv->active_offloads & ENETC_F_TX_TSTAMP) 1769d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_ON; 1770d3982312SY.b. Lu else 1771d3982312SY.b. Lu config.tx_type = HWTSTAMP_TX_OFF; 1772d3982312SY.b. Lu 1773d3982312SY.b. Lu config.rx_filter = (priv->active_offloads & ENETC_F_RX_TSTAMP) ? 1774d3982312SY.b. Lu HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE; 1775d3982312SY.b. Lu 1776d3982312SY.b. Lu return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? 1777d3982312SY.b. Lu -EFAULT : 0; 1778d3982312SY.b. Lu } 1779d3982312SY.b. Lu #endif 1780d3982312SY.b. Lu 1781d3982312SY.b. Lu int enetc_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd) 1782d3982312SY.b. Lu { 1783434cebabSClaudiu Manoil #ifdef CONFIG_FSL_ENETC_PTP_CLOCK 1784d3982312SY.b. Lu if (cmd == SIOCSHWTSTAMP) 1785d3982312SY.b. Lu return enetc_hwtstamp_set(ndev, rq); 1786d3982312SY.b. Lu if (cmd == SIOCGHWTSTAMP) 1787d3982312SY.b. Lu return enetc_hwtstamp_get(ndev, rq); 1788d3982312SY.b. Lu #endif 1789a613bafeSMichael Walle 1790a613bafeSMichael Walle if (!ndev->phydev) 1791c55b810aSMichael Walle return -EOPNOTSUPP; 1792a613bafeSMichael Walle return phy_mii_ioctl(ndev->phydev, rq, cmd); 1793d3982312SY.b. Lu } 1794d3982312SY.b. Lu 1795d4fd0404SClaudiu Manoil int enetc_alloc_msix(struct enetc_ndev_priv *priv) 1796d4fd0404SClaudiu Manoil { 1797d4fd0404SClaudiu Manoil struct pci_dev *pdev = priv->si->pdev; 17981260e772SGustavo A. R. Silva int v_tx_rings; 1799d4fd0404SClaudiu Manoil int i, n, err, nvec; 1800d4fd0404SClaudiu Manoil 1801d4fd0404SClaudiu Manoil nvec = ENETC_BDR_INT_BASE_IDX + priv->bdr_int_num; 1802d4fd0404SClaudiu Manoil /* allocate MSIX for both messaging and Rx/Tx interrupts */ 1803d4fd0404SClaudiu Manoil n = pci_alloc_irq_vectors(pdev, nvec, nvec, PCI_IRQ_MSIX); 1804d4fd0404SClaudiu Manoil 1805d4fd0404SClaudiu Manoil if (n < 0) 1806d4fd0404SClaudiu Manoil return n; 1807d4fd0404SClaudiu Manoil 1808d4fd0404SClaudiu Manoil if (n != nvec) 1809d4fd0404SClaudiu Manoil return -EPERM; 1810d4fd0404SClaudiu Manoil 1811d4fd0404SClaudiu Manoil /* # of tx rings per int vector */ 1812d4fd0404SClaudiu Manoil v_tx_rings = priv->num_tx_rings / priv->bdr_int_num; 1813d4fd0404SClaudiu Manoil 1814d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1815d4fd0404SClaudiu Manoil struct enetc_int_vector *v; 1816d4fd0404SClaudiu Manoil struct enetc_bdr *bdr; 1817d4fd0404SClaudiu Manoil int j; 1818d4fd0404SClaudiu Manoil 18191260e772SGustavo A. R. Silva v = kzalloc(struct_size(v, tx_ring, v_tx_rings), GFP_KERNEL); 1820d4fd0404SClaudiu Manoil if (!v) { 1821d4fd0404SClaudiu Manoil err = -ENOMEM; 1822d4fd0404SClaudiu Manoil goto fail; 1823d4fd0404SClaudiu Manoil } 1824d4fd0404SClaudiu Manoil 1825d4fd0404SClaudiu Manoil priv->int_vector[i] = v; 1826d4fd0404SClaudiu Manoil 1827ae0e6a5dSClaudiu Manoil /* init defaults for adaptive IC */ 1828ae0e6a5dSClaudiu Manoil if (priv->ic_mode & ENETC_IC_RX_ADAPTIVE) { 1829ae0e6a5dSClaudiu Manoil v->rx_ictt = 0x1; 1830ae0e6a5dSClaudiu Manoil v->rx_dim_en = true; 1831ae0e6a5dSClaudiu Manoil } 1832ae0e6a5dSClaudiu Manoil INIT_WORK(&v->rx_dim.work, enetc_rx_dim_work); 1833d4fd0404SClaudiu Manoil netif_napi_add(priv->ndev, &v->napi, enetc_poll, 1834d4fd0404SClaudiu Manoil NAPI_POLL_WEIGHT); 1835d4fd0404SClaudiu Manoil v->count_tx_rings = v_tx_rings; 1836d4fd0404SClaudiu Manoil 1837d4fd0404SClaudiu Manoil for (j = 0; j < v_tx_rings; j++) { 1838d4fd0404SClaudiu Manoil int idx; 1839d4fd0404SClaudiu Manoil 1840d4fd0404SClaudiu Manoil /* default tx ring mapping policy */ 1841d4fd0404SClaudiu Manoil if (priv->bdr_int_num == ENETC_MAX_BDR_INT) 1842d4fd0404SClaudiu Manoil idx = 2 * j + i; /* 2 CPUs */ 1843d4fd0404SClaudiu Manoil else 1844d4fd0404SClaudiu Manoil idx = j + i * v_tx_rings; /* default */ 1845d4fd0404SClaudiu Manoil 1846d4fd0404SClaudiu Manoil __set_bit(idx, &v->tx_rings_map); 1847d4fd0404SClaudiu Manoil bdr = &v->tx_ring[j]; 1848d4fd0404SClaudiu Manoil bdr->index = idx; 1849d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1850d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1851d4fd0404SClaudiu Manoil bdr->bd_count = priv->tx_bd_count; 1852d4fd0404SClaudiu Manoil priv->tx_ring[idx] = bdr; 1853d4fd0404SClaudiu Manoil } 1854d4fd0404SClaudiu Manoil 1855d4fd0404SClaudiu Manoil bdr = &v->rx_ring; 1856d4fd0404SClaudiu Manoil bdr->index = i; 1857d4fd0404SClaudiu Manoil bdr->ndev = priv->ndev; 1858d4fd0404SClaudiu Manoil bdr->dev = priv->dev; 1859d4fd0404SClaudiu Manoil bdr->bd_count = priv->rx_bd_count; 1860d4fd0404SClaudiu Manoil priv->rx_ring[i] = bdr; 1861d4fd0404SClaudiu Manoil } 1862d4fd0404SClaudiu Manoil 1863d4fd0404SClaudiu Manoil return 0; 1864d4fd0404SClaudiu Manoil 1865d4fd0404SClaudiu Manoil fail: 1866d4fd0404SClaudiu Manoil while (i--) { 1867d4fd0404SClaudiu Manoil netif_napi_del(&priv->int_vector[i]->napi); 1868ae0e6a5dSClaudiu Manoil cancel_work_sync(&priv->int_vector[i]->rx_dim.work); 1869d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1870d4fd0404SClaudiu Manoil } 1871d4fd0404SClaudiu Manoil 1872d4fd0404SClaudiu Manoil pci_free_irq_vectors(pdev); 1873d4fd0404SClaudiu Manoil 1874d4fd0404SClaudiu Manoil return err; 1875d4fd0404SClaudiu Manoil } 1876d4fd0404SClaudiu Manoil 1877d4fd0404SClaudiu Manoil void enetc_free_msix(struct enetc_ndev_priv *priv) 1878d4fd0404SClaudiu Manoil { 1879d4fd0404SClaudiu Manoil int i; 1880d4fd0404SClaudiu Manoil 1881d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1882d4fd0404SClaudiu Manoil struct enetc_int_vector *v = priv->int_vector[i]; 1883d4fd0404SClaudiu Manoil 1884d4fd0404SClaudiu Manoil netif_napi_del(&v->napi); 1885ae0e6a5dSClaudiu Manoil cancel_work_sync(&v->rx_dim.work); 1886d4fd0404SClaudiu Manoil } 1887d4fd0404SClaudiu Manoil 1888d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_rx_rings; i++) 1889d4fd0404SClaudiu Manoil priv->rx_ring[i] = NULL; 1890d4fd0404SClaudiu Manoil 1891d4fd0404SClaudiu Manoil for (i = 0; i < priv->num_tx_rings; i++) 1892d4fd0404SClaudiu Manoil priv->tx_ring[i] = NULL; 1893d4fd0404SClaudiu Manoil 1894d4fd0404SClaudiu Manoil for (i = 0; i < priv->bdr_int_num; i++) { 1895d4fd0404SClaudiu Manoil kfree(priv->int_vector[i]); 1896d4fd0404SClaudiu Manoil priv->int_vector[i] = NULL; 1897d4fd0404SClaudiu Manoil } 1898d4fd0404SClaudiu Manoil 1899d4fd0404SClaudiu Manoil /* disable all MSIX for this device */ 1900d4fd0404SClaudiu Manoil pci_free_irq_vectors(priv->si->pdev); 1901d4fd0404SClaudiu Manoil } 1902d4fd0404SClaudiu Manoil 1903d4fd0404SClaudiu Manoil static void enetc_kfree_si(struct enetc_si *si) 1904d4fd0404SClaudiu Manoil { 1905d4fd0404SClaudiu Manoil char *p = (char *)si - si->pad; 1906d4fd0404SClaudiu Manoil 1907d4fd0404SClaudiu Manoil kfree(p); 1908d4fd0404SClaudiu Manoil } 1909d4fd0404SClaudiu Manoil 1910d4fd0404SClaudiu Manoil static void enetc_detect_errata(struct enetc_si *si) 1911d4fd0404SClaudiu Manoil { 1912d4fd0404SClaudiu Manoil if (si->pdev->revision == ENETC_REV1) 1913d4fd0404SClaudiu Manoil si->errata = ENETC_ERR_TXCSUM | ENETC_ERR_VLAN_ISOL | 1914d4fd0404SClaudiu Manoil ENETC_ERR_UCMCSWP; 1915d4fd0404SClaudiu Manoil } 1916d4fd0404SClaudiu Manoil 1917d4fd0404SClaudiu Manoil int enetc_pci_probe(struct pci_dev *pdev, const char *name, int sizeof_priv) 1918d4fd0404SClaudiu Manoil { 1919d4fd0404SClaudiu Manoil struct enetc_si *si, *p; 1920d4fd0404SClaudiu Manoil struct enetc_hw *hw; 1921d4fd0404SClaudiu Manoil size_t alloc_size; 1922d4fd0404SClaudiu Manoil int err, len; 1923d4fd0404SClaudiu Manoil 1924d4fd0404SClaudiu Manoil pcie_flr(pdev); 1925d4fd0404SClaudiu Manoil err = pci_enable_device_mem(pdev); 1926d4fd0404SClaudiu Manoil if (err) { 1927d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "device enable failed\n"); 1928d4fd0404SClaudiu Manoil return err; 1929d4fd0404SClaudiu Manoil } 1930d4fd0404SClaudiu Manoil 1931d4fd0404SClaudiu Manoil /* set up for high or low dma */ 1932d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 1933d4fd0404SClaudiu Manoil if (err) { 1934d4fd0404SClaudiu Manoil err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 1935d4fd0404SClaudiu Manoil if (err) { 1936d4fd0404SClaudiu Manoil dev_err(&pdev->dev, 1937d4fd0404SClaudiu Manoil "DMA configuration failed: 0x%x\n", err); 1938d4fd0404SClaudiu Manoil goto err_dma; 1939d4fd0404SClaudiu Manoil } 1940d4fd0404SClaudiu Manoil } 1941d4fd0404SClaudiu Manoil 1942d4fd0404SClaudiu Manoil err = pci_request_mem_regions(pdev, name); 1943d4fd0404SClaudiu Manoil if (err) { 1944d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "pci_request_regions failed err=%d\n", err); 1945d4fd0404SClaudiu Manoil goto err_pci_mem_reg; 1946d4fd0404SClaudiu Manoil } 1947d4fd0404SClaudiu Manoil 1948d4fd0404SClaudiu Manoil pci_set_master(pdev); 1949d4fd0404SClaudiu Manoil 1950d4fd0404SClaudiu Manoil alloc_size = sizeof(struct enetc_si); 1951d4fd0404SClaudiu Manoil if (sizeof_priv) { 1952d4fd0404SClaudiu Manoil /* align priv to 32B */ 1953d4fd0404SClaudiu Manoil alloc_size = ALIGN(alloc_size, ENETC_SI_ALIGN); 1954d4fd0404SClaudiu Manoil alloc_size += sizeof_priv; 1955d4fd0404SClaudiu Manoil } 1956d4fd0404SClaudiu Manoil /* force 32B alignment for enetc_si */ 1957d4fd0404SClaudiu Manoil alloc_size += ENETC_SI_ALIGN - 1; 1958d4fd0404SClaudiu Manoil 1959d4fd0404SClaudiu Manoil p = kzalloc(alloc_size, GFP_KERNEL); 1960d4fd0404SClaudiu Manoil if (!p) { 1961d4fd0404SClaudiu Manoil err = -ENOMEM; 1962d4fd0404SClaudiu Manoil goto err_alloc_si; 1963d4fd0404SClaudiu Manoil } 1964d4fd0404SClaudiu Manoil 1965d4fd0404SClaudiu Manoil si = PTR_ALIGN(p, ENETC_SI_ALIGN); 1966d4fd0404SClaudiu Manoil si->pad = (char *)si - (char *)p; 1967d4fd0404SClaudiu Manoil 1968d4fd0404SClaudiu Manoil pci_set_drvdata(pdev, si); 1969d4fd0404SClaudiu Manoil si->pdev = pdev; 1970d4fd0404SClaudiu Manoil hw = &si->hw; 1971d4fd0404SClaudiu Manoil 1972d4fd0404SClaudiu Manoil len = pci_resource_len(pdev, ENETC_BAR_REGS); 1973d4fd0404SClaudiu Manoil hw->reg = ioremap(pci_resource_start(pdev, ENETC_BAR_REGS), len); 1974d4fd0404SClaudiu Manoil if (!hw->reg) { 1975d4fd0404SClaudiu Manoil err = -ENXIO; 1976d4fd0404SClaudiu Manoil dev_err(&pdev->dev, "ioremap() failed\n"); 1977d4fd0404SClaudiu Manoil goto err_ioremap; 1978d4fd0404SClaudiu Manoil } 1979d4fd0404SClaudiu Manoil if (len > ENETC_PORT_BASE) 1980d4fd0404SClaudiu Manoil hw->port = hw->reg + ENETC_PORT_BASE; 1981d4fd0404SClaudiu Manoil if (len > ENETC_GLOBAL_BASE) 1982d4fd0404SClaudiu Manoil hw->global = hw->reg + ENETC_GLOBAL_BASE; 1983d4fd0404SClaudiu Manoil 1984d4fd0404SClaudiu Manoil enetc_detect_errata(si); 1985d4fd0404SClaudiu Manoil 1986d4fd0404SClaudiu Manoil return 0; 1987d4fd0404SClaudiu Manoil 1988d4fd0404SClaudiu Manoil err_ioremap: 1989d4fd0404SClaudiu Manoil enetc_kfree_si(si); 1990d4fd0404SClaudiu Manoil err_alloc_si: 1991d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 1992d4fd0404SClaudiu Manoil err_pci_mem_reg: 1993d4fd0404SClaudiu Manoil err_dma: 1994d4fd0404SClaudiu Manoil pci_disable_device(pdev); 1995d4fd0404SClaudiu Manoil 1996d4fd0404SClaudiu Manoil return err; 1997d4fd0404SClaudiu Manoil } 1998d4fd0404SClaudiu Manoil 1999d4fd0404SClaudiu Manoil void enetc_pci_remove(struct pci_dev *pdev) 2000d4fd0404SClaudiu Manoil { 2001d4fd0404SClaudiu Manoil struct enetc_si *si = pci_get_drvdata(pdev); 2002d4fd0404SClaudiu Manoil struct enetc_hw *hw = &si->hw; 2003d4fd0404SClaudiu Manoil 2004d4fd0404SClaudiu Manoil iounmap(hw->reg); 2005d4fd0404SClaudiu Manoil enetc_kfree_si(si); 2006d4fd0404SClaudiu Manoil pci_release_mem_regions(pdev); 2007d4fd0404SClaudiu Manoil pci_disable_device(pdev); 2008d4fd0404SClaudiu Manoil } 2009