10dd07709SNoam Camus /* 20dd07709SNoam Camus * Copyright(c) 2015 EZchip Technologies. 30dd07709SNoam Camus * 40dd07709SNoam Camus * This program is free software; you can redistribute it and/or modify it 50dd07709SNoam Camus * under the terms and conditions of the GNU General Public License, 60dd07709SNoam Camus * version 2, as published by the Free Software Foundation. 70dd07709SNoam Camus * 80dd07709SNoam Camus * This program is distributed in the hope it will be useful, but WITHOUT 90dd07709SNoam Camus * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 100dd07709SNoam Camus * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 110dd07709SNoam Camus * more details. 120dd07709SNoam Camus * 130dd07709SNoam Camus * The full GNU General Public License is included in this distribution in 140dd07709SNoam Camus * the file called "COPYING". 150dd07709SNoam Camus */ 160dd07709SNoam Camus 170dd07709SNoam Camus #include <linux/module.h> 180dd07709SNoam Camus #include <linux/etherdevice.h> 19*282ccf6eSFlorian Westphal #include <linux/interrupt.h> 200dd07709SNoam Camus #include <linux/of_address.h> 210dd07709SNoam Camus #include <linux/of_irq.h> 220dd07709SNoam Camus #include <linux/of_net.h> 230dd07709SNoam Camus #include <linux/of_platform.h> 240dd07709SNoam Camus #include "nps_enet.h" 250dd07709SNoam Camus 260dd07709SNoam Camus #define DRV_NAME "nps_mgt_enet" 270dd07709SNoam Camus 28094f57aaSElad Kanfi static inline bool nps_enet_is_tx_pending(struct nps_enet_priv *priv) 29094f57aaSElad Kanfi { 30094f57aaSElad Kanfi u32 tx_ctrl_value = nps_enet_reg_get(priv, NPS_ENET_REG_TX_CTL); 31094f57aaSElad Kanfi u32 tx_ctrl_ct = (tx_ctrl_value & TX_CTL_CT_MASK) >> TX_CTL_CT_SHIFT; 32094f57aaSElad Kanfi 33094f57aaSElad Kanfi return (!tx_ctrl_ct && priv->tx_skb); 34094f57aaSElad Kanfi } 35094f57aaSElad Kanfi 360dd07709SNoam Camus static void nps_enet_clean_rx_fifo(struct net_device *ndev, u32 frame_len) 370dd07709SNoam Camus { 380dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 390dd07709SNoam Camus u32 i, len = DIV_ROUND_UP(frame_len, sizeof(u32)); 400dd07709SNoam Camus 410dd07709SNoam Camus /* Empty Rx FIFO buffer by reading all words */ 420dd07709SNoam Camus for (i = 0; i < len; i++) 430dd07709SNoam Camus nps_enet_reg_get(priv, NPS_ENET_REG_RX_BUF); 440dd07709SNoam Camus } 450dd07709SNoam Camus 460dd07709SNoam Camus static void nps_enet_read_rx_fifo(struct net_device *ndev, 470dd07709SNoam Camus unsigned char *dst, u32 length) 480dd07709SNoam Camus { 490dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 500dd07709SNoam Camus s32 i, last = length & (sizeof(u32) - 1); 510dd07709SNoam Camus u32 *reg = (u32 *)dst, len = length / sizeof(u32); 520dd07709SNoam Camus bool dst_is_aligned = IS_ALIGNED((unsigned long)dst, sizeof(u32)); 530dd07709SNoam Camus 540dd07709SNoam Camus /* In case dst is not aligned we need an intermediate buffer */ 55b54b8c2dSLada Trimasova if (dst_is_aligned) { 56b54b8c2dSLada Trimasova ioread32_rep(priv->regs_base + NPS_ENET_REG_RX_BUF, reg, len); 57b54b8c2dSLada Trimasova reg += len; 58ddbff3e8SElad Kanfi } else { /* !dst_is_aligned */ 590dd07709SNoam Camus for (i = 0; i < len; i++, reg++) { 60b0a8d1a0SArnd Bergmann u32 buf = nps_enet_reg_get(priv, NPS_ENET_REG_RX_BUF); 61ddbff3e8SElad Kanfi 62b54b8c2dSLada Trimasova put_unaligned_be32(buf, reg); 630dd07709SNoam Camus } 640dd07709SNoam Camus } 650dd07709SNoam Camus /* copy last bytes (if any) */ 660dd07709SNoam Camus if (last) { 67b54b8c2dSLada Trimasova u32 buf; 68ddbff3e8SElad Kanfi 69b54b8c2dSLada Trimasova ioread32_rep(priv->regs_base + NPS_ENET_REG_RX_BUF, &buf, 1); 70b0a8d1a0SArnd Bergmann memcpy((u8 *)reg, &buf, last); 710dd07709SNoam Camus } 720dd07709SNoam Camus } 730dd07709SNoam Camus 740dd07709SNoam Camus static u32 nps_enet_rx_handler(struct net_device *ndev) 750dd07709SNoam Camus { 760dd07709SNoam Camus u32 frame_len, err = 0; 770dd07709SNoam Camus u32 work_done = 0; 780dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 790dd07709SNoam Camus struct sk_buff *skb; 80b54b8c2dSLada Trimasova u32 rx_ctrl_value = nps_enet_reg_get(priv, NPS_ENET_REG_RX_CTL); 81b54b8c2dSLada Trimasova u32 rx_ctrl_cr = (rx_ctrl_value & RX_CTL_CR_MASK) >> RX_CTL_CR_SHIFT; 82b54b8c2dSLada Trimasova u32 rx_ctrl_er = (rx_ctrl_value & RX_CTL_ER_MASK) >> RX_CTL_ER_SHIFT; 83b54b8c2dSLada Trimasova u32 rx_ctrl_crc = (rx_ctrl_value & RX_CTL_CRC_MASK) >> RX_CTL_CRC_SHIFT; 840dd07709SNoam Camus 85b54b8c2dSLada Trimasova frame_len = (rx_ctrl_value & RX_CTL_NR_MASK) >> RX_CTL_NR_SHIFT; 860dd07709SNoam Camus 870dd07709SNoam Camus /* Check if we got RX */ 88b54b8c2dSLada Trimasova if (!rx_ctrl_cr) 890dd07709SNoam Camus return work_done; 900dd07709SNoam Camus 910dd07709SNoam Camus /* If we got here there is a work for us */ 920dd07709SNoam Camus work_done++; 930dd07709SNoam Camus 940dd07709SNoam Camus /* Check Rx error */ 95b54b8c2dSLada Trimasova if (rx_ctrl_er) { 960dd07709SNoam Camus ndev->stats.rx_errors++; 970dd07709SNoam Camus err = 1; 980dd07709SNoam Camus } 990dd07709SNoam Camus 1000dd07709SNoam Camus /* Check Rx CRC error */ 101b54b8c2dSLada Trimasova if (rx_ctrl_crc) { 1020dd07709SNoam Camus ndev->stats.rx_crc_errors++; 1030dd07709SNoam Camus ndev->stats.rx_dropped++; 1040dd07709SNoam Camus err = 1; 1050dd07709SNoam Camus } 1060dd07709SNoam Camus 1070dd07709SNoam Camus /* Check Frame length Min 64b */ 1080dd07709SNoam Camus if (unlikely(frame_len < ETH_ZLEN)) { 1090dd07709SNoam Camus ndev->stats.rx_length_errors++; 1100dd07709SNoam Camus ndev->stats.rx_dropped++; 1110dd07709SNoam Camus err = 1; 1120dd07709SNoam Camus } 1130dd07709SNoam Camus 1140dd07709SNoam Camus if (err) 1150dd07709SNoam Camus goto rx_irq_clean; 1160dd07709SNoam Camus 1170dd07709SNoam Camus /* Skb allocation */ 1180dd07709SNoam Camus skb = netdev_alloc_skb_ip_align(ndev, frame_len); 1190dd07709SNoam Camus if (unlikely(!skb)) { 1200dd07709SNoam Camus ndev->stats.rx_errors++; 1210dd07709SNoam Camus ndev->stats.rx_dropped++; 1220dd07709SNoam Camus goto rx_irq_clean; 1230dd07709SNoam Camus } 1240dd07709SNoam Camus 1250dd07709SNoam Camus /* Copy frame from Rx fifo into the skb */ 1260dd07709SNoam Camus nps_enet_read_rx_fifo(ndev, skb->data, frame_len); 1270dd07709SNoam Camus 1280dd07709SNoam Camus skb_put(skb, frame_len); 1290dd07709SNoam Camus skb->protocol = eth_type_trans(skb, ndev); 1300dd07709SNoam Camus skb->ip_summed = CHECKSUM_UNNECESSARY; 1310dd07709SNoam Camus 1320dd07709SNoam Camus ndev->stats.rx_packets++; 1330dd07709SNoam Camus ndev->stats.rx_bytes += frame_len; 1340dd07709SNoam Camus netif_receive_skb(skb); 1350dd07709SNoam Camus 1360dd07709SNoam Camus goto rx_irq_frame_done; 1370dd07709SNoam Camus 1380dd07709SNoam Camus rx_irq_clean: 1390dd07709SNoam Camus /* Clean Rx fifo */ 1400dd07709SNoam Camus nps_enet_clean_rx_fifo(ndev, frame_len); 1410dd07709SNoam Camus 1420dd07709SNoam Camus rx_irq_frame_done: 1430dd07709SNoam Camus /* Ack Rx ctrl register */ 1440dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_RX_CTL, 0); 1450dd07709SNoam Camus 1460dd07709SNoam Camus return work_done; 1470dd07709SNoam Camus } 1480dd07709SNoam Camus 1490dd07709SNoam Camus static void nps_enet_tx_handler(struct net_device *ndev) 1500dd07709SNoam Camus { 1510dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 152b54b8c2dSLada Trimasova u32 tx_ctrl_value = nps_enet_reg_get(priv, NPS_ENET_REG_TX_CTL); 153b54b8c2dSLada Trimasova u32 tx_ctrl_et = (tx_ctrl_value & TX_CTL_ET_MASK) >> TX_CTL_ET_SHIFT; 154b54b8c2dSLada Trimasova u32 tx_ctrl_nt = (tx_ctrl_value & TX_CTL_NT_MASK) >> TX_CTL_NT_SHIFT; 1550dd07709SNoam Camus 1560dd07709SNoam Camus /* Check if we got TX */ 157094f57aaSElad Kanfi if (!nps_enet_is_tx_pending(priv)) 1580dd07709SNoam Camus return; 1590dd07709SNoam Camus 1603d99b74aSNoam Camus /* Ack Tx ctrl register */ 1613d99b74aSNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_TX_CTL, 0); 1623d99b74aSNoam Camus 1630dd07709SNoam Camus /* Check Tx transmit error */ 164b54b8c2dSLada Trimasova if (unlikely(tx_ctrl_et)) { 1650dd07709SNoam Camus ndev->stats.tx_errors++; 1660dd07709SNoam Camus } else { 1670dd07709SNoam Camus ndev->stats.tx_packets++; 168b54b8c2dSLada Trimasova ndev->stats.tx_bytes += tx_ctrl_nt; 1690dd07709SNoam Camus } 1700dd07709SNoam Camus 1710dd07709SNoam Camus dev_kfree_skb(priv->tx_skb); 172e5df49d5SElad Kanfi priv->tx_skb = NULL; 1730dd07709SNoam Camus 1740dd07709SNoam Camus if (netif_queue_stopped(ndev)) 1750dd07709SNoam Camus netif_wake_queue(ndev); 1760dd07709SNoam Camus } 1770dd07709SNoam Camus 1780dd07709SNoam Camus /** 1790dd07709SNoam Camus * nps_enet_poll - NAPI poll handler. 1800dd07709SNoam Camus * @napi: Pointer to napi_struct structure. 1810dd07709SNoam Camus * @budget: How many frames to process on one call. 1820dd07709SNoam Camus * 1830dd07709SNoam Camus * returns: Number of processed frames 1840dd07709SNoam Camus */ 1850dd07709SNoam Camus static int nps_enet_poll(struct napi_struct *napi, int budget) 1860dd07709SNoam Camus { 1870dd07709SNoam Camus struct net_device *ndev = napi->dev; 1880dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 1890dd07709SNoam Camus u32 work_done; 1900dd07709SNoam Camus 1910dd07709SNoam Camus nps_enet_tx_handler(ndev); 1920dd07709SNoam Camus work_done = nps_enet_rx_handler(ndev); 1930dd07709SNoam Camus if (work_done < budget) { 194b54b8c2dSLada Trimasova u32 buf_int_enable_value = 0; 19541493795SNoam Camus 1966ad20165SEric Dumazet napi_complete_done(napi, work_done); 197b54b8c2dSLada Trimasova 198b54b8c2dSLada Trimasova /* set tx_done and rx_rdy bits */ 199b54b8c2dSLada Trimasova buf_int_enable_value |= NPS_ENET_ENABLE << RX_RDY_SHIFT; 200b54b8c2dSLada Trimasova buf_int_enable_value |= NPS_ENET_ENABLE << TX_DONE_SHIFT; 201b54b8c2dSLada Trimasova 2020dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_BUF_INT_ENABLE, 203b54b8c2dSLada Trimasova buf_int_enable_value); 20405c00d82SElad Kanfi 20505c00d82SElad Kanfi /* in case we will get a tx interrupt while interrupts 20605c00d82SElad Kanfi * are masked, we will lose it since the tx is edge interrupt. 20705c00d82SElad Kanfi * specifically, while executing the code section above, 20805c00d82SElad Kanfi * between nps_enet_tx_handler and the interrupts enable, all 20905c00d82SElad Kanfi * tx requests will be stuck until we will get an rx interrupt. 21005c00d82SElad Kanfi * the two code lines below will solve this situation by 21105c00d82SElad Kanfi * re-adding ourselves to the poll list. 21205c00d82SElad Kanfi */ 213094f57aaSElad Kanfi if (nps_enet_is_tx_pending(priv)) { 21486651650SElad Kanfi nps_enet_reg_set(priv, NPS_ENET_REG_BUF_INT_ENABLE, 0); 21505c00d82SElad Kanfi napi_reschedule(napi); 2160dd07709SNoam Camus } 21786651650SElad Kanfi } 2180dd07709SNoam Camus 2190dd07709SNoam Camus return work_done; 2200dd07709SNoam Camus } 2210dd07709SNoam Camus 2220dd07709SNoam Camus /** 2230dd07709SNoam Camus * nps_enet_irq_handler - Global interrupt handler for ENET. 2240dd07709SNoam Camus * @irq: irq number. 2250dd07709SNoam Camus * @dev_instance: device instance. 2260dd07709SNoam Camus * 2270dd07709SNoam Camus * returns: IRQ_HANDLED for all cases. 2280dd07709SNoam Camus * 2290dd07709SNoam Camus * EZchip ENET has 2 interrupt causes, and depending on bits raised in 2300dd07709SNoam Camus * CTRL registers we may tell what is a reason for interrupt to fire up. 2310dd07709SNoam Camus * We got one for RX and the other for TX (completion). 2320dd07709SNoam Camus */ 2330dd07709SNoam Camus static irqreturn_t nps_enet_irq_handler(s32 irq, void *dev_instance) 2340dd07709SNoam Camus { 2350dd07709SNoam Camus struct net_device *ndev = dev_instance; 2360dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 237b54b8c2dSLada Trimasova u32 rx_ctrl_value = nps_enet_reg_get(priv, NPS_ENET_REG_RX_CTL); 238b54b8c2dSLada Trimasova u32 rx_ctrl_cr = (rx_ctrl_value & RX_CTL_CR_MASK) >> RX_CTL_CR_SHIFT; 2390dd07709SNoam Camus 240094f57aaSElad Kanfi if (nps_enet_is_tx_pending(priv) || rx_ctrl_cr) 2410dd07709SNoam Camus if (likely(napi_schedule_prep(&priv->napi))) { 2420dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_BUF_INT_ENABLE, 0); 2430dd07709SNoam Camus __napi_schedule(&priv->napi); 2440dd07709SNoam Camus } 2450dd07709SNoam Camus 2460dd07709SNoam Camus return IRQ_HANDLED; 2470dd07709SNoam Camus } 2480dd07709SNoam Camus 2490dd07709SNoam Camus static void nps_enet_set_hw_mac_address(struct net_device *ndev) 2500dd07709SNoam Camus { 2510dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 252b54b8c2dSLada Trimasova u32 ge_mac_cfg_1_value = 0; 253b54b8c2dSLada Trimasova u32 *ge_mac_cfg_2_value = &priv->ge_mac_cfg_2_value; 2540dd07709SNoam Camus 2550dd07709SNoam Camus /* set MAC address in HW */ 256b54b8c2dSLada Trimasova ge_mac_cfg_1_value |= ndev->dev_addr[0] << CFG_1_OCTET_0_SHIFT; 257b54b8c2dSLada Trimasova ge_mac_cfg_1_value |= ndev->dev_addr[1] << CFG_1_OCTET_1_SHIFT; 258b54b8c2dSLada Trimasova ge_mac_cfg_1_value |= ndev->dev_addr[2] << CFG_1_OCTET_2_SHIFT; 259b54b8c2dSLada Trimasova ge_mac_cfg_1_value |= ndev->dev_addr[3] << CFG_1_OCTET_3_SHIFT; 260b54b8c2dSLada Trimasova *ge_mac_cfg_2_value = (*ge_mac_cfg_2_value & ~CFG_2_OCTET_4_MASK) 261b54b8c2dSLada Trimasova | ndev->dev_addr[4] << CFG_2_OCTET_4_SHIFT; 262b54b8c2dSLada Trimasova *ge_mac_cfg_2_value = (*ge_mac_cfg_2_value & ~CFG_2_OCTET_5_MASK) 263b54b8c2dSLada Trimasova | ndev->dev_addr[5] << CFG_2_OCTET_5_SHIFT; 2640dd07709SNoam Camus 2650dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_GE_MAC_CFG_1, 266b54b8c2dSLada Trimasova ge_mac_cfg_1_value); 2670dd07709SNoam Camus 2680dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_GE_MAC_CFG_2, 269b54b8c2dSLada Trimasova *ge_mac_cfg_2_value); 2700dd07709SNoam Camus } 2710dd07709SNoam Camus 2720dd07709SNoam Camus /** 2730dd07709SNoam Camus * nps_enet_hw_reset - Reset the network device. 2740dd07709SNoam Camus * @ndev: Pointer to the network device. 2750dd07709SNoam Camus * 2760dd07709SNoam Camus * This function reset the PCS and TX fifo. 2770dd07709SNoam Camus * The programming model is to set the relevant reset bits 2780dd07709SNoam Camus * wait for some time for this to propagate and then unset 2790dd07709SNoam Camus * the reset bits. This way we ensure that reset procedure 2800dd07709SNoam Camus * is done successfully by device. 2810dd07709SNoam Camus */ 2820dd07709SNoam Camus static void nps_enet_hw_reset(struct net_device *ndev) 2830dd07709SNoam Camus { 2840dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 285b54b8c2dSLada Trimasova u32 ge_rst_value = 0, phase_fifo_ctl_value = 0; 2860dd07709SNoam Camus 2870dd07709SNoam Camus /* Pcs reset sequence*/ 288b54b8c2dSLada Trimasova ge_rst_value |= NPS_ENET_ENABLE << RST_GMAC_0_SHIFT; 289b54b8c2dSLada Trimasova nps_enet_reg_set(priv, NPS_ENET_REG_GE_RST, ge_rst_value); 2900dd07709SNoam Camus usleep_range(10, 20); 291136ab0d0SNoam Camus ge_rst_value = 0; 292b54b8c2dSLada Trimasova nps_enet_reg_set(priv, NPS_ENET_REG_GE_RST, ge_rst_value); 2930dd07709SNoam Camus 2940dd07709SNoam Camus /* Tx fifo reset sequence */ 295b54b8c2dSLada Trimasova phase_fifo_ctl_value |= NPS_ENET_ENABLE << PHASE_FIFO_CTL_RST_SHIFT; 296b54b8c2dSLada Trimasova phase_fifo_ctl_value |= NPS_ENET_ENABLE << PHASE_FIFO_CTL_INIT_SHIFT; 2970dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_PHASE_FIFO_CTL, 298b54b8c2dSLada Trimasova phase_fifo_ctl_value); 2990dd07709SNoam Camus usleep_range(10, 20); 300b54b8c2dSLada Trimasova phase_fifo_ctl_value = 0; 3010dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_PHASE_FIFO_CTL, 302b54b8c2dSLada Trimasova phase_fifo_ctl_value); 3030dd07709SNoam Camus } 3040dd07709SNoam Camus 3050dd07709SNoam Camus static void nps_enet_hw_enable_control(struct net_device *ndev) 3060dd07709SNoam Camus { 3070dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 308b54b8c2dSLada Trimasova u32 ge_mac_cfg_0_value = 0, buf_int_enable_value = 0; 309b54b8c2dSLada Trimasova u32 *ge_mac_cfg_2_value = &priv->ge_mac_cfg_2_value; 310b54b8c2dSLada Trimasova u32 *ge_mac_cfg_3_value = &priv->ge_mac_cfg_3_value; 3110dd07709SNoam Camus s32 max_frame_length; 3120dd07709SNoam Camus 3130dd07709SNoam Camus /* Enable Rx and Tx statistics */ 314b54b8c2dSLada Trimasova *ge_mac_cfg_2_value = (*ge_mac_cfg_2_value & ~CFG_2_STAT_EN_MASK) 315b54b8c2dSLada Trimasova | NPS_ENET_GE_MAC_CFG_2_STAT_EN << CFG_2_STAT_EN_SHIFT; 3160dd07709SNoam Camus 3170dd07709SNoam Camus /* Discard packets with different MAC address */ 318b54b8c2dSLada Trimasova *ge_mac_cfg_2_value = (*ge_mac_cfg_2_value & ~CFG_2_DISK_DA_MASK) 319b54b8c2dSLada Trimasova | NPS_ENET_ENABLE << CFG_2_DISK_DA_SHIFT; 3200dd07709SNoam Camus 3210dd07709SNoam Camus /* Discard multicast packets */ 322b54b8c2dSLada Trimasova *ge_mac_cfg_2_value = (*ge_mac_cfg_2_value & ~CFG_2_DISK_MC_MASK) 323b54b8c2dSLada Trimasova | NPS_ENET_ENABLE << CFG_2_DISK_MC_SHIFT; 3240dd07709SNoam Camus 3250dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_GE_MAC_CFG_2, 326b54b8c2dSLada Trimasova *ge_mac_cfg_2_value); 3270dd07709SNoam Camus 3280dd07709SNoam Camus /* Discard Packets bigger than max frame length */ 3290dd07709SNoam Camus max_frame_length = ETH_HLEN + ndev->mtu + ETH_FCS_LEN; 330b54b8c2dSLada Trimasova if (max_frame_length <= NPS_ENET_MAX_FRAME_LENGTH) { 331b54b8c2dSLada Trimasova *ge_mac_cfg_3_value = 332b54b8c2dSLada Trimasova (*ge_mac_cfg_3_value & ~CFG_3_MAX_LEN_MASK) 333b54b8c2dSLada Trimasova | max_frame_length << CFG_3_MAX_LEN_SHIFT; 334b54b8c2dSLada Trimasova } 3350dd07709SNoam Camus 3360dd07709SNoam Camus /* Enable interrupts */ 337b54b8c2dSLada Trimasova buf_int_enable_value |= NPS_ENET_ENABLE << RX_RDY_SHIFT; 338b54b8c2dSLada Trimasova buf_int_enable_value |= NPS_ENET_ENABLE << TX_DONE_SHIFT; 3390dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_BUF_INT_ENABLE, 340b54b8c2dSLada Trimasova buf_int_enable_value); 3410dd07709SNoam Camus 3420dd07709SNoam Camus /* Write device MAC address to HW */ 3430dd07709SNoam Camus nps_enet_set_hw_mac_address(ndev); 3440dd07709SNoam Camus 3450dd07709SNoam Camus /* Rx and Tx HW features */ 346b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= NPS_ENET_ENABLE << CFG_0_TX_PAD_EN_SHIFT; 347b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= NPS_ENET_ENABLE << CFG_0_TX_CRC_EN_SHIFT; 348b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= NPS_ENET_ENABLE << CFG_0_RX_CRC_STRIP_SHIFT; 3490dd07709SNoam Camus 3500dd07709SNoam Camus /* IFG configuration */ 351b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= 352b54b8c2dSLada Trimasova NPS_ENET_GE_MAC_CFG_0_RX_IFG << CFG_0_RX_IFG_SHIFT; 353b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= 354b54b8c2dSLada Trimasova NPS_ENET_GE_MAC_CFG_0_TX_IFG << CFG_0_TX_IFG_SHIFT; 3550dd07709SNoam Camus 3560dd07709SNoam Camus /* preamble configuration */ 357b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= NPS_ENET_ENABLE << CFG_0_RX_PR_CHECK_EN_SHIFT; 358b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= 359b54b8c2dSLada Trimasova NPS_ENET_GE_MAC_CFG_0_TX_PR_LEN << CFG_0_TX_PR_LEN_SHIFT; 3600dd07709SNoam Camus 3610dd07709SNoam Camus /* enable flow control frames */ 362b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= NPS_ENET_ENABLE << CFG_0_TX_FC_EN_SHIFT; 363b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= NPS_ENET_ENABLE << CFG_0_RX_FC_EN_SHIFT; 364b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= 365b54b8c2dSLada Trimasova NPS_ENET_GE_MAC_CFG_0_TX_FC_RETR << CFG_0_TX_FC_RETR_SHIFT; 366b54b8c2dSLada Trimasova *ge_mac_cfg_3_value = (*ge_mac_cfg_3_value & ~CFG_3_CF_DROP_MASK) 367b54b8c2dSLada Trimasova | NPS_ENET_ENABLE << CFG_3_CF_DROP_SHIFT; 3680dd07709SNoam Camus 3690dd07709SNoam Camus /* Enable Rx and Tx */ 370b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= NPS_ENET_ENABLE << CFG_0_RX_EN_SHIFT; 371b54b8c2dSLada Trimasova ge_mac_cfg_0_value |= NPS_ENET_ENABLE << CFG_0_TX_EN_SHIFT; 3720dd07709SNoam Camus 373de671567SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_GE_MAC_CFG_3, 374b54b8c2dSLada Trimasova *ge_mac_cfg_3_value); 3750dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_GE_MAC_CFG_0, 376b54b8c2dSLada Trimasova ge_mac_cfg_0_value); 3770dd07709SNoam Camus } 3780dd07709SNoam Camus 3790dd07709SNoam Camus static void nps_enet_hw_disable_control(struct net_device *ndev) 3800dd07709SNoam Camus { 3810dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 3820dd07709SNoam Camus 3830dd07709SNoam Camus /* Disable interrupts */ 3840dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_BUF_INT_ENABLE, 0); 3850dd07709SNoam Camus 3860dd07709SNoam Camus /* Disable Rx and Tx */ 3870dd07709SNoam Camus nps_enet_reg_set(priv, NPS_ENET_REG_GE_MAC_CFG_0, 0); 3880dd07709SNoam Camus } 3890dd07709SNoam Camus 3900dd07709SNoam Camus static void nps_enet_send_frame(struct net_device *ndev, 3910dd07709SNoam Camus struct sk_buff *skb) 3920dd07709SNoam Camus { 3930dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 394b54b8c2dSLada Trimasova u32 tx_ctrl_value = 0; 3950dd07709SNoam Camus short length = skb->len; 3960dd07709SNoam Camus u32 i, len = DIV_ROUND_UP(length, sizeof(u32)); 397b0a8d1a0SArnd Bergmann u32 *src = (void *)skb->data; 3980dd07709SNoam Camus bool src_is_aligned = IS_ALIGNED((unsigned long)src, sizeof(u32)); 3990dd07709SNoam Camus 4000dd07709SNoam Camus /* In case src is not aligned we need an intermediate buffer */ 4010dd07709SNoam Camus if (src_is_aligned) 402b54b8c2dSLada Trimasova iowrite32_rep(priv->regs_base + NPS_ENET_REG_TX_BUF, src, len); 403b0a8d1a0SArnd Bergmann else /* !src_is_aligned */ 404b0a8d1a0SArnd Bergmann for (i = 0; i < len; i++, src++) 405b0a8d1a0SArnd Bergmann nps_enet_reg_set(priv, NPS_ENET_REG_TX_BUF, 406b54b8c2dSLada Trimasova get_unaligned_be32(src)); 4070dd07709SNoam Camus 4080dd07709SNoam Camus /* Write the length of the Frame */ 409b54b8c2dSLada Trimasova tx_ctrl_value |= length << TX_CTL_NT_SHIFT; 4100dd07709SNoam Camus 411b54b8c2dSLada Trimasova tx_ctrl_value |= NPS_ENET_ENABLE << TX_CTL_CT_SHIFT; 4120dd07709SNoam Camus /* Send Frame */ 413b54b8c2dSLada Trimasova nps_enet_reg_set(priv, NPS_ENET_REG_TX_CTL, tx_ctrl_value); 4140dd07709SNoam Camus } 4150dd07709SNoam Camus 4160dd07709SNoam Camus /** 4170dd07709SNoam Camus * nps_enet_set_mac_address - Set the MAC address for this device. 4180dd07709SNoam Camus * @ndev: Pointer to net_device structure. 4190dd07709SNoam Camus * @p: 6 byte Address to be written as MAC address. 4200dd07709SNoam Camus * 4210dd07709SNoam Camus * This function copies the HW address from the sockaddr structure to the 4220dd07709SNoam Camus * net_device structure and updates the address in HW. 4230dd07709SNoam Camus * 4240dd07709SNoam Camus * returns: -EBUSY if the net device is busy or 0 if the address is set 4250dd07709SNoam Camus * successfully. 4260dd07709SNoam Camus */ 4270dd07709SNoam Camus static s32 nps_enet_set_mac_address(struct net_device *ndev, void *p) 4280dd07709SNoam Camus { 4290dd07709SNoam Camus struct sockaddr *addr = p; 4300dd07709SNoam Camus s32 res; 4310dd07709SNoam Camus 4320dd07709SNoam Camus if (netif_running(ndev)) 4330dd07709SNoam Camus return -EBUSY; 4340dd07709SNoam Camus 4350dd07709SNoam Camus res = eth_mac_addr(ndev, p); 4360dd07709SNoam Camus if (!res) { 4370dd07709SNoam Camus ether_addr_copy(ndev->dev_addr, addr->sa_data); 4380dd07709SNoam Camus nps_enet_set_hw_mac_address(ndev); 4390dd07709SNoam Camus } 4400dd07709SNoam Camus 4410dd07709SNoam Camus return res; 4420dd07709SNoam Camus } 4430dd07709SNoam Camus 4440dd07709SNoam Camus /** 4450dd07709SNoam Camus * nps_enet_set_rx_mode - Change the receive filtering mode. 4460dd07709SNoam Camus * @ndev: Pointer to the network device. 4470dd07709SNoam Camus * 4480dd07709SNoam Camus * This function enables/disables promiscuous mode 4490dd07709SNoam Camus */ 4500dd07709SNoam Camus static void nps_enet_set_rx_mode(struct net_device *ndev) 4510dd07709SNoam Camus { 4520dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 453b54b8c2dSLada Trimasova u32 ge_mac_cfg_2_value = priv->ge_mac_cfg_2_value; 4540dd07709SNoam Camus 4550dd07709SNoam Camus if (ndev->flags & IFF_PROMISC) { 456b54b8c2dSLada Trimasova ge_mac_cfg_2_value = (ge_mac_cfg_2_value & ~CFG_2_DISK_DA_MASK) 457b54b8c2dSLada Trimasova | NPS_ENET_DISABLE << CFG_2_DISK_DA_SHIFT; 458b54b8c2dSLada Trimasova ge_mac_cfg_2_value = (ge_mac_cfg_2_value & ~CFG_2_DISK_MC_MASK) 459b54b8c2dSLada Trimasova | NPS_ENET_DISABLE << CFG_2_DISK_MC_SHIFT; 460b54b8c2dSLada Trimasova 4610dd07709SNoam Camus } else { 462b54b8c2dSLada Trimasova ge_mac_cfg_2_value = (ge_mac_cfg_2_value & ~CFG_2_DISK_DA_MASK) 463b54b8c2dSLada Trimasova | NPS_ENET_ENABLE << CFG_2_DISK_DA_SHIFT; 464b54b8c2dSLada Trimasova ge_mac_cfg_2_value = (ge_mac_cfg_2_value & ~CFG_2_DISK_MC_MASK) 465b54b8c2dSLada Trimasova | NPS_ENET_ENABLE << CFG_2_DISK_MC_SHIFT; 4660dd07709SNoam Camus } 4670dd07709SNoam Camus 468b54b8c2dSLada Trimasova nps_enet_reg_set(priv, NPS_ENET_REG_GE_MAC_CFG_2, ge_mac_cfg_2_value); 4690dd07709SNoam Camus } 4700dd07709SNoam Camus 4710dd07709SNoam Camus /** 4720dd07709SNoam Camus * nps_enet_open - Open the network device. 4730dd07709SNoam Camus * @ndev: Pointer to the network device. 4740dd07709SNoam Camus * 4750dd07709SNoam Camus * returns: 0, on success or non-zero error value on failure. 4760dd07709SNoam Camus * 4770dd07709SNoam Camus * This function sets the MAC address, requests and enables an IRQ 4780dd07709SNoam Camus * for the ENET device and starts the Tx queue. 4790dd07709SNoam Camus */ 4800dd07709SNoam Camus static s32 nps_enet_open(struct net_device *ndev) 4810dd07709SNoam Camus { 4820dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 4830dd07709SNoam Camus s32 err; 4840dd07709SNoam Camus 4850dd07709SNoam Camus /* Reset private variables */ 486e5df49d5SElad Kanfi priv->tx_skb = NULL; 487b54b8c2dSLada Trimasova priv->ge_mac_cfg_2_value = 0; 488b54b8c2dSLada Trimasova priv->ge_mac_cfg_3_value = 0; 4890dd07709SNoam Camus 4900dd07709SNoam Camus /* ge_mac_cfg_3 default values */ 491b54b8c2dSLada Trimasova priv->ge_mac_cfg_3_value |= 492b54b8c2dSLada Trimasova NPS_ENET_GE_MAC_CFG_3_RX_IFG_TH << CFG_3_RX_IFG_TH_SHIFT; 493b54b8c2dSLada Trimasova 494b54b8c2dSLada Trimasova priv->ge_mac_cfg_3_value |= 495b54b8c2dSLada Trimasova NPS_ENET_GE_MAC_CFG_3_MAX_LEN << CFG_3_MAX_LEN_SHIFT; 4960dd07709SNoam Camus 4970dd07709SNoam Camus /* Disable HW device */ 4980dd07709SNoam Camus nps_enet_hw_disable_control(ndev); 4990dd07709SNoam Camus 5000dd07709SNoam Camus /* irq Rx allocation */ 5010dd07709SNoam Camus err = request_irq(priv->irq, nps_enet_irq_handler, 5020dd07709SNoam Camus 0, "enet-rx-tx", ndev); 5030dd07709SNoam Camus if (err) 5040dd07709SNoam Camus return err; 5050dd07709SNoam Camus 5060dd07709SNoam Camus napi_enable(&priv->napi); 5070dd07709SNoam Camus 5080dd07709SNoam Camus /* Enable HW device */ 5090dd07709SNoam Camus nps_enet_hw_reset(ndev); 5100dd07709SNoam Camus nps_enet_hw_enable_control(ndev); 5110dd07709SNoam Camus 5120dd07709SNoam Camus netif_start_queue(ndev); 5130dd07709SNoam Camus 5140dd07709SNoam Camus return 0; 5150dd07709SNoam Camus } 5160dd07709SNoam Camus 5170dd07709SNoam Camus /** 5180dd07709SNoam Camus * nps_enet_stop - Close the network device. 5190dd07709SNoam Camus * @ndev: Pointer to the network device. 5200dd07709SNoam Camus * 5210dd07709SNoam Camus * This function stops the Tx queue, disables interrupts for the ENET device. 5220dd07709SNoam Camus */ 5230dd07709SNoam Camus static s32 nps_enet_stop(struct net_device *ndev) 5240dd07709SNoam Camus { 5250dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 5260dd07709SNoam Camus 5270dd07709SNoam Camus napi_disable(&priv->napi); 5280dd07709SNoam Camus netif_stop_queue(ndev); 5290dd07709SNoam Camus nps_enet_hw_disable_control(ndev); 5300dd07709SNoam Camus free_irq(priv->irq, ndev); 5310dd07709SNoam Camus 5320dd07709SNoam Camus return 0; 5330dd07709SNoam Camus } 5340dd07709SNoam Camus 5350dd07709SNoam Camus /** 5360dd07709SNoam Camus * nps_enet_start_xmit - Starts the data transmission. 5370dd07709SNoam Camus * @skb: sk_buff pointer that contains data to be Transmitted. 5380dd07709SNoam Camus * @ndev: Pointer to net_device structure. 5390dd07709SNoam Camus * 5400dd07709SNoam Camus * returns: NETDEV_TX_OK, on success 5410dd07709SNoam Camus * NETDEV_TX_BUSY, if any of the descriptors are not free. 5420dd07709SNoam Camus * 5430dd07709SNoam Camus * This function is invoked from upper layers to initiate transmission. 5440dd07709SNoam Camus */ 5450dd07709SNoam Camus static netdev_tx_t nps_enet_start_xmit(struct sk_buff *skb, 5460dd07709SNoam Camus struct net_device *ndev) 5470dd07709SNoam Camus { 5480dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 5490dd07709SNoam Camus 5500dd07709SNoam Camus /* This driver handles one frame at a time */ 5510dd07709SNoam Camus netif_stop_queue(ndev); 5520dd07709SNoam Camus 5530dd07709SNoam Camus priv->tx_skb = skb; 5540dd07709SNoam Camus 555e5df49d5SElad Kanfi /* make sure tx_skb is actually written to the memory 556e5df49d5SElad Kanfi * before the HW is informed and the IRQ is fired. 557e5df49d5SElad Kanfi */ 558e5df49d5SElad Kanfi wmb(); 559e5df49d5SElad Kanfi 56093fcf83eSNoam Camus nps_enet_send_frame(ndev, skb); 56193fcf83eSNoam Camus 5620dd07709SNoam Camus return NETDEV_TX_OK; 5630dd07709SNoam Camus } 5640dd07709SNoam Camus 5650dd07709SNoam Camus #ifdef CONFIG_NET_POLL_CONTROLLER 5660dd07709SNoam Camus static void nps_enet_poll_controller(struct net_device *ndev) 5670dd07709SNoam Camus { 5680dd07709SNoam Camus disable_irq(ndev->irq); 5690dd07709SNoam Camus nps_enet_irq_handler(ndev->irq, ndev); 5700dd07709SNoam Camus enable_irq(ndev->irq); 5710dd07709SNoam Camus } 5720dd07709SNoam Camus #endif 5730dd07709SNoam Camus 5740dd07709SNoam Camus static const struct net_device_ops nps_netdev_ops = { 5750dd07709SNoam Camus .ndo_open = nps_enet_open, 5760dd07709SNoam Camus .ndo_stop = nps_enet_stop, 5770dd07709SNoam Camus .ndo_start_xmit = nps_enet_start_xmit, 5780dd07709SNoam Camus .ndo_set_mac_address = nps_enet_set_mac_address, 5790dd07709SNoam Camus .ndo_set_rx_mode = nps_enet_set_rx_mode, 5800dd07709SNoam Camus #ifdef CONFIG_NET_POLL_CONTROLLER 5810dd07709SNoam Camus .ndo_poll_controller = nps_enet_poll_controller, 5820dd07709SNoam Camus #endif 5830dd07709SNoam Camus }; 5840dd07709SNoam Camus 5850dd07709SNoam Camus static s32 nps_enet_probe(struct platform_device *pdev) 5860dd07709SNoam Camus { 5870dd07709SNoam Camus struct device *dev = &pdev->dev; 5880dd07709SNoam Camus struct net_device *ndev; 5890dd07709SNoam Camus struct nps_enet_priv *priv; 5900dd07709SNoam Camus s32 err = 0; 5910dd07709SNoam Camus const char *mac_addr; 5920dd07709SNoam Camus struct resource *res_regs; 5930dd07709SNoam Camus 5940dd07709SNoam Camus if (!dev->of_node) 5950dd07709SNoam Camus return -ENODEV; 5960dd07709SNoam Camus 5970dd07709SNoam Camus ndev = alloc_etherdev(sizeof(struct nps_enet_priv)); 5980dd07709SNoam Camus if (!ndev) 5990dd07709SNoam Camus return -ENOMEM; 6000dd07709SNoam Camus 6010dd07709SNoam Camus platform_set_drvdata(pdev, ndev); 6020dd07709SNoam Camus SET_NETDEV_DEV(ndev, dev); 6030dd07709SNoam Camus priv = netdev_priv(ndev); 6040dd07709SNoam Camus 6050dd07709SNoam Camus /* The EZ NET specific entries in the device structure. */ 6060dd07709SNoam Camus ndev->netdev_ops = &nps_netdev_ops; 6070dd07709SNoam Camus ndev->watchdog_timeo = (400 * HZ / 1000); 6080dd07709SNoam Camus /* FIXME :: no multicast support yet */ 6090dd07709SNoam Camus ndev->flags &= ~IFF_MULTICAST; 6100dd07709SNoam Camus 6110dd07709SNoam Camus res_regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 6120dd07709SNoam Camus priv->regs_base = devm_ioremap_resource(dev, res_regs); 6130dd07709SNoam Camus if (IS_ERR(priv->regs_base)) { 6140dd07709SNoam Camus err = PTR_ERR(priv->regs_base); 6150dd07709SNoam Camus goto out_netdev; 6160dd07709SNoam Camus } 6170dd07709SNoam Camus dev_dbg(dev, "Registers base address is 0x%p\n", priv->regs_base); 6180dd07709SNoam Camus 6190dd07709SNoam Camus /* set kernel MAC address to dev */ 6200dd07709SNoam Camus mac_addr = of_get_mac_address(dev->of_node); 6210dd07709SNoam Camus if (mac_addr) 6220dd07709SNoam Camus ether_addr_copy(ndev->dev_addr, mac_addr); 6230dd07709SNoam Camus else 6240dd07709SNoam Camus eth_hw_addr_random(ndev); 6250dd07709SNoam Camus 6260dd07709SNoam Camus /* Get IRQ number */ 6270dd07709SNoam Camus priv->irq = platform_get_irq(pdev, 0); 6280dd07709SNoam Camus if (!priv->irq) { 6290dd07709SNoam Camus dev_err(dev, "failed to retrieve <irq Rx-Tx> value from device tree\n"); 6300dd07709SNoam Camus err = -ENODEV; 6310dd07709SNoam Camus goto out_netdev; 6320dd07709SNoam Camus } 6330dd07709SNoam Camus 6340dd07709SNoam Camus netif_napi_add(ndev, &priv->napi, nps_enet_poll, 6350dd07709SNoam Camus NPS_ENET_NAPI_POLL_WEIGHT); 6360dd07709SNoam Camus 6370dd07709SNoam Camus /* Register the driver. Should be the last thing in probe */ 6380dd07709SNoam Camus err = register_netdev(ndev); 6390dd07709SNoam Camus if (err) { 6400dd07709SNoam Camus dev_err(dev, "Failed to register ndev for %s, err = 0x%08x\n", 6410dd07709SNoam Camus ndev->name, (s32)err); 6420dd07709SNoam Camus goto out_netif_api; 6430dd07709SNoam Camus } 6440dd07709SNoam Camus 6450dd07709SNoam Camus dev_info(dev, "(rx/tx=%d)\n", priv->irq); 6460dd07709SNoam Camus return 0; 6470dd07709SNoam Camus 6480dd07709SNoam Camus out_netif_api: 6490dd07709SNoam Camus netif_napi_del(&priv->napi); 6500dd07709SNoam Camus out_netdev: 6510dd07709SNoam Camus if (err) 6520dd07709SNoam Camus free_netdev(ndev); 6530dd07709SNoam Camus 6540dd07709SNoam Camus return err; 6550dd07709SNoam Camus } 6560dd07709SNoam Camus 6570dd07709SNoam Camus static s32 nps_enet_remove(struct platform_device *pdev) 6580dd07709SNoam Camus { 6590dd07709SNoam Camus struct net_device *ndev = platform_get_drvdata(pdev); 6600dd07709SNoam Camus struct nps_enet_priv *priv = netdev_priv(ndev); 6610dd07709SNoam Camus 6620dd07709SNoam Camus unregister_netdev(ndev); 6630dd07709SNoam Camus free_netdev(ndev); 6640dd07709SNoam Camus netif_napi_del(&priv->napi); 6650dd07709SNoam Camus 6660dd07709SNoam Camus return 0; 6670dd07709SNoam Camus } 6680dd07709SNoam Camus 6690dd07709SNoam Camus static const struct of_device_id nps_enet_dt_ids[] = { 6700dd07709SNoam Camus { .compatible = "ezchip,nps-mgt-enet" }, 6710dd07709SNoam Camus { /* Sentinel */ } 6720dd07709SNoam Camus }; 673fc971a2fSJavier Martinez Canillas MODULE_DEVICE_TABLE(of, nps_enet_dt_ids); 6740dd07709SNoam Camus 6750dd07709SNoam Camus static struct platform_driver nps_enet_driver = { 6760dd07709SNoam Camus .probe = nps_enet_probe, 6770dd07709SNoam Camus .remove = nps_enet_remove, 6780dd07709SNoam Camus .driver = { 6790dd07709SNoam Camus .name = DRV_NAME, 6800dd07709SNoam Camus .of_match_table = nps_enet_dt_ids, 6810dd07709SNoam Camus }, 6820dd07709SNoam Camus }; 6830dd07709SNoam Camus 6840dd07709SNoam Camus module_platform_driver(nps_enet_driver); 6850dd07709SNoam Camus 6860dd07709SNoam Camus MODULE_AUTHOR("EZchip Semiconductor"); 6870dd07709SNoam Camus MODULE_LICENSE("GPL v2"); 688