1*d7058a79SJeff Kirsher /* 2*d7058a79SJeff Kirsher * dm9000 Ethernet 3*d7058a79SJeff Kirsher */ 4*d7058a79SJeff Kirsher 5*d7058a79SJeff Kirsher #ifndef _DM9000X_H_ 6*d7058a79SJeff Kirsher #define _DM9000X_H_ 7*d7058a79SJeff Kirsher 8*d7058a79SJeff Kirsher #define DM9000_ID 0x90000A46 9*d7058a79SJeff Kirsher 10*d7058a79SJeff Kirsher /* although the registers are 16 bit, they are 32-bit aligned. 11*d7058a79SJeff Kirsher */ 12*d7058a79SJeff Kirsher 13*d7058a79SJeff Kirsher #define DM9000_NCR 0x00 14*d7058a79SJeff Kirsher #define DM9000_NSR 0x01 15*d7058a79SJeff Kirsher #define DM9000_TCR 0x02 16*d7058a79SJeff Kirsher #define DM9000_TSR1 0x03 17*d7058a79SJeff Kirsher #define DM9000_TSR2 0x04 18*d7058a79SJeff Kirsher #define DM9000_RCR 0x05 19*d7058a79SJeff Kirsher #define DM9000_RSR 0x06 20*d7058a79SJeff Kirsher #define DM9000_ROCR 0x07 21*d7058a79SJeff Kirsher #define DM9000_BPTR 0x08 22*d7058a79SJeff Kirsher #define DM9000_FCTR 0x09 23*d7058a79SJeff Kirsher #define DM9000_FCR 0x0A 24*d7058a79SJeff Kirsher #define DM9000_EPCR 0x0B 25*d7058a79SJeff Kirsher #define DM9000_EPAR 0x0C 26*d7058a79SJeff Kirsher #define DM9000_EPDRL 0x0D 27*d7058a79SJeff Kirsher #define DM9000_EPDRH 0x0E 28*d7058a79SJeff Kirsher #define DM9000_WCR 0x0F 29*d7058a79SJeff Kirsher 30*d7058a79SJeff Kirsher #define DM9000_PAR 0x10 31*d7058a79SJeff Kirsher #define DM9000_MAR 0x16 32*d7058a79SJeff Kirsher 33*d7058a79SJeff Kirsher #define DM9000_GPCR 0x1e 34*d7058a79SJeff Kirsher #define DM9000_GPR 0x1f 35*d7058a79SJeff Kirsher #define DM9000_TRPAL 0x22 36*d7058a79SJeff Kirsher #define DM9000_TRPAH 0x23 37*d7058a79SJeff Kirsher #define DM9000_RWPAL 0x24 38*d7058a79SJeff Kirsher #define DM9000_RWPAH 0x25 39*d7058a79SJeff Kirsher 40*d7058a79SJeff Kirsher #define DM9000_VIDL 0x28 41*d7058a79SJeff Kirsher #define DM9000_VIDH 0x29 42*d7058a79SJeff Kirsher #define DM9000_PIDL 0x2A 43*d7058a79SJeff Kirsher #define DM9000_PIDH 0x2B 44*d7058a79SJeff Kirsher 45*d7058a79SJeff Kirsher #define DM9000_CHIPR 0x2C 46*d7058a79SJeff Kirsher #define DM9000_SMCR 0x2F 47*d7058a79SJeff Kirsher 48*d7058a79SJeff Kirsher #define DM9000_ETXCSR 0x30 49*d7058a79SJeff Kirsher #define DM9000_TCCR 0x31 50*d7058a79SJeff Kirsher #define DM9000_RCSR 0x32 51*d7058a79SJeff Kirsher 52*d7058a79SJeff Kirsher #define CHIPR_DM9000A 0x19 53*d7058a79SJeff Kirsher #define CHIPR_DM9000B 0x1A 54*d7058a79SJeff Kirsher 55*d7058a79SJeff Kirsher #define DM9000_MRCMDX 0xF0 56*d7058a79SJeff Kirsher #define DM9000_MRCMD 0xF2 57*d7058a79SJeff Kirsher #define DM9000_MRRL 0xF4 58*d7058a79SJeff Kirsher #define DM9000_MRRH 0xF5 59*d7058a79SJeff Kirsher #define DM9000_MWCMDX 0xF6 60*d7058a79SJeff Kirsher #define DM9000_MWCMD 0xF8 61*d7058a79SJeff Kirsher #define DM9000_MWRL 0xFA 62*d7058a79SJeff Kirsher #define DM9000_MWRH 0xFB 63*d7058a79SJeff Kirsher #define DM9000_TXPLL 0xFC 64*d7058a79SJeff Kirsher #define DM9000_TXPLH 0xFD 65*d7058a79SJeff Kirsher #define DM9000_ISR 0xFE 66*d7058a79SJeff Kirsher #define DM9000_IMR 0xFF 67*d7058a79SJeff Kirsher 68*d7058a79SJeff Kirsher #define NCR_EXT_PHY (1<<7) 69*d7058a79SJeff Kirsher #define NCR_WAKEEN (1<<6) 70*d7058a79SJeff Kirsher #define NCR_FCOL (1<<4) 71*d7058a79SJeff Kirsher #define NCR_FDX (1<<3) 72*d7058a79SJeff Kirsher #define NCR_LBK (3<<1) 73*d7058a79SJeff Kirsher #define NCR_RST (1<<0) 74*d7058a79SJeff Kirsher 75*d7058a79SJeff Kirsher #define NSR_SPEED (1<<7) 76*d7058a79SJeff Kirsher #define NSR_LINKST (1<<6) 77*d7058a79SJeff Kirsher #define NSR_WAKEST (1<<5) 78*d7058a79SJeff Kirsher #define NSR_TX2END (1<<3) 79*d7058a79SJeff Kirsher #define NSR_TX1END (1<<2) 80*d7058a79SJeff Kirsher #define NSR_RXOV (1<<1) 81*d7058a79SJeff Kirsher 82*d7058a79SJeff Kirsher #define TCR_TJDIS (1<<6) 83*d7058a79SJeff Kirsher #define TCR_EXCECM (1<<5) 84*d7058a79SJeff Kirsher #define TCR_PAD_DIS2 (1<<4) 85*d7058a79SJeff Kirsher #define TCR_CRC_DIS2 (1<<3) 86*d7058a79SJeff Kirsher #define TCR_PAD_DIS1 (1<<2) 87*d7058a79SJeff Kirsher #define TCR_CRC_DIS1 (1<<1) 88*d7058a79SJeff Kirsher #define TCR_TXREQ (1<<0) 89*d7058a79SJeff Kirsher 90*d7058a79SJeff Kirsher #define TSR_TJTO (1<<7) 91*d7058a79SJeff Kirsher #define TSR_LC (1<<6) 92*d7058a79SJeff Kirsher #define TSR_NC (1<<5) 93*d7058a79SJeff Kirsher #define TSR_LCOL (1<<4) 94*d7058a79SJeff Kirsher #define TSR_COL (1<<3) 95*d7058a79SJeff Kirsher #define TSR_EC (1<<2) 96*d7058a79SJeff Kirsher 97*d7058a79SJeff Kirsher #define RCR_WTDIS (1<<6) 98*d7058a79SJeff Kirsher #define RCR_DIS_LONG (1<<5) 99*d7058a79SJeff Kirsher #define RCR_DIS_CRC (1<<4) 100*d7058a79SJeff Kirsher #define RCR_ALL (1<<3) 101*d7058a79SJeff Kirsher #define RCR_RUNT (1<<2) 102*d7058a79SJeff Kirsher #define RCR_PRMSC (1<<1) 103*d7058a79SJeff Kirsher #define RCR_RXEN (1<<0) 104*d7058a79SJeff Kirsher 105*d7058a79SJeff Kirsher #define RSR_RF (1<<7) 106*d7058a79SJeff Kirsher #define RSR_MF (1<<6) 107*d7058a79SJeff Kirsher #define RSR_LCS (1<<5) 108*d7058a79SJeff Kirsher #define RSR_RWTO (1<<4) 109*d7058a79SJeff Kirsher #define RSR_PLE (1<<3) 110*d7058a79SJeff Kirsher #define RSR_AE (1<<2) 111*d7058a79SJeff Kirsher #define RSR_CE (1<<1) 112*d7058a79SJeff Kirsher #define RSR_FOE (1<<0) 113*d7058a79SJeff Kirsher 114*d7058a79SJeff Kirsher #define WCR_LINKEN (1 << 5) 115*d7058a79SJeff Kirsher #define WCR_SAMPLEEN (1 << 4) 116*d7058a79SJeff Kirsher #define WCR_MAGICEN (1 << 3) 117*d7058a79SJeff Kirsher #define WCR_LINKST (1 << 2) 118*d7058a79SJeff Kirsher #define WCR_SAMPLEST (1 << 1) 119*d7058a79SJeff Kirsher #define WCR_MAGICST (1 << 0) 120*d7058a79SJeff Kirsher 121*d7058a79SJeff Kirsher #define FCTR_HWOT(ot) (( ot & 0xf ) << 4 ) 122*d7058a79SJeff Kirsher #define FCTR_LWOT(ot) ( ot & 0xf ) 123*d7058a79SJeff Kirsher 124*d7058a79SJeff Kirsher #define IMR_PAR (1<<7) 125*d7058a79SJeff Kirsher #define IMR_ROOM (1<<3) 126*d7058a79SJeff Kirsher #define IMR_ROM (1<<2) 127*d7058a79SJeff Kirsher #define IMR_PTM (1<<1) 128*d7058a79SJeff Kirsher #define IMR_PRM (1<<0) 129*d7058a79SJeff Kirsher 130*d7058a79SJeff Kirsher #define ISR_ROOS (1<<3) 131*d7058a79SJeff Kirsher #define ISR_ROS (1<<2) 132*d7058a79SJeff Kirsher #define ISR_PTS (1<<1) 133*d7058a79SJeff Kirsher #define ISR_PRS (1<<0) 134*d7058a79SJeff Kirsher #define ISR_CLR_STATUS (ISR_ROOS | ISR_ROS | ISR_PTS | ISR_PRS) 135*d7058a79SJeff Kirsher 136*d7058a79SJeff Kirsher #define EPCR_REEP (1<<5) 137*d7058a79SJeff Kirsher #define EPCR_WEP (1<<4) 138*d7058a79SJeff Kirsher #define EPCR_EPOS (1<<3) 139*d7058a79SJeff Kirsher #define EPCR_ERPRR (1<<2) 140*d7058a79SJeff Kirsher #define EPCR_ERPRW (1<<1) 141*d7058a79SJeff Kirsher #define EPCR_ERRE (1<<0) 142*d7058a79SJeff Kirsher 143*d7058a79SJeff Kirsher #define GPCR_GEP_CNTL (1<<0) 144*d7058a79SJeff Kirsher 145*d7058a79SJeff Kirsher #define TCCR_IP (1<<0) 146*d7058a79SJeff Kirsher #define TCCR_TCP (1<<1) 147*d7058a79SJeff Kirsher #define TCCR_UDP (1<<2) 148*d7058a79SJeff Kirsher 149*d7058a79SJeff Kirsher #define RCSR_UDP_BAD (1<<7) 150*d7058a79SJeff Kirsher #define RCSR_TCP_BAD (1<<6) 151*d7058a79SJeff Kirsher #define RCSR_IP_BAD (1<<5) 152*d7058a79SJeff Kirsher #define RCSR_UDP (1<<4) 153*d7058a79SJeff Kirsher #define RCSR_TCP (1<<3) 154*d7058a79SJeff Kirsher #define RCSR_IP (1<<2) 155*d7058a79SJeff Kirsher #define RCSR_CSUM (1<<1) 156*d7058a79SJeff Kirsher #define RCSR_DISCARD (1<<0) 157*d7058a79SJeff Kirsher 158*d7058a79SJeff Kirsher #define DM9000_PKT_RDY 0x01 /* Packet ready to receive */ 159*d7058a79SJeff Kirsher #define DM9000_PKT_ERR 0x02 160*d7058a79SJeff Kirsher #define DM9000_PKT_MAX 1536 /* Received packet max size */ 161*d7058a79SJeff Kirsher 162*d7058a79SJeff Kirsher /* DM9000A / DM9000B definitions */ 163*d7058a79SJeff Kirsher 164*d7058a79SJeff Kirsher #define IMR_LNKCHNG (1<<5) 165*d7058a79SJeff Kirsher #define IMR_UNDERRUN (1<<4) 166*d7058a79SJeff Kirsher 167*d7058a79SJeff Kirsher #define ISR_LNKCHNG (1<<5) 168*d7058a79SJeff Kirsher #define ISR_UNDERRUN (1<<4) 169*d7058a79SJeff Kirsher 170*d7058a79SJeff Kirsher #endif /* _DM9000X_H_ */ 171*d7058a79SJeff Kirsher 172