xref: /openbmc/linux/drivers/net/ethernet/davicom/dm9000.h (revision 6741f40d198c6a5feb23653a1efd4ca47f93d83d)
1d7058a79SJeff Kirsher /*
2d7058a79SJeff Kirsher  * dm9000 Ethernet
3d7058a79SJeff Kirsher  */
4d7058a79SJeff Kirsher 
5d7058a79SJeff Kirsher #ifndef _DM9000X_H_
6d7058a79SJeff Kirsher #define _DM9000X_H_
7d7058a79SJeff Kirsher 
8d7058a79SJeff Kirsher #define DM9000_ID		0x90000A46
9d7058a79SJeff Kirsher 
10d7058a79SJeff Kirsher /* although the registers are 16 bit, they are 32-bit aligned.
11d7058a79SJeff Kirsher  */
12d7058a79SJeff Kirsher 
13d7058a79SJeff Kirsher #define DM9000_NCR             0x00
14d7058a79SJeff Kirsher #define DM9000_NSR             0x01
15d7058a79SJeff Kirsher #define DM9000_TCR             0x02
16d7058a79SJeff Kirsher #define DM9000_TSR1            0x03
17d7058a79SJeff Kirsher #define DM9000_TSR2            0x04
18d7058a79SJeff Kirsher #define DM9000_RCR             0x05
19d7058a79SJeff Kirsher #define DM9000_RSR             0x06
20d7058a79SJeff Kirsher #define DM9000_ROCR            0x07
21d7058a79SJeff Kirsher #define DM9000_BPTR            0x08
22d7058a79SJeff Kirsher #define DM9000_FCTR            0x09
23d7058a79SJeff Kirsher #define DM9000_FCR             0x0A
24d7058a79SJeff Kirsher #define DM9000_EPCR            0x0B
25d7058a79SJeff Kirsher #define DM9000_EPAR            0x0C
26d7058a79SJeff Kirsher #define DM9000_EPDRL           0x0D
27d7058a79SJeff Kirsher #define DM9000_EPDRH           0x0E
28d7058a79SJeff Kirsher #define DM9000_WCR             0x0F
29d7058a79SJeff Kirsher 
30d7058a79SJeff Kirsher #define DM9000_PAR             0x10
31d7058a79SJeff Kirsher #define DM9000_MAR             0x16
32d7058a79SJeff Kirsher 
33d7058a79SJeff Kirsher #define DM9000_GPCR	       0x1e
34d7058a79SJeff Kirsher #define DM9000_GPR             0x1f
35d7058a79SJeff Kirsher #define DM9000_TRPAL           0x22
36d7058a79SJeff Kirsher #define DM9000_TRPAH           0x23
37d7058a79SJeff Kirsher #define DM9000_RWPAL           0x24
38d7058a79SJeff Kirsher #define DM9000_RWPAH           0x25
39d7058a79SJeff Kirsher 
40d7058a79SJeff Kirsher #define DM9000_VIDL            0x28
41d7058a79SJeff Kirsher #define DM9000_VIDH            0x29
42d7058a79SJeff Kirsher #define DM9000_PIDL            0x2A
43d7058a79SJeff Kirsher #define DM9000_PIDH            0x2B
44d7058a79SJeff Kirsher 
45d7058a79SJeff Kirsher #define DM9000_CHIPR           0x2C
46d7058a79SJeff Kirsher #define DM9000_SMCR            0x2F
47d7058a79SJeff Kirsher 
48d7058a79SJeff Kirsher #define DM9000_ETXCSR          0x30
49d7058a79SJeff Kirsher #define DM9000_TCCR	       0x31
50d7058a79SJeff Kirsher #define DM9000_RCSR	       0x32
51d7058a79SJeff Kirsher 
52d7058a79SJeff Kirsher #define CHIPR_DM9000A	       0x19
53d7058a79SJeff Kirsher #define CHIPR_DM9000B	       0x1A
54d7058a79SJeff Kirsher 
55d7058a79SJeff Kirsher #define DM9000_MRCMDX          0xF0
56d7058a79SJeff Kirsher #define DM9000_MRCMD           0xF2
57d7058a79SJeff Kirsher #define DM9000_MRRL            0xF4
58d7058a79SJeff Kirsher #define DM9000_MRRH            0xF5
59d7058a79SJeff Kirsher #define DM9000_MWCMDX          0xF6
60d7058a79SJeff Kirsher #define DM9000_MWCMD           0xF8
61d7058a79SJeff Kirsher #define DM9000_MWRL            0xFA
62d7058a79SJeff Kirsher #define DM9000_MWRH            0xFB
63d7058a79SJeff Kirsher #define DM9000_TXPLL           0xFC
64d7058a79SJeff Kirsher #define DM9000_TXPLH           0xFD
65d7058a79SJeff Kirsher #define DM9000_ISR             0xFE
66d7058a79SJeff Kirsher #define DM9000_IMR             0xFF
67d7058a79SJeff Kirsher 
68d7058a79SJeff Kirsher #define NCR_EXT_PHY         (1<<7)
69d7058a79SJeff Kirsher #define NCR_WAKEEN          (1<<6)
70d7058a79SJeff Kirsher #define NCR_FCOL            (1<<4)
71d7058a79SJeff Kirsher #define NCR_FDX             (1<<3)
72*6741f40dSJoseph CHANG 
73*6741f40dSJoseph CHANG #define NCR_RESERVED        (3<<1)
74*6741f40dSJoseph CHANG #define NCR_MAC_LBK         (1<<1)
75d7058a79SJeff Kirsher #define NCR_RST	            (1<<0)
76d7058a79SJeff Kirsher 
77d7058a79SJeff Kirsher #define NSR_SPEED           (1<<7)
78d7058a79SJeff Kirsher #define NSR_LINKST          (1<<6)
79d7058a79SJeff Kirsher #define NSR_WAKEST          (1<<5)
80d7058a79SJeff Kirsher #define NSR_TX2END          (1<<3)
81d7058a79SJeff Kirsher #define NSR_TX1END          (1<<2)
82d7058a79SJeff Kirsher #define NSR_RXOV            (1<<1)
83d7058a79SJeff Kirsher 
84d7058a79SJeff Kirsher #define TCR_TJDIS           (1<<6)
85d7058a79SJeff Kirsher #define TCR_EXCECM          (1<<5)
86d7058a79SJeff Kirsher #define TCR_PAD_DIS2        (1<<4)
87d7058a79SJeff Kirsher #define TCR_CRC_DIS2        (1<<3)
88d7058a79SJeff Kirsher #define TCR_PAD_DIS1        (1<<2)
89d7058a79SJeff Kirsher #define TCR_CRC_DIS1        (1<<1)
90d7058a79SJeff Kirsher #define TCR_TXREQ           (1<<0)
91d7058a79SJeff Kirsher 
92d7058a79SJeff Kirsher #define TSR_TJTO            (1<<7)
93d7058a79SJeff Kirsher #define TSR_LC              (1<<6)
94d7058a79SJeff Kirsher #define TSR_NC              (1<<5)
95d7058a79SJeff Kirsher #define TSR_LCOL            (1<<4)
96d7058a79SJeff Kirsher #define TSR_COL             (1<<3)
97d7058a79SJeff Kirsher #define TSR_EC              (1<<2)
98d7058a79SJeff Kirsher 
99d7058a79SJeff Kirsher #define RCR_WTDIS           (1<<6)
100d7058a79SJeff Kirsher #define RCR_DIS_LONG        (1<<5)
101d7058a79SJeff Kirsher #define RCR_DIS_CRC         (1<<4)
102d7058a79SJeff Kirsher #define RCR_ALL	            (1<<3)
103d7058a79SJeff Kirsher #define RCR_RUNT            (1<<2)
104d7058a79SJeff Kirsher #define RCR_PRMSC           (1<<1)
105d7058a79SJeff Kirsher #define RCR_RXEN            (1<<0)
106d7058a79SJeff Kirsher 
107d7058a79SJeff Kirsher #define RSR_RF              (1<<7)
108d7058a79SJeff Kirsher #define RSR_MF              (1<<6)
109d7058a79SJeff Kirsher #define RSR_LCS             (1<<5)
110d7058a79SJeff Kirsher #define RSR_RWTO            (1<<4)
111d7058a79SJeff Kirsher #define RSR_PLE             (1<<3)
112d7058a79SJeff Kirsher #define RSR_AE              (1<<2)
113d7058a79SJeff Kirsher #define RSR_CE              (1<<1)
114d7058a79SJeff Kirsher #define RSR_FOE             (1<<0)
115d7058a79SJeff Kirsher 
116d7058a79SJeff Kirsher #define WCR_LINKEN		(1 << 5)
117d7058a79SJeff Kirsher #define WCR_SAMPLEEN		(1 << 4)
118d7058a79SJeff Kirsher #define WCR_MAGICEN		(1 << 3)
119d7058a79SJeff Kirsher #define WCR_LINKST		(1 << 2)
120d7058a79SJeff Kirsher #define WCR_SAMPLEST		(1 << 1)
121d7058a79SJeff Kirsher #define WCR_MAGICST		(1 << 0)
122d7058a79SJeff Kirsher 
123d7058a79SJeff Kirsher #define FCTR_HWOT(ot)	(( ot & 0xf ) << 4 )
124d7058a79SJeff Kirsher #define FCTR_LWOT(ot)	( ot & 0xf )
125d7058a79SJeff Kirsher 
126d7058a79SJeff Kirsher #define IMR_PAR             (1<<7)
127d7058a79SJeff Kirsher #define IMR_ROOM            (1<<3)
128d7058a79SJeff Kirsher #define IMR_ROM             (1<<2)
129d7058a79SJeff Kirsher #define IMR_PTM             (1<<1)
130d7058a79SJeff Kirsher #define IMR_PRM             (1<<0)
131d7058a79SJeff Kirsher 
132d7058a79SJeff Kirsher #define ISR_ROOS            (1<<3)
133d7058a79SJeff Kirsher #define ISR_ROS             (1<<2)
134d7058a79SJeff Kirsher #define ISR_PTS             (1<<1)
135d7058a79SJeff Kirsher #define ISR_PRS             (1<<0)
136d7058a79SJeff Kirsher #define ISR_CLR_STATUS      (ISR_ROOS | ISR_ROS | ISR_PTS | ISR_PRS)
137d7058a79SJeff Kirsher 
138d7058a79SJeff Kirsher #define EPCR_REEP           (1<<5)
139d7058a79SJeff Kirsher #define EPCR_WEP            (1<<4)
140d7058a79SJeff Kirsher #define EPCR_EPOS           (1<<3)
141d7058a79SJeff Kirsher #define EPCR_ERPRR          (1<<2)
142d7058a79SJeff Kirsher #define EPCR_ERPRW          (1<<1)
143d7058a79SJeff Kirsher #define EPCR_ERRE           (1<<0)
144d7058a79SJeff Kirsher 
145d7058a79SJeff Kirsher #define GPCR_GEP_CNTL       (1<<0)
146d7058a79SJeff Kirsher 
147d7058a79SJeff Kirsher #define TCCR_IP		    (1<<0)
148d7058a79SJeff Kirsher #define TCCR_TCP	    (1<<1)
149d7058a79SJeff Kirsher #define TCCR_UDP	    (1<<2)
150d7058a79SJeff Kirsher 
151d7058a79SJeff Kirsher #define RCSR_UDP_BAD	    (1<<7)
152d7058a79SJeff Kirsher #define RCSR_TCP_BAD	    (1<<6)
153d7058a79SJeff Kirsher #define RCSR_IP_BAD	    (1<<5)
154d7058a79SJeff Kirsher #define RCSR_UDP	    (1<<4)
155d7058a79SJeff Kirsher #define RCSR_TCP	    (1<<3)
156d7058a79SJeff Kirsher #define RCSR_IP		    (1<<2)
157d7058a79SJeff Kirsher #define RCSR_CSUM	    (1<<1)
158d7058a79SJeff Kirsher #define RCSR_DISCARD	    (1<<0)
159d7058a79SJeff Kirsher 
160d7058a79SJeff Kirsher #define DM9000_PKT_RDY		0x01	/* Packet ready to receive */
161d7058a79SJeff Kirsher #define DM9000_PKT_ERR		0x02
162d7058a79SJeff Kirsher #define DM9000_PKT_MAX		1536	/* Received packet max size */
163d7058a79SJeff Kirsher 
164d7058a79SJeff Kirsher /* DM9000A / DM9000B definitions */
165d7058a79SJeff Kirsher 
166d7058a79SJeff Kirsher #define IMR_LNKCHNG		(1<<5)
167d7058a79SJeff Kirsher #define IMR_UNDERRUN		(1<<4)
168d7058a79SJeff Kirsher 
169d7058a79SJeff Kirsher #define ISR_LNKCHNG		(1<<5)
170d7058a79SJeff Kirsher #define ISR_UNDERRUN		(1<<4)
171d7058a79SJeff Kirsher 
172*6741f40dSJoseph CHANG /* Davicom MII registers.
173*6741f40dSJoseph CHANG  */
174*6741f40dSJoseph CHANG 
175*6741f40dSJoseph CHANG #define MII_DM_DSPCR		0x1b    /* DSP Control Register */
176*6741f40dSJoseph CHANG 
177*6741f40dSJoseph CHANG #define DSPCR_INIT_PARAM	0xE100	/* DSP init parameter */
178*6741f40dSJoseph CHANG 
179d7058a79SJeff Kirsher #endif /* _DM9000X_H_ */
180d7058a79SJeff Kirsher 
181