xref: /openbmc/linux/drivers/net/ethernet/davicom/dm9000.c (revision d7058a79c56abf58bb33a5c2eee2f7cde6f5ec36)
1*d7058a79SJeff Kirsher /*
2*d7058a79SJeff Kirsher  *      Davicom DM9000 Fast Ethernet driver for Linux.
3*d7058a79SJeff Kirsher  * 	Copyright (C) 1997  Sten Wang
4*d7058a79SJeff Kirsher  *
5*d7058a79SJeff Kirsher  * 	This program is free software; you can redistribute it and/or
6*d7058a79SJeff Kirsher  * 	modify it under the terms of the GNU General Public License
7*d7058a79SJeff Kirsher  * 	as published by the Free Software Foundation; either version 2
8*d7058a79SJeff Kirsher  * 	of the License, or (at your option) any later version.
9*d7058a79SJeff Kirsher  *
10*d7058a79SJeff Kirsher  * 	This program is distributed in the hope that it will be useful,
11*d7058a79SJeff Kirsher  * 	but WITHOUT ANY WARRANTY; without even the implied warranty of
12*d7058a79SJeff Kirsher  * 	MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13*d7058a79SJeff Kirsher  * 	GNU General Public License for more details.
14*d7058a79SJeff Kirsher  *
15*d7058a79SJeff Kirsher  * (C) Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved.
16*d7058a79SJeff Kirsher  *
17*d7058a79SJeff Kirsher  * Additional updates, Copyright:
18*d7058a79SJeff Kirsher  *	Ben Dooks <ben@simtec.co.uk>
19*d7058a79SJeff Kirsher  *	Sascha Hauer <s.hauer@pengutronix.de>
20*d7058a79SJeff Kirsher  */
21*d7058a79SJeff Kirsher 
22*d7058a79SJeff Kirsher #include <linux/module.h>
23*d7058a79SJeff Kirsher #include <linux/ioport.h>
24*d7058a79SJeff Kirsher #include <linux/netdevice.h>
25*d7058a79SJeff Kirsher #include <linux/etherdevice.h>
26*d7058a79SJeff Kirsher #include <linux/init.h>
27*d7058a79SJeff Kirsher #include <linux/interrupt.h>
28*d7058a79SJeff Kirsher #include <linux/skbuff.h>
29*d7058a79SJeff Kirsher #include <linux/spinlock.h>
30*d7058a79SJeff Kirsher #include <linux/crc32.h>
31*d7058a79SJeff Kirsher #include <linux/mii.h>
32*d7058a79SJeff Kirsher #include <linux/ethtool.h>
33*d7058a79SJeff Kirsher #include <linux/dm9000.h>
34*d7058a79SJeff Kirsher #include <linux/delay.h>
35*d7058a79SJeff Kirsher #include <linux/platform_device.h>
36*d7058a79SJeff Kirsher #include <linux/irq.h>
37*d7058a79SJeff Kirsher #include <linux/slab.h>
38*d7058a79SJeff Kirsher 
39*d7058a79SJeff Kirsher #include <asm/delay.h>
40*d7058a79SJeff Kirsher #include <asm/irq.h>
41*d7058a79SJeff Kirsher #include <asm/io.h>
42*d7058a79SJeff Kirsher 
43*d7058a79SJeff Kirsher #include "dm9000.h"
44*d7058a79SJeff Kirsher 
45*d7058a79SJeff Kirsher /* Board/System/Debug information/definition ---------------- */
46*d7058a79SJeff Kirsher 
47*d7058a79SJeff Kirsher #define DM9000_PHY		0x40	/* PHY address 0x01 */
48*d7058a79SJeff Kirsher 
49*d7058a79SJeff Kirsher #define CARDNAME	"dm9000"
50*d7058a79SJeff Kirsher #define DRV_VERSION	"1.31"
51*d7058a79SJeff Kirsher 
52*d7058a79SJeff Kirsher /*
53*d7058a79SJeff Kirsher  * Transmit timeout, default 5 seconds.
54*d7058a79SJeff Kirsher  */
55*d7058a79SJeff Kirsher static int watchdog = 5000;
56*d7058a79SJeff Kirsher module_param(watchdog, int, 0400);
57*d7058a79SJeff Kirsher MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
58*d7058a79SJeff Kirsher 
59*d7058a79SJeff Kirsher /* DM9000 register address locking.
60*d7058a79SJeff Kirsher  *
61*d7058a79SJeff Kirsher  * The DM9000 uses an address register to control where data written
62*d7058a79SJeff Kirsher  * to the data register goes. This means that the address register
63*d7058a79SJeff Kirsher  * must be preserved over interrupts or similar calls.
64*d7058a79SJeff Kirsher  *
65*d7058a79SJeff Kirsher  * During interrupt and other critical calls, a spinlock is used to
66*d7058a79SJeff Kirsher  * protect the system, but the calls themselves save the address
67*d7058a79SJeff Kirsher  * in the address register in case they are interrupting another
68*d7058a79SJeff Kirsher  * access to the device.
69*d7058a79SJeff Kirsher  *
70*d7058a79SJeff Kirsher  * For general accesses a lock is provided so that calls which are
71*d7058a79SJeff Kirsher  * allowed to sleep are serialised so that the address register does
72*d7058a79SJeff Kirsher  * not need to be saved. This lock also serves to serialise access
73*d7058a79SJeff Kirsher  * to the EEPROM and PHY access registers which are shared between
74*d7058a79SJeff Kirsher  * these two devices.
75*d7058a79SJeff Kirsher  */
76*d7058a79SJeff Kirsher 
77*d7058a79SJeff Kirsher /* The driver supports the original DM9000E, and now the two newer
78*d7058a79SJeff Kirsher  * devices, DM9000A and DM9000B.
79*d7058a79SJeff Kirsher  */
80*d7058a79SJeff Kirsher 
81*d7058a79SJeff Kirsher enum dm9000_type {
82*d7058a79SJeff Kirsher 	TYPE_DM9000E,	/* original DM9000 */
83*d7058a79SJeff Kirsher 	TYPE_DM9000A,
84*d7058a79SJeff Kirsher 	TYPE_DM9000B
85*d7058a79SJeff Kirsher };
86*d7058a79SJeff Kirsher 
87*d7058a79SJeff Kirsher /* Structure/enum declaration ------------------------------- */
88*d7058a79SJeff Kirsher typedef struct board_info {
89*d7058a79SJeff Kirsher 
90*d7058a79SJeff Kirsher 	void __iomem	*io_addr;	/* Register I/O base address */
91*d7058a79SJeff Kirsher 	void __iomem	*io_data;	/* Data I/O address */
92*d7058a79SJeff Kirsher 	u16		 irq;		/* IRQ */
93*d7058a79SJeff Kirsher 
94*d7058a79SJeff Kirsher 	u16		tx_pkt_cnt;
95*d7058a79SJeff Kirsher 	u16		queue_pkt_len;
96*d7058a79SJeff Kirsher 	u16		queue_start_addr;
97*d7058a79SJeff Kirsher 	u16		queue_ip_summed;
98*d7058a79SJeff Kirsher 	u16		dbug_cnt;
99*d7058a79SJeff Kirsher 	u8		io_mode;		/* 0:word, 2:byte */
100*d7058a79SJeff Kirsher 	u8		phy_addr;
101*d7058a79SJeff Kirsher 	u8		imr_all;
102*d7058a79SJeff Kirsher 
103*d7058a79SJeff Kirsher 	unsigned int	flags;
104*d7058a79SJeff Kirsher 	unsigned int	in_suspend :1;
105*d7058a79SJeff Kirsher 	unsigned int	wake_supported :1;
106*d7058a79SJeff Kirsher 	int		debug_level;
107*d7058a79SJeff Kirsher 
108*d7058a79SJeff Kirsher 	enum dm9000_type type;
109*d7058a79SJeff Kirsher 
110*d7058a79SJeff Kirsher 	void (*inblk)(void __iomem *port, void *data, int length);
111*d7058a79SJeff Kirsher 	void (*outblk)(void __iomem *port, void *data, int length);
112*d7058a79SJeff Kirsher 	void (*dumpblk)(void __iomem *port, int length);
113*d7058a79SJeff Kirsher 
114*d7058a79SJeff Kirsher 	struct device	*dev;	     /* parent device */
115*d7058a79SJeff Kirsher 
116*d7058a79SJeff Kirsher 	struct resource	*addr_res;   /* resources found */
117*d7058a79SJeff Kirsher 	struct resource *data_res;
118*d7058a79SJeff Kirsher 	struct resource	*addr_req;   /* resources requested */
119*d7058a79SJeff Kirsher 	struct resource *data_req;
120*d7058a79SJeff Kirsher 	struct resource *irq_res;
121*d7058a79SJeff Kirsher 
122*d7058a79SJeff Kirsher 	int		 irq_wake;
123*d7058a79SJeff Kirsher 
124*d7058a79SJeff Kirsher 	struct mutex	 addr_lock;	/* phy and eeprom access lock */
125*d7058a79SJeff Kirsher 
126*d7058a79SJeff Kirsher 	struct delayed_work phy_poll;
127*d7058a79SJeff Kirsher 	struct net_device  *ndev;
128*d7058a79SJeff Kirsher 
129*d7058a79SJeff Kirsher 	spinlock_t	lock;
130*d7058a79SJeff Kirsher 
131*d7058a79SJeff Kirsher 	struct mii_if_info mii;
132*d7058a79SJeff Kirsher 	u32		msg_enable;
133*d7058a79SJeff Kirsher 	u32		wake_state;
134*d7058a79SJeff Kirsher 
135*d7058a79SJeff Kirsher 	int		ip_summed;
136*d7058a79SJeff Kirsher } board_info_t;
137*d7058a79SJeff Kirsher 
138*d7058a79SJeff Kirsher /* debug code */
139*d7058a79SJeff Kirsher 
140*d7058a79SJeff Kirsher #define dm9000_dbg(db, lev, msg...) do {		\
141*d7058a79SJeff Kirsher 	if ((lev) < CONFIG_DM9000_DEBUGLEVEL &&		\
142*d7058a79SJeff Kirsher 	    (lev) < db->debug_level) {			\
143*d7058a79SJeff Kirsher 		dev_dbg(db->dev, msg);			\
144*d7058a79SJeff Kirsher 	}						\
145*d7058a79SJeff Kirsher } while (0)
146*d7058a79SJeff Kirsher 
147*d7058a79SJeff Kirsher static inline board_info_t *to_dm9000_board(struct net_device *dev)
148*d7058a79SJeff Kirsher {
149*d7058a79SJeff Kirsher 	return netdev_priv(dev);
150*d7058a79SJeff Kirsher }
151*d7058a79SJeff Kirsher 
152*d7058a79SJeff Kirsher /* DM9000 network board routine ---------------------------- */
153*d7058a79SJeff Kirsher 
154*d7058a79SJeff Kirsher static void
155*d7058a79SJeff Kirsher dm9000_reset(board_info_t * db)
156*d7058a79SJeff Kirsher {
157*d7058a79SJeff Kirsher 	dev_dbg(db->dev, "resetting device\n");
158*d7058a79SJeff Kirsher 
159*d7058a79SJeff Kirsher 	/* RESET device */
160*d7058a79SJeff Kirsher 	writeb(DM9000_NCR, db->io_addr);
161*d7058a79SJeff Kirsher 	udelay(200);
162*d7058a79SJeff Kirsher 	writeb(NCR_RST, db->io_data);
163*d7058a79SJeff Kirsher 	udelay(200);
164*d7058a79SJeff Kirsher }
165*d7058a79SJeff Kirsher 
166*d7058a79SJeff Kirsher /*
167*d7058a79SJeff Kirsher  *   Read a byte from I/O port
168*d7058a79SJeff Kirsher  */
169*d7058a79SJeff Kirsher static u8
170*d7058a79SJeff Kirsher ior(board_info_t * db, int reg)
171*d7058a79SJeff Kirsher {
172*d7058a79SJeff Kirsher 	writeb(reg, db->io_addr);
173*d7058a79SJeff Kirsher 	return readb(db->io_data);
174*d7058a79SJeff Kirsher }
175*d7058a79SJeff Kirsher 
176*d7058a79SJeff Kirsher /*
177*d7058a79SJeff Kirsher  *   Write a byte to I/O port
178*d7058a79SJeff Kirsher  */
179*d7058a79SJeff Kirsher 
180*d7058a79SJeff Kirsher static void
181*d7058a79SJeff Kirsher iow(board_info_t * db, int reg, int value)
182*d7058a79SJeff Kirsher {
183*d7058a79SJeff Kirsher 	writeb(reg, db->io_addr);
184*d7058a79SJeff Kirsher 	writeb(value, db->io_data);
185*d7058a79SJeff Kirsher }
186*d7058a79SJeff Kirsher 
187*d7058a79SJeff Kirsher /* routines for sending block to chip */
188*d7058a79SJeff Kirsher 
189*d7058a79SJeff Kirsher static void dm9000_outblk_8bit(void __iomem *reg, void *data, int count)
190*d7058a79SJeff Kirsher {
191*d7058a79SJeff Kirsher 	writesb(reg, data, count);
192*d7058a79SJeff Kirsher }
193*d7058a79SJeff Kirsher 
194*d7058a79SJeff Kirsher static void dm9000_outblk_16bit(void __iomem *reg, void *data, int count)
195*d7058a79SJeff Kirsher {
196*d7058a79SJeff Kirsher 	writesw(reg, data, (count+1) >> 1);
197*d7058a79SJeff Kirsher }
198*d7058a79SJeff Kirsher 
199*d7058a79SJeff Kirsher static void dm9000_outblk_32bit(void __iomem *reg, void *data, int count)
200*d7058a79SJeff Kirsher {
201*d7058a79SJeff Kirsher 	writesl(reg, data, (count+3) >> 2);
202*d7058a79SJeff Kirsher }
203*d7058a79SJeff Kirsher 
204*d7058a79SJeff Kirsher /* input block from chip to memory */
205*d7058a79SJeff Kirsher 
206*d7058a79SJeff Kirsher static void dm9000_inblk_8bit(void __iomem *reg, void *data, int count)
207*d7058a79SJeff Kirsher {
208*d7058a79SJeff Kirsher 	readsb(reg, data, count);
209*d7058a79SJeff Kirsher }
210*d7058a79SJeff Kirsher 
211*d7058a79SJeff Kirsher 
212*d7058a79SJeff Kirsher static void dm9000_inblk_16bit(void __iomem *reg, void *data, int count)
213*d7058a79SJeff Kirsher {
214*d7058a79SJeff Kirsher 	readsw(reg, data, (count+1) >> 1);
215*d7058a79SJeff Kirsher }
216*d7058a79SJeff Kirsher 
217*d7058a79SJeff Kirsher static void dm9000_inblk_32bit(void __iomem *reg, void *data, int count)
218*d7058a79SJeff Kirsher {
219*d7058a79SJeff Kirsher 	readsl(reg, data, (count+3) >> 2);
220*d7058a79SJeff Kirsher }
221*d7058a79SJeff Kirsher 
222*d7058a79SJeff Kirsher /* dump block from chip to null */
223*d7058a79SJeff Kirsher 
224*d7058a79SJeff Kirsher static void dm9000_dumpblk_8bit(void __iomem *reg, int count)
225*d7058a79SJeff Kirsher {
226*d7058a79SJeff Kirsher 	int i;
227*d7058a79SJeff Kirsher 	int tmp;
228*d7058a79SJeff Kirsher 
229*d7058a79SJeff Kirsher 	for (i = 0; i < count; i++)
230*d7058a79SJeff Kirsher 		tmp = readb(reg);
231*d7058a79SJeff Kirsher }
232*d7058a79SJeff Kirsher 
233*d7058a79SJeff Kirsher static void dm9000_dumpblk_16bit(void __iomem *reg, int count)
234*d7058a79SJeff Kirsher {
235*d7058a79SJeff Kirsher 	int i;
236*d7058a79SJeff Kirsher 	int tmp;
237*d7058a79SJeff Kirsher 
238*d7058a79SJeff Kirsher 	count = (count + 1) >> 1;
239*d7058a79SJeff Kirsher 
240*d7058a79SJeff Kirsher 	for (i = 0; i < count; i++)
241*d7058a79SJeff Kirsher 		tmp = readw(reg);
242*d7058a79SJeff Kirsher }
243*d7058a79SJeff Kirsher 
244*d7058a79SJeff Kirsher static void dm9000_dumpblk_32bit(void __iomem *reg, int count)
245*d7058a79SJeff Kirsher {
246*d7058a79SJeff Kirsher 	int i;
247*d7058a79SJeff Kirsher 	int tmp;
248*d7058a79SJeff Kirsher 
249*d7058a79SJeff Kirsher 	count = (count + 3) >> 2;
250*d7058a79SJeff Kirsher 
251*d7058a79SJeff Kirsher 	for (i = 0; i < count; i++)
252*d7058a79SJeff Kirsher 		tmp = readl(reg);
253*d7058a79SJeff Kirsher }
254*d7058a79SJeff Kirsher 
255*d7058a79SJeff Kirsher /* dm9000_set_io
256*d7058a79SJeff Kirsher  *
257*d7058a79SJeff Kirsher  * select the specified set of io routines to use with the
258*d7058a79SJeff Kirsher  * device
259*d7058a79SJeff Kirsher  */
260*d7058a79SJeff Kirsher 
261*d7058a79SJeff Kirsher static void dm9000_set_io(struct board_info *db, int byte_width)
262*d7058a79SJeff Kirsher {
263*d7058a79SJeff Kirsher 	/* use the size of the data resource to work out what IO
264*d7058a79SJeff Kirsher 	 * routines we want to use
265*d7058a79SJeff Kirsher 	 */
266*d7058a79SJeff Kirsher 
267*d7058a79SJeff Kirsher 	switch (byte_width) {
268*d7058a79SJeff Kirsher 	case 1:
269*d7058a79SJeff Kirsher 		db->dumpblk = dm9000_dumpblk_8bit;
270*d7058a79SJeff Kirsher 		db->outblk  = dm9000_outblk_8bit;
271*d7058a79SJeff Kirsher 		db->inblk   = dm9000_inblk_8bit;
272*d7058a79SJeff Kirsher 		break;
273*d7058a79SJeff Kirsher 
274*d7058a79SJeff Kirsher 
275*d7058a79SJeff Kirsher 	case 3:
276*d7058a79SJeff Kirsher 		dev_dbg(db->dev, ": 3 byte IO, falling back to 16bit\n");
277*d7058a79SJeff Kirsher 	case 2:
278*d7058a79SJeff Kirsher 		db->dumpblk = dm9000_dumpblk_16bit;
279*d7058a79SJeff Kirsher 		db->outblk  = dm9000_outblk_16bit;
280*d7058a79SJeff Kirsher 		db->inblk   = dm9000_inblk_16bit;
281*d7058a79SJeff Kirsher 		break;
282*d7058a79SJeff Kirsher 
283*d7058a79SJeff Kirsher 	case 4:
284*d7058a79SJeff Kirsher 	default:
285*d7058a79SJeff Kirsher 		db->dumpblk = dm9000_dumpblk_32bit;
286*d7058a79SJeff Kirsher 		db->outblk  = dm9000_outblk_32bit;
287*d7058a79SJeff Kirsher 		db->inblk   = dm9000_inblk_32bit;
288*d7058a79SJeff Kirsher 		break;
289*d7058a79SJeff Kirsher 	}
290*d7058a79SJeff Kirsher }
291*d7058a79SJeff Kirsher 
292*d7058a79SJeff Kirsher static void dm9000_schedule_poll(board_info_t *db)
293*d7058a79SJeff Kirsher {
294*d7058a79SJeff Kirsher 	if (db->type == TYPE_DM9000E)
295*d7058a79SJeff Kirsher 		schedule_delayed_work(&db->phy_poll, HZ * 2);
296*d7058a79SJeff Kirsher }
297*d7058a79SJeff Kirsher 
298*d7058a79SJeff Kirsher static int dm9000_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
299*d7058a79SJeff Kirsher {
300*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
301*d7058a79SJeff Kirsher 
302*d7058a79SJeff Kirsher 	if (!netif_running(dev))
303*d7058a79SJeff Kirsher 		return -EINVAL;
304*d7058a79SJeff Kirsher 
305*d7058a79SJeff Kirsher 	return generic_mii_ioctl(&dm->mii, if_mii(req), cmd, NULL);
306*d7058a79SJeff Kirsher }
307*d7058a79SJeff Kirsher 
308*d7058a79SJeff Kirsher static unsigned int
309*d7058a79SJeff Kirsher dm9000_read_locked(board_info_t *db, int reg)
310*d7058a79SJeff Kirsher {
311*d7058a79SJeff Kirsher 	unsigned long flags;
312*d7058a79SJeff Kirsher 	unsigned int ret;
313*d7058a79SJeff Kirsher 
314*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
315*d7058a79SJeff Kirsher 	ret = ior(db, reg);
316*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
317*d7058a79SJeff Kirsher 
318*d7058a79SJeff Kirsher 	return ret;
319*d7058a79SJeff Kirsher }
320*d7058a79SJeff Kirsher 
321*d7058a79SJeff Kirsher static int dm9000_wait_eeprom(board_info_t *db)
322*d7058a79SJeff Kirsher {
323*d7058a79SJeff Kirsher 	unsigned int status;
324*d7058a79SJeff Kirsher 	int timeout = 8;	/* wait max 8msec */
325*d7058a79SJeff Kirsher 
326*d7058a79SJeff Kirsher 	/* The DM9000 data sheets say we should be able to
327*d7058a79SJeff Kirsher 	 * poll the ERRE bit in EPCR to wait for the EEPROM
328*d7058a79SJeff Kirsher 	 * operation. From testing several chips, this bit
329*d7058a79SJeff Kirsher 	 * does not seem to work.
330*d7058a79SJeff Kirsher 	 *
331*d7058a79SJeff Kirsher 	 * We attempt to use the bit, but fall back to the
332*d7058a79SJeff Kirsher 	 * timeout (which is why we do not return an error
333*d7058a79SJeff Kirsher 	 * on expiry) to say that the EEPROM operation has
334*d7058a79SJeff Kirsher 	 * completed.
335*d7058a79SJeff Kirsher 	 */
336*d7058a79SJeff Kirsher 
337*d7058a79SJeff Kirsher 	while (1) {
338*d7058a79SJeff Kirsher 		status = dm9000_read_locked(db, DM9000_EPCR);
339*d7058a79SJeff Kirsher 
340*d7058a79SJeff Kirsher 		if ((status & EPCR_ERRE) == 0)
341*d7058a79SJeff Kirsher 			break;
342*d7058a79SJeff Kirsher 
343*d7058a79SJeff Kirsher 		msleep(1);
344*d7058a79SJeff Kirsher 
345*d7058a79SJeff Kirsher 		if (timeout-- < 0) {
346*d7058a79SJeff Kirsher 			dev_dbg(db->dev, "timeout waiting EEPROM\n");
347*d7058a79SJeff Kirsher 			break;
348*d7058a79SJeff Kirsher 		}
349*d7058a79SJeff Kirsher 	}
350*d7058a79SJeff Kirsher 
351*d7058a79SJeff Kirsher 	return 0;
352*d7058a79SJeff Kirsher }
353*d7058a79SJeff Kirsher 
354*d7058a79SJeff Kirsher /*
355*d7058a79SJeff Kirsher  *  Read a word data from EEPROM
356*d7058a79SJeff Kirsher  */
357*d7058a79SJeff Kirsher static void
358*d7058a79SJeff Kirsher dm9000_read_eeprom(board_info_t *db, int offset, u8 *to)
359*d7058a79SJeff Kirsher {
360*d7058a79SJeff Kirsher 	unsigned long flags;
361*d7058a79SJeff Kirsher 
362*d7058a79SJeff Kirsher 	if (db->flags & DM9000_PLATF_NO_EEPROM) {
363*d7058a79SJeff Kirsher 		to[0] = 0xff;
364*d7058a79SJeff Kirsher 		to[1] = 0xff;
365*d7058a79SJeff Kirsher 		return;
366*d7058a79SJeff Kirsher 	}
367*d7058a79SJeff Kirsher 
368*d7058a79SJeff Kirsher 	mutex_lock(&db->addr_lock);
369*d7058a79SJeff Kirsher 
370*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
371*d7058a79SJeff Kirsher 
372*d7058a79SJeff Kirsher 	iow(db, DM9000_EPAR, offset);
373*d7058a79SJeff Kirsher 	iow(db, DM9000_EPCR, EPCR_ERPRR);
374*d7058a79SJeff Kirsher 
375*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
376*d7058a79SJeff Kirsher 
377*d7058a79SJeff Kirsher 	dm9000_wait_eeprom(db);
378*d7058a79SJeff Kirsher 
379*d7058a79SJeff Kirsher 	/* delay for at-least 150uS */
380*d7058a79SJeff Kirsher 	msleep(1);
381*d7058a79SJeff Kirsher 
382*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
383*d7058a79SJeff Kirsher 
384*d7058a79SJeff Kirsher 	iow(db, DM9000_EPCR, 0x0);
385*d7058a79SJeff Kirsher 
386*d7058a79SJeff Kirsher 	to[0] = ior(db, DM9000_EPDRL);
387*d7058a79SJeff Kirsher 	to[1] = ior(db, DM9000_EPDRH);
388*d7058a79SJeff Kirsher 
389*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
390*d7058a79SJeff Kirsher 
391*d7058a79SJeff Kirsher 	mutex_unlock(&db->addr_lock);
392*d7058a79SJeff Kirsher }
393*d7058a79SJeff Kirsher 
394*d7058a79SJeff Kirsher /*
395*d7058a79SJeff Kirsher  * Write a word data to SROM
396*d7058a79SJeff Kirsher  */
397*d7058a79SJeff Kirsher static void
398*d7058a79SJeff Kirsher dm9000_write_eeprom(board_info_t *db, int offset, u8 *data)
399*d7058a79SJeff Kirsher {
400*d7058a79SJeff Kirsher 	unsigned long flags;
401*d7058a79SJeff Kirsher 
402*d7058a79SJeff Kirsher 	if (db->flags & DM9000_PLATF_NO_EEPROM)
403*d7058a79SJeff Kirsher 		return;
404*d7058a79SJeff Kirsher 
405*d7058a79SJeff Kirsher 	mutex_lock(&db->addr_lock);
406*d7058a79SJeff Kirsher 
407*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
408*d7058a79SJeff Kirsher 	iow(db, DM9000_EPAR, offset);
409*d7058a79SJeff Kirsher 	iow(db, DM9000_EPDRH, data[1]);
410*d7058a79SJeff Kirsher 	iow(db, DM9000_EPDRL, data[0]);
411*d7058a79SJeff Kirsher 	iow(db, DM9000_EPCR, EPCR_WEP | EPCR_ERPRW);
412*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
413*d7058a79SJeff Kirsher 
414*d7058a79SJeff Kirsher 	dm9000_wait_eeprom(db);
415*d7058a79SJeff Kirsher 
416*d7058a79SJeff Kirsher 	mdelay(1);	/* wait at least 150uS to clear */
417*d7058a79SJeff Kirsher 
418*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
419*d7058a79SJeff Kirsher 	iow(db, DM9000_EPCR, 0);
420*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
421*d7058a79SJeff Kirsher 
422*d7058a79SJeff Kirsher 	mutex_unlock(&db->addr_lock);
423*d7058a79SJeff Kirsher }
424*d7058a79SJeff Kirsher 
425*d7058a79SJeff Kirsher /* ethtool ops */
426*d7058a79SJeff Kirsher 
427*d7058a79SJeff Kirsher static void dm9000_get_drvinfo(struct net_device *dev,
428*d7058a79SJeff Kirsher 			       struct ethtool_drvinfo *info)
429*d7058a79SJeff Kirsher {
430*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
431*d7058a79SJeff Kirsher 
432*d7058a79SJeff Kirsher 	strcpy(info->driver, CARDNAME);
433*d7058a79SJeff Kirsher 	strcpy(info->version, DRV_VERSION);
434*d7058a79SJeff Kirsher 	strcpy(info->bus_info, to_platform_device(dm->dev)->name);
435*d7058a79SJeff Kirsher }
436*d7058a79SJeff Kirsher 
437*d7058a79SJeff Kirsher static u32 dm9000_get_msglevel(struct net_device *dev)
438*d7058a79SJeff Kirsher {
439*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
440*d7058a79SJeff Kirsher 
441*d7058a79SJeff Kirsher 	return dm->msg_enable;
442*d7058a79SJeff Kirsher }
443*d7058a79SJeff Kirsher 
444*d7058a79SJeff Kirsher static void dm9000_set_msglevel(struct net_device *dev, u32 value)
445*d7058a79SJeff Kirsher {
446*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
447*d7058a79SJeff Kirsher 
448*d7058a79SJeff Kirsher 	dm->msg_enable = value;
449*d7058a79SJeff Kirsher }
450*d7058a79SJeff Kirsher 
451*d7058a79SJeff Kirsher static int dm9000_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
452*d7058a79SJeff Kirsher {
453*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
454*d7058a79SJeff Kirsher 
455*d7058a79SJeff Kirsher 	mii_ethtool_gset(&dm->mii, cmd);
456*d7058a79SJeff Kirsher 	return 0;
457*d7058a79SJeff Kirsher }
458*d7058a79SJeff Kirsher 
459*d7058a79SJeff Kirsher static int dm9000_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
460*d7058a79SJeff Kirsher {
461*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
462*d7058a79SJeff Kirsher 
463*d7058a79SJeff Kirsher 	return mii_ethtool_sset(&dm->mii, cmd);
464*d7058a79SJeff Kirsher }
465*d7058a79SJeff Kirsher 
466*d7058a79SJeff Kirsher static int dm9000_nway_reset(struct net_device *dev)
467*d7058a79SJeff Kirsher {
468*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
469*d7058a79SJeff Kirsher 	return mii_nway_restart(&dm->mii);
470*d7058a79SJeff Kirsher }
471*d7058a79SJeff Kirsher 
472*d7058a79SJeff Kirsher static int dm9000_set_features(struct net_device *dev, u32 features)
473*d7058a79SJeff Kirsher {
474*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
475*d7058a79SJeff Kirsher 	u32 changed = dev->features ^ features;
476*d7058a79SJeff Kirsher 	unsigned long flags;
477*d7058a79SJeff Kirsher 
478*d7058a79SJeff Kirsher 	if (!(changed & NETIF_F_RXCSUM))
479*d7058a79SJeff Kirsher 		return 0;
480*d7058a79SJeff Kirsher 
481*d7058a79SJeff Kirsher 	spin_lock_irqsave(&dm->lock, flags);
482*d7058a79SJeff Kirsher 	iow(dm, DM9000_RCSR, (features & NETIF_F_RXCSUM) ? RCSR_CSUM : 0);
483*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&dm->lock, flags);
484*d7058a79SJeff Kirsher 
485*d7058a79SJeff Kirsher 	return 0;
486*d7058a79SJeff Kirsher }
487*d7058a79SJeff Kirsher 
488*d7058a79SJeff Kirsher static u32 dm9000_get_link(struct net_device *dev)
489*d7058a79SJeff Kirsher {
490*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
491*d7058a79SJeff Kirsher 	u32 ret;
492*d7058a79SJeff Kirsher 
493*d7058a79SJeff Kirsher 	if (dm->flags & DM9000_PLATF_EXT_PHY)
494*d7058a79SJeff Kirsher 		ret = mii_link_ok(&dm->mii);
495*d7058a79SJeff Kirsher 	else
496*d7058a79SJeff Kirsher 		ret = dm9000_read_locked(dm, DM9000_NSR) & NSR_LINKST ? 1 : 0;
497*d7058a79SJeff Kirsher 
498*d7058a79SJeff Kirsher 	return ret;
499*d7058a79SJeff Kirsher }
500*d7058a79SJeff Kirsher 
501*d7058a79SJeff Kirsher #define DM_EEPROM_MAGIC		(0x444D394B)
502*d7058a79SJeff Kirsher 
503*d7058a79SJeff Kirsher static int dm9000_get_eeprom_len(struct net_device *dev)
504*d7058a79SJeff Kirsher {
505*d7058a79SJeff Kirsher 	return 128;
506*d7058a79SJeff Kirsher }
507*d7058a79SJeff Kirsher 
508*d7058a79SJeff Kirsher static int dm9000_get_eeprom(struct net_device *dev,
509*d7058a79SJeff Kirsher 			     struct ethtool_eeprom *ee, u8 *data)
510*d7058a79SJeff Kirsher {
511*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
512*d7058a79SJeff Kirsher 	int offset = ee->offset;
513*d7058a79SJeff Kirsher 	int len = ee->len;
514*d7058a79SJeff Kirsher 	int i;
515*d7058a79SJeff Kirsher 
516*d7058a79SJeff Kirsher 	/* EEPROM access is aligned to two bytes */
517*d7058a79SJeff Kirsher 
518*d7058a79SJeff Kirsher 	if ((len & 1) != 0 || (offset & 1) != 0)
519*d7058a79SJeff Kirsher 		return -EINVAL;
520*d7058a79SJeff Kirsher 
521*d7058a79SJeff Kirsher 	if (dm->flags & DM9000_PLATF_NO_EEPROM)
522*d7058a79SJeff Kirsher 		return -ENOENT;
523*d7058a79SJeff Kirsher 
524*d7058a79SJeff Kirsher 	ee->magic = DM_EEPROM_MAGIC;
525*d7058a79SJeff Kirsher 
526*d7058a79SJeff Kirsher 	for (i = 0; i < len; i += 2)
527*d7058a79SJeff Kirsher 		dm9000_read_eeprom(dm, (offset + i) / 2, data + i);
528*d7058a79SJeff Kirsher 
529*d7058a79SJeff Kirsher 	return 0;
530*d7058a79SJeff Kirsher }
531*d7058a79SJeff Kirsher 
532*d7058a79SJeff Kirsher static int dm9000_set_eeprom(struct net_device *dev,
533*d7058a79SJeff Kirsher 			     struct ethtool_eeprom *ee, u8 *data)
534*d7058a79SJeff Kirsher {
535*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
536*d7058a79SJeff Kirsher 	int offset = ee->offset;
537*d7058a79SJeff Kirsher 	int len = ee->len;
538*d7058a79SJeff Kirsher 	int done;
539*d7058a79SJeff Kirsher 
540*d7058a79SJeff Kirsher 	/* EEPROM access is aligned to two bytes */
541*d7058a79SJeff Kirsher 
542*d7058a79SJeff Kirsher 	if (dm->flags & DM9000_PLATF_NO_EEPROM)
543*d7058a79SJeff Kirsher 		return -ENOENT;
544*d7058a79SJeff Kirsher 
545*d7058a79SJeff Kirsher 	if (ee->magic != DM_EEPROM_MAGIC)
546*d7058a79SJeff Kirsher 		return -EINVAL;
547*d7058a79SJeff Kirsher 
548*d7058a79SJeff Kirsher 	while (len > 0) {
549*d7058a79SJeff Kirsher 		if (len & 1 || offset & 1) {
550*d7058a79SJeff Kirsher 			int which = offset & 1;
551*d7058a79SJeff Kirsher 			u8 tmp[2];
552*d7058a79SJeff Kirsher 
553*d7058a79SJeff Kirsher 			dm9000_read_eeprom(dm, offset / 2, tmp);
554*d7058a79SJeff Kirsher 			tmp[which] = *data;
555*d7058a79SJeff Kirsher 			dm9000_write_eeprom(dm, offset / 2, tmp);
556*d7058a79SJeff Kirsher 
557*d7058a79SJeff Kirsher 			done = 1;
558*d7058a79SJeff Kirsher 		} else {
559*d7058a79SJeff Kirsher 			dm9000_write_eeprom(dm, offset / 2, data);
560*d7058a79SJeff Kirsher 			done = 2;
561*d7058a79SJeff Kirsher 		}
562*d7058a79SJeff Kirsher 
563*d7058a79SJeff Kirsher 		data += done;
564*d7058a79SJeff Kirsher 		offset += done;
565*d7058a79SJeff Kirsher 		len -= done;
566*d7058a79SJeff Kirsher 	}
567*d7058a79SJeff Kirsher 
568*d7058a79SJeff Kirsher 	return 0;
569*d7058a79SJeff Kirsher }
570*d7058a79SJeff Kirsher 
571*d7058a79SJeff Kirsher static void dm9000_get_wol(struct net_device *dev, struct ethtool_wolinfo *w)
572*d7058a79SJeff Kirsher {
573*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
574*d7058a79SJeff Kirsher 
575*d7058a79SJeff Kirsher 	memset(w, 0, sizeof(struct ethtool_wolinfo));
576*d7058a79SJeff Kirsher 
577*d7058a79SJeff Kirsher 	/* note, we could probably support wake-phy too */
578*d7058a79SJeff Kirsher 	w->supported = dm->wake_supported ? WAKE_MAGIC : 0;
579*d7058a79SJeff Kirsher 	w->wolopts = dm->wake_state;
580*d7058a79SJeff Kirsher }
581*d7058a79SJeff Kirsher 
582*d7058a79SJeff Kirsher static int dm9000_set_wol(struct net_device *dev, struct ethtool_wolinfo *w)
583*d7058a79SJeff Kirsher {
584*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
585*d7058a79SJeff Kirsher 	unsigned long flags;
586*d7058a79SJeff Kirsher 	u32 opts = w->wolopts;
587*d7058a79SJeff Kirsher 	u32 wcr = 0;
588*d7058a79SJeff Kirsher 
589*d7058a79SJeff Kirsher 	if (!dm->wake_supported)
590*d7058a79SJeff Kirsher 		return -EOPNOTSUPP;
591*d7058a79SJeff Kirsher 
592*d7058a79SJeff Kirsher 	if (opts & ~WAKE_MAGIC)
593*d7058a79SJeff Kirsher 		return -EINVAL;
594*d7058a79SJeff Kirsher 
595*d7058a79SJeff Kirsher 	if (opts & WAKE_MAGIC)
596*d7058a79SJeff Kirsher 		wcr |= WCR_MAGICEN;
597*d7058a79SJeff Kirsher 
598*d7058a79SJeff Kirsher 	mutex_lock(&dm->addr_lock);
599*d7058a79SJeff Kirsher 
600*d7058a79SJeff Kirsher 	spin_lock_irqsave(&dm->lock, flags);
601*d7058a79SJeff Kirsher 	iow(dm, DM9000_WCR, wcr);
602*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&dm->lock, flags);
603*d7058a79SJeff Kirsher 
604*d7058a79SJeff Kirsher 	mutex_unlock(&dm->addr_lock);
605*d7058a79SJeff Kirsher 
606*d7058a79SJeff Kirsher 	if (dm->wake_state != opts) {
607*d7058a79SJeff Kirsher 		/* change in wol state, update IRQ state */
608*d7058a79SJeff Kirsher 
609*d7058a79SJeff Kirsher 		if (!dm->wake_state)
610*d7058a79SJeff Kirsher 			irq_set_irq_wake(dm->irq_wake, 1);
611*d7058a79SJeff Kirsher 		else if (dm->wake_state & !opts)
612*d7058a79SJeff Kirsher 			irq_set_irq_wake(dm->irq_wake, 0);
613*d7058a79SJeff Kirsher 	}
614*d7058a79SJeff Kirsher 
615*d7058a79SJeff Kirsher 	dm->wake_state = opts;
616*d7058a79SJeff Kirsher 	return 0;
617*d7058a79SJeff Kirsher }
618*d7058a79SJeff Kirsher 
619*d7058a79SJeff Kirsher static const struct ethtool_ops dm9000_ethtool_ops = {
620*d7058a79SJeff Kirsher 	.get_drvinfo		= dm9000_get_drvinfo,
621*d7058a79SJeff Kirsher 	.get_settings		= dm9000_get_settings,
622*d7058a79SJeff Kirsher 	.set_settings		= dm9000_set_settings,
623*d7058a79SJeff Kirsher 	.get_msglevel		= dm9000_get_msglevel,
624*d7058a79SJeff Kirsher 	.set_msglevel		= dm9000_set_msglevel,
625*d7058a79SJeff Kirsher 	.nway_reset		= dm9000_nway_reset,
626*d7058a79SJeff Kirsher 	.get_link		= dm9000_get_link,
627*d7058a79SJeff Kirsher 	.get_wol		= dm9000_get_wol,
628*d7058a79SJeff Kirsher 	.set_wol		= dm9000_set_wol,
629*d7058a79SJeff Kirsher  	.get_eeprom_len		= dm9000_get_eeprom_len,
630*d7058a79SJeff Kirsher  	.get_eeprom		= dm9000_get_eeprom,
631*d7058a79SJeff Kirsher  	.set_eeprom		= dm9000_set_eeprom,
632*d7058a79SJeff Kirsher };
633*d7058a79SJeff Kirsher 
634*d7058a79SJeff Kirsher static void dm9000_show_carrier(board_info_t *db,
635*d7058a79SJeff Kirsher 				unsigned carrier, unsigned nsr)
636*d7058a79SJeff Kirsher {
637*d7058a79SJeff Kirsher 	struct net_device *ndev = db->ndev;
638*d7058a79SJeff Kirsher 	unsigned ncr = dm9000_read_locked(db, DM9000_NCR);
639*d7058a79SJeff Kirsher 
640*d7058a79SJeff Kirsher 	if (carrier)
641*d7058a79SJeff Kirsher 		dev_info(db->dev, "%s: link up, %dMbps, %s-duplex, no LPA\n",
642*d7058a79SJeff Kirsher 			 ndev->name, (nsr & NSR_SPEED) ? 10 : 100,
643*d7058a79SJeff Kirsher 			 (ncr & NCR_FDX) ? "full" : "half");
644*d7058a79SJeff Kirsher 	else
645*d7058a79SJeff Kirsher 		dev_info(db->dev, "%s: link down\n", ndev->name);
646*d7058a79SJeff Kirsher }
647*d7058a79SJeff Kirsher 
648*d7058a79SJeff Kirsher static void
649*d7058a79SJeff Kirsher dm9000_poll_work(struct work_struct *w)
650*d7058a79SJeff Kirsher {
651*d7058a79SJeff Kirsher 	struct delayed_work *dw = to_delayed_work(w);
652*d7058a79SJeff Kirsher 	board_info_t *db = container_of(dw, board_info_t, phy_poll);
653*d7058a79SJeff Kirsher 	struct net_device *ndev = db->ndev;
654*d7058a79SJeff Kirsher 
655*d7058a79SJeff Kirsher 	if (db->flags & DM9000_PLATF_SIMPLE_PHY &&
656*d7058a79SJeff Kirsher 	    !(db->flags & DM9000_PLATF_EXT_PHY)) {
657*d7058a79SJeff Kirsher 		unsigned nsr = dm9000_read_locked(db, DM9000_NSR);
658*d7058a79SJeff Kirsher 		unsigned old_carrier = netif_carrier_ok(ndev) ? 1 : 0;
659*d7058a79SJeff Kirsher 		unsigned new_carrier;
660*d7058a79SJeff Kirsher 
661*d7058a79SJeff Kirsher 		new_carrier = (nsr & NSR_LINKST) ? 1 : 0;
662*d7058a79SJeff Kirsher 
663*d7058a79SJeff Kirsher 		if (old_carrier != new_carrier) {
664*d7058a79SJeff Kirsher 			if (netif_msg_link(db))
665*d7058a79SJeff Kirsher 				dm9000_show_carrier(db, new_carrier, nsr);
666*d7058a79SJeff Kirsher 
667*d7058a79SJeff Kirsher 			if (!new_carrier)
668*d7058a79SJeff Kirsher 				netif_carrier_off(ndev);
669*d7058a79SJeff Kirsher 			else
670*d7058a79SJeff Kirsher 				netif_carrier_on(ndev);
671*d7058a79SJeff Kirsher 		}
672*d7058a79SJeff Kirsher 	} else
673*d7058a79SJeff Kirsher 		mii_check_media(&db->mii, netif_msg_link(db), 0);
674*d7058a79SJeff Kirsher 
675*d7058a79SJeff Kirsher 	if (netif_running(ndev))
676*d7058a79SJeff Kirsher 		dm9000_schedule_poll(db);
677*d7058a79SJeff Kirsher }
678*d7058a79SJeff Kirsher 
679*d7058a79SJeff Kirsher /* dm9000_release_board
680*d7058a79SJeff Kirsher  *
681*d7058a79SJeff Kirsher  * release a board, and any mapped resources
682*d7058a79SJeff Kirsher  */
683*d7058a79SJeff Kirsher 
684*d7058a79SJeff Kirsher static void
685*d7058a79SJeff Kirsher dm9000_release_board(struct platform_device *pdev, struct board_info *db)
686*d7058a79SJeff Kirsher {
687*d7058a79SJeff Kirsher 	/* unmap our resources */
688*d7058a79SJeff Kirsher 
689*d7058a79SJeff Kirsher 	iounmap(db->io_addr);
690*d7058a79SJeff Kirsher 	iounmap(db->io_data);
691*d7058a79SJeff Kirsher 
692*d7058a79SJeff Kirsher 	/* release the resources */
693*d7058a79SJeff Kirsher 
694*d7058a79SJeff Kirsher 	release_resource(db->data_req);
695*d7058a79SJeff Kirsher 	kfree(db->data_req);
696*d7058a79SJeff Kirsher 
697*d7058a79SJeff Kirsher 	release_resource(db->addr_req);
698*d7058a79SJeff Kirsher 	kfree(db->addr_req);
699*d7058a79SJeff Kirsher }
700*d7058a79SJeff Kirsher 
701*d7058a79SJeff Kirsher static unsigned char dm9000_type_to_char(enum dm9000_type type)
702*d7058a79SJeff Kirsher {
703*d7058a79SJeff Kirsher 	switch (type) {
704*d7058a79SJeff Kirsher 	case TYPE_DM9000E: return 'e';
705*d7058a79SJeff Kirsher 	case TYPE_DM9000A: return 'a';
706*d7058a79SJeff Kirsher 	case TYPE_DM9000B: return 'b';
707*d7058a79SJeff Kirsher 	}
708*d7058a79SJeff Kirsher 
709*d7058a79SJeff Kirsher 	return '?';
710*d7058a79SJeff Kirsher }
711*d7058a79SJeff Kirsher 
712*d7058a79SJeff Kirsher /*
713*d7058a79SJeff Kirsher  *  Set DM9000 multicast address
714*d7058a79SJeff Kirsher  */
715*d7058a79SJeff Kirsher static void
716*d7058a79SJeff Kirsher dm9000_hash_table_unlocked(struct net_device *dev)
717*d7058a79SJeff Kirsher {
718*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
719*d7058a79SJeff Kirsher 	struct netdev_hw_addr *ha;
720*d7058a79SJeff Kirsher 	int i, oft;
721*d7058a79SJeff Kirsher 	u32 hash_val;
722*d7058a79SJeff Kirsher 	u16 hash_table[4];
723*d7058a79SJeff Kirsher 	u8 rcr = RCR_DIS_LONG | RCR_DIS_CRC | RCR_RXEN;
724*d7058a79SJeff Kirsher 
725*d7058a79SJeff Kirsher 	dm9000_dbg(db, 1, "entering %s\n", __func__);
726*d7058a79SJeff Kirsher 
727*d7058a79SJeff Kirsher 	for (i = 0, oft = DM9000_PAR; i < 6; i++, oft++)
728*d7058a79SJeff Kirsher 		iow(db, oft, dev->dev_addr[i]);
729*d7058a79SJeff Kirsher 
730*d7058a79SJeff Kirsher 	/* Clear Hash Table */
731*d7058a79SJeff Kirsher 	for (i = 0; i < 4; i++)
732*d7058a79SJeff Kirsher 		hash_table[i] = 0x0;
733*d7058a79SJeff Kirsher 
734*d7058a79SJeff Kirsher 	/* broadcast address */
735*d7058a79SJeff Kirsher 	hash_table[3] = 0x8000;
736*d7058a79SJeff Kirsher 
737*d7058a79SJeff Kirsher 	if (dev->flags & IFF_PROMISC)
738*d7058a79SJeff Kirsher 		rcr |= RCR_PRMSC;
739*d7058a79SJeff Kirsher 
740*d7058a79SJeff Kirsher 	if (dev->flags & IFF_ALLMULTI)
741*d7058a79SJeff Kirsher 		rcr |= RCR_ALL;
742*d7058a79SJeff Kirsher 
743*d7058a79SJeff Kirsher 	/* the multicast address in Hash Table : 64 bits */
744*d7058a79SJeff Kirsher 	netdev_for_each_mc_addr(ha, dev) {
745*d7058a79SJeff Kirsher 		hash_val = ether_crc_le(6, ha->addr) & 0x3f;
746*d7058a79SJeff Kirsher 		hash_table[hash_val / 16] |= (u16) 1 << (hash_val % 16);
747*d7058a79SJeff Kirsher 	}
748*d7058a79SJeff Kirsher 
749*d7058a79SJeff Kirsher 	/* Write the hash table to MAC MD table */
750*d7058a79SJeff Kirsher 	for (i = 0, oft = DM9000_MAR; i < 4; i++) {
751*d7058a79SJeff Kirsher 		iow(db, oft++, hash_table[i]);
752*d7058a79SJeff Kirsher 		iow(db, oft++, hash_table[i] >> 8);
753*d7058a79SJeff Kirsher 	}
754*d7058a79SJeff Kirsher 
755*d7058a79SJeff Kirsher 	iow(db, DM9000_RCR, rcr);
756*d7058a79SJeff Kirsher }
757*d7058a79SJeff Kirsher 
758*d7058a79SJeff Kirsher static void
759*d7058a79SJeff Kirsher dm9000_hash_table(struct net_device *dev)
760*d7058a79SJeff Kirsher {
761*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
762*d7058a79SJeff Kirsher 	unsigned long flags;
763*d7058a79SJeff Kirsher 
764*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
765*d7058a79SJeff Kirsher 	dm9000_hash_table_unlocked(dev);
766*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
767*d7058a79SJeff Kirsher }
768*d7058a79SJeff Kirsher 
769*d7058a79SJeff Kirsher /*
770*d7058a79SJeff Kirsher  * Initialize dm9000 board
771*d7058a79SJeff Kirsher  */
772*d7058a79SJeff Kirsher static void
773*d7058a79SJeff Kirsher dm9000_init_dm9000(struct net_device *dev)
774*d7058a79SJeff Kirsher {
775*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
776*d7058a79SJeff Kirsher 	unsigned int imr;
777*d7058a79SJeff Kirsher 	unsigned int ncr;
778*d7058a79SJeff Kirsher 
779*d7058a79SJeff Kirsher 	dm9000_dbg(db, 1, "entering %s\n", __func__);
780*d7058a79SJeff Kirsher 
781*d7058a79SJeff Kirsher 	/* I/O mode */
782*d7058a79SJeff Kirsher 	db->io_mode = ior(db, DM9000_ISR) >> 6;	/* ISR bit7:6 keeps I/O mode */
783*d7058a79SJeff Kirsher 
784*d7058a79SJeff Kirsher 	/* Checksum mode */
785*d7058a79SJeff Kirsher 	if (dev->hw_features & NETIF_F_RXCSUM)
786*d7058a79SJeff Kirsher 		iow(db, DM9000_RCSR,
787*d7058a79SJeff Kirsher 			(dev->features & NETIF_F_RXCSUM) ? RCSR_CSUM : 0);
788*d7058a79SJeff Kirsher 
789*d7058a79SJeff Kirsher 	iow(db, DM9000_GPCR, GPCR_GEP_CNTL);	/* Let GPIO0 output */
790*d7058a79SJeff Kirsher 
791*d7058a79SJeff Kirsher 	ncr = (db->flags & DM9000_PLATF_EXT_PHY) ? NCR_EXT_PHY : 0;
792*d7058a79SJeff Kirsher 
793*d7058a79SJeff Kirsher 	/* if wol is needed, then always set NCR_WAKEEN otherwise we end
794*d7058a79SJeff Kirsher 	 * up dumping the wake events if we disable this. There is already
795*d7058a79SJeff Kirsher 	 * a wake-mask in DM9000_WCR */
796*d7058a79SJeff Kirsher 	if (db->wake_supported)
797*d7058a79SJeff Kirsher 		ncr |= NCR_WAKEEN;
798*d7058a79SJeff Kirsher 
799*d7058a79SJeff Kirsher 	iow(db, DM9000_NCR, ncr);
800*d7058a79SJeff Kirsher 
801*d7058a79SJeff Kirsher 	/* Program operating register */
802*d7058a79SJeff Kirsher 	iow(db, DM9000_TCR, 0);	        /* TX Polling clear */
803*d7058a79SJeff Kirsher 	iow(db, DM9000_BPTR, 0x3f);	/* Less 3Kb, 200us */
804*d7058a79SJeff Kirsher 	iow(db, DM9000_FCR, 0xff);	/* Flow Control */
805*d7058a79SJeff Kirsher 	iow(db, DM9000_SMCR, 0);        /* Special Mode */
806*d7058a79SJeff Kirsher 	/* clear TX status */
807*d7058a79SJeff Kirsher 	iow(db, DM9000_NSR, NSR_WAKEST | NSR_TX2END | NSR_TX1END);
808*d7058a79SJeff Kirsher 	iow(db, DM9000_ISR, ISR_CLR_STATUS); /* Clear interrupt status */
809*d7058a79SJeff Kirsher 
810*d7058a79SJeff Kirsher 	/* Set address filter table */
811*d7058a79SJeff Kirsher 	dm9000_hash_table_unlocked(dev);
812*d7058a79SJeff Kirsher 
813*d7058a79SJeff Kirsher 	imr = IMR_PAR | IMR_PTM | IMR_PRM;
814*d7058a79SJeff Kirsher 	if (db->type != TYPE_DM9000E)
815*d7058a79SJeff Kirsher 		imr |= IMR_LNKCHNG;
816*d7058a79SJeff Kirsher 
817*d7058a79SJeff Kirsher 	db->imr_all = imr;
818*d7058a79SJeff Kirsher 
819*d7058a79SJeff Kirsher 	/* Enable TX/RX interrupt mask */
820*d7058a79SJeff Kirsher 	iow(db, DM9000_IMR, imr);
821*d7058a79SJeff Kirsher 
822*d7058a79SJeff Kirsher 	/* Init Driver variable */
823*d7058a79SJeff Kirsher 	db->tx_pkt_cnt = 0;
824*d7058a79SJeff Kirsher 	db->queue_pkt_len = 0;
825*d7058a79SJeff Kirsher 	dev->trans_start = jiffies;
826*d7058a79SJeff Kirsher }
827*d7058a79SJeff Kirsher 
828*d7058a79SJeff Kirsher /* Our watchdog timed out. Called by the networking layer */
829*d7058a79SJeff Kirsher static void dm9000_timeout(struct net_device *dev)
830*d7058a79SJeff Kirsher {
831*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
832*d7058a79SJeff Kirsher 	u8 reg_save;
833*d7058a79SJeff Kirsher 	unsigned long flags;
834*d7058a79SJeff Kirsher 
835*d7058a79SJeff Kirsher 	/* Save previous register address */
836*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
837*d7058a79SJeff Kirsher 	reg_save = readb(db->io_addr);
838*d7058a79SJeff Kirsher 
839*d7058a79SJeff Kirsher 	netif_stop_queue(dev);
840*d7058a79SJeff Kirsher 	dm9000_reset(db);
841*d7058a79SJeff Kirsher 	dm9000_init_dm9000(dev);
842*d7058a79SJeff Kirsher 	/* We can accept TX packets again */
843*d7058a79SJeff Kirsher 	dev->trans_start = jiffies; /* prevent tx timeout */
844*d7058a79SJeff Kirsher 	netif_wake_queue(dev);
845*d7058a79SJeff Kirsher 
846*d7058a79SJeff Kirsher 	/* Restore previous register address */
847*d7058a79SJeff Kirsher 	writeb(reg_save, db->io_addr);
848*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
849*d7058a79SJeff Kirsher }
850*d7058a79SJeff Kirsher 
851*d7058a79SJeff Kirsher static void dm9000_send_packet(struct net_device *dev,
852*d7058a79SJeff Kirsher 			       int ip_summed,
853*d7058a79SJeff Kirsher 			       u16 pkt_len)
854*d7058a79SJeff Kirsher {
855*d7058a79SJeff Kirsher 	board_info_t *dm = to_dm9000_board(dev);
856*d7058a79SJeff Kirsher 
857*d7058a79SJeff Kirsher 	/* The DM9000 is not smart enough to leave fragmented packets alone. */
858*d7058a79SJeff Kirsher 	if (dm->ip_summed != ip_summed) {
859*d7058a79SJeff Kirsher 		if (ip_summed == CHECKSUM_NONE)
860*d7058a79SJeff Kirsher 			iow(dm, DM9000_TCCR, 0);
861*d7058a79SJeff Kirsher 		else
862*d7058a79SJeff Kirsher 			iow(dm, DM9000_TCCR, TCCR_IP | TCCR_UDP | TCCR_TCP);
863*d7058a79SJeff Kirsher 		dm->ip_summed = ip_summed;
864*d7058a79SJeff Kirsher 	}
865*d7058a79SJeff Kirsher 
866*d7058a79SJeff Kirsher 	/* Set TX length to DM9000 */
867*d7058a79SJeff Kirsher 	iow(dm, DM9000_TXPLL, pkt_len);
868*d7058a79SJeff Kirsher 	iow(dm, DM9000_TXPLH, pkt_len >> 8);
869*d7058a79SJeff Kirsher 
870*d7058a79SJeff Kirsher 	/* Issue TX polling command */
871*d7058a79SJeff Kirsher 	iow(dm, DM9000_TCR, TCR_TXREQ);	/* Cleared after TX complete */
872*d7058a79SJeff Kirsher }
873*d7058a79SJeff Kirsher 
874*d7058a79SJeff Kirsher /*
875*d7058a79SJeff Kirsher  *  Hardware start transmission.
876*d7058a79SJeff Kirsher  *  Send a packet to media from the upper layer.
877*d7058a79SJeff Kirsher  */
878*d7058a79SJeff Kirsher static int
879*d7058a79SJeff Kirsher dm9000_start_xmit(struct sk_buff *skb, struct net_device *dev)
880*d7058a79SJeff Kirsher {
881*d7058a79SJeff Kirsher 	unsigned long flags;
882*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
883*d7058a79SJeff Kirsher 
884*d7058a79SJeff Kirsher 	dm9000_dbg(db, 3, "%s:\n", __func__);
885*d7058a79SJeff Kirsher 
886*d7058a79SJeff Kirsher 	if (db->tx_pkt_cnt > 1)
887*d7058a79SJeff Kirsher 		return NETDEV_TX_BUSY;
888*d7058a79SJeff Kirsher 
889*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
890*d7058a79SJeff Kirsher 
891*d7058a79SJeff Kirsher 	/* Move data to DM9000 TX RAM */
892*d7058a79SJeff Kirsher 	writeb(DM9000_MWCMD, db->io_addr);
893*d7058a79SJeff Kirsher 
894*d7058a79SJeff Kirsher 	(db->outblk)(db->io_data, skb->data, skb->len);
895*d7058a79SJeff Kirsher 	dev->stats.tx_bytes += skb->len;
896*d7058a79SJeff Kirsher 
897*d7058a79SJeff Kirsher 	db->tx_pkt_cnt++;
898*d7058a79SJeff Kirsher 	/* TX control: First packet immediately send, second packet queue */
899*d7058a79SJeff Kirsher 	if (db->tx_pkt_cnt == 1) {
900*d7058a79SJeff Kirsher 		dm9000_send_packet(dev, skb->ip_summed, skb->len);
901*d7058a79SJeff Kirsher 	} else {
902*d7058a79SJeff Kirsher 		/* Second packet */
903*d7058a79SJeff Kirsher 		db->queue_pkt_len = skb->len;
904*d7058a79SJeff Kirsher 		db->queue_ip_summed = skb->ip_summed;
905*d7058a79SJeff Kirsher 		netif_stop_queue(dev);
906*d7058a79SJeff Kirsher 	}
907*d7058a79SJeff Kirsher 
908*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
909*d7058a79SJeff Kirsher 
910*d7058a79SJeff Kirsher 	/* free this SKB */
911*d7058a79SJeff Kirsher 	dev_kfree_skb(skb);
912*d7058a79SJeff Kirsher 
913*d7058a79SJeff Kirsher 	return NETDEV_TX_OK;
914*d7058a79SJeff Kirsher }
915*d7058a79SJeff Kirsher 
916*d7058a79SJeff Kirsher /*
917*d7058a79SJeff Kirsher  * DM9000 interrupt handler
918*d7058a79SJeff Kirsher  * receive the packet to upper layer, free the transmitted packet
919*d7058a79SJeff Kirsher  */
920*d7058a79SJeff Kirsher 
921*d7058a79SJeff Kirsher static void dm9000_tx_done(struct net_device *dev, board_info_t *db)
922*d7058a79SJeff Kirsher {
923*d7058a79SJeff Kirsher 	int tx_status = ior(db, DM9000_NSR);	/* Got TX status */
924*d7058a79SJeff Kirsher 
925*d7058a79SJeff Kirsher 	if (tx_status & (NSR_TX2END | NSR_TX1END)) {
926*d7058a79SJeff Kirsher 		/* One packet sent complete */
927*d7058a79SJeff Kirsher 		db->tx_pkt_cnt--;
928*d7058a79SJeff Kirsher 		dev->stats.tx_packets++;
929*d7058a79SJeff Kirsher 
930*d7058a79SJeff Kirsher 		if (netif_msg_tx_done(db))
931*d7058a79SJeff Kirsher 			dev_dbg(db->dev, "tx done, NSR %02x\n", tx_status);
932*d7058a79SJeff Kirsher 
933*d7058a79SJeff Kirsher 		/* Queue packet check & send */
934*d7058a79SJeff Kirsher 		if (db->tx_pkt_cnt > 0)
935*d7058a79SJeff Kirsher 			dm9000_send_packet(dev, db->queue_ip_summed,
936*d7058a79SJeff Kirsher 					   db->queue_pkt_len);
937*d7058a79SJeff Kirsher 		netif_wake_queue(dev);
938*d7058a79SJeff Kirsher 	}
939*d7058a79SJeff Kirsher }
940*d7058a79SJeff Kirsher 
941*d7058a79SJeff Kirsher struct dm9000_rxhdr {
942*d7058a79SJeff Kirsher 	u8	RxPktReady;
943*d7058a79SJeff Kirsher 	u8	RxStatus;
944*d7058a79SJeff Kirsher 	__le16	RxLen;
945*d7058a79SJeff Kirsher } __packed;
946*d7058a79SJeff Kirsher 
947*d7058a79SJeff Kirsher /*
948*d7058a79SJeff Kirsher  *  Received a packet and pass to upper layer
949*d7058a79SJeff Kirsher  */
950*d7058a79SJeff Kirsher static void
951*d7058a79SJeff Kirsher dm9000_rx(struct net_device *dev)
952*d7058a79SJeff Kirsher {
953*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
954*d7058a79SJeff Kirsher 	struct dm9000_rxhdr rxhdr;
955*d7058a79SJeff Kirsher 	struct sk_buff *skb;
956*d7058a79SJeff Kirsher 	u8 rxbyte, *rdptr;
957*d7058a79SJeff Kirsher 	bool GoodPacket;
958*d7058a79SJeff Kirsher 	int RxLen;
959*d7058a79SJeff Kirsher 
960*d7058a79SJeff Kirsher 	/* Check packet ready or not */
961*d7058a79SJeff Kirsher 	do {
962*d7058a79SJeff Kirsher 		ior(db, DM9000_MRCMDX);	/* Dummy read */
963*d7058a79SJeff Kirsher 
964*d7058a79SJeff Kirsher 		/* Get most updated data */
965*d7058a79SJeff Kirsher 		rxbyte = readb(db->io_data);
966*d7058a79SJeff Kirsher 
967*d7058a79SJeff Kirsher 		/* Status check: this byte must be 0 or 1 */
968*d7058a79SJeff Kirsher 		if (rxbyte & DM9000_PKT_ERR) {
969*d7058a79SJeff Kirsher 			dev_warn(db->dev, "status check fail: %d\n", rxbyte);
970*d7058a79SJeff Kirsher 			iow(db, DM9000_RCR, 0x00);	/* Stop Device */
971*d7058a79SJeff Kirsher 			iow(db, DM9000_ISR, IMR_PAR);	/* Stop INT request */
972*d7058a79SJeff Kirsher 			return;
973*d7058a79SJeff Kirsher 		}
974*d7058a79SJeff Kirsher 
975*d7058a79SJeff Kirsher 		if (!(rxbyte & DM9000_PKT_RDY))
976*d7058a79SJeff Kirsher 			return;
977*d7058a79SJeff Kirsher 
978*d7058a79SJeff Kirsher 		/* A packet ready now  & Get status/length */
979*d7058a79SJeff Kirsher 		GoodPacket = true;
980*d7058a79SJeff Kirsher 		writeb(DM9000_MRCMD, db->io_addr);
981*d7058a79SJeff Kirsher 
982*d7058a79SJeff Kirsher 		(db->inblk)(db->io_data, &rxhdr, sizeof(rxhdr));
983*d7058a79SJeff Kirsher 
984*d7058a79SJeff Kirsher 		RxLen = le16_to_cpu(rxhdr.RxLen);
985*d7058a79SJeff Kirsher 
986*d7058a79SJeff Kirsher 		if (netif_msg_rx_status(db))
987*d7058a79SJeff Kirsher 			dev_dbg(db->dev, "RX: status %02x, length %04x\n",
988*d7058a79SJeff Kirsher 				rxhdr.RxStatus, RxLen);
989*d7058a79SJeff Kirsher 
990*d7058a79SJeff Kirsher 		/* Packet Status check */
991*d7058a79SJeff Kirsher 		if (RxLen < 0x40) {
992*d7058a79SJeff Kirsher 			GoodPacket = false;
993*d7058a79SJeff Kirsher 			if (netif_msg_rx_err(db))
994*d7058a79SJeff Kirsher 				dev_dbg(db->dev, "RX: Bad Packet (runt)\n");
995*d7058a79SJeff Kirsher 		}
996*d7058a79SJeff Kirsher 
997*d7058a79SJeff Kirsher 		if (RxLen > DM9000_PKT_MAX) {
998*d7058a79SJeff Kirsher 			dev_dbg(db->dev, "RST: RX Len:%x\n", RxLen);
999*d7058a79SJeff Kirsher 		}
1000*d7058a79SJeff Kirsher 
1001*d7058a79SJeff Kirsher 		/* rxhdr.RxStatus is identical to RSR register. */
1002*d7058a79SJeff Kirsher 		if (rxhdr.RxStatus & (RSR_FOE | RSR_CE | RSR_AE |
1003*d7058a79SJeff Kirsher 				      RSR_PLE | RSR_RWTO |
1004*d7058a79SJeff Kirsher 				      RSR_LCS | RSR_RF)) {
1005*d7058a79SJeff Kirsher 			GoodPacket = false;
1006*d7058a79SJeff Kirsher 			if (rxhdr.RxStatus & RSR_FOE) {
1007*d7058a79SJeff Kirsher 				if (netif_msg_rx_err(db))
1008*d7058a79SJeff Kirsher 					dev_dbg(db->dev, "fifo error\n");
1009*d7058a79SJeff Kirsher 				dev->stats.rx_fifo_errors++;
1010*d7058a79SJeff Kirsher 			}
1011*d7058a79SJeff Kirsher 			if (rxhdr.RxStatus & RSR_CE) {
1012*d7058a79SJeff Kirsher 				if (netif_msg_rx_err(db))
1013*d7058a79SJeff Kirsher 					dev_dbg(db->dev, "crc error\n");
1014*d7058a79SJeff Kirsher 				dev->stats.rx_crc_errors++;
1015*d7058a79SJeff Kirsher 			}
1016*d7058a79SJeff Kirsher 			if (rxhdr.RxStatus & RSR_RF) {
1017*d7058a79SJeff Kirsher 				if (netif_msg_rx_err(db))
1018*d7058a79SJeff Kirsher 					dev_dbg(db->dev, "length error\n");
1019*d7058a79SJeff Kirsher 				dev->stats.rx_length_errors++;
1020*d7058a79SJeff Kirsher 			}
1021*d7058a79SJeff Kirsher 		}
1022*d7058a79SJeff Kirsher 
1023*d7058a79SJeff Kirsher 		/* Move data from DM9000 */
1024*d7058a79SJeff Kirsher 		if (GoodPacket &&
1025*d7058a79SJeff Kirsher 		    ((skb = dev_alloc_skb(RxLen + 4)) != NULL)) {
1026*d7058a79SJeff Kirsher 			skb_reserve(skb, 2);
1027*d7058a79SJeff Kirsher 			rdptr = (u8 *) skb_put(skb, RxLen - 4);
1028*d7058a79SJeff Kirsher 
1029*d7058a79SJeff Kirsher 			/* Read received packet from RX SRAM */
1030*d7058a79SJeff Kirsher 
1031*d7058a79SJeff Kirsher 			(db->inblk)(db->io_data, rdptr, RxLen);
1032*d7058a79SJeff Kirsher 			dev->stats.rx_bytes += RxLen;
1033*d7058a79SJeff Kirsher 
1034*d7058a79SJeff Kirsher 			/* Pass to upper layer */
1035*d7058a79SJeff Kirsher 			skb->protocol = eth_type_trans(skb, dev);
1036*d7058a79SJeff Kirsher 			if (dev->features & NETIF_F_RXCSUM) {
1037*d7058a79SJeff Kirsher 				if ((((rxbyte & 0x1c) << 3) & rxbyte) == 0)
1038*d7058a79SJeff Kirsher 					skb->ip_summed = CHECKSUM_UNNECESSARY;
1039*d7058a79SJeff Kirsher 				else
1040*d7058a79SJeff Kirsher 					skb_checksum_none_assert(skb);
1041*d7058a79SJeff Kirsher 			}
1042*d7058a79SJeff Kirsher 			netif_rx(skb);
1043*d7058a79SJeff Kirsher 			dev->stats.rx_packets++;
1044*d7058a79SJeff Kirsher 
1045*d7058a79SJeff Kirsher 		} else {
1046*d7058a79SJeff Kirsher 			/* need to dump the packet's data */
1047*d7058a79SJeff Kirsher 
1048*d7058a79SJeff Kirsher 			(db->dumpblk)(db->io_data, RxLen);
1049*d7058a79SJeff Kirsher 		}
1050*d7058a79SJeff Kirsher 	} while (rxbyte & DM9000_PKT_RDY);
1051*d7058a79SJeff Kirsher }
1052*d7058a79SJeff Kirsher 
1053*d7058a79SJeff Kirsher static irqreturn_t dm9000_interrupt(int irq, void *dev_id)
1054*d7058a79SJeff Kirsher {
1055*d7058a79SJeff Kirsher 	struct net_device *dev = dev_id;
1056*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
1057*d7058a79SJeff Kirsher 	int int_status;
1058*d7058a79SJeff Kirsher 	unsigned long flags;
1059*d7058a79SJeff Kirsher 	u8 reg_save;
1060*d7058a79SJeff Kirsher 
1061*d7058a79SJeff Kirsher 	dm9000_dbg(db, 3, "entering %s\n", __func__);
1062*d7058a79SJeff Kirsher 
1063*d7058a79SJeff Kirsher 	/* A real interrupt coming */
1064*d7058a79SJeff Kirsher 
1065*d7058a79SJeff Kirsher 	/* holders of db->lock must always block IRQs */
1066*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
1067*d7058a79SJeff Kirsher 
1068*d7058a79SJeff Kirsher 	/* Save previous register address */
1069*d7058a79SJeff Kirsher 	reg_save = readb(db->io_addr);
1070*d7058a79SJeff Kirsher 
1071*d7058a79SJeff Kirsher 	/* Disable all interrupts */
1072*d7058a79SJeff Kirsher 	iow(db, DM9000_IMR, IMR_PAR);
1073*d7058a79SJeff Kirsher 
1074*d7058a79SJeff Kirsher 	/* Got DM9000 interrupt status */
1075*d7058a79SJeff Kirsher 	int_status = ior(db, DM9000_ISR);	/* Got ISR */
1076*d7058a79SJeff Kirsher 	iow(db, DM9000_ISR, int_status);	/* Clear ISR status */
1077*d7058a79SJeff Kirsher 
1078*d7058a79SJeff Kirsher 	if (netif_msg_intr(db))
1079*d7058a79SJeff Kirsher 		dev_dbg(db->dev, "interrupt status %02x\n", int_status);
1080*d7058a79SJeff Kirsher 
1081*d7058a79SJeff Kirsher 	/* Received the coming packet */
1082*d7058a79SJeff Kirsher 	if (int_status & ISR_PRS)
1083*d7058a79SJeff Kirsher 		dm9000_rx(dev);
1084*d7058a79SJeff Kirsher 
1085*d7058a79SJeff Kirsher 	/* Trnasmit Interrupt check */
1086*d7058a79SJeff Kirsher 	if (int_status & ISR_PTS)
1087*d7058a79SJeff Kirsher 		dm9000_tx_done(dev, db);
1088*d7058a79SJeff Kirsher 
1089*d7058a79SJeff Kirsher 	if (db->type != TYPE_DM9000E) {
1090*d7058a79SJeff Kirsher 		if (int_status & ISR_LNKCHNG) {
1091*d7058a79SJeff Kirsher 			/* fire a link-change request */
1092*d7058a79SJeff Kirsher 			schedule_delayed_work(&db->phy_poll, 1);
1093*d7058a79SJeff Kirsher 		}
1094*d7058a79SJeff Kirsher 	}
1095*d7058a79SJeff Kirsher 
1096*d7058a79SJeff Kirsher 	/* Re-enable interrupt mask */
1097*d7058a79SJeff Kirsher 	iow(db, DM9000_IMR, db->imr_all);
1098*d7058a79SJeff Kirsher 
1099*d7058a79SJeff Kirsher 	/* Restore previous register address */
1100*d7058a79SJeff Kirsher 	writeb(reg_save, db->io_addr);
1101*d7058a79SJeff Kirsher 
1102*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
1103*d7058a79SJeff Kirsher 
1104*d7058a79SJeff Kirsher 	return IRQ_HANDLED;
1105*d7058a79SJeff Kirsher }
1106*d7058a79SJeff Kirsher 
1107*d7058a79SJeff Kirsher static irqreturn_t dm9000_wol_interrupt(int irq, void *dev_id)
1108*d7058a79SJeff Kirsher {
1109*d7058a79SJeff Kirsher 	struct net_device *dev = dev_id;
1110*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
1111*d7058a79SJeff Kirsher 	unsigned long flags;
1112*d7058a79SJeff Kirsher 	unsigned nsr, wcr;
1113*d7058a79SJeff Kirsher 
1114*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock, flags);
1115*d7058a79SJeff Kirsher 
1116*d7058a79SJeff Kirsher 	nsr = ior(db, DM9000_NSR);
1117*d7058a79SJeff Kirsher 	wcr = ior(db, DM9000_WCR);
1118*d7058a79SJeff Kirsher 
1119*d7058a79SJeff Kirsher 	dev_dbg(db->dev, "%s: NSR=0x%02x, WCR=0x%02x\n", __func__, nsr, wcr);
1120*d7058a79SJeff Kirsher 
1121*d7058a79SJeff Kirsher 	if (nsr & NSR_WAKEST) {
1122*d7058a79SJeff Kirsher 		/* clear, so we can avoid */
1123*d7058a79SJeff Kirsher 		iow(db, DM9000_NSR, NSR_WAKEST);
1124*d7058a79SJeff Kirsher 
1125*d7058a79SJeff Kirsher 		if (wcr & WCR_LINKST)
1126*d7058a79SJeff Kirsher 			dev_info(db->dev, "wake by link status change\n");
1127*d7058a79SJeff Kirsher 		if (wcr & WCR_SAMPLEST)
1128*d7058a79SJeff Kirsher 			dev_info(db->dev, "wake by sample packet\n");
1129*d7058a79SJeff Kirsher 		if (wcr & WCR_MAGICST )
1130*d7058a79SJeff Kirsher 			dev_info(db->dev, "wake by magic packet\n");
1131*d7058a79SJeff Kirsher 		if (!(wcr & (WCR_LINKST | WCR_SAMPLEST | WCR_MAGICST)))
1132*d7058a79SJeff Kirsher 			dev_err(db->dev, "wake signalled with no reason? "
1133*d7058a79SJeff Kirsher 				"NSR=0x%02x, WSR=0x%02x\n", nsr, wcr);
1134*d7058a79SJeff Kirsher 
1135*d7058a79SJeff Kirsher 	}
1136*d7058a79SJeff Kirsher 
1137*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
1138*d7058a79SJeff Kirsher 
1139*d7058a79SJeff Kirsher 	return (nsr & NSR_WAKEST) ? IRQ_HANDLED : IRQ_NONE;
1140*d7058a79SJeff Kirsher }
1141*d7058a79SJeff Kirsher 
1142*d7058a79SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
1143*d7058a79SJeff Kirsher /*
1144*d7058a79SJeff Kirsher  *Used by netconsole
1145*d7058a79SJeff Kirsher  */
1146*d7058a79SJeff Kirsher static void dm9000_poll_controller(struct net_device *dev)
1147*d7058a79SJeff Kirsher {
1148*d7058a79SJeff Kirsher 	disable_irq(dev->irq);
1149*d7058a79SJeff Kirsher 	dm9000_interrupt(dev->irq, dev);
1150*d7058a79SJeff Kirsher 	enable_irq(dev->irq);
1151*d7058a79SJeff Kirsher }
1152*d7058a79SJeff Kirsher #endif
1153*d7058a79SJeff Kirsher 
1154*d7058a79SJeff Kirsher /*
1155*d7058a79SJeff Kirsher  *  Open the interface.
1156*d7058a79SJeff Kirsher  *  The interface is opened whenever "ifconfig" actives it.
1157*d7058a79SJeff Kirsher  */
1158*d7058a79SJeff Kirsher static int
1159*d7058a79SJeff Kirsher dm9000_open(struct net_device *dev)
1160*d7058a79SJeff Kirsher {
1161*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
1162*d7058a79SJeff Kirsher 	unsigned long irqflags = db->irq_res->flags & IRQF_TRIGGER_MASK;
1163*d7058a79SJeff Kirsher 
1164*d7058a79SJeff Kirsher 	if (netif_msg_ifup(db))
1165*d7058a79SJeff Kirsher 		dev_dbg(db->dev, "enabling %s\n", dev->name);
1166*d7058a79SJeff Kirsher 
1167*d7058a79SJeff Kirsher 	/* If there is no IRQ type specified, default to something that
1168*d7058a79SJeff Kirsher 	 * may work, and tell the user that this is a problem */
1169*d7058a79SJeff Kirsher 
1170*d7058a79SJeff Kirsher 	if (irqflags == IRQF_TRIGGER_NONE)
1171*d7058a79SJeff Kirsher 		dev_warn(db->dev, "WARNING: no IRQ resource flags set.\n");
1172*d7058a79SJeff Kirsher 
1173*d7058a79SJeff Kirsher 	irqflags |= IRQF_SHARED;
1174*d7058a79SJeff Kirsher 
1175*d7058a79SJeff Kirsher 	/* GPIO0 on pre-activate PHY, Reg 1F is not set by reset */
1176*d7058a79SJeff Kirsher 	iow(db, DM9000_GPR, 0);	/* REG_1F bit0 activate phyxcer */
1177*d7058a79SJeff Kirsher 	mdelay(1); /* delay needs by DM9000B */
1178*d7058a79SJeff Kirsher 
1179*d7058a79SJeff Kirsher 	/* Initialize DM9000 board */
1180*d7058a79SJeff Kirsher 	dm9000_reset(db);
1181*d7058a79SJeff Kirsher 	dm9000_init_dm9000(dev);
1182*d7058a79SJeff Kirsher 
1183*d7058a79SJeff Kirsher 	if (request_irq(dev->irq, dm9000_interrupt, irqflags, dev->name, dev))
1184*d7058a79SJeff Kirsher 		return -EAGAIN;
1185*d7058a79SJeff Kirsher 
1186*d7058a79SJeff Kirsher 	/* Init driver variable */
1187*d7058a79SJeff Kirsher 	db->dbug_cnt = 0;
1188*d7058a79SJeff Kirsher 
1189*d7058a79SJeff Kirsher 	mii_check_media(&db->mii, netif_msg_link(db), 1);
1190*d7058a79SJeff Kirsher 	netif_start_queue(dev);
1191*d7058a79SJeff Kirsher 
1192*d7058a79SJeff Kirsher 	dm9000_schedule_poll(db);
1193*d7058a79SJeff Kirsher 
1194*d7058a79SJeff Kirsher 	return 0;
1195*d7058a79SJeff Kirsher }
1196*d7058a79SJeff Kirsher 
1197*d7058a79SJeff Kirsher /*
1198*d7058a79SJeff Kirsher  * Sleep, either by using msleep() or if we are suspending, then
1199*d7058a79SJeff Kirsher  * use mdelay() to sleep.
1200*d7058a79SJeff Kirsher  */
1201*d7058a79SJeff Kirsher static void dm9000_msleep(board_info_t *db, unsigned int ms)
1202*d7058a79SJeff Kirsher {
1203*d7058a79SJeff Kirsher 	if (db->in_suspend)
1204*d7058a79SJeff Kirsher 		mdelay(ms);
1205*d7058a79SJeff Kirsher 	else
1206*d7058a79SJeff Kirsher 		msleep(ms);
1207*d7058a79SJeff Kirsher }
1208*d7058a79SJeff Kirsher 
1209*d7058a79SJeff Kirsher /*
1210*d7058a79SJeff Kirsher  *   Read a word from phyxcer
1211*d7058a79SJeff Kirsher  */
1212*d7058a79SJeff Kirsher static int
1213*d7058a79SJeff Kirsher dm9000_phy_read(struct net_device *dev, int phy_reg_unused, int reg)
1214*d7058a79SJeff Kirsher {
1215*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
1216*d7058a79SJeff Kirsher 	unsigned long flags;
1217*d7058a79SJeff Kirsher 	unsigned int reg_save;
1218*d7058a79SJeff Kirsher 	int ret;
1219*d7058a79SJeff Kirsher 
1220*d7058a79SJeff Kirsher 	mutex_lock(&db->addr_lock);
1221*d7058a79SJeff Kirsher 
1222*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock,flags);
1223*d7058a79SJeff Kirsher 
1224*d7058a79SJeff Kirsher 	/* Save previous register address */
1225*d7058a79SJeff Kirsher 	reg_save = readb(db->io_addr);
1226*d7058a79SJeff Kirsher 
1227*d7058a79SJeff Kirsher 	/* Fill the phyxcer register into REG_0C */
1228*d7058a79SJeff Kirsher 	iow(db, DM9000_EPAR, DM9000_PHY | reg);
1229*d7058a79SJeff Kirsher 
1230*d7058a79SJeff Kirsher 	iow(db, DM9000_EPCR, EPCR_ERPRR | EPCR_EPOS);	/* Issue phyxcer read command */
1231*d7058a79SJeff Kirsher 
1232*d7058a79SJeff Kirsher 	writeb(reg_save, db->io_addr);
1233*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock,flags);
1234*d7058a79SJeff Kirsher 
1235*d7058a79SJeff Kirsher 	dm9000_msleep(db, 1);		/* Wait read complete */
1236*d7058a79SJeff Kirsher 
1237*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock,flags);
1238*d7058a79SJeff Kirsher 	reg_save = readb(db->io_addr);
1239*d7058a79SJeff Kirsher 
1240*d7058a79SJeff Kirsher 	iow(db, DM9000_EPCR, 0x0);	/* Clear phyxcer read command */
1241*d7058a79SJeff Kirsher 
1242*d7058a79SJeff Kirsher 	/* The read data keeps on REG_0D & REG_0E */
1243*d7058a79SJeff Kirsher 	ret = (ior(db, DM9000_EPDRH) << 8) | ior(db, DM9000_EPDRL);
1244*d7058a79SJeff Kirsher 
1245*d7058a79SJeff Kirsher 	/* restore the previous address */
1246*d7058a79SJeff Kirsher 	writeb(reg_save, db->io_addr);
1247*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock,flags);
1248*d7058a79SJeff Kirsher 
1249*d7058a79SJeff Kirsher 	mutex_unlock(&db->addr_lock);
1250*d7058a79SJeff Kirsher 
1251*d7058a79SJeff Kirsher 	dm9000_dbg(db, 5, "phy_read[%02x] -> %04x\n", reg, ret);
1252*d7058a79SJeff Kirsher 	return ret;
1253*d7058a79SJeff Kirsher }
1254*d7058a79SJeff Kirsher 
1255*d7058a79SJeff Kirsher /*
1256*d7058a79SJeff Kirsher  *   Write a word to phyxcer
1257*d7058a79SJeff Kirsher  */
1258*d7058a79SJeff Kirsher static void
1259*d7058a79SJeff Kirsher dm9000_phy_write(struct net_device *dev,
1260*d7058a79SJeff Kirsher 		 int phyaddr_unused, int reg, int value)
1261*d7058a79SJeff Kirsher {
1262*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
1263*d7058a79SJeff Kirsher 	unsigned long flags;
1264*d7058a79SJeff Kirsher 	unsigned long reg_save;
1265*d7058a79SJeff Kirsher 
1266*d7058a79SJeff Kirsher 	dm9000_dbg(db, 5, "phy_write[%02x] = %04x\n", reg, value);
1267*d7058a79SJeff Kirsher 	mutex_lock(&db->addr_lock);
1268*d7058a79SJeff Kirsher 
1269*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock,flags);
1270*d7058a79SJeff Kirsher 
1271*d7058a79SJeff Kirsher 	/* Save previous register address */
1272*d7058a79SJeff Kirsher 	reg_save = readb(db->io_addr);
1273*d7058a79SJeff Kirsher 
1274*d7058a79SJeff Kirsher 	/* Fill the phyxcer register into REG_0C */
1275*d7058a79SJeff Kirsher 	iow(db, DM9000_EPAR, DM9000_PHY | reg);
1276*d7058a79SJeff Kirsher 
1277*d7058a79SJeff Kirsher 	/* Fill the written data into REG_0D & REG_0E */
1278*d7058a79SJeff Kirsher 	iow(db, DM9000_EPDRL, value);
1279*d7058a79SJeff Kirsher 	iow(db, DM9000_EPDRH, value >> 8);
1280*d7058a79SJeff Kirsher 
1281*d7058a79SJeff Kirsher 	iow(db, DM9000_EPCR, EPCR_EPOS | EPCR_ERPRW);	/* Issue phyxcer write command */
1282*d7058a79SJeff Kirsher 
1283*d7058a79SJeff Kirsher 	writeb(reg_save, db->io_addr);
1284*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
1285*d7058a79SJeff Kirsher 
1286*d7058a79SJeff Kirsher 	dm9000_msleep(db, 1);		/* Wait write complete */
1287*d7058a79SJeff Kirsher 
1288*d7058a79SJeff Kirsher 	spin_lock_irqsave(&db->lock,flags);
1289*d7058a79SJeff Kirsher 	reg_save = readb(db->io_addr);
1290*d7058a79SJeff Kirsher 
1291*d7058a79SJeff Kirsher 	iow(db, DM9000_EPCR, 0x0);	/* Clear phyxcer write command */
1292*d7058a79SJeff Kirsher 
1293*d7058a79SJeff Kirsher 	/* restore the previous address */
1294*d7058a79SJeff Kirsher 	writeb(reg_save, db->io_addr);
1295*d7058a79SJeff Kirsher 
1296*d7058a79SJeff Kirsher 	spin_unlock_irqrestore(&db->lock, flags);
1297*d7058a79SJeff Kirsher 	mutex_unlock(&db->addr_lock);
1298*d7058a79SJeff Kirsher }
1299*d7058a79SJeff Kirsher 
1300*d7058a79SJeff Kirsher static void
1301*d7058a79SJeff Kirsher dm9000_shutdown(struct net_device *dev)
1302*d7058a79SJeff Kirsher {
1303*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(dev);
1304*d7058a79SJeff Kirsher 
1305*d7058a79SJeff Kirsher 	/* RESET device */
1306*d7058a79SJeff Kirsher 	dm9000_phy_write(dev, 0, MII_BMCR, BMCR_RESET);	/* PHY RESET */
1307*d7058a79SJeff Kirsher 	iow(db, DM9000_GPR, 0x01);	/* Power-Down PHY */
1308*d7058a79SJeff Kirsher 	iow(db, DM9000_IMR, IMR_PAR);	/* Disable all interrupt */
1309*d7058a79SJeff Kirsher 	iow(db, DM9000_RCR, 0x00);	/* Disable RX */
1310*d7058a79SJeff Kirsher }
1311*d7058a79SJeff Kirsher 
1312*d7058a79SJeff Kirsher /*
1313*d7058a79SJeff Kirsher  * Stop the interface.
1314*d7058a79SJeff Kirsher  * The interface is stopped when it is brought.
1315*d7058a79SJeff Kirsher  */
1316*d7058a79SJeff Kirsher static int
1317*d7058a79SJeff Kirsher dm9000_stop(struct net_device *ndev)
1318*d7058a79SJeff Kirsher {
1319*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(ndev);
1320*d7058a79SJeff Kirsher 
1321*d7058a79SJeff Kirsher 	if (netif_msg_ifdown(db))
1322*d7058a79SJeff Kirsher 		dev_dbg(db->dev, "shutting down %s\n", ndev->name);
1323*d7058a79SJeff Kirsher 
1324*d7058a79SJeff Kirsher 	cancel_delayed_work_sync(&db->phy_poll);
1325*d7058a79SJeff Kirsher 
1326*d7058a79SJeff Kirsher 	netif_stop_queue(ndev);
1327*d7058a79SJeff Kirsher 	netif_carrier_off(ndev);
1328*d7058a79SJeff Kirsher 
1329*d7058a79SJeff Kirsher 	/* free interrupt */
1330*d7058a79SJeff Kirsher 	free_irq(ndev->irq, ndev);
1331*d7058a79SJeff Kirsher 
1332*d7058a79SJeff Kirsher 	dm9000_shutdown(ndev);
1333*d7058a79SJeff Kirsher 
1334*d7058a79SJeff Kirsher 	return 0;
1335*d7058a79SJeff Kirsher }
1336*d7058a79SJeff Kirsher 
1337*d7058a79SJeff Kirsher static const struct net_device_ops dm9000_netdev_ops = {
1338*d7058a79SJeff Kirsher 	.ndo_open		= dm9000_open,
1339*d7058a79SJeff Kirsher 	.ndo_stop		= dm9000_stop,
1340*d7058a79SJeff Kirsher 	.ndo_start_xmit		= dm9000_start_xmit,
1341*d7058a79SJeff Kirsher 	.ndo_tx_timeout		= dm9000_timeout,
1342*d7058a79SJeff Kirsher 	.ndo_set_multicast_list	= dm9000_hash_table,
1343*d7058a79SJeff Kirsher 	.ndo_do_ioctl		= dm9000_ioctl,
1344*d7058a79SJeff Kirsher 	.ndo_change_mtu		= eth_change_mtu,
1345*d7058a79SJeff Kirsher 	.ndo_set_features	= dm9000_set_features,
1346*d7058a79SJeff Kirsher 	.ndo_validate_addr	= eth_validate_addr,
1347*d7058a79SJeff Kirsher 	.ndo_set_mac_address	= eth_mac_addr,
1348*d7058a79SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
1349*d7058a79SJeff Kirsher 	.ndo_poll_controller	= dm9000_poll_controller,
1350*d7058a79SJeff Kirsher #endif
1351*d7058a79SJeff Kirsher };
1352*d7058a79SJeff Kirsher 
1353*d7058a79SJeff Kirsher /*
1354*d7058a79SJeff Kirsher  * Search DM9000 board, allocate space and register it
1355*d7058a79SJeff Kirsher  */
1356*d7058a79SJeff Kirsher static int __devinit
1357*d7058a79SJeff Kirsher dm9000_probe(struct platform_device *pdev)
1358*d7058a79SJeff Kirsher {
1359*d7058a79SJeff Kirsher 	struct dm9000_plat_data *pdata = pdev->dev.platform_data;
1360*d7058a79SJeff Kirsher 	struct board_info *db;	/* Point a board information structure */
1361*d7058a79SJeff Kirsher 	struct net_device *ndev;
1362*d7058a79SJeff Kirsher 	const unsigned char *mac_src;
1363*d7058a79SJeff Kirsher 	int ret = 0;
1364*d7058a79SJeff Kirsher 	int iosize;
1365*d7058a79SJeff Kirsher 	int i;
1366*d7058a79SJeff Kirsher 	u32 id_val;
1367*d7058a79SJeff Kirsher 
1368*d7058a79SJeff Kirsher 	/* Init network device */
1369*d7058a79SJeff Kirsher 	ndev = alloc_etherdev(sizeof(struct board_info));
1370*d7058a79SJeff Kirsher 	if (!ndev) {
1371*d7058a79SJeff Kirsher 		dev_err(&pdev->dev, "could not allocate device.\n");
1372*d7058a79SJeff Kirsher 		return -ENOMEM;
1373*d7058a79SJeff Kirsher 	}
1374*d7058a79SJeff Kirsher 
1375*d7058a79SJeff Kirsher 	SET_NETDEV_DEV(ndev, &pdev->dev);
1376*d7058a79SJeff Kirsher 
1377*d7058a79SJeff Kirsher 	dev_dbg(&pdev->dev, "dm9000_probe()\n");
1378*d7058a79SJeff Kirsher 
1379*d7058a79SJeff Kirsher 	/* setup board info structure */
1380*d7058a79SJeff Kirsher 	db = netdev_priv(ndev);
1381*d7058a79SJeff Kirsher 
1382*d7058a79SJeff Kirsher 	db->dev = &pdev->dev;
1383*d7058a79SJeff Kirsher 	db->ndev = ndev;
1384*d7058a79SJeff Kirsher 
1385*d7058a79SJeff Kirsher 	spin_lock_init(&db->lock);
1386*d7058a79SJeff Kirsher 	mutex_init(&db->addr_lock);
1387*d7058a79SJeff Kirsher 
1388*d7058a79SJeff Kirsher 	INIT_DELAYED_WORK(&db->phy_poll, dm9000_poll_work);
1389*d7058a79SJeff Kirsher 
1390*d7058a79SJeff Kirsher 	db->addr_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1391*d7058a79SJeff Kirsher 	db->data_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1392*d7058a79SJeff Kirsher 	db->irq_res  = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1393*d7058a79SJeff Kirsher 
1394*d7058a79SJeff Kirsher 	if (db->addr_res == NULL || db->data_res == NULL ||
1395*d7058a79SJeff Kirsher 	    db->irq_res == NULL) {
1396*d7058a79SJeff Kirsher 		dev_err(db->dev, "insufficient resources\n");
1397*d7058a79SJeff Kirsher 		ret = -ENOENT;
1398*d7058a79SJeff Kirsher 		goto out;
1399*d7058a79SJeff Kirsher 	}
1400*d7058a79SJeff Kirsher 
1401*d7058a79SJeff Kirsher 	db->irq_wake = platform_get_irq(pdev, 1);
1402*d7058a79SJeff Kirsher 	if (db->irq_wake >= 0) {
1403*d7058a79SJeff Kirsher 		dev_dbg(db->dev, "wakeup irq %d\n", db->irq_wake);
1404*d7058a79SJeff Kirsher 
1405*d7058a79SJeff Kirsher 		ret = request_irq(db->irq_wake, dm9000_wol_interrupt,
1406*d7058a79SJeff Kirsher 				  IRQF_SHARED, dev_name(db->dev), ndev);
1407*d7058a79SJeff Kirsher 		if (ret) {
1408*d7058a79SJeff Kirsher 			dev_err(db->dev, "cannot get wakeup irq (%d)\n", ret);
1409*d7058a79SJeff Kirsher 		} else {
1410*d7058a79SJeff Kirsher 
1411*d7058a79SJeff Kirsher 			/* test to see if irq is really wakeup capable */
1412*d7058a79SJeff Kirsher 			ret = irq_set_irq_wake(db->irq_wake, 1);
1413*d7058a79SJeff Kirsher 			if (ret) {
1414*d7058a79SJeff Kirsher 				dev_err(db->dev, "irq %d cannot set wakeup (%d)\n",
1415*d7058a79SJeff Kirsher 					db->irq_wake, ret);
1416*d7058a79SJeff Kirsher 				ret = 0;
1417*d7058a79SJeff Kirsher 			} else {
1418*d7058a79SJeff Kirsher 				irq_set_irq_wake(db->irq_wake, 0);
1419*d7058a79SJeff Kirsher 				db->wake_supported = 1;
1420*d7058a79SJeff Kirsher 			}
1421*d7058a79SJeff Kirsher 		}
1422*d7058a79SJeff Kirsher 	}
1423*d7058a79SJeff Kirsher 
1424*d7058a79SJeff Kirsher 	iosize = resource_size(db->addr_res);
1425*d7058a79SJeff Kirsher 	db->addr_req = request_mem_region(db->addr_res->start, iosize,
1426*d7058a79SJeff Kirsher 					  pdev->name);
1427*d7058a79SJeff Kirsher 
1428*d7058a79SJeff Kirsher 	if (db->addr_req == NULL) {
1429*d7058a79SJeff Kirsher 		dev_err(db->dev, "cannot claim address reg area\n");
1430*d7058a79SJeff Kirsher 		ret = -EIO;
1431*d7058a79SJeff Kirsher 		goto out;
1432*d7058a79SJeff Kirsher 	}
1433*d7058a79SJeff Kirsher 
1434*d7058a79SJeff Kirsher 	db->io_addr = ioremap(db->addr_res->start, iosize);
1435*d7058a79SJeff Kirsher 
1436*d7058a79SJeff Kirsher 	if (db->io_addr == NULL) {
1437*d7058a79SJeff Kirsher 		dev_err(db->dev, "failed to ioremap address reg\n");
1438*d7058a79SJeff Kirsher 		ret = -EINVAL;
1439*d7058a79SJeff Kirsher 		goto out;
1440*d7058a79SJeff Kirsher 	}
1441*d7058a79SJeff Kirsher 
1442*d7058a79SJeff Kirsher 	iosize = resource_size(db->data_res);
1443*d7058a79SJeff Kirsher 	db->data_req = request_mem_region(db->data_res->start, iosize,
1444*d7058a79SJeff Kirsher 					  pdev->name);
1445*d7058a79SJeff Kirsher 
1446*d7058a79SJeff Kirsher 	if (db->data_req == NULL) {
1447*d7058a79SJeff Kirsher 		dev_err(db->dev, "cannot claim data reg area\n");
1448*d7058a79SJeff Kirsher 		ret = -EIO;
1449*d7058a79SJeff Kirsher 		goto out;
1450*d7058a79SJeff Kirsher 	}
1451*d7058a79SJeff Kirsher 
1452*d7058a79SJeff Kirsher 	db->io_data = ioremap(db->data_res->start, iosize);
1453*d7058a79SJeff Kirsher 
1454*d7058a79SJeff Kirsher 	if (db->io_data == NULL) {
1455*d7058a79SJeff Kirsher 		dev_err(db->dev, "failed to ioremap data reg\n");
1456*d7058a79SJeff Kirsher 		ret = -EINVAL;
1457*d7058a79SJeff Kirsher 		goto out;
1458*d7058a79SJeff Kirsher 	}
1459*d7058a79SJeff Kirsher 
1460*d7058a79SJeff Kirsher 	/* fill in parameters for net-dev structure */
1461*d7058a79SJeff Kirsher 	ndev->base_addr = (unsigned long)db->io_addr;
1462*d7058a79SJeff Kirsher 	ndev->irq	= db->irq_res->start;
1463*d7058a79SJeff Kirsher 
1464*d7058a79SJeff Kirsher 	/* ensure at least we have a default set of IO routines */
1465*d7058a79SJeff Kirsher 	dm9000_set_io(db, iosize);
1466*d7058a79SJeff Kirsher 
1467*d7058a79SJeff Kirsher 	/* check to see if anything is being over-ridden */
1468*d7058a79SJeff Kirsher 	if (pdata != NULL) {
1469*d7058a79SJeff Kirsher 		/* check to see if the driver wants to over-ride the
1470*d7058a79SJeff Kirsher 		 * default IO width */
1471*d7058a79SJeff Kirsher 
1472*d7058a79SJeff Kirsher 		if (pdata->flags & DM9000_PLATF_8BITONLY)
1473*d7058a79SJeff Kirsher 			dm9000_set_io(db, 1);
1474*d7058a79SJeff Kirsher 
1475*d7058a79SJeff Kirsher 		if (pdata->flags & DM9000_PLATF_16BITONLY)
1476*d7058a79SJeff Kirsher 			dm9000_set_io(db, 2);
1477*d7058a79SJeff Kirsher 
1478*d7058a79SJeff Kirsher 		if (pdata->flags & DM9000_PLATF_32BITONLY)
1479*d7058a79SJeff Kirsher 			dm9000_set_io(db, 4);
1480*d7058a79SJeff Kirsher 
1481*d7058a79SJeff Kirsher 		/* check to see if there are any IO routine
1482*d7058a79SJeff Kirsher 		 * over-rides */
1483*d7058a79SJeff Kirsher 
1484*d7058a79SJeff Kirsher 		if (pdata->inblk != NULL)
1485*d7058a79SJeff Kirsher 			db->inblk = pdata->inblk;
1486*d7058a79SJeff Kirsher 
1487*d7058a79SJeff Kirsher 		if (pdata->outblk != NULL)
1488*d7058a79SJeff Kirsher 			db->outblk = pdata->outblk;
1489*d7058a79SJeff Kirsher 
1490*d7058a79SJeff Kirsher 		if (pdata->dumpblk != NULL)
1491*d7058a79SJeff Kirsher 			db->dumpblk = pdata->dumpblk;
1492*d7058a79SJeff Kirsher 
1493*d7058a79SJeff Kirsher 		db->flags = pdata->flags;
1494*d7058a79SJeff Kirsher 	}
1495*d7058a79SJeff Kirsher 
1496*d7058a79SJeff Kirsher #ifdef CONFIG_DM9000_FORCE_SIMPLE_PHY_POLL
1497*d7058a79SJeff Kirsher 	db->flags |= DM9000_PLATF_SIMPLE_PHY;
1498*d7058a79SJeff Kirsher #endif
1499*d7058a79SJeff Kirsher 
1500*d7058a79SJeff Kirsher 	dm9000_reset(db);
1501*d7058a79SJeff Kirsher 
1502*d7058a79SJeff Kirsher 	/* try multiple times, DM9000 sometimes gets the read wrong */
1503*d7058a79SJeff Kirsher 	for (i = 0; i < 8; i++) {
1504*d7058a79SJeff Kirsher 		id_val  = ior(db, DM9000_VIDL);
1505*d7058a79SJeff Kirsher 		id_val |= (u32)ior(db, DM9000_VIDH) << 8;
1506*d7058a79SJeff Kirsher 		id_val |= (u32)ior(db, DM9000_PIDL) << 16;
1507*d7058a79SJeff Kirsher 		id_val |= (u32)ior(db, DM9000_PIDH) << 24;
1508*d7058a79SJeff Kirsher 
1509*d7058a79SJeff Kirsher 		if (id_val == DM9000_ID)
1510*d7058a79SJeff Kirsher 			break;
1511*d7058a79SJeff Kirsher 		dev_err(db->dev, "read wrong id 0x%08x\n", id_val);
1512*d7058a79SJeff Kirsher 	}
1513*d7058a79SJeff Kirsher 
1514*d7058a79SJeff Kirsher 	if (id_val != DM9000_ID) {
1515*d7058a79SJeff Kirsher 		dev_err(db->dev, "wrong id: 0x%08x\n", id_val);
1516*d7058a79SJeff Kirsher 		ret = -ENODEV;
1517*d7058a79SJeff Kirsher 		goto out;
1518*d7058a79SJeff Kirsher 	}
1519*d7058a79SJeff Kirsher 
1520*d7058a79SJeff Kirsher 	/* Identify what type of DM9000 we are working on */
1521*d7058a79SJeff Kirsher 
1522*d7058a79SJeff Kirsher 	id_val = ior(db, DM9000_CHIPR);
1523*d7058a79SJeff Kirsher 	dev_dbg(db->dev, "dm9000 revision 0x%02x\n", id_val);
1524*d7058a79SJeff Kirsher 
1525*d7058a79SJeff Kirsher 	switch (id_val) {
1526*d7058a79SJeff Kirsher 	case CHIPR_DM9000A:
1527*d7058a79SJeff Kirsher 		db->type = TYPE_DM9000A;
1528*d7058a79SJeff Kirsher 		break;
1529*d7058a79SJeff Kirsher 	case CHIPR_DM9000B:
1530*d7058a79SJeff Kirsher 		db->type = TYPE_DM9000B;
1531*d7058a79SJeff Kirsher 		break;
1532*d7058a79SJeff Kirsher 	default:
1533*d7058a79SJeff Kirsher 		dev_dbg(db->dev, "ID %02x => defaulting to DM9000E\n", id_val);
1534*d7058a79SJeff Kirsher 		db->type = TYPE_DM9000E;
1535*d7058a79SJeff Kirsher 	}
1536*d7058a79SJeff Kirsher 
1537*d7058a79SJeff Kirsher 	/* dm9000a/b are capable of hardware checksum offload */
1538*d7058a79SJeff Kirsher 	if (db->type == TYPE_DM9000A || db->type == TYPE_DM9000B) {
1539*d7058a79SJeff Kirsher 		ndev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM;
1540*d7058a79SJeff Kirsher 		ndev->features |= ndev->hw_features;
1541*d7058a79SJeff Kirsher 	}
1542*d7058a79SJeff Kirsher 
1543*d7058a79SJeff Kirsher 	/* from this point we assume that we have found a DM9000 */
1544*d7058a79SJeff Kirsher 
1545*d7058a79SJeff Kirsher 	/* driver system function */
1546*d7058a79SJeff Kirsher 	ether_setup(ndev);
1547*d7058a79SJeff Kirsher 
1548*d7058a79SJeff Kirsher 	ndev->netdev_ops	= &dm9000_netdev_ops;
1549*d7058a79SJeff Kirsher 	ndev->watchdog_timeo	= msecs_to_jiffies(watchdog);
1550*d7058a79SJeff Kirsher 	ndev->ethtool_ops	= &dm9000_ethtool_ops;
1551*d7058a79SJeff Kirsher 
1552*d7058a79SJeff Kirsher 	db->msg_enable       = NETIF_MSG_LINK;
1553*d7058a79SJeff Kirsher 	db->mii.phy_id_mask  = 0x1f;
1554*d7058a79SJeff Kirsher 	db->mii.reg_num_mask = 0x1f;
1555*d7058a79SJeff Kirsher 	db->mii.force_media  = 0;
1556*d7058a79SJeff Kirsher 	db->mii.full_duplex  = 0;
1557*d7058a79SJeff Kirsher 	db->mii.dev	     = ndev;
1558*d7058a79SJeff Kirsher 	db->mii.mdio_read    = dm9000_phy_read;
1559*d7058a79SJeff Kirsher 	db->mii.mdio_write   = dm9000_phy_write;
1560*d7058a79SJeff Kirsher 
1561*d7058a79SJeff Kirsher 	mac_src = "eeprom";
1562*d7058a79SJeff Kirsher 
1563*d7058a79SJeff Kirsher 	/* try reading the node address from the attached EEPROM */
1564*d7058a79SJeff Kirsher 	for (i = 0; i < 6; i += 2)
1565*d7058a79SJeff Kirsher 		dm9000_read_eeprom(db, i / 2, ndev->dev_addr+i);
1566*d7058a79SJeff Kirsher 
1567*d7058a79SJeff Kirsher 	if (!is_valid_ether_addr(ndev->dev_addr) && pdata != NULL) {
1568*d7058a79SJeff Kirsher 		mac_src = "platform data";
1569*d7058a79SJeff Kirsher 		memcpy(ndev->dev_addr, pdata->dev_addr, 6);
1570*d7058a79SJeff Kirsher 	}
1571*d7058a79SJeff Kirsher 
1572*d7058a79SJeff Kirsher 	if (!is_valid_ether_addr(ndev->dev_addr)) {
1573*d7058a79SJeff Kirsher 		/* try reading from mac */
1574*d7058a79SJeff Kirsher 
1575*d7058a79SJeff Kirsher 		mac_src = "chip";
1576*d7058a79SJeff Kirsher 		for (i = 0; i < 6; i++)
1577*d7058a79SJeff Kirsher 			ndev->dev_addr[i] = ior(db, i+DM9000_PAR);
1578*d7058a79SJeff Kirsher 	}
1579*d7058a79SJeff Kirsher 
1580*d7058a79SJeff Kirsher 	if (!is_valid_ether_addr(ndev->dev_addr)) {
1581*d7058a79SJeff Kirsher 		dev_warn(db->dev, "%s: Invalid ethernet MAC address. Please "
1582*d7058a79SJeff Kirsher 			 "set using ifconfig\n", ndev->name);
1583*d7058a79SJeff Kirsher 
1584*d7058a79SJeff Kirsher 		random_ether_addr(ndev->dev_addr);
1585*d7058a79SJeff Kirsher 		mac_src = "random";
1586*d7058a79SJeff Kirsher 	}
1587*d7058a79SJeff Kirsher 
1588*d7058a79SJeff Kirsher 
1589*d7058a79SJeff Kirsher 	platform_set_drvdata(pdev, ndev);
1590*d7058a79SJeff Kirsher 	ret = register_netdev(ndev);
1591*d7058a79SJeff Kirsher 
1592*d7058a79SJeff Kirsher 	if (ret == 0)
1593*d7058a79SJeff Kirsher 		printk(KERN_INFO "%s: dm9000%c at %p,%p IRQ %d MAC: %pM (%s)\n",
1594*d7058a79SJeff Kirsher 		       ndev->name, dm9000_type_to_char(db->type),
1595*d7058a79SJeff Kirsher 		       db->io_addr, db->io_data, ndev->irq,
1596*d7058a79SJeff Kirsher 		       ndev->dev_addr, mac_src);
1597*d7058a79SJeff Kirsher 	return 0;
1598*d7058a79SJeff Kirsher 
1599*d7058a79SJeff Kirsher out:
1600*d7058a79SJeff Kirsher 	dev_err(db->dev, "not found (%d).\n", ret);
1601*d7058a79SJeff Kirsher 
1602*d7058a79SJeff Kirsher 	dm9000_release_board(pdev, db);
1603*d7058a79SJeff Kirsher 	free_netdev(ndev);
1604*d7058a79SJeff Kirsher 
1605*d7058a79SJeff Kirsher 	return ret;
1606*d7058a79SJeff Kirsher }
1607*d7058a79SJeff Kirsher 
1608*d7058a79SJeff Kirsher static int
1609*d7058a79SJeff Kirsher dm9000_drv_suspend(struct device *dev)
1610*d7058a79SJeff Kirsher {
1611*d7058a79SJeff Kirsher 	struct platform_device *pdev = to_platform_device(dev);
1612*d7058a79SJeff Kirsher 	struct net_device *ndev = platform_get_drvdata(pdev);
1613*d7058a79SJeff Kirsher 	board_info_t *db;
1614*d7058a79SJeff Kirsher 
1615*d7058a79SJeff Kirsher 	if (ndev) {
1616*d7058a79SJeff Kirsher 		db = netdev_priv(ndev);
1617*d7058a79SJeff Kirsher 		db->in_suspend = 1;
1618*d7058a79SJeff Kirsher 
1619*d7058a79SJeff Kirsher 		if (!netif_running(ndev))
1620*d7058a79SJeff Kirsher 			return 0;
1621*d7058a79SJeff Kirsher 
1622*d7058a79SJeff Kirsher 		netif_device_detach(ndev);
1623*d7058a79SJeff Kirsher 
1624*d7058a79SJeff Kirsher 		/* only shutdown if not using WoL */
1625*d7058a79SJeff Kirsher 		if (!db->wake_state)
1626*d7058a79SJeff Kirsher 			dm9000_shutdown(ndev);
1627*d7058a79SJeff Kirsher 	}
1628*d7058a79SJeff Kirsher 	return 0;
1629*d7058a79SJeff Kirsher }
1630*d7058a79SJeff Kirsher 
1631*d7058a79SJeff Kirsher static int
1632*d7058a79SJeff Kirsher dm9000_drv_resume(struct device *dev)
1633*d7058a79SJeff Kirsher {
1634*d7058a79SJeff Kirsher 	struct platform_device *pdev = to_platform_device(dev);
1635*d7058a79SJeff Kirsher 	struct net_device *ndev = platform_get_drvdata(pdev);
1636*d7058a79SJeff Kirsher 	board_info_t *db = netdev_priv(ndev);
1637*d7058a79SJeff Kirsher 
1638*d7058a79SJeff Kirsher 	if (ndev) {
1639*d7058a79SJeff Kirsher 		if (netif_running(ndev)) {
1640*d7058a79SJeff Kirsher 			/* reset if we were not in wake mode to ensure if
1641*d7058a79SJeff Kirsher 			 * the device was powered off it is in a known state */
1642*d7058a79SJeff Kirsher 			if (!db->wake_state) {
1643*d7058a79SJeff Kirsher 				dm9000_reset(db);
1644*d7058a79SJeff Kirsher 				dm9000_init_dm9000(ndev);
1645*d7058a79SJeff Kirsher 			}
1646*d7058a79SJeff Kirsher 
1647*d7058a79SJeff Kirsher 			netif_device_attach(ndev);
1648*d7058a79SJeff Kirsher 		}
1649*d7058a79SJeff Kirsher 
1650*d7058a79SJeff Kirsher 		db->in_suspend = 0;
1651*d7058a79SJeff Kirsher 	}
1652*d7058a79SJeff Kirsher 	return 0;
1653*d7058a79SJeff Kirsher }
1654*d7058a79SJeff Kirsher 
1655*d7058a79SJeff Kirsher static const struct dev_pm_ops dm9000_drv_pm_ops = {
1656*d7058a79SJeff Kirsher 	.suspend	= dm9000_drv_suspend,
1657*d7058a79SJeff Kirsher 	.resume		= dm9000_drv_resume,
1658*d7058a79SJeff Kirsher };
1659*d7058a79SJeff Kirsher 
1660*d7058a79SJeff Kirsher static int __devexit
1661*d7058a79SJeff Kirsher dm9000_drv_remove(struct platform_device *pdev)
1662*d7058a79SJeff Kirsher {
1663*d7058a79SJeff Kirsher 	struct net_device *ndev = platform_get_drvdata(pdev);
1664*d7058a79SJeff Kirsher 
1665*d7058a79SJeff Kirsher 	platform_set_drvdata(pdev, NULL);
1666*d7058a79SJeff Kirsher 
1667*d7058a79SJeff Kirsher 	unregister_netdev(ndev);
1668*d7058a79SJeff Kirsher 	dm9000_release_board(pdev, netdev_priv(ndev));
1669*d7058a79SJeff Kirsher 	free_netdev(ndev);		/* free device structure */
1670*d7058a79SJeff Kirsher 
1671*d7058a79SJeff Kirsher 	dev_dbg(&pdev->dev, "released and freed device\n");
1672*d7058a79SJeff Kirsher 	return 0;
1673*d7058a79SJeff Kirsher }
1674*d7058a79SJeff Kirsher 
1675*d7058a79SJeff Kirsher static struct platform_driver dm9000_driver = {
1676*d7058a79SJeff Kirsher 	.driver	= {
1677*d7058a79SJeff Kirsher 		.name    = "dm9000",
1678*d7058a79SJeff Kirsher 		.owner	 = THIS_MODULE,
1679*d7058a79SJeff Kirsher 		.pm	 = &dm9000_drv_pm_ops,
1680*d7058a79SJeff Kirsher 	},
1681*d7058a79SJeff Kirsher 	.probe   = dm9000_probe,
1682*d7058a79SJeff Kirsher 	.remove  = __devexit_p(dm9000_drv_remove),
1683*d7058a79SJeff Kirsher };
1684*d7058a79SJeff Kirsher 
1685*d7058a79SJeff Kirsher static int __init
1686*d7058a79SJeff Kirsher dm9000_init(void)
1687*d7058a79SJeff Kirsher {
1688*d7058a79SJeff Kirsher 	printk(KERN_INFO "%s Ethernet Driver, V%s\n", CARDNAME, DRV_VERSION);
1689*d7058a79SJeff Kirsher 
1690*d7058a79SJeff Kirsher 	return platform_driver_register(&dm9000_driver);
1691*d7058a79SJeff Kirsher }
1692*d7058a79SJeff Kirsher 
1693*d7058a79SJeff Kirsher static void __exit
1694*d7058a79SJeff Kirsher dm9000_cleanup(void)
1695*d7058a79SJeff Kirsher {
1696*d7058a79SJeff Kirsher 	platform_driver_unregister(&dm9000_driver);
1697*d7058a79SJeff Kirsher }
1698*d7058a79SJeff Kirsher 
1699*d7058a79SJeff Kirsher module_init(dm9000_init);
1700*d7058a79SJeff Kirsher module_exit(dm9000_cleanup);
1701*d7058a79SJeff Kirsher 
1702*d7058a79SJeff Kirsher MODULE_AUTHOR("Sascha Hauer, Ben Dooks");
1703*d7058a79SJeff Kirsher MODULE_DESCRIPTION("Davicom DM9000 network driver");
1704*d7058a79SJeff Kirsher MODULE_LICENSE("GPL");
1705*d7058a79SJeff Kirsher MODULE_ALIAS("platform:dm9000");
1706