1*b340a207SJeff Kirsher /* Copyright, 1988-1992, Russell Nelson, Crynwr Software 2*b340a207SJeff Kirsher 3*b340a207SJeff Kirsher This program is free software; you can redistribute it and/or modify 4*b340a207SJeff Kirsher it under the terms of the GNU General Public License as published by 5*b340a207SJeff Kirsher the Free Software Foundation, version 1. 6*b340a207SJeff Kirsher 7*b340a207SJeff Kirsher This program is distributed in the hope that it will be useful, 8*b340a207SJeff Kirsher but WITHOUT ANY WARRANTY; without even the implied warranty of 9*b340a207SJeff Kirsher MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 10*b340a207SJeff Kirsher GNU General Public License for more details. 11*b340a207SJeff Kirsher 12*b340a207SJeff Kirsher You should have received a copy of the GNU General Public License 13*b340a207SJeff Kirsher along with this program; if not, write to the Free Software 14*b340a207SJeff Kirsher Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 15*b340a207SJeff Kirsher */ 16*b340a207SJeff Kirsher 17*b340a207SJeff Kirsher 18*b340a207SJeff Kirsher #define PP_ChipID 0x0000 /* offset 0h -> Corp -ID */ 19*b340a207SJeff Kirsher /* offset 2h -> Model/Product Number */ 20*b340a207SJeff Kirsher /* offset 3h -> Chip Revision Number */ 21*b340a207SJeff Kirsher 22*b340a207SJeff Kirsher #define PP_ISAIOB 0x0020 /* IO base address */ 23*b340a207SJeff Kirsher #define PP_CS8900_ISAINT 0x0022 /* ISA interrupt select */ 24*b340a207SJeff Kirsher #define PP_CS8920_ISAINT 0x0370 /* ISA interrupt select */ 25*b340a207SJeff Kirsher #define PP_CS8900_ISADMA 0x0024 /* ISA Rec DMA channel */ 26*b340a207SJeff Kirsher #define PP_CS8920_ISADMA 0x0374 /* ISA Rec DMA channel */ 27*b340a207SJeff Kirsher #define PP_ISASOF 0x0026 /* ISA DMA offset */ 28*b340a207SJeff Kirsher #define PP_DmaFrameCnt 0x0028 /* ISA DMA Frame count */ 29*b340a207SJeff Kirsher #define PP_DmaByteCnt 0x002A /* ISA DMA Byte count */ 30*b340a207SJeff Kirsher #define PP_CS8900_ISAMemB 0x002C /* Memory base */ 31*b340a207SJeff Kirsher #define PP_CS8920_ISAMemB 0x0348 /* */ 32*b340a207SJeff Kirsher 33*b340a207SJeff Kirsher #define PP_ISABootBase 0x0030 /* Boot Prom base */ 34*b340a207SJeff Kirsher #define PP_ISABootMask 0x0034 /* Boot Prom Mask */ 35*b340a207SJeff Kirsher 36*b340a207SJeff Kirsher /* EEPROM data and command registers */ 37*b340a207SJeff Kirsher #define PP_EECMD 0x0040 /* NVR Interface Command register */ 38*b340a207SJeff Kirsher #define PP_EEData 0x0042 /* NVR Interface Data Register */ 39*b340a207SJeff Kirsher #define PP_DebugReg 0x0044 /* Debug Register */ 40*b340a207SJeff Kirsher 41*b340a207SJeff Kirsher #define PP_RxCFG 0x0102 /* Rx Bus config */ 42*b340a207SJeff Kirsher #define PP_RxCTL 0x0104 /* Receive Control Register */ 43*b340a207SJeff Kirsher #define PP_TxCFG 0x0106 /* Transmit Config Register */ 44*b340a207SJeff Kirsher #define PP_TxCMD 0x0108 /* Transmit Command Register */ 45*b340a207SJeff Kirsher #define PP_BufCFG 0x010A /* Bus configuration Register */ 46*b340a207SJeff Kirsher #define PP_LineCTL 0x0112 /* Line Config Register */ 47*b340a207SJeff Kirsher #define PP_SelfCTL 0x0114 /* Self Command Register */ 48*b340a207SJeff Kirsher #define PP_BusCTL 0x0116 /* ISA bus control Register */ 49*b340a207SJeff Kirsher #define PP_TestCTL 0x0118 /* Test Register */ 50*b340a207SJeff Kirsher #define PP_AutoNegCTL 0x011C /* Auto Negotiation Ctrl */ 51*b340a207SJeff Kirsher 52*b340a207SJeff Kirsher #define PP_ISQ 0x0120 /* Interrupt Status */ 53*b340a207SJeff Kirsher #define PP_RxEvent 0x0124 /* Rx Event Register */ 54*b340a207SJeff Kirsher #define PP_TxEvent 0x0128 /* Tx Event Register */ 55*b340a207SJeff Kirsher #define PP_BufEvent 0x012C /* Bus Event Register */ 56*b340a207SJeff Kirsher #define PP_RxMiss 0x0130 /* Receive Miss Count */ 57*b340a207SJeff Kirsher #define PP_TxCol 0x0132 /* Transmit Collision Count */ 58*b340a207SJeff Kirsher #define PP_LineST 0x0134 /* Line State Register */ 59*b340a207SJeff Kirsher #define PP_SelfST 0x0136 /* Self State register */ 60*b340a207SJeff Kirsher #define PP_BusST 0x0138 /* Bus Status */ 61*b340a207SJeff Kirsher #define PP_TDR 0x013C /* Time Domain Reflectometry */ 62*b340a207SJeff Kirsher #define PP_AutoNegST 0x013E /* Auto Neg Status */ 63*b340a207SJeff Kirsher #define PP_TxCommand 0x0144 /* Tx Command */ 64*b340a207SJeff Kirsher #define PP_TxLength 0x0146 /* Tx Length */ 65*b340a207SJeff Kirsher #define PP_LAF 0x0150 /* Hash Table */ 66*b340a207SJeff Kirsher #define PP_IA 0x0158 /* Physical Address Register */ 67*b340a207SJeff Kirsher 68*b340a207SJeff Kirsher #define PP_RxStatus 0x0400 /* Receive start of frame */ 69*b340a207SJeff Kirsher #define PP_RxLength 0x0402 /* Receive Length of frame */ 70*b340a207SJeff Kirsher #define PP_RxFrame 0x0404 /* Receive frame pointer */ 71*b340a207SJeff Kirsher #define PP_TxFrame 0x0A00 /* Transmit frame pointer */ 72*b340a207SJeff Kirsher 73*b340a207SJeff Kirsher /* Primary I/O Base Address. If no I/O base is supplied by the user, then this */ 74*b340a207SJeff Kirsher /* can be used as the default I/O base to access the PacketPage Area. */ 75*b340a207SJeff Kirsher #define DEFAULTIOBASE 0x0300 76*b340a207SJeff Kirsher #define FIRST_IO 0x020C /* First I/O port to check */ 77*b340a207SJeff Kirsher #define LAST_IO 0x037C /* Last I/O port to check (+10h) */ 78*b340a207SJeff Kirsher #define ADD_MASK 0x3000 /* Mask it use of the ADD_PORT register */ 79*b340a207SJeff Kirsher #define ADD_SIG 0x3000 /* Expected ID signature */ 80*b340a207SJeff Kirsher 81*b340a207SJeff Kirsher /* On Macs, we only need use the ISA I/O stuff until we do MEMORY_ON */ 82*b340a207SJeff Kirsher #ifdef CONFIG_MAC 83*b340a207SJeff Kirsher #define LCSLOTBASE 0xfee00000 84*b340a207SJeff Kirsher #define MMIOBASE 0x40000 85*b340a207SJeff Kirsher #endif 86*b340a207SJeff Kirsher 87*b340a207SJeff Kirsher #define CHIP_EISA_ID_SIG 0x630E /* Product ID Code for Crystal Chip (CS8900 spec 4.3) */ 88*b340a207SJeff Kirsher #define CHIP_EISA_ID_SIG_STR "0x630E" 89*b340a207SJeff Kirsher 90*b340a207SJeff Kirsher #ifdef IBMEIPKT 91*b340a207SJeff Kirsher #define EISA_ID_SIG 0x4D24 /* IBM */ 92*b340a207SJeff Kirsher #define PART_NO_SIG 0x1010 /* IBM */ 93*b340a207SJeff Kirsher #define MONGOOSE_BIT 0x0000 /* IBM */ 94*b340a207SJeff Kirsher #else 95*b340a207SJeff Kirsher #define EISA_ID_SIG 0x630E /* PnP Vendor ID (same as chip id for Crystal board) */ 96*b340a207SJeff Kirsher #define PART_NO_SIG 0x4000 /* ID code CS8920 board (PnP Vendor Product code) */ 97*b340a207SJeff Kirsher #define MONGOOSE_BIT 0x2000 /* PART_NO_SIG + MONGOOSE_BUT => ID of mongoose */ 98*b340a207SJeff Kirsher #endif 99*b340a207SJeff Kirsher 100*b340a207SJeff Kirsher #define PRODUCT_ID_ADD 0x0002 /* Address of product ID */ 101*b340a207SJeff Kirsher 102*b340a207SJeff Kirsher /* Mask to find out the types of registers */ 103*b340a207SJeff Kirsher #define REG_TYPE_MASK 0x001F 104*b340a207SJeff Kirsher 105*b340a207SJeff Kirsher /* Eeprom Commands */ 106*b340a207SJeff Kirsher #define ERSE_WR_ENBL 0x00F0 107*b340a207SJeff Kirsher #define ERSE_WR_DISABLE 0x0000 108*b340a207SJeff Kirsher 109*b340a207SJeff Kirsher /* Defines Control/Config register quintuplet numbers */ 110*b340a207SJeff Kirsher #define RX_BUF_CFG 0x0003 111*b340a207SJeff Kirsher #define RX_CONTROL 0x0005 112*b340a207SJeff Kirsher #define TX_CFG 0x0007 113*b340a207SJeff Kirsher #define TX_COMMAND 0x0009 114*b340a207SJeff Kirsher #define BUF_CFG 0x000B 115*b340a207SJeff Kirsher #define LINE_CONTROL 0x0013 116*b340a207SJeff Kirsher #define SELF_CONTROL 0x0015 117*b340a207SJeff Kirsher #define BUS_CONTROL 0x0017 118*b340a207SJeff Kirsher #define TEST_CONTROL 0x0019 119*b340a207SJeff Kirsher 120*b340a207SJeff Kirsher /* Defines Status/Count registers quintuplet numbers */ 121*b340a207SJeff Kirsher #define RX_EVENT 0x0004 122*b340a207SJeff Kirsher #define TX_EVENT 0x0008 123*b340a207SJeff Kirsher #define BUF_EVENT 0x000C 124*b340a207SJeff Kirsher #define RX_MISS_COUNT 0x0010 125*b340a207SJeff Kirsher #define TX_COL_COUNT 0x0012 126*b340a207SJeff Kirsher #define LINE_STATUS 0x0014 127*b340a207SJeff Kirsher #define SELF_STATUS 0x0016 128*b340a207SJeff Kirsher #define BUS_STATUS 0x0018 129*b340a207SJeff Kirsher #define TDR 0x001C 130*b340a207SJeff Kirsher 131*b340a207SJeff Kirsher /* PP_RxCFG - Receive Configuration and Interrupt Mask bit definition - Read/write */ 132*b340a207SJeff Kirsher #define SKIP_1 0x0040 133*b340a207SJeff Kirsher #define RX_STREAM_ENBL 0x0080 134*b340a207SJeff Kirsher #define RX_OK_ENBL 0x0100 135*b340a207SJeff Kirsher #define RX_DMA_ONLY 0x0200 136*b340a207SJeff Kirsher #define AUTO_RX_DMA 0x0400 137*b340a207SJeff Kirsher #define BUFFER_CRC 0x0800 138*b340a207SJeff Kirsher #define RX_CRC_ERROR_ENBL 0x1000 139*b340a207SJeff Kirsher #define RX_RUNT_ENBL 0x2000 140*b340a207SJeff Kirsher #define RX_EXTRA_DATA_ENBL 0x4000 141*b340a207SJeff Kirsher 142*b340a207SJeff Kirsher /* PP_RxCTL - Receive Control bit definition - Read/write */ 143*b340a207SJeff Kirsher #define RX_IA_HASH_ACCEPT 0x0040 144*b340a207SJeff Kirsher #define RX_PROM_ACCEPT 0x0080 145*b340a207SJeff Kirsher #define RX_OK_ACCEPT 0x0100 146*b340a207SJeff Kirsher #define RX_MULTCAST_ACCEPT 0x0200 147*b340a207SJeff Kirsher #define RX_IA_ACCEPT 0x0400 148*b340a207SJeff Kirsher #define RX_BROADCAST_ACCEPT 0x0800 149*b340a207SJeff Kirsher #define RX_BAD_CRC_ACCEPT 0x1000 150*b340a207SJeff Kirsher #define RX_RUNT_ACCEPT 0x2000 151*b340a207SJeff Kirsher #define RX_EXTRA_DATA_ACCEPT 0x4000 152*b340a207SJeff Kirsher #define RX_ALL_ACCEPT (RX_PROM_ACCEPT|RX_BAD_CRC_ACCEPT|RX_RUNT_ACCEPT|RX_EXTRA_DATA_ACCEPT) 153*b340a207SJeff Kirsher /* Default receive mode - individually addressed, broadcast, and error free */ 154*b340a207SJeff Kirsher #define DEF_RX_ACCEPT (RX_IA_ACCEPT | RX_BROADCAST_ACCEPT | RX_OK_ACCEPT) 155*b340a207SJeff Kirsher 156*b340a207SJeff Kirsher /* PP_TxCFG - Transmit Configuration Interrupt Mask bit definition - Read/write */ 157*b340a207SJeff Kirsher #define TX_LOST_CRS_ENBL 0x0040 158*b340a207SJeff Kirsher #define TX_SQE_ERROR_ENBL 0x0080 159*b340a207SJeff Kirsher #define TX_OK_ENBL 0x0100 160*b340a207SJeff Kirsher #define TX_LATE_COL_ENBL 0x0200 161*b340a207SJeff Kirsher #define TX_JBR_ENBL 0x0400 162*b340a207SJeff Kirsher #define TX_ANY_COL_ENBL 0x0800 163*b340a207SJeff Kirsher #define TX_16_COL_ENBL 0x8000 164*b340a207SJeff Kirsher 165*b340a207SJeff Kirsher /* PP_TxCMD - Transmit Command bit definition - Read-only */ 166*b340a207SJeff Kirsher #define TX_START_4_BYTES 0x0000 167*b340a207SJeff Kirsher #define TX_START_64_BYTES 0x0040 168*b340a207SJeff Kirsher #define TX_START_128_BYTES 0x0080 169*b340a207SJeff Kirsher #define TX_START_ALL_BYTES 0x00C0 170*b340a207SJeff Kirsher #define TX_FORCE 0x0100 171*b340a207SJeff Kirsher #define TX_ONE_COL 0x0200 172*b340a207SJeff Kirsher #define TX_TWO_PART_DEFF_DISABLE 0x0400 173*b340a207SJeff Kirsher #define TX_NO_CRC 0x1000 174*b340a207SJeff Kirsher #define TX_RUNT 0x2000 175*b340a207SJeff Kirsher 176*b340a207SJeff Kirsher /* PP_BufCFG - Buffer Configuration Interrupt Mask bit definition - Read/write */ 177*b340a207SJeff Kirsher #define GENERATE_SW_INTERRUPT 0x0040 178*b340a207SJeff Kirsher #define RX_DMA_ENBL 0x0080 179*b340a207SJeff Kirsher #define READY_FOR_TX_ENBL 0x0100 180*b340a207SJeff Kirsher #define TX_UNDERRUN_ENBL 0x0200 181*b340a207SJeff Kirsher #define RX_MISS_ENBL 0x0400 182*b340a207SJeff Kirsher #define RX_128_BYTE_ENBL 0x0800 183*b340a207SJeff Kirsher #define TX_COL_COUNT_OVRFLOW_ENBL 0x1000 184*b340a207SJeff Kirsher #define RX_MISS_COUNT_OVRFLOW_ENBL 0x2000 185*b340a207SJeff Kirsher #define RX_DEST_MATCH_ENBL 0x8000 186*b340a207SJeff Kirsher 187*b340a207SJeff Kirsher /* PP_LineCTL - Line Control bit definition - Read/write */ 188*b340a207SJeff Kirsher #define SERIAL_RX_ON 0x0040 189*b340a207SJeff Kirsher #define SERIAL_TX_ON 0x0080 190*b340a207SJeff Kirsher #define AUI_ONLY 0x0100 191*b340a207SJeff Kirsher #define AUTO_AUI_10BASET 0x0200 192*b340a207SJeff Kirsher #define MODIFIED_BACKOFF 0x0800 193*b340a207SJeff Kirsher #define NO_AUTO_POLARITY 0x1000 194*b340a207SJeff Kirsher #define TWO_PART_DEFDIS 0x2000 195*b340a207SJeff Kirsher #define LOW_RX_SQUELCH 0x4000 196*b340a207SJeff Kirsher 197*b340a207SJeff Kirsher /* PP_SelfCTL - Software Self Control bit definition - Read/write */ 198*b340a207SJeff Kirsher #define POWER_ON_RESET 0x0040 199*b340a207SJeff Kirsher #define SW_STOP 0x0100 200*b340a207SJeff Kirsher #define SLEEP_ON 0x0200 201*b340a207SJeff Kirsher #define AUTO_WAKEUP 0x0400 202*b340a207SJeff Kirsher #define HCB0_ENBL 0x1000 203*b340a207SJeff Kirsher #define HCB1_ENBL 0x2000 204*b340a207SJeff Kirsher #define HCB0 0x4000 205*b340a207SJeff Kirsher #define HCB1 0x8000 206*b340a207SJeff Kirsher 207*b340a207SJeff Kirsher /* PP_BusCTL - ISA Bus Control bit definition - Read/write */ 208*b340a207SJeff Kirsher #define RESET_RX_DMA 0x0040 209*b340a207SJeff Kirsher #define MEMORY_ON 0x0400 210*b340a207SJeff Kirsher #define DMA_BURST_MODE 0x0800 211*b340a207SJeff Kirsher #define IO_CHANNEL_READY_ON 0x1000 212*b340a207SJeff Kirsher #define RX_DMA_SIZE_64K 0x2000 213*b340a207SJeff Kirsher #define ENABLE_IRQ 0x8000 214*b340a207SJeff Kirsher 215*b340a207SJeff Kirsher /* PP_TestCTL - Test Control bit definition - Read/write */ 216*b340a207SJeff Kirsher #define LINK_OFF 0x0080 217*b340a207SJeff Kirsher #define ENDEC_LOOPBACK 0x0200 218*b340a207SJeff Kirsher #define AUI_LOOPBACK 0x0400 219*b340a207SJeff Kirsher #define BACKOFF_OFF 0x0800 220*b340a207SJeff Kirsher #define FDX_8900 0x4000 221*b340a207SJeff Kirsher #define FAST_TEST 0x8000 222*b340a207SJeff Kirsher 223*b340a207SJeff Kirsher /* PP_RxEvent - Receive Event Bit definition - Read-only */ 224*b340a207SJeff Kirsher #define RX_IA_HASHED 0x0040 225*b340a207SJeff Kirsher #define RX_DRIBBLE 0x0080 226*b340a207SJeff Kirsher #define RX_OK 0x0100 227*b340a207SJeff Kirsher #define RX_HASHED 0x0200 228*b340a207SJeff Kirsher #define RX_IA 0x0400 229*b340a207SJeff Kirsher #define RX_BROADCAST 0x0800 230*b340a207SJeff Kirsher #define RX_CRC_ERROR 0x1000 231*b340a207SJeff Kirsher #define RX_RUNT 0x2000 232*b340a207SJeff Kirsher #define RX_EXTRA_DATA 0x4000 233*b340a207SJeff Kirsher 234*b340a207SJeff Kirsher #define HASH_INDEX_MASK 0x0FC00 235*b340a207SJeff Kirsher 236*b340a207SJeff Kirsher /* PP_TxEvent - Transmit Event Bit definition - Read-only */ 237*b340a207SJeff Kirsher #define TX_LOST_CRS 0x0040 238*b340a207SJeff Kirsher #define TX_SQE_ERROR 0x0080 239*b340a207SJeff Kirsher #define TX_OK 0x0100 240*b340a207SJeff Kirsher #define TX_LATE_COL 0x0200 241*b340a207SJeff Kirsher #define TX_JBR 0x0400 242*b340a207SJeff Kirsher #define TX_16_COL 0x8000 243*b340a207SJeff Kirsher #define TX_SEND_OK_BITS (TX_OK|TX_LOST_CRS) 244*b340a207SJeff Kirsher #define TX_COL_COUNT_MASK 0x7800 245*b340a207SJeff Kirsher 246*b340a207SJeff Kirsher /* PP_BufEvent - Buffer Event Bit definition - Read-only */ 247*b340a207SJeff Kirsher #define SW_INTERRUPT 0x0040 248*b340a207SJeff Kirsher #define RX_DMA 0x0080 249*b340a207SJeff Kirsher #define READY_FOR_TX 0x0100 250*b340a207SJeff Kirsher #define TX_UNDERRUN 0x0200 251*b340a207SJeff Kirsher #define RX_MISS 0x0400 252*b340a207SJeff Kirsher #define RX_128_BYTE 0x0800 253*b340a207SJeff Kirsher #define TX_COL_OVRFLW 0x1000 254*b340a207SJeff Kirsher #define RX_MISS_OVRFLW 0x2000 255*b340a207SJeff Kirsher #define RX_DEST_MATCH 0x8000 256*b340a207SJeff Kirsher 257*b340a207SJeff Kirsher /* PP_LineST - Ethernet Line Status bit definition - Read-only */ 258*b340a207SJeff Kirsher #define LINK_OK 0x0080 259*b340a207SJeff Kirsher #define AUI_ON 0x0100 260*b340a207SJeff Kirsher #define TENBASET_ON 0x0200 261*b340a207SJeff Kirsher #define POLARITY_OK 0x1000 262*b340a207SJeff Kirsher #define CRS_OK 0x4000 263*b340a207SJeff Kirsher 264*b340a207SJeff Kirsher /* PP_SelfST - Chip Software Status bit definition */ 265*b340a207SJeff Kirsher #define ACTIVE_33V 0x0040 266*b340a207SJeff Kirsher #define INIT_DONE 0x0080 267*b340a207SJeff Kirsher #define SI_BUSY 0x0100 268*b340a207SJeff Kirsher #define EEPROM_PRESENT 0x0200 269*b340a207SJeff Kirsher #define EEPROM_OK 0x0400 270*b340a207SJeff Kirsher #define EL_PRESENT 0x0800 271*b340a207SJeff Kirsher #define EE_SIZE_64 0x1000 272*b340a207SJeff Kirsher 273*b340a207SJeff Kirsher /* PP_BusST - ISA Bus Status bit definition */ 274*b340a207SJeff Kirsher #define TX_BID_ERROR 0x0080 275*b340a207SJeff Kirsher #define READY_FOR_TX_NOW 0x0100 276*b340a207SJeff Kirsher 277*b340a207SJeff Kirsher /* PP_AutoNegCTL - Auto Negotiation Control bit definition */ 278*b340a207SJeff Kirsher #define RE_NEG_NOW 0x0040 279*b340a207SJeff Kirsher #define ALLOW_FDX 0x0080 280*b340a207SJeff Kirsher #define AUTO_NEG_ENABLE 0x0100 281*b340a207SJeff Kirsher #define NLP_ENABLE 0x0200 282*b340a207SJeff Kirsher #define FORCE_FDX 0x8000 283*b340a207SJeff Kirsher #define AUTO_NEG_BITS (FORCE_FDX|NLP_ENABLE|AUTO_NEG_ENABLE) 284*b340a207SJeff Kirsher #define AUTO_NEG_MASK (FORCE_FDX|NLP_ENABLE|AUTO_NEG_ENABLE|ALLOW_FDX|RE_NEG_NOW) 285*b340a207SJeff Kirsher 286*b340a207SJeff Kirsher /* PP_AutoNegST - Auto Negotiation Status bit definition */ 287*b340a207SJeff Kirsher #define AUTO_NEG_BUSY 0x0080 288*b340a207SJeff Kirsher #define FLP_LINK 0x0100 289*b340a207SJeff Kirsher #define FLP_LINK_GOOD 0x0800 290*b340a207SJeff Kirsher #define LINK_FAULT 0x1000 291*b340a207SJeff Kirsher #define HDX_ACTIVE 0x4000 292*b340a207SJeff Kirsher #define FDX_ACTIVE 0x8000 293*b340a207SJeff Kirsher 294*b340a207SJeff Kirsher /* The following block defines the ISQ event types */ 295*b340a207SJeff Kirsher #define ISQ_RECEIVER_EVENT 0x04 296*b340a207SJeff Kirsher #define ISQ_TRANSMITTER_EVENT 0x08 297*b340a207SJeff Kirsher #define ISQ_BUFFER_EVENT 0x0c 298*b340a207SJeff Kirsher #define ISQ_RX_MISS_EVENT 0x10 299*b340a207SJeff Kirsher #define ISQ_TX_COL_EVENT 0x12 300*b340a207SJeff Kirsher 301*b340a207SJeff Kirsher #define ISQ_EVENT_MASK 0x003F /* ISQ mask to find out type of event */ 302*b340a207SJeff Kirsher #define ISQ_HIST 16 /* small history buffer */ 303*b340a207SJeff Kirsher #define AUTOINCREMENT 0x8000 /* Bit mask to set bit-15 for autoincrement */ 304*b340a207SJeff Kirsher 305*b340a207SJeff Kirsher #define TXRXBUFSIZE 0x0600 306*b340a207SJeff Kirsher #define RXDMABUFSIZE 0x8000 307*b340a207SJeff Kirsher #define RXDMASIZE 0x4000 308*b340a207SJeff Kirsher #define TXRX_LENGTH_MASK 0x07FF 309*b340a207SJeff Kirsher 310*b340a207SJeff Kirsher /* rx options bits */ 311*b340a207SJeff Kirsher #define RCV_WITH_RXON 1 /* Set SerRx ON */ 312*b340a207SJeff Kirsher #define RCV_COUNTS 2 /* Use Framecnt1 */ 313*b340a207SJeff Kirsher #define RCV_PONG 4 /* Pong respondent */ 314*b340a207SJeff Kirsher #define RCV_DONG 8 /* Dong operation */ 315*b340a207SJeff Kirsher #define RCV_POLLING 0x10 /* Poll RxEvent */ 316*b340a207SJeff Kirsher #define RCV_ISQ 0x20 /* Use ISQ, int */ 317*b340a207SJeff Kirsher #define RCV_AUTO_DMA 0x100 /* Set AutoRxDMAE */ 318*b340a207SJeff Kirsher #define RCV_DMA 0x200 /* Set RxDMA only */ 319*b340a207SJeff Kirsher #define RCV_DMA_ALL 0x400 /* Copy all DMA'ed */ 320*b340a207SJeff Kirsher #define RCV_FIXED_DATA 0x800 /* Every frame same */ 321*b340a207SJeff Kirsher #define RCV_IO 0x1000 /* Use ISA IO only */ 322*b340a207SJeff Kirsher #define RCV_MEMORY 0x2000 /* Use ISA Memory */ 323*b340a207SJeff Kirsher 324*b340a207SJeff Kirsher #define RAM_SIZE 0x1000 /* The card has 4k bytes or RAM */ 325*b340a207SJeff Kirsher #define PKT_START PP_TxFrame /* Start of packet RAM */ 326*b340a207SJeff Kirsher 327*b340a207SJeff Kirsher #define RX_FRAME_PORT 0x0000 328*b340a207SJeff Kirsher #define TX_FRAME_PORT RX_FRAME_PORT 329*b340a207SJeff Kirsher #define TX_CMD_PORT 0x0004 330*b340a207SJeff Kirsher #define TX_NOW 0x0000 /* Tx packet after 5 bytes copied */ 331*b340a207SJeff Kirsher #define TX_AFTER_381 0x0040 /* Tx packet after 381 bytes copied */ 332*b340a207SJeff Kirsher #define TX_AFTER_ALL 0x00c0 /* Tx packet after all bytes copied */ 333*b340a207SJeff Kirsher #define TX_LEN_PORT 0x0006 334*b340a207SJeff Kirsher #define ISQ_PORT 0x0008 335*b340a207SJeff Kirsher #define ADD_PORT 0x000A 336*b340a207SJeff Kirsher #define DATA_PORT 0x000C 337*b340a207SJeff Kirsher 338*b340a207SJeff Kirsher #define EEPROM_WRITE_EN 0x00F0 339*b340a207SJeff Kirsher #define EEPROM_WRITE_DIS 0x0000 340*b340a207SJeff Kirsher #define EEPROM_WRITE_CMD 0x0100 341*b340a207SJeff Kirsher #define EEPROM_READ_CMD 0x0200 342*b340a207SJeff Kirsher 343*b340a207SJeff Kirsher /* Receive Header */ 344*b340a207SJeff Kirsher /* Description of header of each packet in receive area of memory */ 345*b340a207SJeff Kirsher #define RBUF_EVENT_LOW 0 /* Low byte of RxEvent - status of received frame */ 346*b340a207SJeff Kirsher #define RBUF_EVENT_HIGH 1 /* High byte of RxEvent - status of received frame */ 347*b340a207SJeff Kirsher #define RBUF_LEN_LOW 2 /* Length of received data - low byte */ 348*b340a207SJeff Kirsher #define RBUF_LEN_HI 3 /* Length of received data - high byte */ 349*b340a207SJeff Kirsher #define RBUF_HEAD_LEN 4 /* Length of this header */ 350*b340a207SJeff Kirsher 351*b340a207SJeff Kirsher #define CHIP_READ 0x1 /* Used to mark state of the repins code (chip or dma) */ 352*b340a207SJeff Kirsher #define DMA_READ 0x2 /* Used to mark state of the repins code (chip or dma) */ 353*b340a207SJeff Kirsher 354*b340a207SJeff Kirsher /* for bios scan */ 355*b340a207SJeff Kirsher /* */ 356*b340a207SJeff Kirsher #ifdef CSDEBUG 357*b340a207SJeff Kirsher /* use these values for debugging bios scan */ 358*b340a207SJeff Kirsher #define BIOS_START_SEG 0x00000 359*b340a207SJeff Kirsher #define BIOS_OFFSET_INC 0x0010 360*b340a207SJeff Kirsher #else 361*b340a207SJeff Kirsher #define BIOS_START_SEG 0x0c000 362*b340a207SJeff Kirsher #define BIOS_OFFSET_INC 0x0200 363*b340a207SJeff Kirsher #endif 364*b340a207SJeff Kirsher 365*b340a207SJeff Kirsher #define BIOS_LAST_OFFSET 0x0fc00 366*b340a207SJeff Kirsher 367*b340a207SJeff Kirsher /* Byte offsets into the EEPROM configuration buffer */ 368*b340a207SJeff Kirsher #define ISA_CNF_OFFSET 0x6 369*b340a207SJeff Kirsher #define TX_CTL_OFFSET (ISA_CNF_OFFSET + 8) /* 8900 eeprom */ 370*b340a207SJeff Kirsher #define AUTO_NEG_CNF_OFFSET (ISA_CNF_OFFSET + 8) /* 8920 eeprom */ 371*b340a207SJeff Kirsher 372*b340a207SJeff Kirsher /* the assumption here is that the bits in the eeprom are generally */ 373*b340a207SJeff Kirsher /* in the same position as those in the autonegctl register. */ 374*b340a207SJeff Kirsher /* Of course the IMM bit is not in that register so it must be */ 375*b340a207SJeff Kirsher /* masked out */ 376*b340a207SJeff Kirsher #define EE_FORCE_FDX 0x8000 377*b340a207SJeff Kirsher #define EE_NLP_ENABLE 0x0200 378*b340a207SJeff Kirsher #define EE_AUTO_NEG_ENABLE 0x0100 379*b340a207SJeff Kirsher #define EE_ALLOW_FDX 0x0080 380*b340a207SJeff Kirsher #define EE_AUTO_NEG_CNF_MASK (EE_FORCE_FDX|EE_NLP_ENABLE|EE_AUTO_NEG_ENABLE|EE_ALLOW_FDX) 381*b340a207SJeff Kirsher 382*b340a207SJeff Kirsher #define IMM_BIT 0x0040 /* ignore missing media */ 383*b340a207SJeff Kirsher 384*b340a207SJeff Kirsher #define ADAPTER_CNF_OFFSET (AUTO_NEG_CNF_OFFSET + 2) 385*b340a207SJeff Kirsher #define A_CNF_10B_T 0x0001 386*b340a207SJeff Kirsher #define A_CNF_AUI 0x0002 387*b340a207SJeff Kirsher #define A_CNF_10B_2 0x0004 388*b340a207SJeff Kirsher #define A_CNF_MEDIA_TYPE 0x0070 389*b340a207SJeff Kirsher #define A_CNF_MEDIA_AUTO 0x0070 390*b340a207SJeff Kirsher #define A_CNF_MEDIA_10B_T 0x0020 391*b340a207SJeff Kirsher #define A_CNF_MEDIA_AUI 0x0040 392*b340a207SJeff Kirsher #define A_CNF_MEDIA_10B_2 0x0010 393*b340a207SJeff Kirsher #define A_CNF_DC_DC_POLARITY 0x0080 394*b340a207SJeff Kirsher #define A_CNF_NO_AUTO_POLARITY 0x2000 395*b340a207SJeff Kirsher #define A_CNF_LOW_RX_SQUELCH 0x4000 396*b340a207SJeff Kirsher #define A_CNF_EXTND_10B_2 0x8000 397*b340a207SJeff Kirsher 398*b340a207SJeff Kirsher #define PACKET_PAGE_OFFSET 0x8 399*b340a207SJeff Kirsher 400*b340a207SJeff Kirsher /* Bit definitions for the ISA configuration word from the EEPROM */ 401*b340a207SJeff Kirsher #define INT_NO_MASK 0x000F 402*b340a207SJeff Kirsher #define DMA_NO_MASK 0x0070 403*b340a207SJeff Kirsher #define ISA_DMA_SIZE 0x0200 404*b340a207SJeff Kirsher #define ISA_AUTO_RxDMA 0x0400 405*b340a207SJeff Kirsher #define ISA_RxDMA 0x0800 406*b340a207SJeff Kirsher #define DMA_BURST 0x1000 407*b340a207SJeff Kirsher #define STREAM_TRANSFER 0x2000 408*b340a207SJeff Kirsher #define ANY_ISA_DMA (ISA_AUTO_RxDMA | ISA_RxDMA) 409*b340a207SJeff Kirsher 410*b340a207SJeff Kirsher /* DMA controller registers */ 411*b340a207SJeff Kirsher #define DMA_BASE 0x00 /* DMA controller base */ 412*b340a207SJeff Kirsher #define DMA_BASE_2 0x0C0 /* DMA controller base */ 413*b340a207SJeff Kirsher 414*b340a207SJeff Kirsher #define DMA_STAT 0x0D0 /* DMA controller status register */ 415*b340a207SJeff Kirsher #define DMA_MASK 0x0D4 /* DMA controller mask register */ 416*b340a207SJeff Kirsher #define DMA_MODE 0x0D6 /* DMA controller mode register */ 417*b340a207SJeff Kirsher #define DMA_RESETFF 0x0D8 /* DMA controller first/last flip flop */ 418*b340a207SJeff Kirsher 419*b340a207SJeff Kirsher /* DMA data */ 420*b340a207SJeff Kirsher #define DMA_DISABLE 0x04 /* Disable channel n */ 421*b340a207SJeff Kirsher #define DMA_ENABLE 0x00 /* Enable channel n */ 422*b340a207SJeff Kirsher /* Demand transfers, incr. address, auto init, writes, ch. n */ 423*b340a207SJeff Kirsher #define DMA_RX_MODE 0x14 424*b340a207SJeff Kirsher /* Demand transfers, incr. address, auto init, reads, ch. n */ 425*b340a207SJeff Kirsher #define DMA_TX_MODE 0x18 426*b340a207SJeff Kirsher 427*b340a207SJeff Kirsher #define DMA_SIZE (16*1024) /* Size of dma buffer - 16k */ 428*b340a207SJeff Kirsher 429*b340a207SJeff Kirsher #define CS8900 0x0000 430*b340a207SJeff Kirsher #define CS8920 0x4000 431*b340a207SJeff Kirsher #define CS8920M 0x6000 432*b340a207SJeff Kirsher #define REVISON_BITS 0x1F00 433*b340a207SJeff Kirsher #define EEVER_NUMBER 0x12 434*b340a207SJeff Kirsher #define CHKSUM_LEN 0x14 435*b340a207SJeff Kirsher #define CHKSUM_VAL 0x0000 436*b340a207SJeff Kirsher #define START_EEPROM_DATA 0x001c /* Offset into eeprom for start of data */ 437*b340a207SJeff Kirsher #define IRQ_MAP_EEPROM_DATA 0x0046 /* Offset into eeprom for the IRQ map */ 438*b340a207SJeff Kirsher #define IRQ_MAP_LEN 0x0004 /* No of bytes to read for the IRQ map */ 439*b340a207SJeff Kirsher #define PNP_IRQ_FRMT 0x0022 /* PNP small item IRQ format */ 440*b340a207SJeff Kirsher #define CS8900_IRQ_MAP 0x1c20 /* This IRQ map is fixed */ 441*b340a207SJeff Kirsher 442*b340a207SJeff Kirsher #define CS8920_NO_INTS 0x0F /* Max CS8920 interrupt select # */ 443*b340a207SJeff Kirsher 444*b340a207SJeff Kirsher #define PNP_ADD_PORT 0x0279 445*b340a207SJeff Kirsher #define PNP_WRITE_PORT 0x0A79 446*b340a207SJeff Kirsher 447*b340a207SJeff Kirsher #define GET_PNP_ISA_STRUCT 0x40 448*b340a207SJeff Kirsher #define PNP_ISA_STRUCT_LEN 0x06 449*b340a207SJeff Kirsher #define PNP_CSN_CNT_OFF 0x01 450*b340a207SJeff Kirsher #define PNP_RD_PORT_OFF 0x02 451*b340a207SJeff Kirsher #define PNP_FUNCTION_OK 0x00 452*b340a207SJeff Kirsher #define PNP_WAKE 0x03 453*b340a207SJeff Kirsher #define PNP_RSRC_DATA 0x04 454*b340a207SJeff Kirsher #define PNP_RSRC_READY 0x01 455*b340a207SJeff Kirsher #define PNP_STATUS 0x05 456*b340a207SJeff Kirsher #define PNP_ACTIVATE 0x30 457*b340a207SJeff Kirsher #define PNP_CNF_IO_H 0x60 458*b340a207SJeff Kirsher #define PNP_CNF_IO_L 0x61 459*b340a207SJeff Kirsher #define PNP_CNF_INT 0x70 460*b340a207SJeff Kirsher #define PNP_CNF_DMA 0x74 461*b340a207SJeff Kirsher #define PNP_CNF_MEM 0x48 462