125763b3cSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 24863dea3SSunil Goutham /* 34863dea3SSunil Goutham * Copyright (C) 2015 Cavium, Inc. 44863dea3SSunil Goutham */ 54863dea3SSunil Goutham 64863dea3SSunil Goutham #ifndef THUNDER_BGX_H 74863dea3SSunil Goutham #define THUNDER_BGX_H 84863dea3SSunil Goutham 957aaf63cSSunil Goutham /* PCI device ID */ 1057aaf63cSSunil Goutham #define PCI_DEVICE_ID_THUNDER_BGX 0xA026 116465859aSSunil Goutham #define PCI_DEVICE_ID_THUNDER_RGX 0xA054 1257aaf63cSSunil Goutham 1357aaf63cSSunil Goutham /* Subsystem device IDs */ 1457aaf63cSSunil Goutham #define PCI_SUBSYS_DEVID_88XX_BGX 0xA126 1557aaf63cSSunil Goutham #define PCI_SUBSYS_DEVID_81XX_BGX 0xA226 16b47a57a2SGeorge Cherian #define PCI_SUBSYS_DEVID_81XX_RGX 0xA254 1757aaf63cSSunil Goutham #define PCI_SUBSYS_DEVID_83XX_BGX 0xA326 1857aaf63cSSunil Goutham 1909de3917SSunil Goutham #define MAX_BGX_THUNDER 8 /* Max 2 nodes, 4 per node */ 204863dea3SSunil Goutham #define MAX_BGX_PER_CN88XX 2 216465859aSSunil Goutham #define MAX_BGX_PER_CN81XX 3 /* 2 BGXs + 1 RGX */ 220025d93eSSunil Goutham #define MAX_BGX_PER_CN83XX 4 234863dea3SSunil Goutham #define MAX_LMAC_PER_BGX 4 244863dea3SSunil Goutham #define MAX_BGX_CHANS_PER_LMAC 16 254863dea3SSunil Goutham #define MAX_DMAC_PER_LMAC 8 264863dea3SSunil Goutham #define MAX_FRAME_SIZE 9216 27430da208SSunil Goutham #define DEFAULT_PAUSE_TIME 0xFFFF 284863dea3SSunil Goutham 29612e94bdSRadha Mohan Chintakuntla #define BGX_ID_MASK 0x3 30ceb9ea21SVadim Lomovtsev #define LMAC_ID_MASK 0x3 31612e94bdSRadha Mohan Chintakuntla 324863dea3SSunil Goutham #define MAX_DMAC_PER_LMAC_TNS_BYPASS_MODE 2 334863dea3SSunil Goutham 344863dea3SSunil Goutham /* Registers */ 354863dea3SSunil Goutham #define BGX_CMRX_CFG 0x00 364863dea3SSunil Goutham #define CMR_PKT_TX_EN BIT_ULL(13) 374863dea3SSunil Goutham #define CMR_PKT_RX_EN BIT_ULL(14) 384863dea3SSunil Goutham #define CMR_EN BIT_ULL(15) 394863dea3SSunil Goutham #define BGX_CMR_GLOBAL_CFG 0x08 404863dea3SSunil Goutham #define CMR_GLOBAL_CFG_FCS_STRIP BIT_ULL(6) 414863dea3SSunil Goutham #define BGX_CMRX_RX_ID_MAP 0x60 424863dea3SSunil Goutham #define BGX_CMRX_RX_STAT0 0x70 434863dea3SSunil Goutham #define BGX_CMRX_RX_STAT1 0x78 444863dea3SSunil Goutham #define BGX_CMRX_RX_STAT2 0x80 454863dea3SSunil Goutham #define BGX_CMRX_RX_STAT3 0x88 464863dea3SSunil Goutham #define BGX_CMRX_RX_STAT4 0x90 474863dea3SSunil Goutham #define BGX_CMRX_RX_STAT5 0x98 484863dea3SSunil Goutham #define BGX_CMRX_RX_STAT6 0xA0 494863dea3SSunil Goutham #define BGX_CMRX_RX_STAT7 0xA8 504863dea3SSunil Goutham #define BGX_CMRX_RX_STAT8 0xB0 514863dea3SSunil Goutham #define BGX_CMRX_RX_STAT9 0xB8 524863dea3SSunil Goutham #define BGX_CMRX_RX_STAT10 0xC0 534863dea3SSunil Goutham #define BGX_CMRX_RX_BP_DROP 0xC8 544863dea3SSunil Goutham #define BGX_CMRX_RX_DMAC_CTL 0x0E8 553f4c68cfSSunil Goutham #define BGX_CMRX_RX_FIFO_LEN 0x108 564863dea3SSunil Goutham #define BGX_CMR_RX_DMACX_CAM 0x200 574863dea3SSunil Goutham #define RX_DMACX_CAM_EN BIT_ULL(48) 58ceb9ea21SVadim Lomovtsev #define RX_DMACX_CAM_LMACID(x) (((u64)x) << 49) 594863dea3SSunil Goutham #define RX_DMAC_COUNT 32 60f6d25acaSVadim Lomovtsev #define BGX_CMR_RX_STEERING 0x300 614863dea3SSunil Goutham #define RX_TRAFFIC_STEER_RULE_COUNT 8 624863dea3SSunil Goutham #define BGX_CMR_CHAN_MSK_AND 0x450 634863dea3SSunil Goutham #define BGX_CMR_BIST_STATUS 0x460 644863dea3SSunil Goutham #define BGX_CMR_RX_LMACS 0x468 653f4c68cfSSunil Goutham #define BGX_CMRX_TX_FIFO_LEN 0x518 664863dea3SSunil Goutham #define BGX_CMRX_TX_STAT0 0x600 674863dea3SSunil Goutham #define BGX_CMRX_TX_STAT1 0x608 684863dea3SSunil Goutham #define BGX_CMRX_TX_STAT2 0x610 694863dea3SSunil Goutham #define BGX_CMRX_TX_STAT3 0x618 704863dea3SSunil Goutham #define BGX_CMRX_TX_STAT4 0x620 714863dea3SSunil Goutham #define BGX_CMRX_TX_STAT5 0x628 724863dea3SSunil Goutham #define BGX_CMRX_TX_STAT6 0x630 734863dea3SSunil Goutham #define BGX_CMRX_TX_STAT7 0x638 744863dea3SSunil Goutham #define BGX_CMRX_TX_STAT8 0x640 754863dea3SSunil Goutham #define BGX_CMRX_TX_STAT9 0x648 764863dea3SSunil Goutham #define BGX_CMRX_TX_STAT10 0x650 774863dea3SSunil Goutham #define BGX_CMRX_TX_STAT11 0x658 784863dea3SSunil Goutham #define BGX_CMRX_TX_STAT12 0x660 794863dea3SSunil Goutham #define BGX_CMRX_TX_STAT13 0x668 804863dea3SSunil Goutham #define BGX_CMRX_TX_STAT14 0x670 814863dea3SSunil Goutham #define BGX_CMRX_TX_STAT15 0x678 824863dea3SSunil Goutham #define BGX_CMRX_TX_STAT16 0x680 834863dea3SSunil Goutham #define BGX_CMRX_TX_STAT17 0x688 844863dea3SSunil Goutham #define BGX_CMR_TX_LMACS 0x1000 854863dea3SSunil Goutham 864863dea3SSunil Goutham #define BGX_SPUX_CONTROL1 0x10000 874863dea3SSunil Goutham #define SPU_CTL_LOW_POWER BIT_ULL(11) 88d77a2384SSunil Goutham #define SPU_CTL_LOOPBACK BIT_ULL(14) 894863dea3SSunil Goutham #define SPU_CTL_RESET BIT_ULL(15) 904863dea3SSunil Goutham #define BGX_SPUX_STATUS1 0x10008 914863dea3SSunil Goutham #define SPU_STATUS1_RCV_LNK BIT_ULL(2) 924863dea3SSunil Goutham #define BGX_SPUX_STATUS2 0x10020 934863dea3SSunil Goutham #define SPU_STATUS2_RCVFLT BIT_ULL(10) 944863dea3SSunil Goutham #define BGX_SPUX_BX_STATUS 0x10028 954863dea3SSunil Goutham #define SPU_BX_STATUS_RX_ALIGN BIT_ULL(12) 964863dea3SSunil Goutham #define BGX_SPUX_BR_STATUS1 0x10030 974863dea3SSunil Goutham #define SPU_BR_STATUS_BLK_LOCK BIT_ULL(0) 984863dea3SSunil Goutham #define SPU_BR_STATUS_RCV_LNK BIT_ULL(12) 994863dea3SSunil Goutham #define BGX_SPUX_BR_PMD_CRTL 0x10068 1004863dea3SSunil Goutham #define SPU_PMD_CRTL_TRAIN_EN BIT_ULL(1) 1014863dea3SSunil Goutham #define BGX_SPUX_BR_PMD_LP_CUP 0x10078 1024863dea3SSunil Goutham #define BGX_SPUX_BR_PMD_LD_CUP 0x10088 1034863dea3SSunil Goutham #define BGX_SPUX_BR_PMD_LD_REP 0x10090 1044863dea3SSunil Goutham #define BGX_SPUX_FEC_CONTROL 0x100A0 1054863dea3SSunil Goutham #define SPU_FEC_CTL_FEC_EN BIT_ULL(0) 1064863dea3SSunil Goutham #define SPU_FEC_CTL_ERR_EN BIT_ULL(1) 1074863dea3SSunil Goutham #define BGX_SPUX_AN_CONTROL 0x100C8 1084863dea3SSunil Goutham #define SPU_AN_CTL_AN_EN BIT_ULL(12) 1094863dea3SSunil Goutham #define SPU_AN_CTL_XNP_EN BIT_ULL(13) 1104863dea3SSunil Goutham #define BGX_SPUX_AN_ADV 0x100D8 1114863dea3SSunil Goutham #define BGX_SPUX_MISC_CONTROL 0x10218 1124863dea3SSunil Goutham #define SPU_MISC_CTL_INTLV_RDISP BIT_ULL(10) 1134863dea3SSunil Goutham #define SPU_MISC_CTL_RX_DIS BIT_ULL(12) 1144863dea3SSunil Goutham #define BGX_SPUX_INT 0x10220 /* +(0..3) << 20 */ 1154863dea3SSunil Goutham #define BGX_SPUX_INT_W1S 0x10228 1164863dea3SSunil Goutham #define BGX_SPUX_INT_ENA_W1C 0x10230 1174863dea3SSunil Goutham #define BGX_SPUX_INT_ENA_W1S 0x10238 1184863dea3SSunil Goutham #define BGX_SPU_DBG_CONTROL 0x10300 1194863dea3SSunil Goutham #define SPU_DBG_CTL_AN_ARB_LINK_CHK_EN BIT_ULL(18) 1204863dea3SSunil Goutham #define SPU_DBG_CTL_AN_NONCE_MCT_DIS BIT_ULL(29) 1214863dea3SSunil Goutham 1224863dea3SSunil Goutham #define BGX_SMUX_RX_INT 0x20000 1234a875509SSunil Goutham #define BGX_SMUX_RX_FRM_CTL 0x20020 1244a875509SSunil Goutham #define BGX_PKT_RX_PTP_EN BIT_ULL(12) 1254863dea3SSunil Goutham #define BGX_SMUX_RX_JABBER 0x20030 1264863dea3SSunil Goutham #define BGX_SMUX_RX_CTL 0x20048 1274863dea3SSunil Goutham #define SMU_RX_CTL_STATUS (3ull << 0) 1284863dea3SSunil Goutham #define BGX_SMUX_TX_APPEND 0x20100 1294863dea3SSunil Goutham #define SMU_TX_APPEND_FCS_D BIT_ULL(2) 130430da208SSunil Goutham #define BGX_SMUX_TX_PAUSE_PKT_TIME 0x20110 1314863dea3SSunil Goutham #define BGX_SMUX_TX_MIN_PKT 0x20118 132430da208SSunil Goutham #define BGX_SMUX_TX_PAUSE_PKT_INTERVAL 0x20120 133430da208SSunil Goutham #define BGX_SMUX_TX_PAUSE_ZERO 0x20138 1344863dea3SSunil Goutham #define BGX_SMUX_TX_INT 0x20140 1354863dea3SSunil Goutham #define BGX_SMUX_TX_CTL 0x20178 1364863dea3SSunil Goutham #define SMU_TX_CTL_DIC_EN BIT_ULL(0) 1374863dea3SSunil Goutham #define SMU_TX_CTL_UNI_EN BIT_ULL(1) 1384863dea3SSunil Goutham #define SMU_TX_CTL_LNK_STATUS (3ull << 4) 1394863dea3SSunil Goutham #define BGX_SMUX_TX_THRESH 0x20180 1404863dea3SSunil Goutham #define BGX_SMUX_CTL 0x20200 1414863dea3SSunil Goutham #define SMU_CTL_RX_IDLE BIT_ULL(0) 1424863dea3SSunil Goutham #define SMU_CTL_TX_IDLE BIT_ULL(1) 143430da208SSunil Goutham #define BGX_SMUX_CBFC_CTL 0x20218 144430da208SSunil Goutham #define RX_EN BIT_ULL(0) 145430da208SSunil Goutham #define TX_EN BIT_ULL(1) 146430da208SSunil Goutham #define BCK_EN BIT_ULL(2) 147430da208SSunil Goutham #define DRP_EN BIT_ULL(3) 1484863dea3SSunil Goutham 1494863dea3SSunil Goutham #define BGX_GMP_PCS_MRX_CTL 0x30000 1504863dea3SSunil Goutham #define PCS_MRX_CTL_RST_AN BIT_ULL(9) 1514863dea3SSunil Goutham #define PCS_MRX_CTL_PWR_DN BIT_ULL(11) 1524863dea3SSunil Goutham #define PCS_MRX_CTL_AN_EN BIT_ULL(12) 153d77a2384SSunil Goutham #define PCS_MRX_CTL_LOOPBACK1 BIT_ULL(14) 1544863dea3SSunil Goutham #define PCS_MRX_CTL_RESET BIT_ULL(15) 1554863dea3SSunil Goutham #define BGX_GMP_PCS_MRX_STATUS 0x30008 156075ad765SThanneeru Srinivasulu #define PCS_MRX_STATUS_LINK BIT_ULL(2) 1574863dea3SSunil Goutham #define PCS_MRX_STATUS_AN_CPT BIT_ULL(5) 158075ad765SThanneeru Srinivasulu #define BGX_GMP_PCS_ANX_ADV 0x30010 1594863dea3SSunil Goutham #define BGX_GMP_PCS_ANX_AN_RESULTS 0x30020 160075ad765SThanneeru Srinivasulu #define BGX_GMP_PCS_LINKX_TIMER 0x30040 161075ad765SThanneeru Srinivasulu #define PCS_LINKX_TIMER_COUNT 0x1E84 1624863dea3SSunil Goutham #define BGX_GMP_PCS_SGM_AN_ADV 0x30068 1634863dea3SSunil Goutham #define BGX_GMP_PCS_MISCX_CTL 0x30078 164075ad765SThanneeru Srinivasulu #define PCS_MISC_CTL_MODE BIT_ULL(8) 1653f8057cfSSunil Goutham #define PCS_MISC_CTL_DISP_EN BIT_ULL(13) 1664863dea3SSunil Goutham #define PCS_MISC_CTL_GMX_ENO BIT_ULL(11) 1674863dea3SSunil Goutham #define PCS_MISC_CTL_SAMP_PT_MASK 0x7Full 1684863dea3SSunil Goutham #define BGX_GMP_GMI_PRTX_CFG 0x38020 1694863dea3SSunil Goutham #define GMI_PORT_CFG_SPEED BIT_ULL(1) 1704863dea3SSunil Goutham #define GMI_PORT_CFG_DUPLEX BIT_ULL(2) 1714863dea3SSunil Goutham #define GMI_PORT_CFG_SLOT_TIME BIT_ULL(3) 1724863dea3SSunil Goutham #define GMI_PORT_CFG_SPEED_MSB BIT_ULL(8) 173500268e9SSunil Goutham #define GMI_PORT_CFG_RX_IDLE BIT_ULL(12) 174500268e9SSunil Goutham #define GMI_PORT_CFG_TX_IDLE BIT_ULL(13) 1754a875509SSunil Goutham #define BGX_GMP_GMI_RXX_FRM_CTL 0x38028 1764863dea3SSunil Goutham #define BGX_GMP_GMI_RXX_JABBER 0x38038 1774863dea3SSunil Goutham #define BGX_GMP_GMI_TXX_THRESH 0x38210 1784863dea3SSunil Goutham #define BGX_GMP_GMI_TXX_APPEND 0x38218 1794863dea3SSunil Goutham #define BGX_GMP_GMI_TXX_SLOT 0x38220 1804863dea3SSunil Goutham #define BGX_GMP_GMI_TXX_BURST 0x38228 1814863dea3SSunil Goutham #define BGX_GMP_GMI_TXX_MIN_PKT 0x38240 1824863dea3SSunil Goutham #define BGX_GMP_GMI_TXX_SGMII_CTL 0x38300 183*971617c3STim Harvey #define BGX_GMP_GMI_TXX_INT 0x38500 184*971617c3STim Harvey #define BGX_GMP_GMI_TXX_INT_W1S 0x38508 185*971617c3STim Harvey #define BGX_GMP_GMI_TXX_INT_ENA_W1C 0x38510 186*971617c3STim Harvey #define BGX_GMP_GMI_TXX_INT_ENA_W1S 0x38518 187*971617c3STim Harvey #define GMI_TXX_INT_PTP_LOST BIT_ULL(4) 188*971617c3STim Harvey #define GMI_TXX_INT_LATE_COL BIT_ULL(3) 189*971617c3STim Harvey #define GMI_TXX_INT_XSDEF BIT_ULL(2) 190*971617c3STim Harvey #define GMI_TXX_INT_XSCOL BIT_ULL(1) 191*971617c3STim Harvey #define GMI_TXX_INT_UNDFLW BIT_ULL(0) 1924863dea3SSunil Goutham 1934863dea3SSunil Goutham #define BGX_MSIX_VEC_0_29_ADDR 0x400000 /* +(0..29) << 4 */ 1944863dea3SSunil Goutham #define BGX_MSIX_VEC_0_29_CTL 0x400008 1954863dea3SSunil Goutham #define BGX_MSIX_PBA_0 0x4F0000 1964863dea3SSunil Goutham 1974863dea3SSunil Goutham /* MSI-X interrupts */ 1984863dea3SSunil Goutham #define BGX_MSIX_VECTORS 30 1994863dea3SSunil Goutham #define BGX_LMAC_VEC_OFFSET 7 2004863dea3SSunil Goutham #define BGX_MSIX_VEC_SHIFT 4 2014863dea3SSunil Goutham 2024863dea3SSunil Goutham #define CMRX_INT 0 2034863dea3SSunil Goutham #define SPUX_INT 1 2044863dea3SSunil Goutham #define SMUX_RX_INT 2 2054863dea3SSunil Goutham #define SMUX_TX_INT 3 2064863dea3SSunil Goutham #define GMPX_PCS_INT 4 2074863dea3SSunil Goutham #define GMPX_GMI_RX_INT 5 2084863dea3SSunil Goutham #define GMPX_GMI_TX_INT 6 2094863dea3SSunil Goutham #define CMR_MEM_INT 28 2104863dea3SSunil Goutham #define SPU_MEM_INT 29 2114863dea3SSunil Goutham 2124863dea3SSunil Goutham #define LMAC_INTR_LINK_UP BIT(0) 2134863dea3SSunil Goutham #define LMAC_INTR_LINK_DOWN BIT(1) 2144863dea3SSunil Goutham 215ceb9ea21SVadim Lomovtsev #define BGX_XCAST_BCAST_ACCEPT BIT(0) 216ceb9ea21SVadim Lomovtsev #define BGX_XCAST_MCAST_ACCEPT BIT(1) 217ceb9ea21SVadim Lomovtsev #define BGX_XCAST_MCAST_FILTER BIT(2) 218ceb9ea21SVadim Lomovtsev 219ceb9ea21SVadim Lomovtsev void bgx_set_dmac_cam_filter(int node, int bgx_idx, int lmacid, u64 mac, u8 vf); 220ceb9ea21SVadim Lomovtsev void bgx_reset_xcast_mode(int node, int bgx_idx, int lmacid, u8 vf); 221ceb9ea21SVadim Lomovtsev void bgx_set_xcast_mode(int node, int bgx_idx, int lmacid, u8 mode); 222723cda5bSThanneeru Srinivasulu void octeon_mdiobus_force_mod_depencency(void); 223bc69fdfcSSunil Goutham void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable); 2244863dea3SSunil Goutham void bgx_add_dmac_addr(u64 dmac, int node, int bgx_idx, int lmac); 2254863dea3SSunil Goutham unsigned bgx_get_map(int node); 2264863dea3SSunil Goutham int bgx_get_lmac_count(int node, int bgx); 227e610cb32SAleksey Makarov const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid); 228e610cb32SAleksey Makarov void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac); 2294863dea3SSunil Goutham void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status); 230d77a2384SSunil Goutham void bgx_lmac_internal_loopback(int node, int bgx_idx, 231d77a2384SSunil Goutham int lmac_idx, bool enable); 2324a875509SSunil Goutham void bgx_config_timestamping(int node, int bgx_idx, int lmacid, bool enable); 233430da208SSunil Goutham void bgx_lmac_get_pfc(int node, int bgx_idx, int lmacid, void *pause); 234430da208SSunil Goutham void bgx_lmac_set_pfc(int node, int bgx_idx, int lmacid, void *pause); 235430da208SSunil Goutham 2366465859aSSunil Goutham void xcv_init_hw(void); 2376465859aSSunil Goutham void xcv_setup_link(bool link_up, int link_speed); 2386465859aSSunil Goutham 2394863dea3SSunil Goutham u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx); 2404863dea3SSunil Goutham u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx); 2414863dea3SSunil Goutham #define BGX_RX_STATS_COUNT 11 2424863dea3SSunil Goutham #define BGX_TX_STATS_COUNT 18 2434863dea3SSunil Goutham 2444863dea3SSunil Goutham struct bgx_stats { 2454863dea3SSunil Goutham u64 rx_stats[BGX_RX_STATS_COUNT]; 2464863dea3SSunil Goutham u64 tx_stats[BGX_TX_STATS_COUNT]; 2474863dea3SSunil Goutham }; 2484863dea3SSunil Goutham 2494863dea3SSunil Goutham enum LMAC_TYPE { 2504863dea3SSunil Goutham BGX_MODE_SGMII = 0, /* 1 lane, 1.250 Gbaud */ 2514863dea3SSunil Goutham BGX_MODE_XAUI = 1, /* 4 lanes, 3.125 Gbaud */ 2524863dea3SSunil Goutham BGX_MODE_DXAUI = 1, /* 4 lanes, 6.250 Gbaud */ 2534863dea3SSunil Goutham BGX_MODE_RXAUI = 2, /* 2 lanes, 6.250 Gbaud */ 2544863dea3SSunil Goutham BGX_MODE_XFI = 3, /* 1 lane, 10.3125 Gbaud */ 2554863dea3SSunil Goutham BGX_MODE_XLAUI = 4, /* 4 lanes, 10.3125 Gbaud */ 2564863dea3SSunil Goutham BGX_MODE_10G_KR = 3,/* 1 lane, 10.3125 Gbaud */ 2574863dea3SSunil Goutham BGX_MODE_40G_KR = 4,/* 4 lanes, 10.3125 Gbaud */ 25857aaf63cSSunil Goutham BGX_MODE_RGMII = 5, 25957aaf63cSSunil Goutham BGX_MODE_QSGMII = 6, 26057aaf63cSSunil Goutham BGX_MODE_INVALID = 7, 2614863dea3SSunil Goutham }; 2624863dea3SSunil Goutham 2634863dea3SSunil Goutham #endif /* THUNDER_BGX_H */ 264