1f21fb3edSRaghu Vatsavayi /**********************************************************************
2f21fb3edSRaghu Vatsavayi * Author: Cavium, Inc.
3f21fb3edSRaghu Vatsavayi *
4f21fb3edSRaghu Vatsavayi * Contact: support@cavium.com
5f21fb3edSRaghu Vatsavayi * Please include "LiquidIO" in the subject.
6f21fb3edSRaghu Vatsavayi *
750579d3dSRaghu Vatsavayi * Copyright (c) 2003-2016 Cavium, Inc.
8f21fb3edSRaghu Vatsavayi *
9f21fb3edSRaghu Vatsavayi * This file is free software; you can redistribute it and/or modify
10f21fb3edSRaghu Vatsavayi * it under the terms of the GNU General Public License, Version 2, as
11f21fb3edSRaghu Vatsavayi * published by the Free Software Foundation.
12f21fb3edSRaghu Vatsavayi *
13f21fb3edSRaghu Vatsavayi * This file is distributed in the hope that it will be useful, but
14f21fb3edSRaghu Vatsavayi * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15f21fb3edSRaghu Vatsavayi * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16f21fb3edSRaghu Vatsavayi * NONINFRINGEMENT. See the GNU General Public License for more
17f21fb3edSRaghu Vatsavayi * details.
18f21fb3edSRaghu Vatsavayi **********************************************************************/
19f21fb3edSRaghu Vatsavayi #include <linux/pci.h>
20f21fb3edSRaghu Vatsavayi #include <linux/netdevice.h>
215b173cf9SRaghu Vatsavayi #include <linux/vmalloc.h>
22f21fb3edSRaghu Vatsavayi #include "liquidio_common.h"
23f21fb3edSRaghu Vatsavayi #include "octeon_droq.h"
24f21fb3edSRaghu Vatsavayi #include "octeon_iq.h"
25f21fb3edSRaghu Vatsavayi #include "response_manager.h"
26f21fb3edSRaghu Vatsavayi #include "octeon_device.h"
27f21fb3edSRaghu Vatsavayi #include "octeon_main.h"
28f21fb3edSRaghu Vatsavayi #include "octeon_network.h"
29f21fb3edSRaghu Vatsavayi #include "cn66xx_device.h"
305b823514SRaghu Vatsavayi #include "cn23xx_pf_device.h"
319003baf0SRaghu Vatsavayi #include "cn23xx_vf_device.h"
32f21fb3edSRaghu Vatsavayi
33f21fb3edSRaghu Vatsavayi struct iq_post_status {
34f21fb3edSRaghu Vatsavayi int status;
35f21fb3edSRaghu Vatsavayi int index;
36f21fb3edSRaghu Vatsavayi };
37f21fb3edSRaghu Vatsavayi
38f21fb3edSRaghu Vatsavayi static void check_db_timeout(struct work_struct *work);
399a96bde4SRaghu Vatsavayi static void __check_db_timeout(struct octeon_device *oct, u64 iq_no);
40f21fb3edSRaghu Vatsavayi
41f21fb3edSRaghu Vatsavayi static void (*reqtype_free_fn[MAX_OCTEON_DEVICES][REQTYPE_LAST + 1]) (void *);
42f21fb3edSRaghu Vatsavayi
43f21fb3edSRaghu Vatsavayi /* Define this to return the request status comaptible to old code */
44f21fb3edSRaghu Vatsavayi /*#define OCTEON_USE_OLD_REQ_STATUS*/
45f21fb3edSRaghu Vatsavayi
46f21fb3edSRaghu Vatsavayi /* Return 0 on success, 1 on failure */
octeon_init_instr_queue(struct octeon_device * oct,union oct_txpciq txpciq,u32 num_descs)47f21fb3edSRaghu Vatsavayi int octeon_init_instr_queue(struct octeon_device *oct,
4826236fa9SRaghu Vatsavayi union oct_txpciq txpciq,
4926236fa9SRaghu Vatsavayi u32 num_descs)
50f21fb3edSRaghu Vatsavayi {
51f21fb3edSRaghu Vatsavayi struct octeon_instr_queue *iq;
52f21fb3edSRaghu Vatsavayi struct octeon_iq_config *conf = NULL;
5326236fa9SRaghu Vatsavayi u32 iq_no = (u32)txpciq.s.q_no;
54f21fb3edSRaghu Vatsavayi u32 q_size;
55f21fb3edSRaghu Vatsavayi struct cavium_wq *db_wq;
56b3ca9af0SVSR Burru int numa_node = dev_to_node(&oct->pci_dev->dev);
57f21fb3edSRaghu Vatsavayi
58f21fb3edSRaghu Vatsavayi if (OCTEON_CN6XXX(oct))
5997a25326SRaghu Vatsavayi conf = &(CFG_GET_IQ_CFG(CHIP_CONF(oct, cn6xxx)));
605b823514SRaghu Vatsavayi else if (OCTEON_CN23XX_PF(oct))
6197a25326SRaghu Vatsavayi conf = &(CFG_GET_IQ_CFG(CHIP_CONF(oct, cn23xx_pf)));
629003baf0SRaghu Vatsavayi else if (OCTEON_CN23XX_VF(oct))
639003baf0SRaghu Vatsavayi conf = &(CFG_GET_IQ_CFG(CHIP_CONF(oct, cn23xx_vf)));
649003baf0SRaghu Vatsavayi
65f21fb3edSRaghu Vatsavayi if (!conf) {
66f21fb3edSRaghu Vatsavayi dev_err(&oct->pci_dev->dev, "Unsupported Chip %x\n",
67f21fb3edSRaghu Vatsavayi oct->chip_id);
68f21fb3edSRaghu Vatsavayi return 1;
69f21fb3edSRaghu Vatsavayi }
70f21fb3edSRaghu Vatsavayi
71f21fb3edSRaghu Vatsavayi q_size = (u32)conf->instr_type * num_descs;
72f21fb3edSRaghu Vatsavayi
73f21fb3edSRaghu Vatsavayi iq = oct->instr_queue[iq_no];
745b823514SRaghu Vatsavayi
756a885b60SRaghu Vatsavayi iq->oct_dev = oct;
76f21fb3edSRaghu Vatsavayi
77b3ca9af0SVSR Burru iq->base_addr = lio_dma_alloc(oct, q_size, &iq->base_addr_dma);
78f21fb3edSRaghu Vatsavayi if (!iq->base_addr) {
79f21fb3edSRaghu Vatsavayi dev_err(&oct->pci_dev->dev, "Cannot allocate memory for instr queue %d\n",
80f21fb3edSRaghu Vatsavayi iq_no);
81f21fb3edSRaghu Vatsavayi return 1;
82f21fb3edSRaghu Vatsavayi }
83f21fb3edSRaghu Vatsavayi
84f21fb3edSRaghu Vatsavayi iq->max_count = num_descs;
85f21fb3edSRaghu Vatsavayi
86f21fb3edSRaghu Vatsavayi /* Initialize a list to holds requests that have been posted to Octeon
87f21fb3edSRaghu Vatsavayi * but has yet to be fetched by octeon
88f21fb3edSRaghu Vatsavayi */
89*682591f7SGustavo A. R. Silva iq->request_list = vzalloc_node(array_size(num_descs, sizeof(*iq->request_list)),
9026236fa9SRaghu Vatsavayi numa_node);
9126236fa9SRaghu Vatsavayi if (!iq->request_list)
92*682591f7SGustavo A. R. Silva iq->request_list = vzalloc(array_size(num_descs, sizeof(*iq->request_list)));
93f21fb3edSRaghu Vatsavayi if (!iq->request_list) {
94f21fb3edSRaghu Vatsavayi lio_dma_free(oct, q_size, iq->base_addr, iq->base_addr_dma);
95f21fb3edSRaghu Vatsavayi dev_err(&oct->pci_dev->dev, "Alloc failed for IQ[%d] nr free list\n",
96f21fb3edSRaghu Vatsavayi iq_no);
97f21fb3edSRaghu Vatsavayi return 1;
98f21fb3edSRaghu Vatsavayi }
99f21fb3edSRaghu Vatsavayi
1006e85d7a8SHelge Deller dev_dbg(&oct->pci_dev->dev, "IQ[%d]: base: %p basedma: %pad count: %d\n",
1016e85d7a8SHelge Deller iq_no, iq->base_addr, &iq->base_addr_dma, iq->max_count);
102f21fb3edSRaghu Vatsavayi
10326236fa9SRaghu Vatsavayi iq->txpciq.u64 = txpciq.u64;
104f21fb3edSRaghu Vatsavayi iq->fill_threshold = (u32)conf->db_min;
105f21fb3edSRaghu Vatsavayi iq->fill_cnt = 0;
106f21fb3edSRaghu Vatsavayi iq->host_write_index = 0;
107f21fb3edSRaghu Vatsavayi iq->octeon_read_index = 0;
108f21fb3edSRaghu Vatsavayi iq->flush_index = 0;
109f21fb3edSRaghu Vatsavayi iq->last_db_time = 0;
110f21fb3edSRaghu Vatsavayi iq->do_auto_flush = 1;
111f21fb3edSRaghu Vatsavayi iq->db_timeout = (u32)conf->db_timeout;
112f21fb3edSRaghu Vatsavayi atomic_set(&iq->instr_pending, 0);
113b943f17eSRick Farrington iq->pkts_processed = 0;
114f21fb3edSRaghu Vatsavayi
115f21fb3edSRaghu Vatsavayi /* Initialize the spinlock for this instruction queue */
116f21fb3edSRaghu Vatsavayi spin_lock_init(&iq->lock);
1177395a884SIntiyaz Basha if (iq_no == 0) {
1187395a884SIntiyaz Basha iq->allow_soft_cmds = true;
1199a96bde4SRaghu Vatsavayi spin_lock_init(&iq->post_lock);
1207395a884SIntiyaz Basha } else {
1217395a884SIntiyaz Basha iq->allow_soft_cmds = false;
1227395a884SIntiyaz Basha }
1239a96bde4SRaghu Vatsavayi
1249a96bde4SRaghu Vatsavayi spin_lock_init(&iq->iq_flush_running_lock);
125f21fb3edSRaghu Vatsavayi
126763185a3SRaghu Vatsavayi oct->io_qmask.iq |= BIT_ULL(iq_no);
127f21fb3edSRaghu Vatsavayi
128f21fb3edSRaghu Vatsavayi /* Set the 32B/64B mode for each input queue */
129f21fb3edSRaghu Vatsavayi oct->io_qmask.iq64B |= ((conf->instr_type == 64) << iq_no);
130f21fb3edSRaghu Vatsavayi iq->iqcmd_64B = (conf->instr_type == 64);
131f21fb3edSRaghu Vatsavayi
132f21fb3edSRaghu Vatsavayi oct->fn_list.setup_iq_regs(oct, iq_no);
133f21fb3edSRaghu Vatsavayi
134aaa76724SBhaktipriya Shridhar oct->check_db_wq[iq_no].wq = alloc_workqueue("check_iq_db",
135aaa76724SBhaktipriya Shridhar WQ_MEM_RECLAIM,
136aaa76724SBhaktipriya Shridhar 0);
137f21fb3edSRaghu Vatsavayi if (!oct->check_db_wq[iq_no].wq) {
138515e752dSRaghu Vatsavayi vfree(iq->request_list);
139515e752dSRaghu Vatsavayi iq->request_list = NULL;
140f21fb3edSRaghu Vatsavayi lio_dma_free(oct, q_size, iq->base_addr, iq->base_addr_dma);
141f21fb3edSRaghu Vatsavayi dev_err(&oct->pci_dev->dev, "check db wq create failed for iq %d\n",
142f21fb3edSRaghu Vatsavayi iq_no);
143f21fb3edSRaghu Vatsavayi return 1;
144f21fb3edSRaghu Vatsavayi }
145f21fb3edSRaghu Vatsavayi
146f21fb3edSRaghu Vatsavayi db_wq = &oct->check_db_wq[iq_no];
147f21fb3edSRaghu Vatsavayi
148f21fb3edSRaghu Vatsavayi INIT_DELAYED_WORK(&db_wq->wk.work, check_db_timeout);
149f21fb3edSRaghu Vatsavayi db_wq->wk.ctxptr = oct;
150f21fb3edSRaghu Vatsavayi db_wq->wk.ctxul = iq_no;
151f21fb3edSRaghu Vatsavayi queue_delayed_work(db_wq->wq, &db_wq->wk.work, msecs_to_jiffies(1));
152f21fb3edSRaghu Vatsavayi
153f21fb3edSRaghu Vatsavayi return 0;
154f21fb3edSRaghu Vatsavayi }
155f21fb3edSRaghu Vatsavayi
octeon_delete_instr_queue(struct octeon_device * oct,u32 iq_no)156f21fb3edSRaghu Vatsavayi int octeon_delete_instr_queue(struct octeon_device *oct, u32 iq_no)
157f21fb3edSRaghu Vatsavayi {
158f21fb3edSRaghu Vatsavayi u64 desc_size = 0, q_size;
159f21fb3edSRaghu Vatsavayi struct octeon_instr_queue *iq = oct->instr_queue[iq_no];
160f21fb3edSRaghu Vatsavayi
161f21fb3edSRaghu Vatsavayi cancel_delayed_work_sync(&oct->check_db_wq[iq_no].wk.work);
162f21fb3edSRaghu Vatsavayi destroy_workqueue(oct->check_db_wq[iq_no].wq);
163f21fb3edSRaghu Vatsavayi
164f21fb3edSRaghu Vatsavayi if (OCTEON_CN6XXX(oct))
165f21fb3edSRaghu Vatsavayi desc_size =
16697a25326SRaghu Vatsavayi CFG_GET_IQ_INSTR_TYPE(CHIP_CONF(oct, cn6xxx));
1675b823514SRaghu Vatsavayi else if (OCTEON_CN23XX_PF(oct))
1685b823514SRaghu Vatsavayi desc_size =
16997a25326SRaghu Vatsavayi CFG_GET_IQ_INSTR_TYPE(CHIP_CONF(oct, cn23xx_pf));
1709003baf0SRaghu Vatsavayi else if (OCTEON_CN23XX_VF(oct))
1719003baf0SRaghu Vatsavayi desc_size =
1729003baf0SRaghu Vatsavayi CFG_GET_IQ_INSTR_TYPE(CHIP_CONF(oct, cn23xx_vf));
173f21fb3edSRaghu Vatsavayi
174f21fb3edSRaghu Vatsavayi vfree(iq->request_list);
175f21fb3edSRaghu Vatsavayi
176f21fb3edSRaghu Vatsavayi if (iq->base_addr) {
177f21fb3edSRaghu Vatsavayi q_size = iq->max_count * desc_size;
178f21fb3edSRaghu Vatsavayi lio_dma_free(oct, (u32)q_size, iq->base_addr,
179f21fb3edSRaghu Vatsavayi iq->base_addr_dma);
180c1550fdeSIntiyaz Basha oct->io_qmask.iq &= ~(1ULL << iq_no);
181c1550fdeSIntiyaz Basha vfree(oct->instr_queue[iq_no]);
182c1550fdeSIntiyaz Basha oct->instr_queue[iq_no] = NULL;
183c1550fdeSIntiyaz Basha oct->num_iqs--;
184f21fb3edSRaghu Vatsavayi return 0;
185f21fb3edSRaghu Vatsavayi }
186f21fb3edSRaghu Vatsavayi return 1;
187f21fb3edSRaghu Vatsavayi }
188f21fb3edSRaghu Vatsavayi EXPORT_SYMBOL_GPL(octeon_delete_instr_queue);
189f21fb3edSRaghu Vatsavayi
190f21fb3edSRaghu Vatsavayi /* Return 0 on success, 1 on failure */
octeon_setup_iq(struct octeon_device * oct,int ifidx,int q_index,union oct_txpciq txpciq,u32 num_descs,void * app_ctx)1910cece6c5SRaghu Vatsavayi int octeon_setup_iq(struct octeon_device *oct,
1920cece6c5SRaghu Vatsavayi int ifidx,
19326236fa9SRaghu Vatsavayi int q_index,
194f21fb3edSRaghu Vatsavayi union oct_txpciq txpciq,
195f21fb3edSRaghu Vatsavayi u32 num_descs,
196f21fb3edSRaghu Vatsavayi void *app_ctx)
19726236fa9SRaghu Vatsavayi {
198b3ca9af0SVSR Burru u32 iq_no = (u32)txpciq.s.q_no;
19926236fa9SRaghu Vatsavayi int numa_node = dev_to_node(&oct->pci_dev->dev);
200f21fb3edSRaghu Vatsavayi
201f21fb3edSRaghu Vatsavayi if (oct->instr_queue[iq_no]) {
202f21fb3edSRaghu Vatsavayi dev_dbg(&oct->pci_dev->dev, "IQ is in use. Cannot create the IQ: %d again\n",
20326236fa9SRaghu Vatsavayi iq_no);
204f21fb3edSRaghu Vatsavayi oct->instr_queue[iq_no]->txpciq.u64 = txpciq.u64;
205f21fb3edSRaghu Vatsavayi oct->instr_queue[iq_no]->app_ctx = app_ctx;
206f21fb3edSRaghu Vatsavayi return 0;
207f21fb3edSRaghu Vatsavayi }
2085a860f91SChuhong Yuan oct->instr_queue[iq_no] =
20926236fa9SRaghu Vatsavayi vzalloc_node(sizeof(struct octeon_instr_queue), numa_node);
21026236fa9SRaghu Vatsavayi if (!oct->instr_queue[iq_no])
2115a860f91SChuhong Yuan oct->instr_queue[iq_no] =
212f21fb3edSRaghu Vatsavayi vzalloc(sizeof(struct octeon_instr_queue));
213f21fb3edSRaghu Vatsavayi if (!oct->instr_queue[iq_no])
214f21fb3edSRaghu Vatsavayi return 1;
215f21fb3edSRaghu Vatsavayi
2160cece6c5SRaghu Vatsavayi
217f21fb3edSRaghu Vatsavayi oct->instr_queue[iq_no]->q_index = q_index;
2180cece6c5SRaghu Vatsavayi oct->instr_queue[iq_no]->app_ctx = app_ctx;
2190cece6c5SRaghu Vatsavayi oct->instr_queue[iq_no]->ifidx = ifidx;
22026236fa9SRaghu Vatsavayi
221f21fb3edSRaghu Vatsavayi if (octeon_init_instr_queue(oct, txpciq, num_descs)) {
222f21fb3edSRaghu Vatsavayi vfree(oct->instr_queue[iq_no]);
223f21fb3edSRaghu Vatsavayi oct->instr_queue[iq_no] = NULL;
224f21fb3edSRaghu Vatsavayi return 1;
225f21fb3edSRaghu Vatsavayi }
226f21fb3edSRaghu Vatsavayi
2276f967f8bSWenwen Wang oct->num_iqs++;
2286f967f8bSWenwen Wang if (oct->fn_list.enable_io_queues(oct)) {
229c865cdf1SRaghu Vatsavayi octeon_delete_instr_queue(oct, iq_no);
2306f967f8bSWenwen Wang return 1;
231c865cdf1SRaghu Vatsavayi }
232f21fb3edSRaghu Vatsavayi
233f21fb3edSRaghu Vatsavayi return 0;
234f21fb3edSRaghu Vatsavayi }
235f21fb3edSRaghu Vatsavayi
lio_wait_for_instr_fetch(struct octeon_device * oct)236f21fb3edSRaghu Vatsavayi int lio_wait_for_instr_fetch(struct octeon_device *oct)
237f21fb3edSRaghu Vatsavayi {
238f21fb3edSRaghu Vatsavayi int i, retry = 1000, pending, instr_cnt = 0;
239f21fb3edSRaghu Vatsavayi
240f21fb3edSRaghu Vatsavayi do {
241f21fb3edSRaghu Vatsavayi instr_cnt = 0;
24263da8404SRaghu Vatsavayi
243763185a3SRaghu Vatsavayi for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct); i++) {
244f21fb3edSRaghu Vatsavayi if (!(oct->io_qmask.iq & BIT_ULL(i)))
245f21fb3edSRaghu Vatsavayi continue;
2469ae122c6SSatanand Burla pending =
247f21fb3edSRaghu Vatsavayi atomic_read(&oct->instr_queue[i]->instr_pending);
248f21fb3edSRaghu Vatsavayi if (pending)
249f21fb3edSRaghu Vatsavayi __check_db_timeout(oct, i);
250f21fb3edSRaghu Vatsavayi instr_cnt += pending;
251f21fb3edSRaghu Vatsavayi }
252f21fb3edSRaghu Vatsavayi
253f21fb3edSRaghu Vatsavayi if (instr_cnt == 0)
254f21fb3edSRaghu Vatsavayi break;
255f21fb3edSRaghu Vatsavayi
256f21fb3edSRaghu Vatsavayi schedule_timeout_uninterruptible(1);
257f21fb3edSRaghu Vatsavayi
258f21fb3edSRaghu Vatsavayi } while (retry-- && instr_cnt);
259f21fb3edSRaghu Vatsavayi
260f21fb3edSRaghu Vatsavayi return instr_cnt;
261f21fb3edSRaghu Vatsavayi }
262f21fb3edSRaghu Vatsavayi EXPORT_SYMBOL_GPL(lio_wait_for_instr_fetch);
263f21fb3edSRaghu Vatsavayi
264f21fb3edSRaghu Vatsavayi static inline void
ring_doorbell(struct octeon_device * oct,struct octeon_instr_queue * iq)265f21fb3edSRaghu Vatsavayi ring_doorbell(struct octeon_device *oct, struct octeon_instr_queue *iq)
266f21fb3edSRaghu Vatsavayi {
267f21fb3edSRaghu Vatsavayi if (atomic_read(&oct->status) == OCT_DEV_RUNNING) {
268f21fb3edSRaghu Vatsavayi writel(iq->fill_cnt, iq->doorbell_reg);
269f21fb3edSRaghu Vatsavayi /* make sure doorbell write goes through */
270f21fb3edSRaghu Vatsavayi iq->fill_cnt = 0;
271f21fb3edSRaghu Vatsavayi iq->last_db_time = jiffies;
272f21fb3edSRaghu Vatsavayi return;
273f21fb3edSRaghu Vatsavayi }
274c859e21aSIntiyaz Basha }
275c859e21aSIntiyaz Basha
276c859e21aSIntiyaz Basha void
octeon_ring_doorbell_locked(struct octeon_device * oct,u32 iq_no)277c859e21aSIntiyaz Basha octeon_ring_doorbell_locked(struct octeon_device *oct, u32 iq_no)
278c859e21aSIntiyaz Basha {
279c859e21aSIntiyaz Basha struct octeon_instr_queue *iq;
280c859e21aSIntiyaz Basha
281c859e21aSIntiyaz Basha iq = oct->instr_queue[iq_no];
282c859e21aSIntiyaz Basha spin_lock(&iq->post_lock);
283c859e21aSIntiyaz Basha if (iq->fill_cnt)
284c859e21aSIntiyaz Basha ring_doorbell(oct, iq);
285c859e21aSIntiyaz Basha spin_unlock(&iq->post_lock);
286f21fb3edSRaghu Vatsavayi }
287f21fb3edSRaghu Vatsavayi EXPORT_SYMBOL_GPL(octeon_ring_doorbell_locked);
288f21fb3edSRaghu Vatsavayi
__copy_cmd_into_iq(struct octeon_instr_queue * iq,u8 * cmd)289f21fb3edSRaghu Vatsavayi static inline void __copy_cmd_into_iq(struct octeon_instr_queue *iq,
290f21fb3edSRaghu Vatsavayi u8 *cmd)
291f21fb3edSRaghu Vatsavayi {
292f21fb3edSRaghu Vatsavayi u8 *iqptr, cmdsize;
293f21fb3edSRaghu Vatsavayi
294f21fb3edSRaghu Vatsavayi cmdsize = ((iq->iqcmd_64B) ? 64 : 32);
295f21fb3edSRaghu Vatsavayi iqptr = iq->base_addr + (cmdsize * iq->host_write_index);
296f21fb3edSRaghu Vatsavayi
297f21fb3edSRaghu Vatsavayi memcpy(iqptr, cmd, cmdsize);
298a7d5a3dcSRaghu Vatsavayi }
299f21fb3edSRaghu Vatsavayi
300f21fb3edSRaghu Vatsavayi static inline struct iq_post_status
__post_command2(struct octeon_instr_queue * iq,u8 * cmd)301f21fb3edSRaghu Vatsavayi __post_command2(struct octeon_instr_queue *iq, u8 *cmd)
302f21fb3edSRaghu Vatsavayi {
303f21fb3edSRaghu Vatsavayi struct iq_post_status st;
304f21fb3edSRaghu Vatsavayi
305f21fb3edSRaghu Vatsavayi st.status = IQ_SEND_OK;
306f21fb3edSRaghu Vatsavayi
307f21fb3edSRaghu Vatsavayi /* This ensures that the read index does not wrap around to the same
308f21fb3edSRaghu Vatsavayi * position if queue gets full before Octeon could fetch any instr.
309f21fb3edSRaghu Vatsavayi */
310f21fb3edSRaghu Vatsavayi if (atomic_read(&iq->instr_pending) >= (s32)(iq->max_count - 1)) {
311f21fb3edSRaghu Vatsavayi st.status = IQ_SEND_FAILED;
312f21fb3edSRaghu Vatsavayi st.index = -1;
313f21fb3edSRaghu Vatsavayi return st;
314f21fb3edSRaghu Vatsavayi }
315f21fb3edSRaghu Vatsavayi
316f21fb3edSRaghu Vatsavayi if (atomic_read(&iq->instr_pending) >= (s32)(iq->max_count - 2))
317f21fb3edSRaghu Vatsavayi st.status = IQ_SEND_STOP;
318f21fb3edSRaghu Vatsavayi
319f21fb3edSRaghu Vatsavayi __copy_cmd_into_iq(iq, cmd);
32097a25326SRaghu Vatsavayi
32197a25326SRaghu Vatsavayi /* "index" is returned, host_write_index is modified. */
322f21fb3edSRaghu Vatsavayi st.index = iq->host_write_index;
323f21fb3edSRaghu Vatsavayi iq->host_write_index = incr_index(iq->host_write_index, 1,
324f21fb3edSRaghu Vatsavayi iq->max_count);
325f21fb3edSRaghu Vatsavayi iq->fill_cnt++;
326f21fb3edSRaghu Vatsavayi
327f21fb3edSRaghu Vatsavayi /* Flush the command into memory. We need to be sure the data is in
328f21fb3edSRaghu Vatsavayi * memory before indicating that the instruction is pending.
329f21fb3edSRaghu Vatsavayi */
330f21fb3edSRaghu Vatsavayi wmb();
331f21fb3edSRaghu Vatsavayi
332f21fb3edSRaghu Vatsavayi atomic_inc(&iq->instr_pending);
333f21fb3edSRaghu Vatsavayi
334f21fb3edSRaghu Vatsavayi return st;
335f21fb3edSRaghu Vatsavayi }
336f21fb3edSRaghu Vatsavayi
337f21fb3edSRaghu Vatsavayi int
octeon_register_reqtype_free_fn(struct octeon_device * oct,int reqtype,void (* fn)(void *))338f21fb3edSRaghu Vatsavayi octeon_register_reqtype_free_fn(struct octeon_device *oct, int reqtype,
339f21fb3edSRaghu Vatsavayi void (*fn)(void *))
340f21fb3edSRaghu Vatsavayi {
341f21fb3edSRaghu Vatsavayi if (reqtype > REQTYPE_LAST) {
342f21fb3edSRaghu Vatsavayi dev_err(&oct->pci_dev->dev, "%s: Invalid reqtype: %d\n",
343f21fb3edSRaghu Vatsavayi __func__, reqtype);
344f21fb3edSRaghu Vatsavayi return -EINVAL;
345f21fb3edSRaghu Vatsavayi }
346f21fb3edSRaghu Vatsavayi
347f21fb3edSRaghu Vatsavayi reqtype_free_fn[oct->octeon_id][reqtype] = fn;
348f21fb3edSRaghu Vatsavayi
349f21fb3edSRaghu Vatsavayi return 0;
350f21fb3edSRaghu Vatsavayi }
351f21fb3edSRaghu Vatsavayi EXPORT_SYMBOL_GPL(octeon_register_reqtype_free_fn);
352f21fb3edSRaghu Vatsavayi
353f21fb3edSRaghu Vatsavayi static inline void
__add_to_request_list(struct octeon_instr_queue * iq,int idx,void * buf,int reqtype)354f21fb3edSRaghu Vatsavayi __add_to_request_list(struct octeon_instr_queue *iq,
355f21fb3edSRaghu Vatsavayi int idx, void *buf, int reqtype)
356f21fb3edSRaghu Vatsavayi {
357a2c64b67SRaghu Vatsavayi iq->request_list[idx].buf = buf;
358f21fb3edSRaghu Vatsavayi iq->request_list[idx].reqtype = reqtype;
359f21fb3edSRaghu Vatsavayi }
3609a96bde4SRaghu Vatsavayi
361f21fb3edSRaghu Vatsavayi /* Can only run in process context */
362cecd8d81SPrasad Kanneganti int
lio_process_iq_request_list(struct octeon_device * oct,struct octeon_instr_queue * iq,u32 napi_budget)363f21fb3edSRaghu Vatsavayi lio_process_iq_request_list(struct octeon_device *oct,
364f21fb3edSRaghu Vatsavayi struct octeon_instr_queue *iq, u32 napi_budget)
365f21fb3edSRaghu Vatsavayi {
366f21fb3edSRaghu Vatsavayi struct cavium_wq *cwq = &oct->dma_comp_wq;
3679a96bde4SRaghu Vatsavayi int reqtype;
368f21fb3edSRaghu Vatsavayi void *buf;
36914866ccdSRaghu Vatsavayi u32 old = iq->flush_index;
370f21fb3edSRaghu Vatsavayi u32 inst_count = 0;
371f21fb3edSRaghu Vatsavayi unsigned int pkts_compl = 0, bytes_compl = 0;
372f21fb3edSRaghu Vatsavayi struct octeon_soft_command *sc;
373f21fb3edSRaghu Vatsavayi unsigned long flags;
374f21fb3edSRaghu Vatsavayi
375f21fb3edSRaghu Vatsavayi while (old != iq->octeon_read_index) {
376f21fb3edSRaghu Vatsavayi reqtype = iq->request_list[old].reqtype;
377f21fb3edSRaghu Vatsavayi buf = iq->request_list[old].buf;
378f21fb3edSRaghu Vatsavayi
379f21fb3edSRaghu Vatsavayi if (reqtype == REQTYPE_NONE)
380f21fb3edSRaghu Vatsavayi goto skip_this;
381f21fb3edSRaghu Vatsavayi
382f21fb3edSRaghu Vatsavayi octeon_update_tx_completion_counters(buf, reqtype, &pkts_compl,
383f21fb3edSRaghu Vatsavayi &bytes_compl);
384f21fb3edSRaghu Vatsavayi
385f21fb3edSRaghu Vatsavayi switch (reqtype) {
386f21fb3edSRaghu Vatsavayi case REQTYPE_NORESP_NET:
387f21fb3edSRaghu Vatsavayi case REQTYPE_NORESP_NET_SG:
388f21fb3edSRaghu Vatsavayi case REQTYPE_RESP_NET_SG:
389f21fb3edSRaghu Vatsavayi reqtype_free_fn[oct->octeon_id][reqtype](buf);
390f21fb3edSRaghu Vatsavayi break;
391f21fb3edSRaghu Vatsavayi case REQTYPE_RESP_NET:
392f21fb3edSRaghu Vatsavayi case REQTYPE_SOFT_COMMAND:
393f21fb3edSRaghu Vatsavayi sc = buf;
394f21fb3edSRaghu Vatsavayi /* We're expecting a response from Octeon.
395f21fb3edSRaghu Vatsavayi * It's up to lio_process_ordered_list() to
396c9aec052SFelix Manlunas * process sc. Add sc to the ordered soft
397c9aec052SFelix Manlunas * command response list because we expect
398f21fb3edSRaghu Vatsavayi * a response from Octeon.
399c9aec052SFelix Manlunas */
400f21fb3edSRaghu Vatsavayi spin_lock_irqsave(&oct->response_list
401f21fb3edSRaghu Vatsavayi [OCTEON_ORDERED_SC_LIST].lock, flags);
402c9aec052SFelix Manlunas atomic_inc(&oct->response_list
40314866ccdSRaghu Vatsavayi [OCTEON_ORDERED_SC_LIST].pending_req_count);
40414866ccdSRaghu Vatsavayi list_add_tail(&sc->node, &oct->response_list
405f21fb3edSRaghu Vatsavayi [OCTEON_ORDERED_SC_LIST].head);
406f21fb3edSRaghu Vatsavayi spin_unlock_irqrestore(&oct->response_list
407f21fb3edSRaghu Vatsavayi [OCTEON_ORDERED_SC_LIST].lock,
408f21fb3edSRaghu Vatsavayi flags);
409f21fb3edSRaghu Vatsavayi break;
410f21fb3edSRaghu Vatsavayi default:
411f21fb3edSRaghu Vatsavayi dev_err(&oct->pci_dev->dev,
412f21fb3edSRaghu Vatsavayi "%s Unknown reqtype: %d buf: %p at idx %d\n",
413f21fb3edSRaghu Vatsavayi __func__, reqtype, buf, old);
414f21fb3edSRaghu Vatsavayi }
415f21fb3edSRaghu Vatsavayi
416f21fb3edSRaghu Vatsavayi iq->request_list[old].buf = NULL;
41797a25326SRaghu Vatsavayi iq->request_list[old].reqtype = 0;
4189a96bde4SRaghu Vatsavayi
4199a96bde4SRaghu Vatsavayi skip_this:
4209a96bde4SRaghu Vatsavayi inst_count++;
421f21fb3edSRaghu Vatsavayi old = incr_index(old, 1, iq->max_count);
422f21fb3edSRaghu Vatsavayi
423f21fb3edSRaghu Vatsavayi if ((napi_budget) && (inst_count >= napi_budget))
424f21fb3edSRaghu Vatsavayi break;
425f21fb3edSRaghu Vatsavayi }
426f21fb3edSRaghu Vatsavayi if (bytes_compl)
427cecd8d81SPrasad Kanneganti octeon_report_tx_completion_to_bql(iq->app_ctx, pkts_compl,
428cecd8d81SPrasad Kanneganti bytes_compl);
4299ecc660eSRick Farrington iq->flush_index = old;
430cecd8d81SPrasad Kanneganti
431f21fb3edSRaghu Vatsavayi if (atomic_read(&oct->response_list
432f21fb3edSRaghu Vatsavayi [OCTEON_ORDERED_SC_LIST].pending_req_count))
433f21fb3edSRaghu Vatsavayi queue_work(cwq->wq, &cwq->wk.work.work);
4349a96bde4SRaghu Vatsavayi
4359a96bde4SRaghu Vatsavayi return inst_count;
4369a96bde4SRaghu Vatsavayi }
43760889869SDerek Chickles EXPORT_SYMBOL_GPL(lio_process_iq_request_list);
438f21fb3edSRaghu Vatsavayi
439f21fb3edSRaghu Vatsavayi /* Can only be called from process context */
4409a96bde4SRaghu Vatsavayi int
octeon_flush_iq(struct octeon_device * oct,struct octeon_instr_queue * iq,u32 napi_budget)4419a96bde4SRaghu Vatsavayi octeon_flush_iq(struct octeon_device *oct, struct octeon_instr_queue *iq,
442f21fb3edSRaghu Vatsavayi u32 napi_budget)
4439a96bde4SRaghu Vatsavayi {
4449a96bde4SRaghu Vatsavayi u32 inst_processed = 0;
445f21fb3edSRaghu Vatsavayi u32 tot_inst_processed = 0;
4469a96bde4SRaghu Vatsavayi int tx_done = 1;
4479a96bde4SRaghu Vatsavayi
4489a96bde4SRaghu Vatsavayi if (!spin_trylock(&iq->iq_flush_running_lock))
4499a96bde4SRaghu Vatsavayi return tx_done;
4509a96bde4SRaghu Vatsavayi
4519a96bde4SRaghu Vatsavayi spin_lock_bh(&iq->lock);
4529a96bde4SRaghu Vatsavayi
4539a96bde4SRaghu Vatsavayi iq->octeon_read_index = oct->fn_list.update_iq_read_idx(iq);
4549a96bde4SRaghu Vatsavayi
4559a96bde4SRaghu Vatsavayi do {
45660889869SDerek Chickles /* Process any outstanding IQ packets. */
45760889869SDerek Chickles if (iq->flush_index == iq->octeon_read_index)
45860889869SDerek Chickles break;
45960889869SDerek Chickles
4609a96bde4SRaghu Vatsavayi if (napi_budget)
4619a96bde4SRaghu Vatsavayi inst_processed =
4629a96bde4SRaghu Vatsavayi lio_process_iq_request_list(oct, iq,
463f21fb3edSRaghu Vatsavayi napi_budget -
4645b173cf9SRaghu Vatsavayi tot_inst_processed);
465b943f17eSRick Farrington else
466f21fb3edSRaghu Vatsavayi inst_processed =
467f21fb3edSRaghu Vatsavayi lio_process_iq_request_list(oct, iq, 0);
468f21fb3edSRaghu Vatsavayi
4699a96bde4SRaghu Vatsavayi if (inst_processed) {
4709a96bde4SRaghu Vatsavayi iq->pkts_processed += inst_processed;
4719a96bde4SRaghu Vatsavayi atomic_sub(inst_processed, &iq->instr_pending);
4729a96bde4SRaghu Vatsavayi iq->stats.instr_processed += inst_processed;
4739a96bde4SRaghu Vatsavayi }
4749a96bde4SRaghu Vatsavayi
475f21fb3edSRaghu Vatsavayi tot_inst_processed += inst_processed;
4769a96bde4SRaghu Vatsavayi } while (tot_inst_processed < napi_budget);
4779a96bde4SRaghu Vatsavayi
478f21fb3edSRaghu Vatsavayi if (napi_budget && (tot_inst_processed >= napi_budget))
4799a96bde4SRaghu Vatsavayi tx_done = 0;
4809a96bde4SRaghu Vatsavayi
4819a96bde4SRaghu Vatsavayi iq->last_db_time = jiffies;
4829a96bde4SRaghu Vatsavayi
483f21fb3edSRaghu Vatsavayi spin_unlock_bh(&iq->lock);
484f21fb3edSRaghu Vatsavayi
4859a96bde4SRaghu Vatsavayi spin_unlock(&iq->iq_flush_running_lock);
4869a96bde4SRaghu Vatsavayi
4879a96bde4SRaghu Vatsavayi return tx_done;
4889a96bde4SRaghu Vatsavayi }
489f21fb3edSRaghu Vatsavayi
490f21fb3edSRaghu Vatsavayi /* Process instruction queue after timeout.
491f21fb3edSRaghu Vatsavayi * This routine gets called from a workqueue or when removing the module.
492f21fb3edSRaghu Vatsavayi */
__check_db_timeout(struct octeon_device * oct,u64 iq_no)493f21fb3edSRaghu Vatsavayi static void __check_db_timeout(struct octeon_device *oct, u64 iq_no)
494f21fb3edSRaghu Vatsavayi {
495cd8b1eb4SRaghu Vatsavayi struct octeon_instr_queue *iq;
496f21fb3edSRaghu Vatsavayi u64 next_time;
497f21fb3edSRaghu Vatsavayi
498f21fb3edSRaghu Vatsavayi if (!oct)
499f21fb3edSRaghu Vatsavayi return;
5009a96bde4SRaghu Vatsavayi
5019a96bde4SRaghu Vatsavayi iq = oct->instr_queue[iq_no];
5029a96bde4SRaghu Vatsavayi if (!iq)
503f21fb3edSRaghu Vatsavayi return;
504f21fb3edSRaghu Vatsavayi
505f21fb3edSRaghu Vatsavayi /* return immediately, if no work pending */
506f21fb3edSRaghu Vatsavayi if (!atomic_read(&iq->instr_pending))
507f21fb3edSRaghu Vatsavayi return;
508f21fb3edSRaghu Vatsavayi /* If jiffies - last_db_time < db_timeout do nothing */
509f21fb3edSRaghu Vatsavayi next_time = iq->last_db_time + iq->db_timeout;
51060889869SDerek Chickles if (!time_after(jiffies, (unsigned long)next_time))
511cd8b1eb4SRaghu Vatsavayi return;
512cd8b1eb4SRaghu Vatsavayi iq->last_db_time = jiffies;
513f21fb3edSRaghu Vatsavayi
514f21fb3edSRaghu Vatsavayi /* Flush the instruction queue */
515f21fb3edSRaghu Vatsavayi octeon_flush_iq(oct, iq, 0);
516f21fb3edSRaghu Vatsavayi
517f21fb3edSRaghu Vatsavayi lio_enable_irq(NULL, iq);
518f21fb3edSRaghu Vatsavayi }
519f21fb3edSRaghu Vatsavayi
520f21fb3edSRaghu Vatsavayi /* Called by the Poll thread at regular intervals to check the instruction
521f21fb3edSRaghu Vatsavayi * queue for commands to be posted and for commands that were fetched by Octeon.
522a2c64b67SRaghu Vatsavayi */
check_db_timeout(struct work_struct * work)523f21fb3edSRaghu Vatsavayi static void check_db_timeout(struct work_struct *work)
52455893a63SRaghu Vatsavayi {
525f21fb3edSRaghu Vatsavayi struct cavium_wk *wk = (struct cavium_wk *)work;
526f21fb3edSRaghu Vatsavayi struct octeon_device *oct = (struct octeon_device *)wk->ctxptr;
52755893a63SRaghu Vatsavayi u64 iq_no = wk->ctxul;
528f21fb3edSRaghu Vatsavayi struct cavium_wq *db_wq = &oct->check_db_wq[iq_no];
529f21fb3edSRaghu Vatsavayi u32 delay = 10;
530f21fb3edSRaghu Vatsavayi
531f21fb3edSRaghu Vatsavayi __check_db_timeout(oct, iq_no);
532f21fb3edSRaghu Vatsavayi queue_delayed_work(db_wq->wq, &db_wq->wk.work, msecs_to_jiffies(delay));
533f21fb3edSRaghu Vatsavayi }
534f21fb3edSRaghu Vatsavayi
535c859e21aSIntiyaz Basha int
octeon_send_command(struct octeon_device * oct,u32 iq_no,u32 force_db,void * cmd,void * buf,u32 datasize,u32 reqtype)536f21fb3edSRaghu Vatsavayi octeon_send_command(struct octeon_device *oct, u32 iq_no,
537f21fb3edSRaghu Vatsavayi u32 force_db, void *cmd, void *buf,
538f21fb3edSRaghu Vatsavayi u32 datasize, u32 reqtype)
5399a96bde4SRaghu Vatsavayi {
5409a96bde4SRaghu Vatsavayi int xmit_stopped;
5419a96bde4SRaghu Vatsavayi struct iq_post_status st;
5427395a884SIntiyaz Basha struct octeon_instr_queue *iq = oct->instr_queue[iq_no];
5439a96bde4SRaghu Vatsavayi
544f21fb3edSRaghu Vatsavayi /* Get the lock and prevent other tasks and tx interrupt handler from
545a7d5a3dcSRaghu Vatsavayi * running.
546f21fb3edSRaghu Vatsavayi */
547f21fb3edSRaghu Vatsavayi if (iq->allow_soft_cmds)
548c859e21aSIntiyaz Basha spin_lock_bh(&iq->post_lock);
549f21fb3edSRaghu Vatsavayi
550f21fb3edSRaghu Vatsavayi st = __post_command2(iq, cmd);
551f21fb3edSRaghu Vatsavayi
552f21fb3edSRaghu Vatsavayi if (st.status != IQ_SEND_FAILED) {
553c859e21aSIntiyaz Basha xmit_stopped = octeon_report_sent_bytes_to_bql(buf, reqtype);
554c859e21aSIntiyaz Basha __add_to_request_list(iq, st.index, buf, reqtype);
555f21fb3edSRaghu Vatsavayi INCR_INSTRQUEUE_PKT_COUNT(oct, iq_no, bytes_sent, datasize);
556f21fb3edSRaghu Vatsavayi INCR_INSTRQUEUE_PKT_COUNT(oct, iq_no, instr_posted, 1);
557f21fb3edSRaghu Vatsavayi
558f21fb3edSRaghu Vatsavayi if (iq->fill_cnt >= MAX_OCTEON_FILL_COUNT || force_db ||
559f21fb3edSRaghu Vatsavayi xmit_stopped || st.status == IQ_SEND_STOP)
5607395a884SIntiyaz Basha ring_doorbell(oct, iq);
5619a96bde4SRaghu Vatsavayi } else {
562f21fb3edSRaghu Vatsavayi INCR_INSTRQUEUE_PKT_COUNT(oct, iq_no, instr_dropped, 1);
5639a96bde4SRaghu Vatsavayi }
5649a96bde4SRaghu Vatsavayi
5659a96bde4SRaghu Vatsavayi if (iq->allow_soft_cmds)
566f21fb3edSRaghu Vatsavayi spin_unlock_bh(&iq->post_lock);
567f21fb3edSRaghu Vatsavayi
568f21fb3edSRaghu Vatsavayi /* This is only done here to expedite packets being flushed
569f21fb3edSRaghu Vatsavayi * for cases where there are no IQ completion interrupts.
570f21fb3edSRaghu Vatsavayi */
571f21fb3edSRaghu Vatsavayi
572f21fb3edSRaghu Vatsavayi return st.status;
573f21fb3edSRaghu Vatsavayi }
574f21fb3edSRaghu Vatsavayi EXPORT_SYMBOL_GPL(octeon_send_command);
575f21fb3edSRaghu Vatsavayi
576f21fb3edSRaghu Vatsavayi void
octeon_prepare_soft_command(struct octeon_device * oct,struct octeon_soft_command * sc,u8 opcode,u8 subcode,u32 irh_ossp,u64 ossp0,u64 ossp1)577f21fb3edSRaghu Vatsavayi octeon_prepare_soft_command(struct octeon_device *oct,
578f21fb3edSRaghu Vatsavayi struct octeon_soft_command *sc,
579f21fb3edSRaghu Vatsavayi u8 opcode,
5806a885b60SRaghu Vatsavayi u8 subcode,
5815b823514SRaghu Vatsavayi u32 irh_ossp,
5825b823514SRaghu Vatsavayi u64 ossp0,
583f21fb3edSRaghu Vatsavayi u64 ossp1)
584f21fb3edSRaghu Vatsavayi {
585f21fb3edSRaghu Vatsavayi struct octeon_config *oct_cfg;
586a7d5a3dcSRaghu Vatsavayi struct octeon_instr_ih2 *ih2;
587a7d5a3dcSRaghu Vatsavayi struct octeon_instr_ih3 *ih3;
588f21fb3edSRaghu Vatsavayi struct octeon_instr_pki_ih3 *pki_ih3;
589f21fb3edSRaghu Vatsavayi struct octeon_instr_irh *irh;
590f21fb3edSRaghu Vatsavayi struct octeon_instr_rdp *rdp;
5919981328aSRaghu Vatsavayi
5925b823514SRaghu Vatsavayi WARN_ON(opcode > 15);
5935b823514SRaghu Vatsavayi WARN_ON(subcode > 127);
5945b823514SRaghu Vatsavayi
5955b823514SRaghu Vatsavayi oct_cfg = octeon_get_conf(oct);
5965b823514SRaghu Vatsavayi
5975b823514SRaghu Vatsavayi if (OCTEON_CN23XX_PF(oct) || OCTEON_CN23XX_VF(oct)) {
5985b823514SRaghu Vatsavayi ih3 = (struct octeon_instr_ih3 *)&sc->cmd.cmd3.ih3;
5995b823514SRaghu Vatsavayi
6005b823514SRaghu Vatsavayi ih3->pkind = oct->instr_queue[sc->iq_no]->txpciq.s.pkind;
6015b823514SRaghu Vatsavayi
6025b823514SRaghu Vatsavayi pki_ih3 = (struct octeon_instr_pki_ih3 *)&sc->cmd.cmd3.pki_ih3;
6035b823514SRaghu Vatsavayi
6045b823514SRaghu Vatsavayi pki_ih3->w = 1;
6055b823514SRaghu Vatsavayi pki_ih3->raw = 1;
6065b823514SRaghu Vatsavayi pki_ih3->utag = 1;
607697fefc7SIntiyaz Basha pki_ih3->uqpg =
608697fefc7SIntiyaz Basha oct->instr_queue[sc->iq_no]->txpciq.s.use_qpg;
6095b823514SRaghu Vatsavayi pki_ih3->utt = 1;
6105b823514SRaghu Vatsavayi pki_ih3->tag = LIO_CONTROL;
6115b823514SRaghu Vatsavayi pki_ih3->tagtype = ATOMIC_TAG;
6125b823514SRaghu Vatsavayi pki_ih3->qpg =
6135b823514SRaghu Vatsavayi oct->instr_queue[sc->iq_no]->txpciq.s.ctrl_qpg;
6145b823514SRaghu Vatsavayi
6155b823514SRaghu Vatsavayi pki_ih3->pm = 0x7;
6165b823514SRaghu Vatsavayi pki_ih3->sl = 8;
6175b823514SRaghu Vatsavayi
6185b823514SRaghu Vatsavayi if (sc->datasize)
6195b823514SRaghu Vatsavayi ih3->dlengsz = sc->datasize;
6205b823514SRaghu Vatsavayi
6215b823514SRaghu Vatsavayi irh = (struct octeon_instr_irh *)&sc->cmd.cmd3.irh;
6225b823514SRaghu Vatsavayi irh->opcode = opcode;
6235b823514SRaghu Vatsavayi irh->subcode = subcode;
6245b823514SRaghu Vatsavayi
6255b823514SRaghu Vatsavayi /* opcode/subcode specific parameters (ossp) */
6265b823514SRaghu Vatsavayi irh->ossp = irh_ossp;
6275b823514SRaghu Vatsavayi sc->cmd.cmd3.ossp[0] = ossp0;
6285b823514SRaghu Vatsavayi sc->cmd.cmd3.ossp[1] = ossp1;
6295b823514SRaghu Vatsavayi
6305b823514SRaghu Vatsavayi if (sc->rdatasize) {
6315b823514SRaghu Vatsavayi rdp = (struct octeon_instr_rdp *)&sc->cmd.cmd3.rdp;
6325b823514SRaghu Vatsavayi rdp->pcie_port = oct->pcie_port;
6335b823514SRaghu Vatsavayi rdp->rlen = sc->rdatasize;
6345b823514SRaghu Vatsavayi
6355b823514SRaghu Vatsavayi irh->rflag = 1;
6365b823514SRaghu Vatsavayi /*PKI IH3*/
6375b823514SRaghu Vatsavayi /* pki_ih3 irh+ossp[0]+ossp[1]+rdp+rptr = 48 bytes */
6385b823514SRaghu Vatsavayi ih3->fsz = LIO_SOFTCMDRESP_IH3;
6395b823514SRaghu Vatsavayi } else {
6405b823514SRaghu Vatsavayi irh->rflag = 0;
6416a885b60SRaghu Vatsavayi /*PKI IH3*/
6426a885b60SRaghu Vatsavayi /* pki_h3 + irh + ossp[0] + ossp[1] = 32 bytes */
6436a885b60SRaghu Vatsavayi ih3->fsz = LIO_PCICMD_O3;
6446a885b60SRaghu Vatsavayi }
6456a885b60SRaghu Vatsavayi
646f21fb3edSRaghu Vatsavayi } else {
647f21fb3edSRaghu Vatsavayi ih2 = (struct octeon_instr_ih2 *)&sc->cmd.cmd2.ih2;
6486a885b60SRaghu Vatsavayi ih2->tagtype = ATOMIC_TAG;
6496a885b60SRaghu Vatsavayi ih2->tag = LIO_CONTROL;
650f21fb3edSRaghu Vatsavayi ih2->raw = 1;
651f21fb3edSRaghu Vatsavayi ih2->grp = CFG_GET_CTRL_Q_GRP(oct_cfg);
6526a885b60SRaghu Vatsavayi
653f21fb3edSRaghu Vatsavayi if (sc->datasize) {
654f21fb3edSRaghu Vatsavayi ih2->dlengsz = sc->datasize;
655f21fb3edSRaghu Vatsavayi ih2->rs = 1;
656f21fb3edSRaghu Vatsavayi }
657f21fb3edSRaghu Vatsavayi
6586a885b60SRaghu Vatsavayi irh = (struct octeon_instr_irh *)&sc->cmd.cmd2.irh;
6596a885b60SRaghu Vatsavayi irh->opcode = opcode;
660f21fb3edSRaghu Vatsavayi irh->subcode = subcode;
661f21fb3edSRaghu Vatsavayi
6626a885b60SRaghu Vatsavayi /* opcode/subcode specific parameters (ossp) */
663f21fb3edSRaghu Vatsavayi irh->ossp = irh_ossp;
664f21fb3edSRaghu Vatsavayi sc->cmd.cmd2.ossp[0] = ossp0;
665f21fb3edSRaghu Vatsavayi sc->cmd.cmd2.ossp[1] = ossp1;
666f21fb3edSRaghu Vatsavayi
6675b823514SRaghu Vatsavayi if (sc->rdatasize) {
6685b823514SRaghu Vatsavayi rdp = (struct octeon_instr_rdp *)&sc->cmd.cmd2.rdp;
669f21fb3edSRaghu Vatsavayi rdp->pcie_port = oct->pcie_port;
670f21fb3edSRaghu Vatsavayi rdp->rlen = sc->rdatasize;
6715b823514SRaghu Vatsavayi
6725b823514SRaghu Vatsavayi irh->rflag = 1;
6735b823514SRaghu Vatsavayi /* irh+ossp[0]+ossp[1]+rdp+rptr = 40 bytes */
674f21fb3edSRaghu Vatsavayi ih2->fsz = LIO_SOFTCMDRESP_IH2;
675f21fb3edSRaghu Vatsavayi } else {
676f21fb3edSRaghu Vatsavayi irh->rflag = 0;
677f21fb3edSRaghu Vatsavayi /* irh + ossp[0] + ossp[1] = 24 bytes */
678f21fb3edSRaghu Vatsavayi ih2->fsz = LIO_PCICMD_O2;
679f21fb3edSRaghu Vatsavayi }
6807395a884SIntiyaz Basha }
6816a885b60SRaghu Vatsavayi }
6825b823514SRaghu Vatsavayi EXPORT_SYMBOL_GPL(octeon_prepare_soft_command);
683f21fb3edSRaghu Vatsavayi
octeon_send_soft_command(struct octeon_device * oct,struct octeon_soft_command * sc)6846a885b60SRaghu Vatsavayi int octeon_send_soft_command(struct octeon_device *oct,
685f21fb3edSRaghu Vatsavayi struct octeon_soft_command *sc)
6867395a884SIntiyaz Basha {
6877395a884SIntiyaz Basha struct octeon_instr_queue *iq;
6887395a884SIntiyaz Basha struct octeon_instr_ih2 *ih2;
6897395a884SIntiyaz Basha struct octeon_instr_ih3 *ih3;
6907395a884SIntiyaz Basha struct octeon_instr_irh *irh;
6917395a884SIntiyaz Basha u32 len;
6927395a884SIntiyaz Basha
6937395a884SIntiyaz Basha iq = oct->instr_queue[sc->iq_no];
6949981328aSRaghu Vatsavayi if (!iq->allow_soft_cmds) {
6955b823514SRaghu Vatsavayi dev_err(&oct->pci_dev->dev, "Soft commands are not allowed on Queue %d\n",
6965b823514SRaghu Vatsavayi sc->iq_no);
6975b823514SRaghu Vatsavayi INCR_INSTRQUEUE_PKT_COUNT(oct, sc->iq_no, instr_dropped, 1);
6985b823514SRaghu Vatsavayi return IQ_SEND_FAILED;
6995b823514SRaghu Vatsavayi }
7005b823514SRaghu Vatsavayi
7015b823514SRaghu Vatsavayi if (OCTEON_CN23XX_PF(oct) || OCTEON_CN23XX_VF(oct)) {
7025b823514SRaghu Vatsavayi ih3 = (struct octeon_instr_ih3 *)&sc->cmd.cmd3.ih3;
7035b823514SRaghu Vatsavayi if (ih3->dlengsz) {
7045b823514SRaghu Vatsavayi WARN_ON(!sc->dmadptr);
7055b823514SRaghu Vatsavayi sc->cmd.cmd3.dptr = sc->dmadptr;
7065b823514SRaghu Vatsavayi }
7075b823514SRaghu Vatsavayi irh = (struct octeon_instr_irh *)&sc->cmd.cmd3.irh;
7085b823514SRaghu Vatsavayi if (irh->rflag) {
7096a885b60SRaghu Vatsavayi WARN_ON(!sc->dmarptr);
7106a885b60SRaghu Vatsavayi WARN_ON(!sc->status_word);
7116a885b60SRaghu Vatsavayi *sc->status_word = COMPLETION_WORD_INIT;
7126a885b60SRaghu Vatsavayi sc->cmd.cmd3.rptr = sc->dmarptr;
713f21fb3edSRaghu Vatsavayi }
7146a885b60SRaghu Vatsavayi len = (u32)ih3->dlengsz;
715f21fb3edSRaghu Vatsavayi } else {
716a7d5a3dcSRaghu Vatsavayi ih2 = (struct octeon_instr_ih2 *)&sc->cmd.cmd2.ih2;
717a7d5a3dcSRaghu Vatsavayi if (ih2->dlengsz) {
718f21fb3edSRaghu Vatsavayi WARN_ON(!sc->dmadptr);
7196a885b60SRaghu Vatsavayi sc->cmd.cmd2.dptr = sc->dmadptr;
720f21fb3edSRaghu Vatsavayi }
7216a885b60SRaghu Vatsavayi irh = (struct octeon_instr_irh *)&sc->cmd.cmd2.irh;
7225b823514SRaghu Vatsavayi if (irh->rflag) {
723f21fb3edSRaghu Vatsavayi WARN_ON(!sc->dmarptr);
724c9aec052SFelix Manlunas WARN_ON(!sc->status_word);
725f21fb3edSRaghu Vatsavayi *sc->status_word = COMPLETION_WORD_INIT;
7266a885b60SRaghu Vatsavayi sc->cmd.cmd2.rptr = sc->dmarptr;
7276a885b60SRaghu Vatsavayi }
728f21fb3edSRaghu Vatsavayi len = (u32)ih2->dlengsz;
729f21fb3edSRaghu Vatsavayi }
730f21fb3edSRaghu Vatsavayi
731f21fb3edSRaghu Vatsavayi sc->expiry_time = jiffies + msecs_to_jiffies(LIO_SC_MAX_TMO_MS);
732f21fb3edSRaghu Vatsavayi
733f21fb3edSRaghu Vatsavayi return (octeon_send_command(oct, sc->iq_no, 1, &sc->cmd, sc,
734f21fb3edSRaghu Vatsavayi len, REQTYPE_SOFT_COMMAND));
735f21fb3edSRaghu Vatsavayi }
736f21fb3edSRaghu Vatsavayi EXPORT_SYMBOL_GPL(octeon_send_soft_command);
737f21fb3edSRaghu Vatsavayi
octeon_setup_sc_buffer_pool(struct octeon_device * oct)738f21fb3edSRaghu Vatsavayi int octeon_setup_sc_buffer_pool(struct octeon_device *oct)
739f21fb3edSRaghu Vatsavayi {
740f21fb3edSRaghu Vatsavayi int i;
741f21fb3edSRaghu Vatsavayi u64 dma_addr;
742f21fb3edSRaghu Vatsavayi struct octeon_soft_command *sc;
743f21fb3edSRaghu Vatsavayi
744f21fb3edSRaghu Vatsavayi INIT_LIST_HEAD(&oct->sc_buf_pool.head);
745515e752dSRaghu Vatsavayi spin_lock_init(&oct->sc_buf_pool.lock);
746515e752dSRaghu Vatsavayi atomic_set(&oct->sc_buf_pool.alloc_buf_count, 0);
747f21fb3edSRaghu Vatsavayi
748515e752dSRaghu Vatsavayi for (i = 0; i < MAX_SOFT_COMMAND_BUFFERS; i++) {
749f21fb3edSRaghu Vatsavayi sc = (struct octeon_soft_command *)
750f21fb3edSRaghu Vatsavayi lio_dma_alloc(oct,
751f21fb3edSRaghu Vatsavayi SOFT_COMMAND_BUFFER_SIZE,
752f21fb3edSRaghu Vatsavayi (dma_addr_t *)&dma_addr);
753f21fb3edSRaghu Vatsavayi if (!sc) {
754f21fb3edSRaghu Vatsavayi octeon_free_sc_buffer_pool(oct);
755f21fb3edSRaghu Vatsavayi return 1;
756f21fb3edSRaghu Vatsavayi }
757f21fb3edSRaghu Vatsavayi
758f21fb3edSRaghu Vatsavayi sc->dma_addr = dma_addr;
759c9aec052SFelix Manlunas sc->size = SOFT_COMMAND_BUFFER_SIZE;
760c9aec052SFelix Manlunas
761c9aec052SFelix Manlunas list_add_tail(&sc->node, &oct->sc_buf_pool.head);
762c9aec052SFelix Manlunas }
763c9aec052SFelix Manlunas
764c9aec052SFelix Manlunas return 0;
765c9aec052SFelix Manlunas }
766c9aec052SFelix Manlunas EXPORT_SYMBOL_GPL(octeon_setup_sc_buffer_pool);
767c9aec052SFelix Manlunas
octeon_free_sc_done_list(struct octeon_device * oct)768c9aec052SFelix Manlunas int octeon_free_sc_done_list(struct octeon_device *oct)
769c9aec052SFelix Manlunas {
770c9aec052SFelix Manlunas struct octeon_response_list *done_sc_list, *zombie_sc_list;
771c9aec052SFelix Manlunas struct octeon_soft_command *sc;
772c9aec052SFelix Manlunas struct list_head *tmp, *tmp2;
773c9aec052SFelix Manlunas spinlock_t *sc_lists_lock; /* lock for response_list */
774c9aec052SFelix Manlunas
775c9aec052SFelix Manlunas done_sc_list = &oct->response_list[OCTEON_DONE_SC_LIST];
776c9aec052SFelix Manlunas zombie_sc_list = &oct->response_list[OCTEON_ZOMBIE_SC_LIST];
777c9aec052SFelix Manlunas
778c9aec052SFelix Manlunas if (!atomic_read(&done_sc_list->pending_req_count))
779c9aec052SFelix Manlunas return 0;
780c9aec052SFelix Manlunas
781c9aec052SFelix Manlunas sc_lists_lock = &oct->response_list[OCTEON_ORDERED_SC_LIST].lock;
782c9aec052SFelix Manlunas
783c9aec052SFelix Manlunas spin_lock_bh(sc_lists_lock);
784c9aec052SFelix Manlunas
785c9aec052SFelix Manlunas list_for_each_safe(tmp, tmp2, &done_sc_list->head) {
786c9aec052SFelix Manlunas sc = list_entry(tmp, struct octeon_soft_command, node);
787c9aec052SFelix Manlunas
788c9aec052SFelix Manlunas if (READ_ONCE(sc->caller_is_done)) {
789c9aec052SFelix Manlunas list_del(&sc->node);
790c9aec052SFelix Manlunas atomic_dec(&done_sc_list->pending_req_count);
791c9aec052SFelix Manlunas
792c9aec052SFelix Manlunas if (*sc->status_word == COMPLETION_WORD_INIT) {
793c9aec052SFelix Manlunas /* timeout; move sc to zombie list */
794c9aec052SFelix Manlunas list_add_tail(&sc->node, &zombie_sc_list->head);
795c9aec052SFelix Manlunas atomic_inc(&zombie_sc_list->pending_req_count);
796c9aec052SFelix Manlunas } else {
797c9aec052SFelix Manlunas octeon_free_soft_command(oct, sc);
798c9aec052SFelix Manlunas }
799c9aec052SFelix Manlunas }
800c9aec052SFelix Manlunas }
801c9aec052SFelix Manlunas
802c9aec052SFelix Manlunas spin_unlock_bh(sc_lists_lock);
803c9aec052SFelix Manlunas
804c9aec052SFelix Manlunas return 0;
805c9aec052SFelix Manlunas }
806c9aec052SFelix Manlunas EXPORT_SYMBOL_GPL(octeon_free_sc_done_list);
807c9aec052SFelix Manlunas
octeon_free_sc_zombie_list(struct octeon_device * oct)808c9aec052SFelix Manlunas int octeon_free_sc_zombie_list(struct octeon_device *oct)
809c9aec052SFelix Manlunas {
810c9aec052SFelix Manlunas struct octeon_response_list *zombie_sc_list;
811c9aec052SFelix Manlunas struct octeon_soft_command *sc;
812c9aec052SFelix Manlunas struct list_head *tmp, *tmp2;
813c9aec052SFelix Manlunas spinlock_t *sc_lists_lock; /* lock for response_list */
814c9aec052SFelix Manlunas
815c9aec052SFelix Manlunas zombie_sc_list = &oct->response_list[OCTEON_ZOMBIE_SC_LIST];
816c9aec052SFelix Manlunas sc_lists_lock = &oct->response_list[OCTEON_ORDERED_SC_LIST].lock;
817c9aec052SFelix Manlunas
818c9aec052SFelix Manlunas spin_lock_bh(sc_lists_lock);
819c9aec052SFelix Manlunas
820c9aec052SFelix Manlunas list_for_each_safe(tmp, tmp2, &zombie_sc_list->head) {
821c9aec052SFelix Manlunas list_del(tmp);
822f21fb3edSRaghu Vatsavayi atomic_dec(&zombie_sc_list->pending_req_count);
823f21fb3edSRaghu Vatsavayi sc = list_entry(tmp, struct octeon_soft_command, node);
824f21fb3edSRaghu Vatsavayi octeon_free_soft_command(oct, sc);
825f21fb3edSRaghu Vatsavayi }
826f21fb3edSRaghu Vatsavayi
827c9aec052SFelix Manlunas spin_unlock_bh(sc_lists_lock);
828c9aec052SFelix Manlunas
82914866ccdSRaghu Vatsavayi return 0;
830f21fb3edSRaghu Vatsavayi }
831f21fb3edSRaghu Vatsavayi EXPORT_SYMBOL_GPL(octeon_free_sc_zombie_list);
832f21fb3edSRaghu Vatsavayi
octeon_free_sc_buffer_pool(struct octeon_device * oct)833f21fb3edSRaghu Vatsavayi int octeon_free_sc_buffer_pool(struct octeon_device *oct)
834f21fb3edSRaghu Vatsavayi {
835f21fb3edSRaghu Vatsavayi struct list_head *tmp, *tmp2;
836f21fb3edSRaghu Vatsavayi struct octeon_soft_command *sc;
837f21fb3edSRaghu Vatsavayi
838f21fb3edSRaghu Vatsavayi octeon_free_sc_zombie_list(oct);
839f21fb3edSRaghu Vatsavayi
840f21fb3edSRaghu Vatsavayi spin_lock_bh(&oct->sc_buf_pool.lock);
84114866ccdSRaghu Vatsavayi
842f21fb3edSRaghu Vatsavayi list_for_each_safe(tmp, tmp2, &oct->sc_buf_pool.head) {
843f21fb3edSRaghu Vatsavayi list_del(tmp);
844f21fb3edSRaghu Vatsavayi
845f21fb3edSRaghu Vatsavayi sc = (struct octeon_soft_command *)tmp;
846f21fb3edSRaghu Vatsavayi
847f21fb3edSRaghu Vatsavayi lio_dma_free(oct, sc->size, sc, sc->dma_addr);
848f21fb3edSRaghu Vatsavayi }
849f21fb3edSRaghu Vatsavayi
850f21fb3edSRaghu Vatsavayi INIT_LIST_HEAD(&oct->sc_buf_pool.head);
851f21fb3edSRaghu Vatsavayi
852f21fb3edSRaghu Vatsavayi spin_unlock_bh(&oct->sc_buf_pool.lock);
853f21fb3edSRaghu Vatsavayi
854f21fb3edSRaghu Vatsavayi return 0;
855f21fb3edSRaghu Vatsavayi }
856f21fb3edSRaghu Vatsavayi EXPORT_SYMBOL_GPL(octeon_free_sc_buffer_pool);
857c9aec052SFelix Manlunas
octeon_alloc_soft_command(struct octeon_device * oct,u32 datasize,u32 rdatasize,u32 ctxsize)858c9aec052SFelix Manlunas struct octeon_soft_command *octeon_alloc_soft_command(struct octeon_device *oct,
859c9aec052SFelix Manlunas u32 datasize,
860a7d5a3dcSRaghu Vatsavayi u32 rdatasize,
861f21fb3edSRaghu Vatsavayi u32 ctxsize)
862f21fb3edSRaghu Vatsavayi {
86314866ccdSRaghu Vatsavayi u64 dma_addr;
864f21fb3edSRaghu Vatsavayi u32 size;
865f21fb3edSRaghu Vatsavayi u32 offset = sizeof(struct octeon_soft_command);
86614866ccdSRaghu Vatsavayi struct octeon_soft_command *sc = NULL;
867f21fb3edSRaghu Vatsavayi struct list_head *tmp;
868f21fb3edSRaghu Vatsavayi
869f21fb3edSRaghu Vatsavayi if (!rdatasize)
870f21fb3edSRaghu Vatsavayi rdatasize = 16;
871f21fb3edSRaghu Vatsavayi
872f21fb3edSRaghu Vatsavayi WARN_ON((offset + datasize + rdatasize + ctxsize) >
873f21fb3edSRaghu Vatsavayi SOFT_COMMAND_BUFFER_SIZE);
874f21fb3edSRaghu Vatsavayi
875f21fb3edSRaghu Vatsavayi spin_lock_bh(&oct->sc_buf_pool.lock);
876f21fb3edSRaghu Vatsavayi
87714866ccdSRaghu Vatsavayi if (list_empty(&oct->sc_buf_pool.head)) {
878f21fb3edSRaghu Vatsavayi spin_unlock_bh(&oct->sc_buf_pool.lock);
879f21fb3edSRaghu Vatsavayi return NULL;
880f21fb3edSRaghu Vatsavayi }
881f21fb3edSRaghu Vatsavayi
882f21fb3edSRaghu Vatsavayi list_for_each(tmp, &oct->sc_buf_pool.head)
883f21fb3edSRaghu Vatsavayi break;
884f21fb3edSRaghu Vatsavayi
885f21fb3edSRaghu Vatsavayi list_del(tmp);
886f21fb3edSRaghu Vatsavayi
887f21fb3edSRaghu Vatsavayi atomic_inc(&oct->sc_buf_pool.alloc_buf_count);
888f21fb3edSRaghu Vatsavayi
889f21fb3edSRaghu Vatsavayi spin_unlock_bh(&oct->sc_buf_pool.lock);
890f21fb3edSRaghu Vatsavayi
891f21fb3edSRaghu Vatsavayi sc = (struct octeon_soft_command *)tmp;
892f21fb3edSRaghu Vatsavayi
893f21fb3edSRaghu Vatsavayi dma_addr = sc->dma_addr;
894f21fb3edSRaghu Vatsavayi size = sc->size;
895f21fb3edSRaghu Vatsavayi
896f21fb3edSRaghu Vatsavayi memset(sc, 0, sc->size);
897f21fb3edSRaghu Vatsavayi
898f21fb3edSRaghu Vatsavayi sc->dma_addr = dma_addr;
899f21fb3edSRaghu Vatsavayi sc->size = size;
900f21fb3edSRaghu Vatsavayi
901f21fb3edSRaghu Vatsavayi if (ctxsize) {
902f21fb3edSRaghu Vatsavayi sc->ctxptr = (u8 *)sc + offset;
903f21fb3edSRaghu Vatsavayi sc->ctxsize = ctxsize;
904f21fb3edSRaghu Vatsavayi }
905f21fb3edSRaghu Vatsavayi
906f21fb3edSRaghu Vatsavayi /* Start data at 128 byte boundary */
907a7d5a3dcSRaghu Vatsavayi offset = (offset + ctxsize + 127) & 0xffffff80;
908f21fb3edSRaghu Vatsavayi
909f21fb3edSRaghu Vatsavayi if (datasize) {
910f21fb3edSRaghu Vatsavayi sc->virtdptr = (u8 *)sc + offset;
911f21fb3edSRaghu Vatsavayi sc->dmadptr = dma_addr + offset;
912f21fb3edSRaghu Vatsavayi sc->datasize = datasize;
913f21fb3edSRaghu Vatsavayi }
914f21fb3edSRaghu Vatsavayi
915f21fb3edSRaghu Vatsavayi /* Start rdata at 128 byte boundary */
916f21fb3edSRaghu Vatsavayi offset = (offset + datasize + 127) & 0xffffff80;
917f21fb3edSRaghu Vatsavayi
918f21fb3edSRaghu Vatsavayi if (rdatasize) {
919f21fb3edSRaghu Vatsavayi WARN_ON(rdatasize < 16);
92014866ccdSRaghu Vatsavayi sc->virtrptr = (u8 *)sc + offset;
921f21fb3edSRaghu Vatsavayi sc->dmarptr = dma_addr + offset;
922f21fb3edSRaghu Vatsavayi sc->rdatasize = rdatasize;
923f21fb3edSRaghu Vatsavayi sc->status_word = (u64 *)((u8 *)(sc->virtrptr) + rdatasize - 8);
924f21fb3edSRaghu Vatsavayi }
925f21fb3edSRaghu Vatsavayi
92614866ccdSRaghu Vatsavayi return sc;
927f21fb3edSRaghu Vatsavayi }
928 EXPORT_SYMBOL_GPL(octeon_alloc_soft_command);
929
octeon_free_soft_command(struct octeon_device * oct,struct octeon_soft_command * sc)930 void octeon_free_soft_command(struct octeon_device *oct,
931 struct octeon_soft_command *sc)
932 {
933 spin_lock_bh(&oct->sc_buf_pool.lock);
934
935 list_add_tail(&sc->node, &oct->sc_buf_pool.head);
936
937 atomic_dec(&oct->sc_buf_pool.alloc_buf_count);
938
939 spin_unlock_bh(&oct->sc_buf_pool.lock);
940 }
941 EXPORT_SYMBOL_GPL(octeon_free_soft_command);
942