1f21fb3edSRaghu Vatsavayi /********************************************************************** 2f21fb3edSRaghu Vatsavayi * Author: Cavium, Inc. 3f21fb3edSRaghu Vatsavayi * 4f21fb3edSRaghu Vatsavayi * Contact: support@cavium.com 5f21fb3edSRaghu Vatsavayi * Please include "LiquidIO" in the subject. 6f21fb3edSRaghu Vatsavayi * 7*50579d3dSRaghu Vatsavayi * Copyright (c) 2003-2016 Cavium, Inc. 8f21fb3edSRaghu Vatsavayi * 9f21fb3edSRaghu Vatsavayi * This file is free software; you can redistribute it and/or modify 10f21fb3edSRaghu Vatsavayi * it under the terms of the GNU General Public License, Version 2, as 11f21fb3edSRaghu Vatsavayi * published by the Free Software Foundation. 12f21fb3edSRaghu Vatsavayi * 13f21fb3edSRaghu Vatsavayi * This file is distributed in the hope that it will be useful, but 14f21fb3edSRaghu Vatsavayi * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty 15f21fb3edSRaghu Vatsavayi * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or 16*50579d3dSRaghu Vatsavayi * NONINFRINGEMENT. See the GNU General Public License for more details. 17*50579d3dSRaghu Vatsavayi ***********************************************************************/ 18f21fb3edSRaghu Vatsavayi /*! \file cn66xx_device.h 19f21fb3edSRaghu Vatsavayi * \brief Host Driver: Routines that perform CN66XX specific operations. 20f21fb3edSRaghu Vatsavayi */ 21f21fb3edSRaghu Vatsavayi 22f21fb3edSRaghu Vatsavayi #ifndef __CN66XX_DEVICE_H__ 23f21fb3edSRaghu Vatsavayi #define __CN66XX_DEVICE_H__ 24f21fb3edSRaghu Vatsavayi 25f21fb3edSRaghu Vatsavayi /* Register address and configuration for a CN6XXX devices. 26f21fb3edSRaghu Vatsavayi * If device specific changes need to be made then add a struct to include 27f21fb3edSRaghu Vatsavayi * device specific fields as shown in the commented section 28f21fb3edSRaghu Vatsavayi */ 29f21fb3edSRaghu Vatsavayi struct octeon_cn6xxx { 30f21fb3edSRaghu Vatsavayi /** PCI interrupt summary register */ 31f21fb3edSRaghu Vatsavayi u8 __iomem *intr_sum_reg64; 32f21fb3edSRaghu Vatsavayi 33f21fb3edSRaghu Vatsavayi /** PCI interrupt enable register */ 34f21fb3edSRaghu Vatsavayi u8 __iomem *intr_enb_reg64; 35f21fb3edSRaghu Vatsavayi 36f21fb3edSRaghu Vatsavayi /** The PCI interrupt mask used by interrupt handler */ 37f21fb3edSRaghu Vatsavayi u64 intr_mask64; 38f21fb3edSRaghu Vatsavayi 39f21fb3edSRaghu Vatsavayi struct octeon_config *conf; 40f21fb3edSRaghu Vatsavayi 41f21fb3edSRaghu Vatsavayi /* Example additional fields - not used currently 42f21fb3edSRaghu Vatsavayi * struct { 43f21fb3edSRaghu Vatsavayi * }cn6xyz; 44f21fb3edSRaghu Vatsavayi */ 45f21fb3edSRaghu Vatsavayi 46f21fb3edSRaghu Vatsavayi /* For the purpose of atomic access to interrupt enable reg */ 47f21fb3edSRaghu Vatsavayi spinlock_t lock_for_droq_int_enb_reg; 48f21fb3edSRaghu Vatsavayi 49f21fb3edSRaghu Vatsavayi }; 50f21fb3edSRaghu Vatsavayi 51f21fb3edSRaghu Vatsavayi enum octeon_pcie_mps { 52f21fb3edSRaghu Vatsavayi PCIE_MPS_DEFAULT = -1, /* Use the default setup by BIOS */ 53f21fb3edSRaghu Vatsavayi PCIE_MPS_128B = 0, 54f21fb3edSRaghu Vatsavayi PCIE_MPS_256B = 1 55f21fb3edSRaghu Vatsavayi }; 56f21fb3edSRaghu Vatsavayi 57f21fb3edSRaghu Vatsavayi enum octeon_pcie_mrrs { 58f21fb3edSRaghu Vatsavayi PCIE_MRRS_DEFAULT = -1, /* Use the default setup by BIOS */ 59f21fb3edSRaghu Vatsavayi PCIE_MRRS_128B = 0, 60f21fb3edSRaghu Vatsavayi PCIE_MRRS_256B = 1, 61f21fb3edSRaghu Vatsavayi PCIE_MRRS_512B = 2, 62f21fb3edSRaghu Vatsavayi PCIE_MRRS_1024B = 3, 63f21fb3edSRaghu Vatsavayi PCIE_MRRS_2048B = 4, 64f21fb3edSRaghu Vatsavayi PCIE_MRRS_4096B = 5 65f21fb3edSRaghu Vatsavayi }; 66f21fb3edSRaghu Vatsavayi 67f21fb3edSRaghu Vatsavayi /* Common functions for 66xx and 68xx */ 68f21fb3edSRaghu Vatsavayi int lio_cn6xxx_soft_reset(struct octeon_device *oct); 69f21fb3edSRaghu Vatsavayi void lio_cn6xxx_enable_error_reporting(struct octeon_device *oct); 70f21fb3edSRaghu Vatsavayi void lio_cn6xxx_setup_pcie_mps(struct octeon_device *oct, 71f21fb3edSRaghu Vatsavayi enum octeon_pcie_mps mps); 72f21fb3edSRaghu Vatsavayi void lio_cn6xxx_setup_pcie_mrrs(struct octeon_device *oct, 73f21fb3edSRaghu Vatsavayi enum octeon_pcie_mrrs mrrs); 74f21fb3edSRaghu Vatsavayi void lio_cn6xxx_setup_global_input_regs(struct octeon_device *oct); 75f21fb3edSRaghu Vatsavayi void lio_cn6xxx_setup_global_output_regs(struct octeon_device *oct); 76f21fb3edSRaghu Vatsavayi void lio_cn6xxx_setup_iq_regs(struct octeon_device *oct, u32 iq_no); 77f21fb3edSRaghu Vatsavayi void lio_cn6xxx_setup_oq_regs(struct octeon_device *oct, u32 oq_no); 781b7c55c4SRaghu Vatsavayi int lio_cn6xxx_enable_io_queues(struct octeon_device *oct); 79f21fb3edSRaghu Vatsavayi void lio_cn6xxx_disable_io_queues(struct octeon_device *oct); 80f21fb3edSRaghu Vatsavayi irqreturn_t lio_cn6xxx_process_interrupt_regs(void *dev); 81f21fb3edSRaghu Vatsavayi void lio_cn6xxx_bar1_idx_setup(struct octeon_device *oct, u64 core_addr, 82f21fb3edSRaghu Vatsavayi u32 idx, int valid); 83f21fb3edSRaghu Vatsavayi void lio_cn6xxx_bar1_idx_write(struct octeon_device *oct, u32 idx, u32 mask); 84f21fb3edSRaghu Vatsavayi u32 lio_cn6xxx_bar1_idx_read(struct octeon_device *oct, u32 idx); 85f21fb3edSRaghu Vatsavayi u32 869a96bde4SRaghu Vatsavayi lio_cn6xxx_update_read_index(struct octeon_instr_queue *iq); 875b07aee1SRaghu Vatsavayi void lio_cn6xxx_enable_interrupt(struct octeon_device *oct, u8 unused); 885b07aee1SRaghu Vatsavayi void lio_cn6xxx_disable_interrupt(struct octeon_device *oct, u8 unused); 89f21fb3edSRaghu Vatsavayi void cn6xxx_get_pcie_qlmport(struct octeon_device *oct); 90f21fb3edSRaghu Vatsavayi void lio_cn6xxx_setup_reg_address(struct octeon_device *oct, void *chip, 91f21fb3edSRaghu Vatsavayi struct octeon_reg_list *reg_list); 92f21fb3edSRaghu Vatsavayi u32 lio_cn6xxx_coprocessor_clock(struct octeon_device *oct); 93f21fb3edSRaghu Vatsavayi u32 lio_cn6xxx_get_oq_ticks(struct octeon_device *oct, u32 time_intr_in_us); 94763185a3SRaghu Vatsavayi int lio_setup_cn66xx_octeon_device(struct octeon_device *oct); 95f21fb3edSRaghu Vatsavayi int lio_validate_cn6xxx_config_info(struct octeon_device *oct, 96763185a3SRaghu Vatsavayi struct octeon_config *conf6xxx); 97f21fb3edSRaghu Vatsavayi 98f21fb3edSRaghu Vatsavayi #endif 99