152fa7bf9SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 26849c6b3SRasesh Mody /* 32732ba56SRasesh Mody * Linux network driver for QLogic BR-series Converged Network Adapter. 46849c6b3SRasesh Mody */ 56849c6b3SRasesh Mody /* 62732ba56SRasesh Mody * Copyright (c) 2005-2014 Brocade Communications Systems, Inc. 72732ba56SRasesh Mody * Copyright (c) 2014-2015 QLogic Corporation 86849c6b3SRasesh Mody * All rights reserved 92732ba56SRasesh Mody * www.qlogic.com 106849c6b3SRasesh Mody */ 116849c6b3SRasesh Mody 121aa8b471SBen Hutchings /* File for interrupt macros and functions */ 136849c6b3SRasesh Mody 146849c6b3SRasesh Mody #ifndef __BNA_HW_DEFS_H__ 156849c6b3SRasesh Mody #define __BNA_HW_DEFS_H__ 166849c6b3SRasesh Mody 176849c6b3SRasesh Mody #include "bfi_reg.h" 186849c6b3SRasesh Mody 191aa8b471SBen Hutchings /* SW imposed limits */ 201aa8b471SBen Hutchings 21761fab37SRasesh Mody #define BFI_ENET_DEF_TXQ 1 22761fab37SRasesh Mody #define BFI_ENET_DEF_RXP 1 23761fab37SRasesh Mody #define BFI_ENET_DEF_UCAM 1 24761fab37SRasesh Mody #define BFI_ENET_DEF_RITSZ 1 256849c6b3SRasesh Mody 266849c6b3SRasesh Mody #define BFI_ENET_MAX_MCAM 256 276849c6b3SRasesh Mody 286849c6b3SRasesh Mody #define BFI_INVALID_RID -1 296849c6b3SRasesh Mody 306849c6b3SRasesh Mody #define BFI_IBIDX_SIZE 4 316849c6b3SRasesh Mody 326849c6b3SRasesh Mody #define BFI_VLAN_WORD_SHIFT 5 /* 32 bits */ 336849c6b3SRasesh Mody #define BFI_VLAN_WORD_MASK 0x1F 346849c6b3SRasesh Mody #define BFI_VLAN_BLOCK_SHIFT 9 /* 512 bits */ 356849c6b3SRasesh Mody #define BFI_VLAN_BMASK_ALL 0xFF 366849c6b3SRasesh Mody 376849c6b3SRasesh Mody #define BFI_COALESCING_TIMER_UNIT 5 /* 5us */ 386849c6b3SRasesh Mody #define BFI_MAX_COALESCING_TIMEO 0xFF /* in 5us units */ 396849c6b3SRasesh Mody #define BFI_MAX_INTERPKT_COUNT 0xFF 406849c6b3SRasesh Mody #define BFI_MAX_INTERPKT_TIMEO 0xF /* in 0.5us units */ 416849c6b3SRasesh Mody #define BFI_TX_COALESCING_TIMEO 20 /* 20 * 5 = 100us */ 42d3f92aecSRasesh Mody #define BFI_TX_INTERPKT_COUNT 12 /* Pkt Cnt = 12 */ 43d3f92aecSRasesh Mody #define BFI_TX_INTERPKT_TIMEO 15 /* 15 * 0.5 = 7.5us */ 446849c6b3SRasesh Mody #define BFI_RX_COALESCING_TIMEO 12 /* 12 * 5 = 60us */ 456849c6b3SRasesh Mody #define BFI_RX_INTERPKT_COUNT 6 /* Pkt Cnt = 6 */ 466849c6b3SRasesh Mody #define BFI_RX_INTERPKT_TIMEO 3 /* 3 * 0.5 = 1.5us */ 476849c6b3SRasesh Mody 486849c6b3SRasesh Mody #define BFI_TXQ_WI_SIZE 64 /* bytes */ 496849c6b3SRasesh Mody #define BFI_RXQ_WI_SIZE 8 /* bytes */ 506849c6b3SRasesh Mody #define BFI_CQ_WI_SIZE 16 /* bytes */ 516849c6b3SRasesh Mody #define BFI_TX_MAX_WRR_QUOTA 0xFFF 526849c6b3SRasesh Mody 536849c6b3SRasesh Mody #define BFI_TX_MAX_VECTORS_PER_WI 4 546849c6b3SRasesh Mody #define BFI_TX_MAX_VECTORS_PER_PKT 0xFF 556849c6b3SRasesh Mody #define BFI_TX_MAX_DATA_PER_VECTOR 0xFFFF 566849c6b3SRasesh Mody #define BFI_TX_MAX_DATA_PER_PKT 0xFFFFFF 576849c6b3SRasesh Mody 586849c6b3SRasesh Mody /* Small Q buffer size */ 596849c6b3SRasesh Mody #define BFI_SMALL_RXBUF_SIZE 128 606849c6b3SRasesh Mody 616849c6b3SRasesh Mody #define BFI_TX_MAX_PRIO 8 626849c6b3SRasesh Mody #define BFI_TX_PRIO_MAP_ALL 0xFF 636849c6b3SRasesh Mody 646849c6b3SRasesh Mody /* 656849c6b3SRasesh Mody * 666849c6b3SRasesh Mody * Register definitions and macros 676849c6b3SRasesh Mody * 686849c6b3SRasesh Mody */ 696849c6b3SRasesh Mody 706849c6b3SRasesh Mody #define BNA_PCI_REG_CT_ADDRSZ (0x40000) 716849c6b3SRasesh Mody 726849c6b3SRasesh Mody #define ct_reg_addr_init(_bna, _pcidev) \ 736849c6b3SRasesh Mody { \ 746849c6b3SRasesh Mody struct bna_reg_offset reg_offset[] = \ 756849c6b3SRasesh Mody {{HOSTFN0_INT_STATUS, HOSTFN0_INT_MSK}, \ 766849c6b3SRasesh Mody {HOSTFN1_INT_STATUS, HOSTFN1_INT_MSK}, \ 776849c6b3SRasesh Mody {HOSTFN2_INT_STATUS, HOSTFN2_INT_MSK}, \ 786849c6b3SRasesh Mody {HOSTFN3_INT_STATUS, HOSTFN3_INT_MSK} }; \ 796849c6b3SRasesh Mody \ 806849c6b3SRasesh Mody (_bna)->regs.fn_int_status = (_pcidev)->pci_bar_kva + \ 816849c6b3SRasesh Mody reg_offset[(_pcidev)->pci_func].fn_int_status;\ 826849c6b3SRasesh Mody (_bna)->regs.fn_int_mask = (_pcidev)->pci_bar_kva + \ 836849c6b3SRasesh Mody reg_offset[(_pcidev)->pci_func].fn_int_mask;\ 846849c6b3SRasesh Mody } 856849c6b3SRasesh Mody 866849c6b3SRasesh Mody #define ct_bit_defn_init(_bna, _pcidev) \ 876849c6b3SRasesh Mody { \ 886849c6b3SRasesh Mody (_bna)->bits.mbox_status_bits = (__HFN_INT_MBOX_LPU0 | \ 896849c6b3SRasesh Mody __HFN_INT_MBOX_LPU1); \ 906849c6b3SRasesh Mody (_bna)->bits.mbox_mask_bits = (__HFN_INT_MBOX_LPU0 | \ 916849c6b3SRasesh Mody __HFN_INT_MBOX_LPU1); \ 926849c6b3SRasesh Mody (_bna)->bits.error_status_bits = (__HFN_INT_ERR_MASK); \ 936849c6b3SRasesh Mody (_bna)->bits.error_mask_bits = (__HFN_INT_ERR_MASK); \ 946849c6b3SRasesh Mody (_bna)->bits.halt_status_bits = __HFN_INT_LL_HALT; \ 953caa1e95SRasesh Mody (_bna)->bits.halt_mask_bits = __HFN_INT_LL_HALT; \ 966849c6b3SRasesh Mody } 976849c6b3SRasesh Mody 986849c6b3SRasesh Mody #define ct2_reg_addr_init(_bna, _pcidev) \ 996849c6b3SRasesh Mody { \ 1006849c6b3SRasesh Mody (_bna)->regs.fn_int_status = (_pcidev)->pci_bar_kva + \ 1016849c6b3SRasesh Mody CT2_HOSTFN_INT_STATUS; \ 1026849c6b3SRasesh Mody (_bna)->regs.fn_int_mask = (_pcidev)->pci_bar_kva + \ 1036849c6b3SRasesh Mody CT2_HOSTFN_INTR_MASK; \ 1046849c6b3SRasesh Mody } 1056849c6b3SRasesh Mody 1066849c6b3SRasesh Mody #define ct2_bit_defn_init(_bna, _pcidev) \ 1076849c6b3SRasesh Mody { \ 1086849c6b3SRasesh Mody (_bna)->bits.mbox_status_bits = (__HFN_INT_MBOX_LPU0_CT2 | \ 1096849c6b3SRasesh Mody __HFN_INT_MBOX_LPU1_CT2); \ 1106849c6b3SRasesh Mody (_bna)->bits.mbox_mask_bits = (__HFN_INT_MBOX_LPU0_CT2 | \ 1116849c6b3SRasesh Mody __HFN_INT_MBOX_LPU1_CT2); \ 1126849c6b3SRasesh Mody (_bna)->bits.error_status_bits = (__HFN_INT_ERR_MASK_CT2); \ 1136849c6b3SRasesh Mody (_bna)->bits.error_mask_bits = (__HFN_INT_ERR_MASK_CT2); \ 1146849c6b3SRasesh Mody (_bna)->bits.halt_status_bits = __HFN_INT_CPQ_HALT_CT2; \ 1156849c6b3SRasesh Mody (_bna)->bits.halt_mask_bits = __HFN_INT_CPQ_HALT_CT2; \ 1166849c6b3SRasesh Mody } 1176849c6b3SRasesh Mody 1186849c6b3SRasesh Mody #define bna_reg_addr_init(_bna, _pcidev) \ 1196849c6b3SRasesh Mody { \ 1206849c6b3SRasesh Mody switch ((_pcidev)->device_id) { \ 1216849c6b3SRasesh Mody case PCI_DEVICE_ID_BROCADE_CT: \ 1226849c6b3SRasesh Mody ct_reg_addr_init((_bna), (_pcidev)); \ 1236849c6b3SRasesh Mody ct_bit_defn_init((_bna), (_pcidev)); \ 1246849c6b3SRasesh Mody break; \ 125586b2816SRasesh Mody case BFA_PCI_DEVICE_ID_CT2: \ 126586b2816SRasesh Mody ct2_reg_addr_init((_bna), (_pcidev)); \ 127586b2816SRasesh Mody ct2_bit_defn_init((_bna), (_pcidev)); \ 128586b2816SRasesh Mody break; \ 1296849c6b3SRasesh Mody } \ 1306849c6b3SRasesh Mody } 1316849c6b3SRasesh Mody 1326849c6b3SRasesh Mody #define bna_port_id_get(_bna) ((_bna)->ioceth.ioc.port_id) 1331aa8b471SBen Hutchings 1341aa8b471SBen Hutchings /* Interrupt related bits, flags and macros */ 1356849c6b3SRasesh Mody 1366849c6b3SRasesh Mody #define IB_STATUS_BITS 0x0000ffff 1376849c6b3SRasesh Mody 1386849c6b3SRasesh Mody #define BNA_IS_MBOX_INTR(_bna, _intr_status) \ 1396849c6b3SRasesh Mody ((_intr_status) & (_bna)->bits.mbox_status_bits) 1406849c6b3SRasesh Mody 1416849c6b3SRasesh Mody #define BNA_IS_HALT_INTR(_bna, _intr_status) \ 1426849c6b3SRasesh Mody ((_intr_status) & (_bna)->bits.halt_status_bits) 1436849c6b3SRasesh Mody 1446849c6b3SRasesh Mody #define BNA_IS_ERR_INTR(_bna, _intr_status) \ 1456849c6b3SRasesh Mody ((_intr_status) & (_bna)->bits.error_status_bits) 1466849c6b3SRasesh Mody 1476849c6b3SRasesh Mody #define BNA_IS_MBOX_ERR_INTR(_bna, _intr_status) \ 1486849c6b3SRasesh Mody (BNA_IS_MBOX_INTR(_bna, _intr_status) | \ 1496849c6b3SRasesh Mody BNA_IS_ERR_INTR(_bna, _intr_status)) 1506849c6b3SRasesh Mody 1516849c6b3SRasesh Mody #define BNA_IS_INTX_DATA_INTR(_intr_status) \ 1526849c6b3SRasesh Mody ((_intr_status) & IB_STATUS_BITS) 1536849c6b3SRasesh Mody 1546849c6b3SRasesh Mody #define bna_halt_clear(_bna) \ 1556849c6b3SRasesh Mody do { \ 1566849c6b3SRasesh Mody u32 init_halt; \ 1576849c6b3SRasesh Mody init_halt = readl((_bna)->ioceth.ioc.ioc_regs.ll_halt); \ 1586849c6b3SRasesh Mody init_halt &= ~__FW_INIT_HALT_P; \ 1596849c6b3SRasesh Mody writel(init_halt, (_bna)->ioceth.ioc.ioc_regs.ll_halt); \ 1606849c6b3SRasesh Mody init_halt = readl((_bna)->ioceth.ioc.ioc_regs.ll_halt); \ 1616849c6b3SRasesh Mody } while (0) 1626849c6b3SRasesh Mody 1636849c6b3SRasesh Mody #define bna_intx_disable(_bna, _cur_mask) \ 1646849c6b3SRasesh Mody { \ 1656849c6b3SRasesh Mody (_cur_mask) = readl((_bna)->regs.fn_int_mask); \ 1666849c6b3SRasesh Mody writel(0xffffffff, (_bna)->regs.fn_int_mask); \ 1676849c6b3SRasesh Mody } 1686849c6b3SRasesh Mody 1696849c6b3SRasesh Mody #define bna_intx_enable(bna, new_mask) \ 1706849c6b3SRasesh Mody writel((new_mask), (bna)->regs.fn_int_mask) 1716849c6b3SRasesh Mody #define bna_mbox_intr_disable(bna) \ 1726849c6b3SRasesh Mody do { \ 1736849c6b3SRasesh Mody u32 mask; \ 1746849c6b3SRasesh Mody mask = readl((bna)->regs.fn_int_mask); \ 1756849c6b3SRasesh Mody writel((mask | (bna)->bits.mbox_mask_bits | \ 1766849c6b3SRasesh Mody (bna)->bits.error_mask_bits), (bna)->regs.fn_int_mask); \ 1776849c6b3SRasesh Mody mask = readl((bna)->regs.fn_int_mask); \ 1786849c6b3SRasesh Mody } while (0) 1796849c6b3SRasesh Mody 1806849c6b3SRasesh Mody #define bna_mbox_intr_enable(bna) \ 1816849c6b3SRasesh Mody do { \ 1826849c6b3SRasesh Mody u32 mask; \ 1836849c6b3SRasesh Mody mask = readl((bna)->regs.fn_int_mask); \ 1846849c6b3SRasesh Mody writel((mask & ~((bna)->bits.mbox_mask_bits | \ 1856849c6b3SRasesh Mody (bna)->bits.error_mask_bits)), (bna)->regs.fn_int_mask);\ 1866849c6b3SRasesh Mody mask = readl((bna)->regs.fn_int_mask); \ 1876849c6b3SRasesh Mody } while (0) 1886849c6b3SRasesh Mody 1896849c6b3SRasesh Mody #define bna_intr_status_get(_bna, _status) \ 1906849c6b3SRasesh Mody { \ 1916849c6b3SRasesh Mody (_status) = readl((_bna)->regs.fn_int_status); \ 1926849c6b3SRasesh Mody if (_status) { \ 1936849c6b3SRasesh Mody writel(((_status) & ~(_bna)->bits.mbox_status_bits), \ 1946849c6b3SRasesh Mody (_bna)->regs.fn_int_status); \ 1956849c6b3SRasesh Mody } \ 1966849c6b3SRasesh Mody } 1976849c6b3SRasesh Mody 1986849c6b3SRasesh Mody /* 1996849c6b3SRasesh Mody * MAX ACK EVENTS : No. of acks that can be accumulated in driver, 2006849c6b3SRasesh Mody * before acking to h/w. The no. of bits is 16 in the doorbell register, 2016849c6b3SRasesh Mody * however we keep this limited to 15 bits. 2026849c6b3SRasesh Mody * This is because around the edge of 64K boundary (16 bits), one 2036849c6b3SRasesh Mody * single poll can make the accumulated ACK counter cross the 64K boundary, 2046849c6b3SRasesh Mody * causing problems, when we try to ack with a value greater than 64K. 2056849c6b3SRasesh Mody * 15 bits (32K) should be large enough to accumulate, anyways, and the max. 2066849c6b3SRasesh Mody * acked events to h/w can be (32K + max poll weight) (currently 64). 2076849c6b3SRasesh Mody */ 2081a50691aSIvan Vecera #define BNA_IB_MAX_ACK_EVENTS BIT(15) 2096849c6b3SRasesh Mody 2106849c6b3SRasesh Mody /* These macros build the data portion of the TxQ/RxQ doorbell */ 2116849c6b3SRasesh Mody #define BNA_DOORBELL_Q_PRD_IDX(_pi) (0x80000000 | (_pi)) 2126849c6b3SRasesh Mody #define BNA_DOORBELL_Q_STOP (0x40000000) 2136849c6b3SRasesh Mody 2146849c6b3SRasesh Mody /* These macros build the data portion of the IB doorbell */ 2156849c6b3SRasesh Mody #define BNA_DOORBELL_IB_INT_ACK(_timeout, _events) \ 2166849c6b3SRasesh Mody (0x80000000 | ((_timeout) << 16) | (_events)) 2176849c6b3SRasesh Mody #define BNA_DOORBELL_IB_INT_DISABLE (0x40000000) 2186849c6b3SRasesh Mody 2196849c6b3SRasesh Mody /* Set the coalescing timer for the given ib */ 2206849c6b3SRasesh Mody #define bna_ib_coalescing_timer_set(_i_dbell, _cls_timer) \ 221*0911d463STom Rix ((_i_dbell)->doorbell_ack = BNA_DOORBELL_IB_INT_ACK((_cls_timer), 0)) 2226849c6b3SRasesh Mody 2236849c6b3SRasesh Mody /* Acks 'events' # of events for a given ib while disabling interrupts */ 2246849c6b3SRasesh Mody #define bna_ib_ack_disable_irq(_i_dbell, _events) \ 2256849c6b3SRasesh Mody (writel(BNA_DOORBELL_IB_INT_ACK(0, (_events)), \ 226*0911d463STom Rix (_i_dbell)->doorbell_addr)) 2276849c6b3SRasesh Mody 2286849c6b3SRasesh Mody /* Acks 'events' # of events for a given ib */ 2296849c6b3SRasesh Mody #define bna_ib_ack(_i_dbell, _events) \ 2306849c6b3SRasesh Mody (writel(((_i_dbell)->doorbell_ack | (_events)), \ 231*0911d463STom Rix (_i_dbell)->doorbell_addr)) 2326849c6b3SRasesh Mody 2336849c6b3SRasesh Mody #define bna_ib_start(_bna, _ib, _is_regular) \ 2346849c6b3SRasesh Mody { \ 2356849c6b3SRasesh Mody u32 intx_mask; \ 2366849c6b3SRasesh Mody struct bna_ib *ib = _ib; \ 2376849c6b3SRasesh Mody if ((ib->intr_type == BNA_INTR_T_INTX)) { \ 2386849c6b3SRasesh Mody bna_intx_disable((_bna), intx_mask); \ 2396849c6b3SRasesh Mody intx_mask &= ~(ib->intr_vector); \ 2406849c6b3SRasesh Mody bna_intx_enable((_bna), intx_mask); \ 2416849c6b3SRasesh Mody } \ 2426849c6b3SRasesh Mody bna_ib_coalescing_timer_set(&ib->door_bell, \ 2436849c6b3SRasesh Mody ib->coalescing_timeo); \ 2446849c6b3SRasesh Mody if (_is_regular) \ 2456849c6b3SRasesh Mody bna_ib_ack(&ib->door_bell, 0); \ 2466849c6b3SRasesh Mody } 2476849c6b3SRasesh Mody 2486849c6b3SRasesh Mody #define bna_ib_stop(_bna, _ib) \ 2496849c6b3SRasesh Mody { \ 2506849c6b3SRasesh Mody u32 intx_mask; \ 2516849c6b3SRasesh Mody struct bna_ib *ib = _ib; \ 2526849c6b3SRasesh Mody writel(BNA_DOORBELL_IB_INT_DISABLE, \ 2536849c6b3SRasesh Mody ib->door_bell.doorbell_addr); \ 2546849c6b3SRasesh Mody if (ib->intr_type == BNA_INTR_T_INTX) { \ 2556849c6b3SRasesh Mody bna_intx_disable((_bna), intx_mask); \ 2566849c6b3SRasesh Mody intx_mask |= ib->intr_vector; \ 2576849c6b3SRasesh Mody bna_intx_enable((_bna), intx_mask); \ 2586849c6b3SRasesh Mody } \ 2596849c6b3SRasesh Mody } 2606849c6b3SRasesh Mody 2616849c6b3SRasesh Mody #define bna_txq_prod_indx_doorbell(_tcb) \ 2626849c6b3SRasesh Mody (writel(BNA_DOORBELL_Q_PRD_IDX((_tcb)->producer_index), \ 263*0911d463STom Rix (_tcb)->q_dbell)) 2646849c6b3SRasesh Mody 2656849c6b3SRasesh Mody #define bna_rxq_prod_indx_doorbell(_rcb) \ 2666849c6b3SRasesh Mody (writel(BNA_DOORBELL_Q_PRD_IDX((_rcb)->producer_index), \ 267*0911d463STom Rix (_rcb)->q_dbell)) 2686849c6b3SRasesh Mody 2691aa8b471SBen Hutchings /* TxQ, RxQ, CQ related bits, offsets, macros */ 2706849c6b3SRasesh Mody 2716849c6b3SRasesh Mody /* TxQ Entry Opcodes */ 2726849c6b3SRasesh Mody #define BNA_TXQ_WI_SEND (0x402) /* Single Frame Transmission */ 2736849c6b3SRasesh Mody #define BNA_TXQ_WI_SEND_LSO (0x403) /* Multi-Frame Transmission */ 2746849c6b3SRasesh Mody #define BNA_TXQ_WI_EXTENSION (0x104) /* Extension WI */ 2756849c6b3SRasesh Mody 2766849c6b3SRasesh Mody /* TxQ Entry Control Flags */ 2771a50691aSIvan Vecera #define BNA_TXQ_WI_CF_FCOE_CRC BIT(8) 2781a50691aSIvan Vecera #define BNA_TXQ_WI_CF_IPID_MODE BIT(5) 2791a50691aSIvan Vecera #define BNA_TXQ_WI_CF_INS_PRIO BIT(4) 2801a50691aSIvan Vecera #define BNA_TXQ_WI_CF_INS_VLAN BIT(3) 2811a50691aSIvan Vecera #define BNA_TXQ_WI_CF_UDP_CKSUM BIT(2) 2821a50691aSIvan Vecera #define BNA_TXQ_WI_CF_TCP_CKSUM BIT(1) 2831a50691aSIvan Vecera #define BNA_TXQ_WI_CF_IP_CKSUM BIT(0) 2846849c6b3SRasesh Mody 2856849c6b3SRasesh Mody #define BNA_TXQ_WI_L4_HDR_N_OFFSET(_hdr_size, _offset) \ 2866849c6b3SRasesh Mody (((_hdr_size) << 10) | ((_offset) & 0x3FF)) 2876849c6b3SRasesh Mody 2886849c6b3SRasesh Mody /* 2896849c6b3SRasesh Mody * Completion Q defines 2906849c6b3SRasesh Mody */ 2916849c6b3SRasesh Mody /* CQ Entry Flags */ 2921a50691aSIvan Vecera #define BNA_CQ_EF_MAC_ERROR BIT(0) 2931a50691aSIvan Vecera #define BNA_CQ_EF_FCS_ERROR BIT(1) 2941a50691aSIvan Vecera #define BNA_CQ_EF_TOO_LONG BIT(2) 2951a50691aSIvan Vecera #define BNA_CQ_EF_FC_CRC_OK BIT(3) 2966849c6b3SRasesh Mody 2971a50691aSIvan Vecera #define BNA_CQ_EF_RSVD1 BIT(4) 2981a50691aSIvan Vecera #define BNA_CQ_EF_L4_CKSUM_OK BIT(5) 2991a50691aSIvan Vecera #define BNA_CQ_EF_L3_CKSUM_OK BIT(6) 3001a50691aSIvan Vecera #define BNA_CQ_EF_HDS_HEADER BIT(7) 3016849c6b3SRasesh Mody 3021a50691aSIvan Vecera #define BNA_CQ_EF_UDP BIT(8) 3031a50691aSIvan Vecera #define BNA_CQ_EF_TCP BIT(9) 3041a50691aSIvan Vecera #define BNA_CQ_EF_IP_OPTIONS BIT(10) 3051a50691aSIvan Vecera #define BNA_CQ_EF_IPV6 BIT(11) 3066849c6b3SRasesh Mody 3071a50691aSIvan Vecera #define BNA_CQ_EF_IPV4 BIT(12) 3081a50691aSIvan Vecera #define BNA_CQ_EF_VLAN BIT(13) 3091a50691aSIvan Vecera #define BNA_CQ_EF_RSS BIT(14) 3101a50691aSIvan Vecera #define BNA_CQ_EF_RSVD2 BIT(15) 3116849c6b3SRasesh Mody 3121a50691aSIvan Vecera #define BNA_CQ_EF_MCAST_MATCH BIT(16) 3131a50691aSIvan Vecera #define BNA_CQ_EF_MCAST BIT(17) 3141a50691aSIvan Vecera #define BNA_CQ_EF_BCAST BIT(18) 3151a50691aSIvan Vecera #define BNA_CQ_EF_REMOTE BIT(19) 3166849c6b3SRasesh Mody 3171a50691aSIvan Vecera #define BNA_CQ_EF_LOCAL BIT(20) 318e29aa339SRasesh Mody /* CAT2 ASIC does not use bit 21 as per the SPEC. 319e29aa339SRasesh Mody * Bit 31 is set in every end of frame completion 320e29aa339SRasesh Mody */ 3211a50691aSIvan Vecera #define BNA_CQ_EF_EOP BIT(31) 3226849c6b3SRasesh Mody 3231aa8b471SBen Hutchings /* Data structures */ 3246849c6b3SRasesh Mody 3256849c6b3SRasesh Mody struct bna_reg_offset { 3266849c6b3SRasesh Mody u32 fn_int_status; 3276849c6b3SRasesh Mody u32 fn_int_mask; 3286849c6b3SRasesh Mody }; 3296849c6b3SRasesh Mody 3306849c6b3SRasesh Mody struct bna_bit_defn { 3316849c6b3SRasesh Mody u32 mbox_status_bits; 3326849c6b3SRasesh Mody u32 mbox_mask_bits; 3336849c6b3SRasesh Mody u32 error_status_bits; 3346849c6b3SRasesh Mody u32 error_mask_bits; 3356849c6b3SRasesh Mody u32 halt_status_bits; 3366849c6b3SRasesh Mody u32 halt_mask_bits; 3376849c6b3SRasesh Mody }; 3386849c6b3SRasesh Mody 3396849c6b3SRasesh Mody struct bna_reg { 3406849c6b3SRasesh Mody void __iomem *fn_int_status; 3416849c6b3SRasesh Mody void __iomem *fn_int_mask; 3426849c6b3SRasesh Mody }; 3436849c6b3SRasesh Mody 3446849c6b3SRasesh Mody /* TxQ Vector (a.k.a. Tx-Buffer Descriptor) */ 3456849c6b3SRasesh Mody struct bna_dma_addr { 3466849c6b3SRasesh Mody u32 msb; 3476849c6b3SRasesh Mody u32 lsb; 3486849c6b3SRasesh Mody }; 3496849c6b3SRasesh Mody 3506849c6b3SRasesh Mody struct bna_txq_wi_vector { 3516849c6b3SRasesh Mody u16 reserved; 3526849c6b3SRasesh Mody u16 length; /* Only 14 LSB are valid */ 3536849c6b3SRasesh Mody struct bna_dma_addr host_addr; /* Tx-Buf DMA addr */ 3546849c6b3SRasesh Mody }; 3556849c6b3SRasesh Mody 3561aa8b471SBen Hutchings /* TxQ Entry Structure 3576849c6b3SRasesh Mody * 358dbedd44eSJoe Perches * BEWARE: Load values into this structure with correct endianness. 3596849c6b3SRasesh Mody */ 3606849c6b3SRasesh Mody struct bna_txq_entry { 3616849c6b3SRasesh Mody union { 3626849c6b3SRasesh Mody struct { 3636849c6b3SRasesh Mody u8 reserved; 3646849c6b3SRasesh Mody u8 num_vectors; /* number of vectors present */ 3656849c6b3SRasesh Mody u16 opcode; /* Either */ 3666849c6b3SRasesh Mody /* BNA_TXQ_WI_SEND or */ 3676849c6b3SRasesh Mody /* BNA_TXQ_WI_SEND_LSO */ 3686849c6b3SRasesh Mody u16 flags; /* OR of all the flags */ 3696849c6b3SRasesh Mody u16 l4_hdr_size_n_offset; 3706849c6b3SRasesh Mody u16 vlan_tag; 3716849c6b3SRasesh Mody u16 lso_mss; /* Only 14 LSB are valid */ 3726849c6b3SRasesh Mody u32 frame_length; /* Only 24 LSB are valid */ 3736849c6b3SRasesh Mody } wi; 3746849c6b3SRasesh Mody 3756849c6b3SRasesh Mody struct { 3766849c6b3SRasesh Mody u16 reserved; 3776849c6b3SRasesh Mody u16 opcode; /* Must be */ 3786849c6b3SRasesh Mody /* BNA_TXQ_WI_EXTENSION */ 3796849c6b3SRasesh Mody u32 reserved2[3]; /* Place holder for */ 3806849c6b3SRasesh Mody /* removed vector (12 bytes) */ 3816849c6b3SRasesh Mody } wi_ext; 3826849c6b3SRasesh Mody } hdr; 3836849c6b3SRasesh Mody struct bna_txq_wi_vector vector[4]; 3846849c6b3SRasesh Mody }; 3856849c6b3SRasesh Mody 3866849c6b3SRasesh Mody /* RxQ Entry Structure */ 3876849c6b3SRasesh Mody struct bna_rxq_entry { /* Rx-Buffer */ 3886849c6b3SRasesh Mody struct bna_dma_addr host_addr; /* Rx-Buffer DMA address */ 3896849c6b3SRasesh Mody }; 3906849c6b3SRasesh Mody 3916849c6b3SRasesh Mody /* CQ Entry Structure */ 3926849c6b3SRasesh Mody struct bna_cq_entry { 3936849c6b3SRasesh Mody u32 flags; 3946849c6b3SRasesh Mody u16 vlan_tag; 3956849c6b3SRasesh Mody u16 length; 3966849c6b3SRasesh Mody u32 rss_hash; 3976849c6b3SRasesh Mody u8 valid; 3986849c6b3SRasesh Mody u8 reserved1; 3996849c6b3SRasesh Mody u8 reserved2; 4006849c6b3SRasesh Mody u8 rxq_id; 4016849c6b3SRasesh Mody }; 4026849c6b3SRasesh Mody 4036849c6b3SRasesh Mody #endif /* __BNA_HW_DEFS_H__ */ 404