1f844a0eaSJeff Kirsher /* 2f844a0eaSJeff Kirsher * Linux network driver for Brocade Converged Network Adapter. 3f844a0eaSJeff Kirsher * 4f844a0eaSJeff Kirsher * This program is free software; you can redistribute it and/or modify it 5f844a0eaSJeff Kirsher * under the terms of the GNU General Public License (GPL) Version 2 as 6f844a0eaSJeff Kirsher * published by the Free Software Foundation 7f844a0eaSJeff Kirsher * 8f844a0eaSJeff Kirsher * This program is distributed in the hope that it will be useful, but 9f844a0eaSJeff Kirsher * WITHOUT ANY WARRANTY; without even the implied warranty of 10f844a0eaSJeff Kirsher * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 11f844a0eaSJeff Kirsher * General Public License for more details. 12f844a0eaSJeff Kirsher */ 13f844a0eaSJeff Kirsher /* 14f844a0eaSJeff Kirsher * Copyright (c) 2005-2010 Brocade Communications Systems, Inc. 15f844a0eaSJeff Kirsher * All rights reserved 16f844a0eaSJeff Kirsher * www.brocade.com 17f844a0eaSJeff Kirsher */ 18f844a0eaSJeff Kirsher #ifndef __BFI_H__ 19f844a0eaSJeff Kirsher #define __BFI_H__ 20f844a0eaSJeff Kirsher 21f844a0eaSJeff Kirsher #include "bfa_defs.h" 22f844a0eaSJeff Kirsher 23f844a0eaSJeff Kirsher #pragma pack(1) 24f844a0eaSJeff Kirsher 251aa8b471SBen Hutchings /* BFI FW image type */ 26f844a0eaSJeff Kirsher #define BFI_FLASH_CHUNK_SZ 256 /*!< Flash chunk size */ 27f844a0eaSJeff Kirsher #define BFI_FLASH_CHUNK_SZ_WORDS (BFI_FLASH_CHUNK_SZ/sizeof(u32)) 28*c107ba17SRasesh Mody #define BFI_FLASH_IMAGE_SZ 0x100000 29f844a0eaSJeff Kirsher 301aa8b471SBen Hutchings /* Msg header common to all msgs */ 31f844a0eaSJeff Kirsher struct bfi_mhdr { 32f844a0eaSJeff Kirsher u8 msg_class; /*!< @ref enum bfi_mclass */ 33f844a0eaSJeff Kirsher u8 msg_id; /*!< msg opcode with in the class */ 34f844a0eaSJeff Kirsher union { 35f844a0eaSJeff Kirsher struct { 36078086f3SRasesh Mody u8 qid; 37078086f3SRasesh Mody u8 fn_lpu; /*!< msg destination */ 38f844a0eaSJeff Kirsher } h2i; 39f844a0eaSJeff Kirsher u16 i2htok; /*!< token in msgs to host */ 40f844a0eaSJeff Kirsher } mtag; 41f844a0eaSJeff Kirsher }; 42f844a0eaSJeff Kirsher 43078086f3SRasesh Mody #define bfi_fn_lpu(__fn, __lpu) ((__fn) << 1 | (__lpu)) 44078086f3SRasesh Mody #define bfi_mhdr_2_fn(_mh) ((_mh)->mtag.h2i.fn_lpu >> 1) 45078086f3SRasesh Mody #define bfi_mhdr_2_qid(_mh) ((_mh)->mtag.h2i.qid) 46078086f3SRasesh Mody 47078086f3SRasesh Mody #define bfi_h2i_set(_mh, _mc, _op, _fn_lpu) do { \ 48f844a0eaSJeff Kirsher (_mh).msg_class = (_mc); \ 49f844a0eaSJeff Kirsher (_mh).msg_id = (_op); \ 50078086f3SRasesh Mody (_mh).mtag.h2i.fn_lpu = (_fn_lpu); \ 51f844a0eaSJeff Kirsher } while (0) 52f844a0eaSJeff Kirsher 53f844a0eaSJeff Kirsher #define bfi_i2h_set(_mh, _mc, _op, _i2htok) do { \ 54f844a0eaSJeff Kirsher (_mh).msg_class = (_mc); \ 55f844a0eaSJeff Kirsher (_mh).msg_id = (_op); \ 56f844a0eaSJeff Kirsher (_mh).mtag.i2htok = (_i2htok); \ 57f844a0eaSJeff Kirsher } while (0) 58f844a0eaSJeff Kirsher 59f844a0eaSJeff Kirsher /* 60f844a0eaSJeff Kirsher * Message opcodes: 0-127 to firmware, 128-255 to host 61f844a0eaSJeff Kirsher */ 62f844a0eaSJeff Kirsher #define BFI_I2H_OPCODE_BASE 128 63f844a0eaSJeff Kirsher #define BFA_I2HM(_x) ((_x) + BFI_I2H_OPCODE_BASE) 64f844a0eaSJeff Kirsher 651aa8b471SBen Hutchings /**************************************************************************** 66f844a0eaSJeff Kirsher * 67f844a0eaSJeff Kirsher * Scatter Gather Element and Page definition 68f844a0eaSJeff Kirsher * 69f844a0eaSJeff Kirsher **************************************************************************** 70f844a0eaSJeff Kirsher */ 71f844a0eaSJeff Kirsher 721aa8b471SBen Hutchings /* DMA addresses */ 73f844a0eaSJeff Kirsher union bfi_addr_u { 74f844a0eaSJeff Kirsher struct { 75f844a0eaSJeff Kirsher u32 addr_lo; 76f844a0eaSJeff Kirsher u32 addr_hi; 77f844a0eaSJeff Kirsher } a32; 78f844a0eaSJeff Kirsher }; 79f844a0eaSJeff Kirsher 801aa8b471SBen Hutchings /* Generic DMA addr-len pair. */ 8172a9730bSKrishna Gudipati struct bfi_alen { 8272a9730bSKrishna Gudipati union bfi_addr_u al_addr; /* DMA addr of buffer */ 8372a9730bSKrishna Gudipati u32 al_len; /* length of buffer */ 8472a9730bSKrishna Gudipati }; 8572a9730bSKrishna Gudipati 86f844a0eaSJeff Kirsher /* 87f844a0eaSJeff Kirsher * Large Message structure - 128 Bytes size Msgs 88f844a0eaSJeff Kirsher */ 89f844a0eaSJeff Kirsher #define BFI_LMSG_SZ 128 90f844a0eaSJeff Kirsher #define BFI_LMSG_PL_WSZ \ 91f844a0eaSJeff Kirsher ((BFI_LMSG_SZ - sizeof(struct bfi_mhdr)) / 4) 92f844a0eaSJeff Kirsher 931aa8b471SBen Hutchings /* Mailbox message structure */ 94f844a0eaSJeff Kirsher #define BFI_MBMSG_SZ 7 95f844a0eaSJeff Kirsher struct bfi_mbmsg { 96f844a0eaSJeff Kirsher struct bfi_mhdr mh; 97f844a0eaSJeff Kirsher u32 pl[BFI_MBMSG_SZ]; 98f844a0eaSJeff Kirsher }; 99f844a0eaSJeff Kirsher 1001aa8b471SBen Hutchings /* Supported PCI function class codes (personality) */ 101078086f3SRasesh Mody enum bfi_pcifn_class { 102078086f3SRasesh Mody BFI_PCIFN_CLASS_FC = 0x0c04, 103078086f3SRasesh Mody BFI_PCIFN_CLASS_ETH = 0x0200, 104078086f3SRasesh Mody }; 105078086f3SRasesh Mody 1061aa8b471SBen Hutchings /* Message Classes */ 107f844a0eaSJeff Kirsher enum bfi_mclass { 108f844a0eaSJeff Kirsher BFI_MC_IOC = 1, /*!< IO Controller (IOC) */ 109f844a0eaSJeff Kirsher BFI_MC_DIAG = 2, /*!< Diagnostic Msgs */ 110f844a0eaSJeff Kirsher BFI_MC_FLASH = 3, /*!< Flash message class */ 111f844a0eaSJeff Kirsher BFI_MC_CEE = 4, /*!< CEE */ 112f844a0eaSJeff Kirsher BFI_MC_FCPORT = 5, /*!< FC port */ 113f844a0eaSJeff Kirsher BFI_MC_IOCFC = 6, /*!< FC - IO Controller (IOC) */ 114f844a0eaSJeff Kirsher BFI_MC_LL = 7, /*!< Link Layer */ 115f844a0eaSJeff Kirsher BFI_MC_UF = 8, /*!< Unsolicited frame receive */ 116f844a0eaSJeff Kirsher BFI_MC_FCXP = 9, /*!< FC Transport */ 117f844a0eaSJeff Kirsher BFI_MC_LPS = 10, /*!< lport fc login services */ 118f844a0eaSJeff Kirsher BFI_MC_RPORT = 11, /*!< Remote port */ 119f844a0eaSJeff Kirsher BFI_MC_ITNIM = 12, /*!< I-T nexus (Initiator mode) */ 120f844a0eaSJeff Kirsher BFI_MC_IOIM_READ = 13, /*!< read IO (Initiator mode) */ 121f844a0eaSJeff Kirsher BFI_MC_IOIM_WRITE = 14, /*!< write IO (Initiator mode) */ 122f844a0eaSJeff Kirsher BFI_MC_IOIM_IO = 15, /*!< IO (Initiator mode) */ 123f844a0eaSJeff Kirsher BFI_MC_IOIM = 16, /*!< IO (Initiator mode) */ 124f844a0eaSJeff Kirsher BFI_MC_IOIM_IOCOM = 17, /*!< good IO completion */ 125f844a0eaSJeff Kirsher BFI_MC_TSKIM = 18, /*!< Initiator Task management */ 126f844a0eaSJeff Kirsher BFI_MC_SBOOT = 19, /*!< SAN boot services */ 127f844a0eaSJeff Kirsher BFI_MC_IPFC = 20, /*!< IP over FC Msgs */ 128f844a0eaSJeff Kirsher BFI_MC_PORT = 21, /*!< Physical port */ 129f844a0eaSJeff Kirsher BFI_MC_SFP = 22, /*!< SFP module */ 130f844a0eaSJeff Kirsher BFI_MC_MSGQ = 23, /*!< MSGQ */ 131f844a0eaSJeff Kirsher BFI_MC_ENET = 24, /*!< ENET commands/responses */ 132aafd5c2cSRasesh Mody BFI_MC_PHY = 25, /*!< External PHY message class */ 133aafd5c2cSRasesh Mody BFI_MC_NBOOT = 26, /*!< Network Boot */ 134aafd5c2cSRasesh Mody BFI_MC_TIO_READ = 27, /*!< read IO (Target mode) */ 135aafd5c2cSRasesh Mody BFI_MC_TIO_WRITE = 28, /*!< write IO (Target mode) */ 136aafd5c2cSRasesh Mody BFI_MC_TIO_DATA_XFERED = 29, /*!< ds transferred (target mode) */ 137aafd5c2cSRasesh Mody BFI_MC_TIO_IO = 30, /*!< IO (Target mode) */ 138aafd5c2cSRasesh Mody BFI_MC_TIO = 31, /*!< IO (target mode) */ 139aafd5c2cSRasesh Mody BFI_MC_MFG = 32, /*!< MFG/ASIC block commands */ 140aafd5c2cSRasesh Mody BFI_MC_EDMA = 33, /*!< EDMA copy commands */ 141aafd5c2cSRasesh Mody BFI_MC_MAX = 34 142f844a0eaSJeff Kirsher }; 143f844a0eaSJeff Kirsher 144f844a0eaSJeff Kirsher #define BFI_IOC_MSGLEN_MAX 32 /* 32 bytes */ 145f844a0eaSJeff Kirsher 146af027a34SRasesh Mody #define BFI_FWBOOT_ENV_OS 0 147af027a34SRasesh Mody 1481aa8b471SBen Hutchings /*---------------------------------------------------------------------- 149f844a0eaSJeff Kirsher * IOC 150f844a0eaSJeff Kirsher *---------------------------------------------------------------------- 151f844a0eaSJeff Kirsher */ 152f844a0eaSJeff Kirsher 1531aa8b471SBen Hutchings /* Different asic generations */ 154078086f3SRasesh Mody enum bfi_asic_gen { 155078086f3SRasesh Mody BFI_ASIC_GEN_CB = 1, 156078086f3SRasesh Mody BFI_ASIC_GEN_CT = 2, 1571bf9fd70SRasesh Mody BFI_ASIC_GEN_CT2 = 3, 158078086f3SRasesh Mody }; 159078086f3SRasesh Mody 160078086f3SRasesh Mody enum bfi_asic_mode { 161078086f3SRasesh Mody BFI_ASIC_MODE_FC = 1, /* FC upto 8G speed */ 162078086f3SRasesh Mody BFI_ASIC_MODE_FC16 = 2, /* FC upto 16G speed */ 163078086f3SRasesh Mody BFI_ASIC_MODE_ETH = 3, /* Ethernet ports */ 164078086f3SRasesh Mody BFI_ASIC_MODE_COMBO = 4, /* FC 16G and Ethernet 10G port */ 165078086f3SRasesh Mody }; 166078086f3SRasesh Mody 167f844a0eaSJeff Kirsher enum bfi_ioc_h2i_msgs { 168f844a0eaSJeff Kirsher BFI_IOC_H2I_ENABLE_REQ = 1, 169f844a0eaSJeff Kirsher BFI_IOC_H2I_DISABLE_REQ = 2, 170f844a0eaSJeff Kirsher BFI_IOC_H2I_GETATTR_REQ = 3, 171f844a0eaSJeff Kirsher BFI_IOC_H2I_DBG_SYNC = 4, 172f844a0eaSJeff Kirsher BFI_IOC_H2I_DBG_DUMP = 5, 173f844a0eaSJeff Kirsher }; 174f844a0eaSJeff Kirsher 175f844a0eaSJeff Kirsher enum bfi_ioc_i2h_msgs { 176f844a0eaSJeff Kirsher BFI_IOC_I2H_ENABLE_REPLY = BFA_I2HM(1), 177f844a0eaSJeff Kirsher BFI_IOC_I2H_DISABLE_REPLY = BFA_I2HM(2), 178f844a0eaSJeff Kirsher BFI_IOC_I2H_GETATTR_REPLY = BFA_I2HM(3), 179078086f3SRasesh Mody BFI_IOC_I2H_HBEAT = BFA_I2HM(4), 180f844a0eaSJeff Kirsher }; 181f844a0eaSJeff Kirsher 1821aa8b471SBen Hutchings /* BFI_IOC_H2I_GETATTR_REQ message */ 183f844a0eaSJeff Kirsher struct bfi_ioc_getattr_req { 184f844a0eaSJeff Kirsher struct bfi_mhdr mh; 185f844a0eaSJeff Kirsher union bfi_addr_u attr_addr; 186f844a0eaSJeff Kirsher }; 187f844a0eaSJeff Kirsher 188f844a0eaSJeff Kirsher struct bfi_ioc_attr { 189f844a0eaSJeff Kirsher u64 mfg_pwwn; /*!< Mfg port wwn */ 190f844a0eaSJeff Kirsher u64 mfg_nwwn; /*!< Mfg node wwn */ 191f844a0eaSJeff Kirsher mac_t mfg_mac; /*!< Mfg mac */ 192078086f3SRasesh Mody u8 port_mode; /* enum bfi_port_mode */ 193078086f3SRasesh Mody u8 rsvd_a; 194f844a0eaSJeff Kirsher u64 pwwn; 195f844a0eaSJeff Kirsher u64 nwwn; 196f844a0eaSJeff Kirsher mac_t mac; /*!< PBC or Mfg mac */ 197f844a0eaSJeff Kirsher u16 rsvd_b; 198f844a0eaSJeff Kirsher mac_t fcoe_mac; 199f844a0eaSJeff Kirsher u16 rsvd_c; 200f844a0eaSJeff Kirsher char brcd_serialnum[STRSZ(BFA_MFG_SERIALNUM_SIZE)]; 201f844a0eaSJeff Kirsher u8 pcie_gen; 202f844a0eaSJeff Kirsher u8 pcie_lanes_orig; 203f844a0eaSJeff Kirsher u8 pcie_lanes; 204f844a0eaSJeff Kirsher u8 rx_bbcredit; /*!< receive buffer credits */ 205f844a0eaSJeff Kirsher u32 adapter_prop; /*!< adapter properties */ 206f844a0eaSJeff Kirsher u16 maxfrsize; /*!< max receive frame size */ 207f844a0eaSJeff Kirsher char asic_rev; 208f844a0eaSJeff Kirsher u8 rsvd_d; 209f844a0eaSJeff Kirsher char fw_version[BFA_VERSION_LEN]; 210f844a0eaSJeff Kirsher char optrom_version[BFA_VERSION_LEN]; 211f844a0eaSJeff Kirsher struct bfa_mfg_vpd vpd; 212f844a0eaSJeff Kirsher u32 card_type; /*!< card type */ 213f844a0eaSJeff Kirsher }; 214f844a0eaSJeff Kirsher 2151aa8b471SBen Hutchings /* BFI_IOC_I2H_GETATTR_REPLY message */ 216f844a0eaSJeff Kirsher struct bfi_ioc_getattr_reply { 217f844a0eaSJeff Kirsher struct bfi_mhdr mh; /*!< Common msg header */ 218f844a0eaSJeff Kirsher u8 status; /*!< cfg reply status */ 219f844a0eaSJeff Kirsher u8 rsvd[3]; 220f844a0eaSJeff Kirsher }; 221f844a0eaSJeff Kirsher 2221aa8b471SBen Hutchings /* Firmware memory page offsets */ 223f844a0eaSJeff Kirsher #define BFI_IOC_SMEM_PG0_CB (0x40) 224f844a0eaSJeff Kirsher #define BFI_IOC_SMEM_PG0_CT (0x180) 225f844a0eaSJeff Kirsher 2261aa8b471SBen Hutchings /* Firmware statistic offset */ 227f844a0eaSJeff Kirsher #define BFI_IOC_FWSTATS_OFF (0x6B40) 228f844a0eaSJeff Kirsher #define BFI_IOC_FWSTATS_SZ (4096) 229f844a0eaSJeff Kirsher 2301aa8b471SBen Hutchings /* Firmware trace offset */ 231f844a0eaSJeff Kirsher #define BFI_IOC_TRC_OFF (0x4b00) 232f844a0eaSJeff Kirsher #define BFI_IOC_TRC_ENTS 256 2337afc5dbdSKrishna Gudipati #define BFI_IOC_TRC_ENT_SZ 16 2347afc5dbdSKrishna Gudipati #define BFI_IOC_TRC_HDR_SZ 32 235f844a0eaSJeff Kirsher 236f844a0eaSJeff Kirsher #define BFI_IOC_FW_SIGNATURE (0xbfadbfad) 237*c107ba17SRasesh Mody #define BFI_IOC_FW_INV_SIGN (0xdeaddead) 238f844a0eaSJeff Kirsher #define BFI_IOC_MD5SUM_SZ 4 239*c107ba17SRasesh Mody 240*c107ba17SRasesh Mody struct bfi_ioc_fwver { 241*c107ba17SRasesh Mody #ifdef __BIG_ENDIAN 242*c107ba17SRasesh Mody u8 patch; 243*c107ba17SRasesh Mody u8 maint; 244*c107ba17SRasesh Mody u8 minor; 245*c107ba17SRasesh Mody u8 major; 246*c107ba17SRasesh Mody u8 rsvd[2]; 247*c107ba17SRasesh Mody u8 build; 248*c107ba17SRasesh Mody u8 phase; 249*c107ba17SRasesh Mody #else 250*c107ba17SRasesh Mody u8 major; 251*c107ba17SRasesh Mody u8 minor; 252*c107ba17SRasesh Mody u8 maint; 253*c107ba17SRasesh Mody u8 patch; 254*c107ba17SRasesh Mody u8 phase; 255*c107ba17SRasesh Mody u8 build; 256*c107ba17SRasesh Mody u8 rsvd[2]; 257*c107ba17SRasesh Mody #endif 258*c107ba17SRasesh Mody }; 259*c107ba17SRasesh Mody 260f844a0eaSJeff Kirsher struct bfi_ioc_image_hdr { 261f844a0eaSJeff Kirsher u32 signature; /*!< constant signature */ 262078086f3SRasesh Mody u8 asic_gen; /*!< asic generation */ 263078086f3SRasesh Mody u8 asic_mode; 264078086f3SRasesh Mody u8 port0_mode; /*!< device mode for port 0 */ 265078086f3SRasesh Mody u8 port1_mode; /*!< device mode for port 1 */ 266f844a0eaSJeff Kirsher u32 exec; /*!< exec vector */ 267078086f3SRasesh Mody u32 bootenv; /*!< firmware boot env */ 268*c107ba17SRasesh Mody u32 rsvd_b[2]; 269*c107ba17SRasesh Mody struct bfi_ioc_fwver fwver; 270f844a0eaSJeff Kirsher u32 md5sum[BFI_IOC_MD5SUM_SZ]; 271f844a0eaSJeff Kirsher }; 272f844a0eaSJeff Kirsher 273*c107ba17SRasesh Mody enum bfi_ioc_img_ver_cmp { 274*c107ba17SRasesh Mody BFI_IOC_IMG_VER_INCOMP, 275*c107ba17SRasesh Mody BFI_IOC_IMG_VER_OLD, 276*c107ba17SRasesh Mody BFI_IOC_IMG_VER_SAME, 277*c107ba17SRasesh Mody BFI_IOC_IMG_VER_BETTER 278*c107ba17SRasesh Mody }; 279*c107ba17SRasesh Mody 280078086f3SRasesh Mody #define BFI_FWBOOT_DEVMODE_OFF 4 281078086f3SRasesh Mody #define BFI_FWBOOT_TYPE_OFF 8 282078086f3SRasesh Mody #define BFI_FWBOOT_ENV_OFF 12 283078086f3SRasesh Mody #define BFI_FWBOOT_DEVMODE(__asic_gen, __asic_mode, __p0_mode, __p1_mode) \ 284078086f3SRasesh Mody (((u32)(__asic_gen)) << 24 | \ 285078086f3SRasesh Mody ((u32)(__asic_mode)) << 16 | \ 286078086f3SRasesh Mody ((u32)(__p0_mode)) << 8 | \ 287078086f3SRasesh Mody ((u32)(__p1_mode))) 288078086f3SRasesh Mody 289f844a0eaSJeff Kirsher enum bfi_fwboot_type { 290f844a0eaSJeff Kirsher BFI_FWBOOT_TYPE_NORMAL = 0, 291f844a0eaSJeff Kirsher BFI_FWBOOT_TYPE_FLASH = 1, 292f844a0eaSJeff Kirsher BFI_FWBOOT_TYPE_MEMTEST = 2, 293f844a0eaSJeff Kirsher }; 294f844a0eaSJeff Kirsher 295078086f3SRasesh Mody enum bfi_port_mode { 296078086f3SRasesh Mody BFI_PORT_MODE_FC = 1, 297078086f3SRasesh Mody BFI_PORT_MODE_ETH = 2, 298078086f3SRasesh Mody }; 299078086f3SRasesh Mody 300f844a0eaSJeff Kirsher struct bfi_ioc_hbeat { 301f844a0eaSJeff Kirsher struct bfi_mhdr mh; /*!< common msg header */ 302f844a0eaSJeff Kirsher u32 hb_count; /*!< current heart beat count */ 303f844a0eaSJeff Kirsher }; 304f844a0eaSJeff Kirsher 3051aa8b471SBen Hutchings /* IOC hardware/firmware state */ 306f844a0eaSJeff Kirsher enum bfi_ioc_state { 307f844a0eaSJeff Kirsher BFI_IOC_UNINIT = 0, /*!< not initialized */ 308f844a0eaSJeff Kirsher BFI_IOC_INITING = 1, /*!< h/w is being initialized */ 309f844a0eaSJeff Kirsher BFI_IOC_HWINIT = 2, /*!< h/w is initialized */ 310f844a0eaSJeff Kirsher BFI_IOC_CFG = 3, /*!< IOC configuration in progress */ 311f844a0eaSJeff Kirsher BFI_IOC_OP = 4, /*!< IOC is operational */ 312f844a0eaSJeff Kirsher BFI_IOC_DISABLING = 5, /*!< IOC is being disabled */ 313f844a0eaSJeff Kirsher BFI_IOC_DISABLED = 6, /*!< IOC is disabled */ 314f844a0eaSJeff Kirsher BFI_IOC_CFG_DISABLED = 7, /*!< IOC is being disabled;transient */ 315f844a0eaSJeff Kirsher BFI_IOC_FAIL = 8, /*!< IOC heart-beat failure */ 316f844a0eaSJeff Kirsher BFI_IOC_MEMTEST = 9, /*!< IOC is doing memtest */ 317f844a0eaSJeff Kirsher }; 318f844a0eaSJeff Kirsher 319f844a0eaSJeff Kirsher #define BFI_IOC_ENDIAN_SIG 0x12345678 320f844a0eaSJeff Kirsher 321f844a0eaSJeff Kirsher enum { 322f844a0eaSJeff Kirsher BFI_ADAPTER_TYPE_FC = 0x01, /*!< FC adapters */ 323f844a0eaSJeff Kirsher BFI_ADAPTER_TYPE_MK = 0x0f0000, /*!< adapter type mask */ 324f844a0eaSJeff Kirsher BFI_ADAPTER_TYPE_SH = 16, /*!< adapter type shift */ 325f844a0eaSJeff Kirsher BFI_ADAPTER_NPORTS_MK = 0xff00, /*!< number of ports mask */ 326f844a0eaSJeff Kirsher BFI_ADAPTER_NPORTS_SH = 8, /*!< number of ports shift */ 327f844a0eaSJeff Kirsher BFI_ADAPTER_SPEED_MK = 0xff, /*!< adapter speed mask */ 328f844a0eaSJeff Kirsher BFI_ADAPTER_SPEED_SH = 0, /*!< adapter speed shift */ 329f844a0eaSJeff Kirsher BFI_ADAPTER_PROTO = 0x100000, /*!< prototype adapaters */ 330f844a0eaSJeff Kirsher BFI_ADAPTER_TTV = 0x200000, /*!< TTV debug capable */ 331f844a0eaSJeff Kirsher BFI_ADAPTER_UNSUPP = 0x400000, /*!< unknown adapter type */ 332f844a0eaSJeff Kirsher }; 333f844a0eaSJeff Kirsher 334f844a0eaSJeff Kirsher #define BFI_ADAPTER_GETP(__prop, __adap_prop) \ 335f844a0eaSJeff Kirsher (((__adap_prop) & BFI_ADAPTER_ ## __prop ## _MK) >> \ 336f844a0eaSJeff Kirsher BFI_ADAPTER_ ## __prop ## _SH) 337f844a0eaSJeff Kirsher #define BFI_ADAPTER_SETP(__prop, __val) \ 338f844a0eaSJeff Kirsher ((__val) << BFI_ADAPTER_ ## __prop ## _SH) 339f844a0eaSJeff Kirsher #define BFI_ADAPTER_IS_PROTO(__adap_type) \ 340f844a0eaSJeff Kirsher ((__adap_type) & BFI_ADAPTER_PROTO) 341f844a0eaSJeff Kirsher #define BFI_ADAPTER_IS_TTV(__adap_type) \ 342f844a0eaSJeff Kirsher ((__adap_type) & BFI_ADAPTER_TTV) 343f844a0eaSJeff Kirsher #define BFI_ADAPTER_IS_UNSUPP(__adap_type) \ 344f844a0eaSJeff Kirsher ((__adap_type) & BFI_ADAPTER_UNSUPP) 345f844a0eaSJeff Kirsher #define BFI_ADAPTER_IS_SPECIAL(__adap_type) \ 346f844a0eaSJeff Kirsher ((__adap_type) & (BFI_ADAPTER_TTV | BFI_ADAPTER_PROTO | \ 347f844a0eaSJeff Kirsher BFI_ADAPTER_UNSUPP)) 348f844a0eaSJeff Kirsher 3491aa8b471SBen Hutchings /* BFI_IOC_H2I_ENABLE_REQ & BFI_IOC_H2I_DISABLE_REQ messages */ 350f844a0eaSJeff Kirsher struct bfi_ioc_ctrl_req { 351f844a0eaSJeff Kirsher struct bfi_mhdr mh; 352078086f3SRasesh Mody u16 clscode; 353078086f3SRasesh Mody u16 rsvd; 354f844a0eaSJeff Kirsher u32 tv_sec; 355f844a0eaSJeff Kirsher }; 356f844a0eaSJeff Kirsher 3571aa8b471SBen Hutchings /* BFI_IOC_I2H_ENABLE_REPLY & BFI_IOC_I2H_DISABLE_REPLY messages */ 358f844a0eaSJeff Kirsher struct bfi_ioc_ctrl_reply { 359f844a0eaSJeff Kirsher struct bfi_mhdr mh; /*!< Common msg header */ 360f844a0eaSJeff Kirsher u8 status; /*!< enable/disable status */ 361078086f3SRasesh Mody u8 port_mode; /*!< enum bfa_mode */ 362078086f3SRasesh Mody u8 cap_bm; /*!< capability bit mask */ 363078086f3SRasesh Mody u8 rsvd; 364f844a0eaSJeff Kirsher }; 365f844a0eaSJeff Kirsher 366f844a0eaSJeff Kirsher #define BFI_IOC_MSGSZ 8 3671aa8b471SBen Hutchings /* H2I Messages */ 368f844a0eaSJeff Kirsher union bfi_ioc_h2i_msg_u { 369f844a0eaSJeff Kirsher struct bfi_mhdr mh; 370f844a0eaSJeff Kirsher struct bfi_ioc_ctrl_req enable_req; 371f844a0eaSJeff Kirsher struct bfi_ioc_ctrl_req disable_req; 372f844a0eaSJeff Kirsher struct bfi_ioc_getattr_req getattr_req; 373f844a0eaSJeff Kirsher u32 mboxmsg[BFI_IOC_MSGSZ]; 374f844a0eaSJeff Kirsher }; 375f844a0eaSJeff Kirsher 3761aa8b471SBen Hutchings /* I2H Messages */ 377f844a0eaSJeff Kirsher union bfi_ioc_i2h_msg_u { 378f844a0eaSJeff Kirsher struct bfi_mhdr mh; 379078086f3SRasesh Mody struct bfi_ioc_ctrl_reply fw_event; 380f844a0eaSJeff Kirsher u32 mboxmsg[BFI_IOC_MSGSZ]; 381f844a0eaSJeff Kirsher }; 382f844a0eaSJeff Kirsher 3831aa8b471SBen Hutchings /*---------------------------------------------------------------------- 384af027a34SRasesh Mody * MSGQ 385af027a34SRasesh Mody *---------------------------------------------------------------------- 386af027a34SRasesh Mody */ 387af027a34SRasesh Mody 388af027a34SRasesh Mody enum bfi_msgq_h2i_msgs { 389af027a34SRasesh Mody BFI_MSGQ_H2I_INIT_REQ = 1, 390af027a34SRasesh Mody BFI_MSGQ_H2I_DOORBELL_PI = 2, 391af027a34SRasesh Mody BFI_MSGQ_H2I_DOORBELL_CI = 3, 392af027a34SRasesh Mody BFI_MSGQ_H2I_CMDQ_COPY_RSP = 4, 393af027a34SRasesh Mody }; 394af027a34SRasesh Mody 395af027a34SRasesh Mody enum bfi_msgq_i2h_msgs { 396af027a34SRasesh Mody BFI_MSGQ_I2H_INIT_RSP = BFA_I2HM(BFI_MSGQ_H2I_INIT_REQ), 397af027a34SRasesh Mody BFI_MSGQ_I2H_DOORBELL_PI = BFA_I2HM(BFI_MSGQ_H2I_DOORBELL_PI), 398af027a34SRasesh Mody BFI_MSGQ_I2H_DOORBELL_CI = BFA_I2HM(BFI_MSGQ_H2I_DOORBELL_CI), 399af027a34SRasesh Mody BFI_MSGQ_I2H_CMDQ_COPY_REQ = BFA_I2HM(BFI_MSGQ_H2I_CMDQ_COPY_RSP), 400af027a34SRasesh Mody }; 401af027a34SRasesh Mody 402af027a34SRasesh Mody /* Messages(commands/responsed/AENS will have the following header */ 403af027a34SRasesh Mody struct bfi_msgq_mhdr { 404af027a34SRasesh Mody u8 msg_class; 405af027a34SRasesh Mody u8 msg_id; 406af027a34SRasesh Mody u16 msg_token; 407af027a34SRasesh Mody u16 num_entries; 408af027a34SRasesh Mody u8 enet_id; 409af027a34SRasesh Mody u8 rsvd[1]; 410af027a34SRasesh Mody }; 411af027a34SRasesh Mody 412af027a34SRasesh Mody #define bfi_msgq_mhdr_set(_mh, _mc, _mid, _tok, _enet_id) do { \ 413af027a34SRasesh Mody (_mh).msg_class = (_mc); \ 414af027a34SRasesh Mody (_mh).msg_id = (_mid); \ 415af027a34SRasesh Mody (_mh).msg_token = (_tok); \ 416af027a34SRasesh Mody (_mh).enet_id = (_enet_id); \ 417af027a34SRasesh Mody } while (0) 418af027a34SRasesh Mody 419af027a34SRasesh Mody /* 420af027a34SRasesh Mody * Mailbox for messaging interface 421af027a34SRasesh Mody */ 422af027a34SRasesh Mody #define BFI_MSGQ_CMD_ENTRY_SIZE (64) /* TBD */ 423af027a34SRasesh Mody #define BFI_MSGQ_RSP_ENTRY_SIZE (64) /* TBD */ 424af027a34SRasesh Mody 425af027a34SRasesh Mody #define bfi_msgq_num_cmd_entries(_size) \ 426af027a34SRasesh Mody (((_size) + BFI_MSGQ_CMD_ENTRY_SIZE - 1) / BFI_MSGQ_CMD_ENTRY_SIZE) 427af027a34SRasesh Mody 428af027a34SRasesh Mody struct bfi_msgq { 429af027a34SRasesh Mody union bfi_addr_u addr; 430af027a34SRasesh Mody u16 q_depth; /* Total num of entries in the queue */ 431af027a34SRasesh Mody u8 rsvd[2]; 432af027a34SRasesh Mody }; 433af027a34SRasesh Mody 434af027a34SRasesh Mody /* BFI_ENET_MSGQ_CFG_REQ TBD init or cfg? */ 435af027a34SRasesh Mody struct bfi_msgq_cfg_req { 436af027a34SRasesh Mody struct bfi_mhdr mh; 437af027a34SRasesh Mody struct bfi_msgq cmdq; 438af027a34SRasesh Mody struct bfi_msgq rspq; 439af027a34SRasesh Mody }; 440af027a34SRasesh Mody 441af027a34SRasesh Mody /* BFI_ENET_MSGQ_CFG_RSP */ 442af027a34SRasesh Mody struct bfi_msgq_cfg_rsp { 443af027a34SRasesh Mody struct bfi_mhdr mh; 444af027a34SRasesh Mody u8 cmd_status; 445af027a34SRasesh Mody u8 rsvd[3]; 446af027a34SRasesh Mody }; 447af027a34SRasesh Mody 448af027a34SRasesh Mody /* BFI_MSGQ_H2I_DOORBELL */ 449af027a34SRasesh Mody struct bfi_msgq_h2i_db { 450af027a34SRasesh Mody struct bfi_mhdr mh; 451af027a34SRasesh Mody union { 452af027a34SRasesh Mody u16 cmdq_pi; 453af027a34SRasesh Mody u16 rspq_ci; 454af027a34SRasesh Mody } idx; 455af027a34SRasesh Mody }; 456af027a34SRasesh Mody 457af027a34SRasesh Mody /* BFI_MSGQ_I2H_DOORBELL */ 458af027a34SRasesh Mody struct bfi_msgq_i2h_db { 459af027a34SRasesh Mody struct bfi_mhdr mh; 460af027a34SRasesh Mody union { 461af027a34SRasesh Mody u16 rspq_pi; 462af027a34SRasesh Mody u16 cmdq_ci; 463af027a34SRasesh Mody } idx; 464af027a34SRasesh Mody }; 465af027a34SRasesh Mody 466af027a34SRasesh Mody #define BFI_CMD_COPY_SZ 28 467af027a34SRasesh Mody 468af027a34SRasesh Mody /* BFI_MSGQ_H2I_CMD_COPY_RSP */ 469af027a34SRasesh Mody struct bfi_msgq_h2i_cmdq_copy_rsp { 470af027a34SRasesh Mody struct bfi_mhdr mh; 471af027a34SRasesh Mody u8 data[BFI_CMD_COPY_SZ]; 472af027a34SRasesh Mody }; 473af027a34SRasesh Mody 474af027a34SRasesh Mody /* BFI_MSGQ_I2H_CMD_COPY_REQ */ 475af027a34SRasesh Mody struct bfi_msgq_i2h_cmdq_copy_req { 476af027a34SRasesh Mody struct bfi_mhdr mh; 477af027a34SRasesh Mody u16 offset; 478af027a34SRasesh Mody u16 len; 479af027a34SRasesh Mody }; 480af027a34SRasesh Mody 48172a9730bSKrishna Gudipati /* 48272a9730bSKrishna Gudipati * FLASH module specific 48372a9730bSKrishna Gudipati */ 48472a9730bSKrishna Gudipati enum bfi_flash_h2i_msgs { 48572a9730bSKrishna Gudipati BFI_FLASH_H2I_QUERY_REQ = 1, 48672a9730bSKrishna Gudipati BFI_FLASH_H2I_ERASE_REQ = 2, 48772a9730bSKrishna Gudipati BFI_FLASH_H2I_WRITE_REQ = 3, 48872a9730bSKrishna Gudipati BFI_FLASH_H2I_READ_REQ = 4, 48972a9730bSKrishna Gudipati BFI_FLASH_H2I_BOOT_VER_REQ = 5, 49072a9730bSKrishna Gudipati }; 49172a9730bSKrishna Gudipati 49272a9730bSKrishna Gudipati enum bfi_flash_i2h_msgs { 49372a9730bSKrishna Gudipati BFI_FLASH_I2H_QUERY_RSP = BFA_I2HM(1), 49472a9730bSKrishna Gudipati BFI_FLASH_I2H_ERASE_RSP = BFA_I2HM(2), 49572a9730bSKrishna Gudipati BFI_FLASH_I2H_WRITE_RSP = BFA_I2HM(3), 49672a9730bSKrishna Gudipati BFI_FLASH_I2H_READ_RSP = BFA_I2HM(4), 49772a9730bSKrishna Gudipati BFI_FLASH_I2H_BOOT_VER_RSP = BFA_I2HM(5), 49872a9730bSKrishna Gudipati BFI_FLASH_I2H_EVENT = BFA_I2HM(127), 49972a9730bSKrishna Gudipati }; 50072a9730bSKrishna Gudipati 50172a9730bSKrishna Gudipati /* 50272a9730bSKrishna Gudipati * Flash query request 50372a9730bSKrishna Gudipati */ 50472a9730bSKrishna Gudipati struct bfi_flash_query_req { 50572a9730bSKrishna Gudipati struct bfi_mhdr mh; /* Common msg header */ 50672a9730bSKrishna Gudipati struct bfi_alen alen; 50772a9730bSKrishna Gudipati }; 50872a9730bSKrishna Gudipati 50972a9730bSKrishna Gudipati /* 51072a9730bSKrishna Gudipati * Flash write request 51172a9730bSKrishna Gudipati */ 51272a9730bSKrishna Gudipati struct bfi_flash_write_req { 51372a9730bSKrishna Gudipati struct bfi_mhdr mh; /* Common msg header */ 51472a9730bSKrishna Gudipati struct bfi_alen alen; 51572a9730bSKrishna Gudipati u32 type; /* partition type */ 51672a9730bSKrishna Gudipati u8 instance; /* partition instance */ 51772a9730bSKrishna Gudipati u8 last; 51872a9730bSKrishna Gudipati u8 rsv[2]; 51972a9730bSKrishna Gudipati u32 offset; 52072a9730bSKrishna Gudipati u32 length; 52172a9730bSKrishna Gudipati }; 52272a9730bSKrishna Gudipati 52372a9730bSKrishna Gudipati /* 52472a9730bSKrishna Gudipati * Flash read request 52572a9730bSKrishna Gudipati */ 52672a9730bSKrishna Gudipati struct bfi_flash_read_req { 52772a9730bSKrishna Gudipati struct bfi_mhdr mh; /* Common msg header */ 52872a9730bSKrishna Gudipati u32 type; /* partition type */ 52972a9730bSKrishna Gudipati u8 instance; /* partition instance */ 53072a9730bSKrishna Gudipati u8 rsv[3]; 53172a9730bSKrishna Gudipati u32 offset; 53272a9730bSKrishna Gudipati u32 length; 53372a9730bSKrishna Gudipati struct bfi_alen alen; 53472a9730bSKrishna Gudipati }; 53572a9730bSKrishna Gudipati 53672a9730bSKrishna Gudipati /* 53772a9730bSKrishna Gudipati * Flash query response 53872a9730bSKrishna Gudipati */ 53972a9730bSKrishna Gudipati struct bfi_flash_query_rsp { 54072a9730bSKrishna Gudipati struct bfi_mhdr mh; /* Common msg header */ 54172a9730bSKrishna Gudipati u32 status; 54272a9730bSKrishna Gudipati }; 54372a9730bSKrishna Gudipati 54472a9730bSKrishna Gudipati /* 54572a9730bSKrishna Gudipati * Flash read response 54672a9730bSKrishna Gudipati */ 54772a9730bSKrishna Gudipati struct bfi_flash_read_rsp { 54872a9730bSKrishna Gudipati struct bfi_mhdr mh; /* Common msg header */ 54972a9730bSKrishna Gudipati u32 type; /* partition type */ 55072a9730bSKrishna Gudipati u8 instance; /* partition instance */ 55172a9730bSKrishna Gudipati u8 rsv[3]; 55272a9730bSKrishna Gudipati u32 status; 55372a9730bSKrishna Gudipati u32 length; 55472a9730bSKrishna Gudipati }; 55572a9730bSKrishna Gudipati 55672a9730bSKrishna Gudipati /* 55772a9730bSKrishna Gudipati * Flash write response 55872a9730bSKrishna Gudipati */ 55972a9730bSKrishna Gudipati struct bfi_flash_write_rsp { 56072a9730bSKrishna Gudipati struct bfi_mhdr mh; /* Common msg header */ 56172a9730bSKrishna Gudipati u32 type; /* partition type */ 56272a9730bSKrishna Gudipati u8 instance; /* partition instance */ 56372a9730bSKrishna Gudipati u8 rsv[3]; 56472a9730bSKrishna Gudipati u32 status; 56572a9730bSKrishna Gudipati u32 length; 56672a9730bSKrishna Gudipati }; 56772a9730bSKrishna Gudipati 568f844a0eaSJeff Kirsher #pragma pack() 569f844a0eaSJeff Kirsher 570f844a0eaSJeff Kirsher #endif /* __BFI_H__ */ 571