xref: /openbmc/linux/drivers/net/ethernet/brocade/bna/bfi.h (revision aafd5c2c3cba257888450796b916a7335ee21236)
1f844a0eaSJeff Kirsher /*
2f844a0eaSJeff Kirsher  * Linux network driver for Brocade Converged Network Adapter.
3f844a0eaSJeff Kirsher  *
4f844a0eaSJeff Kirsher  * This program is free software; you can redistribute it and/or modify it
5f844a0eaSJeff Kirsher  * under the terms of the GNU General Public License (GPL) Version 2 as
6f844a0eaSJeff Kirsher  * published by the Free Software Foundation
7f844a0eaSJeff Kirsher  *
8f844a0eaSJeff Kirsher  * This program is distributed in the hope that it will be useful, but
9f844a0eaSJeff Kirsher  * WITHOUT ANY WARRANTY; without even the implied warranty of
10f844a0eaSJeff Kirsher  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
11f844a0eaSJeff Kirsher  * General Public License for more details.
12f844a0eaSJeff Kirsher  */
13f844a0eaSJeff Kirsher /*
14f844a0eaSJeff Kirsher  * Copyright (c) 2005-2010 Brocade Communications Systems, Inc.
15f844a0eaSJeff Kirsher  * All rights reserved
16f844a0eaSJeff Kirsher  * www.brocade.com
17f844a0eaSJeff Kirsher  */
18f844a0eaSJeff Kirsher #ifndef __BFI_H__
19f844a0eaSJeff Kirsher #define __BFI_H__
20f844a0eaSJeff Kirsher 
21f844a0eaSJeff Kirsher #include "bfa_defs.h"
22f844a0eaSJeff Kirsher 
23f844a0eaSJeff Kirsher #pragma pack(1)
24f844a0eaSJeff Kirsher 
25f844a0eaSJeff Kirsher /**
26f844a0eaSJeff Kirsher  * BFI FW image type
27f844a0eaSJeff Kirsher  */
28f844a0eaSJeff Kirsher #define	BFI_FLASH_CHUNK_SZ			256	/*!< Flash chunk size */
29f844a0eaSJeff Kirsher #define	BFI_FLASH_CHUNK_SZ_WORDS	(BFI_FLASH_CHUNK_SZ/sizeof(u32))
30f844a0eaSJeff Kirsher 
31f844a0eaSJeff Kirsher /**
32f844a0eaSJeff Kirsher  * Msg header common to all msgs
33f844a0eaSJeff Kirsher  */
34f844a0eaSJeff Kirsher struct bfi_mhdr {
35f844a0eaSJeff Kirsher 	u8		msg_class;	/*!< @ref enum bfi_mclass	    */
36f844a0eaSJeff Kirsher 	u8		msg_id;		/*!< msg opcode with in the class   */
37f844a0eaSJeff Kirsher 	union {
38f844a0eaSJeff Kirsher 		struct {
39078086f3SRasesh Mody 			u8	qid;
40078086f3SRasesh Mody 			u8	fn_lpu;	/*!< msg destination		    */
41f844a0eaSJeff Kirsher 		} h2i;
42f844a0eaSJeff Kirsher 		u16	i2htok;	/*!< token in msgs to host	    */
43f844a0eaSJeff Kirsher 	} mtag;
44f844a0eaSJeff Kirsher };
45f844a0eaSJeff Kirsher 
46078086f3SRasesh Mody #define bfi_fn_lpu(__fn, __lpu)	((__fn) << 1 | (__lpu))
47078086f3SRasesh Mody #define bfi_mhdr_2_fn(_mh)	((_mh)->mtag.h2i.fn_lpu >> 1)
48078086f3SRasesh Mody #define bfi_mhdr_2_qid(_mh)	((_mh)->mtag.h2i.qid)
49078086f3SRasesh Mody 
50078086f3SRasesh Mody #define bfi_h2i_set(_mh, _mc, _op, _fn_lpu) do {		\
51f844a0eaSJeff Kirsher 	(_mh).msg_class			= (_mc);		\
52f844a0eaSJeff Kirsher 	(_mh).msg_id			= (_op);		\
53078086f3SRasesh Mody 	(_mh).mtag.h2i.fn_lpu	= (_fn_lpu);			\
54f844a0eaSJeff Kirsher } while (0)
55f844a0eaSJeff Kirsher 
56f844a0eaSJeff Kirsher #define bfi_i2h_set(_mh, _mc, _op, _i2htok) do {		\
57f844a0eaSJeff Kirsher 	(_mh).msg_class			= (_mc);		\
58f844a0eaSJeff Kirsher 	(_mh).msg_id			= (_op);		\
59f844a0eaSJeff Kirsher 	(_mh).mtag.i2htok		= (_i2htok);		\
60f844a0eaSJeff Kirsher } while (0)
61f844a0eaSJeff Kirsher 
62f844a0eaSJeff Kirsher /*
63f844a0eaSJeff Kirsher  * Message opcodes: 0-127 to firmware, 128-255 to host
64f844a0eaSJeff Kirsher  */
65f844a0eaSJeff Kirsher #define BFI_I2H_OPCODE_BASE	128
66f844a0eaSJeff Kirsher #define BFA_I2HM(_x)			((_x) + BFI_I2H_OPCODE_BASE)
67f844a0eaSJeff Kirsher 
68f844a0eaSJeff Kirsher /**
69f844a0eaSJeff Kirsher  ****************************************************************************
70f844a0eaSJeff Kirsher  *
71f844a0eaSJeff Kirsher  * Scatter Gather Element and Page definition
72f844a0eaSJeff Kirsher  *
73f844a0eaSJeff Kirsher  ****************************************************************************
74f844a0eaSJeff Kirsher  */
75f844a0eaSJeff Kirsher 
76f844a0eaSJeff Kirsher /**
77f844a0eaSJeff Kirsher  * DMA addresses
78f844a0eaSJeff Kirsher  */
79f844a0eaSJeff Kirsher union bfi_addr_u {
80f844a0eaSJeff Kirsher 	struct {
81f844a0eaSJeff Kirsher 		u32	addr_lo;
82f844a0eaSJeff Kirsher 		u32	addr_hi;
83f844a0eaSJeff Kirsher 	} a32;
84f844a0eaSJeff Kirsher };
85f844a0eaSJeff Kirsher 
86f844a0eaSJeff Kirsher /*
87f844a0eaSJeff Kirsher  * Large Message structure - 128 Bytes size Msgs
88f844a0eaSJeff Kirsher  */
89f844a0eaSJeff Kirsher #define BFI_LMSG_SZ		128
90f844a0eaSJeff Kirsher #define BFI_LMSG_PL_WSZ	\
91f844a0eaSJeff Kirsher 			((BFI_LMSG_SZ - sizeof(struct bfi_mhdr)) / 4)
92f844a0eaSJeff Kirsher 
93f844a0eaSJeff Kirsher /**
94f844a0eaSJeff Kirsher  * Mailbox message structure
95f844a0eaSJeff Kirsher  */
96f844a0eaSJeff Kirsher #define BFI_MBMSG_SZ		7
97f844a0eaSJeff Kirsher struct bfi_mbmsg {
98f844a0eaSJeff Kirsher 	struct bfi_mhdr mh;
99f844a0eaSJeff Kirsher 	u32		pl[BFI_MBMSG_SZ];
100f844a0eaSJeff Kirsher };
101f844a0eaSJeff Kirsher 
102f844a0eaSJeff Kirsher /**
103078086f3SRasesh Mody  * Supported PCI function class codes (personality)
104078086f3SRasesh Mody  */
105078086f3SRasesh Mody enum bfi_pcifn_class {
106078086f3SRasesh Mody 	BFI_PCIFN_CLASS_FC	= 0x0c04,
107078086f3SRasesh Mody 	BFI_PCIFN_CLASS_ETH	= 0x0200,
108078086f3SRasesh Mody };
109078086f3SRasesh Mody 
110078086f3SRasesh Mody /**
111f844a0eaSJeff Kirsher  * Message Classes
112f844a0eaSJeff Kirsher  */
113f844a0eaSJeff Kirsher enum bfi_mclass {
114f844a0eaSJeff Kirsher 	BFI_MC_IOC		= 1,	/*!< IO Controller (IOC)	    */
115f844a0eaSJeff Kirsher 	BFI_MC_DIAG		= 2,	/*!< Diagnostic Msgs		    */
116f844a0eaSJeff Kirsher 	BFI_MC_FLASH		= 3,	/*!< Flash message class	    */
117f844a0eaSJeff Kirsher 	BFI_MC_CEE		= 4,	/*!< CEE			    */
118f844a0eaSJeff Kirsher 	BFI_MC_FCPORT		= 5,	/*!< FC port			    */
119f844a0eaSJeff Kirsher 	BFI_MC_IOCFC		= 6,	/*!< FC - IO Controller (IOC)	    */
120f844a0eaSJeff Kirsher 	BFI_MC_LL		= 7,	/*!< Link Layer			    */
121f844a0eaSJeff Kirsher 	BFI_MC_UF		= 8,	/*!< Unsolicited frame receive	    */
122f844a0eaSJeff Kirsher 	BFI_MC_FCXP		= 9,	/*!< FC Transport		    */
123f844a0eaSJeff Kirsher 	BFI_MC_LPS		= 10,	/*!< lport fc login services	    */
124f844a0eaSJeff Kirsher 	BFI_MC_RPORT		= 11,	/*!< Remote port		    */
125f844a0eaSJeff Kirsher 	BFI_MC_ITNIM		= 12,	/*!< I-T nexus (Initiator mode)	    */
126f844a0eaSJeff Kirsher 	BFI_MC_IOIM_READ	= 13,	/*!< read IO (Initiator mode)	    */
127f844a0eaSJeff Kirsher 	BFI_MC_IOIM_WRITE	= 14,	/*!< write IO (Initiator mode)	    */
128f844a0eaSJeff Kirsher 	BFI_MC_IOIM_IO		= 15,	/*!< IO (Initiator mode)	    */
129f844a0eaSJeff Kirsher 	BFI_MC_IOIM		= 16,	/*!< IO (Initiator mode)	    */
130f844a0eaSJeff Kirsher 	BFI_MC_IOIM_IOCOM	= 17,	/*!< good IO completion		    */
131f844a0eaSJeff Kirsher 	BFI_MC_TSKIM		= 18,	/*!< Initiator Task management	    */
132f844a0eaSJeff Kirsher 	BFI_MC_SBOOT		= 19,	/*!< SAN boot services		    */
133f844a0eaSJeff Kirsher 	BFI_MC_IPFC		= 20,	/*!< IP over FC Msgs		    */
134f844a0eaSJeff Kirsher 	BFI_MC_PORT		= 21,	/*!< Physical port		    */
135f844a0eaSJeff Kirsher 	BFI_MC_SFP		= 22,	/*!< SFP module			    */
136f844a0eaSJeff Kirsher 	BFI_MC_MSGQ		= 23,	/*!< MSGQ			    */
137f844a0eaSJeff Kirsher 	BFI_MC_ENET		= 24,	/*!< ENET commands/responses	    */
138*aafd5c2cSRasesh Mody 	BFI_MC_PHY		= 25,	/*!< External PHY message class	    */
139*aafd5c2cSRasesh Mody 	BFI_MC_NBOOT		= 26,	/*!< Network Boot		    */
140*aafd5c2cSRasesh Mody 	BFI_MC_TIO_READ		= 27,	/*!< read IO (Target mode)	    */
141*aafd5c2cSRasesh Mody 	BFI_MC_TIO_WRITE	= 28,	/*!< write IO (Target mode)	    */
142*aafd5c2cSRasesh Mody 	BFI_MC_TIO_DATA_XFERED	= 29,	/*!< ds transferred (target mode)   */
143*aafd5c2cSRasesh Mody 	BFI_MC_TIO_IO		= 30,	/*!< IO (Target mode)		    */
144*aafd5c2cSRasesh Mody 	BFI_MC_TIO		= 31,	/*!< IO (target mode)		    */
145*aafd5c2cSRasesh Mody 	BFI_MC_MFG		= 32,	/*!< MFG/ASIC block commands	    */
146*aafd5c2cSRasesh Mody 	BFI_MC_EDMA		= 33,	/*!< EDMA copy commands		    */
147*aafd5c2cSRasesh Mody 	BFI_MC_MAX		= 34
148f844a0eaSJeff Kirsher };
149f844a0eaSJeff Kirsher 
150f844a0eaSJeff Kirsher #define BFI_IOC_MSGLEN_MAX	32	/* 32 bytes */
151f844a0eaSJeff Kirsher 
152af027a34SRasesh Mody #define BFI_FWBOOT_ENV_OS		0
153af027a34SRasesh Mody 
154f844a0eaSJeff Kirsher /**
155f844a0eaSJeff Kirsher  *----------------------------------------------------------------------
156f844a0eaSJeff Kirsher  *				IOC
157f844a0eaSJeff Kirsher  *----------------------------------------------------------------------
158f844a0eaSJeff Kirsher  */
159f844a0eaSJeff Kirsher 
160078086f3SRasesh Mody /**
161078086f3SRasesh Mody  * Different asic generations
162078086f3SRasesh Mody  */
163078086f3SRasesh Mody enum bfi_asic_gen {
164078086f3SRasesh Mody 	BFI_ASIC_GEN_CB		= 1,
165078086f3SRasesh Mody 	BFI_ASIC_GEN_CT		= 2,
1661bf9fd70SRasesh Mody 	BFI_ASIC_GEN_CT2	= 3,
167078086f3SRasesh Mody };
168078086f3SRasesh Mody 
169078086f3SRasesh Mody enum bfi_asic_mode {
170078086f3SRasesh Mody 	BFI_ASIC_MODE_FC	= 1,	/* FC upto 8G speed		*/
171078086f3SRasesh Mody 	BFI_ASIC_MODE_FC16	= 2,	/* FC upto 16G speed		*/
172078086f3SRasesh Mody 	BFI_ASIC_MODE_ETH	= 3,	/* Ethernet ports		*/
173078086f3SRasesh Mody 	BFI_ASIC_MODE_COMBO	= 4,	/* FC 16G and Ethernet 10G port	*/
174078086f3SRasesh Mody };
175078086f3SRasesh Mody 
176f844a0eaSJeff Kirsher enum bfi_ioc_h2i_msgs {
177f844a0eaSJeff Kirsher 	BFI_IOC_H2I_ENABLE_REQ		= 1,
178f844a0eaSJeff Kirsher 	BFI_IOC_H2I_DISABLE_REQ		= 2,
179f844a0eaSJeff Kirsher 	BFI_IOC_H2I_GETATTR_REQ		= 3,
180f844a0eaSJeff Kirsher 	BFI_IOC_H2I_DBG_SYNC		= 4,
181f844a0eaSJeff Kirsher 	BFI_IOC_H2I_DBG_DUMP		= 5,
182f844a0eaSJeff Kirsher };
183f844a0eaSJeff Kirsher 
184f844a0eaSJeff Kirsher enum bfi_ioc_i2h_msgs {
185f844a0eaSJeff Kirsher 	BFI_IOC_I2H_ENABLE_REPLY	= BFA_I2HM(1),
186f844a0eaSJeff Kirsher 	BFI_IOC_I2H_DISABLE_REPLY	= BFA_I2HM(2),
187f844a0eaSJeff Kirsher 	BFI_IOC_I2H_GETATTR_REPLY	= BFA_I2HM(3),
188078086f3SRasesh Mody 	BFI_IOC_I2H_HBEAT		= BFA_I2HM(4),
189f844a0eaSJeff Kirsher };
190f844a0eaSJeff Kirsher 
191f844a0eaSJeff Kirsher /**
192f844a0eaSJeff Kirsher  * BFI_IOC_H2I_GETATTR_REQ message
193f844a0eaSJeff Kirsher  */
194f844a0eaSJeff Kirsher struct bfi_ioc_getattr_req {
195f844a0eaSJeff Kirsher 	struct bfi_mhdr mh;
196f844a0eaSJeff Kirsher 	union bfi_addr_u	attr_addr;
197f844a0eaSJeff Kirsher };
198f844a0eaSJeff Kirsher 
199f844a0eaSJeff Kirsher struct bfi_ioc_attr {
200f844a0eaSJeff Kirsher 	u64		mfg_pwwn;	/*!< Mfg port wwn	   */
201f844a0eaSJeff Kirsher 	u64		mfg_nwwn;	/*!< Mfg node wwn	   */
202f844a0eaSJeff Kirsher 	mac_t		mfg_mac;	/*!< Mfg mac		   */
203078086f3SRasesh Mody 	u8		port_mode;	/* enum bfi_port_mode	   */
204078086f3SRasesh Mody 	u8		rsvd_a;
205f844a0eaSJeff Kirsher 	u64		pwwn;
206f844a0eaSJeff Kirsher 	u64		nwwn;
207f844a0eaSJeff Kirsher 	mac_t		mac;		/*!< PBC or Mfg mac	   */
208f844a0eaSJeff Kirsher 	u16	rsvd_b;
209f844a0eaSJeff Kirsher 	mac_t		fcoe_mac;
210f844a0eaSJeff Kirsher 	u16	rsvd_c;
211f844a0eaSJeff Kirsher 	char		brcd_serialnum[STRSZ(BFA_MFG_SERIALNUM_SIZE)];
212f844a0eaSJeff Kirsher 	u8		pcie_gen;
213f844a0eaSJeff Kirsher 	u8		pcie_lanes_orig;
214f844a0eaSJeff Kirsher 	u8		pcie_lanes;
215f844a0eaSJeff Kirsher 	u8		rx_bbcredit;	/*!< receive buffer credits */
216f844a0eaSJeff Kirsher 	u32	adapter_prop;	/*!< adapter properties     */
217f844a0eaSJeff Kirsher 	u16	maxfrsize;	/*!< max receive frame size */
218f844a0eaSJeff Kirsher 	char		asic_rev;
219f844a0eaSJeff Kirsher 	u8		rsvd_d;
220f844a0eaSJeff Kirsher 	char		fw_version[BFA_VERSION_LEN];
221f844a0eaSJeff Kirsher 	char		optrom_version[BFA_VERSION_LEN];
222f844a0eaSJeff Kirsher 	struct bfa_mfg_vpd vpd;
223f844a0eaSJeff Kirsher 	u32	card_type;	/*!< card type			*/
224f844a0eaSJeff Kirsher };
225f844a0eaSJeff Kirsher 
226f844a0eaSJeff Kirsher /**
227f844a0eaSJeff Kirsher  * BFI_IOC_I2H_GETATTR_REPLY message
228f844a0eaSJeff Kirsher  */
229f844a0eaSJeff Kirsher struct bfi_ioc_getattr_reply {
230f844a0eaSJeff Kirsher 	struct bfi_mhdr mh;	/*!< Common msg header		*/
231f844a0eaSJeff Kirsher 	u8			status;	/*!< cfg reply status		*/
232f844a0eaSJeff Kirsher 	u8			rsvd[3];
233f844a0eaSJeff Kirsher };
234f844a0eaSJeff Kirsher 
235f844a0eaSJeff Kirsher /**
236f844a0eaSJeff Kirsher  * Firmware memory page offsets
237f844a0eaSJeff Kirsher  */
238f844a0eaSJeff Kirsher #define BFI_IOC_SMEM_PG0_CB	(0x40)
239f844a0eaSJeff Kirsher #define BFI_IOC_SMEM_PG0_CT	(0x180)
240f844a0eaSJeff Kirsher 
241f844a0eaSJeff Kirsher /**
242f844a0eaSJeff Kirsher  * Firmware statistic offset
243f844a0eaSJeff Kirsher  */
244f844a0eaSJeff Kirsher #define BFI_IOC_FWSTATS_OFF	(0x6B40)
245f844a0eaSJeff Kirsher #define BFI_IOC_FWSTATS_SZ	(4096)
246f844a0eaSJeff Kirsher 
247f844a0eaSJeff Kirsher /**
248f844a0eaSJeff Kirsher  * Firmware trace offset
249f844a0eaSJeff Kirsher  */
250f844a0eaSJeff Kirsher #define BFI_IOC_TRC_OFF		(0x4b00)
251f844a0eaSJeff Kirsher #define BFI_IOC_TRC_ENTS	256
252f844a0eaSJeff Kirsher 
253f844a0eaSJeff Kirsher #define BFI_IOC_FW_SIGNATURE	(0xbfadbfad)
254f844a0eaSJeff Kirsher #define BFI_IOC_MD5SUM_SZ	4
255f844a0eaSJeff Kirsher struct bfi_ioc_image_hdr {
256f844a0eaSJeff Kirsher 	u32	signature;	/*!< constant signature */
257078086f3SRasesh Mody 	u8	asic_gen;	/*!< asic generation */
258078086f3SRasesh Mody 	u8	asic_mode;
259078086f3SRasesh Mody 	u8	port0_mode;	/*!< device mode for port 0 */
260078086f3SRasesh Mody 	u8	port1_mode;	/*!< device mode for port 1 */
261f844a0eaSJeff Kirsher 	u32	exec;		/*!< exec vector	*/
262078086f3SRasesh Mody 	u32	bootenv;	/*!< firmware boot env */
263f844a0eaSJeff Kirsher 	u32	rsvd_b[4];
264f844a0eaSJeff Kirsher 	u32	md5sum[BFI_IOC_MD5SUM_SZ];
265f844a0eaSJeff Kirsher };
266f844a0eaSJeff Kirsher 
267078086f3SRasesh Mody #define BFI_FWBOOT_DEVMODE_OFF		4
268078086f3SRasesh Mody #define BFI_FWBOOT_TYPE_OFF		8
269078086f3SRasesh Mody #define BFI_FWBOOT_ENV_OFF		12
270078086f3SRasesh Mody #define BFI_FWBOOT_DEVMODE(__asic_gen, __asic_mode, __p0_mode, __p1_mode) \
271078086f3SRasesh Mody 	(((u32)(__asic_gen)) << 24 |	\
272078086f3SRasesh Mody 	 ((u32)(__asic_mode)) << 16 |	\
273078086f3SRasesh Mody 	 ((u32)(__p0_mode)) << 8 |	\
274078086f3SRasesh Mody 	 ((u32)(__p1_mode)))
275078086f3SRasesh Mody 
276f844a0eaSJeff Kirsher enum bfi_fwboot_type {
277f844a0eaSJeff Kirsher 	BFI_FWBOOT_TYPE_NORMAL	= 0,
278f844a0eaSJeff Kirsher 	BFI_FWBOOT_TYPE_FLASH	= 1,
279f844a0eaSJeff Kirsher 	BFI_FWBOOT_TYPE_MEMTEST	= 2,
280f844a0eaSJeff Kirsher };
281f844a0eaSJeff Kirsher 
282078086f3SRasesh Mody enum bfi_port_mode {
283078086f3SRasesh Mody 	BFI_PORT_MODE_FC	= 1,
284078086f3SRasesh Mody 	BFI_PORT_MODE_ETH	= 2,
285078086f3SRasesh Mody };
286078086f3SRasesh Mody 
287f844a0eaSJeff Kirsher struct bfi_ioc_hbeat {
288f844a0eaSJeff Kirsher 	struct bfi_mhdr mh;		/*!< common msg header		*/
289f844a0eaSJeff Kirsher 	u32	   hb_count;	/*!< current heart beat count	*/
290f844a0eaSJeff Kirsher };
291f844a0eaSJeff Kirsher 
292f844a0eaSJeff Kirsher /**
293f844a0eaSJeff Kirsher  * IOC hardware/firmware state
294f844a0eaSJeff Kirsher  */
295f844a0eaSJeff Kirsher enum bfi_ioc_state {
296f844a0eaSJeff Kirsher 	BFI_IOC_UNINIT		= 0,	/*!< not initialized		     */
297f844a0eaSJeff Kirsher 	BFI_IOC_INITING		= 1,	/*!< h/w is being initialized	     */
298f844a0eaSJeff Kirsher 	BFI_IOC_HWINIT		= 2,	/*!< h/w is initialized		     */
299f844a0eaSJeff Kirsher 	BFI_IOC_CFG		= 3,	/*!< IOC configuration in progress   */
300f844a0eaSJeff Kirsher 	BFI_IOC_OP		= 4,	/*!< IOC is operational		     */
301f844a0eaSJeff Kirsher 	BFI_IOC_DISABLING	= 5,	/*!< IOC is being disabled	     */
302f844a0eaSJeff Kirsher 	BFI_IOC_DISABLED	= 6,	/*!< IOC is disabled		     */
303f844a0eaSJeff Kirsher 	BFI_IOC_CFG_DISABLED	= 7,	/*!< IOC is being disabled;transient */
304f844a0eaSJeff Kirsher 	BFI_IOC_FAIL		= 8,	/*!< IOC heart-beat failure	     */
305f844a0eaSJeff Kirsher 	BFI_IOC_MEMTEST		= 9,	/*!< IOC is doing memtest	     */
306f844a0eaSJeff Kirsher };
307f844a0eaSJeff Kirsher 
308f844a0eaSJeff Kirsher #define BFI_IOC_ENDIAN_SIG  0x12345678
309f844a0eaSJeff Kirsher 
310f844a0eaSJeff Kirsher enum {
311f844a0eaSJeff Kirsher 	BFI_ADAPTER_TYPE_FC	= 0x01,		/*!< FC adapters	   */
312f844a0eaSJeff Kirsher 	BFI_ADAPTER_TYPE_MK	= 0x0f0000,	/*!< adapter type mask     */
313f844a0eaSJeff Kirsher 	BFI_ADAPTER_TYPE_SH	= 16,	        /*!< adapter type shift    */
314f844a0eaSJeff Kirsher 	BFI_ADAPTER_NPORTS_MK	= 0xff00,	/*!< number of ports mask  */
315f844a0eaSJeff Kirsher 	BFI_ADAPTER_NPORTS_SH	= 8,	        /*!< number of ports shift */
316f844a0eaSJeff Kirsher 	BFI_ADAPTER_SPEED_MK	= 0xff,		/*!< adapter speed mask    */
317f844a0eaSJeff Kirsher 	BFI_ADAPTER_SPEED_SH	= 0,	        /*!< adapter speed shift   */
318f844a0eaSJeff Kirsher 	BFI_ADAPTER_PROTO	= 0x100000,	/*!< prototype adapaters   */
319f844a0eaSJeff Kirsher 	BFI_ADAPTER_TTV		= 0x200000,	/*!< TTV debug capable     */
320f844a0eaSJeff Kirsher 	BFI_ADAPTER_UNSUPP	= 0x400000,	/*!< unknown adapter type  */
321f844a0eaSJeff Kirsher };
322f844a0eaSJeff Kirsher 
323f844a0eaSJeff Kirsher #define BFI_ADAPTER_GETP(__prop, __adap_prop)			\
324f844a0eaSJeff Kirsher 	(((__adap_prop) & BFI_ADAPTER_ ## __prop ## _MK) >>	\
325f844a0eaSJeff Kirsher 		BFI_ADAPTER_ ## __prop ## _SH)
326f844a0eaSJeff Kirsher #define BFI_ADAPTER_SETP(__prop, __val)				\
327f844a0eaSJeff Kirsher 	((__val) << BFI_ADAPTER_ ## __prop ## _SH)
328f844a0eaSJeff Kirsher #define BFI_ADAPTER_IS_PROTO(__adap_type)			\
329f844a0eaSJeff Kirsher 	((__adap_type) & BFI_ADAPTER_PROTO)
330f844a0eaSJeff Kirsher #define BFI_ADAPTER_IS_TTV(__adap_type)				\
331f844a0eaSJeff Kirsher 	((__adap_type) & BFI_ADAPTER_TTV)
332f844a0eaSJeff Kirsher #define BFI_ADAPTER_IS_UNSUPP(__adap_type)			\
333f844a0eaSJeff Kirsher 	((__adap_type) & BFI_ADAPTER_UNSUPP)
334f844a0eaSJeff Kirsher #define BFI_ADAPTER_IS_SPECIAL(__adap_type)			\
335f844a0eaSJeff Kirsher 	((__adap_type) & (BFI_ADAPTER_TTV | BFI_ADAPTER_PROTO |	\
336f844a0eaSJeff Kirsher 			BFI_ADAPTER_UNSUPP))
337f844a0eaSJeff Kirsher 
338f844a0eaSJeff Kirsher /**
339f844a0eaSJeff Kirsher  * BFI_IOC_H2I_ENABLE_REQ & BFI_IOC_H2I_DISABLE_REQ messages
340f844a0eaSJeff Kirsher  */
341f844a0eaSJeff Kirsher struct bfi_ioc_ctrl_req {
342f844a0eaSJeff Kirsher 	struct bfi_mhdr mh;
343078086f3SRasesh Mody 	u16			clscode;
344078086f3SRasesh Mody 	u16			rsvd;
345f844a0eaSJeff Kirsher 	u32		tv_sec;
346f844a0eaSJeff Kirsher };
347f844a0eaSJeff Kirsher 
348f844a0eaSJeff Kirsher /**
349f844a0eaSJeff Kirsher  * BFI_IOC_I2H_ENABLE_REPLY & BFI_IOC_I2H_DISABLE_REPLY messages
350f844a0eaSJeff Kirsher  */
351f844a0eaSJeff Kirsher struct bfi_ioc_ctrl_reply {
352f844a0eaSJeff Kirsher 	struct bfi_mhdr mh;			/*!< Common msg header     */
353f844a0eaSJeff Kirsher 	u8			status;		/*!< enable/disable status */
354078086f3SRasesh Mody 	u8			port_mode;	/*!< enum bfa_mode */
355078086f3SRasesh Mody 	u8			cap_bm;		/*!< capability bit mask */
356078086f3SRasesh Mody 	u8			rsvd;
357f844a0eaSJeff Kirsher };
358f844a0eaSJeff Kirsher 
359f844a0eaSJeff Kirsher #define BFI_IOC_MSGSZ   8
360f844a0eaSJeff Kirsher /**
361f844a0eaSJeff Kirsher  * H2I Messages
362f844a0eaSJeff Kirsher  */
363f844a0eaSJeff Kirsher union bfi_ioc_h2i_msg_u {
364f844a0eaSJeff Kirsher 	struct bfi_mhdr mh;
365f844a0eaSJeff Kirsher 	struct bfi_ioc_ctrl_req enable_req;
366f844a0eaSJeff Kirsher 	struct bfi_ioc_ctrl_req disable_req;
367f844a0eaSJeff Kirsher 	struct bfi_ioc_getattr_req getattr_req;
368f844a0eaSJeff Kirsher 	u32			mboxmsg[BFI_IOC_MSGSZ];
369f844a0eaSJeff Kirsher };
370f844a0eaSJeff Kirsher 
371f844a0eaSJeff Kirsher /**
372f844a0eaSJeff Kirsher  * I2H Messages
373f844a0eaSJeff Kirsher  */
374f844a0eaSJeff Kirsher union bfi_ioc_i2h_msg_u {
375f844a0eaSJeff Kirsher 	struct bfi_mhdr mh;
376078086f3SRasesh Mody 	struct bfi_ioc_ctrl_reply fw_event;
377f844a0eaSJeff Kirsher 	u32			mboxmsg[BFI_IOC_MSGSZ];
378f844a0eaSJeff Kirsher };
379f844a0eaSJeff Kirsher 
380af027a34SRasesh Mody /**
381af027a34SRasesh Mody  *----------------------------------------------------------------------
382af027a34SRasesh Mody  *				MSGQ
383af027a34SRasesh Mody  *----------------------------------------------------------------------
384af027a34SRasesh Mody  */
385af027a34SRasesh Mody 
386af027a34SRasesh Mody enum bfi_msgq_h2i_msgs {
387af027a34SRasesh Mody 	BFI_MSGQ_H2I_INIT_REQ	   = 1,
388af027a34SRasesh Mody 	BFI_MSGQ_H2I_DOORBELL_PI	= 2,
389af027a34SRasesh Mody 	BFI_MSGQ_H2I_DOORBELL_CI	= 3,
390af027a34SRasesh Mody 	BFI_MSGQ_H2I_CMDQ_COPY_RSP      = 4,
391af027a34SRasesh Mody };
392af027a34SRasesh Mody 
393af027a34SRasesh Mody enum bfi_msgq_i2h_msgs {
394af027a34SRasesh Mody 	BFI_MSGQ_I2H_INIT_RSP	   = BFA_I2HM(BFI_MSGQ_H2I_INIT_REQ),
395af027a34SRasesh Mody 	BFI_MSGQ_I2H_DOORBELL_PI	= BFA_I2HM(BFI_MSGQ_H2I_DOORBELL_PI),
396af027a34SRasesh Mody 	BFI_MSGQ_I2H_DOORBELL_CI	= BFA_I2HM(BFI_MSGQ_H2I_DOORBELL_CI),
397af027a34SRasesh Mody 	BFI_MSGQ_I2H_CMDQ_COPY_REQ      = BFA_I2HM(BFI_MSGQ_H2I_CMDQ_COPY_RSP),
398af027a34SRasesh Mody };
399af027a34SRasesh Mody 
400af027a34SRasesh Mody /* Messages(commands/responsed/AENS will have the following header */
401af027a34SRasesh Mody struct bfi_msgq_mhdr {
402af027a34SRasesh Mody 	u8	msg_class;
403af027a34SRasesh Mody 	u8	msg_id;
404af027a34SRasesh Mody 	u16	msg_token;
405af027a34SRasesh Mody 	u16	num_entries;
406af027a34SRasesh Mody 	u8	enet_id;
407af027a34SRasesh Mody 	u8	rsvd[1];
408af027a34SRasesh Mody };
409af027a34SRasesh Mody 
410af027a34SRasesh Mody #define bfi_msgq_mhdr_set(_mh, _mc, _mid, _tok, _enet_id) do {	\
411af027a34SRasesh Mody 	(_mh).msg_class	 = (_mc);	\
412af027a34SRasesh Mody 	(_mh).msg_id	    = (_mid);       \
413af027a34SRasesh Mody 	(_mh).msg_token	 = (_tok);       \
414af027a34SRasesh Mody 	(_mh).enet_id	   = (_enet_id);   \
415af027a34SRasesh Mody } while (0)
416af027a34SRasesh Mody 
417af027a34SRasesh Mody /*
418af027a34SRasesh Mody  * Mailbox  for messaging interface
419af027a34SRasesh Mody  */
420af027a34SRasesh Mody #define BFI_MSGQ_CMD_ENTRY_SIZE	 (64)    /* TBD */
421af027a34SRasesh Mody #define BFI_MSGQ_RSP_ENTRY_SIZE	 (64)    /* TBD */
422af027a34SRasesh Mody 
423af027a34SRasesh Mody #define bfi_msgq_num_cmd_entries(_size)				 \
424af027a34SRasesh Mody 	(((_size) + BFI_MSGQ_CMD_ENTRY_SIZE - 1) / BFI_MSGQ_CMD_ENTRY_SIZE)
425af027a34SRasesh Mody 
426af027a34SRasesh Mody struct bfi_msgq {
427af027a34SRasesh Mody 	union bfi_addr_u addr;
428af027a34SRasesh Mody 	u16 q_depth;     /* Total num of entries in the queue */
429af027a34SRasesh Mody 	u8 rsvd[2];
430af027a34SRasesh Mody };
431af027a34SRasesh Mody 
432af027a34SRasesh Mody /* BFI_ENET_MSGQ_CFG_REQ TBD init or cfg? */
433af027a34SRasesh Mody struct bfi_msgq_cfg_req {
434af027a34SRasesh Mody 	struct bfi_mhdr mh;
435af027a34SRasesh Mody 	struct bfi_msgq cmdq;
436af027a34SRasesh Mody 	struct bfi_msgq rspq;
437af027a34SRasesh Mody };
438af027a34SRasesh Mody 
439af027a34SRasesh Mody /* BFI_ENET_MSGQ_CFG_RSP */
440af027a34SRasesh Mody struct bfi_msgq_cfg_rsp {
441af027a34SRasesh Mody 	struct bfi_mhdr mh;
442af027a34SRasesh Mody 	u8 cmd_status;
443af027a34SRasesh Mody 	u8 rsvd[3];
444af027a34SRasesh Mody };
445af027a34SRasesh Mody 
446af027a34SRasesh Mody /* BFI_MSGQ_H2I_DOORBELL */
447af027a34SRasesh Mody struct bfi_msgq_h2i_db {
448af027a34SRasesh Mody 	struct bfi_mhdr mh;
449af027a34SRasesh Mody 	union {
450af027a34SRasesh Mody 		u16 cmdq_pi;
451af027a34SRasesh Mody 		u16 rspq_ci;
452af027a34SRasesh Mody 	} idx;
453af027a34SRasesh Mody };
454af027a34SRasesh Mody 
455af027a34SRasesh Mody /* BFI_MSGQ_I2H_DOORBELL */
456af027a34SRasesh Mody struct bfi_msgq_i2h_db {
457af027a34SRasesh Mody 	struct bfi_mhdr mh;
458af027a34SRasesh Mody 	union {
459af027a34SRasesh Mody 		u16 rspq_pi;
460af027a34SRasesh Mody 		u16 cmdq_ci;
461af027a34SRasesh Mody 	} idx;
462af027a34SRasesh Mody };
463af027a34SRasesh Mody 
464af027a34SRasesh Mody #define BFI_CMD_COPY_SZ 28
465af027a34SRasesh Mody 
466af027a34SRasesh Mody /* BFI_MSGQ_H2I_CMD_COPY_RSP */
467af027a34SRasesh Mody struct bfi_msgq_h2i_cmdq_copy_rsp {
468af027a34SRasesh Mody 	struct bfi_mhdr mh;
469af027a34SRasesh Mody 	u8	      data[BFI_CMD_COPY_SZ];
470af027a34SRasesh Mody };
471af027a34SRasesh Mody 
472af027a34SRasesh Mody /* BFI_MSGQ_I2H_CMD_COPY_REQ */
473af027a34SRasesh Mody struct bfi_msgq_i2h_cmdq_copy_req {
474af027a34SRasesh Mody 	struct bfi_mhdr mh;
475af027a34SRasesh Mody 	u16     offset;
476af027a34SRasesh Mody 	u16     len;
477af027a34SRasesh Mody };
478af027a34SRasesh Mody 
479f844a0eaSJeff Kirsher #pragma pack()
480f844a0eaSJeff Kirsher 
481f844a0eaSJeff Kirsher #endif /* __BFI_H__ */
482