14ad79e13SYuval Mintz /* bnx2x_fw_defs.h: Qlogic Everest network driver. 2adfc5217SJeff Kirsher * 3247fa82bSYuval Mintz * Copyright (c) 2007-2013 Broadcom Corporation 44ad79e13SYuval Mintz * Copyright (c) 2014 QLogic Corporation 54ad79e13SYuval Mintz * All rights reserved 6adfc5217SJeff Kirsher * 7adfc5217SJeff Kirsher * This program is free software; you can redistribute it and/or modify 8adfc5217SJeff Kirsher * it under the terms of the GNU General Public License as published by 9adfc5217SJeff Kirsher * the Free Software Foundation. 10adfc5217SJeff Kirsher */ 11adfc5217SJeff Kirsher 12adfc5217SJeff Kirsher #ifndef BNX2X_FW_DEFS_H 13adfc5217SJeff Kirsher #define BNX2X_FW_DEFS_H 14adfc5217SJeff Kirsher 15e42780b6SDmitry Kravkov #define CSTORM_ASSERT_LIST_INDEX_OFFSET (IRO[152].base) 16adfc5217SJeff Kirsher #define CSTORM_ASSERT_LIST_OFFSET(assertListEntry) \ 17e42780b6SDmitry Kravkov (IRO[151].base + ((assertListEntry) * IRO[151].m1)) 18adfc5217SJeff Kirsher #define CSTORM_EVENT_RING_DATA_OFFSET(pfId) \ 19e42780b6SDmitry Kravkov (IRO[157].base + (((pfId)>>1) * IRO[157].m1) + (((pfId)&1) * \ 20e42780b6SDmitry Kravkov IRO[157].m2)) 21adfc5217SJeff Kirsher #define CSTORM_EVENT_RING_PROD_OFFSET(pfId) \ 22e42780b6SDmitry Kravkov (IRO[158].base + (((pfId)>>1) * IRO[158].m1) + (((pfId)&1) * \ 23e42780b6SDmitry Kravkov IRO[158].m2)) 24adfc5217SJeff Kirsher #define CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(funcId) \ 25e42780b6SDmitry Kravkov (IRO[163].base + ((funcId) * IRO[163].m1)) 26adfc5217SJeff Kirsher #define CSTORM_FUNC_EN_OFFSET(funcId) \ 27e42780b6SDmitry Kravkov (IRO[153].base + ((funcId) * IRO[153].m1)) 28caa9e931SMichael Chan #define CSTORM_HC_SYNC_LINE_INDEX_E1X_OFFSET(hcIndex, sbId) \ 29e42780b6SDmitry Kravkov (IRO[143].base + ((hcIndex) * IRO[143].m1) + ((sbId) * IRO[143].m2)) 30caa9e931SMichael Chan #define CSTORM_HC_SYNC_LINE_INDEX_E2_OFFSET(hcIndex, sbId) \ 31e42780b6SDmitry Kravkov (IRO[142].base + (((hcIndex)>>2) * IRO[142].m1) + (((hcIndex)&3) \ 32e42780b6SDmitry Kravkov * IRO[142].m2) + ((sbId) * IRO[142].m3)) 33e42780b6SDmitry Kravkov #define CSTORM_IGU_MODE_OFFSET (IRO[161].base) 34adfc5217SJeff Kirsher #define CSTORM_ISCSI_CQ_SIZE_OFFSET(pfId) \ 35e42780b6SDmitry Kravkov (IRO[324].base + ((pfId) * IRO[324].m1)) 360a6890b9SSudarsana Reddy Kalluru #define CSTORM_ISCSI_CQ_SQN_SIZE_OFFSET(pfId) \ 370a6890b9SSudarsana Reddy Kalluru (IRO[325].base + ((pfId) * IRO[325].m1)) 38adfc5217SJeff Kirsher #define CSTORM_ISCSI_EQ_CONS_OFFSET(pfId, iscsiEqId) \ 39e42780b6SDmitry Kravkov (IRO[317].base + ((pfId) * IRO[317].m1) + ((iscsiEqId) * IRO[317].m2)) 400a6890b9SSudarsana Reddy Kalluru #define CSTORM_ISCSI_EQ_NEXT_EQE_ADDR_OFFSET(pfId, iscsiEqId) \ 41e42780b6SDmitry Kravkov (IRO[319].base + ((pfId) * IRO[319].m1) + ((iscsiEqId) * IRO[319].m2)) 420a6890b9SSudarsana Reddy Kalluru #define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_OFFSET(pfId, iscsiEqId) \ 430a6890b9SSudarsana Reddy Kalluru (IRO[318].base + ((pfId) * IRO[318].m1) + ((iscsiEqId) * IRO[318].m2)) 440a6890b9SSudarsana Reddy Kalluru #define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_VALID_OFFSET(pfId, iscsiEqId) \ 45e42780b6SDmitry Kravkov (IRO[320].base + ((pfId) * IRO[320].m1) + ((iscsiEqId) * IRO[320].m2)) 460a6890b9SSudarsana Reddy Kalluru #define CSTORM_ISCSI_EQ_PROD_OFFSET(pfId, iscsiEqId) \ 470a6890b9SSudarsana Reddy Kalluru (IRO[316].base + ((pfId) * IRO[316].m1) + ((iscsiEqId) * IRO[316].m2)) 480a6890b9SSudarsana Reddy Kalluru #define CSTORM_ISCSI_EQ_SB_INDEX_OFFSET(pfId, iscsiEqId) \ 490a6890b9SSudarsana Reddy Kalluru (IRO[322].base + ((pfId) * IRO[322].m1) + ((iscsiEqId) * IRO[322].m2)) 500a6890b9SSudarsana Reddy Kalluru #define CSTORM_ISCSI_EQ_SB_NUM_OFFSET(pfId, iscsiEqId) \ 510a6890b9SSudarsana Reddy Kalluru (IRO[321].base + ((pfId) * IRO[321].m1) + ((iscsiEqId) * IRO[321].m2)) 52adfc5217SJeff Kirsher #define CSTORM_ISCSI_HQ_SIZE_OFFSET(pfId) \ 530a6890b9SSudarsana Reddy Kalluru (IRO[323].base + ((pfId) * IRO[323].m1)) 54adfc5217SJeff Kirsher #define CSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \ 550a6890b9SSudarsana Reddy Kalluru (IRO[315].base + ((pfId) * IRO[315].m1)) 56adfc5217SJeff Kirsher #define CSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \ 570a6890b9SSudarsana Reddy Kalluru (IRO[314].base + ((pfId) * IRO[314].m1)) 58adfc5217SJeff Kirsher #define CSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \ 590a6890b9SSudarsana Reddy Kalluru (IRO[313].base + ((pfId) * IRO[313].m1)) 60adfc5217SJeff Kirsher #define CSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \ 61e42780b6SDmitry Kravkov (IRO[155].base + ((funcId) * IRO[155].m1)) 62adfc5217SJeff Kirsher #define CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(pfId) \ 63e42780b6SDmitry Kravkov (IRO[146].base + ((pfId) * IRO[146].m1)) 64adfc5217SJeff Kirsher #define CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(pfId) \ 65e42780b6SDmitry Kravkov (IRO[147].base + ((pfId) * IRO[147].m1)) 66adfc5217SJeff Kirsher #define CSTORM_SP_STATUS_BLOCK_OFFSET(pfId) \ 67e42780b6SDmitry Kravkov (IRO[145].base + ((pfId) * IRO[145].m1)) 68e42780b6SDmitry Kravkov #define CSTORM_SP_STATUS_BLOCK_SIZE (IRO[145].size) 69adfc5217SJeff Kirsher #define CSTORM_SP_SYNC_BLOCK_OFFSET(pfId) \ 70e42780b6SDmitry Kravkov (IRO[148].base + ((pfId) * IRO[148].m1)) 71e42780b6SDmitry Kravkov #define CSTORM_SP_SYNC_BLOCK_SIZE (IRO[148].size) 72adfc5217SJeff Kirsher #define CSTORM_STATUS_BLOCK_DATA_FLAGS_OFFSET(sbId, hcIndex) \ 73e42780b6SDmitry Kravkov (IRO[140].base + ((sbId) * IRO[140].m1) + ((hcIndex) * IRO[140].m2)) 74adfc5217SJeff Kirsher #define CSTORM_STATUS_BLOCK_DATA_OFFSET(sbId) \ 75adfc5217SJeff Kirsher (IRO[137].base + ((sbId) * IRO[137].m1)) 76e42780b6SDmitry Kravkov #define CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(sbId) \ 77e42780b6SDmitry Kravkov (IRO[138].base + ((sbId) * IRO[138].m1)) 78e42780b6SDmitry Kravkov #define CSTORM_STATUS_BLOCK_DATA_TIMEOUT_OFFSET(sbId, hcIndex) \ 79e42780b6SDmitry Kravkov (IRO[139].base + ((sbId) * IRO[139].m1) + ((hcIndex) * IRO[139].m2)) 80e42780b6SDmitry Kravkov #define CSTORM_STATUS_BLOCK_OFFSET(sbId) \ 81e42780b6SDmitry Kravkov (IRO[136].base + ((sbId) * IRO[136].m1)) 82e42780b6SDmitry Kravkov #define CSTORM_STATUS_BLOCK_SIZE (IRO[136].size) 83e42780b6SDmitry Kravkov #define CSTORM_SYNC_BLOCK_OFFSET(sbId) \ 84e42780b6SDmitry Kravkov (IRO[141].base + ((sbId) * IRO[141].m1)) 85e42780b6SDmitry Kravkov #define CSTORM_SYNC_BLOCK_SIZE (IRO[141].size) 86adfc5217SJeff Kirsher #define CSTORM_VF_PF_CHANNEL_STATE_OFFSET(vfId) \ 87e42780b6SDmitry Kravkov (IRO[159].base + ((vfId) * IRO[159].m1)) 88adfc5217SJeff Kirsher #define CSTORM_VF_PF_CHANNEL_VALID_OFFSET(vfId) \ 89e42780b6SDmitry Kravkov (IRO[160].base + ((vfId) * IRO[160].m1)) 90adfc5217SJeff Kirsher #define CSTORM_VF_TO_PF_OFFSET(funcId) \ 91e42780b6SDmitry Kravkov (IRO[154].base + ((funcId) * IRO[154].m1)) 92adfc5217SJeff Kirsher #define TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(pfId) \ 93e42780b6SDmitry Kravkov (IRO[207].base + ((pfId) * IRO[207].m1)) 94adfc5217SJeff Kirsher #define TSTORM_ASSERT_LIST_INDEX_OFFSET (IRO[102].base) 95adfc5217SJeff Kirsher #define TSTORM_ASSERT_LIST_OFFSET(assertListEntry) \ 96adfc5217SJeff Kirsher (IRO[101].base + ((assertListEntry) * IRO[101].m1)) 97adfc5217SJeff Kirsher #define TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(pfId) \ 98e42780b6SDmitry Kravkov (IRO[205].base + ((pfId) * IRO[205].m1)) 99adfc5217SJeff Kirsher #define TSTORM_FUNC_EN_OFFSET(funcId) \ 100e42780b6SDmitry Kravkov (IRO[107].base + ((funcId) * IRO[107].m1)) 101adfc5217SJeff Kirsher #define TSTORM_ISCSI_ERROR_BITMAP_OFFSET(pfId) \ 10291226790SDmitry Kravkov (IRO[279].base + ((pfId) * IRO[279].m1)) 1030a6890b9SSudarsana Reddy Kalluru #define TSTORM_ISCSI_L2_ISCSI_OOO_CID_TABLE_OFFSET(pfId) \ 104e42780b6SDmitry Kravkov (IRO[280].base + ((pfId) * IRO[280].m1)) 1050a6890b9SSudarsana Reddy Kalluru #define TSTORM_ISCSI_L2_ISCSI_OOO_CLIENT_ID_TABLE_OFFSET(pfId) \ 106e42780b6SDmitry Kravkov (IRO[281].base + ((pfId) * IRO[281].m1)) 1070a6890b9SSudarsana Reddy Kalluru #define TSTORM_ISCSI_L2_ISCSI_OOO_PROD_OFFSET(pfId) \ 1080a6890b9SSudarsana Reddy Kalluru (IRO[282].base + ((pfId) * IRO[282].m1)) 109e42780b6SDmitry Kravkov #define TSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \ 1100a6890b9SSudarsana Reddy Kalluru (IRO[278].base + ((pfId) * IRO[278].m1)) 111e42780b6SDmitry Kravkov #define TSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \ 1120a6890b9SSudarsana Reddy Kalluru (IRO[277].base + ((pfId) * IRO[277].m1)) 113e42780b6SDmitry Kravkov #define TSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \ 1140a6890b9SSudarsana Reddy Kalluru (IRO[276].base + ((pfId) * IRO[276].m1)) 115e42780b6SDmitry Kravkov #define TSTORM_ISCSI_RQ_SIZE_OFFSET(pfId) \ 1160a6890b9SSudarsana Reddy Kalluru (IRO[275].base + ((pfId) * IRO[275].m1)) 117e42780b6SDmitry Kravkov #define TSTORM_ISCSI_TCP_LOCAL_ADV_WND_OFFSET(pfId) \ 1180a6890b9SSudarsana Reddy Kalluru (IRO[285].base + ((pfId) * IRO[285].m1)) 119e42780b6SDmitry Kravkov #define TSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(pfId) \ 120e42780b6SDmitry Kravkov (IRO[271].base + ((pfId) * IRO[271].m1)) 1210a6890b9SSudarsana Reddy Kalluru #define TSTORM_ISCSI_TCP_VARS_LSB_LOCAL_MAC_ADDR_OFFSET(pfId) \ 122e42780b6SDmitry Kravkov (IRO[272].base + ((pfId) * IRO[272].m1)) 1230a6890b9SSudarsana Reddy Kalluru #define TSTORM_ISCSI_TCP_VARS_MID_LOCAL_MAC_ADDR_OFFSET(pfId) \ 124e42780b6SDmitry Kravkov (IRO[273].base + ((pfId) * IRO[273].m1)) 1250a6890b9SSudarsana Reddy Kalluru #define TSTORM_ISCSI_TCP_VARS_MSB_LOCAL_MAC_ADDR_OFFSET(pfId) \ 1260a6890b9SSudarsana Reddy Kalluru (IRO[274].base + ((pfId) * IRO[274].m1)) 127e42780b6SDmitry Kravkov #define TSTORM_MAC_FILTER_CONFIG_OFFSET(pfId) \ 128e42780b6SDmitry Kravkov (IRO[206].base + ((pfId) * IRO[206].m1)) 129e42780b6SDmitry Kravkov #define TSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \ 130e42780b6SDmitry Kravkov (IRO[109].base + ((funcId) * IRO[109].m1)) 131e42780b6SDmitry Kravkov #define TSTORM_TCP_MAX_CWND_OFFSET(pfId) \ 1320a6890b9SSudarsana Reddy Kalluru (IRO[224].base + ((pfId) * IRO[224].m1)) 133e42780b6SDmitry Kravkov #define TSTORM_VF_TO_PF_OFFSET(funcId) \ 134e42780b6SDmitry Kravkov (IRO[108].base + ((funcId) * IRO[108].m1)) 1350a6890b9SSudarsana Reddy Kalluru #define USTORM_AGG_DATA_OFFSET (IRO[213].base) 1360a6890b9SSudarsana Reddy Kalluru #define USTORM_AGG_DATA_SIZE (IRO[213].size) 137e42780b6SDmitry Kravkov #define USTORM_ASSERT_LIST_INDEX_OFFSET (IRO[181].base) 138e42780b6SDmitry Kravkov #define USTORM_ASSERT_LIST_OFFSET(assertListEntry) \ 139e42780b6SDmitry Kravkov (IRO[180].base + ((assertListEntry) * IRO[180].m1)) 140e42780b6SDmitry Kravkov #define USTORM_ETH_PAUSE_ENABLED_OFFSET(portId) \ 141e42780b6SDmitry Kravkov (IRO[187].base + ((portId) * IRO[187].m1)) 142e42780b6SDmitry Kravkov #define USTORM_FCOE_EQ_PROD_OFFSET(pfId) \ 1430a6890b9SSudarsana Reddy Kalluru (IRO[326].base + ((pfId) * IRO[326].m1)) 144e42780b6SDmitry Kravkov #define USTORM_FUNC_EN_OFFSET(funcId) \ 145e42780b6SDmitry Kravkov (IRO[182].base + ((funcId) * IRO[182].m1)) 146e42780b6SDmitry Kravkov #define USTORM_ISCSI_CQ_SIZE_OFFSET(pfId) \ 147e42780b6SDmitry Kravkov (IRO[290].base + ((pfId) * IRO[290].m1)) 1480a6890b9SSudarsana Reddy Kalluru #define USTORM_ISCSI_CQ_SQN_SIZE_OFFSET(pfId) \ 149e42780b6SDmitry Kravkov (IRO[291].base + ((pfId) * IRO[291].m1)) 1500a6890b9SSudarsana Reddy Kalluru #define USTORM_ISCSI_ERROR_BITMAP_OFFSET(pfId) \ 1510a6890b9SSudarsana Reddy Kalluru (IRO[295].base + ((pfId) * IRO[295].m1)) 1520a6890b9SSudarsana Reddy Kalluru #define USTORM_ISCSI_GLOBAL_BUF_PHYS_ADDR_OFFSET(pfId) \ 153e42780b6SDmitry Kravkov (IRO[292].base + ((pfId) * IRO[292].m1)) 1540a6890b9SSudarsana Reddy Kalluru #define USTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \ 1550a6890b9SSudarsana Reddy Kalluru (IRO[288].base + ((pfId) * IRO[288].m1)) 1560a6890b9SSudarsana Reddy Kalluru #define USTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \ 1570a6890b9SSudarsana Reddy Kalluru (IRO[287].base + ((pfId) * IRO[287].m1)) 1580a6890b9SSudarsana Reddy Kalluru #define USTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \ 1590a6890b9SSudarsana Reddy Kalluru (IRO[286].base + ((pfId) * IRO[286].m1)) 1600a6890b9SSudarsana Reddy Kalluru #define USTORM_ISCSI_R2TQ_SIZE_OFFSET(pfId) \ 1610a6890b9SSudarsana Reddy Kalluru (IRO[289].base + ((pfId) * IRO[289].m1)) 1620a6890b9SSudarsana Reddy Kalluru #define USTORM_ISCSI_RQ_BUFFER_SIZE_OFFSET(pfId) \ 163e42780b6SDmitry Kravkov (IRO[293].base + ((pfId) * IRO[293].m1)) 1640a6890b9SSudarsana Reddy Kalluru #define USTORM_ISCSI_RQ_SIZE_OFFSET(pfId) \ 1650a6890b9SSudarsana Reddy Kalluru (IRO[294].base + ((pfId) * IRO[294].m1)) 166adfc5217SJeff Kirsher #define USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(pfId) \ 167e42780b6SDmitry Kravkov (IRO[186].base + ((pfId) * IRO[186].m1)) 168adfc5217SJeff Kirsher #define USTORM_RECORD_SLOW_PATH_OFFSET(funcId) \ 169e42780b6SDmitry Kravkov (IRO[184].base + ((funcId) * IRO[184].m1)) 170adfc5217SJeff Kirsher #define USTORM_RX_PRODS_E1X_OFFSET(portId, clientId) \ 1710a6890b9SSudarsana Reddy Kalluru (IRO[216].base + ((portId) * IRO[216].m1) + ((clientId) * \ 1720a6890b9SSudarsana Reddy Kalluru IRO[216].m2)) 173adfc5217SJeff Kirsher #define USTORM_RX_PRODS_E2_OFFSET(qzoneId) \ 1740a6890b9SSudarsana Reddy Kalluru (IRO[217].base + ((qzoneId) * IRO[217].m1)) 1750a6890b9SSudarsana Reddy Kalluru #define USTORM_TPA_BTR_OFFSET (IRO[214].base) 1760a6890b9SSudarsana Reddy Kalluru #define USTORM_TPA_BTR_SIZE (IRO[214].size) 177adfc5217SJeff Kirsher #define USTORM_VF_TO_PF_OFFSET(funcId) \ 178e42780b6SDmitry Kravkov (IRO[183].base + ((funcId) * IRO[183].m1)) 179adfc5217SJeff Kirsher #define XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE (IRO[67].base) 180adfc5217SJeff Kirsher #define XSTORM_AGG_INT_FINAL_CLEANUP_INDEX (IRO[66].base) 181adfc5217SJeff Kirsher #define XSTORM_ASSERT_LIST_INDEX_OFFSET (IRO[51].base) 182adfc5217SJeff Kirsher #define XSTORM_ASSERT_LIST_OFFSET(assertListEntry) \ 183adfc5217SJeff Kirsher (IRO[50].base + ((assertListEntry) * IRO[50].m1)) 184adfc5217SJeff Kirsher #define XSTORM_CMNG_PER_PORT_VARS_OFFSET(portId) \ 185adfc5217SJeff Kirsher (IRO[43].base + ((portId) * IRO[43].m1)) 186adfc5217SJeff Kirsher #define XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(pfId) \ 187adfc5217SJeff Kirsher (IRO[45].base + ((pfId) * IRO[45].m1)) 188adfc5217SJeff Kirsher #define XSTORM_FUNC_EN_OFFSET(funcId) \ 189adfc5217SJeff Kirsher (IRO[47].base + ((funcId) * IRO[47].m1)) 190adfc5217SJeff Kirsher #define XSTORM_ISCSI_HQ_SIZE_OFFSET(pfId) \ 191e42780b6SDmitry Kravkov (IRO[303].base + ((pfId) * IRO[303].m1)) 1920a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_LOCAL_MAC_ADDR0_OFFSET(pfId) \ 1930a6890b9SSudarsana Reddy Kalluru (IRO[306].base + ((pfId) * IRO[306].m1)) 1940a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_LOCAL_MAC_ADDR1_OFFSET(pfId) \ 1950a6890b9SSudarsana Reddy Kalluru (IRO[307].base + ((pfId) * IRO[307].m1)) 1960a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_LOCAL_MAC_ADDR2_OFFSET(pfId) \ 1970a6890b9SSudarsana Reddy Kalluru (IRO[308].base + ((pfId) * IRO[308].m1)) 1980a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_LOCAL_MAC_ADDR3_OFFSET(pfId) \ 1990a6890b9SSudarsana Reddy Kalluru (IRO[309].base + ((pfId) * IRO[309].m1)) 2000a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_LOCAL_MAC_ADDR4_OFFSET(pfId) \ 2010a6890b9SSudarsana Reddy Kalluru (IRO[310].base + ((pfId) * IRO[310].m1)) 2020a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_LOCAL_MAC_ADDR5_OFFSET(pfId) \ 2030a6890b9SSudarsana Reddy Kalluru (IRO[311].base + ((pfId) * IRO[311].m1)) 2040a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_LOCAL_VLAN_OFFSET(pfId) \ 2050a6890b9SSudarsana Reddy Kalluru (IRO[312].base + ((pfId) * IRO[312].m1)) 2060a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \ 2070a6890b9SSudarsana Reddy Kalluru (IRO[302].base + ((pfId) * IRO[302].m1)) 2080a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \ 2090a6890b9SSudarsana Reddy Kalluru (IRO[301].base + ((pfId) * IRO[301].m1)) 2100a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \ 2110a6890b9SSudarsana Reddy Kalluru (IRO[300].base + ((pfId) * IRO[300].m1)) 2120a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_R2TQ_SIZE_OFFSET(pfId) \ 2130a6890b9SSudarsana Reddy Kalluru (IRO[305].base + ((pfId) * IRO[305].m1)) 2140a6890b9SSudarsana Reddy Kalluru #define XSTORM_ISCSI_SQ_SIZE_OFFSET(pfId) \ 2150a6890b9SSudarsana Reddy Kalluru (IRO[304].base + ((pfId) * IRO[304].m1)) 216adfc5217SJeff Kirsher #define XSTORM_ISCSI_TCP_VARS_ADV_WND_SCL_OFFSET(pfId) \ 2170a6890b9SSudarsana Reddy Kalluru (IRO[299].base + ((pfId) * IRO[299].m1)) 218adfc5217SJeff Kirsher #define XSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(pfId) \ 2190a6890b9SSudarsana Reddy Kalluru (IRO[298].base + ((pfId) * IRO[298].m1)) 220adfc5217SJeff Kirsher #define XSTORM_ISCSI_TCP_VARS_TOS_OFFSET(pfId) \ 2210a6890b9SSudarsana Reddy Kalluru (IRO[297].base + ((pfId) * IRO[297].m1)) 222adfc5217SJeff Kirsher #define XSTORM_ISCSI_TCP_VARS_TTL_OFFSET(pfId) \ 2230a6890b9SSudarsana Reddy Kalluru (IRO[296].base + ((pfId) * IRO[296].m1)) 224adfc5217SJeff Kirsher #define XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(pfId) \ 225adfc5217SJeff Kirsher (IRO[44].base + ((pfId) * IRO[44].m1)) 226adfc5217SJeff Kirsher #define XSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \ 227adfc5217SJeff Kirsher (IRO[49].base + ((funcId) * IRO[49].m1)) 228adfc5217SJeff Kirsher #define XSTORM_SPQ_DATA_OFFSET(funcId) \ 229adfc5217SJeff Kirsher (IRO[32].base + ((funcId) * IRO[32].m1)) 230adfc5217SJeff Kirsher #define XSTORM_SPQ_DATA_SIZE (IRO[32].size) 231adfc5217SJeff Kirsher #define XSTORM_SPQ_PAGE_BASE_OFFSET(funcId) \ 232adfc5217SJeff Kirsher (IRO[30].base + ((funcId) * IRO[30].m1)) 233adfc5217SJeff Kirsher #define XSTORM_SPQ_PROD_OFFSET(funcId) \ 234adfc5217SJeff Kirsher (IRO[31].base + ((funcId) * IRO[31].m1)) 235adfc5217SJeff Kirsher #define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_ENABLED_OFFSET(portId) \ 236e42780b6SDmitry Kravkov (IRO[218].base + ((portId) * IRO[218].m1)) 2370a6890b9SSudarsana Reddy Kalluru #define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_MAX_COUNT_OFFSET(portId) \ 2380a6890b9SSudarsana Reddy Kalluru (IRO[219].base + ((portId) * IRO[219].m1)) 239adfc5217SJeff Kirsher #define XSTORM_TCP_TX_SWS_TIMER_VAL_OFFSET(pfId) \ 2400a6890b9SSudarsana Reddy Kalluru (IRO[221].base + (((pfId)>>1) * IRO[221].m1) + (((pfId)&1) * \ 2410a6890b9SSudarsana Reddy Kalluru IRO[221].m2)) 242adfc5217SJeff Kirsher #define XSTORM_VF_TO_PF_OFFSET(funcId) \ 243adfc5217SJeff Kirsher (IRO[48].base + ((funcId) * IRO[48].m1)) 244*b7a49f73SManish Chopra #define XSTORM_ETH_FUNCTION_INFO_FP_HSI_VALID_E2_OFFSET(fid) \ 245*b7a49f73SManish Chopra (IRO[386].base + ((fid) * IRO[386].m1)) 246adfc5217SJeff Kirsher #define COMMON_ASM_INVALID_ASSERT_OPCODE 0x0 247adfc5217SJeff Kirsher 248e42780b6SDmitry Kravkov /* eth hsi version */ 249e42780b6SDmitry Kravkov #define ETH_FP_HSI_VERSION (ETH_FP_HSI_VER_2) 250e42780b6SDmitry Kravkov 251adfc5217SJeff Kirsher /* Ethernet Ring parameters */ 252adfc5217SJeff Kirsher #define X_ETH_LOCAL_RING_SIZE 13 253adfc5217SJeff Kirsher #define FIRST_BD_IN_PKT 0 254adfc5217SJeff Kirsher #define PARSE_BD_INDEX 1 255adfc5217SJeff Kirsher #define NUM_OF_ETH_BDS_IN_PAGE ((PAGE_SIZE)/(STRUCT_SIZE(eth_tx_bd)/8)) 256adfc5217SJeff Kirsher #define U_ETH_NUM_OF_SGES_TO_FETCH 8 257adfc5217SJeff Kirsher #define U_ETH_MAX_SGES_FOR_PACKET 3 258adfc5217SJeff Kirsher 259adfc5217SJeff Kirsher /* Rx ring params */ 260adfc5217SJeff Kirsher #define U_ETH_LOCAL_BD_RING_SIZE 8 261adfc5217SJeff Kirsher #define U_ETH_LOCAL_SGE_RING_SIZE 10 262adfc5217SJeff Kirsher #define U_ETH_SGL_SIZE 8 263adfc5217SJeff Kirsher /* The fw will padd the buffer with this value, so the IP header \ 264adfc5217SJeff Kirsher will be align to 4 Byte */ 265adfc5217SJeff Kirsher #define IP_HEADER_ALIGNMENT_PADDING 2 266adfc5217SJeff Kirsher 267adfc5217SJeff Kirsher #define U_ETH_SGES_PER_PAGE_INVERSE_MASK \ 268adfc5217SJeff Kirsher (0xFFFF - ((PAGE_SIZE/((STRUCT_SIZE(eth_rx_sge))/8))-1)) 269adfc5217SJeff Kirsher 270adfc5217SJeff Kirsher #define TU_ETH_CQES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_cqe)/8)) 271adfc5217SJeff Kirsher #define U_ETH_BDS_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_bd)/8)) 272adfc5217SJeff Kirsher #define U_ETH_SGES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_sge)/8)) 273adfc5217SJeff Kirsher 274adfc5217SJeff Kirsher #define U_ETH_BDS_PER_PAGE_MASK (U_ETH_BDS_PER_PAGE-1) 275adfc5217SJeff Kirsher #define U_ETH_CQE_PER_PAGE_MASK (TU_ETH_CQES_PER_PAGE-1) 276adfc5217SJeff Kirsher #define U_ETH_SGES_PER_PAGE_MASK (U_ETH_SGES_PER_PAGE-1) 277adfc5217SJeff Kirsher 278adfc5217SJeff Kirsher #define U_ETH_UNDEFINED_Q 0xFF 279adfc5217SJeff Kirsher 280adfc5217SJeff Kirsher #define T_ETH_INDIRECTION_TABLE_SIZE 128 281adfc5217SJeff Kirsher #define T_ETH_RSS_KEY 10 282adfc5217SJeff Kirsher #define ETH_NUM_OF_RSS_ENGINES_E2 72 283adfc5217SJeff Kirsher 284adfc5217SJeff Kirsher #define FILTER_RULES_COUNT 16 285adfc5217SJeff Kirsher #define MULTICAST_RULES_COUNT 16 286adfc5217SJeff Kirsher #define CLASSIFY_RULES_COUNT 16 287adfc5217SJeff Kirsher 288adfc5217SJeff Kirsher /*The CRC32 seed, that is used for the hash(reduction) multicast address */ 289adfc5217SJeff Kirsher #define ETH_CRC32_HASH_SEED 0x00000000 290adfc5217SJeff Kirsher 291adfc5217SJeff Kirsher #define ETH_CRC32_HASH_BIT_SIZE (8) 292adfc5217SJeff Kirsher #define ETH_CRC32_HASH_MASK EVAL((1<<ETH_CRC32_HASH_BIT_SIZE)-1) 293adfc5217SJeff Kirsher 294adfc5217SJeff Kirsher /* Maximal L2 clients supported */ 295adfc5217SJeff Kirsher #define ETH_MAX_RX_CLIENTS_E1 18 296adfc5217SJeff Kirsher #define ETH_MAX_RX_CLIENTS_E1H 28 297adfc5217SJeff Kirsher #define ETH_MAX_RX_CLIENTS_E2 152 298adfc5217SJeff Kirsher 299adfc5217SJeff Kirsher /* Maximal statistics client Ids */ 300adfc5217SJeff Kirsher #define MAX_STAT_COUNTER_ID_E1 36 301adfc5217SJeff Kirsher #define MAX_STAT_COUNTER_ID_E1H 56 302adfc5217SJeff Kirsher #define MAX_STAT_COUNTER_ID_E2 140 303adfc5217SJeff Kirsher 304adfc5217SJeff Kirsher #define MAX_MAC_CREDIT_E1 192 /* Per Chip */ 305adfc5217SJeff Kirsher #define MAX_MAC_CREDIT_E1H 256 /* Per Chip */ 306adfc5217SJeff Kirsher #define MAX_MAC_CREDIT_E2 272 /* Per Path */ 307adfc5217SJeff Kirsher #define MAX_VLAN_CREDIT_E1 0 /* Per Chip */ 308adfc5217SJeff Kirsher #define MAX_VLAN_CREDIT_E1H 0 /* Per Chip */ 309adfc5217SJeff Kirsher #define MAX_VLAN_CREDIT_E2 272 /* Per Path */ 310adfc5217SJeff Kirsher 311adfc5217SJeff Kirsher /* Maximal aggregation queues supported */ 312adfc5217SJeff Kirsher #define ETH_MAX_AGGREGATION_QUEUES_E1 32 313adfc5217SJeff Kirsher #define ETH_MAX_AGGREGATION_QUEUES_E1H_E2 64 314adfc5217SJeff Kirsher 315adfc5217SJeff Kirsher #define ETH_NUM_OF_MCAST_BINS 256 316adfc5217SJeff Kirsher #define ETH_NUM_OF_MCAST_ENGINES_E2 72 317adfc5217SJeff Kirsher 318adfc5217SJeff Kirsher #define ETH_MIN_RX_CQES_WITHOUT_TPA (MAX_RAMRODS_PER_PORT + 3) 319adfc5217SJeff Kirsher #define ETH_MIN_RX_CQES_WITH_TPA_E1 \ 320adfc5217SJeff Kirsher (ETH_MAX_AGGREGATION_QUEUES_E1 + ETH_MIN_RX_CQES_WITHOUT_TPA) 321adfc5217SJeff Kirsher #define ETH_MIN_RX_CQES_WITH_TPA_E1H_E2 \ 322adfc5217SJeff Kirsher (ETH_MAX_AGGREGATION_QUEUES_E1H_E2 + ETH_MIN_RX_CQES_WITHOUT_TPA) 323adfc5217SJeff Kirsher 324adfc5217SJeff Kirsher #define DISABLE_STATISTIC_COUNTER_ID_VALUE 0 325adfc5217SJeff Kirsher 326adfc5217SJeff Kirsher 3271aa8b471SBen Hutchings /* This file defines HSI constants common to all microcode flows */ 328adfc5217SJeff Kirsher 329adfc5217SJeff Kirsher #define PROTOCOL_STATE_BIT_OFFSET 6 330adfc5217SJeff Kirsher 331adfc5217SJeff Kirsher #define ETH_STATE (ETH_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET) 332adfc5217SJeff Kirsher #define TOE_STATE (TOE_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET) 333adfc5217SJeff Kirsher #define RDMA_STATE (RDMA_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET) 334adfc5217SJeff Kirsher 335adfc5217SJeff Kirsher /* microcode fixed page page size 4K (chains and ring segments) */ 336adfc5217SJeff Kirsher #define MC_PAGE_SIZE 4096 337adfc5217SJeff Kirsher 338adfc5217SJeff Kirsher /* Number of indices per slow-path SB */ 339adfc5217SJeff Kirsher #define HC_SP_SB_MAX_INDICES 16 340adfc5217SJeff Kirsher 341adfc5217SJeff Kirsher /* Number of indices per SB */ 342adfc5217SJeff Kirsher #define HC_SB_MAX_INDICES_E1X 8 343adfc5217SJeff Kirsher #define HC_SB_MAX_INDICES_E2 8 344adfc5217SJeff Kirsher 345adfc5217SJeff Kirsher #define HC_SB_MAX_SB_E1X 32 346adfc5217SJeff Kirsher #define HC_SB_MAX_SB_E2 136 347adfc5217SJeff Kirsher 348adfc5217SJeff Kirsher #define HC_SP_SB_ID 0xde 349adfc5217SJeff Kirsher 350adfc5217SJeff Kirsher #define HC_SB_MAX_SM 2 351adfc5217SJeff Kirsher 352adfc5217SJeff Kirsher #define HC_SB_MAX_DYNAMIC_INDICES 4 353adfc5217SJeff Kirsher 354adfc5217SJeff Kirsher /* max number of slow path commands per port */ 355adfc5217SJeff Kirsher #define MAX_RAMRODS_PER_PORT 8 356adfc5217SJeff Kirsher 357adfc5217SJeff Kirsher /**** DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/ 358adfc5217SJeff Kirsher 359adfc5217SJeff Kirsher #define TIMERS_TICK_SIZE_CHIP (1e-3) 360adfc5217SJeff Kirsher 361adfc5217SJeff Kirsher #define TSEMI_CLK1_RESUL_CHIP (1e-3) 362adfc5217SJeff Kirsher 363adfc5217SJeff Kirsher #define XSEMI_CLK1_RESUL_CHIP (1e-3) 364adfc5217SJeff Kirsher 365adfc5217SJeff Kirsher #define SDM_TIMER_TICK_RESUL_CHIP (4 * (1e-6)) 366e42780b6SDmitry Kravkov #define TSDM_TIMER_TICK_RESUL_CHIP (1 * (1e-6)) 367adfc5217SJeff Kirsher 368adfc5217SJeff Kirsher /**** END DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/ 369adfc5217SJeff Kirsher 370adfc5217SJeff Kirsher #define XSTORM_IP_ID_ROLL_HALF 0x8000 371adfc5217SJeff Kirsher #define XSTORM_IP_ID_ROLL_ALL 0 372adfc5217SJeff Kirsher 373adfc5217SJeff Kirsher #define FW_LOG_LIST_SIZE 50 374adfc5217SJeff Kirsher 375adfc5217SJeff Kirsher #define NUM_OF_SAFC_BITS 16 376adfc5217SJeff Kirsher #define MAX_COS_NUMBER 4 377adfc5217SJeff Kirsher #define MAX_TRAFFIC_TYPES 8 378adfc5217SJeff Kirsher #define MAX_PFC_PRIORITIES 8 37928311f8eSYuval Mintz #define MAX_VLAN_PRIORITIES 8 380adfc5217SJeff Kirsher /* used by array traffic_type_to_priority[] to mark traffic type \ 381adfc5217SJeff Kirsher that is not mapped to priority*/ 382adfc5217SJeff Kirsher #define LLFC_TRAFFIC_TYPE_TO_PRIORITY_UNMAPPED 0xFF 383adfc5217SJeff Kirsher 384adfc5217SJeff Kirsher #define C_ERES_PER_PAGE \ 385adfc5217SJeff Kirsher (PAGE_SIZE / BITS_TO_BYTES(STRUCT_SIZE(event_ring_elem))) 386adfc5217SJeff Kirsher #define C_ERE_PER_PAGE_MASK (C_ERES_PER_PAGE - 1) 387adfc5217SJeff Kirsher 388adfc5217SJeff Kirsher #define STATS_QUERY_CMD_COUNT 16 389adfc5217SJeff Kirsher 390a3348722SBarak Witkowski #define AFEX_LIST_TABLE_SIZE 4096 391adfc5217SJeff Kirsher 392adfc5217SJeff Kirsher #define INVALID_VNIC_ID 0xFF 393adfc5217SJeff Kirsher 394adfc5217SJeff Kirsher #define UNDEF_IRO 0x80000000 395adfc5217SJeff Kirsher 3960eb43b4bSBhanu Prakash Gollapudi /* used for defining the amount of FCoE tasks supported for PF */ 3970eb43b4bSBhanu Prakash Gollapudi #define MAX_FCOE_FUNCS_PER_ENGINE 2 3980eb43b4bSBhanu Prakash Gollapudi #define MAX_NUM_FCOE_TASKS_PER_ENGINE 4096 3990eb43b4bSBhanu Prakash Gollapudi 400adfc5217SJeff Kirsher #endif /* BNX2X_FW_DEFS_H */ 401