14ad79e13SYuval Mintz /* bnx2x_ethtool.c: QLogic Everest network driver.
2adfc5217SJeff Kirsher *
3247fa82bSYuval Mintz * Copyright (c) 2007-2013 Broadcom Corporation
44ad79e13SYuval Mintz * Copyright (c) 2014 QLogic Corporation
54ad79e13SYuval Mintz * All rights reserved
6adfc5217SJeff Kirsher *
7adfc5217SJeff Kirsher * This program is free software; you can redistribute it and/or modify
8adfc5217SJeff Kirsher * it under the terms of the GNU General Public License as published by
9adfc5217SJeff Kirsher * the Free Software Foundation.
10adfc5217SJeff Kirsher *
1108f6dd89SAriel Elior * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
12adfc5217SJeff Kirsher * Written by: Eliezer Tamir
13adfc5217SJeff Kirsher * Based on code from Michael Chan's bnx2 driver
14adfc5217SJeff Kirsher * UDP CSUM errata workaround by Arik Gendelman
15adfc5217SJeff Kirsher * Slowpath and fastpath rework by Vladislav Zolotarov
16adfc5217SJeff Kirsher * Statistics and Link management by Yitchak Gertner
17adfc5217SJeff Kirsher *
18adfc5217SJeff Kirsher */
19f1deab50SJoe Perches
20f1deab50SJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21f1deab50SJoe Perches
22adfc5217SJeff Kirsher #include <linux/ethtool.h>
23adfc5217SJeff Kirsher #include <linux/netdevice.h>
24adfc5217SJeff Kirsher #include <linux/types.h>
25adfc5217SJeff Kirsher #include <linux/sched.h>
26adfc5217SJeff Kirsher #include <linux/crc32.h>
27adfc5217SJeff Kirsher #include "bnx2x.h"
28adfc5217SJeff Kirsher #include "bnx2x_cmn.h"
29adfc5217SJeff Kirsher #include "bnx2x_dump.h"
30adfc5217SJeff Kirsher #include "bnx2x_init.h"
31adfc5217SJeff Kirsher
32adfc5217SJeff Kirsher /* Note: in the format strings below %s is replaced by the queue-name which is
33adfc5217SJeff Kirsher * either its index or 'fcoe' for the fcoe queue. Make sure the format string
34adfc5217SJeff Kirsher * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
35adfc5217SJeff Kirsher */
36adfc5217SJeff Kirsher #define MAX_QUEUE_NAME_LEN 4
37adfc5217SJeff Kirsher static const struct {
38adfc5217SJeff Kirsher long offset;
39adfc5217SJeff Kirsher int size;
40adfc5217SJeff Kirsher char string[ETH_GSTRING_LEN];
41adfc5217SJeff Kirsher } bnx2x_q_stats_arr[] = {
42adfc5217SJeff Kirsher /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
43adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
44adfc5217SJeff Kirsher 8, "[%s]: rx_ucast_packets" },
45adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
46adfc5217SJeff Kirsher 8, "[%s]: rx_mcast_packets" },
47adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
48adfc5217SJeff Kirsher 8, "[%s]: rx_bcast_packets" },
49adfc5217SJeff Kirsher { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
50adfc5217SJeff Kirsher { Q_STATS_OFFSET32(rx_err_discard_pkt),
51adfc5217SJeff Kirsher 4, "[%s]: rx_phy_ip_err_discards"},
52adfc5217SJeff Kirsher { Q_STATS_OFFSET32(rx_skb_alloc_failed),
53adfc5217SJeff Kirsher 4, "[%s]: rx_skb_alloc_discard" },
54adfc5217SJeff Kirsher { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
556a531198SYuval Mintz { Q_STATS_OFFSET32(driver_xoff), 4, "[%s]: tx_exhaustion_events" },
56adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
57adfc5217SJeff Kirsher /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
58adfc5217SJeff Kirsher 8, "[%s]: tx_ucast_packets" },
59adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
60adfc5217SJeff Kirsher 8, "[%s]: tx_mcast_packets" },
61adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
62adfc5217SJeff Kirsher 8, "[%s]: tx_bcast_packets" },
63adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
64adfc5217SJeff Kirsher 8, "[%s]: tpa_aggregations" },
65adfc5217SJeff Kirsher { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
66adfc5217SJeff Kirsher 8, "[%s]: tpa_aggregated_frames"},
67c96bdc0cSDmitry Kravkov { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
68c96bdc0cSDmitry Kravkov { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
69c96bdc0cSDmitry Kravkov 4, "[%s]: driver_filtered_tx_pkt" }
70adfc5217SJeff Kirsher };
71adfc5217SJeff Kirsher
72adfc5217SJeff Kirsher #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
73adfc5217SJeff Kirsher
74adfc5217SJeff Kirsher static const struct {
75adfc5217SJeff Kirsher long offset;
76adfc5217SJeff Kirsher int size;
7744c33c66SMichal Schmidt bool is_port_stat;
78adfc5217SJeff Kirsher char string[ETH_GSTRING_LEN];
79adfc5217SJeff Kirsher } bnx2x_stats_arr[] = {
80adfc5217SJeff Kirsher /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
8144c33c66SMichal Schmidt 8, false, "rx_bytes" },
82adfc5217SJeff Kirsher { STATS_OFFSET32(error_bytes_received_hi),
8344c33c66SMichal Schmidt 8, false, "rx_error_bytes" },
84adfc5217SJeff Kirsher { STATS_OFFSET32(total_unicast_packets_received_hi),
8544c33c66SMichal Schmidt 8, false, "rx_ucast_packets" },
86adfc5217SJeff Kirsher { STATS_OFFSET32(total_multicast_packets_received_hi),
8744c33c66SMichal Schmidt 8, false, "rx_mcast_packets" },
88adfc5217SJeff Kirsher { STATS_OFFSET32(total_broadcast_packets_received_hi),
8944c33c66SMichal Schmidt 8, false, "rx_bcast_packets" },
90adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
9144c33c66SMichal Schmidt 8, true, "rx_crc_errors" },
92adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
9344c33c66SMichal Schmidt 8, true, "rx_align_errors" },
94adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
9544c33c66SMichal Schmidt 8, true, "rx_undersize_packets" },
96adfc5217SJeff Kirsher { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
9744c33c66SMichal Schmidt 8, true, "rx_oversize_packets" },
98adfc5217SJeff Kirsher /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
9944c33c66SMichal Schmidt 8, true, "rx_fragments" },
100adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
10144c33c66SMichal Schmidt 8, true, "rx_jabbers" },
102adfc5217SJeff Kirsher { STATS_OFFSET32(no_buff_discard_hi),
10344c33c66SMichal Schmidt 8, false, "rx_discards" },
104adfc5217SJeff Kirsher { STATS_OFFSET32(mac_filter_discard),
10544c33c66SMichal Schmidt 4, true, "rx_filtered_packets" },
106adfc5217SJeff Kirsher { STATS_OFFSET32(mf_tag_discard),
10744c33c66SMichal Schmidt 4, true, "rx_mf_tag_discard" },
1080e898dd7SBarak Witkowski { STATS_OFFSET32(pfc_frames_received_hi),
10944c33c66SMichal Schmidt 8, true, "pfc_frames_received" },
1100e898dd7SBarak Witkowski { STATS_OFFSET32(pfc_frames_sent_hi),
11144c33c66SMichal Schmidt 8, true, "pfc_frames_sent" },
112adfc5217SJeff Kirsher { STATS_OFFSET32(brb_drop_hi),
11344c33c66SMichal Schmidt 8, true, "rx_brb_discard" },
114adfc5217SJeff Kirsher { STATS_OFFSET32(brb_truncate_hi),
11544c33c66SMichal Schmidt 8, true, "rx_brb_truncate" },
116adfc5217SJeff Kirsher { STATS_OFFSET32(pause_frames_received_hi),
11744c33c66SMichal Schmidt 8, true, "rx_pause_frames" },
118adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
11944c33c66SMichal Schmidt 8, true, "rx_mac_ctrl_frames" },
120adfc5217SJeff Kirsher { STATS_OFFSET32(nig_timer_max),
12144c33c66SMichal Schmidt 4, true, "rx_constant_pause_events" },
122adfc5217SJeff Kirsher /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
12344c33c66SMichal Schmidt 4, false, "rx_phy_ip_err_discards"},
124adfc5217SJeff Kirsher { STATS_OFFSET32(rx_skb_alloc_failed),
12544c33c66SMichal Schmidt 4, false, "rx_skb_alloc_discard" },
126adfc5217SJeff Kirsher { STATS_OFFSET32(hw_csum_err),
12744c33c66SMichal Schmidt 4, false, "rx_csum_offload_errors" },
1286a531198SYuval Mintz { STATS_OFFSET32(driver_xoff),
12944c33c66SMichal Schmidt 4, false, "tx_exhaustion_events" },
130adfc5217SJeff Kirsher { STATS_OFFSET32(total_bytes_transmitted_hi),
13144c33c66SMichal Schmidt 8, false, "tx_bytes" },
132adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
13344c33c66SMichal Schmidt 8, true, "tx_error_bytes" },
134adfc5217SJeff Kirsher { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
13544c33c66SMichal Schmidt 8, false, "tx_ucast_packets" },
136adfc5217SJeff Kirsher { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
13744c33c66SMichal Schmidt 8, false, "tx_mcast_packets" },
138adfc5217SJeff Kirsher { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
13944c33c66SMichal Schmidt 8, false, "tx_bcast_packets" },
140adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
14144c33c66SMichal Schmidt 8, true, "tx_mac_errors" },
142adfc5217SJeff Kirsher { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
14344c33c66SMichal Schmidt 8, true, "tx_carrier_errors" },
144adfc5217SJeff Kirsher /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
14544c33c66SMichal Schmidt 8, true, "tx_single_collisions" },
146adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
14744c33c66SMichal Schmidt 8, true, "tx_multi_collisions" },
148adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
14944c33c66SMichal Schmidt 8, true, "tx_deferred" },
150adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
15144c33c66SMichal Schmidt 8, true, "tx_excess_collisions" },
152adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
15344c33c66SMichal Schmidt 8, true, "tx_late_collisions" },
154adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
15544c33c66SMichal Schmidt 8, true, "tx_total_collisions" },
156adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
15744c33c66SMichal Schmidt 8, true, "tx_64_byte_packets" },
158adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
15944c33c66SMichal Schmidt 8, true, "tx_65_to_127_byte_packets" },
160adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
16144c33c66SMichal Schmidt 8, true, "tx_128_to_255_byte_packets" },
162adfc5217SJeff Kirsher { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
16344c33c66SMichal Schmidt 8, true, "tx_256_to_511_byte_packets" },
164adfc5217SJeff Kirsher /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
16544c33c66SMichal Schmidt 8, true, "tx_512_to_1023_byte_packets" },
166adfc5217SJeff Kirsher { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
16744c33c66SMichal Schmidt 8, true, "tx_1024_to_1522_byte_packets" },
168adfc5217SJeff Kirsher { STATS_OFFSET32(etherstatspktsover1522octets_hi),
16944c33c66SMichal Schmidt 8, true, "tx_1523_to_9022_byte_packets" },
170adfc5217SJeff Kirsher { STATS_OFFSET32(pause_frames_sent_hi),
17144c33c66SMichal Schmidt 8, true, "tx_pause_frames" },
172adfc5217SJeff Kirsher { STATS_OFFSET32(total_tpa_aggregations_hi),
17344c33c66SMichal Schmidt 8, false, "tpa_aggregations" },
174adfc5217SJeff Kirsher { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
17544c33c66SMichal Schmidt 8, false, "tpa_aggregated_frames"},
176adfc5217SJeff Kirsher { STATS_OFFSET32(total_tpa_bytes_hi),
17744c33c66SMichal Schmidt 8, false, "tpa_bytes"},
1787a752993SAriel Elior { STATS_OFFSET32(recoverable_error),
17944c33c66SMichal Schmidt 4, false, "recoverable_errors" },
1807a752993SAriel Elior { STATS_OFFSET32(unrecoverable_error),
18144c33c66SMichal Schmidt 4, false, "unrecoverable_errors" },
182c96bdc0cSDmitry Kravkov { STATS_OFFSET32(driver_filtered_tx_pkt),
18344c33c66SMichal Schmidt 4, false, "driver_filtered_tx_pkt" },
184e9939c80SYuval Mintz { STATS_OFFSET32(eee_tx_lpi),
1853c91f25cSGuilherme G. Piccoli 4, true, "Tx LPI entry count"},
1863c91f25cSGuilherme G. Piccoli { STATS_OFFSET32(ptp_skip_tx_ts),
1873c91f25cSGuilherme G. Piccoli 4, false, "ptp_skipped_tx_tstamp" },
188adfc5217SJeff Kirsher };
189adfc5217SJeff Kirsher
190adfc5217SJeff Kirsher #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
19107ba6af4SMiriam Shitrit
bnx2x_get_port_type(struct bnx2x * bp)192adfc5217SJeff Kirsher static int bnx2x_get_port_type(struct bnx2x *bp)
193adfc5217SJeff Kirsher {
194adfc5217SJeff Kirsher int port_type;
195adfc5217SJeff Kirsher u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
196adfc5217SJeff Kirsher switch (bp->link_params.phy[phy_idx].media_type) {
197dbef807eSYuval Mintz case ETH_PHY_SFPP_10G_FIBER:
198dbef807eSYuval Mintz case ETH_PHY_SFP_1G_FIBER:
199adfc5217SJeff Kirsher case ETH_PHY_XFP_FIBER:
200adfc5217SJeff Kirsher case ETH_PHY_KR:
201adfc5217SJeff Kirsher case ETH_PHY_CX4:
202adfc5217SJeff Kirsher port_type = PORT_FIBRE;
203adfc5217SJeff Kirsher break;
204adfc5217SJeff Kirsher case ETH_PHY_DA_TWINAX:
205adfc5217SJeff Kirsher port_type = PORT_DA;
206adfc5217SJeff Kirsher break;
207adfc5217SJeff Kirsher case ETH_PHY_BASE_T:
208adfc5217SJeff Kirsher port_type = PORT_TP;
209adfc5217SJeff Kirsher break;
210adfc5217SJeff Kirsher case ETH_PHY_NOT_PRESENT:
211adfc5217SJeff Kirsher port_type = PORT_NONE;
212adfc5217SJeff Kirsher break;
213adfc5217SJeff Kirsher case ETH_PHY_UNSPECIFIED:
214adfc5217SJeff Kirsher default:
215adfc5217SJeff Kirsher port_type = PORT_OTHER;
216adfc5217SJeff Kirsher break;
217adfc5217SJeff Kirsher }
218adfc5217SJeff Kirsher return port_type;
219adfc5217SJeff Kirsher }
220adfc5217SJeff Kirsher
bnx2x_get_vf_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)2218b86b2c1SPhilippe Reynes static int bnx2x_get_vf_link_ksettings(struct net_device *dev,
2228b86b2c1SPhilippe Reynes struct ethtool_link_ksettings *cmd)
2236495d15aSDmitry Kravkov {
2246495d15aSDmitry Kravkov struct bnx2x *bp = netdev_priv(dev);
2258b86b2c1SPhilippe Reynes u32 supported, advertising;
2268b86b2c1SPhilippe Reynes
2278b86b2c1SPhilippe Reynes ethtool_convert_link_mode_to_legacy_u32(&supported,
2288b86b2c1SPhilippe Reynes cmd->link_modes.supported);
2298b86b2c1SPhilippe Reynes ethtool_convert_link_mode_to_legacy_u32(&advertising,
2308b86b2c1SPhilippe Reynes cmd->link_modes.advertising);
2316495d15aSDmitry Kravkov
2326495d15aSDmitry Kravkov if (bp->state == BNX2X_STATE_OPEN) {
2336495d15aSDmitry Kravkov if (test_bit(BNX2X_LINK_REPORT_FD,
2346495d15aSDmitry Kravkov &bp->vf_link_vars.link_report_flags))
2358b86b2c1SPhilippe Reynes cmd->base.duplex = DUPLEX_FULL;
2366495d15aSDmitry Kravkov else
2378b86b2c1SPhilippe Reynes cmd->base.duplex = DUPLEX_HALF;
2386495d15aSDmitry Kravkov
2398b86b2c1SPhilippe Reynes cmd->base.speed = bp->vf_link_vars.line_speed;
2406495d15aSDmitry Kravkov } else {
2418b86b2c1SPhilippe Reynes cmd->base.duplex = DUPLEX_UNKNOWN;
2428b86b2c1SPhilippe Reynes cmd->base.speed = SPEED_UNKNOWN;
2436495d15aSDmitry Kravkov }
2446495d15aSDmitry Kravkov
2458b86b2c1SPhilippe Reynes cmd->base.port = PORT_OTHER;
2468b86b2c1SPhilippe Reynes cmd->base.phy_address = 0;
2478b86b2c1SPhilippe Reynes cmd->base.autoneg = AUTONEG_DISABLE;
2486495d15aSDmitry Kravkov
2496495d15aSDmitry Kravkov DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
2506495d15aSDmitry Kravkov " supported 0x%x advertising 0x%x speed %u\n"
2518b86b2c1SPhilippe Reynes " duplex %d port %d phy_address %d\n"
2528b86b2c1SPhilippe Reynes " autoneg %d\n",
2538b86b2c1SPhilippe Reynes cmd->base.cmd, supported, advertising,
2548b86b2c1SPhilippe Reynes cmd->base.speed,
2558b86b2c1SPhilippe Reynes cmd->base.duplex, cmd->base.port, cmd->base.phy_address,
2568b86b2c1SPhilippe Reynes cmd->base.autoneg);
2576495d15aSDmitry Kravkov
2586495d15aSDmitry Kravkov return 0;
2596495d15aSDmitry Kravkov }
2606495d15aSDmitry Kravkov
bnx2x_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)2618b86b2c1SPhilippe Reynes static int bnx2x_get_link_ksettings(struct net_device *dev,
2628b86b2c1SPhilippe Reynes struct ethtool_link_ksettings *cmd)
263adfc5217SJeff Kirsher {
264adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
265adfc5217SJeff Kirsher int cfg_idx = bnx2x_get_link_cfg_idx(bp);
2665d67c1c5SYuval Mintz u32 media_type;
2678b86b2c1SPhilippe Reynes u32 supported, advertising, lp_advertising;
2688b86b2c1SPhilippe Reynes
2698b86b2c1SPhilippe Reynes ethtool_convert_link_mode_to_legacy_u32(&lp_advertising,
2708b86b2c1SPhilippe Reynes cmd->link_modes.lp_advertising);
271adfc5217SJeff Kirsher
272adfc5217SJeff Kirsher /* Dual Media boards present all available port types */
2738b86b2c1SPhilippe Reynes supported = bp->port.supported[cfg_idx] |
274adfc5217SJeff Kirsher (bp->port.supported[cfg_idx ^ 1] &
275adfc5217SJeff Kirsher (SUPPORTED_TP | SUPPORTED_FIBRE));
2768b86b2c1SPhilippe Reynes advertising = bp->port.advertising[cfg_idx];
2775d67c1c5SYuval Mintz media_type = bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type;
2785d67c1c5SYuval Mintz if (media_type == ETH_PHY_SFP_1G_FIBER) {
2798b86b2c1SPhilippe Reynes supported &= ~(SUPPORTED_10000baseT_Full);
2808b86b2c1SPhilippe Reynes advertising &= ~(ADVERTISED_10000baseT_Full);
281dbef807eSYuval Mintz }
282adfc5217SJeff Kirsher
28359694f00SYuval Mintz if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
28459694f00SYuval Mintz !(bp->flags & MF_FUNC_DIS)) {
2858b86b2c1SPhilippe Reynes cmd->base.duplex = bp->link_vars.duplex;
286adfc5217SJeff Kirsher
28738298461SYuval Mintz if (IS_MF(bp) && !BP_NOMCP(bp))
2888b86b2c1SPhilippe Reynes cmd->base.speed = bnx2x_get_mf_speed(bp);
28959694f00SYuval Mintz else
2908b86b2c1SPhilippe Reynes cmd->base.speed = bp->link_vars.line_speed;
29138298461SYuval Mintz } else {
2928b86b2c1SPhilippe Reynes cmd->base.duplex = DUPLEX_UNKNOWN;
2938b86b2c1SPhilippe Reynes cmd->base.speed = SPEED_UNKNOWN;
29438298461SYuval Mintz }
295adfc5217SJeff Kirsher
2968b86b2c1SPhilippe Reynes cmd->base.port = bnx2x_get_port_type(bp);
297adfc5217SJeff Kirsher
2988b86b2c1SPhilippe Reynes cmd->base.phy_address = bp->mdio.prtad;
299adfc5217SJeff Kirsher
300adfc5217SJeff Kirsher if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
3018b86b2c1SPhilippe Reynes cmd->base.autoneg = AUTONEG_ENABLE;
302adfc5217SJeff Kirsher else
3038b86b2c1SPhilippe Reynes cmd->base.autoneg = AUTONEG_DISABLE;
304adfc5217SJeff Kirsher
3059e7e8399SMintz Yuval /* Publish LP advertised speeds and FC */
3069e7e8399SMintz Yuval if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
3079e7e8399SMintz Yuval u32 status = bp->link_vars.link_status;
3089e7e8399SMintz Yuval
3098b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_Autoneg;
3109e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
3118b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_Pause;
3129e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
3138b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_Asym_Pause;
3149e7e8399SMintz Yuval
3159e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
3168b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_10baseT_Half;
3179e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
3188b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_10baseT_Full;
3199e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
3208b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_100baseT_Half;
3219e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
3228b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_100baseT_Full;
3239e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
3248b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_1000baseT_Half;
3255d67c1c5SYuval Mintz if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) {
3265d67c1c5SYuval Mintz if (media_type == ETH_PHY_KR) {
3278b86b2c1SPhilippe Reynes lp_advertising |=
3285d67c1c5SYuval Mintz ADVERTISED_1000baseKX_Full;
3295d67c1c5SYuval Mintz } else {
3308b86b2c1SPhilippe Reynes lp_advertising |=
3315d67c1c5SYuval Mintz ADVERTISED_1000baseT_Full;
3325d67c1c5SYuval Mintz }
3335d67c1c5SYuval Mintz }
3349e7e8399SMintz Yuval if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
3358b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_2500baseX_Full;
3365d67c1c5SYuval Mintz if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE) {
3375d67c1c5SYuval Mintz if (media_type == ETH_PHY_KR) {
3388b86b2c1SPhilippe Reynes lp_advertising |=
3395d67c1c5SYuval Mintz ADVERTISED_10000baseKR_Full;
3405d67c1c5SYuval Mintz } else {
3418b86b2c1SPhilippe Reynes lp_advertising |=
3425d67c1c5SYuval Mintz ADVERTISED_10000baseT_Full;
3435d67c1c5SYuval Mintz }
3445d67c1c5SYuval Mintz }
345be94bea7SYaniv Rosner if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE)
3468b86b2c1SPhilippe Reynes lp_advertising |= ADVERTISED_20000baseKR2_Full;
3479e7e8399SMintz Yuval }
3489e7e8399SMintz Yuval
3498b86b2c1SPhilippe Reynes ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
3508b86b2c1SPhilippe Reynes supported);
3518b86b2c1SPhilippe Reynes ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
3528b86b2c1SPhilippe Reynes advertising);
3538b86b2c1SPhilippe Reynes ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.lp_advertising,
3548b86b2c1SPhilippe Reynes lp_advertising);
355adfc5217SJeff Kirsher
35651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
357f1deab50SJoe Perches " supported 0x%x advertising 0x%x speed %u\n"
3588b86b2c1SPhilippe Reynes " duplex %d port %d phy_address %d\n"
3598b86b2c1SPhilippe Reynes " autoneg %d\n",
3608b86b2c1SPhilippe Reynes cmd->base.cmd, supported, advertising,
3618b86b2c1SPhilippe Reynes cmd->base.speed,
3628b86b2c1SPhilippe Reynes cmd->base.duplex, cmd->base.port, cmd->base.phy_address,
3638b86b2c1SPhilippe Reynes cmd->base.autoneg);
364adfc5217SJeff Kirsher
365adfc5217SJeff Kirsher return 0;
366adfc5217SJeff Kirsher }
367adfc5217SJeff Kirsher
bnx2x_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)3688b86b2c1SPhilippe Reynes static int bnx2x_set_link_ksettings(struct net_device *dev,
3698b86b2c1SPhilippe Reynes const struct ethtool_link_ksettings *cmd)
370adfc5217SJeff Kirsher {
371adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
372adfc5217SJeff Kirsher u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
373dbef807eSYuval Mintz u32 speed, phy_idx;
3748b86b2c1SPhilippe Reynes u32 supported;
3758b86b2c1SPhilippe Reynes u8 duplex = cmd->base.duplex;
3768b86b2c1SPhilippe Reynes
3778b86b2c1SPhilippe Reynes ethtool_convert_link_mode_to_legacy_u32(&supported,
3788b86b2c1SPhilippe Reynes cmd->link_modes.supported);
3798b86b2c1SPhilippe Reynes ethtool_convert_link_mode_to_legacy_u32(&advertising,
3808b86b2c1SPhilippe Reynes cmd->link_modes.advertising);
381adfc5217SJeff Kirsher
382adfc5217SJeff Kirsher if (IS_MF_SD(bp))
383adfc5217SJeff Kirsher return 0;
384adfc5217SJeff Kirsher
38551c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
386adfc5217SJeff Kirsher " supported 0x%x advertising 0x%x speed %u\n"
3878b86b2c1SPhilippe Reynes " duplex %d port %d phy_address %d\n"
3888b86b2c1SPhilippe Reynes " autoneg %d\n",
3898b86b2c1SPhilippe Reynes cmd->base.cmd, supported, advertising,
3908b86b2c1SPhilippe Reynes cmd->base.speed,
3918b86b2c1SPhilippe Reynes cmd->base.duplex, cmd->base.port, cmd->base.phy_address,
3928b86b2c1SPhilippe Reynes cmd->base.autoneg);
393adfc5217SJeff Kirsher
3948b86b2c1SPhilippe Reynes speed = cmd->base.speed;
395adfc5217SJeff Kirsher
39616a5fd92SYuval Mintz /* If received a request for an unknown duplex, assume full*/
3978b86b2c1SPhilippe Reynes if (duplex == DUPLEX_UNKNOWN)
3988b86b2c1SPhilippe Reynes duplex = DUPLEX_FULL;
39938298461SYuval Mintz
400adfc5217SJeff Kirsher if (IS_MF_SI(bp)) {
401adfc5217SJeff Kirsher u32 part;
402adfc5217SJeff Kirsher u32 line_speed = bp->link_vars.line_speed;
403adfc5217SJeff Kirsher
404adfc5217SJeff Kirsher /* use 10G if no link detected */
405adfc5217SJeff Kirsher if (!line_speed)
406adfc5217SJeff Kirsher line_speed = 10000;
407adfc5217SJeff Kirsher
408adfc5217SJeff Kirsher if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
40951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
41051c1a580SMerav Sicron "To set speed BC %X or higher is required, please upgrade BC\n",
411adfc5217SJeff Kirsher REQ_BC_VER_4_SET_MF_BW);
412adfc5217SJeff Kirsher return -EINVAL;
413adfc5217SJeff Kirsher }
414adfc5217SJeff Kirsher
415adfc5217SJeff Kirsher part = (speed * 100) / line_speed;
416adfc5217SJeff Kirsher
417adfc5217SJeff Kirsher if (line_speed < speed || !part) {
41851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
41951c1a580SMerav Sicron "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
420adfc5217SJeff Kirsher return -EINVAL;
421adfc5217SJeff Kirsher }
422adfc5217SJeff Kirsher
423adfc5217SJeff Kirsher if (bp->state != BNX2X_STATE_OPEN)
424adfc5217SJeff Kirsher /* store value for following "load" */
425adfc5217SJeff Kirsher bp->pending_max = part;
426adfc5217SJeff Kirsher else
427adfc5217SJeff Kirsher bnx2x_update_max_mf_config(bp, part);
428adfc5217SJeff Kirsher
429adfc5217SJeff Kirsher return 0;
430adfc5217SJeff Kirsher }
431adfc5217SJeff Kirsher
432adfc5217SJeff Kirsher cfg_idx = bnx2x_get_link_cfg_idx(bp);
433adfc5217SJeff Kirsher old_multi_phy_config = bp->link_params.multi_phy_config;
4348b86b2c1SPhilippe Reynes if (cmd->base.port != bnx2x_get_port_type(bp)) {
4358b86b2c1SPhilippe Reynes switch (cmd->base.port) {
436adfc5217SJeff Kirsher case PORT_TP:
437adfc5217SJeff Kirsher if (!(bp->port.supported[0] & SUPPORTED_TP ||
438adfc5217SJeff Kirsher bp->port.supported[1] & SUPPORTED_TP)) {
43933f9e6f5SYaniv Rosner DP(BNX2X_MSG_ETHTOOL,
44033f9e6f5SYaniv Rosner "Unsupported port type\n");
441adfc5217SJeff Kirsher return -EINVAL;
442adfc5217SJeff Kirsher }
443adfc5217SJeff Kirsher bp->link_params.multi_phy_config &=
444adfc5217SJeff Kirsher ~PORT_HW_CFG_PHY_SELECTION_MASK;
445adfc5217SJeff Kirsher if (bp->link_params.multi_phy_config &
446adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SWAPPED_ENABLED)
447adfc5217SJeff Kirsher bp->link_params.multi_phy_config |=
448adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
449adfc5217SJeff Kirsher else
450adfc5217SJeff Kirsher bp->link_params.multi_phy_config |=
451adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
452adfc5217SJeff Kirsher break;
453adfc5217SJeff Kirsher case PORT_FIBRE:
454bfdb5823SYaniv Rosner case PORT_DA:
455042d7654SYaniv Rosner case PORT_NONE:
456adfc5217SJeff Kirsher if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
457adfc5217SJeff Kirsher bp->port.supported[1] & SUPPORTED_FIBRE)) {
45833f9e6f5SYaniv Rosner DP(BNX2X_MSG_ETHTOOL,
45933f9e6f5SYaniv Rosner "Unsupported port type\n");
460adfc5217SJeff Kirsher return -EINVAL;
461adfc5217SJeff Kirsher }
462adfc5217SJeff Kirsher bp->link_params.multi_phy_config &=
463adfc5217SJeff Kirsher ~PORT_HW_CFG_PHY_SELECTION_MASK;
464adfc5217SJeff Kirsher if (bp->link_params.multi_phy_config &
465adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SWAPPED_ENABLED)
466adfc5217SJeff Kirsher bp->link_params.multi_phy_config |=
467adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
468adfc5217SJeff Kirsher else
469adfc5217SJeff Kirsher bp->link_params.multi_phy_config |=
470adfc5217SJeff Kirsher PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
471adfc5217SJeff Kirsher break;
472adfc5217SJeff Kirsher default:
47351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
474adfc5217SJeff Kirsher return -EINVAL;
475adfc5217SJeff Kirsher }
47633f9e6f5SYaniv Rosner }
4772de67439SYuval Mintz /* Save new config in case command complete successfully */
478adfc5217SJeff Kirsher new_multi_phy_config = bp->link_params.multi_phy_config;
479adfc5217SJeff Kirsher /* Get the new cfg_idx */
480adfc5217SJeff Kirsher cfg_idx = bnx2x_get_link_cfg_idx(bp);
481adfc5217SJeff Kirsher /* Restore old config in case command failed */
482adfc5217SJeff Kirsher bp->link_params.multi_phy_config = old_multi_phy_config;
48351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
484adfc5217SJeff Kirsher
4858b86b2c1SPhilippe Reynes if (cmd->base.autoneg == AUTONEG_ENABLE) {
48675318327SYaniv Rosner u32 an_supported_speed = bp->port.supported[cfg_idx];
48775318327SYaniv Rosner if (bp->link_params.phy[EXT_PHY1].type ==
48875318327SYaniv Rosner PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
48975318327SYaniv Rosner an_supported_speed |= (SUPPORTED_100baseT_Half |
49075318327SYaniv Rosner SUPPORTED_100baseT_Full);
491adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
49251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
493adfc5217SJeff Kirsher return -EINVAL;
494adfc5217SJeff Kirsher }
495adfc5217SJeff Kirsher
496adfc5217SJeff Kirsher /* advertise the requested speed and duplex if supported */
4978b86b2c1SPhilippe Reynes if (advertising & ~an_supported_speed) {
49851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
49951c1a580SMerav Sicron "Advertisement parameters are not supported\n");
5008decf868SDavid S. Miller return -EINVAL;
5018decf868SDavid S. Miller }
502adfc5217SJeff Kirsher
503adfc5217SJeff Kirsher bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
5048b86b2c1SPhilippe Reynes bp->link_params.req_duplex[cfg_idx] = duplex;
5058decf868SDavid S. Miller bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
5068b86b2c1SPhilippe Reynes advertising);
5078b86b2c1SPhilippe Reynes if (advertising) {
508adfc5217SJeff Kirsher
5098decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] = 0;
5108b86b2c1SPhilippe Reynes if (advertising & ADVERTISED_10baseT_Half) {
5118decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |=
5128decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
5138decf868SDavid S. Miller }
5148b86b2c1SPhilippe Reynes if (advertising & ADVERTISED_10baseT_Full)
5158decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |=
5168decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
5178decf868SDavid S. Miller
5188b86b2c1SPhilippe Reynes if (advertising & ADVERTISED_100baseT_Full)
5198decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |=
5208decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
5218decf868SDavid S. Miller
5228b86b2c1SPhilippe Reynes if (advertising & ADVERTISED_100baseT_Half) {
5238decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |=
5248decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
5258decf868SDavid S. Miller }
5268b86b2c1SPhilippe Reynes if (advertising & ADVERTISED_1000baseT_Half) {
5278decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |=
5288decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
5298decf868SDavid S. Miller }
5308b86b2c1SPhilippe Reynes if (advertising & (ADVERTISED_1000baseT_Full |
5318decf868SDavid S. Miller ADVERTISED_1000baseKX_Full))
5328decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |=
5338decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
5348decf868SDavid S. Miller
5358b86b2c1SPhilippe Reynes if (advertising & (ADVERTISED_10000baseT_Full |
5368decf868SDavid S. Miller ADVERTISED_10000baseKX4_Full |
5378decf868SDavid S. Miller ADVERTISED_10000baseKR_Full))
5388decf868SDavid S. Miller bp->link_params.speed_cap_mask[cfg_idx] |=
5398decf868SDavid S. Miller PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
540be94bea7SYaniv Rosner
5418b86b2c1SPhilippe Reynes if (advertising & ADVERTISED_20000baseKR2_Full)
542be94bea7SYaniv Rosner bp->link_params.speed_cap_mask[cfg_idx] |=
543be94bea7SYaniv Rosner PORT_HW_CFG_SPEED_CAPABILITY_D0_20G;
5448decf868SDavid S. Miller }
545adfc5217SJeff Kirsher } else { /* forced speed */
546adfc5217SJeff Kirsher /* advertise the requested speed and duplex if supported */
547adfc5217SJeff Kirsher switch (speed) {
548adfc5217SJeff Kirsher case SPEED_10:
5498b86b2c1SPhilippe Reynes if (duplex == DUPLEX_FULL) {
550adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] &
551adfc5217SJeff Kirsher SUPPORTED_10baseT_Full)) {
55251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
553adfc5217SJeff Kirsher "10M full not supported\n");
554adfc5217SJeff Kirsher return -EINVAL;
555adfc5217SJeff Kirsher }
556adfc5217SJeff Kirsher
557adfc5217SJeff Kirsher advertising = (ADVERTISED_10baseT_Full |
558adfc5217SJeff Kirsher ADVERTISED_TP);
559adfc5217SJeff Kirsher } else {
560adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] &
561adfc5217SJeff Kirsher SUPPORTED_10baseT_Half)) {
56251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
563adfc5217SJeff Kirsher "10M half not supported\n");
564adfc5217SJeff Kirsher return -EINVAL;
565adfc5217SJeff Kirsher }
566adfc5217SJeff Kirsher
567adfc5217SJeff Kirsher advertising = (ADVERTISED_10baseT_Half |
568adfc5217SJeff Kirsher ADVERTISED_TP);
569adfc5217SJeff Kirsher }
570adfc5217SJeff Kirsher break;
571adfc5217SJeff Kirsher
572adfc5217SJeff Kirsher case SPEED_100:
5738b86b2c1SPhilippe Reynes if (duplex == DUPLEX_FULL) {
574adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] &
575adfc5217SJeff Kirsher SUPPORTED_100baseT_Full)) {
57651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
577adfc5217SJeff Kirsher "100M full not supported\n");
578adfc5217SJeff Kirsher return -EINVAL;
579adfc5217SJeff Kirsher }
580adfc5217SJeff Kirsher
581adfc5217SJeff Kirsher advertising = (ADVERTISED_100baseT_Full |
582adfc5217SJeff Kirsher ADVERTISED_TP);
583adfc5217SJeff Kirsher } else {
584adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] &
585adfc5217SJeff Kirsher SUPPORTED_100baseT_Half)) {
58651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
587adfc5217SJeff Kirsher "100M half not supported\n");
588adfc5217SJeff Kirsher return -EINVAL;
589adfc5217SJeff Kirsher }
590adfc5217SJeff Kirsher
591adfc5217SJeff Kirsher advertising = (ADVERTISED_100baseT_Half |
592adfc5217SJeff Kirsher ADVERTISED_TP);
593adfc5217SJeff Kirsher }
594adfc5217SJeff Kirsher break;
595adfc5217SJeff Kirsher
596adfc5217SJeff Kirsher case SPEED_1000:
5978b86b2c1SPhilippe Reynes if (duplex != DUPLEX_FULL) {
59851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
59951c1a580SMerav Sicron "1G half not supported\n");
600adfc5217SJeff Kirsher return -EINVAL;
601adfc5217SJeff Kirsher }
602adfc5217SJeff Kirsher
6035d67c1c5SYuval Mintz if (bp->port.supported[cfg_idx] &
6045d67c1c5SYuval Mintz SUPPORTED_1000baseT_Full) {
6055d67c1c5SYuval Mintz advertising = (ADVERTISED_1000baseT_Full |
6065d67c1c5SYuval Mintz ADVERTISED_TP);
6075d67c1c5SYuval Mintz
6085d67c1c5SYuval Mintz } else if (bp->port.supported[cfg_idx] &
6095d67c1c5SYuval Mintz SUPPORTED_1000baseKX_Full) {
6105d67c1c5SYuval Mintz advertising = ADVERTISED_1000baseKX_Full;
6115d67c1c5SYuval Mintz } else {
61251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
61351c1a580SMerav Sicron "1G full not supported\n");
614adfc5217SJeff Kirsher return -EINVAL;
615adfc5217SJeff Kirsher }
616adfc5217SJeff Kirsher
617adfc5217SJeff Kirsher break;
618adfc5217SJeff Kirsher
619adfc5217SJeff Kirsher case SPEED_2500:
6208b86b2c1SPhilippe Reynes if (duplex != DUPLEX_FULL) {
62151c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
622adfc5217SJeff Kirsher "2.5G half not supported\n");
623adfc5217SJeff Kirsher return -EINVAL;
624adfc5217SJeff Kirsher }
625adfc5217SJeff Kirsher
626adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx]
627adfc5217SJeff Kirsher & SUPPORTED_2500baseX_Full)) {
62851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
629adfc5217SJeff Kirsher "2.5G full not supported\n");
630adfc5217SJeff Kirsher return -EINVAL;
631adfc5217SJeff Kirsher }
632adfc5217SJeff Kirsher
633adfc5217SJeff Kirsher advertising = (ADVERTISED_2500baseX_Full |
634adfc5217SJeff Kirsher ADVERTISED_TP);
635adfc5217SJeff Kirsher break;
636adfc5217SJeff Kirsher
637adfc5217SJeff Kirsher case SPEED_10000:
6388b86b2c1SPhilippe Reynes if (duplex != DUPLEX_FULL) {
63951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
64051c1a580SMerav Sicron "10G half not supported\n");
641adfc5217SJeff Kirsher return -EINVAL;
642adfc5217SJeff Kirsher }
643dbef807eSYuval Mintz phy_idx = bnx2x_get_cur_phy_idx(bp);
6445d67c1c5SYuval Mintz if ((bp->port.supported[cfg_idx] &
6455d67c1c5SYuval Mintz SUPPORTED_10000baseT_Full) &&
6465d67c1c5SYuval Mintz (bp->link_params.phy[phy_idx].media_type !=
647dbef807eSYuval Mintz ETH_PHY_SFP_1G_FIBER)) {
6485d67c1c5SYuval Mintz advertising = (ADVERTISED_10000baseT_Full |
6495d67c1c5SYuval Mintz ADVERTISED_FIBRE);
6505d67c1c5SYuval Mintz } else if (bp->port.supported[cfg_idx] &
6515d67c1c5SYuval Mintz SUPPORTED_10000baseKR_Full) {
6525d67c1c5SYuval Mintz advertising = (ADVERTISED_10000baseKR_Full |
6535d67c1c5SYuval Mintz ADVERTISED_FIBRE);
6545d67c1c5SYuval Mintz } else {
65551c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
65651c1a580SMerav Sicron "10G full not supported\n");
657adfc5217SJeff Kirsher return -EINVAL;
658adfc5217SJeff Kirsher }
659adfc5217SJeff Kirsher
660adfc5217SJeff Kirsher break;
661adfc5217SJeff Kirsher
662adfc5217SJeff Kirsher default:
66351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
664adfc5217SJeff Kirsher return -EINVAL;
665adfc5217SJeff Kirsher }
666adfc5217SJeff Kirsher
667adfc5217SJeff Kirsher bp->link_params.req_line_speed[cfg_idx] = speed;
6688b86b2c1SPhilippe Reynes bp->link_params.req_duplex[cfg_idx] = duplex;
669adfc5217SJeff Kirsher bp->port.advertising[cfg_idx] = advertising;
670adfc5217SJeff Kirsher }
671adfc5217SJeff Kirsher
67251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
673f1deab50SJoe Perches " req_duplex %d advertising 0x%x\n",
674adfc5217SJeff Kirsher bp->link_params.req_line_speed[cfg_idx],
675adfc5217SJeff Kirsher bp->link_params.req_duplex[cfg_idx],
676adfc5217SJeff Kirsher bp->port.advertising[cfg_idx]);
677adfc5217SJeff Kirsher
678adfc5217SJeff Kirsher /* Set new config */
679adfc5217SJeff Kirsher bp->link_params.multi_phy_config = new_multi_phy_config;
680adfc5217SJeff Kirsher if (netif_running(dev)) {
681adfc5217SJeff Kirsher bnx2x_stats_handle(bp, STATS_EVENT_STOP);
682dc6a20aaSAriel Elior bnx2x_force_link_reset(bp);
683adfc5217SJeff Kirsher bnx2x_link_set(bp);
684adfc5217SJeff Kirsher }
685adfc5217SJeff Kirsher
686adfc5217SJeff Kirsher return 0;
687adfc5217SJeff Kirsher }
688adfc5217SJeff Kirsher
68907ba6af4SMiriam Shitrit #define DUMP_ALL_PRESETS 0x1FFF
69007ba6af4SMiriam Shitrit #define DUMP_MAX_PRESETS 13
691adfc5217SJeff Kirsher
__bnx2x_get_preset_regs_len(struct bnx2x * bp,u32 preset)69207ba6af4SMiriam Shitrit static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
693adfc5217SJeff Kirsher {
694adfc5217SJeff Kirsher if (CHIP_IS_E1(bp))
69507ba6af4SMiriam Shitrit return dump_num_registers[0][preset-1];
696adfc5217SJeff Kirsher else if (CHIP_IS_E1H(bp))
69707ba6af4SMiriam Shitrit return dump_num_registers[1][preset-1];
698adfc5217SJeff Kirsher else if (CHIP_IS_E2(bp))
69907ba6af4SMiriam Shitrit return dump_num_registers[2][preset-1];
700adfc5217SJeff Kirsher else if (CHIP_IS_E3A0(bp))
70107ba6af4SMiriam Shitrit return dump_num_registers[3][preset-1];
702adfc5217SJeff Kirsher else if (CHIP_IS_E3B0(bp))
70307ba6af4SMiriam Shitrit return dump_num_registers[4][preset-1];
704adfc5217SJeff Kirsher else
70507ba6af4SMiriam Shitrit return 0;
706adfc5217SJeff Kirsher }
707adfc5217SJeff Kirsher
__bnx2x_get_regs_len(struct bnx2x * bp)70807ba6af4SMiriam Shitrit static int __bnx2x_get_regs_len(struct bnx2x *bp)
70907ba6af4SMiriam Shitrit {
71007ba6af4SMiriam Shitrit u32 preset_idx;
71107ba6af4SMiriam Shitrit int regdump_len = 0;
71207ba6af4SMiriam Shitrit
71307ba6af4SMiriam Shitrit /* Calculate the total preset regs length */
71407ba6af4SMiriam Shitrit for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
71507ba6af4SMiriam Shitrit regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
71607ba6af4SMiriam Shitrit
71707ba6af4SMiriam Shitrit return regdump_len;
71807ba6af4SMiriam Shitrit }
71907ba6af4SMiriam Shitrit
bnx2x_get_regs_len(struct net_device * dev)72007ba6af4SMiriam Shitrit static int bnx2x_get_regs_len(struct net_device *dev)
72107ba6af4SMiriam Shitrit {
72207ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev);
72307ba6af4SMiriam Shitrit int regdump_len = 0;
72407ba6af4SMiriam Shitrit
72575543741SYuval Mintz if (IS_VF(bp))
72675543741SYuval Mintz return 0;
72775543741SYuval Mintz
72807ba6af4SMiriam Shitrit regdump_len = __bnx2x_get_regs_len(bp);
72907ba6af4SMiriam Shitrit regdump_len *= 4;
73007ba6af4SMiriam Shitrit regdump_len += sizeof(struct dump_header);
73107ba6af4SMiriam Shitrit
73207ba6af4SMiriam Shitrit return regdump_len;
73307ba6af4SMiriam Shitrit }
73407ba6af4SMiriam Shitrit
73507ba6af4SMiriam Shitrit #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
73607ba6af4SMiriam Shitrit #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
73707ba6af4SMiriam Shitrit #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
73807ba6af4SMiriam Shitrit #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
73907ba6af4SMiriam Shitrit #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
74007ba6af4SMiriam Shitrit
74107ba6af4SMiriam Shitrit #define IS_REG_IN_PRESET(presets, idx) \
74207ba6af4SMiriam Shitrit ((presets & (1 << (idx-1))) == (1 << (idx-1)))
74307ba6af4SMiriam Shitrit
744adfc5217SJeff Kirsher /******* Paged registers info selectors ********/
__bnx2x_get_page_addr_ar(struct bnx2x * bp)7451191cb83SEric Dumazet static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
746adfc5217SJeff Kirsher {
747adfc5217SJeff Kirsher if (CHIP_IS_E2(bp))
748adfc5217SJeff Kirsher return page_vals_e2;
749adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp))
750adfc5217SJeff Kirsher return page_vals_e3;
751adfc5217SJeff Kirsher else
752adfc5217SJeff Kirsher return NULL;
753adfc5217SJeff Kirsher }
754adfc5217SJeff Kirsher
__bnx2x_get_page_reg_num(struct bnx2x * bp)7551191cb83SEric Dumazet static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
756adfc5217SJeff Kirsher {
757adfc5217SJeff Kirsher if (CHIP_IS_E2(bp))
758adfc5217SJeff Kirsher return PAGE_MODE_VALUES_E2;
759adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp))
760adfc5217SJeff Kirsher return PAGE_MODE_VALUES_E3;
761adfc5217SJeff Kirsher else
762adfc5217SJeff Kirsher return 0;
763adfc5217SJeff Kirsher }
764adfc5217SJeff Kirsher
__bnx2x_get_page_write_ar(struct bnx2x * bp)7651191cb83SEric Dumazet static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
766adfc5217SJeff Kirsher {
767adfc5217SJeff Kirsher if (CHIP_IS_E2(bp))
768adfc5217SJeff Kirsher return page_write_regs_e2;
769adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp))
770adfc5217SJeff Kirsher return page_write_regs_e3;
771adfc5217SJeff Kirsher else
772adfc5217SJeff Kirsher return NULL;
773adfc5217SJeff Kirsher }
774adfc5217SJeff Kirsher
__bnx2x_get_page_write_num(struct bnx2x * bp)7751191cb83SEric Dumazet static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
776adfc5217SJeff Kirsher {
777adfc5217SJeff Kirsher if (CHIP_IS_E2(bp))
778adfc5217SJeff Kirsher return PAGE_WRITE_REGS_E2;
779adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp))
780adfc5217SJeff Kirsher return PAGE_WRITE_REGS_E3;
781adfc5217SJeff Kirsher else
782adfc5217SJeff Kirsher return 0;
783adfc5217SJeff Kirsher }
784adfc5217SJeff Kirsher
__bnx2x_get_page_read_ar(struct bnx2x * bp)7851191cb83SEric Dumazet static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
786adfc5217SJeff Kirsher {
787adfc5217SJeff Kirsher if (CHIP_IS_E2(bp))
788adfc5217SJeff Kirsher return page_read_regs_e2;
789adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp))
790adfc5217SJeff Kirsher return page_read_regs_e3;
791adfc5217SJeff Kirsher else
792adfc5217SJeff Kirsher return NULL;
793adfc5217SJeff Kirsher }
794adfc5217SJeff Kirsher
__bnx2x_get_page_read_num(struct bnx2x * bp)7951191cb83SEric Dumazet static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
796adfc5217SJeff Kirsher {
797adfc5217SJeff Kirsher if (CHIP_IS_E2(bp))
798adfc5217SJeff Kirsher return PAGE_READ_REGS_E2;
799adfc5217SJeff Kirsher else if (CHIP_IS_E3(bp))
800adfc5217SJeff Kirsher return PAGE_READ_REGS_E3;
801adfc5217SJeff Kirsher else
802adfc5217SJeff Kirsher return 0;
803adfc5217SJeff Kirsher }
804adfc5217SJeff Kirsher
bnx2x_is_reg_in_chip(struct bnx2x * bp,const struct reg_addr * reg_info)80507ba6af4SMiriam Shitrit static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
80607ba6af4SMiriam Shitrit const struct reg_addr *reg_info)
807adfc5217SJeff Kirsher {
80807ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp))
80907ba6af4SMiriam Shitrit return IS_E1_REG(reg_info->chips);
81007ba6af4SMiriam Shitrit else if (CHIP_IS_E1H(bp))
81107ba6af4SMiriam Shitrit return IS_E1H_REG(reg_info->chips);
81207ba6af4SMiriam Shitrit else if (CHIP_IS_E2(bp))
81307ba6af4SMiriam Shitrit return IS_E2_REG(reg_info->chips);
81407ba6af4SMiriam Shitrit else if (CHIP_IS_E3A0(bp))
81507ba6af4SMiriam Shitrit return IS_E3A0_REG(reg_info->chips);
81607ba6af4SMiriam Shitrit else if (CHIP_IS_E3B0(bp))
81707ba6af4SMiriam Shitrit return IS_E3B0_REG(reg_info->chips);
81807ba6af4SMiriam Shitrit else
81907ba6af4SMiriam Shitrit return false;
820adfc5217SJeff Kirsher }
821adfc5217SJeff Kirsher
bnx2x_is_wreg_in_chip(struct bnx2x * bp,const struct wreg_addr * wreg_info)82207ba6af4SMiriam Shitrit static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
82307ba6af4SMiriam Shitrit const struct wreg_addr *wreg_info)
824adfc5217SJeff Kirsher {
82507ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp))
82607ba6af4SMiriam Shitrit return IS_E1_REG(wreg_info->chips);
82707ba6af4SMiriam Shitrit else if (CHIP_IS_E1H(bp))
82807ba6af4SMiriam Shitrit return IS_E1H_REG(wreg_info->chips);
82907ba6af4SMiriam Shitrit else if (CHIP_IS_E2(bp))
83007ba6af4SMiriam Shitrit return IS_E2_REG(wreg_info->chips);
83107ba6af4SMiriam Shitrit else if (CHIP_IS_E3A0(bp))
83207ba6af4SMiriam Shitrit return IS_E3A0_REG(wreg_info->chips);
83307ba6af4SMiriam Shitrit else if (CHIP_IS_E3B0(bp))
83407ba6af4SMiriam Shitrit return IS_E3B0_REG(wreg_info->chips);
83507ba6af4SMiriam Shitrit else
83607ba6af4SMiriam Shitrit return false;
837adfc5217SJeff Kirsher }
838adfc5217SJeff Kirsher
839adfc5217SJeff Kirsher /**
840adfc5217SJeff Kirsher * bnx2x_read_pages_regs - read "paged" registers
841adfc5217SJeff Kirsher *
842d0ea5cbdSJesse Brandeburg * @bp: device handle
843d0ea5cbdSJesse Brandeburg * @p: output buffer
844d0ea5cbdSJesse Brandeburg * @preset: the preset value
845adfc5217SJeff Kirsher *
8462de67439SYuval Mintz * Reads "paged" memories: memories that may only be read by first writing to a
8472de67439SYuval Mintz * specific address ("write address") and then reading from a specific address
8482de67439SYuval Mintz * ("read address"). There may be more than one write address per "page" and
8492de67439SYuval Mintz * more than one read address per write address.
850adfc5217SJeff Kirsher */
bnx2x_read_pages_regs(struct bnx2x * bp,u32 * p,u32 preset)85107ba6af4SMiriam Shitrit static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
852adfc5217SJeff Kirsher {
853adfc5217SJeff Kirsher u32 i, j, k, n;
85407ba6af4SMiriam Shitrit
855adfc5217SJeff Kirsher /* addresses of the paged registers */
856adfc5217SJeff Kirsher const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
857adfc5217SJeff Kirsher /* number of paged registers */
858adfc5217SJeff Kirsher int num_pages = __bnx2x_get_page_reg_num(bp);
859adfc5217SJeff Kirsher /* write addresses */
860adfc5217SJeff Kirsher const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
861adfc5217SJeff Kirsher /* number of write addresses */
862adfc5217SJeff Kirsher int write_num = __bnx2x_get_page_write_num(bp);
863adfc5217SJeff Kirsher /* read addresses info */
864adfc5217SJeff Kirsher const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
865adfc5217SJeff Kirsher /* number of read addresses */
866adfc5217SJeff Kirsher int read_num = __bnx2x_get_page_read_num(bp);
86707ba6af4SMiriam Shitrit u32 addr, size;
868adfc5217SJeff Kirsher
869adfc5217SJeff Kirsher for (i = 0; i < num_pages; i++) {
870adfc5217SJeff Kirsher for (j = 0; j < write_num; j++) {
871adfc5217SJeff Kirsher REG_WR(bp, write_addr[j], page_addr[i]);
87207ba6af4SMiriam Shitrit
87307ba6af4SMiriam Shitrit for (k = 0; k < read_num; k++) {
87407ba6af4SMiriam Shitrit if (IS_REG_IN_PRESET(read_addr[k].presets,
87507ba6af4SMiriam Shitrit preset)) {
87607ba6af4SMiriam Shitrit size = read_addr[k].size;
87707ba6af4SMiriam Shitrit for (n = 0; n < size; n++) {
87807ba6af4SMiriam Shitrit addr = read_addr[k].addr + n*4;
87907ba6af4SMiriam Shitrit *p++ = REG_RD(bp, addr);
880adfc5217SJeff Kirsher }
881adfc5217SJeff Kirsher }
882adfc5217SJeff Kirsher }
88307ba6af4SMiriam Shitrit }
88407ba6af4SMiriam Shitrit }
88507ba6af4SMiriam Shitrit }
88607ba6af4SMiriam Shitrit
__bnx2x_get_preset_regs(struct bnx2x * bp,u32 * p,u32 preset)88707ba6af4SMiriam Shitrit static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
88807ba6af4SMiriam Shitrit {
88907ba6af4SMiriam Shitrit u32 i, j, addr;
89007ba6af4SMiriam Shitrit const struct wreg_addr *wreg_addr_p = NULL;
89107ba6af4SMiriam Shitrit
89207ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp))
89307ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e1;
89407ba6af4SMiriam Shitrit else if (CHIP_IS_E1H(bp))
89507ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e1h;
89607ba6af4SMiriam Shitrit else if (CHIP_IS_E2(bp))
89707ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e2;
89807ba6af4SMiriam Shitrit else if (CHIP_IS_E3A0(bp))
89907ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e3;
90007ba6af4SMiriam Shitrit else if (CHIP_IS_E3B0(bp))
90107ba6af4SMiriam Shitrit wreg_addr_p = &wreg_addr_e3b0;
90207ba6af4SMiriam Shitrit
90307ba6af4SMiriam Shitrit /* Read the idle_chk registers */
90407ba6af4SMiriam Shitrit for (i = 0; i < IDLE_REGS_COUNT; i++) {
90507ba6af4SMiriam Shitrit if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
90607ba6af4SMiriam Shitrit IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
90707ba6af4SMiriam Shitrit for (j = 0; j < idle_reg_addrs[i].size; j++)
90807ba6af4SMiriam Shitrit *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
90907ba6af4SMiriam Shitrit }
91007ba6af4SMiriam Shitrit }
91107ba6af4SMiriam Shitrit
91207ba6af4SMiriam Shitrit /* Read the regular registers */
91307ba6af4SMiriam Shitrit for (i = 0; i < REGS_COUNT; i++) {
91407ba6af4SMiriam Shitrit if (bnx2x_is_reg_in_chip(bp, ®_addrs[i]) &&
91507ba6af4SMiriam Shitrit IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
91607ba6af4SMiriam Shitrit for (j = 0; j < reg_addrs[i].size; j++)
91707ba6af4SMiriam Shitrit *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
91807ba6af4SMiriam Shitrit }
91907ba6af4SMiriam Shitrit }
92007ba6af4SMiriam Shitrit
92107ba6af4SMiriam Shitrit /* Read the CAM registers */
92207ba6af4SMiriam Shitrit if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
92307ba6af4SMiriam Shitrit IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
92407ba6af4SMiriam Shitrit for (i = 0; i < wreg_addr_p->size; i++) {
92507ba6af4SMiriam Shitrit *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
92607ba6af4SMiriam Shitrit
92707ba6af4SMiriam Shitrit /* In case of wreg_addr register, read additional
92807ba6af4SMiriam Shitrit registers from read_regs array
92907ba6af4SMiriam Shitrit */
93007ba6af4SMiriam Shitrit for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
93107ba6af4SMiriam Shitrit addr = *(wreg_addr_p->read_regs);
93207ba6af4SMiriam Shitrit *p++ = REG_RD(bp, addr + j*4);
93307ba6af4SMiriam Shitrit }
93407ba6af4SMiriam Shitrit }
93507ba6af4SMiriam Shitrit }
93607ba6af4SMiriam Shitrit
93707ba6af4SMiriam Shitrit /* Paged registers are supported in E2 & E3 only */
93807ba6af4SMiriam Shitrit if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
93916a5fd92SYuval Mintz /* Read "paged" registers */
94007ba6af4SMiriam Shitrit bnx2x_read_pages_regs(bp, p, preset);
94107ba6af4SMiriam Shitrit }
94207ba6af4SMiriam Shitrit
94307ba6af4SMiriam Shitrit return 0;
94407ba6af4SMiriam Shitrit }
945adfc5217SJeff Kirsher
__bnx2x_get_regs(struct bnx2x * bp,u32 * p)9461191cb83SEric Dumazet static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
947adfc5217SJeff Kirsher {
94807ba6af4SMiriam Shitrit u32 preset_idx;
949adfc5217SJeff Kirsher
95007ba6af4SMiriam Shitrit /* Read all registers, by reading all preset registers */
95107ba6af4SMiriam Shitrit for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
95207ba6af4SMiriam Shitrit /* Skip presets with IOR */
95307ba6af4SMiriam Shitrit if ((preset_idx == 2) ||
95407ba6af4SMiriam Shitrit (preset_idx == 5) ||
95507ba6af4SMiriam Shitrit (preset_idx == 8) ||
95607ba6af4SMiriam Shitrit (preset_idx == 11))
95707ba6af4SMiriam Shitrit continue;
95807ba6af4SMiriam Shitrit __bnx2x_get_preset_regs(bp, p, preset_idx);
95907ba6af4SMiriam Shitrit p += __bnx2x_get_preset_regs_len(bp, preset_idx);
96007ba6af4SMiriam Shitrit }
961adfc5217SJeff Kirsher }
962adfc5217SJeff Kirsher
bnx2x_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * _p)963adfc5217SJeff Kirsher static void bnx2x_get_regs(struct net_device *dev,
964adfc5217SJeff Kirsher struct ethtool_regs *regs, void *_p)
965adfc5217SJeff Kirsher {
966adfc5217SJeff Kirsher u32 *p = _p;
967adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
96807ba6af4SMiriam Shitrit struct dump_header dump_hdr = {0};
969adfc5217SJeff Kirsher
97007ba6af4SMiriam Shitrit regs->version = 2;
971adfc5217SJeff Kirsher memset(p, 0, regs->len);
972adfc5217SJeff Kirsher
973adfc5217SJeff Kirsher if (!netif_running(bp->dev))
974adfc5217SJeff Kirsher return;
975adfc5217SJeff Kirsher
976adfc5217SJeff Kirsher /* Disable parity attentions as long as following dump may
977adfc5217SJeff Kirsher * cause false alarms by reading never written registers. We
978adfc5217SJeff Kirsher * will re-enable parity attentions right after the dump.
979adfc5217SJeff Kirsher */
98007ba6af4SMiriam Shitrit
981adfc5217SJeff Kirsher bnx2x_disable_blocks_parity(bp);
982adfc5217SJeff Kirsher
98307ba6af4SMiriam Shitrit dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
98407ba6af4SMiriam Shitrit dump_hdr.preset = DUMP_ALL_PRESETS;
98507ba6af4SMiriam Shitrit dump_hdr.version = BNX2X_DUMP_VERSION;
98607ba6af4SMiriam Shitrit
98707ba6af4SMiriam Shitrit /* dump_meta_data presents OR of CHIP and PATH. */
98807ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp)) {
98907ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E1;
99007ba6af4SMiriam Shitrit } else if (CHIP_IS_E1H(bp)) {
99107ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
99207ba6af4SMiriam Shitrit } else if (CHIP_IS_E2(bp)) {
99307ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
99407ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
99507ba6af4SMiriam Shitrit } else if (CHIP_IS_E3A0(bp)) {
99607ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
99707ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
99807ba6af4SMiriam Shitrit } else if (CHIP_IS_E3B0(bp)) {
99907ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
100007ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
100107ba6af4SMiriam Shitrit }
100207ba6af4SMiriam Shitrit
100307ba6af4SMiriam Shitrit memcpy(p, &dump_hdr, sizeof(struct dump_header));
100407ba6af4SMiriam Shitrit p += dump_hdr.header_size + 1;
1005adfc5217SJeff Kirsher
1006e56270f6SYuval Mintz /* This isn't really an error, but since attention handling is going
1007e56270f6SYuval Mintz * to print the GRC timeouts using this macro, we use the same.
1008e56270f6SYuval Mintz */
1009e56270f6SYuval Mintz BNX2X_ERR("Generating register dump. Might trigger harmless GRC timeouts\n");
1010e56270f6SYuval Mintz
1011adfc5217SJeff Kirsher /* Actually read the registers */
1012adfc5217SJeff Kirsher __bnx2x_get_regs(bp, p);
1013adfc5217SJeff Kirsher
10144293b9f5SDmitry Kravkov /* Re-enable parity attentions */
1015adfc5217SJeff Kirsher bnx2x_clear_blocks_parity(bp);
1016adfc5217SJeff Kirsher bnx2x_enable_blocks_parity(bp);
101707ba6af4SMiriam Shitrit }
101807ba6af4SMiriam Shitrit
bnx2x_get_preset_regs_len(struct net_device * dev,u32 preset)101907ba6af4SMiriam Shitrit static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
102007ba6af4SMiriam Shitrit {
102107ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev);
102207ba6af4SMiriam Shitrit int regdump_len = 0;
102307ba6af4SMiriam Shitrit
102407ba6af4SMiriam Shitrit regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
102507ba6af4SMiriam Shitrit regdump_len *= 4;
102607ba6af4SMiriam Shitrit regdump_len += sizeof(struct dump_header);
102707ba6af4SMiriam Shitrit
102807ba6af4SMiriam Shitrit return regdump_len;
102907ba6af4SMiriam Shitrit }
103007ba6af4SMiriam Shitrit
bnx2x_set_dump(struct net_device * dev,struct ethtool_dump * val)103107ba6af4SMiriam Shitrit static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
103207ba6af4SMiriam Shitrit {
103307ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev);
103407ba6af4SMiriam Shitrit
103507ba6af4SMiriam Shitrit /* Use the ethtool_dump "flag" field as the dump preset index */
10365bb680d6SMichal Schmidt if (val->flag < 1 || val->flag > DUMP_MAX_PRESETS)
10375bb680d6SMichal Schmidt return -EINVAL;
10385bb680d6SMichal Schmidt
103907ba6af4SMiriam Shitrit bp->dump_preset_idx = val->flag;
104007ba6af4SMiriam Shitrit return 0;
104107ba6af4SMiriam Shitrit }
104207ba6af4SMiriam Shitrit
bnx2x_get_dump_flag(struct net_device * dev,struct ethtool_dump * dump)104307ba6af4SMiriam Shitrit static int bnx2x_get_dump_flag(struct net_device *dev,
104407ba6af4SMiriam Shitrit struct ethtool_dump *dump)
104507ba6af4SMiriam Shitrit {
104607ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev);
104707ba6af4SMiriam Shitrit
10488cc2d927SMichal Schmidt dump->version = BNX2X_DUMP_VERSION;
10498cc2d927SMichal Schmidt dump->flag = bp->dump_preset_idx;
105007ba6af4SMiriam Shitrit /* Calculate the requested preset idx length */
105107ba6af4SMiriam Shitrit dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
105207ba6af4SMiriam Shitrit DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
105307ba6af4SMiriam Shitrit bp->dump_preset_idx, dump->len);
105407ba6af4SMiriam Shitrit return 0;
105507ba6af4SMiriam Shitrit }
105607ba6af4SMiriam Shitrit
bnx2x_get_dump_data(struct net_device * dev,struct ethtool_dump * dump,void * buffer)105707ba6af4SMiriam Shitrit static int bnx2x_get_dump_data(struct net_device *dev,
105807ba6af4SMiriam Shitrit struct ethtool_dump *dump,
105907ba6af4SMiriam Shitrit void *buffer)
106007ba6af4SMiriam Shitrit {
106107ba6af4SMiriam Shitrit u32 *p = buffer;
106207ba6af4SMiriam Shitrit struct bnx2x *bp = netdev_priv(dev);
106307ba6af4SMiriam Shitrit struct dump_header dump_hdr = {0};
106407ba6af4SMiriam Shitrit
106507ba6af4SMiriam Shitrit /* Disable parity attentions as long as following dump may
106607ba6af4SMiriam Shitrit * cause false alarms by reading never written registers. We
106707ba6af4SMiriam Shitrit * will re-enable parity attentions right after the dump.
106807ba6af4SMiriam Shitrit */
106907ba6af4SMiriam Shitrit
107007ba6af4SMiriam Shitrit bnx2x_disable_blocks_parity(bp);
107107ba6af4SMiriam Shitrit
107207ba6af4SMiriam Shitrit dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
107307ba6af4SMiriam Shitrit dump_hdr.preset = bp->dump_preset_idx;
107407ba6af4SMiriam Shitrit dump_hdr.version = BNX2X_DUMP_VERSION;
107507ba6af4SMiriam Shitrit
107607ba6af4SMiriam Shitrit DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
107707ba6af4SMiriam Shitrit
107807ba6af4SMiriam Shitrit /* dump_meta_data presents OR of CHIP and PATH. */
107907ba6af4SMiriam Shitrit if (CHIP_IS_E1(bp)) {
108007ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E1;
108107ba6af4SMiriam Shitrit } else if (CHIP_IS_E1H(bp)) {
108207ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
108307ba6af4SMiriam Shitrit } else if (CHIP_IS_E2(bp)) {
108407ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
108507ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
108607ba6af4SMiriam Shitrit } else if (CHIP_IS_E3A0(bp)) {
108707ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
108807ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
108907ba6af4SMiriam Shitrit } else if (CHIP_IS_E3B0(bp)) {
109007ba6af4SMiriam Shitrit dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
109107ba6af4SMiriam Shitrit (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
109207ba6af4SMiriam Shitrit }
109307ba6af4SMiriam Shitrit
109407ba6af4SMiriam Shitrit memcpy(p, &dump_hdr, sizeof(struct dump_header));
109507ba6af4SMiriam Shitrit p += dump_hdr.header_size + 1;
109607ba6af4SMiriam Shitrit
109707ba6af4SMiriam Shitrit /* Actually read the registers */
109807ba6af4SMiriam Shitrit __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
109907ba6af4SMiriam Shitrit
11004293b9f5SDmitry Kravkov /* Re-enable parity attentions */
110107ba6af4SMiriam Shitrit bnx2x_clear_blocks_parity(bp);
110207ba6af4SMiriam Shitrit bnx2x_enable_blocks_parity(bp);
110307ba6af4SMiriam Shitrit
110407ba6af4SMiriam Shitrit return 0;
1105adfc5217SJeff Kirsher }
1106adfc5217SJeff Kirsher
bnx2x_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1107adfc5217SJeff Kirsher static void bnx2x_get_drvinfo(struct net_device *dev,
1108adfc5217SJeff Kirsher struct ethtool_drvinfo *info)
1109adfc5217SJeff Kirsher {
1110adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1111a1bcaf02SSudarsana Reddy Kalluru char version[ETHTOOL_FWVERS_LEN];
1112a1bcaf02SSudarsana Reddy Kalluru int ext_dev_info_offset;
1113a1bcaf02SSudarsana Reddy Kalluru u32 mbi;
1114adfc5217SJeff Kirsher
1115f029c781SWolfram Sang strscpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
111696a60ae8SSudarsana Reddy Kalluru
1117a1bcaf02SSudarsana Reddy Kalluru if (SHMEM2_HAS(bp, extended_dev_info_shared_addr)) {
1118a1bcaf02SSudarsana Reddy Kalluru ext_dev_info_offset = SHMEM2_RD(bp,
1119a1bcaf02SSudarsana Reddy Kalluru extended_dev_info_shared_addr);
1120a1bcaf02SSudarsana Reddy Kalluru mbi = REG_RD(bp, ext_dev_info_offset +
1121a1bcaf02SSudarsana Reddy Kalluru offsetof(struct extended_dev_info_shared_cfg,
1122a1bcaf02SSudarsana Reddy Kalluru mbi_version));
1123a1bcaf02SSudarsana Reddy Kalluru if (mbi) {
1124a1bcaf02SSudarsana Reddy Kalluru memset(version, 0, sizeof(version));
1125a1bcaf02SSudarsana Reddy Kalluru snprintf(version, ETHTOOL_FWVERS_LEN, "mbi %d.%d.%d ",
1126a1bcaf02SSudarsana Reddy Kalluru (mbi & 0xff000000) >> 24,
1127a1bcaf02SSudarsana Reddy Kalluru (mbi & 0x00ff0000) >> 16,
1128a1bcaf02SSudarsana Reddy Kalluru (mbi & 0x0000ff00) >> 8);
1129f029c781SWolfram Sang strscpy(info->fw_version, version,
1130a1bcaf02SSudarsana Reddy Kalluru sizeof(info->fw_version));
1131a1bcaf02SSudarsana Reddy Kalluru }
1132a1bcaf02SSudarsana Reddy Kalluru }
1133a1bcaf02SSudarsana Reddy Kalluru
1134a1bcaf02SSudarsana Reddy Kalluru memset(version, 0, sizeof(version));
1135*3dac6ab4SKees Cook bnx2x_fill_fw_str(bp, version, sizeof(version));
1136a1bcaf02SSudarsana Reddy Kalluru strlcat(info->fw_version, version, sizeof(info->fw_version));
11378ca5e17eSAriel Elior
1138f029c781SWolfram Sang strscpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
1139adfc5217SJeff Kirsher }
1140adfc5217SJeff Kirsher
bnx2x_get_wol(struct net_device * dev,struct ethtool_wolinfo * wol)1141adfc5217SJeff Kirsher static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1142adfc5217SJeff Kirsher {
1143adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1144adfc5217SJeff Kirsher
1145adfc5217SJeff Kirsher if (bp->flags & NO_WOL_FLAG) {
1146adfc5217SJeff Kirsher wol->supported = 0;
1147adfc5217SJeff Kirsher wol->wolopts = 0;
1148adfc5217SJeff Kirsher } else {
1149adfc5217SJeff Kirsher wol->supported = WAKE_MAGIC;
1150adfc5217SJeff Kirsher if (bp->wol)
1151adfc5217SJeff Kirsher wol->wolopts = WAKE_MAGIC;
1152adfc5217SJeff Kirsher else
1153adfc5217SJeff Kirsher wol->wolopts = 0;
1154adfc5217SJeff Kirsher }
1155adfc5217SJeff Kirsher memset(&wol->sopass, 0, sizeof(wol->sopass));
1156adfc5217SJeff Kirsher }
1157adfc5217SJeff Kirsher
bnx2x_set_wol(struct net_device * dev,struct ethtool_wolinfo * wol)1158adfc5217SJeff Kirsher static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1159adfc5217SJeff Kirsher {
1160adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1161adfc5217SJeff Kirsher
116251c1a580SMerav Sicron if (wol->wolopts & ~WAKE_MAGIC) {
11632de67439SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
1164adfc5217SJeff Kirsher return -EINVAL;
116551c1a580SMerav Sicron }
1166adfc5217SJeff Kirsher
1167adfc5217SJeff Kirsher if (wol->wolopts & WAKE_MAGIC) {
116851c1a580SMerav Sicron if (bp->flags & NO_WOL_FLAG) {
11692de67439SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
1170adfc5217SJeff Kirsher return -EINVAL;
117151c1a580SMerav Sicron }
1172adfc5217SJeff Kirsher bp->wol = 1;
1173adfc5217SJeff Kirsher } else
1174adfc5217SJeff Kirsher bp->wol = 0;
1175adfc5217SJeff Kirsher
1176230d00ebSYuval Mintz if (SHMEM2_HAS(bp, curr_cfg))
1177230d00ebSYuval Mintz SHMEM2_WR(bp, curr_cfg, CURR_CFG_MET_OS);
1178230d00ebSYuval Mintz
1179adfc5217SJeff Kirsher return 0;
1180adfc5217SJeff Kirsher }
1181adfc5217SJeff Kirsher
bnx2x_get_msglevel(struct net_device * dev)1182adfc5217SJeff Kirsher static u32 bnx2x_get_msglevel(struct net_device *dev)
1183adfc5217SJeff Kirsher {
1184adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1185adfc5217SJeff Kirsher
1186adfc5217SJeff Kirsher return bp->msg_enable;
1187adfc5217SJeff Kirsher }
1188adfc5217SJeff Kirsher
bnx2x_set_msglevel(struct net_device * dev,u32 level)1189adfc5217SJeff Kirsher static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
1190adfc5217SJeff Kirsher {
1191adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1192adfc5217SJeff Kirsher
1193adfc5217SJeff Kirsher if (capable(CAP_NET_ADMIN)) {
1194adfc5217SJeff Kirsher /* dump MCP trace */
1195ad5afc89SAriel Elior if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
1196adfc5217SJeff Kirsher bnx2x_fw_dump_lvl(bp, KERN_INFO);
1197adfc5217SJeff Kirsher bp->msg_enable = level;
1198adfc5217SJeff Kirsher }
1199adfc5217SJeff Kirsher }
1200adfc5217SJeff Kirsher
bnx2x_nway_reset(struct net_device * dev)1201adfc5217SJeff Kirsher static int bnx2x_nway_reset(struct net_device *dev)
1202adfc5217SJeff Kirsher {
1203adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1204adfc5217SJeff Kirsher
1205adfc5217SJeff Kirsher if (!bp->port.pmf)
1206adfc5217SJeff Kirsher return 0;
1207adfc5217SJeff Kirsher
1208adfc5217SJeff Kirsher if (netif_running(dev)) {
1209adfc5217SJeff Kirsher bnx2x_stats_handle(bp, STATS_EVENT_STOP);
12105d07d868SYuval Mintz bnx2x_force_link_reset(bp);
1211adfc5217SJeff Kirsher bnx2x_link_set(bp);
1212adfc5217SJeff Kirsher }
1213adfc5217SJeff Kirsher
1214adfc5217SJeff Kirsher return 0;
1215adfc5217SJeff Kirsher }
1216adfc5217SJeff Kirsher
bnx2x_get_link(struct net_device * dev)1217adfc5217SJeff Kirsher static u32 bnx2x_get_link(struct net_device *dev)
1218adfc5217SJeff Kirsher {
1219adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1220adfc5217SJeff Kirsher
1221adfc5217SJeff Kirsher if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
1222adfc5217SJeff Kirsher return 0;
1223adfc5217SJeff Kirsher
12246495d15aSDmitry Kravkov if (IS_VF(bp))
12256495d15aSDmitry Kravkov return !test_bit(BNX2X_LINK_REPORT_LINK_DOWN,
12266495d15aSDmitry Kravkov &bp->vf_link_vars.link_report_flags);
12276495d15aSDmitry Kravkov
1228adfc5217SJeff Kirsher return bp->link_vars.link_up;
1229adfc5217SJeff Kirsher }
1230adfc5217SJeff Kirsher
bnx2x_get_eeprom_len(struct net_device * dev)1231adfc5217SJeff Kirsher static int bnx2x_get_eeprom_len(struct net_device *dev)
1232adfc5217SJeff Kirsher {
1233adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1234adfc5217SJeff Kirsher
1235adfc5217SJeff Kirsher return bp->common.flash_size;
1236adfc5217SJeff Kirsher }
1237adfc5217SJeff Kirsher
123816a5fd92SYuval Mintz /* Per pf misc lock must be acquired before the per port mcp lock. Otherwise,
123916a5fd92SYuval Mintz * had we done things the other way around, if two pfs from the same port would
1240f16da43bSAriel Elior * attempt to access nvram at the same time, we could run into a scenario such
1241f16da43bSAriel Elior * as:
1242f16da43bSAriel Elior * pf A takes the port lock.
1243f16da43bSAriel Elior * pf B succeeds in taking the same lock since they are from the same port.
1244f16da43bSAriel Elior * pf A takes the per pf misc lock. Performs eeprom access.
1245f16da43bSAriel Elior * pf A finishes. Unlocks the per pf misc lock.
1246f16da43bSAriel Elior * Pf B takes the lock and proceeds to perform it's own access.
1247f16da43bSAriel Elior * pf A unlocks the per port lock, while pf B is still working (!).
1248f16da43bSAriel Elior * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
12492de67439SYuval Mintz * access corrupted by pf B)
1250f16da43bSAriel Elior */
bnx2x_acquire_nvram_lock(struct bnx2x * bp)1251adfc5217SJeff Kirsher static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
1252adfc5217SJeff Kirsher {
1253adfc5217SJeff Kirsher int port = BP_PORT(bp);
1254adfc5217SJeff Kirsher int count, i;
1255f16da43bSAriel Elior u32 val;
1256f16da43bSAriel Elior
1257f16da43bSAriel Elior /* acquire HW lock: protect against other PFs in PF Direct Assignment */
1258f16da43bSAriel Elior bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
1259adfc5217SJeff Kirsher
1260adfc5217SJeff Kirsher /* adjust timeout for emulation/FPGA */
1261adfc5217SJeff Kirsher count = BNX2X_NVRAM_TIMEOUT_COUNT;
1262adfc5217SJeff Kirsher if (CHIP_REV_IS_SLOW(bp))
1263adfc5217SJeff Kirsher count *= 100;
1264adfc5217SJeff Kirsher
1265adfc5217SJeff Kirsher /* request access to nvram interface */
1266adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
1267adfc5217SJeff Kirsher (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
1268adfc5217SJeff Kirsher
1269adfc5217SJeff Kirsher for (i = 0; i < count*10; i++) {
1270adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
1271adfc5217SJeff Kirsher if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
1272adfc5217SJeff Kirsher break;
1273adfc5217SJeff Kirsher
1274adfc5217SJeff Kirsher udelay(5);
1275adfc5217SJeff Kirsher }
1276adfc5217SJeff Kirsher
1277adfc5217SJeff Kirsher if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
127851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
127951c1a580SMerav Sicron "cannot get access to nvram interface\n");
1280efd38b8fSYuval Mintz bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
1281adfc5217SJeff Kirsher return -EBUSY;
1282adfc5217SJeff Kirsher }
1283adfc5217SJeff Kirsher
1284adfc5217SJeff Kirsher return 0;
1285adfc5217SJeff Kirsher }
1286adfc5217SJeff Kirsher
bnx2x_release_nvram_lock(struct bnx2x * bp)1287adfc5217SJeff Kirsher static int bnx2x_release_nvram_lock(struct bnx2x *bp)
1288adfc5217SJeff Kirsher {
1289adfc5217SJeff Kirsher int port = BP_PORT(bp);
1290adfc5217SJeff Kirsher int count, i;
1291f16da43bSAriel Elior u32 val;
1292adfc5217SJeff Kirsher
1293adfc5217SJeff Kirsher /* adjust timeout for emulation/FPGA */
1294adfc5217SJeff Kirsher count = BNX2X_NVRAM_TIMEOUT_COUNT;
1295adfc5217SJeff Kirsher if (CHIP_REV_IS_SLOW(bp))
1296adfc5217SJeff Kirsher count *= 100;
1297adfc5217SJeff Kirsher
1298adfc5217SJeff Kirsher /* relinquish nvram interface */
1299adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
1300adfc5217SJeff Kirsher (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
1301adfc5217SJeff Kirsher
1302adfc5217SJeff Kirsher for (i = 0; i < count*10; i++) {
1303adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
1304adfc5217SJeff Kirsher if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
1305adfc5217SJeff Kirsher break;
1306adfc5217SJeff Kirsher
1307adfc5217SJeff Kirsher udelay(5);
1308adfc5217SJeff Kirsher }
1309adfc5217SJeff Kirsher
1310adfc5217SJeff Kirsher if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
131151c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
131251c1a580SMerav Sicron "cannot free access to nvram interface\n");
1313adfc5217SJeff Kirsher return -EBUSY;
1314adfc5217SJeff Kirsher }
1315adfc5217SJeff Kirsher
1316f16da43bSAriel Elior /* release HW lock: protect against other PFs in PF Direct Assignment */
1317f16da43bSAriel Elior bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
1318adfc5217SJeff Kirsher return 0;
1319adfc5217SJeff Kirsher }
1320adfc5217SJeff Kirsher
bnx2x_enable_nvram_access(struct bnx2x * bp)1321adfc5217SJeff Kirsher static void bnx2x_enable_nvram_access(struct bnx2x *bp)
1322adfc5217SJeff Kirsher {
1323adfc5217SJeff Kirsher u32 val;
1324adfc5217SJeff Kirsher
1325adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
1326adfc5217SJeff Kirsher
1327adfc5217SJeff Kirsher /* enable both bits, even on read */
1328adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
1329adfc5217SJeff Kirsher (val | MCPR_NVM_ACCESS_ENABLE_EN |
1330adfc5217SJeff Kirsher MCPR_NVM_ACCESS_ENABLE_WR_EN));
1331adfc5217SJeff Kirsher }
1332adfc5217SJeff Kirsher
bnx2x_disable_nvram_access(struct bnx2x * bp)1333adfc5217SJeff Kirsher static void bnx2x_disable_nvram_access(struct bnx2x *bp)
1334adfc5217SJeff Kirsher {
1335adfc5217SJeff Kirsher u32 val;
1336adfc5217SJeff Kirsher
1337adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
1338adfc5217SJeff Kirsher
1339adfc5217SJeff Kirsher /* disable both bits, even after read */
1340adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
1341adfc5217SJeff Kirsher (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
1342adfc5217SJeff Kirsher MCPR_NVM_ACCESS_ENABLE_WR_EN)));
1343adfc5217SJeff Kirsher }
1344adfc5217SJeff Kirsher
bnx2x_nvram_read_dword(struct bnx2x * bp,u32 offset,__be32 * ret_val,u32 cmd_flags)1345adfc5217SJeff Kirsher static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
1346adfc5217SJeff Kirsher u32 cmd_flags)
1347adfc5217SJeff Kirsher {
1348adfc5217SJeff Kirsher int count, i, rc;
1349adfc5217SJeff Kirsher u32 val;
1350adfc5217SJeff Kirsher
1351adfc5217SJeff Kirsher /* build the command word */
1352adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_DOIT;
1353adfc5217SJeff Kirsher
1354adfc5217SJeff Kirsher /* need to clear DONE bit separately */
1355adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1356adfc5217SJeff Kirsher
1357adfc5217SJeff Kirsher /* address of the NVRAM to read from */
1358adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1359adfc5217SJeff Kirsher (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1360adfc5217SJeff Kirsher
1361adfc5217SJeff Kirsher /* issue a read command */
1362adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1363adfc5217SJeff Kirsher
1364adfc5217SJeff Kirsher /* adjust timeout for emulation/FPGA */
1365adfc5217SJeff Kirsher count = BNX2X_NVRAM_TIMEOUT_COUNT;
1366adfc5217SJeff Kirsher if (CHIP_REV_IS_SLOW(bp))
1367adfc5217SJeff Kirsher count *= 100;
1368adfc5217SJeff Kirsher
1369adfc5217SJeff Kirsher /* wait for completion */
1370adfc5217SJeff Kirsher *ret_val = 0;
1371adfc5217SJeff Kirsher rc = -EBUSY;
1372adfc5217SJeff Kirsher for (i = 0; i < count; i++) {
1373adfc5217SJeff Kirsher udelay(5);
1374adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1375adfc5217SJeff Kirsher
1376adfc5217SJeff Kirsher if (val & MCPR_NVM_COMMAND_DONE) {
1377adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
1378adfc5217SJeff Kirsher /* we read nvram data in cpu order
1379adfc5217SJeff Kirsher * but ethtool sees it as an array of bytes
138007ba6af4SMiriam Shitrit * converting to big-endian will do the work
138107ba6af4SMiriam Shitrit */
1382adfc5217SJeff Kirsher *ret_val = cpu_to_be32(val);
1383adfc5217SJeff Kirsher rc = 0;
1384adfc5217SJeff Kirsher break;
1385adfc5217SJeff Kirsher }
1386adfc5217SJeff Kirsher }
138751c1a580SMerav Sicron if (rc == -EBUSY)
138851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
138951c1a580SMerav Sicron "nvram read timeout expired\n");
1390adfc5217SJeff Kirsher return rc;
1391adfc5217SJeff Kirsher }
1392adfc5217SJeff Kirsher
bnx2x_nvram_read(struct bnx2x * bp,u32 offset,u8 * ret_buf,int buf_size)139397ac4ef7SYuval Mintz int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
1394adfc5217SJeff Kirsher int buf_size)
1395adfc5217SJeff Kirsher {
1396adfc5217SJeff Kirsher int rc;
1397adfc5217SJeff Kirsher u32 cmd_flags;
1398adfc5217SJeff Kirsher __be32 val;
1399adfc5217SJeff Kirsher
1400adfc5217SJeff Kirsher if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
140151c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1402adfc5217SJeff Kirsher "Invalid parameter: offset 0x%x buf_size 0x%x\n",
1403adfc5217SJeff Kirsher offset, buf_size);
1404adfc5217SJeff Kirsher return -EINVAL;
1405adfc5217SJeff Kirsher }
1406adfc5217SJeff Kirsher
1407adfc5217SJeff Kirsher if (offset + buf_size > bp->common.flash_size) {
140851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
140951c1a580SMerav Sicron "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
1410adfc5217SJeff Kirsher offset, buf_size, bp->common.flash_size);
1411adfc5217SJeff Kirsher return -EINVAL;
1412adfc5217SJeff Kirsher }
1413adfc5217SJeff Kirsher
1414adfc5217SJeff Kirsher /* request access to nvram interface */
1415adfc5217SJeff Kirsher rc = bnx2x_acquire_nvram_lock(bp);
1416adfc5217SJeff Kirsher if (rc)
1417adfc5217SJeff Kirsher return rc;
1418adfc5217SJeff Kirsher
1419adfc5217SJeff Kirsher /* enable access to nvram interface */
1420adfc5217SJeff Kirsher bnx2x_enable_nvram_access(bp);
1421adfc5217SJeff Kirsher
1422adfc5217SJeff Kirsher /* read the first word(s) */
1423adfc5217SJeff Kirsher cmd_flags = MCPR_NVM_COMMAND_FIRST;
1424adfc5217SJeff Kirsher while ((buf_size > sizeof(u32)) && (rc == 0)) {
1425adfc5217SJeff Kirsher rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1426adfc5217SJeff Kirsher memcpy(ret_buf, &val, 4);
1427adfc5217SJeff Kirsher
1428adfc5217SJeff Kirsher /* advance to the next dword */
1429adfc5217SJeff Kirsher offset += sizeof(u32);
1430adfc5217SJeff Kirsher ret_buf += sizeof(u32);
1431adfc5217SJeff Kirsher buf_size -= sizeof(u32);
1432adfc5217SJeff Kirsher cmd_flags = 0;
1433adfc5217SJeff Kirsher }
1434adfc5217SJeff Kirsher
1435adfc5217SJeff Kirsher if (rc == 0) {
1436adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_LAST;
1437adfc5217SJeff Kirsher rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
1438adfc5217SJeff Kirsher memcpy(ret_buf, &val, 4);
1439adfc5217SJeff Kirsher }
1440adfc5217SJeff Kirsher
1441adfc5217SJeff Kirsher /* disable access to nvram interface */
1442adfc5217SJeff Kirsher bnx2x_disable_nvram_access(bp);
1443adfc5217SJeff Kirsher bnx2x_release_nvram_lock(bp);
1444adfc5217SJeff Kirsher
1445adfc5217SJeff Kirsher return rc;
1446adfc5217SJeff Kirsher }
1447adfc5217SJeff Kirsher
bnx2x_nvram_read32(struct bnx2x * bp,u32 offset,u32 * buf,int buf_size)144885640952SDmitry Kravkov static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf,
144985640952SDmitry Kravkov int buf_size)
145085640952SDmitry Kravkov {
145185640952SDmitry Kravkov int rc;
145285640952SDmitry Kravkov
145385640952SDmitry Kravkov rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size);
145485640952SDmitry Kravkov
145585640952SDmitry Kravkov if (!rc) {
145685640952SDmitry Kravkov __be32 *be = (__be32 *)buf;
145785640952SDmitry Kravkov
145885640952SDmitry Kravkov while ((buf_size -= 4) >= 0)
145985640952SDmitry Kravkov *buf++ = be32_to_cpu(*be++);
146085640952SDmitry Kravkov }
146185640952SDmitry Kravkov
146285640952SDmitry Kravkov return rc;
146385640952SDmitry Kravkov }
146485640952SDmitry Kravkov
bnx2x_is_nvm_accessible(struct bnx2x * bp)14653fb43eb2SYuval Mintz static bool bnx2x_is_nvm_accessible(struct bnx2x *bp)
14663fb43eb2SYuval Mintz {
14673fb43eb2SYuval Mintz int rc = 1;
14683fb43eb2SYuval Mintz u16 pm = 0;
14693fb43eb2SYuval Mintz struct net_device *dev = pci_get_drvdata(bp->pdev);
14703fb43eb2SYuval Mintz
147129ed74c3SJon Mason if (bp->pdev->pm_cap)
14723fb43eb2SYuval Mintz rc = pci_read_config_word(bp->pdev,
147329ed74c3SJon Mason bp->pdev->pm_cap + PCI_PM_CTRL, &pm);
14743fb43eb2SYuval Mintz
1475829a5071SYuval Mintz if ((rc && !netif_running(dev)) ||
1476c957d09fSYuval Mintz (!rc && ((pm & PCI_PM_CTRL_STATE_MASK) != (__force u16)PCI_D0)))
14773fb43eb2SYuval Mintz return false;
14783fb43eb2SYuval Mintz
14793fb43eb2SYuval Mintz return true;
14803fb43eb2SYuval Mintz }
14813fb43eb2SYuval Mintz
bnx2x_get_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * eebuf)1482adfc5217SJeff Kirsher static int bnx2x_get_eeprom(struct net_device *dev,
1483adfc5217SJeff Kirsher struct ethtool_eeprom *eeprom, u8 *eebuf)
1484adfc5217SJeff Kirsher {
1485adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1486adfc5217SJeff Kirsher
14873fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) {
148851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
148951c1a580SMerav Sicron "cannot access eeprom when the interface is down\n");
1490adfc5217SJeff Kirsher return -EAGAIN;
149151c1a580SMerav Sicron }
1492adfc5217SJeff Kirsher
149351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
1494f1deab50SJoe Perches " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
1495adfc5217SJeff Kirsher eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1496adfc5217SJeff Kirsher eeprom->len, eeprom->len);
1497adfc5217SJeff Kirsher
1498adfc5217SJeff Kirsher /* parameters already validated in ethtool_get_eeprom */
1499adfc5217SJeff Kirsher
1500f1691dc6SDmitry Kravkov return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
1501adfc5217SJeff Kirsher }
1502adfc5217SJeff Kirsher
bnx2x_get_module_eeprom(struct net_device * dev,struct ethtool_eeprom * ee,u8 * data)150324ea818eSYuval Mintz static int bnx2x_get_module_eeprom(struct net_device *dev,
150424ea818eSYuval Mintz struct ethtool_eeprom *ee,
150524ea818eSYuval Mintz u8 *data)
150624ea818eSYuval Mintz {
150724ea818eSYuval Mintz struct bnx2x *bp = netdev_priv(dev);
1508669d6996SYaniv Rosner int rc = -EINVAL, phy_idx;
150924ea818eSYuval Mintz u8 *user_data = data;
1510669d6996SYaniv Rosner unsigned int start_addr = ee->offset, xfer_size = 0;
151124ea818eSYuval Mintz
15123fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) {
151324ea818eSYuval Mintz DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
151424ea818eSYuval Mintz "cannot access eeprom when the interface is down\n");
151524ea818eSYuval Mintz return -EAGAIN;
151624ea818eSYuval Mintz }
151724ea818eSYuval Mintz
151824ea818eSYuval Mintz phy_idx = bnx2x_get_cur_phy_idx(bp);
1519669d6996SYaniv Rosner
1520669d6996SYaniv Rosner /* Read A0 section */
1521669d6996SYaniv Rosner if (start_addr < ETH_MODULE_SFF_8079_LEN) {
1522669d6996SYaniv Rosner /* Limit transfer size to the A0 section boundary */
1523669d6996SYaniv Rosner if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN)
1524669d6996SYaniv Rosner xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr;
1525669d6996SYaniv Rosner else
1526669d6996SYaniv Rosner xfer_size = ee->len;
152724ea818eSYuval Mintz bnx2x_acquire_phy_lock(bp);
152824ea818eSYuval Mintz rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
152924ea818eSYuval Mintz &bp->link_params,
1530669d6996SYaniv Rosner I2C_DEV_ADDR_A0,
1531669d6996SYaniv Rosner start_addr,
153224ea818eSYuval Mintz xfer_size,
153324ea818eSYuval Mintz user_data);
1534669d6996SYaniv Rosner bnx2x_release_phy_lock(bp);
1535669d6996SYaniv Rosner if (rc) {
1536669d6996SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n");
1537669d6996SYaniv Rosner
1538669d6996SYaniv Rosner return -EINVAL;
1539669d6996SYaniv Rosner }
154024ea818eSYuval Mintz user_data += xfer_size;
1541669d6996SYaniv Rosner start_addr += xfer_size;
154224ea818eSYuval Mintz }
154324ea818eSYuval Mintz
1544669d6996SYaniv Rosner /* Read A2 section */
1545669d6996SYaniv Rosner if ((start_addr >= ETH_MODULE_SFF_8079_LEN) &&
1546669d6996SYaniv Rosner (start_addr < ETH_MODULE_SFF_8472_LEN)) {
1547669d6996SYaniv Rosner xfer_size = ee->len - xfer_size;
1548669d6996SYaniv Rosner /* Limit transfer size to the A2 section boundary */
1549669d6996SYaniv Rosner if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN)
1550669d6996SYaniv Rosner xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr;
1551669d6996SYaniv Rosner start_addr -= ETH_MODULE_SFF_8079_LEN;
1552669d6996SYaniv Rosner bnx2x_acquire_phy_lock(bp);
1553669d6996SYaniv Rosner rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1554669d6996SYaniv Rosner &bp->link_params,
1555669d6996SYaniv Rosner I2C_DEV_ADDR_A2,
1556669d6996SYaniv Rosner start_addr,
1557669d6996SYaniv Rosner xfer_size,
1558669d6996SYaniv Rosner user_data);
155924ea818eSYuval Mintz bnx2x_release_phy_lock(bp);
1560669d6996SYaniv Rosner if (rc) {
1561669d6996SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n");
1562669d6996SYaniv Rosner return -EINVAL;
1563669d6996SYaniv Rosner }
1564669d6996SYaniv Rosner }
156524ea818eSYuval Mintz return rc;
156624ea818eSYuval Mintz }
156724ea818eSYuval Mintz
bnx2x_get_module_info(struct net_device * dev,struct ethtool_modinfo * modinfo)156824ea818eSYuval Mintz static int bnx2x_get_module_info(struct net_device *dev,
156924ea818eSYuval Mintz struct ethtool_modinfo *modinfo)
157024ea818eSYuval Mintz {
157124ea818eSYuval Mintz struct bnx2x *bp = netdev_priv(dev);
1572669d6996SYaniv Rosner int phy_idx, rc;
1573669d6996SYaniv Rosner u8 sff8472_comp, diag_type;
1574669d6996SYaniv Rosner
15753fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) {
157624ea818eSYuval Mintz DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
157724ea818eSYuval Mintz "cannot access eeprom when the interface is down\n");
157824ea818eSYuval Mintz return -EAGAIN;
157924ea818eSYuval Mintz }
158024ea818eSYuval Mintz phy_idx = bnx2x_get_cur_phy_idx(bp);
1581669d6996SYaniv Rosner bnx2x_acquire_phy_lock(bp);
1582669d6996SYaniv Rosner rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1583669d6996SYaniv Rosner &bp->link_params,
1584669d6996SYaniv Rosner I2C_DEV_ADDR_A0,
1585669d6996SYaniv Rosner SFP_EEPROM_SFF_8472_COMP_ADDR,
1586669d6996SYaniv Rosner SFP_EEPROM_SFF_8472_COMP_SIZE,
1587669d6996SYaniv Rosner &sff8472_comp);
1588669d6996SYaniv Rosner bnx2x_release_phy_lock(bp);
1589669d6996SYaniv Rosner if (rc) {
1590669d6996SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n");
1591669d6996SYaniv Rosner return -EINVAL;
1592669d6996SYaniv Rosner }
1593669d6996SYaniv Rosner
1594669d6996SYaniv Rosner bnx2x_acquire_phy_lock(bp);
1595669d6996SYaniv Rosner rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
1596669d6996SYaniv Rosner &bp->link_params,
1597669d6996SYaniv Rosner I2C_DEV_ADDR_A0,
1598669d6996SYaniv Rosner SFP_EEPROM_DIAG_TYPE_ADDR,
1599669d6996SYaniv Rosner SFP_EEPROM_DIAG_TYPE_SIZE,
1600669d6996SYaniv Rosner &diag_type);
1601669d6996SYaniv Rosner bnx2x_release_phy_lock(bp);
1602669d6996SYaniv Rosner if (rc) {
1603669d6996SYaniv Rosner DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n");
1604669d6996SYaniv Rosner return -EINVAL;
1605669d6996SYaniv Rosner }
1606669d6996SYaniv Rosner
1607669d6996SYaniv Rosner if (!sff8472_comp ||
1608cf18ceccSMauro S. M. Rodrigues (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ) ||
1609cf18ceccSMauro S. M. Rodrigues !(diag_type & SFP_EEPROM_DDM_IMPLEMENTED)) {
161024ea818eSYuval Mintz modinfo->type = ETH_MODULE_SFF_8079;
161124ea818eSYuval Mintz modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
1612669d6996SYaniv Rosner } else {
1613669d6996SYaniv Rosner modinfo->type = ETH_MODULE_SFF_8472;
1614669d6996SYaniv Rosner modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
161524ea818eSYuval Mintz }
1616669d6996SYaniv Rosner return 0;
161724ea818eSYuval Mintz }
161824ea818eSYuval Mintz
bnx2x_nvram_write_dword(struct bnx2x * bp,u32 offset,u32 val,u32 cmd_flags)1619adfc5217SJeff Kirsher static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
1620adfc5217SJeff Kirsher u32 cmd_flags)
1621adfc5217SJeff Kirsher {
1622adfc5217SJeff Kirsher int count, i, rc;
1623adfc5217SJeff Kirsher
1624adfc5217SJeff Kirsher /* build the command word */
1625adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
1626adfc5217SJeff Kirsher
1627adfc5217SJeff Kirsher /* need to clear DONE bit separately */
1628adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
1629adfc5217SJeff Kirsher
1630adfc5217SJeff Kirsher /* write the data */
1631adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
1632adfc5217SJeff Kirsher
1633adfc5217SJeff Kirsher /* address of the NVRAM to write to */
1634adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
1635adfc5217SJeff Kirsher (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
1636adfc5217SJeff Kirsher
1637adfc5217SJeff Kirsher /* issue the write command */
1638adfc5217SJeff Kirsher REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
1639adfc5217SJeff Kirsher
1640adfc5217SJeff Kirsher /* adjust timeout for emulation/FPGA */
1641adfc5217SJeff Kirsher count = BNX2X_NVRAM_TIMEOUT_COUNT;
1642adfc5217SJeff Kirsher if (CHIP_REV_IS_SLOW(bp))
1643adfc5217SJeff Kirsher count *= 100;
1644adfc5217SJeff Kirsher
1645adfc5217SJeff Kirsher /* wait for completion */
1646adfc5217SJeff Kirsher rc = -EBUSY;
1647adfc5217SJeff Kirsher for (i = 0; i < count; i++) {
1648adfc5217SJeff Kirsher udelay(5);
1649adfc5217SJeff Kirsher val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
1650adfc5217SJeff Kirsher if (val & MCPR_NVM_COMMAND_DONE) {
1651adfc5217SJeff Kirsher rc = 0;
1652adfc5217SJeff Kirsher break;
1653adfc5217SJeff Kirsher }
1654adfc5217SJeff Kirsher }
1655adfc5217SJeff Kirsher
165651c1a580SMerav Sicron if (rc == -EBUSY)
165751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
165851c1a580SMerav Sicron "nvram write timeout expired\n");
1659adfc5217SJeff Kirsher return rc;
1660adfc5217SJeff Kirsher }
1661adfc5217SJeff Kirsher
1662adfc5217SJeff Kirsher #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
1663adfc5217SJeff Kirsher
bnx2x_nvram_write1(struct bnx2x * bp,u32 offset,u8 * data_buf,int buf_size)1664adfc5217SJeff Kirsher static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
1665adfc5217SJeff Kirsher int buf_size)
1666adfc5217SJeff Kirsher {
1667adfc5217SJeff Kirsher int rc;
166830c20b67SDmitry Kravkov u32 cmd_flags, align_offset, val;
166930c20b67SDmitry Kravkov __be32 val_be;
1670adfc5217SJeff Kirsher
1671adfc5217SJeff Kirsher if (offset + buf_size > bp->common.flash_size) {
167251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
167351c1a580SMerav Sicron "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
1674adfc5217SJeff Kirsher offset, buf_size, bp->common.flash_size);
1675adfc5217SJeff Kirsher return -EINVAL;
1676adfc5217SJeff Kirsher }
1677adfc5217SJeff Kirsher
1678adfc5217SJeff Kirsher /* request access to nvram interface */
1679adfc5217SJeff Kirsher rc = bnx2x_acquire_nvram_lock(bp);
1680adfc5217SJeff Kirsher if (rc)
1681adfc5217SJeff Kirsher return rc;
1682adfc5217SJeff Kirsher
1683adfc5217SJeff Kirsher /* enable access to nvram interface */
1684adfc5217SJeff Kirsher bnx2x_enable_nvram_access(bp);
1685adfc5217SJeff Kirsher
1686adfc5217SJeff Kirsher cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
1687adfc5217SJeff Kirsher align_offset = (offset & ~0x03);
168830c20b67SDmitry Kravkov rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags);
1689adfc5217SJeff Kirsher
1690adfc5217SJeff Kirsher if (rc == 0) {
1691adfc5217SJeff Kirsher /* nvram data is returned as an array of bytes
169207ba6af4SMiriam Shitrit * convert it back to cpu order
169307ba6af4SMiriam Shitrit */
169430c20b67SDmitry Kravkov val = be32_to_cpu(val_be);
169530c20b67SDmitry Kravkov
1696c957d09fSYuval Mintz val &= ~le32_to_cpu((__force __le32)
1697c957d09fSYuval Mintz (0xff << BYTE_OFFSET(offset)));
1698c957d09fSYuval Mintz val |= le32_to_cpu((__force __le32)
1699c957d09fSYuval Mintz (*data_buf << BYTE_OFFSET(offset)));
1700adfc5217SJeff Kirsher
1701adfc5217SJeff Kirsher rc = bnx2x_nvram_write_dword(bp, align_offset, val,
1702adfc5217SJeff Kirsher cmd_flags);
1703adfc5217SJeff Kirsher }
1704adfc5217SJeff Kirsher
1705adfc5217SJeff Kirsher /* disable access to nvram interface */
1706adfc5217SJeff Kirsher bnx2x_disable_nvram_access(bp);
1707adfc5217SJeff Kirsher bnx2x_release_nvram_lock(bp);
1708adfc5217SJeff Kirsher
1709adfc5217SJeff Kirsher return rc;
1710adfc5217SJeff Kirsher }
1711adfc5217SJeff Kirsher
bnx2x_nvram_write(struct bnx2x * bp,u32 offset,u8 * data_buf,int buf_size)1712adfc5217SJeff Kirsher static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
1713adfc5217SJeff Kirsher int buf_size)
1714adfc5217SJeff Kirsher {
1715adfc5217SJeff Kirsher int rc;
1716adfc5217SJeff Kirsher u32 cmd_flags;
1717adfc5217SJeff Kirsher u32 val;
1718adfc5217SJeff Kirsher u32 written_so_far;
1719adfc5217SJeff Kirsher
1720adfc5217SJeff Kirsher if (buf_size == 1) /* ethtool */
1721adfc5217SJeff Kirsher return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
1722adfc5217SJeff Kirsher
1723adfc5217SJeff Kirsher if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
172451c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
1725adfc5217SJeff Kirsher "Invalid parameter: offset 0x%x buf_size 0x%x\n",
1726adfc5217SJeff Kirsher offset, buf_size);
1727adfc5217SJeff Kirsher return -EINVAL;
1728adfc5217SJeff Kirsher }
1729adfc5217SJeff Kirsher
1730adfc5217SJeff Kirsher if (offset + buf_size > bp->common.flash_size) {
173151c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
173251c1a580SMerav Sicron "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
1733adfc5217SJeff Kirsher offset, buf_size, bp->common.flash_size);
1734adfc5217SJeff Kirsher return -EINVAL;
1735adfc5217SJeff Kirsher }
1736adfc5217SJeff Kirsher
1737adfc5217SJeff Kirsher /* request access to nvram interface */
1738adfc5217SJeff Kirsher rc = bnx2x_acquire_nvram_lock(bp);
1739adfc5217SJeff Kirsher if (rc)
1740adfc5217SJeff Kirsher return rc;
1741adfc5217SJeff Kirsher
1742adfc5217SJeff Kirsher /* enable access to nvram interface */
1743adfc5217SJeff Kirsher bnx2x_enable_nvram_access(bp);
1744adfc5217SJeff Kirsher
1745adfc5217SJeff Kirsher written_so_far = 0;
1746adfc5217SJeff Kirsher cmd_flags = MCPR_NVM_COMMAND_FIRST;
1747adfc5217SJeff Kirsher while ((written_so_far < buf_size) && (rc == 0)) {
1748adfc5217SJeff Kirsher if (written_so_far == (buf_size - sizeof(u32)))
1749adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_LAST;
1750adfc5217SJeff Kirsher else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
1751adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_LAST;
1752adfc5217SJeff Kirsher else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
1753adfc5217SJeff Kirsher cmd_flags |= MCPR_NVM_COMMAND_FIRST;
1754adfc5217SJeff Kirsher
1755adfc5217SJeff Kirsher memcpy(&val, data_buf, 4);
1756adfc5217SJeff Kirsher
175768bf5a10SYuval Mintz /* Notice unlike bnx2x_nvram_read_dword() this will not
175868bf5a10SYuval Mintz * change val using be32_to_cpu(), which causes data to flip
175968bf5a10SYuval Mintz * if the eeprom is read and then written back. This is due
176068bf5a10SYuval Mintz * to tools utilizing this functionality that would break
176168bf5a10SYuval Mintz * if this would be resolved.
176268bf5a10SYuval Mintz */
1763adfc5217SJeff Kirsher rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
1764adfc5217SJeff Kirsher
1765adfc5217SJeff Kirsher /* advance to the next dword */
1766adfc5217SJeff Kirsher offset += sizeof(u32);
1767adfc5217SJeff Kirsher data_buf += sizeof(u32);
1768adfc5217SJeff Kirsher written_so_far += sizeof(u32);
17690ea853dfSYuval Mintz
17700ea853dfSYuval Mintz /* At end of each 4Kb page, release nvram lock to allow MFW
17710ea853dfSYuval Mintz * chance to take it for its own use.
17720ea853dfSYuval Mintz */
17730ea853dfSYuval Mintz if ((cmd_flags & MCPR_NVM_COMMAND_LAST) &&
17740ea853dfSYuval Mintz (written_so_far < buf_size)) {
17750ea853dfSYuval Mintz DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
17760ea853dfSYuval Mintz "Releasing NVM lock after offset 0x%x\n",
17770ea853dfSYuval Mintz (u32)(offset - sizeof(u32)));
17780ea853dfSYuval Mintz bnx2x_release_nvram_lock(bp);
17790ea853dfSYuval Mintz usleep_range(1000, 2000);
17800ea853dfSYuval Mintz rc = bnx2x_acquire_nvram_lock(bp);
17810ea853dfSYuval Mintz if (rc)
17820ea853dfSYuval Mintz return rc;
17830ea853dfSYuval Mintz }
17840ea853dfSYuval Mintz
1785adfc5217SJeff Kirsher cmd_flags = 0;
1786adfc5217SJeff Kirsher }
1787adfc5217SJeff Kirsher
1788adfc5217SJeff Kirsher /* disable access to nvram interface */
1789adfc5217SJeff Kirsher bnx2x_disable_nvram_access(bp);
1790adfc5217SJeff Kirsher bnx2x_release_nvram_lock(bp);
1791adfc5217SJeff Kirsher
1792adfc5217SJeff Kirsher return rc;
1793adfc5217SJeff Kirsher }
1794adfc5217SJeff Kirsher
bnx2x_set_eeprom(struct net_device * dev,struct ethtool_eeprom * eeprom,u8 * eebuf)1795adfc5217SJeff Kirsher static int bnx2x_set_eeprom(struct net_device *dev,
1796adfc5217SJeff Kirsher struct ethtool_eeprom *eeprom, u8 *eebuf)
1797adfc5217SJeff Kirsher {
1798adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1799adfc5217SJeff Kirsher int port = BP_PORT(bp);
1800adfc5217SJeff Kirsher int rc = 0;
1801adfc5217SJeff Kirsher u32 ext_phy_config;
18023fb43eb2SYuval Mintz
18033fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) {
180451c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
180551c1a580SMerav Sicron "cannot access eeprom when the interface is down\n");
1806adfc5217SJeff Kirsher return -EAGAIN;
180751c1a580SMerav Sicron }
1808adfc5217SJeff Kirsher
180951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
1810f1deab50SJoe Perches " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
1811adfc5217SJeff Kirsher eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
1812adfc5217SJeff Kirsher eeprom->len, eeprom->len);
1813adfc5217SJeff Kirsher
1814adfc5217SJeff Kirsher /* parameters already validated in ethtool_set_eeprom */
1815adfc5217SJeff Kirsher
1816adfc5217SJeff Kirsher /* PHY eeprom can be accessed only by the PMF */
1817adfc5217SJeff Kirsher if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
181851c1a580SMerav Sicron !bp->port.pmf) {
181951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
182051c1a580SMerav Sicron "wrong magic or interface is not pmf\n");
1821adfc5217SJeff Kirsher return -EINVAL;
182251c1a580SMerav Sicron }
1823adfc5217SJeff Kirsher
1824adfc5217SJeff Kirsher ext_phy_config =
1825adfc5217SJeff Kirsher SHMEM_RD(bp,
1826adfc5217SJeff Kirsher dev_info.port_hw_config[port].external_phy_config);
1827adfc5217SJeff Kirsher
1828adfc5217SJeff Kirsher if (eeprom->magic == 0x50485950) {
1829adfc5217SJeff Kirsher /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
1830adfc5217SJeff Kirsher bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1831adfc5217SJeff Kirsher
1832adfc5217SJeff Kirsher bnx2x_acquire_phy_lock(bp);
1833adfc5217SJeff Kirsher rc |= bnx2x_link_reset(&bp->link_params,
1834adfc5217SJeff Kirsher &bp->link_vars, 0);
1835adfc5217SJeff Kirsher if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
1836adfc5217SJeff Kirsher PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
1837adfc5217SJeff Kirsher bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1838adfc5217SJeff Kirsher MISC_REGISTERS_GPIO_HIGH, port);
1839adfc5217SJeff Kirsher bnx2x_release_phy_lock(bp);
1840adfc5217SJeff Kirsher bnx2x_link_report(bp);
1841adfc5217SJeff Kirsher
1842adfc5217SJeff Kirsher } else if (eeprom->magic == 0x50485952) {
1843adfc5217SJeff Kirsher /* 'PHYR' (0x50485952): re-init link after FW upgrade */
1844adfc5217SJeff Kirsher if (bp->state == BNX2X_STATE_OPEN) {
1845adfc5217SJeff Kirsher bnx2x_acquire_phy_lock(bp);
1846adfc5217SJeff Kirsher rc |= bnx2x_link_reset(&bp->link_params,
1847adfc5217SJeff Kirsher &bp->link_vars, 1);
1848adfc5217SJeff Kirsher
1849adfc5217SJeff Kirsher rc |= bnx2x_phy_init(&bp->link_params,
1850adfc5217SJeff Kirsher &bp->link_vars);
1851adfc5217SJeff Kirsher bnx2x_release_phy_lock(bp);
1852adfc5217SJeff Kirsher bnx2x_calc_fc_adv(bp);
1853adfc5217SJeff Kirsher }
1854adfc5217SJeff Kirsher } else if (eeprom->magic == 0x53985943) {
1855adfc5217SJeff Kirsher /* 'PHYC' (0x53985943): PHY FW upgrade completed */
1856adfc5217SJeff Kirsher if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
1857adfc5217SJeff Kirsher PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
1858adfc5217SJeff Kirsher
1859adfc5217SJeff Kirsher /* DSP Remove Download Mode */
1860adfc5217SJeff Kirsher bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
1861adfc5217SJeff Kirsher MISC_REGISTERS_GPIO_LOW, port);
1862adfc5217SJeff Kirsher
1863adfc5217SJeff Kirsher bnx2x_acquire_phy_lock(bp);
1864adfc5217SJeff Kirsher
1865adfc5217SJeff Kirsher bnx2x_sfx7101_sp_sw_reset(bp,
1866adfc5217SJeff Kirsher &bp->link_params.phy[EXT_PHY1]);
1867adfc5217SJeff Kirsher
1868adfc5217SJeff Kirsher /* wait 0.5 sec to allow it to run */
1869adfc5217SJeff Kirsher msleep(500);
1870adfc5217SJeff Kirsher bnx2x_ext_phy_hw_reset(bp, port);
1871adfc5217SJeff Kirsher msleep(500);
1872adfc5217SJeff Kirsher bnx2x_release_phy_lock(bp);
1873adfc5217SJeff Kirsher }
1874adfc5217SJeff Kirsher } else
1875adfc5217SJeff Kirsher rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
1876adfc5217SJeff Kirsher
1877adfc5217SJeff Kirsher return rc;
1878adfc5217SJeff Kirsher }
1879adfc5217SJeff Kirsher
bnx2x_get_coalesce(struct net_device * dev,struct ethtool_coalesce * coal,struct kernel_ethtool_coalesce * kernel_coal,struct netlink_ext_ack * extack)1880adfc5217SJeff Kirsher static int bnx2x_get_coalesce(struct net_device *dev,
1881f3ccfda1SYufeng Mo struct ethtool_coalesce *coal,
1882f3ccfda1SYufeng Mo struct kernel_ethtool_coalesce *kernel_coal,
1883f3ccfda1SYufeng Mo struct netlink_ext_ack *extack)
1884adfc5217SJeff Kirsher {
1885adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1886adfc5217SJeff Kirsher
1887adfc5217SJeff Kirsher memset(coal, 0, sizeof(struct ethtool_coalesce));
1888adfc5217SJeff Kirsher
1889adfc5217SJeff Kirsher coal->rx_coalesce_usecs = bp->rx_ticks;
1890adfc5217SJeff Kirsher coal->tx_coalesce_usecs = bp->tx_ticks;
1891adfc5217SJeff Kirsher
1892adfc5217SJeff Kirsher return 0;
1893adfc5217SJeff Kirsher }
1894adfc5217SJeff Kirsher
bnx2x_set_coalesce(struct net_device * dev,struct ethtool_coalesce * coal,struct kernel_ethtool_coalesce * kernel_coal,struct netlink_ext_ack * extack)1895adfc5217SJeff Kirsher static int bnx2x_set_coalesce(struct net_device *dev,
1896f3ccfda1SYufeng Mo struct ethtool_coalesce *coal,
1897f3ccfda1SYufeng Mo struct kernel_ethtool_coalesce *kernel_coal,
1898f3ccfda1SYufeng Mo struct netlink_ext_ack *extack)
1899adfc5217SJeff Kirsher {
1900adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1901adfc5217SJeff Kirsher
1902adfc5217SJeff Kirsher bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
1903adfc5217SJeff Kirsher if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
1904adfc5217SJeff Kirsher bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
1905adfc5217SJeff Kirsher
1906adfc5217SJeff Kirsher bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
1907adfc5217SJeff Kirsher if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
1908adfc5217SJeff Kirsher bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
1909adfc5217SJeff Kirsher
1910adfc5217SJeff Kirsher if (netif_running(dev))
1911adfc5217SJeff Kirsher bnx2x_update_coalesce(bp);
1912adfc5217SJeff Kirsher
1913adfc5217SJeff Kirsher return 0;
1914adfc5217SJeff Kirsher }
1915adfc5217SJeff Kirsher
bnx2x_get_ringparam(struct net_device * dev,struct ethtool_ringparam * ering,struct kernel_ethtool_ringparam * kernel_ering,struct netlink_ext_ack * extack)1916adfc5217SJeff Kirsher static void bnx2x_get_ringparam(struct net_device *dev,
191774624944SHao Chen struct ethtool_ringparam *ering,
191874624944SHao Chen struct kernel_ethtool_ringparam *kernel_ering,
191974624944SHao Chen struct netlink_ext_ack *extack)
1920adfc5217SJeff Kirsher {
1921adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1922adfc5217SJeff Kirsher
1923adfc5217SJeff Kirsher ering->rx_max_pending = MAX_RX_AVAIL;
1924adfc5217SJeff Kirsher
192565870fa7SMintz, Yuval /* If size isn't already set, we give an estimation of the number
192665870fa7SMintz, Yuval * of buffers we'll have. We're neglecting some possible conditions
192765870fa7SMintz, Yuval * [we couldn't know for certain at this point if number of queues
192865870fa7SMintz, Yuval * might shrink] but the number would be correct for the likely
192965870fa7SMintz, Yuval * scenario.
193065870fa7SMintz, Yuval */
1931adfc5217SJeff Kirsher if (bp->rx_ring_size)
1932adfc5217SJeff Kirsher ering->rx_pending = bp->rx_ring_size;
193365870fa7SMintz, Yuval else if (BNX2X_NUM_RX_QUEUES(bp))
193465870fa7SMintz, Yuval ering->rx_pending = MAX_RX_AVAIL / BNX2X_NUM_RX_QUEUES(bp);
1935adfc5217SJeff Kirsher else
1936adfc5217SJeff Kirsher ering->rx_pending = MAX_RX_AVAIL;
1937adfc5217SJeff Kirsher
1938a3348722SBarak Witkowski ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
1939adfc5217SJeff Kirsher ering->tx_pending = bp->tx_ring_size;
1940adfc5217SJeff Kirsher }
1941adfc5217SJeff Kirsher
bnx2x_set_ringparam(struct net_device * dev,struct ethtool_ringparam * ering,struct kernel_ethtool_ringparam * kernel_ering,struct netlink_ext_ack * extack)1942adfc5217SJeff Kirsher static int bnx2x_set_ringparam(struct net_device *dev,
194374624944SHao Chen struct ethtool_ringparam *ering,
194474624944SHao Chen struct kernel_ethtool_ringparam *kernel_ering,
194574624944SHao Chen struct netlink_ext_ack *extack)
1946adfc5217SJeff Kirsher {
1947adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1948adfc5217SJeff Kirsher
194904c46736SYuval Mintz DP(BNX2X_MSG_ETHTOOL,
195004c46736SYuval Mintz "set ring params command parameters: rx_pending = %d, tx_pending = %d\n",
195104c46736SYuval Mintz ering->rx_pending, ering->tx_pending);
195204c46736SYuval Mintz
1953909d9faaSYuval Mintz if (pci_num_vf(bp->pdev)) {
1954909d9faaSYuval Mintz DP(BNX2X_MSG_IOV,
1955909d9faaSYuval Mintz "VFs are enabled, can not change ring parameters\n");
1956909d9faaSYuval Mintz return -EPERM;
1957909d9faaSYuval Mintz }
1958909d9faaSYuval Mintz
1959adfc5217SJeff Kirsher if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
196051c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
196151c1a580SMerav Sicron "Handling parity error recovery. Try again later\n");
1962adfc5217SJeff Kirsher return -EAGAIN;
1963adfc5217SJeff Kirsher }
1964adfc5217SJeff Kirsher
1965adfc5217SJeff Kirsher if ((ering->rx_pending > MAX_RX_AVAIL) ||
1966adfc5217SJeff Kirsher (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
1967adfc5217SJeff Kirsher MIN_RX_SIZE_TPA)) ||
19682e98ffc2SDmitry Kravkov (ering->tx_pending > (IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL)) ||
196951c1a580SMerav Sicron (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
197051c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
1971adfc5217SJeff Kirsher return -EINVAL;
197251c1a580SMerav Sicron }
1973adfc5217SJeff Kirsher
1974adfc5217SJeff Kirsher bp->rx_ring_size = ering->rx_pending;
1975adfc5217SJeff Kirsher bp->tx_ring_size = ering->tx_pending;
1976adfc5217SJeff Kirsher
1977adfc5217SJeff Kirsher return bnx2x_reload_if_running(dev);
1978adfc5217SJeff Kirsher }
1979adfc5217SJeff Kirsher
bnx2x_get_pauseparam(struct net_device * dev,struct ethtool_pauseparam * epause)1980adfc5217SJeff Kirsher static void bnx2x_get_pauseparam(struct net_device *dev,
1981adfc5217SJeff Kirsher struct ethtool_pauseparam *epause)
1982adfc5217SJeff Kirsher {
1983adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
1984adfc5217SJeff Kirsher int cfg_idx = bnx2x_get_link_cfg_idx(bp);
19859e7e8399SMintz Yuval int cfg_reg;
19869e7e8399SMintz Yuval
1987adfc5217SJeff Kirsher epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
1988adfc5217SJeff Kirsher BNX2X_FLOW_CTRL_AUTO);
1989adfc5217SJeff Kirsher
19909e7e8399SMintz Yuval if (!epause->autoneg)
1991241fb5d2SYuval Mintz cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
19929e7e8399SMintz Yuval else
19939e7e8399SMintz Yuval cfg_reg = bp->link_params.req_fc_auto_adv;
19949e7e8399SMintz Yuval
19959e7e8399SMintz Yuval epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
1996adfc5217SJeff Kirsher BNX2X_FLOW_CTRL_RX);
19979e7e8399SMintz Yuval epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
1998adfc5217SJeff Kirsher BNX2X_FLOW_CTRL_TX);
1999adfc5217SJeff Kirsher
200051c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
2001f1deab50SJoe Perches " autoneg %d rx_pause %d tx_pause %d\n",
2002adfc5217SJeff Kirsher epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
2003adfc5217SJeff Kirsher }
2004adfc5217SJeff Kirsher
bnx2x_set_pauseparam(struct net_device * dev,struct ethtool_pauseparam * epause)2005adfc5217SJeff Kirsher static int bnx2x_set_pauseparam(struct net_device *dev,
2006adfc5217SJeff Kirsher struct ethtool_pauseparam *epause)
2007adfc5217SJeff Kirsher {
2008adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
2009adfc5217SJeff Kirsher u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
2010adfc5217SJeff Kirsher if (IS_MF(bp))
2011adfc5217SJeff Kirsher return 0;
2012adfc5217SJeff Kirsher
201351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
2014f1deab50SJoe Perches " autoneg %d rx_pause %d tx_pause %d\n",
2015adfc5217SJeff Kirsher epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
2016adfc5217SJeff Kirsher
2017adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
2018adfc5217SJeff Kirsher
2019adfc5217SJeff Kirsher if (epause->rx_pause)
2020adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
2021adfc5217SJeff Kirsher
2022adfc5217SJeff Kirsher if (epause->tx_pause)
2023adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
2024adfc5217SJeff Kirsher
2025adfc5217SJeff Kirsher if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
2026adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
2027adfc5217SJeff Kirsher
2028adfc5217SJeff Kirsher if (epause->autoneg) {
2029adfc5217SJeff Kirsher if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
203051c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
2031adfc5217SJeff Kirsher return -EINVAL;
2032adfc5217SJeff Kirsher }
2033adfc5217SJeff Kirsher
2034adfc5217SJeff Kirsher if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
2035adfc5217SJeff Kirsher bp->link_params.req_flow_ctrl[cfg_idx] =
2036adfc5217SJeff Kirsher BNX2X_FLOW_CTRL_AUTO;
2037adfc5217SJeff Kirsher }
2038ba35a0fdSYaniv Rosner bp->link_params.req_fc_auto_adv = 0;
20395cd75f0cSYaniv Rosner if (epause->rx_pause)
20405cd75f0cSYaniv Rosner bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
20415cd75f0cSYaniv Rosner
20425cd75f0cSYaniv Rosner if (epause->tx_pause)
20435cd75f0cSYaniv Rosner bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
2044ba35a0fdSYaniv Rosner
2045ba35a0fdSYaniv Rosner if (!bp->link_params.req_fc_auto_adv)
2046ba35a0fdSYaniv Rosner bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE;
2047adfc5217SJeff Kirsher }
2048adfc5217SJeff Kirsher
204951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
2050adfc5217SJeff Kirsher "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
2051adfc5217SJeff Kirsher
2052adfc5217SJeff Kirsher if (netif_running(dev)) {
2053adfc5217SJeff Kirsher bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2054dc6a20aaSAriel Elior bnx2x_force_link_reset(bp);
2055adfc5217SJeff Kirsher bnx2x_link_set(bp);
2056adfc5217SJeff Kirsher }
2057adfc5217SJeff Kirsher
2058adfc5217SJeff Kirsher return 0;
2059adfc5217SJeff Kirsher }
2060adfc5217SJeff Kirsher
20615889335cSMerav Sicron static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
2062cf2c1df6SMerav Sicron "register_test (offline) ",
2063cf2c1df6SMerav Sicron "memory_test (offline) ",
2064cf2c1df6SMerav Sicron "int_loopback_test (offline)",
2065cf2c1df6SMerav Sicron "ext_loopback_test (offline)",
2066cf2c1df6SMerav Sicron "nvram_test (online) ",
2067cf2c1df6SMerav Sicron "interrupt_test (online) ",
2068cf2c1df6SMerav Sicron "link_test (online) "
2069adfc5217SJeff Kirsher };
2070adfc5217SJeff Kirsher
20713521b419SYuval Mintz enum {
20723521b419SYuval Mintz BNX2X_PRI_FLAG_ISCSI,
20733521b419SYuval Mintz BNX2X_PRI_FLAG_FCOE,
20743521b419SYuval Mintz BNX2X_PRI_FLAG_STORAGE,
20753521b419SYuval Mintz BNX2X_PRI_FLAG_LEN,
20763521b419SYuval Mintz };
20773521b419SYuval Mintz
20783521b419SYuval Mintz static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = {
20793521b419SYuval Mintz "iSCSI offload support",
20803521b419SYuval Mintz "FCoE offload support",
20813521b419SYuval Mintz "Storage only interface"
20823521b419SYuval Mintz };
20833521b419SYuval Mintz
bnx2x_eee_to_adv(u32 eee_adv)2084e9939c80SYuval Mintz static u32 bnx2x_eee_to_adv(u32 eee_adv)
2085e9939c80SYuval Mintz {
2086e9939c80SYuval Mintz u32 modes = 0;
2087e9939c80SYuval Mintz
2088e9939c80SYuval Mintz if (eee_adv & SHMEM_EEE_100M_ADV)
2089e9939c80SYuval Mintz modes |= ADVERTISED_100baseT_Full;
2090e9939c80SYuval Mintz if (eee_adv & SHMEM_EEE_1G_ADV)
2091e9939c80SYuval Mintz modes |= ADVERTISED_1000baseT_Full;
2092e9939c80SYuval Mintz if (eee_adv & SHMEM_EEE_10G_ADV)
2093e9939c80SYuval Mintz modes |= ADVERTISED_10000baseT_Full;
2094e9939c80SYuval Mintz
2095e9939c80SYuval Mintz return modes;
2096e9939c80SYuval Mintz }
2097e9939c80SYuval Mintz
bnx2x_adv_to_eee(u32 modes,u32 shift)2098e9939c80SYuval Mintz static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
2099e9939c80SYuval Mintz {
2100e9939c80SYuval Mintz u32 eee_adv = 0;
2101e9939c80SYuval Mintz if (modes & ADVERTISED_100baseT_Full)
2102e9939c80SYuval Mintz eee_adv |= SHMEM_EEE_100M_ADV;
2103e9939c80SYuval Mintz if (modes & ADVERTISED_1000baseT_Full)
2104e9939c80SYuval Mintz eee_adv |= SHMEM_EEE_1G_ADV;
2105e9939c80SYuval Mintz if (modes & ADVERTISED_10000baseT_Full)
2106e9939c80SYuval Mintz eee_adv |= SHMEM_EEE_10G_ADV;
2107e9939c80SYuval Mintz
2108e9939c80SYuval Mintz return eee_adv << shift;
2109e9939c80SYuval Mintz }
2110e9939c80SYuval Mintz
bnx2x_get_eee(struct net_device * dev,struct ethtool_eee * edata)2111e9939c80SYuval Mintz static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
2112e9939c80SYuval Mintz {
2113e9939c80SYuval Mintz struct bnx2x *bp = netdev_priv(dev);
2114e9939c80SYuval Mintz u32 eee_cfg;
2115e9939c80SYuval Mintz
2116e9939c80SYuval Mintz if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
2117e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
2118e9939c80SYuval Mintz return -EOPNOTSUPP;
2119e9939c80SYuval Mintz }
2120e9939c80SYuval Mintz
212108e9acc2SYuval Mintz eee_cfg = bp->link_vars.eee_status;
2122e9939c80SYuval Mintz
2123e9939c80SYuval Mintz edata->supported =
2124e9939c80SYuval Mintz bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
2125e9939c80SYuval Mintz SHMEM_EEE_SUPPORTED_SHIFT);
2126e9939c80SYuval Mintz
2127e9939c80SYuval Mintz edata->advertised =
2128e9939c80SYuval Mintz bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
2129e9939c80SYuval Mintz SHMEM_EEE_ADV_STATUS_SHIFT);
2130e9939c80SYuval Mintz edata->lp_advertised =
2131e9939c80SYuval Mintz bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
2132e9939c80SYuval Mintz SHMEM_EEE_LP_ADV_STATUS_SHIFT);
2133e9939c80SYuval Mintz
2134e9939c80SYuval Mintz /* SHMEM value is in 16u units --> Convert to 1u units. */
2135e9939c80SYuval Mintz edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
2136e9939c80SYuval Mintz
2137e9939c80SYuval Mintz edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
2138e9939c80SYuval Mintz edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
2139e9939c80SYuval Mintz edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
2140e9939c80SYuval Mintz
2141e9939c80SYuval Mintz return 0;
2142e9939c80SYuval Mintz }
2143e9939c80SYuval Mintz
bnx2x_set_eee(struct net_device * dev,struct ethtool_eee * edata)2144e9939c80SYuval Mintz static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
2145e9939c80SYuval Mintz {
2146e9939c80SYuval Mintz struct bnx2x *bp = netdev_priv(dev);
2147e9939c80SYuval Mintz u32 eee_cfg;
2148e9939c80SYuval Mintz u32 advertised;
2149e9939c80SYuval Mintz
2150e9939c80SYuval Mintz if (IS_MF(bp))
2151e9939c80SYuval Mintz return 0;
2152e9939c80SYuval Mintz
2153e9939c80SYuval Mintz if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
2154e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
2155e9939c80SYuval Mintz return -EOPNOTSUPP;
2156e9939c80SYuval Mintz }
2157e9939c80SYuval Mintz
215808e9acc2SYuval Mintz eee_cfg = bp->link_vars.eee_status;
2159e9939c80SYuval Mintz
2160e9939c80SYuval Mintz if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
2161e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
2162e9939c80SYuval Mintz return -EOPNOTSUPP;
2163e9939c80SYuval Mintz }
2164e9939c80SYuval Mintz
2165e9939c80SYuval Mintz advertised = bnx2x_adv_to_eee(edata->advertised,
2166e9939c80SYuval Mintz SHMEM_EEE_ADV_STATUS_SHIFT);
2167e9939c80SYuval Mintz if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
2168e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL,
2169efc7ce03SMasanari Iida "Direct manipulation of EEE advertisement is not supported\n");
2170e9939c80SYuval Mintz return -EINVAL;
2171e9939c80SYuval Mintz }
2172e9939c80SYuval Mintz
2173e9939c80SYuval Mintz if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
2174e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL,
2175e9939c80SYuval Mintz "Maximal Tx Lpi timer supported is %x(u)\n",
2176e9939c80SYuval Mintz EEE_MODE_TIMER_MASK);
2177e9939c80SYuval Mintz return -EINVAL;
2178e9939c80SYuval Mintz }
2179e9939c80SYuval Mintz if (edata->tx_lpi_enabled &&
2180e9939c80SYuval Mintz (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
2181e9939c80SYuval Mintz DP(BNX2X_MSG_ETHTOOL,
2182e9939c80SYuval Mintz "Minimal Tx Lpi timer supported is %d(u)\n",
2183e9939c80SYuval Mintz EEE_MODE_NVRAM_AGGRESSIVE_TIME);
2184e9939c80SYuval Mintz return -EINVAL;
2185e9939c80SYuval Mintz }
2186e9939c80SYuval Mintz
2187e9939c80SYuval Mintz /* All is well; Apply changes*/
2188e9939c80SYuval Mintz if (edata->eee_enabled)
2189e9939c80SYuval Mintz bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
2190e9939c80SYuval Mintz else
2191e9939c80SYuval Mintz bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
2192e9939c80SYuval Mintz
2193e9939c80SYuval Mintz if (edata->tx_lpi_enabled)
2194e9939c80SYuval Mintz bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
2195e9939c80SYuval Mintz else
2196e9939c80SYuval Mintz bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
2197e9939c80SYuval Mintz
2198e9939c80SYuval Mintz bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
2199e9939c80SYuval Mintz bp->link_params.eee_mode |= (edata->tx_lpi_timer &
2200e9939c80SYuval Mintz EEE_MODE_TIMER_MASK) |
2201e9939c80SYuval Mintz EEE_MODE_OVERRIDE_NVRAM |
2202e9939c80SYuval Mintz EEE_MODE_OUTPUT_TIME;
2203e9939c80SYuval Mintz
220416a5fd92SYuval Mintz /* Restart link to propagate changes */
2205e9939c80SYuval Mintz if (netif_running(dev)) {
2206e9939c80SYuval Mintz bnx2x_stats_handle(bp, STATS_EVENT_STOP);
22075d07d868SYuval Mintz bnx2x_force_link_reset(bp);
2208e9939c80SYuval Mintz bnx2x_link_set(bp);
2209e9939c80SYuval Mintz }
2210e9939c80SYuval Mintz
2211e9939c80SYuval Mintz return 0;
2212e9939c80SYuval Mintz }
2213e9939c80SYuval Mintz
2214adfc5217SJeff Kirsher enum {
2215adfc5217SJeff Kirsher BNX2X_CHIP_E1_OFST = 0,
2216adfc5217SJeff Kirsher BNX2X_CHIP_E1H_OFST,
2217adfc5217SJeff Kirsher BNX2X_CHIP_E2_OFST,
2218adfc5217SJeff Kirsher BNX2X_CHIP_E3_OFST,
2219adfc5217SJeff Kirsher BNX2X_CHIP_E3B0_OFST,
2220adfc5217SJeff Kirsher BNX2X_CHIP_MAX_OFST
2221adfc5217SJeff Kirsher };
2222adfc5217SJeff Kirsher
2223adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
2224adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
2225adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
2226adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
2227adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
2228adfc5217SJeff Kirsher
2229adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
2230adfc5217SJeff Kirsher #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
2231adfc5217SJeff Kirsher
bnx2x_test_registers(struct bnx2x * bp)2232adfc5217SJeff Kirsher static int bnx2x_test_registers(struct bnx2x *bp)
2233adfc5217SJeff Kirsher {
2234adfc5217SJeff Kirsher int idx, i, rc = -ENODEV;
2235adfc5217SJeff Kirsher u32 wr_val = 0, hw;
2236adfc5217SJeff Kirsher int port = BP_PORT(bp);
2237adfc5217SJeff Kirsher static const struct {
2238adfc5217SJeff Kirsher u32 hw;
2239adfc5217SJeff Kirsher u32 offset0;
2240adfc5217SJeff Kirsher u32 offset1;
2241adfc5217SJeff Kirsher u32 mask;
2242adfc5217SJeff Kirsher } reg_tbl[] = {
2243adfc5217SJeff Kirsher /* 0 */ { BNX2X_CHIP_MASK_ALL,
2244adfc5217SJeff Kirsher BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
2245adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2246adfc5217SJeff Kirsher DORQ_REG_DB_ADDR0, 4, 0xffffffff },
2247adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X,
2248adfc5217SJeff Kirsher HC_REG_AGG_INT_0, 4, 0x000003ff },
2249adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2250adfc5217SJeff Kirsher PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
2251adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
2252adfc5217SJeff Kirsher PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
2253adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E3B0,
2254adfc5217SJeff Kirsher PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
2255adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2256adfc5217SJeff Kirsher PRS_REG_CID_PORT_0, 4, 0x00ffffff },
2257adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2258adfc5217SJeff Kirsher PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
2259adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2260adfc5217SJeff Kirsher PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
2261adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2262adfc5217SJeff Kirsher PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
2263adfc5217SJeff Kirsher /* 10 */ { BNX2X_CHIP_MASK_ALL,
2264adfc5217SJeff Kirsher PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
2265adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2266adfc5217SJeff Kirsher PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
2267adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2268adfc5217SJeff Kirsher QM_REG_CONNNUM_0, 4, 0x000fffff },
2269adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2270adfc5217SJeff Kirsher TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
2271adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2272adfc5217SJeff Kirsher SRC_REG_KEYRSS0_0, 40, 0xffffffff },
2273adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2274adfc5217SJeff Kirsher SRC_REG_KEYRSS0_7, 40, 0xffffffff },
2275adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2276adfc5217SJeff Kirsher XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
2277adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2278adfc5217SJeff Kirsher XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
2279adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2280adfc5217SJeff Kirsher XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
2281adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2282adfc5217SJeff Kirsher NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
2283adfc5217SJeff Kirsher /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2284adfc5217SJeff Kirsher NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
2285adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2286adfc5217SJeff Kirsher NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
2287adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2288adfc5217SJeff Kirsher NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
2289adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2290adfc5217SJeff Kirsher NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
2291adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2292adfc5217SJeff Kirsher NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
2293adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2294adfc5217SJeff Kirsher NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
2295adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2296adfc5217SJeff Kirsher NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
2297adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2298adfc5217SJeff Kirsher NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
2299adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2300adfc5217SJeff Kirsher NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
2301adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2302adfc5217SJeff Kirsher NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
2303adfc5217SJeff Kirsher /* 30 */ { BNX2X_CHIP_MASK_ALL,
2304adfc5217SJeff Kirsher NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
2305adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2306adfc5217SJeff Kirsher NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
2307adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2308adfc5217SJeff Kirsher NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
2309adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2310adfc5217SJeff Kirsher NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
2311adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2312adfc5217SJeff Kirsher NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
2313adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL,
2314adfc5217SJeff Kirsher NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
2315adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2316adfc5217SJeff Kirsher NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
2317adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
2318adfc5217SJeff Kirsher NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
2319adfc5217SJeff Kirsher
2320adfc5217SJeff Kirsher { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
2321adfc5217SJeff Kirsher };
2322adfc5217SJeff Kirsher
23233fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) {
232451c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
232551c1a580SMerav Sicron "cannot access eeprom when the interface is down\n");
2326adfc5217SJeff Kirsher return rc;
232751c1a580SMerav Sicron }
2328adfc5217SJeff Kirsher
2329adfc5217SJeff Kirsher if (CHIP_IS_E1(bp))
2330adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E1;
2331adfc5217SJeff Kirsher else if (CHIP_IS_E1H(bp))
2332adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E1H;
2333adfc5217SJeff Kirsher else if (CHIP_IS_E2(bp))
2334adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E2;
2335adfc5217SJeff Kirsher else if (CHIP_IS_E3B0(bp))
2336adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E3B0;
2337adfc5217SJeff Kirsher else /* e3 A0 */
2338adfc5217SJeff Kirsher hw = BNX2X_CHIP_MASK_E3;
2339adfc5217SJeff Kirsher
2340adfc5217SJeff Kirsher /* Repeat the test twice:
234107ba6af4SMiriam Shitrit * First by writing 0x00000000, second by writing 0xffffffff
234207ba6af4SMiriam Shitrit */
2343adfc5217SJeff Kirsher for (idx = 0; idx < 2; idx++) {
2344adfc5217SJeff Kirsher
2345adfc5217SJeff Kirsher switch (idx) {
2346adfc5217SJeff Kirsher case 0:
2347adfc5217SJeff Kirsher wr_val = 0;
2348adfc5217SJeff Kirsher break;
2349adfc5217SJeff Kirsher case 1:
2350adfc5217SJeff Kirsher wr_val = 0xffffffff;
2351adfc5217SJeff Kirsher break;
2352adfc5217SJeff Kirsher }
2353adfc5217SJeff Kirsher
2354adfc5217SJeff Kirsher for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
2355adfc5217SJeff Kirsher u32 offset, mask, save_val, val;
2356adfc5217SJeff Kirsher if (!(hw & reg_tbl[i].hw))
2357adfc5217SJeff Kirsher continue;
2358adfc5217SJeff Kirsher
2359adfc5217SJeff Kirsher offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
2360adfc5217SJeff Kirsher mask = reg_tbl[i].mask;
2361adfc5217SJeff Kirsher
2362adfc5217SJeff Kirsher save_val = REG_RD(bp, offset);
2363adfc5217SJeff Kirsher
2364adfc5217SJeff Kirsher REG_WR(bp, offset, wr_val & mask);
2365adfc5217SJeff Kirsher
2366adfc5217SJeff Kirsher val = REG_RD(bp, offset);
2367adfc5217SJeff Kirsher
2368adfc5217SJeff Kirsher /* Restore the original register's value */
2369adfc5217SJeff Kirsher REG_WR(bp, offset, save_val);
2370adfc5217SJeff Kirsher
2371adfc5217SJeff Kirsher /* verify value is as expected */
2372adfc5217SJeff Kirsher if ((val & mask) != (wr_val & mask)) {
237351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
2374adfc5217SJeff Kirsher "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
2375adfc5217SJeff Kirsher offset, val, wr_val, mask);
2376adfc5217SJeff Kirsher goto test_reg_exit;
2377adfc5217SJeff Kirsher }
2378adfc5217SJeff Kirsher }
2379adfc5217SJeff Kirsher }
2380adfc5217SJeff Kirsher
2381adfc5217SJeff Kirsher rc = 0;
2382adfc5217SJeff Kirsher
2383adfc5217SJeff Kirsher test_reg_exit:
2384adfc5217SJeff Kirsher return rc;
2385adfc5217SJeff Kirsher }
2386adfc5217SJeff Kirsher
bnx2x_test_memory(struct bnx2x * bp)2387adfc5217SJeff Kirsher static int bnx2x_test_memory(struct bnx2x *bp)
2388adfc5217SJeff Kirsher {
2389adfc5217SJeff Kirsher int i, j, rc = -ENODEV;
2390adfc5217SJeff Kirsher u32 val, index;
2391adfc5217SJeff Kirsher static const struct {
2392adfc5217SJeff Kirsher u32 offset;
2393adfc5217SJeff Kirsher int size;
2394adfc5217SJeff Kirsher } mem_tbl[] = {
2395adfc5217SJeff Kirsher { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
2396adfc5217SJeff Kirsher { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
2397adfc5217SJeff Kirsher { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
2398adfc5217SJeff Kirsher { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
2399adfc5217SJeff Kirsher { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
2400adfc5217SJeff Kirsher { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
2401adfc5217SJeff Kirsher { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
2402adfc5217SJeff Kirsher
2403adfc5217SJeff Kirsher { 0xffffffff, 0 }
2404adfc5217SJeff Kirsher };
2405adfc5217SJeff Kirsher
2406adfc5217SJeff Kirsher static const struct {
2407adfc5217SJeff Kirsher char *name;
2408adfc5217SJeff Kirsher u32 offset;
2409adfc5217SJeff Kirsher u32 hw_mask[BNX2X_CHIP_MAX_OFST];
2410adfc5217SJeff Kirsher } prty_tbl[] = {
2411adfc5217SJeff Kirsher { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
2412adfc5217SJeff Kirsher {0x3ffc0, 0, 0, 0} },
2413adfc5217SJeff Kirsher { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
2414adfc5217SJeff Kirsher {0x2, 0x2, 0, 0} },
2415adfc5217SJeff Kirsher { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
2416adfc5217SJeff Kirsher {0, 0, 0, 0} },
2417adfc5217SJeff Kirsher { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
2418adfc5217SJeff Kirsher {0x3ffc0, 0, 0, 0} },
2419adfc5217SJeff Kirsher { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
2420adfc5217SJeff Kirsher {0x3ffc0, 0, 0, 0} },
2421adfc5217SJeff Kirsher { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
2422adfc5217SJeff Kirsher {0x3ffc1, 0, 0, 0} },
2423adfc5217SJeff Kirsher
2424adfc5217SJeff Kirsher { NULL, 0xffffffff, {0, 0, 0, 0} }
2425adfc5217SJeff Kirsher };
2426adfc5217SJeff Kirsher
24273fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) {
242851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
242951c1a580SMerav Sicron "cannot access eeprom when the interface is down\n");
2430adfc5217SJeff Kirsher return rc;
243151c1a580SMerav Sicron }
2432adfc5217SJeff Kirsher
2433adfc5217SJeff Kirsher if (CHIP_IS_E1(bp))
2434adfc5217SJeff Kirsher index = BNX2X_CHIP_E1_OFST;
2435adfc5217SJeff Kirsher else if (CHIP_IS_E1H(bp))
2436adfc5217SJeff Kirsher index = BNX2X_CHIP_E1H_OFST;
2437adfc5217SJeff Kirsher else if (CHIP_IS_E2(bp))
2438adfc5217SJeff Kirsher index = BNX2X_CHIP_E2_OFST;
2439adfc5217SJeff Kirsher else /* e3 */
2440adfc5217SJeff Kirsher index = BNX2X_CHIP_E3_OFST;
2441adfc5217SJeff Kirsher
2442adfc5217SJeff Kirsher /* pre-Check the parity status */
2443adfc5217SJeff Kirsher for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
2444adfc5217SJeff Kirsher val = REG_RD(bp, prty_tbl[i].offset);
2445adfc5217SJeff Kirsher if (val & ~(prty_tbl[i].hw_mask[index])) {
244651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
2447adfc5217SJeff Kirsher "%s is 0x%x\n", prty_tbl[i].name, val);
2448adfc5217SJeff Kirsher goto test_mem_exit;
2449adfc5217SJeff Kirsher }
2450adfc5217SJeff Kirsher }
2451adfc5217SJeff Kirsher
2452adfc5217SJeff Kirsher /* Go through all the memories */
2453adfc5217SJeff Kirsher for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
2454adfc5217SJeff Kirsher for (j = 0; j < mem_tbl[i].size; j++)
2455adfc5217SJeff Kirsher REG_RD(bp, mem_tbl[i].offset + j*4);
2456adfc5217SJeff Kirsher
2457adfc5217SJeff Kirsher /* Check the parity status */
2458adfc5217SJeff Kirsher for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
2459adfc5217SJeff Kirsher val = REG_RD(bp, prty_tbl[i].offset);
2460adfc5217SJeff Kirsher if (val & ~(prty_tbl[i].hw_mask[index])) {
246151c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
2462adfc5217SJeff Kirsher "%s is 0x%x\n", prty_tbl[i].name, val);
2463adfc5217SJeff Kirsher goto test_mem_exit;
2464adfc5217SJeff Kirsher }
2465adfc5217SJeff Kirsher }
2466adfc5217SJeff Kirsher
2467adfc5217SJeff Kirsher rc = 0;
2468adfc5217SJeff Kirsher
2469adfc5217SJeff Kirsher test_mem_exit:
2470adfc5217SJeff Kirsher return rc;
2471adfc5217SJeff Kirsher }
2472adfc5217SJeff Kirsher
bnx2x_wait_for_link(struct bnx2x * bp,u8 link_up,u8 is_serdes)2473adfc5217SJeff Kirsher static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
2474adfc5217SJeff Kirsher {
2475adfc5217SJeff Kirsher int cnt = 1400;
2476adfc5217SJeff Kirsher
2477adfc5217SJeff Kirsher if (link_up) {
2478adfc5217SJeff Kirsher while (bnx2x_link_test(bp, is_serdes) && cnt--)
2479adfc5217SJeff Kirsher msleep(20);
2480adfc5217SJeff Kirsher
2481adfc5217SJeff Kirsher if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
248251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
24838970b2e4SMerav Sicron
24848970b2e4SMerav Sicron cnt = 1400;
24858970b2e4SMerav Sicron while (!bp->link_vars.link_up && cnt--)
24868970b2e4SMerav Sicron msleep(20);
24878970b2e4SMerav Sicron
24888970b2e4SMerav Sicron if (cnt <= 0 && !bp->link_vars.link_up)
24898970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
24908970b2e4SMerav Sicron "Timeout waiting for link init\n");
2491adfc5217SJeff Kirsher }
2492adfc5217SJeff Kirsher }
2493adfc5217SJeff Kirsher
bnx2x_run_loopback(struct bnx2x * bp,int loopback_mode)2494adfc5217SJeff Kirsher static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
2495adfc5217SJeff Kirsher {
2496adfc5217SJeff Kirsher unsigned int pkt_size, num_pkts, i;
2497adfc5217SJeff Kirsher struct sk_buff *skb;
2498adfc5217SJeff Kirsher unsigned char *packet;
2499adfc5217SJeff Kirsher struct bnx2x_fastpath *fp_rx = &bp->fp[0];
2500adfc5217SJeff Kirsher struct bnx2x_fastpath *fp_tx = &bp->fp[0];
250165565884SMerav Sicron struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
2502adfc5217SJeff Kirsher u16 tx_start_idx, tx_idx;
2503adfc5217SJeff Kirsher u16 rx_start_idx, rx_idx;
2504b0700b1eSDmitry Kravkov u16 pkt_prod, bd_prod;
2505adfc5217SJeff Kirsher struct sw_tx_bd *tx_buf;
2506adfc5217SJeff Kirsher struct eth_tx_start_bd *tx_start_bd;
2507adfc5217SJeff Kirsher dma_addr_t mapping;
2508adfc5217SJeff Kirsher union eth_rx_cqe *cqe;
2509adfc5217SJeff Kirsher u8 cqe_fp_flags, cqe_fp_type;
2510adfc5217SJeff Kirsher struct sw_rx_bd *rx_buf;
2511adfc5217SJeff Kirsher u16 len;
2512adfc5217SJeff Kirsher int rc = -ENODEV;
2513e52fcb24SEric Dumazet u8 *data;
25148970b2e4SMerav Sicron struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
25158970b2e4SMerav Sicron txdata->txq_index);
2516adfc5217SJeff Kirsher
2517adfc5217SJeff Kirsher /* check the loopback mode */
2518adfc5217SJeff Kirsher switch (loopback_mode) {
2519adfc5217SJeff Kirsher case BNX2X_PHY_LOOPBACK:
25208970b2e4SMerav Sicron if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
25218970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
2522adfc5217SJeff Kirsher return -EINVAL;
25238970b2e4SMerav Sicron }
2524adfc5217SJeff Kirsher break;
2525adfc5217SJeff Kirsher case BNX2X_MAC_LOOPBACK:
252632911333SYaniv Rosner if (CHIP_IS_E3(bp)) {
252732911333SYaniv Rosner int cfg_idx = bnx2x_get_link_cfg_idx(bp);
252832911333SYaniv Rosner if (bp->port.supported[cfg_idx] &
252932911333SYaniv Rosner (SUPPORTED_10000baseT_Full |
253032911333SYaniv Rosner SUPPORTED_20000baseMLD2_Full |
253132911333SYaniv Rosner SUPPORTED_20000baseKR2_Full))
253232911333SYaniv Rosner bp->link_params.loopback_mode = LOOPBACK_XMAC;
253332911333SYaniv Rosner else
253432911333SYaniv Rosner bp->link_params.loopback_mode = LOOPBACK_UMAC;
253532911333SYaniv Rosner } else
253632911333SYaniv Rosner bp->link_params.loopback_mode = LOOPBACK_BMAC;
253732911333SYaniv Rosner
2538adfc5217SJeff Kirsher bnx2x_phy_init(&bp->link_params, &bp->link_vars);
2539adfc5217SJeff Kirsher break;
25408970b2e4SMerav Sicron case BNX2X_EXT_LOOPBACK:
25418970b2e4SMerav Sicron if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
25428970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
25438970b2e4SMerav Sicron "Can't configure external loopback\n");
25448970b2e4SMerav Sicron return -EINVAL;
25458970b2e4SMerav Sicron }
25468970b2e4SMerav Sicron break;
2547adfc5217SJeff Kirsher default:
254851c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
2549adfc5217SJeff Kirsher return -EINVAL;
2550adfc5217SJeff Kirsher }
2551adfc5217SJeff Kirsher
2552adfc5217SJeff Kirsher /* prepare the loopback packet */
2553adfc5217SJeff Kirsher pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
2554adfc5217SJeff Kirsher bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
2555adfc5217SJeff Kirsher skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
2556adfc5217SJeff Kirsher if (!skb) {
255751c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
2558adfc5217SJeff Kirsher rc = -ENOMEM;
2559adfc5217SJeff Kirsher goto test_loopback_exit;
2560adfc5217SJeff Kirsher }
2561adfc5217SJeff Kirsher packet = skb_put(skb, pkt_size);
2562adfc5217SJeff Kirsher memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
2563c7bf7169SJoe Perches eth_zero_addr(packet + ETH_ALEN);
2564adfc5217SJeff Kirsher memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
2565adfc5217SJeff Kirsher for (i = ETH_HLEN; i < pkt_size; i++)
2566adfc5217SJeff Kirsher packet[i] = (unsigned char) (i & 0xff);
2567adfc5217SJeff Kirsher mapping = dma_map_single(&bp->pdev->dev, skb->data,
2568adfc5217SJeff Kirsher skb_headlen(skb), DMA_TO_DEVICE);
2569adfc5217SJeff Kirsher if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
2570adfc5217SJeff Kirsher rc = -ENOMEM;
2571adfc5217SJeff Kirsher dev_kfree_skb(skb);
257251c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
2573adfc5217SJeff Kirsher goto test_loopback_exit;
2574adfc5217SJeff Kirsher }
2575adfc5217SJeff Kirsher
2576adfc5217SJeff Kirsher /* send the loopback packet */
2577adfc5217SJeff Kirsher num_pkts = 0;
2578adfc5217SJeff Kirsher tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
2579adfc5217SJeff Kirsher rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
2580adfc5217SJeff Kirsher
258173dbb5e1SDmitry Kravkov netdev_tx_sent_queue(txq, skb->len);
258273dbb5e1SDmitry Kravkov
2583adfc5217SJeff Kirsher pkt_prod = txdata->tx_pkt_prod++;
2584adfc5217SJeff Kirsher tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
2585adfc5217SJeff Kirsher tx_buf->first_bd = txdata->tx_bd_prod;
2586adfc5217SJeff Kirsher tx_buf->skb = skb;
2587adfc5217SJeff Kirsher tx_buf->flags = 0;
2588adfc5217SJeff Kirsher
2589adfc5217SJeff Kirsher bd_prod = TX_BD(txdata->tx_bd_prod);
2590adfc5217SJeff Kirsher tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
2591adfc5217SJeff Kirsher tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
2592adfc5217SJeff Kirsher tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
2593adfc5217SJeff Kirsher tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
2594adfc5217SJeff Kirsher tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
2595adfc5217SJeff Kirsher tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
2596adfc5217SJeff Kirsher tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
2597adfc5217SJeff Kirsher SET_FLAG(tx_start_bd->general_data,
2598adfc5217SJeff Kirsher ETH_TX_START_BD_HDR_NBDS,
2599adfc5217SJeff Kirsher 1);
260096bed4b9SYuval Mintz SET_FLAG(tx_start_bd->general_data,
260196bed4b9SYuval Mintz ETH_TX_START_BD_PARSE_NBDS,
260296bed4b9SYuval Mintz 0);
2603adfc5217SJeff Kirsher
2604adfc5217SJeff Kirsher /* turn on parsing and get a BD */
2605adfc5217SJeff Kirsher bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
2606adfc5217SJeff Kirsher
260796bed4b9SYuval Mintz if (CHIP_IS_E1x(bp)) {
260896bed4b9SYuval Mintz u16 global_data = 0;
260996bed4b9SYuval Mintz struct eth_tx_parse_bd_e1x *pbd_e1x =
261096bed4b9SYuval Mintz &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
2611adfc5217SJeff Kirsher memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
261296bed4b9SYuval Mintz SET_FLAG(global_data,
261396bed4b9SYuval Mintz ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
261496bed4b9SYuval Mintz pbd_e1x->global_data = cpu_to_le16(global_data);
261596bed4b9SYuval Mintz } else {
261696bed4b9SYuval Mintz u32 parsing_data = 0;
261796bed4b9SYuval Mintz struct eth_tx_parse_bd_e2 *pbd_e2 =
261896bed4b9SYuval Mintz &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
261996bed4b9SYuval Mintz memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
262096bed4b9SYuval Mintz SET_FLAG(parsing_data,
262196bed4b9SYuval Mintz ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
262296bed4b9SYuval Mintz pbd_e2->parsing_data = cpu_to_le32(parsing_data);
262396bed4b9SYuval Mintz }
2624adfc5217SJeff Kirsher wmb();
2625adfc5217SJeff Kirsher
2626adfc5217SJeff Kirsher txdata->tx_db.data.prod += 2;
2627edd87423SSinan Kaya /* make sure descriptor update is observed by the HW */
2628edd87423SSinan Kaya wmb();
26297f883c77SSinan Kaya DOORBELL_RELAXED(bp, txdata->cid, txdata->tx_db.raw);
2630adfc5217SJeff Kirsher
2631adfc5217SJeff Kirsher barrier();
2632adfc5217SJeff Kirsher
2633adfc5217SJeff Kirsher num_pkts++;
2634adfc5217SJeff Kirsher txdata->tx_bd_prod += 2; /* start + pbd */
2635adfc5217SJeff Kirsher
2636adfc5217SJeff Kirsher udelay(100);
2637adfc5217SJeff Kirsher
2638adfc5217SJeff Kirsher tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
2639adfc5217SJeff Kirsher if (tx_idx != tx_start_idx + num_pkts)
2640adfc5217SJeff Kirsher goto test_loopback_exit;
2641adfc5217SJeff Kirsher
2642adfc5217SJeff Kirsher /* Unlike HC IGU won't generate an interrupt for status block
2643adfc5217SJeff Kirsher * updates that have been performed while interrupts were
2644adfc5217SJeff Kirsher * disabled.
2645adfc5217SJeff Kirsher */
2646adfc5217SJeff Kirsher if (bp->common.int_block == INT_BLOCK_IGU) {
2647adfc5217SJeff Kirsher /* Disable local BHes to prevent a dead-lock situation between
2648adfc5217SJeff Kirsher * sch_direct_xmit() and bnx2x_run_loopback() (calling
2649adfc5217SJeff Kirsher * bnx2x_tx_int()), as both are taking netif_tx_lock().
2650adfc5217SJeff Kirsher */
2651adfc5217SJeff Kirsher local_bh_disable();
2652adfc5217SJeff Kirsher bnx2x_tx_int(bp, txdata);
2653adfc5217SJeff Kirsher local_bh_enable();
2654adfc5217SJeff Kirsher }
2655adfc5217SJeff Kirsher
2656adfc5217SJeff Kirsher rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
2657adfc5217SJeff Kirsher if (rx_idx != rx_start_idx + num_pkts)
2658adfc5217SJeff Kirsher goto test_loopback_exit;
2659adfc5217SJeff Kirsher
2660b0700b1eSDmitry Kravkov cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
2661adfc5217SJeff Kirsher cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
2662adfc5217SJeff Kirsher cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
2663adfc5217SJeff Kirsher if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
2664adfc5217SJeff Kirsher goto test_loopback_rx_exit;
2665adfc5217SJeff Kirsher
2666621b4d66SDmitry Kravkov len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
2667adfc5217SJeff Kirsher if (len != pkt_size)
2668adfc5217SJeff Kirsher goto test_loopback_rx_exit;
2669adfc5217SJeff Kirsher
2670adfc5217SJeff Kirsher rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
2671adfc5217SJeff Kirsher dma_sync_single_for_cpu(&bp->pdev->dev,
2672adfc5217SJeff Kirsher dma_unmap_addr(rx_buf, mapping),
2673adfc5217SJeff Kirsher fp_rx->rx_buf_size, DMA_FROM_DEVICE);
2674e52fcb24SEric Dumazet data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
2675adfc5217SJeff Kirsher for (i = ETH_HLEN; i < pkt_size; i++)
2676e52fcb24SEric Dumazet if (*(data + i) != (unsigned char) (i & 0xff))
2677adfc5217SJeff Kirsher goto test_loopback_rx_exit;
2678adfc5217SJeff Kirsher
2679adfc5217SJeff Kirsher rc = 0;
2680adfc5217SJeff Kirsher
2681adfc5217SJeff Kirsher test_loopback_rx_exit:
2682adfc5217SJeff Kirsher
2683adfc5217SJeff Kirsher fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
2684adfc5217SJeff Kirsher fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
2685adfc5217SJeff Kirsher fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
2686adfc5217SJeff Kirsher fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
2687adfc5217SJeff Kirsher
2688adfc5217SJeff Kirsher /* Update producers */
2689adfc5217SJeff Kirsher bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
2690adfc5217SJeff Kirsher fp_rx->rx_sge_prod);
2691adfc5217SJeff Kirsher
2692adfc5217SJeff Kirsher test_loopback_exit:
2693adfc5217SJeff Kirsher bp->link_params.loopback_mode = LOOPBACK_NONE;
2694adfc5217SJeff Kirsher
2695adfc5217SJeff Kirsher return rc;
2696adfc5217SJeff Kirsher }
2697adfc5217SJeff Kirsher
bnx2x_test_loopback(struct bnx2x * bp)2698adfc5217SJeff Kirsher static int bnx2x_test_loopback(struct bnx2x *bp)
2699adfc5217SJeff Kirsher {
2700adfc5217SJeff Kirsher int rc = 0, res;
2701adfc5217SJeff Kirsher
2702adfc5217SJeff Kirsher if (BP_NOMCP(bp))
2703adfc5217SJeff Kirsher return rc;
2704adfc5217SJeff Kirsher
2705adfc5217SJeff Kirsher if (!netif_running(bp->dev))
2706adfc5217SJeff Kirsher return BNX2X_LOOPBACK_FAILED;
2707adfc5217SJeff Kirsher
2708adfc5217SJeff Kirsher bnx2x_netif_stop(bp, 1);
2709adfc5217SJeff Kirsher bnx2x_acquire_phy_lock(bp);
2710adfc5217SJeff Kirsher
2711adfc5217SJeff Kirsher res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
2712adfc5217SJeff Kirsher if (res) {
271351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
2714adfc5217SJeff Kirsher rc |= BNX2X_PHY_LOOPBACK_FAILED;
2715adfc5217SJeff Kirsher }
2716adfc5217SJeff Kirsher
2717adfc5217SJeff Kirsher res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
2718adfc5217SJeff Kirsher if (res) {
271951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
2720adfc5217SJeff Kirsher rc |= BNX2X_MAC_LOOPBACK_FAILED;
2721adfc5217SJeff Kirsher }
2722adfc5217SJeff Kirsher
2723adfc5217SJeff Kirsher bnx2x_release_phy_lock(bp);
2724adfc5217SJeff Kirsher bnx2x_netif_start(bp);
2725adfc5217SJeff Kirsher
2726adfc5217SJeff Kirsher return rc;
2727adfc5217SJeff Kirsher }
2728adfc5217SJeff Kirsher
bnx2x_test_ext_loopback(struct bnx2x * bp)27298970b2e4SMerav Sicron static int bnx2x_test_ext_loopback(struct bnx2x *bp)
27308970b2e4SMerav Sicron {
27318970b2e4SMerav Sicron int rc;
27328970b2e4SMerav Sicron u8 is_serdes =
27338970b2e4SMerav Sicron (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
27348970b2e4SMerav Sicron
27358970b2e4SMerav Sicron if (BP_NOMCP(bp))
27368970b2e4SMerav Sicron return -ENODEV;
27378970b2e4SMerav Sicron
27388970b2e4SMerav Sicron if (!netif_running(bp->dev))
27398970b2e4SMerav Sicron return BNX2X_EXT_LOOPBACK_FAILED;
27408970b2e4SMerav Sicron
27415d07d868SYuval Mintz bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
27428970b2e4SMerav Sicron rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
27438970b2e4SMerav Sicron if (rc) {
27448970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
27458970b2e4SMerav Sicron "Can't perform self-test, nic_load (for external lb) failed\n");
27468970b2e4SMerav Sicron return -ENODEV;
27478970b2e4SMerav Sicron }
27488970b2e4SMerav Sicron bnx2x_wait_for_link(bp, 1, is_serdes);
27498970b2e4SMerav Sicron
27508970b2e4SMerav Sicron bnx2x_netif_stop(bp, 1);
27518970b2e4SMerav Sicron
27528970b2e4SMerav Sicron rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
27538970b2e4SMerav Sicron if (rc)
27548970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
27558970b2e4SMerav Sicron
27568970b2e4SMerav Sicron bnx2x_netif_start(bp);
27578970b2e4SMerav Sicron
27588970b2e4SMerav Sicron return rc;
27598970b2e4SMerav Sicron }
27608970b2e4SMerav Sicron
2761edb944d2SDmitry Kravkov struct code_entry {
2762edb944d2SDmitry Kravkov u32 sram_start_addr;
2763edb944d2SDmitry Kravkov u32 code_attribute;
2764edb944d2SDmitry Kravkov #define CODE_IMAGE_TYPE_MASK 0xf0800003
2765edb944d2SDmitry Kravkov #define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003
2766edb944d2SDmitry Kravkov #define CODE_IMAGE_LENGTH_MASK 0x007ffffc
2767edb944d2SDmitry Kravkov #define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000
2768edb944d2SDmitry Kravkov u32 nvm_start_addr;
2769edb944d2SDmitry Kravkov };
2770edb944d2SDmitry Kravkov
2771edb944d2SDmitry Kravkov #define CODE_ENTRY_MAX 16
2772edb944d2SDmitry Kravkov #define CODE_ENTRY_EXTENDED_DIR_IDX 15
2773edb944d2SDmitry Kravkov #define MAX_IMAGES_IN_EXTENDED_DIR 64
2774edb944d2SDmitry Kravkov #define NVRAM_DIR_OFFSET 0x14
2775edb944d2SDmitry Kravkov
2776edb944d2SDmitry Kravkov #define EXTENDED_DIR_EXISTS(code) \
2777edb944d2SDmitry Kravkov ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \
2778edb944d2SDmitry Kravkov (code & CODE_IMAGE_LENGTH_MASK) != 0)
2779edb944d2SDmitry Kravkov
2780adfc5217SJeff Kirsher #define CRC32_RESIDUAL 0xdebb20e3
2781edb944d2SDmitry Kravkov #define CRC_BUFF_SIZE 256
2782edb944d2SDmitry Kravkov
bnx2x_nvram_crc(struct bnx2x * bp,int offset,int size,u8 * buff)2783edb944d2SDmitry Kravkov static int bnx2x_nvram_crc(struct bnx2x *bp,
2784edb944d2SDmitry Kravkov int offset,
2785edb944d2SDmitry Kravkov int size,
2786edb944d2SDmitry Kravkov u8 *buff)
2787edb944d2SDmitry Kravkov {
2788edb944d2SDmitry Kravkov u32 crc = ~0;
2789edb944d2SDmitry Kravkov int rc = 0, done = 0;
2790edb944d2SDmitry Kravkov
2791edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2792edb944d2SDmitry Kravkov "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size);
2793edb944d2SDmitry Kravkov
2794edb944d2SDmitry Kravkov while (done < size) {
2795edb944d2SDmitry Kravkov int count = min_t(int, size - done, CRC_BUFF_SIZE);
2796edb944d2SDmitry Kravkov
2797edb944d2SDmitry Kravkov rc = bnx2x_nvram_read(bp, offset + done, buff, count);
2798edb944d2SDmitry Kravkov
2799edb944d2SDmitry Kravkov if (rc)
2800edb944d2SDmitry Kravkov return rc;
2801edb944d2SDmitry Kravkov
2802edb944d2SDmitry Kravkov crc = crc32_le(crc, buff, count);
2803edb944d2SDmitry Kravkov done += count;
2804edb944d2SDmitry Kravkov }
2805edb944d2SDmitry Kravkov
2806edb944d2SDmitry Kravkov if (crc != CRC32_RESIDUAL)
2807edb944d2SDmitry Kravkov rc = -EINVAL;
2808edb944d2SDmitry Kravkov
2809edb944d2SDmitry Kravkov return rc;
2810edb944d2SDmitry Kravkov }
2811edb944d2SDmitry Kravkov
bnx2x_test_nvram_dir(struct bnx2x * bp,struct code_entry * entry,u8 * buff)2812edb944d2SDmitry Kravkov static int bnx2x_test_nvram_dir(struct bnx2x *bp,
2813edb944d2SDmitry Kravkov struct code_entry *entry,
2814edb944d2SDmitry Kravkov u8 *buff)
2815edb944d2SDmitry Kravkov {
2816edb944d2SDmitry Kravkov size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK;
2817edb944d2SDmitry Kravkov u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK;
2818edb944d2SDmitry Kravkov int rc;
2819edb944d2SDmitry Kravkov
2820edb944d2SDmitry Kravkov /* Zero-length images and AFEX profiles do not have CRC */
2821edb944d2SDmitry Kravkov if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA)
2822edb944d2SDmitry Kravkov return 0;
2823edb944d2SDmitry Kravkov
2824edb944d2SDmitry Kravkov rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff);
2825edb944d2SDmitry Kravkov if (rc)
2826edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2827edb944d2SDmitry Kravkov "image %x has failed crc test (rc %d)\n", type, rc);
2828edb944d2SDmitry Kravkov
2829edb944d2SDmitry Kravkov return rc;
2830edb944d2SDmitry Kravkov }
2831edb944d2SDmitry Kravkov
bnx2x_test_dir_entry(struct bnx2x * bp,u32 addr,u8 * buff)2832edb944d2SDmitry Kravkov static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff)
2833edb944d2SDmitry Kravkov {
2834edb944d2SDmitry Kravkov int rc;
2835edb944d2SDmitry Kravkov struct code_entry entry;
2836edb944d2SDmitry Kravkov
2837edb944d2SDmitry Kravkov rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry));
2838edb944d2SDmitry Kravkov if (rc)
2839edb944d2SDmitry Kravkov return rc;
2840edb944d2SDmitry Kravkov
2841edb944d2SDmitry Kravkov return bnx2x_test_nvram_dir(bp, &entry, buff);
2842edb944d2SDmitry Kravkov }
2843edb944d2SDmitry Kravkov
bnx2x_test_nvram_ext_dirs(struct bnx2x * bp,u8 * buff)2844edb944d2SDmitry Kravkov static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff)
2845edb944d2SDmitry Kravkov {
2846edb944d2SDmitry Kravkov u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET;
2847edb944d2SDmitry Kravkov struct code_entry entry;
2848edb944d2SDmitry Kravkov int i;
2849edb944d2SDmitry Kravkov
2850edb944d2SDmitry Kravkov rc = bnx2x_nvram_read32(bp,
2851edb944d2SDmitry Kravkov dir_offset +
2852edb944d2SDmitry Kravkov sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX,
2853edb944d2SDmitry Kravkov (u32 *)&entry, sizeof(entry));
2854edb944d2SDmitry Kravkov if (rc)
2855edb944d2SDmitry Kravkov return rc;
2856edb944d2SDmitry Kravkov
2857edb944d2SDmitry Kravkov if (!EXTENDED_DIR_EXISTS(entry.code_attribute))
2858edb944d2SDmitry Kravkov return 0;
2859edb944d2SDmitry Kravkov
2860edb944d2SDmitry Kravkov rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr,
2861edb944d2SDmitry Kravkov &cnt, sizeof(u32));
2862edb944d2SDmitry Kravkov if (rc)
2863edb944d2SDmitry Kravkov return rc;
2864edb944d2SDmitry Kravkov
2865edb944d2SDmitry Kravkov dir_offset = entry.nvm_start_addr + 8;
2866edb944d2SDmitry Kravkov
2867edb944d2SDmitry Kravkov for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) {
2868edb944d2SDmitry Kravkov rc = bnx2x_test_dir_entry(bp, dir_offset +
2869edb944d2SDmitry Kravkov sizeof(struct code_entry) * i,
2870edb944d2SDmitry Kravkov buff);
2871edb944d2SDmitry Kravkov if (rc)
2872edb944d2SDmitry Kravkov return rc;
2873edb944d2SDmitry Kravkov }
2874edb944d2SDmitry Kravkov
2875edb944d2SDmitry Kravkov return 0;
2876edb944d2SDmitry Kravkov }
2877edb944d2SDmitry Kravkov
bnx2x_test_nvram_dirs(struct bnx2x * bp,u8 * buff)2878edb944d2SDmitry Kravkov static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff)
2879edb944d2SDmitry Kravkov {
2880edb944d2SDmitry Kravkov u32 rc, dir_offset = NVRAM_DIR_OFFSET;
2881edb944d2SDmitry Kravkov int i;
2882edb944d2SDmitry Kravkov
2883edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n");
2884edb944d2SDmitry Kravkov
2885edb944d2SDmitry Kravkov for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) {
2886edb944d2SDmitry Kravkov rc = bnx2x_test_dir_entry(bp, dir_offset +
2887edb944d2SDmitry Kravkov sizeof(struct code_entry) * i,
2888edb944d2SDmitry Kravkov buff);
2889edb944d2SDmitry Kravkov if (rc)
2890edb944d2SDmitry Kravkov return rc;
2891edb944d2SDmitry Kravkov }
2892edb944d2SDmitry Kravkov
2893edb944d2SDmitry Kravkov return bnx2x_test_nvram_ext_dirs(bp, buff);
2894edb944d2SDmitry Kravkov }
2895edb944d2SDmitry Kravkov
2896edb944d2SDmitry Kravkov struct crc_pair {
2897edb944d2SDmitry Kravkov int offset;
2898edb944d2SDmitry Kravkov int size;
2899edb944d2SDmitry Kravkov };
2900edb944d2SDmitry Kravkov
bnx2x_test_nvram_tbl(struct bnx2x * bp,const struct crc_pair * nvram_tbl,u8 * buf)2901edb944d2SDmitry Kravkov static int bnx2x_test_nvram_tbl(struct bnx2x *bp,
2902edb944d2SDmitry Kravkov const struct crc_pair *nvram_tbl, u8 *buf)
2903edb944d2SDmitry Kravkov {
2904edb944d2SDmitry Kravkov int i;
2905edb944d2SDmitry Kravkov
2906edb944d2SDmitry Kravkov for (i = 0; nvram_tbl[i].size; i++) {
2907edb944d2SDmitry Kravkov int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset,
2908edb944d2SDmitry Kravkov nvram_tbl[i].size, buf);
2909edb944d2SDmitry Kravkov if (rc) {
2910edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2911edb944d2SDmitry Kravkov "nvram_tbl[%d] has failed crc test (rc %d)\n",
2912edb944d2SDmitry Kravkov i, rc);
2913edb944d2SDmitry Kravkov return rc;
2914edb944d2SDmitry Kravkov }
2915edb944d2SDmitry Kravkov }
2916edb944d2SDmitry Kravkov
2917edb944d2SDmitry Kravkov return 0;
2918edb944d2SDmitry Kravkov }
2919adfc5217SJeff Kirsher
bnx2x_test_nvram(struct bnx2x * bp)2920adfc5217SJeff Kirsher static int bnx2x_test_nvram(struct bnx2x *bp)
2921adfc5217SJeff Kirsher {
292222c60891SColin Ian King static const struct crc_pair nvram_tbl[] = {
2923adfc5217SJeff Kirsher { 0, 0x14 }, /* bootstrap */
2924adfc5217SJeff Kirsher { 0x14, 0xec }, /* dir */
2925adfc5217SJeff Kirsher { 0x100, 0x350 }, /* manuf_info */
2926adfc5217SJeff Kirsher { 0x450, 0xf0 }, /* feature_info */
2927adfc5217SJeff Kirsher { 0x640, 0x64 }, /* upgrade_key_info */
2928adfc5217SJeff Kirsher { 0x708, 0x70 }, /* manuf_key_info */
2929adfc5217SJeff Kirsher { 0, 0 }
2930adfc5217SJeff Kirsher };
293122c60891SColin Ian King static const struct crc_pair nvram_tbl2[] = {
2932edb944d2SDmitry Kravkov { 0x7e8, 0x350 }, /* manuf_info2 */
2933edb944d2SDmitry Kravkov { 0xb38, 0xf0 }, /* feature_info */
2934edb944d2SDmitry Kravkov { 0, 0 }
2935edb944d2SDmitry Kravkov };
2936edb944d2SDmitry Kravkov
293785640952SDmitry Kravkov u8 *buf;
2938edb944d2SDmitry Kravkov int rc;
2939edb944d2SDmitry Kravkov u32 magic;
2940adfc5217SJeff Kirsher
2941adfc5217SJeff Kirsher if (BP_NOMCP(bp))
2942adfc5217SJeff Kirsher return 0;
2943adfc5217SJeff Kirsher
2944edb944d2SDmitry Kravkov buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL);
2945afa13b4bSMintz Yuval if (!buf) {
294651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
2947afa13b4bSMintz Yuval rc = -ENOMEM;
2948afa13b4bSMintz Yuval goto test_nvram_exit;
2949afa13b4bSMintz Yuval }
2950afa13b4bSMintz Yuval
295185640952SDmitry Kravkov rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic));
2952adfc5217SJeff Kirsher if (rc) {
295351c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
295451c1a580SMerav Sicron "magic value read (rc %d)\n", rc);
2955adfc5217SJeff Kirsher goto test_nvram_exit;
2956adfc5217SJeff Kirsher }
2957adfc5217SJeff Kirsher
2958adfc5217SJeff Kirsher if (magic != 0x669955aa) {
295951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
296051c1a580SMerav Sicron "wrong magic value (0x%08x)\n", magic);
2961adfc5217SJeff Kirsher rc = -ENODEV;
2962adfc5217SJeff Kirsher goto test_nvram_exit;
2963adfc5217SJeff Kirsher }
2964adfc5217SJeff Kirsher
2965edb944d2SDmitry Kravkov DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n");
2966edb944d2SDmitry Kravkov rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf);
2967edb944d2SDmitry Kravkov if (rc)
2968adfc5217SJeff Kirsher goto test_nvram_exit;
2969adfc5217SJeff Kirsher
2970edb944d2SDmitry Kravkov if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) {
2971edb944d2SDmitry Kravkov u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
2972edb944d2SDmitry Kravkov SHARED_HW_CFG_HIDE_PORT1;
2973edb944d2SDmitry Kravkov
2974edb944d2SDmitry Kravkov if (!hide) {
297551c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
2976edb944d2SDmitry Kravkov "Port 1 CRC test-set\n");
2977edb944d2SDmitry Kravkov rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf);
2978edb944d2SDmitry Kravkov if (rc)
2979adfc5217SJeff Kirsher goto test_nvram_exit;
2980adfc5217SJeff Kirsher }
2981adfc5217SJeff Kirsher }
2982adfc5217SJeff Kirsher
2983edb944d2SDmitry Kravkov rc = bnx2x_test_nvram_dirs(bp, buf);
2984edb944d2SDmitry Kravkov
2985adfc5217SJeff Kirsher test_nvram_exit:
2986afa13b4bSMintz Yuval kfree(buf);
2987adfc5217SJeff Kirsher return rc;
2988adfc5217SJeff Kirsher }
2989adfc5217SJeff Kirsher
2990adfc5217SJeff Kirsher /* Send an EMPTY ramrod on the first queue */
bnx2x_test_intr(struct bnx2x * bp)2991adfc5217SJeff Kirsher static int bnx2x_test_intr(struct bnx2x *bp)
2992adfc5217SJeff Kirsher {
29933b603066SYuval Mintz struct bnx2x_queue_state_params params = {NULL};
2994adfc5217SJeff Kirsher
299551c1a580SMerav Sicron if (!netif_running(bp->dev)) {
299651c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
299751c1a580SMerav Sicron "cannot access eeprom when the interface is down\n");
2998adfc5217SJeff Kirsher return -ENODEV;
299951c1a580SMerav Sicron }
3000adfc5217SJeff Kirsher
300115192a8cSBarak Witkowski params.q_obj = &bp->sp_objs->q_obj;
3002adfc5217SJeff Kirsher params.cmd = BNX2X_Q_CMD_EMPTY;
3003adfc5217SJeff Kirsher
3004adfc5217SJeff Kirsher __set_bit(RAMROD_COMP_WAIT, ¶ms.ramrod_flags);
3005adfc5217SJeff Kirsher
3006adfc5217SJeff Kirsher return bnx2x_queue_state_change(bp, ¶ms);
3007adfc5217SJeff Kirsher }
3008adfc5217SJeff Kirsher
bnx2x_self_test(struct net_device * dev,struct ethtool_test * etest,u64 * buf)3009adfc5217SJeff Kirsher static void bnx2x_self_test(struct net_device *dev,
3010adfc5217SJeff Kirsher struct ethtool_test *etest, u64 *buf)
3011adfc5217SJeff Kirsher {
3012adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
3013a336ca7cSYaniv Rosner u8 is_serdes, link_up;
3014a336ca7cSYaniv Rosner int rc, cnt = 0;
3015cf2c1df6SMerav Sicron
3016909d9faaSYuval Mintz if (pci_num_vf(bp->pdev)) {
3017909d9faaSYuval Mintz DP(BNX2X_MSG_IOV,
3018909d9faaSYuval Mintz "VFs are enabled, can not perform self test\n");
3019909d9faaSYuval Mintz return;
3020909d9faaSYuval Mintz }
3021909d9faaSYuval Mintz
3022adfc5217SJeff Kirsher if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
302351c1a580SMerav Sicron netdev_err(bp->dev,
302451c1a580SMerav Sicron "Handling parity error recovery. Try again later\n");
3025adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED;
3026adfc5217SJeff Kirsher return;
3027adfc5217SJeff Kirsher }
30282de67439SYuval Mintz
30298970b2e4SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
30308970b2e4SMerav Sicron "Self-test command parameters: offline = %d, external_lb = %d\n",
30318970b2e4SMerav Sicron (etest->flags & ETH_TEST_FL_OFFLINE),
30328970b2e4SMerav Sicron (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
3033adfc5217SJeff Kirsher
3034cf2c1df6SMerav Sicron memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
3035adfc5217SJeff Kirsher
3036bd8e012bSYuval Mintz if (bnx2x_test_nvram(bp) != 0) {
3037bd8e012bSYuval Mintz if (!IS_MF(bp))
3038bd8e012bSYuval Mintz buf[4] = 1;
3039bd8e012bSYuval Mintz else
3040bd8e012bSYuval Mintz buf[0] = 1;
3041bd8e012bSYuval Mintz etest->flags |= ETH_TEST_FL_FAILED;
3042bd8e012bSYuval Mintz }
3043bd8e012bSYuval Mintz
3044cf2c1df6SMerav Sicron if (!netif_running(dev)) {
3045bd8e012bSYuval Mintz DP(BNX2X_MSG_ETHTOOL, "Interface is down\n");
3046adfc5217SJeff Kirsher return;
3047cf2c1df6SMerav Sicron }
3048adfc5217SJeff Kirsher
3049adfc5217SJeff Kirsher is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
3050a336ca7cSYaniv Rosner link_up = bp->link_vars.link_up;
3051cf2c1df6SMerav Sicron /* offline tests are not supported in MF mode */
3052cf2c1df6SMerav Sicron if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
3053adfc5217SJeff Kirsher int port = BP_PORT(bp);
3054adfc5217SJeff Kirsher u32 val;
3055adfc5217SJeff Kirsher
3056adfc5217SJeff Kirsher /* save current value of input enable for TX port IF */
3057adfc5217SJeff Kirsher val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
3058adfc5217SJeff Kirsher /* disable input for TX port IF */
3059adfc5217SJeff Kirsher REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
3060adfc5217SJeff Kirsher
30615d07d868SYuval Mintz bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
3062cf2c1df6SMerav Sicron rc = bnx2x_nic_load(bp, LOAD_DIAG);
3063cf2c1df6SMerav Sicron if (rc) {
3064cf2c1df6SMerav Sicron etest->flags |= ETH_TEST_FL_FAILED;
3065cf2c1df6SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
3066cf2c1df6SMerav Sicron "Can't perform self-test, nic_load (for offline) failed\n");
3067cf2c1df6SMerav Sicron return;
3068cf2c1df6SMerav Sicron }
3069cf2c1df6SMerav Sicron
3070adfc5217SJeff Kirsher /* wait until link state is restored */
3071adfc5217SJeff Kirsher bnx2x_wait_for_link(bp, 1, is_serdes);
3072adfc5217SJeff Kirsher
3073adfc5217SJeff Kirsher if (bnx2x_test_registers(bp) != 0) {
3074adfc5217SJeff Kirsher buf[0] = 1;
3075adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED;
3076adfc5217SJeff Kirsher }
3077adfc5217SJeff Kirsher if (bnx2x_test_memory(bp) != 0) {
3078adfc5217SJeff Kirsher buf[1] = 1;
3079adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED;
3080adfc5217SJeff Kirsher }
3081adfc5217SJeff Kirsher
30828970b2e4SMerav Sicron buf[2] = bnx2x_test_loopback(bp); /* internal LB */
3083adfc5217SJeff Kirsher if (buf[2] != 0)
3084adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED;
3085adfc5217SJeff Kirsher
30868970b2e4SMerav Sicron if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
30878970b2e4SMerav Sicron buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
30888970b2e4SMerav Sicron if (buf[3] != 0)
30898970b2e4SMerav Sicron etest->flags |= ETH_TEST_FL_FAILED;
30908970b2e4SMerav Sicron etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
30918970b2e4SMerav Sicron }
30928970b2e4SMerav Sicron
30935d07d868SYuval Mintz bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
3094adfc5217SJeff Kirsher
3095adfc5217SJeff Kirsher /* restore input for TX port IF */
3096adfc5217SJeff Kirsher REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
3097cf2c1df6SMerav Sicron rc = bnx2x_nic_load(bp, LOAD_NORMAL);
3098cf2c1df6SMerav Sicron if (rc) {
3099cf2c1df6SMerav Sicron etest->flags |= ETH_TEST_FL_FAILED;
3100cf2c1df6SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
3101cf2c1df6SMerav Sicron "Can't perform self-test, nic_load (for online) failed\n");
3102cf2c1df6SMerav Sicron return;
3103cf2c1df6SMerav Sicron }
3104adfc5217SJeff Kirsher /* wait until link state is restored */
3105adfc5217SJeff Kirsher bnx2x_wait_for_link(bp, link_up, is_serdes);
3106adfc5217SJeff Kirsher }
3107bd8e012bSYuval Mintz
3108adfc5217SJeff Kirsher if (bnx2x_test_intr(bp) != 0) {
3109cf2c1df6SMerav Sicron if (!IS_MF(bp))
31108970b2e4SMerav Sicron buf[5] = 1;
3111cf2c1df6SMerav Sicron else
3112cf2c1df6SMerav Sicron buf[1] = 1;
3113adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED;
3114adfc5217SJeff Kirsher }
3115adfc5217SJeff Kirsher
3116a336ca7cSYaniv Rosner if (link_up) {
3117a336ca7cSYaniv Rosner cnt = 100;
3118a336ca7cSYaniv Rosner while (bnx2x_link_test(bp, is_serdes) && --cnt)
3119a336ca7cSYaniv Rosner msleep(20);
3120a336ca7cSYaniv Rosner }
3121a336ca7cSYaniv Rosner
3122a336ca7cSYaniv Rosner if (!cnt) {
3123cf2c1df6SMerav Sicron if (!IS_MF(bp))
31248970b2e4SMerav Sicron buf[6] = 1;
3125cf2c1df6SMerav Sicron else
3126cf2c1df6SMerav Sicron buf[2] = 1;
3127adfc5217SJeff Kirsher etest->flags |= ETH_TEST_FL_FAILED;
3128adfc5217SJeff Kirsher }
3129adfc5217SJeff Kirsher }
3130adfc5217SJeff Kirsher
313144c33c66SMichal Schmidt #define IS_PORT_STAT(i) (bnx2x_stats_arr[i].is_port_stat)
31323fb2d492SYuval Mintz #define HIDE_PORT_STAT(bp) IS_VF(bp)
3133adfc5217SJeff Kirsher
3134adfc5217SJeff Kirsher /* ethtool statistics are displayed for all regular ethernet queues and the
3135adfc5217SJeff Kirsher * fcoe L2 queue if not disabled
3136adfc5217SJeff Kirsher */
bnx2x_num_stat_queues(struct bnx2x * bp)31371191cb83SEric Dumazet static int bnx2x_num_stat_queues(struct bnx2x *bp)
3138adfc5217SJeff Kirsher {
3139adfc5217SJeff Kirsher return BNX2X_NUM_ETH_QUEUES(bp);
3140adfc5217SJeff Kirsher }
3141adfc5217SJeff Kirsher
bnx2x_get_sset_count(struct net_device * dev,int stringset)3142adfc5217SJeff Kirsher static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
3143adfc5217SJeff Kirsher {
3144adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
31453521b419SYuval Mintz int i, num_strings = 0;
3146adfc5217SJeff Kirsher
3147adfc5217SJeff Kirsher switch (stringset) {
3148adfc5217SJeff Kirsher case ETH_SS_STATS:
3149adfc5217SJeff Kirsher if (is_multi(bp)) {
31503521b419SYuval Mintz num_strings = bnx2x_num_stat_queues(bp) *
3151adfc5217SJeff Kirsher BNX2X_NUM_Q_STATS;
3152d5e83632SYuval Mintz } else
31533521b419SYuval Mintz num_strings = 0;
3154d8361051SYuval Mintz if (HIDE_PORT_STAT(bp)) {
3155adfc5217SJeff Kirsher for (i = 0; i < BNX2X_NUM_STATS; i++)
315644c33c66SMichal Schmidt if (!IS_PORT_STAT(i))
31573521b419SYuval Mintz num_strings++;
3158adfc5217SJeff Kirsher } else
31593521b419SYuval Mintz num_strings += BNX2X_NUM_STATS;
3160d5e83632SYuval Mintz
31613521b419SYuval Mintz return num_strings;
3162adfc5217SJeff Kirsher
3163adfc5217SJeff Kirsher case ETH_SS_TEST:
3164cf2c1df6SMerav Sicron return BNX2X_NUM_TESTS(bp);
3165adfc5217SJeff Kirsher
31663521b419SYuval Mintz case ETH_SS_PRIV_FLAGS:
31673521b419SYuval Mintz return BNX2X_PRI_FLAG_LEN;
31683521b419SYuval Mintz
3169adfc5217SJeff Kirsher default:
3170adfc5217SJeff Kirsher return -EINVAL;
3171adfc5217SJeff Kirsher }
3172adfc5217SJeff Kirsher }
3173adfc5217SJeff Kirsher
bnx2x_get_private_flags(struct net_device * dev)31743521b419SYuval Mintz static u32 bnx2x_get_private_flags(struct net_device *dev)
31753521b419SYuval Mintz {
31763521b419SYuval Mintz struct bnx2x *bp = netdev_priv(dev);
31773521b419SYuval Mintz u32 flags = 0;
31783521b419SYuval Mintz
31793521b419SYuval Mintz flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI;
31803521b419SYuval Mintz flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE;
31813521b419SYuval Mintz flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE;
31823521b419SYuval Mintz
31833521b419SYuval Mintz return flags;
31843521b419SYuval Mintz }
31853521b419SYuval Mintz
bnx2x_get_strings(struct net_device * dev,u32 stringset,u8 * buf)3186adfc5217SJeff Kirsher static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
3187adfc5217SJeff Kirsher {
3188adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
31895889335cSMerav Sicron int i, j, k, start;
3190adfc5217SJeff Kirsher char queue_name[MAX_QUEUE_NAME_LEN+1];
3191adfc5217SJeff Kirsher
3192adfc5217SJeff Kirsher switch (stringset) {
3193adfc5217SJeff Kirsher case ETH_SS_STATS:
3194adfc5217SJeff Kirsher k = 0;
3195d5e83632SYuval Mintz if (is_multi(bp)) {
3196adfc5217SJeff Kirsher for_each_eth_queue(bp, i) {
3197adfc5217SJeff Kirsher memset(queue_name, 0, sizeof(queue_name));
3198be9cdf1bSArnd Bergmann snprintf(queue_name, sizeof(queue_name),
3199be9cdf1bSArnd Bergmann "%d", i);
3200adfc5217SJeff Kirsher for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
3201adfc5217SJeff Kirsher snprintf(buf + (k + j)*ETH_GSTRING_LEN,
3202adfc5217SJeff Kirsher ETH_GSTRING_LEN,
3203adfc5217SJeff Kirsher bnx2x_q_stats_arr[j].string,
3204adfc5217SJeff Kirsher queue_name);
3205adfc5217SJeff Kirsher k += BNX2X_NUM_Q_STATS;
3206adfc5217SJeff Kirsher }
3207d5e83632SYuval Mintz }
3208d5e83632SYuval Mintz
3209adfc5217SJeff Kirsher for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
3210d8361051SYuval Mintz if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
3211adfc5217SJeff Kirsher continue;
3212d5e83632SYuval Mintz strcpy(buf + (k + j)*ETH_GSTRING_LEN,
3213adfc5217SJeff Kirsher bnx2x_stats_arr[i].string);
3214adfc5217SJeff Kirsher j++;
3215adfc5217SJeff Kirsher }
3216d5e83632SYuval Mintz
3217adfc5217SJeff Kirsher break;
3218adfc5217SJeff Kirsher
3219adfc5217SJeff Kirsher case ETH_SS_TEST:
3220cf2c1df6SMerav Sicron /* First 4 tests cannot be done in MF mode */
3221cf2c1df6SMerav Sicron if (!IS_MF(bp))
3222cf2c1df6SMerav Sicron start = 0;
3223cf2c1df6SMerav Sicron else
3224cf2c1df6SMerav Sicron start = 4;
32255889335cSMerav Sicron memcpy(buf, bnx2x_tests_str_arr + start,
32265889335cSMerav Sicron ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
32273521b419SYuval Mintz break;
32283521b419SYuval Mintz
32293521b419SYuval Mintz case ETH_SS_PRIV_FLAGS:
32303521b419SYuval Mintz memcpy(buf, bnx2x_private_arr,
32313521b419SYuval Mintz ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN);
32323521b419SYuval Mintz break;
3233adfc5217SJeff Kirsher }
3234adfc5217SJeff Kirsher }
3235adfc5217SJeff Kirsher
bnx2x_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * buf)3236adfc5217SJeff Kirsher static void bnx2x_get_ethtool_stats(struct net_device *dev,
3237adfc5217SJeff Kirsher struct ethtool_stats *stats, u64 *buf)
3238adfc5217SJeff Kirsher {
3239adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
3240adfc5217SJeff Kirsher u32 *hw_stats, *offset;
3241d5e83632SYuval Mintz int i, j, k = 0;
3242adfc5217SJeff Kirsher
3243adfc5217SJeff Kirsher if (is_multi(bp)) {
3244adfc5217SJeff Kirsher for_each_eth_queue(bp, i) {
324515192a8cSBarak Witkowski hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
3246adfc5217SJeff Kirsher for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
3247adfc5217SJeff Kirsher if (bnx2x_q_stats_arr[j].size == 0) {
3248adfc5217SJeff Kirsher /* skip this counter */
3249adfc5217SJeff Kirsher buf[k + j] = 0;
3250adfc5217SJeff Kirsher continue;
3251adfc5217SJeff Kirsher }
3252adfc5217SJeff Kirsher offset = (hw_stats +
3253adfc5217SJeff Kirsher bnx2x_q_stats_arr[j].offset);
3254adfc5217SJeff Kirsher if (bnx2x_q_stats_arr[j].size == 4) {
3255adfc5217SJeff Kirsher /* 4-byte counter */
3256adfc5217SJeff Kirsher buf[k + j] = (u64) *offset;
3257adfc5217SJeff Kirsher continue;
3258adfc5217SJeff Kirsher }
3259adfc5217SJeff Kirsher /* 8-byte counter */
3260adfc5217SJeff Kirsher buf[k + j] = HILO_U64(*offset, *(offset + 1));
3261adfc5217SJeff Kirsher }
3262adfc5217SJeff Kirsher k += BNX2X_NUM_Q_STATS;
3263adfc5217SJeff Kirsher }
3264adfc5217SJeff Kirsher }
3265d5e83632SYuval Mintz
3266adfc5217SJeff Kirsher hw_stats = (u32 *)&bp->eth_stats;
3267adfc5217SJeff Kirsher for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
3268d8361051SYuval Mintz if (HIDE_PORT_STAT(bp) && IS_PORT_STAT(i))
3269adfc5217SJeff Kirsher continue;
3270adfc5217SJeff Kirsher if (bnx2x_stats_arr[i].size == 0) {
3271adfc5217SJeff Kirsher /* skip this counter */
3272d5e83632SYuval Mintz buf[k + j] = 0;
3273adfc5217SJeff Kirsher j++;
3274adfc5217SJeff Kirsher continue;
3275adfc5217SJeff Kirsher }
3276adfc5217SJeff Kirsher offset = (hw_stats + bnx2x_stats_arr[i].offset);
3277adfc5217SJeff Kirsher if (bnx2x_stats_arr[i].size == 4) {
3278adfc5217SJeff Kirsher /* 4-byte counter */
3279d5e83632SYuval Mintz buf[k + j] = (u64) *offset;
3280adfc5217SJeff Kirsher j++;
3281adfc5217SJeff Kirsher continue;
3282adfc5217SJeff Kirsher }
3283adfc5217SJeff Kirsher /* 8-byte counter */
3284d5e83632SYuval Mintz buf[k + j] = HILO_U64(*offset, *(offset + 1));
3285adfc5217SJeff Kirsher j++;
3286adfc5217SJeff Kirsher }
3287adfc5217SJeff Kirsher }
3288adfc5217SJeff Kirsher
bnx2x_set_phys_id(struct net_device * dev,enum ethtool_phys_id_state state)3289adfc5217SJeff Kirsher static int bnx2x_set_phys_id(struct net_device *dev,
3290adfc5217SJeff Kirsher enum ethtool_phys_id_state state)
3291adfc5217SJeff Kirsher {
3292adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
3293adfc5217SJeff Kirsher
32943fb43eb2SYuval Mintz if (!bnx2x_is_nvm_accessible(bp)) {
329551c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
329651c1a580SMerav Sicron "cannot access eeprom when the interface is down\n");
3297adfc5217SJeff Kirsher return -EAGAIN;
329851c1a580SMerav Sicron }
3299adfc5217SJeff Kirsher
3300adfc5217SJeff Kirsher switch (state) {
3301adfc5217SJeff Kirsher case ETHTOOL_ID_ACTIVE:
3302adfc5217SJeff Kirsher return 1; /* cycle on/off once per second */
3303adfc5217SJeff Kirsher
3304adfc5217SJeff Kirsher case ETHTOOL_ID_ON:
33058203c4b6SYaniv Rosner bnx2x_acquire_phy_lock(bp);
3306adfc5217SJeff Kirsher bnx2x_set_led(&bp->link_params, &bp->link_vars,
3307adfc5217SJeff Kirsher LED_MODE_ON, SPEED_1000);
33088203c4b6SYaniv Rosner bnx2x_release_phy_lock(bp);
3309adfc5217SJeff Kirsher break;
3310adfc5217SJeff Kirsher
3311adfc5217SJeff Kirsher case ETHTOOL_ID_OFF:
33128203c4b6SYaniv Rosner bnx2x_acquire_phy_lock(bp);
3313adfc5217SJeff Kirsher bnx2x_set_led(&bp->link_params, &bp->link_vars,
3314adfc5217SJeff Kirsher LED_MODE_FRONT_PANEL_OFF, 0);
33158203c4b6SYaniv Rosner bnx2x_release_phy_lock(bp);
3316adfc5217SJeff Kirsher break;
3317adfc5217SJeff Kirsher
3318adfc5217SJeff Kirsher case ETHTOOL_ID_INACTIVE:
33198203c4b6SYaniv Rosner bnx2x_acquire_phy_lock(bp);
3320adfc5217SJeff Kirsher bnx2x_set_led(&bp->link_params, &bp->link_vars,
3321adfc5217SJeff Kirsher LED_MODE_OPER,
3322adfc5217SJeff Kirsher bp->link_vars.line_speed);
33238203c4b6SYaniv Rosner bnx2x_release_phy_lock(bp);
3324adfc5217SJeff Kirsher }
3325adfc5217SJeff Kirsher
3326adfc5217SJeff Kirsher return 0;
3327adfc5217SJeff Kirsher }
3328adfc5217SJeff Kirsher
bnx2x_get_rss_flags(struct bnx2x * bp,struct ethtool_rxnfc * info)33295d317c6aSMerav Sicron static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
33305d317c6aSMerav Sicron {
33315d317c6aSMerav Sicron switch (info->flow_type) {
33325d317c6aSMerav Sicron case TCP_V4_FLOW:
33335d317c6aSMerav Sicron case TCP_V6_FLOW:
33345d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST |
33355d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3;
33365d317c6aSMerav Sicron break;
33375d317c6aSMerav Sicron case UDP_V4_FLOW:
33385d317c6aSMerav Sicron if (bp->rss_conf_obj.udp_rss_v4)
33395d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST |
33405d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3;
33415d317c6aSMerav Sicron else
33425d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST;
33435d317c6aSMerav Sicron break;
33445d317c6aSMerav Sicron case UDP_V6_FLOW:
33455d317c6aSMerav Sicron if (bp->rss_conf_obj.udp_rss_v6)
33465d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST |
33475d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3;
33485d317c6aSMerav Sicron else
33495d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST;
33505d317c6aSMerav Sicron break;
33515d317c6aSMerav Sicron case IPV4_FLOW:
33525d317c6aSMerav Sicron case IPV6_FLOW:
33535d317c6aSMerav Sicron info->data = RXH_IP_SRC | RXH_IP_DST;
33545d317c6aSMerav Sicron break;
33555d317c6aSMerav Sicron default:
33565d317c6aSMerav Sicron info->data = 0;
33575d317c6aSMerav Sicron break;
33585d317c6aSMerav Sicron }
33595d317c6aSMerav Sicron
33605d317c6aSMerav Sicron return 0;
33615d317c6aSMerav Sicron }
33625d317c6aSMerav Sicron
bnx2x_get_rxnfc(struct net_device * dev,struct ethtool_rxnfc * info,u32 * rules __always_unused)3363adfc5217SJeff Kirsher static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
3364815c7db5SBen Hutchings u32 *rules __always_unused)
3365adfc5217SJeff Kirsher {
3366adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
3367adfc5217SJeff Kirsher
3368adfc5217SJeff Kirsher switch (info->cmd) {
3369adfc5217SJeff Kirsher case ETHTOOL_GRXRINGS:
3370adfc5217SJeff Kirsher info->data = BNX2X_NUM_ETH_QUEUES(bp);
3371adfc5217SJeff Kirsher return 0;
33725d317c6aSMerav Sicron case ETHTOOL_GRXFH:
33735d317c6aSMerav Sicron return bnx2x_get_rss_flags(bp, info);
33745d317c6aSMerav Sicron default:
33755d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
33765d317c6aSMerav Sicron return -EOPNOTSUPP;
33775d317c6aSMerav Sicron }
33785d317c6aSMerav Sicron }
3379adfc5217SJeff Kirsher
bnx2x_set_rss_flags(struct bnx2x * bp,struct ethtool_rxnfc * info)33805d317c6aSMerav Sicron static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
33815d317c6aSMerav Sicron {
33825d317c6aSMerav Sicron int udp_rss_requested;
33835d317c6aSMerav Sicron
33845d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL,
33855d317c6aSMerav Sicron "Set rss flags command parameters: flow type = %d, data = %llu\n",
33865d317c6aSMerav Sicron info->flow_type, info->data);
33875d317c6aSMerav Sicron
33885d317c6aSMerav Sicron switch (info->flow_type) {
33895d317c6aSMerav Sicron case TCP_V4_FLOW:
33905d317c6aSMerav Sicron case TCP_V6_FLOW:
33915d317c6aSMerav Sicron /* For TCP only 4-tupple hash is supported */
33925d317c6aSMerav Sicron if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
33935d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
33945d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL,
33955d317c6aSMerav Sicron "Command parameters not supported\n");
33965d317c6aSMerav Sicron return -EINVAL;
33975d317c6aSMerav Sicron }
33982de67439SYuval Mintz return 0;
33995d317c6aSMerav Sicron
34005d317c6aSMerav Sicron case UDP_V4_FLOW:
34015d317c6aSMerav Sicron case UDP_V6_FLOW:
34025d317c6aSMerav Sicron /* For UDP either 2-tupple hash or 4-tupple hash is supported */
34035d317c6aSMerav Sicron if (info->data == (RXH_IP_SRC | RXH_IP_DST |
34045d317c6aSMerav Sicron RXH_L4_B_0_1 | RXH_L4_B_2_3))
34055d317c6aSMerav Sicron udp_rss_requested = 1;
34065d317c6aSMerav Sicron else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
34075d317c6aSMerav Sicron udp_rss_requested = 0;
34085d317c6aSMerav Sicron else
34095d317c6aSMerav Sicron return -EINVAL;
3410f9468e8dSYuval Mintz
3411f9468e8dSYuval Mintz if (CHIP_IS_E1x(bp) && udp_rss_requested) {
3412f9468e8dSYuval Mintz DP(BNX2X_MSG_ETHTOOL,
3413f9468e8dSYuval Mintz "57710, 57711 boards don't support RSS according to UDP 4-tuple\n");
3414f9468e8dSYuval Mintz return -EINVAL;
3415f9468e8dSYuval Mintz }
3416f9468e8dSYuval Mintz
34175d317c6aSMerav Sicron if ((info->flow_type == UDP_V4_FLOW) &&
34185d317c6aSMerav Sicron (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
34195d317c6aSMerav Sicron bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
34205d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL,
34215d317c6aSMerav Sicron "rss re-configured, UDP 4-tupple %s\n",
34225d317c6aSMerav Sicron udp_rss_requested ? "enabled" : "disabled");
3423ae2dcb28SSudarsana Reddy Kalluru if (bp->state == BNX2X_STATE_OPEN)
3424ae2dcb28SSudarsana Reddy Kalluru return bnx2x_rss(bp, &bp->rss_conf_obj, false,
3425ae2dcb28SSudarsana Reddy Kalluru true);
34265d317c6aSMerav Sicron } else if ((info->flow_type == UDP_V6_FLOW) &&
34275d317c6aSMerav Sicron (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
34285d317c6aSMerav Sicron bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
34295d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL,
34305d317c6aSMerav Sicron "rss re-configured, UDP 4-tupple %s\n",
34315d317c6aSMerav Sicron udp_rss_requested ? "enabled" : "disabled");
3432ae2dcb28SSudarsana Reddy Kalluru if (bp->state == BNX2X_STATE_OPEN)
3433ae2dcb28SSudarsana Reddy Kalluru return bnx2x_rss(bp, &bp->rss_conf_obj, false,
3434ae2dcb28SSudarsana Reddy Kalluru true);
34355d317c6aSMerav Sicron }
3436924d75abSYuval Mintz return 0;
3437924d75abSYuval Mintz
34385d317c6aSMerav Sicron case IPV4_FLOW:
34395d317c6aSMerav Sicron case IPV6_FLOW:
34405d317c6aSMerav Sicron /* For IP only 2-tupple hash is supported */
34415d317c6aSMerav Sicron if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
34425d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL,
34435d317c6aSMerav Sicron "Command parameters not supported\n");
34445d317c6aSMerav Sicron return -EINVAL;
34455d317c6aSMerav Sicron }
3446924d75abSYuval Mintz return 0;
3447924d75abSYuval Mintz
34485d317c6aSMerav Sicron case SCTP_V4_FLOW:
34495d317c6aSMerav Sicron case AH_ESP_V4_FLOW:
34505d317c6aSMerav Sicron case AH_V4_FLOW:
34515d317c6aSMerav Sicron case ESP_V4_FLOW:
34525d317c6aSMerav Sicron case SCTP_V6_FLOW:
34535d317c6aSMerav Sicron case AH_ESP_V6_FLOW:
34545d317c6aSMerav Sicron case AH_V6_FLOW:
34555d317c6aSMerav Sicron case ESP_V6_FLOW:
34565d317c6aSMerav Sicron case IP_USER_FLOW:
34575d317c6aSMerav Sicron case ETHER_FLOW:
34585d317c6aSMerav Sicron /* RSS is not supported for these protocols */
34595d317c6aSMerav Sicron if (info->data) {
34605d317c6aSMerav Sicron DP(BNX2X_MSG_ETHTOOL,
34615d317c6aSMerav Sicron "Command parameters not supported\n");
34625d317c6aSMerav Sicron return -EINVAL;
34635d317c6aSMerav Sicron }
3464924d75abSYuval Mintz return 0;
3465924d75abSYuval Mintz
34665d317c6aSMerav Sicron default:
34675d317c6aSMerav Sicron return -EINVAL;
34685d317c6aSMerav Sicron }
34695d317c6aSMerav Sicron }
34705d317c6aSMerav Sicron
bnx2x_set_rxnfc(struct net_device * dev,struct ethtool_rxnfc * info)34715d317c6aSMerav Sicron static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
34725d317c6aSMerav Sicron {
34735d317c6aSMerav Sicron struct bnx2x *bp = netdev_priv(dev);
34745d317c6aSMerav Sicron
34755d317c6aSMerav Sicron switch (info->cmd) {
34765d317c6aSMerav Sicron case ETHTOOL_SRXFH:
34775d317c6aSMerav Sicron return bnx2x_set_rss_flags(bp, info);
3478adfc5217SJeff Kirsher default:
347951c1a580SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
3480adfc5217SJeff Kirsher return -EOPNOTSUPP;
3481adfc5217SJeff Kirsher }
3482adfc5217SJeff Kirsher }
3483adfc5217SJeff Kirsher
bnx2x_get_rxfh_indir_size(struct net_device * dev)34847850f63fSBen Hutchings static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
3485adfc5217SJeff Kirsher {
348696305234SDmitry Kravkov return T_ETH_INDIRECTION_TABLE_SIZE;
34877850f63fSBen Hutchings }
34887850f63fSBen Hutchings
bnx2x_get_rxfh(struct net_device * dev,u32 * indir,u8 * key,u8 * hfunc)3489892311f6SEyal Perry static int bnx2x_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
3490892311f6SEyal Perry u8 *hfunc)
34917850f63fSBen Hutchings {
34927850f63fSBen Hutchings struct bnx2x *bp = netdev_priv(dev);
3493adfc5217SJeff Kirsher u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
3494adfc5217SJeff Kirsher size_t i;
3495adfc5217SJeff Kirsher
3496892311f6SEyal Perry if (hfunc)
3497892311f6SEyal Perry *hfunc = ETH_RSS_HASH_TOP;
3498892311f6SEyal Perry if (!indir)
3499892311f6SEyal Perry return 0;
3500892311f6SEyal Perry
3501adfc5217SJeff Kirsher /* Get the current configuration of the RSS indirection table */
3502adfc5217SJeff Kirsher bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
3503adfc5217SJeff Kirsher
3504adfc5217SJeff Kirsher /*
3505adfc5217SJeff Kirsher * We can't use a memcpy() as an internal storage of an
3506adfc5217SJeff Kirsher * indirection table is a u8 array while indir->ring_index
3507adfc5217SJeff Kirsher * points to an array of u32.
3508adfc5217SJeff Kirsher *
3509adfc5217SJeff Kirsher * Indirection table contains the FW Client IDs, so we need to
3510adfc5217SJeff Kirsher * align the returned table to the Client ID of the leading RSS
3511adfc5217SJeff Kirsher * queue.
3512adfc5217SJeff Kirsher */
35137850f63fSBen Hutchings for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
35147850f63fSBen Hutchings indir[i] = ind_table[i] - bp->fp->cl_id;
3515adfc5217SJeff Kirsher
3516adfc5217SJeff Kirsher return 0;
3517adfc5217SJeff Kirsher }
3518adfc5217SJeff Kirsher
bnx2x_set_rxfh(struct net_device * dev,const u32 * indir,const u8 * key,const u8 hfunc)3519fe62d001SBen Hutchings static int bnx2x_set_rxfh(struct net_device *dev, const u32 *indir,
3520892311f6SEyal Perry const u8 *key, const u8 hfunc)
3521adfc5217SJeff Kirsher {
3522adfc5217SJeff Kirsher struct bnx2x *bp = netdev_priv(dev);
3523adfc5217SJeff Kirsher size_t i;
3524adfc5217SJeff Kirsher
3525892311f6SEyal Perry /* We require at least one supported parameter to be changed and no
3526892311f6SEyal Perry * change in any of the unsupported parameters
3527892311f6SEyal Perry */
3528892311f6SEyal Perry if (key ||
3529892311f6SEyal Perry (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
3530892311f6SEyal Perry return -EOPNOTSUPP;
3531892311f6SEyal Perry
3532892311f6SEyal Perry if (!indir)
3533892311f6SEyal Perry return 0;
3534892311f6SEyal Perry
3535adfc5217SJeff Kirsher for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
3536adfc5217SJeff Kirsher /*
3537fe62d001SBen Hutchings * The same as in bnx2x_get_rxfh: we can't use a memcpy()
3538adfc5217SJeff Kirsher * as an internal storage of an indirection table is a u8 array
3539adfc5217SJeff Kirsher * while indir->ring_index points to an array of u32.
3540adfc5217SJeff Kirsher *
3541adfc5217SJeff Kirsher * Indirection table contains the FW Client IDs, so we need to
3542adfc5217SJeff Kirsher * align the received table to the Client ID of the leading RSS
3543adfc5217SJeff Kirsher * queue
3544adfc5217SJeff Kirsher */
35455d317c6aSMerav Sicron bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
3546adfc5217SJeff Kirsher }
3547adfc5217SJeff Kirsher
3548ae2dcb28SSudarsana Reddy Kalluru if (bp->state == BNX2X_STATE_OPEN)
35495d317c6aSMerav Sicron return bnx2x_config_rss_eth(bp, false);
3550ae2dcb28SSudarsana Reddy Kalluru
3551ae2dcb28SSudarsana Reddy Kalluru return 0;
3552adfc5217SJeff Kirsher }
3553adfc5217SJeff Kirsher
35540e8d2ec5SMerav Sicron /**
35550e8d2ec5SMerav Sicron * bnx2x_get_channels - gets the number of RSS queues.
35560e8d2ec5SMerav Sicron *
35570e8d2ec5SMerav Sicron * @dev: net device
35580e8d2ec5SMerav Sicron * @channels: returns the number of max / current queues
35590e8d2ec5SMerav Sicron */
bnx2x_get_channels(struct net_device * dev,struct ethtool_channels * channels)35600e8d2ec5SMerav Sicron static void bnx2x_get_channels(struct net_device *dev,
35610e8d2ec5SMerav Sicron struct ethtool_channels *channels)
35620e8d2ec5SMerav Sicron {
35630e8d2ec5SMerav Sicron struct bnx2x *bp = netdev_priv(dev);
35640e8d2ec5SMerav Sicron
35650e8d2ec5SMerav Sicron channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
35660e8d2ec5SMerav Sicron channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
35670e8d2ec5SMerav Sicron }
35680e8d2ec5SMerav Sicron
35690e8d2ec5SMerav Sicron /**
35700e8d2ec5SMerav Sicron * bnx2x_change_num_queues - change the number of RSS queues.
35710e8d2ec5SMerav Sicron *
35720e8d2ec5SMerav Sicron * @bp: bnx2x private structure
3573d0ea5cbdSJesse Brandeburg * @num_rss: rss count
35740e8d2ec5SMerav Sicron *
35750e8d2ec5SMerav Sicron * Re-configure interrupt mode to get the new number of MSI-X
35760e8d2ec5SMerav Sicron * vectors and re-add NAPI objects.
35770e8d2ec5SMerav Sicron */
bnx2x_change_num_queues(struct bnx2x * bp,int num_rss)35780e8d2ec5SMerav Sicron static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
35790e8d2ec5SMerav Sicron {
35800e8d2ec5SMerav Sicron bnx2x_disable_msi(bp);
358155c11941SMerav Sicron bp->num_ethernet_queues = num_rss;
358255c11941SMerav Sicron bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
358355c11941SMerav Sicron BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
35840e8d2ec5SMerav Sicron bnx2x_set_int_mode(bp);
35850e8d2ec5SMerav Sicron }
35860e8d2ec5SMerav Sicron
35870e8d2ec5SMerav Sicron /**
35880e8d2ec5SMerav Sicron * bnx2x_set_channels - sets the number of RSS queues.
35890e8d2ec5SMerav Sicron *
35900e8d2ec5SMerav Sicron * @dev: net device
35910e8d2ec5SMerav Sicron * @channels: includes the number of queues requested
35920e8d2ec5SMerav Sicron */
bnx2x_set_channels(struct net_device * dev,struct ethtool_channels * channels)35930e8d2ec5SMerav Sicron static int bnx2x_set_channels(struct net_device *dev,
35940e8d2ec5SMerav Sicron struct ethtool_channels *channels)
35950e8d2ec5SMerav Sicron {
35960e8d2ec5SMerav Sicron struct bnx2x *bp = netdev_priv(dev);
35970e8d2ec5SMerav Sicron
35980e8d2ec5SMerav Sicron DP(BNX2X_MSG_ETHTOOL,
35990e8d2ec5SMerav Sicron "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
36000e8d2ec5SMerav Sicron channels->rx_count, channels->tx_count, channels->other_count,
36010e8d2ec5SMerav Sicron channels->combined_count);
36020e8d2ec5SMerav Sicron
3603909d9faaSYuval Mintz if (pci_num_vf(bp->pdev)) {
3604909d9faaSYuval Mintz DP(BNX2X_MSG_IOV, "VFs are enabled, can not set channels\n");
3605909d9faaSYuval Mintz return -EPERM;
3606909d9faaSYuval Mintz }
3607909d9faaSYuval Mintz
36080e8d2ec5SMerav Sicron /* We don't support separate rx / tx channels.
36090e8d2ec5SMerav Sicron * We don't allow setting 'other' channels.
36100e8d2ec5SMerav Sicron */
36110e8d2ec5SMerav Sicron if (channels->rx_count || channels->tx_count || channels->other_count
36120e8d2ec5SMerav Sicron || (channels->combined_count == 0) ||
36130e8d2ec5SMerav Sicron (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
36140e8d2ec5SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
36150e8d2ec5SMerav Sicron return -EINVAL;
36160e8d2ec5SMerav Sicron }
36170e8d2ec5SMerav Sicron
36180e8d2ec5SMerav Sicron /* Check if there was a change in the active parameters */
36190e8d2ec5SMerav Sicron if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
36200e8d2ec5SMerav Sicron DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
36210e8d2ec5SMerav Sicron return 0;
36220e8d2ec5SMerav Sicron }
36230e8d2ec5SMerav Sicron
36240e8d2ec5SMerav Sicron /* Set the requested number of queues in bp context.
36250e8d2ec5SMerav Sicron * Note that the actual number of queues created during load may be
36260e8d2ec5SMerav Sicron * less than requested if memory is low.
36270e8d2ec5SMerav Sicron */
36280e8d2ec5SMerav Sicron if (unlikely(!netif_running(dev))) {
36290e8d2ec5SMerav Sicron bnx2x_change_num_queues(bp, channels->combined_count);
36300e8d2ec5SMerav Sicron return 0;
36310e8d2ec5SMerav Sicron }
36325d07d868SYuval Mintz bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
36330e8d2ec5SMerav Sicron bnx2x_change_num_queues(bp, channels->combined_count);
36340e8d2ec5SMerav Sicron return bnx2x_nic_load(bp, LOAD_NORMAL);
36350e8d2ec5SMerav Sicron }
36360e8d2ec5SMerav Sicron
bnx2x_get_ts_info(struct net_device * dev,struct ethtool_ts_info * info)3637eeed018cSMichal Kalderon static int bnx2x_get_ts_info(struct net_device *dev,
3638eeed018cSMichal Kalderon struct ethtool_ts_info *info)
3639eeed018cSMichal Kalderon {
3640eeed018cSMichal Kalderon struct bnx2x *bp = netdev_priv(dev);
3641eeed018cSMichal Kalderon
3642eeed018cSMichal Kalderon if (bp->flags & PTP_SUPPORTED) {
3643eeed018cSMichal Kalderon info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
3644eeed018cSMichal Kalderon SOF_TIMESTAMPING_RX_SOFTWARE |
3645eeed018cSMichal Kalderon SOF_TIMESTAMPING_SOFTWARE |
3646eeed018cSMichal Kalderon SOF_TIMESTAMPING_TX_HARDWARE |
3647eeed018cSMichal Kalderon SOF_TIMESTAMPING_RX_HARDWARE |
3648eeed018cSMichal Kalderon SOF_TIMESTAMPING_RAW_HARDWARE;
3649eeed018cSMichal Kalderon
3650eeed018cSMichal Kalderon if (bp->ptp_clock)
3651eeed018cSMichal Kalderon info->phc_index = ptp_clock_index(bp->ptp_clock);
3652eeed018cSMichal Kalderon else
3653eeed018cSMichal Kalderon info->phc_index = -1;
3654eeed018cSMichal Kalderon
3655eeed018cSMichal Kalderon info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
3656eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
3657eeed018cSMichal Kalderon (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
3658dd3950c6SJacob Keller (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
3659eeed018cSMichal Kalderon
3660eeed018cSMichal Kalderon info->tx_types = (1 << HWTSTAMP_TX_OFF)|(1 << HWTSTAMP_TX_ON);
3661eeed018cSMichal Kalderon
3662eeed018cSMichal Kalderon return 0;
3663eeed018cSMichal Kalderon }
3664eeed018cSMichal Kalderon
3665eeed018cSMichal Kalderon return ethtool_op_get_ts_info(dev, info);
3666eeed018cSMichal Kalderon }
3667eeed018cSMichal Kalderon
3668adfc5217SJeff Kirsher static const struct ethtool_ops bnx2x_ethtool_ops = {
3669a0dadb33SJakub Kicinski .supported_coalesce_params = ETHTOOL_COALESCE_USECS,
3670adfc5217SJeff Kirsher .get_drvinfo = bnx2x_get_drvinfo,
3671adfc5217SJeff Kirsher .get_regs_len = bnx2x_get_regs_len,
3672adfc5217SJeff Kirsher .get_regs = bnx2x_get_regs,
367307ba6af4SMiriam Shitrit .get_dump_flag = bnx2x_get_dump_flag,
367407ba6af4SMiriam Shitrit .get_dump_data = bnx2x_get_dump_data,
367507ba6af4SMiriam Shitrit .set_dump = bnx2x_set_dump,
3676adfc5217SJeff Kirsher .get_wol = bnx2x_get_wol,
3677adfc5217SJeff Kirsher .set_wol = bnx2x_set_wol,
3678adfc5217SJeff Kirsher .get_msglevel = bnx2x_get_msglevel,
3679adfc5217SJeff Kirsher .set_msglevel = bnx2x_set_msglevel,
3680adfc5217SJeff Kirsher .nway_reset = bnx2x_nway_reset,
3681adfc5217SJeff Kirsher .get_link = bnx2x_get_link,
3682adfc5217SJeff Kirsher .get_eeprom_len = bnx2x_get_eeprom_len,
3683adfc5217SJeff Kirsher .get_eeprom = bnx2x_get_eeprom,
3684adfc5217SJeff Kirsher .set_eeprom = bnx2x_set_eeprom,
3685adfc5217SJeff Kirsher .get_coalesce = bnx2x_get_coalesce,
3686adfc5217SJeff Kirsher .set_coalesce = bnx2x_set_coalesce,
3687adfc5217SJeff Kirsher .get_ringparam = bnx2x_get_ringparam,
3688adfc5217SJeff Kirsher .set_ringparam = bnx2x_set_ringparam,
3689adfc5217SJeff Kirsher .get_pauseparam = bnx2x_get_pauseparam,
3690adfc5217SJeff Kirsher .set_pauseparam = bnx2x_set_pauseparam,
3691adfc5217SJeff Kirsher .self_test = bnx2x_self_test,
3692adfc5217SJeff Kirsher .get_sset_count = bnx2x_get_sset_count,
36933521b419SYuval Mintz .get_priv_flags = bnx2x_get_private_flags,
3694adfc5217SJeff Kirsher .get_strings = bnx2x_get_strings,
3695adfc5217SJeff Kirsher .set_phys_id = bnx2x_set_phys_id,
3696adfc5217SJeff Kirsher .get_ethtool_stats = bnx2x_get_ethtool_stats,
3697adfc5217SJeff Kirsher .get_rxnfc = bnx2x_get_rxnfc,
36985d317c6aSMerav Sicron .set_rxnfc = bnx2x_set_rxnfc,
36997850f63fSBen Hutchings .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
3700fe62d001SBen Hutchings .get_rxfh = bnx2x_get_rxfh,
3701fe62d001SBen Hutchings .set_rxfh = bnx2x_set_rxfh,
37020e8d2ec5SMerav Sicron .get_channels = bnx2x_get_channels,
37030e8d2ec5SMerav Sicron .set_channels = bnx2x_set_channels,
370424ea818eSYuval Mintz .get_module_info = bnx2x_get_module_info,
370524ea818eSYuval Mintz .get_module_eeprom = bnx2x_get_module_eeprom,
3706e9939c80SYuval Mintz .get_eee = bnx2x_get_eee,
3707e9939c80SYuval Mintz .set_eee = bnx2x_set_eee,
3708eeed018cSMichal Kalderon .get_ts_info = bnx2x_get_ts_info,
37098b86b2c1SPhilippe Reynes .get_link_ksettings = bnx2x_get_link_ksettings,
37108b86b2c1SPhilippe Reynes .set_link_ksettings = bnx2x_set_link_ksettings,
3711adfc5217SJeff Kirsher };
3712adfc5217SJeff Kirsher
3713005a07baSAriel Elior static const struct ethtool_ops bnx2x_vf_ethtool_ops = {
3714005a07baSAriel Elior .get_drvinfo = bnx2x_get_drvinfo,
3715005a07baSAriel Elior .get_msglevel = bnx2x_get_msglevel,
3716005a07baSAriel Elior .set_msglevel = bnx2x_set_msglevel,
3717005a07baSAriel Elior .get_link = bnx2x_get_link,
3718005a07baSAriel Elior .get_coalesce = bnx2x_get_coalesce,
3719005a07baSAriel Elior .get_ringparam = bnx2x_get_ringparam,
3720005a07baSAriel Elior .set_ringparam = bnx2x_set_ringparam,
3721005a07baSAriel Elior .get_sset_count = bnx2x_get_sset_count,
3722005a07baSAriel Elior .get_strings = bnx2x_get_strings,
3723005a07baSAriel Elior .get_ethtool_stats = bnx2x_get_ethtool_stats,
3724005a07baSAriel Elior .get_rxnfc = bnx2x_get_rxnfc,
3725005a07baSAriel Elior .set_rxnfc = bnx2x_set_rxnfc,
3726005a07baSAriel Elior .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
3727fe62d001SBen Hutchings .get_rxfh = bnx2x_get_rxfh,
3728fe62d001SBen Hutchings .set_rxfh = bnx2x_set_rxfh,
3729005a07baSAriel Elior .get_channels = bnx2x_get_channels,
3730005a07baSAriel Elior .set_channels = bnx2x_set_channels,
37318b86b2c1SPhilippe Reynes .get_link_ksettings = bnx2x_get_vf_link_ksettings,
3732005a07baSAriel Elior };
3733005a07baSAriel Elior
bnx2x_set_ethtool_ops(struct bnx2x * bp,struct net_device * netdev)3734005a07baSAriel Elior void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev)
3735adfc5217SJeff Kirsher {
37367ad24ea4SWilfried Klaebe netdev->ethtool_ops = (IS_PF(bp)) ?
37377ad24ea4SWilfried Klaebe &bnx2x_ethtool_ops : &bnx2x_vf_ethtool_ops;
3738adfc5217SJeff Kirsher }
3739