xref: /openbmc/linux/drivers/net/ethernet/broadcom/bnx2x/bnx2x.h (revision aa1262b3876ec5249ff464618a7dcd46b3ca54e2)
1 /* bnx2x.h: Broadcom Everest network driver.
2  *
3  * Copyright (c) 2007-2013 Broadcom Corporation
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation.
8  *
9  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10  * Written by: Eliezer Tamir
11  * Based on code from Michael Chan's bnx2 driver
12  */
13 
14 #ifndef BNX2X_H
15 #define BNX2X_H
16 
17 #include <linux/pci.h>
18 #include <linux/netdevice.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/types.h>
21 #include <linux/pci_regs.h>
22 
23 /* compilation time flags */
24 
25 /* define this to make the driver freeze on error to allow getting debug info
26  * (you will need to reboot afterwards) */
27 /* #define BNX2X_STOP_ON_ERROR */
28 
29 #define DRV_MODULE_VERSION      "1.78.02-0"
30 #define DRV_MODULE_RELDATE      "2013/01/14"
31 #define BNX2X_BC_VER            0x040200
32 
33 #if defined(CONFIG_DCB)
34 #define BCM_DCBNL
35 #endif
36 
37 
38 #include "bnx2x_hsi.h"
39 
40 #include "../cnic_if.h"
41 
42 
43 #define BNX2X_MIN_MSIX_VEC_CNT(bp)		((bp)->min_msix_vec_cnt)
44 
45 #include <linux/mdio.h>
46 
47 #include "bnx2x_reg.h"
48 #include "bnx2x_fw_defs.h"
49 #include "bnx2x_mfw_req.h"
50 #include "bnx2x_link.h"
51 #include "bnx2x_sp.h"
52 #include "bnx2x_dcb.h"
53 #include "bnx2x_stats.h"
54 #include "bnx2x_vfpf.h"
55 
56 enum bnx2x_int_mode {
57 	BNX2X_INT_MODE_MSIX,
58 	BNX2X_INT_MODE_INTX,
59 	BNX2X_INT_MODE_MSI
60 };
61 
62 /* error/debug prints */
63 
64 #define DRV_MODULE_NAME		"bnx2x"
65 
66 /* for messages that are currently off */
67 #define BNX2X_MSG_OFF			0x0
68 #define BNX2X_MSG_MCP			0x0010000 /* was: NETIF_MSG_HW */
69 #define BNX2X_MSG_STATS			0x0020000 /* was: NETIF_MSG_TIMER */
70 #define BNX2X_MSG_NVM			0x0040000 /* was: NETIF_MSG_HW */
71 #define BNX2X_MSG_DMAE			0x0080000 /* was: NETIF_MSG_HW */
72 #define BNX2X_MSG_SP			0x0100000 /* was: NETIF_MSG_INTR */
73 #define BNX2X_MSG_FP			0x0200000 /* was: NETIF_MSG_INTR */
74 #define BNX2X_MSG_IOV			0x0800000
75 #define BNX2X_MSG_IDLE			0x2000000 /* used for idle check*/
76 #define BNX2X_MSG_ETHTOOL		0x4000000
77 #define BNX2X_MSG_DCB			0x8000000
78 
79 /* regular debug print */
80 #define DP(__mask, fmt, ...)					\
81 do {								\
82 	if (unlikely(bp->msg_enable & (__mask)))		\
83 		pr_notice("[%s:%d(%s)]" fmt,			\
84 			  __func__, __LINE__,			\
85 			  bp->dev ? (bp->dev->name) : "?",	\
86 			  ##__VA_ARGS__);			\
87 } while (0)
88 
89 #define DP_CONT(__mask, fmt, ...)				\
90 do {								\
91 	if (unlikely(bp->msg_enable & (__mask)))		\
92 		pr_cont(fmt, ##__VA_ARGS__);			\
93 } while (0)
94 
95 /* errors debug print */
96 #define BNX2X_DBG_ERR(fmt, ...)					\
97 do {								\
98 	if (unlikely(netif_msg_probe(bp)))			\
99 		pr_err("[%s:%d(%s)]" fmt,			\
100 		       __func__, __LINE__,			\
101 		       bp->dev ? (bp->dev->name) : "?",		\
102 		       ##__VA_ARGS__);				\
103 } while (0)
104 
105 /* for errors (never masked) */
106 #define BNX2X_ERR(fmt, ...)					\
107 do {								\
108 	pr_err("[%s:%d(%s)]" fmt,				\
109 	       __func__, __LINE__,				\
110 	       bp->dev ? (bp->dev->name) : "?",			\
111 	       ##__VA_ARGS__);					\
112 } while (0)
113 
114 #define BNX2X_ERROR(fmt, ...)					\
115 	pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
116 
117 
118 /* before we have a dev->name use dev_info() */
119 #define BNX2X_DEV_INFO(fmt, ...)				 \
120 do {								 \
121 	if (unlikely(netif_msg_probe(bp)))			 \
122 		dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__);	 \
123 } while (0)
124 
125 /* Error handling */
126 void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
127 #ifdef BNX2X_STOP_ON_ERROR
128 #define bnx2x_panic()				\
129 do {						\
130 	bp->panic = 1;				\
131 	BNX2X_ERR("driver assert\n");		\
132 	bnx2x_panic_dump(bp, true);		\
133 } while (0)
134 #else
135 #define bnx2x_panic()				\
136 do {						\
137 	bp->panic = 1;				\
138 	BNX2X_ERR("driver assert\n");		\
139 	bnx2x_panic_dump(bp, false);		\
140 } while (0)
141 #endif
142 
143 #define bnx2x_mc_addr(ha)      ((ha)->addr)
144 #define bnx2x_uc_addr(ha)      ((ha)->addr)
145 
146 #define U64_LO(x)			((u32)(((u64)(x)) & 0xffffffff))
147 #define U64_HI(x)			((u32)(((u64)(x)) >> 32))
148 #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
149 
150 
151 #define REG_ADDR(bp, offset)		((bp->regview) + (offset))
152 
153 #define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
154 #define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
155 #define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
156 
157 #define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
158 #define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
159 #define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
160 
161 #define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
162 #define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
163 
164 #define REG_RD_DMAE(bp, offset, valp, len32) \
165 	do { \
166 		bnx2x_read_dmae(bp, offset, len32);\
167 		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
168 	} while (0)
169 
170 #define REG_WR_DMAE(bp, offset, valp, len32) \
171 	do { \
172 		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
173 		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
174 				 offset, len32); \
175 	} while (0)
176 
177 #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
178 	REG_WR_DMAE(bp, offset, valp, len32)
179 
180 #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
181 	do { \
182 		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
183 		bnx2x_write_big_buf_wb(bp, addr, len32); \
184 	} while (0)
185 
186 #define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
187 					 offsetof(struct shmem_region, field))
188 #define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
189 #define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
190 
191 #define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
192 					 offsetof(struct shmem2_region, field))
193 #define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
194 #define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
195 #define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
196 					 offsetof(struct mf_cfg, field))
197 #define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
198 					 offsetof(struct mf2_cfg, field))
199 
200 #define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
201 #define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
202 					       MF_CFG_ADDR(bp, field), (val))
203 #define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
204 
205 #define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
206 					 (SHMEM2_RD((bp), size) >	\
207 					 offsetof(struct shmem2_region, field)))
208 
209 #define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
210 #define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
211 
212 /* SP SB indices */
213 
214 /* General SP events - stats query, cfc delete, etc  */
215 #define HC_SP_INDEX_ETH_DEF_CONS		3
216 
217 /* EQ completions */
218 #define HC_SP_INDEX_EQ_CONS			7
219 
220 /* FCoE L2 connection completions */
221 #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
222 #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
223 /* iSCSI L2 */
224 #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
225 #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1
226 
227 /* Special clients parameters */
228 
229 /* SB indices */
230 /* FCoE L2 */
231 #define BNX2X_FCOE_L2_RX_INDEX \
232 	(&bp->def_status_blk->sp_sb.\
233 	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
234 
235 #define BNX2X_FCOE_L2_TX_INDEX \
236 	(&bp->def_status_blk->sp_sb.\
237 	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
238 
239 /**
240  *  CIDs and CLIDs:
241  *  CLIDs below is a CLID for func 0, then the CLID for other
242  *  functions will be calculated by the formula:
243  *
244  *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
245  *
246  */
247 enum {
248 	BNX2X_ISCSI_ETH_CL_ID_IDX,
249 	BNX2X_FCOE_ETH_CL_ID_IDX,
250 	BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
251 };
252 
253 #define BNX2X_CNIC_START_ETH_CID(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
254 					 (bp)->max_cos)
255 	/* iSCSI L2 */
256 #define	BNX2X_ISCSI_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp))
257 	/* FCoE L2 */
258 #define	BNX2X_FCOE_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp) + 1)
259 
260 #define CNIC_SUPPORT(bp)		((bp)->cnic_support)
261 #define CNIC_ENABLED(bp)		((bp)->cnic_enabled)
262 #define CNIC_LOADED(bp)			((bp)->cnic_loaded)
263 #define FCOE_INIT(bp)			((bp)->fcoe_init)
264 
265 #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
266 	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
267 
268 #define SM_RX_ID			0
269 #define SM_TX_ID			1
270 
271 /* defines for multiple tx priority indices */
272 #define FIRST_TX_ONLY_COS_INDEX		1
273 #define FIRST_TX_COS_INDEX		0
274 
275 /* rules for calculating the cids of tx-only connections */
276 #define CID_TO_FP(cid, bp)		((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
277 #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
278 				(cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
279 
280 /* fp index inside class of service range */
281 #define FP_COS_TO_TXQ(fp, cos, bp) \
282 			((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
283 
284 /* Indexes for transmission queues array:
285  * txdata for RSS i CoS j is at location i + (j * num of RSS)
286  * txdata for FCoE (if exist) is at location max cos * num of RSS
287  * txdata for FWD (if exist) is one location after FCoE
288  * txdata for OOO (if exist) is one location after FWD
289  */
290 enum {
291 	FCOE_TXQ_IDX_OFFSET,
292 	FWD_TXQ_IDX_OFFSET,
293 	OOO_TXQ_IDX_OFFSET,
294 };
295 #define MAX_ETH_TXQ_IDX(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
296 #define FCOE_TXQ_IDX(bp)	(MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
297 
298 /* fast path */
299 /*
300  * This driver uses new build_skb() API :
301  * RX ring buffer contains pointer to kmalloc() data only,
302  * skb are built only after Hardware filled the frame.
303  */
304 struct sw_rx_bd {
305 	u8		*data;
306 	DEFINE_DMA_UNMAP_ADDR(mapping);
307 };
308 
309 struct sw_tx_bd {
310 	struct sk_buff	*skb;
311 	u16		first_bd;
312 	u8		flags;
313 /* Set on the first BD descriptor when there is a split BD */
314 #define BNX2X_TSO_SPLIT_BD		(1<<0)
315 };
316 
317 struct sw_rx_page {
318 	struct page	*page;
319 	DEFINE_DMA_UNMAP_ADDR(mapping);
320 };
321 
322 union db_prod {
323 	struct doorbell_set_prod data;
324 	u32		raw;
325 };
326 
327 /* dropless fc FW/HW related params */
328 #define BRB_SIZE(bp)		(CHIP_IS_E3(bp) ? 1024 : 512)
329 #define MAX_AGG_QS(bp)		(CHIP_IS_E1(bp) ? \
330 					ETH_MAX_AGGREGATION_QUEUES_E1 :\
331 					ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
332 #define FW_DROP_LEVEL(bp)	(3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
333 #define FW_PREFETCH_CNT		16
334 #define DROPLESS_FC_HEADROOM	100
335 
336 /* MC hsi */
337 #define BCM_PAGE_SHIFT		12
338 #define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
339 #define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
340 #define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
341 
342 #define PAGES_PER_SGE_SHIFT	0
343 #define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
344 #define SGE_PAGE_SIZE		PAGE_SIZE
345 #define SGE_PAGE_SHIFT		PAGE_SHIFT
346 #define SGE_PAGE_ALIGN(addr)	PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
347 #define SGE_PAGES		(SGE_PAGE_SIZE * PAGES_PER_SGE)
348 #define TPA_AGG_SIZE		min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
349 					    SGE_PAGES), 0xffff)
350 
351 /* SGE ring related macros */
352 #define NUM_RX_SGE_PAGES	2
353 #define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
354 #define NEXT_PAGE_SGE_DESC_CNT	2
355 #define MAX_RX_SGE_CNT		(RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
356 /* RX_SGE_CNT is promised to be a power of 2 */
357 #define RX_SGE_MASK		(RX_SGE_CNT - 1)
358 #define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
359 #define MAX_RX_SGE		(NUM_RX_SGE - 1)
360 #define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
361 				  (MAX_RX_SGE_CNT - 1)) ? \
362 					(x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
363 					(x) + 1)
364 #define RX_SGE(x)		((x) & MAX_RX_SGE)
365 
366 /*
367  * Number of required  SGEs is the sum of two:
368  * 1. Number of possible opened aggregations (next packet for
369  *    these aggregations will probably consume SGE immidiatelly)
370  * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
371  *    after placement on BD for new TPA aggregation)
372  *
373  * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
374  */
375 #define NUM_SGE_REQ		(MAX_AGG_QS(bp) + \
376 					(BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
377 #define NUM_SGE_PG_REQ		((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
378 						MAX_RX_SGE_CNT)
379 #define SGE_TH_LO(bp)		(NUM_SGE_REQ + \
380 				 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
381 #define SGE_TH_HI(bp)		(SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
382 
383 /* Manipulate a bit vector defined as an array of u64 */
384 
385 /* Number of bits in one sge_mask array element */
386 #define BIT_VEC64_ELEM_SZ		64
387 #define BIT_VEC64_ELEM_SHIFT		6
388 #define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)
389 
390 
391 #define __BIT_VEC64_SET_BIT(el, bit) \
392 	do { \
393 		el = ((el) | ((u64)0x1 << (bit))); \
394 	} while (0)
395 
396 #define __BIT_VEC64_CLEAR_BIT(el, bit) \
397 	do { \
398 		el = ((el) & (~((u64)0x1 << (bit)))); \
399 	} while (0)
400 
401 
402 #define BIT_VEC64_SET_BIT(vec64, idx) \
403 	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
404 			   (idx) & BIT_VEC64_ELEM_MASK)
405 
406 #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
407 	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
408 			     (idx) & BIT_VEC64_ELEM_MASK)
409 
410 #define BIT_VEC64_TEST_BIT(vec64, idx) \
411 	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
412 	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
413 
414 /* Creates a bitmask of all ones in less significant bits.
415    idx - index of the most significant bit in the created mask */
416 #define BIT_VEC64_ONES_MASK(idx) \
417 		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
418 #define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))
419 
420 /*******************************************************/
421 
422 
423 
424 /* Number of u64 elements in SGE mask array */
425 #define RX_SGE_MASK_LEN			(NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
426 #define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
427 #define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)
428 
429 union host_hc_status_block {
430 	/* pointer to fp status block e1x */
431 	struct host_hc_status_block_e1x *e1x_sb;
432 	/* pointer to fp status block e2 */
433 	struct host_hc_status_block_e2  *e2_sb;
434 };
435 
436 struct bnx2x_agg_info {
437 	/*
438 	 * First aggregation buffer is a data buffer, the following - are pages.
439 	 * We will preallocate the data buffer for each aggregation when
440 	 * we open the interface and will replace the BD at the consumer
441 	 * with this one when we receive the TPA_START CQE in order to
442 	 * keep the Rx BD ring consistent.
443 	 */
444 	struct sw_rx_bd		first_buf;
445 	u8			tpa_state;
446 #define BNX2X_TPA_START			1
447 #define BNX2X_TPA_STOP			2
448 #define BNX2X_TPA_ERROR			3
449 	u8			placement_offset;
450 	u16			parsing_flags;
451 	u16			vlan_tag;
452 	u16			len_on_bd;
453 	u32			rxhash;
454 	bool			l4_rxhash;
455 	u16			gro_size;
456 	u16			full_page;
457 };
458 
459 #define Q_STATS_OFFSET32(stat_name) \
460 			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
461 
462 struct bnx2x_fp_txdata {
463 
464 	struct sw_tx_bd		*tx_buf_ring;
465 
466 	union eth_tx_bd_types	*tx_desc_ring;
467 	dma_addr_t		tx_desc_mapping;
468 
469 	u32			cid;
470 
471 	union db_prod		tx_db;
472 
473 	u16			tx_pkt_prod;
474 	u16			tx_pkt_cons;
475 	u16			tx_bd_prod;
476 	u16			tx_bd_cons;
477 
478 	unsigned long		tx_pkt;
479 
480 	__le16			*tx_cons_sb;
481 
482 	int			txq_index;
483 	struct bnx2x_fastpath	*parent_fp;
484 	int			tx_ring_size;
485 };
486 
487 enum bnx2x_tpa_mode_t {
488 	TPA_MODE_LRO,
489 	TPA_MODE_GRO
490 };
491 
492 struct bnx2x_fastpath {
493 	struct bnx2x		*bp; /* parent */
494 
495 #define BNX2X_NAPI_WEIGHT       128
496 	struct napi_struct	napi;
497 	union host_hc_status_block	status_blk;
498 	/* chip independed shortcuts into sb structure */
499 	__le16			*sb_index_values;
500 	__le16			*sb_running_index;
501 	/* chip independed shortcut into rx_prods_offset memory */
502 	u32			ustorm_rx_prods_offset;
503 
504 	u32			rx_buf_size;
505 	u32			rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
506 	dma_addr_t		status_blk_mapping;
507 
508 	enum bnx2x_tpa_mode_t	mode;
509 
510 	u8			max_cos; /* actual number of active tx coses */
511 	struct bnx2x_fp_txdata	*txdata_ptr[BNX2X_MULTI_TX_COS];
512 
513 	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
514 	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
515 
516 	struct eth_rx_bd	*rx_desc_ring;
517 	dma_addr_t		rx_desc_mapping;
518 
519 	union eth_rx_cqe	*rx_comp_ring;
520 	dma_addr_t		rx_comp_mapping;
521 
522 	/* SGE ring */
523 	struct eth_rx_sge	*rx_sge_ring;
524 	dma_addr_t		rx_sge_mapping;
525 
526 	u64			sge_mask[RX_SGE_MASK_LEN];
527 
528 	u32			cid;
529 
530 	__le16			fp_hc_idx;
531 
532 	u8			index;		/* number in fp array */
533 	u8			rx_queue;	/* index for skb_record */
534 	u8			cl_id;		/* eth client id */
535 	u8			cl_qzone_id;
536 	u8			fw_sb_id;	/* status block number in FW */
537 	u8			igu_sb_id;	/* status block number in HW */
538 
539 	u16			rx_bd_prod;
540 	u16			rx_bd_cons;
541 	u16			rx_comp_prod;
542 	u16			rx_comp_cons;
543 	u16			rx_sge_prod;
544 	/* The last maximal completed SGE */
545 	u16			last_max_sge;
546 	__le16			*rx_cons_sb;
547 	unsigned long		rx_pkt,
548 				rx_calls;
549 
550 	/* TPA related */
551 	struct bnx2x_agg_info	*tpa_info;
552 	u8			disable_tpa;
553 #ifdef BNX2X_STOP_ON_ERROR
554 	u64			tpa_queue_used;
555 #endif
556 	/* The size is calculated using the following:
557 	     sizeof name field from netdev structure +
558 	     4 ('-Xx-' string) +
559 	     4 (for the digits and to make it DWORD aligned) */
560 #define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
561 	char			name[FP_NAME_SIZE];
562 };
563 
564 #define bnx2x_fp(bp, nr, var)	((bp)->fp[(nr)].var)
565 #define bnx2x_sp_obj(bp, fp)	((bp)->sp_objs[(fp)->index])
566 #define bnx2x_fp_stats(bp, fp)	(&((bp)->fp_stats[(fp)->index]))
567 #define bnx2x_fp_qstats(bp, fp)	(&((bp)->fp_stats[(fp)->index].eth_q_stats))
568 
569 /* Use 2500 as a mini-jumbo MTU for FCoE */
570 #define BNX2X_FCOE_MINI_JUMBO_MTU	2500
571 
572 #define	FCOE_IDX_OFFSET		0
573 
574 #define FCOE_IDX(bp)		(BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
575 				 FCOE_IDX_OFFSET)
576 #define bnx2x_fcoe_fp(bp)	(&bp->fp[FCOE_IDX(bp)])
577 #define bnx2x_fcoe(bp, var)	(bnx2x_fcoe_fp(bp)->var)
578 #define bnx2x_fcoe_inner_sp_obj(bp)	(&bp->sp_objs[FCOE_IDX(bp)])
579 #define bnx2x_fcoe_sp_obj(bp, var)	(bnx2x_fcoe_inner_sp_obj(bp)->var)
580 #define bnx2x_fcoe_tx(bp, var)	(bnx2x_fcoe_fp(bp)-> \
581 						txdata_ptr[FIRST_TX_COS_INDEX] \
582 						->var)
583 
584 
585 #define IS_ETH_FP(fp)		((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
586 #define IS_FCOE_FP(fp)		((fp)->index == FCOE_IDX((fp)->bp))
587 #define IS_FCOE_IDX(idx)	((idx) == FCOE_IDX(bp))
588 
589 
590 /* MC hsi */
591 #define MAX_FETCH_BD		13	/* HW max BDs per packet */
592 #define RX_COPY_THRESH		92
593 
594 #define NUM_TX_RINGS		16
595 #define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
596 #define NEXT_PAGE_TX_DESC_CNT	1
597 #define MAX_TX_DESC_CNT		(TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
598 #define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
599 #define MAX_TX_BD		(NUM_TX_BD - 1)
600 #define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
601 #define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
602 				  (MAX_TX_DESC_CNT - 1)) ? \
603 					(x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
604 					(x) + 1)
605 #define TX_BD(x)		((x) & MAX_TX_BD)
606 #define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
607 
608 /* number of NEXT_PAGE descriptors may be required during placement */
609 #define NEXT_CNT_PER_TX_PKT(bds)	\
610 				(((bds) + MAX_TX_DESC_CNT - 1) / \
611 				 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
612 /* max BDs per tx packet w/o next_pages:
613  * START_BD		- describes packed
614  * START_BD(splitted)	- includes unpaged data segment for GSO
615  * PARSING_BD		- for TSO and CSUM data
616  * Frag BDs		- decribes pages for frags
617  */
618 #define BDS_PER_TX_PKT		3
619 #define MAX_BDS_PER_TX_PKT	(MAX_SKB_FRAGS + BDS_PER_TX_PKT)
620 /* max BDs per tx packet including next pages */
621 #define MAX_DESC_PER_TX_PKT	(MAX_BDS_PER_TX_PKT + \
622 				 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
623 
624 /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
625 #define NUM_RX_RINGS		8
626 #define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
627 #define NEXT_PAGE_RX_DESC_CNT	2
628 #define MAX_RX_DESC_CNT		(RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
629 #define RX_DESC_MASK		(RX_DESC_CNT - 1)
630 #define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
631 #define MAX_RX_BD		(NUM_RX_BD - 1)
632 #define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
633 
634 /* dropless fc calculations for BDs
635  *
636  * Number of BDs should as number of buffers in BRB:
637  * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
638  * "next" elements on each page
639  */
640 #define NUM_BD_REQ		BRB_SIZE(bp)
641 #define NUM_BD_PG_REQ		((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
642 					      MAX_RX_DESC_CNT)
643 #define BD_TH_LO(bp)		(NUM_BD_REQ + \
644 				 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
645 				 FW_DROP_LEVEL(bp))
646 #define BD_TH_HI(bp)		(BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
647 
648 #define MIN_RX_AVAIL		((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
649 
650 #define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
651 					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
652 					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
653 #define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
654 #define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
655 #define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
656 								MIN_RX_AVAIL))
657 
658 #define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
659 				  (MAX_RX_DESC_CNT - 1)) ? \
660 					(x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
661 					(x) + 1)
662 #define RX_BD(x)		((x) & MAX_RX_BD)
663 
664 /*
665  * As long as CQE is X times bigger than BD entry we have to allocate X times
666  * more pages for CQ ring in order to keep it balanced with BD ring
667  */
668 #define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
669 #define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
670 #define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
671 #define NEXT_PAGE_RCQ_DESC_CNT	1
672 #define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
673 #define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
674 #define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
675 #define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
676 #define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
677 				  (MAX_RCQ_DESC_CNT - 1)) ? \
678 					(x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
679 					(x) + 1)
680 #define RCQ_BD(x)		((x) & MAX_RCQ_BD)
681 
682 /* dropless fc calculations for RCQs
683  *
684  * Number of RCQs should be as number of buffers in BRB:
685  * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
686  * "next" elements on each page
687  */
688 #define NUM_RCQ_REQ		BRB_SIZE(bp)
689 #define NUM_RCQ_PG_REQ		((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
690 					      MAX_RCQ_DESC_CNT)
691 #define RCQ_TH_LO(bp)		(NUM_RCQ_REQ + \
692 				 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
693 				 FW_DROP_LEVEL(bp))
694 #define RCQ_TH_HI(bp)		(RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
695 
696 
697 /* This is needed for determining of last_max */
698 #define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
699 #define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
700 
701 
702 #define BNX2X_SWCID_SHIFT	17
703 #define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
704 
705 /* used on a CID received from the HW */
706 #define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
707 #define CQE_CMD(x)			(le32_to_cpu(x) >> \
708 					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
709 
710 #define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
711 						 le32_to_cpu((bd)->addr_lo))
712 #define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))
713 
714 #define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
715 #define BNX2X_DB_SHIFT			7	/* 128 bytes*/
716 #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
717 #error "Min DB doorbell stride is 8"
718 #endif
719 #define DPM_TRIGER_TYPE			0x40
720 #define DOORBELL(bp, cid, val) \
721 	do { \
722 		writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
723 		       DPM_TRIGER_TYPE); \
724 	} while (0)
725 
726 
727 /* TX CSUM helpers */
728 #define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
729 				 skb->csum_offset)
730 #define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
731 					  skb->csum_offset))
732 
733 #define pbd_tcp_flags(skb)	(ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
734 
735 #define XMIT_PLAIN			0
736 #define XMIT_CSUM_V4			0x1
737 #define XMIT_CSUM_V6			0x2
738 #define XMIT_CSUM_TCP			0x4
739 #define XMIT_GSO_V4			0x8
740 #define XMIT_GSO_V6			0x10
741 
742 #define XMIT_CSUM			(XMIT_CSUM_V4 | XMIT_CSUM_V6)
743 #define XMIT_GSO			(XMIT_GSO_V4 | XMIT_GSO_V6)
744 
745 
746 /* stuff added to make the code fit 80Col */
747 #define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
748 #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
749 #define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
750 #define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
751 #define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
752 
753 #define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
754 
755 #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
756 				(((le16_to_cpu(flags) & \
757 				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
758 				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
759 				 == PRS_FLAG_OVERETH_IPV4)
760 #define BNX2X_RX_SUM_FIX(cqe) \
761 	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
762 
763 
764 #define FP_USB_FUNC_OFF	\
765 			offsetof(struct cstorm_status_block_u, func)
766 #define FP_CSB_FUNC_OFF	\
767 			offsetof(struct cstorm_status_block_c, func)
768 
769 #define HC_INDEX_ETH_RX_CQ_CONS		1
770 
771 #define HC_INDEX_OOO_TX_CQ_CONS		4
772 
773 #define HC_INDEX_ETH_TX_CQ_CONS_COS0	5
774 
775 #define HC_INDEX_ETH_TX_CQ_CONS_COS1	6
776 
777 #define HC_INDEX_ETH_TX_CQ_CONS_COS2	7
778 
779 #define HC_INDEX_ETH_FIRST_TX_CQ_CONS	HC_INDEX_ETH_TX_CQ_CONS_COS0
780 
781 #define BNX2X_RX_SB_INDEX \
782 	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
783 
784 #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
785 
786 #define BNX2X_TX_SB_INDEX_COS0 \
787 	(&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
788 
789 /* end of fast path */
790 
791 /* common */
792 
793 struct bnx2x_common {
794 
795 	u32			chip_id;
796 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
797 #define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
798 
799 #define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
800 #define CHIP_NUM_57710			0x164e
801 #define CHIP_NUM_57711			0x164f
802 #define CHIP_NUM_57711E			0x1650
803 #define CHIP_NUM_57712			0x1662
804 #define CHIP_NUM_57712_MF		0x1663
805 #define CHIP_NUM_57712_VF		0x166f
806 #define CHIP_NUM_57713			0x1651
807 #define CHIP_NUM_57713E			0x1652
808 #define CHIP_NUM_57800			0x168a
809 #define CHIP_NUM_57800_MF		0x16a5
810 #define CHIP_NUM_57800_VF		0x16a9
811 #define CHIP_NUM_57810			0x168e
812 #define CHIP_NUM_57810_MF		0x16ae
813 #define CHIP_NUM_57810_VF		0x16af
814 #define CHIP_NUM_57811			0x163d
815 #define CHIP_NUM_57811_MF		0x163e
816 #define CHIP_NUM_57811_VF		0x163f
817 #define CHIP_NUM_57840_OBSOLETE		0x168d
818 #define CHIP_NUM_57840_MF_OBSOLETE	0x16ab
819 #define CHIP_NUM_57840_4_10		0x16a1
820 #define CHIP_NUM_57840_2_20		0x16a2
821 #define CHIP_NUM_57840_MF		0x16a4
822 #define CHIP_NUM_57840_VF		0x16ad
823 #define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
824 #define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
825 #define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
826 #define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
827 #define CHIP_IS_57712_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_VF)
828 #define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
829 #define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
830 #define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
831 #define CHIP_IS_57800_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_VF)
832 #define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
833 #define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
834 #define CHIP_IS_57810_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_VF)
835 #define CHIP_IS_57811(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811)
836 #define CHIP_IS_57811_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_MF)
837 #define CHIP_IS_57811_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_VF)
838 #define CHIP_IS_57840(bp)		\
839 		((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
840 		 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
841 		 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
842 #define CHIP_IS_57840_MF(bp)	((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
843 				 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
844 #define CHIP_IS_57840_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840_VF)
845 #define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
846 					 CHIP_IS_57711E(bp))
847 #define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
848 					 CHIP_IS_57712_MF(bp) || \
849 					 CHIP_IS_57712_VF(bp))
850 #define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
851 					 CHIP_IS_57800_MF(bp) || \
852 					 CHIP_IS_57800_VF(bp) || \
853 					 CHIP_IS_57810(bp) || \
854 					 CHIP_IS_57810_MF(bp) || \
855 					 CHIP_IS_57810_VF(bp) || \
856 					 CHIP_IS_57811(bp) || \
857 					 CHIP_IS_57811_MF(bp) || \
858 					 CHIP_IS_57811_VF(bp) || \
859 					 CHIP_IS_57840(bp) || \
860 					 CHIP_IS_57840_MF(bp) || \
861 					 CHIP_IS_57840_VF(bp))
862 #define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
863 #define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
864 #define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))
865 
866 #define CHIP_REV_SHIFT			12
867 #define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
868 #define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
869 #define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
870 #define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
871 /* assume maximum 5 revisions */
872 #define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
873 /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
874 #define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
875 					 !(CHIP_REV_VAL(bp) & 0x00001000))
876 /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
877 #define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
878 					 (CHIP_REV_VAL(bp) & 0x00001000))
879 
880 #define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
881 					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
882 
883 #define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
884 #define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
885 #define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
886 					   (CHIP_REV_SHIFT + 1)) \
887 						<< CHIP_REV_SHIFT)
888 #define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
889 						CHIP_REV_SIM(bp) :\
890 						CHIP_REV_VAL(bp))
891 #define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
892 					 (CHIP_REV(bp) == CHIP_REV_Bx))
893 #define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
894 					 (CHIP_REV(bp) == CHIP_REV_Ax))
895 /* This define is used in two main places:
896  * 1. In the early stages of nic_load, to know if to configrue Parser / Searcher
897  * to nic-only mode or to offload mode. Offload mode is configured if either the
898  * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
899  * registered for this port (which means that the user wants storage services).
900  * 2. During cnic-related load, to know if offload mode is already configured in
901  * the HW or needs to be configrued.
902  * Since the transition from nic-mode to offload-mode in HW causes traffic
903  * coruption, nic-mode is configured only in ports on which storage services
904  * where never requested.
905  */
906 #define CONFIGURE_NIC_MODE(bp)		(!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
907 
908 	int			flash_size;
909 #define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
910 #define BNX2X_NVRAM_TIMEOUT_COUNT		30000
911 #define BNX2X_NVRAM_PAGE_SIZE			256
912 
913 	u32			shmem_base;
914 	u32			shmem2_base;
915 	u32			mf_cfg_base;
916 	u32			mf2_cfg_base;
917 
918 	u32			hw_config;
919 
920 	u32			bc_ver;
921 
922 	u8			int_block;
923 #define INT_BLOCK_HC			0
924 #define INT_BLOCK_IGU			1
925 #define INT_BLOCK_MODE_NORMAL		0
926 #define INT_BLOCK_MODE_BW_COMP		2
927 #define CHIP_INT_MODE_IS_NBC(bp)		\
928 			(!CHIP_IS_E1x(bp) &&	\
929 			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
930 #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
931 
932 	u8			chip_port_mode;
933 #define CHIP_4_PORT_MODE			0x0
934 #define CHIP_2_PORT_MODE			0x1
935 #define CHIP_PORT_MODE_NONE			0x2
936 #define CHIP_MODE(bp)			(bp->common.chip_port_mode)
937 #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
938 
939 	u32			boot_mode;
940 };
941 
942 /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
943 #define BNX2X_IGU_STAS_MSG_VF_CNT 64
944 #define BNX2X_IGU_STAS_MSG_PF_CNT 4
945 
946 #define MAX_IGU_ATTN_ACK_TO       100
947 /* end of common */
948 
949 /* port */
950 
951 struct bnx2x_port {
952 	u32			pmf;
953 
954 	u32			link_config[LINK_CONFIG_SIZE];
955 
956 	u32			supported[LINK_CONFIG_SIZE];
957 /* link settings - missing defines */
958 #define SUPPORTED_2500baseX_Full	(1 << 15)
959 
960 	u32			advertising[LINK_CONFIG_SIZE];
961 /* link settings - missing defines */
962 #define ADVERTISED_2500baseX_Full	(1 << 15)
963 
964 	u32			phy_addr;
965 
966 	/* used to synchronize phy accesses */
967 	struct mutex		phy_mutex;
968 
969 	u32			port_stx;
970 
971 	struct nig_stats	old_nig_stats;
972 };
973 
974 /* end of port */
975 
976 #define STATS_OFFSET32(stat_name) \
977 			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
978 
979 /* slow path */
980 
981 /* slow path work-queue */
982 extern struct workqueue_struct *bnx2x_wq;
983 
984 #define BNX2X_MAX_NUM_OF_VFS	64
985 #define BNX2X_VF_CID_WND	0
986 #define BNX2X_CIDS_PER_VF	(1 << BNX2X_VF_CID_WND)
987 #define BNX2X_CLIENTS_PER_VF	1
988 #define BNX2X_FIRST_VF_CID	256
989 #define BNX2X_VF_CIDS		(BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
990 #define BNX2X_VF_ID_INVALID	0xFF
991 
992 /*
993  * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
994  * control by the number of fast-path status blocks supported by the
995  * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
996  * status block represents an independent interrupts context that can
997  * serve a regular L2 networking queue. However special L2 queues such
998  * as the FCoE queue do not require a FP-SB and other components like
999  * the CNIC may consume FP-SB reducing the number of possible L2 queues
1000  *
1001  * If the maximum number of FP-SB available is X then:
1002  * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1003  *    regular L2 queues is Y=X-1
1004  * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
1005  * c. If the FCoE L2 queue is supported the actual number of L2 queues
1006  *    is Y+1
1007  * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1008  *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
1009  *    FP interrupt context for the CNIC).
1010  * e. The number of HW context (CID count) is always X or X+1 if FCoE
1011  *    L2 queue is supported. the cid for the FCoE L2 queue is always X.
1012  */
1013 
1014 /* fast-path interrupt contexts E1x */
1015 #define FP_SB_MAX_E1x		16
1016 /* fast-path interrupt contexts E2 */
1017 #define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
1018 
1019 union cdu_context {
1020 	struct eth_context eth;
1021 	char pad[1024];
1022 };
1023 
1024 /* CDU host DB constants */
1025 #define CDU_ILT_PAGE_SZ_HW	2
1026 #define CDU_ILT_PAGE_SZ		(8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
1027 #define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1028 
1029 #define CNIC_ISCSI_CID_MAX	256
1030 #define CNIC_FCOE_CID_MAX	2048
1031 #define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
1032 #define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
1033 
1034 #define QM_ILT_PAGE_SZ_HW	0
1035 #define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
1036 #define QM_CID_ROUND		1024
1037 
1038 /* TM (timers) host DB constants */
1039 #define TM_ILT_PAGE_SZ_HW	0
1040 #define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
1041 /* #define TM_CONN_NUM		(CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1042 #define TM_CONN_NUM		1024
1043 #define TM_ILT_SZ		(8 * TM_CONN_NUM)
1044 #define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1045 
1046 /* SRC (Searcher) host DB constants */
1047 #define SRC_ILT_PAGE_SZ_HW	0
1048 #define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1049 #define SRC_HASH_BITS		10
1050 #define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
1051 #define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
1052 #define SRC_T2_SZ		SRC_ILT_SZ
1053 #define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1054 
1055 #define MAX_DMAE_C		8
1056 
1057 /* DMA memory not used in fastpath */
1058 struct bnx2x_slowpath {
1059 	union {
1060 		struct mac_configuration_cmd		e1x;
1061 		struct eth_classify_rules_ramrod_data	e2;
1062 	} mac_rdata;
1063 
1064 
1065 	union {
1066 		struct tstorm_eth_mac_filter_config	e1x;
1067 		struct eth_filter_rules_ramrod_data	e2;
1068 	} rx_mode_rdata;
1069 
1070 	union {
1071 		struct mac_configuration_cmd		e1;
1072 		struct eth_multicast_rules_ramrod_data  e2;
1073 	} mcast_rdata;
1074 
1075 	struct eth_rss_update_ramrod_data	rss_rdata;
1076 
1077 	/* Queue State related ramrods are always sent under rtnl_lock */
1078 	union {
1079 		struct client_init_ramrod_data  init_data;
1080 		struct client_update_ramrod_data update_data;
1081 	} q_rdata;
1082 
1083 	union {
1084 		struct function_start_data	func_start;
1085 		/* pfc configuration for DCBX ramrod */
1086 		struct flow_control_configuration pfc_config;
1087 	} func_rdata;
1088 
1089 	/* afex ramrod can not be a part of func_rdata union because these
1090 	 * events might arrive in parallel to other events from func_rdata.
1091 	 * Therefore, if they would have been defined in the same union,
1092 	 * data can get corrupted.
1093 	 */
1094 	struct afex_vif_list_ramrod_data func_afex_rdata;
1095 
1096 	/* used by dmae command executer */
1097 	struct dmae_command		dmae[MAX_DMAE_C];
1098 
1099 	u32				stats_comp;
1100 	union mac_stats			mac_stats;
1101 	struct nig_stats		nig_stats;
1102 	struct host_port_stats		port_stats;
1103 	struct host_func_stats		func_stats;
1104 
1105 	u32				wb_comp;
1106 	u32				wb_data[4];
1107 
1108 	union drv_info_to_mcp		drv_info_to_mcp;
1109 };
1110 
1111 #define bnx2x_sp(bp, var)		(&bp->slowpath->var)
1112 #define bnx2x_sp_mapping(bp, var) \
1113 		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
1114 
1115 
1116 /* attn group wiring */
1117 #define MAX_DYNAMIC_ATTN_GRPS		8
1118 
1119 struct attn_route {
1120 	u32 sig[5];
1121 };
1122 
1123 struct iro {
1124 	u32 base;
1125 	u16 m1;
1126 	u16 m2;
1127 	u16 m3;
1128 	u16 size;
1129 };
1130 
1131 struct hw_context {
1132 	union cdu_context *vcxt;
1133 	dma_addr_t cxt_mapping;
1134 	size_t size;
1135 };
1136 
1137 /* forward */
1138 struct bnx2x_ilt;
1139 
1140 struct bnx2x_vfdb;
1141 
1142 enum bnx2x_recovery_state {
1143 	BNX2X_RECOVERY_DONE,
1144 	BNX2X_RECOVERY_INIT,
1145 	BNX2X_RECOVERY_WAIT,
1146 	BNX2X_RECOVERY_FAILED,
1147 	BNX2X_RECOVERY_NIC_LOADING
1148 };
1149 
1150 /*
1151  * Event queue (EQ or event ring) MC hsi
1152  * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1153  */
1154 #define NUM_EQ_PAGES		1
1155 #define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1156 #define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
1157 #define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1158 #define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
1159 #define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1160 
1161 /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1162 #define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
1163 				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1164 
1165 /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1166 #define EQ_DESC(x)		((x) & EQ_DESC_MASK)
1167 
1168 #define BNX2X_EQ_INDEX \
1169 	(&bp->def_status_blk->sp_sb.\
1170 	index_values[HC_SP_INDEX_EQ_CONS])
1171 
1172 /* This is a data that will be used to create a link report message.
1173  * We will keep the data used for the last link report in order
1174  * to prevent reporting the same link parameters twice.
1175  */
1176 struct bnx2x_link_report_data {
1177 	u16 line_speed;			/* Effective line speed */
1178 	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1179 };
1180 
1181 enum {
1182 	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
1183 	BNX2X_LINK_REPORT_LINK_DOWN,
1184 	BNX2X_LINK_REPORT_RX_FC_ON,
1185 	BNX2X_LINK_REPORT_TX_FC_ON,
1186 };
1187 
1188 enum {
1189 	BNX2X_PORT_QUERY_IDX,
1190 	BNX2X_PF_QUERY_IDX,
1191 	BNX2X_FCOE_QUERY_IDX,
1192 	BNX2X_FIRST_QUEUE_QUERY_IDX,
1193 };
1194 
1195 struct bnx2x_fw_stats_req {
1196 	struct stats_query_header hdr;
1197 	struct stats_query_entry query[FP_SB_MAX_E1x+
1198 		BNX2X_FIRST_QUEUE_QUERY_IDX];
1199 };
1200 
1201 struct bnx2x_fw_stats_data {
1202 	struct stats_counter		storm_counters;
1203 	struct per_port_stats		port;
1204 	struct per_pf_stats		pf;
1205 	struct fcoe_statistics_params	fcoe;
1206 	struct per_queue_stats		queue_stats[1];
1207 };
1208 
1209 /* Public slow path states */
1210 enum {
1211 	BNX2X_SP_RTNL_SETUP_TC,
1212 	BNX2X_SP_RTNL_TX_TIMEOUT,
1213 	BNX2X_SP_RTNL_FAN_FAILURE,
1214 	BNX2X_SP_RTNL_AFEX_F_UPDATE,
1215 	BNX2X_SP_RTNL_ENABLE_SRIOV,
1216 	BNX2X_SP_RTNL_VFPF_MCAST,
1217 	BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
1218 };
1219 
1220 
1221 struct bnx2x_prev_path_list {
1222 	u8 bus;
1223 	u8 slot;
1224 	u8 path;
1225 	struct list_head list;
1226 	u8 undi;
1227 };
1228 
1229 struct bnx2x_sp_objs {
1230 	/* MACs object */
1231 	struct bnx2x_vlan_mac_obj mac_obj;
1232 
1233 	/* Queue State object */
1234 	struct bnx2x_queue_sp_obj q_obj;
1235 };
1236 
1237 struct bnx2x_fp_stats {
1238 	struct tstorm_per_queue_stats old_tclient;
1239 	struct ustorm_per_queue_stats old_uclient;
1240 	struct xstorm_per_queue_stats old_xclient;
1241 	struct bnx2x_eth_q_stats eth_q_stats;
1242 	struct bnx2x_eth_q_stats_old eth_q_stats_old;
1243 };
1244 
1245 struct bnx2x {
1246 	/* Fields used in the tx and intr/napi performance paths
1247 	 * are grouped together in the beginning of the structure
1248 	 */
1249 	struct bnx2x_fastpath	*fp;
1250 	struct bnx2x_sp_objs	*sp_objs;
1251 	struct bnx2x_fp_stats	*fp_stats;
1252 	struct bnx2x_fp_txdata	*bnx2x_txq;
1253 	void __iomem		*regview;
1254 	void __iomem		*doorbells;
1255 	u16			db_size;
1256 
1257 	u8			pf_num;	/* absolute PF number */
1258 	u8			pfid;	/* per-path PF number */
1259 	int			base_fw_ndsb; /**/
1260 #define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1261 #define BP_PORT(bp)			(bp->pfid & 1)
1262 #define BP_FUNC(bp)			(bp->pfid)
1263 #define BP_ABS_FUNC(bp)			(bp->pf_num)
1264 #define BP_VN(bp)			((bp)->pfid >> 1)
1265 #define BP_MAX_VN_NUM(bp)		(CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1266 #define BP_L_ID(bp)			(BP_VN(bp) << 2)
1267 #define BP_FW_MB_IDX_VN(bp, vn)		(BP_PORT(bp) +\
1268 	  (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2  : 1))
1269 #define BP_FW_MB_IDX(bp)		BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1270 
1271 #ifdef CONFIG_BNX2X_SRIOV
1272 	/* vf pf channel mailbox contains request and response buffers */
1273 	struct bnx2x_vf_mbx_msg	*vf2pf_mbox;
1274 	dma_addr_t		vf2pf_mbox_mapping;
1275 
1276 	/* we set aside a copy of the acquire response */
1277 	struct pfvf_acquire_resp_tlv acquire_resp;
1278 
1279 	/* bulletin board for messages from pf to vf */
1280 	union pf_vf_bulletin   *pf2vf_bulletin;
1281 	dma_addr_t		pf2vf_bulletin_mapping;
1282 
1283 	struct pf_vf_bulletin_content	old_bulletin;
1284 #endif /* CONFIG_BNX2X_SRIOV */
1285 
1286 	struct net_device	*dev;
1287 	struct pci_dev		*pdev;
1288 
1289 	const struct iro	*iro_arr;
1290 #define IRO (bp->iro_arr)
1291 
1292 	enum bnx2x_recovery_state recovery_state;
1293 	int			is_leader;
1294 	struct msix_entry	*msix_table;
1295 
1296 	int			tx_ring_size;
1297 
1298 /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1299 #define ETH_OVREHEAD		(ETH_HLEN + 8 + 8)
1300 #define ETH_MIN_PACKET_SIZE		60
1301 #define ETH_MAX_PACKET_SIZE		1500
1302 #define ETH_MAX_JUMBO_PACKET_SIZE	9600
1303 /* TCP with Timestamp Option (32) + IPv6 (40) */
1304 #define ETH_MAX_TPA_HEADER_SIZE		72
1305 
1306 	/* Max supported alignment is 256 (8 shift) */
1307 #define BNX2X_RX_ALIGN_SHIFT		min(8, L1_CACHE_SHIFT)
1308 
1309 	/* FW uses 2 Cache lines Alignment for start packet and size
1310 	 *
1311 	 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1312 	 * at the end of skb->data, to avoid wasting a full cache line.
1313 	 * This reduces memory use (skb->truesize).
1314 	 */
1315 #define BNX2X_FW_RX_ALIGN_START	(1UL << BNX2X_RX_ALIGN_SHIFT)
1316 
1317 #define BNX2X_FW_RX_ALIGN_END					\
1318 	max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT,			\
1319 	    SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1320 
1321 #define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
1322 
1323 	struct host_sp_status_block *def_status_blk;
1324 #define DEF_SB_IGU_ID			16
1325 #define DEF_SB_ID			HC_SP_SB_ID
1326 	__le16			def_idx;
1327 	__le16			def_att_idx;
1328 	u32			attn_state;
1329 	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];
1330 
1331 	/* slow path ring */
1332 	struct eth_spe		*spq;
1333 	dma_addr_t		spq_mapping;
1334 	u16			spq_prod_idx;
1335 	struct eth_spe		*spq_prod_bd;
1336 	struct eth_spe		*spq_last_bd;
1337 	__le16			*dsb_sp_prod;
1338 	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
1339 	/* used to synchronize spq accesses */
1340 	spinlock_t		spq_lock;
1341 
1342 	/* event queue */
1343 	union event_ring_elem	*eq_ring;
1344 	dma_addr_t		eq_mapping;
1345 	u16			eq_prod;
1346 	u16			eq_cons;
1347 	__le16			*eq_cons_sb;
1348 	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1349 
1350 	/* Counter for marking that there is a STAT_QUERY ramrod pending */
1351 	u16			stats_pending;
1352 	/*  Counter for completed statistics ramrods */
1353 	u16			stats_comp;
1354 
1355 	/* End of fields used in the performance code paths */
1356 
1357 	int			panic;
1358 	int			msg_enable;
1359 
1360 	u32			flags;
1361 #define PCIX_FLAG			(1 << 0)
1362 #define PCI_32BIT_FLAG			(1 << 1)
1363 #define ONE_PORT_FLAG			(1 << 2)
1364 #define NO_WOL_FLAG			(1 << 3)
1365 #define USING_DAC_FLAG			(1 << 4)
1366 #define USING_MSIX_FLAG			(1 << 5)
1367 #define USING_MSI_FLAG			(1 << 6)
1368 #define DISABLE_MSI_FLAG		(1 << 7)
1369 #define TPA_ENABLE_FLAG			(1 << 8)
1370 #define NO_MCP_FLAG			(1 << 9)
1371 #define GRO_ENABLE_FLAG			(1 << 10)
1372 #define MF_FUNC_DIS			(1 << 11)
1373 #define OWN_CNIC_IRQ			(1 << 12)
1374 #define NO_ISCSI_OOO_FLAG		(1 << 13)
1375 #define NO_ISCSI_FLAG			(1 << 14)
1376 #define NO_FCOE_FLAG			(1 << 15)
1377 #define BC_SUPPORTS_PFC_STATS		(1 << 17)
1378 #define BC_SUPPORTS_FCOE_FEATURES	(1 << 19)
1379 #define USING_SINGLE_MSIX_FLAG		(1 << 20)
1380 #define BC_SUPPORTS_DCBX_MSG_NON_PMF	(1 << 21)
1381 #define IS_VF_FLAG			(1 << 22)
1382 
1383 #define BP_NOMCP(bp)			((bp)->flags & NO_MCP_FLAG)
1384 
1385 #ifdef CONFIG_BNX2X_SRIOV
1386 #define IS_VF(bp)			((bp)->flags & IS_VF_FLAG)
1387 #define IS_PF(bp)			(!((bp)->flags & IS_VF_FLAG))
1388 #else
1389 #define IS_VF(bp)			false
1390 #define IS_PF(bp)			true
1391 #endif
1392 
1393 #define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
1394 #define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1395 #define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
1396 
1397 	u8			cnic_support;
1398 	bool			cnic_enabled;
1399 	bool			cnic_loaded;
1400 	struct cnic_eth_dev	*(*cnic_probe)(struct net_device *);
1401 
1402 	/* Flag that indicates that we can start looking for FCoE L2 queue
1403 	 * completions in the default status block.
1404 	 */
1405 	bool			fcoe_init;
1406 
1407 	int			pm_cap;
1408 	int			mrrs;
1409 
1410 	struct delayed_work	sp_task;
1411 	atomic_t		interrupt_occurred;
1412 	struct delayed_work	sp_rtnl_task;
1413 
1414 	struct delayed_work	period_task;
1415 	struct timer_list	timer;
1416 	int			current_interval;
1417 
1418 	u16			fw_seq;
1419 	u16			fw_drv_pulse_wr_seq;
1420 	u32			func_stx;
1421 
1422 	struct link_params	link_params;
1423 	struct link_vars	link_vars;
1424 	u32			link_cnt;
1425 	struct bnx2x_link_report_data last_reported_link;
1426 
1427 	struct mdio_if_info	mdio;
1428 
1429 	struct bnx2x_common	common;
1430 	struct bnx2x_port	port;
1431 
1432 	struct cmng_init	cmng;
1433 
1434 	u32			mf_config[E1HVN_MAX];
1435 	u32			mf_ext_config;
1436 	u32			path_has_ovlan; /* E3 */
1437 	u16			mf_ov;
1438 	u8			mf_mode;
1439 #define IS_MF(bp)		(bp->mf_mode != 0)
1440 #define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
1441 #define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
1442 #define IS_MF_AFEX(bp)		(bp->mf_mode == MULTI_FUNCTION_AFEX)
1443 
1444 	u8			wol;
1445 
1446 	int			rx_ring_size;
1447 
1448 	u16			tx_quick_cons_trip_int;
1449 	u16			tx_quick_cons_trip;
1450 	u16			tx_ticks_int;
1451 	u16			tx_ticks;
1452 
1453 	u16			rx_quick_cons_trip_int;
1454 	u16			rx_quick_cons_trip;
1455 	u16			rx_ticks_int;
1456 	u16			rx_ticks;
1457 /* Maximal coalescing timeout in us */
1458 #define BNX2X_MAX_COALESCE_TOUT		(0xf0*12)
1459 
1460 	u32			lin_cnt;
1461 
1462 	u16			state;
1463 #define BNX2X_STATE_CLOSED		0
1464 #define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
1465 #define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
1466 #define BNX2X_STATE_OPEN		0x3000
1467 #define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
1468 #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1469 
1470 #define BNX2X_STATE_DIAG		0xe000
1471 #define BNX2X_STATE_ERROR		0xf000
1472 
1473 #define BNX2X_MAX_PRIORITY		8
1474 #define BNX2X_MAX_ENTRIES_PER_PRI	16
1475 #define BNX2X_MAX_COS			3
1476 #define BNX2X_MAX_TX_COS		2
1477 	int			num_queues;
1478 	uint			num_ethernet_queues;
1479 	uint			num_cnic_queues;
1480 	int			num_napi_queues;
1481 	int			disable_tpa;
1482 
1483 	u32			rx_mode;
1484 #define BNX2X_RX_MODE_NONE		0
1485 #define BNX2X_RX_MODE_NORMAL		1
1486 #define BNX2X_RX_MODE_ALLMULTI		2
1487 #define BNX2X_RX_MODE_PROMISC		3
1488 #define BNX2X_MAX_MULTICAST		64
1489 
1490 	u8			igu_dsb_id;
1491 	u8			igu_base_sb;
1492 	u8			igu_sb_cnt;
1493 	u8			min_msix_vec_cnt;
1494 
1495 	u32			igu_base_addr;
1496 	dma_addr_t		def_status_blk_mapping;
1497 
1498 	struct bnx2x_slowpath	*slowpath;
1499 	dma_addr_t		slowpath_mapping;
1500 
1501 	/* Total number of FW statistics requests */
1502 	u8			fw_stats_num;
1503 
1504 	/*
1505 	 * This is a memory buffer that will contain both statistics
1506 	 * ramrod request and data.
1507 	 */
1508 	void			*fw_stats;
1509 	dma_addr_t		fw_stats_mapping;
1510 
1511 	/*
1512 	 * FW statistics request shortcut (points at the
1513 	 * beginning of fw_stats buffer).
1514 	 */
1515 	struct bnx2x_fw_stats_req	*fw_stats_req;
1516 	dma_addr_t			fw_stats_req_mapping;
1517 	int				fw_stats_req_sz;
1518 
1519 	/*
1520 	 * FW statistics data shortcut (points at the beginning of
1521 	 * fw_stats buffer + fw_stats_req_sz).
1522 	 */
1523 	struct bnx2x_fw_stats_data	*fw_stats_data;
1524 	dma_addr_t			fw_stats_data_mapping;
1525 	int				fw_stats_data_sz;
1526 
1527 	/* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
1528 	 * context size we need 8 ILT entries.
1529 	 */
1530 #define ILT_MAX_L2_LINES	8
1531 	struct hw_context	context[ILT_MAX_L2_LINES];
1532 
1533 	struct bnx2x_ilt	*ilt;
1534 #define BP_ILT(bp)		((bp)->ilt)
1535 #define ILT_MAX_LINES		256
1536 /*
1537  * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1538  * to CNIC.
1539  */
1540 #define BNX2X_MAX_RSS_COUNT(bp)	((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
1541 
1542 /*
1543  * Maximum CID count that might be required by the bnx2x:
1544  * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
1545  */
1546 #define BNX2X_L2_CID_COUNT(bp)	(BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
1547 				+ 2 * CNIC_SUPPORT(bp))
1548 #define BNX2X_L2_MAX_CID(bp)	(BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
1549 				+ 2 * CNIC_SUPPORT(bp))
1550 #define L2_ILT_LINES(bp)	(DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1551 					ILT_PAGE_CIDS))
1552 
1553 	int			qm_cid_count;
1554 
1555 	bool			dropless_fc;
1556 
1557 	void			*t2;
1558 	dma_addr_t		t2_mapping;
1559 	struct cnic_ops	__rcu	*cnic_ops;
1560 	void			*cnic_data;
1561 	u32			cnic_tag;
1562 	struct cnic_eth_dev	cnic_eth_dev;
1563 	union host_hc_status_block cnic_sb;
1564 	dma_addr_t		cnic_sb_mapping;
1565 	struct eth_spe		*cnic_kwq;
1566 	struct eth_spe		*cnic_kwq_prod;
1567 	struct eth_spe		*cnic_kwq_cons;
1568 	struct eth_spe		*cnic_kwq_last;
1569 	u16			cnic_kwq_pending;
1570 	u16			cnic_spq_pending;
1571 	u8			fip_mac[ETH_ALEN];
1572 	struct mutex		cnic_mutex;
1573 	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1574 
1575 	/* Start index of the "special" (CNIC related) L2 cleints */
1576 	u8				cnic_base_cl_id;
1577 
1578 	int			dmae_ready;
1579 	/* used to synchronize dmae accesses */
1580 	spinlock_t		dmae_lock;
1581 
1582 	/* used to protect the FW mail box */
1583 	struct mutex		fw_mb_mutex;
1584 
1585 	/* used to synchronize stats collecting */
1586 	int			stats_state;
1587 
1588 	/* used for synchronization of concurrent threads statistics handling */
1589 	spinlock_t		stats_lock;
1590 
1591 	/* used by dmae command loader */
1592 	struct dmae_command	stats_dmae;
1593 	int			executer_idx;
1594 
1595 	u16			stats_counter;
1596 	struct bnx2x_eth_stats	eth_stats;
1597 	struct host_func_stats		func_stats;
1598 	struct bnx2x_eth_stats_old	eth_stats_old;
1599 	struct bnx2x_net_stats_old	net_stats_old;
1600 	struct bnx2x_fw_port_stats_old	fw_stats_old;
1601 	bool			stats_init;
1602 
1603 	struct z_stream_s	*strm;
1604 	void			*gunzip_buf;
1605 	dma_addr_t		gunzip_mapping;
1606 	int			gunzip_outlen;
1607 #define FW_BUF_SIZE			0x8000
1608 #define GUNZIP_BUF(bp)			(bp->gunzip_buf)
1609 #define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
1610 #define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
1611 
1612 	struct raw_op		*init_ops;
1613 	/* Init blocks offsets inside init_ops */
1614 	u16			*init_ops_offsets;
1615 	/* Data blob - has 32 bit granularity */
1616 	u32			*init_data;
1617 	u32			init_mode_flags;
1618 #define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
1619 	/* Zipped PRAM blobs - raw data */
1620 	const u8		*tsem_int_table_data;
1621 	const u8		*tsem_pram_data;
1622 	const u8		*usem_int_table_data;
1623 	const u8		*usem_pram_data;
1624 	const u8		*xsem_int_table_data;
1625 	const u8		*xsem_pram_data;
1626 	const u8		*csem_int_table_data;
1627 	const u8		*csem_pram_data;
1628 #define INIT_OPS(bp)			(bp->init_ops)
1629 #define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
1630 #define INIT_DATA(bp)			(bp->init_data)
1631 #define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
1632 #define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
1633 #define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
1634 #define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
1635 #define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
1636 #define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
1637 #define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
1638 #define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)
1639 
1640 #define PHY_FW_VER_LEN			20
1641 	char			fw_ver[32];
1642 	const struct firmware	*firmware;
1643 
1644 	struct bnx2x_vfdb	*vfdb;
1645 #define IS_SRIOV(bp)		((bp)->vfdb)
1646 
1647 	/* DCB support on/off */
1648 	u16 dcb_state;
1649 #define BNX2X_DCB_STATE_OFF			0
1650 #define BNX2X_DCB_STATE_ON			1
1651 
1652 	/* DCBX engine mode */
1653 	int dcbx_enabled;
1654 #define BNX2X_DCBX_ENABLED_OFF			0
1655 #define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
1656 #define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
1657 #define BNX2X_DCBX_ENABLED_INVALID		(-1)
1658 
1659 	bool dcbx_mode_uset;
1660 
1661 	struct bnx2x_config_dcbx_params		dcbx_config_params;
1662 	struct bnx2x_dcbx_port_params		dcbx_port_params;
1663 	int					dcb_version;
1664 
1665 	/* CAM credit pools */
1666 
1667 	/* used only in sriov */
1668 	struct bnx2x_credit_pool_obj		vlans_pool;
1669 
1670 	struct bnx2x_credit_pool_obj		macs_pool;
1671 
1672 	/* RX_MODE object */
1673 	struct bnx2x_rx_mode_obj		rx_mode_obj;
1674 
1675 	/* MCAST object */
1676 	struct bnx2x_mcast_obj			mcast_obj;
1677 
1678 	/* RSS configuration object */
1679 	struct bnx2x_rss_config_obj		rss_conf_obj;
1680 
1681 	/* Function State controlling object */
1682 	struct bnx2x_func_sp_obj		func_obj;
1683 
1684 	unsigned long				sp_state;
1685 
1686 	/* operation indication for the sp_rtnl task */
1687 	unsigned long				sp_rtnl_state;
1688 
1689 	/* DCBX Negotation results */
1690 	struct dcbx_features			dcbx_local_feat;
1691 	u32					dcbx_error;
1692 
1693 #ifdef BCM_DCBNL
1694 	struct dcbx_features			dcbx_remote_feat;
1695 	u32					dcbx_remote_flags;
1696 #endif
1697 	/* AFEX: store default vlan used */
1698 	int					afex_def_vlan_tag;
1699 	enum mf_cfg_afex_vlan_mode		afex_vlan_mode;
1700 	u32					pending_max;
1701 
1702 	/* multiple tx classes of service */
1703 	u8					max_cos;
1704 
1705 	/* priority to cos mapping */
1706 	u8					prio_to_cos[8];
1707 
1708 	int fp_array_size;
1709 	u32 dump_preset_idx;
1710 };
1711 
1712 /* Tx queues may be less or equal to Rx queues */
1713 extern int num_queues;
1714 #define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
1715 #define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
1716 #define BNX2X_NUM_NON_CNIC_QUEUES(bp)	(BNX2X_NUM_QUEUES(bp) - \
1717 					 (bp)->num_cnic_queues)
1718 #define BNX2X_NUM_RX_QUEUES(bp)	BNX2X_NUM_QUEUES(bp)
1719 
1720 #define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
1721 
1722 #define BNX2X_MAX_QUEUES(bp)	BNX2X_MAX_RSS_COUNT(bp)
1723 /* #define is_eth_multi(bp)	(BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1724 
1725 #define RSS_IPV4_CAP_MASK						\
1726 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1727 
1728 #define RSS_IPV4_TCP_CAP_MASK						\
1729 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1730 
1731 #define RSS_IPV6_CAP_MASK						\
1732 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1733 
1734 #define RSS_IPV6_TCP_CAP_MASK						\
1735 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1736 
1737 /* func init flags */
1738 #define FUNC_FLG_RSS		0x0001
1739 #define FUNC_FLG_STATS		0x0002
1740 /* removed  FUNC_FLG_UNMATCHED	0x0004 */
1741 #define FUNC_FLG_TPA		0x0008
1742 #define FUNC_FLG_SPQ		0x0010
1743 #define FUNC_FLG_LEADING	0x0020	/* PF only */
1744 
1745 
1746 struct bnx2x_func_init_params {
1747 	/* dma */
1748 	dma_addr_t	fw_stat_map;	/* valid iff FUNC_FLG_STATS */
1749 	dma_addr_t	spq_map;	/* valid iff FUNC_FLG_SPQ */
1750 
1751 	u16		func_flgs;
1752 	u16		func_id;	/* abs fid */
1753 	u16		pf_id;
1754 	u16		spq_prod;	/* valid iff FUNC_FLG_SPQ */
1755 };
1756 
1757 #define for_each_cnic_queue(bp, var) \
1758 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1759 	     (var)++) \
1760 		if (skip_queue(bp, var))	\
1761 			continue;		\
1762 		else
1763 
1764 #define for_each_eth_queue(bp, var) \
1765 	for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1766 
1767 #define for_each_nondefault_eth_queue(bp, var) \
1768 	for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1769 
1770 #define for_each_queue(bp, var) \
1771 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1772 		if (skip_queue(bp, var))	\
1773 			continue;		\
1774 		else
1775 
1776 /* Skip forwarding FP */
1777 #define for_each_valid_rx_queue(bp, var)			\
1778 	for ((var) = 0;						\
1779 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
1780 		      BNX2X_NUM_ETH_QUEUES(bp));		\
1781 	     (var)++)						\
1782 		if (skip_rx_queue(bp, var))			\
1783 			continue;				\
1784 		else
1785 
1786 #define for_each_rx_queue_cnic(bp, var) \
1787 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1788 	     (var)++) \
1789 		if (skip_rx_queue(bp, var))	\
1790 			continue;		\
1791 		else
1792 
1793 #define for_each_rx_queue(bp, var) \
1794 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1795 		if (skip_rx_queue(bp, var))	\
1796 			continue;		\
1797 		else
1798 
1799 /* Skip OOO FP */
1800 #define for_each_valid_tx_queue(bp, var)			\
1801 	for ((var) = 0;						\
1802 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
1803 		      BNX2X_NUM_ETH_QUEUES(bp));		\
1804 	     (var)++)						\
1805 		if (skip_tx_queue(bp, var))			\
1806 			continue;				\
1807 		else
1808 
1809 #define for_each_tx_queue_cnic(bp, var) \
1810 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1811 	     (var)++) \
1812 		if (skip_tx_queue(bp, var))	\
1813 			continue;		\
1814 		else
1815 
1816 #define for_each_tx_queue(bp, var) \
1817 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1818 		if (skip_tx_queue(bp, var))	\
1819 			continue;		\
1820 		else
1821 
1822 #define for_each_nondefault_queue(bp, var) \
1823 	for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1824 		if (skip_queue(bp, var))	\
1825 			continue;		\
1826 		else
1827 
1828 #define for_each_cos_in_tx_queue(fp, var) \
1829 	for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1830 
1831 /* skip rx queue
1832  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1833  */
1834 #define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1835 
1836 /* skip tx queue
1837  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1838  */
1839 #define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1840 
1841 #define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1842 
1843 
1844 
1845 
1846 /**
1847  * bnx2x_set_mac_one - configure a single MAC address
1848  *
1849  * @bp:			driver handle
1850  * @mac:		MAC to configure
1851  * @obj:		MAC object handle
1852  * @set:		if 'true' add a new MAC, otherwise - delete
1853  * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
1854  * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1855  *
1856  * Configures one MAC according to provided parameters or continues the
1857  * execution of previously scheduled commands if RAMROD_CONT is set in
1858  * ramrod_flags.
1859  *
1860  * Returns zero if operation has successfully completed, a positive value if the
1861  * operation has been successfully scheduled and a negative - if a requested
1862  * operations has failed.
1863  */
1864 int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1865 		      struct bnx2x_vlan_mac_obj *obj, bool set,
1866 		      int mac_type, unsigned long *ramrod_flags);
1867 /**
1868  * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1869  *
1870  * @bp:			driver handle
1871  * @mac_obj:		MAC object handle
1872  * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
1873  * @wait_for_comp:	if 'true' block until completion
1874  *
1875  * Deletes all MACs of the specific type (e.g. ETH, UC list).
1876  *
1877  * Returns zero if operation has successfully completed, a positive value if the
1878  * operation has been successfully scheduled and a negative - if a requested
1879  * operations has failed.
1880  */
1881 int bnx2x_del_all_macs(struct bnx2x *bp,
1882 		       struct bnx2x_vlan_mac_obj *mac_obj,
1883 		       int mac_type, bool wait_for_comp);
1884 
1885 /* Init Function API  */
1886 void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1887 void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
1888 		    u8 vf_valid, int fw_sb_id, int igu_sb_id);
1889 u32 bnx2x_get_pretend_reg(struct bnx2x *bp);
1890 int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1891 int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1892 int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1893 int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1894 void bnx2x_read_mf_cfg(struct bnx2x *bp);
1895 
1896 int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
1897 
1898 /* dmae */
1899 void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1900 void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1901 		      u32 len32);
1902 void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1903 u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1904 u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1905 u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1906 		      bool with_comp, u8 comp_type);
1907 
1908 void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
1909 			       u8 src_type, u8 dst_type);
1910 int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae);
1911 void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl);
1912 
1913 /* FLR related routines */
1914 u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
1915 void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
1916 int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
1917 u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
1918 int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1919 				    char *msg, u32 poll_cnt);
1920 
1921 void bnx2x_calc_fc_adv(struct bnx2x *bp);
1922 int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1923 		  u32 data_hi, u32 data_lo, int cmd_type);
1924 void bnx2x_update_coalesce(struct bnx2x *bp);
1925 int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
1926 
1927 static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1928 			   int wait)
1929 {
1930 	u32 val;
1931 
1932 	do {
1933 		val = REG_RD(bp, reg);
1934 		if (val == expected)
1935 			break;
1936 		ms -= wait;
1937 		msleep(wait);
1938 
1939 	} while (ms > 0);
1940 
1941 	return val;
1942 }
1943 
1944 void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
1945 			    bool is_pf);
1946 
1947 #define BNX2X_ILT_ZALLOC(x, y, size) \
1948 	do { \
1949 		x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
1950 		if (x) \
1951 			memset(x, 0, size); \
1952 	} while (0)
1953 
1954 #define BNX2X_ILT_FREE(x, y, size) \
1955 	do { \
1956 		if (x) { \
1957 			dma_free_coherent(&bp->pdev->dev, size, x, y); \
1958 			x = NULL; \
1959 			y = 0; \
1960 		} \
1961 	} while (0)
1962 
1963 #define ILOG2(x)	(ilog2((x)))
1964 
1965 #define ILT_NUM_PAGE_ENTRIES	(3072)
1966 /* In 57710/11 we use whole table since we have 8 func
1967  * In 57712 we have only 4 func, but use same size per func, then only half of
1968  * the table in use
1969  */
1970 #define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)
1971 
1972 #define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
1973 /*
1974  * the phys address is shifted right 12 bits and has an added
1975  * 1=valid bit added to the 53rd bit
1976  * then since this is a wide register(TM)
1977  * we split it into two 32 bit writes
1978  */
1979 #define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1980 #define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
1981 
1982 /* load/unload mode */
1983 #define LOAD_NORMAL			0
1984 #define LOAD_OPEN			1
1985 #define LOAD_DIAG			2
1986 #define LOAD_LOOPBACK_EXT		3
1987 #define UNLOAD_NORMAL			0
1988 #define UNLOAD_CLOSE			1
1989 #define UNLOAD_RECOVERY			2
1990 
1991 
1992 /* DMAE command defines */
1993 #define DMAE_TIMEOUT			-1
1994 #define DMAE_PCI_ERROR			-2	/* E2 and onward */
1995 #define DMAE_NOT_RDY			-3
1996 #define DMAE_PCI_ERR_FLAG		0x80000000
1997 
1998 #define DMAE_SRC_PCI			0
1999 #define DMAE_SRC_GRC			1
2000 
2001 #define DMAE_DST_NONE			0
2002 #define DMAE_DST_PCI			1
2003 #define DMAE_DST_GRC			2
2004 
2005 #define DMAE_COMP_PCI			0
2006 #define DMAE_COMP_GRC			1
2007 
2008 /* E2 and onward - PCI error handling in the completion */
2009 
2010 #define DMAE_COMP_REGULAR		0
2011 #define DMAE_COM_SET_ERR		1
2012 
2013 #define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
2014 						DMAE_COMMAND_SRC_SHIFT)
2015 #define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
2016 						DMAE_COMMAND_SRC_SHIFT)
2017 
2018 #define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
2019 						DMAE_COMMAND_DST_SHIFT)
2020 #define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
2021 						DMAE_COMMAND_DST_SHIFT)
2022 
2023 #define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
2024 						DMAE_COMMAND_C_DST_SHIFT)
2025 #define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
2026 						DMAE_COMMAND_C_DST_SHIFT)
2027 
2028 #define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE
2029 
2030 #define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2031 #define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2032 #define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2033 #define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2034 
2035 #define DMAE_CMD_PORT_0			0
2036 #define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT
2037 
2038 #define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
2039 #define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
2040 #define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT
2041 
2042 #define DMAE_SRC_PF			0
2043 #define DMAE_SRC_VF			1
2044 
2045 #define DMAE_DST_PF			0
2046 #define DMAE_DST_VF			1
2047 
2048 #define DMAE_C_SRC			0
2049 #define DMAE_C_DST			1
2050 
2051 #define DMAE_LEN32_RD_MAX		0x80
2052 #define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
2053 
2054 #define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
2055 							indicates eror */
2056 
2057 #define MAX_DMAE_C_PER_PORT		8
2058 #define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2059 					 BP_VN(bp))
2060 #define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2061 					 E1HVN_MAX)
2062 
2063 /* PCIE link and speed */
2064 #define PCICFG_LINK_WIDTH		0x1f00000
2065 #define PCICFG_LINK_WIDTH_SHIFT		20
2066 #define PCICFG_LINK_SPEED		0xf0000
2067 #define PCICFG_LINK_SPEED_SHIFT		16
2068 
2069 #define BNX2X_NUM_TESTS_SF		7
2070 #define BNX2X_NUM_TESTS_MF		3
2071 #define BNX2X_NUM_TESTS(bp)		(IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
2072 						     BNX2X_NUM_TESTS_SF)
2073 
2074 #define BNX2X_PHY_LOOPBACK		0
2075 #define BNX2X_MAC_LOOPBACK		1
2076 #define BNX2X_EXT_LOOPBACK		2
2077 #define BNX2X_PHY_LOOPBACK_FAILED	1
2078 #define BNX2X_MAC_LOOPBACK_FAILED	2
2079 #define BNX2X_EXT_LOOPBACK_FAILED	3
2080 #define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
2081 					 BNX2X_PHY_LOOPBACK_FAILED)
2082 
2083 #define STROM_ASSERT_ARRAY_SIZE		50
2084 
2085 /* must be used on a CID before placing it on a HW ring */
2086 #define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
2087 					 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
2088 					 (x))
2089 
2090 #define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
2091 #define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)
2092 
2093 
2094 #define BNX2X_BTR			4
2095 #define MAX_SPQ_PENDING			8
2096 
2097 /* CMNG constants, as derived from system spec calculations */
2098 /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2099 #define DEF_MIN_RATE					100
2100 /* resolution of the rate shaping timer - 400 usec */
2101 #define RS_PERIODIC_TIMEOUT_USEC			400
2102 /* number of bytes in single QM arbitration cycle -
2103  * coefficient for calculating the fairness timer */
2104 #define QM_ARB_BYTES					160000
2105 /* resolution of Min algorithm 1:100 */
2106 #define MIN_RES						100
2107 /* how many bytes above threshold for the minimal credit of Min algorithm*/
2108 #define MIN_ABOVE_THRESH				32768
2109 /* Fairness algorithm integration time coefficient -
2110  * for calculating the actual Tfair */
2111 #define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
2112 /* Memory of fairness algorithm . 2 cycles */
2113 #define FAIR_MEM					2
2114 
2115 #define ATTN_NIG_FOR_FUNC		(1L << 8)
2116 #define ATTN_SW_TIMER_4_FUNC		(1L << 9)
2117 #define GPIO_2_FUNC			(1L << 10)
2118 #define GPIO_3_FUNC			(1L << 11)
2119 #define GPIO_4_FUNC			(1L << 12)
2120 #define ATTN_GENERAL_ATTN_1		(1L << 13)
2121 #define ATTN_GENERAL_ATTN_2		(1L << 14)
2122 #define ATTN_GENERAL_ATTN_3		(1L << 15)
2123 #define ATTN_GENERAL_ATTN_4		(1L << 13)
2124 #define ATTN_GENERAL_ATTN_5		(1L << 14)
2125 #define ATTN_GENERAL_ATTN_6		(1L << 15)
2126 
2127 #define ATTN_HARD_WIRED_MASK		0xff00
2128 #define ATTENTION_ID			4
2129 
2130 
2131 /* stuff added to make the code fit 80Col */
2132 
2133 #define BNX2X_PMF_LINK_ASSERT \
2134 	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2135 
2136 #define BNX2X_MC_ASSERT_BITS \
2137 	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2138 	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2139 	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2140 	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2141 
2142 #define BNX2X_MCP_ASSERT \
2143 	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2144 
2145 #define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2146 #define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2147 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2148 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2149 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2150 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2151 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2152 
2153 #define HW_INTERRUT_ASSERT_SET_0 \
2154 				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2155 				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2156 				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
2157 				 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
2158 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
2159 #define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
2160 				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2161 				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2162 				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
2163 				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2164 				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2165 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
2166 #define HW_INTERRUT_ASSERT_SET_1 \
2167 				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2168 				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2169 				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2170 				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2171 				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2172 				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2173 				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2174 				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2175 				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2176 				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2177 				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2178 #define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
2179 				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2180 				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
2181 				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2182 				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
2183 				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2184 				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2185 				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2186 			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
2187 				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2188 				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2189 				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
2190 				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2191 				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2192 				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2193 				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
2194 #define HW_INTERRUT_ASSERT_SET_2 \
2195 				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2196 				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2197 				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2198 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2199 				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2200 #define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
2201 				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2202 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2203 				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2204 				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2205 				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
2206 				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2207 				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2208 
2209 #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2210 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2211 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
2212 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
2213 
2214 #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2215 			      AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2216 
2217 #define MULTI_MASK			0x7f
2218 
2219 #define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
2220 #define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
2221 #define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
2222 #define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)
2223 
2224 #define DEF_USB_IGU_INDEX_OFF \
2225 			offsetof(struct cstorm_def_status_block_u, igu_index)
2226 #define DEF_CSB_IGU_INDEX_OFF \
2227 			offsetof(struct cstorm_def_status_block_c, igu_index)
2228 #define DEF_XSB_IGU_INDEX_OFF \
2229 			offsetof(struct xstorm_def_status_block, igu_index)
2230 #define DEF_TSB_IGU_INDEX_OFF \
2231 			offsetof(struct tstorm_def_status_block, igu_index)
2232 
2233 #define DEF_USB_SEGMENT_OFF \
2234 			offsetof(struct cstorm_def_status_block_u, segment)
2235 #define DEF_CSB_SEGMENT_OFF \
2236 			offsetof(struct cstorm_def_status_block_c, segment)
2237 #define DEF_XSB_SEGMENT_OFF \
2238 			offsetof(struct xstorm_def_status_block, segment)
2239 #define DEF_TSB_SEGMENT_OFF \
2240 			offsetof(struct tstorm_def_status_block, segment)
2241 
2242 #define BNX2X_SP_DSB_INDEX \
2243 		(&bp->def_status_blk->sp_sb.\
2244 					index_values[HC_SP_INDEX_ETH_DEF_CONS])
2245 
2246 #define CAM_IS_INVALID(x) \
2247 	(GET_FLAG(x.flags, \
2248 	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2249 	(T_ETH_MAC_COMMAND_INVALIDATE))
2250 
2251 /* Number of u32 elements in MC hash array */
2252 #define MC_HASH_SIZE			8
2253 #define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
2254 	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2255 
2256 #ifndef PXP2_REG_PXP2_INT_STS
2257 #define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
2258 #endif
2259 
2260 #ifndef ETH_MAX_RX_CLIENTS_E2
2261 #define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
2262 #endif
2263 
2264 #define BNX2X_VPD_LEN			128
2265 #define VENDOR_ID_LEN			4
2266 
2267 #define VF_ACQUIRE_THRESH		3
2268 #define VF_ACQUIRE_MAC_FILTERS		1
2269 #define VF_ACQUIRE_MC_FILTERS		10
2270 
2271 #define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2272 			    (!((me_reg) & ME_REG_VF_ERR)))
2273 int bnx2x_nic_load_analyze_req(struct bnx2x *bp, u32 load_code);
2274 /* Congestion management fairness mode */
2275 #define CMNG_FNS_NONE			0
2276 #define CMNG_FNS_MINMAX			1
2277 
2278 #define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
2279 #define HC_SEG_ACCESS_ATTN		4
2280 #define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/
2281 
2282 static const u32 dmae_reg_go_c[] = {
2283 	DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2284 	DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2285 	DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2286 	DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2287 };
2288 
2289 void bnx2x_set_ethtool_ops(struct net_device *netdev);
2290 void bnx2x_notify_link_changed(struct bnx2x *bp);
2291 
2292 #define BNX2X_MF_SD_PROTOCOL(bp) \
2293 	((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2294 
2295 #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
2296 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
2297 
2298 #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
2299 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
2300 
2301 #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
2302 #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
2303 
2304 #define BNX2X_MF_EXT_PROTOCOL_FCOE(bp)  ((bp)->mf_ext_config & \
2305 					 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2306 
2307 #define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
2308 #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
2309 				(BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
2310 				 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
2311 
2312 #define SET_FLAG(value, mask, flag) \
2313 	do {\
2314 		(value) &= ~(mask);\
2315 		(value) |= ((flag) << (mask##_SHIFT));\
2316 	} while (0)
2317 
2318 #define GET_FLAG(value, mask) \
2319 	(((value) & (mask)) >> (mask##_SHIFT))
2320 
2321 #define GET_FIELD(value, fname) \
2322 	(((value) & (fname##_MASK)) >> (fname##_SHIFT))
2323 
2324 enum {
2325 	SWITCH_UPDATE,
2326 	AFEX_UPDATE,
2327 };
2328 
2329 #define NUM_MACS	8
2330 
2331 #endif /* bnx2x.h */
2332