xref: /openbmc/linux/drivers/net/ethernet/atheros/atl1c/atl1c_hw.h (revision 762f99f4f3cb41a775b5157dd761217beba65873)
11a59d1b8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
22b133ad6SJeff Kirsher /*
32b133ad6SJeff Kirsher  * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
42b133ad6SJeff Kirsher  *
52b133ad6SJeff Kirsher  * Derived from Intel e1000 driver
62b133ad6SJeff Kirsher  * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
72b133ad6SJeff Kirsher  */
82b133ad6SJeff Kirsher 
92b133ad6SJeff Kirsher #ifndef _ATL1C_HW_H_
102b133ad6SJeff Kirsher #define _ATL1C_HW_H_
112b133ad6SJeff Kirsher 
122b133ad6SJeff Kirsher #include <linux/types.h>
132b133ad6SJeff Kirsher #include <linux/mii.h>
142b133ad6SJeff Kirsher 
1537bfccb5SHuang, Xiong #define FIELD_GETX(_x, _name)   ((_x) >> (_name##_SHIFT) & (_name##_MASK))
1637bfccb5SHuang, Xiong #define FIELD_SETX(_x, _name, _v) \
1737bfccb5SHuang, Xiong (((_x) & ~((_name##_MASK) << (_name##_SHIFT))) |\
1837bfccb5SHuang, Xiong (((_v) & (_name##_MASK)) << (_name##_SHIFT)))
1937bfccb5SHuang, Xiong #define FIELDX(_name, _v) (((_v) & (_name##_MASK)) << (_name##_SHIFT))
2037bfccb5SHuang, Xiong 
212b133ad6SJeff Kirsher struct atl1c_adapter;
222b133ad6SJeff Kirsher struct atl1c_hw;
232b133ad6SJeff Kirsher 
242b133ad6SJeff Kirsher /* function prototype */
252b133ad6SJeff Kirsher void atl1c_phy_disable(struct atl1c_hw *hw);
26229e6b6eSHuang, Xiong void atl1c_hw_set_mac_addr(struct atl1c_hw *hw, u8 *mac_addr);
272b133ad6SJeff Kirsher int atl1c_phy_reset(struct atl1c_hw *hw);
282b133ad6SJeff Kirsher int atl1c_read_mac_addr(struct atl1c_hw *hw);
29ea0fbd05SGatis Peisenieks bool atl1c_get_link_status(struct atl1c_hw *hw);
302b133ad6SJeff Kirsher int atl1c_get_speed_and_duplex(struct atl1c_hw *hw, u16 *speed, u16 *duplex);
312b133ad6SJeff Kirsher u32 atl1c_hash_mc_addr(struct atl1c_hw *hw, u8 *mc_addr);
322b133ad6SJeff Kirsher void atl1c_hash_set(struct atl1c_hw *hw, u32 hash_value);
332b133ad6SJeff Kirsher int atl1c_read_phy_reg(struct atl1c_hw *hw, u16 reg_addr, u16 *phy_data);
342b133ad6SJeff Kirsher int atl1c_write_phy_reg(struct atl1c_hw *hw, u32 reg_addr, u16 phy_data);
352b133ad6SJeff Kirsher bool atl1c_read_eeprom(struct atl1c_hw *hw, u32 offset, u32 *p_value);
362b133ad6SJeff Kirsher int atl1c_phy_init(struct atl1c_hw *hw);
372b133ad6SJeff Kirsher int atl1c_check_eeprom_exist(struct atl1c_hw *hw);
382b133ad6SJeff Kirsher int atl1c_restart_autoneg(struct atl1c_hw *hw);
39319d013aSHuang, Xiong int atl1c_phy_to_ps_link(struct atl1c_hw *hw);
40319d013aSHuang, Xiong int atl1c_power_saving(struct atl1c_hw *hw, u32 wufc);
41929a5e93SHuang, Xiong bool atl1c_wait_mdio_idle(struct atl1c_hw *hw);
42929a5e93SHuang, Xiong void atl1c_stop_phy_polling(struct atl1c_hw *hw);
43929a5e93SHuang, Xiong void atl1c_start_phy_polling(struct atl1c_hw *hw, u16 clk_sel);
44929a5e93SHuang, Xiong int atl1c_read_phy_core(struct atl1c_hw *hw, bool ext, u8 dev,
45929a5e93SHuang, Xiong 			u16 reg, u16 *phy_data);
46929a5e93SHuang, Xiong int atl1c_write_phy_core(struct atl1c_hw *hw, bool ext, u8 dev,
47929a5e93SHuang, Xiong 			u16 reg, u16 phy_data);
48929a5e93SHuang, Xiong int atl1c_read_phy_ext(struct atl1c_hw *hw, u8 dev_addr,
49929a5e93SHuang, Xiong 			u16 reg_addr, u16 *phy_data);
50929a5e93SHuang, Xiong int atl1c_write_phy_ext(struct atl1c_hw *hw, u8 dev_addr,
51929a5e93SHuang, Xiong 			u16 reg_addr, u16 phy_data);
52ce5b972bSHuang, Xiong int atl1c_read_phy_dbg(struct atl1c_hw *hw, u16 reg_addr, u16 *phy_data);
53ce5b972bSHuang, Xiong int atl1c_write_phy_dbg(struct atl1c_hw *hw, u16 reg_addr, u16 phy_data);
54903d7ce0SHuang, Xiong void atl1c_post_phy_linkchg(struct atl1c_hw *hw, u16 link_speed);
55ce5b972bSHuang, Xiong 
56319d013aSHuang, Xiong /* hw-ids */
57319d013aSHuang, Xiong #define PCI_DEVICE_ID_ATTANSIC_L2C      0x1062
58319d013aSHuang, Xiong #define PCI_DEVICE_ID_ATTANSIC_L1C      0x1063
59319d013aSHuang, Xiong #define PCI_DEVICE_ID_ATHEROS_L2C_B	0x2060 /* AR8152 v1.1 Fast 10/100 */
60319d013aSHuang, Xiong #define PCI_DEVICE_ID_ATHEROS_L2C_B2	0x2062 /* AR8152 v2.0 Fast 10/100 */
61319d013aSHuang, Xiong #define PCI_DEVICE_ID_ATHEROS_L1D	0x1073 /* AR8151 v1.0 Gigabit 1000 */
62319d013aSHuang, Xiong #define PCI_DEVICE_ID_ATHEROS_L1D_2_0	0x1083 /* AR8151 v2.0 Gigabit 1000 */
63319d013aSHuang, Xiong #define L2CB_V10			0xc0
64319d013aSHuang, Xiong #define L2CB_V11			0xc1
65fa0afcd1SCloud Ren #define L2CB_V20			0xc0
66fa0afcd1SCloud Ren #define L2CB_V21			0xc1
67319d013aSHuang, Xiong 
682b133ad6SJeff Kirsher /* register definition */
692b133ad6SJeff Kirsher #define REG_DEVICE_CAP              	0x5C
702b133ad6SJeff Kirsher #define DEVICE_CAP_MAX_PAYLOAD_MASK     0x7
712b133ad6SJeff Kirsher #define DEVICE_CAP_MAX_PAYLOAD_SHIFT    0
722b133ad6SJeff Kirsher 
7359e26effSHuang, Xiong #define DEVICE_CTRL_MAXRRS_MIN		2
742b133ad6SJeff Kirsher 
752b133ad6SJeff Kirsher #define REG_LINK_CTRL			0x68
762b133ad6SJeff Kirsher #define LINK_CTRL_L0S_EN		0x01
772b133ad6SJeff Kirsher #define LINK_CTRL_L1_EN			0x02
782b133ad6SJeff Kirsher #define LINK_CTRL_EXT_SYNC		0x80
792b133ad6SJeff Kirsher 
80fa0afcd1SCloud Ren #define REG_PCIE_IND_ACC_ADDR		0x80
81fa0afcd1SCloud Ren #define REG_PCIE_IND_ACC_DATA		0x84
82fa0afcd1SCloud Ren 
832b133ad6SJeff Kirsher #define REG_DEV_SERIALNUM_CTRL		0x200
842b133ad6SJeff Kirsher #define REG_DEV_MAC_SEL_MASK		0x0 /* 0:EUI; 1:MAC */
852b133ad6SJeff Kirsher #define REG_DEV_MAC_SEL_SHIFT		0
862b133ad6SJeff Kirsher #define REG_DEV_SERIAL_NUM_EN_MASK	0x1
872b133ad6SJeff Kirsher #define REG_DEV_SERIAL_NUM_EN_SHIFT	1
882b133ad6SJeff Kirsher 
892b133ad6SJeff Kirsher #define REG_TWSI_CTRL               	0x218
90229e6b6eSHuang, Xiong #define TWSI_CTLR_FREQ_MASK		0x3UL
91229e6b6eSHuang, Xiong #define TWSI_CTRL_FREQ_SHIFT		24
92229e6b6eSHuang, Xiong #define TWSI_CTRL_FREQ_100K		0
93229e6b6eSHuang, Xiong #define TWSI_CTRL_FREQ_200K		1
94229e6b6eSHuang, Xiong #define TWSI_CTRL_FREQ_300K		2
95229e6b6eSHuang, Xiong #define TWSI_CTRL_FREQ_400K		3
96229e6b6eSHuang, Xiong #define TWSI_CTRL_LD_EXIST		BIT(23)
97229e6b6eSHuang, Xiong #define TWSI_CTRL_HW_LDSTAT		BIT(12)	/* 0:finish,1:in progress */
98229e6b6eSHuang, Xiong #define TWSI_CTRL_SW_LDSTART            BIT(11)
992b133ad6SJeff Kirsher #define TWSI_CTRL_LD_OFFSET_MASK        0xFF
1002b133ad6SJeff Kirsher #define TWSI_CTRL_LD_OFFSET_SHIFT       0
1012b133ad6SJeff Kirsher 
1022b133ad6SJeff Kirsher #define REG_PCIE_DEV_MISC_CTRL      	0x21C
1032b133ad6SJeff Kirsher #define PCIE_DEV_MISC_EXT_PIPE     	0x2
1042b133ad6SJeff Kirsher #define PCIE_DEV_MISC_RETRY_BUFDIS 	0x1
1052b133ad6SJeff Kirsher #define PCIE_DEV_MISC_SPIROM_EXIST 	0x4
1062b133ad6SJeff Kirsher #define PCIE_DEV_MISC_SERDES_ENDIAN    	0x8
1072b133ad6SJeff Kirsher #define PCIE_DEV_MISC_SERDES_SEL_DIN   	0x10
1082b133ad6SJeff Kirsher 
1092b133ad6SJeff Kirsher #define REG_PCIE_PHYMISC	    	0x1000
110ebe22ed9SHuang, Xiong #define PCIE_PHYMISC_FORCE_RCV_DET	BIT(2)
111ebe22ed9SHuang, Xiong #define PCIE_PHYMISC_NFTS_MASK		0xFFUL
112ebe22ed9SHuang, Xiong #define PCIE_PHYMISC_NFTS_SHIFT		16
1132b133ad6SJeff Kirsher 
1142b133ad6SJeff Kirsher #define REG_PCIE_PHYMISC2		0x1004
115ebe22ed9SHuang, Xiong #define PCIE_PHYMISC2_L0S_TH_MASK	0x3UL
116ebe22ed9SHuang, Xiong #define PCIE_PHYMISC2_L0S_TH_SHIFT	18
117ebe22ed9SHuang, Xiong #define L2CB1_PCIE_PHYMISC2_L0S_TH	3
118ebe22ed9SHuang, Xiong #define PCIE_PHYMISC2_CDR_BW_MASK	0x3UL
119ebe22ed9SHuang, Xiong #define PCIE_PHYMISC2_CDR_BW_SHIFT	16
120ebe22ed9SHuang, Xiong #define L2CB1_PCIE_PHYMISC2_CDR_BW	3
1212b133ad6SJeff Kirsher 
1222b133ad6SJeff Kirsher #define REG_TWSI_DEBUG			0x1108
123229e6b6eSHuang, Xiong #define TWSI_DEBUG_DEV_EXIST		BIT(29)
1242b133ad6SJeff Kirsher 
125ebe22ed9SHuang, Xiong #define REG_DMA_DBG			0x1114
126ebe22ed9SHuang, Xiong #define DMA_DBG_VENDOR_MSG		BIT(0)
127ebe22ed9SHuang, Xiong 
1282b133ad6SJeff Kirsher #define REG_EEPROM_CTRL			0x12C0
1292b133ad6SJeff Kirsher #define EEPROM_CTRL_DATA_HI_MASK	0xFFFF
1302b133ad6SJeff Kirsher #define EEPROM_CTRL_DATA_HI_SHIFT	0
1312b133ad6SJeff Kirsher #define EEPROM_CTRL_ADDR_MASK		0x3FF
1322b133ad6SJeff Kirsher #define EEPROM_CTRL_ADDR_SHIFT		16
1332b133ad6SJeff Kirsher #define EEPROM_CTRL_ACK			0x40000000
1342b133ad6SJeff Kirsher #define EEPROM_CTRL_RW			0x80000000
1352b133ad6SJeff Kirsher 
1362b133ad6SJeff Kirsher #define REG_EEPROM_DATA_LO		0x12C4
1372b133ad6SJeff Kirsher 
1382b133ad6SJeff Kirsher #define REG_OTP_CTRL			0x12F0
139229e6b6eSHuang, Xiong #define OTP_CTRL_CLK_EN			BIT(1)
1402b133ad6SJeff Kirsher 
1412b133ad6SJeff Kirsher #define REG_PM_CTRL			0x12F8
142024e1e4dSHuang, Xiong #define PM_CTRL_HOTRST			BIT(31)
143024e1e4dSHuang, Xiong #define PM_CTRL_MAC_ASPM_CHK		BIT(30)	/* L0s/L1 dis by MAC based on
144024e1e4dSHuang, Xiong 						 * thrghput(setting in 15A0) */
145024e1e4dSHuang, Xiong #define PM_CTRL_SA_DLY_EN		BIT(29)
146024e1e4dSHuang, Xiong #define PM_CTRL_L0S_BUFSRX_EN		BIT(28)
147024e1e4dSHuang, Xiong #define PM_CTRL_LCKDET_TIMER_MASK	0xFUL
1482b133ad6SJeff Kirsher #define PM_CTRL_LCKDET_TIMER_SHIFT	24
149024e1e4dSHuang, Xiong #define PM_CTRL_LCKDET_TIMER_DEF	0xC
150024e1e4dSHuang, Xiong #define PM_CTRL_PM_REQ_TIMER_MASK	0xFUL
151024e1e4dSHuang, Xiong #define PM_CTRL_PM_REQ_TIMER_SHIFT	20	/* pm_request_l1 time > @
152024e1e4dSHuang, Xiong 						 * ->L0s not L1 */
153f56fa567SHuang, Xiong #define PM_CTRL_PM_REQ_TO_DEF		0xF
154024e1e4dSHuang, Xiong #define PMCTRL_TXL1_AFTER_L0S		BIT(19)	/* l1dv2.0+ */
155024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_MASK	7UL	/* l1dv2.0+, 3bits */
156024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_SHIFT	16
157024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_DIS	0
158024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_2US	1
159024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_4US	2
160024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_8US	3
161024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_16US	4
162024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_24US	5
163024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_32US	6
164024e1e4dSHuang, Xiong #define L1D_PMCTRL_L1_ENTRY_TM_63US	7
165024e1e4dSHuang, Xiong #define PM_CTRL_L1_ENTRY_TIMER_MASK	0xFUL  /* l1C 4bits */
166024e1e4dSHuang, Xiong #define PM_CTRL_L1_ENTRY_TIMER_SHIFT	16
167024e1e4dSHuang, Xiong #define L2CB1_PM_CTRL_L1_ENTRY_TM	7
168024e1e4dSHuang, Xiong #define L1C_PM_CTRL_L1_ENTRY_TM		0xF
169024e1e4dSHuang, Xiong #define PM_CTRL_RCVR_WT_TIMER		BIT(15)	/* 1:1us, 0:2ms */
170024e1e4dSHuang, Xiong #define PM_CTRL_CLK_PWM_VER1_1		BIT(14)	/* 0:1.0a,1:1.1 */
171024e1e4dSHuang, Xiong #define PM_CTRL_CLK_SWH_L1		BIT(13)	/* en pcie clk sw in L1 */
172024e1e4dSHuang, Xiong #define PM_CTRL_ASPM_L0S_EN		BIT(12)
173024e1e4dSHuang, Xiong #define PM_CTRL_RXL1_AFTER_L0S		BIT(11)	/* l1dv2.0+ */
174024e1e4dSHuang, Xiong #define L1D_PMCTRL_L0S_TIMER_MASK	7UL	/* l1d2.0+, 3bits*/
175024e1e4dSHuang, Xiong #define L1D_PMCTRL_L0S_TIMER_SHIFT	8
176024e1e4dSHuang, Xiong #define PM_CTRL_L0S_ENTRY_TIMER_MASK	0xFUL	/* l1c, 4bits */
177024e1e4dSHuang, Xiong #define PM_CTRL_L0S_ENTRY_TIMER_SHIFT	8
178024e1e4dSHuang, Xiong #define PM_CTRL_SERDES_BUFS_RX_L1_EN	BIT(7)
179024e1e4dSHuang, Xiong #define PM_CTRL_SERDES_PD_EX_L1		BIT(6)	/* power down serdes rx */
180024e1e4dSHuang, Xiong #define PM_CTRL_SERDES_PLL_L1_EN	BIT(5)
181024e1e4dSHuang, Xiong #define PM_CTRL_SERDES_L1_EN		BIT(4)
182024e1e4dSHuang, Xiong #define PM_CTRL_ASPM_L1_EN		BIT(3)
183024e1e4dSHuang, Xiong #define PM_CTRL_CLK_REQ_EN		BIT(2)
184024e1e4dSHuang, Xiong #define PM_CTRL_RBER_EN			BIT(1)
185024e1e4dSHuang, Xiong #define PM_CTRL_SPRSDWER_EN		BIT(0)
1862b133ad6SJeff Kirsher 
1872b133ad6SJeff Kirsher #define REG_LTSSM_ID_CTRL		0x12FC
1882b133ad6SJeff Kirsher #define LTSSM_ID_EN_WRO			0x1000
1897f5544d6SHuang, Xiong 
1907f5544d6SHuang, Xiong 
1912b133ad6SJeff Kirsher /* Selene Master Control Register */
1922b133ad6SJeff Kirsher #define REG_MASTER_CTRL			0x1400
1937f5544d6SHuang, Xiong #define MASTER_CTRL_OTP_SEL		BIT(31)
1947f5544d6SHuang, Xiong #define MASTER_DEV_NUM_MASK		0x7FUL
1957f5544d6SHuang, Xiong #define MASTER_DEV_NUM_SHIFT		24
1967f5544d6SHuang, Xiong #define MASTER_REV_NUM_MASK		0xFFUL
1977f5544d6SHuang, Xiong #define MASTER_REV_NUM_SHIFT		16
1987f5544d6SHuang, Xiong #define MASTER_CTRL_INT_RDCLR		BIT(14)
1997f5544d6SHuang, Xiong #define MASTER_CTRL_CLK_SEL_DIS		BIT(12)	/* 1:alwys sel pclk from
2007f5544d6SHuang, Xiong 						 * serdes, not sw to 25M */
2017f5544d6SHuang, Xiong #define MASTER_CTRL_RX_ITIMER_EN	BIT(11)	/* IRQ MODURATION FOR RX */
2027f5544d6SHuang, Xiong #define MASTER_CTRL_TX_ITIMER_EN	BIT(10)	/* MODURATION FOR TX/RX */
2037f5544d6SHuang, Xiong #define MASTER_CTRL_MANU_INT		BIT(9)	/* SOFT MANUAL INT */
2047f5544d6SHuang, Xiong #define MASTER_CTRL_MANUTIMER_EN	BIT(8)
2057f5544d6SHuang, Xiong #define MASTER_CTRL_SA_TIMER_EN		BIT(7)	/* SYS ALIVE TIMER EN */
2067f5544d6SHuang, Xiong #define MASTER_CTRL_OOB_DIS		BIT(6)	/* OUT OF BOX DIS */
2077f5544d6SHuang, Xiong #define MASTER_CTRL_WAKEN_25M		BIT(5)	/* WAKE WO. PCIE CLK */
2087f5544d6SHuang, Xiong #define MASTER_CTRL_BERT_START		BIT(4)
2097f5544d6SHuang, Xiong #define MASTER_PCIE_TSTMOD_MASK		3UL
2107f5544d6SHuang, Xiong #define MASTER_PCIE_TSTMOD_SHIFT	2
2117f5544d6SHuang, Xiong #define MASTER_PCIE_RST			BIT(1)
2127f5544d6SHuang, Xiong #define MASTER_CTRL_SOFT_RST		BIT(0)	/* RST MAC & DMA */
2137f5544d6SHuang, Xiong #define DMA_MAC_RST_TO			50
2142b133ad6SJeff Kirsher 
2152b133ad6SJeff Kirsher /* Timer Initial Value Register */
2162b133ad6SJeff Kirsher #define REG_MANUAL_TIMER_INIT       	0x1404
2172b133ad6SJeff Kirsher 
2182b133ad6SJeff Kirsher /* IRQ ModeratorTimer Initial Value Register */
2192b133ad6SJeff Kirsher #define REG_IRQ_MODRT_TIMER_INIT     	0x1408
2202b133ad6SJeff Kirsher #define IRQ_MODRT_TIMER_MASK		0xffff
2212b133ad6SJeff Kirsher #define IRQ_MODRT_TX_TIMER_SHIFT    	0
2222b133ad6SJeff Kirsher #define IRQ_MODRT_RX_TIMER_SHIFT	16
2232b133ad6SJeff Kirsher 
2242b133ad6SJeff Kirsher #define REG_GPHY_CTRL               	0x140C
225ce5b972bSHuang, Xiong #define GPHY_CTRL_ADDR_MASK		0x1FUL
226ce5b972bSHuang, Xiong #define GPHY_CTRL_ADDR_SHIFT		19
227ce5b972bSHuang, Xiong #define GPHY_CTRL_BP_VLTGSW		BIT(18)
228ce5b972bSHuang, Xiong #define GPHY_CTRL_100AB_EN		BIT(17)
229ce5b972bSHuang, Xiong #define GPHY_CTRL_10AB_EN		BIT(16)
230ce5b972bSHuang, Xiong #define GPHY_CTRL_PHY_PLL_BYPASS	BIT(15)
231ce5b972bSHuang, Xiong #define GPHY_CTRL_PWDOWN_HW		BIT(14)	/* affect MAC&PHY, to low pw */
232ce5b972bSHuang, Xiong #define GPHY_CTRL_PHY_PLL_ON		BIT(13)	/* 1:pll always on, 0:can sw */
233ce5b972bSHuang, Xiong #define GPHY_CTRL_SEL_ANA_RST		BIT(12)
234ce5b972bSHuang, Xiong #define GPHY_CTRL_HIB_PULSE		BIT(11)
235ce5b972bSHuang, Xiong #define GPHY_CTRL_HIB_EN		BIT(10)
236ce5b972bSHuang, Xiong #define GPHY_CTRL_GIGA_DIS		BIT(9)
237ce5b972bSHuang, Xiong #define GPHY_CTRL_PHY_IDDQ_DIS		BIT(8)	/* pw on RST */
238ce5b972bSHuang, Xiong #define GPHY_CTRL_PHY_IDDQ		BIT(7)	/* bit8 affect bit7 while rb */
239ce5b972bSHuang, Xiong #define GPHY_CTRL_LPW_EXIT		BIT(6)
240ce5b972bSHuang, Xiong #define GPHY_CTRL_GATE_25M_EN		BIT(5)
241ce5b972bSHuang, Xiong #define GPHY_CTRL_REV_ANEG		BIT(4)
242ce5b972bSHuang, Xiong #define GPHY_CTRL_ANEG_NOW		BIT(3)
243ce5b972bSHuang, Xiong #define GPHY_CTRL_LED_MODE		BIT(2)
244ce5b972bSHuang, Xiong #define GPHY_CTRL_RTL_MODE		BIT(1)
245ce5b972bSHuang, Xiong #define GPHY_CTRL_EXT_RESET		BIT(0)	/* 1:out of DSP RST status */
246ce5b972bSHuang, Xiong #define GPHY_CTRL_EXT_RST_TO		80	/* 800us atmost */
247ce5b972bSHuang, Xiong #define GPHY_CTRL_CLS			(\
248ce5b972bSHuang, Xiong 	GPHY_CTRL_LED_MODE		|\
249ce5b972bSHuang, Xiong 	GPHY_CTRL_100AB_EN		|\
250ce5b972bSHuang, Xiong 	GPHY_CTRL_PHY_PLL_ON)
251969a7ee2SHuang, Xiong 
2522b133ad6SJeff Kirsher /* Block IDLE Status Register */
2532b133ad6SJeff Kirsher #define REG_IDLE_STATUS			0x1410
254969a7ee2SHuang, Xiong #define IDLE_STATUS_SFORCE_MASK		0xFUL
255969a7ee2SHuang, Xiong #define IDLE_STATUS_SFORCE_SHIFT	14
256969a7ee2SHuang, Xiong #define IDLE_STATUS_CALIB_DONE		BIT(13)
257969a7ee2SHuang, Xiong #define IDLE_STATUS_CALIB_RES_MASK	0x1FUL
258969a7ee2SHuang, Xiong #define IDLE_STATUS_CALIB_RES_SHIFT	8
259969a7ee2SHuang, Xiong #define IDLE_STATUS_CALIBERR_MASK	0xFUL
260969a7ee2SHuang, Xiong #define IDLE_STATUS_CALIBERR_SHIFT	4
261969a7ee2SHuang, Xiong #define IDLE_STATUS_TXQ_BUSY		BIT(3)
262969a7ee2SHuang, Xiong #define IDLE_STATUS_RXQ_BUSY		BIT(2)
263969a7ee2SHuang, Xiong #define IDLE_STATUS_TXMAC_BUSY		BIT(1)
264969a7ee2SHuang, Xiong #define IDLE_STATUS_RXMAC_BUSY		BIT(0)
265969a7ee2SHuang, Xiong #define IDLE_STATUS_MASK		(\
266969a7ee2SHuang, Xiong 	IDLE_STATUS_TXQ_BUSY		|\
267969a7ee2SHuang, Xiong 	IDLE_STATUS_RXQ_BUSY		|\
268969a7ee2SHuang, Xiong 	IDLE_STATUS_TXMAC_BUSY		|\
269969a7ee2SHuang, Xiong 	IDLE_STATUS_RXMAC_BUSY)
2702b133ad6SJeff Kirsher 
2712b133ad6SJeff Kirsher /* MDIO Control Register */
2722b133ad6SJeff Kirsher #define REG_MDIO_CTRL           	0x1414
273929a5e93SHuang, Xiong #define MDIO_CTRL_MODE_EXT		BIT(30)
274929a5e93SHuang, Xiong #define MDIO_CTRL_POST_READ		BIT(29)
275929a5e93SHuang, Xiong #define MDIO_CTRL_AP_EN			BIT(28)
276929a5e93SHuang, Xiong #define MDIO_CTRL_BUSY			BIT(27)
277929a5e93SHuang, Xiong #define MDIO_CTRL_CLK_SEL_MASK		0x7UL
278929a5e93SHuang, Xiong #define MDIO_CTRL_CLK_SEL_SHIFT		24
279929a5e93SHuang, Xiong #define MDIO_CTRL_CLK_25_4		0	/* 25MHz divide 4 */
280929a5e93SHuang, Xiong #define MDIO_CTRL_CLK_25_6		2
281929a5e93SHuang, Xiong #define MDIO_CTRL_CLK_25_8		3
282929a5e93SHuang, Xiong #define MDIO_CTRL_CLK_25_10		4
283929a5e93SHuang, Xiong #define MDIO_CTRL_CLK_25_32		5
284929a5e93SHuang, Xiong #define MDIO_CTRL_CLK_25_64		6
285929a5e93SHuang, Xiong #define MDIO_CTRL_CLK_25_128		7
286929a5e93SHuang, Xiong #define MDIO_CTRL_START			BIT(23)
287929a5e93SHuang, Xiong #define MDIO_CTRL_SPRES_PRMBL		BIT(22)
288929a5e93SHuang, Xiong #define MDIO_CTRL_OP_READ		BIT(21)	/* 1:read, 0:write */
289929a5e93SHuang, Xiong #define MDIO_CTRL_REG_MASK		0x1FUL
290929a5e93SHuang, Xiong #define MDIO_CTRL_REG_SHIFT		16
291929a5e93SHuang, Xiong #define MDIO_CTRL_DATA_MASK		0xFFFFUL
292929a5e93SHuang, Xiong #define MDIO_CTRL_DATA_SHIFT		0
293929a5e93SHuang, Xiong #define MDIO_MAX_AC_TO			120	/* 1.2ms timeout for slow clk */
294929a5e93SHuang, Xiong 
295929a5e93SHuang, Xiong /* for extension reg access */
296929a5e93SHuang, Xiong #define REG_MDIO_EXTN			0x1448
297929a5e93SHuang, Xiong #define MDIO_EXTN_PORTAD_MASK		0x1FUL
298929a5e93SHuang, Xiong #define MDIO_EXTN_PORTAD_SHIFT		21
299929a5e93SHuang, Xiong #define MDIO_EXTN_DEVAD_MASK		0x1FUL
300929a5e93SHuang, Xiong #define MDIO_EXTN_DEVAD_SHIFT		16
301929a5e93SHuang, Xiong #define MDIO_EXTN_REG_MASK		0xFFFFUL
302929a5e93SHuang, Xiong #define MDIO_EXTN_REG_SHIFT		0
3032b133ad6SJeff Kirsher 
3042b133ad6SJeff Kirsher /* BIST Control and Status Register0 (for the Packet Memory) */
3052b133ad6SJeff Kirsher #define REG_BIST0_CTRL              	0x141c
3062b133ad6SJeff Kirsher #define BIST0_NOW                   	0x1
3072b133ad6SJeff Kirsher #define BIST0_SRAM_FAIL             	0x2 /* 1: The SRAM failure is
3082b133ad6SJeff Kirsher 					     * un-repairable  because
3092b133ad6SJeff Kirsher 					     * it has address decoder
3102b133ad6SJeff Kirsher 					     * failure or more than 1 cell
3112b133ad6SJeff Kirsher 					     * stuck-to-x failure */
3122b133ad6SJeff Kirsher #define BIST0_FUSE_FLAG             	0x4
3132b133ad6SJeff Kirsher 
3142b133ad6SJeff Kirsher /* BIST Control and Status Register1(for the retry buffer of PCI Express) */
3152b133ad6SJeff Kirsher #define REG_BIST1_CTRL			0x1420
3162b133ad6SJeff Kirsher #define BIST1_NOW                   	0x1
3172b133ad6SJeff Kirsher #define BIST1_SRAM_FAIL             	0x2
3182b133ad6SJeff Kirsher #define BIST1_FUSE_FLAG             	0x4
3192b133ad6SJeff Kirsher 
3202b133ad6SJeff Kirsher /* SerDes Lock Detect Control and Status Register */
3217737fd96SHuang, Xiong #define REG_SERDES			0x1424
3227737fd96SHuang, Xiong #define SERDES_PHY_CLK_SLOWDOWN		BIT(18)
3237737fd96SHuang, Xiong #define SERDES_MAC_CLK_SLOWDOWN		BIT(17)
3247737fd96SHuang, Xiong #define SERDES_SELFB_PLL_MASK		0x3UL
3257737fd96SHuang, Xiong #define SERDES_SELFB_PLL_SHIFT		14
3267737fd96SHuang, Xiong #define SERDES_PHYCLK_SEL_GTX		BIT(13)	/* 1:gtx_clk, 0:25M */
3277737fd96SHuang, Xiong #define SERDES_PCIECLK_SEL_SRDS		BIT(12)	/* 1:serdes,0:25M */
3287737fd96SHuang, Xiong #define SERDES_BUFS_RX_EN		BIT(11)
3297737fd96SHuang, Xiong #define SERDES_PD_RX			BIT(10)
3307737fd96SHuang, Xiong #define SERDES_PLL_EN			BIT(9)
3317737fd96SHuang, Xiong #define SERDES_EN			BIT(8)
3327737fd96SHuang, Xiong #define SERDES_SELFB_PLL_SEL_CSR	BIT(6)	/* 0:state-machine,1:csr */
3337737fd96SHuang, Xiong #define SERDES_SELFB_PLL_CSR_MASK	0x3UL
3347737fd96SHuang, Xiong #define SERDES_SELFB_PLL_CSR_SHIFT	4
3357737fd96SHuang, Xiong #define SERDES_SELFB_PLL_CSR_4		3	/* 4-12% OV-CLK */
3367737fd96SHuang, Xiong #define SERDES_SELFB_PLL_CSR_0		2	/* 0-4% OV-CLK */
3377737fd96SHuang, Xiong #define SERDES_SELFB_PLL_CSR_12		1	/* 12-18% OV-CLK */
3387737fd96SHuang, Xiong #define SERDES_SELFB_PLL_CSR_18		0	/* 18-25% OV-CLK */
3397737fd96SHuang, Xiong #define SERDES_VCO_SLOW			BIT(3)
3407737fd96SHuang, Xiong #define SERDES_VCO_FAST			BIT(2)
3417737fd96SHuang, Xiong #define SERDES_LOCK_DETECT_EN		BIT(1)
3427737fd96SHuang, Xiong #define SERDES_LOCK_DETECT		BIT(0)
3432b133ad6SJeff Kirsher 
344ce5b972bSHuang, Xiong #define REG_LPI_DECISN_TIMER            0x143C
345ce5b972bSHuang, Xiong #define L2CB_LPI_DESISN_TIMER		0x7D00
346ce5b972bSHuang, Xiong 
347ce5b972bSHuang, Xiong #define REG_LPI_CTRL                    0x1440
348ce5b972bSHuang, Xiong #define LPI_CTRL_CHK_DA			BIT(31)
349ce5b972bSHuang, Xiong #define LPI_CTRL_ENH_TO_MASK		0x1FFFUL
350ce5b972bSHuang, Xiong #define LPI_CTRL_ENH_TO_SHIFT		12
351ce5b972bSHuang, Xiong #define LPI_CTRL_ENH_TH_MASK		0x1FUL
352ce5b972bSHuang, Xiong #define LPI_CTRL_ENH_TH_SHIFT		6
353ce5b972bSHuang, Xiong #define LPI_CTRL_ENH_EN			BIT(5)
354ce5b972bSHuang, Xiong #define LPI_CTRL_CHK_RX			BIT(4)
355ce5b972bSHuang, Xiong #define LPI_CTRL_CHK_STATE		BIT(3)
356ce5b972bSHuang, Xiong #define LPI_CTRL_GMII			BIT(2)
357ce5b972bSHuang, Xiong #define LPI_CTRL_TO_PHY			BIT(1)
358ce5b972bSHuang, Xiong #define LPI_CTRL_EN			BIT(0)
359ce5b972bSHuang, Xiong 
360ce5b972bSHuang, Xiong #define REG_LPI_WAIT			0x1444
361ce5b972bSHuang, Xiong #define LPI_WAIT_TIMER_MASK		0xFFFFUL
362ce5b972bSHuang, Xiong #define LPI_WAIT_TIMER_SHIFT		0
363ce5b972bSHuang, Xiong 
3642b133ad6SJeff Kirsher /* MAC Control Register  */
3652b133ad6SJeff Kirsher #define REG_MAC_CTRL         		0x1480
366319d013aSHuang, Xiong #define MAC_CTRL_SPEED_MODE_SW		BIT(30) /* 0:phy,1:sw */
367319d013aSHuang, Xiong #define MAC_CTRL_HASH_ALG_CRC32		BIT(29) /* 1:legacy,0:lw_5b */
368319d013aSHuang, Xiong #define MAC_CTRL_SINGLE_PAUSE_EN	BIT(28)
369319d013aSHuang, Xiong #define MAC_CTRL_DBG			BIT(27)
370319d013aSHuang, Xiong #define MAC_CTRL_BC_EN			BIT(26)
371319d013aSHuang, Xiong #define MAC_CTRL_MC_ALL_EN		BIT(25)
372319d013aSHuang, Xiong #define MAC_CTRL_RX_CHKSUM_EN		BIT(24)
373319d013aSHuang, Xiong #define MAC_CTRL_TX_HUGE		BIT(23)
374319d013aSHuang, Xiong #define MAC_CTRL_DBG_TX_BKPRESURE	BIT(22)
375319d013aSHuang, Xiong #define MAC_CTRL_SPEED_MASK		3UL
3762b133ad6SJeff Kirsher #define MAC_CTRL_SPEED_SHIFT		20
377319d013aSHuang, Xiong #define MAC_CTRL_SPEED_10_100		1
378319d013aSHuang, Xiong #define MAC_CTRL_SPEED_1000		2
379319d013aSHuang, Xiong #define MAC_CTRL_TX_SIMURST		BIT(19)
380319d013aSHuang, Xiong #define MAC_CTRL_SCNT			BIT(17)
381319d013aSHuang, Xiong #define MAC_CTRL_TX_PAUSE		BIT(16)
382319d013aSHuang, Xiong #define MAC_CTRL_PROMIS_EN		BIT(15)
383319d013aSHuang, Xiong #define MAC_CTRL_RMV_VLAN		BIT(14)
384319d013aSHuang, Xiong #define MAC_CTRL_PRMLEN_MASK		0xFUL
385319d013aSHuang, Xiong #define MAC_CTRL_PRMLEN_SHIFT		10
386319d013aSHuang, Xiong #define MAC_CTRL_HUGE_EN		BIT(9)
387319d013aSHuang, Xiong #define MAC_CTRL_LENCHK			BIT(8)
388319d013aSHuang, Xiong #define MAC_CTRL_PAD			BIT(7)
389319d013aSHuang, Xiong #define MAC_CTRL_ADD_CRC		BIT(6)
390319d013aSHuang, Xiong #define MAC_CTRL_DUPLX			BIT(5)
391319d013aSHuang, Xiong #define MAC_CTRL_LOOPBACK		BIT(4)
392319d013aSHuang, Xiong #define MAC_CTRL_RX_FLOW		BIT(3)
393319d013aSHuang, Xiong #define MAC_CTRL_TX_FLOW		BIT(2)
394319d013aSHuang, Xiong #define MAC_CTRL_RX_EN			BIT(1)
395319d013aSHuang, Xiong #define MAC_CTRL_TX_EN			BIT(0)
3962b133ad6SJeff Kirsher 
3972b133ad6SJeff Kirsher /* MAC IPG/IFG Control Register  */
3982b133ad6SJeff Kirsher #define REG_MAC_IPG_IFG             	0x1484
3992b133ad6SJeff Kirsher #define MAC_IPG_IFG_IPGT_SHIFT      	0 	/* Desired back to back
4002b133ad6SJeff Kirsher 						 * inter-packet gap. The
4012b133ad6SJeff Kirsher 						 * default is 96-bit time */
4022b133ad6SJeff Kirsher #define MAC_IPG_IFG_IPGT_MASK       	0x7f
4032b133ad6SJeff Kirsher #define MAC_IPG_IFG_MIFG_SHIFT      	8       /* Minimum number of IFG to
4042b133ad6SJeff Kirsher 						 * enforce in between RX frames */
4052b133ad6SJeff Kirsher #define MAC_IPG_IFG_MIFG_MASK       	0xff  	/* Frame gap below such IFP is dropped */
4062b133ad6SJeff Kirsher #define MAC_IPG_IFG_IPGR1_SHIFT     	16   	/* 64bit Carrier-Sense window */
4072b133ad6SJeff Kirsher #define MAC_IPG_IFG_IPGR1_MASK      	0x7f
4082b133ad6SJeff Kirsher #define MAC_IPG_IFG_IPGR2_SHIFT     	24    	/* 96-bit IPG window */
4092b133ad6SJeff Kirsher #define MAC_IPG_IFG_IPGR2_MASK      	0x7f
4102b133ad6SJeff Kirsher 
4112b133ad6SJeff Kirsher /* MAC STATION ADDRESS  */
4122b133ad6SJeff Kirsher #define REG_MAC_STA_ADDR		0x1488
4132b133ad6SJeff Kirsher 
4142b133ad6SJeff Kirsher /* Hash table for multicast address */
4152b133ad6SJeff Kirsher #define REG_RX_HASH_TABLE		0x1490
4162b133ad6SJeff Kirsher 
4172b133ad6SJeff Kirsher /* MAC Half-Duplex Control Register */
4182b133ad6SJeff Kirsher #define REG_MAC_HALF_DUPLX_CTRL     	0x1498
4192b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_LCOL_SHIFT  0      /* Collision Window */
4202b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_LCOL_MASK   0x3ff
4212b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_RETRY_SHIFT 12
4222b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_RETRY_MASK  0xf
4232b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_EXC_DEF_EN  0x10000
4242b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_NO_BACK_C   0x20000
4252b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_NO_BACK_P   0x40000 /* No back-off on backpressure,
4262b133ad6SJeff Kirsher 						 * immediately start the
4272b133ad6SJeff Kirsher 						 * transmission after back pressure */
4282b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_ABEBE        0x80000 /* 1: Alternative Binary Exponential Back-off Enabled */
4292b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT  20      /* Maximum binary exponential number */
4302b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_ABEBT_MASK   0xf
4312b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT 24      /* IPG to start JAM for collision based flow control in half-duplex */
4322b133ad6SJeff Kirsher #define MAC_HALF_DUPLX_CTRL_JAMIPG_MASK  0xf     /* mode. In unit of 8-bit time */
4332b133ad6SJeff Kirsher 
4342b133ad6SJeff Kirsher /* Maximum Frame Length Control Register   */
4352b133ad6SJeff Kirsher #define REG_MTU                     	0x149c
4362b133ad6SJeff Kirsher 
4372b133ad6SJeff Kirsher /* Wake-On-Lan control register */
4382b133ad6SJeff Kirsher #define REG_WOL_CTRL                	0x14a0
439d163ff7bSHuang, Xiong #define WOL_PT7_MATCH			BIT(31)
440d163ff7bSHuang, Xiong #define WOL_PT6_MATCH			BIT(30)
441d163ff7bSHuang, Xiong #define WOL_PT5_MATCH			BIT(29)
442d163ff7bSHuang, Xiong #define WOL_PT4_MATCH			BIT(28)
443d163ff7bSHuang, Xiong #define WOL_PT3_MATCH			BIT(27)
444d163ff7bSHuang, Xiong #define WOL_PT2_MATCH			BIT(26)
445d163ff7bSHuang, Xiong #define WOL_PT1_MATCH			BIT(25)
446d163ff7bSHuang, Xiong #define WOL_PT0_MATCH			BIT(24)
447d163ff7bSHuang, Xiong #define WOL_PT7_EN			BIT(23)
448d163ff7bSHuang, Xiong #define WOL_PT6_EN			BIT(22)
449d163ff7bSHuang, Xiong #define WOL_PT5_EN			BIT(21)
450d163ff7bSHuang, Xiong #define WOL_PT4_EN			BIT(20)
451d163ff7bSHuang, Xiong #define WOL_PT3_EN			BIT(19)
452d163ff7bSHuang, Xiong #define WOL_PT2_EN			BIT(18)
453d163ff7bSHuang, Xiong #define WOL_PT1_EN			BIT(17)
454d163ff7bSHuang, Xiong #define WOL_PT0_EN			BIT(16)
455d163ff7bSHuang, Xiong #define WOL_LNKCHG_ST			BIT(10)
456d163ff7bSHuang, Xiong #define WOL_MAGIC_ST			BIT(9)
457d163ff7bSHuang, Xiong #define WOL_PATTERN_ST			BIT(8)
458d163ff7bSHuang, Xiong #define WOL_OOB_EN			BIT(6)
459d163ff7bSHuang, Xiong #define WOL_LINK_CHG_PME_EN		BIT(5)
460d163ff7bSHuang, Xiong #define WOL_LINK_CHG_EN			BIT(4)
461d163ff7bSHuang, Xiong #define WOL_MAGIC_PME_EN		BIT(3)
462d163ff7bSHuang, Xiong #define WOL_MAGIC_EN			BIT(2)
463d163ff7bSHuang, Xiong #define WOL_PATTERN_PME_EN		BIT(1)
464d163ff7bSHuang, Xiong #define WOL_PATTERN_EN			BIT(0)
4652b133ad6SJeff Kirsher 
4662b133ad6SJeff Kirsher /* WOL Length ( 2 DWORD ) */
467d163ff7bSHuang, Xiong #define REG_WOL_PTLEN1			0x14A4
468d163ff7bSHuang, Xiong #define WOL_PTLEN1_3_MASK		0xFFUL
469d163ff7bSHuang, Xiong #define WOL_PTLEN1_3_SHIFT		24
470d163ff7bSHuang, Xiong #define WOL_PTLEN1_2_MASK		0xFFUL
471d163ff7bSHuang, Xiong #define WOL_PTLEN1_2_SHIFT		16
472d163ff7bSHuang, Xiong #define WOL_PTLEN1_1_MASK		0xFFUL
473d163ff7bSHuang, Xiong #define WOL_PTLEN1_1_SHIFT		8
474d163ff7bSHuang, Xiong #define WOL_PTLEN1_0_MASK		0xFFUL
475d163ff7bSHuang, Xiong #define WOL_PTLEN1_0_SHIFT		0
476d163ff7bSHuang, Xiong 
477d163ff7bSHuang, Xiong #define REG_WOL_PTLEN2			0x14A8
478d163ff7bSHuang, Xiong #define WOL_PTLEN2_7_MASK		0xFFUL
479d163ff7bSHuang, Xiong #define WOL_PTLEN2_7_SHIFT		24
480d163ff7bSHuang, Xiong #define WOL_PTLEN2_6_MASK		0xFFUL
481d163ff7bSHuang, Xiong #define WOL_PTLEN2_6_SHIFT		16
482d163ff7bSHuang, Xiong #define WOL_PTLEN2_5_MASK		0xFFUL
483d163ff7bSHuang, Xiong #define WOL_PTLEN2_5_SHIFT		8
484d163ff7bSHuang, Xiong #define WOL_PTLEN2_4_MASK		0xFFUL
485d163ff7bSHuang, Xiong #define WOL_PTLEN2_4_SHIFT		0
4862b133ad6SJeff Kirsher 
4872b133ad6SJeff Kirsher /* Internal SRAM Partition Register */
4882b133ad6SJeff Kirsher #define RFDX_HEAD_ADDR_MASK		0x03FF
4892b133ad6SJeff Kirsher #define RFDX_HARD_ADDR_SHIFT		0
4902b133ad6SJeff Kirsher #define RFDX_TAIL_ADDR_MASK		0x03FF
4912b133ad6SJeff Kirsher #define RFDX_TAIL_ADDR_SHIFT            16
4922b133ad6SJeff Kirsher 
4932b133ad6SJeff Kirsher #define REG_SRAM_RFD0_INFO		0x1500
4942b133ad6SJeff Kirsher #define REG_SRAM_RFD1_INFO		0x1504
4952b133ad6SJeff Kirsher #define REG_SRAM_RFD2_INFO		0x1508
4962b133ad6SJeff Kirsher #define	REG_SRAM_RFD3_INFO		0x150C
4972b133ad6SJeff Kirsher 
4982b133ad6SJeff Kirsher #define REG_RFD_NIC_LEN			0x1510 /* In 8-bytes */
4992b133ad6SJeff Kirsher #define RFD_NIC_LEN_MASK		0x03FF
5002b133ad6SJeff Kirsher 
5012b133ad6SJeff Kirsher #define REG_SRAM_TRD_ADDR           	0x1518
5022b133ad6SJeff Kirsher #define TPD_HEAD_ADDR_MASK		0x03FF
5032b133ad6SJeff Kirsher #define TPD_HEAD_ADDR_SHIFT		0
5042b133ad6SJeff Kirsher #define TPD_TAIL_ADDR_MASK		0x03FF
5052b133ad6SJeff Kirsher #define TPD_TAIL_ADDR_SHIFT		16
5062b133ad6SJeff Kirsher 
5072b133ad6SJeff Kirsher #define REG_SRAM_TRD_LEN            	0x151C /* In 8-bytes */
5082b133ad6SJeff Kirsher #define TPD_NIC_LEN_MASK		0x03FF
5092b133ad6SJeff Kirsher 
5102b133ad6SJeff Kirsher #define REG_SRAM_RXF_ADDR          	0x1520
5112b133ad6SJeff Kirsher #define REG_SRAM_RXF_LEN            	0x1524
5122b133ad6SJeff Kirsher #define REG_SRAM_TXF_ADDR           	0x1528
5132b133ad6SJeff Kirsher #define REG_SRAM_TXF_LEN            	0x152C
5142b133ad6SJeff Kirsher #define REG_SRAM_TCPH_ADDR          	0x1530
5152b133ad6SJeff Kirsher #define REG_SRAM_PKTH_ADDR          	0x1532
5162b133ad6SJeff Kirsher 
5172b133ad6SJeff Kirsher /*
5182b133ad6SJeff Kirsher  * Load Ptr Register
5192b133ad6SJeff Kirsher  * Software sets this bit after the initialization of the head and tail */
5202b133ad6SJeff Kirsher #define REG_LOAD_PTR                	0x1534
5212b133ad6SJeff Kirsher 
5222b133ad6SJeff Kirsher /*
5232b133ad6SJeff Kirsher  * addresses of all descriptors, as well as the following descriptor
5242b133ad6SJeff Kirsher  * control register, which triggers each function block to load the head
5252b133ad6SJeff Kirsher  * pointer to prepare for the operation. This bit is then self-cleared
5262b133ad6SJeff Kirsher  * after one cycle.
5272b133ad6SJeff Kirsher  */
5282b133ad6SJeff Kirsher #define REG_RX_BASE_ADDR_HI		0x1540
5292b133ad6SJeff Kirsher #define REG_TX_BASE_ADDR_HI		0x1544
5302b133ad6SJeff Kirsher #define REG_RFD0_HEAD_ADDR_LO		0x1550
531*057f4af2SGatis Peisenieks #define REG_RFD1_HEAD_ADDR_LO          0x1554
532*057f4af2SGatis Peisenieks #define REG_RFD2_HEAD_ADDR_LO          0x1558
533*057f4af2SGatis Peisenieks #define REG_RFD3_HEAD_ADDR_LO          0x155C
5342b133ad6SJeff Kirsher #define REG_RFD_RING_SIZE		0x1560
5352b133ad6SJeff Kirsher #define RFD_RING_SIZE_MASK		0x0FFF
5362b133ad6SJeff Kirsher #define REG_RX_BUF_SIZE			0x1564
5372b133ad6SJeff Kirsher #define RX_BUF_SIZE_MASK		0xFFFF
5382b133ad6SJeff Kirsher #define REG_RRD0_HEAD_ADDR_LO		0x1568
539*057f4af2SGatis Peisenieks #define REG_RRD1_HEAD_ADDR_LO          0x156C
540*057f4af2SGatis Peisenieks #define REG_RRD2_HEAD_ADDR_LO          0x1570
541*057f4af2SGatis Peisenieks #define REG_RRD3_HEAD_ADDR_LO          0x1574
5422b133ad6SJeff Kirsher #define REG_RRD_RING_SIZE		0x1578
5432b133ad6SJeff Kirsher #define RRD_RING_SIZE_MASK		0x0FFF
5440af48336SHuang, Xiong #define REG_TPD_PRI1_ADDR_LO		0x157C
5450af48336SHuang, Xiong #define REG_TPD_PRI0_ADDR_LO		0x1580
546*057f4af2SGatis Peisenieks #define REG_TPD_PRI2_ADDR_LO           0x1F10
547*057f4af2SGatis Peisenieks #define REG_TPD_PRI3_ADDR_LO           0x1F14
548*057f4af2SGatis Peisenieks 
5492b133ad6SJeff Kirsher #define REG_TPD_RING_SIZE		0x1584
5502b133ad6SJeff Kirsher #define TPD_RING_SIZE_MASK		0xFFFF
5512b133ad6SJeff Kirsher 
5522b133ad6SJeff Kirsher /* TXQ Control Register */
5532b133ad6SJeff Kirsher #define REG_TXQ_CTRL			0x1590
554c24588afSHuang, Xiong #define TXQ_TXF_BURST_NUM_MASK          0xFFFFUL
5552b133ad6SJeff Kirsher #define TXQ_TXF_BURST_NUM_SHIFT		16
556c24588afSHuang, Xiong #define L1C_TXQ_TXF_BURST_PREF          0x200
557c24588afSHuang, Xiong #define L2CB_TXQ_TXF_BURST_PREF         0x40
558c24588afSHuang, Xiong #define TXQ_CTRL_PEDING_CLR             BIT(8)
559c24588afSHuang, Xiong #define TXQ_CTRL_LS_8023_EN             BIT(7)
560c24588afSHuang, Xiong #define TXQ_CTRL_ENH_MODE               BIT(6)
561c24588afSHuang, Xiong #define TXQ_CTRL_EN                     BIT(5)
562c24588afSHuang, Xiong #define TXQ_CTRL_IP_OPTION_EN           BIT(4)
563c24588afSHuang, Xiong #define TXQ_NUM_TPD_BURST_MASK          0xFUL
564c24588afSHuang, Xiong #define TXQ_NUM_TPD_BURST_SHIFT         0
565c24588afSHuang, Xiong #define TXQ_NUM_TPD_BURST_DEF           5
566c24588afSHuang, Xiong #define TXQ_CFGV			(\
567c24588afSHuang, Xiong 	FIELDX(TXQ_NUM_TPD_BURST, TXQ_NUM_TPD_BURST_DEF) |\
568c24588afSHuang, Xiong 	TXQ_CTRL_ENH_MODE |\
569c24588afSHuang, Xiong 	TXQ_CTRL_LS_8023_EN |\
570c24588afSHuang, Xiong 	TXQ_CTRL_IP_OPTION_EN)
571c24588afSHuang, Xiong #define L1C_TXQ_CFGV			(\
572c24588afSHuang, Xiong 	TXQ_CFGV |\
573c24588afSHuang, Xiong 	FIELDX(TXQ_TXF_BURST_NUM, L1C_TXQ_TXF_BURST_PREF))
574c24588afSHuang, Xiong #define L2CB_TXQ_CFGV			(\
575c24588afSHuang, Xiong 	TXQ_CFGV |\
576c24588afSHuang, Xiong 	FIELDX(TXQ_TXF_BURST_NUM, L2CB_TXQ_TXF_BURST_PREF))
577c24588afSHuang, Xiong 
5782b133ad6SJeff Kirsher 
5792b133ad6SJeff Kirsher /* Jumbo packet Threshold for task offload */
5802b133ad6SJeff Kirsher #define REG_TX_TSO_OFFLOAD_THRESH	0x1594 /* In 8-bytes */
5812b133ad6SJeff Kirsher #define TX_TSO_OFFLOAD_THRESH_MASK	0x07FF
582c08b9b2aSHuang, Xiong #define MAX_TSO_FRAME_SIZE		(7*1024)
5832b133ad6SJeff Kirsher 
5842b133ad6SJeff Kirsher #define	REG_TXF_WATER_MARK		0x1598 /* In 8-bytes */
5852b133ad6SJeff Kirsher #define TXF_WATER_MARK_MASK		0x0FFF
5862b133ad6SJeff Kirsher #define TXF_LOW_WATER_MARK_SHIFT	0
5872b133ad6SJeff Kirsher #define TXF_HIGH_WATER_MARK_SHIFT 	16
5882b133ad6SJeff Kirsher #define TXQ_CTRL_BURST_MODE_EN		0x80000000
5892b133ad6SJeff Kirsher 
5902b133ad6SJeff Kirsher #define REG_THRUPUT_MON_CTRL		0x159C
5912b133ad6SJeff Kirsher #define THRUPUT_MON_RATE_MASK		0x3
5922b133ad6SJeff Kirsher #define THRUPUT_MON_RATE_SHIFT		0
5932b133ad6SJeff Kirsher #define THRUPUT_MON_EN			0x80
5942b133ad6SJeff Kirsher 
5952b133ad6SJeff Kirsher /* RXQ Control Register */
5962b133ad6SJeff Kirsher #define REG_RXQ_CTRL                	0x15A0
5972b133ad6SJeff Kirsher #define ASPM_THRUPUT_LIMIT_MASK		0x3
5982b133ad6SJeff Kirsher #define ASPM_THRUPUT_LIMIT_SHIFT	0
5992b133ad6SJeff Kirsher #define ASPM_THRUPUT_LIMIT_NO		0x00
6002b133ad6SJeff Kirsher #define ASPM_THRUPUT_LIMIT_1M		0x01
6012b133ad6SJeff Kirsher #define ASPM_THRUPUT_LIMIT_10M		0x02
602027392c2SHuang, Xiong #define ASPM_THRUPUT_LIMIT_100M		0x03
603027392c2SHuang, Xiong #define IPV6_CHKSUM_CTRL_EN		BIT(7)
6042b133ad6SJeff Kirsher #define RXQ_RFD_BURST_NUM_MASK		0x003F
6052b133ad6SJeff Kirsher #define RXQ_RFD_BURST_NUM_SHIFT		20
606027392c2SHuang, Xiong #define RXQ_NUM_RFD_PREF_DEF		8
607027392c2SHuang, Xiong #define RSS_MODE_MASK			3UL
6082b133ad6SJeff Kirsher #define RSS_MODE_SHIFT			26
609027392c2SHuang, Xiong #define RSS_MODE_DIS			0
610027392c2SHuang, Xiong #define RSS_MODE_SQSI			1
611027392c2SHuang, Xiong #define RSS_MODE_MQSI			2
612027392c2SHuang, Xiong #define RSS_MODE_MQMI			3
613027392c2SHuang, Xiong #define RSS_NIP_QUEUE_SEL		BIT(28) /* 0:q0, 1:table */
614027392c2SHuang, Xiong #define RRS_HASH_CTRL_EN		BIT(29)
615027392c2SHuang, Xiong #define RX_CUT_THRU_EN			BIT(30)
616027392c2SHuang, Xiong #define RXQ_CTRL_EN			BIT(31)
6172b133ad6SJeff Kirsher 
6182b133ad6SJeff Kirsher #define REG_RFD_FREE_THRESH		0x15A4
6192b133ad6SJeff Kirsher #define RFD_FREE_THRESH_MASK		0x003F
6202b133ad6SJeff Kirsher #define RFD_FREE_HI_THRESH_SHIFT	0
6212b133ad6SJeff Kirsher #define RFD_FREE_LO_THRESH_SHIFT	6
6222b133ad6SJeff Kirsher 
6232b133ad6SJeff Kirsher /* RXF flow control register */
6242b133ad6SJeff Kirsher #define REG_RXQ_RXF_PAUSE_THRESH    	0x15A8
6252b133ad6SJeff Kirsher #define RXQ_RXF_PAUSE_TH_HI_SHIFT       0
6262b133ad6SJeff Kirsher #define RXQ_RXF_PAUSE_TH_HI_MASK        0x0FFF
6272b133ad6SJeff Kirsher #define RXQ_RXF_PAUSE_TH_LO_SHIFT       16
6282b133ad6SJeff Kirsher #define RXQ_RXF_PAUSE_TH_LO_MASK        0x0FFF
6292b133ad6SJeff Kirsher 
6302b133ad6SJeff Kirsher #define REG_RXD_DMA_CTRL		0x15AC
6312b133ad6SJeff Kirsher #define RXD_DMA_THRESH_MASK		0x0FFF	/* In 8-bytes */
6322b133ad6SJeff Kirsher #define RXD_DMA_THRESH_SHIFT		0
6332b133ad6SJeff Kirsher #define RXD_DMA_DOWN_TIMER_MASK		0xFFFF
6342b133ad6SJeff Kirsher #define RXD_DMA_DOWN_TIMER_SHIFT	16
6352b133ad6SJeff Kirsher 
6362b133ad6SJeff Kirsher /* DMA Engine Control Register */
6372b133ad6SJeff Kirsher #define REG_DMA_CTRL			0x15C0
63837bfccb5SHuang, Xiong #define DMA_CTRL_SMB_NOW                BIT(31)
63937bfccb5SHuang, Xiong #define DMA_CTRL_WPEND_CLR              BIT(30)
64037bfccb5SHuang, Xiong #define DMA_CTRL_RPEND_CLR              BIT(29)
64137bfccb5SHuang, Xiong #define DMA_CTRL_WDLY_CNT_MASK          0xFUL
64237bfccb5SHuang, Xiong #define DMA_CTRL_WDLY_CNT_SHIFT         16
64337bfccb5SHuang, Xiong #define DMA_CTRL_WDLY_CNT_DEF           4
64437bfccb5SHuang, Xiong #define DMA_CTRL_RDLY_CNT_MASK          0x1FUL
64537bfccb5SHuang, Xiong #define DMA_CTRL_RDLY_CNT_SHIFT         11
64637bfccb5SHuang, Xiong #define DMA_CTRL_RDLY_CNT_DEF           15
64737bfccb5SHuang, Xiong #define DMA_CTRL_RREQ_PRI_DATA          BIT(10)      /* 0:tpd, 1:data */
64837bfccb5SHuang, Xiong #define DMA_CTRL_WREQ_BLEN_MASK         7UL
64937bfccb5SHuang, Xiong #define DMA_CTRL_WREQ_BLEN_SHIFT        7
65037bfccb5SHuang, Xiong #define DMA_CTRL_RREQ_BLEN_MASK         7UL
65137bfccb5SHuang, Xiong #define DMA_CTRL_RREQ_BLEN_SHIFT        4
65237bfccb5SHuang, Xiong #define L1C_CTRL_DMA_RCB_LEN128         BIT(3)   /* 0:64bytes,1:128bytes */
65337bfccb5SHuang, Xiong #define DMA_CTRL_RORDER_MODE_MASK       7UL
65437bfccb5SHuang, Xiong #define DMA_CTRL_RORDER_MODE_SHIFT      0
65537bfccb5SHuang, Xiong #define DMA_CTRL_RORDER_MODE_OUT        4
65637bfccb5SHuang, Xiong #define DMA_CTRL_RORDER_MODE_ENHANCE    2
65737bfccb5SHuang, Xiong #define DMA_CTRL_RORDER_MODE_IN         1
6582b133ad6SJeff Kirsher 
6598d5c6836SHuang, Xiong /* INT-triggle/SMB Control Register */
6602b133ad6SJeff Kirsher #define REG_SMB_STAT_TIMER		0x15C4	/* 2us resolution */
6612b133ad6SJeff Kirsher #define SMB_STAT_TIMER_MASK		0xFFFFFF
6628d5c6836SHuang, Xiong #define REG_TINT_TPD_THRESH             0x15C8 /* tpd th to trig intrrupt */
6632b133ad6SJeff Kirsher 
6642b133ad6SJeff Kirsher /* Mail box */
6652b133ad6SJeff Kirsher #define MB_RFDX_PROD_IDX_MASK		0xFFFF
6662b133ad6SJeff Kirsher #define REG_MB_RFD0_PROD_IDX		0x15E0
667*057f4af2SGatis Peisenieks #define REG_MB_RFD1_PROD_IDX           0x15E4
668*057f4af2SGatis Peisenieks #define REG_MB_RFD2_PROD_IDX           0x15E8
669*057f4af2SGatis Peisenieks #define REG_MB_RFD3_PROD_IDX           0x15EC
6702b133ad6SJeff Kirsher 
6710af48336SHuang, Xiong #define REG_TPD_PRI1_PIDX               0x15F0	/* 16bit,hi-tpd producer idx */
6720af48336SHuang, Xiong #define REG_TPD_PRI0_PIDX		0x15F2	/* 16bit,lo-tpd producer idx */
6730af48336SHuang, Xiong #define REG_TPD_PRI1_CIDX		0x15F4	/* 16bit,hi-tpd consumer idx */
6740af48336SHuang, Xiong #define REG_TPD_PRI0_CIDX		0x15F6	/* 16bit,lo-tpd consumer idx */
675*057f4af2SGatis Peisenieks #define REG_TPD_PRI3_PIDX              0x1F18
676*057f4af2SGatis Peisenieks #define REG_TPD_PRI2_PIDX              0x1F1A
677*057f4af2SGatis Peisenieks #define REG_TPD_PRI3_CIDX              0x1F1C
678*057f4af2SGatis Peisenieks #define REG_TPD_PRI2_CIDX              0x1F1E
679*057f4af2SGatis Peisenieks 
6802b133ad6SJeff Kirsher 
6812b133ad6SJeff Kirsher #define REG_MB_RFD01_CONS_IDX		0x15F8
6822b133ad6SJeff Kirsher #define MB_RFD0_CONS_IDX_MASK		0x0000FFFF
6832b133ad6SJeff Kirsher #define MB_RFD1_CONS_IDX_MASK		0xFFFF0000
684*057f4af2SGatis Peisenieks #define REG_MB_RFD23_CONS_IDX          0x15FC
685*057f4af2SGatis Peisenieks #define MB_RFD2_CONS_IDX_MASK          0x0000FFFF
686*057f4af2SGatis Peisenieks #define MB_RFD3_CONS_IDX_MASK          0xFFFF0000
6872b133ad6SJeff Kirsher 
6882b133ad6SJeff Kirsher /* Interrupt Status Register */
6892b133ad6SJeff Kirsher #define REG_ISR    			0x1600
6902b133ad6SJeff Kirsher #define ISR_SMB				0x00000001
6912b133ad6SJeff Kirsher #define ISR_TIMER			0x00000002
6922b133ad6SJeff Kirsher /*
6932b133ad6SJeff Kirsher  * Software manual interrupt, for debug. Set when SW_MAN_INT_EN is set
6942b133ad6SJeff Kirsher  * in Table 51 Selene Master Control Register (Offset 0x1400).
6952b133ad6SJeff Kirsher  */
6962b133ad6SJeff Kirsher #define ISR_MANUAL         		0x00000004
6972b133ad6SJeff Kirsher #define ISR_HW_RXF_OV          		0x00000008 /* RXF overflow interrupt */
6982b133ad6SJeff Kirsher #define ISR_RFD0_UR			0x00000010 /* RFD0 under run */
6992b133ad6SJeff Kirsher #define ISR_RFD1_UR			0x00000020
7002b133ad6SJeff Kirsher #define ISR_RFD2_UR			0x00000040
7012b133ad6SJeff Kirsher #define ISR_RFD3_UR			0x00000080
7022b133ad6SJeff Kirsher #define ISR_TXF_UR			0x00000100
7032b133ad6SJeff Kirsher #define ISR_DMAR_TO_RST			0x00000200
7042b133ad6SJeff Kirsher #define ISR_DMAW_TO_RST			0x00000400
7052b133ad6SJeff Kirsher #define ISR_TX_CREDIT			0x00000800
7062b133ad6SJeff Kirsher #define ISR_GPHY			0x00001000
7072b133ad6SJeff Kirsher /* GPHY low power state interrupt */
7082b133ad6SJeff Kirsher #define ISR_GPHY_LPW           		0x00002000
7092b133ad6SJeff Kirsher #define ISR_TXQ_TO_RST			0x00004000
710*057f4af2SGatis Peisenieks #define ISR_TX_PKT_0                   0x00008000
7112b133ad6SJeff Kirsher #define ISR_RX_PKT_0			0x00010000
7122b133ad6SJeff Kirsher #define ISR_RX_PKT_1			0x00020000
7132b133ad6SJeff Kirsher #define ISR_RX_PKT_2			0x00040000
7142b133ad6SJeff Kirsher #define ISR_RX_PKT_3			0x00080000
7152b133ad6SJeff Kirsher #define ISR_MAC_RX			0x00100000
7162b133ad6SJeff Kirsher #define ISR_MAC_TX			0x00200000
7172b133ad6SJeff Kirsher #define ISR_UR_DETECTED			0x00400000
7182b133ad6SJeff Kirsher #define ISR_FERR_DETECTED		0x00800000
7192b133ad6SJeff Kirsher #define ISR_NFERR_DETECTED		0x01000000
7202b133ad6SJeff Kirsher #define ISR_CERR_DETECTED		0x02000000
7212b133ad6SJeff Kirsher #define ISR_PHY_LINKDOWN		0x04000000
722*057f4af2SGatis Peisenieks #define ISR_TX_PKT_1                   0x10000000
723*057f4af2SGatis Peisenieks #define ISR_TX_PKT_2                   0x20000000
724*057f4af2SGatis Peisenieks #define ISR_TX_PKT_3                   0x40000000
7252b133ad6SJeff Kirsher #define ISR_DIS_INT			0x80000000
7262b133ad6SJeff Kirsher 
7272b133ad6SJeff Kirsher /* Interrupt Mask Register */
7282b133ad6SJeff Kirsher #define REG_IMR				0x1604
7292b133ad6SJeff Kirsher 
7302b133ad6SJeff Kirsher #define IMR_NORMAL_MASK		(\
7312b133ad6SJeff Kirsher 		ISR_MANUAL	|\
7322b133ad6SJeff Kirsher 		ISR_HW_RXF_OV	|\
7332b133ad6SJeff Kirsher 		ISR_RFD0_UR	|\
7342b133ad6SJeff Kirsher 		ISR_TXF_UR	|\
7352b133ad6SJeff Kirsher 		ISR_DMAR_TO_RST	|\
7362b133ad6SJeff Kirsher 		ISR_TXQ_TO_RST  |\
7372b133ad6SJeff Kirsher 		ISR_DMAW_TO_RST	|\
7382b133ad6SJeff Kirsher 		ISR_GPHY	|\
7392b133ad6SJeff Kirsher 		ISR_GPHY_LPW    |\
7402b133ad6SJeff Kirsher 		ISR_PHY_LINKDOWN)
7412b133ad6SJeff Kirsher 
742*057f4af2SGatis Peisenieks #define ISR_TX_PKT     (			\
743*057f4af2SGatis Peisenieks 	ISR_TX_PKT_0    |			\
744*057f4af2SGatis Peisenieks 	ISR_TX_PKT_1    |			\
745*057f4af2SGatis Peisenieks 	ISR_TX_PKT_2    |			\
746*057f4af2SGatis Peisenieks 	ISR_TX_PKT_3)
747*057f4af2SGatis Peisenieks 
7482b133ad6SJeff Kirsher #define ISR_RX_PKT 	(\
7492b133ad6SJeff Kirsher 	ISR_RX_PKT_0    |\
7502b133ad6SJeff Kirsher 	ISR_RX_PKT_1    |\
7512b133ad6SJeff Kirsher 	ISR_RX_PKT_2    |\
7522b133ad6SJeff Kirsher 	ISR_RX_PKT_3)
7532b133ad6SJeff Kirsher 
7542b133ad6SJeff Kirsher #define ISR_OVER	(\
7552b133ad6SJeff Kirsher 	ISR_RFD0_UR 	|\
7562b133ad6SJeff Kirsher 	ISR_RFD1_UR	|\
7572b133ad6SJeff Kirsher 	ISR_RFD2_UR	|\
7582b133ad6SJeff Kirsher 	ISR_RFD3_UR	|\
7592b133ad6SJeff Kirsher 	ISR_HW_RXF_OV	|\
7602b133ad6SJeff Kirsher 	ISR_TXF_UR)
7612b133ad6SJeff Kirsher 
7622b133ad6SJeff Kirsher #define ISR_ERROR	(\
7632b133ad6SJeff Kirsher 	ISR_DMAR_TO_RST	|\
7642b133ad6SJeff Kirsher 	ISR_TXQ_TO_RST  |\
7652b133ad6SJeff Kirsher 	ISR_DMAW_TO_RST	|\
7662b133ad6SJeff Kirsher 	ISR_PHY_LINKDOWN)
7672b133ad6SJeff Kirsher 
7682b133ad6SJeff Kirsher #define REG_INT_RETRIG_TIMER		0x1608
7692b133ad6SJeff Kirsher #define INT_RETRIG_TIMER_MASK		0xFFFF
7702b133ad6SJeff Kirsher 
7712b133ad6SJeff Kirsher #define REG_MAC_RX_STATUS_BIN 		0x1700
7722b133ad6SJeff Kirsher #define REG_MAC_RX_STATUS_END 		0x175c
7732b133ad6SJeff Kirsher #define REG_MAC_TX_STATUS_BIN 		0x1760
7742b133ad6SJeff Kirsher #define REG_MAC_TX_STATUS_END 		0x17c0
7752b133ad6SJeff Kirsher 
7762b133ad6SJeff Kirsher #define REG_CLK_GATING_CTRL		0x1814
7772b133ad6SJeff Kirsher #define CLK_GATING_DMAW_EN		0x0001
7782b133ad6SJeff Kirsher #define CLK_GATING_DMAR_EN		0x0002
7792b133ad6SJeff Kirsher #define CLK_GATING_TXQ_EN		0x0004
7802b133ad6SJeff Kirsher #define CLK_GATING_RXQ_EN		0x0008
7812b133ad6SJeff Kirsher #define CLK_GATING_TXMAC_EN		0x0010
7822b133ad6SJeff Kirsher #define CLK_GATING_RXMAC_EN		0x0020
7832b133ad6SJeff Kirsher 
7842b133ad6SJeff Kirsher #define CLK_GATING_EN_ALL	(CLK_GATING_DMAW_EN |\
7852b133ad6SJeff Kirsher 				 CLK_GATING_DMAR_EN |\
7862b133ad6SJeff Kirsher 				 CLK_GATING_TXQ_EN  |\
7872b133ad6SJeff Kirsher 				 CLK_GATING_RXQ_EN  |\
7882b133ad6SJeff Kirsher 				 CLK_GATING_TXMAC_EN|\
7892b133ad6SJeff Kirsher 				 CLK_GATING_RXMAC_EN)
7902b133ad6SJeff Kirsher 
7912b133ad6SJeff Kirsher /* DEBUG ADDR */
7922b133ad6SJeff Kirsher #define REG_DEBUG_DATA0 		0x1900
7932b133ad6SJeff Kirsher #define REG_DEBUG_DATA1 		0x1904
7942b133ad6SJeff Kirsher 
795f19d4997SGatis Peisenieks #define REG_MT_MAGIC			0x1F00
796f19d4997SGatis Peisenieks #define REG_MT_MODE			0x1F04
797f19d4997SGatis Peisenieks #define REG_MT_SPEED			0x1F08
798f19d4997SGatis Peisenieks #define REG_MT_VERSION			0x1F0C
799f19d4997SGatis Peisenieks 
800f19d4997SGatis Peisenieks #define MT_MAGIC			0xaabb1234
801*057f4af2SGatis Peisenieks #define MT_MODE_4Q			BIT(0)
802f19d4997SGatis Peisenieks 
8032b133ad6SJeff Kirsher #define L1D_MPW_PHYID1			0xD01C  /* V7 */
8042b133ad6SJeff Kirsher #define L1D_MPW_PHYID2			0xD01D  /* V1-V6 */
8052b133ad6SJeff Kirsher #define L1D_MPW_PHYID3			0xD01E  /* V8 */
8062b133ad6SJeff Kirsher 
8072b133ad6SJeff Kirsher 
8082b133ad6SJeff Kirsher /* Autoneg Advertisement Register */
8092b133ad6SJeff Kirsher #define ADVERTISE_DEFAULT_CAP \
8102b133ad6SJeff Kirsher 	(ADVERTISE_ALL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)
8112b133ad6SJeff Kirsher 
8122b133ad6SJeff Kirsher /* 1000BASE-T Control Register */
8132b133ad6SJeff Kirsher #define GIGA_CR_1000T_REPEATER_DTE	0x0400  /* 1=Repeater/switch device port 0=DTE device */
8142b133ad6SJeff Kirsher 
8152b133ad6SJeff Kirsher #define GIGA_CR_1000T_MS_VALUE		0x0800  /* 1=Configure PHY as Master 0=Configure PHY as Slave */
8162b133ad6SJeff Kirsher #define GIGA_CR_1000T_MS_ENABLE		0x1000  /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
8172b133ad6SJeff Kirsher #define GIGA_CR_1000T_TEST_MODE_NORMAL	0x0000  /* Normal Operation */
8182b133ad6SJeff Kirsher #define GIGA_CR_1000T_TEST_MODE_1	0x2000  /* Transmit Waveform test */
8192b133ad6SJeff Kirsher #define GIGA_CR_1000T_TEST_MODE_2	0x4000  /* Master Transmit Jitter test */
8202b133ad6SJeff Kirsher #define GIGA_CR_1000T_TEST_MODE_3	0x6000  /* Slave Transmit Jitter test */
8212b133ad6SJeff Kirsher #define GIGA_CR_1000T_TEST_MODE_4	0x8000	/* Transmitter Distortion test */
8222b133ad6SJeff Kirsher #define GIGA_CR_1000T_SPEED_MASK	0x0300
8232b133ad6SJeff Kirsher #define GIGA_CR_1000T_DEFAULT_CAP	0x0300
8242b133ad6SJeff Kirsher 
8252b133ad6SJeff Kirsher /* PHY Specific Status Register */
8262b133ad6SJeff Kirsher #define MII_GIGA_PSSR			0x11
8272b133ad6SJeff Kirsher #define GIGA_PSSR_SPD_DPLX_RESOLVED	0x0800  /* 1=Speed & Duplex resolved */
8282b133ad6SJeff Kirsher #define GIGA_PSSR_DPLX			0x2000  /* 1=Duplex 0=Half Duplex */
8292b133ad6SJeff Kirsher #define GIGA_PSSR_SPEED			0xC000  /* Speed, bits 14:15 */
8302b133ad6SJeff Kirsher #define GIGA_PSSR_10MBS			0x0000  /* 00=10Mbs */
8312b133ad6SJeff Kirsher #define GIGA_PSSR_100MBS		0x4000  /* 01=100Mbs */
8322b133ad6SJeff Kirsher #define GIGA_PSSR_1000MBS		0x8000  /* 10=1000Mbs */
8332b133ad6SJeff Kirsher 
8342b133ad6SJeff Kirsher /* PHY Interrupt Enable Register */
8352b133ad6SJeff Kirsher #define MII_IER				0x12
8362b133ad6SJeff Kirsher #define IER_LINK_UP			0x0400
8372b133ad6SJeff Kirsher #define IER_LINK_DOWN			0x0800
8382b133ad6SJeff Kirsher 
8392b133ad6SJeff Kirsher /* PHY Interrupt Status Register */
8402b133ad6SJeff Kirsher #define MII_ISR				0x13
8412b133ad6SJeff Kirsher #define ISR_LINK_UP			0x0400
8422b133ad6SJeff Kirsher #define ISR_LINK_DOWN			0x0800
8432b133ad6SJeff Kirsher 
8442b133ad6SJeff Kirsher /* Cable-Detect-Test Control Register */
8452b133ad6SJeff Kirsher #define MII_CDTC			0x16
8462b133ad6SJeff Kirsher #define CDTC_EN_OFF			0   /* sc */
8472b133ad6SJeff Kirsher #define CDTC_EN_BITS			1
8482b133ad6SJeff Kirsher #define CDTC_PAIR_OFF			8
8492b133ad6SJeff Kirsher #define CDTC_PAIR_BIT			2
8502b133ad6SJeff Kirsher 
8512b133ad6SJeff Kirsher /* Cable-Detect-Test Status Register */
8522b133ad6SJeff Kirsher #define MII_CDTS			0x1C
8532b133ad6SJeff Kirsher #define CDTS_STATUS_OFF			8
8542b133ad6SJeff Kirsher #define CDTS_STATUS_BITS		2
8552b133ad6SJeff Kirsher #define CDTS_STATUS_NORMAL		0
8562b133ad6SJeff Kirsher #define CDTS_STATUS_SHORT		1
8572b133ad6SJeff Kirsher #define CDTS_STATUS_OPEN		2
8582b133ad6SJeff Kirsher #define CDTS_STATUS_INVALID		3
8592b133ad6SJeff Kirsher 
8602b133ad6SJeff Kirsher #define MII_DBG_ADDR			0x1D
8612b133ad6SJeff Kirsher #define MII_DBG_DATA			0x1E
8622b133ad6SJeff Kirsher 
863ce5b972bSHuang, Xiong /***************************** debug port *************************************/
8642b133ad6SJeff Kirsher 
865ce5b972bSHuang, Xiong #define MIIDBG_ANACTRL                  0x00
866ce5b972bSHuang, Xiong #define ANACTRL_CLK125M_DELAY_EN        0x8000
867ce5b972bSHuang, Xiong #define ANACTRL_VCO_FAST                0x4000
868ce5b972bSHuang, Xiong #define ANACTRL_VCO_SLOW                0x2000
869ce5b972bSHuang, Xiong #define ANACTRL_AFE_MODE_EN             0x1000
870ce5b972bSHuang, Xiong #define ANACTRL_LCKDET_PHY              0x800
871ce5b972bSHuang, Xiong #define ANACTRL_LCKDET_EN               0x400
872ce5b972bSHuang, Xiong #define ANACTRL_OEN_125M                0x200
873ce5b972bSHuang, Xiong #define ANACTRL_HBIAS_EN                0x100
874ce5b972bSHuang, Xiong #define ANACTRL_HB_EN                   0x80
875ce5b972bSHuang, Xiong #define ANACTRL_SEL_HSP                 0x40
876ce5b972bSHuang, Xiong #define ANACTRL_CLASSA_EN               0x20
877ce5b972bSHuang, Xiong #define ANACTRL_MANUSWON_SWR_MASK       3U
878ce5b972bSHuang, Xiong #define ANACTRL_MANUSWON_SWR_SHIFT      2
879ce5b972bSHuang, Xiong #define ANACTRL_MANUSWON_SWR_2V         0
880ce5b972bSHuang, Xiong #define ANACTRL_MANUSWON_SWR_1P9V       1
881ce5b972bSHuang, Xiong #define ANACTRL_MANUSWON_SWR_1P8V       2
882ce5b972bSHuang, Xiong #define ANACTRL_MANUSWON_SWR_1P7V       3
883ce5b972bSHuang, Xiong #define ANACTRL_MANUSWON_BW3_4M         0x2
884ce5b972bSHuang, Xiong #define ANACTRL_RESTART_CAL             0x1
885ce5b972bSHuang, Xiong #define ANACTRL_DEF                     0x02EF
8862b133ad6SJeff Kirsher 
887ce5b972bSHuang, Xiong #define MIIDBG_SYSMODCTRL               0x04
888ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_PFMH_PHY    0x8000
889ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_BIASGEN     0x4000
890ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_PFML_PHY    0x2000
891ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_PS_MASK     3U
892ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_PS_SHIFT    10
893ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_PS_40       3
894ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_PS_20       2
895ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_PS_0        1
896ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_10BT_100MV  0x40 /* 1:100mv, 0:200mv */
897ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_HLFAP_MASK  3U
898ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_HLFAP_SHIFT 4
899ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_VDFULBW     0x8
900ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_VDBIASHLF   0x4
901ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_VDAMPHLF    0x2
902ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_VDLANSW     0x1
903ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_DEF         0x88BB /* ???? */
9042b133ad6SJeff Kirsher 
905ce5b972bSHuang, Xiong /* for l1d & l2cb */
906ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_CUR_ADD     0x8000
907ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_CUR_MASK    7U
908ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_CUR_SHIFT   12
909ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_VOL_MASK    0xFU
910ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_VOL_SHIFT   8
911ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_VOL_17ALL   3
912ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_VOL_100M15  1
913ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_VOL_10M17   0
914ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_BIAS1_MASK  0xFU
915ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_BIAS1_SHIFT 4
916ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_BIAS2_MASK  0xFU
917ce5b972bSHuang, Xiong #define SYSMODCTRL_IECHOADJ_BIAS2_SHIFT 0
918ce5b972bSHuang, Xiong #define L1D_SYSMODCTRL_IECHOADJ_DEF     0x4FBB
9192b133ad6SJeff Kirsher 
920ce5b972bSHuang, Xiong #define MIIDBG_SRDSYSMOD                0x05
921ce5b972bSHuang, Xiong #define SRDSYSMOD_LCKDET_EN             0x2000
922ce5b972bSHuang, Xiong #define SRDSYSMOD_PLL_EN                0x800
923ce5b972bSHuang, Xiong #define SRDSYSMOD_SEL_HSP               0x400
924ce5b972bSHuang, Xiong #define SRDSYSMOD_HLFTXDR               0x200
925ce5b972bSHuang, Xiong #define SRDSYSMOD_TXCLK_DELAY_EN        0x100
926ce5b972bSHuang, Xiong #define SRDSYSMOD_TXELECIDLE            0x80
927ce5b972bSHuang, Xiong #define SRDSYSMOD_DEEMP_EN              0x40
928ce5b972bSHuang, Xiong #define SRDSYSMOD_MS_PAD                0x4
929ce5b972bSHuang, Xiong #define SRDSYSMOD_CDR_ADC_VLTG          0x2
930ce5b972bSHuang, Xiong #define SRDSYSMOD_CDR_DAC_1MA           0x1
931ce5b972bSHuang, Xiong #define SRDSYSMOD_DEF                   0x2C46
9322b133ad6SJeff Kirsher 
933ce5b972bSHuang, Xiong #define MIIDBG_CFGLPSPD                 0x0A
934ce5b972bSHuang, Xiong #define CFGLPSPD_RSTCNT_MASK            3U
935ce5b972bSHuang, Xiong #define CFGLPSPD_RSTCNT_SHIFT           14
936ce5b972bSHuang, Xiong #define CFGLPSPD_RSTCNT_CLK125SW        0x2000
9372b133ad6SJeff Kirsher 
938ce5b972bSHuang, Xiong #define MIIDBG_HIBNEG                   0x0B
939ce5b972bSHuang, Xiong #define HIBNEG_PSHIB_EN                 0x8000
940ce5b972bSHuang, Xiong #define HIBNEG_WAKE_BOTH                0x4000
941ce5b972bSHuang, Xiong #define HIBNEG_ONOFF_ANACHG_SUDEN       0x2000
942ce5b972bSHuang, Xiong #define HIBNEG_HIB_PULSE                0x1000
943ce5b972bSHuang, Xiong #define HIBNEG_GATE_25M_EN              0x800
944ce5b972bSHuang, Xiong #define HIBNEG_RST_80U                  0x400
945ce5b972bSHuang, Xiong #define HIBNEG_RST_TIMER_MASK           3U
946ce5b972bSHuang, Xiong #define HIBNEG_RST_TIMER_SHIFT          8
947ce5b972bSHuang, Xiong #define HIBNEG_GTX_CLK_DELAY_MASK       3U
948ce5b972bSHuang, Xiong #define HIBNEG_GTX_CLK_DELAY_SHIFT      5
949ce5b972bSHuang, Xiong #define HIBNEG_BYPSS_BRKTIMER           0x10
950ce5b972bSHuang, Xiong #define HIBNEG_DEF                      0xBC40
951ce5b972bSHuang, Xiong 
952ce5b972bSHuang, Xiong #define MIIDBG_TST10BTCFG               0x12
953ce5b972bSHuang, Xiong #define TST10BTCFG_INTV_TIMER_MASK      3U
954ce5b972bSHuang, Xiong #define TST10BTCFG_INTV_TIMER_SHIFT     14
955ce5b972bSHuang, Xiong #define TST10BTCFG_TRIGER_TIMER_MASK    3U
956ce5b972bSHuang, Xiong #define TST10BTCFG_TRIGER_TIMER_SHIFT   12
957ce5b972bSHuang, Xiong #define TST10BTCFG_DIV_MAN_MLT3_EN      0x800
958ce5b972bSHuang, Xiong #define TST10BTCFG_OFF_DAC_IDLE         0x400
959ce5b972bSHuang, Xiong #define TST10BTCFG_LPBK_DEEP            0x4 /* 1:deep,0:shallow */
960ce5b972bSHuang, Xiong #define TST10BTCFG_DEF                  0x4C04
961ce5b972bSHuang, Xiong 
962ce5b972bSHuang, Xiong #define MIIDBG_AZ_ANADECT		0x15
963ce5b972bSHuang, Xiong #define AZ_ANADECT_10BTRX_TH		0x8000
964ce5b972bSHuang, Xiong #define AZ_ANADECT_BOTH_01CHNL		0x4000
965ce5b972bSHuang, Xiong #define AZ_ANADECT_INTV_MASK		0x3FU
966ce5b972bSHuang, Xiong #define AZ_ANADECT_INTV_SHIFT		8
967ce5b972bSHuang, Xiong #define AZ_ANADECT_THRESH_MASK		0xFU
968ce5b972bSHuang, Xiong #define AZ_ANADECT_THRESH_SHIFT		4
969ce5b972bSHuang, Xiong #define AZ_ANADECT_CHNL_MASK		0xFU
970ce5b972bSHuang, Xiong #define AZ_ANADECT_CHNL_SHIFT		0
971ce5b972bSHuang, Xiong #define AZ_ANADECT_DEF			0x3220
972ce5b972bSHuang, Xiong #define AZ_ANADECT_LONG                 0xb210
973ce5b972bSHuang, Xiong 
974ce5b972bSHuang, Xiong #define MIIDBG_MSE16DB			0x18	/* l1d */
975ce5b972bSHuang, Xiong #define L1D_MSE16DB_UP			0x05EA
976ce5b972bSHuang, Xiong #define L1D_MSE16DB_DOWN		0x02EA
977ce5b972bSHuang, Xiong 
978ce5b972bSHuang, Xiong #define MIIDBG_LEGCYPS                  0x29
979ce5b972bSHuang, Xiong #define LEGCYPS_EN                      0x8000
980ce5b972bSHuang, Xiong #define LEGCYPS_DAC_AMP1000_MASK        7U
981ce5b972bSHuang, Xiong #define LEGCYPS_DAC_AMP1000_SHIFT       12
982ce5b972bSHuang, Xiong #define LEGCYPS_DAC_AMP100_MASK         7U
983ce5b972bSHuang, Xiong #define LEGCYPS_DAC_AMP100_SHIFT        9
984ce5b972bSHuang, Xiong #define LEGCYPS_DAC_AMP10_MASK          7U
985ce5b972bSHuang, Xiong #define LEGCYPS_DAC_AMP10_SHIFT         6
986ce5b972bSHuang, Xiong #define LEGCYPS_UNPLUG_TIMER_MASK       7U
987ce5b972bSHuang, Xiong #define LEGCYPS_UNPLUG_TIMER_SHIFT      3
988ce5b972bSHuang, Xiong #define LEGCYPS_UNPLUG_DECT_EN          0x4
989ce5b972bSHuang, Xiong #define LEGCYPS_ECNC_PS_EN              0x1
990ce5b972bSHuang, Xiong #define L1D_LEGCYPS_DEF                 0x129D
991ce5b972bSHuang, Xiong #define L1C_LEGCYPS_DEF                 0x36DD
992ce5b972bSHuang, Xiong 
993ce5b972bSHuang, Xiong #define MIIDBG_TST100BTCFG              0x36
994ce5b972bSHuang, Xiong #define TST100BTCFG_NORMAL_BW_EN        0x8000
995ce5b972bSHuang, Xiong #define TST100BTCFG_BADLNK_BYPASS       0x4000
996ce5b972bSHuang, Xiong #define TST100BTCFG_SHORTCABL_TH_MASK   0x3FU
997ce5b972bSHuang, Xiong #define TST100BTCFG_SHORTCABL_TH_SHIFT  8
998ce5b972bSHuang, Xiong #define TST100BTCFG_LITCH_EN            0x80
999ce5b972bSHuang, Xiong #define TST100BTCFG_VLT_SW              0x40
1000ce5b972bSHuang, Xiong #define TST100BTCFG_LONGCABL_TH_MASK    0x3FU
1001ce5b972bSHuang, Xiong #define TST100BTCFG_LONGCABL_TH_SHIFT   0
1002ce5b972bSHuang, Xiong #define TST100BTCFG_DEF                 0xE12C
1003ce5b972bSHuang, Xiong 
1004ce5b972bSHuang, Xiong #define MIIDBG_VOLT_CTRL                0x3B	/* only for l2cb 1 & 2 */
1005ce5b972bSHuang, Xiong #define VOLT_CTRL_CABLE1TH_MASK         0x1FFU
1006ce5b972bSHuang, Xiong #define VOLT_CTRL_CABLE1TH_SHIFT        7
1007ce5b972bSHuang, Xiong #define VOLT_CTRL_AMPCTRL_MASK          3U
1008ce5b972bSHuang, Xiong #define VOLT_CTRL_AMPCTRL_SHIFT         5
1009ce5b972bSHuang, Xiong #define VOLT_CTRL_SW_BYPASS             0x10
1010ce5b972bSHuang, Xiong #define VOLT_CTRL_SWLOWEST              0x8
1011ce5b972bSHuang, Xiong #define VOLT_CTRL_DACAMP10_MASK         7U
1012ce5b972bSHuang, Xiong #define VOLT_CTRL_DACAMP10_SHIFT        0
1013ce5b972bSHuang, Xiong 
1014ce5b972bSHuang, Xiong #define MIIDBG_CABLE1TH_DET             0x3E
1015ce5b972bSHuang, Xiong #define CABLE1TH_DET_EN                 0x8000
1016ce5b972bSHuang, Xiong 
1017ce5b972bSHuang, Xiong 
1018ce5b972bSHuang, Xiong /******* dev 3 *********/
1019ce5b972bSHuang, Xiong #define MIIEXT_PCS                      3
1020ce5b972bSHuang, Xiong 
1021ce5b972bSHuang, Xiong #define MIIEXT_CLDCTRL3                 0x8003
1022ce5b972bSHuang, Xiong #define CLDCTRL3_BP_CABLE1TH_DET_GT     0x8000
1023ce5b972bSHuang, Xiong #define CLDCTRL3_AZ_DISAMP              0x1000
1024ce5b972bSHuang, Xiong #define L2CB_CLDCTRL3                   0x4D19
1025ce5b972bSHuang, Xiong #define L1D_CLDCTRL3                    0xDD19
1026ce5b972bSHuang, Xiong 
1027ce5b972bSHuang, Xiong #define MIIEXT_CLDCTRL6			0x8006
1028ce5b972bSHuang, Xiong #define CLDCTRL6_CAB_LEN_MASK		0x1FFU
1029ce5b972bSHuang, Xiong #define CLDCTRL6_CAB_LEN_SHIFT          0
1030ce5b972bSHuang, Xiong #define CLDCTRL6_CAB_LEN_SHORT          0x50
1031ce5b972bSHuang, Xiong 
1032ce5b972bSHuang, Xiong /********* dev 7 **********/
1033ce5b972bSHuang, Xiong #define MIIEXT_ANEG                     7
1034ce5b972bSHuang, Xiong 
1035ce5b972bSHuang, Xiong #define MIIEXT_LOCAL_EEEADV             0x3C
1036ce5b972bSHuang, Xiong #define LOCAL_EEEADV_1000BT             0x4
1037ce5b972bSHuang, Xiong #define LOCAL_EEEADV_100BT              0x2
1038ce5b972bSHuang, Xiong 
1039ce5b972bSHuang, Xiong #define MIIEXT_REMOTE_EEEADV            0x3D
1040ce5b972bSHuang, Xiong #define REMOTE_EEEADV_1000BT            0x4
1041ce5b972bSHuang, Xiong #define REMOTE_EEEADV_100BT             0x2
1042ce5b972bSHuang, Xiong 
1043ce5b972bSHuang, Xiong #define MIIEXT_EEE_ANEG                 0x8000
1044ce5b972bSHuang, Xiong #define EEE_ANEG_1000M                  0x4
1045ce5b972bSHuang, Xiong #define EEE_ANEG_100M                   0x2
10462b133ad6SJeff Kirsher 
10472b133ad6SJeff Kirsher #endif /*_ATL1C_HW_H_*/
1048