xref: /openbmc/linux/drivers/net/ethernet/amd/ariadne.h (revision e5451c8f8330e03ad3cfa16048b4daf961af434f)
1*b955f6caSJeff Kirsher /*
2*b955f6caSJeff Kirsher  *  Amiga Linux/m68k Ariadne Ethernet Driver
3*b955f6caSJeff Kirsher  *
4*b955f6caSJeff Kirsher  *  © Copyright 1995 by Geert Uytterhoeven (geert@linux-m68k.org)
5*b955f6caSJeff Kirsher  *			Peter De Schrijver
6*b955f6caSJeff Kirsher  *		       (Peter.DeSchrijver@linux.cc.kuleuven.ac.be)
7*b955f6caSJeff Kirsher  *
8*b955f6caSJeff Kirsher  *  ----------------------------------------------------------------------------------
9*b955f6caSJeff Kirsher  *
10*b955f6caSJeff Kirsher  *  This program is based on
11*b955f6caSJeff Kirsher  *
12*b955f6caSJeff Kirsher  *	lance.c:	An AMD LANCE ethernet driver for linux.
13*b955f6caSJeff Kirsher  *			Written 1993-94 by Donald Becker.
14*b955f6caSJeff Kirsher  *
15*b955f6caSJeff Kirsher  *	Am79C960:	PCnet(tm)-ISA Single-Chip Ethernet Controller
16*b955f6caSJeff Kirsher  *			Advanced Micro Devices
17*b955f6caSJeff Kirsher  *			Publication #16907, Rev. B, Amendment/0, May 1994
18*b955f6caSJeff Kirsher  *
19*b955f6caSJeff Kirsher  *	MC68230:	Parallel Interface/Timer (PI/T)
20*b955f6caSJeff Kirsher  *			Motorola Semiconductors, December, 1983
21*b955f6caSJeff Kirsher  *
22*b955f6caSJeff Kirsher  *  ----------------------------------------------------------------------------------
23*b955f6caSJeff Kirsher  *
24*b955f6caSJeff Kirsher  *  This file is subject to the terms and conditions of the GNU General Public
25*b955f6caSJeff Kirsher  *  License.  See the file COPYING in the main directory of the Linux
26*b955f6caSJeff Kirsher  *  distribution for more details.
27*b955f6caSJeff Kirsher  *
28*b955f6caSJeff Kirsher  *  ----------------------------------------------------------------------------------
29*b955f6caSJeff Kirsher  *
30*b955f6caSJeff Kirsher  *  The Ariadne is a Zorro-II board made by Village Tronic. It contains:
31*b955f6caSJeff Kirsher  *
32*b955f6caSJeff Kirsher  *	- an Am79C960 PCnet-ISA Single-Chip Ethernet Controller with both
33*b955f6caSJeff Kirsher  *	  10BASE-2 (thin coax) and 10BASE-T (UTP) connectors
34*b955f6caSJeff Kirsher  *
35*b955f6caSJeff Kirsher  *	- an MC68230 Parallel Interface/Timer configured as 2 parallel ports
36*b955f6caSJeff Kirsher  */
37*b955f6caSJeff Kirsher 
38*b955f6caSJeff Kirsher 
39*b955f6caSJeff Kirsher     /*
40*b955f6caSJeff Kirsher      *	Am79C960 PCnet-ISA
41*b955f6caSJeff Kirsher      */
42*b955f6caSJeff Kirsher 
43*b955f6caSJeff Kirsher struct Am79C960 {
44*b955f6caSJeff Kirsher     volatile u_short AddressPROM[8];
45*b955f6caSJeff Kirsher 				/* IEEE Address PROM (Unused in the Ariadne) */
46*b955f6caSJeff Kirsher     volatile u_short RDP;	/* Register Data Port */
47*b955f6caSJeff Kirsher     volatile u_short RAP;	/* Register Address Port */
48*b955f6caSJeff Kirsher     volatile u_short Reset;	/* Reset Chip on Read Access */
49*b955f6caSJeff Kirsher     volatile u_short IDP;	/* ISACSR Data Port */
50*b955f6caSJeff Kirsher };
51*b955f6caSJeff Kirsher 
52*b955f6caSJeff Kirsher 
53*b955f6caSJeff Kirsher     /*
54*b955f6caSJeff Kirsher      *	Am79C960 Control and Status Registers
55*b955f6caSJeff Kirsher      *
56*b955f6caSJeff Kirsher      *	These values are already swap()ed!!
57*b955f6caSJeff Kirsher      *
58*b955f6caSJeff Kirsher      *	Only registers marked with a `-' are intended for network software
59*b955f6caSJeff Kirsher      *	access
60*b955f6caSJeff Kirsher      */
61*b955f6caSJeff Kirsher 
62*b955f6caSJeff Kirsher #define CSR0		0x0000	/* - PCnet-ISA Controller Status */
63*b955f6caSJeff Kirsher #define CSR1		0x0100	/* - IADR[15:0] */
64*b955f6caSJeff Kirsher #define CSR2		0x0200	/* - IADR[23:16] */
65*b955f6caSJeff Kirsher #define CSR3		0x0300	/* - Interrupt Masks and Deferral Control */
66*b955f6caSJeff Kirsher #define CSR4		0x0400	/* - Test and Features Control */
67*b955f6caSJeff Kirsher #define CSR6		0x0600	/*   RCV/XMT Descriptor Table Length */
68*b955f6caSJeff Kirsher #define CSR8		0x0800	/* - Logical Address Filter, LADRF[15:0] */
69*b955f6caSJeff Kirsher #define CSR9		0x0900	/* - Logical Address Filter, LADRF[31:16] */
70*b955f6caSJeff Kirsher #define CSR10		0x0a00	/* - Logical Address Filter, LADRF[47:32] */
71*b955f6caSJeff Kirsher #define CSR11		0x0b00	/* - Logical Address Filter, LADRF[63:48] */
72*b955f6caSJeff Kirsher #define CSR12		0x0c00	/* - Physical Address Register, PADR[15:0] */
73*b955f6caSJeff Kirsher #define CSR13		0x0d00	/* - Physical Address Register, PADR[31:16] */
74*b955f6caSJeff Kirsher #define CSR14		0x0e00	/* - Physical Address Register, PADR[47:32] */
75*b955f6caSJeff Kirsher #define CSR15		0x0f00	/* - Mode Register */
76*b955f6caSJeff Kirsher #define CSR16		0x1000	/*   Initialization Block Address Lower */
77*b955f6caSJeff Kirsher #define CSR17		0x1100	/*   Initialization Block Address Upper */
78*b955f6caSJeff Kirsher #define CSR18		0x1200	/*   Current Receive Buffer Address */
79*b955f6caSJeff Kirsher #define CSR19		0x1300	/*   Current Receive Buffer Address */
80*b955f6caSJeff Kirsher #define CSR20		0x1400	/*   Current Transmit Buffer Address */
81*b955f6caSJeff Kirsher #define CSR21		0x1500	/*   Current Transmit Buffer Address */
82*b955f6caSJeff Kirsher #define CSR22		0x1600	/*   Next Receive Buffer Address */
83*b955f6caSJeff Kirsher #define CSR23		0x1700	/*   Next Receive Buffer Address */
84*b955f6caSJeff Kirsher #define CSR24		0x1800	/* - Base Address of Receive Ring */
85*b955f6caSJeff Kirsher #define CSR25		0x1900	/* - Base Address of Receive Ring */
86*b955f6caSJeff Kirsher #define CSR26		0x1a00	/*   Next Receive Descriptor Address */
87*b955f6caSJeff Kirsher #define CSR27		0x1b00	/*   Next Receive Descriptor Address */
88*b955f6caSJeff Kirsher #define CSR28		0x1c00	/*   Current Receive Descriptor Address */
89*b955f6caSJeff Kirsher #define CSR29		0x1d00	/*   Current Receive Descriptor Address */
90*b955f6caSJeff Kirsher #define CSR30		0x1e00	/* - Base Address of Transmit Ring */
91*b955f6caSJeff Kirsher #define CSR31		0x1f00	/* - Base Address of transmit Ring */
92*b955f6caSJeff Kirsher #define CSR32		0x2000	/*   Next Transmit Descriptor Address */
93*b955f6caSJeff Kirsher #define CSR33		0x2100	/*   Next Transmit Descriptor Address */
94*b955f6caSJeff Kirsher #define CSR34		0x2200	/*   Current Transmit Descriptor Address */
95*b955f6caSJeff Kirsher #define CSR35		0x2300	/*   Current Transmit Descriptor Address */
96*b955f6caSJeff Kirsher #define CSR36		0x2400	/*   Next Next Receive Descriptor Address */
97*b955f6caSJeff Kirsher #define CSR37		0x2500	/*   Next Next Receive Descriptor Address */
98*b955f6caSJeff Kirsher #define CSR38		0x2600	/*   Next Next Transmit Descriptor Address */
99*b955f6caSJeff Kirsher #define CSR39		0x2700	/*   Next Next Transmit Descriptor Address */
100*b955f6caSJeff Kirsher #define CSR40		0x2800	/*   Current Receive Status and Byte Count */
101*b955f6caSJeff Kirsher #define CSR41		0x2900	/*   Current Receive Status and Byte Count */
102*b955f6caSJeff Kirsher #define CSR42		0x2a00	/*   Current Transmit Status and Byte Count */
103*b955f6caSJeff Kirsher #define CSR43		0x2b00	/*   Current Transmit Status and Byte Count */
104*b955f6caSJeff Kirsher #define CSR44		0x2c00	/*   Next Receive Status and Byte Count */
105*b955f6caSJeff Kirsher #define CSR45		0x2d00	/*   Next Receive Status and Byte Count */
106*b955f6caSJeff Kirsher #define CSR46		0x2e00	/*   Poll Time Counter */
107*b955f6caSJeff Kirsher #define CSR47		0x2f00	/*   Polling Interval */
108*b955f6caSJeff Kirsher #define CSR48		0x3000	/*   Temporary Storage */
109*b955f6caSJeff Kirsher #define CSR49		0x3100	/*   Temporary Storage */
110*b955f6caSJeff Kirsher #define CSR50		0x3200	/*   Temporary Storage */
111*b955f6caSJeff Kirsher #define CSR51		0x3300	/*   Temporary Storage */
112*b955f6caSJeff Kirsher #define CSR52		0x3400	/*   Temporary Storage */
113*b955f6caSJeff Kirsher #define CSR53		0x3500	/*   Temporary Storage */
114*b955f6caSJeff Kirsher #define CSR54		0x3600	/*   Temporary Storage */
115*b955f6caSJeff Kirsher #define CSR55		0x3700	/*   Temporary Storage */
116*b955f6caSJeff Kirsher #define CSR56		0x3800	/*   Temporary Storage */
117*b955f6caSJeff Kirsher #define CSR57		0x3900	/*   Temporary Storage */
118*b955f6caSJeff Kirsher #define CSR58		0x3a00	/*   Temporary Storage */
119*b955f6caSJeff Kirsher #define CSR59		0x3b00	/*   Temporary Storage */
120*b955f6caSJeff Kirsher #define CSR60		0x3c00	/*   Previous Transmit Descriptor Address */
121*b955f6caSJeff Kirsher #define CSR61		0x3d00	/*   Previous Transmit Descriptor Address */
122*b955f6caSJeff Kirsher #define CSR62		0x3e00	/*   Previous Transmit Status and Byte Count */
123*b955f6caSJeff Kirsher #define CSR63		0x3f00	/*   Previous Transmit Status and Byte Count */
124*b955f6caSJeff Kirsher #define CSR64		0x4000	/*   Next Transmit Buffer Address */
125*b955f6caSJeff Kirsher #define CSR65		0x4100	/*   Next Transmit Buffer Address */
126*b955f6caSJeff Kirsher #define CSR66		0x4200	/*   Next Transmit Status and Byte Count */
127*b955f6caSJeff Kirsher #define CSR67		0x4300	/*   Next Transmit Status and Byte Count */
128*b955f6caSJeff Kirsher #define CSR68		0x4400	/*   Transmit Status Temporary Storage */
129*b955f6caSJeff Kirsher #define CSR69		0x4500	/*   Transmit Status Temporary Storage */
130*b955f6caSJeff Kirsher #define CSR70		0x4600	/*   Temporary Storage */
131*b955f6caSJeff Kirsher #define CSR71		0x4700	/*   Temporary Storage */
132*b955f6caSJeff Kirsher #define CSR72		0x4800	/*   Receive Ring Counter */
133*b955f6caSJeff Kirsher #define CSR74		0x4a00	/*   Transmit Ring Counter */
134*b955f6caSJeff Kirsher #define CSR76		0x4c00	/* - Receive Ring Length */
135*b955f6caSJeff Kirsher #define CSR78		0x4e00	/* - Transmit Ring Length */
136*b955f6caSJeff Kirsher #define CSR80		0x5000	/* - Burst and FIFO Threshold Control */
137*b955f6caSJeff Kirsher #define CSR82		0x5200	/* - Bus Activity Timer */
138*b955f6caSJeff Kirsher #define CSR84		0x5400	/*   DMA Address */
139*b955f6caSJeff Kirsher #define CSR85		0x5500	/*   DMA Address */
140*b955f6caSJeff Kirsher #define CSR86		0x5600	/*   Buffer Byte Counter */
141*b955f6caSJeff Kirsher #define CSR88		0x5800	/* - Chip ID */
142*b955f6caSJeff Kirsher #define CSR89		0x5900	/* - Chip ID */
143*b955f6caSJeff Kirsher #define CSR92		0x5c00	/*   Ring Length Conversion */
144*b955f6caSJeff Kirsher #define CSR94		0x5e00	/*   Transmit Time Domain Reflectometry Count */
145*b955f6caSJeff Kirsher #define CSR96		0x6000	/*   Bus Interface Scratch Register 0 */
146*b955f6caSJeff Kirsher #define CSR97		0x6100	/*   Bus Interface Scratch Register 0 */
147*b955f6caSJeff Kirsher #define CSR98		0x6200	/*   Bus Interface Scratch Register 1 */
148*b955f6caSJeff Kirsher #define CSR99		0x6300	/*   Bus Interface Scratch Register 1 */
149*b955f6caSJeff Kirsher #define CSR104		0x6800	/*   SWAP */
150*b955f6caSJeff Kirsher #define CSR105		0x6900	/*   SWAP */
151*b955f6caSJeff Kirsher #define CSR108		0x6c00	/*   Buffer Management Scratch */
152*b955f6caSJeff Kirsher #define CSR109		0x6d00	/*   Buffer Management Scratch */
153*b955f6caSJeff Kirsher #define CSR112		0x7000	/* - Missed Frame Count */
154*b955f6caSJeff Kirsher #define CSR114		0x7200	/* - Receive Collision Count */
155*b955f6caSJeff Kirsher #define CSR124		0x7c00	/* - Buffer Management Unit Test */
156*b955f6caSJeff Kirsher 
157*b955f6caSJeff Kirsher 
158*b955f6caSJeff Kirsher     /*
159*b955f6caSJeff Kirsher      *	Am79C960 ISA Control and Status Registers
160*b955f6caSJeff Kirsher      *
161*b955f6caSJeff Kirsher      *	These values are already swap()ed!!
162*b955f6caSJeff Kirsher      */
163*b955f6caSJeff Kirsher 
164*b955f6caSJeff Kirsher #define ISACSR0		0x0000	/* Master Mode Read Active */
165*b955f6caSJeff Kirsher #define ISACSR1		0x0100	/* Master Mode Write Active */
166*b955f6caSJeff Kirsher #define ISACSR2		0x0200	/* Miscellaneous Configuration */
167*b955f6caSJeff Kirsher #define ISACSR4		0x0400	/* LED0 Status (Link Integrity) */
168*b955f6caSJeff Kirsher #define ISACSR5		0x0500	/* LED1 Status */
169*b955f6caSJeff Kirsher #define ISACSR6		0x0600	/* LED2 Status */
170*b955f6caSJeff Kirsher #define ISACSR7		0x0700	/* LED3 Status */
171*b955f6caSJeff Kirsher 
172*b955f6caSJeff Kirsher 
173*b955f6caSJeff Kirsher     /*
174*b955f6caSJeff Kirsher      *	Bit definitions for CSR0 (PCnet-ISA Controller Status)
175*b955f6caSJeff Kirsher      *
176*b955f6caSJeff Kirsher      *	These values are already swap()ed!!
177*b955f6caSJeff Kirsher      */
178*b955f6caSJeff Kirsher 
179*b955f6caSJeff Kirsher #define ERR		0x0080	/* Error */
180*b955f6caSJeff Kirsher #define BABL		0x0040	/* Babble: Transmitted too many bits */
181*b955f6caSJeff Kirsher #define CERR		0x0020	/* No Heartbeat (10BASE-T) */
182*b955f6caSJeff Kirsher #define MISS		0x0010	/* Missed Frame */
183*b955f6caSJeff Kirsher #define MERR		0x0008	/* Memory Error */
184*b955f6caSJeff Kirsher #define RINT		0x0004	/* Receive Interrupt */
185*b955f6caSJeff Kirsher #define TINT		0x0002	/* Transmit Interrupt */
186*b955f6caSJeff Kirsher #define IDON		0x0001	/* Initialization Done */
187*b955f6caSJeff Kirsher #define INTR		0x8000	/* Interrupt Flag */
188*b955f6caSJeff Kirsher #define INEA		0x4000	/* Interrupt Enable */
189*b955f6caSJeff Kirsher #define RXON		0x2000	/* Receive On */
190*b955f6caSJeff Kirsher #define TXON		0x1000	/* Transmit On */
191*b955f6caSJeff Kirsher #define TDMD		0x0800	/* Transmit Demand */
192*b955f6caSJeff Kirsher #define STOP		0x0400	/* Stop */
193*b955f6caSJeff Kirsher #define STRT		0x0200	/* Start */
194*b955f6caSJeff Kirsher #define INIT		0x0100	/* Initialize */
195*b955f6caSJeff Kirsher 
196*b955f6caSJeff Kirsher 
197*b955f6caSJeff Kirsher     /*
198*b955f6caSJeff Kirsher      *	Bit definitions for CSR3 (Interrupt Masks and Deferral Control)
199*b955f6caSJeff Kirsher      *
200*b955f6caSJeff Kirsher      *	These values are already swap()ed!!
201*b955f6caSJeff Kirsher      */
202*b955f6caSJeff Kirsher 
203*b955f6caSJeff Kirsher #define BABLM		0x0040	/* Babble Mask */
204*b955f6caSJeff Kirsher #define MISSM		0x0010	/* Missed Frame Mask */
205*b955f6caSJeff Kirsher #define MERRM		0x0008	/* Memory Error Mask */
206*b955f6caSJeff Kirsher #define RINTM		0x0004	/* Receive Interrupt Mask */
207*b955f6caSJeff Kirsher #define TINTM		0x0002	/* Transmit Interrupt Mask */
208*b955f6caSJeff Kirsher #define IDONM		0x0001	/* Initialization Done Mask */
209*b955f6caSJeff Kirsher #define DXMT2PD		0x1000	/* Disable Transmit Two Part Deferral */
210*b955f6caSJeff Kirsher #define EMBA		0x0800	/* Enable Modified Back-off Algorithm */
211*b955f6caSJeff Kirsher 
212*b955f6caSJeff Kirsher 
213*b955f6caSJeff Kirsher     /*
214*b955f6caSJeff Kirsher      *	Bit definitions for CSR4 (Test and Features Control)
215*b955f6caSJeff Kirsher      *
216*b955f6caSJeff Kirsher      *	These values are already swap()ed!!
217*b955f6caSJeff Kirsher      */
218*b955f6caSJeff Kirsher 
219*b955f6caSJeff Kirsher #define ENTST		0x0080	/* Enable Test Mode */
220*b955f6caSJeff Kirsher #define DMAPLUS		0x0040	/* Disable Burst Transaction Counter */
221*b955f6caSJeff Kirsher #define TIMER		0x0020	/* Timer Enable Register */
222*b955f6caSJeff Kirsher #define DPOLL		0x0010	/* Disable Transmit Polling */
223*b955f6caSJeff Kirsher #define APAD_XMT	0x0008	/* Auto Pad Transmit */
224*b955f6caSJeff Kirsher #define ASTRP_RCV	0x0004	/* Auto Pad Stripping */
225*b955f6caSJeff Kirsher #define MFCO		0x0002	/* Missed Frame Counter Overflow Interrupt */
226*b955f6caSJeff Kirsher #define MFCOM		0x0001	/* Missed Frame Counter Overflow Mask */
227*b955f6caSJeff Kirsher #define RCVCCO		0x2000	/* Receive Collision Counter Overflow Interrupt */
228*b955f6caSJeff Kirsher #define RCVCCOM		0x1000	/* Receive Collision Counter Overflow Mask */
229*b955f6caSJeff Kirsher #define TXSTRT		0x0800	/* Transmit Start Status */
230*b955f6caSJeff Kirsher #define TXSTRTM		0x0400	/* Transmit Start Mask */
231*b955f6caSJeff Kirsher #define JAB		0x0200	/* Jabber Error */
232*b955f6caSJeff Kirsher #define JABM		0x0100	/* Jabber Error Mask */
233*b955f6caSJeff Kirsher 
234*b955f6caSJeff Kirsher 
235*b955f6caSJeff Kirsher     /*
236*b955f6caSJeff Kirsher      *	Bit definitions for CSR15 (Mode Register)
237*b955f6caSJeff Kirsher      *
238*b955f6caSJeff Kirsher      *	These values are already swap()ed!!
239*b955f6caSJeff Kirsher      */
240*b955f6caSJeff Kirsher 
241*b955f6caSJeff Kirsher #define PROM		0x0080	/* Promiscuous Mode */
242*b955f6caSJeff Kirsher #define DRCVBC		0x0040	/* Disable Receive Broadcast */
243*b955f6caSJeff Kirsher #define DRCVPA		0x0020	/* Disable Receive Physical Address */
244*b955f6caSJeff Kirsher #define DLNKTST		0x0010	/* Disable Link Status */
245*b955f6caSJeff Kirsher #define DAPC		0x0008	/* Disable Automatic Polarity Correction */
246*b955f6caSJeff Kirsher #define MENDECL		0x0004	/* MENDEC Loopback Mode */
247*b955f6caSJeff Kirsher #define LRTTSEL		0x0002	/* Low Receive Threshold/Transmit Mode Select */
248*b955f6caSJeff Kirsher #define PORTSEL1	0x0001	/* Port Select Bits */
249*b955f6caSJeff Kirsher #define PORTSEL2	0x8000	/* Port Select Bits */
250*b955f6caSJeff Kirsher #define INTL		0x4000	/* Internal Loopback */
251*b955f6caSJeff Kirsher #define DRTY		0x2000	/* Disable Retry */
252*b955f6caSJeff Kirsher #define FCOLL		0x1000	/* Force Collision */
253*b955f6caSJeff Kirsher #define DXMTFCS		0x0800	/* Disable Transmit CRC */
254*b955f6caSJeff Kirsher #define LOOP		0x0400	/* Loopback Enable */
255*b955f6caSJeff Kirsher #define DTX		0x0200	/* Disable Transmitter */
256*b955f6caSJeff Kirsher #define DRX		0x0100	/* Disable Receiver */
257*b955f6caSJeff Kirsher 
258*b955f6caSJeff Kirsher 
259*b955f6caSJeff Kirsher     /*
260*b955f6caSJeff Kirsher      *	Bit definitions for ISACSR2 (Miscellaneous Configuration)
261*b955f6caSJeff Kirsher      *
262*b955f6caSJeff Kirsher      *	These values are already swap()ed!!
263*b955f6caSJeff Kirsher      */
264*b955f6caSJeff Kirsher 
265*b955f6caSJeff Kirsher #define ASEL		0x0200	/* Media Interface Port Auto Select */
266*b955f6caSJeff Kirsher 
267*b955f6caSJeff Kirsher 
268*b955f6caSJeff Kirsher     /*
269*b955f6caSJeff Kirsher      *	Bit definitions for ISACSR5-7 (LED1-3 Status)
270*b955f6caSJeff Kirsher      *
271*b955f6caSJeff Kirsher      *	These values are already swap()ed!!
272*b955f6caSJeff Kirsher      */
273*b955f6caSJeff Kirsher 
274*b955f6caSJeff Kirsher #define LEDOUT		0x0080	/* Current LED Status */
275*b955f6caSJeff Kirsher #define PSE		0x8000	/* Pulse Stretcher Enable */
276*b955f6caSJeff Kirsher #define XMTE		0x1000	/* Enable Transmit Status Signal */
277*b955f6caSJeff Kirsher #define RVPOLE		0x0800	/* Enable Receive Polarity Signal */
278*b955f6caSJeff Kirsher #define RCVE		0x0400	/* Enable Receive Status Signal */
279*b955f6caSJeff Kirsher #define JABE		0x0200	/* Enable Jabber Signal */
280*b955f6caSJeff Kirsher #define COLE		0x0100	/* Enable Collision Signal */
281*b955f6caSJeff Kirsher 
282*b955f6caSJeff Kirsher 
283*b955f6caSJeff Kirsher     /*
284*b955f6caSJeff Kirsher      *	Receive Descriptor Ring Entry
285*b955f6caSJeff Kirsher      */
286*b955f6caSJeff Kirsher 
287*b955f6caSJeff Kirsher struct RDRE {
288*b955f6caSJeff Kirsher     volatile u_short RMD0;	/* LADR[15:0] */
289*b955f6caSJeff Kirsher     volatile u_short RMD1;	/* HADR[23:16] | Receive Flags */
290*b955f6caSJeff Kirsher     volatile u_short RMD2;	/* Buffer Byte Count (two's complement) */
291*b955f6caSJeff Kirsher     volatile u_short RMD3;	/* Message Byte Count */
292*b955f6caSJeff Kirsher };
293*b955f6caSJeff Kirsher 
294*b955f6caSJeff Kirsher 
295*b955f6caSJeff Kirsher     /*
296*b955f6caSJeff Kirsher      *	Transmit Descriptor Ring Entry
297*b955f6caSJeff Kirsher      */
298*b955f6caSJeff Kirsher 
299*b955f6caSJeff Kirsher struct TDRE {
300*b955f6caSJeff Kirsher     volatile u_short TMD0;	/* LADR[15:0] */
301*b955f6caSJeff Kirsher     volatile u_short TMD1;	/* HADR[23:16] | Transmit Flags */
302*b955f6caSJeff Kirsher     volatile u_short TMD2;	/* Buffer Byte Count (two's complement) */
303*b955f6caSJeff Kirsher     volatile u_short TMD3;	/* Error Flags */
304*b955f6caSJeff Kirsher };
305*b955f6caSJeff Kirsher 
306*b955f6caSJeff Kirsher 
307*b955f6caSJeff Kirsher     /*
308*b955f6caSJeff Kirsher      *	Receive Flags
309*b955f6caSJeff Kirsher      */
310*b955f6caSJeff Kirsher 
311*b955f6caSJeff Kirsher #define RF_OWN		0x0080	/* PCnet-ISA controller owns the descriptor */
312*b955f6caSJeff Kirsher #define RF_ERR		0x0040	/* Error */
313*b955f6caSJeff Kirsher #define RF_FRAM		0x0020	/* Framing Error */
314*b955f6caSJeff Kirsher #define RF_OFLO		0x0010	/* Overflow Error */
315*b955f6caSJeff Kirsher #define RF_CRC		0x0008	/* CRC Error */
316*b955f6caSJeff Kirsher #define RF_BUFF		0x0004	/* Buffer Error */
317*b955f6caSJeff Kirsher #define RF_STP		0x0002	/* Start of Packet */
318*b955f6caSJeff Kirsher #define RF_ENP		0x0001	/* End of Packet */
319*b955f6caSJeff Kirsher 
320*b955f6caSJeff Kirsher 
321*b955f6caSJeff Kirsher     /*
322*b955f6caSJeff Kirsher      *	Transmit Flags
323*b955f6caSJeff Kirsher      */
324*b955f6caSJeff Kirsher 
325*b955f6caSJeff Kirsher #define TF_OWN		0x0080	/* PCnet-ISA controller owns the descriptor */
326*b955f6caSJeff Kirsher #define TF_ERR		0x0040	/* Error */
327*b955f6caSJeff Kirsher #define TF_ADD_FCS	0x0020	/* Controls FCS Generation */
328*b955f6caSJeff Kirsher #define TF_MORE		0x0010	/* More than one retry needed */
329*b955f6caSJeff Kirsher #define TF_ONE		0x0008	/* One retry needed */
330*b955f6caSJeff Kirsher #define TF_DEF		0x0004	/* Deferred */
331*b955f6caSJeff Kirsher #define TF_STP		0x0002	/* Start of Packet */
332*b955f6caSJeff Kirsher #define TF_ENP		0x0001	/* End of Packet */
333*b955f6caSJeff Kirsher 
334*b955f6caSJeff Kirsher 
335*b955f6caSJeff Kirsher     /*
336*b955f6caSJeff Kirsher      *	Error Flags
337*b955f6caSJeff Kirsher      */
338*b955f6caSJeff Kirsher 
339*b955f6caSJeff Kirsher #define EF_BUFF		0x0080	/* Buffer Error */
340*b955f6caSJeff Kirsher #define EF_UFLO		0x0040	/* Underflow Error */
341*b955f6caSJeff Kirsher #define EF_LCOL		0x0010	/* Late Collision */
342*b955f6caSJeff Kirsher #define EF_LCAR		0x0008	/* Loss of Carrier */
343*b955f6caSJeff Kirsher #define EF_RTRY		0x0004	/* Retry Error */
344*b955f6caSJeff Kirsher #define EF_TDR		0xff03	/* Time Domain Reflectometry */
345*b955f6caSJeff Kirsher 
346*b955f6caSJeff Kirsher 
347*b955f6caSJeff Kirsher 
348*b955f6caSJeff Kirsher     /*
349*b955f6caSJeff Kirsher      *	MC68230 Parallel Interface/Timer
350*b955f6caSJeff Kirsher      */
351*b955f6caSJeff Kirsher 
352*b955f6caSJeff Kirsher struct MC68230 {
353*b955f6caSJeff Kirsher     volatile u_char PGCR;	/* Port General Control Register */
354*b955f6caSJeff Kirsher     u_char Pad1[1];
355*b955f6caSJeff Kirsher     volatile u_char PSRR;	/* Port Service Request Register */
356*b955f6caSJeff Kirsher     u_char Pad2[1];
357*b955f6caSJeff Kirsher     volatile u_char PADDR;	/* Port A Data Direction Register */
358*b955f6caSJeff Kirsher     u_char Pad3[1];
359*b955f6caSJeff Kirsher     volatile u_char PBDDR;	/* Port B Data Direction Register */
360*b955f6caSJeff Kirsher     u_char Pad4[1];
361*b955f6caSJeff Kirsher     volatile u_char PCDDR;	/* Port C Data Direction Register */
362*b955f6caSJeff Kirsher     u_char Pad5[1];
363*b955f6caSJeff Kirsher     volatile u_char PIVR;	/* Port Interrupt Vector Register */
364*b955f6caSJeff Kirsher     u_char Pad6[1];
365*b955f6caSJeff Kirsher     volatile u_char PACR;	/* Port A Control Register */
366*b955f6caSJeff Kirsher     u_char Pad7[1];
367*b955f6caSJeff Kirsher     volatile u_char PBCR;	/* Port B Control Register */
368*b955f6caSJeff Kirsher     u_char Pad8[1];
369*b955f6caSJeff Kirsher     volatile u_char PADR;	/* Port A Data Register */
370*b955f6caSJeff Kirsher     u_char Pad9[1];
371*b955f6caSJeff Kirsher     volatile u_char PBDR;	/* Port B Data Register */
372*b955f6caSJeff Kirsher     u_char Pad10[1];
373*b955f6caSJeff Kirsher     volatile u_char PAAR;	/* Port A Alternate Register */
374*b955f6caSJeff Kirsher     u_char Pad11[1];
375*b955f6caSJeff Kirsher     volatile u_char PBAR;	/* Port B Alternate Register */
376*b955f6caSJeff Kirsher     u_char Pad12[1];
377*b955f6caSJeff Kirsher     volatile u_char PCDR;	/* Port C Data Register */
378*b955f6caSJeff Kirsher     u_char Pad13[1];
379*b955f6caSJeff Kirsher     volatile u_char PSR;	/* Port Status Register */
380*b955f6caSJeff Kirsher     u_char Pad14[5];
381*b955f6caSJeff Kirsher     volatile u_char TCR;	/* Timer Control Register */
382*b955f6caSJeff Kirsher     u_char Pad15[1];
383*b955f6caSJeff Kirsher     volatile u_char TIVR;	/* Timer Interrupt Vector Register */
384*b955f6caSJeff Kirsher     u_char Pad16[3];
385*b955f6caSJeff Kirsher     volatile u_char CPRH;	/* Counter Preload Register (High) */
386*b955f6caSJeff Kirsher     u_char Pad17[1];
387*b955f6caSJeff Kirsher     volatile u_char CPRM;	/* Counter Preload Register (Mid) */
388*b955f6caSJeff Kirsher     u_char Pad18[1];
389*b955f6caSJeff Kirsher     volatile u_char CPRL;	/* Counter Preload Register (Low) */
390*b955f6caSJeff Kirsher     u_char Pad19[3];
391*b955f6caSJeff Kirsher     volatile u_char CNTRH;	/* Count Register (High) */
392*b955f6caSJeff Kirsher     u_char Pad20[1];
393*b955f6caSJeff Kirsher     volatile u_char CNTRM;	/* Count Register (Mid) */
394*b955f6caSJeff Kirsher     u_char Pad21[1];
395*b955f6caSJeff Kirsher     volatile u_char CNTRL;	/* Count Register (Low) */
396*b955f6caSJeff Kirsher     u_char Pad22[1];
397*b955f6caSJeff Kirsher     volatile u_char TSR;	/* Timer Status Register */
398*b955f6caSJeff Kirsher     u_char Pad23[11];
399*b955f6caSJeff Kirsher };
400*b955f6caSJeff Kirsher 
401*b955f6caSJeff Kirsher 
402*b955f6caSJeff Kirsher     /*
403*b955f6caSJeff Kirsher      *	Ariadne Expansion Board Structure
404*b955f6caSJeff Kirsher      */
405*b955f6caSJeff Kirsher 
406*b955f6caSJeff Kirsher #define ARIADNE_LANCE		0x360
407*b955f6caSJeff Kirsher 
408*b955f6caSJeff Kirsher #define ARIADNE_PIT		0x1000
409*b955f6caSJeff Kirsher 
410*b955f6caSJeff Kirsher #define ARIADNE_BOOTPROM	0x4000	/* I guess it's here :-) */
411*b955f6caSJeff Kirsher #define ARIADNE_BOOTPROM_SIZE	0x4000
412*b955f6caSJeff Kirsher 
413*b955f6caSJeff Kirsher #define ARIADNE_RAM		0x8000	/* Always access WORDs!! */
414*b955f6caSJeff Kirsher #define ARIADNE_RAM_SIZE	0x8000
415*b955f6caSJeff Kirsher 
416