1*38df6492SMark Einon /* Copyright © 2005 Agere Systems Inc. 2*38df6492SMark Einon * All rights reserved. 3*38df6492SMark Einon * http://www.agere.com 4*38df6492SMark Einon * 5*38df6492SMark Einon * SOFTWARE LICENSE 6*38df6492SMark Einon * 7*38df6492SMark Einon * This software is provided subject to the following terms and conditions, 8*38df6492SMark Einon * which you should read carefully before using the software. Using this 9*38df6492SMark Einon * software indicates your acceptance of these terms and conditions. If you do 10*38df6492SMark Einon * not agree with these terms and conditions, do not use the software. 11*38df6492SMark Einon * 12*38df6492SMark Einon * Copyright © 2005 Agere Systems Inc. 13*38df6492SMark Einon * All rights reserved. 14*38df6492SMark Einon * 15*38df6492SMark Einon * Redistribution and use in source or binary forms, with or without 16*38df6492SMark Einon * modifications, are permitted provided that the following conditions are met: 17*38df6492SMark Einon * 18*38df6492SMark Einon * . Redistributions of source code must retain the above copyright notice, this 19*38df6492SMark Einon * list of conditions and the following Disclaimer as comments in the code as 20*38df6492SMark Einon * well as in the documentation and/or other materials provided with the 21*38df6492SMark Einon * distribution. 22*38df6492SMark Einon * 23*38df6492SMark Einon * . Redistributions in binary form must reproduce the above copyright notice, 24*38df6492SMark Einon * this list of conditions and the following Disclaimer in the documentation 25*38df6492SMark Einon * and/or other materials provided with the distribution. 26*38df6492SMark Einon * 27*38df6492SMark Einon * . Neither the name of Agere Systems Inc. nor the names of the contributors 28*38df6492SMark Einon * may be used to endorse or promote products derived from this software 29*38df6492SMark Einon * without specific prior written permission. 30*38df6492SMark Einon * 31*38df6492SMark Einon * Disclaimer 32*38df6492SMark Einon * 33*38df6492SMark Einon * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, 34*38df6492SMark Einon * INCLUDING, BUT NOT LIMITED TO, INFRINGEMENT AND THE IMPLIED WARRANTIES OF 35*38df6492SMark Einon * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. ANY 36*38df6492SMark Einon * USE, MODIFICATION OR DISTRIBUTION OF THIS SOFTWARE IS SOLELY AT THE USERS OWN 37*38df6492SMark Einon * RISK. IN NO EVENT SHALL AGERE SYSTEMS INC. OR CONTRIBUTORS BE LIABLE FOR ANY 38*38df6492SMark Einon * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 39*38df6492SMark Einon * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 40*38df6492SMark Einon * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 41*38df6492SMark Einon * ON ANY THEORY OF LIABILITY, INCLUDING, BUT NOT LIMITED TO, CONTRACT, STRICT 42*38df6492SMark Einon * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 43*38df6492SMark Einon * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH 44*38df6492SMark Einon * DAMAGE. 45*38df6492SMark Einon * 46*38df6492SMark Einon */ 47*38df6492SMark Einon 48*38df6492SMark Einon #define DRIVER_NAME "et131x" 49*38df6492SMark Einon 50*38df6492SMark Einon /* EEPROM registers */ 51*38df6492SMark Einon 52*38df6492SMark Einon /* LBCIF Register Groups (addressed via 32-bit offsets) */ 53*38df6492SMark Einon #define LBCIF_DWORD0_GROUP 0xAC 54*38df6492SMark Einon #define LBCIF_DWORD1_GROUP 0xB0 55*38df6492SMark Einon 56*38df6492SMark Einon /* LBCIF Registers (addressed via 8-bit offsets) */ 57*38df6492SMark Einon #define LBCIF_ADDRESS_REGISTER 0xAC 58*38df6492SMark Einon #define LBCIF_DATA_REGISTER 0xB0 59*38df6492SMark Einon #define LBCIF_CONTROL_REGISTER 0xB1 60*38df6492SMark Einon #define LBCIF_STATUS_REGISTER 0xB2 61*38df6492SMark Einon 62*38df6492SMark Einon /* LBCIF Control Register Bits */ 63*38df6492SMark Einon #define LBCIF_CONTROL_SEQUENTIAL_READ 0x01 64*38df6492SMark Einon #define LBCIF_CONTROL_PAGE_WRITE 0x02 65*38df6492SMark Einon #define LBCIF_CONTROL_EEPROM_RELOAD 0x08 66*38df6492SMark Einon #define LBCIF_CONTROL_TWO_BYTE_ADDR 0x20 67*38df6492SMark Einon #define LBCIF_CONTROL_I2C_WRITE 0x40 68*38df6492SMark Einon #define LBCIF_CONTROL_LBCIF_ENABLE 0x80 69*38df6492SMark Einon 70*38df6492SMark Einon /* LBCIF Status Register Bits */ 71*38df6492SMark Einon #define LBCIF_STATUS_PHY_QUEUE_AVAIL 0x01 72*38df6492SMark Einon #define LBCIF_STATUS_I2C_IDLE 0x02 73*38df6492SMark Einon #define LBCIF_STATUS_ACK_ERROR 0x04 74*38df6492SMark Einon #define LBCIF_STATUS_GENERAL_ERROR 0x08 75*38df6492SMark Einon #define LBCIF_STATUS_CHECKSUM_ERROR 0x40 76*38df6492SMark Einon #define LBCIF_STATUS_EEPROM_PRESENT 0x80 77*38df6492SMark Einon 78*38df6492SMark Einon /* START OF GLOBAL REGISTER ADDRESS MAP */ 79*38df6492SMark Einon /* 10bit registers 80*38df6492SMark Einon * 81*38df6492SMark Einon * Tx queue start address reg in global address map at address 0x0000 82*38df6492SMark Einon * tx queue end address reg in global address map at address 0x0004 83*38df6492SMark Einon * rx queue start address reg in global address map at address 0x0008 84*38df6492SMark Einon * rx queue end address reg in global address map at address 0x000C 85*38df6492SMark Einon */ 86*38df6492SMark Einon 87*38df6492SMark Einon /* structure for power management control status reg in global address map 88*38df6492SMark Einon * located at address 0x0010 89*38df6492SMark Einon * jagcore_rx_rdy bit 9 90*38df6492SMark Einon * jagcore_tx_rdy bit 8 91*38df6492SMark Einon * phy_lped_en bit 7 92*38df6492SMark Einon * phy_sw_coma bit 6 93*38df6492SMark Einon * rxclk_gate bit 5 94*38df6492SMark Einon * txclk_gate bit 4 95*38df6492SMark Einon * sysclk_gate bit 3 96*38df6492SMark Einon * jagcore_rx_en bit 2 97*38df6492SMark Einon * jagcore_tx_en bit 1 98*38df6492SMark Einon * gigephy_en bit 0 99*38df6492SMark Einon */ 100*38df6492SMark Einon #define ET_PM_PHY_SW_COMA 0x40 101*38df6492SMark Einon #define ET_PMCSR_INIT 0x38 102*38df6492SMark Einon 103*38df6492SMark Einon /* Interrupt status reg at address 0x0018 104*38df6492SMark Einon */ 105*38df6492SMark Einon #define ET_INTR_TXDMA_ISR 0x00000008 106*38df6492SMark Einon #define ET_INTR_TXDMA_ERR 0x00000010 107*38df6492SMark Einon #define ET_INTR_RXDMA_XFR_DONE 0x00000020 108*38df6492SMark Einon #define ET_INTR_RXDMA_FB_R0_LOW 0x00000040 109*38df6492SMark Einon #define ET_INTR_RXDMA_FB_R1_LOW 0x00000080 110*38df6492SMark Einon #define ET_INTR_RXDMA_STAT_LOW 0x00000100 111*38df6492SMark Einon #define ET_INTR_RXDMA_ERR 0x00000200 112*38df6492SMark Einon #define ET_INTR_WATCHDOG 0x00004000 113*38df6492SMark Einon #define ET_INTR_WOL 0x00008000 114*38df6492SMark Einon #define ET_INTR_PHY 0x00010000 115*38df6492SMark Einon #define ET_INTR_TXMAC 0x00020000 116*38df6492SMark Einon #define ET_INTR_RXMAC 0x00040000 117*38df6492SMark Einon #define ET_INTR_MAC_STAT 0x00080000 118*38df6492SMark Einon #define ET_INTR_SLV_TIMEOUT 0x00100000 119*38df6492SMark Einon 120*38df6492SMark Einon /* Interrupt mask register at address 0x001C 121*38df6492SMark Einon * Interrupt alias clear mask reg at address 0x0020 122*38df6492SMark Einon * Interrupt status alias reg at address 0x0024 123*38df6492SMark Einon * 124*38df6492SMark Einon * Same masks as above 125*38df6492SMark Einon */ 126*38df6492SMark Einon 127*38df6492SMark Einon /* Software reset reg at address 0x0028 128*38df6492SMark Einon * 0: txdma_sw_reset 129*38df6492SMark Einon * 1: rxdma_sw_reset 130*38df6492SMark Einon * 2: txmac_sw_reset 131*38df6492SMark Einon * 3: rxmac_sw_reset 132*38df6492SMark Einon * 4: mac_sw_reset 133*38df6492SMark Einon * 5: mac_stat_sw_reset 134*38df6492SMark Einon * 6: mmc_sw_reset 135*38df6492SMark Einon *31: selfclr_disable 136*38df6492SMark Einon */ 137*38df6492SMark Einon #define ET_RESET_ALL 0x007F 138*38df6492SMark Einon 139*38df6492SMark Einon /* SLV Timer reg at address 0x002C (low 24 bits) 140*38df6492SMark Einon */ 141*38df6492SMark Einon 142*38df6492SMark Einon /* MSI Configuration reg at address 0x0030 143*38df6492SMark Einon */ 144*38df6492SMark Einon #define ET_MSI_VECTOR 0x0000001F 145*38df6492SMark Einon #define ET_MSI_TC 0x00070000 146*38df6492SMark Einon 147*38df6492SMark Einon /* Loopback reg located at address 0x0034 148*38df6492SMark Einon */ 149*38df6492SMark Einon #define ET_LOOP_MAC 0x00000001 150*38df6492SMark Einon #define ET_LOOP_DMA 0x00000002 151*38df6492SMark Einon 152*38df6492SMark Einon /* GLOBAL Module of JAGCore Address Mapping 153*38df6492SMark Einon * Located at address 0x0000 154*38df6492SMark Einon */ 155*38df6492SMark Einon struct global_regs { /* Location: */ 156*38df6492SMark Einon u32 txq_start_addr; /* 0x0000 */ 157*38df6492SMark Einon u32 txq_end_addr; /* 0x0004 */ 158*38df6492SMark Einon u32 rxq_start_addr; /* 0x0008 */ 159*38df6492SMark Einon u32 rxq_end_addr; /* 0x000C */ 160*38df6492SMark Einon u32 pm_csr; /* 0x0010 */ 161*38df6492SMark Einon u32 unused; /* 0x0014 */ 162*38df6492SMark Einon u32 int_status; /* 0x0018 */ 163*38df6492SMark Einon u32 int_mask; /* 0x001C */ 164*38df6492SMark Einon u32 int_alias_clr_en; /* 0x0020 */ 165*38df6492SMark Einon u32 int_status_alias; /* 0x0024 */ 166*38df6492SMark Einon u32 sw_reset; /* 0x0028 */ 167*38df6492SMark Einon u32 slv_timer; /* 0x002C */ 168*38df6492SMark Einon u32 msi_config; /* 0x0030 */ 169*38df6492SMark Einon u32 loopback; /* 0x0034 */ 170*38df6492SMark Einon u32 watchdog_timer; /* 0x0038 */ 171*38df6492SMark Einon }; 172*38df6492SMark Einon 173*38df6492SMark Einon /* START OF TXDMA REGISTER ADDRESS MAP */ 174*38df6492SMark Einon /* txdma control status reg at address 0x1000 175*38df6492SMark Einon */ 176*38df6492SMark Einon #define ET_TXDMA_CSR_HALT 0x00000001 177*38df6492SMark Einon #define ET_TXDMA_DROP_TLP 0x00000002 178*38df6492SMark Einon #define ET_TXDMA_CACHE_THRS 0x000000F0 179*38df6492SMark Einon #define ET_TXDMA_CACHE_SHIFT 4 180*38df6492SMark Einon #define ET_TXDMA_SNGL_EPKT 0x00000100 181*38df6492SMark Einon #define ET_TXDMA_CLASS 0x00001E00 182*38df6492SMark Einon 183*38df6492SMark Einon /* structure for txdma packet ring base address hi reg in txdma address map 184*38df6492SMark Einon * located at address 0x1004 185*38df6492SMark Einon * Defined earlier (u32) 186*38df6492SMark Einon */ 187*38df6492SMark Einon 188*38df6492SMark Einon /* structure for txdma packet ring base address low reg in txdma address map 189*38df6492SMark Einon * located at address 0x1008 190*38df6492SMark Einon * Defined earlier (u32) 191*38df6492SMark Einon */ 192*38df6492SMark Einon 193*38df6492SMark Einon /* structure for txdma packet ring number of descriptor reg in txdma address 194*38df6492SMark Einon * map. Located at address 0x100C 195*38df6492SMark Einon * 196*38df6492SMark Einon * 31-10: unused 197*38df6492SMark Einon * 9-0: pr ndes 198*38df6492SMark Einon */ 199*38df6492SMark Einon #define ET_DMA12_MASK 0x0FFF /* 12 bit mask for DMA12W types */ 200*38df6492SMark Einon #define ET_DMA12_WRAP 0x1000 201*38df6492SMark Einon #define ET_DMA10_MASK 0x03FF /* 10 bit mask for DMA10W types */ 202*38df6492SMark Einon #define ET_DMA10_WRAP 0x0400 203*38df6492SMark Einon #define ET_DMA4_MASK 0x000F /* 4 bit mask for DMA4W types */ 204*38df6492SMark Einon #define ET_DMA4_WRAP 0x0010 205*38df6492SMark Einon 206*38df6492SMark Einon #define INDEX12(x) ((x) & ET_DMA12_MASK) 207*38df6492SMark Einon #define INDEX10(x) ((x) & ET_DMA10_MASK) 208*38df6492SMark Einon #define INDEX4(x) ((x) & ET_DMA4_MASK) 209*38df6492SMark Einon 210*38df6492SMark Einon /* 10bit DMA with wrap 211*38df6492SMark Einon * txdma tx queue write address reg in txdma address map at 0x1010 212*38df6492SMark Einon * txdma tx queue write address external reg in txdma address map at 0x1014 213*38df6492SMark Einon * txdma tx queue read address reg in txdma address map at 0x1018 214*38df6492SMark Einon * 215*38df6492SMark Einon * u32 216*38df6492SMark Einon * txdma status writeback address hi reg in txdma address map at0x101C 217*38df6492SMark Einon * txdma status writeback address lo reg in txdma address map at 0x1020 218*38df6492SMark Einon * 219*38df6492SMark Einon * 10bit DMA with wrap 220*38df6492SMark Einon * txdma service request reg in txdma address map at 0x1024 221*38df6492SMark Einon * structure for txdma service complete reg in txdma address map at 0x1028 222*38df6492SMark Einon * 223*38df6492SMark Einon * 4bit DMA with wrap 224*38df6492SMark Einon * txdma tx descriptor cache read index reg in txdma address map at 0x102C 225*38df6492SMark Einon * txdma tx descriptor cache write index reg in txdma address map at 0x1030 226*38df6492SMark Einon * 227*38df6492SMark Einon * txdma error reg in txdma address map at address 0x1034 228*38df6492SMark Einon * 0: PyldResend 229*38df6492SMark Einon * 1: PyldRewind 230*38df6492SMark Einon * 4: DescrResend 231*38df6492SMark Einon * 5: DescrRewind 232*38df6492SMark Einon * 8: WrbkResend 233*38df6492SMark Einon * 9: WrbkRewind 234*38df6492SMark Einon */ 235*38df6492SMark Einon 236*38df6492SMark Einon /* Tx DMA Module of JAGCore Address Mapping 237*38df6492SMark Einon * Located at address 0x1000 238*38df6492SMark Einon */ 239*38df6492SMark Einon struct txdma_regs { /* Location: */ 240*38df6492SMark Einon u32 csr; /* 0x1000 */ 241*38df6492SMark Einon u32 pr_base_hi; /* 0x1004 */ 242*38df6492SMark Einon u32 pr_base_lo; /* 0x1008 */ 243*38df6492SMark Einon u32 pr_num_des; /* 0x100C */ 244*38df6492SMark Einon u32 txq_wr_addr; /* 0x1010 */ 245*38df6492SMark Einon u32 txq_wr_addr_ext; /* 0x1014 */ 246*38df6492SMark Einon u32 txq_rd_addr; /* 0x1018 */ 247*38df6492SMark Einon u32 dma_wb_base_hi; /* 0x101C */ 248*38df6492SMark Einon u32 dma_wb_base_lo; /* 0x1020 */ 249*38df6492SMark Einon u32 service_request; /* 0x1024 */ 250*38df6492SMark Einon u32 service_complete; /* 0x1028 */ 251*38df6492SMark Einon u32 cache_rd_index; /* 0x102C */ 252*38df6492SMark Einon u32 cache_wr_index; /* 0x1030 */ 253*38df6492SMark Einon u32 tx_dma_error; /* 0x1034 */ 254*38df6492SMark Einon u32 desc_abort_cnt; /* 0x1038 */ 255*38df6492SMark Einon u32 payload_abort_cnt; /* 0x103c */ 256*38df6492SMark Einon u32 writeback_abort_cnt; /* 0x1040 */ 257*38df6492SMark Einon u32 desc_timeout_cnt; /* 0x1044 */ 258*38df6492SMark Einon u32 payload_timeout_cnt; /* 0x1048 */ 259*38df6492SMark Einon u32 writeback_timeout_cnt; /* 0x104c */ 260*38df6492SMark Einon u32 desc_error_cnt; /* 0x1050 */ 261*38df6492SMark Einon u32 payload_error_cnt; /* 0x1054 */ 262*38df6492SMark Einon u32 writeback_error_cnt; /* 0x1058 */ 263*38df6492SMark Einon u32 dropped_tlp_cnt; /* 0x105c */ 264*38df6492SMark Einon u32 new_service_complete; /* 0x1060 */ 265*38df6492SMark Einon u32 ethernet_packet_cnt; /* 0x1064 */ 266*38df6492SMark Einon }; 267*38df6492SMark Einon 268*38df6492SMark Einon /* END OF TXDMA REGISTER ADDRESS MAP */ 269*38df6492SMark Einon 270*38df6492SMark Einon /* START OF RXDMA REGISTER ADDRESS MAP */ 271*38df6492SMark Einon /* structure for control status reg in rxdma address map 272*38df6492SMark Einon * Located at address 0x2000 273*38df6492SMark Einon * 274*38df6492SMark Einon * CSR 275*38df6492SMark Einon * 0: halt 276*38df6492SMark Einon * 1-3: tc 277*38df6492SMark Einon * 4: fbr_big_endian 278*38df6492SMark Einon * 5: psr_big_endian 279*38df6492SMark Einon * 6: pkt_big_endian 280*38df6492SMark Einon * 7: dma_big_endian 281*38df6492SMark Einon * 8-9: fbr0_size 282*38df6492SMark Einon * 10: fbr0_enable 283*38df6492SMark Einon * 11-12: fbr1_size 284*38df6492SMark Einon * 13: fbr1_enable 285*38df6492SMark Einon * 14: unused 286*38df6492SMark Einon * 15: pkt_drop_disable 287*38df6492SMark Einon * 16: pkt_done_flush 288*38df6492SMark Einon * 17: halt_status 289*38df6492SMark Einon * 18-31: unused 290*38df6492SMark Einon */ 291*38df6492SMark Einon #define ET_RXDMA_CSR_HALT 0x0001 292*38df6492SMark Einon #define ET_RXDMA_CSR_FBR0_SIZE_LO 0x0100 293*38df6492SMark Einon #define ET_RXDMA_CSR_FBR0_SIZE_HI 0x0200 294*38df6492SMark Einon #define ET_RXDMA_CSR_FBR0_ENABLE 0x0400 295*38df6492SMark Einon #define ET_RXDMA_CSR_FBR1_SIZE_LO 0x0800 296*38df6492SMark Einon #define ET_RXDMA_CSR_FBR1_SIZE_HI 0x1000 297*38df6492SMark Einon #define ET_RXDMA_CSR_FBR1_ENABLE 0x2000 298*38df6492SMark Einon #define ET_RXDMA_CSR_HALT_STATUS 0x00020000 299*38df6492SMark Einon 300*38df6492SMark Einon /* structure for dma writeback lo reg in rxdma address map 301*38df6492SMark Einon * located at address 0x2004 302*38df6492SMark Einon * Defined earlier (u32) 303*38df6492SMark Einon */ 304*38df6492SMark Einon 305*38df6492SMark Einon /* structure for dma writeback hi reg in rxdma address map 306*38df6492SMark Einon * located at address 0x2008 307*38df6492SMark Einon * Defined earlier (u32) 308*38df6492SMark Einon */ 309*38df6492SMark Einon 310*38df6492SMark Einon /* structure for number of packets done reg in rxdma address map 311*38df6492SMark Einon * located at address 0x200C 312*38df6492SMark Einon * 313*38df6492SMark Einon * 31-8: unused 314*38df6492SMark Einon * 7-0: num done 315*38df6492SMark Einon */ 316*38df6492SMark Einon 317*38df6492SMark Einon /* structure for max packet time reg in rxdma address map 318*38df6492SMark Einon * located at address 0x2010 319*38df6492SMark Einon * 320*38df6492SMark Einon * 31-18: unused 321*38df6492SMark Einon * 17-0: time done 322*38df6492SMark Einon */ 323*38df6492SMark Einon 324*38df6492SMark Einon /* structure for rx queue read address reg in rxdma address map 325*38df6492SMark Einon * located at address 0x2014 326*38df6492SMark Einon * Defined earlier (u32) 327*38df6492SMark Einon */ 328*38df6492SMark Einon 329*38df6492SMark Einon /* structure for rx queue read address external reg in rxdma address map 330*38df6492SMark Einon * located at address 0x2018 331*38df6492SMark Einon * Defined earlier (u32) 332*38df6492SMark Einon */ 333*38df6492SMark Einon 334*38df6492SMark Einon /* structure for rx queue write address reg in rxdma address map 335*38df6492SMark Einon * located at address 0x201C 336*38df6492SMark Einon * Defined earlier (u32) 337*38df6492SMark Einon */ 338*38df6492SMark Einon 339*38df6492SMark Einon /* structure for packet status ring base address lo reg in rxdma address map 340*38df6492SMark Einon * located at address 0x2020 341*38df6492SMark Einon * Defined earlier (u32) 342*38df6492SMark Einon */ 343*38df6492SMark Einon 344*38df6492SMark Einon /* structure for packet status ring base address hi reg in rxdma address map 345*38df6492SMark Einon * located at address 0x2024 346*38df6492SMark Einon * Defined earlier (u32) 347*38df6492SMark Einon */ 348*38df6492SMark Einon 349*38df6492SMark Einon /* structure for packet status ring number of descriptors reg in rxdma address 350*38df6492SMark Einon * map. Located at address 0x2028 351*38df6492SMark Einon * 352*38df6492SMark Einon * 31-12: unused 353*38df6492SMark Einon * 11-0: psr ndes 354*38df6492SMark Einon */ 355*38df6492SMark Einon #define ET_RXDMA_PSR_NUM_DES_MASK 0xFFF 356*38df6492SMark Einon 357*38df6492SMark Einon /* structure for packet status ring available offset reg in rxdma address map 358*38df6492SMark Einon * located at address 0x202C 359*38df6492SMark Einon * 360*38df6492SMark Einon * 31-13: unused 361*38df6492SMark Einon * 12: psr avail wrap 362*38df6492SMark Einon * 11-0: psr avail 363*38df6492SMark Einon */ 364*38df6492SMark Einon 365*38df6492SMark Einon /* structure for packet status ring full offset reg in rxdma address map 366*38df6492SMark Einon * located at address 0x2030 367*38df6492SMark Einon * 368*38df6492SMark Einon * 31-13: unused 369*38df6492SMark Einon * 12: psr full wrap 370*38df6492SMark Einon * 11-0: psr full 371*38df6492SMark Einon */ 372*38df6492SMark Einon 373*38df6492SMark Einon /* structure for packet status ring access index reg in rxdma address map 374*38df6492SMark Einon * located at address 0x2034 375*38df6492SMark Einon * 376*38df6492SMark Einon * 31-5: unused 377*38df6492SMark Einon * 4-0: psr_ai 378*38df6492SMark Einon */ 379*38df6492SMark Einon 380*38df6492SMark Einon /* structure for packet status ring minimum descriptors reg in rxdma address 381*38df6492SMark Einon * map. Located at address 0x2038 382*38df6492SMark Einon * 383*38df6492SMark Einon * 31-12: unused 384*38df6492SMark Einon * 11-0: psr_min 385*38df6492SMark Einon */ 386*38df6492SMark Einon 387*38df6492SMark Einon /* structure for free buffer ring base lo address reg in rxdma address map 388*38df6492SMark Einon * located at address 0x203C 389*38df6492SMark Einon * Defined earlier (u32) 390*38df6492SMark Einon */ 391*38df6492SMark Einon 392*38df6492SMark Einon /* structure for free buffer ring base hi address reg in rxdma address map 393*38df6492SMark Einon * located at address 0x2040 394*38df6492SMark Einon * Defined earlier (u32) 395*38df6492SMark Einon */ 396*38df6492SMark Einon 397*38df6492SMark Einon /* structure for free buffer ring number of descriptors reg in rxdma address 398*38df6492SMark Einon * map. Located at address 0x2044 399*38df6492SMark Einon * 400*38df6492SMark Einon * 31-10: unused 401*38df6492SMark Einon * 9-0: fbr ndesc 402*38df6492SMark Einon */ 403*38df6492SMark Einon 404*38df6492SMark Einon /* structure for free buffer ring 0 available offset reg in rxdma address map 405*38df6492SMark Einon * located at address 0x2048 406*38df6492SMark Einon * Defined earlier (u32) 407*38df6492SMark Einon */ 408*38df6492SMark Einon 409*38df6492SMark Einon /* structure for free buffer ring 0 full offset reg in rxdma address map 410*38df6492SMark Einon * located at address 0x204C 411*38df6492SMark Einon * Defined earlier (u32) 412*38df6492SMark Einon */ 413*38df6492SMark Einon 414*38df6492SMark Einon /* structure for free buffer cache 0 full offset reg in rxdma address map 415*38df6492SMark Einon * located at address 0x2050 416*38df6492SMark Einon * 417*38df6492SMark Einon * 31-5: unused 418*38df6492SMark Einon * 4-0: fbc rdi 419*38df6492SMark Einon */ 420*38df6492SMark Einon 421*38df6492SMark Einon /* structure for free buffer ring 0 minimum descriptor reg in rxdma address map 422*38df6492SMark Einon * located at address 0x2054 423*38df6492SMark Einon * 424*38df6492SMark Einon * 31-10: unused 425*38df6492SMark Einon * 9-0: fbr min 426*38df6492SMark Einon */ 427*38df6492SMark Einon 428*38df6492SMark Einon /* structure for free buffer ring 1 base address lo reg in rxdma address map 429*38df6492SMark Einon * located at address 0x2058 - 0x205C 430*38df6492SMark Einon * Defined earlier (RXDMA_FBR_BASE_LO_t and RXDMA_FBR_BASE_HI_t) 431*38df6492SMark Einon */ 432*38df6492SMark Einon 433*38df6492SMark Einon /* structure for free buffer ring 1 number of descriptors reg in rxdma address 434*38df6492SMark Einon * map. Located at address 0x2060 435*38df6492SMark Einon * Defined earlier (RXDMA_FBR_NUM_DES_t) 436*38df6492SMark Einon */ 437*38df6492SMark Einon 438*38df6492SMark Einon /* structure for free buffer ring 1 available offset reg in rxdma address map 439*38df6492SMark Einon * located at address 0x2064 440*38df6492SMark Einon * Defined Earlier (RXDMA_FBR_AVAIL_OFFSET_t) 441*38df6492SMark Einon */ 442*38df6492SMark Einon 443*38df6492SMark Einon /* structure for free buffer ring 1 full offset reg in rxdma address map 444*38df6492SMark Einon * located at address 0x2068 445*38df6492SMark Einon * Defined Earlier (RXDMA_FBR_FULL_OFFSET_t) 446*38df6492SMark Einon */ 447*38df6492SMark Einon 448*38df6492SMark Einon /* structure for free buffer cache 1 read index reg in rxdma address map 449*38df6492SMark Einon * located at address 0x206C 450*38df6492SMark Einon * Defined Earlier (RXDMA_FBC_RD_INDEX_t) 451*38df6492SMark Einon */ 452*38df6492SMark Einon 453*38df6492SMark Einon /* structure for free buffer ring 1 minimum descriptor reg in rxdma address map 454*38df6492SMark Einon * located at address 0x2070 455*38df6492SMark Einon * Defined Earlier (RXDMA_FBR_MIN_DES_t) 456*38df6492SMark Einon */ 457*38df6492SMark Einon 458*38df6492SMark Einon /* Rx DMA Module of JAGCore Address Mapping 459*38df6492SMark Einon * Located at address 0x2000 460*38df6492SMark Einon */ 461*38df6492SMark Einon struct rxdma_regs { /* Location: */ 462*38df6492SMark Einon u32 csr; /* 0x2000 */ 463*38df6492SMark Einon u32 dma_wb_base_lo; /* 0x2004 */ 464*38df6492SMark Einon u32 dma_wb_base_hi; /* 0x2008 */ 465*38df6492SMark Einon u32 num_pkt_done; /* 0x200C */ 466*38df6492SMark Einon u32 max_pkt_time; /* 0x2010 */ 467*38df6492SMark Einon u32 rxq_rd_addr; /* 0x2014 */ 468*38df6492SMark Einon u32 rxq_rd_addr_ext; /* 0x2018 */ 469*38df6492SMark Einon u32 rxq_wr_addr; /* 0x201C */ 470*38df6492SMark Einon u32 psr_base_lo; /* 0x2020 */ 471*38df6492SMark Einon u32 psr_base_hi; /* 0x2024 */ 472*38df6492SMark Einon u32 psr_num_des; /* 0x2028 */ 473*38df6492SMark Einon u32 psr_avail_offset; /* 0x202C */ 474*38df6492SMark Einon u32 psr_full_offset; /* 0x2030 */ 475*38df6492SMark Einon u32 psr_access_index; /* 0x2034 */ 476*38df6492SMark Einon u32 psr_min_des; /* 0x2038 */ 477*38df6492SMark Einon u32 fbr0_base_lo; /* 0x203C */ 478*38df6492SMark Einon u32 fbr0_base_hi; /* 0x2040 */ 479*38df6492SMark Einon u32 fbr0_num_des; /* 0x2044 */ 480*38df6492SMark Einon u32 fbr0_avail_offset; /* 0x2048 */ 481*38df6492SMark Einon u32 fbr0_full_offset; /* 0x204C */ 482*38df6492SMark Einon u32 fbr0_rd_index; /* 0x2050 */ 483*38df6492SMark Einon u32 fbr0_min_des; /* 0x2054 */ 484*38df6492SMark Einon u32 fbr1_base_lo; /* 0x2058 */ 485*38df6492SMark Einon u32 fbr1_base_hi; /* 0x205C */ 486*38df6492SMark Einon u32 fbr1_num_des; /* 0x2060 */ 487*38df6492SMark Einon u32 fbr1_avail_offset; /* 0x2064 */ 488*38df6492SMark Einon u32 fbr1_full_offset; /* 0x2068 */ 489*38df6492SMark Einon u32 fbr1_rd_index; /* 0x206C */ 490*38df6492SMark Einon u32 fbr1_min_des; /* 0x2070 */ 491*38df6492SMark Einon }; 492*38df6492SMark Einon 493*38df6492SMark Einon /* END OF RXDMA REGISTER ADDRESS MAP */ 494*38df6492SMark Einon 495*38df6492SMark Einon /* START OF TXMAC REGISTER ADDRESS MAP */ 496*38df6492SMark Einon /* structure for control reg in txmac address map 497*38df6492SMark Einon * located at address 0x3000 498*38df6492SMark Einon * 499*38df6492SMark Einon * bits 500*38df6492SMark Einon * 31-8: unused 501*38df6492SMark Einon * 7: cklseg_disable 502*38df6492SMark Einon * 6: ckbcnt_disable 503*38df6492SMark Einon * 5: cksegnum 504*38df6492SMark Einon * 4: async_disable 505*38df6492SMark Einon * 3: fc_disable 506*38df6492SMark Einon * 2: mcif_disable 507*38df6492SMark Einon * 1: mif_disable 508*38df6492SMark Einon * 0: txmac_en 509*38df6492SMark Einon */ 510*38df6492SMark Einon #define ET_TX_CTRL_FC_DISABLE 0x0008 511*38df6492SMark Einon #define ET_TX_CTRL_TXMAC_ENABLE 0x0001 512*38df6492SMark Einon 513*38df6492SMark Einon /* structure for shadow pointer reg in txmac address map 514*38df6492SMark Einon * located at address 0x3004 515*38df6492SMark Einon * 31-27: reserved 516*38df6492SMark Einon * 26-16: txq rd ptr 517*38df6492SMark Einon * 15-11: reserved 518*38df6492SMark Einon * 10-0: txq wr ptr 519*38df6492SMark Einon */ 520*38df6492SMark Einon 521*38df6492SMark Einon /* structure for error count reg in txmac address map 522*38df6492SMark Einon * located at address 0x3008 523*38df6492SMark Einon * 524*38df6492SMark Einon * 31-12: unused 525*38df6492SMark Einon * 11-8: reserved 526*38df6492SMark Einon * 7-4: txq_underrun 527*38df6492SMark Einon * 3-0: fifo_underrun 528*38df6492SMark Einon */ 529*38df6492SMark Einon 530*38df6492SMark Einon /* structure for max fill reg in txmac address map 531*38df6492SMark Einon * located at address 0x300C 532*38df6492SMark Einon * 31-12: unused 533*38df6492SMark Einon * 11-0: max fill 534*38df6492SMark Einon */ 535*38df6492SMark Einon 536*38df6492SMark Einon /* structure for cf parameter reg in txmac address map 537*38df6492SMark Einon * located at address 0x3010 538*38df6492SMark Einon * 31-16: cfep 539*38df6492SMark Einon * 15-0: cfpt 540*38df6492SMark Einon */ 541*38df6492SMark Einon 542*38df6492SMark Einon /* structure for tx test reg in txmac address map 543*38df6492SMark Einon * located at address 0x3014 544*38df6492SMark Einon * 31-17: unused 545*38df6492SMark Einon * 16: reserved 546*38df6492SMark Einon * 15: txtest_en 547*38df6492SMark Einon * 14-11: unused 548*38df6492SMark Einon * 10-0: txq test pointer 549*38df6492SMark Einon */ 550*38df6492SMark Einon 551*38df6492SMark Einon /* structure for error reg in txmac address map 552*38df6492SMark Einon * located at address 0x3018 553*38df6492SMark Einon * 554*38df6492SMark Einon * 31-9: unused 555*38df6492SMark Einon * 8: fifo_underrun 556*38df6492SMark Einon * 7-6: unused 557*38df6492SMark Einon * 5: ctrl2_err 558*38df6492SMark Einon * 4: txq_underrun 559*38df6492SMark Einon * 3: bcnt_err 560*38df6492SMark Einon * 2: lseg_err 561*38df6492SMark Einon * 1: segnum_err 562*38df6492SMark Einon * 0: seg0_err 563*38df6492SMark Einon */ 564*38df6492SMark Einon 565*38df6492SMark Einon /* structure for error interrupt reg in txmac address map 566*38df6492SMark Einon * located at address 0x301C 567*38df6492SMark Einon * 568*38df6492SMark Einon * 31-9: unused 569*38df6492SMark Einon * 8: fifo_underrun 570*38df6492SMark Einon * 7-6: unused 571*38df6492SMark Einon * 5: ctrl2_err 572*38df6492SMark Einon * 4: txq_underrun 573*38df6492SMark Einon * 3: bcnt_err 574*38df6492SMark Einon * 2: lseg_err 575*38df6492SMark Einon * 1: segnum_err 576*38df6492SMark Einon * 0: seg0_err 577*38df6492SMark Einon */ 578*38df6492SMark Einon 579*38df6492SMark Einon /* structure for error interrupt reg in txmac address map 580*38df6492SMark Einon * located at address 0x3020 581*38df6492SMark Einon * 582*38df6492SMark Einon * 31-2: unused 583*38df6492SMark Einon * 1: bp_req 584*38df6492SMark Einon * 0: bp_xonxoff 585*38df6492SMark Einon */ 586*38df6492SMark Einon 587*38df6492SMark Einon /* Tx MAC Module of JAGCore Address Mapping 588*38df6492SMark Einon */ 589*38df6492SMark Einon struct txmac_regs { /* Location: */ 590*38df6492SMark Einon u32 ctl; /* 0x3000 */ 591*38df6492SMark Einon u32 shadow_ptr; /* 0x3004 */ 592*38df6492SMark Einon u32 err_cnt; /* 0x3008 */ 593*38df6492SMark Einon u32 max_fill; /* 0x300C */ 594*38df6492SMark Einon u32 cf_param; /* 0x3010 */ 595*38df6492SMark Einon u32 tx_test; /* 0x3014 */ 596*38df6492SMark Einon u32 err; /* 0x3018 */ 597*38df6492SMark Einon u32 err_int; /* 0x301C */ 598*38df6492SMark Einon u32 bp_ctrl; /* 0x3020 */ 599*38df6492SMark Einon }; 600*38df6492SMark Einon 601*38df6492SMark Einon /* END OF TXMAC REGISTER ADDRESS MAP */ 602*38df6492SMark Einon 603*38df6492SMark Einon /* START OF RXMAC REGISTER ADDRESS MAP */ 604*38df6492SMark Einon 605*38df6492SMark Einon /* structure for rxmac control reg in rxmac address map 606*38df6492SMark Einon * located at address 0x4000 607*38df6492SMark Einon * 608*38df6492SMark Einon * 31-7: reserved 609*38df6492SMark Einon * 6: rxmac_int_disable 610*38df6492SMark Einon * 5: async_disable 611*38df6492SMark Einon * 4: mif_disable 612*38df6492SMark Einon * 3: wol_disable 613*38df6492SMark Einon * 2: pkt_filter_disable 614*38df6492SMark Einon * 1: mcif_disable 615*38df6492SMark Einon * 0: rxmac_en 616*38df6492SMark Einon */ 617*38df6492SMark Einon #define ET_RX_CTRL_WOL_DISABLE 0x0008 618*38df6492SMark Einon #define ET_RX_CTRL_RXMAC_ENABLE 0x0001 619*38df6492SMark Einon 620*38df6492SMark Einon /* structure for Wake On Lan Control and CRC 0 reg in rxmac address map 621*38df6492SMark Einon * located at address 0x4004 622*38df6492SMark Einon * 31-16: crc 623*38df6492SMark Einon * 15-12: reserved 624*38df6492SMark Einon * 11: ignore_pp 625*38df6492SMark Einon * 10: ignore_mp 626*38df6492SMark Einon * 9: clr_intr 627*38df6492SMark Einon * 8: ignore_link_chg 628*38df6492SMark Einon * 7: ignore_uni 629*38df6492SMark Einon * 6: ignore_multi 630*38df6492SMark Einon * 5: ignore_broad 631*38df6492SMark Einon * 4-0: valid_crc 4-0 632*38df6492SMark Einon */ 633*38df6492SMark Einon 634*38df6492SMark Einon /* structure for CRC 1 and CRC 2 reg in rxmac address map 635*38df6492SMark Einon * located at address 0x4008 636*38df6492SMark Einon * 637*38df6492SMark Einon * 31-16: crc2 638*38df6492SMark Einon * 15-0: crc1 639*38df6492SMark Einon */ 640*38df6492SMark Einon 641*38df6492SMark Einon /* structure for CRC 3 and CRC 4 reg in rxmac address map 642*38df6492SMark Einon * located at address 0x400C 643*38df6492SMark Einon * 644*38df6492SMark Einon * 31-16: crc4 645*38df6492SMark Einon * 15-0: crc3 646*38df6492SMark Einon */ 647*38df6492SMark Einon 648*38df6492SMark Einon /* structure for Wake On Lan Source Address Lo reg in rxmac address map 649*38df6492SMark Einon * located at address 0x4010 650*38df6492SMark Einon * 651*38df6492SMark Einon * 31-24: sa3 652*38df6492SMark Einon * 23-16: sa4 653*38df6492SMark Einon * 15-8: sa5 654*38df6492SMark Einon * 7-0: sa6 655*38df6492SMark Einon */ 656*38df6492SMark Einon #define ET_RX_WOL_LO_SA3_SHIFT 24 657*38df6492SMark Einon #define ET_RX_WOL_LO_SA4_SHIFT 16 658*38df6492SMark Einon #define ET_RX_WOL_LO_SA5_SHIFT 8 659*38df6492SMark Einon 660*38df6492SMark Einon /* structure for Wake On Lan Source Address Hi reg in rxmac address map 661*38df6492SMark Einon * located at address 0x4014 662*38df6492SMark Einon * 663*38df6492SMark Einon * 31-16: reserved 664*38df6492SMark Einon * 15-8: sa1 665*38df6492SMark Einon * 7-0: sa2 666*38df6492SMark Einon */ 667*38df6492SMark Einon #define ET_RX_WOL_HI_SA1_SHIFT 8 668*38df6492SMark Einon 669*38df6492SMark Einon /* structure for Wake On Lan mask reg in rxmac address map 670*38df6492SMark Einon * located at address 0x4018 - 0x4064 671*38df6492SMark Einon * Defined earlier (u32) 672*38df6492SMark Einon */ 673*38df6492SMark Einon 674*38df6492SMark Einon /* structure for Unicast Packet Filter Address 1 reg in rxmac address map 675*38df6492SMark Einon * located at address 0x4068 676*38df6492SMark Einon * 677*38df6492SMark Einon * 31-24: addr1_3 678*38df6492SMark Einon * 23-16: addr1_4 679*38df6492SMark Einon * 15-8: addr1_5 680*38df6492SMark Einon * 7-0: addr1_6 681*38df6492SMark Einon */ 682*38df6492SMark Einon #define ET_RX_UNI_PF_ADDR1_3_SHIFT 24 683*38df6492SMark Einon #define ET_RX_UNI_PF_ADDR1_4_SHIFT 16 684*38df6492SMark Einon #define ET_RX_UNI_PF_ADDR1_5_SHIFT 8 685*38df6492SMark Einon 686*38df6492SMark Einon /* structure for Unicast Packet Filter Address 2 reg in rxmac address map 687*38df6492SMark Einon * located at address 0x406C 688*38df6492SMark Einon * 689*38df6492SMark Einon * 31-24: addr2_3 690*38df6492SMark Einon * 23-16: addr2_4 691*38df6492SMark Einon * 15-8: addr2_5 692*38df6492SMark Einon * 7-0: addr2_6 693*38df6492SMark Einon */ 694*38df6492SMark Einon #define ET_RX_UNI_PF_ADDR2_3_SHIFT 24 695*38df6492SMark Einon #define ET_RX_UNI_PF_ADDR2_4_SHIFT 16 696*38df6492SMark Einon #define ET_RX_UNI_PF_ADDR2_5_SHIFT 8 697*38df6492SMark Einon 698*38df6492SMark Einon /* structure for Unicast Packet Filter Address 1 & 2 reg in rxmac address map 699*38df6492SMark Einon * located at address 0x4070 700*38df6492SMark Einon * 701*38df6492SMark Einon * 31-24: addr2_1 702*38df6492SMark Einon * 23-16: addr2_2 703*38df6492SMark Einon * 15-8: addr1_1 704*38df6492SMark Einon * 7-0: addr1_2 705*38df6492SMark Einon */ 706*38df6492SMark Einon #define ET_RX_UNI_PF_ADDR2_1_SHIFT 24 707*38df6492SMark Einon #define ET_RX_UNI_PF_ADDR2_2_SHIFT 16 708*38df6492SMark Einon #define ET_RX_UNI_PF_ADDR1_1_SHIFT 8 709*38df6492SMark Einon 710*38df6492SMark Einon /* structure for Multicast Hash reg in rxmac address map 711*38df6492SMark Einon * located at address 0x4074 - 0x4080 712*38df6492SMark Einon * Defined earlier (u32) 713*38df6492SMark Einon */ 714*38df6492SMark Einon 715*38df6492SMark Einon /* structure for Packet Filter Control reg in rxmac address map 716*38df6492SMark Einon * located at address 0x4084 717*38df6492SMark Einon * 718*38df6492SMark Einon * 31-23: unused 719*38df6492SMark Einon * 22-16: min_pkt_size 720*38df6492SMark Einon * 15-4: unused 721*38df6492SMark Einon * 3: filter_frag_en 722*38df6492SMark Einon * 2: filter_uni_en 723*38df6492SMark Einon * 1: filter_multi_en 724*38df6492SMark Einon * 0: filter_broad_en 725*38df6492SMark Einon */ 726*38df6492SMark Einon #define ET_RX_PFCTRL_MIN_PKT_SZ_SHIFT 16 727*38df6492SMark Einon #define ET_RX_PFCTRL_FRAG_FILTER_ENABLE 0x0008 728*38df6492SMark Einon #define ET_RX_PFCTRL_UNICST_FILTER_ENABLE 0x0004 729*38df6492SMark Einon #define ET_RX_PFCTRL_MLTCST_FILTER_ENABLE 0x0002 730*38df6492SMark Einon #define ET_RX_PFCTRL_BRDCST_FILTER_ENABLE 0x0001 731*38df6492SMark Einon 732*38df6492SMark Einon /* structure for Memory Controller Interface Control Max Segment reg in rxmac 733*38df6492SMark Einon * address map. Located at address 0x4088 734*38df6492SMark Einon * 735*38df6492SMark Einon * 31-10: reserved 736*38df6492SMark Einon * 9-2: max_size 737*38df6492SMark Einon * 1: fc_en 738*38df6492SMark Einon * 0: seg_en 739*38df6492SMark Einon */ 740*38df6492SMark Einon #define ET_RX_MCIF_CTRL_MAX_SEG_SIZE_SHIFT 2 741*38df6492SMark Einon #define ET_RX_MCIF_CTRL_MAX_SEG_FC_ENABLE 0x0002 742*38df6492SMark Einon #define ET_RX_MCIF_CTRL_MAX_SEG_ENABLE 0x0001 743*38df6492SMark Einon 744*38df6492SMark Einon /* structure for Memory Controller Interface Water Mark reg in rxmac address 745*38df6492SMark Einon * map. Located at address 0x408C 746*38df6492SMark Einon * 747*38df6492SMark Einon * 31-26: unused 748*38df6492SMark Einon * 25-16: mark_hi 749*38df6492SMark Einon * 15-10: unused 750*38df6492SMark Einon * 9-0: mark_lo 751*38df6492SMark Einon */ 752*38df6492SMark Einon 753*38df6492SMark Einon /* structure for Rx Queue Dialog reg in rxmac address map. 754*38df6492SMark Einon * located at address 0x4090 755*38df6492SMark Einon * 756*38df6492SMark Einon * 31-26: reserved 757*38df6492SMark Einon * 25-16: rd_ptr 758*38df6492SMark Einon * 15-10: reserved 759*38df6492SMark Einon * 9-0: wr_ptr 760*38df6492SMark Einon */ 761*38df6492SMark Einon 762*38df6492SMark Einon /* structure for space available reg in rxmac address map. 763*38df6492SMark Einon * located at address 0x4094 764*38df6492SMark Einon * 765*38df6492SMark Einon * 31-17: reserved 766*38df6492SMark Einon * 16: space_avail_en 767*38df6492SMark Einon * 15-10: reserved 768*38df6492SMark Einon * 9-0: space_avail 769*38df6492SMark Einon */ 770*38df6492SMark Einon 771*38df6492SMark Einon /* structure for management interface reg in rxmac address map. 772*38df6492SMark Einon * located at address 0x4098 773*38df6492SMark Einon * 774*38df6492SMark Einon * 31-18: reserved 775*38df6492SMark Einon * 17: drop_pkt_en 776*38df6492SMark Einon * 16-0: drop_pkt_mask 777*38df6492SMark Einon */ 778*38df6492SMark Einon 779*38df6492SMark Einon /* structure for Error reg in rxmac address map. 780*38df6492SMark Einon * located at address 0x409C 781*38df6492SMark Einon * 782*38df6492SMark Einon * 31-4: unused 783*38df6492SMark Einon * 3: mif 784*38df6492SMark Einon * 2: async 785*38df6492SMark Einon * 1: pkt_filter 786*38df6492SMark Einon * 0: mcif 787*38df6492SMark Einon */ 788*38df6492SMark Einon 789*38df6492SMark Einon /* Rx MAC Module of JAGCore Address Mapping 790*38df6492SMark Einon */ 791*38df6492SMark Einon struct rxmac_regs { /* Location: */ 792*38df6492SMark Einon u32 ctrl; /* 0x4000 */ 793*38df6492SMark Einon u32 crc0; /* 0x4004 */ 794*38df6492SMark Einon u32 crc12; /* 0x4008 */ 795*38df6492SMark Einon u32 crc34; /* 0x400C */ 796*38df6492SMark Einon u32 sa_lo; /* 0x4010 */ 797*38df6492SMark Einon u32 sa_hi; /* 0x4014 */ 798*38df6492SMark Einon u32 mask0_word0; /* 0x4018 */ 799*38df6492SMark Einon u32 mask0_word1; /* 0x401C */ 800*38df6492SMark Einon u32 mask0_word2; /* 0x4020 */ 801*38df6492SMark Einon u32 mask0_word3; /* 0x4024 */ 802*38df6492SMark Einon u32 mask1_word0; /* 0x4028 */ 803*38df6492SMark Einon u32 mask1_word1; /* 0x402C */ 804*38df6492SMark Einon u32 mask1_word2; /* 0x4030 */ 805*38df6492SMark Einon u32 mask1_word3; /* 0x4034 */ 806*38df6492SMark Einon u32 mask2_word0; /* 0x4038 */ 807*38df6492SMark Einon u32 mask2_word1; /* 0x403C */ 808*38df6492SMark Einon u32 mask2_word2; /* 0x4040 */ 809*38df6492SMark Einon u32 mask2_word3; /* 0x4044 */ 810*38df6492SMark Einon u32 mask3_word0; /* 0x4048 */ 811*38df6492SMark Einon u32 mask3_word1; /* 0x404C */ 812*38df6492SMark Einon u32 mask3_word2; /* 0x4050 */ 813*38df6492SMark Einon u32 mask3_word3; /* 0x4054 */ 814*38df6492SMark Einon u32 mask4_word0; /* 0x4058 */ 815*38df6492SMark Einon u32 mask4_word1; /* 0x405C */ 816*38df6492SMark Einon u32 mask4_word2; /* 0x4060 */ 817*38df6492SMark Einon u32 mask4_word3; /* 0x4064 */ 818*38df6492SMark Einon u32 uni_pf_addr1; /* 0x4068 */ 819*38df6492SMark Einon u32 uni_pf_addr2; /* 0x406C */ 820*38df6492SMark Einon u32 uni_pf_addr3; /* 0x4070 */ 821*38df6492SMark Einon u32 multi_hash1; /* 0x4074 */ 822*38df6492SMark Einon u32 multi_hash2; /* 0x4078 */ 823*38df6492SMark Einon u32 multi_hash3; /* 0x407C */ 824*38df6492SMark Einon u32 multi_hash4; /* 0x4080 */ 825*38df6492SMark Einon u32 pf_ctrl; /* 0x4084 */ 826*38df6492SMark Einon u32 mcif_ctrl_max_seg; /* 0x4088 */ 827*38df6492SMark Einon u32 mcif_water_mark; /* 0x408C */ 828*38df6492SMark Einon u32 rxq_diag; /* 0x4090 */ 829*38df6492SMark Einon u32 space_avail; /* 0x4094 */ 830*38df6492SMark Einon 831*38df6492SMark Einon u32 mif_ctrl; /* 0x4098 */ 832*38df6492SMark Einon u32 err_reg; /* 0x409C */ 833*38df6492SMark Einon }; 834*38df6492SMark Einon 835*38df6492SMark Einon /* END OF RXMAC REGISTER ADDRESS MAP */ 836*38df6492SMark Einon 837*38df6492SMark Einon /* START OF MAC REGISTER ADDRESS MAP */ 838*38df6492SMark Einon /* structure for configuration #1 reg in mac address map. 839*38df6492SMark Einon * located at address 0x5000 840*38df6492SMark Einon * 841*38df6492SMark Einon * 31: soft reset 842*38df6492SMark Einon * 30: sim reset 843*38df6492SMark Einon * 29-20: reserved 844*38df6492SMark Einon * 19: reset rx mc 845*38df6492SMark Einon * 18: reset tx mc 846*38df6492SMark Einon * 17: reset rx func 847*38df6492SMark Einon * 16: reset tx fnc 848*38df6492SMark Einon * 15-9: reserved 849*38df6492SMark Einon * 8: loopback 850*38df6492SMark Einon * 7-6: reserved 851*38df6492SMark Einon * 5: rx flow 852*38df6492SMark Einon * 4: tx flow 853*38df6492SMark Einon * 3: syncd rx en 854*38df6492SMark Einon * 2: rx enable 855*38df6492SMark Einon * 1: syncd tx en 856*38df6492SMark Einon * 0: tx enable 857*38df6492SMark Einon */ 858*38df6492SMark Einon #define ET_MAC_CFG1_SOFT_RESET 0x80000000 859*38df6492SMark Einon #define ET_MAC_CFG1_SIM_RESET 0x40000000 860*38df6492SMark Einon #define ET_MAC_CFG1_RESET_RXMC 0x00080000 861*38df6492SMark Einon #define ET_MAC_CFG1_RESET_TXMC 0x00040000 862*38df6492SMark Einon #define ET_MAC_CFG1_RESET_RXFUNC 0x00020000 863*38df6492SMark Einon #define ET_MAC_CFG1_RESET_TXFUNC 0x00010000 864*38df6492SMark Einon #define ET_MAC_CFG1_LOOPBACK 0x00000100 865*38df6492SMark Einon #define ET_MAC_CFG1_RX_FLOW 0x00000020 866*38df6492SMark Einon #define ET_MAC_CFG1_TX_FLOW 0x00000010 867*38df6492SMark Einon #define ET_MAC_CFG1_RX_ENABLE 0x00000004 868*38df6492SMark Einon #define ET_MAC_CFG1_TX_ENABLE 0x00000001 869*38df6492SMark Einon #define ET_MAC_CFG1_WAIT 0x0000000A /* RX & TX syncd */ 870*38df6492SMark Einon 871*38df6492SMark Einon /* structure for configuration #2 reg in mac address map. 872*38df6492SMark Einon * located at address 0x5004 873*38df6492SMark Einon * 31-16: reserved 874*38df6492SMark Einon * 15-12: preamble 875*38df6492SMark Einon * 11-10: reserved 876*38df6492SMark Einon * 9-8: if mode 877*38df6492SMark Einon * 7-6: reserved 878*38df6492SMark Einon * 5: huge frame 879*38df6492SMark Einon * 4: length check 880*38df6492SMark Einon * 3: undefined 881*38df6492SMark Einon * 2: pad crc 882*38df6492SMark Einon * 1: crc enable 883*38df6492SMark Einon * 0: full duplex 884*38df6492SMark Einon */ 885*38df6492SMark Einon #define ET_MAC_CFG2_PREAMBLE_SHIFT 12 886*38df6492SMark Einon #define ET_MAC_CFG2_IFMODE_MASK 0x0300 887*38df6492SMark Einon #define ET_MAC_CFG2_IFMODE_1000 0x0200 888*38df6492SMark Einon #define ET_MAC_CFG2_IFMODE_100 0x0100 889*38df6492SMark Einon #define ET_MAC_CFG2_IFMODE_HUGE_FRAME 0x0020 890*38df6492SMark Einon #define ET_MAC_CFG2_IFMODE_LEN_CHECK 0x0010 891*38df6492SMark Einon #define ET_MAC_CFG2_IFMODE_PAD_CRC 0x0004 892*38df6492SMark Einon #define ET_MAC_CFG2_IFMODE_CRC_ENABLE 0x0002 893*38df6492SMark Einon #define ET_MAC_CFG2_IFMODE_FULL_DPLX 0x0001 894*38df6492SMark Einon 895*38df6492SMark Einon /* structure for Interpacket gap reg in mac address map. 896*38df6492SMark Einon * located at address 0x5008 897*38df6492SMark Einon * 898*38df6492SMark Einon * 31: reserved 899*38df6492SMark Einon * 30-24: non B2B ipg 1 900*38df6492SMark Einon * 23: undefined 901*38df6492SMark Einon * 22-16: non B2B ipg 2 902*38df6492SMark Einon * 15-8: Min ifg enforce 903*38df6492SMark Einon * 7-0: B2B ipg 904*38df6492SMark Einon * 905*38df6492SMark Einon * structure for half duplex reg in mac address map. 906*38df6492SMark Einon * located at address 0x500C 907*38df6492SMark Einon * 31-24: reserved 908*38df6492SMark Einon * 23-20: Alt BEB trunc 909*38df6492SMark Einon * 19: Alt BEB enable 910*38df6492SMark Einon * 18: BP no backoff 911*38df6492SMark Einon * 17: no backoff 912*38df6492SMark Einon * 16: excess defer 913*38df6492SMark Einon * 15-12: re-xmit max 914*38df6492SMark Einon * 11-10: reserved 915*38df6492SMark Einon * 9-0: collision window 916*38df6492SMark Einon */ 917*38df6492SMark Einon 918*38df6492SMark Einon /* structure for Maximum Frame Length reg in mac address map. 919*38df6492SMark Einon * located at address 0x5010: bits 0-15 hold the length. 920*38df6492SMark Einon */ 921*38df6492SMark Einon 922*38df6492SMark Einon /* structure for Reserve 1 reg in mac address map. 923*38df6492SMark Einon * located at address 0x5014 - 0x5018 924*38df6492SMark Einon * Defined earlier (u32) 925*38df6492SMark Einon */ 926*38df6492SMark Einon 927*38df6492SMark Einon /* structure for Test reg in mac address map. 928*38df6492SMark Einon * located at address 0x501C 929*38df6492SMark Einon * test: bits 0-2, rest unused 930*38df6492SMark Einon */ 931*38df6492SMark Einon 932*38df6492SMark Einon /* structure for MII Management Configuration reg in mac address map. 933*38df6492SMark Einon * located at address 0x5020 934*38df6492SMark Einon * 935*38df6492SMark Einon * 31: reset MII mgmt 936*38df6492SMark Einon * 30-6: unused 937*38df6492SMark Einon * 5: scan auto increment 938*38df6492SMark Einon * 4: preamble suppress 939*38df6492SMark Einon * 3: undefined 940*38df6492SMark Einon * 2-0: mgmt clock reset 941*38df6492SMark Einon */ 942*38df6492SMark Einon #define ET_MAC_MIIMGMT_CLK_RST 0x0007 943*38df6492SMark Einon 944*38df6492SMark Einon /* structure for MII Management Command reg in mac address map. 945*38df6492SMark Einon * located at address 0x5024 946*38df6492SMark Einon * bit 1: scan cycle 947*38df6492SMark Einon * bit 0: read cycle 948*38df6492SMark Einon */ 949*38df6492SMark Einon 950*38df6492SMark Einon /* structure for MII Management Address reg in mac address map. 951*38df6492SMark Einon * located at address 0x5028 952*38df6492SMark Einon * 31-13: reserved 953*38df6492SMark Einon * 12-8: phy addr 954*38df6492SMark Einon * 7-5: reserved 955*38df6492SMark Einon * 4-0: register 956*38df6492SMark Einon */ 957*38df6492SMark Einon #define ET_MAC_MII_ADDR(phy, reg) ((phy) << 8 | (reg)) 958*38df6492SMark Einon 959*38df6492SMark Einon /* structure for MII Management Control reg in mac address map. 960*38df6492SMark Einon * located at address 0x502C 961*38df6492SMark Einon * 31-16: reserved 962*38df6492SMark Einon * 15-0: phy control 963*38df6492SMark Einon */ 964*38df6492SMark Einon 965*38df6492SMark Einon /* structure for MII Management Status reg in mac address map. 966*38df6492SMark Einon * located at address 0x5030 967*38df6492SMark Einon * 31-16: reserved 968*38df6492SMark Einon * 15-0: phy control 969*38df6492SMark Einon */ 970*38df6492SMark Einon #define ET_MAC_MIIMGMT_STAT_PHYCRTL_MASK 0xFFFF 971*38df6492SMark Einon 972*38df6492SMark Einon /* structure for MII Management Indicators reg in mac address map. 973*38df6492SMark Einon * located at address 0x5034 974*38df6492SMark Einon * 31-3: reserved 975*38df6492SMark Einon * 2: not valid 976*38df6492SMark Einon * 1: scanning 977*38df6492SMark Einon * 0: busy 978*38df6492SMark Einon */ 979*38df6492SMark Einon #define ET_MAC_MGMT_BUSY 0x00000001 /* busy */ 980*38df6492SMark Einon #define ET_MAC_MGMT_WAIT 0x00000005 /* busy | not valid */ 981*38df6492SMark Einon 982*38df6492SMark Einon /* structure for Interface Control reg in mac address map. 983*38df6492SMark Einon * located at address 0x5038 984*38df6492SMark Einon * 985*38df6492SMark Einon * 31: reset if module 986*38df6492SMark Einon * 30-28: reserved 987*38df6492SMark Einon * 27: tbi mode 988*38df6492SMark Einon * 26: ghd mode 989*38df6492SMark Einon * 25: lhd mode 990*38df6492SMark Einon * 24: phy mode 991*38df6492SMark Einon * 23: reset per mii 992*38df6492SMark Einon * 22-17: reserved 993*38df6492SMark Einon * 16: speed 994*38df6492SMark Einon * 15: reset pe100x 995*38df6492SMark Einon * 14-11: reserved 996*38df6492SMark Einon * 10: force quiet 997*38df6492SMark Einon * 9: no cipher 998*38df6492SMark Einon * 8: disable link fail 999*38df6492SMark Einon * 7: reset gpsi 1000*38df6492SMark Einon * 6-1: reserved 1001*38df6492SMark Einon * 0: enable jabber protection 1002*38df6492SMark Einon */ 1003*38df6492SMark Einon #define ET_MAC_IFCTRL_GHDMODE (1 << 26) 1004*38df6492SMark Einon #define ET_MAC_IFCTRL_PHYMODE (1 << 24) 1005*38df6492SMark Einon 1006*38df6492SMark Einon /* structure for Interface Status reg in mac address map. 1007*38df6492SMark Einon * located at address 0x503C 1008*38df6492SMark Einon * 1009*38df6492SMark Einon * 31-10: reserved 1010*38df6492SMark Einon * 9: excess_defer 1011*38df6492SMark Einon * 8: clash 1012*38df6492SMark Einon * 7: phy_jabber 1013*38df6492SMark Einon * 6: phy_link_ok 1014*38df6492SMark Einon * 5: phy_full_duplex 1015*38df6492SMark Einon * 4: phy_speed 1016*38df6492SMark Einon * 3: pe100x_link_fail 1017*38df6492SMark Einon * 2: pe10t_loss_carrier 1018*38df6492SMark Einon * 1: pe10t_sqe_error 1019*38df6492SMark Einon * 0: pe10t_jabber 1020*38df6492SMark Einon */ 1021*38df6492SMark Einon 1022*38df6492SMark Einon /* structure for Mac Station Address, Part 1 reg in mac address map. 1023*38df6492SMark Einon * located at address 0x5040 1024*38df6492SMark Einon * 1025*38df6492SMark Einon * 31-24: Octet6 1026*38df6492SMark Einon * 23-16: Octet5 1027*38df6492SMark Einon * 15-8: Octet4 1028*38df6492SMark Einon * 7-0: Octet3 1029*38df6492SMark Einon */ 1030*38df6492SMark Einon #define ET_MAC_STATION_ADDR1_OC6_SHIFT 24 1031*38df6492SMark Einon #define ET_MAC_STATION_ADDR1_OC5_SHIFT 16 1032*38df6492SMark Einon #define ET_MAC_STATION_ADDR1_OC4_SHIFT 8 1033*38df6492SMark Einon 1034*38df6492SMark Einon /* structure for Mac Station Address, Part 2 reg in mac address map. 1035*38df6492SMark Einon * located at address 0x5044 1036*38df6492SMark Einon * 1037*38df6492SMark Einon * 31-24: Octet2 1038*38df6492SMark Einon * 23-16: Octet1 1039*38df6492SMark Einon * 15-0: reserved 1040*38df6492SMark Einon */ 1041*38df6492SMark Einon #define ET_MAC_STATION_ADDR2_OC2_SHIFT 24 1042*38df6492SMark Einon #define ET_MAC_STATION_ADDR2_OC1_SHIFT 16 1043*38df6492SMark Einon 1044*38df6492SMark Einon /* MAC Module of JAGCore Address Mapping 1045*38df6492SMark Einon */ 1046*38df6492SMark Einon struct mac_regs { /* Location: */ 1047*38df6492SMark Einon u32 cfg1; /* 0x5000 */ 1048*38df6492SMark Einon u32 cfg2; /* 0x5004 */ 1049*38df6492SMark Einon u32 ipg; /* 0x5008 */ 1050*38df6492SMark Einon u32 hfdp; /* 0x500C */ 1051*38df6492SMark Einon u32 max_fm_len; /* 0x5010 */ 1052*38df6492SMark Einon u32 rsv1; /* 0x5014 */ 1053*38df6492SMark Einon u32 rsv2; /* 0x5018 */ 1054*38df6492SMark Einon u32 mac_test; /* 0x501C */ 1055*38df6492SMark Einon u32 mii_mgmt_cfg; /* 0x5020 */ 1056*38df6492SMark Einon u32 mii_mgmt_cmd; /* 0x5024 */ 1057*38df6492SMark Einon u32 mii_mgmt_addr; /* 0x5028 */ 1058*38df6492SMark Einon u32 mii_mgmt_ctrl; /* 0x502C */ 1059*38df6492SMark Einon u32 mii_mgmt_stat; /* 0x5030 */ 1060*38df6492SMark Einon u32 mii_mgmt_indicator; /* 0x5034 */ 1061*38df6492SMark Einon u32 if_ctrl; /* 0x5038 */ 1062*38df6492SMark Einon u32 if_stat; /* 0x503C */ 1063*38df6492SMark Einon u32 station_addr_1; /* 0x5040 */ 1064*38df6492SMark Einon u32 station_addr_2; /* 0x5044 */ 1065*38df6492SMark Einon }; 1066*38df6492SMark Einon 1067*38df6492SMark Einon /* END OF MAC REGISTER ADDRESS MAP */ 1068*38df6492SMark Einon 1069*38df6492SMark Einon /* START OF MAC STAT REGISTER ADDRESS MAP */ 1070*38df6492SMark Einon /* structure for Carry Register One and it's Mask Register reg located in mac 1071*38df6492SMark Einon * stat address map address 0x6130 and 0x6138. 1072*38df6492SMark Einon * 1073*38df6492SMark Einon * 31: tr64 1074*38df6492SMark Einon * 30: tr127 1075*38df6492SMark Einon * 29: tr255 1076*38df6492SMark Einon * 28: tr511 1077*38df6492SMark Einon * 27: tr1k 1078*38df6492SMark Einon * 26: trmax 1079*38df6492SMark Einon * 25: trmgv 1080*38df6492SMark Einon * 24-17: unused 1081*38df6492SMark Einon * 16: rbyt 1082*38df6492SMark Einon * 15: rpkt 1083*38df6492SMark Einon * 14: rfcs 1084*38df6492SMark Einon * 13: rmca 1085*38df6492SMark Einon * 12: rbca 1086*38df6492SMark Einon * 11: rxcf 1087*38df6492SMark Einon * 10: rxpf 1088*38df6492SMark Einon * 9: rxuo 1089*38df6492SMark Einon * 8: raln 1090*38df6492SMark Einon * 7: rflr 1091*38df6492SMark Einon * 6: rcde 1092*38df6492SMark Einon * 5: rcse 1093*38df6492SMark Einon * 4: rund 1094*38df6492SMark Einon * 3: rovr 1095*38df6492SMark Einon * 2: rfrg 1096*38df6492SMark Einon * 1: rjbr 1097*38df6492SMark Einon * 0: rdrp 1098*38df6492SMark Einon */ 1099*38df6492SMark Einon 1100*38df6492SMark Einon /* structure for Carry Register Two Mask Register reg in mac stat address map. 1101*38df6492SMark Einon * located at address 0x613C 1102*38df6492SMark Einon * 1103*38df6492SMark Einon * 31-20: unused 1104*38df6492SMark Einon * 19: tjbr 1105*38df6492SMark Einon * 18: tfcs 1106*38df6492SMark Einon * 17: txcf 1107*38df6492SMark Einon * 16: tovr 1108*38df6492SMark Einon * 15: tund 1109*38df6492SMark Einon * 14: trfg 1110*38df6492SMark Einon * 13: tbyt 1111*38df6492SMark Einon * 12: tpkt 1112*38df6492SMark Einon * 11: tmca 1113*38df6492SMark Einon * 10: tbca 1114*38df6492SMark Einon * 9: txpf 1115*38df6492SMark Einon * 8: tdfr 1116*38df6492SMark Einon * 7: tedf 1117*38df6492SMark Einon * 6: tscl 1118*38df6492SMark Einon * 5: tmcl 1119*38df6492SMark Einon * 4: tlcl 1120*38df6492SMark Einon * 3: txcl 1121*38df6492SMark Einon * 2: tncl 1122*38df6492SMark Einon * 1: tpfh 1123*38df6492SMark Einon * 0: tdrp 1124*38df6492SMark Einon */ 1125*38df6492SMark Einon 1126*38df6492SMark Einon /* MAC STATS Module of JAGCore Address Mapping 1127*38df6492SMark Einon */ 1128*38df6492SMark Einon struct macstat_regs { /* Location: */ 1129*38df6492SMark Einon u32 pad[32]; /* 0x6000 - 607C */ 1130*38df6492SMark Einon 1131*38df6492SMark Einon /* counters */ 1132*38df6492SMark Einon u32 txrx_0_64_byte_frames; /* 0x6080 */ 1133*38df6492SMark Einon u32 txrx_65_127_byte_frames; /* 0x6084 */ 1134*38df6492SMark Einon u32 txrx_128_255_byte_frames; /* 0x6088 */ 1135*38df6492SMark Einon u32 txrx_256_511_byte_frames; /* 0x608C */ 1136*38df6492SMark Einon u32 txrx_512_1023_byte_frames; /* 0x6090 */ 1137*38df6492SMark Einon u32 txrx_1024_1518_byte_frames; /* 0x6094 */ 1138*38df6492SMark Einon u32 txrx_1519_1522_gvln_frames; /* 0x6098 */ 1139*38df6492SMark Einon u32 rx_bytes; /* 0x609C */ 1140*38df6492SMark Einon u32 rx_packets; /* 0x60A0 */ 1141*38df6492SMark Einon u32 rx_fcs_errs; /* 0x60A4 */ 1142*38df6492SMark Einon u32 rx_multicast_packets; /* 0x60A8 */ 1143*38df6492SMark Einon u32 rx_broadcast_packets; /* 0x60AC */ 1144*38df6492SMark Einon u32 rx_control_frames; /* 0x60B0 */ 1145*38df6492SMark Einon u32 rx_pause_frames; /* 0x60B4 */ 1146*38df6492SMark Einon u32 rx_unknown_opcodes; /* 0x60B8 */ 1147*38df6492SMark Einon u32 rx_align_errs; /* 0x60BC */ 1148*38df6492SMark Einon u32 rx_frame_len_errs; /* 0x60C0 */ 1149*38df6492SMark Einon u32 rx_code_errs; /* 0x60C4 */ 1150*38df6492SMark Einon u32 rx_carrier_sense_errs; /* 0x60C8 */ 1151*38df6492SMark Einon u32 rx_undersize_packets; /* 0x60CC */ 1152*38df6492SMark Einon u32 rx_oversize_packets; /* 0x60D0 */ 1153*38df6492SMark Einon u32 rx_fragment_packets; /* 0x60D4 */ 1154*38df6492SMark Einon u32 rx_jabbers; /* 0x60D8 */ 1155*38df6492SMark Einon u32 rx_drops; /* 0x60DC */ 1156*38df6492SMark Einon u32 tx_bytes; /* 0x60E0 */ 1157*38df6492SMark Einon u32 tx_packets; /* 0x60E4 */ 1158*38df6492SMark Einon u32 tx_multicast_packets; /* 0x60E8 */ 1159*38df6492SMark Einon u32 tx_broadcast_packets; /* 0x60EC */ 1160*38df6492SMark Einon u32 tx_pause_frames; /* 0x60F0 */ 1161*38df6492SMark Einon u32 tx_deferred; /* 0x60F4 */ 1162*38df6492SMark Einon u32 tx_excessive_deferred; /* 0x60F8 */ 1163*38df6492SMark Einon u32 tx_single_collisions; /* 0x60FC */ 1164*38df6492SMark Einon u32 tx_multiple_collisions; /* 0x6100 */ 1165*38df6492SMark Einon u32 tx_late_collisions; /* 0x6104 */ 1166*38df6492SMark Einon u32 tx_excessive_collisions; /* 0x6108 */ 1167*38df6492SMark Einon u32 tx_total_collisions; /* 0x610C */ 1168*38df6492SMark Einon u32 tx_pause_honored_frames; /* 0x6110 */ 1169*38df6492SMark Einon u32 tx_drops; /* 0x6114 */ 1170*38df6492SMark Einon u32 tx_jabbers; /* 0x6118 */ 1171*38df6492SMark Einon u32 tx_fcs_errs; /* 0x611C */ 1172*38df6492SMark Einon u32 tx_control_frames; /* 0x6120 */ 1173*38df6492SMark Einon u32 tx_oversize_frames; /* 0x6124 */ 1174*38df6492SMark Einon u32 tx_undersize_frames; /* 0x6128 */ 1175*38df6492SMark Einon u32 tx_fragments; /* 0x612C */ 1176*38df6492SMark Einon u32 carry_reg1; /* 0x6130 */ 1177*38df6492SMark Einon u32 carry_reg2; /* 0x6134 */ 1178*38df6492SMark Einon u32 carry_reg1_mask; /* 0x6138 */ 1179*38df6492SMark Einon u32 carry_reg2_mask; /* 0x613C */ 1180*38df6492SMark Einon }; 1181*38df6492SMark Einon 1182*38df6492SMark Einon /* END OF MAC STAT REGISTER ADDRESS MAP */ 1183*38df6492SMark Einon 1184*38df6492SMark Einon /* START OF MMC REGISTER ADDRESS MAP */ 1185*38df6492SMark Einon /* Main Memory Controller Control reg in mmc address map. 1186*38df6492SMark Einon * located at address 0x7000 1187*38df6492SMark Einon */ 1188*38df6492SMark Einon #define ET_MMC_ENABLE 1 1189*38df6492SMark Einon #define ET_MMC_ARB_DISABLE 2 1190*38df6492SMark Einon #define ET_MMC_RXMAC_DISABLE 4 1191*38df6492SMark Einon #define ET_MMC_TXMAC_DISABLE 8 1192*38df6492SMark Einon #define ET_MMC_TXDMA_DISABLE 16 1193*38df6492SMark Einon #define ET_MMC_RXDMA_DISABLE 32 1194*38df6492SMark Einon #define ET_MMC_FORCE_CE 64 1195*38df6492SMark Einon 1196*38df6492SMark Einon /* Main Memory Controller Host Memory Access Address reg in mmc 1197*38df6492SMark Einon * address map. Located at address 0x7004. Top 16 bits hold the address bits 1198*38df6492SMark Einon */ 1199*38df6492SMark Einon #define ET_SRAM_REQ_ACCESS 1 1200*38df6492SMark Einon #define ET_SRAM_WR_ACCESS 2 1201*38df6492SMark Einon #define ET_SRAM_IS_CTRL 4 1202*38df6492SMark Einon 1203*38df6492SMark Einon /* structure for Main Memory Controller Host Memory Access Data reg in mmc 1204*38df6492SMark Einon * address map. Located at address 0x7008 - 0x7014 1205*38df6492SMark Einon * Defined earlier (u32) 1206*38df6492SMark Einon */ 1207*38df6492SMark Einon 1208*38df6492SMark Einon /* Memory Control Module of JAGCore Address Mapping 1209*38df6492SMark Einon */ 1210*38df6492SMark Einon struct mmc_regs { /* Location: */ 1211*38df6492SMark Einon u32 mmc_ctrl; /* 0x7000 */ 1212*38df6492SMark Einon u32 sram_access; /* 0x7004 */ 1213*38df6492SMark Einon u32 sram_word1; /* 0x7008 */ 1214*38df6492SMark Einon u32 sram_word2; /* 0x700C */ 1215*38df6492SMark Einon u32 sram_word3; /* 0x7010 */ 1216*38df6492SMark Einon u32 sram_word4; /* 0x7014 */ 1217*38df6492SMark Einon }; 1218*38df6492SMark Einon 1219*38df6492SMark Einon /* END OF MMC REGISTER ADDRESS MAP */ 1220*38df6492SMark Einon 1221*38df6492SMark Einon /* JAGCore Address Mapping 1222*38df6492SMark Einon */ 1223*38df6492SMark Einon struct address_map { 1224*38df6492SMark Einon struct global_regs global; 1225*38df6492SMark Einon /* unused section of global address map */ 1226*38df6492SMark Einon u8 unused_global[4096 - sizeof(struct global_regs)]; 1227*38df6492SMark Einon struct txdma_regs txdma; 1228*38df6492SMark Einon /* unused section of txdma address map */ 1229*38df6492SMark Einon u8 unused_txdma[4096 - sizeof(struct txdma_regs)]; 1230*38df6492SMark Einon struct rxdma_regs rxdma; 1231*38df6492SMark Einon /* unused section of rxdma address map */ 1232*38df6492SMark Einon u8 unused_rxdma[4096 - sizeof(struct rxdma_regs)]; 1233*38df6492SMark Einon struct txmac_regs txmac; 1234*38df6492SMark Einon /* unused section of txmac address map */ 1235*38df6492SMark Einon u8 unused_txmac[4096 - sizeof(struct txmac_regs)]; 1236*38df6492SMark Einon struct rxmac_regs rxmac; 1237*38df6492SMark Einon /* unused section of rxmac address map */ 1238*38df6492SMark Einon u8 unused_rxmac[4096 - sizeof(struct rxmac_regs)]; 1239*38df6492SMark Einon struct mac_regs mac; 1240*38df6492SMark Einon /* unused section of mac address map */ 1241*38df6492SMark Einon u8 unused_mac[4096 - sizeof(struct mac_regs)]; 1242*38df6492SMark Einon struct macstat_regs macstat; 1243*38df6492SMark Einon /* unused section of mac stat address map */ 1244*38df6492SMark Einon u8 unused_mac_stat[4096 - sizeof(struct macstat_regs)]; 1245*38df6492SMark Einon struct mmc_regs mmc; 1246*38df6492SMark Einon /* unused section of mmc address map */ 1247*38df6492SMark Einon u8 unused_mmc[4096 - sizeof(struct mmc_regs)]; 1248*38df6492SMark Einon /* unused section of address map */ 1249*38df6492SMark Einon u8 unused_[1015808]; 1250*38df6492SMark Einon u8 unused_exp_rom[4096]; /* MGS-size TBD */ 1251*38df6492SMark Einon u8 unused__[524288]; /* unused section of address map */ 1252*38df6492SMark Einon }; 1253*38df6492SMark Einon 1254*38df6492SMark Einon /* Defines for generic MII registers 0x00 -> 0x0F can be found in 1255*38df6492SMark Einon * include/linux/mii.h 1256*38df6492SMark Einon */ 1257*38df6492SMark Einon /* some defines for modem registers that seem to be 'reserved' */ 1258*38df6492SMark Einon #define PHY_INDEX_REG 0x10 1259*38df6492SMark Einon #define PHY_DATA_REG 0x11 1260*38df6492SMark Einon #define PHY_MPHY_CONTROL_REG 0x12 1261*38df6492SMark Einon 1262*38df6492SMark Einon /* defines for specified registers */ 1263*38df6492SMark Einon #define PHY_LOOPBACK_CONTROL 0x13 /* TRU_VMI_LOOPBACK_CONTROL_1_REG 19 */ 1264*38df6492SMark Einon /* TRU_VMI_LOOPBACK_CONTROL_2_REG 20 */ 1265*38df6492SMark Einon #define PHY_REGISTER_MGMT_CONTROL 0x15 /* TRU_VMI_MI_SEQ_CONTROL_REG 21 */ 1266*38df6492SMark Einon #define PHY_CONFIG 0x16 /* TRU_VMI_CONFIGURATION_REG 22 */ 1267*38df6492SMark Einon #define PHY_PHY_CONTROL 0x17 /* TRU_VMI_PHY_CONTROL_REG 23 */ 1268*38df6492SMark Einon #define PHY_INTERRUPT_MASK 0x18 /* TRU_VMI_INTERRUPT_MASK_REG 24 */ 1269*38df6492SMark Einon #define PHY_INTERRUPT_STATUS 0x19 /* TRU_VMI_INTERRUPT_STATUS_REG 25 */ 1270*38df6492SMark Einon #define PHY_PHY_STATUS 0x1A /* TRU_VMI_PHY_STATUS_REG 26 */ 1271*38df6492SMark Einon #define PHY_LED_1 0x1B /* TRU_VMI_LED_CONTROL_1_REG 27 */ 1272*38df6492SMark Einon #define PHY_LED_2 0x1C /* TRU_VMI_LED_CONTROL_2_REG 28 */ 1273*38df6492SMark Einon /* TRU_VMI_LINK_CONTROL_REG 29 */ 1274*38df6492SMark Einon /* TRU_VMI_TIMING_CONTROL_REG */ 1275*38df6492SMark Einon 1276*38df6492SMark Einon /* MI Register 10: Gigabit basic mode status reg(Reg 0x0A) */ 1277*38df6492SMark Einon #define ET_1000BT_MSTR_SLV 0x4000 1278*38df6492SMark Einon 1279*38df6492SMark Einon /* MI Register 16 - 18: Reserved Reg(0x10-0x12) */ 1280*38df6492SMark Einon 1281*38df6492SMark Einon /* MI Register 19: Loopback Control Reg(0x13) 1282*38df6492SMark Einon * 15: mii_en 1283*38df6492SMark Einon * 14: pcs_en 1284*38df6492SMark Einon * 13: pmd_en 1285*38df6492SMark Einon * 12: all_digital_en 1286*38df6492SMark Einon * 11: replica_en 1287*38df6492SMark Einon * 10: line_driver_en 1288*38df6492SMark Einon * 9-0: reserved 1289*38df6492SMark Einon */ 1290*38df6492SMark Einon 1291*38df6492SMark Einon /* MI Register 20: Reserved Reg(0x14) */ 1292*38df6492SMark Einon 1293*38df6492SMark Einon /* MI Register 21: Management Interface Control Reg(0x15) 1294*38df6492SMark Einon * 15-11: reserved 1295*38df6492SMark Einon * 10-4: mi_error_count 1296*38df6492SMark Einon * 3: reserved 1297*38df6492SMark Einon * 2: ignore_10g_fr 1298*38df6492SMark Einon * 1: reserved 1299*38df6492SMark Einon * 0: preamble_suppress_en 1300*38df6492SMark Einon */ 1301*38df6492SMark Einon 1302*38df6492SMark Einon /* MI Register 22: PHY Configuration Reg(0x16) 1303*38df6492SMark Einon * 15: crs_tx_en 1304*38df6492SMark Einon * 14: reserved 1305*38df6492SMark Einon * 13-12: tx_fifo_depth 1306*38df6492SMark Einon * 11-10: speed_downshift 1307*38df6492SMark Einon * 9: pbi_detect 1308*38df6492SMark Einon * 8: tbi_rate 1309*38df6492SMark Einon * 7: alternate_np 1310*38df6492SMark Einon * 6: group_mdio_en 1311*38df6492SMark Einon * 5: tx_clock_en 1312*38df6492SMark Einon * 4: sys_clock_en 1313*38df6492SMark Einon * 3: reserved 1314*38df6492SMark Einon * 2-0: mac_if_mode 1315*38df6492SMark Einon */ 1316*38df6492SMark Einon #define ET_PHY_CONFIG_TX_FIFO_DEPTH 0x3000 1317*38df6492SMark Einon 1318*38df6492SMark Einon #define ET_PHY_CONFIG_FIFO_DEPTH_8 0x0000 1319*38df6492SMark Einon #define ET_PHY_CONFIG_FIFO_DEPTH_16 0x1000 1320*38df6492SMark Einon #define ET_PHY_CONFIG_FIFO_DEPTH_32 0x2000 1321*38df6492SMark Einon #define ET_PHY_CONFIG_FIFO_DEPTH_64 0x3000 1322*38df6492SMark Einon 1323*38df6492SMark Einon /* MI Register 23: PHY CONTROL Reg(0x17) 1324*38df6492SMark Einon * 15: reserved 1325*38df6492SMark Einon * 14: tdr_en 1326*38df6492SMark Einon * 13: reserved 1327*38df6492SMark Einon * 12-11: downshift_attempts 1328*38df6492SMark Einon * 10-6: reserved 1329*38df6492SMark Einon * 5: jabber_10baseT 1330*38df6492SMark Einon * 4: sqe_10baseT 1331*38df6492SMark Einon * 3: tp_loopback_10baseT 1332*38df6492SMark Einon * 2: preamble_gen_en 1333*38df6492SMark Einon * 1: reserved 1334*38df6492SMark Einon * 0: force_int 1335*38df6492SMark Einon */ 1336*38df6492SMark Einon 1337*38df6492SMark Einon /* MI Register 24: Interrupt Mask Reg(0x18) 1338*38df6492SMark Einon * 15-10: reserved 1339*38df6492SMark Einon * 9: mdio_sync_lost 1340*38df6492SMark Einon * 8: autoneg_status 1341*38df6492SMark Einon * 7: hi_bit_err 1342*38df6492SMark Einon * 6: np_rx 1343*38df6492SMark Einon * 5: err_counter_full 1344*38df6492SMark Einon * 4: fifo_over_underflow 1345*38df6492SMark Einon * 3: rx_status 1346*38df6492SMark Einon * 2: link_status 1347*38df6492SMark Einon * 1: automatic_speed 1348*38df6492SMark Einon * 0: int_en 1349*38df6492SMark Einon */ 1350*38df6492SMark Einon 1351*38df6492SMark Einon /* MI Register 25: Interrupt Status Reg(0x19) 1352*38df6492SMark Einon * 15-10: reserved 1353*38df6492SMark Einon * 9: mdio_sync_lost 1354*38df6492SMark Einon * 8: autoneg_status 1355*38df6492SMark Einon * 7: hi_bit_err 1356*38df6492SMark Einon * 6: np_rx 1357*38df6492SMark Einon * 5: err_counter_full 1358*38df6492SMark Einon * 4: fifo_over_underflow 1359*38df6492SMark Einon * 3: rx_status 1360*38df6492SMark Einon * 2: link_status 1361*38df6492SMark Einon * 1: automatic_speed 1362*38df6492SMark Einon * 0: int_en 1363*38df6492SMark Einon */ 1364*38df6492SMark Einon 1365*38df6492SMark Einon /* MI Register 26: PHY Status Reg(0x1A) 1366*38df6492SMark Einon * 15: reserved 1367*38df6492SMark Einon * 14-13: autoneg_fault 1368*38df6492SMark Einon * 12: autoneg_status 1369*38df6492SMark Einon * 11: mdi_x_status 1370*38df6492SMark Einon * 10: polarity_status 1371*38df6492SMark Einon * 9-8: speed_status 1372*38df6492SMark Einon * 7: duplex_status 1373*38df6492SMark Einon * 6: link_status 1374*38df6492SMark Einon * 5: tx_status 1375*38df6492SMark Einon * 4: rx_status 1376*38df6492SMark Einon * 3: collision_status 1377*38df6492SMark Einon * 2: autoneg_en 1378*38df6492SMark Einon * 1: pause_en 1379*38df6492SMark Einon * 0: asymmetric_dir 1380*38df6492SMark Einon */ 1381*38df6492SMark Einon #define ET_PHY_AUTONEG_STATUS 0x1000 1382*38df6492SMark Einon #define ET_PHY_POLARITY_STATUS 0x0400 1383*38df6492SMark Einon #define ET_PHY_SPEED_STATUS 0x0300 1384*38df6492SMark Einon #define ET_PHY_DUPLEX_STATUS 0x0080 1385*38df6492SMark Einon #define ET_PHY_LSTATUS 0x0040 1386*38df6492SMark Einon #define ET_PHY_AUTONEG_ENABLE 0x0020 1387*38df6492SMark Einon 1388*38df6492SMark Einon /* MI Register 27: LED Control Reg 1(0x1B) 1389*38df6492SMark Einon * 15-14: reserved 1390*38df6492SMark Einon * 13-12: led_dup_indicate 1391*38df6492SMark Einon * 11-10: led_10baseT 1392*38df6492SMark Einon * 9-8: led_collision 1393*38df6492SMark Einon * 7-4: reserved 1394*38df6492SMark Einon * 3-2: pulse_dur 1395*38df6492SMark Einon * 1: pulse_stretch1 1396*38df6492SMark Einon * 0: pulse_stretch0 1397*38df6492SMark Einon */ 1398*38df6492SMark Einon 1399*38df6492SMark Einon /* MI Register 28: LED Control Reg 2(0x1C) 1400*38df6492SMark Einon * 15-12: led_link 1401*38df6492SMark Einon * 11-8: led_tx_rx 1402*38df6492SMark Einon * 7-4: led_100BaseTX 1403*38df6492SMark Einon * 3-0: led_1000BaseT 1404*38df6492SMark Einon */ 1405*38df6492SMark Einon #define ET_LED2_LED_LINK 0xF000 1406*38df6492SMark Einon #define ET_LED2_LED_TXRX 0x0F00 1407*38df6492SMark Einon #define ET_LED2_LED_100TX 0x00F0 1408*38df6492SMark Einon #define ET_LED2_LED_1000T 0x000F 1409*38df6492SMark Einon 1410*38df6492SMark Einon /* defines for LED control reg 2 values */ 1411*38df6492SMark Einon #define LED_VAL_1000BT 0x0 1412*38df6492SMark Einon #define LED_VAL_100BTX 0x1 1413*38df6492SMark Einon #define LED_VAL_10BT 0x2 1414*38df6492SMark Einon #define LED_VAL_1000BT_100BTX 0x3 /* 1000BT on, 100BTX blink */ 1415*38df6492SMark Einon #define LED_VAL_LINKON 0x4 1416*38df6492SMark Einon #define LED_VAL_TX 0x5 1417*38df6492SMark Einon #define LED_VAL_RX 0x6 1418*38df6492SMark Einon #define LED_VAL_TXRX 0x7 /* TX or RX */ 1419*38df6492SMark Einon #define LED_VAL_DUPLEXFULL 0x8 1420*38df6492SMark Einon #define LED_VAL_COLLISION 0x9 1421*38df6492SMark Einon #define LED_VAL_LINKON_ACTIVE 0xA /* Link on, activity blink */ 1422*38df6492SMark Einon #define LED_VAL_LINKON_RECV 0xB /* Link on, receive blink */ 1423*38df6492SMark Einon #define LED_VAL_DUPLEXFULL_COLLISION 0xC /* Duplex on, collision blink */ 1424*38df6492SMark Einon #define LED_VAL_BLINK 0xD 1425*38df6492SMark Einon #define LED_VAL_ON 0xE 1426*38df6492SMark Einon #define LED_VAL_OFF 0xF 1427*38df6492SMark Einon 1428*38df6492SMark Einon #define LED_LINK_SHIFT 12 1429*38df6492SMark Einon #define LED_TXRX_SHIFT 8 1430*38df6492SMark Einon #define LED_100TX_SHIFT 4 1431*38df6492SMark Einon 1432*38df6492SMark Einon /* MI Register 29 - 31: Reserved Reg(0x1D - 0x1E) */ 1433